### HIGH-SPEED 2.5V 512K x 36 ASYNCHRONOUS DUAL-PORT STATIC RAM WITH 3.3V 0R 2.5V INTERFACE LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018 #### **Features** - True Dual-Port memory cells which allow simultaneous access of the same memory location - High-speed access - Commercial: 10/12/15ns (max.) - Industrial: 12ns (max.) - RapidWrite Mode simplifies high-speed consecutive write cycles - Dual chip enables allow for depth expansion without external logic - IDT70T653M easily expands data bus width to 72 bits or more using the Busy Input when cascading more than one device - Busy input for port contention management - Interrupt Flags - Full on-chip hardware support of semaphore signaling between ports - Fully asynchronous operation from either port - Separate byte controls for multiplexed bus and bus matching compatibility - Sleep Mode Inputs on both ports - Single 2.5V (±100mV) power supply for core - LVTTL-compatible, selectable 3.3V (±150mV)/2.5V (±100mV) power supply for I/Os and control signals on each port - Includes JTAG functionality - Available in a 256-ball Ball Grid Array - Industrial temperature range (-40°C to +85°C) is available for selected speeds - Green parts available, see ordering information ### Functional Block Diagram #### NOTES: - 1. INT is non-tri-state totem-pole outputs (push-pull). - The sleep mode pin shuts off all dynamic inputs, except JTAG inputs, when asserted. OPTx, INTx and the sleep mode pins themselves (ZZx) are not affected during sleep mode. 5679 drw 01 DECEMBER 2017 ### Description The IDT70T653M is a high-speed 512K x 36 Asynchronous Dual-Port Static RAM. The IDT70T653M is designed to be used as a standalone 18874K-bit Dual-Port RAM. This device provides two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature controlled by the chip enables (either $\overline{\text{CE}}\textsc{0}$ or CE1) permit the on-chip circuitry of each port to enter a very low standby power mode. The IDT70T653M has a RapidWrite Mode which allows the designer to perform back-to-back write operations without pulsing the $R/\overline{W}$ input each cycle. This is especially significant at the 10ns cycle time of the IDT70T653M, easing design considerations at these high performance levels. The 70T653M can support an operating voltage of either 3.3 V or 2.5 V on one or both ports, controlled by the OPT pins. The power supply for the core of the device (VDD) is at 2.5 V. ## Pin Configuration<sup>(1,2,3)</sup> #### 70T653M BC BC-256<sup>(4,5)</sup> #### 256-Pin BGA Top View | A1 | A2 | A3 | A4 | A5 | A6 | A7 | A8 | A9 | A10 | A11 | A12 | A13 | A14 | A15 | A16 | |------------------------------|------------------------------------|----------------------------------------|----------------------------|------------------------|--------------------|------------------------|------------------------|-------------------------|---------------------------|---------------------------|---------------------------|------------------------------|-------------------------------|-----------------------------------------|-------------------------------| | NC | TDI | NC | A17L | A14L | A11L | A8L | BE <sub>2</sub> L | CE1L | OEL | INTL | <b>A</b> 5L | A2L | A0L | NC | NC | | B1<br>I/O18L | NC | TDO | B4<br>A18L | B5<br>A15L | B6<br>A12L | B7<br>A9L | BE3L | B9<br>CE <sub>0</sub> L | B10<br>R/WL | NC | B12<br>A4L | B13<br>A1L | NC | B15<br>I/O17L | B16<br>NC | | C1 | C2 | C3 | C4 | C5 | C6 | C7 | C8 | C9 | C10 | C11 | C12 | C13 | C14 | C15 | C16 | | I/O18R | I/O19L | Vss | A16L | A13L | A10L | A7L | BE <sub>1</sub> L | BE <sub>0</sub> L | SEML | BUSYL | A6L | A3L | OPTL | I/O17R | I/O16L | | D1 | D2 | D3 | D4 | d5 | d6 | d7 | d8 | D9 | d10 | D11 | d12 | D13 | D14 | D15 | D16 | | I/O20R | I/O19R | I/O20L | Vdd | Vddql | Vddql | Vddqr | Vddqr | Vddql | Vddql | Vddqr | Vddqr | VDD | I/O15R | I/O15L | I/O16R | | E1 | E2 | E3 | E4 | E5 | E6 | E7 | E8 | E9 | E10 | E11 | E12 | E13 | E14 | E15 | E16 | | I/O21R | I/O21L | I/O22L | Vddql | Vdd | Vdd | Vss | Vss | Vss | Vss | VDD | VDD | Vddqr | I/O13L | I/O14L | I/O14R | | F1<br>I/O23L | F2<br>I/ <b>O</b> 22R | F3<br>I/ <b>O</b> 23R | f4<br>Vddql | F5<br>Vdd | F6<br>NC | F7<br>Vss | F8<br>Vss | F9<br>Vss | F10<br>Vss | F11<br>Vss | | F13<br>Vddqr | F14<br>I/O12R | | F16<br>I/O12L | | G1 | G2 | G3 | g4 | G5 | G6 | G7 | G8 | G9 | G10 | G11 | G12 | G13 | G14 | G15 | G16 | | I/O24R | I/O24L | I/O25L | Vddqr | Vss Vddql | I/O10L | I/O11L | I/O11R | | H1 | H2 | нз | h4 | H5 | H6 | H7 | H8 | H9 | H10 | H11 | H12 | H13 | H14 | H15 | H16 | | I/O26L | I/ <b>O</b> 25R | I/ <b>О</b> 26R | Vddqr | Vss Vddql | I/ <b>O</b> 9R | IO9L | I/O10R | | J1 | J2 | J3 | J4 | J5 | J6 | J7 | J8 | J9 | J10 | J11 | J12 | J13 | J14 | J15 | J16 | | I/O27L | I/ <b>O</b> 28R | I/ <b>O</b> 27R | Vddql | ZZR | Vss | Vss | Vss | Vss | Vss | Vss | <b>ZZ</b> L | Vddqr | I/O8R | I/O7R | I/O8L | | K1 | K2 | K3 | K4 | K5 | K6 | K7 | K8 | K9 | K10 | K11 | Vss | K13 | K14 | K15 | K16 | | I/O29R | I/O29L | I/O28L | Vddql | Vss | Vddqr | I/O6R | I/O6L | I/O7L | | L1<br>I/O30L | L2 | | | | | | | | | | | | | | | | | I/O31R | L3<br>I/O30R | L4<br>VDDQR | L5<br>Vdd | L6<br>NC | L7<br>Vss | L8<br>Vss | L9<br>Vss | L10<br>Vss | L11<br>Vss | L12<br>Vdd | L13<br>Vddql | L14<br>I/O5L | L15<br>I/O4R | L16<br>I/O5R | | M1<br>I/O32R | M2 | I/O30R<br>M3 | I - · | V <sub>DD</sub> | | | | | | | | | | | | | 1 | M2<br>I/O32L<br>N2 | I/O30R<br>M3 | VDDQR<br>M4 | VDD<br>M5<br>VDD<br>N5 | NC<br>M6 | Vss<br>M7<br>Vss<br>N7 | Vss<br>M8<br>Vss<br>N8 | Vss<br>M9<br>Vss | Vss<br>M10<br>Vss<br>N10 | Vss<br>M11<br>VDD<br>N11 | VDD<br>M12<br>VDD | VDDQL<br>M13<br>VDDQL<br>N13 | I/O <sub>5</sub> L | I/O4R<br>M15 | I/O5R<br>M16 | | I/O32R<br>N1 | M2<br>I/O32L<br>N2<br>I/O34R | I/O30R<br>M3<br>I/O31L<br>N3 | VDDQR<br>M4<br>VDDQR<br>N4 | VDD<br>M5<br>VDD<br>N5 | NC<br>M6<br>VDD | Vss<br>M7<br>Vss<br>N7 | Vss<br>M8<br>Vss<br>N8 | Vss<br>M9<br>Vss | VSS M10 VSS N10 VDDQR P10 | Vss<br>M11<br>VDD<br>N11 | VDD M12 VDD N12 VDDQL | VDDQL<br>M13<br>VDDQL<br>N13 | I/O5L<br>M14<br>I/O3R<br>N14 | I/O4R<br>M15<br>I/O3L<br>N15 | I/O5R<br>M16<br>I/O4L<br>N16 | | I/O32R<br>N1<br>I/O33L<br>P1 | M2<br>I/O32L<br>N2<br>I/O34R<br>P2 | I/O30R<br>M3<br>I/O31L<br>N3<br>I/O33R | VDDQR M4 VDDQR N4 VDD | VDD M5 VDD N5 VDDQR | NC M6 VDD N6 VDDQR | VSS M7 VSS N7 VDDQL P7 | VSS M8 VSS N8 VDDQL P8 | VSS M9 VSS N9 VDDQR | VSS M10 VSS N10 VDDQR P10 | VSS M11 VDD N11 VDDQL P11 | VDD M12 VDD N12 VDDQL P12 | VDDQL M13 VDDQL N13 VDD | I/O5L M14 I/O3R N14 I/O2L P14 | I/O4R M15 I/O3L N15 I/O1R P15 I/O0R R15 | I/O5R M16 I/O4L N16 I/O2R P16 | 5679 drw 02f #### **NOTES** - 1. All VDD pins must be connected to 2.5V power supply. - 2. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VDD (2.5V), and 2.5V if OPT pin for that port is set to Vss (0V). - 3. All Vss pins must be connected to ground supply. - 4. Package body is approximately 17mm x 17mm x 1.4mm, with 1.0mm ball-pitch. - 5. This package code is used to reference the package diagram. #### Pin Names | Left Port | Right Port | Names | | | | | | |-----------------------|-----------------------------------------|-------------------------------------------------------|--|--|--|--|--| | CEOL, CE1L | CEOR, CE1R | Chip Enables (Input) | | | | | | | R/WL | R/W̄R | Read/Write Enable (Input) | | | | | | | <u>ŌĒ</u> L | <del></del> <del>O</del> E <del>R</del> | Output Enable (Input) | | | | | | | A0L - A18L A0R - A18R | | Address (Input) | | | | | | | I/O0L - I/O35L | I/Oor - I/O35R | Data Input/Output | | | | | | | SEML | SEM <sub>R</sub> | Semaphore Enable (Input) | | | | | | | ĪNTL | ĪNTR | Interrupt Flag (Output) | | | | | | | BUSYL | BUSY <sub>R</sub> Busy Input | | | | | | | | BEOL - BE3L | BEOR - BE3R | Byte Enables (9-bit bytes) (Input) | | | | | | | VDDQL | VDDQR | Power (I/O Bus) (3.3V or 2.5V) <sup>(1)</sup> (Input) | | | | | | | OPTL | OPTr | Option for selecting VDDQx <sup>(1,2)</sup> (Input) | | | | | | | ZZL | ZZR | Sleep Mode Pin <sup>(3)</sup> (Input) | | | | | | | V | 'DD | Power (2.5V) <sup>(1)</sup> (Input) | | | | | | | V | 'ss | Ground (0V) (Input) | | | | | | | T | DI | Test Data Input | | | | | | | T | DO | Test Data Output | | | | | | | T | CK | Test Logic Clock (10MHz) (Input) | | | | | | | П | MS | Test Mode Select (Input) | | | | | | | TF | RST | Reset (Initialize TAP Controller) (Input) | | | | | | #### (Input) 5679 tbl 01 #### NOTES: - VDD, OPTx, and VDDOx must be set to appropriate operating levels prior to applying inputs on I/Ox. - 2. OPTx selects the operating voltage levels for the I/Os and controls on that port. If OPTx is set to Vbb (2.5V), then that port's I/Os and controls will operate at 3.3V levels and Vbbox must be supplied at 3.3V. If OPTx is set to Vss (0V), then that port's I/Os and controls will operate at 2.5V levels and Vbbox must be supplied at 2.5V. The OPT pins are independent of one another—both ports can operate at 3.3V levels, both can operate at 2.5V levels, or either can operate at 3.3V with the other at 2.5V. - The sleep mode pin shuts off all dynamic inputs, except JTAG inputs, when asserted. OPTx, INTx and the sleep mode pins themselves (ZZx) are not affected during sleep mode. It is recommended that boundry scan not be operated during sleep mode. ## Truth Table I—Read/Write and Enable Control<sup>(1,2)</sup> | ŌĒ | SEM | <u>CE</u> ₀ | CE <sub>1</sub> | BE <sub>3</sub> | BE <sub>2</sub> | BE <sub>1</sub> | BE <sub>0</sub> | R/W | ZZ | Byte 3<br>I/O27-35 | Byte 2<br>I/O <sub>18-26</sub> | Byte 1<br>I/O <sub>9-17</sub> | Byte 0<br>I/O <sub>0-8</sub> | MODE | |----|-----|-------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|----|--------------------|--------------------------------|-------------------------------|------------------------------|-----------------------------| | Х | Н | Н | Χ | Χ | Χ | Χ | Χ | Χ | L | High-Z | High-Z | High-Z | High-Z | Deselected-Power Down | | Х | Н | Х | L | Х | Χ | Х | Х | Х | L | High-Z | High-Z | High-Z | High-Z | Deselected-Power Down | | Х | Н | L | Н | Н | Н | Н | Н | Х | L | High-Z | High-Z | High-Z | High-Z | All Bytes Deselected | | Х | Н | L | Н | Н | Н | Н | L | L | L | High-Z | High-Z | High-Z | Din | Write to Byte 0 Only | | Х | Н | L | Н | Н | Н | L | Н | L | L | High-Z | High-Z | DIN | High-Z | Write to Byte 1 Only | | Х | Н | L | Н | Н | L | Н | Н | L | L | High-Z | Din | High-Z | High-Z | Write to Byte 2 Only | | Х | Н | L | Н | L | Н | Н | Н | L | L | Din | High-Z | High-Z | High-Z | Write to Byte 3 Only | | Х | Н | L | Н | Н | Н | L | L | L | L | High-Z | High-Z | DIN | Din | Write to Lower 2 Bytes Only | | Х | Н | L | Н | L | L | Н | Н | L | L | Din | Din | High-Z | High-Z | Write to Upper 2 bytes Only | | Х | Н | L | Н | L | L | L | L | L | L | Din | Din | DIN | Din | Write to All Bytes | | L | Н | L | Н | Н | Н | Н | L | Н | L | High-Z | High-Z | High-Z | Dout | Read Byte 0 Only | | L | Н | L | Н | Н | Н | L | Н | Н | L | High-Z | High-Z | Dоит | High-Z | Read Byte 1 Only | | L | Н | L | Н | Η | L | Н | Н | Н | L | High-Z | Douт | High-Z | High-Z | Read Byte 2 Only | | L | Н | L | Н | L | Н | Н | Н | Н | L | Dout | High-Z | High-Z | High-Z | Read Byte 3 Only | | L | Н | L | Н | Н | Н | L | L | Н | L | High-Z | High-Z | Dоит | Dout | Read Lower 2 Bytes Only | | L | Н | L | Н | L | L | Н | Н | Н | L | Douт | Dout | High-Z | High-Z | Read Upper 2 Bytes Only | | L | Н | L | Н | L | L | L | L | Н | L | Douт | Dout | Douт | Dоит | Read All Bytes | | Н | Н | L | Н | L | L | L | L | Х | L | High-Z | High-Z | High-Z | High-Z | Outputs Disabled | | Х | Χ | Х | Х | Χ | Χ | Х | Х | Х | Н | High-Z | High-Z | High-Z | High-Z | High-Z Sleep Mode | NOTES: 5679 tbl 02 ### Truth Table II - Semaphore Read/Write Control(1) | | | | Inp | uts <sup>(1)</sup> | | | | Out | puts | | |--------------------------|-----|----|-----------------|--------------------|-----------------|-----------------|-----|--------------------------|---------|--------------------------------------------| | <u>CE</u> <sup>(2)</sup> | R/W | ŌĒ | BE <sub>3</sub> | BE <sub>2</sub> | BE <sub>1</sub> | BE <sub>0</sub> | SEM | I/O1-8,<br>I/O18-26 I/O0 | | Mode | | Н | Н | L | Χ | L | Χ | L | L | DATAout | DATAout | Read Data in Semaphore Flag <sup>(3)</sup> | | Н | 1 | Χ | Χ | Χ | Χ | L | L | X DATAIN | | Write I/Oo into Semaphore Flag | | L | Х | Х | Х | Х | Х | Х | L | | | Not Allowed | #### NOTES - 1. There are eight semaphore flags written to $1/O_0$ and read from the $1/O_0$ ( $1/O_0$ - $1/O_{08}$ and $1/O_{18}$ - $1/O_{26}$ ). These eight semaphore flags are addressed by Ao-A<sub>2</sub>. - 2. $\overline{CE}$ = L occurs when $\overline{CE}_0$ = VIL and CE1 = VIH. $\overline{CE}$ = H when $\overline{CE}_0$ = VIH and/or CE1 = VIL. - 3. Each byte is controlled by the respective $\overline{BE}n$ . To read data $\overline{BE}n$ = VIL. <sup>1. &</sup>quot;H" = $V_{IH}$ , "L" = $V_{IL}$ , "X" = Don't Care. <sup>2.</sup> It is possible to read or write any combination of bytes during a given access. A few representative samples have been illustrated here. # Recommended Operating Temperature and Supply Voltage<sup>(1)</sup> | Grade | Ambient<br>Temperature | GND | Vdd | | |------------|------------------------|-----|---------------------|--| | Commercial | 0°C to +70°C | 0V | 2.5V <u>+</u> 100mV | | | Industrial | -40°C to +85°C | 0V | 2.5V <u>+</u> 100mV | | #### 56 1. This is the parameter TA. This is the "instant on" case temperature. ### Capacitance<sup>(1)</sup> #### $(TA = +25^{\circ}C, F = 1.0MHz) PQFP ONLY$ | Symbol | Parameter | Conditions | Max. | Unit | |---------------------|--------------------|------------|------|------| | Cin | Input Capacitance | VIN = 0V | 15 | pF | | Соит <sup>(2)</sup> | Output Capacitance | Vout = 0V | 10.5 | pF | #### NOTES: NOTE: - These parameters are determined by device characterization, but are not production tested. - 2. Cout also references Ci/o. ### Absolute Maximum Ratings<sup>(1)</sup> | Symbol | Rating | Commercial<br>& Industrial | Unit | |--------------------------------------------------------|-------------------------------------------------------|----------------------------|------| | VTERM<br>(VDD) | VDD Terminal Voltage<br>with Respect to GND | -0.5 to 3.6 | V | | VTERM <sup>(2)</sup><br>(VDDQ) | VDDQ Terminal Voltage with Respect to GND | -0.3 to VDDQ + 0.3 | V | | V <sub>TERM</sub> <sup>(2)</sup><br>(INPUTS and I/O's) | Input and I/O Terminal<br>Voltage with Respect to GND | -0.3 to VDDQ + 0.3 | V | | TBIAS <sup>(3)</sup> | Temperature<br>Under Bias | -55 to +125 | °C | | Tstg | Storage<br>Temperature | -65 to +150 | °C | | NLT | Junction Temperature | +150 | °C | | IOUT(For VDDQ = 3.3V) | DC Output Current | 50 | mA | | IOUT(For VDDQ = 2.5V) | DC Output Current | 40 | mA | #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - This is a steady-state DC parameter that applies after the power supply has reached its nominal operating value. Power sequencing is not necessary; however, the voltage on any Input or I/O pin cannot exceed VDDQ during power supply ramp up. - 3. Ambient Temperature under DC Bias. No AC Conditions. Chip Deselected. # Recommended DC Operating Conditions with VDDQ at 2.5V | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|-------------------------------------------------------------------------------|---------------------|------|-----------------------------|------| | VDD | Core Supply Voltage | 2.4 | 2.5 | 2.6 | V | | VDDQ | I/O Supply Voltage <sup>(3)</sup> | 2.4 | 2.5 | 2.6 | V | | Vss | Ground | 0 | 0 | 0 | V | | VIH | Input High Volltage<br>(Address, Control &<br>Data I/O Inputs) <sup>(3)</sup> | 1.7 | | VDDQ + 100mV <sup>(2)</sup> | ٧ | | VIH | Input High Voltage -<br>JTAG | 1.7 | | VDD + 100mV <sup>(2)</sup> | V | | VIH | Input High Voltage -<br>ZZ, OPT | VDD - 0.2V | | VDD + 100mV <sup>(2)</sup> | ٧ | | VIL | Input Low Voltage | -0.3 <sup>(1)</sup> | _ | 0.7 | V | | VIL | Input Low Voltage - ZZ, OPT | -0.3 <sup>(1)</sup> | | 0.2 | V | - ( 70 Ib.) OF #### NOTES: 5679 tbl 08 - 1. VIL (min.) = -1.0V for pulse width less than trc/2 or 5ns, whichever is less. - 2. VIH (max.) = VDDQ + 1.0V for pulse width less than trc/2 or 5ns, whichever is - To select operation at 2.5V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to Vss(0V), and VDDOX for that port must be supplied as indicated above. # Recommended DC Operating Conditions with VDDQ at 3.3V | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|-----------------------------------------------------------------------------|---------------------|------|-----------------------------|------| | Vdd | Core Supply Voltage | 2.4 | 2.5 | 2.6 | V | | VDDQ | I/O Supply Voltage <sup>(3)</sup> | 3.15 | 3.3 | 3.45 | V | | Vss | Ground | 0 | 0 | 0 | V | | VIH | Input High Voltage<br>(Address, Control<br>&Data I/O Inputs) <sup>(3)</sup> | 2.0 | | VDDQ + 150mV <sup>(2)</sup> | ٧ | | VIH | Input High Voltage -<br>JTAG | 1.7 | - | VDD + 100mV <sup>(2)</sup> | ٧ | | VIH | Input High Voltage -<br>ZZ, OPT | VDD - 0.2V | | VDD + 100mV <sup>(2)</sup> | ٧ | | VIL | Input Low Voltage | -0.3 <sup>(1)</sup> | _ | 0.8 | V | | VIL | Input Low Voltage - ZZ, OPT | -0.3 <sup>(1)</sup> | | 0.2 | ٧ | E ( 70 Ib.) 0 ( #### NOTES: - 1. VIL (min.) = -1.0V for pulse width less than trc/2 or 5ns, whichever is less. - 2. VIH (max.) = VDDQ + 1.0V for pulse width less than trc/2 or 5ns, whichever is less - To select operation at 3.3V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to VDD (2.5V), and VDDOX for that port must be supplied as indicated above. ### DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (VDD = 2.5V ± 100mV) | - | | | 70T653M | | | |------------|--------------------------------------------------|----------------------------------------------------------------------------|---------|-------------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | | ILI | Input Leakage Current <sup>(1)</sup> | $V_{DDQ} = Max., V_{IN} = 0V \text{ to } V_{DDQ}$ | _ | 10 | μΑ | | Lu | JTAG & ZZ Input Leakage Current <sup>(1,2)</sup> | V <sub>DD</sub> = Max., V <sub>IN</sub> = 0V to V <sub>DD</sub> | _ | <u>+</u> 60 | μΑ | | ILO | Output Leakage Current <sup>(1,3)</sup> | $\overline{CE}_0 = VIH \text{ or } CE_1 = VIL, VOUT = 0V \text{ to } VDDQ$ | _ | 10 | μΑ | | Vol (3.3V) | Output Low Voltage <sup>(1)</sup> | IOL = +4mA, VDDQ = Min. | _ | 0.4 | V | | Vон (3.3V) | Output High Voltage <sup>(1)</sup> | IOH = -4mA, VDDQ = Min. | 2.4 | _ | V | | Vol (2.5V) | Output Low Voltage <sup>(1)</sup> | IoL = +2mA, $VDDQ = Min$ . | _ | 0.4 | V | | Vон (2.5V) | Output High Voltage <sup>(1)</sup> | IOH = -2mA, VDDQ = Min. | 2.0 | _ | V | NOTES: - 1. VDDQ is selectable (3.3V/2.5V) via OPT pins. Refer to page 6 for details. - 2. Applicable only for TMS, TDI and TRST inputs. - 3. Outputs tested in tri-state mode. # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(3)</sup> (VDD = 2.5V ± 100mV) | remp | iperature and Suppry Voltage Kange | | | | | $(VDD = 2.3V \pm 100111V)$ | | | | | | |---------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------|--------|---|--------------------------|----------------------------|------------------------------|------|--------------------------|------|------| | | | | | | 70T653MS10<br>Com'l Only | | 70T653MS12<br>Com'l<br>& Ind | | 70T653MS15<br>Com'l Only | | | | Symbol | Parameter | Test Condition | Versio | n | Typ. <sup>(4)</sup> | Max. | Typ. <sup>(4)</sup> | Max. | Typ. <sup>(4)</sup> | Max. | Unit | | IDD | Dynamic Operating<br>Current (Both | CEL and CER= VIL,<br>Outputs Disabled | COM'L | S | 600 | 810 | 600 | 710 | 450 | 600 | mA | | | Ports Active) | $f = fMAX^{(1)}$ | IND | S | | | 600 | 790 | | _ | | | ISB1 <sup>(6)</sup> | Standby Current<br>(Both Ports - TTL | $\overline{CE}L = \overline{CE}R = VIH$ $f = fMAX^{(1)}$ | COM'L | S | 180 | 240 | 150 | 210 | 120 | 170 | mA | | | Level Inputs) | I = IWAX | IND | S | _ | _ | 150 | 260 | — | _ | | | ISB2 <sup>(6)</sup> | Standby Current<br>(One Port - TTL | CE"A" = VIL and CE"B" = VIH(5) | COM'L | S | 400 | 530 | 360 | 460 | 300 | 400 | mA | | | Level Inputs) | Active Port Outputs Disabled,<br>$f = fMAX^{(1)}$ | IND | S | | | 360 | 510 | | | | | ISB3 | Full Standby Current<br>(Both Ports - CMOS | Both Ports $\overline{CE}L$ and $\overline{CE}R \ge VDDQ - 0.2V$ , | COM'L | S | 4 | 20 | 4 | 20 | 4 | 20 | mA | | | Level Inputs) | VIN $\geq$ VDDQ - 0.2V or VIN $\leq$ 0.2V, $f = 0^{(2)}$ | IND | S | — | | 4 | 40 | — | | | | ISB4 <sup>(6)</sup> | Full Standby Current<br>(One Port - CMOS<br>Level Inputs) | CE"A" < 0.2V and<br>CE"B" > VDDQ - 0.2V <sup>(5)</sup><br>VIN > VDDQ - 0.2V or VIN < 0.2V, | COM'L | S | 400 | 530 | | 460 | 300 | 400 | mA | | | Level inputs) | Active Port, Outputs Disabled,<br>$f = fMAX^{(1)}$ | IND | S | _ | _ | 360 | 510 | _ | _ | | | lzz | Sleep Mode Current<br>(Both Ports - TTL | ZZL = ZZR = VIH<br>$f = fMAX^{(1)}$ | COM'L | S | 4 | 20 | 4 | 20 | 4 | 20 | mA | | | Level Inputs) | I - IIVIMA | IND | S | | _ | 4 | 40 | _ | _ | | NOTES: - 1. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/trc, using "AC TEST CONDITIONS" at input levels of GND to 3.3V. - 2. f = 0 means no address or control lines change. Applies only to input at CMOS level standby. - 3. Port "A" may be either left or right port. Port "B" is the opposite from port "A". - 4. VDD = 3.3V, $TA = 25^{\circ}C$ for Typ, and are not production tested. IDD DC(f=0) = 200mA (Typ). - 5. $\overline{CE}x = VIL \text{ means } \overline{CE}ox = VIL \text{ and } CE1x = VIH$ - $\overline{CE}x = VIH \text{ means } \overline{CE}0x = VIH \text{ or } CE1x = VIL$ - $\overline{\text{CE}}\text{x} \leq 0.2 \text{V}$ means $\overline{\text{CE}}\text{ox} \leq 0.2 \text{V}$ and $\text{CE}\text{1x} \geq \text{V}\text{DDOx} 0.2 \text{V}$ - $\overline{\text{CE}} x \geq V_{\text{DDOX}}$ 0.2V means $\overline{\text{CE}} \text{ox} \geq V_{\text{DDOX}}$ 0.2V or CE1x $\leq$ 0.2V. - "X" represents "L" for left port or "R" for right port. - 6. ISB1, ISB2 and ISB4 will all reach full standby levels (ISB3) on the appropriate port(s) if ZZL and /or ZZR = VIH. ### AC Test Conditions (VDDQ - 3.3V/2.5V) | | • | |-------------------------------|---------------------------| | Input Pulse Levels | GND to 3.0V / GND to 2.4V | | Input Rise/Fall Times | 2ns Max. | | Input Timing Reference Levels | 1.5V/1.25V | | Output Reference Levels | 1.5V/1.25V | | Output Load | Figure 1 | 3.5 3 2.5 $\Delta$ taa/tace 2 (Typical, ns) 1.5 0.5 0 20 40 60 80 100 160 120 140 $\Delta$ Capacitance (pF) from AC Test Load 5679 drw 05 Figure 3. Typical Output Derating (Lumped Capacitive Load). ## AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(4)</sup> | | | | 3MS10<br>I Only | Co | 70T653MS12<br>Com'l<br>& Ind | | 70T653MS15<br>Com'l Only | | |-------------|-------------------------------------------------------|------|-----------------|------|------------------------------|------|--------------------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | | | | | | | | | trc | Read Cycle Time | 10 | | 12 | | 15 | | ns | | taa | Address Access Time | _ | 10 | | 12 | | 15 | ns | | tace | Chip Enable Access Time <sup>(3)</sup> | _ | 10 | | 12 | | 15 | ns | | tabe | Byte Enable Access Time <sup>(3)</sup> | _ | 5 | | 6 | | 7 | ns | | taoe | Output Enable Access Time | _ | 5 | | 6 | _ | 7 | ns | | tон | Output Hold from Address Change | 3 | _ | 3 | _ | 3 | _ | ns | | <b>t</b> LZ | Output Low-Z Time Chip Enable and Semaphore (1,2) | 3 | _ | 3 | _ | 3 | _ | ns | | tl.zob | Output Low-Z Time Output Enable and Byte Enable (1,2) | 0 | _ | 0 | _ | 0 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | 0 | 4 | 0 | 6 | 0 | 8 | ns | | tpu | Chip Enable to Power Up Time <sup>(2)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | tPD | Chip Disable to Power Down Time <sup>(2)</sup> | _ | 8 | | 8 | | 12 | ns | | tsop | Semaphore Flag Update Pulse (OE or SEM) | _ | 4 | | 6 | | 8 | ns | | tsaa | Semaphore Address Access Time | 2 | 10 | 2 | 12 | 2 | 15 | ns | | tsoe | Semaphore Output Enable Access Time | _ | 5 | | 6 | | 7 | ns | 5679 tbl 12 ### AC Electrical Characteristics Over the Operating Temperature and Supply Voltage<sup>(4)</sup> | | | 70T65 | 3MS10<br>I Only | Co | 3MS12<br>m'l<br>Ind | | 3MS15<br>I Only | | |-------------|---------------------------------------------------|-------|-----------------|------|---------------------|------|-----------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CYCLE | | | | | | | | | | twc | Write Cycle Time | 10 | _ | 12 | _ | 15 | _ | ns | | tew | Chip Enable to End-of-Write <sup>(3)</sup> | 7 | _ | 9 | _ | 12 | _ | ns | | taw | Address Valid to End-of-Write | 7 | _ | 9 | - | 12 | _ | ns | | tas | Address Set-up Time (3) | 0 | _ | 0 | 1 | 0 | _ | ns | | twp | Write Pulse Width | 7 | - | 9 | I | 12 | _ | ns | | twr | Write Recovery Time | 0 | - | 0 | I | 0 | _ | ns | | tow | Data Valid to End-of-Write | 5 | - | 7 | I | 10 | _ | ns | | tон | Data Hold Time | 0 | | 0 | 1 | 0 | _ | ns | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | _ | 4 | - | 6 | _ | 8 | ns | | tow | Output Active from End-of-Write <sup>(1,2)</sup> | 3 | _ | 3 | | 3 | _ | ns | | tswrd | SEM Flag Write to Read Time | 5 | _ | 5 | - | 5 | _ | ns | | tsps | SEM Flag Contention Window | 5 | _ | 5 | _ | 5 | _ | ns | - 1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 1). - 2. This parameter is guaranteed by device characterization, but is not production tested. - 3. To access RAM, $\overline{CE} = V_{IL}$ and $\overline{SEM} = V_{IH}$ . To access semaphore, $\overline{CE} = V_{IH}$ and $\overline{SEM} = V_{IL}$ . Either condition must be valid for the entire tew time. $\overline{CE} = V_{IL}$ when $\overline{CE}_0 = V_{IL}$ and $\overline{CE}_1 = V_{IH}$ . - 4. These values are valid regardless of the power supply level selected for I/O and control signals (3.3V/2.5V). See page 6 for details. ### Waveform of Read Cycles<sup>(4)</sup> 5679 drw 06 - 1. Timing depends on which signal is asserted last, $\overline{OE}$ , $\overline{CE}$ or $\overline{BE}n$ . - 5. $\overline{CE}$ = L occurs when $\overline{CE}_0$ = V<sub>IL</sub> and CE<sub>1</sub> = V<sub>IH</sub>. $\overline{CE}$ = H when $\overline{CE}_0$ = V<sub>IH</sub> and/or CE<sub>1</sub> = V<sub>IL</sub>. ### Timing of Power-Up Power-Down ### Timing Waveform of Write Cycle No. 1, R/W Controlled Timing (1,5,8) ### Timing Waveform of Write Cycle No. 2, **CE** Controlled Timing<sup>(1,5,8)</sup> #### NOTES - 1. $R/\overline{W}$ or $\overline{CE}$ or $\overline{BE}n = VIH$ during all address transitions for Write Cycles 1 and 2. - 2. A write occurs during the overlap (tew or twp) of a $\overline{\text{CE}} = \text{ViL}$ , $\overline{\text{BEn}} = \text{ViL}$ , and a $R/\overline{\text{W}} = \text{ViL}$ for memory array writing cycle. - 3. twn is measured from the earlier of $\overline{CE}$ , $\overline{BEn}$ or $R/\overline{W}$ (or $\overline{SEM}$ or $R/\overline{W}$ ) going HIGH to the end of write cycle. - 4. During this period, the I/O pins are in the output state and input signals must not be applied. - 5. If the $\overline{\text{CE}}$ or $\overline{\text{SEM}} = \text{VIL}$ transition occurs simultaneously with or after the $\overline{\text{R/W}} = \text{VIL}$ transition, the outputs remain in the High-impedance state. - 6. Timing depends on which enable signal is asserted last, $\overline{\text{CE}}$ or $R/\overline{W}$ . - 7. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load (Figure 1). - 8. If $\overline{OE} = V_{IL}$ during $R\overline{W}$ controlled write cycle, the write pulse width must be the larger of twp or (twz + tow) to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If $\overline{OE} = V_{IH}$ during an $R/\overline{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. - 9. To access RAM, $\overline{CE} = VIL$ and $\overline{SEM} = VIH$ . To access semaphore, $\overline{CE} = VIH$ and $\overline{SEM} = VIL$ . tew must be met for either condition. $\overline{CE} = VIL$ when $\overline{CE}_0 = VIL$ and $\overline{CE}_0 = VIH$ . $\overline{CE} = VIH$ . $\overline{CE} = VIH$ when $\overline{CE}_0 = VIH$ and/or $\overline{CE}_1 = VIH$ . ### RapidWrite Mode Write Cycle Unlike other vendors' Asynchronous Random Access Memories, the IDT70T653M is capable of performing multiple back-to-back write operations without having to pulse the $R/\overline{W}$ , $\overline{CE}$ , or $\overline{BE}n$ signals high during address transitions. This RapidWrite Mode functionality allows the system designer to achieve optimum back-to-back write cycle performance without the difficult task of generating narrow reset pulses every cycle, simplifying system design and reducing time to market. During this new RapidWrite Mode, the end of the write cycle is now defined by the ending address transition, instead of the R/ $\overline{W}$ or $\overline{CE}$ or $\overline{BE}$ n transition to the inactive state. R/ $\overline{W}$ , $\overline{CE}$ , and $\overline{BE}$ n can be held active throughout the address transition between write cycles. Care must be taken to still meet the Write Cycle time (twc), the time in which the Address inputs must be stable. Input data setup and hold times (tow and toh) will now be referenced to the ending address transition. In this RapidWrite Mode the I/O will remain in the Input mode for the duration of the operations due to $R/\overline{W}$ being held low. All standard Write Cycle specifications must be adhered to. However, tas and twn are only applicable when switching between read and write operations. Also, there are two additional conditions on the Address Inputs that must also be met to ensure correct address controlled writes. These specifications, the Allowable Address Skew (taas) and the Address Rise/Fall time (tarf), must be met to use the RapidWrite Mode. If these conditions are not met there is the potential for inadvertent write operations at random intermediate locations as the device transitions between the desired write addresses. ### Timing Waveform of Write Cycle No. 3, RapidWrite Mode Write Cycle<sup>(1,3)</sup> #### NOTES - 1. $\overline{OE} = V_{IL}$ for this timing waveform as shown. $\overline{OE}$ may equal $\underline{V}_{IH}$ with same write functionality; I/O would then always be in High-Z state. - 2. A write occurs during the overlap (tew or twp) of a $\overline{CE} = V_{IL}$ , $\overline{BEn} = V_{IL}$ , and a $R/\overline{W} = V_{IL}$ for memory array writing cycle. The last transition LOW of $\overline{CE}$ , $\overline{BE}n$ , and $R/\overline{W}$ initiates the write sequence. The first transition HIGH of $\overline{CE}$ , $\overline{BE}n$ , and $R/\overline{W}$ terminates the write sequence. - 3. If the $\overline{\text{CE}}$ or $\overline{\text{SEM}} = \text{VIL}$ transition occurs simultaneously with or after the $\overline{\text{R/W}} = \text{VIL}$ transition, the outputs remain in the High-impedance state. - The timing represented in this cycle can be repeated multiple times to execute sequential RapidWrite Mode writes. - 5. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load (Figure 1). - 6. To access RAM, $\overline{CE} = VIL$ and $\overline{SEM} = VIH$ . To access semaphore, $\overline{CE} = VIH$ and $\overline{SEM} = VIL$ . tew must be met for either condition. $\overline{CE} = VIL$ when $\overline{CE}_0 = VIL$ and $\overline{CE}_1 = VIL$ when $\overline{CE}_1 = VIL$ when $\overline{CE}_2 = VIL$ when $\overline{CE}_3 = VIH$ and/or $\overline{CE}_3 = VIH$ and/or $\overline{CE}_3 = VIL$ when =$ ### AC Electrical Characteristics over the Operating Temperature Range and Supply Voltage Range for RapidWrite Mode Write Cycle<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |--------|--------------------------------------------|-----|-----|------| | taas | Allowable Address Skew for RapidWrite Mode | | 1 | ns | | tarf | Address Rise/Fall Time for RapidWrite Mode | 1.5 | _ | V/ns | 5679 tbl 14 #### NOTE: 1. Timing applies to all speed grades when utilizing the RapidWrite Mode Write Cycle. ### Timing Waveform of Address Inputs for RapidWrite Mode Write Cycle Timing Waveform of Semaphore Read after Write Timing, Either Side(1) #### NOTES: - CE<sub>0</sub> = V<sub>I</sub>H and CE<sub>1</sub> = V<sub>I</sub>L are required for the duration of both the write cycle and the read cycle waveforms shown above. Refer to Truth Table II for details and for appropriate BEn controls. - 2. "DATAOUT VALID" represents all I/O's (I/O<sub>0</sub> I/O<sub>8</sub> and I/O<sub>18</sub> I/O<sub>26</sub>) equal to the semaphore value. ## Timing Waveform of Semaphore Write Contention (1,3,4) - 1. Dor = Dol = VIL, $\overline{CE}L = \overline{CE}R = VIH$ . Refer to Truth Table II for appropriate $\overline{BE}$ controls. - All timing is the same for left and right ports. Port "A" may be either left or right port. "B" is the opposite from port "A". This parameter is measured from R/W "A" or SEM" A" going HIGH to R/W "B" or SEM" B" going HIGH. - 4. If tsps is not satisfied, the semaphore will fall positively to one side or the other, but there is no guarantee which side will be granted the semaphore flag. ### AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range | Complete I | D | | 3MS10<br>I Only | 70T653MS12<br>Com'l<br>& Ind | | 70T653MS15<br>Com'l Only | | 11-24 | |-------------|------------------------------------------|---|-----------------|------------------------------|------|--------------------------|------|-------| | Symbol | Parameter | | Max. | Min. | Max. | Min. | Мах. | Unit | | BUSY TIMING | | | | | | | | | | twB | BUSY Input to Write <sup>(4)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | twн | Write Hold After BUSY <sup>(5)</sup> | 7 | _ | 9 | _ | 12 | | ns | | PORT-TO-POR | PORT-TO-PORT DELAY TIMING | | | | | | | | | twdd | Write Pulse to Data Delay <sup>(1)</sup> | _ | 14 | _ | 16 | _ | 20 | ns | | todo | Write Data Valid to Read Data Delay(1) | _ | 14 | _ | 16 | _ | 20 | ns | - 1. Port-to-port delay through RAM cells from writing port to reading port, refer to Timing Waveform of Write with Port-to-Port Read. - 2. To ensure that the earlier of the two ports wins. - 3. tbdd is a calculated parameter and is the greater of the Max. spec, twod twp (actual), or tbdd tbw (actual). - 4. To ensure that the write cycle is inhibited on port "B" during contention on port "A". - 5. To ensure that a write cycle is completed on port "B" after contention on port "A". ### AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (1,2,3) | | | | M3S10<br>I Only | 70T653MS12<br>Com'l<br>& Ind | | 70T6539MS15<br>Com'l Only | | |-----------------------------|-------------------------------------------|----|-----------------|------------------------------|------|---------------------------|------| | Symbol | Parameter - | | Max. | Min. | Max. | Min. | Max. | | SLEEP MODE TIMING (ZZx=Vih) | | | | | | | | | tzzs | Sleep Mode Set Time | 10 | — | 12 | | 15 | | | tzzr | Sleep Mode Reset Time | 10 | _ | 12 | _ | 15 | _ | | tzzpd | Sleep Mode Power Down Time <sup>(4)</sup> | 10 | _ | 12 | _ | 15 | _ | | tzzpu | Sleep Mode Power Up Time <sup>(4)</sup> | | 0 | | 0 | _ | 0 | #### NOTES: 5679 tbl 15a - 1. Timing is the same for both ports. - 2. The sleep mode pin shuts off all dynamic inputs, except JTAG inputs, when asserted. OPTx, INTx and the sleep mode pins themselves (ZZX) are not affected during sleep mode. It is recommended that boundary scan not be operated during sleep mode. - 3. These values are valid regardless of the power supply level selected for I/O and control signals (3.3V/2.5V). See page 6 for details. - 4. This parameter is guaranteed by device characterization, but is not production tested. 5679 drw 14a ### Timing Waveform of Write with Port-to-Port Read(1,3) #### NOTES: - 1. $\overline{CE}_{0L} = \overline{CE}_{0R} = V_{IL}$ ; $CE_{1L} = CE_{1R} = V_{IH}$ . - 2. $\overline{OE} = V_{IL}$ for the reading port. - 3. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". - 4. $R/\overline{W}_B = V_{IH}$ . ### Timing Waveform of Write with **BUSY** #### NOTES: - 1. $\underline{\text{tw}}$ must be met for $\overline{\text{BUSY}}$ input. - 2. BUSY is asserted on port "B" blocking R/W"B", until BUSY"B" goes HIGH. ## AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (1,2) | | | | 3MS10<br>I Only | Co | 3MS12<br>m'l<br>Ind | | 3MS15<br>Only | | |------------------|----------------------|------|-----------------|------|---------------------|------|---------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | INTERRUPT TIMING | | | | | | | | | | tas | Address Set-up Time | 0 | _ | 0 | _ | 0 | _ | ns | | twr | Write Recovery Time | 0 | ı | 0 | _ | 0 | - | ns | | tins | Interrupt Set Time | | 10 | _ | 12 | _ | 15 | ns | | tinr | Interrupt Reset Time | | 10 | | 12 | _ | 15 | ns | #### NOTES: - 1. Timing is the same for both ports. - 2. These values are valid regardless of the power supply level selected for I/O and control signals (3.3V/2.5V). See page 6 for details. 5679 thl 17 ### Waveform of Interrupt Timing(1) #### NOTES: - 1. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". - 2. Refer to Interrupt Truth Table. - Refer to linear pt. Huth Fable. CEx = VIL means CEox = VIL and CE1x = VIH. CEx = VIH means CEox = VIH and/or CE1x = VIL. Timing depends on which enable signal (CE or R/W) is asserted last. Timing depends on which enable signal (CE or R/W) is de-asserted first. ### Truth Table III — Interrupt Flag<sup>(1,4)</sup> | | | Left Port | | | | | Right Por | | | | |------|-------------|-------------|----------|------------------|-------|-----|-------------|----------|------------------|-----------------------| | R/WL | <u>CE</u> ∟ | <b>ŌĒ</b> L | A18L-A0L | ĪNT∟ | R/W̄R | CER | <b>ŌĒ</b> R | A18R-A0R | <b>INT</b> R | Function | | L | L | Х | 7FFFF | Х | Х | Х | Х | Х | L <sup>(2)</sup> | Set Right INTR Flag | | Х | Х | Х | Х | Х | Х | L | L | 7FFFF | H <sup>(3)</sup> | Reset Right INTR Flag | | Х | Х | Х | Х | L <sup>(3)</sup> | L | L | Х | 7FFFE | Х | Set Left INTL Flag | | X | L | L | 7FFFE | H <sup>(2)</sup> | Х | Χ | Х | Х | Χ | Reset Left INTL Flag | - 1. Assumes $\overline{BUSY}_L = \overline{BUSY}_R = VIH$ . $\overline{CE}_{0x} = VIL$ and $CE_{1x} = VIH$ . - 2. If $\overline{BUSY}L = VIL$ , then no change. - 3. If $\overline{\text{BUSY}}_{R} = \text{VIL}$ , then no change. - 4. INTL and INTR must be initialized at power-up. ### Truth Table IV — Example of Semaphore Procurement Sequence (1,2,3) | Functions | D0 - D8 Left<br>D18 - D26 Left | Do - D8 Right<br>D18 - D26 Right | Status | | | |------------------------------------|--------------------------------|----------------------------------|--------------------------------------------------------|--|--| | No Action | 1 | 1 | Semaphore free | | | | Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token | | | | Right Port Writes "0" to Semaphore | 0 | 1 | No change. Right side has no write access to semaphore | | | | Left Port Writes "1" to Semaphore | 1 | 0 | Right port obtains semaphore token | | | | Left Port Writes "0" to Semaphore | 1 | 0 | No change. Left port has no write access to semaphore | | | | Right Port Writes "1" to Semaphore | 0 | 1 | Left port obtains semaphore token | | | | Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | | | | Right Port Writes "0" to Semaphore | 1 | 0 | Right port has semaphore token | | | | Right Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | | | | Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token | | | | Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | | | NOTES: 5679 tbl 19 - 1. This table denotes a sequence of events for only one of the eight semaphores on the IDT70T653M. - 2. There are eight semaphore flags written to via I/Oo and read from I/Os (I/Oo-I/O8 and I/O18-I/O26). These eight semaphores are addressed by Ao A2. - 3. $\overline{\text{CE}} = \text{ViH}, \overline{\text{SEM}} = \text{ViL}$ to access the semaphores. Refer to the Semaphore Read/Write Control Truth Table. #### **Functional Description** The IDT70T653M provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT70T653M has an automatic power down feature controlled by $\overline{\text{CE}}$ . The $\overline{\text{CE}}$ 0 and CE1 control the on-chip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{\text{CE}}$ = HIGH). When a port is enabled, access to the entire memory array is permitted. #### Interrupts If the user chooses the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag ( $\overline{INT}L$ ) is asserted when the right port writes to memory location 7FFFE (HEX), where a write is defined as $\overline{CE}R = R/\overline{W}R = VIL$ per the Truth Table. The left port clears the interrupt through access of address location 7FFFE when $\overline{CE}L = \overline{OE}L = VIL$ , $R/\overline{W}$ is a "don't care". Likewise, the right port interrupt flag ( $\overline{INT}R$ ) is asserted when the left port writes to memory location 7FFFF (HEX) and to clear the interrupt flag ( $\overline{INT}R$ ), the right port must read the memory location 7FFFF. The message (36 bits) at 7FFFE or 7FFFF is user-defined since it is an addressable SRAM location. If the interrupt function is not used, address locations 7FFFE and 7FFFF are not used as mail boxes, but as part of the random access memory. Refer to Truth Table III for the interrupt operation. ### **Busy Logic** The $\overline{BUSY}$ pin operates as a write inhibit input pin. Normal operation can be programmed by tying the $\overline{BUSY}$ pins HIGH. If desired, unintended write operations can be prevented to a port by tying the BUSY pin for that port LOW. ### Semaphores $The IDT70T653M is an extremely fast Dual-Port\ 512K\ x\ 36\ CMOS$ $Static\ RAM with\ an\ additional\ 8\ address\ locations\ dedicated\ to\ binary$ semaphore flags. These flags allow either processor on the left or right side of the Dual-Port RAM to claim a privilege over the other processor for functions defined by the system designer's software. As an example, the semaphore can be used by one processor to inhibit the other from accessing a portion of the Dual-Port RAM or any other shared resource. The Dual-Port RAM features a fast access time, with both ports being completely independent of each other. This means that the activity on the left port in no way slows the access time of the right port. Both ports are identical infunction to standard CMOS Static RAM and can be read from or written to at the same time with the only possible conflict arising from the simultaneous writing of, or a simultaneous READ/WRITE of, a non-semaphore location. Semaphores are protected against such ambiguous situations and may be used by the system program to avoid any conflicts in the non-semaphore portion of the Dual-Port RAM. These devices have an automatic power-down feature controlled by $\overline{\text{CE}}\text{o}$ and $\overline{\text{CE}}\text{1}$ , the Dual-Port RAM chip enables, and $\overline{\text{SEM}}$ , the semaphore enable. The $\overline{\text{CE}}\text{0}$ , CE1, and $\overline{\text{SEM}}$ pins control on-chip power down circuitry that permits the respective port to go into standby mode when not selected. Systems which can best use the IDT70T653M contain multiple processors or controllers and are typically very high-speed systems which are software controlled or software intensive. These ystems can benefit from a performance increase offered by the IDT70T653Ms hardware semaphores, which provide a lockout mechanism without requiring complex programming. Software handshaking between processors offers the maximum in system flexibility by permitting shared resources to be allocated invarying configurations. The IDT70T653M does not use its semaphore flags to control any resources through hardware, thus allowing the system designer total flexibility in system architecture. An advantage of using semaphores rather than the more common methods of hardware arbitration is that wait states are never incurred in either processor. This can prove to be a major advantage in very high-speed systems. #### How the Semaphore Flags Work The semaphore logic is a set of eight latches which are independent of the Dual-Port RAM. These latches can be used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphores provide a hardware assist for a use assignment method called "Token Passing Allocation." In this method. the state of a semaphore latch is used as a token indicating that a shared resource is in use. If the left processor wants to use this resource, it requests the token by setting the latch. This processor then verifies its success in setting the latch by reading it. If it was successful, it proceeds to assume control over the shared resource. If it was not successful in setting the latch, it determines that the right side processor has set the latch first, has the token and is using the shared resource. The left processor can then either repeatedly request that semaphore's status or remove its request for that semaphore to perform another task and occasionally attempt again to gain control of the token via the set and test sequence. Once the right side has relinquished the token, the left side should succeed in gaining control. The semaphore flags are active LOW. A token is requested by writing a zero into a semaphore latch and is released when the same side writes a one to that latch. The eight semaphore flags reside within the IDT70T653M in a separate memory space from the Dual-Port RAM. This address space is accessed by placing a low input on the $\overline{\text{SEM}}$ pin (which acts as a chip select for the semaphore flags) and using the other control pins (Address, $\overline{\text{CE}}$ 0, CE1,R/ $\overline{\text{W}}$ and $\overline{\text{BE}}$ n) as they would be used in accessing a standard Static RAM. Each of the flags has a unique address which can be accessed by either side through address pins A0 – A2. When accessing the semaphores, none of the other address pins has any effect. When writing to a semaphore, only data pin Do is used. If a low level is written into an unused semaphore location, that flag will be set to a zero on that side and a one on the other side (see Truth Table IV). That semaphore can now only be modified by the side showing the zero. When a one is written into the same location from the same side, the flag will be set to a one for both sides (unless a semaphore request from the other side is pending) and then can be written to by both sides. The fact that the side which is able to write a zero into a semaphore subsequently locks out writes from the other side is what makes semaphore flags useful in interprocessor communications. (A thorough discussion on the use of this feature follows shortly.) A zero written into the same location from the other side will be stored in the semaphore request latch for that side until the semaphore is freed by the first side. When a semaphore flag is read, its value is spread into all data bits so that a flag that is a one reads as a one in all data bits and a flag containing a zero reads as all zeros for a semaphore read, the $\overline{SEM}$ , $\overline{BEn}$ , and $\overline{OE}$ signals need to be active. (Please refer to Truth Table II). Furthermore, the read value is latched into one side's output register when that side's semaphore select ( $\overline{SEM}$ , $\overline{BEn}$ ) and output enable ( $\overline{OE}$ ) signals go active. This serves to disallow the semaphore from changing state in the middle of a read cycle due to a write cycle from the other side. A sequence WRITE/READ must be used by the semaphore in order to guarantee that no system level contention will occur. A processor requests access to shared resources by attempting to write a zero into a semaphore location. If the semaphore is already in use, the semaphore request latch will contain a zero, yet the semaphore flag will appear as one, a fact which the processor will verify by the subsequent read (see Table IV). As an example, assume a processor writes a zero to the left port at a free semaphore location. On a subsequent read, the processor will verify that it has written successfully to that location and will assume control over the resource in question. Meanwhile, if a processor on the right side attempts to write a zero to the same semaphore flag it will fail, as will be verified by the fact that a one will be read from that semaphore on the right side during subsequent read. Had a sequence of READ/WRITE been used instead, system contention problems could have occurred during the gap between the read and write cycles. It is important to note that a failed semaphore request must be followed by either repeated reads or by writing a one into the same location. The reason for this is easily understood by looking at the simple logic diagram Figure 4. IDT70T653M Semaphore Logic of the semaphore flag in Figure 4. Two semaphore request latches feed into a semaphore flag. Whichever latch is first to present a zero to the semaphore flag will force its side of the semaphore flag LOW and the other side HIGH. This condition will continue until a one is written to the same semaphore request latch. If the opposite side semaphore request latch has been written to zero in the meantime, the semaphore flag will flip over to the other side as soon as a one is written into the first request latch. The opposite side flag will now stay LOW until its semaphore request latch is written to a one. From this it is easy to understand that, if a semaphore is requested and the processor which requested it no longer needs the resource, the entire system can hang up until a one is written into that semaphore request latch. The critical case of semaphore timing is when both sides request a single token by attempting to write a zero into it at the same time. The semaphore logic is specially designed to resolve this problem. If simultaneous requests are made, the logic guarantees that only one side receives the token. If one side is earlier than the other in making the request, the first side to make the request will receive the token. If both requests arrive at the same time, the assignment will be arbitrarily made to one port or the other. One caution that should be noted when using semaphores is that semaphores alone do not guarantee that access to a resource is secure. As with any powerful programming technique, if semaphores are misused or misinterpreted, a software error can easily happen. Initialization of the semaphores is not automatic and must be handled via the initialization program at power-up. Since any semaphore request flag which contains a zero must be reset to a one, all semaphores on both sides should have a one written into them at initialization from both sides to assure that they will be free when needed. Timing Waveform of Sleep Mode<sup>(1,2)</sup> NOTES: 1. CE1 = VIH. 2. All timing is same for Left and Right ports. #### Sleep Mode The IDT70T653M is equipped with an optional sleep or low power mode on both ports. The sleep mode pin on both ports is active high. During normal operation, the ZZ pin is pulled low. When ZZ is pulled high, the port will enter sleep mode where it will meet lowest possible power conditions. The sleep mode timing diagram shows the modes of operation: Normal Operation, No Read/Write Allowed and Sleep Mode. For a period of time prior to sleep mode and after recovering from sleep mode (tzzs and tzzr), new reads or writes are not allowed. If a write or read operation occurs during these periods, the memory array may be corrupted. Validity of data out from the RAM cannot be guaranteed immediately after ZZ is asserted (prior to being in sleep). During sleep mode the RAM automatically deselects itself. The RAM disconnects its internal buffer. All outputs will remain in high-Z state while in sleep mode. All inputs are allowed to toggle. The RAM will not be selected and will not perform any reads or writes. #### JTAG Functionality and Configuration The IDT70T653M is composed of two independent memory arrays, and thus cannot be treated as a single JTAG device in the scan chain. The two arrays (A and B) each have identical characteristics and commands but must be treated as separate entities in JTAG operations. Please refer to Figure 5. JTAG signaling must be provided serially to each array and utilizes the information provided in the Identification Register Definitions, Scan Register Sizes, and System Interface Parameter tables. Specifically, commands for Array B must precede those for Array A in any JTAG operations sent to the IDT70T653M. Please reference Application Note AN-411, "JTAG Testing of Multichip Modules" for specific instructions on performing JTAG testing on the IDT70T653M. AN-411 is available at www.idt.com. Figure 5. JTAG Configuration for IDT70T653M ### JTAG Timing Specifications #### NOTES: - 1. Device inputs = All device inputs except TDI, TMS, TCK and $\overline{\text{TRST}}$ . - 2. Device outputs = All device outputs except TDO. ### JTAG AC Electrical Characteristics (1,2,3,4,5) | | | 70T653M | | | |--------|-------------------------|---------|------------------|-------| | Symbol | Parameter | Min. | Max. | Units | | ticyc | JTAG Clock Input Period | 100 | _ | ns | | исн | JTAG Clock HIGH | 40 | _ | ns | | tıcı | JTAG Clock Low | 40 | _ | ns | | ₽ĸ | JTAG Clock Rise Time | _ | 3 <sup>(1)</sup> | ns | | ₩ | JTAG Clock Fall Time | _ | 3 <sup>(1)</sup> | ns | | URST | JTAG Reset | 50 | _ | ns | | tursr | JTAG Reset Recovery | 50 | _ | ns | | tico | JTAG Data Output | _ | 25 | ns | | tudc | JTAG Data Output Hold | 0 | | ns | | tıs | JTAG Setup | 15 | _ | ns | | υн | JTAG Hold | 15 | _ | ns | 5679 tbl 20 #### NOTES: - 1. Guaranteed by design. - 30pF loading on external output signals. Refer to AC Electrical Test Conditions stated earlier in this document. - 4. JTAG operations occur at one speed (10MHz). The base device may run at any speed specified in this datasheet. - 5. JTAG cannot be tested in sleep mode. #### Identification Register Definitions | Instruction Field Array B | Value<br>Array B | Instruction Field Array A | Value<br>Array A | Description | |-----------------------------------|------------------|------------------------------------|------------------|------------------------------------------------------| | Revision Number (31:28) | 0x0 | Revision Number (63:60) | 0x0 | Reserved for Version number | | IDT Device ID (27:12) | 0x33B | IDT Device ID (59:44) | 0x33B | Defines IDT Part number | | IDT JEDEC ID (11:1) | 0x33 | IDT JEDEC ID (43:33) | 0x33 | Allows unique identification of device vendor as IDT | | ID Register Indicator Bit (Bit 0) | 1 | ID Register Indicator Bit (Bit 32) | 1 | Indicates the presence of an ID Register | 5679 tbl 21 ### Scan Register Sizes | Register Name | Bit Size<br>Array A | Bit Size<br>Array B | Bit Size<br>70T653M | |----------------------|---------------------|---------------------|---------------------| | Instruction (IR) | 4 | 4 | 8 | | Bypass (BYR) | 1 | 1 | 2 | | Identification (IDR) | 32 | 32 | 64 | | Boundary Scan (BSR) | Note (3) | Note (3) | Note (3) | 5679 tbl 22 ### System Interface Parameters | Instruction | Code | Description | |----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 00000000 | Forces contents of the boundary scan cells onto the device outputs <sup>(1)</sup> . Places the boundary scan register (BSR) between TDI and TDO. | | BYPASS | 11111111 | Places the bypass register (BYR) between TDI and TDO. | | IDCODE | 00100010 | Loads the ID register (IDR) with the vendor ID code and places the register between TDI and TDO. | | HIGHZ | 01000100 | Places the bypass register (BYR) between TDI and TDO. Forces all device output drivers to a High-Z state. | | CLAMP | 00110011 | Uses BYR. Forces contents of the boundary scan cells onto the device outputs. Places the bypass register (BYR) between TDI and TDO. | | SAMPLE/PRELOAD | 00010001 | Places the boundary scan register (BSR) between TDI and TDO. SAMPLE allows data from device inputs <sup>(2)</sup> and outputs <sup>(1)</sup> to be captured in the boundary scan cells and shifted serially through TDO. PRELOAD allows data to be input serially into the boundary scan cells via the TDI. | | RESERVED | All Other Codes | Several combinations are reserved. Do not use codes other than those identified above. | #### NOTES: - 1. Device outputs = All device outputs except TDO. - 2. Device inputs = All device inputs except TDI, TMS, TCK and $\overline{\text{TRST}}$ . - 3. The Boundary Scan Descriptive Language (BSDL) file for this device is available on the IDT website (www.idt.com), or by contacting your local IDT sales representative. ### Ordering Information #### NOTE: - $1. \ Contact your local sales of fice for industrial temprange for other speeds, packages and powers.\\$ - Green parts available. For specific speeds, packages and powers contact your local sales office LEAD FINISH (SnPb) parts are in EOL process. Product Discontinuation Notice - PDN# SP-17-02 ### Datasheet Document History: 10/08/03: Initial Datasheet 10/20/03: Page 1 Added "Includes JTAG functionality" to features Page 13 Corrected tark to 1.5V/ns Min 09/28/04: Removed "Preliminary" status Page 11 Updated Timing Waveform of Write Cycle No. 1, RW Controlled Timing Page 21 Added JTAG Configuration and JTAG Functionality descriptions Page 1 & 24 Replaced old ® logo with the new TM logo 06/30/05: Page 1 Added green availability to features Page 24 Added green indicator to ordering information 07/25/08: Page 7 Corrected a typo in the DC Chars table 01/19/09: Page 24 Removed "IDT" from orderable part number 06/15/15: Page 3 Removed the date from the BC256 pin configuration Page 24 Added Tape and Reel indicators and added footnote annotations to the Ordering Information 12/08/17: Product Discontinuation Notice - PDN# SP-17-02 Last time buy expires June 15, 2018 #### CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road San Jose, CA 95138 #### for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: 408-284-2794 DualPortHelp@idt.com The IDT logo is a registered trademark of Integrated Device Technology, Inc. ## **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ### IDT (Integrated Device Technology): <u>70T653MS12BC8</u> <u>70T653MS12BCGI</u> <u>70T653MS12BCI</u> <u>70T653MS10BC8</u> <u>70T653MS12BCI8</u> <u>70T653MS12BCI8</u> <u>70T653MS12BCI</u> 70T653MS15BC <u>70T653MS10BC</u> <u>70T653MS10BCG</u> Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331