



Le79R79

# *Ringing Subscriber Line Interface Circuit* VE580 Series

#### **APPLICATIONS**

- Ideal for short-loop applications
- Ideal for ISDN-TA and fixed radio access applications
- Integrated Access Devices (IADs)
- Network Interface Units (NIUs)
- Cable Modems
- DSL Modems
- Set Top / House Side Boxes
- Intelligent PBX
- Pain Gain
- FXS Cards
- Voice over ISDN or T1/E1
- Smart Residential Gateways
- WLL, APON, FITL, NGN, and all other short-loop CPE/ Enterprise telephony applications

## FEATURES

- Through trapezoidal ringing
- On-chip ring-trip detector
- Low standby state power
- Battery operation:
  - V<sub>BAT1</sub>: -40.5 to -75 V
  - V<sub>BAT2</sub>: –19 V to V<sub>BAT1</sub>
- On-chip battery switching and feed selection
- On-hook transmission
- Two-wire impedance set by single external impedance
- Programmable constant-current feed
- Programmable Open Circuit voltage
- Programmable loop-detect threshold
- Current gain = 1000
- Ground-key detector
- Polarity reversal option available
- Internal V<sub>EE</sub> regulator (no external –5 V power supply required)

#### **RELATED LITERATURE**

- 080917 Ve790 Series RSLIC Device Product Brief
- 080158 Le79R70/79/100/101 Technical Overview
- 080914 Le79R79 RSLIC Device User's Guide
- 080810 Le71HR0021 Reference Design User's Guide
- 080255 Le71HE0040J Evaluation Board User's Guide
- 080458 Le79R100/101 v. Le79R79 Comparison Brief
- 080753 Le58QL02/021/031 QLSLAC<sup>™</sup> Data Sheet

# ORDERING INFORMATION

| Device <sup>1</sup> | Package Type <sup>2, 3</sup> | Packing <sup>4</sup> |  |
|---------------------|------------------------------|----------------------|--|
| Le79R79-1DJC        | 32-pin PLCC                  |                      |  |
| Le79R79-2DJC        | (Green package)              | Tube                 |  |
| Le79R79-3DJC        |                              |                      |  |
| Le79R79-1FQC        | 32-pin QFN                   | Tray                 |  |
| Le79R79-2FQC        | (Green package)              | Tray                 |  |

- -1: 52 dB Longitudinal Balance, Polarity Reversal
- -2: 63 dB Longitudinal Balance, Polarity Reversal
- -3: 52 dB Longitudinal Balance, No Polarity Reversal
- Zarlink reserves the right to fulfill all orders for this device with parts marked with the "Am" part number prefix until all inventory bearing this mark has been depleted. Note that parts marked with either the "Am" or the "Le" part number prefix are equivalent devices in terms of form, fit, and function—the prefix appearing on the topside mark is the only difference.
- Due to size constraints, QFN devices are marked by omitting the "Le" prefix and the performance grade dash character. For example, Le79R79-1FQC is marked 79R791FQC.
- The green package meets RoHS Directive 2002/95/EC of the European Council to minimize the environmental impact of electrical equipment.
- 4. For delivery using a tape and reel packing system, add a "T" suffix to the OPN (Ordering Part Number) when placing an order.

# DESCRIPTION

The Le79R79 Ringing SLIC device is a bipolar monolithic SLIC that offers on-chip ringing. Designers can achieve significant cost reductions at the system level for short-loop applications by integrating the ringing function on chip. Examples of such applications would be ISDN terminal adaptors, fiber-in-the-loop, radio-in-the-loop, hybrid fiber/coax and video telephony (home-side) boxes. The Le79R79 Ringing SLIC device can provide sufficient voltage to meet the stringent LSSGR five-ringer equivalent specification. Using a CMOS-compatible input waveform and wave shaping R-C network, the Le79R79 Ringing SLIC device can provide trapezoidal wave ringing to meet various design requirements.

See the Le79R79 Block Diagram, on page 4.

# TABLE OF CONTENTS

| Applications1                                              |
|------------------------------------------------------------|
| Features                                                   |
| Related Literature                                         |
| Ordering Information                                       |
| Description                                                |
| Product Description                                        |
| Connection Diagrams                                        |
| Electrical Characteristics                                 |
| Absolute Maximum Ratings                                   |
| •                                                          |
| Operating Ranges                                           |
| Specifications                                             |
| Transmission Performance                                   |
| Longitudinal Performance                                   |
| Idle Channel Noise                                         |
| Insertion Loss and Four-to-Four-Wire Balance Return Signal |
| Line Characteristics                                       |
| Power Supply Rejection Ratio                               |
| Power Dissipation                                          |
| Supply Currents                                            |
| Logic Inputs                                               |
| Logic Output                                               |
| Ring-Trip Detector Input                                   |
| Ground-Key Detector Thresholds                             |
| Loop Detector                                              |
|                                                            |
| Relay Driver Output                                        |
| •                                                          |
| SLIC Device Decoding                                       |
| DC Feed Characteristics                                    |
|                                                            |
| Ring-Trip Components                                       |
| Test Circuits                                              |
| Le79R79 Test Circuit                                       |
| Application Circuit                                        |
| Physical Dimensions                                        |
| 32-pin PLCC                                                |
| 32-pin QFN                                                 |
| Revision History                                           |
| Revision B to C                                            |
| Revision C to D                                            |
| Revision D to E                                            |
| Revision E to F                                            |
| Revision F to G                                            |
| Revision G to H                                            |
| Revision H to I                                            |
| Revision I to J1                                           |
| Revision J1 to K1                                          |
| Revision K1 to L1                                          |
| Revision L1 to M1                                          |
| Revision M1 to N1                                          |

| Revision N1 to N2 |  |
|-------------------|--|
| Revision N2 to O1 |  |
| Revision O1 to O2 |  |

#### PRODUCT DESCRIPTION

The Zarlink family of subscriber line interface circuit (SLIC) products provide the telephone interface functions required throughout the worldwide market. Zarlink SLIC devices address all major telephony markets including central office (CO), private branch exchange (PBX), digital loop carrier (DLC), fiber-in-the-loop (FITL), radio-in-the-loop (RITL), hybrid fiber coax (HFC), and video telephony applications.

The Zarlink SLIC devices offer support of BORSHT (battery feed, overvoltage protection, ringing, supervision, hybrid, and test) functions with features including current limiting, on-hook transmission, polarity reversal, Tip Open, and loop-current detection. These features allow reduction of linecard cost by minimizing component count, conserving board space, and supporting automated manufacturing.

The Zarlink SLIC devices provide the two- to four-wire hybrid function, DC-loop feed, and two-wire supervision. Two-wire termination is programmed by a scaled impedance network. Transhybrid balance can be achieved with an external balance circuit or simply programmed using a companion Zarlink codec/filter, such as the Le58QL0xx Quad SLAC (QLSLAC<sup>™</sup>) device.

The Le79R79 Ringing SLIC device is a bipolar monolithic SLIC that offers on-chip ringing. Now designers can achieve significant cost reductions at the system level for short-loop applications by integrating the ringing function on chip. Examples of such applications would be ISDN terminal adaptors, fiber-in-the-loop, radio-in-the-loop, hybrid fiber/coax and video telephony (home-side) boxes. The Le79R79 Ringing SLIC can provide sufficient voltage to meet the stringent LSSGR five-ringer equivalent specification. Using a CMOS-compatible input waveform and wave shaping R-C network, the Le79R79 Ringing SLIC can provide trapezoidal wave ringing to meet various design requirements.

In order to further enhance the suitability of this device in short-loop, distributed switching applications, Zarlink has maximized power savings by incorporating battery switching on chip. The Le79R79 Ringing SLIC device switches between two battery supplies such that in the off-hook (active) state, a low battery is used to save power. In order to meet the Open Circuit voltage requirements of fax machines and maintenance termination units (MTU), the SLIC device automatically switches to a higher voltage in the On-hook (Standby) state.

Like all of the Zarlink SLIC devices, the Le79R79 Ringing SLIC device supports on-hook transmission, ring-trip detection, programmable loop-detect threshold, and is available with on-chip polarity reversal. The Le79R79 Ringing SLIC device is a programmable constant-current feed device with two on-chip relay drivers to operate external relays. Several performance grades are available to meet both CCITT and LSSGR requirements, including various longitudinal balance options.



#### Figure 1. Le79R79 Block Diagram

#### **CONNECTION DIAGRAMS**



#### Note:

- 1. Pin 1 is marked for orientation.
- 2. NC = No connect.
- 3. The thermally enhanced QFN package features an exposed pad on the underside which must be electrically tied to VBAT1.

## **PIN DESCRIPTIONS**

| Pin Names | Туре      | Description                                                                                                                                                                                                                                               |
|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGND/DGND | Ground    | Analog and digital ground                                                                                                                                                                                                                                 |
| A(TIP)    | Output    | Output of A(TIP) power amplifier                                                                                                                                                                                                                          |
| B2EN      | Input     | $V_{BAT2}$ Enable. Logic Low enables operation from $V_{BAT2}$ . Logic High enables operation from $V_{BAT1}$ . TTL compatible.                                                                                                                           |
| BGND      | Ground    | Battery (power) ground                                                                                                                                                                                                                                    |
| B(RING)   | Output    | Output of B(RING) power amplifier                                                                                                                                                                                                                         |
| C3–C1     | Input     | Decoder. SLIC control pins. C3 is MSB and C1 is LSB. TTL compatible.                                                                                                                                                                                      |
| D1        | Input     | Relay1 Control. TTL compatible. Logic Low activates the Relay1 relay driver.                                                                                                                                                                              |
| D2        | Input     | Relay2 Control. (Option) TTL compatible. Logic Low activates the Relay2 relay driver.                                                                                                                                                                     |
| DET       | Output    | Hook switch detector. When enabled, a logic Low indicates that the selected detector is tripped. The logic inputs C3–C1 and E1 select the detector. The output is open collector with a built-in 15 k $\Omega$ pull-up resistor.                          |
| E1        | Input     | Ground-Key Enable. (Option) A logic High selects the off-hook detector. A logic Low selects the ground-<br>key detector. TTL compatible.                                                                                                                  |
| HPA       | Capacitor | High-Pass Filter. A(TIP) side of high-pass filter capacitor.                                                                                                                                                                                              |
| HPB       | Capacitor | High-Pass Filter. B(RING) side of high-pass filter capacitor.                                                                                                                                                                                             |
| NC        | —         | Not internally connected.                                                                                                                                                                                                                                 |
| RD        | Resistor  | Detect Resistor. Detector threshold set and filter pin.                                                                                                                                                                                                   |
| RDC       | Output    | DC Feed Resistor. Connection point for the DC-feed current programming network. The other end of the network connects to the receiver summing node (RSN). The sign of V <sub>RDC</sub> is negative for normal polarity and positive for reverse polarity. |
| RDCR      | —         | Connection point for feedback during ringing.                                                                                                                                                                                                             |
| RINGIN    | Input     | Ring Signal. Pin for ring signal input. Square-wave shaped by external RC filter. Requires 50% duty cycle. CMOS-compatible input.                                                                                                                         |
| RSGH      | Input     | Saturation Guard High. Pin for resistor to adjust Open Circuit voltage when operating from V <sub>BAT1</sub> .                                                                                                                                            |
| RSGL      | Input     | Saturation Guard Low. Pin for resistor to adjust the anti-saturation cut-in voltage when operating from both $V_{BAT1 and} V_{BAT2}$ .                                                                                                                    |
| RSN       | Input     | Receive Summing Node. The metallic current (both AC and DC) between A(TIP) and B(RING) is equal to 1000 x the current into this pin. The networks that program receive gain, two-wire impedance, and feed resistance all connect to this node.            |
| RTRIP1    | Input     | Ring-Trip Detector. Ring-trip detector threshold set and filter pin.                                                                                                                                                                                      |
| RTRIP2    | Input     | Ring-Trip Detector. Ring-trip detector threshold offset (switch to V <sub>BAT1</sub> ). For power conservation in any nonringing state, this switch is open.                                                                                              |
| RYE       | Output    | Common Emitter of RYOUT1/RYOUT2. Emitter output of RYOUT1 and RYOUT2. Normally connected to relay ground.                                                                                                                                                 |
| RYOUT1    | Output    | Relay/Switch Driver. Open collector driver with emitter internally connected to RYE.                                                                                                                                                                      |
| RYOUT2    | Output    | Relay/Switch Driver. (Option) Open collector driver with emitter internally connected to RYE.                                                                                                                                                             |
| VBAT1     | Battery   | Battery supply and connection to substrate.                                                                                                                                                                                                               |
| VBAT2     | Battery   | Power supply to output amplifiers. Connect to off-hook battery through a diode.                                                                                                                                                                           |
| VCC       | Power     | Positive analog power supply                                                                                                                                                                                                                              |
| VNEG      | Power     | Negative analog power supply. This pin is the return for the internal $V_{\text{EE}}$ regulator.                                                                                                                                                          |
| VTX       | Output    | Transmit Audio. This output is a 0.5066 gain version of the A(TIP) and B(RING) metallic AC voltage. VTX also sources the two-wire input impedance programming network.                                                                                    |

## **ELECTRICAL CHARACTERISTICS**

## **Absolute Maximum Ratings**

Stresses greater than those listed under Absolute Maximum Ratings can cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods can affect device reliability.

| Storage Temperature                             | –55 to +150° C                    |
|-------------------------------------------------|-----------------------------------|
| V <sub>CC</sub> with respect to AGND/DGND       | 0.4 to +7 V                       |
| V <sub>NEG</sub> with respect to AGND/DGND      | 0.4 V to V <sub>BAT2</sub>        |
| V <sub>BAT2</sub>                               | V <sub>BAT1</sub> to GND          |
| V <sub>BAT1</sub> with respect to AGND/DGND:    |                                   |
| Continuous                                      | +0.4 to -80 V                     |
| 10 ms                                           | +0.4 to -85 V                     |
| BGND with respect to AGND/DGND:                 | +3 to –3 V                        |
| A(TIP) or B(RING) to BGND:                      |                                   |
| Continuous                                      | V <sub>BAT1</sub> –5 to +1 V      |
| 10 ms (F = 0.1 Hz)                              | V <sub>BAT1</sub> –10 to +5 V     |
| 1 µs (F = 0.1 Hz)                               | V <sub>BAT1</sub> –15 to +8 V     |
| 250 ns (F = 0.1 Hz)                             | V <sub>BAT1</sub> –20 to +12 V    |
| Current from A(TIP) or B(RING)                  | ±150 mA                           |
| RYOUT1, RYOUT2 current                          | 75 mA                             |
| RYOUT1, RYOUT2 voltage                          | RYE to +7 V                       |
| RYOUT1, RYOUT2 transient                        | RYE to +10 V                      |
| RYE voltage                                     | BGND to V <sub>BAT1</sub>         |
| C3–C1, D2–D1, E1, B2EN, and RINGIN:             |                                   |
| Input voltage                                   | –0.4 V to V <sub>CC</sub> + 0.4 V |
| Maximum power dissipation, continuous,          |                                   |
| T <sub>A</sub> = 70° C, No heat sink (see note) |                                   |
| In 32-pin PLCC package                          | 1.67 W                            |
| In 32-pin QFN package                           | 3.00 W                            |
| Thermal data:                                   | $\theta_{JA}$                     |
| In 32-pin PLCC package                          | 45° C/W                           |
| In 32-pin QFN package                           | 25° C/W                           |
| ESD Immunity (Human Body Model)                 | JESD22 Class 1C compliant         |
|                                                 |                                   |

#### Note:

- 1. Thermal limiting circuitry on the chip will shut down the circuit at a junction temperature of about 165°C. Continuous operation above 145°C junction temperature may degrade device reliability.
- 2. The thermal performance of a thermally enhanced package is assured through optimized printed circuit board layout. Specified performance requires that the exposed thermal pad be soldered to an equally sized exposed copper surface, which, in turn, conducts heat through multiple vias to a large internal copper plane.

#### **Package Assembly**

Green package devices are assembled with enhanced, environmental compatible lead-free, halogen-free, and antimony-free materials. The leads possess a matte-tin plating which is compatible with conventional board assembly processes or newer lead-free board assembly processes. The peak soldering temperature should not exceed 245°C during printed circuit board assembly.

Refer to IPC/JEDEC J-Std-020B Table 5-2 for the recommended solder reflow temperature profile.

#### **OPERATING RANGES**

Zarlink guarantees the performance of this device over commercial (0 to 70° C) and industrial (-40 to 85°C) temperature ranges by conducting electrical characterization over each range and by conducting a production test with single insertion coupled to periodic sampling. These characterization and test procedures comply with section 4.6.2 of Bellcore GR-357-CORE Component Reliability Assurance Requirements for Telecommunications Equipment.

#### **Environmental Ranges**

| Ambient Temperature       | 0 to 70°C Commercial               |  |  |  |
|---------------------------|------------------------------------|--|--|--|
|                           | -40 to +85 °C extended temperature |  |  |  |
| Ambient Relative Humidity | 15 to 85%                          |  |  |  |

#### **Electrical Ranges**

| V <sub>cc</sub>                  | 4.75 to 5.25 V               |
|----------------------------------|------------------------------|
| V <sub>NEG</sub>                 | -4.75 V to V <sub>BAT2</sub> |
| V <sub>BAT1</sub>                | -40.5 to -75 V               |
| V <sub>BAT2</sub>                | –19 V to V <sub>BAT1</sub>   |
| AGND/DGND                        | 0 V                          |
| BGND with respect to AGND/DGND   | -100 to +100 mV              |
| Load resistance on VTX to ground | 20 kΩ minimum                |

#### **SPECIFICATIONS**

#### **Transmission Performance**

| Description                                     | Test Conditions (See Note 1)                   | Min  | Тур | Max | Unit | Note    |
|-------------------------------------------------|------------------------------------------------|------|-----|-----|------|---------|
| 2-wire return loss                              | 200 Hz to 3.4 kHz (See Figure 6.)              | 26   |     |     | dB   | 1, 4, 6 |
| Z <sub>VTX</sub> , analog output impedance      |                                                |      | 3   | 20  | Ω    | 4       |
| V <sub>VTX</sub> , analog output offset voltage | 0 to +70° C                                    | -35  |     | +35 | mV   |         |
|                                                 | −40 to +85° C                                  | -40  |     | +40 |      | 4       |
| Z <sub>RSN</sub> , analog input impedance       |                                                |      | 1   | 20  | Ω    |         |
| Overload level, 2-wire and 4-wire, Off hook     | Active state                                   | 2.5  |     |     | Vpk  | 2a      |
| Overload level, 2-wire                          | On hook, $R_{LAC}$ = 600 $\Omega$              | 0.88 |     |     | Vrms | 2b      |
| THD (Total Harmonic Distortion)                 | +3 dBm, BAT 2 = −24 V                          |      | -64 | -50 |      |         |
| THD, On hook, OHT state                         | 0dBm, R <sub>LAC</sub> = 600 Ω<br>BAT1 = -75 V |      |     | -40 | dB   | 5       |

## **Longitudinal Performance**

(See Figure 8.)

| Description                           | Test Conditions (Se                                          | e Note 1)   | Min | Тур | Max | Unit  | Note |
|---------------------------------------|--------------------------------------------------------------|-------------|-----|-----|-----|-------|------|
|                                       | 200 Hz to 3.4 kHz                                            | –1, –3*     | 52  |     |     |       |      |
|                                       | normal polarity                                              | -2, -4      | 63  |     |     |       |      |
|                                       | reverse polarity                                             | -2          | 54  |     |     |       |      |
| Longitudinal to metallic              | normal polarity,<br>–40 <sup>°</sup> C to +85 <sup>°</sup> C | -2, -4      | 58  |     |     |       | 4    |
| L-T, L-4 balance                      | 1 kHz to 3.4 kHz                                             | –1, –3*     | 52  |     |     | dB    |      |
|                                       | normal polarity                                              | -2, -4      | 58  |     |     |       |      |
|                                       | reverse polarity                                             | -2          | 54  |     |     |       |      |
|                                       | normal polarity,<br>–40° C to +85° C                         | -2, -4      | 54  |     |     |       | 4    |
| Longitudinal signal generation 4-L    | 200 Hz to 800 Hz norma                                       | al polarity | 42  |     |     |       |      |
| Longitudinal current per pin (A or B) | Active or OHT state                                          |             | 12  | 28  |     | mArms | 4    |
| Longitudinal impedance at A or B      | 0 to 100 Hz, $T_A = +25^{\circ}$                             | C           |     | 25  |     | Ω/pin |      |

## Idle Channel Noise

| Description                  | Test Conditions (See Note 1) | Min | Тур | Max | Unit   | Note |
|------------------------------|------------------------------|-----|-----|-----|--------|------|
| C massage weighted poise     | 0 to +70° C                  |     | +7  | +11 | dBrnC  |      |
| C-message weighted noise     | −40 to +85° C                |     |     | +12 | ubilic |      |
| Phosphometric weighted noise | 0 to +70° C                  |     | -83 | -79 | dBmp   | 4    |
|                              | –40 to +85° C                |     |     | -78 | чыпр   |      |

# Insertion Loss and Four-to-Four-Wire Balance Return Signal

(See Figure 6 and Figure 7.)

| Description                  | Test Conditions (See Note 1)                                     | Min   | Тур   | Max   | Unit | Note    |
|------------------------------|------------------------------------------------------------------|-------|-------|-------|------|---------|
| Gain accuracy, 4-to-2-wire   | 0 dBm, 1 kHz                                                     | -0.20 | 0     | +0.20 |      |         |
| Gain accuracy, 2-to-4-wire   | 0 dBm, 1 kHz                                                     | -6.22 | -6.02 | -5.82 |      |         |
| 4-to-4-wire                  |                                                                  |       |       |       |      |         |
| Gain accuracy, 4-to-2-wire   | OHT state, on hook                                               | -0.35 | 0     | +0.35 |      | 3       |
| Gain accuracy, 2-to-4-wire   | OHT state, on hook                                               | -6.37 | -6.02 | -5.77 |      |         |
| 4-to-4-wire                  |                                                                  |       |       |       |      |         |
| Gain accuracy over frequency | 300 to 3400 Hz 0 to +70° C                                       | -0.10 |       | +0.10 | dB   |         |
|                              | relative to 1 kHz $-40$ to $+85^{\circ}$ C                       | -0.15 |       | +0.15 |      |         |
| Gain tracking                | $+3 \text{ dBm to} -55 \text{ dBm}$ 0 to $+70^{\circ} \text{ C}$ | -0.10 |       | +0.10 |      |         |
|                              | relative to 0 dBm $-40$ to $+85^{\circ}$ C                       | -0.15 |       | +0.15 |      | 3, 4    |
| Gain tracking                | 0 dBm to -37 0 to +70° C                                         | -0.10 |       | +0.10 |      |         |
| OHT state, on hook           | –40 to +85° C                                                    | -0.15 |       | +0.15 |      |         |
|                              | +3 dBm to 0 dBm                                                  | -0.35 |       | +0.35 |      | 3       |
| Group delay                  | 0 dBm, 1kHz                                                      |       | 3     |       | μs   | 1, 4, 6 |

# Line Characteristics

| Description                                    | Test Conditions (See Note 1)                                             | Min                | Тур  | Max                 | Unit | Note |
|------------------------------------------------|--------------------------------------------------------------------------|--------------------|------|---------------------|------|------|
| I <sub>L</sub> , Loop-current accuracy         | I <sub>L</sub> in constant-current region,<br>B2EN=0                     | 0.871 <sub>L</sub> | ΙL   | 1.085I <sub>L</sub> |      |      |
| IL, Long Loops, Active state                   | R <sub>LDC</sub> = 600 Ω, RSGL = open                                    | 20                 | 21.7 |                     |      |      |
|                                                | R <sub>LDC</sub> = 750 Ω, RSGL = short                                   | 20                 |      |                     |      |      |
|                                                | $I_{L} = \frac{ V_{BAT1}  - 10 V}{R_{L} + 400}$                          | 0.8I <sub>L</sub>  | ΙL   | 1.2I <sub>L</sub>   | mA   |      |
| I <sub>L</sub> , Accuracy, Standby state       | $I_L$ = constant-current region<br>TA = 25° C                            | 18                 | 27   | 39                  |      |      |
|                                                | –40 to +85° C                                                            | 18                 | 27   |                     |      | 4    |
| II LIM                                         | Active, A and B to ground                                                |                    | 55   | 110                 |      |      |
|                                                | OHT, A and B to ground                                                   |                    | 55   |                     |      | 4    |
| IL, Loop current, Open Circuit state           | R <sub>L</sub> = 0                                                       |                    |      | 100                 | μA   |      |
| I <sub>A</sub> , Pin A leakage, Tip Open state | R <sub>L</sub> = 0                                                       |                    |      | 100                 | μΛ   |      |
| I <sub>B</sub> , Pin B current, Tip Open state | B to ground                                                              |                    | 34   |                     | mA   |      |
| VA, Standby, ground start signaling            | A to $-48 \text{ V} = 7 \text{ k}\Omega$ ,<br>B to ground = 100 $\Omega$ | -7.5               | -5   |                     | V    | 4    |
| V <sub>AB</sub> , Open Circuit voltage         |                                                                          | 42.8               |      |                     |      | 8    |

# **Power Supply Rejection Ratio**

(V<sub>RIPPLE</sub> = 100 mVrms), Active Normal State

| Description       | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note |
|-------------------|------------------------------|-----|-----|-----|------|------|
| Vcc               | 50 to 3400 Hz                | 33  | 50  |     |      |      |
| V <sub>NEG</sub>  | 50 to 3400 Hz                | 30  | 40  |     | dB   | 5    |
| V <sub>BAT1</sub> | 50 to 3400 Hz                | 30  | 50  |     | uD   | õ    |
| V <sub>BAT2</sub> | 50 to 3400 Hz                | 30  | 50  |     |      |      |

## **Power Dissipation**

| Description                 | Test Condition                         | s (See Note 1)         | Min | Тур  | Max  | Unit | Note |
|-----------------------------|----------------------------------------|------------------------|-----|------|------|------|------|
| On hook, Open Circuit state | V <sub>BAT1</sub>                      |                        |     | 48   | 100  |      |      |
| On hook, Standby state      | V <sub>BAT2</sub>                      |                        |     | 55   | 80   |      | 10   |
| On hook, OHT state          | V <sub>BAT1</sub>                      |                        |     | 200  | 300  |      |      |
| On hook, Active state       | V <sub>BAT1</sub>                      |                        |     | 220  | 350  | mW   |      |
| Off hook, Standby state     | V <sub>BAT1</sub> or V <sub>BAT2</sub> | R <sub>L</sub> = 300 Ω |     | 2000 | 2800 |      | 10   |
| Off hook, OHT state         | V <sub>BAT1</sub>                      | R <sub>L</sub> = 300 Ω |     | 2000 | 2200 |      |      |
| Off hook, Active state      | V <sub>BAT2</sub>                      | R <sub>L</sub> = 300 Ω |     | 550  | 750  | 1    |      |

# **Supply Currents**

| Description                                             | Test Conditions (See Note 1) | Min | Тур     | Max | Unit | Note |
|---------------------------------------------------------|------------------------------|-----|---------|-----|------|------|
|                                                         | Open Circuit state           |     | 3.0     | 4.5 |      |      |
| I <b>cc</b> ,<br>On-hook V <sub>CC</sub> supply current | Standby state                |     | 3.2     | 5.5 |      |      |
|                                                         | OHT state                    |     | 6.2     | 8.0 |      |      |
|                                                         | Active state-normal          |     | 6.5     | 9.0 |      |      |
|                                                         | Open Circuit state           |     | 0.1     | 0.2 |      |      |
| I <sub>NEG</sub> ,                                      | Standby state                |     | 0.1 0.2 |     | m (  |      |
| On-hook V <sub>NEG</sub> supply current                 | OHT state                    |     | 0.7     | 1.1 | mA   |      |
|                                                         | Active state-normal          |     | 0.7     | 1.1 |      |      |
|                                                         | Open Circuit state           |     | 0.45    | 1.0 |      |      |
| IBAT,                                                   | Standby state                |     | 0.6     | 1.5 |      |      |
| On-hook VBAT supply current                             | OHT state                    |     | 2.0     | 4.0 |      |      |
|                                                         | Active state-normal          |     | 2.7     | 5.0 |      |      |

# Logic Inputs

(Applies to C3–C1, D2–D1, E1, and B2EN).

| Description                          | Test Conditions | Min  | Тур | Max | Unit | Note |
|--------------------------------------|-----------------|------|-----|-----|------|------|
| V <sub>IH</sub> , Input High voltage |                 | 2.0  |     |     | V    |      |
| V <sub>IL</sub> , Input Low voltage  |                 |      |     | 0.8 | v    |      |
| I <sub>IH</sub> , Input High current |                 | -75  |     | 40  | uА   |      |
| I <sub>IL</sub> , Input Low current  |                 | -400 |     |     | μΛ   |      |

# Logic Output

(DET)

| Description                           | Test Conditions (See Note 1)                          | Min | Тур | Max  | Unit | Note |
|---------------------------------------|-------------------------------------------------------|-----|-----|------|------|------|
| V <sub>OL</sub> , Output Low voltage  | I <sub>OUT</sub> = 0.8 mA, 15 kΩ to V <sub>CC</sub>   |     |     | 0.40 | V    |      |
| V <sub>OH</sub> , Output High voltage | $I_{OUT}$ = -0.1 mA, 15 k $\Omega$ to V <sub>CC</sub> | 2.4 |     |      | v    |      |

# **Ring-Trip Detector Input**

| Description          | Test Conditions (See Note 1)                                          | Min | Тур | Max | Unit | Note |
|----------------------|-----------------------------------------------------------------------|-----|-----|-----|------|------|
| Ring detect accuracy | $IRTD = \left(\frac{ BAT1  - 1}{RRT1} + 24 \ \muA\right) \bullet 335$ |     | -10 |     | +10  | %    |

# **Ring Signal**

| Description                                       | Test Conditions (See Note 1)             | Min | Тур | Max | Unit | Note |
|---------------------------------------------------|------------------------------------------|-----|-----|-----|------|------|
| V <sub>AB</sub> , Ringing                         | BAT1 = $-75$ V, Ringload = 1570 $\Omega$ | 66  | 69  |     | Vpk  | 7    |
| V <sub>AB</sub> , Ringing offset                  | V <sub>RINGIN</sub> = 2.5 V              | -10 | 0   | 10  | V    |      |
| $\Delta V_{AB} / \Delta V_{RINGIN} (RINGIN gain)$ |                                          | 150 | 180 | 210 |      |      |

# **Ground-Key Detector Thresholds**

| Description                    | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note |
|--------------------------------|------------------------------|-----|-----|-----|------|------|
| Ground-key resistive threshold | B to ground                  | 2   | 5   | 10  | kΩ   |      |
| Ground-key current threshold   | B to ground                  |     | 11  |     | mA   |      |

#### **Loop Detector**

| Description                                         | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note |
|-----------------------------------------------------|------------------------------|-----|-----|-----|------|------|
|                                                     | Active, V <sub>BAT1</sub>    | -20 |     | 20  |      |      |
| R <sub>LTH</sub> , Loop-resistance detect threshold | Active, V <sub>BAT2</sub>    | -20 |     | 20  | %    | 9    |
|                                                     | Standby                      | -15 |     | 15  |      |      |

#### **Relay Driver Output**

#### (Relay 1 and 2)

| Description                                 | Test Conditions (See Note 1) | Min | Тур   | Max  | Unit | Note |
|---------------------------------------------|------------------------------|-----|-------|------|------|------|
| V <sub>OL</sub> , On voltage (each output)  | I <sub>OL</sub> = 30 mA      |     | +0.25 | +0.4 | V    |      |
| V <sub>OL</sub> , On voltage (each output)  | I <sub>OL</sub> = 40 mA      |     | +0.30 | +0.8 | v    | 4    |
| I <sub>OH</sub> , Off leakage (each output) | V <sub>OH</sub> = +5 V       |     |       | 100  | μA   |      |
| Zener breakover (each output)               | I <sub>Z</sub> = 100 μA      | 6.6 | 7.9   |      | V    |      |
| Zener on voltage (each output)              | I <sub>Z</sub> = 30 mA       |     | 11    |      | v    |      |

#### **RELAY DRIVER SCHEMATIC**



#### Note:

1. Unless otherwise noted, test conditions are BAT1 = -75 V, BAT2 = -24 V,  $V_{CC} = +5 \text{ V}$ ,  $V_{NEG} = -5 \text{ V}$ ,  $R_L = 600 \Omega$ ,  $R_{DC1} = 80 \text{ k}\Omega$ ,  $R_{DC2} = 20 \text{ k}\Omega$ ,  $R_D = 75 \text{ k}\Omega$ , no fuse resistors,  $C_{HP} = 0.018 \mu\text{F}$ ,  $C_{DC} = 1.2 \mu\text{F}$ ,  $D_1 = D_2 = 1N400x$ , two-wire AC input impedance (ZSL) is a 600  $\Omega$  resistance synthesized by the programming network shown below.  $R_{SGL} = \text{open}$ ,  $R_{SGH} = \text{open}$ ,  $R_{DCR1} = 15 \text{ k}\Omega$ ,  $R_{DCR2} = 2 \text{ k}\Omega$ ,  $C_{DCR} = 10 \text{ nF}$ ,  $R_{RT1} = 430 \text{ k}\Omega$ ,  $R_{RT2} = 12 \text{ k}\Omega$ ,  $C_{RT} = 1.5 \mu\text{F}$ ,  $R_{SLEW} = 100 \text{ k}\Omega$ ,  $C_{SLEW} = 0.33 \mu\text{F}$ .





- a. Overload level is defined when THD = 1%.
   b. Overload level is defined when THD = 1.5%.
- 3. Balance return signal is the signal generated at V<sub>TX</sub> by V<sub>RX</sub>. This specification assumes that the two-wire AC load impedance matches the programmed impedance.
- 4. Not tested in production. This parameter is guaranteed by characterization or correlation to other tests.
- 5. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization.
- 6. Group delay can be greatly reduced by using a Z<sub>T</sub> network such as that shown in Note 1 above. The network reduces the group delay to less than 2 μs and increases 2WRL. The effect of group delay on linecard performance may also be compensated for by synthesizing complex impedance with the QSLAC or DSLAC device.
- 7. 70 Vpk provides 50 Vrms with a crest factor of 1.25 to a load of 1400  $\Omega$  with 2 Rf = 100, and Rline = 70  $\Omega$  (1570  $\Omega$ ).
- 8. Open Circuit  $V_{AB}$  can be modified using  $R_{SGH}$ .
- 9.  $R_D$  must be greater than 56 k $\Omega$ . See User-Programmable Components, on page 14. for typical value of  $R_{LTH}$ .
- 10. Lower power is achieved by switching into low-battery state in standby. Standby loop current is returned to V<sub>BAT1</sub> regardless of the battery selected.

|       |          |                          | (DET) Output  |            |                   |
|-------|----------|--------------------------|---------------|------------|-------------------|
| State | C3 C2 C1 | Two-Wire Status          | E1 = 1        | E1 = 0     | Battery           |
| 0     | 0 0 0    | Open Circuit             | Ring trip     | Ring trip  |                   |
| 1     | 0 0 1    | Ringing                  | Ring trip     | Ring trip  | B2EN              |
| 2     | 0 1 0    | Active                   | Loop detector | Ground key | DZLIN             |
| 3     | 0 1 1    | On-hook TX (OHT)         | Loop detector | Ground key |                   |
| 4     | 1 0 0    | Reserved                 | Loop detector | Ground key | B2EN = 1**        |
| 5     | 1 0 1    | Standby                  | Loop detector | Ground key | V <sub>BAT1</sub> |
| 6*    | 1 1 0    | Active Polarity Reversal | Loop detector | Ground key | B2EN              |
| 7*    | 1 1 1    | OHT Polarity Reversal    | Loop detector | Ground key | DZEN              |

#### **SLIC Device Decoding**

#### Note:

\* Only -1 and -2 performance grade device supports polarity reversal.

\*\* For correct ground-start operation using Tip Open, V<sub>BAT1</sub> on-hook battery must be used.

# User-Programmable Components

| $Z_{\rm T} = 500(Z_{\rm 2WIN} - 2R_{\rm F})$                                                    | $Z_{\rm T}$ is connected between the VTX and RSN pins. The fuse resistors are $R_{\rm F}$ , and $Z_{\rm 2WIN}$ is the desired 2-wire AC input impedance. When computing $Z_{\rm T}$ , the internal current amplifier pole and any external stray capacitance between VTX and RSN must be taken into account.                                                                       |
|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $Z_{RX} = \frac{Z_{L}}{G_{42L}} \bullet \frac{1000 \bullet Z_{T}}{Z_{T} + 500(Z_{L} + 2R_{F})}$ | $Z_{RX}$ is connected from $V_{RX}$ to $R_{SN}.Z_T$ is defined above, and $G_{42L}$ is the desired receive gain.                                                                                                                                                                                                                                                                   |
| $R_{DC1} + R_{DC2} = \frac{2500}{I_{LOOP}}$                                                     | $R_{DC1},R_{DC2}$ , and $C_{DC}$ form the network connected to the RDC pin. $I_{LOOP}$ is the desired loop current in the constant-current region.                                                                                                                                                                                                                                 |
| $R_{DCR1} + R_{DCR2} = \frac{3000}{I_{RINGLIM}}$                                                | R <sub>DCR1</sub> , R <sub>DCR2</sub> , and C <sub>DCR</sub> form the network connected to the R <b>DCR</b><br>pin.<br>See Application Circuit, on page 21. for these components.                                                                                                                                                                                                  |
| $C_{DC} = 19 \text{ ms} \bullet \frac{R_{DC1} + R_{DC2}}{R_{DC1}R_{DC2}}$                       |                                                                                                                                                                                                                                                                                                                                                                                    |
| $C_{DCR} = \frac{R_{DCR1} + R_{DCR2}}{R_{DCR1}R_{DCR2}} \bullet 150 \ \mu s$                    | $C_{\mbox{DCR}}$ sets the ringing time constant, which can be between 15 $\mu s$ and 150 $\mu s.$                                                                                                                                                                                                                                                                                  |
| $R_D = R_{LTH} \bullet 12.67$ for high battery state                                            | $R_D$ is the resistor connected from the RD pin to GND and $R_{LTH}$ is the loop-resistance threshold between on-hook and off-hook detection. $R_D$ should be greater than 56 k $\Omega$ to guarantee detection occurs in the Standby state. Choose the value of $R_D$ for high battery state; then use the equation for $R_{LTH}$ to find where the threshold is for low battery. |
| Loop-Threshold Detect Equations                                                                 |                                                                                                                                                                                                                                                                                                                                                                                    |
| $R_{LTH} = \frac{R_D}{12.67}$ for high battery state                                            | This is the same equation as for $R_{\mathbf{D}}$ above, except solved for $R_{\mathbf{LTH}}$                                                                                                                                                                                                                                                                                      |
| $R_{LTH} = \frac{R_D}{11.37}$ for Active state                                                  | For low battery, the detect threshold is slightly higher, which avoids oscillating between states.                                                                                                                                                                                                                                                                                 |
| $R_{LTH} = \frac{ V_{BAT1}  - 10}{915} \bullet R_{D} - 400 - 2R_{F}$                            | $R_{LTH}$ Standby < $R_{LTH}$ Active $V_{BAT1}$ < $R_{LTH}$ Active $V_{BAT2}$ , which<br>guarantees no unstable states under all operating conditions. This<br>equation shows at what resistance the Standby threshold is; it is<br>actually a current threshold rather than a resistance threshold, which is<br>shown by the $V_{BAT}$ dependency.                                |

#### DC FEED CHARACTERISTICS



#### **RING-TRIP COMPONENTS**

 $R_{RT2} = 12 k\Omega$  $C_{RT} = 1.5 \mu F$ 

 $R_{RT1} = 300 \bullet CF \bullet \frac{V_{BAT1}}{Vbat - 3.5 - (15 \ \mu A \bullet 300 \bullet CF \bullet (R_{LRT} + 150 + 2R_F))} \bullet (R_{LRT} + 150 + 2R_F)$ 

where  $R_{LRT}$  = Loop-detection threshold resistance for ring trip and CF = Crest factor of ringing signal ( $\approx 1.25$ )

 $\mathsf{R}_{\mathsf{SLEW}}, \mathsf{C}_{\mathsf{SLEW}}$ 

Ring waveform rise time  $\approx 0.214 \bullet (R_{SLEW} \bullet C_{SLEW}) \approx tr.$ 

For a 1.25 crest factor @ 20 Hz, tr  $\approx$  10 mS.

 $\therefore$  (R<sub>SLEW</sub> = 150 k $\Omega$ , C<sub>SLEW</sub> = 0.33  $\mu$ F.)

 $C_{\mbox{\scriptsize SLEW}}$  should be changed if a different crest factor is desired.





transients.





# **TEST CIRCUITS**

























Figure 12. RFI Test Circuit



#### Le79R79 TEST CIRCUIT



#### Note:

- 1. Refer to the Applications Circuit on the next page for recommended configuration.
- 2. The input should be 50% duty cycle CMOS-compatible input.

#### **APPLICATION CIRCUIT**



#### Note:

The input should be 50% duty cycle CMOS-compatible input.

#### PHYSICAL DIMENSIONS

#### 32-pin PLCC





#### NOTES:

| 32-Pin PLCC    |           |       |        |            |
|----------------|-----------|-------|--------|------------|
| JEDEC # MS-016 |           |       |        |            |
| Symbol         | Min       | Nom   | Max    | <u>∕2∖</u> |
| A              | 0.125     |       | 0.140  | 3          |
| A1             | 0.075     | 0.090 | 0.095  | <u> </u>   |
| D              | 0.485     | 0.490 | 0.495  |            |
| D1             | 0.447     | 0.450 | 0.453  |            |
| D2             | 0.205 REF |       |        |            |
| E              | 0.585     | 0.590 | 0.595  |            |
| E1             | 0.547     | 0.550 | 0.553  |            |
| E2             | 0.255 REF |       |        |            |
| θ              | 0 deg     |       | 10 deg | <u>∕5∖</u> |

- Dimensioning and tolerancing conform to ASME Y14,5M-1994.
- To be measured at seating plan C contact point.

Dimensions "D1" and "E1" do not include mold protrusion. Allowable mold protrusion is 0.010 inch per side. Dimensions "D" and "E" include mold mismatch and determined at the parting line; that is "D1" and "E1" are measured at the extreme material condition at the upper or lower parting line.

Exact shape of this feature is optional.

Details of pin 1 identifier are optional but must be located within the zone indicated.

- 6 Sum of DAM bar protrusions to be 0.007 max per lead.
- 7 Controlling dimension : Inch.
- 8 Reference document : JEDEC MS-016

#### 32-Pin PLCC

#### Note:

Packages may have mold tooling markings on the surface. These markings have no impact on the form, fit or function of the device. Markings will vary with the mold tool used in manufacturing.

#### 32-pin QFN



| Symbol | 32 LEAD QFN |      |      |  |  |
|--------|-------------|------|------|--|--|
| Symbol | Min         | Nom  | Max  |  |  |
| A      | 0.80        | 0.90 | 1.00 |  |  |
| A2     | 0.57 REF    |      |      |  |  |
| b      | 0.18        | 0.23 | 0.28 |  |  |
| D      | 8.00 BSC    |      |      |  |  |
| D2     | 5.70        | 5.80 | 5.90 |  |  |
| E      | 8.00 BSC    |      |      |  |  |
| E2     | 5.70        | 5.80 | 5.90 |  |  |
| е      | 0.80 BSC    |      |      |  |  |
| L      | 0.43        | 0.53 | 0.63 |  |  |
| N      | 32          |      |      |  |  |
| A1     | 0.00        | 0.02 | 0.05 |  |  |
| A3     | 0.20 REF    |      |      |  |  |
| aaa    | 0.20        |      |      |  |  |
| bbb    | 0.10        |      |      |  |  |
| CCC    | 0.10        |      |      |  |  |

#### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5M-1994.
- 2. All dimensions are in millimeters.  $\oplus$  is in degrees.
- 3. N is the total number of terminals.
- A The Terminal #1 identifier and terminal numbering convention shall conform to JEP 95-1 and SSP-012. Details of the Terminal #1 identifier are optional, but must be located within the zone indicated. The Terminal #1 identifier may be either a mold or marked feature.
- <u>6</u> Coplanarity applies to the exposed pad as well as the terminals.
- 6. Reference Document: JEDEC MO-220.
- $\triangle$  Lead width deviates from the JEDEC MO-220 standard.

# 32-Pin QFN

#### Note:

Packages may have mold tooling markings on the surface. These markings have no impact on the form, fit or function of the device. Markings will vary with the mold tool used in manufacturing.

# **REVISION HISTORY**

#### Revision B to C

- Minor changes were made to the data sheet style and format to conform to Zarlink standards.
- Electrical Characteristics; Last row under Ring Signal, min changed from 130 to 150, typ changed from 160 to 180, and max changed from 190 to 210.
- SLIC Decoding Table; Added B2EN reference to the Battery Selection column and its corresponding note to the notes section.
- Applications Circuit; Revised

#### **Revision C to D**

• Minor changes were made to the data sheet style and format to conform to Zarlink standards.

#### **Revision D to E**

On pages 17 and 18, R<sub>DC1</sub> and R<sub>DC2</sub> were switched.

#### **Revision E to F**

- The physical dimensions (PL032) were added to the Physical Dimensions section.
- Deleted the Ceramic DIP and Plastic DIP packages and references to them.
- Updated the Pin Description table to correct inconsistencies.

## Revision F to G

• The equation on page 13 was changed:

from:

$$R_{RT1} = 300 \bullet CF \bullet \frac{V_{BAT1}}{Vbat - 3.5 - (15 \ \mu A \bullet 300 \bullet CF \bullet (R_{LRT} + 150 + 2R_F))} \bullet (R_{LRT} + 150 + 2R_F)$$

$$R_{RT1} = 320 \bullet CF \bullet \frac{V_{BAT1}}{Vbat - 5 - (24 \ \mu A \bullet 320 \bullet CF \bullet (R_{LRT} + 150 + 2R_F))} \bullet (R_{LRT} + 150 + 2R_F)$$

to:

# **Revision G to H**

• In "Ordering Information" section, added description for wafer foundry facility optional character.

#### **Revision H to I**

- Updated document format
- Added OPNs for QFN package to Ordering Information table
- Added physical dimensions for 8x8 QFN package

#### Revision I to J1

- Added green package OPN to <u>Ordering Information</u>, on page 1
- Added <u>Package Assembly</u>, on page 7
- Updated document format

#### **Revision J1 to K1**

Added Note 3 to <u>Connection Diagrams</u>, on page 5

#### Revision K1 to L1

- Added "Packing" column and Note 2 and 4 to <u>Ordering Information, on page 1</u>
- Updated 32QFN drawing in *Physical Dimensions*, on page 22

#### **Revision L1 to M1**

- Added option for PLCC green package to <u>Ordering Information, on page 1</u>
- Added option for QFN green package for dash grades 2 through 4 in <u>Ordering Information</u>, on page 1
- Added note to <u>Physical Dimensions</u>, on page 22

#### Revision M1 to N1

- Removed OPNs for all non-green packaged parts from <u>Ordering Information, on page 1</u>
- Removed 79R79-3QC, 79R79-4JC and 79R79-4QC from <u>Ordering Information</u>, on page 1

#### **Revision N1 to N2**

Removed reference to Le79R79-4 option from <u>Ordering Information, on page 1</u>

#### Revision N2 to O1

Changed I<sub>L</sub> Loop-Current Accuracy from 0.915 to 0.87 in <u>Electrical Characteristics</u>.

## Revision O1 to O2

- Enhanced format of package drawings in <u>Physical Dimensions, on page 22</u>
- Added new headers/footers due to Zarlink purchase of Legerity on August 3, 2007



# For more information about all Zarlink products visit our Web Site at

#### www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sub>2</sub>C components conveys a license under the Philips I<sub>2</sub>C Patent rights to use these components in an I<sub>2</sub>C System, provided that the system conforms to the I<sub>2</sub>C Standard Specification as defined by Philips.

Zarlink, ZL, the Zarlink Semiconductor logo and the Legerity logo and combinations thereof, VoiceEdge, VoicePort, SLAC, ISLIC, ISLAC and VoicePath are trademarks of Zarlink Semiconductor Inc.

**TECHNICAL DOCUMENTATION - NOT FOR RESALE** 



Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию.

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

#### Наши контакты:

Телефон: +7 812 627 14 35

Электронная почта: sales@st-electron.ru

Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331