# **SHARC Processors** # ADSP-21362/ADSP-21363/ADSP-21364/ADSP-21365/ADSP-21366 #### **SUMMARY** High performance 32-bit/40-bit floating point processor optimized for high performance audio processing Single-instruction, multiple-data (SIMD) computational architecture On-chip memory—3M bits of on-chip SRAM Code compatible with all other members of the SHARC family The ADSP-2136x processors are available with up to 333 MHz core instruction rate with unique audiocentric peripherals such as the digital applications interface, S/PDIF transceiver, DTCP (digital transmission content protection protocol), serial ports, precision clock generators, and more. For complete ordering information, see Ordering Guide on Page 54. #### **DEDICATED AUDIO COMPONENTS** S/PDIF-compatible digital audio receiver/transmitter 8 channels of asynchronous sample rate converters (SRC) 16 PWM outputs configured as four groups of four outputs ROM-based security features include: JTAG access to memory permitted with a 64-bit key Protected memory regions that can be assigned to limit access under program control to sensitive code PLL has a wide variety of software and hardware multiplier/divider ratios Available in 136-ball CSP\_BGA and 144-lead LQFP\_EP packages Figure 1. Functional Block Diagram SHARC and the SHARC logo are registered trademarks of Analog Devices, Inc. #### Rev. I Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. # **TABLE OF CONTENTS** | Summary 1 | ESD Caution | 15 | |----------------------------------|-------------------------------------|----| | Dedicated Audio Components | Maximum Power Dissipation | 15 | | General Description | Absolute Maximum Ratings | 15 | | SHARC Family Core Architecture 4 | Timing Specifications | 15 | | Family Peripheral Architecture | Output Drive Currents | 44 | | I/O Processor Features 8 | Test Conditions | 44 | | System Design 8 | Capacitive Loading | 44 | | Development Tools | Thermal Characteristics | 45 | | Additional Information | 144-Lead LQFP_EP Pin Configurations | 46 | | Related Signal Chains | 136-Ball BGA Pin Configurations | 48 | | Pin Function Descriptions | Package Dimensions | 51 | | Specifications | Surface-Mount Design | 52 | | Operating Conditions | Automotive Products | 53 | | Electrical Characteristics | Ordering Guide | 54 | | Package Information | - | | | - | | | | REVISION HISTORY | | | ## 7/12—Revision H to Revision I | Revised PLL Divider input in Core Clock and System Clo-<br>Relationship to CLKIN | | |----------------------------------------------------------------------------------|--| | Replaced the timing diagram Write Cycle for 16-Bit Mem Timing | | | Changed the t <sub>SCLKW</sub> (SCLK Width) parameter in Serial Po | | ## **GENERAL DESCRIPTION** The ADSP-2136x SHARC® processor is a member of the SIMD SHARC family of DSPs that feature Analog Devices, Inc., Super Harvard Architecture. The processor is source code-compatible with the ADSP-2126x and ADSP-2116x DSPs, as well as with first generation ADSP-2106x SHARC processors in SISD (single-instruction, single-data) mode. The ADSP-2136x are 32-/40-bit floating-point processors optimized for high performance automotive audio applications. They contain a large on-chip SRAM and ROM, multiple internal buses to eliminate I/O bottlenecks, and an innovative digital audio interface (DAI). As shown in the functional block diagram on Page 1, the ADSP-2136x uses two computational units to deliver a significant performance increase over the previous SHARC processors on a range of signal processing algorithms. With its SIMD computational hardware, the ADSP-2136x can perform two GFLOPS running at 333 MHz. Table 1 shows performance benchmarks for these devices. Table 2 shows the features of the individual product offerings. Table 1. Benchmarks (at 333 MHz) | Benchmark Algorithm | Speed<br>(at 333 MHz) | |-------------------------------------------------|-----------------------| | 1024 Point Complex FFT (Radix 4, with reversal) | 27.9 μs | | FIR Filter (per tap) <sup>1</sup> | 1.5 ns | | IIR Filter (per biquad) <sup>1</sup> | 6.0 ns | | Matrix Multiply (pipelined) | | | $[3\times3]\times[3\times1]$ | 13.5 ns | | $[4\times4]\times[4\times1]$ | 23.9 ns | | Divide (y/x) | 10.5 ns | | Inverse Square Root | 16.3 ns | <sup>&</sup>lt;sup>1</sup>Assumes two files in multichannel SIMD mode. Table 2. ADSP-2136x Family Features | Feature | ADSP-21362 | ADSP-21363 | ADSP-21364 | ADSP-21365 | ADSP-21366 | |------------------------------------|------------|------------|------------|------------|------------| | RAM | 3M bit | 3M bit | 3M bit | 3M bit | 3M bit | | ROM | 4M bit | 4M bit | 4M bit | 4M bit | 4M bit | | Audio Decoders in ROM <sup>1</sup> | No | No | No | Yes | Yes | | Pulse-Width Modulation | Yes | Yes | Yes | Yes | Yes | | S/PDIF | Yes | No | Yes | Yes | Yes | | DTCP <sup>2</sup> | Yes | No | No | Yes | No | | SRC SNR Performance | -128 dB | No SRC | -140 dB | -128 dB | -128 dB | <sup>&</sup>lt;sup>1</sup> Audio decoding algorithms include PCM, Dolby Digital EX, Dolby Pro Logic IIx, DTS 96/24, Neo:6, DTS ES, MPEG-2 AAC, MP3, and functions like bass management, delay, speaker equalization, graphic equalization, and more. Decoder/post-processor algorithm combination support varies depending upon the chip version and the system configurations. Please visit www.analog.com for complete information. The diagram on Page 1 shows the two clock domains that make up the ADSP-2136x processors. The core clock domain contains the following features: - Two processing elements, each of which comprises an ALU, multiplier, shifter, and data register file - Data address generators (DAG1, DAG2) - Program sequencer with instruction cache - PM and DM buses capable of supporting four 32-bit data transfers between memory and the core at every core processor cycle - One periodic interval timer with pinout - On-chip SRAM (3M bit) - On-chip mask-programmable ROM (4M bit) - JTAG test access port for emulation and boundary scan. The JTAG provides software debug through user breakpoints, which allow flexible exception handling. The diagram on Page 1 also shows the following architectural features: - I/O processor that handles 32-bit DMA for the peripherals - Six full duplex serial ports - Two SPI-compatible interface ports—primary on dedicated pins, secondary on DAI pins - 8-bit or 16-bit parallel port that supports interfaces to offchip memory peripherals - Digital audio interface that includes two precision clock generators (PCG), an input data port (IDP), an S/PDIF receiver/transmitter, 8-channel asynchronous sample rate converter, DTCP cipher, six serial ports, eight serial interfaces, a 20-bit parallel input port, 10 interrupts, six flag outputs, six flag inputs, three timers, and a flexible signal routing unit (SRU) <sup>&</sup>lt;sup>2</sup>The ADSP-21362 and ADSP-21365 processors provide the Digital Transmission Content Protection protocol, a proprietary security protocol. Contact your Analog Devices sales office for more information. #### SHARC FAMILY CORE ARCHITECTURE The ADSP-2136x is code-compatible at the assembly level with the ADSP-2126x, ADSP-21160, and ADSP-21161, and with the first generation ADSP-2106x SHARC processors. The ADSP-2136x shares architectural features with the ADSP-2126x and ADSP-2116x SIMD SHARC processors, as shown in Figure 2 and detailed in the following sections. #### SIMD Computational Engine The processor contains two computational processing elements that operate as a single-instruction, multiple-data (SIMD) engine. The processing elements are referred to as PEX and PEY and each contains an ALU, multiplier, shifter, and register file. PEX is always active, and PEY can be enabled by setting the PEYEN mode bit in the MODE1 register. When this mode is enabled, the same instruction is executed in both processing elements, but each processing element operates on different data. This architecture is efficient at executing math intensive signal processing algorithms. Entering SIMD mode also has an effect on the way data is transferred between memory and the processing elements. When in SIMD mode, twice the data bandwidth is required to sustain computational operation in the processing elements. Because of this requirement, entering SIMD mode also doubles the bandwidth between memory and the processing elements. When using the DAGs to transfer data in SIMD mode, two data values are transferred with each access of memory or the register file. ### **Independent, Parallel Computation Units** Within each processing element is a set of computational units. The computational units consist of an arithmetic/logic unit (ALU), multiplier, and shifter. These units perform all operations in a single cycle. The three units within each processing element are arranged in parallel, maximizing computational throughput. Single multifunction instructions execute parallel ALU and multiplier operations. In SIMD mode, the parallel ALU and multiplier operations occur in both processing elements. These computation units support IEEE 32-bit, single-precision floating-point, 40-bit extended-precision floating-point, and 32-bit fixed-point data formats. Figure 2. SHARC Core Block Diagram ### **Data Register File** Each processing element contains a general-purpose data register file. The register files transfer data between the computation units and the data buses, and store intermediate results. These 10-port, 32-register (16 primary, 16 secondary) files, combined with the ADSP-2136x enhanced Harvard architecture, allow unconstrained data flow between computation units and internal memory. The registers in PEX are referred to as R0–R15 and in PEY as S0–S15. #### **Context Switch** Many of the processor's registers have secondary registers that can be activated during interrupt servicing for a fast context switch. The data registers in the register file, the DAG registers, and the multiplier result register all have secondary registers. The primary registers are active at reset, while the secondary registers are activated by control bits in a mode control register. ### **Universal Registers** The universal registers are general purpose registers. The USTAT (4) registers allow easy bit manipulations (Set, Clear, Toggle, Test, XOR) for all system registers (control/status) of the core. The data bus exchange register (PX) permits data to be passed between the 64-bit PM data bus and the 64-bit DM data bus, or between the 40-bit register file and the PM/DM data bus. These registers contain hardware to handle the data width difference. #### Timer A core timer that can generate periodic software interrupts. The core timer can be configured to use FLAG3 as a timer expired signal. ### Single-Cycle Fetch of Instruction and Four Operands The processor features an enhanced Harvard architecture in which the data memory (DM) bus transfers data and the program memory (PM) bus transfers both instructions and data (see Figure 2). With the its separate program and data memory buses and on-chip instruction cache, the processor can simultaneously fetch four operands (two over each data bus) and one instruction (from the cache), all in a single cycle. #### **Instruction Cache** The processor includes an on-chip instruction cache that enables three-bus operation for fetching an instruction and four data values. The cache is selective—only the instructions whose fetches conflict with PM bus data accesses are cached. This cache allows full-speed execution of core looped operations such as digital filter multiply-accumulates, and FFT butterfly processing. # Data Address Generators with Zero-Overhead Hardware Circular Buffer Support The processor's two data address generators (DAGs) are used for indirect addressing and implementing circular data buffers in hardware. Circular buffers allow efficient programming of delay lines and other data structures required in digital signal processing, and are commonly used in digital filters and Fourier transforms. The two DAGs contain sufficient registers to allow the creation of up to 32 circular buffers (16 primary register sets, 16 secondary). The DAGs automatically handle address pointer wraparound, reduce overhead, increase performance, and simplify implementation. Circular buffers can start and end at any memory location. #### Flexible Instruction Set The 48-bit instruction word accommodates a variety of parallel operations for concise programming. For example, the processor can conditionally execute a multiply, an add, and a subtract in both processing elements while branching and fetching up to four 32-bit values from memory—all in a single instruction. ### **On-Chip Memory** The processor contains 3M bits of internal SRAM and 4M bits of internal ROM. Each block can be configured for different combinations of code and data storage (see Table 3). Each memory block supports single-cycle, independent accesses by the core processor and I/O processor. The processor's memory architecture, in combination with its separate on-chip buses, allows two data transfers from the core and one from the I/O processor, in a single cycle. The SRAM can be configured as a maximum of 96K words of 32-bit data, 192K words of 16-bit data, 64K words of 48-bit instructions (or 40-bit data), or combinations of different word sizes up to 3M bits. All of the memory can be accessed as 16-bit, 32-bit, 48-bit, or 64-bit words. A 16-bit floating-point storage format is supported that effectively doubles the amount of data that can be stored on-chip. Conversion between the 32-bit floating-point and 16-bit floating-point formats is performed in a single instruction. While each memory block can store combinations of code and data, accesses are most efficient when one block stores data using the DM bus for transfers, and the other block stores instructions and data using the PM bus for transfers. Using the DM bus and PM buses, with one bus dedicated to each memory block, assures single-cycle execution with two data transfers. In this case, the instruction must be available in the cache. ### **On-Chip Memory Bandwidth** The internal memory architecture allows three accesses at the same time to any of the four blocks, assuming no block conflicts. The total bandwidth is gained with DMD and PMD buses $(2 \times 64\text{-bits}, \text{core CLK})$ and the IOD bus (32-bit, PCLK). #### ROM-Based Security The processor has a ROM security feature that provides hardware support for securing user software code by preventing unauthorized reading from the internal code. When using this feature, the processor does not boot-load any external code, executing exclusively from internal ROM. Additionally, the processor is not freely accessible via the JTAG port. Instead, a unique 64-bit key, which must be scanned in through the JTAG Table 3. ADSP-2136x Internal Memory Space | IOP Registers 0x0000 0000- | IOP Registers 0x0000 0000-0003 FFFF | | | | | | | |-------------------------------------|------------------------------------------------------------|-------------------------------------|-------------------------------------|--|--|--|--| | Long Word (64 Bits) | Extended Precision Normal or<br>Instruction Word (48 Bits) | Normal Word (32 Bits) | Short Word (16 Bits) | | | | | | Block 0 ROM | Block 0 ROM | Block 0 ROM | Block 0 ROM | | | | | | 0x0004 0000–0x0004 7FFF | 0x0008 0000–0x0008 AAA9 | 0x0008 0000–0x0008 FFFF | 0x0010 0000-0x0011 FFFF | | | | | | Reserved<br>0x0004 8000–0x0004 BFFF | | Reserved 0x0009 0000–0x0009 7FFF | Reserved 0x0012 0000-0x0012 FFFF | | | | | | Block 0 SRAM | Block 0 SRAM | Block 0 SRAM | Block 0 SRAM | | | | | | 0x0004 C000–0x0004 FFFF | 0x0009 0000–0x0009 5554 | 0x0009 8000–0x0009 FFFF | 0x0013 0000–0x0013 FFFF | | | | | | Block 1 ROM | Block 1 ROM | Block 1 ROM | Block 1 ROM | | | | | | 0x0005 0000–0x0005 7FFF | 0x000A 0000–0x000A AAA9 | 0x000A 0000–0x000A FFFF | 0x0014 0000–0x0015 FFFF | | | | | | Reserved<br>0x0005 8000–0x0005 BFFF | | Reserved 0x000B 0000–0x000B 7FFF | Reserved 0x0016 0000-0x0016 FFFF | | | | | | Block 1 SRAM | Block 1 SRAM | Block 1 SRAM | Block 1 SRAM | | | | | | 0x0005 C000–0x0005 FFFF | 0x000B 0000–0x000B 5554 | 0x000B 8000–0x000B FFFF | 0x0017 0000–0x0017 FFFF | | | | | | Block 2 SRAM | Block 2 SRAM | Block 2 SRAM | Block 2 SRAM | | | | | | 0x0006 0000–0x0006 1FFF | 0x000C 0000–0x000C 2AA9 | 0x000C 0000–0x000C 3FFF | 0x0018 0000-0x0018 7FFF | | | | | | Reserved<br>0x0006 2000–0x0006 FFFF | | Reserved<br>0x000C 4000–0x000D FFFF | Reserved 0x0018 8000–0x001B FFFF | | | | | | Block 3 SRAM | Block 3 SRAM | Block 3 SRAM | Block 3 SRAM | | | | | | 0x0007 0000–0x0007 1FFF | 0x000E 0000–0x000E 2AA9 | 0x000E 0000–0x000E 3FFF | 0x001C 0000–0x001C 7FFF | | | | | | Reserved | | Reserved | Reserved | | | | | | 0x0007 2000–0x0007 FFFF | | 0x000E 4000–0x000F FFFF | 0x001C 8000–0x001F FFFF | | | | | | | | | Reserved<br>0x0020 0000–0xFFFF FFFF | | | | | or test access port, is assigned to each customer. The device ignores a wrong key. Emulation features and external boot modes are only available after the correct key is scanned. ### **FAMILY PERIPHERAL ARCHITECTURE** The ADSP-2136x family contains a rich set of peripherals that support a wide variety of applications, including high quality audio, medical imaging, communications, military, test equipment, 3D graphics, speech recognition, monitor control, imaging, and other applications. #### **Parallel Port** The parallel port provides interfaces to SRAM and peripheral devices. The multiplexed address and data pins (AD15–0) can access 8-bit devices with up to 24 bits of address, or 16-bit devices with up to 16 bits of address. In either mode, 8-bit or 16-bit, the maximum data transfer rate is 55 Mbps. DMA transfers are used to move data to and from internal memory. Access to the core is also facilitated through the parallel port register read/write functions. The $\overline{\text{RD}}$ , $\overline{\text{WR}}$ , and ALE (address latch enable) pins are the control pins for the parallel port. ## Serial Peripheral (Compatible) Interface The processors contain two serial peripheral interface ports (SPIs). The SPI is an industry-standard synchronous serial link, enabling the processor's SPI-compatible port to communicate with other SPI-compatible devices. The SPI consists of two data pins, one device select pin, and one clock pin. It is a full-duplex synchronous serial interface, supporting both master and slave modes and can operate at a maximum baud rate of $f_{\rm PCLK}/4$ . The SPI port can operate in a multimaster environment by interfacing with up to four other SPI-compatible devices, either acting as a master or slave device. The ADSP-2136x SPI-compatible peripheral implementation also features programmable baud rate, clock phase, and polarities. The SPI-compatible port uses open drain drivers to support a multimaster configuration and to avoid data contention. #### **Pulse-Width Modulation** The entire PWM module has four groups of four PWM outputs each. Therefore, this module generates 16 PWM outputs in total. Each PWM group produces two pairs of PWM signals on the four PWM outputs. The PWM module is a flexible, programmable, PWM waveform generator that can be programmed to generate the required switching patterns for various applications related to motor and engine control or audio power control. The PWM generator can generate either center-aligned or edge-aligned PWM waveforms. In addition, it can generate complementary signals on two outputs in paired mode or independent signals in nonpaired mode (applicable to a single group of four PWM waveforms). The PWM generator is capable of operating in two distinct modes while generating center-aligned PWM waveforms: single update mode or double update mode. In single update mode, the duty cycle values are programmable only once per PWM period. This results in PWM patterns that are symmetrical about the midpoint of the PWM period. In double update mode, a second updating of the PWM registers is implemented at the midpoint of the PWM period. In this mode, it is possible to produce asymmetrical PWM patterns that produce lower harmonic distortion in 3-phase PWM inverters. ### Digital Audio Interface (DAI) The digital audio interface (DAI) provides the ability to connect various peripherals to any of the DSP's DAI pins (DAI\_P20-1). Programs make these connections using the signal routing unit (SRU, shown in Figure 1). The SRU is a matrix routing unit (or group of multiplexers) that enables the peripherals provided by the DAI to be interconnected under software control. This allows easy use of the DAI-associated peripherals for a wider variety of applications by using a larger set of algorithms than is possible with nonconfigurable signal paths. The DAI includes six serial ports, an S/PDIF receiver/transmitter, a DTCP cipher, a precision clock generator (PCG), eight channels of asynchronous sample rate converters, an input data port (IDP), an SPI port, six flag outputs and six flag inputs, and three timers. The IDP provides an additional input path to the ADSP-2136x core, configurable as either eight channels of I<sup>2</sup>S serial data or as seven channels plus a single 20-bit wide synchronous parallel data acquisition port. Each data channel has its own DMA channel that is independent from the processor's serial ports. #### **Serial Ports** The processor features six synchronous serial ports that provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices such as Analog Devices' AD183x family of audio codecs, ADCs, and DACs. The serial ports are made up of two data lines, a clock, and a frame sync. The data lines can be programmed to either transmit or receive and each data line has a dedicated DMA channel. Serial ports are enabled via 12 programmable and simultaneous receive or transmit pins that support up to 24 transmit or 24 receive channels of audio data when all six SPORTs are enabled, or six full duplex TDM streams of 128 channels per frame. Serial port data can be automatically transferred to and from on-chip memory via dedicated DMA channels. Each of the serial ports can work in conjunction with another serial port to provide TDM support. One SPORT provides two transmit signals while the other SPORT provides the two receive signals. The frame sync and clock are shared. Serial ports operate in four modes: - Standard DSP serial mode - Multichannel (TDM) mode - I<sup>2</sup>S mode - Left-justified sample pair mode ### S/PDIF-Compatible Digital Audio Receiver/Transmitter The S/PDIF transmitter has no separate DMA channels. It receives audio data in serial format and converts it into a biphase encoded signal. The serial data input to the transmitter can be formatted as left-justified, I<sup>2</sup>S, or right-justified with word widths of 16, 18, 20, or 24 bits. The serial data, clock, and frame sync inputs to the S/PDIF transmitter are routed through the signal routing unit (SRU). They can come from a variety of sources such as the SPORTs, external pins, the precision clock generators (PCGs), or the sample rate converters (SRC) and are controlled by the SRU control registers. ### **Digital Transmission Content Protection (DTCP)** The DTCP specification defines a cryptographic protocol for protecting audio entertainment content from illegal copying, intercepting, and tampering as it traverses high performance digital buses, such as the IEEE 1394 standard. Only legitimate entertainment content delivered to a source device via another approved copy protection system (such as the DVD content scrambling system) is protected by this copy protection system. This feature is available on the ADSP-21362 and ADSP-21365 processors only. Licensing through DTLA is required for these products. Visit www.dtcp.com for more information. #### Memory-to-Memory (MTM) If the DTCP module is not used, the memory-to-memory DMA module allows internal memory copies for a standard DMA. ## Synchronous/Asynchronous Sample Rate Converter (SRC) The sample rate converter (SRC) contains four SRC blocks and is the same core as that used in the AD1896 192 kHz stereo asynchronous sample rate converter and provides up to 140 dB SNR. The SRC block is used to perform synchronous or asynchronous sample rate conversion across independent stereo channels, without using internal processor resources. The four SRC blocks can also be configured to operate together to convert multichannel audio data without phase mismatches. Finally, the SRC is used to clean up audio data from jittery clock sources such as the S/PDIF receiver. The S/PDIF and SRC are not available on the ADSP-21363 models. ## Input Data Port (IDP) The IDP provides up to eight serial input channels—each with its own clock, frame sync, and data inputs. The eight channels are automatically multiplexed into a single 32-bit by eight-deep FIFO. Data is always formatted as a 64-bit frame and divided into two 32-bit words. The serial protocol is designed to receive audio channels in I2S, left-justified sample pair, or right-justified mode. One frame sync cycle indicates one 64-bit left/right pair, but data is sent to the FIFO as 32-bit words (that is, one-half of a frame at a time). The processor supports 24- and 32-bit $\rm I^2S$ , 24- and 32-bit left-justified, and 24-, 20-, 18- and 16-bit right-justified formats. #### **Precision Clock Generator (PCG)** The precision clock generators (PCG) consist of two units, each of which generates a pair of signals (clock and frame sync) derived from a clock input signal. The units, A and B, are identical in functionality and operate independently of each other. The two signals generated by each unit are normally used as a serial bit clock/frame sync pair. #### **Peripheral Timers** The following three general-purpose timers can generate periodic interrupts and be independently set to operate in one of three modes: - · Pulse waveform generation mode - Pulse width count/capture mode - External event watchdog mode Each general-purpose timer has one bidirectional pin and four registers that implement its mode of operation: a 6-bit configuration register, a 32-bit count register, a 32-bit period register, and a 32-bit pulse width register. A single control and status register enables or disables all three general-purpose timers independently. ## I/O PROCESSOR FEATURES The processor's I/O provides many channels of DMA and controls the extensive set of peripherals described in the previous sections. #### **DMA Controller** The processor's on-chip DMA controllers allow data transfers without processor intervention. The DMA controller operates independently and invisibly to the processor core, allowing DMA operations to occur while the core is simultaneously executing its program instructions. DMA transfers can occur between the processor's internal memory and its serial ports, the SPI-compatible (serial peripheral interface) ports, the IDP (input data port), the parallel data acquisition port (PDAP), or the parallel port (PP). See Table 4. Table 4. DMA Channels | Peripheral | ADSP-2136x | |--------------------|------------| | SPORTs | 12 | | IDP/PDAP | 8 | | SPI | 2 | | MTM/DTCP | 2 | | Parallel Port | 1 | | Total DMA Channels | 25 | #### SYSTEM DESIGN The following sections provide an introduction to system design options and power supply issues. #### **Program Booting** The internal memory of the processor boots at system power-up from an 8-bit EPROM via the parallel port, an SPI master, an SPI slave, or an internal boot. Booting is determined by the boot configuration (BOOT\_CFG1-0) pins in Table 5. Selection of the boot source is controlled via the SPI as either a master or slave device, or it can immediately begin executing from ROM. **Table 5. Boot Mode Selection** | BOOT_CFG1-0 | Booting Mode | |-------------|---------------------------------------| | 00 | SPI Slave Boot | | 01 | SPI Master Boot | | 10 | Parallel Port Boot via EPROM | | 11 | No booting occurs. Processor executes | | | from internal ROM after reset. | #### Phase-Locked Loop The processors use an on-chip phase-locked loop (PLL) to generate the internal clock for the core. On power-up, the CLK\_CFG1-0 pins are used to select ratios of 32:1, 16:1, and 6:1. After booting, numerous other ratios can be selected via software control. The ratios are made up of software configurable numerator values from 1 to 64 and software configurable divisor values of 1, 2, 4, and 8. ## **Power Supplies** The processor has a separate power supply connection for the internal ( $V_{DDINT}$ ), external ( $V_{DDEXT}$ ), and analog ( $A_{VDD}/A_{VSS}$ ) power supplies. The internal and analog supplies must meet the 1.2 V requirement for K, B, and Y grade models, and the 1.0 V requirement for Y models. (For information on the temperature ranges offered for this product, see Operating Conditions on Page 14, Package Information on Page 15, and Ordering Guide on Page 54.) The external supply must meet the 3.3 V requirement. All external supply pins must be connected to the same power supply. Note that the analog supply pin ( $A_{VDD}$ ) powers the processor's internal clock generator PLL. To produce a stable clock, it is recommended that PCB designs use an external filter circuit for the $A_{VDD}$ pin. Place the filter components as close as possible to the $A_{VDD}/A_{VSS}$ pins. For an example circuit, see Figure 3. (A recommended ferrite chip is the muRata BLM18AG102SN1D.) To reduce noise coupling, the PCB should use a parallel pair of power and ground planes for $V_{DDINT}$ and GND. Use wide traces to connect the bypass capacitors to the analog power ( $A_{VDD}$ ) and ground ( $A_{VSS}$ ) pins. Note that the $A_{VDD}$ and $A_{VSS}$ pins specified in Figure 3 are inputs to the processor and not the analog ground plane on the board—the $A_{VSS}$ pin should connect directly to digital ground (GND) at the chip. Figure 3. Analog Power (A<sub>VDD</sub>) Filter Circuit ### **Target Board JTAG Emulator Connector** Analog Devices' DSP Tools product line of JTAG emulators uses the IEEE 1149.1 JTAG test access port of the processor to monitor and control the target board processor during emulation. Analog Devices' DSP Tools product line of JTAG emulators provides emulation at full processor speed, allowing inspection and modification of memory, registers, and processor stacks. The processor's JTAG interface ensures that the emulator does not affect target system loading or timing. For complete information on Analog Devices' SHARC DSP Tools product line of JTAG emulator operation, refer to the appropriate emulator user's guide. ### **DEVELOPMENT TOOLS** The processor is supported with a complete set of CROSSCORE<sup>®</sup> software and hardware development tools, including Analog Devices emulators and VisualDSP++<sup>®</sup> development environment. The same emulator hardware that supports other SHARC processors also fully emulates the ADSP-2136x processors. The VisualDSP++ project management environment lets programmers develop and debug an application. This environment includes an easy-to-use assembler (based on an algebraic syntax), an archiver (librarian/library builder), a linker, a loader, a cycle-accurate instruction-level simulator, a C/C++ compiler, and a C/C++ runtime library that includes DSP and mathematical functions. A key point for these tools is C/C++ code efficiency. The compiler has been developed for efficient translation of C/C++ code to DSP assembly. The SHARC has architectural features that improve the efficiency of compiled C/C++ code. The VisualDSP++ debugger has a number of important features. Data visualization is enhanced by a plotting package that offers a significant level of flexibility. This graphical representation of user data enables the programmer to quickly determine the performance of an algorithm. As algorithms grow in complexity, this capability can have increasing significance on the designer's development schedule, increasing productivity. Statistical profiling enables the programmer to nonintrusively poll the processor as it is running the program. This feature, unique to VisualDSP++, enables the software developer to passively gather important code execution metrics without interrupting the real-time characteristics of the program. Essentially, the developer can identify bottlenecks in software quickly and efficiently. By using the profiler, the programmer can focus on those areas in the program that impact performance and take corrective action. Through debugging both C/C++ and assembly programs with the VisualDSP++ debugger, programmers can: - View mixed C/C++ and assembly code (interleaved source and object information) - Insert breakpoints - Set conditional breakpoints on registers, memory, and stacks - Perform linear or statistical profiling of program execution - Fill, dump, and graphically plot the contents of memory - Perform source level debugging - Create custom debugger windows The VisualDSP++ integrated development and debugging environment (IDDE) lets programmers define and manage DSP software development. Its dialog boxes and property pages let programmers configure and manage all of the SHARC development tools, including the color syntax highlighting in the VisualDSP++ editor. This capability permits programmers to: - Control how the development tools process inputs and generate outputs - Maintain a one-to-one correspondence with the tool's command line switches The VisualDSP++ Kernel (VDK) incorporates scheduling and resource management tailored specifically to address the memory and timing constraints of DSP programming. These capabilities enable engineers to develop code more effectively, eliminating the need to start from the very beginning, when developing new application code. The VDK features include threads, critical and unscheduled regions, semaphores, events, and device flags. The VDK also supports priority-based, preemptive, cooperative, and time-sliced scheduling approaches. In addition, the VDK is designed to be scalable. If the application does not use a specific feature, the support code for that feature is excluded from the target system. Because the VDK is a library, a developer can decide whether to use it or not. The VDK is integrated into the VisualDSP++ development environment, but can also be used via standard command line tools. When the VDK is used, the development environment assists the developer with many error-prone tasks and assists in managing system resources, automating the generation of various VDK-based objects, and visualizing the system state, when debugging an application that uses the VDK. Use the expert linker to visually manipulate the placement of code and data on the embedded system. View memory utilization in a color-coded graphical form, easily move code and data to different areas of the processor or external memory with a drag of the mouse and examine runtime stack and heap usage. The expert linker is fully compatible with the existing linker definition file (LDF), allowing the developer to move between the graphical and textual environments. In addition to the software and hardware development tools available from Analog Devices, third parties provide a wide range of tools supporting the SHARC processor family. Hardware tools include SHARC processor PC plug-in cards. Third party software tools include DSP libraries, real-time operating systems, and block diagram design tools. ### Designing an Emulator-Compatible DSP Board (Target) The Analog Devices family of emulators are tools that every DSP developer needs to test and debug hardware and software systems. Analog Devices has supplied an IEEE 1149.1 JTAG test access port (TAP) on each JTAG processor. Nonintrusive incircuit emulation is assured by the use of the processor's JTAG interface. (The emulator does not affect target system loading or timing.) The emulator uses the TAP to access the internal features of the processor, allowing the developer to load code, set breakpoints, observe variables, observe memory, and examine registers. The processor must be halted to send data and commands, but once an operation has been completed by the emulator, the DSP system is set running at full speed with no impact on system timing. To use these emulators, the target board must include a header that connects the DSP's JTAG port to the emulator. For details on target board design issues including mechanical layout, single processor connections, multiprocessor scan chains, signal buffering, signal termination, and emulator pod logic, refer to the *Analog Devices JTAG Emulation Technical Reference (EE-68)* on the Analog Devices website, www.analog.com. (Perform a site search on "EE-68.") This document is updated regularly to keep pace with improvements to emulator support. ### **Evaluation Kit** Analog Devices offers a range of EZ-KIT Lite® evaluation platforms to use as a cost-effective method to learn more about developing or prototyping applications with Analog Devices processors, platforms, and software tools. Each EZ-KIT Lite platform includes an evaluation board along with an evaluation suite of the VisualDSP++ development and debugging environment with the C/C++ compiler, assembler, and linker. Also included are sample application programs, a power supply, and a USB cable. All evaluation versions of the software tools are limited for use only with the EZ-KIT Lite product. The USB controller on the EZ-KIT Lite board connects the board to the USB port of the user's PC, enabling the VisualDSP++ evaluation suite to emulate the on-board processor in-circuit. This permits the customer to download, execute, and debug programs for the EZ-KIT Lite system. It also allows in-circuit programming of the on-board flash device to store user-specific boot code, enabling the board to run as a standalone unit without being connected to the PC. With a full version of VisualDSP++ installed (sold separately), engineers can develop software for the EZ-KIT Lite or any custom defined system. Connecting one of Analog Devices' JTAG emulators to the EZ-KIT Lite board enables high speed, non-intrusive emulation. #### ADDITIONAL INFORMATION This data sheet provides a general overview of the processor's architecture and functionality. For detailed information on the ADSP-2136x family core architecture and instruction set, refer to the ADSP-2136x SHARC Processor Hardware Reference and the ADSP-2136x SHARC Processor Programming Reference. #### **RELATED SIGNAL CHAINS** A *signal chain* is a series of signal-conditioning electronic components that receive input (data acquired from sampling either real-time phenomena or from stored data) in tandem, with the output of one portion of the chain supplying input to the next. Signal chains are often used in signal processing applications to gather and process data or to apply system controls based on analysis of real-time phenomena. For more information about this term and related topics, see the "signal chain" entry in the Glossary of EE Terms on the Analog Devices website. Analog Devices eases signal processing system development by providing signal processing components that are designed to work together well. A tool for viewing relationships between specific applications and related components is available on the www.analog.com website. The Circuits from the Lab™ site (http://www.analog.com/signalchains) provides: - Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications - Drill down links for components in each chain to selection guides and application information - Reference designs applying best practice design techniques # PIN FUNCTION DESCRIPTIONS The processor's pin definitions are listed below. Inputs identified as synchronous (S) must meet timing requirements with respect to CLKIN (or with respect to TCK for TMS and TDI). Inputs identified as asynchronous (A) can be asserted asynchronously to CLKIN (or to TCK for $\overline{TRST}$ ). Tie or pull unused inputs to $V_{DDEXT}$ or GND, except for the following: DAI\_Px, SPICLK, MISO, MOSI, $\overline{EMU}$ , TMS, $\overline{TRST}$ , TDI, and AD15–0. **Note**: These pins have pull-up resistors. Table 6. Pin Descriptions | Pin | Туре | State During and<br>After Reset | Function | |------------------------------|---------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AD15-0 | I/O/T<br>(pu) | Three-state with pull-up enabled | <b>Parallel Port Address/Data.</b> The ADSP-2136x parallel port and its corresponding DMA unit output addresses and data for peripherals on these multiplexed pins. The multiplex state is determined by the ALE pin. The parallel port can operate in either 8-bit or 16-bit mode. Each AD pin has a 22.5 kΩ internal pull-up resistor. For details about the AD pin operation, refer to the <i>ADSP-2136x SHARC Processor Hardware Reference</i> . For 8-bit mode: ALE is automatically asserted whenever a change occurs in the upper 16 external address bits, ADDR23–8; ALE is used in conjunction with an external latch to retain the values of the ADDR23–8. For detailed information on I/O operations and pin multiplexing, refer to the <i>ADSP-2136x</i> | | RD | O<br>(pu) | Three-state, driven high <sup>1</sup> | SHARC Processor Hardware Reference. Parallel Port Read Enable. $\overline{RD}$ is asserted low whenever the processor reads 8-bit or 16-bit data from an external memory device. When AD15–0 are flags, this pin remains deasserted. $\overline{RD}$ has a 22.5 k $\Omega$ internal pull-up resistor. | | WR | O<br>(pu) | Three-state, driven high <sup>1</sup> | Parallel Port Write Enable. $\overline{WR}$ is asserted low whenever the processor writes 8-bit or 16-bit data to an external memory device. When AD15–0 are flags, this pin remains deasserted. $\overline{WR}$ has a 22.5 kΩ internal pull-up resistor. | | ALE | O<br>(pd) | Three-state, driven low <sup>1</sup> | <b>Parallel Port Address Latch Enable.</b> ALE is asserted whenever the processor drives a new address on the parallel port address pins. On reset, ALE is active high. However, it can be reconfigured using software to be active low. When AD15–0 are flags, this pin remains deasserted. ALE has a 20 k $\Omega$ internal pull-down resistor. | | FLAG[0]/IRQ0/SPI<br>FLG[0] | I/O | FLAG[0] INPUT | FLAGO/Interrupt Request0/SPI0 Slave Select. | | FLAG[1]/IRQ1/SPI<br>FLG[1] | I/O | FLAG[1] INPUT | FLAG1/Interrupt Request1/SPI1 Slave Select. | | FLAG[2]/IRQ2/SPI<br>FLG[2] | I/O | FLAG[2] INPUT | FLAG2/Interrupt Request 2/SPI2 Slave Select. | | FLAG[3]/TMREXP/<br>SPIFLG[3] | I/O | FLAG[3] INPUT | FLAG3/Timer Expired/SPI3 Slave Select. | | DAI_P20-1 | I/O/T<br>(pu) | Three-state with programmable pull-up | Digital Audio Interface Pins. These pins provide the physical interface to the SRU. The SRU configuration registers define the combination of on-chip peripheral inputs or outputs connected to the pin and to the pin's output enable. The configuration registers of these peripherals then determine the exact behavior of the pin. Any input or output signal present in the SRU can be routed to any of these pins. The SRU provides the connection from the serial ports, input data port, precision clock generators and timers, sample rate converters and SPI to the DAI_P20–1 pins. These pins have internal 22.5 kΩ pull-up resistors that are enabled on reset. These pull-ups can be disabled using the DAI_PIN_PULLUP register. | The following symbols appear in the Type column of Table 6: $\mathbf{A} = \text{asynchronous}$ , $\mathbf{G} = \text{ground}$ , $\mathbf{I} = \text{input}$ , $\mathbf{O} = \text{output}$ , $\mathbf{P} = \text{power supply}$ , $\mathbf{S} = \text{synchronous}$ , $(\mathbf{A}/\mathbf{D}) = \text{active drive}$ , $(\mathbf{O}/\mathbf{D}) = \text{open drain}$ , and $\mathbf{T} = \text{three-state}$ , $(\mathbf{pd}) = \text{pull-down resistor}$ , $(\mathbf{pu}) = \text{pull-up resistor}$ . Table 6. Pin Descriptions (Continued) | Pin | Туре | State During and<br>After Reset | Function | |--------------------|-------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SPICLK | I/O<br>(pu) | Three-state with<br>pull-up enabled,<br>driven high in SPI-<br>master boot mode | Serial Peripheral Interface Clock Signal. Driven by the master, this signal controls the rate at which data is transferred. The master can transmit data at a variety of baud rates. SPICLK cycles once for each bit transmitted. SPICLK is a gated clock active during data transfers, only for the length of the transferred word. Slave devices ignore the serial clock if the slave select input is driven inactive (high). SPICLK is used to shift out and shift in the data driven on the MISO and MOSI lines. The data is always shifted out on one clock edge and sampled on the opposite edge of the clock. Clock polarity and clock phase relative to data are programmable into the SPICTL control register and define the transfer format. SPICLK has a 22.5 k $\Omega$ internal pull-up resistor. | | SPIDS | I | Input only | Serial Peripheral Interface Slave Device Select. An active low signal used to select the processor as an SPI slave device. This input signal behaves like a chip select, and is provided by the master device for the slave devices. In multimaster mode the processor's SPIDS signal can be driven by a slave device to signal to the processor (as SPI master) that an error has occurred, as some other device is also trying to be the master device. If asserted low when the device is in master mode, it is considered a multimaster error. For a single-master, multiple-slave configuration where flag pins are used, this pin must be tied or pulled high to V <sub>DDEXT</sub> on the master device. For processor to processor SPI interaction, any of the master processor's flag pins can be used to drive the SPIDS signal on the SPI slave device. | | MOSI | I/O (O/D)<br>(pu) | Three-state with<br>pull-up enabled,<br>driven low in SPI-<br>master boot mode | <b>SPI Master Out Slave In.</b> If the ADSP-2136x is configured as a master, the MOSI pin becomes a data transmit (output) pin, transmitting output data. If the processor is configured as a slave, the MOSI pin becomes a data receive (input) pin, receiving input data. In an SPI interconnection, the data is shifted out from the MOSI output pin of the master and shifted into the MOSI input(s) of the slave(s). MOSI has a 22.5 k $\Omega$ internal pullup resistor. | | MISO | I/O (O/D)<br>(pu) | Three-state with pull-up enabled | <b>SPI Master In Slave Out.</b> If the ADSP-2136x is configured as a master, the MISO pin becomes a data receive (input) pin, receiving input data. If the processor is configured as a slave, the MISO pin becomes a data transmit (output) pin, transmitting output data. In an SPI interconnection, the data is shifted out from the MISO output pin of the slave and shifted into the MISO input pin of the master. MISO has a 22.5 k $\Omega$ internal pull-up resistor. MISO can be configured as O/D by setting the OPD bit in the SPICTL register. <b>Note:</b> Only one slave is allowed to transmit data at any given time. To enable broadcast transmission to multiple SPI slaves, the processor's MISO pin can be disabled by setting Bit 5 (DMISO) of the SPICTL register equal to 1. | | CLKIN | 1 | Input only | <b>Local Clock In.</b> Used in conjunction with XTAL. CLKIN is the ADSP-2136x clock input. It configures the ADSP-2136x to use either its internal clock generator or an external clock source. Connecting the necessary components to CLKIN and XTAL enables the internal clock generator. Connecting the external clock to CLKIN while leaving XTAL unconnected configures the processors to use the external clock source such as an external clock oscillator. The core is clocked either by the PLL output or this clock input depending on the CLK_CFG1-0 pin settings. CLKIN should not be halted, changed, or operated below the specified frequency. | | XTAL<br>CLK_CFG1-0 | O | Output only <sup>2</sup> Input only | Crystal Oscillator Terminal. Used in conjunction with CLKIN to drive an external crystal. Core to CLKIN Ratio Control. These pins set the start up clock frequency. Note that the operating frequency can be changed by programming the PLL multiplier and divider in the PMCTL register at any time after the core comes out of reset. The allowed values are: 00 = 6:1 01 = 32:1 10 = 16:1 11 = reserved. | The following symbols appear in the Type column of Table 6: **A** = asynchronous, **G** = ground, **I** = input, **O** = output, **P** = power supply, **S** = synchronous, (**A/D**) = active drive, (**O/D**) = open drain, and **T** = three-state, (**pd**) = pull-down resistor, (**pu**) = pull-up resistor. Table 6. Pin Descriptions (Continued) | Pin | Туре | State During and<br>After Reset | Function | | | | |--------------------|-----------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | BOOT_CFG1-0 | 1 | Input only | <b>Boot Configuration Select.</b> This pin is used to select the boot mode for the processor. The BOOT_CFG pins must be valid before reset is asserted. For a description of the boot mode, refer to the ADSP-2136x SHARC Processor Hardware Reference. | | | | | RESETOUT | 0 | Output only | <b>Reset Out.</b> Drives out the core reset signal to an external device. | | | | | RESET | I/A | Input only | <b>Processor Reset.</b> Resets the ADSP-2136x to a known state. Upon deassertion, there 4096 CLKIN cycle latency for the PLL to lock. After this time, the core begins progra execution from the hardware reset vector address. The RESET input must be asserted (low) at power-up. | | | | | TCK | I | Input only <sup>3</sup> | <b>Test Clock (JTAG).</b> Provides a clock for JTAG boundary scan. TCK must be asserted (pulsed low) after power-up or held low for proper operation of the processors. | | | | | TMS | I/S<br>(pu) | Three-state with pull-up enabled | <b>Test Mode Select (JTAG).</b> Used to control the test state machine. TMS has a 22.5 $k\Omega$ internal pull-up resistor. | | | | | TDI | I/S<br>(pu) | Three-state with pull-up enabled | <b>Test Data Input (JTAG).</b> Provides serial data for the boundary scan logic. TDI has a 22.5 k $\Omega$ internal pull-up resistor. | | | | | TDO | 0 | Three-state <sup>4</sup> | <b>Test Data Output (JTAG).</b> Serial scan output of the boundary scan path. | | | | | TRST | I/A<br>(pu) | Three-state with pull-up enabled | <b>Test Reset (JTAG).</b> Resets the test state machine. $\overline{TRST}$ must be asserted (pulsed low) after power-up or held low for proper operation of the ADSP-2136x. $\overline{TRST}$ has a 22.5 k $\Omega$ internal pull-up resistor. | | | | | <u>EMU</u> | O (O/D)<br>(pu) | Three-state with pull-up enabled | <b>Emulation Status.</b> Must be connected to the processor's JTAG emulators target board connector only. $\overline{\text{EMU}}$ has a 22.5 k $\Omega$ internal pull-up resistor. | | | | | V <sub>DDINT</sub> | Р | | <b>Core Power Supply.</b> Nominally +1.2 V dc for the K, B grade models, and 1.0 V dc for the Y grade models, and supplies the processor's core. | | | | | $V_{DDEXT}$ | Р | | I/O Power Supply. Nominally +3.3 V dc. | | | | | A <sub>VDD</sub> | P | | <b>Analog Power Supply.</b> Nominally +1.2 V dc for the K, B grade models, and 1.0 V dc for the Y grade models, and supplies the processor's internal PLL (clock generator). This pin has the same specifications as V <sub>DDINT</sub> , except that added filtering circuitry is required. For more information, see Power Supplies on Page 8. | | | | | A <sub>VSS</sub> | G | | Analog Power Supply Return. | | | | | GND | G | | Power Supply Return. | | | | The following symbols appear in the Type column of Table 6: **A** = asynchronous, **G** = ground, **I** = input, **O** = output, **P** = power supply, **S** = synchronous, (**A/D**) = active drive, (**O/D**) = open drain, and **T** = three-state, (**pd**) = pull-down resistor, (**pu**) = pull-up resistor. $<sup>^1\</sup>overline{RD},\overline{WR},$ and ALE are three-stated (and not driven) only when $\overline{RESET}$ is active. $<sup>^2 \</sup>mbox{Output}$ only is a three-state driver with its output path always enabled. <sup>&</sup>lt;sup>3</sup>Input only is a three-state driver with both output path and pull-up disabled. <sup>&</sup>lt;sup>4</sup>Three-state is a three-state driver with pull-up disabled. ## **SPECIFICATIONS** Specifications are subject to change without notice. ### **OPERATING CONDITIONS** | | | K Grade | | B Grade | | Y Grade | | | | |--------------------------------|-----------------------------------------------------|---------|-------------------|---------|-------------------|---------|-------------------|------|--| | Parameter | Description | Min | Max | Min | Max | Min | Max | Unit | | | V <sub>DDINT</sub> | Internal (Core) Supply Voltage | 1.14 | 1.26 | 1.14 | 1.26 | 0.95 | 1.05 | ٧ | | | $A_{VDD}$ | Analog (PLL) Supply Voltage | 1.14 | 1.26 | 1.14 | 1.26 | 0.95 | 1.05 | ٧ | | | $V_{DDEXT}$ | External (I/O) Supply Voltage | 3.13 | 3.47 | 3.13 | 3.47 | 3.13 | 3.47 | ٧ | | | $V_{IH}^{1}$ | High Level Input Voltage @ V <sub>DDEXT</sub> = Max | 2.0 | $V_{DDEXT} + 0.5$ | 2.0 | $V_{DDEXT} + 0.5$ | 2.0 | $V_{DDEXT} + 0.5$ | ٧ | | | $V_{IL}^{1}$ | Low Level Input Voltage @ V <sub>DDEXT</sub> = Min | -0.5 | +0.8 | -0.5 | +0.8 | -0.5 | +0.8 | ٧ | | | $V_{IH\_CLKIN}^2$ | High Level Input Voltage @ V <sub>DDEXT</sub> = Max | 1.74 | $V_{DDEXT} + 0.5$ | 1.74 | $V_{DDEXT} + 0.5$ | 1.74 | $V_{DDEXT} + 0.5$ | ٧ | | | $V_{IL\_CLKIN}$ | Low Level Input Voltage @ V <sub>DDEXT</sub> = Min | -0.5 | +1.19 | -0.5 | +1.19 | -0.5 | +1.19 | ٧ | | | T <sub>J</sub> <sup>3, 4</sup> | Junction Temperature 136-Ball CSP_BGA | 0 | +110 | -40 | +125 | -40 | +125 | °C | | | T <sub>J</sub> <sup>3, 4</sup> | Junction Temperature 144-Lead LQFP_EP | 0 | +110 | -40 | +125 | -40 | +125 | °C | | <sup>&</sup>lt;sup>1</sup> Applies to input and bidirectional pins: AD15-0, FLAG3-0, DAI\_Px, SPICLK, MOSI, MISO, SPIDS, BOOT\_CFGx, CLK\_CFGx, RESET, TCK, TMS, TDI, and TRST. ### **ELECTRICAL CHARACTERISTICS** | Parameter | Description | Test Conditions | Min | Max | Unit | |---------------------------------------|-------------------------------------|---------------------------------------------------------------------------------|-----|-----|------| | V <sub>OH</sub> <sup>1</sup> | High Level Output Voltage | @ V <sub>DDEXT</sub> = Min, I <sub>OH</sub> = −1.0 mA <sup>2</sup> | 2.4 | | V | | $V_{OL}^{1}$ | Low Level Output Voltage | $@V_{DDEXT} = Min, I_{OL} = 1.0 \text{ mA}^2$ | | 0.4 | V | | I <sub>IH</sub> <sup>3, 4</sup> | High Level Input Current | $@V_{DDEXT} = Max, V_{IN} = V_{DDEXT} Max$ | | 10 | μΑ | | $I_{IL}^3$ | Low Level Input Current | $@V_{DDEXT} = Max, V_{IN} = 0 V$ | | 10 | μΑ | | $I_{\rm ILPU}^4$ | Low Level Input Current Pull-Up | $@V_{DDEXT} = Max, V_{IN} = 0 V$ | | 200 | μΑ | | I <sub>OZH</sub> <sup>5, 6</sup> | Three-State Leakage Current | $@V_{DDEXT} = Max, V_{IN} = V_{DDEXT} Max$ | | 10 | μΑ | | I <sub>OZL</sub> <sup>5</sup> | Three-State Leakage Current | $@V_{DDEXT} = Max, V_{IN} = 0 V$ | | 10 | μΑ | | I <sub>OZLPU</sub> <sup>6</sup> | Three-State Leakage Current Pull-Up | $@V_{DDEXT} = Max, V_{IN} = 0 V$ | | 200 | μΑ | | I <sub>DD-INTYP</sub> <sup>7, 8</sup> | Supply Current (Internal) | $t_{CCLK} = Min, V_{DDINT} = Nom$ | | 800 | mA | | I <sub>AVDD</sub> <sup>9</sup> | Supply Current (Analog) | $A_{VDD} = Max$ | | 10 | mA | | C <sub>IN</sub> <sup>10, 11</sup> | Input Capacitance | $f_{IN} = 1 \text{ MHz}, T_{CASE} = 25^{\circ}\text{C}, V_{IN} = 1.2 \text{ V}$ | | 4.7 | pF | <sup>&</sup>lt;sup>1</sup> Applies to output and bidirectional pins: AD15-0, RD, WR, ALE, FLAG3-0, DAI\_Px, SPICLK, MOSI, MISO, EMU, TDO, and XTAL. <sup>&</sup>lt;sup>2</sup>Applies to input pin CLKIN. <sup>&</sup>lt;sup>3</sup> See Thermal Characteristics on Page 45 for information on thermal specifications. <sup>&</sup>lt;sup>4</sup>See Estimating Power for the ADSP-21362 SHARC Processors (EE-277) for further information. <sup>&</sup>lt;sup>2</sup> See Output Drive Currents on Page 44 for typical drive current capabilities. <sup>&</sup>lt;sup>3</sup> Applies to input pins: <u>SPIDS</u>, BOOT\_CFGx, CLK\_CFGx, TCK, <u>RESET</u>, and CLKIN. <sup>&</sup>lt;sup>4</sup> Applies to input pins with 22.5 kΩ internal pull-ups: $\overline{TRST}$ , TMS, TDI. <sup>&</sup>lt;sup>5</sup>Applies to three-stateable pins: FLAG3–0. <sup>&</sup>lt;sup>6</sup> Applies to three-stateable pins with 22.5 kΩ pull-ups: AD15–0, DAI\_Px, SPICLK, $\overline{EMU}$ , $\overline{MISO}$ , and $\overline{MOSI}$ . <sup>&</sup>lt;sup>7</sup>Typical internal current data reflects nominal operating conditions. <sup>&</sup>lt;sup>8</sup> See *Estimating Power for the ADSP-21362 SHARC Processors (EE-277)* for further information. <sup>&</sup>lt;sup>9</sup>Characterized, but not tested. <sup>&</sup>lt;sup>10</sup>Applies to all signal pins. <sup>&</sup>lt;sup>11</sup>Guaranteed, but not tested. #### PACKAGE INFORMATION The information presented in Figure 4 provides details about the package branding for the ADSP-2136x processor. For a complete listing of product availability, see Ordering Guide on Page 54. Figure 4. Typical Package Brand Table 7. Package Brand Information | Brand Key | Field Description | |-----------|----------------------------| | t | Temperature Range | | рр | Package Type | | Z | RoHS Compliant Designation | | сс | See Ordering Guide | | VVVVV.X | Assembly Lot Code | | n.n | Silicon Revision | | # | RoHS Compliant Designation | | yyww | Date Code | #### **ESD CAUTION** ### ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. #### **MAXIMUM POWER DISSIPATION** See *Estimating Power for the ADSP-21362 SHARC Processors* (*EE-277*) for detailed thermal and power information regarding maximum power dissipation. For information on package thermal specifications, see Thermal Characteristics on Page 45. ### **ABSOLUTE MAXIMUM RATINGS** Stresses greater than those listed in Table 8 may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Table 8. Absolute Maximum Ratings** | Parameter | Rating | |------------------------------------------------------|---------------------------------------------------------------------| | Internal (Core) Supply Voltage (V <sub>DDINT</sub> ) | -0.3 V to +1.5 V | | Analog (PLL) Supply Voltage (A <sub>VDD</sub> ) | -0.3 V to +1.5 V | | External (I/O) Supply Voltage (V <sub>DDEXT</sub> ) | -0.3 V to +4.6 V | | Input Voltage | -0.5 V to +3.8 V | | Output Voltage Swing | $-0.5 \mathrm{V}$ to $\mathrm{V}_{\mathrm{DDEXT}} + 0.5 \mathrm{V}$ | | Load Capacitance | 200 pF | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature While Biased | 125°C | ### **TIMING SPECIFICATIONS** Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, it is not meaningful to add parameters to derive longer times. For voltage reference levels, see Figure 39 on Page 44 under Test Conditions. Switching Characteristics specify how the processor changes its signals. Circuitry external to the processor must be designed for compatibility with these signal characteristics. Switching characteristics describe what the processor will do in a given circumstance. Use switching characteristics to ensure that any timing requirement of a device connected to the processor (such as memory) is satisfied. Timing Requirements apply to signals that are controlled by circuitry external to the processor, such as the data input for a read operation. Timing requirements guarantee that the processor operates correctly with other devices. ### **Core Clock Requirements** The processor's internal clock (a multiple of CLKIN) provides the clock signal for timing internal memory, processor core, and serial ports. During reset, program the ratio between the processor's internal clock frequency and external (CLKIN) clock frequency with the CLK\_CFG1-0 pins. The processor's internal clock switches at higher frequencies than the system input clock (CLKIN). To generate the internal clock, the processor uses an internal phase-locked loop (PLL, see Figure 5). This PLL-based clocking minimizes the skew between the system clock (CLKIN) signal and the processor's internal clock. #### **Voltage Controlled Oscillator** In application designs, the PLL multiplier value should be selected in such a way that the VCO frequency never exceeds $f_{VCO}$ specified in Table 11. The product of CLKIN and PLLM must never exceed 1/2 f<sub>VCO</sub> (max) in Table 11 if the input divider is not enabled (INDIV = 0). • The product of CLKIN and PLLM must never exceed f<sub>VCO</sub> (max) in Table 11 if the input divider is enabled (INDIV = 1). The VCO frequency is calculated as follows: $f_{VCO} = 2 \times PLLM \times f_{INPUT}$ $f_{CCLK} = (2 \times PLLM \times f_{INPUT}) \div (2 \times PLLN)$ where: $f_{VCO}$ = VCO output *PLLM* = Multiplier value programmed in the PMCTL register. During reset, the PLLM value is derived from the ratio selected using the CLK\_CFG pins in hardware. PLLN = 1, 2, 4, 8 based on the PLLD value programmed on the PMCTL register. During reset this value is 1. $f_{INPUT}$ = Input frequency to the PLL. $f_{INPUT}$ = CLKIN when the input divider is disabled or $f_{INPUT}$ = CLKIN ÷ 2 when the input divider is enabled Note the definitions of the clock periods that are a function of CLKIN and the appropriate ratio control shown in Table 9. All of the timing specifications for the ADSP-2136x peripherals are defined in relation to tPCLK. Refer to the peripheral specific section for each peripheral's timing information. Table 9. Clock Periods | Timing<br>Requirements | Description | |------------------------|-----------------------------------------------| | t <sub>CK</sub> | CLKIN Clock Period | | t <sub>CCLK</sub> | Processor Core Clock Period | | t <sub>PCLK</sub> | Peripheral Clock Period = $2 \times t_{CCLK}$ | Figure 5 shows core to CLKIN relationships with external oscillator or crystal. The shaded divider/multiplier blocks denote where clock ratios can be set through hardware or software using the power management control register (PMCTL). For more information, refer to the ADSP-2136x SHARC Processor Hardware Reference. Figure 5. Core Clock and System Clock Relationship to CLKIN ### **Power-Up Sequencing** The timing requirements for processor startup are given in Table 10. Note that during power-up, when the $V_{DDINT}$ power supply comes up after $V_{DDEXT}$ , a leakage current of the order of three-state leakage current pull-up, pull-down, may be observed on any pin, even if that is an input only (for example the $\overline{RESET}$ pin) until the $V_{DDINT}$ rail has powered up. Table 10. Power-Up Sequencing Timing Requirements (Processor Startup) | Parameter | | Min | Max | Unit | |----------------------------------|----------------------------------------------------------------|----------------------------------------|---------------------|------| | Timing Requiren | nents | | | | | t <sub>RSTVDD</sub> | RESET Low Before V <sub>DDINT</sub> /V <sub>DDEXT</sub> On | 0 | | ns | | t <sub>IVDDEVDD</sub> | V <sub>DDINT</sub> On Before V <sub>DDEXT</sub> | -50 | +200 | ms | | t <sub>CLKVDD</sub> <sup>1</sup> | CLKIN Valid After V <sub>DDINT</sub> /V <sub>DDEXT</sub> Valid | 0 | 200 | ms | | t <sub>CLKRST</sub> | CLKIN Valid Before RESET Deasserted | 10 <sup>2</sup> | | μs | | t <sub>PLLRST</sub> | PLL Control Setup Before RESET Deasserted | 20 | | μs | | Switching Chara | acteristic | | | | | t <sub>CORERST</sub> | Core Reset Deasserted After RESET Deasserted | 4096t <sub>CK</sub> + 2 t <sub>C</sub> | CLK <sup>3, 4</sup> | | <sup>&</sup>lt;sup>1</sup> Valid V<sub>DDINT</sub>/V<sub>DDEXT</sub> assumes that the supplies are fully ramped to their 1.2 V rails and 3.3 V rails. Voltage ramp rates can vary from microseconds to hundreds of milliseconds, depending on the design of the power supply subsystem. <sup>&</sup>lt;sup>4</sup> The 4096 cycle count depends on t<sub>SRST</sub> specification in Table 12. If setup time is not met, 1 additional CLKIN cycle can be added to the core reset time, resulting in 4097 cycles maximum. Figure 6. Power-Up Sequencing <sup>&</sup>lt;sup>2</sup> Assumes a stable CLKIN signal, after meeting worst-case start-up timing of crystal oscillators. Refer to your crystal oscillator manufacturer's data sheet for start-up time. Assume a 25 ms maximum oscillator start-up time if using the XTAL pin and internal oscillator circuit in conjunction with an external crystal. <sup>&</sup>lt;sup>3</sup> Applies after the power-up sequence is complete. Subsequent resets require a minimum of 4 CLKIN cycles for RESET to be held low to properly initialize and propagate default states at all I/O pins. ### **Clock Input** Table 11. Clock Input | | | | 200 MHz <sup>1</sup> | | 333 MHz <sup>2</sup> | | |-------------------------------------------------------------------|----------------------------------|-----------------|----------------------|------|----------------------|------| | Parameter | Parameter | | Max | Min | Max | Unit | | Timing Req | uirements | | | | | | | $t_{CK}$ | CLKIN Period | 30 <sup>3</sup> | 100 | 18 | 100 | ns | | $t_{CKL}$ | CLKIN Width Low | 12.5 | | 7.5 | | ns | | t <sub>CKH</sub> | CLKIN Width High | 12.5 | | 7.5 | | ns | | $t_{CKRF}$ | CLKIN Rise/Fall (0.4 V to 2.0 V) | | 3 | | 3 | ns | | $t_{CCLK}^4$ | CCLK Period | 5.0 | 10 | 3.0 | 10 | ns | | t <sub>VCO</sub> <sup>5</sup> | VCO Frequency | 200 | 600 | 200 | 800 | MHz | | t <sub>VCO</sub> <sup>5</sup><br>t <sub>CKJ</sub> <sup>6, 7</sup> | CLKIN Jitter Tolerance | -250 | +250 | -250 | +250 | ps | <sup>&</sup>lt;sup>1</sup> Applies to all 200 MHz models. See Ordering Guide on Page 54. <sup>&</sup>lt;sup>7</sup> Jitter specification is maximum peak-to-peak time interval error (TIE) jitter. Figure 7. Clock Input ## **Clock Signals** The processor can use an external clock or a crystal. Refer to the CLKIN pin description in Table 6 on Page 11. The user application program can configure the processor to use its internal clock generator by connecting the necessary components to the CLKIN and XTAL pins. Figure 8 shows the component connections used for a fundamental frequency crystal operating in parallel mode. Note that the clock rate is achieved using a 16.67 MHz crystal and a PLL multiplier ratio 16:1. (CCLK:CLKIN achieves a clock speed of 266.72 MHz.) To achieve the full core clock rate, programs need to configure the multiplier bits in the PMCTL register. R2 SHOULD BE CHOSEN TO LIMIT CRYSTAL DRIVE POWER. REFER TO CRYSTAL MANUFACTURER'S SPECIFICATIONS. \*TYPICAL VALUES Figure 8. Recommended Circuit for Fundamental Mode Crystal Operation <sup>&</sup>lt;sup>2</sup> Applies to all 333 MHz models. See Ordering Guide on Page 54. <sup>&</sup>lt;sup>3</sup> Applies only for CLK\_CFG1-0 = 00 and default values for PLL control bits in the PMCTL register. <sup>&</sup>lt;sup>4</sup> Any changes to PLL control bits in the PMCTL register must meet core clock timing specification t<sub>CCLK</sub>. <sup>&</sup>lt;sup>5</sup> See Figure 5 on Page 16 for VCO diagram. <sup>&</sup>lt;sup>6</sup> Actual input jitter should be combined with AC specifications for accurate timing analysis. #### Reset Table 12. Reset | Parameter | | Min | Unit | |---------------------|------------------------------|-------------------|------| | Timing Requirements | | | | | t <sub>WRST</sub> 1 | RESET Pulse Width Low | $4 \times t_{CK}$ | ns | | t <sub>SRST</sub> | RESET Setup Before CLKIN Low | 8 | ns | $<sup>^1</sup>$ Applies after the power-up sequence is complete. At power-up, the processor's internal phase-locked loop requires no more than 100 $\mu s$ while $\overline{RESET}$ is low, assuming stable $V_{DD}$ and CLKIN (not including start-up time of external clock oscillator). Figure 9. Reset ## Interrupts The following timing specification applies to the FLAG0, FLAG1, and FLAG2 pins when they are configured as $\overline{IRQ0}$ , $\overline{IRQ1}$ , and $\overline{IRQ2}$ interrupts. ### Table 13. Interrupts | Parameter | | Min | Unit | |--------------------|------------------|-------------------------|------| | Timing Requirement | | | | | t <sub>IPW</sub> | IRQx Pulse Width | $2 \times t_{PCLK} + 2$ | ns | Figure 10. Interrupts #### **Core Timer** The following timing specification applies to FLAG3 when it is configured as the core timer (TMREXP pin). ### Table 14. Core Timer | Parameter | | Min | Unit | |----------------------|--------------------|---------------------------|------| | Switching Characteri | stic | | | | t <sub>WCTIM</sub> | TMREXP Pulse Width | 2 × t <sub>PCLK</sub> – 1 | ns | Figure 11. Core Timer ## Timer PWM\_OUT Cycle Timing The following timing specification applies to Timer0, Timer1, and Timer2 in PWM\_OUT (pulse-width modulation) mode. Timer signals are routed to the DAI\_P20-1 pins through the SRU. Therefore, the timing specifications provided below are valid at the DAI\_P20-1 pins. Table 15. Timer PWM\_OUT Timing | Paramete | r | Min | Max | Unit | |-------------------|--------------------------|-------------------------|-----------------------------------------|------| | Switching ( | Characteristic | | | | | t <sub>PWMO</sub> | Timer Pulse Width Output | $2 \times t_{PCLK} - 1$ | $2 \times (2^{31} - 1) \times t_{PCLK}$ | ns | Figure 12. Timer PWM\_OUT Timing ## Timer WDTH\_CAP Timing The following timing specification applies to Timer0, Timer1, and Timer2 in WDTH\_CAP (pulse width count and capture) mode. Timer signals are routed to the DAI\_P20-1 pins through the SRU. Therefore, the timing specification provided below are valid at the DAI\_P20-1 pins. Table 16. Timer Width Capture Timing | Paramet | er | Min | Мах | Unit | |-----------|-------------------|---------------------|-----------------------------------------|------| | Timing Re | equirement | | | | | $t_{PWI}$ | Timer Pulse Width | $2 \times t_{PCLK}$ | $2 \times (2^{31} - 1) \times t_{PCLK}$ | ns | Figure 13. Timer Width Capture Timing ### **DAI Pin to Pin Direct Routing** For direct pin connections only (for example, DAI\_PB01\_I to DAI\_PB02\_O). Table 17. DAI Pin to Pin Routing | Parameter Min | | Min | Max | Unit | |-------------------|-----------------------------------------------|-----|-----|------| | Timing Req | nuirement | | | | | t <sub>DPIO</sub> | Delay DAI Pin Input Valid to DAI Output Valid | 1.5 | 10 | ns | Figure 14. DAI Pin to Pin Direct Routing ### **Precision Clock Generator (Direct Pin Routing)** This timing is only valid when the SRU is configured such that the precision clock generator (PCG) takes its inputs directly from the DAI pins (via pin buffers) and sends its outputs directly to the DAI pins. For the other cases, where the PCG's inputs and outputs are not directly routed to/from DAI pins (via pin buffers) there is no timing data available. All timing parameters and switching characteristics apply to external DAI pins (DAI\_P01 through DAI\_P20). Table 18. Precision Clock Generator (Direct Pin Routing) | | | K and E | Grade | Y Grade | | |-----------------------|-------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------|------------------------------------------|------| | Paramet | ter | Min | Max | Max | Unit | | Timing R | equirements | | | | | | t <sub>PCGIP</sub> | Input Clock Period | $t_{PCLK} \times 4$ | | | ns | | t <sub>STRIG</sub> | PCG Trigger Setup Before Falling<br>Edge of PCG Input Clock | 4.5 | | | ns | | t <sub>HTRIG</sub> | PCG Trigger Hold After Falling<br>Edge of PCG Input Clock | 3 | | | ns | | Switching | g Characteristics | | | | | | t <sub>DPCGIO</sub> | PCG Output Clock and Frame Sync<br>Active Edge Delay After PCG Input<br>Clock | 2.5 | 10 | 10 | ns | | t <sub>DTRIGCLK</sub> | PCG Output Clock Delay After PCG<br>Trigger | $2.5 + (2.5 \times t_{PCGIP})$ | $10 + (2.5 \times t_{PCGIP})$ | $12 + (2.5 \times t_{PCGIP})$ | ns | | t <sub>DTRIGFS</sub> | PCG Frame Sync Delay After PCG<br>Trigger | $2.5 + ((2.5 + D - PH) \times t_{PCGIP})$ | $10 + ((2.5 + D - PH) \times t_{PCGIP})$ | $12 + ((2.5 + D - PH) \times t_{PCGIP})$ | ns | | t <sub>PCGOP</sub> 1 | Output Clock Period | 2 × t <sub>PCGIP</sub> – 1 | | | ns | D = FSxDIV, PH = FSxPHASE. For more information, refer to the ADSP-2136x SHARC Processor Hardware Reference, "Precision Clock Generators" chapter. <sup>&</sup>lt;sup>1</sup> In normal mode, $t_{PCGOP}$ (min) = 2 × $t_{PCGIP}$ . Figure 15. Precision Clock Generator (Direct Pin Routing) ## Flags The timing specifications provided below apply to the FLAG3–0 and DAI\_P20–1 pins, the parallel port, and the serial peripheral interface (SPI). See Table 6 on Page 11 for more information on flag use. Table 19. Flags | Parameter | | Min | Unit | | |--------------------------|-------------------------|---------------------------|------|--| | Timing Requireme | ent | | | | | t <sub>FIPW</sub> | FLAG3-0 IN Pulse Width | $2 \times t_{PCLK} + 3$ | ns | | | Switching Characteristic | | | | | | $t_{FOPW}$ | FLAG3-0 OUT Pulse Width | 2 × t <sub>PCLK</sub> – 1 | ns | | Figure 16. Flags ## Memory Read—Parallel Port Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) when the processor is accessing external memory space. Table 20. 8-Bit Memory Read Cycle | | | K and B | Grade | Y Gı | rade | | |----------------------|------------------------------------------------------|-----------------------------|----------------------|-----------------------------|----------------------|------| | Parameter | | Min | Max | Min | Max | Unit | | Timing Requi | rements | | | | | | | $t_{DRS}$ | AD7–0 Data Setup Before RD High | 3.3 | | 4.5 | | ns | | t <sub>DRH</sub> | AD7–0 Data Hold After RD High | 0 | | 0 | | ns | | t <sub>DAD</sub> | AD15–8 Address to AD7–0 Data Valid | | $D + t_{PCLK} - 5.0$ | | $D + t_{PCLK} - 5.0$ | ns | | Switching Ch | aracteristics | | | | | | | t <sub>ALEW</sub> | ALE Pulse Width | $2 \times t_{PCLK} - 2.0$ | | $2 \times t_{PCLK} - 2.0$ | | ns | | t <sub>ADAS</sub> 1 | AD15-0 Address Setup Before ALE Deasserted | t <sub>PCLK</sub> – 2.5 | | t <sub>PCLK</sub> – 2.5 | | ns | | t <sub>RRH</sub> | Delay Between RD Rising Edge to Next<br>Falling Edge | H + t <sub>PCLK</sub> – 1.4 | | H + t <sub>PCLK</sub> – 1.4 | | ns | | t <sub>ALERW</sub> | ALE Deasserted to Read Asserted | $2 \times t_{PCLK} - 3.8$ | | $2 \times t_{PCLK} - 3.8$ | | ns | | t <sub>RWALE</sub> | Read Deasserted to ALE Asserted | F + H + 0.5 | | F + H + 0.5 | | ns | | t <sub>ADAH</sub> 1 | AD15-0 Address Hold After ALE Deasserted | t <sub>PCLK</sub> – 2.3 | | t <sub>PCLK</sub> – 2.3 | | ns | | t <sub>ALEHZ</sub> 1 | ALE Deasserted to AD7-0 Address in High-Z | t <sub>PCLK</sub> | $t_{PCLK} + 3.0$ | t <sub>PCLK</sub> | $t_{PCLK} + 3.8$ | ns | | $t_{RW}$ | RD Pulse Width | D – 2.0 | | D – 2.0 | | ns | | $t_{RDDRV}$ | AD7–0 ALE Address Drive After Read High | $F + H + t_{PCLK} - 2.3$ | | $F + H + t_{PCLK} - 2.3$ | 3 | ns | | t <sub>ADRH</sub> | AD15–8 Address Hold After RD High | Н | | Н | | ns | | t <sub>DAWH</sub> | AD15–8 Address to RD High | D + t <sub>PCLK</sub> - 4.0 | | D + t <sub>PCLK</sub> - 4.0 | | ns | D = (The value set by the PPDUR Bits (5–1) in the PPCTL register) $\times$ t<sub>PCLK</sub> $H = t_{PCLK}$ (if a hold cycle is specified, else H = 0) $F = 7 \times t_{PCLK}$ (if FLASH\_MODE is set, else F = 0) $<sup>^{\</sup>rm I}$ On reset, ALE is an active high cycle. However, it can be configured by software to be active low. NOTE: MEMORY READS ALWAYS OCCUR IN GROUPS OF FOUR BETWEEN ALE CYCLES. THIS FIGURE SHOWS ONLY TWO MEMORY READS TO PROVIDE THE NECESSARY TIMING INFORMATION. Figure 17. Read Cycle for 8-Bit Memory Timing Table 21. 16-Bit Memory Read Cycle | | | K and B G | irade | Y Grad | de | | |---------------------|---------------------------------------------------|-----------------------------|------------------|-----------------------------|------------------|------| | Parameter | Parameter | | Max | Min | Max | Unit | | Timing Requ | irements | | | | | | | t <sub>DRS</sub> | AD15–0 Data Setup Before RD High | 3.3 | | 4.5 | | ns | | t <sub>DRH</sub> | AD15–0 Data Hold After RD High | 0 | | 0 | | ns | | Switching Ch | naracteristics | | | | | | | t <sub>ALEW</sub> | ALE Pulse Width | $2 \times t_{PCLK} - 2.0$ | | $2 \times t_{PCLK} - 2.0$ | | ns | | t <sub>ADAS</sub> 1 | AD15-0 Address Setup Before ALE Deasserted | t <sub>PCLK</sub> – 2.5 | | t <sub>PCLK</sub> – 2.5 | | ns | | t <sub>ALERW</sub> | ALE Deasserted to Read Asserted | $2 \times t_{PCLK} - 3.8$ | | $2 \times t_{PCLK} - 3.8$ | | ns | | $t_{RRH}^{2}$ | Delay Between RD Rising Edge to Next Falling Edge | H + t <sub>PCLK</sub> – 1.4 | | H + t <sub>PCLK</sub> – 1.4 | | ns | | t <sub>RWALE</sub> | Read Deasserted to ALE Asserted | F + H + 0.5 | | F + H + 0.5 | | ns | | t <sub>RDDRV</sub> | ALE Address Drive After Read High | $F + H + t_{PCLK} - 2.3$ | | $F + H + t_{PCLK} - 2.3$ | | ns | | t <sub>ADAH</sub> 1 | AD15-0 Address Hold After ALE Deasserted | t <sub>PCLK</sub> – 2.3 | | t <sub>PCLK</sub> – 2.3 | | ns | | t <sub>ALEHZ1</sub> | ALE Deasserted to Address/Data15-0 in High-Z | t <sub>PCLK</sub> | $t_{PCLK} + 3.0$ | t <sub>PCLK</sub> | $t_{PCLK} + 3.8$ | ns | | t <sub>RW</sub> | RD Pulse Width | D – 2.0 | | D – 2.0 | | ns | D = (The value set by the PPDUR Bits (5–1) in the PPCTL register) $\times$ t<sub>PCLK</sub> $<sup>^{2}</sup>$ This parameter is only available when in EMPP = 0 mode. NOTE: FOR 16-BIT MEMORY READS, WHEN EMPP $\neq$ 0, ONLY ONE $\overline{RD}$ PULSE OCCURS BETWEEN ALE CYCLES. WHEN EMPP = 0, MULTIPLE $\overline{RD}$ PULSES OCCUR BETWEEN ALE CYCLES. FOR COMPLETE INFORMATION, SEE THE ADSP-2136x SHARC PROCESSOR HARDWARE REFERENCE. Figure 18. Read Cycle for 16-Bit Memory Timing $H = t_{PCLK}$ (if a hold cycle is specified, else H = 0) $F = 7 \times t_{PCLK}$ (if FLASH\_MODE is set, else F = 0) $<sup>^1\</sup>mathrm{On}$ reset, ALE is an active high cycle. However, it can be configured by software to be active low. ### Memory Write—Parallel Port Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) when the processor is accessing external memory space. Table 22. 8-Bit Memory Write Cycle | | | K and B Grade | Y Grade | | |---------------------|------------------------------------------------------|---------------------------|---------------------------------|------| | Parameter | | Min | Min | Unit | | Switching Char | acteristics | | | | | t <sub>ALEW</sub> | ALE Pulse Width | $2 \times t_{PCLK} - 2.0$ | $2 \times t_{PCLK} - 2.0$ | ns | | t <sub>ADAS</sub> 1 | AD15-0 Address Setup Before ALE Deasserted | t <sub>PCLK</sub> – 2.8 | t <sub>PCLK</sub> – 2.8 | ns | | t <sub>ALERW</sub> | ALE Deasserted to Write Asserted | $2 \times t_{PCLK} - 3.8$ | $2 \times t_{PCLK} - 3.8$ | ns | | t <sub>RWALE</sub> | Write Deasserted to ALE Asserted | H + 0.5 | H + 0.5 | ns | | t <sub>WRH</sub> | Delay Between WR Rising Edge to Next WR Falling Edge | $F + H + t_{PCLK} - 2.3$ | $F + H + t_{PCLK} - 2.3$ | ns | | t <sub>ADAH</sub> 1 | AD15-0 Address Hold After ALE Deasserted | t <sub>PCLK</sub> – 0.5 | t <sub>PCLK</sub> – 0.5 | ns | | $t_{WW}$ | WR Pulse Width | D – F – 2.0 | D – F – 2.0 | ns | | $t_{ADWL}$ | AD15–8 Address to WR Low | t <sub>PCLK</sub> – 2.8 | t <sub>PCLK</sub> – 3.5 | ns | | t <sub>ADWH</sub> | AD15–8 Address Hold After WR High | Н | Н | ns | | $t_{\text{DWS}}$ | AD7–0 Data Setup Before WR High | $D - F + t_{PCLK} - 4.0$ | $D - F + t_{PCLK} - 4.0$ | ns | | t <sub>DWH</sub> | AD7–0 Data Hold After WR High | Н | Н | ns | | t <sub>DAWH</sub> | AD15–8 Address to WR High | $D - F + t_{PCLK} - 4.0$ | D - F + t <sub>PCLK</sub> - 4.0 | ns | D = (The value set by the PPDUR Bits (5–1) in the PPCTL register) $\times$ t<sub>PCLK</sub>. $H = t_{PCLK}$ (if a hold cycle is specified, else H = 0) $F = 7 \times t_{PCLK}$ (if FLASH\_MODE is set, else F = 0). If FLASH\_MODE is set, D must be $\geq 9 \times t_{PCLK}$ . $<sup>^{1}</sup>$ On reset, ALE is an active high cycle. However, it can be configured by software to be active low. NOTE: MEMORY WRITES ALWAYS OCCUR IN GROUPS OF FOUR BETWEEN ALE CYCLES. THIS FIGURE SHOWS ONLY TWO MEMORY WRITES TO PROVIDE THE NECESSARY TIMING INFORMATION. Figure 19. Write Cycle for 8-Bit Memory Timing Table 23. 16-Bit Memory Write Cycle | | | K and B Grade | Y Grade | | |---------------------|------------------------------------------------------|---------------------------|---------------------------|------| | Parameter | | Min | Min | Unit | | Switching Ch | naracteristics | | | | | t <sub>ALEW</sub> | ALE Pulse Width | $2 \times t_{PCLK} - 2.0$ | $2 \times t_{PCLK} - 2.0$ | ns | | t <sub>ADAS</sub> 1 | AD15-0 Address Setup Before ALE Deasserted | t <sub>PCLK</sub> – 2.5 | t <sub>PCLK</sub> – 2.5 | ns | | t <sub>ALERW</sub> | ALE Deasserted to Write Asserted | $2 \times t_{PCLK} - 3.8$ | $2 \times t_{PCLK} - 3.8$ | ns | | t <sub>RWALE</sub> | Write Deasserted to ALE Asserted | H + 0.5 | H + 0.5 | ns | | twrH <sup>2</sup> | Delay Between WR Rising Edge to Next WR Falling Edge | $F + H + t_{PCLK} - 2.3$ | $F + H + t_{PCLK} - 2.3$ | ns | | t <sub>ADAH</sub> 1 | AD15-0 Address Hold After ALE Deasserted | t <sub>PCLK</sub> – 2.3 | t <sub>PCLK</sub> – 2.3 | ns | | t <sub>WW</sub> | WR Pulse Width | D – F – 2.0 | D – F – 2.0 | ns | | t <sub>DWS</sub> | AD15–0 Data Setup Before WR High | $D - F + t_{PCLK} - 4.0$ | $D-F+t_{PCLK}-4.0$ | ns | | t <sub>DWH</sub> | AD15–0 Data Hold After WR High | Н | Н | ns | D = (the value set by the PPDUR Bits (5–1) in the PPCTL register) $\times$ t<sub>PCLK</sub>. $<sup>^{2}</sup>$ This parameter is only available when in EMPP = 0 mode. NOTE: FOR 16-BIT MEMORY WRITES, WHEN EMPP $\neq 0$ , ONLY ONE $\overline{WR}$ PULSE OCCURS BETWEEN ALE CYCLES. WHEN EMPP = 0, MULTIPLE $\overline{WR}$ PULSES OCCUR BETWEEN ALE CYCLES. FOR COMPLETE INFORMATION, SEE THE ADSP-2136x SHARC PROCESSOR HARDWARE REFERENCE. Figure 20. Write Cycle for 16-Bit Memory Timing $H = t_{PCLK}$ (if a hold cycle is specified, else H = 0) $F = 7 \times t_{PCLK}$ (if FLASH\_MODE is set, else F = 0). If FLASH\_MODE is set, D must be $\geq 9 \times t_{PCLK}$ . $t_{PCLK} = (peripheral) clock period = 2 \times t_{CCLK}$ $<sup>^{1}\</sup>mathrm{On}$ reset, ALE is an active high cycle. However, it can be configured by software to be active low. #### **Serial Ports** To determine whether communication is possible between two devices at clock speed n, the following specifications must be confirmed: 1) frame sync (FS) delay and frame sync setup and hold, 2) data delay and data setup and hold, and 3) serial clock (SCLK) width. Serial port signals are routed to the DAI\_P20-1 pins using the SRU. Therefore, the timing specifications provided below are valid at the DAI\_P20-1 pins. Table 24. Serial Ports—External Clock | | | K and B G | irade | Y Grade | | |--------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------|-------|---------|------| | Parameter | | Min | Max | Max | Unit | | Timing F | Requirements | | | | | | t <sub>SFSE</sub> 1 | Frame Sync Setup Before SCLK<br>(Externally Generated Frame Sync in Either Transmit or Receive Mode) | 2.5 | | | ns | | t <sub>HFSE</sub> <sup>1</sup> | Frame Sync Hold After SCLK<br>(Externally Generated Frame Sync in Either Transmit or Receive Mode) | 2.5 | | | ns | | t <sub>SDRE</sub> 1 | Receive Data Setup Before Receive SCLK | 2.5 | | | ns | | t <sub>HDRE</sub> 1 | Receive Data Hold After SCLK | 2.5 | | | ns | | $t_{SCLKW}$ | SCLK Width | $(t_{PCLK} \times 4) \div 2 - 2$ | | | ns | | $t_{SCLK}$ | SCLK Period | $t_{PCLK} \times 4$ | | | ns | | Switchin | g Characteristics | | | | | | t <sub>DFSE</sub> <sup>2</sup> | Frame Sync Delay After SCLK<br>(Internally Generated Frame Sync in Either Transmit or Receive Mode) | | 9.5 | 11 | ns | | $t_{\text{HOFSE}}^2$ | Frame Sync Hold After SCLK<br>(Internally Generated Frame Sync in Either Transmit or Receive Mode) | 2 | | | ns | | $t_{DDTE}^2$ | Transmit Data Delay After Transmit SCLK | | 9.5 | 11 | ns | | t <sub>HDTE</sub> <sup>2</sup> | Transmit Data Hold After Transmit SCLK | 2 | | | ns | $<sup>^{\</sup>rm 1}$ Referenced to sample edge. Table 25. Serial Ports—Internal Clock | | | K and | B Grade | Y Grade | | |-----------------------|------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|------| | Paramet | ter | Min | Max | Max | Unit | | Timing R | equirements | | | | | | t <sub>SFSI</sub> 1 | Frame Sync Setup Before SCLK<br>(Externally Generated Frame Sync in Either Transmit or Receive Mode) | 7 | | | ns | | t <sub>HFSI</sub> 1 | Frame Sync Hold After SCLK (Externally Generated Frame Sync in Either Transmit or Receive Mode) | 2.5 | | | ns | | t <sub>SDRI</sub> 1 | Receive Data Setup Before SCLK | 7 | | | ns | | t <sub>HDRI</sub> 1 | Receive Data Hold After SCLK | 2.5 | | | ns | | Switching | g Characteristics | | | | | | $t_{DFSI}^2$ | Frame Sync Delay After SCLK (Internally Generated Frame Sync in Transmit Mode) | | 3 | 3.5 | ns | | t <sub>HOFSI</sub> 2 | Frame Sync Hold After SCLK (Internally Generated Frame Sync in Transmit Mode) | -1.0 | | | ns | | $t_{DFSIR}^2$ | Frame Sync Delay After SCLK (Internally Generated Frame Sync in Receive Mode) | | 8 | 9.5 | ns | | t <sub>HOFSIR</sub> 2 | Frame Sync Hold After SCLK (Internally Generated Frame Sync in Receive Mode) | -1.0 | | | ns | | $t_{DDTI}^2$ | Transmit Data Delay After SCLK | | 3 | 4.0 | ns | | t <sub>HDTI</sub> 2 | Transmit Data Hold After SCLK | -1.0 | | | ns | | t <sub>SCLKIW</sub> | Transmit or Receive SCLK Width | $2 \times t_{PCLK} - 2$ | $2 \times t_{PCLK} + 2$ | $2 \times t_{PCLK} + 2$ | ns | <sup>&</sup>lt;sup>1</sup>Referenced to the sample edge. <sup>&</sup>lt;sup>2</sup>Referenced to drive edge. <sup>&</sup>lt;sup>2</sup>Referenced to drive edge. NOTE: EITHER THE RISING EDGE OR THE FALLING EDGE OF SCLK (EXTERNAL OR INTERNAL) CAN BE USED AS THE ACTIVE SAMPLING EDGE. NOTE: EITHER THE RISING EDGE OR THE FALLING EDGE OF SCLK (EXTERNAL OR INTERNAL) CAN BE USED AS THE ACTIVE SAMPLING EDGE. Figure 21. Serial Ports Table 26. Serial Ports—External Late Frame Sync | | | K an | d B Grade | Y Grade | | |------------------------|------------------------------------------------------------------------------------------------|------|-----------|---------|------| | Parameter | | Min | Max | Max | Unit | | Switching Chara | cteristics | | | | | | t <sub>DDTLFSE</sub> 1 | Data Delay from Late External Transmit Frame Sync or External Receive FS with MCE = 1, MFD = 0 | | 9 | 10.5 | ns | | t <sub>DDTENFS</sub> 1 | Data Enable for MCE = 1, MFD = $0$ | 0.5 | | | ns | $<sup>^1</sup>$ The $t_{\mathrm{DDTLFSE}}$ and $t_{\mathrm{DDTENFS}}$ parameters apply to left-justified sample pair as well as serial mode, and MCE = 1, MFD = 0. ### EXTERNAL RECEIVE FS WITH MCE = 1, MFD = 0 #### LATE EXTERNAL TRANSMIT FS NOTES: THIS FIGURE REFLECTS CHANGES MADE TO SUPPORT LEFT-JUSTIFIED SAMPLE PAIR MODE. SERIAL PORT SIGNALS (SCLK, FS, DATA CHANNEL AIB) ARE ROUTED TO THE DAI. P20-1 PINS USING THE SRU. THE TIMING SPECIFICATIONS PROVIDED ARE VALID AT THE DAI. P20-1 PINS. THE CHARACTERIZED SPORT AC TIMINGS ARE APPLICABLE WHEN INTERNAL CLOCKS AND FRAMES ARE LOOPED BACK FROM THE PIN, NOT ROUTED DIRECTLY THROUGH THE SRU. Figure 22. External Late Frame Sync Table 27. Serial Ports—Enable and Three-State | | | K and B Grade | | Y Grade | | |---------------------------|------------------------------------------|---------------|-----|---------|------| | Parameter | | Min | Max | Max | Unit | | Switching Characteristics | | | | | | | t <sub>DDTEN</sub> 1 | Data Enable from External Transmit SCLK | 2 | | | ns | | t <sub>DDTTE</sub> 1 | Data Disable from External Transmit SCLK | | 7 | 8.5 | ns | | t <sub>DDTIN</sub> 1 | Data Enable from Internal Transmit SCLK | -1 | | | ns | $<sup>^{\</sup>rm l}$ Referenced to drive edge. Figure 23. Enable and Three-State ### Input Data Port (IDP) The timing requirements for the IDP are given in Table 28. IDP signals are routed to the DAI\_P20-1 pins using the SRU. Therefore, the timing specifications provided below are valid at the DAI\_P20-1 pins. Table 28. IDP | Parameter | | ı | Min | Unit | |----------------------|-------------------------------------------|---|----------------------------------|------| | Timing Require | ements | | | | | t <sub>SISFS</sub> 1 | Frame Sync Setup Before Clock Rising Edge | 3 | 3 | ns | | t <sub>SIHFS</sub> 1 | Frame Sync Hold After Clock Rising Edge | 3 | 3 | ns | | t <sub>SISD</sub> 1 | Data Setup Before Clock Rising Edge | 3 | 3 | ns | | t <sub>SIHD</sub> 1 | Data Hold After Clock Rising Edge | 3 | 3 | ns | | t <sub>IDPCLKW</sub> | Clock Width | ( | $(t_{PCLK} \times 4) \div 2 - 1$ | ns | | t <sub>IDPCLK</sub> | Clock Period | t | t <sub>PCLK</sub> × 4 | ns | <sup>&</sup>lt;sup>1</sup> The data, clock, and frame sync signals can come from any of the DAI pins. Clock and frame sync can also come via the PCGs or SPORTs. The PCG's input can be either CLKIN or any of the DAI pins. Figure 24. IDP Master Timing ## Parallel Data Acquisition Port (PDAP) The timing requirements for the PDAP are provided in Table 29. PDAP is the parallel mode operation of Channel 0 of the IDP. For details on the operation of the IDP, refer to the *ADSP-2136x SHARC Processor Hardware Reference*, "Input Data Port" chapter. Note that the most significant 16 bits of external 20-bit PDAP data can be provided through either the parallel port AD15–0 pins or the DAI\_P20–5 pins. The remaining 4 bits can only be sourced through DAI\_P4–1. The timing below is valid at the DAI\_P20–1 pins or at the AD15–0 pins. Table 29. Parallel Data Acquisition Port (PDAP) | Parameter | | Min | Unit | |--------------------------------|------------------------------------------------------------------|----------------------------------|------| | Timing Require | ments | | | | t <sub>SPCLKEN</sub> 1 | PDAP_CLKEN Setup Before PDAP_CLK Sample Edge | 2.5 | ns | | t <sub>HPCLKEN</sub> 1 | PDAP_CLKEN Hold After PDAP_CLK Sample Edge | 2.5 | ns | | t <sub>PDSD</sub> <sup>1</sup> | PDAP_DAT Setup Before SCLK PDAP_CLK Sample Edge | 3.0 | ns | | t <sub>PDHD</sub> 1 | PDAP_DAT Hold After SCLK PDAP_CLK Sample Edge | 2.5 | ns | | t <sub>PDCLKW</sub> | Clock Width | $(t_{PCLK} \times 4) \div 2 - 3$ | ns | | t <sub>PDCLK</sub> | Clock Period | $t_{PCLK} \times 4$ | ns | | Switching Char | acteristics | | | | t <sub>PDHLDD</sub> | Delay of PDAP Strobe After Last PDAP_CLK Capture Edge for a Word | $2 \times t_{PCLK} - 1$ | ns | | t <sub>PDSTRB</sub> | PDAP Strobe Pulse Width | 2 × t <sub>PCLK</sub> – 1.5 | ns | <sup>&</sup>lt;sup>1</sup>Data source pins are AD15–0 and DAI\_P4–1, or DAI pins. Source pins for serial clock and frame sync are DAI pins. Figure 25. PDAP Timing #### **Pulse-Width Modulation Generators** Table 30. PWM Timing<sup>1</sup> | Parameter | | Min | Max | Unit | |-------------------|------------------------|-----------------------------|------------------------------------|------| | Switching Ch | aracteristics | | | | | t <sub>PWMW</sub> | PWM Output Pulse Width | t <sub>PCLK</sub> – 2 | $(2^{16} - 2) \times t_{PCLK} - 2$ | ns | | t <sub>PWMP</sub> | PWM Output Period | 2 × t <sub>PCLK</sub> – 1.5 | $(2^{16} - 1) \times t_{PCLK}$ | ns | <sup>&</sup>lt;sup>1</sup>Note that the PWM output signals are shared on the parallel port bus (AD15-0 pins). Figure 26. PWM Timing ### Sample Rate Converter—Serial Input Port The SRC input signals are routed from the DAI\_P20-1 pins using the SRU. Therefore, the timing specifications provided in Table 31 are valid at the DAI\_P20-1 pins. This feature is not available on the ADSP-21363 models. Table 31. SRC, Serial Input Port | Parameter | | Min | Unit | |----------------------------------|--------------------------------------------------|-----|------| | Timing Require | ements | | | | t <sub>SRCSFS</sub> <sup>1</sup> | Frame Sync Setup Before Serial Clock Rising Edge | 3 | ns | | t <sub>SRCHFS</sub> 1 | Frame Sync Hold After Serial Clock Rising Edge | 3 | ns | | $t_{SRCSD}^{1}$ | SDATA Setup Before Serial Clock Rising Edge | 3 | ns | | t <sub>SRCHD</sub> 1 | SDATA Hold After Serial Clock Rising Edge | 3 | ns | | t <sub>SRCCLKW</sub> | Clock Width | 36 | ns | | t <sub>SRCCLK</sub> | Clock Period | 80 | ns | <sup>&</sup>lt;sup>1</sup> The data, serial clock, and frame sync signals can come from any of the DAI pins. The serial clock and frame sync signals can also come via the PCGs or SPORTs. The PCG's input can be either CLKIN or any of the DAI pins. Figure 27. SRC Serial Input Port Timing ### Sample Rate Converter—Serial Output Port For the serial output port, the frame-sync is an input and should meet setup and hold times with regard to the serial clock on the output port. The serial data output has a hold time and delay specification with regard to serial clock. Note that the serial clock rising edge is the sampling edge and the falling edge is the drive edge. Table 32. SRC, Serial Output Port | | | | K and B Grade | Y Grade | | |---------------------------|-----------------------------------------------------|-----|---------------|---------|------| | Parameter | | Min | Max | Max | Unit | | Timing Requ | uirements | | | | | | t <sub>SRCSFS</sub> 1 | Frame Sync Setup Before Serial Clock Rising Edge | 3 | | | ns | | t <sub>SRCHFS</sub> 1 | Frame Sync Hold After Serial Clock Rising Edge | 3 | | | ns | | Switching Characteristics | | | | | | | t <sub>SRCTDD</sub> 1 | Transmit Data Delay After Serial Clock Falling Edge | | 10.5 | 12.5 | ns | | t <sub>SRCTDH</sub> 1 | Transmit Data Hold After Serial Clock Falling Edge | 2 | | | ns | <sup>&</sup>lt;sup>1</sup> The data, serial clock, and frame sync signals can come from any of the DAI pins. The serial clock and frame sync can also come via PCG or SPORTs. PCG's input can be either CLKIN or any of the DAI pins. Figure 28. SRC Serial Output Port Timing #### S/PDIF Transmitter Serial data input to the S/PDIF transmitter can be formatted as left justified, $I^2S$ , or right justified with word widths of 16-, 18-, 20-, or 24-bits. The following sections provide timing for the transmitter. ### S/PDIF Transmitter-Serial Input Waveforms Figure 29 shows the right-justified mode. Frame sync is high for the left channel and low for the right channel. Data is valid on the rising edge of serial clock. The MSB is delayed the minimum in 24-bit output mode or the maximum in 16-bit output mode from a frame sync transition, so that when there are 64 serial clock periods per frame sync period, the LSB of the data is right-justified to the next frame sync transition. Table 33. S/PDIF Transmitter Right-Justified Mode | Parameter | | Nominal | Unit | |------------------|-----------------------------------------|---------|------| | Timing Require | ment | | | | t <sub>RJD</sub> | FS to MSB Delay in Right-Justified Mode | | | | | 16-Bit Word Mode | 16 | SCLK | | | 18-Bit Word Mode | 14 | SCLK | | | 20-Bit Word Mode | 12 | SCLK | | | 24-Bit Word Mode | 8 | SCLK | Figure 29. Right-Justified Mode Figure 30 shows the default I<sup>2</sup>S-justified mode. The frame sync is low for the left channel and high for the right channel. Data is valid on the rising edge of serial clock. The MSB is left-justified to the frame sync transition but with a delay. Table 34. S/PDIF Transmitter I<sup>2</sup>S Mode | Parameter | | Nominal | Unit | |--------------------|------------------------------------------|---------|------| | Timing Requirement | | | | | t <sub>l2SD</sub> | FS to MSB Delay in I <sup>2</sup> S Mode | 1 | SCLK | Figure 30. 1<sup>2</sup>S-Justified Mode Figure 31 shows the left-justified mode. The frame sync is high for the left channel and low for the right channel. Data is valid on the rising edge of serial clock. The MSB is left-justified to the frame sync transition with no delay. Table 35. S/PDIF Transmitter Left-Justified Mode | Parameter | | Nominal | Unit | |--------------------|----------------------------------------|---------|------| | Timing Requirement | | | | | t <sub>LJD</sub> | FS to MSB Delay in Left-Justified Mode | 0 | SCLK | Figure 31. Left-Justified Mode ### S/PDIF Transmitter Input Data Timing The timing requirements for the S/PDIF transmitter are given in Table 36. Input signals are routed to the DAI\_P20-1 pins using the SRU. Therefore, the timing specifications provided below are valid at the DAI\_P20-1 pins. Table 36. S/PDIF Transmitter Input Data Timing | | | | K Grade | | Y Grade | | |-----------------------|--------------------------------------------------|-----|---------|-----|---------|------| | Parameter | | Min | Max | Min | Max | Unit | | Timing Requi | rements | | | | | | | t <sub>SISFS</sub> 1 | Frame Sync Setup Before Serial Clock Rising Edge | 3 | | 3 | | ns | | t <sub>SIHFS</sub> 1 | Frame Sync Hold After Serial Clock Rising Edge | 3 | | 3 | | ns | | t <sub>SISD</sub> 1 | Data Setup Before Serial Clock Rising Edge | 3 | | 3 | | ns | | t <sub>SIHD</sub> 1 | Data Hold After Serial Clock Rising Edge | 3 | | 3 | | ns | | t <sub>SITXCLKW</sub> | Transmit Clock Width | 9 | | 9.5 | | ns | | t <sub>SITXCLK</sub> | Transmit Clock Period | 20 | | 20 | | ns | | t <sub>SISCLKW</sub> | Clock Width | 36 | | 36 | | ns | | t <sub>SISCLK</sub> | Clock Period | 80 | | 80 | | ns | <sup>&</sup>lt;sup>1</sup> The serial clock, data and frame sync signals can come from any of the DAI pins. The serial clock and frame sync signals can also come via PCG or SPORTs. PCG's input can be either CLKIN or any of the DAI pins. Figure 32. S/PDIF Transmitter Input Timing ### Oversampling Clock (TxCLK) Switching Characteristics The S/PDIF transmitter requires an oversampling clock input. This high frequency clock (TxCLK) input is divided down to generate the internal biphase clock. Table 37. Oversampling Clock (TxCLK) Switching Characteristics | Parameter | Max | Unit | |-----------------------------------------------|-------------------------------------------------------------|------| | Frequency for TxCLK = $384 \times$ Frame Sync | Oversampling Ratio $\times$ Frame Sync $\leq 1/t_{SITXCLK}$ | MHz | | Frequency for TxCLK = $256 \times$ Frame Sync | 49.2 | MHz | | Frame Rate (FS) | 192.0 | kHz | #### S/PDIF Receiver The following section describes timing as it relates to the S/PDIF receiver. This feature is not available on the ADSP-21363 processors. ### **Internal Digital PLL Mode** In the internal digital phase-locked loop mode the internal PLL (digital PLL) generates the $512 \times FS$ clock. Table 38. S/PDIF Receiver Output Timing (Internal Digital PLL Mode) | Parameter | | Min | Max | Unit | |-----------------------|----------------------------------------|-----|-----|------| | Switching Charac | teristics | | | | | t <sub>DFSI</sub> | Frame Sync Delay After Serial Clock | | 5 | ns | | t <sub>HOFSI</sub> | Frame Sync Hold After Serial Clock | -2 | | ns | | t <sub>DDTI</sub> | Transmit Data Delay After Serial Clock | | 5 | ns | | t <sub>HDTI</sub> | Transmit Data Hold After Serial Clock | -2 | | ns | | t <sub>SCLKIW</sub> 1 | Transmit Serial Clock Width | 38 | | ns | $<sup>^{1}</sup>$ Serial clock frequency is 64 ×FS where FS = the frequency of frame sync. Figure 33. S/PDIF Receiver Internal Digital PLL Mode Timing ### SPI Interface—Master The processor contains two SPI ports. The primary has dedicated pins and the secondary is available through the DAI. The timing provided in Table 39 and Table 40 applies to both ports. Table 39. SPI Interface Protocol—Master Switching and Timing Specifications | | | K and B Grade | e Y Grade | | |----------------------|----------------------------------------------------------------|---------------------------|---------------------------|------| | Paramete | r | Min Ma | x Min Max | Unit | | Timing Red | quirements | | | | | t <sub>SSPIDM</sub> | Data Input Valid to SPICLK Edge (Data Input Setup Time) | 5.2 | 6.2 | ns | | t <sub>SSPIDM</sub> | Data Input Valid to SPICLK Edge (Data Input Setup Time) (SPI2) | 8.2 | 9.5 | ns | | t <sub>HSPIDM</sub> | SPICLK Last Sampling Edge to Data Input Not Valid | 2 | 2 | ns | | Switching | Characteristics | | | | | t <sub>SPICLKM</sub> | Serial Clock Cycle | $8 \times t_{PCLK} - 2$ | $8 \times t_{PCLK} - 2$ | ns | | t <sub>SPICHM</sub> | Serial Clock High Period | $4 \times t_{PCLK} - 2$ | $4 \times t_{PCLK} - 2$ | ns | | t <sub>SPICLM</sub> | Serial Clock Low Period | $4 \times t_{PCLK} - 2$ | $4 \times t_{PCLK} - 2$ | ns | | $t_{DDSPIDM}$ | SPICLK Edge to Data Out Valid (Data Out Delay Time) | 3.0 | 3.0 | ns | | $t_{DDSPIDM}$ | SPICLK Edge to Data Out Valid (Data Out Delay Time) (SPI2) | 8.0 | 9.5 | ns | | $t_{HDSPIDM}$ | SPICLK Edge to Data Out Not Valid (Data Out Hold Time) | $4 \times t_{PCLK} - 2$ | $4 \times t_{PCLK} - 2$ | ns | | $t_{SDSCIM}$ | FLAG3-0IN (SPI Device Select) Low to First SPICLK Edge | $4 \times t_{PCLK} - 2.5$ | $4 \times t_{PCLK} - 3.0$ | ns | | $t_{SDSCIM}$ | FLAG3-0IN (SPI Device Select) Low to First SPICLK Edge (SPI2) | $4 \times t_{PCLK} - 2.5$ | $4 \times t_{PCLK} - 3.0$ | ns | | $t_{HDSM}$ | Last SPICLK Edge to FLAG3–0IN High | $4 \times t_{PCLK} - 2$ | $4 \times t_{PCLK} - 2$ | ns | | t <sub>SPITDM</sub> | Sequential Transfer Delay | $4 \times t_{PCLK} - 1$ | $4 \times t_{PCLK} - 1$ | ns | Figure 34. SPI Master Timing ### SPI Interface—Slave Table 40. SPI Interface Protocol—Slave Switching and Timing Specifications | | | K aı | nd B Grade | Y Grade | | |----------------------|------------------------------------------------------------------------|-------------------------|---------------------|---------------------|------| | Parameter | | Min | Max | Max | Unit | | Timing Requ | irements | | | | | | t <sub>SPICLKS</sub> | Serial Clock Cycle | $4 \times t_{PCLK} - 2$ | | | ns | | t <sub>SPICHS</sub> | Serial Clock High Period | $2 \times t_{PCLK} - 2$ | | | ns | | t <sub>SPICLS</sub> | Serial Clock Low Period | $2 \times t_{PCLK} - 2$ | | | ns | | t <sub>SDSCO</sub> | SPIDS Assertion to First SPICLK Edge | | | | | | | CPHASE = 0 | $2 \times t_{PCLK}$ | | | ns | | | CPHASE = 1 | $2 \times t_{PCLK}$ | | | ns | | t <sub>HDS</sub> | Last SPICLK Edge to $\overline{\text{SPIDS}}$ Not Asserted, CPHASE = 0 | $2 \times t_{PCLK}$ | | | ns | | t <sub>SSPIDS</sub> | Data Input Valid to SPICLK Edge (Data Input Setup Time) | 2 | | | ns | | t <sub>HSPIDS</sub> | SPICLK Last Sampling Edge to Data Input Not Valid | 2 | | | ns | | t <sub>SDPPW</sub> | SPIDS Deassertion Pulse Width (CPHASE = 0) | $2 \times t_{PCLK}$ | | | ns | | Switching Ch | paracteristics | | | | | | t <sub>DSOE</sub> | SPIDS Assertion to Data Out Active | 0 | 5 | 5 | ns | | t <sub>DSOE</sub> 1 | SPIDS Assertion to Data Out Active (SPI2) | 0 | 8 | 9 | ns | | t <sub>DSDHI</sub> | SPIDS Deassertion to Data High Impedance | 0 | 5 | 5.5 | ns | | t <sub>DSDHI</sub> 1 | SPIDS Deassertion to Data High Impedance (SPI2) | 0 | 8.6 | 10 | ns | | t <sub>DDSPIDS</sub> | SPICLK Edge to Data Out Valid (Data Out Delay Time) | | 9.5 | 11.0 | ns | | t <sub>HDSPIDS</sub> | SPICLK Edge to Data Out Not Valid (Data Out Hold Time) | $2 \times t_{PCLK}$ | | | ns | | t <sub>DSOV</sub> | SPIDS Assertion to Data Out Valid (CPHASE = 0) | | $5 \times t_{PCLK}$ | $5 \times t_{PCLK}$ | ns | <sup>&</sup>lt;sup>1</sup>The timing for these parameters applies when the SPI is routed through the signal routing unit. For more information, refer to the *ADSP-2136x SHARC Processor Hardware Reference*, "Serial Peripheral Interface Port" chapter. Figure 35. SPI Slave Timing ### **JTAG Test Access Port and Emulation** Table 41. JTAG Test Access Port and Emulation | Parameter | | Min | Max | Unit | |--------------------------------|-------------------------------------|-------------------|---------------------|------| | Timing Requ | uirements | | | | | t <sub>TCK</sub> | TCK Period | t <sub>CK</sub> | | ns | | t <sub>STAP</sub> | TDI, TMS Setup Before TCK High | 5 | | ns | | t <sub>HTAP</sub> | TDI, TMS Hold After TCK High | 6 | | ns | | t <sub>SSYS</sub> <sup>1</sup> | System Inputs Setup Before TCK High | 7 | | ns | | t <sub>HSYS</sub> 1 | System Inputs Hold After TCK High | 18 | | ns | | t <sub>TRSTW</sub> | TRST Pulse Width | $4 \times t_{CK}$ | | ns | | Switching C | haracteristics | | | | | t <sub>DTDO</sub> | TDO Delay from TCK Low | | 7 | ns | | $t_{DSYS}^2$ | System Outputs Delay After TCK Low | | $t_{CK} \div 2 + 7$ | ns | $<sup>^{1}</sup> System\ Inputs = ADDR15-0, \overline{SPIDS}, CLK\_CFG1-0, \overline{RESET}, BOOT\_CFG1-0, MISO, MOSI, SPICLK, DAI\_Px, and\ FLAG3-0.$ $^{2} System\ Outputs = MISO, MOSI, SPICLK, DAI\_Px, ADDR15-0, \overline{RD}, \overline{WR}, FLAG3-0, \overline{EMU}, and\ ALE.$ Figure 36. IEEE 1149.1 JTAG Test Access Port #### **OUTPUT DRIVE CURRENTS** Figure 37 shows typical I-V characteristics for the output drivers of the processor. The curves represent the current drive capability of the output drivers as a function of output voltage. Figure 37. ADSP-2136x Typical Drive ### **TEST CONDITIONS** The ac signal specifications (timing parameters) appear in Table 12 on Page 19 through Table 41 on Page 43. These include output disable time, output enable time, and capacitive loading. The timing specifications for the SHARC apply for the voltage reference levels in Figure 38. Timing is measured on signals when they cross the 1.5 V level as described in Figure 39. All delays (in nanoseconds) are measured between the point that the first signal reaches 1.5 V and the point that the second signal reaches 1.5 V. Figure 38. Equivalent Device Loading for AC Measurements (Includes All Fixtures) Figure 39. Voltage Reference Levels for AC Measurements #### **CAPACITIVE LOADING** Output delays and holds are based on standard capacitive loads: 30 pF on all pins (see Figure 38). Figure 42 shows graphically how output delays and holds vary with load capacitance. The graphs of Figure 40, Figure 41, and Figure 42 may not be linear outside the ranges shown for Typical Output Delay versus Load Capacitance and Typical Output Rise Time (20% to 80%, V = Min) versus Load Capacitance. Figure 40. Typical Output Rise/Fall Time (20% to 80%, $V_{DDEXT} = Max$ ) Figure 41. Typical Output Rise/Fall Time (20% to 80%, $V_{DDEXT} = Min$ ) Figure 42. Typical Output Delay or Hold versus Load Capacitance (at Ambient Temperature) ### THERMAL CHARACTERISTICS The processor is rated for performance over the temperature range specified in Operating Conditions on Page 14. Table 42 through Table 44 airflow measurements comply with JEDEC standards JESD51-2 and JESD51-6 and the junction-to-board measurement complies with JESD51-8. Test board and thermal via design comply with JEDEC standards JESD51-9 (BGA) and JESD51-5 (LQFP\_EP). The junction-to-case measurement complies with MIL-STD-883. All measurements use a 2S2P JEDEC test board. Industrial applications using the BGA package require thermal vias, to an embedded ground plane, in the PCB. Refer to JEDEC standard JESD51-9 for printed circuit board thermal ball land and thermal via design information. Industrial applications using the LQFP\_EP package require thermal trace squares and thermal vias, to an embedded ground plane, in the PCB. Refer to JEDEC standard JESD51-5 for more information. To determine the junction temperature of the device while on the application PCB, use: $$T_I = T_T + (\Psi_{IT} \times P_D)$$ where: $T_I$ = junction temperature (°C) $T_T\!=\!$ case temperature (°C) measured at the top center of the package $\Psi_{JT}$ = junction-to-top (of package) characterization parameter is the typical value from Table 42 through Table 44. $P_D$ = power dissipation. See *Estimating Power for the ADSP-21362 SHARC Processors (EE-277)* for more information. Values of $\theta_{\text{JA}}$ are provided for package comparison and PCB design considerations. Values of $\theta_{JC}$ are provided for package comparison and PCB design considerations when an exposed pad is required. Note that the thermal characteristics values provided in Table 42 through Table 44 are modeled values. Table 42. Thermal Characteristics for BGA (No Thermal vias in PCB) | Parameter | Condition | Typical | Unit | |------------------|-----------------|---------|------| | θ <sub>JA</sub> | Airflow = 0 m/s | 25.40 | °C/W | | θ <sub>ΙΜΑ</sub> | Airflow = 1 m/s | 21.90 | °C/W | | θ <sub>JMA</sub> | Airflow = 2 m/s | 20.90 | °C/W | | $\theta_{JC}$ | | 5.07 | °C/W | | $\Psi_{ m JT}$ | Airflow = 0 m/s | 0.140 | °C/W | | $\Psi_{JMT}$ | Airflow = 1 m/s | 0.330 | °C/W | | $\Psi_{JMT}$ | Airflow = 2 m/s | 0.410 | °C/W | Table 43. Thermal Characteristics for BGA (Thermal vias in PCB) | Parameter | Condition | Typical | Unit | |----------------|---------------------------|---------|------| | $\theta_{JA}$ | Airflow = 0 m/s | 23.40 | °C/W | | $\theta_{JMA}$ | Airflow = $1 \text{ m/s}$ | 20.00 | °C/W | | $\theta_{JMA}$ | Airflow = 2 m/s | 19.20 | °C/W | | $\theta_{JC}$ | | 5.00 | °C/W | | $\Psi_{JT}$ | Airflow = 0 m/s | 0.130 | °C/W | | $\Psi_{JMT}$ | Airflow = 1 m/s | 0.300 | °C/W | | $\Psi_{JMT}$ | Airflow = 2 m/s | 0.360 | °C/W | Table 44. Thermal Characteristics for LQFP\_EP (with Exposed Pad Soldered to PCB) | Parameter | Condition | Typical | Unit | |----------------|---------------------------|---------|------| | $\theta_{JA}$ | Airflow = 0 m/s | 16.80 | °C/W | | $\theta_{JMA}$ | Airflow = 1 m/s | 14.20 | °C/W | | $\theta_{JMA}$ | Airflow = $2 \text{ m/s}$ | 13.50 | °C/W | | $\theta_{JC}$ | | 7.25 | °C/W | | $\Psi_{JT}$ | Airflow = 0 m/s | 0.51 | °C/W | | $\Psi_{JMT}$ | Airflow = 1 m/s | 0.72 | °C/W | | $\Psi_{JMT}$ | Airflow = 2 m/s | 0.80 | °C/W | # 144-LEAD LQFP\_EP PIN CONFIGURATIONS The following table shows the processor's pin names and, when applicable, their default function after reset in parentheses. Table 45. LQFP\_EP Pin Assignments | Pin Name | Pin No. | Pin Name | Pin No. | Pin Name | Pin No. | Pin Name | Pin No. | |--------------------|---------|--------------------|---------|--------------------|---------|--------------------|---------| | V <sub>DDINT</sub> | 1 | V <sub>DDINT</sub> | 37 | V <sub>DDEXT</sub> | 73 | GND | 109 | | CLK_CFG0 | 2 | GND | 38 | GND | 74 | $V_{DDINT}$ | 110 | | CLK_CFG1 | 3 | RD | 39 | V <sub>DDINT</sub> | 75 | GND | 111 | | BOOT_CFG0 | 4 | ALE | 40 | GND | 76 | $V_{DDINT}$ | 112 | | BOOT_CFG1 | 5 | AD15 | 41 | DAI_P10 (SD2B) | 77 | GND | 113 | | GND | 6 | AD14 | 42 | DAI_P11 (SD3A) | 78 | $V_{DDINT}$ | 114 | | $V_{DDEXT}$ | 7 | AD13 | 43 | DAI_P12 (SD3B) | 79 | GND | 115 | | GND | 8 | GND | 44 | DAI_P13 (SCLK3) | 80 | $V_{DDEXT}$ | 116 | | $V_{DDINT}$ | 9 | $V_{DDEXT}$ | 45 | DAI_P14 (SFS3) | 81 | GND | 117 | | GND | 10 | AD12 | 46 | DAI_P15 (SD4A) | 82 | $V_{DDINT}$ | 118 | | $V_{DDINT}$ | 11 | V <sub>DDINT</sub> | 47 | V <sub>DDINT</sub> | 83 | GND | 119 | | GND | 12 | GND | 48 | GND | 84 | $V_{DDINT}$ | 120 | | $V_{DDINT}$ | 13 | AD11 | 49 | GND | 85 | RESET | 121 | | GND | 14 | AD10 | 50 | DAI_P16 (SD4B) | 86 | <u>SPIDS</u> | 122 | | FLAG0 | 15 | AD9 | 51 | DAI_P17 (SD5A) | 87 | GND | 123 | | FLAG1 | 16 | AD8 | 52 | DAI_P18 (SD5B) | 88 | $V_{DDINT}$ | 124 | | AD7 | 17 | DAI_P1 (SD0A) | 53 | DAI_P19 (SCLK5) | 89 | SPICLK | 125 | | GND | 18 | $V_{DDINT}$ | 54 | V <sub>DDINT</sub> | 90 | MISO | 126 | | $V_{DDINT}$ | 19 | GND | 55 | GND | 91 | MOSI | 127 | | GND | 20 | DAI_P2 (SD0B) | 56 | GND | 92 | GND | 128 | | $V_{DDEXT}$ | 21 | DAI_P3 (SCLK0) | 57 | V <sub>DDEXT</sub> | 93 | $V_{DDINT}$ | 129 | | GND | 22 | GND | 58 | DAI_P20 (SFS5) | 94 | $V_{DDEXT}$ | 130 | | $V_{DDINT}$ | 23 | $V_{DDEXT}$ | 59 | GND | 95 | $A_{vdd}$ | 131 | | AD6 | 24 | V <sub>DDINT</sub> | 60 | V <sub>DDINT</sub> | 96 | A <sub>vss</sub> | 132 | | AD5 | 25 | GND | 61 | FLAG2 | 97 | GND | 133 | | AD4 | 26 | DAI_P4 (SFS0) | 62 | FLAG3 | 98 | RESETOUT | 134 | | $V_{DDINT}$ | 27 | DAI_P5 (SD1A) | 63 | V <sub>DDINT</sub> | 99 | <b>EMU</b> | 135 | | GND | 28 | DAI_P6 (SD1B) | 64 | GND | 100 | TDO | 136 | | AD3 | 29 | DAI_P7 (SCLK1) | 65 | V <sub>DDINT</sub> | 101 | TDI | 137 | | AD2 | 30 | $V_{DDINT}$ | 66 | GND | 102 | TRST | 138 | | $V_{DDEXT}$ | 31 | GND | 67 | V <sub>DDINT</sub> | 103 | TCK | 139 | | GND | 32 | $V_{DDINT}$ | 68 | GND | 104 | TMS | 140 | | AD1 | 33 | GND | 69 | V <sub>DDINT</sub> | 105 | GND | 141 | | AD0 | 34 | DAI_P8 (SFS1) | 70 | GND | 106 | CLKIN | 142 | | WR | 35 | DAI_P9 (SD2A) | 71 | V <sub>DDINT</sub> | 107 | XTAL | 143 | | $V_{DDINT}$ | 36 | $V_{DDINT}$ | 72 | V <sub>DDINT</sub> | 108 | V <sub>DDEXT</sub> | 144 | | | | | | | | GND | 145* | <sup>\*</sup>The ePAD is electrically connected to GND inside the chip (see Figure 43 and Figure 44), therefore connecting the pad to GND is optional. For better thermal performance the ePAD should be soldered to the board and thermally connected to the GND plane with vias. Figure 43 shows the top view of the 144-lead LQFP\_EP pin configuration. Figure 44 shows the bottom view of the 144-lead LQFP\_EP lead configuration. Figure 43. 144-Lead LQFP\_EP Lead Configuration (Top View) Figure 44. 144-Lead LQFP\_EP Lead Configuration (Bottom View) # **136-BALL BGA PIN CONFIGURATIONS** The following table shows the processor's ball names and, when applicable, their default function after reset in parentheses. Table 46. BGA Pin Assignments | Ball Name | Ball No. | Ball Name | Ball No. | Ball Name | Ball No. | Ball Name | Ball No. | |-------------|----------|--------------------|----------|--------------------|----------|----------------|----------| | CLK_CFG0 | A01 | CLK_CFG1 | B01 | BOOT_CFG1 | C01 | $V_{DDINT}$ | D01 | | XTAL | A02 | GND | B02 | BOOT_CFG0 | C02 | GND | D02 | | TMS | A03 | V <sub>DDEXT</sub> | B03 | GND | C03 | GND | D04 | | TCK | A04 | CLKIN | B04 | GND | C12 | GND | D05 | | TDI | A05 | TRST | B05 | GND | C13 | GND | D06 | | RESETOUT | A06 | A <sub>VSS</sub> | B06 | V <sub>DDINT</sub> | C14 | GND | D09 | | TDO | A07 | A <sub>VDD</sub> | B07 | | | GND | D10 | | EMU | A08 | V <sub>DDEXT</sub> | B08 | | | GND | D11 | | MOSI | A09 | SPICLK | B09 | | | GND | D13 | | MISO | A10 | RESET | B10 | | | $V_{DDINT}$ | D14 | | SPIDS | A11 | V <sub>DDINT</sub> | B11 | | | | | | $V_{DDINT}$ | A12 | GND | B12 | | | | | | GND | A13 | GND | B13 | | | | | | GND | A14 | GND | B14 | | | | | | $V_{DDINT}$ | E01 | FLAG1 | F01 | AD7 | G01 | AD6 | H01 | | GND | E02 | FLAG0 | F02 | V <sub>DDINT</sub> | G02 | $V_{DDEXT}$ | H02 | | GND | E04 | GND | F04 | V <sub>DDEXT</sub> | G13 | DAI_P18 (SD5B) | H13 | | GND | E05 | GND | F05 | DAI_P19 (SCLK5) | G14 | DAI_P17 (SD5A) | H14 | | GND | E06 | GND | F06 | | | | | | GND | E09 | GND | F09 | | | | | | GND | E10 | GND | F10 | | | | | | GND | E11 | GND | F11 | | | | | | GND | E13 | FLAG2 | F13 | | | | | | FLAG3 | E14 | DAI_P20 (SFS5) | F14 | | | | | Table 46. BGA Pin Assignments (Continued) | Ball Name | Ball No. | Ball Name | Ball No. | Ball Name | Ball No. | Ball Name | Ball No. | |----------------|----------|--------------------|----------|----------------|----------|-----------------|----------| | AD5 | J01 | AD3 | K01 | AD2 | L01 | AD0 | M01 | | AD4 | J02 | V <sub>DDINT</sub> | K02 | AD1 | L02 | WR | M02 | | GND | J04 | GND | K04 | GND | L04 | GND | M03 | | GND | J05 | GND | K05 | GND | L05 | GND | M12 | | GND | J06 | GND | K06 | GND | L06 | DAI_P12 (SD3B) | M13 | | GND | J09 | GND | K09 | GND | L09 | DAI_P13 (SCLK3) | M14 | | GND | J10 | GND | K10 | GND | L10 | | | | GND | J11 | GND | K11 | GND | L11 | | | | $V_{DDINT}$ | J13 | GND | K13 | GND | L13 | | | | DAI_P16 (SD4B) | J14 | DAI_P15 (SD4A) | K14 | DAI_P14 (SFS3) | L14 | | | | AD15 | N01 | AD14 | P01 | | | | | | ALE | N02 | AD13 | P02 | | | | | | RD | N03 | AD12 | P03 | | | | | | $V_{DDINT}$ | N04 | AD11 | P04 | | | | | | $V_{DDEXT}$ | N05 | AD10 | P05 | | | | | | AD8 | N06 | AD9 | P06 | | | | | | $V_{DDINT}$ | N07 | DAI_P1 (SD0A) | P07 | | | | | | DAI_P2 (SD0B) | N08 | DAI_P3 (SCLK0) | P08 | | | | | | $V_{DDEXT}$ | N09 | DAI_P5 (SD1A) | P09 | | | | | | DAI_P4 (SFS0) | N10 | DAI_P6 (SD1B) | P10 | | | | | | $V_{DDINT}$ | N11 | DAI_P7 (SCLK1) | P11 | | | | | | $V_{DDINT}$ | N12 | DAI_P8 (SFS1) | P12 | | | | | | GND | N13 | DAI_P9 (SD2A) | P13 | | | | | | DAI_P10 (SD2B) | N14 | DAI_P11 (SD3A) | P14 | | | | | Figure 45 and Figure 46 show BGA pin assignments from the bottom and top, respectively. **Note**: Use the center block of ground pins to provide thermal pathways to your printed circuit board's ground plane. Figure 45. BGA Pin Assignments (Bottom View, Summary) Figure 46. BGA Pin Assignments (Top View, Summary) ### **PACKAGE DIMENSIONS** The processor is available in 136-ball BGA and 144-lead exposed pad (LQFP\_EP) packages. COMPLIANT TO JEDEC STANDARDS MS-026-BFB-HD \*EXPOSED PAD IS COINCIDENT WITH BOTTOM SURFACE AND DOES NOT PROTRUDE BEYOND IT. EXPOSED PAD IS CENTERED. Figure 47. 144-Lead Low Profile Quad Flat Package, Exposed Pad [LQFP\_EP<sup>1</sup>] (SW-144-1) Dimensions shown in millimeters <sup>&</sup>lt;sup>1</sup> For information relating to the exposed pad on the SW-144-1 package, see the table endnote on Page 46. \*COMPLIANT WITH JEDEC STANDARDS MO-275-GGAA-1 WITH EXCEPTION TO BALL DIAMETER. Figure 48. 136-Ball Chip Scale Package Ball Grid Array [CSP\_BGA] (BC-136-1) Dimensions shown in millimeters ### **SURFACE-MOUNT DESIGN** Table 47 is provided as an aid to PCB design. For industry standard design recommendations, refer to IPC-7351, *Generic Requirements for Surface-Mount Design and Land Pattern Standard*. Table 47. BGA Data for Use with Surface-Mount Design | | | Package Solder Mask | | | |-----------------------------|--------------------------|---------------------|-----------------------|--| | Package | Package Ball Attach Type | Opening | Package Ball Pad Size | | | 136-Ball CSP_BGA (BC-136-1) | Solder Mask Defined | 0.40 mm diameter | 0.53 mm diameter | | ### **AUTOMOTIVE PRODUCTS** Some ADSP-2136x models are available for automotive applications with controlled manufacturing. Note that these special models may have specifications that differ from the general release models. The automotive grade products shown in Table 48 are available for use in automotive applications. Contact your local ADI account representative or authorized ADI product distributor for specific product ordering information. Note that all automotive products are RoHS compliant. **Table 48. Automotive Products** | | | Temperature | Instruction | On-Chip | | | Package | |------------------|-------|--------------------|-------------|---------|--------|---------------------|----------| | Model | Notes | Range <sup>1</sup> | Rate | SRAM | ROM | Package Description | Option | | AD21362WBBCZ1xx | 2 | -40°C to 85°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | AD21362WBSWZ1xx | 2 | -40°C to 85°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | AD21362WYSWZ2xx | 2 | −40°C to 105°C | 200 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | AD21363WBBCZ1xx | | -40°C to 85°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | AD21363WBSWZ1xx | | -40°C to 85°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | AD21363WYSWZ2xx | | -40°C to 105°C | 200 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | AD21364WBBCZ1xx | | -40°C to 85°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | AD21364WBSWZ1xx | | -40°C to 85°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | AD21364WYSWZ2xx | | -40°C to 105°C | 200 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | AD21365WBSWZ1xxA | 3, 4 | -40°C to 85°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | AD21365WBSWZ1xxF | 3, 4 | -40°C to 85°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | AD21365WYSWZ2xxA | 3, 4 | -40°C to 105°C | 200 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | AD21366WBBCZ1xxA | 3, 4 | -40°C to 85°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | AD21366WBSWZ1xxA | 3, 4 | -40°C to 85°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | AD21366WYSWZ2xxA | 3, 4 | -40°C to 105°C | 200 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | <sup>&</sup>lt;sup>1</sup>Referenced temperature is ambient temperature. The ambient temperature is not a specification. Please see Operating Conditions on Page 14 for junction temperature (T<sub>j</sub>) specification which is the only temperature specification. <sup>&</sup>lt;sup>2</sup>License from DTLA required for these products. <sup>&</sup>lt;sup>3</sup> Available with a wide variety of audio algorithm combinations sold as part of a chipset and bundled with necessary software. For a complete list, visit our website at www.analog.com/SHARC. <sup>&</sup>lt;sup>4</sup>License from Dolby Laboratories, Inc., and Digital Theater Systems (DTS) required for these products. ### **ORDERING GUIDE** | Model <sup>1</sup> | Notes | Temperature<br>Range <sup>2</sup> | Instruction<br>Rate | On-Chip<br>SRAM | ROM | Package<br>Description | Package<br>Option | |--------------------|---------|-----------------------------------|---------------------|-----------------|--------|------------------------|-------------------| | ADSP-21362BBCZ-1AA | 3 | -40°C to +85°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | ADSP-21362BSWZ-1AA | 3 | -40°C to +85°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | ADSP-21362YSWZ-2AA | 3 | -40°C to +105°C | 200 MHz | 3M Bit | 4M Bit | 144-Lead LQFP EP | SW-144-1 | | ADSP-21363KBC-1AA | | 0°C to +70°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP BGA | BC-136-1 | | ADSP-21363KBCZ-1AA | | 0°C to +70°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP BGA | BC-136-1 | | ADSP-21363KSWZ-1AA | | 0°C to +70°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | ADSP-21363BBC-1AA | | -40°C to +85°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP BGA | BC-136-1 | | ADSP-21363BBCZ-1AA | | -40°C to +85°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | ADSP-21363BSWZ-1AA | | -40°C to +85°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | ADSP-21363YSWZ-2AA | 4 | -40°C to +105°C | 200 MHz | 3M Bit | 4M Bit | 144-Lead LQFP EP | SW-144-1 | | ADSP-21364KBCZ-1AA | | 0°C to +70°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP BGA | BC-136-1 | | ADSP-21364KSWZ-1AA | | 0°C to +70°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | ADSP-21364BBCZ-1AA | | -40°C to +85°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | ADSP-21364BSWZ-1AA | | -40°C to +85°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | ADSP-21364YSWZ-2AA | | -40°C to +105°C | 200 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | ADSP-21365BBCZ-1AA | 3, 4, 5 | -40°C to +85°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | ADSP-21365BSWZ-1AA | 3, 4, 5 | -40°C to +85°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | ADSP-21365YSWZ-2AA | 3, 4, 5 | -40°C to +105°C | 200 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | ADSP-21365YSWZ-2CA | 3, 4, 5 | -40°C to +105°C | 200 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | ADSP-21366KBC-1AA | 4, 5 | 0°C to +70°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | ADSP-21366KBCZ-1AR | 4, 5, 6 | 0°C to +70°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | ADSP-21366KBCZ-1AA | 4, 5 | 0°C to +70°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | ADSP-21366KSWZ-1AA | 4, 5 | 0°C to +70°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | ADSP-21366BBC-1AA | 4, 5 | -40°C to +85°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | ADSP-21366BBCZ-1AA | 4, 5 | -40°C to +85°C | 333 MHz | 3M Bit | 4M Bit | 136-Ball CSP_BGA | BC-136-1 | | ADSP-21366BSWZ-1AA | 4, 5 | -40°C to +85°C | 333 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | | ADSP-21366YSWZ-2AA | 4, 5 | -40°C to +105°C | 200 MHz | 3M Bit | 4M Bit | 144-Lead LQFP_EP | SW-144-1 | $<sup>^{1}</sup>Z = RoHS$ compliant part. <sup>&</sup>lt;sup>2</sup> Referenced temperature is ambient temperature. The ambient temperature is not a specification. Please see Operating Conditions on Page 14 for junction temperature (T<sub>J</sub>) specification which is the only temperature specification. <sup>&</sup>lt;sup>3</sup>License from DTLA required for these products. <sup>&</sup>lt;sup>4</sup>License from Dolby Laboratories, Inc., and Digital Theater Systems (DTS) required for these products. <sup>&</sup>lt;sup>5</sup> Available with a wide variety of audio algorithm combinations sold as part of a chipset and bundled with necessary software. For a complete list, visit our website at www.analog.com/SHARC. <sup>&</sup>lt;sup>6</sup>R = Tape and reel. Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! ### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331