

# Precision, Low Power Rail-to-Rail Output Differential Op Amp

# **FEATURES**

- 100µV Max Offset Voltage
- 50nA Max Input Offset Current
- Fast Settling: 780ns to 18-Bit, 8V<sub>P-P</sub> Output
- 1.9mA Supply Current
- 2.9nV/√Hz Input-Referred Noise
- 2.8V (±1.4V) to 11V (±5.5V) Supply Voltage Range
- Differential Rail-to-Rail Outputs
- Input Common Mode Range Includes Ground
- Low Distortion: 115dB SFDR at 2kHz, 18V<sub>P-P</sub>
- 500MHz Gain-Bandwidth Product
- 35MHz –3dB Bandwidth
- Low Power Shutdown:  $20\mu A (V_S = 3V)$
- 8-lead MSOP and 2mm × 3mm 8-Lead DFN Packages

# **APPLICATIONS**

- 20-Bit, 18-Bit and 16-Bit SAR ADC Drivers
- Single-Ended-to-Differential Conversion
- Low Power Pipeline ADC Drivers
- Differential Line Drivers
- Battery-Powered Instrumentation

# DESCRIPTION

The LTC®6363 is a low power, low noise, fully differential op amp with rail-to-rail outputs optimized to drive low power SAR ADCs. The LTC6363 draws only 1.9mA supply current in active operation and features a shutdown mode which reduces the current consumption to  $20\mu A$  ( $V_S = 3V$ ).

The amplifier may be configured to convert a single-ended input signal to a differential output signal or may be driven differentially. Low offset voltage and low input offset current make this amplifier suitable for use not only as an ADC driver but also earlier in the signal chain to provide filtering, gain or even attenuation by up to 10-to-1 to convert high voltage signals to levels suitable for low voltage ADCs.

The LTC6363 is available in 8-lead MSOP and 2mm×3mm leadless DFN packages, and operates with guaranteed specifications over a -40°C to 125°C temperature range.

(T, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

# TYPICAL APPLICATION

DC-Coupled Interface from a Ground-Referenced Single-Ended Input to an LTC2378-20 SAR ADC







6363f

# **ABSOLUTE MAXIMUM RATINGS** (Note 1)

| Total Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) | 12V                  |
|---------------------------------------------------------|----------------------|
| Input Current (+IN, -IN, V <sub>OCM</sub> , \$          | SHDN) (Note 2) ±10mA |
| Output Short-Circuit Duration                           |                      |
| (Note 3)                                                | Thermally Limited    |
| Operating Temperature Range (                           | Note 4)              |
| LTC6363I                                                | 40°C to 85°C         |
| LTC6363H                                                | 40°C to 125°C        |

| Specified Temperature Range (Note 5 | 5)            |
|-------------------------------------|---------------|
| LTC6363I                            | 40°C to 85°C  |
| LTC6363H                            | 40°C to 125°C |
| Maximum Junction Temperature        | 150°C         |
| Storage Temperature Range           | 65°C to 150°C |
| MSOP Lead Temperature (Soldering,   | 10 sec)300°C  |
|                                     |               |

# PIN CONFIGURATION





-40°C to 125°C

# ORDER INFORMATION

LTC6363HDCB#TRMPBF

| LEAD FREE FINISH     | TAPE AND REEL     | PART MARKING* | PACKAGE DESCRIPTION            | SPECIFIED TEMPERATURE RANGE |  |  |
|----------------------|-------------------|---------------|--------------------------------|-----------------------------|--|--|
| LTC6363IMS8#PBF      | LTC6363IMS8#TRPBF | LTGSQ         | 8-Lead Plastic MSOP            | -40°C to 85°C               |  |  |
| LTC6363HMS8#PBF      | LTC6363HMS8#TRPBF | LTGSQ         | 8-Lead Plastic MSOP            | -40°C to 125°C              |  |  |
| Lead Free Finish     |                   |               |                                |                             |  |  |
| TAPE AND REEL (MINI) | TAPE AND REEL     | PART MARKING* | PACKAGE DESCRIPTION            | TEMPERATURE RANGE           |  |  |
| LTC6363IDCB#TRMPBF   | LTC6363IDCB#TRPBF | LGVG          | 8-Lead (2mm × 3mm) Plastic DFN | -40°C to 85°C               |  |  |

8-Lead (2mm × 3mm) Plastic DFN

TRM = 500 pieces. \*Temperature grades are identified by a label on the shipping container.

LGVG

Consult LTC Marketing for parts specified with wider operating temperature ranges.

LTC6363HDCB#TRPBF

Consult LTC Marketing for information on lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



**ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25\,^{\circ}C$ .  $V^+ = 10V$ ,  $V^- = 0V$ ,  $V_{CM} = V_{OCM} = V_{ICM} = 5V$ ,  $V_{\overline{SHDN}} = open$ .  $V_S$  is defined as  $(V^+ - V^-)$ .  $V_{OUTCM}$  is defined as  $(V_{+OUT} + V_{-OUT})/2$ .  $V_{ICM}$  is defined as  $(V_{+IN} + V_{-IN})/2$ .  $V_{OUTDIFF}$  is defined as  $(V_{+OUT} - V_{-OUT})/2$ .

| SYMBOL                                | PARAMETER                                                                                     | CONDITIONS                                                                                                                                                                     |   | MIN            | TYP                  | MAX                  | UNITS                       |
|---------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------|----------------------|----------------------|-----------------------------|
| V <sub>OSDIFF</sub>                   | Differential Offset Voltage (Input Referred)                                                  | $V_S = 3V$<br>$V_{ICM} = 1.5V$                                                                                                                                                 | • |                | 25                   | 100<br>200           | μV<br>μV                    |
|                                       |                                                                                               | $V_S = 5V$<br>$V_{ICM} = 2.5V$                                                                                                                                                 | • |                | 25                   | 100<br>200           | μV<br>μV                    |
|                                       |                                                                                               | V <sub>S</sub> = 10V<br>V <sub>ICM</sub> = 5V                                                                                                                                  | • |                | 25                   | 100<br>200           | μV<br>μV                    |
| $\Delta V_{OSDIFF}/\Delta T$ (Note 6) | Differential Offset Voltage Drift (Input Referred)                                            | V <sub>S</sub> = 3V<br>V <sub>S</sub> = 5V<br>V <sub>S</sub> = 10V                                                                                                             | • |                | 0.45<br>0.45<br>0.45 | 1.25<br>1.25<br>1.25 | μV/°C<br>μV/°C<br>μV/°C     |
| I <sub>B</sub> (Note 7)               | Input Bias Current                                                                            | V <sub>S</sub> = 3V<br>V <sub>S</sub> = 5V<br>V <sub>S</sub> = 10V                                                                                                             | • | -1<br>-1<br>-1 | -0.5<br>-0.5<br>-0.5 | -0.1<br>-0.1<br>-0.1 | μΑ<br>μΑ<br>μΑ              |
| I <sub>OS</sub> (Note 7)              | Input Offset Current                                                                          | V <sub>S</sub> = 3V                                                                                                                                                            | • |                | ±5                   | ±50<br>±75           | nA<br>nA                    |
|                                       |                                                                                               | $V_S = 5V$                                                                                                                                                                     | • |                | ±5                   | ±50<br>±75           | nA<br>nA                    |
|                                       |                                                                                               | V <sub>S</sub> = 10V                                                                                                                                                           | • |                | ±5                   | ±50<br>±75           | nA<br>nA                    |
| $\Delta I_{OS}/\Delta T$ (Note 6)     | Input Offset Current Drift                                                                    | $V_S = 3V$<br>$V_S = 5V$<br>$V_S = 10V$                                                                                                                                        | • |                | ±30<br>±30<br>±30    | ±150<br>±150<br>±150 | pA/°C<br>pA/°C<br>pA/°C     |
| R <sub>IN</sub>                       | Input Resistance                                                                              | Common Mode<br>Differential Mode                                                                                                                                               |   |                | 50<br>40             |                      | MΩ<br>kΩ                    |
| C <sub>IN</sub>                       | Input Capacitance                                                                             | Differential Mode                                                                                                                                                              |   |                | 2                    |                      | pF                          |
| e <sub>n</sub>                        | Differential Input Noise Voltage<br>Differential Input Noise Voltage Density                  | 0.1Hz to 10Hz<br>f = 100kHz (Not Including R <sub>I</sub> /R <sub>F</sub> )                                                                                                    |   |                | 2.5<br>2.9           |                      | μV <sub>P-P</sub><br>nV/√Hz |
| e <sub>nvocm</sub>                    | Common Mode Noise Voltage Density                                                             | f = 100kHz                                                                                                                                                                     |   |                | 14                   |                      | nV/√Hz                      |
| i <sub>n</sub>                        | Input Noise Current Density                                                                   | $f = 100kHz$ (Not Including $R_I/R_F$ )                                                                                                                                        |   |                | 0.55                 |                      | pA/√Hz                      |
| V <sub>ICMR</sub> (Note 8)            | Input Common Mode Range                                                                       | $V_S = 3V$<br>$V_S = 5V$<br>$V_S = 10V$                                                                                                                                        | • | 0<br>0<br>0    |                      | 1.8<br>3.8<br>8.8    | V<br>V<br>V                 |
| CMRRI (Note 9)                        | Input Common Mode Rejection Ratio (Input Referred) $\Delta V_{\rm ICM}/\Delta V_{\rm OSDIFF}$ | V <sub>S</sub> = 3V, V <sub>ICM</sub> from 0V to 1.8V<br>V <sub>S</sub> = 5V, V <sub>ICM</sub> from 0V to 3.8V<br>V <sub>S</sub> = 10V, V <sub>ICM</sub> from 0V to 8.8V       | • | 78<br>85<br>90 | 110<br>115<br>120    |                      | dB<br>dB<br>dB              |
| CMRRIO (Note 9)                       | Output Common Mode Rejection Ratio (Input Referred) $\Delta V_{OCM}/\Delta V_{OSDIFF}$        | V <sub>S</sub> = 3V, V <sub>OCM</sub> from 0.5V to 2.5V<br>V <sub>S</sub> = 5V, V <sub>OCM</sub> from 0.5V to 4.5V<br>V <sub>S</sub> = 10V, V <sub>OCM</sub> from 0.5V to 9.5V | • | 70<br>80<br>90 | 120<br>120<br>120    |                      | dB<br>dB<br>dB              |
| PSRR (Note 10)                        | Differential Power Supply Rejection (\Delta V_S/\Delta V_OSDIFF)                              | V <sub>S</sub> = 2.8V to 11V                                                                                                                                                   | • | 90             | 125                  |                      | dB                          |
| PSRRCM (Note 10)                      | Output Common Mode Power Supply Rejection $(\Delta V_S/\Delta V_{OSCM})$                      | V <sub>S</sub> = 2.8V to 11V                                                                                                                                                   | • | 70             | 90                   |                      | dB                          |
| GCM                                   | Common Mode Gain (ΔV <sub>OUTCM</sub> /ΔV <sub>OCM</sub> )                                    | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                                                          | • |                | 1<br>1<br>1          |                      | V/V<br>V/V<br>V/V           |
| ΔGCM                                  | Common Mode Gain Error 100 • (GCM − 1)                                                        | $ \begin{array}{l} V_S = 3V,  V_{OCM}  from  0.5V  to  2.5V \\ V_S = 5V,  V_{OCM}  from  0.5V  to  4.5V \\ V_S = 10V,  V_{OCM}  from  0.5V  to  9.5V \\ \end{array} $          | • |                | 0.2<br>0.1<br>0.07   | 1<br>0.5<br>0.4      | %<br>%<br>%                 |



**ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V^+ = 10V$ ,  $V^- = 0V$ ,  $V_{CM} = V_{OCM} = V_{ICM} = 5V$ ,  $V_{\overline{SHDN}} = open$ .  $V_S$  is defined as  $(V^+ - V^-)$ .  $V_{OUTCM}$  is defined as  $(V_{+OUT} + V_{-OUT})/2$ .  $V_{ICM}$  is defined as  $(V_{+IN} + V_{-IN})/2$ .  $V_{OUTDIFF}$  is defined as  $(V_{+OUT} - V_{-OUT})$ .

| SYMBOL                       | PARAMETER                                                                       | CONDITIONS                                                                                                                                                                     |       | MIN                  | TYP                             | MAX                  | UNITS             |
|------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------|---------------------------------|----------------------|-------------------|
| BAL                          | Output Balance (ΔV <sub>OUTCM</sub> /ΔV <sub>OUTDIFF</sub> )                    | ΔV <sub>OUTDIFF</sub> = 2V<br>Single-Ended Input<br>Differential Input                                                                                                         | •     |                      | -58<br>-58                      | -35<br>-35           | dB<br>dB          |
| A <sub>VOL</sub>             | Open-Loop Voltage Gain                                                          |                                                                                                                                                                                |       |                      | 125                             |                      | dB                |
| V <sub>OSCM</sub>            | Common Mode Offset Voltage<br>(V <sub>OUTCM</sub> – V <sub>OCM</sub> )          | $V_S = 3V$<br>$V_S = 5V$<br>$V_S = 10V$                                                                                                                                        | • • • |                      | ±1<br>±1<br>±1                  | ±6<br>±6<br>±6       | mV<br>mV<br>mV    |
| $\Delta V_{OSCM}/\Delta T$   | Common Mode Offset Voltage Drift                                                |                                                                                                                                                                                | •     |                      | 10                              |                      | μV/°C             |
| V <sub>OUTCMR</sub> (Note 8) | Output Signal Common Mode Range<br>(Voltage Range for the V <sub>OCM</sub> Pin) | V <sub>OCM</sub> Driven Externally, V <sub>S</sub> = 3V<br>V <sub>OCM</sub> Driven Externally, V <sub>S</sub> = 5V<br>V <sub>OCM</sub> Driven Externally, V <sub>S</sub> = 10V | •     | 0.5<br>0.5<br>0.5    |                                 | 2.5<br>4.5<br>9.5    | V<br>V<br>V       |
| V <sub>OCM</sub>             | Self-Biased Voltage at the V <sub>OCM</sub> Pin                                 | $V_{OCM}$ Not Connected, $V_S = 3V$<br>$V_{OCM}$ Not Connected, $V_S = 5V$<br>$V_{OCM}$ Not Connected, $V_S = 10V$                                                             | •     | 1.38<br>2.33<br>4.79 | 1.5<br>2.5<br>5                 | 1.82<br>2.82<br>5.21 | V<br>V<br>V       |
| R <sub>INVOCM</sub>          | Input Resistance, V <sub>OCM</sub> Pin                                          |                                                                                                                                                                                | •     | 1.3                  | 1.8                             | 2.3                  | MΩ                |
| V <sub>OUT</sub>             | Output Voltage, High, Either Output Pin                                         | $I_L = 0$ mA, $V_S = 3$ V<br>$I_L = -5$ mA, $V_S = 3$ V                                                                                                                        | •     | 2.8<br>2.75          | 2.88<br>2.83                    |                      | V<br>V            |
|                              |                                                                                 | $ \begin{array}{c} I_L = 0 \text{mA, V}_S = 5 \text{V} \\ I_L = -5 \text{mA, V}_S = 5 \text{V} \end{array} $                                                                   | •     | 4.8<br>4.75          | 4.88<br>4.83                    |                      | V<br>V            |
|                              |                                                                                 | $I_L = 0$ mA, $V_S = 10$ V<br>$I_L = -5$ mA, $V_S = 10$ V                                                                                                                      | •     | 9.8<br>9.7           | 9.88<br>9.83                    |                      | V                 |
|                              | Output Voltage, Low, Either Output Pin                                          | $I_L = 0$ mA, $V_S = 3$ V<br>$I_L = 5$ mA, $V_S = 3$ V                                                                                                                         | •     |                      | 0.1<br>0.15                     | 0.15<br>0.25         | V<br>V            |
|                              |                                                                                 | $\begin{array}{c} I_L = 0 \text{mA, } V_S = 5 V \\ I_L = 5 \text{mA, } V_S = 5 V \end{array}$                                                                                  | •     |                      | 0.1<br>0.15                     | 0.15<br>0.25         | V<br>V            |
|                              |                                                                                 | $I_L = 0$ mA, $V_S = 10$ V<br>$I_L = 5$ mA, $V_S = 10$ V                                                                                                                       | •     |                      | 0.1<br>0.15                     | 0.2<br>0.3           | V<br>V            |
| I <sub>SC</sub>              | Output Short-Circuit Current, Either Output Pin, Sinking                        | $V_S$ = 3V, Output Shorted to 1.5V $V_S$ = 5V, Output Shorted to 2.5V $V_S$ = 10V, Output Shorted to 5V                                                                        | •     | 12<br>13<br>14       | 25<br>35<br>40                  |                      | mA<br>mA<br>mA    |
|                              | Output Short-Circuit Current, Either Output Pin, Sourcing                       | $V_S$ = 3V, Output Shorted to 1.5V $V_S$ = 5V, Output Shorted to 2.5V $V_S$ = 10V, Output Shorted to 5V                                                                        | •     | 25<br>27<br>30       | 55<br>75<br>90                  |                      | mA<br>mA<br>mA    |
| SR                           | Slew Rate                                                                       | Differential 18V <sub>P-P</sub> Output                                                                                                                                         |       |                      | 75                              |                      | V/µs              |
| GBW                          | Gain-Bandwidth Product                                                          | f <sub>TEST</sub> = 200kHz                                                                                                                                                     | •     | 390<br>230           | 500                             |                      | MHz<br>MHz        |
| f <sub>-3dB</sub>            | -3dB Bandwidth                                                                  | $R_I = R_F = 1k$                                                                                                                                                               |       |                      | 35                              |                      | MHz               |
| FPBW (Note 12)               | Full Power Bandwidth                                                            | 10V <sub>P-P</sub> Output<br>18V <sub>P-P</sub> Output                                                                                                                         |       |                      | 2.4<br>1.3                      |                      | MHz<br>MHz        |
| HD2/HD3                      | 2nd/3rd Order Harmonic Distortion<br>Single-Ended Input                         |                                                                                                                                                                                |       |                      | –113/–11<br>–122/–11<br>–76/–79 | 1                    | dBc<br>dBc<br>dBc |
| $t_S$                        | Settling Time to a 8V <sub>P-P</sub> Output Step                                | 0.1%<br>0.01%<br>0.0015% (16-Bit)<br>4ppm (18-Bit)                                                                                                                             |       |                      | 350<br>420<br>470<br>780        |                      | ns<br>ns<br>ns    |
| V <sub>S</sub> (Note 11)     | Supply Voltage Range                                                            |                                                                                                                                                                                | •     | 2.8                  |                                 | 11                   | V                 |

**ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V^+ = 10V$ ,  $V^- = 0V$ ,  $V_{CM} = V_{OCM} = V_{ICM} = 5V$ ,  $V_{\overline{SHDN}} = open$ .  $V_S$  is defined as  $(V^+ - V^-)$ .  $V_{OUTCM}$  is defined as  $(V_{+OUT} + V_{-OUT})/2$ .  $V_{ICM}$  is defined as  $(V_{+IN} + V_{-IN})/2$ .  $V_{OUTDIFF}$  is defined as  $(V_{+OUT} - V_{-OUT})/2$ .

| SYMBOL            | PARAMETER                  | CONDITIONS                   |   | MIN       | TYP                             | MAX     | UNITS |
|-------------------|----------------------------|------------------------------|---|-----------|---------------------------------|---------|-------|
| Is                | Supply Current             | V <sub>S</sub> = 3V, Active  |   |           | 1.7                             | 1.8     | mA    |
|                   |                            |                              | • |           |                                 | 1.95    | mA    |
|                   |                            | $V_S = 3V$ , Shutdown        | • |           | 20                              | 40      | μΑ    |
|                   |                            | $V_S = 5V$ , Active          |   |           | 1.75                            | 1.85    | mA    |
|                   |                            |                              | • |           |                                 | 2       | mA    |
|                   |                            | $V_S = 5V$ , Shutdown        | • |           | 30                              | 65      | μА    |
|                   |                            | V <sub>S</sub> = 10V, Active |   |           | 1.9                             | 2       | mA    |
|                   |                            |                              | • |           |                                 | 2.2     | mA    |
|                   |                            | $V_S = 10V$ , Shutdown       | • |           | 70                              | 130     | μА    |
| $V_{IL}$          | SHDN Input Logic Low       |                              | • | (         | V <sup>+</sup> + V <sup>-</sup> | )/2+0.4 | V     |
| $V_{IH}$          | SHDN Input Logic High      |                              | • | (V++V-)/2 | 2+1.2                           |         | V     |
| t <sub>ON</sub>   | Turn-On Time               |                              |   |           | 4                               |         | μs    |
| t <sub>OFF</sub>  | Turn-Off Time              |                              |   |           | 2                               |         | μs    |
| R <sub>SHDN</sub> | Input Resistance, SHDN Pin |                              | • | 300       | 500                             | 700     | kΩ    |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2**: If input pins (+IN, -IN, V<sub>OCM</sub> and SHDN) should exceed either supply voltage, the input current should be limited to less than 10mA. Additionally, if the differential input voltage exceeds 1.4V, the input current should be limited to less than 10mA.

**Note 3:** A heat sink may be required to keep the junction temperature below the absolute maximum rating when the output is shorted indefinitely.

**Note 4:** The LTC6363I is guaranteed functional over the operating temperature range of  $-40^{\circ}$ C to 85°C. The LTC6363H is guaranteed functional over the operating temperature range of  $-40^{\circ}$ C to 125°C.

**Note 5:** The LTC6363I is guaranteed to meet specified performance from -40°C to 85°C. The LTC6363H is guaranteed to meet specified performance from -40°C to 125°C.

**Note 6:** Maximum differential input referred offset voltage drift and offset current drift are determined by sampling typical parts. Drift is not guaranteed by test or QA sampled at this value.

**Note 7:** Input bias current is defined as the average of the input currents flowing into the input pins (-IN and +IN). Input Offset current is defined as the difference between the input bias currents ( $I_{OS} = I_B^+ - I_B^-$ ).

**Note 8:** Input common mode range is tested by verifying that at the limits stated in the Electrical Characteristics table, the differential offset ( $V_{OSCIM}$ ) and common mode offset ( $V_{OSCIM}$ ) have not deviated by more than

 $\pm 200 \mu V$  and  $\pm 10 mV$  respectively compared to the  $V_{ICM} = 5V$  (at  $V_S = 10V$ ),  $V_{ICM} = 2.5V$  (at  $V_S = 5V$ ) and  $V_{ICM} = 1.5V$  (at  $V_S = 3V$ ) cases.

Output common mode range is tested by verifying that at the limits stated in the Electrical Characteristics table, the common mode offset ( $V_{OSCM}$ ) has not deviated by more than  $\pm 15 \text{mV}$  compared to the  $V_{OCM} = 5 \text{V}$  (at  $V_S = 10 \text{V}$ ),  $V_{OCM} = 2.5 \text{V}$  (at  $V_S = 5 \text{V}$ ) and  $V_{OCM} = 1.5 \text{V}$  (at  $V_S = 3 \text{V}$ ) cases.

**Note 9:** Input CMRR is defined as the ratio of the change in the input common mode voltage at the pins +IN or -IN to the change in differential input referred offset voltage. Output CMRR is defined as the ratio of the change in the voltage at the  $V_{\rm OCM}$  pin to the change in differential input referred offset voltage. This specification is strongly dependent on feedback ratio matching between the two outputs and their respective inputs and it is difficult to measure amplifier performance (see Effects of Resistor Pair Mismatch in the Applications Information section of this data sheet). For a better indicator of actual amplifier performance independent of feedback component matching, refer to the PSRR specification.

**Note 10:** Differential power supply rejection (PSRR) is defined as the ratio of the change in supply voltage to the change in differential input referred offset voltage. Common mode power supply rejection (PSRRCM) is defined as the ratio of the change in supply voltage to the change in the common mode offset voltage.

**Note 11:** Supply voltage range is guaranteed by power supply rejection ratio test.

**Note 12:** Full power bandwidth is calculated from the slew rate. FPBW =  $SR/(2 \cdot \pi \cdot V_P)$ 







# Common Mode Offset Voltage vs Temperature



#### Supply Current vs Temperature



Supply Current vs Supply Voltage



Supply Current vs SHDN Voltage



Shutdown Supply Current vs Supply Voltage



Turn-On and Turn-Off Transient Response



Output Voltage Swing vs Load



**Output Overdrive Recovery** 



6363f



# Differential Output Impedance vs Frequency



#### Differential Power Supply Rejection Ratio vs Frequency



# Differential Input Offset Voltage vs Input Common Mode Voltage



#### Input Bias Current vs Input Common Mode Voltage



#### Input Offset Current vs Temperature



#### Input Noise Density vs Frequency



#### Slew Rate vs Temperature







# Frequency Response vs Closed-Loop Gain



#### Frequency Peaking vs Load Capacitance and Series Output Resistance



#### Open-Loop Gain and Phase vs Frequency



#### **Small-Signal Step Response**



Large-Signal Step Response



$$\begin{split} &V_S=\pm 5V\\ &V_{ICM}=V_{OCM}=0V\\ &R_I=R_F=1k\\ &R_{LOAD}=1k\\ &V_{INDIFF}=18V_{P-P}\\ &SINGLE-ENDED\ INPUT \end{split}$$

6363 G2

6363f







#### Harmonic Distortion vs Output Amplitude







#### Typical Distribution of Differential Input Offset Voltage Drift



#### Typical Distribution of Input Offset Current Drift





# PIN FUNCTIONS

-IN (Pin 1): Inverting Input of Amplifier.

 $V_{OCM}$  (Pin 2): Output Common Mode Reference Voltage. Apply a voltage to this pin to set the output common mode voltage level. If left floating, an internal resistor divider develops a default voltage approximately halfway between V<sup>+</sup> and V<sup>-</sup>.

**V**<sup>+</sup> (**Pin 3**): Positive Power Supply. Operational supply range is 2.8V to 11V when  $V^- = 0V$ .

**+OUT (Pin 4):** Positive Output Pin. Output capable of swinging rail-to-rail.

**-OUT (Pin 5):** Negative Output Pin. Output capable of swinging rail-to-rail.

**V**<sup>-</sup> (**Pin 6/Exposed Pad Pin 9**): Negative Power Supply. Negative supply can be negative as long as  $2.8V \le (V^+ - V^-) \le 11V$  still applies.

SHDN (Pin 7): When the  $\overline{SHDN}$  pin is floating or driven high, the LTC6363 is in the normal (active) operating mode. When  $\overline{SHDN}$  pin is connected to V<sup>-</sup> or driven low, the part is disabled and draws approximately 20µA of supply current (V<sub>S</sub> = 3V). Refer to  $\overline{SHDN}$  Pin in the Applications information section of this data sheet for more details.

+IN (Pin 8): Noninverting Input of Amplifier.

# **BLOCK DIAGRAM**

# 

## **Functional Description**

The LTC6363 is a fully-differential, low power, low-noise, precision amplifier. The amplifier is optimized to convert a fully differential or single-ended signal to a low impedance, balanced differential output suitable for driving high performance, low power differential  $\Sigma\Delta$  or SAR ADCs. The balanced differential nature of the amplifier also provides even-order harmonic distortion cancellation, and low susceptibility to common mode noise (e.g. power supply noise).

The outputs of the LTC6363 are capable of swinging rail-to-rail and can source up to 90mA or sink up to 40mA of current. The LTC6363 is optimized for high bandwidth and low power applications. Load capacitances above 50pF to ground or 25pF differentially should be decoupled with  $10\Omega$  to  $50\Omega$  of series resistance from each output to prevent oscillation or ringing.

#### **SHDN** Pin

The LTC6363 has a  $\overline{SHDN}$  pin which, when tied to V<sup>-</sup> or driven to below (V<sup>+</sup> + V<sup>-</sup>)/2 + 0.4V, will shut down amplifier operation such that only 20µA (at V<sub>S</sub> = 3V) to 70µA (at V<sub>S</sub> = 10V) is drawn from the supplies. Pull-down circuitry should be capable of sinking at least 12µA to guarantee complete shutdown over all conditions. For normal amplifier operation, the  $\overline{SHDN}$  pin should be either:

- a) Bypassed with a 0.1uF capacitor to ground
- b) Driven to  $(V^+ + V^-)/2 + 1.2V$  after supply voltages have been established for 30ms or longer.

This will ensure that the LTC6363 will power up in normal operation under any operating condition of temperature and supply voltage and will additionally prevent noise pickup and supply rail transients from inadvertently shutting down the amplifier. Do not tie the SHDN pin directly to the positive supply (V<sup>+</sup>).

## **General Amplifier Applications**

In Figure 1, the gain to  $V_{\mbox{\scriptsize OUTDIFF}}$  from  $V_{\mbox{\scriptsize INP}}$  and  $V_{\mbox{\scriptsize INM}}$  is given by:

$$V_{OUTDIFF} = V_{+OUT} - V_{-OUT} \approx \left(\frac{R_F}{R_I}\right) \cdot \left(V_{INP} - V_{INM}\right)$$

Note from the previous equation, the differential output voltage ( $V_{+OUT} - V_{-OUT}$ ) is independent of input and output common mode voltages, or the voltage at the common mode pin. This makes the LTC6363 ideally suited for preamplification, level shifting and conversion of single-ended signals to differential output signals for driving differential input ADCs.



Figure 1. Definitions and Terminology

## Output Common Mode and Vocm Pin

The output common mode voltage is defined as the average of the two outputs:

$$V_{OUTCM} = \left(\frac{V_{+OUT} + V_{-OUT}}{2}\right) = V_{OCM}$$

As the equation shows, the output common mode voltage is independent of the input common mode voltage, and is instead determined by the voltage on the  $V_{\rm OCM}$  pin, by means of an internal common mode feedback loop.

If the  $V_{OCM}$  pin is left open, an internal resistor divider develops a default voltage of approximately halfway between  $V^+$  and  $V^-$ . The  $V_{OCM}$  pin can be overdriven to another voltage if desired for greater accuracy or flexibility. For example, when driving an ADC, if the ADC makes a reference available for setting the common mode voltage, it can be directly tied to the  $V_{OCM}$  pin, as long as the ADC is capable of driving the 1.8M input resistance presented by the  $V_{OCM}$  pin. The Electrical Characteristics table specifies the valid range that can be applied to the  $V_{OCM}$  pin ( $V_{OUTCMR}$ ).

#### **Input Common Mode Voltage Range**

The LTC6363's input common mode voltage ( $V_{ICM}$ ) is defined as the average of the two input pins,  $V_{+IN}$  and  $V_{-IN}$ . The inputs of the LTC6363 are capable of swinging over the range defined in the Electrical Characteristics table (see  $V_{ICMR}$ ). Due to the external resistive divider action of the gain and feedback resistors, the effective range of signals that can be processed is wider than the provided range. The input common mode range at the op amp inputs depends on the circuit configuration (G = gain),  $V_{OCM}$ , and  $V_{CM}$  (refer to Figure 1). For fully differential input applications, where  $V_{INP} = -V_{INM}$ , the common mode input is approximately:

$$V_{ICM} = V_{CM} \bullet \frac{G}{G+1} + V_{OCM} \bullet \frac{1}{G+1}$$

For single-ended applications, where  $V_{INM}=0$ , the input common mode voltage also depends on the input signal. In this case, the input common mode voltage at the input pins of the LTC6363 is approximately :

$$V_{ICM} = (V_{CM} + V_{INP} / 2) \cdot \frac{G}{G+1} + V_{OCM} \cdot \frac{1}{G+1}$$

If, for example, the input signal  $(V_{\mbox{\footnotesize{INP}}})$  is a sinusoid, an attenuated version of that sinusoid also appears at the LTC6363 inputs.

In general,  $V_{CM}$  (refer to Figure 1) is valid if it satisfies the following inequality:

$$V^{-}\frac{G+1}{G} - \frac{V_{OCM}}{G} \le V_{CM} \le \left(V^{+} - 1.2\right) \frac{G+1}{G} - \frac{V_{OCM}}{G}$$

#### **Input Pin Protection**

The input stage of the LTC6363 op amp is protected against differential input voltages which exceed 1.4V by two pairs of series diodes connected back-to-back between +IN and –IN. If the differential input voltage exceeds 1.4V, the input current should be limited to under 10mA to prevent damage to the IC. Moreover, all pins have clamping diodes to both power supplies. If any pin is driven to voltages

which exceed either supply, the current should be limited to under 10mA to prevent damage to the IC.

#### **Input Impedance and Loading Effects**

The low frequency input impedance looking into the  $V_{INP}$  or  $V_{INM}$  input of Figure 1 depends on how the inputs are driven. For fully differential input sources ( $V_{INP} = -V_{INM}$ ), the input impedance seen at either input is simply:

$$R_{INP} = R_{INM} = R_{I}$$

For single-ended inputs, due to the signal imbalance at the input, the input impedance increases over the balanced differential case. The input impedance looking into either input is:

$$R_{INP} = R_{INM} = \frac{R_I}{1 - \left(\frac{1}{2}\right) \cdot \left(\frac{R_F}{R_I + R_F}\right)}$$

Input signal sources with non-zero impedances can also cause feedback imbalance between the pair of feedback networks. For the best performance, it is recommended that the input source impedance be compensated. If impedance matching is required at the source, a termination resistor R1 should be chosen (see Figure 2) such that:

$$R1 = \frac{R_{INM} \cdot R_{S}}{R_{INM} - R_{S}}$$



Figure 2. Optimal Compensation for Signal Source Impedance

LINEAR TECHNOLOGY

According to Figure 2, the input impedance looking into the differential amp ( $R_{INM}$ ) reflects the single-ended source case, given above. Also, R2 is chosen as:

$$R2 = R1 || R_S = \frac{R1 \cdot R_S}{R1 + R_S}$$

#### **Effects of Resistor Pair Mismatch**

Figure 3 shows a circuit diagram which takes into consideration resistors mismatch. Often, resistor mismatch limits CMRR well below amplifier specifications. Assuming infinite open-loop gain, the differential output relationship is given by the equation:

$$\begin{split} V_{OUT(DIFF)} &= V_{+OUT} - V_{-OUT} \\ &\approx V_{INDIFF} \bullet \frac{R_F}{R_I} + V_{CM} \bullet \frac{\Delta \beta}{\beta_{AVG}} - V_{OCM} \bullet \frac{\Delta \beta}{\beta_{AVG}} \end{split}$$

where  $R_F$  is the average of  $R_{F1}$  and  $R_{F2}$ , and  $R_I$  is the average of  $R_{I1}$  and  $R_{I2}$ .

 $\beta_{AVG}$  is defined as the average feedback factor from the outputs to their respective inputs:

$$\beta_{AVG} = \frac{1}{2} \bullet \left( \frac{R_{I1}}{R_{I1} + R_{F1}} + \frac{R_{I2}}{R_{I2} + R_{F2}} \right)$$

 $\Delta\beta$  is defined as the difference in the feedback factors:

$$\Delta \beta = \frac{R_{12}}{R_{12} + R_{F2}} - \frac{R_{11}}{R_{11} + R_{F1}}$$

Here,  $V_{CM}$  and  $V_{INDIFF}$  are defined as the average and the difference of the two input voltages  $V_{INP}$  and  $V_{INM}$ , respectively:

$$V_{CM} = \frac{V_{INP} + V_{INM}}{2}$$

$$V_{INDIFF} = V_{INP} - V_{INM}$$



Figure 3. Real-World Application with Feedback Resistor Pair Mismatch

When the feedback ratios mismatch ( $\Delta\beta$ ), common mode to differential conversion occurs. Setting the differential input to zero ( $V_{INDIFF} = 0$ ), the degree of common mode to differential conversion is given by the equation:

$$V_{OUTDIFF} \approx (V_{CM} - V_{OCM}) \cdot \Delta\beta/\beta_{AVG}$$

In general, the degree of feedback pair mismatch is a source of common mode to differential conversion of both signals and noise. For instance, Table 1 shows the worst-case, resistor limited CMRR of the LTC6363 amplifier configured in a gain of 1 using external resistors.

Table 1.

| Tolerance | CMRR |  |  |
|-----------|------|--|--|
| 5%        | 20dB |  |  |
| 1%        | 34dB |  |  |
| 0.1%      | 54dB |  |  |
| 0.01%     | 74dB |  |  |
| LT5400    | 86dB |  |  |
| 0.001%    | 94dB |  |  |
|           |      |  |  |

A low impedance ground plane should be used as a reference for both the input signal source and the  $V_{OCM}$  pin.

#### Noise

The LTC6363's differential input referred voltage and current noise densities are  $2.9 \text{nV}/\sqrt{\text{Hz}}$  and  $0.55 \text{pA}/\sqrt{\text{Hz}}$ , respectively. In addition to the noise generated by the amplifier, the surrounding feedback resistors also contribute noise. A simplified noise model is shown in Figure 4. The output noise generated by both the amplifier and the feedback components is given by the equation:

$$e_{no} = \sqrt{\left[e_{ni} \cdot \left(1 + \frac{R_F}{R_I}\right)\right]^2 + 2 \cdot \left(i_n \cdot R_F\right)^2} + 2 \cdot \left[e_{nRI} \cdot \frac{R_F}{R_I}\right]^2 + 2 \cdot e_{nRF}^2}$$

For example, if  $R_F = R_I = 1k$ , the output noise of the circuit  $e_{no} = 10 nV/\sqrt{Hz}$ .

If the circuits surrounding the amplifier are well balanced, common mode noise ( $e_{nvocm}$ ) does not appear in the differential output noise equation given above.

The LTC6363's input referred voltage noise contributes the equivalent noise of a  $510\Omega$  resistor. When the feedback network is comprised of resistors whose values are larger



Figure 4. Simplified Noise Model

than this, the output noise is resistor noise and amplifier current noise dominant. For feedback networks consisting of resistors with values smaller than  $510\Omega$ , the output noise is voltage noise dominant.

Lower resistor values always result in lower noise at the penalty of increased distortion due to increased loading of the feedback network on the output. Higher resistor values will result in higher output noise, but typically improved distortion due to less loading on the output.

#### GBW vs f\_3dB

Gain-bandwidth product (GBW) and -3dB frequency (f<sub>-3dB</sub>) have been specified in the Electrical Characteristics table as two different metrics for the speed of the LTC6363. GBW is obtained by measuring the open-loop gain of the amplifier at a specific frequency (f<sub>TEST</sub>), then calculating gain • f<sub>TEST</sub>. GBW is a parameter that depends only on the internal design and compensation of the amplifier and is a suitable metric to specify the inherent speed capability of the internal amplifier.

Of more practical interest,  $f_{-3dB}$  is the frequency at which the closed-loop gain is 3dB lower than its low frequency value. The value of  $f_{-3dB}$  depends on the speed of the internal amplifier as well as the feedback factor.

In most amplifiers, the open-loop gain response exhibits a conventional single-pole roll-off for most of the frequencies before the unity-gain crossover frequency, and the GBW and unity-gain frequency are close to each other. However, the LTC6363 is intentionally compensated in such a way that its GBW is significantly larger than its  $f_{-3dB}$  in a closed loop gain of 1. This means that at lower frequencies where the amplifier inputs generally operate, the amplifier's gain and thus the feedback loop gain is larger. This further linearizes the amplifier and improves distortion at those frequencies.



## **Feedback Capacitors**

When the combination of parasitic capacitances (device + PCB) at the LTC6363's inputs form a pole whose frequency lies within the closed-loop bandwidth of the amplifier, a capacitor  $(C_F)$  can be added in parallel with the external feedback resistors  $(R_F)$  to cancel the degradation on stability.  $C_F$  should be chosen such that it generates a zero at a frequency close to the frequency of the pole.

#### **Board Layout and Bypass Capacitors**

For single supply applications, it is recommended that high quality  $0.1\mu F$  ceramic bypass capacitors be placed directly between the V<sup>+</sup> and the V<sup>-</sup> pin with short connections. The V<sup>-</sup> pin should be tied directly to a low impedance ground plane with minimal routing. For dual (split) power supplies, it is recommended that additional high quality  $0.1\mu F$  ceramic capacitors be used to bypass V<sup>+</sup> to ground and V<sup>-</sup>to ground, again with minimal routing. Small geometry (e.g., 0603) surface mount ceramic capacitors have a much higher self-resonant frequency than leaded capacitors, and perform best with the LTC6363.

To prevent degradation in stability response, it is highly recommended that any stray capacitance at the LTC6363's input pins, +IN and -IN, be kept to an absolute minimum by keeping printed circuit connections as short as possible.

At the output, always keep in mind the differential nature of the LTC6363, because it is critical that the load impedances seen by both outputs (stray or intended), be as balanced and symmetric as possible. This will help preserve the balanced operation of the LTC6363 that minimizes the generation of even-order harmonics and maximizes the rejection of common mode signals and noise.

The  $V_{OCM}$  pin should be bypassed to the ground plane with a high quality  $0.1\mu F$  ceramic capacitor. This will prevent common mode signals and noise on this pin from being inadvertently converted to differential signals and noise by impedance mismatches both externally and internally to the IC.

#### **Power Dissipation**

Due to the wide supply voltage range, it is possible for the LTC6363 to exceed the maximum junction temperature under certain conditions. Maximum junction temperature  $(T_J)$  is calculated from the ambient temperature  $(T_A)$  and power dissipation  $(P_D)$  as follows:  $T_J = T_A + (P_D \cdot \theta_{JA})$ . The power dissipation in the IC is a function of the supply voltage, output voltage and the load, input and feedback resistances. For a given supply voltage, the worst-case power dissipation,  $P_{D(MAX)}$ , occurs at the maximum quiescent supply current and at an output voltage which is half of either supply voltage (or the maximum swing if it is less than half the supply voltage). In this condition, the LTC6363 will supply current to the load resistors and the input and feedback resistors,  $R_I$  and  $R_F$ .  $P_{D(MAX)}$  is given by:

$$\begin{split} P_{D(MAX)} = & \Big( V^{+} - V^{-} \Big) \Big( I_{S(MAX)} \Big) + 2 \bullet \frac{\left( \frac{V^{+}}{2} \right)^{2}}{R_{L}} \\ + & 2 \bullet \frac{\left( \frac{V^{+}}{2} \left( 1 + \frac{R_{I}}{R_{F}} \right) \right)^{2}}{R_{I} + R_{F}} \end{split}$$

Example: An LTC6363HMS8 in the 8-Lead MSOP package has a thermal resistance of  $\theta_{JA} = 273^{\circ}$ C/W. Operating on ±5V supplies, with  $R_I = R_F = 1$ k, and driving a 1k load to ground at each output, the worst-case power dissipation is given by:

$$P_{D(MAX)} = (10V)(2.2mA) + 2 \cdot \frac{(2.5V)^2}{1000\Omega} + 2 \cdot \frac{(5V)^2}{2000\Omega}$$
  
= 60mW

In this example, the maximum ambient temperature that the part is allowed to operate is:

$$T_A = T_J - (P_{D(MAX)} \cdot 273^{\circ}C/W)$$
  
 $T_A = 150^{\circ}C - (60mW)(273^{\circ}C/W) = 133.6^{\circ}C$ 

To operate the device at a higher ambient temperature for the same conditions, use the LTC6363 in the 8-Lead DFN package.



#### Interfacing to ADCs

When driving an ADC, an additional passive filter should be used between the outputs of the LTC6363 and the inputs of the ADC. Depending on the application, a single-pole RC filter will often be sufficient. The sampling process of ADCs creates a charge transient due to the switching in of the ADC sampling capacitor. This momentarily creates high frequency current pulses at the output of the amplifier as charge is transferred between amplifier and sampling capacitor. The amplifier must recover and settle from this load transient before the acquisition period has ended for a valid representation of the input signal. The RC network between the outputs of the driver and the inputs of the ADC decouples this sampling transient (see Figure 5). The capacitance serves to provide the bulk of the charge during the sampling process, and the two resistors at the outputs of the LTC6363 are used to dampen and attenuate any charge injected by the ADC. Additionally, the RC filter band limits broadband output noise.

The selection of an appropriate filter depends on the specific ADC, and the following procedure is suggested for choosing filter component values. Begin by selecting an appropriate RC time constant for the input signal. Generally, longer time constants improve SNR at the expense of settling time. Output transient settling to 20-bit accuracy will require nearly 14 RC time constants to completely settle. To select the resistor value, remember the resistors in the decoupling network should be at least  $10\Omega$ . Keep in mind that these resistors also serve to decouple the

LTC6363 outputs from load capacitance. Too large of a resistor will leave insufficient settling time. Too small of a resistor will not properly dampen the load transient of the sampling process, prolonging the time required for settling. For lowest distortion, choose capacitors with low dielectric absorption (such as a COG multilayer ceramic capacitor). In general, large capacitor values attenuate the fixed nonlinear charge kickback, however very large capacitor values will detrimentally load the driver at the desired input frequency and cause driver distortion. Smaller input swings will allow for larger filter capacitor values due to decreased loading demands on the driver. This property may be limited by the particular input amplitude dependence of differential nonlinear charge kickback for the specific ADC.

In some applications, placing series resistors at the inputs of the ADC may further improve distortion performance. These series resistors function with the ADC sampling capacitor to filter potential ground bounce or other high speed sampling disturbances. Additionally, the resistors limit the rise time of residual filter glitches that manage to propagate to the driver outputs. Restricting possible glitch propagation rise time to within the small signal bandwidth of the driver enables less disturbed output settling.

For the specific application of LTC6363 driving the LTC2378-20 SAR ADC, the recommended component values of the RC filter are provided in Figure 5. These component values are chosen for optimal distortion and noise performance.



Figure 5. Recommended Interface Solution for Driving the LTC2378-20 SAR ADC

TECHNOLOGY TECHNOLOGY

# TYPICAL APPLICATIONS

Single-Ended-to-Differential Conversion of a  $5V_{P-P}$ , 2.5V Referenced Input with Gain of  $A_V = 2$  to Drive an ADC



Differentially Driving an ADC with  $\Delta V_{IN}$  =  $10V_{P\text{-}P}$  and Gain of  $A_V$  = 1



# TYPICAL APPLICATIONS

#### Differentially Driving a Pipeline ADC with $A_V = 1$



MEASURED PERFORMANCE FOR LTC6363 DRIVING LTC2160: INPUT: f<sub>IN</sub> = 2kHz, -1dBFS SNR: 77dB HD2: -100.0dBc HD3: -100.2dBc THD: -96.5dB

#### Differential Line Driver Connected in Gain of $A_V = 2$



# TYPICAL APPLICATIONS

LTC6363 Used as Lowpass Filter/Driver with 10V<sub>P-P</sub> Singled-Ended Input, Driving a SAR ADC



## Differential $A_V = 1/9$ Configuration Using an LT $^{\circ}$ 5400 Quad-Matched Resistor Network



# PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

#### **MS8 Package** 8-Lead Plastic MSOP

(Reference LTC DWG # 05-08-1660 Rev G)



- 2. DRAWING NOT TO SCALE
- 3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
- 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
- 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

# PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

## DCB Package 8-Lead Plastic DFN (2mm × 3mm)

(Reference LTC DWG # 05-08-1718 Rev A)



RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED



- 1. DRAWING IS NOT A JEDEC PACKAGE OUTLINE
- 2. DRAWING NOT TO SCALE
- 3. ALL DIMENSIONS ARE IN MILLIMETERS
- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



# TYPICAL APPLICATION

Single-Ended-to-Differential Conversion of a  $20V_{P-P}$  Ground-Referenced Input with Gain of  $A_V = 0.5$  to Drive an ADC



# **RELATED PARTS**

| PART NUMBER                                    | DESCRIPTION                                                                          | COMMENTS                                                                                                                           |
|------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Fully Differential Amplific                    | ers                                                                                  |                                                                                                                                    |
| LTC6362                                        | Precision, Low Power Rail-to-Rail Input/Output<br>Differential Op Amp/SAR ADC Driver | 1mA, -116 dBc Distortion at 1kHz, 8V <sub>P-P</sub> Output                                                                         |
| LTC1992/LTC1992-X                              | 3MHz to 4MHz Fully Differential Input/Output Amplifiers                              | Internal Feedback Resistors Available (G =1, 2, 5,10)                                                                              |
| LT1994                                         | 70MHz Low Noise, Low Distortion Fully Differential Input/Output Amplifier/Driver     | 13mA, –94dBc Distortion at 1MHz, 2V <sub>P-P</sub> Output                                                                          |
| Operational Amplifiers                         |                                                                                      |                                                                                                                                    |
| LT6350                                         | Low Noise, Single-Ended to Differential Converter/<br>ADC Driver                     | 4.8mA, –97dBc Distortion at 100kHz, 4V <sub>P-P</sub> Output                                                                       |
| LTC6246/LTC6247/<br>LTC6248                    | Single/Dual/Quad 180MHz Rail-to-Rail Low Power<br>Op Amps                            | 1mA/Amplifier, 4.2nV/√Hz                                                                                                           |
| LTC6360                                        | 1GHz Very Low Noise Single-Ended SAR ADC Driver with True Zero Output                | 13.6mA, HD2/HD3 = -103dBc/-109dBc at 40kHz, 4V <sub>P-P</sub> Output                                                               |
| Matched Resistor Networ                        | ks                                                                                   |                                                                                                                                    |
| LT5400                                         | Precision Quad Matched Resistor Networks                                             | Ratios = 1:1, 1:4, 1:5, 1:9, 1:10                                                                                                  |
| ADCs                                           |                                                                                      |                                                                                                                                    |
| LTC2378-20                                     | 20-Bit, 1Msps, Low Power SAR ADC with 0.5ppm INL                                     | 2.5V Supply, Differential Input, 104dB SNR, ±5V Input Range, DGC, Pin Compatible Family in MSOP-16 and 4mm × 3mm DFN-16 Packages   |
| LTC2379-18/LTC2378-18<br>LTC2377-18/LTC2376-18 | · · · · · · · · · · · · · · · · · · ·                                                | 2.5V Supply, Differential Input, 101.2dB SNR, ±5V Input Range, DGC, Pin Compatible Family in MSOP-16 and 4mm × 3mm DFN-16 Packages |
| LTC2380-16/LTC2378-16<br>LTC2377-16/LTC2376-16 | 16-Bit, 2Msps/1Msps/500ksps/250ksps Serial,<br>Low Power ADC                         | 2.5V Supply, Differential Input, 96.2dB SNR, ±5V Input Range, DGC, Pin Compatible Family in MSOP-16 and 4mm × 3mm DFN-16 Packages  |
| LTC2393-16/LTC2392-16<br>/LTC2391-16           | 16-Bit, 1Msps/500ksps/250ksps Parallel/Serial ADC                                    | 5V Supply, Differential Input, 94dB SNR, ±4.096V Input Range, Pin<br>Compatible Family in 7mm × 7mm LQFP-48 and QFN-48 Packages    |
| LTC2383-16/LTC2382-16<br>/LTC2381-16           | 16-Bit, 1Msps/500ksps/250ksps Serial, Low<br>Power ADC                               | 2.5V Supply, Differential Input, 92dB SNR, ±2.5V Input Range, Pin<br>Compatible Family in MSOP-16 and 4mm × 3mm DFN-16 Packages    |
| LTC2355-14/LTC2356-14                          | 14-Bit, 3.5Msps Serial ADC                                                           | 3.3V Supply, 1-Channel, Unipolar/Bipolar, 18mW, MSOP-10 Package                                                                    |
| LTC2366                                        | 12-Bit, 3Msps Serial ADC                                                             | 2.35V to 3.6V Supply 6- and 8-Lead TSOT-23 Packages                                                                                |
| LTC2162/LTC2161/<br>LTC2160                    | 16-Bit, 65/40/25Msps Low Power ADC                                                   | 1.8V Supply, Differential Input, 77dB SNR, $2V_{P-P}$ Input Range, Pipeline Converter in 7mm $\times$ 7mm QFN-48 Package           |

LT 0815 • PRINTED IN USA

LINEAR TECHNOLOGY CORPORATION 2015



Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию.

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

#### Наши контакты:

Телефон: +7 812 627 14 35

Электронная почта: sales@st-electron.ru

Адрес: 198099, Санкт-Петербург,

Промышленная ул, дом № 19, литера Н,

помещение 100-Н Офис 331