# 3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 2,048 x 2,048 IDT72V90823 ### FEATURES: - 2,048 x 2,048 channel non-blocking switching at 8.192 Mb/s - Per-channel variable or constant throughput delay - Automatic identification of ST-BUS®/GCI interfaces - Accept streams of 2.048 Mb/s, 4.096 Mb/s or 8.192 Mb/s - · Automatic frame offset delay measurement - Per-stream frame delay offset programming - · Per-channel high impedance output control - · Per-channel Processor Mode - Control interface compatible to Intel/Motorola CPUs - · Connection memory block programming - IEEE-1149.1 (JTAG) Test Port - Available in 84-pin Plastic Leaded Chip Carrier (PLCC), 100-pin Ball Grid Array (BGA), 100-pin Plastic Quad Flatpack (PQFP) and 100-pin Thin Quad Flatpack (TQFP) - 3.3V Power Supply - Operating Temperature Range -40°C to +85°C ### **DESCRIPTION:** The IDT72V90823 is a non-blocking digital switch that has a capacity of $2,048 \times 2,048$ channels at a serial bitrate of 8.192 Mb/s, $1,024 \times 1,024$ channels at 4.096 Mb/s and $512 \times 512$ channels at 2.048 Mb/s. Some of the main features are: programmable stream and channel control, Processor Mode, input offset delay and high-impedance output control. Per-stream input delay control is provided for managing large multi-chip switches that transport both voice channel and concatenated data channels. In addition, input streams can be individually calibrated for input frame offset. ### FUNCTIONAL BLOCK DIAGRAM DECEMBER 2002 5712 drw02 ### PIN CONFIGURATIONS BGA: 1mm pitch, 11mm x 11mm (BC100-1, order code: BC) TOP VIEW #### NOTES: PLCC: 0.05in. pitch, 1.15in. x 1.15in. (PL84-1, order code: J) - DNC Do Not Connect IC Internal Connection, tie to GROUND for normal operation. - 3. All I/O pins are 5V tolerant except for TMS, TDI and TRST. ### PIN CONFIGURATIONS (CONTINUED) TQFP: 0.50mm pitch, 14mm x 14mm (PN100-1, order code: PF) TOP VIEW PQFP: 0.65mm pitch, 14mm x 20mm (PQ100-2, order code: PQF) TOP VIEW ### **PINDESCRIPTION** | SYMBOL | NAME | I/O | DESCRIPTION | |-------------------------|--------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GND | Ground. | | Ground Rail. | | Vcc | Vcc | | +3.3 Volt Power Supply. | | TX0-15 <sup>(1)</sup> | TX Output 0 to 15<br>(Three-state Outputs) | 0 | Serial data output stream. These streams may have data rates of 2.048, 4.096 or 8.192 Mb/s, depending upon the value programmed at bits DR0-1 in the IMS register. | | RX0-15 <sup>(1)</sup> | RX Input 0 to 15 | I | Serial data input stream. These streams may have data rates of 2.048, 4.096 or 8.192 Mb/s, depending upon the value programmed at bits DR0-1 in the IMS register. | | F0i <sup>(1)</sup> | Frame Pulse | Ι | When the WFPS pin is LOW, this input accepts and automatically identifies frame synchronization signals formatted according to ST-BUS $^{\circ}$ and GCI specifications. When the WFPS pin is HIGH, this pin accepts a negative frame pulse which conforms to WFPS formats. | | FE/HCLK <sup>(1)</sup> | Frame Evaluation/<br>HCLK Clock | _ | When the WFPS pin is LOW, this pin is the frame measurement input. When the WFPS pin is HIGH, the HCLK (4.096 MHz clock) is required for frame alignment in the wide frame pulse (WFP) mode. | | CLK <sup>(1)</sup> | Clock | Ι | Serial clock for shifting data in/out on the serial streams (RX/TX 0-15). Depending upon the value programmed at bits DR0-1 in the IMS register, this input accepts a 4.096, 8.192 or 16.384 MHz clock. | | TMS | Test Mode Select | I | JTAG signal that controls the state transitions of the TAP controller. This pin is pulled HIGH by an internal pull-up when not driven. | | TDI | Test Serial Data In | Ι | JTAG serial test instructions and data are shifted in on this pin. This pin is pulled HIGH by an internal pull-up when not driven. | | TDO | Test Serial Data Out | 0 | JTAG serial data is output on this pin on the falling edge of TCK. This pin is held in high-impedance state when JTAG scan is not enabled. | | TCK <sup>(1)</sup> | Test Clock | | Provides the clock to the JTAG test logic. | | TRST | Test Reset | 1 | Asynchronously initializes the JTAG TAP controller by putting it in the Test-Logic-reset state. This pin is pulled by an internal pull-up when not driven. This pin should be pulsed LOW on power-up, or held LOW, to ensure that the IDT72V90823 is in the normal functional mode. | | IC <sup>(1)</sup> | Internal Connection | Ι | Connect to GND for normal operation. This pin must be low for the IDT72V90823 to function normally and to comply with IEEE 1114 (JTAG) boundary scan requirements. | | RESET <sup>(1)</sup> | Device Reset<br>(Schmitt Trigger Input) | ı | This input (active LOW) puts the IDT72V90823 in its reset state that clears the device internal counters, registers and brings TX0-15 and microport data outputs to a high-impedance state. The time constant for a power up reset circuit must be a minimum of five times the rise time of the power supply. In normal operation, the RESET pin must be held LOW for a minimum of 100ns to reset the device. | | WFPS <sup>(1)</sup> | Wide Frame<br>Pulse Select | Ι | When 1, enables the wide frame pulse (WFP) Frame Alignment interface. When 0, the device operates in ST-BUS®/GCI mode. | | A0-7 <sup>(1)</sup> | Address 0-7 | I | When non-multiplexed CPU bus operation is selected, these lines provide the A0-A7 address lines to the internal memories. | | DS/RD <sup>(1)</sup> | Data Strobe/Read | _ | For Motorola multiplexed bus operation, this input is DS. This active HIGH DS input works in conjunction with $\overline{\text{CS}}$ to enable the read and write operations. For Motorola non-multiplexed CPU bus operation, this input is DS. This active LOW input works in conjunction with $\overline{\text{CS}}$ to enable the read and write operations. For Intel multiplexed bus operation, this input is $\overline{\text{RD}}$ . This active LOW input sets the data bus lines (AD0-7, D8-15) as outputs. | | R/W / WR <sup>(1)</sup> | Read/Write / Write | Ι | In the cases of Motorola non-multiplexed and multiplexed bus operations, this input is $R/\overline{W}$ . This input controls the direction of the data bus lines (AD0-7, D8-15) during a microprocessor access. For Intel multiplexed bus operation, this input is $\overline{WR}$ . This active LOW input is used with $\overline{RD}$ to control the data bus (AD0-7) lines as inputs. | | <u>CS</u> (1) | Chip Select | I | Active LOW input used by a microprocessor to activate the microprocessor port of IDT72V90823. | | AS/ALE <sup>(1)</sup> | Address Strobe or<br>Latch Enable | Ι | This input is used if multiplexed bus operation is selected via the IM input pin. For Motorola non-multiplexed bus operation, connect this pin to ground. | ### NOTE: 1. These pins are 5V tolerant. ### PIN DESCRIPTION (CONTINUED) | SYMBOL | NAME | I/O | DESCRIPTION | |----------------------|---------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IM <sup>(1)</sup> | CPU Interface Mode | 1 | When IM is HIGH, the microprocessor port is in the multiplexed mode. When IM is LOW, the microprocessor port is in non-multiplexed mode. | | AD0-7 <sup>(1)</sup> | Address/Data Bus<br>0 to 7 | I/O | These pins are the eight least significant data bits of the microprocessor port. In multiplexed mode, these pins are also the input address bits of the microprocessor port. | | D8-15 <sup>(1)</sup> | Data Bus 8-15 | I/O | These pins are the eight most significant data bits of the microprocessor port. | | DTA <sup>(1)</sup> | Data Transfer<br>Acknowledgment | 0 | This active LOW output signal indicates that a data bus transfer is complete. When the bus cycle ends, this pin drives HIGH and then goes high-impedance, allowing for faster bus cycles with a weaker pull-up resistor. A pull-up resistor is required to hold a HIGH level when the pin is in high-impedance. | | CCO <sup>(1)</sup> | Control Output | 0 | This is a 4.096, 8.192 or 16.384 Mb/s output containing 512, 1,024 or 2.048 bits per frame respectively. The level of each bit is determined by the CCO bit in the connection memory. See External Drive Control Section. | | ODE <sup>(1)</sup> | Output Drive Enable | I | This is the output enable control for the TX0 to TX15 serial outputs. When ODE input is LOW and the OSB bit of the IMS register is LOW, TX0-15 are in a high-impedance state. If this input is HIGH, the TX0-15 output drivers are enabled. However, each channel may still be put into a high-impedance state by using the per channel control bit in the connection memory. | <sup>1.</sup> These pins are 5V tolerant. ### **FUNCTIONAL DESCRIPTION** The IDT72V90823 is capable of switching up to 2,048 x 2,048, 64 Kbit/s PCM or N x 64 Kbit/s channel data. The device maintains frame integrity in data applications and minimum throughput delay for voice applications on a per channel basis. The serial input streams of the IDT72V90823 can have a bit rate of 2.048, 4.096 or 8.192 Mb/s and are arranged in $125\mu s$ wide frames, which contain 32,64 or 128 channels respectively. The data rates on input and output streams are identical. In Processor Mode, the microprocessor can access input and output time-slots on a per channel basis allowing for transfer of control and status information. The IDT72V90823 automatically identifies the polarity of the frame synchronization input signal and configures the serial streams to either ST-BUS $^{\circ}$ or GCI formats. With the variety of different microprocessor interfaces, IDT72V90823 has provided an Input Mode pin (IM) to help integrate the device into different microprocessor based environments: Non-multiplexed or Multiplexed. These interfaces provide compatibility with multiplexed and Motorola non-multiplexed buses. The device can also resolve different control signals eliminating the use of glue logic necessary to convert the signals (R/W/WR, DS/RD, AS/ALE). The frame offset calibration function allows users to measure the frame offset delay using a frame evaluation pin (FE). The input offset delay can be programmed for individual streams using internal frame input offset registers, see Table 11. The internal loopback allows the TX output data to be looped around to the RX inputs for diagnostic purposes. A functional Block Diagram of the IDT72V90823 is shown in Figure 1. ### **DATA AND CONNECTION MEMORY** The received serial data is converted to parallel format by internal serial-to-parallel converters and stored sequentially in the data memory. The 8 KHz input frame pulse ( $\overline{F0i}$ ) is used to generate channel and frame boundaries of the input serial data. Depending on the interface mode select (IMS) register, the usable data memory may be as large as 2,048 bytes. Data to be output on the serial streams (TX0-15) may come from either the data memory or connection memory. For data output from data memory (connection mode), addresses in the connection memory are used. For data to be output from connection memory, the connection memory control bits must set the particular TX output in Processor Mode. One time-slot before the data is to be output, data from either connection memory or data memory is read internally. This allows enough time for memory access and parallel-to-serial conversion. #### CONNECTION AND PROCESSOR MODES In the Connection Mode, the addresses of the input source data for all output channels are stored in the connection memory. The connection memory is mapped in such a way that each location corresponds to an output channel on the output streams. For details on the use of the source address data (CAB and SAB bits), see Table 13 and Table 14. Once the source address bits are programmed by the microprocessor, the contents of the data memory at the selected address are transferred to the parallel-to-serial converters and then onto a TX output stream. By having the each location in the connection memory specify an input channel, multiple outputs can specify the same input address. This can be a powerful tool used for broadcasting data. In Processor Mode, the microprocessor writes data to the connection memory. Each location in the connection memory corresponds to a particular output stream and channel number and is transferred directly to the parallel-to-serial converter one time-slot before it is to be output. This data will be output on the TX streams in every frame until the data is changed by the microprocessor. As the IDT72V90823 can be used in a wide variety of applications, the device also has memory locations to control the outputs based on operating mode. Specifically, the IDT72V90823 provides five per-channel control bits for the following functions: processor or connection mode, constant or variable delay, enables/three-state the TX output drivers and enables/disable the loopback function. In addition, one of these bits allows the user to control the CCO output. If an output channel is set to a high-impedance state through the connection memory, the TX output will be in a high-impedance state for the duration of that channel. In addition to the per-channel control, all channels on the ST-BUS® outputs can be placed in a high impedance state by either pulling the ODE input pin low or programming the Output Stand-By (OSB) bit in the interface mode selection register. This action overrides the per-channel programming in the connection memory bits. The connection memory data can be accessed via the microprocessor interface. The addressing of the devices internal registers, data and connection memories is performed through the address input pins and the Memory Select (MS) bit of the control register. For details on device addressing, see Software Control and Control Register bits description (Table 4, 6 and 7). ### **SERIAL DATA INTERFACE TIMING** The master clock frequency must always be twice the data rate. For serial data rates of 2.048, 4.096 or 8.192 Mb/s, the master clock (CLK) must be either at 4.096, 8.192 or 16.384 MHz respectively. The input and output stream data rates will always be identical. The IDT72V90823 provides two different interface timing modes ST-BUS $^{\circ}$ /GCI and WFP (wide frame pulse). If the WFPS pin is high, the IDT72V90823 is in the wide frame pulse (WFP) frame alignment mode. In ST-BUS®/GCI mode, the input 8 KHz frame pulse can be in either ST-BUS® or GCI format. The IDT72V90823 automatically detects the presence of an input frame pulse and identifies it as either ST-BUS® or GCI. In ST-BUS® format, every second falling edge of the master clock marks a bit boundary and the data is clocked in on the rising edge of CLK, three quarters of the way into the bit cell, see Figure 7. In GCI format, every second rising edge of the master clock marks the bit boundary and data is clocked in on the falling edge of CLK at three quarters of the way into the bit cell, see Figure 8. ### WIDE FRAME PULSE (WFP) FRAME ALIGNMENT TIMING When the device is in WFP frame alignment mode, the CLK input must be at 16.384 MHz, the FE/HCLK input is 4.096 MHz and the 8 kHz frame pulse is in ST-BUS $^{\circ}$ format. The timing relationship between CLK, HCLK and the frame pulse is shown in Figure 9. When WFPS pin is high, the frame alignment evaluation feature is disabled. However, the frame input offset registers may still be programmed to compensate for the varying frame delays on the serial input streams. ### SWITCHING CONFIGURATIONS The IDT72V90823 can operate at different speeds. To configure the maximum non-blocking switching data rate, the two DR bits in the IMS register are used. Following are the possible configurations: #### 2.048 Mb/s Serial Links (DR0=0, DR1=0) When the 2.048 Mb/s data rate is selected, the device is configured with 16-input/16-output data streams each having 32, 64 Kbit/s channels each. This mode requires a CLK of 4.096 MHz and allows a maximum non-blocking capacity of 512 x 512 channels. ### 4.096 Mb/s Serial Links (DR0=1, DR1=0) When the 4.096 Mb/s data rate is selected, the device is configured with 16-input/16-output data streams each having 64, 64 Kbit/s channels each. This mode requires a CLK of 8.192 MHz and allows a maximum non-blocking capacity of 1,024 x 1,024 channels. #### 8.192 Mb/s Serial Links (DR0=0, DR1=1) When the 8.192 Mb/s data rate is selected, the device is configured with 16-input/16-output data streams each having 128, 64 Kbit/schannels each. This mode requires a CLK of 16.384 MHz and allows a maximum non-blocking capacity of 2,048 x 2,048 channels. Table 1 summarizes the switching configurations and the relationship between different serial data rates and the master clock frequencies. ### INPUT FRAME OFFSET SELECTION Input frame offset selection allows the channel alignment of individual input streams to be offset with respect to the output stream channel alignment (i.e. $\overline{\text{F0i}}$ ). Although all input data comes in at the same speed, delays can be caused by variable path serial backplanes and variable path lengths which may be implemented in large centralized and distributed switching systems. Because data is often delayed, this feature is useful in compensating for the skew between clocks Each input stream can have its own delay offset value by programming the frame input offset registers (FOR). The maximum allowable skew is +4.5 master clock (CLK) periods forward with resolution of 1/2 clock period. The output frame offset cannot be offset or adjusted. See Figure 5, Table 11 and 12 for delay offset programming. ### SERIAL INPUT FRAME ALIGNMENT EVALUATION The IDT72V90823 provides the frame evaluation (FE) input to determine different data input delays with respect to the frame pulse $\overline{F0i}$ . A measurement cycle is started by setting the start frame evaluation (SFE) bit low for at least one frame. When the SFE bit in the IMS register is changed TABLE 1 — SWITCHING CONFIGURATION | Serial Interface<br>Data Rate | Master Clock Required (MHz) | Matrix Channel<br>Capacity | | | | | | |-------------------------------|-----------------------------|----------------------------|--|--|--|--|--| | 2.048 Mb/s | 4.096 | 512 x 512 | | | | | | | 4.096 Mb/s | 8.192 | 1,024 x 1,024 | | | | | | | 8.192 Mb/s | 16.384 | 2,048 x 2,048 | | | | | | from low to high, the evaluation starts. Two frames later, the complete frame evaluation (CFE) bit of the frame alignment register (FAR) changes from low to high to signal that a valid offset measurement is ready to be read from bits 0 to 11 of the FAR register. The SFE bit must be set to zero before a new measurement cycle started. In ST-BUS® mode, the falling edge of the frame measurement signal (FE) is evaluated against the falling edge of the ST-BUS® frame pulse. In GCI mode, the rising edge of FE is evaluated against the rising edge of the GCI frame pulse. See Table 10 & Figure 4 for the description of the frame alignment register. This feature is not available when the WFP Frame Alignment mode is enabled (i.e., when the WFPS pin is connected to VCC). #### MEMORY BLOCK PROGRAMMING The IDT72V90823 provides users with the capability of initializing the entire connection memory block in two frames. To set bits 11 to 15 of every connection memory location, first program the desired pattern in bits 5 to 9 of the IMS register. The block programming mode is enabled by setting the memory block program (MBP) bit of the control register high. When the block programming enable (BPE) bit of the IMS register is set to high, the block programming data will be loaded into the bits 11 to 15 of every connection memory location. The other connection memory bits (bit 0 to bit 10) are loaded with zeros. When the memory block programming is complete, the device resets the BPE bit to zero. ### **LOOPBACK CONTROL** The loopback control (LPBK) bit of each connection memory location allows the TX output data to be looped backed internally to the RX input for diagnostic purposes. If the LPBK bit is high, the associated TX output channel data is internally looped back to the RX input channel (i.e., data from TX n channel m routes to the RX n channel m internally); if the LPBK bit is low, the loopback feature is disabled. For proper per-channel loopback operation, the contents of frame delay offset registers must be set to zero. ### DELAY THROUGH THE IDT72V90823 The switching of information from the input serial streams to the output serial streams results in a throughput delay. The device can be programmed to perform time-slot interchange functions with different throughput delay capabilities on the per-channel basis. For voice applications, variable throughput delay is best as it ensures minimum delay between input and output data. In wideband data applications, constant throughput delay is best as the frame integrity of the information is maintained through the switch. The delay through the device varies according to the type of throughput delay selected in the $\overline{V}/C$ bit of the connection memory. ### VARIABLE DELAY MODE ( $\overline{V}/C$ BIT = 0) In this mode, the delay is dependent only on the combination of source and destination channels and is independent of input and output streams. The minimum delay achievable in the IDT72V90823 is three time-slots. If the input channel data is switched to the same output channel (channel n, frame p), it will be output in the following frame (channel n, frame p+1). The same is true if input channel n is switched to output channel n+1 or n+2. If the input channel n is switched to output channel n+3, n+4,..., the new output data will appear in the same frame. Table 2 shows the possible delays for the IDT72V90823 in the variable delay mode. ### CONSTANT DELAY MODE ( $\overline{V}/C$ BIT = 1) In this mode, frame integrity is maintained in all switching configurations by making use of a multiple data memory buffer. Input channel data is written into the data memory buffers during frame n will be read out during frame n+2. In the IDT72V90823, the minimum throughput delay achievable in the constant delay mode will be one frame. For example, in 2 Mb/s mode, when input time-slot 31 is switched to output time-slot 0. The maximum delay of 94 time-slots of delay occurs when time-slot 0 in a frame is switched to time-slot 31 in the frame. See Table 3. ### MICROPROCESSOR INTERFACE The IDT72V90823 provides a parallel microprocessor interface for multiplexed or non-multiplexed bus structures. This interface is compatible with Motorola non-multiplexed and multiplexed buses. If the IM pin is low a Motorola non-multiplexed bus should be connected to the device. If the IM pin is high, the device monitors the AS/ALE and DS/ $\overline{RD}$ to determine what mode the IDT72V90823 should operate in. If DS/RD is low at the rising edge of AS/ALE, then the mode 1 multiplexed timing is selected. If DS/RD is high at the rising edge of AS/ALE, then the mode 2 multiplexed bus timing is selected. For multiplexed operation, the required signals are the 8-bit data and address (AD0-AD7), 8-bit Data (D8-D15), Address strobe/Address latch enable (AS/ALE), Data strobe/Read (DS/ $\overline{RD}$ ), Read/Write/Write (R/ $\overline{W}$ / $\overline{WR}$ ), Chip select ( $\overline{CS}$ ) and Data transfer acknowledge ( $\overline{DTA}$ ). See Figure 12 and Figure 13 for multiplexed parallel microport timing. For the Motorola non-multiplexed bus, the required signals are the 16-bit data bus (AD0-AD7, D8-D15), 8-bit address bus (A0-A7) and 4 control lines $(\overline{CS}, DS, R/\overline{W} \text{ and } \overline{DTA})$ . See Figure 14 and 15 for Motorola non-multiplexed microport timing. The IDT72V90823 microport provides access to the internal registers, connection and data memories. All locations provide read/write access except for the data memory and the frame alignment register which are read only. #### **MEMORY MAPPING** The address bus on the microprocessor interface selects the internal registers and memories of the IDT72V90823. If the A7 address input is low, then A6 through A0 are used to address the interface mode selection (IMS), control (CR), frame alignment (FAR) and frame input offset (FOR) registers (Table 4). If the A7 is high, then A6 through A0 are used to select 32, 64, or 128 locations corresponding to data rate of the ST-BUS®. The address input lines and the stream address bits (STA) of the control register allow access to the entire data and connection memories. The control and IMS registers together control all the major functions of the device, see Figure 3. As explained in the Serial Data Interface Timing and Switching Configurations sections, after system power-up, the IMS register should be programmed immediately to establish the desired switching configuration. The data in the control register consists of the memory block programming bit (MBP), the memory select bit (MS) and the stream address bits (STA). As explained in the Memory Block Programming section, the MBP bit allows the entire connection memory block to be programmed. The memory select bit is used to designate the connection memory or the data Memory. The stream address bits select internal memory subsections corresponding to input or output serial streams. The data in the IMS register consists of block programming bits (BPD0-BPD4), block programming enable bit (BPE), output stand by bit (OSB), start frame evaluation bit (SFE) and data rate selection bits (DR0-1). The block programming and the block programming enable bits allows users to program the entire connection memory (see Memory Block Programming section). If the ODE pin is low, the OSB bit enables (if high) or disables (if low) all ST-BUS® output drivers. If the ODE pin is high, the contents of the OSB bit is ignored and all TX output drivers are enabled. ### **CONNECTION MEMORY CONTROL** The CCO pin is a 4.096, 8.192 or 16.384 Mb/s output, which carries 512, 1,024 or 2,048 bits, respectively. The contents of the CCO bit of each connection memory location are output on the CCO pin once every frame. The contents of the CCO bits of the connection memory are transmitted sequentially onto the CCO pin and are synchronous with the data rates on the other serial streams. The CCO bit is output one channel before the corresponding channel on the serial streams. For example, in 2.048 Mb/s mode (32 channels per frame), the contents of the CCO bit in position 0 (TX0, CH0) of the connection memory is output on the first clock cycle of channel 31 through CCO pin. The contents of the CCO bit in position 32 (TX1, CH0) of the connection memory is output on the second clock cycle of channel 31 via CCO pin. If the ODE pin or the OSB bit is high, the OE bit of each connection memory location controls the output drivers-enables (if high) or disables (if low). See Table 5 for detail. The processor channel (PC) bit of the connection memory selects between Processor Mode and Connection Mode. If high, the contents of the connection memory are output on the TX streams. If low, the stream address bit (SAB) and the channel address bit (CAB) of the connection memory defines the source information (stream and channel) of the time-slot that will be switched to the output from data memory. The $\overline{V}/C$ (Variable/Constant Delay) bit in each connection memory location allows the per-channel selection between variable and constant throughput delay modes. If the LPBK bit is high, the associated TX output channel data is internally looped back to the RX input channel (i.e., RX n channel m data comes from the TX n channel m). If the LPBK bit is low, the loopback feature is disabled. For proper per-channel loopback operation, the contents of the frame delay offset registers must be set to zero. ### INITIALIZATION OF THE IDT72V90823 After power up, the state of the connection memory is unknown. As such, the outputs should be put in high impedance by holding the ODE low. While the ODE is low, the microprocessor can initialize the device, program the active paths, and disable unused outputs by programming the OE bit in connection memory. Once the device is configured, the ODE pin (or OSB bit depending on initialization) can be switched. 5712 drw06 Figure 3. Addressing Internal Memories ### TABLE 2 — VARIABLE THROUGHPUT DELAY VALUE | Input Rate | | Delay for Variable Throughput Delay Mode<br>(m – output channel number)<br>(n – input channel number) | | | | | | | | | |------------|------------------------|-------------------------------------------------------------------------------------------------------|----------------|--|--|--|--|--|--|--| | | m < n | m = n, n+1, n+2 | m > n+2 | | | | | | | | | 2.048 Mb/s | 32 – (n-m) time-slots | m-n+32 time slots | m-ntime-slots | | | | | | | | | 4.096 Mb/s | 64 – (n-m) time-slots | m-n+64 time-slots | m-n time slots | | | | | | | | | 8.192 Mb/s | 128 – (n-m) time-slots | m-n + 128 time-slots | m-ntime-slots | | | | | | | | ### TABLE 3—CONSTANT THROUGHPUT DELAY VALUE | Input Rate | Delay for Constant Throughput Delay Mode (m – output channel number) (n – input channel number) | |------------|-------------------------------------------------------------------------------------------------| | 2.048 Mb/s | 32 + (32 – n) + m time-slots | | 4.096 Mb/s | 64 + (64 – n) + m time-slots | | 8.192 Mb/s | 128 + (128 – n) + m time-slots | ### TABLE 4 — INTERNAL REGISTER AND ADDRESS MEMORY MAPPING | A7 <sup>(1)</sup> | A6 | <b>A</b> 5 | A4 | A3 | A2 | A1 | A0 | Location | |-------------------|----|------------|----|----|----|----|----|----------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Control Register, CR | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Interface Mode Selection Register, IMS | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Frame Alignment Register, FAR | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Frame Input Offset Register 0, FOR0 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Frame Input Offset Register 1, FOR1 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | Frame Input Offset Register 2, FOR2 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | Frame Input Offset Register 3, FOR3 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Ch0 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Ch1 | | 1 | 0 | 0 | | | | | | | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | Ch30 | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | Ch31 (Note 2) | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Ch32 | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | Ch33 | | 1 | 0 | 1 | | | | | | | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | Ch62 | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | Ch63 (Note 3) | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Ch64 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | Ch65 | | 1 | 1 | 0 | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Ch126 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Ch127 (Note 4) | ### Notes: - 1. Bit A7 must be high for access to data and connection memory positions. Bit A7 must be low for access to registers. - 2. Channels 0 to 31 are used when serial interface is at 2.048 Mb/s mode - 3. Channels 0 to 63 are used when serial interface is at 4.096 Mb/s mode. - 4. Channels 0 to 127 are used when serial interface is at 8.192 Mb/s mode. ### TABLE 5 — OUTPUT HIGH IMPEDANCE CONTROL | OE bit in Connection<br>Memory | ODE pin | OSB bit in IMS<br>Register | TX Output Driver<br>Status | | | | | | |--------------------------------|------------|----------------------------|-------------------------------|--|--|--|--|--| | 0 | Don't Care | Don't Care | Per Channel<br>High-Impedance | | | | | | | 1 | 0 | 0 | High-Impedance | | | | | | | 1 | 0 | 1 | Enable | | | | | | | 1 | 1 | 1 | Enable | | | | | | | 1 | 1 | 0 | Enable | | | | | | ### TABLE 6 — CONTROL REGISTER (CR) BITS | Read/\ | Write Address: | 00н, | | | | | | | | | | | | | | |--------------------------------------------|-------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---|---|---|---|---|---|---|---|---|--|--| | Reset\ | Value: | 0000н. | | | | | | | | | | | | | | | 15 | 14 13 | 12 1 | 1 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 0 0 0 0 0 0 0 0 MBP MS STA3 STA2 STA1 STA0 | | | | | | | | | | | | | | | | | Bit | Name | | | Description | | | | | | | | | | | | | 15-6 | Unused | | Must be | Must be zero for normal operation. | | | | | | | | | | | | | 5 | MBP<br>(Memory Block | (Program) | When 1, the connection memory block programming feature is ready for the programming of Connection Memory high bits, bit 11 to bit 15. When 0, this feature is disabled. | | | | | | | | | | | | | | 4 | MS<br>(Memory Selec | ct) | When 0, connection memory is selected for read or write operations. When 1, the data memory is selected for read operations and connection memory is selected for write operations. (No microprocessor write operation is allowed for the data memory.) | | | | | | | | | | | | | | 3-0 | STA3-0<br>(Stream Addre | ss Bits) | The binary value expressed by these bits refers to the input or output data stream, which corresponds to the subsection of memory made accessible for subsequent operations. (STA3 = MSB, STA0 = LSB) | | | | | | | | | | | | | ### TABLE 7 — VALID ADDRESS LINES FOR DIFFERENT BIT RATES | Input/Output<br>Data Rate | Valid Address Lines | | | | | | | |---------------------------|----------------------------|--|--|--|--|--|--| | 2.048 Mb/s | A4, A3, A2, A1, A0 | | | | | | | | 4.096 Mb/s | A5, A4, A3, A2, A1, A0 | | | | | | | | 8.192 Mb/s | A6, A5, A4, A3, A2, A1, A0 | | | | | | | ### TABLE 8 — INTERFACE MODE SELECTION (IMS) REGISTER BITS 01н, Read/Write Address: Reset Value: 0000н. 12 11 10 9 7 5 2 1 0 15 14 13 8 6 4 3 0 BPD4 BPD3 BPD2 BPD1 BPD0 **BPE OSB SFE** DR1 DR<sub>0</sub> Bit Name Description 15-10 Unused Must be zero for normal operation. 9-5 BPD4-0 These bits carry the value to be loaded into the connection memory block whenever the memory block (Block Programming Data) programming feature is activated. After the MBP bit in the control register is set to 1 and the BPE bit is set to 1, the contents of the bits BPD4-0 are loaded into bit 15 and 11 of the connection memory. Bit 10 to bit 0 of the connection memory are set to 0. 4 **BPF** A zero to one transition of this bit enables the memory block programming function. The BPE and (Begin Block Programming BPD4-0 bits in the IMS register have to be defined in the same write operation. Once the BPE bit is set HIGH, the device requires two frames to complete the block programming. After the programming function Enable) has finished, the BPE bit returns to zero to indicate the operation is completed. When the BPE = 1, the BPE or MBP can be set to 0 to ensure proper operation. When BPE = 1, the other bit in the IMS register must not be changed for two frames to ensure proper operation. When ODE = 0 and OSB = 0, the output drivers of TX0 to TX15 are in high impedance mode. When 3 OSB ODE = 0 and OSB = 1, the output driver of TX0 to TX15 function normally. When ODE = 1, TX0 to TX15 (Output Stand By) output drivers function normally. 2 SFF A zero to one transition in this bit starts the frame evaluation procedure. When the CFE bit in the FAR (Start Frame Evaluation) register changes from zero to one, the evaluation procedure stops. To start another fame evaluation cycle, set this bit to zero for at least one frame. 1-0 DR0-1 Input/Output data rate selection. See Table 9 for detailed programming. (Data Rate Select) ### TABLE 9 — SERIAL DATA RATE SELECTION (16 INPUT X 16 OUTPUT) | DR1 | DR0 | Data Rate Selected | Master Clock Required | |-----|-----|--------------------|-----------------------| | 0 | 0 | 2.048 Mb/s | 4.096 MHz | | 0 | 1 | 4.096 Mb/s | 8.192 MHz | | 1 | 0 | 8.192 Mb/s | 16.384 MHz | | 1 | 1 | Reserved | Reserved | ### TABLE 10—FRAME ALIGNMENT REGISTER (FAR) BITS | Read/Write Address: 02н,<br>Reset Value: 0000н. | | | | | | | | | | | | | | | | | |-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|------|--------------------------|-------------|----------|----------|-----|-----|-----|-------------------|-----|-----|------------|-------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | 0 | 0 | CFE | FD11 | FD10 | FD9 | FD8 | FD7 | FD6 | FD5 | FD4 | FD3 | FD2 | FD1 | FD0 | | | Bit | | Name | 9 | | | Description | | | | | | | | | | | | 15-13 | Unused | | | N | Must be ze | ero for n | ormal op | eration. | | | | | | | | | | 12 | CFE<br>(Comple | te Frame | e Evaluatio | | When CFE<br>offset. This | | | | | | | | | | valid fram | e alignment | | 11 | The falling edge of FE (or rising edge for GCI mode) is sampled during the CLK-high phase (FD11 = 1) (Frame Delay Bit 11) or during the CLK-low phase (FD11 = 0). This bit allows the measurement resolution to ½ CLK cycle. | | | | | | | | | | | )11 = 1)<br>ycle. | | | | | | 10-0 | 10-0 FD10-0 The binary value expressed in these bits refers to the measured input offset value. These bits are rest to training the second of the IMS register changes from 1 to 0. (FD10 – MSB, FD0 – LSB) | | | | | | | | | | | e rest to | | | | | Figure 4. Example for Frame Alignment Measurement ### $TABLE\ 11-FRAME\ INPUT\ OFFSET\ REGISTER\ (FOR)\ BITS$ | Read/Write Address: | | | 03н for FOR0 register,<br>04н for FOR1 register, | | | | | | | | | | | | | | |---------------------|----------------------|-------|--------------------------------------------------|----------|-----------|------------|-----------|-------------------------------------|-----------|---------------------------|--------------------|------------------------|--------------------------|------------------------|--------------------------|-----------------------------| | | | | | | 0 | | | | | | | | | | | | | | | | 05н for FOR2 register,<br>06н for FOR3 register, | | | | | | | | | | | | | | | Reset | t Value: | | 0000⊬ for all FOR registers. | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OF32 | OF31 | OF30 | DLE3 | OF22 | OF21 | OF20 | DLE2 | OF12 | OF11 | OF10 | DLE1 | OF02 | OF01 | OF00 | DLE0 | | | | | | | | | | F | ORO Reg | gister | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OF72 | OF71 | OF70 | DLE7 | OF62 | OF61 | OF60 | DLE6 | OF52 | OF51 | OF50 | DLE5 | OF42 | OF41 | OF40 | DLE4 | | | | | | | | | | F | OR1 Reg | nister | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OF112 | OF111 | OF110 | DLE11 | OF102 | OF101 | OF100 | DLE10 | OF92 | OF91 | OF90 | DLE9 | OF82 | OF81 | OF80 | DLE8 | | | | | | | | | | F( | OR2 Reg | nister | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OF152 | OF151 | OF150 | DLE15 | OF142 | OF141 | OF140 | DLE14 | OF132 | OF131 | OF130 | DLE13 | OF122 | OF121 | OF120 | DLE12 | | | | | | | | | | F | OR3 Reg | gister | | | | | | | | | | lame <sup>(1)</sup> | | | | | | | | Descrip | | | | | | | | | (Offset | OFn1, O<br>Bits 2, 1 | | start a n | ew frame | e. The in | out frame | eoffsetc | l interfac<br>an be sel<br>e device | ected to | +4.5 cloc | recogr<br>k period | ize and s<br>s from th | store bit 0<br>e point w | ) from the<br>here the | e RX input<br>external f | pin: i.e., to<br>rame pulse | | | DLEn<br>Latch Ed | ge) | ST-BUS | | DL | .En = 1, i | f when cl | ock fallir | ng edge i | e ¾ point o<br>s at the ¾ | of the b | it cell. | | | | | | | | | GCImo | de: | | | | | | e ¾ point<br>s at the ¾ | | | | | | | ### NOTE: 1. n denotes an input stream number from 0 to 15. # TABLE 12 — OFFSET BITS (OFN2, OFN1, OFN0, DLEN) & FRAME DELAY BITS (FD11, FD2-0) | Input Stream<br>Offset | | Measurement Result from<br>Frame Delay Bits | | | Corresponding<br>OffsetBits | | | | |---------------------------------|------|---------------------------------------------|-----|-----|-----------------------------|------|------|------| | Oliset | FD11 | FD2 | FD1 | FD0 | OFn2 | OFn1 | OFn0 | DLEn | | No clock period shift (Default) | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | + 0.5 clock period shift | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | + 1.0 clock period shift | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | + 1.5 clock period shift | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | | + 2.0 clock period shift | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | + 2.5 clock period shift | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | | + 3.0 clock period shift | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | + 3.5 clock period shift | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | | + 4.0 clock period shift | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | | + 4.5 clock period shift | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | Figure 5. Examples for Input Offset Delay Timing ### TABLE 13—CONNECTION MEMORY BITS | 15 | 14 13 12 11 | 10 9 8 7 6 5 4 3 2 1 0 | | | |-----------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | LPBK | V/C PC CCO OE | SAB3 SAB2 SAB1 SAB0 CAB6 CAB5 CAB4 CAB3 CAB2 CAB1 CAB0 | | | | Bit | Name | Description | | | | 15 | LPBK<br>(Per Channel Loopback) | When 1, the RX n channel m data comes from the TX n channel m. For proper per channel loopback operations, set the delay offset register bits OFn[2:0] to zero for the streams which are in the loopback mode. | | | | 14 | √/C<br>(Variable/Constant<br>Throughput Delay) | This bit is used to select between the variable (LOW) and constant delay (HIGH) mode on a per-channel basis. | | | | 13 | PC<br>(Processor Channel) | When 1, the contents of the connection memory are output on the corresponding output channel and stream. Only the lower byte (bit 7 – bit 0) will be output to the TX output pins. When 0, the contents of the connection memory are the data memory address of the switched input channel and stream. | | | | 12 | CCO<br>(Control Channel Output) | This bit is output on the CCO pin one channel early. The CCO bit for stream 0 is output first. | | | | 11 | OE<br>(Output Enable) | This bit enables the TX output drivers on a per-channel basis. When 1, the output driver functions normally. When 0, the output driver is in a high-impedance state. | | | | 10-8,7 <sup>(1)</sup> | SAB3-0<br>(Source Stream Address Bits) | The binary value is the number of the data stream for the source of the connection. | | | | 6-0 <sup>(1)</sup> | CAB6-0<br>(Source Channel Address Bits) | The binary value is the number of the channel for the source of the connection. | | | #### NOTE ### TABLE 14 — CAB BIT PROGRAMMING FOR DIFFERENT DATA RATES | Data Rate | CAB Bits Used to Determine the Source Channel of the Connection | |------------|-----------------------------------------------------------------| | 2.048 Mb/s | CAB4 to CAB0 (32 channel/input stream) | | 4.096 Mb/s | CAB5 to CAB0 (64 channel/input stream) | | 8.192 Mb/s | CAB6 to CAB0 (128 channel/input stream) | <sup>1.</sup> If bit 13 (PC) of the corresponding connection memory location is 1 (device in processor mode), then these entire 8 bits (SAB0, CAB6 - CAB0) are output on the output channel and stream associated with this location. ### JTAG SUPPORT The IDT72V90823 JTAG interface conforms to the Boundary-Scan standard IEEE-1149.1. This standard specifies a design-for-testability technique called Boundary-Scan Test (BST). The operation of the boundary-scan circuitry is controlled by an external test access port (TAP) Controller. #### **TEST ACCESS PORT (TAP)** The Test Access Port (TAP) provides access to the test functions of the IDT72V90823. It consists of three input pins and one output pin. Test Clock Input (TCK) TCK provides the clock for the test logic. The TCK does not interfere with anyon-chip clock and thus remain independent. The TCK permits shifting of test data into or out of the Boundary-Scan register cells concurrently with the operation of the device and without interfering with the on-chip logic. Test Mode Select Input (TMS) The logic signals received at the TMS input are interpreted by the TAP Controller to control the test operations. The TMS signals are sampled at the rising edge of the TCK pulse. This pin is internally pulled to Vcc when it is not driven from an external source. Test Data Input (TDI) Serial input data applied to this port is fed either into the instruction register or into a test data register, depending on the sequence previously applied to the TMS input. Both registers are described in a subsequent section. The received input data is sampled at the rising edge of TCK pulses. This pin is internally pulled to Vcc when it is not driven from an external source. Test Data Output (TDO) Depending on the sequence previously applied to the TMS input, the contents of either the instruction register or data register are serially shifted out towards the TDO. The data out of the TDO is clocked on the falling edge of the TCK pulses. When no data is shifted through the boundary scancells, the TDO driver is set to a high impedance state. Test Reset (TRST) Reset the JTAG scan structure. This pin is internally pulled to VCC. #### INSTRUCTION REGISTER In accordance with the IEEE 1149.1 standard, the IDT72V90823 uses public instructions. The IDT72V90823 JTAG Interface contains a two-bit instruction register. Instructions are serially loaded into the instruction register from the TDI when the TAP Controller is in its shifted-IR state. Subsequently, the instructions are decoded to achieve two basic functions: to select the test data register that may operate while the instruction is current, and to define the serial test data register path, which is used to shift data between TDI and TDO during data register scanning. See Table below for Instruction decoding. | Value | Instruction | Function | |-------|----------------|-------------------------------| | 000 | EXTEST | Select Boundary Scan Register | | 001 | EXTEST | Select Boundary Scan Register | | 010 | Sample/preload | Select Boundary Scan Register | | 011 | Sample/preload | Select Boundary Scan Register | | 100 | Sample/preload | Select Boundary Scan Register | | 101 | Sample/preload | Select Boundary Scan Register | | 110 | Bypass | Select Bypass Register | | 111 | Bypass | Select Bypass Register | ### JTAG Instruction Register Decoding ### **TEST DATA REGISTER** As specified in IEEE 1149.1, the IDT72V90823 JTAG Interface contains two test data registers: •The Boundary-Scan register The Boundary-Scan register consists of a series of Boundary-Scan cells arranged to form a scan path around the boundary of the IDT72V90823 core logic. The Bypass Register The Bypass register is a single stage shift register that provides a one-bit path from TDI to its TDO. The IDT72V90823 boundary scan register contains 118 bits. Bit 0 in Table 15 Boundary Scan Register is the first bit clocked out. All three-state enable bits are active high. ### TABLE 15 — BOUNDARY SCAN REGISTER BITS | | Boundary Scan Bit 0 to bit 117 | | | | | | |------------|--------------------------------|-----------|-----------|--|--|--| | Device Pin | Three-State | Output | Input | | | | | | Control | Scan Cell | Scan Cell | | | | | TX7 | 0 | 1 | | | | | | TX6 | 2 | 3 | | | | | | TX5 | 4 | 5 | | | | | | TX4 | 6 | 7 | | | | | | TX3 | 8 | 9 | | | | | | TX2 | 10 | 11 | | | | | | TX1 | 12 | 13 | | | | | | TX0 | 14 | 15 | | | | | | ODE | | | 16 | | | | | CCO | 17 | 18 | | | | | | DTA | | 19 | | | | | | D15 | 20 | 21 | 22 | | | | | D14 | 23 | 24 | 25 | | | | | D13 | 26 | 27 | 28 | | | | | D12 | 29 | 30 | 31 | | | | | D11 | 32 | 33 | 34 | | | | | D10 | 35 | 36 | 37 | | | | | D9 | 38 | 39 | 40 | | | | | D8 | 41 | 42 | 43 | | | | | AD7 | 44 | 45 | 46 | | | | | AD6 | 47 | 48 | 49 | | | | | AD5 | 50 | 51 | 52 | | | | | AD4 | 53 | 54 | 55 | | | | | AD3 | 56 | 57 | 58 | | | | | AD2 | 59 | 60 | 61 | | | | | AD1 | 62 | 63 | 64 | | | | | AD0 | 65 | 66 | 67 | | | | | IM | | | 68 | | | | | AD/ALE | | | 69 | | | | | <u>CS</u> | | | 70 | | | | | R/W / WR | | | 71 | | | | | DS/RD | | | 72 | | | | | A7 | | | 73 | | | | | A6 | | | 74 | | | | | A5 | | | 75 | | | | | | Bounda | ary Scan Bit 0 to | bit 117 | |-----------------|-------------|-------------------|-----------| | Device Pin | Three-State | Output | Input | | | Control | Scan Cell | Scan Cell | | A4 | | | 76 | | A3 | | | 77 | | A2 | | | 78 | | A1 | | | 79 | | A0 | | | 80 | | WFPS | | | 81 | | RESET | | | 82 | | CLK | | | 83 | | FE/HCLK | | | 84 | | <del>F</del> 0i | | | 85 | | RX15 | | | 86 | | RX14 | | | 87 | | RX13 | | | 88 | | RX12 | | | 89 | | RX11 | | | 90 | | RX10 | | | 91 | | RX9 | | | 92 | | RX8 | | | 93 | | RX7 | | | 94 | | RX6 | | | 95 | | RX5 | | | 96 | | RX4 | | | 97 | | RX3 | | | 98 | | RX2 | | | 99 | | RX1 | | | 100 | | RX0 | | | 101 | | TX15 | 102 | 103 | | | TX14 | 104 | 105 | | | TX13 | 106 | 107 | | | TX12 | 108 | 109 | | | TX11 | 110 | 111 | | | TX10 | 112 | 113 | | | TX9 | 114 | 115 | | | TX8 | 116 | 117 | | ### ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Parameter | Min. | Max. | Unit | |--------|----------------------------------|----------|----------|------| | Vcc | Supply Voltage | -0.3 | 5.0 | ٧ | | Vi | Voltage on Digital Inputs (3.3V) | GND -0.3 | Vcc +0.3 | ٧ | | Vi | Voltage on Digital Inputs (5.0V) | GND -0.3 | 5.5 | V | | lo | Current at Digital Outputs | | 20 | mA | | Ts | Storage Temperature | -65 | +125 | °C | | PD | Package Power Dissapation | | 1 | W | ### NOTE: ## RECOMMENDED DC OPERATING CONDITIONS | Symbol | Parameter | Min. | Тур. | Max. | Units | |--------|-------------------------------------|------|------|------|-------| | Vcc | Positive Supply | 3.0 | | 3.6 | V | | VIH | Input HIGH Voltage (3.3V) | 2.0 | | Vcc | V | | VIH | Input HIGH Voltage (5.0V) | 2.0 | | 5.5 | V | | VIL | Input LOW Voltage | GND | _ | 0.8 | V | | Тор | Operating Temperature<br>Commercial | -40 | _ | +85 | °C | ### NOTE: 1. Voltages are with respect to ground unless other wise stated. ### DC ELECTRICAL CHARACTERISTICS | Symbol | Characteristics | Min. | Тур. | Max. | Units | |--------------------|-----------------------------|------|------|------|-------| | Icc <sup>(1)</sup> | Supply Current @ 2.048 Mb/s | _ | 7 | 10 | mA | | | @ 4.096 Mb/s | _ | 14 | 20 | mA | | | @ 8.192 Mb/s | _ | 30 | 45 | mA | | IIL <sup>(2)</sup> | Input Leakage (input pins) | _ | _ | 15 | μΑ | | IBL | Input Leakage (I/O pins) | _ | _ | 50 | μΑ | | Сі | Input Pin Capacitance | _ | _ | 10 | pF | | loz | High-impedance Leakage | _ | _ | 5 | μΑ | | Vон | Output HIGH Voltage | 2.4 | _ | _ | V | | Vol | Output LOW Voltage | _ | _ | 0.4 | V | | Со | Output Pin Capacitance | _ | _ | 10 | pF | #### NOTE: - 1. Outputs Unloaded. - 2. For TDI, TMS, and TRST pins, the maximum leakage current is $50\mu A.$ Figure 6. Output Load S1 is open circuit except when testing output levels or high impedance states. S2 is switched to Vcc or GND when testing output levels or high impedance states. <sup>1.</sup> Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. ### AC ELECTRICAL CHARACTERISTICS - FRAME PULSE AND CLK | Symbol | Characteristics | | Min. | Тур. | Max. | Units | |--------------|---------------------------------------------|----------------------------|------|------|------|-------| | trpw | Frame Pulse Width (ST-BUS®, GCI) — | Bit rate = 2.048 Mb/s | 26 | _ | 295 | ns | | | | Bit rate = 4.096 Mb/s | 26 | _ | 145 | ns | | | | Bit rate = 8.192 Mb/s | 26 | _ | 80 | ns | | tfps | Frame Pulse Setup time before CLK falling ( | (ST-BUS® or GCI) | 5 | | _ | ns | | tFPH | Frame Pulse Hold Time from CLK falling (S | T-BUS <sup>®</sup> or GCI) | 10 | _ | _ | ns | | tcp | CLK Period — | Bit rate = 2.048 Mb/s | 190 | _ | 300 | ns | | | | Bit rate = 4.096 Mb/s | 110 | _ | 150 | ns | | | | Bit rate = 8.192 Mb/s | 55 | _ | 70 | ns | | tcн | CLK Pulse Width HIGH — | Bit rate = 2.048 Mb/s | 85 | _ | 150 | ns | | | | Bit rate = 4.096 Mb/s | 50 | _ | 75 | ns | | | | Bit rate = 8.192 Mb/s | 20 | | 40 | ns | | tcl | CLK Pulse Width LOW — | Bit rate = 2.048 Mb/s | 85 | _ | 150 | ns | | | | Bit rate = 4.096 Mb/s | 50 | _ | 75 | ns | | | | Bit rate = 8.192 Mb/s | 20 | _ | 40 | ns | | tr, tf | Clock Rise/Fall Time | | _ | _ | 10 | ns | | thfpw | Wide Frame Pulse Width— | Bit rate = 8.192 Mb/s | 195 | _ | 295 | ns | | thfps | Frame Pulse Setup Time before HCLK falling | ] | 5 | _ | 150 | ns | | thfph | Frame Pulse Hold Time from HCLK falling | | 10 | _ | 150 | ns | | tHCP | HCLK (4.096 MHz) Period — | Bit rate = 8.192 Mb/s | 190 | _ | 300 | ns | | thch | HCLK (4.096 MHz) Pulse Width HIGH — | Bit rate = 8.192 Mb/s | 85 | _ | 150 | ns | | <b>t</b> HCL | HCLK (4.096 MHz) Pulse Width LOW — | Bit rate = 8.192 Mb/s | 85 | | 150 | ns | | tHr, tHf | HCLK Rise/Fall Time | | | _ | 10 | ns | | tdif | Delay between falling edge of HCLK and fall | ing edge of CLK | -10 | | 10 | ns | ### ACELECTRICAL CHARACTERISTICS - SERIAL STREAMS(1) | Symbol | Characteristics | Min. | Тур. | Max. | Unit | Test Conditions | |--------|----------------------------------|------|------|------|------|----------------------------------| | tsis | RX Setup Time | 0 | | _ | ns | | | tsih | RX Hold Time | 10 | | _ | ns | | | tsod | TX Delay – Active to Active | _ | _ | 30 | ns | $C_L = 30pF$ | | | | _ | _ | 40 | ns | $C_L = 200pF$ | | toz | TX Delay – Active to High-Z | _ | _ | 32 | ns | $R_L = 1K\Omega$ , $C_L = 200pF$ | | tzd | TX Delay – High-Z to Active | _ | _ | 32 | ns | $R_L = 1K\Omega$ , $C_L = 200pF$ | | tode | Output Driver Enable (ODE) Delay | _ | _ | 32 | ns | $R_L = 1K\Omega$ , $C_L = 200pF$ | | txcd | CCO Output Delay | _ | _ | 30 | ns | $C_L = 30pF$ | | | | _ | _ | 40 | ns | C <sub>L</sub> = 200pF | <sup>1.</sup> High Impedance is measured by pulling to the appropriate rail with R<sub>1</sub>, with timing corrected to cancel time taken to discharge C<sub>1</sub>. #### NOTE: - 1. 2.048 Mb/s mode, last channel = ch 31, - 4.096 Mb/s mode, last channel = ch 63, - 8.192 Mb/s mode, last channel = ch 127. Figure 7. ST-BUS® Timing for 2.048 Mb/s and High Speed Serial Interface at 4.096 Mb/s or 8.192 Mb/s, when WFPS pin = 0. #### 4 0040 MI/ - 1. 2.048 Mb/s mode, last channel = ch 31, - 4.096 Mb/s mode, last channel = ch 63, - 8.192 Mb/s mode, last channel = ch 127. Figure 8. GCI Timing at 2.048 Mb/s and High Speed Serial Interface at 4.096 Mb/s or 8.192 Mb/s, when WFPS pin = 0 ### NOTE: 1. High Impedance is measured by pulling to the appropriate rail with R<sub>1</sub>, with timing corrected to cancel time taken to discharge C<sub>1</sub>. Figure 9. WFP Bus Timing for High Speed Serial Interface (8.192 Mb/s), when WFPS pin = 1 Figure 10. Serial Output and External Control Figure 11. Output Driver Enable (ODE) ### AC ELECTRICAL CHARACTERISTICS - MULTIPLEXED BUS TIMING (INTEL) | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | |---------------------|----------------------------------------|------|------|---------|-------|---------------------------------------------| | talw | ALE Pulse Width | 20 | | | ns | | | tads | Address Setup from ALE falling | 3 | | | ns | | | tadh | Address Hold from ALE falling | 3 | | | ns | | | talrd | RD Active after ALE falling | 3 | | | ns | | | todr | Data Setup from DTA LOW on Read | 5 | | | ns | C <sub>L</sub> = 150pF | | tcsrw | CS Hold after RD/WR | 5 | | | ns | | | trw | RD Pulse Width (Fast Read) | 45 | | | ns | | | tcsr | CS Setup from RD | 0 | | | ns | | | tDHR <sup>(1)</sup> | Data Hold after RD | 10 | | 20 | ns | C <sub>L</sub> = 150pF, R <sub>L</sub> = 1K | | tww | WR Pulse Width (Fast Write) | 45 | | | ns | | | talwr | WR Delay after ALE falling | 3 | | | ns | | | tcsw | CS Setup from WR | 0 | | | ns | | | tdsw | Data Setup from WR (Fast Write) | 20 | | | ns | | | tswd | Valid Data Delay on Write (Slow Write) | | | 122 | ns | | | tohw | Data Hold after WR Inactive | 5 | | | ns | | | takd | Acknowledgment Delay: | | | | | | | | Reading/Writing Registers | | | 43/43 | ns | C <sub>L</sub> = 150pF | | | Reading/Writing Memory— @ 2.048 Mb/s | | | 760/750 | ns | C <sub>L</sub> = 150pF | | | @ 4.096 Mb/s | | | 400/390 | ns | C <sub>L</sub> = 150pF | | | @ 8.192 Mb/s | | | 220/210 | ns | C <sub>L</sub> = 150pF | | takh <sup>(1)</sup> | Acknowledgment Hold Time | | | 22 | ns | C <sub>L</sub> = 150pF, R <sub>L</sub> = 1K | <sup>1.</sup> High Impedance is measured by pulling to the appropriate rail with R<sub>1</sub>, with timing corrected to cancel time taken to discharge C<sub>1</sub>. Figure 12. Multiplexed Bus Timing (Intel Mode) ### AC ELECTRICAL CHARACTERISTICS - MULTIPLEXED BUS TIMING (MOTOROLA) | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | |---------------------|----------------------------------------------------------------------|------|------|-------------------------------|----------------|----------------------------------------------------------------------------| | tasw | ALE Pulse Width | 20 | | | ns | | | tads | Address Setup from AS falling | 3 | | | ns | | | tadh | Address Hold from AS falling | 3 | | | ns | | | tDDR . | Data Setup from DTA LOW on Read | 5 | | | ns | C <sub>L</sub> = 150pF | | tcsh | CS Hold after DS falling | 0 | | | ns | | | tcss | CS Setup from DS rising | 0 | | | ns | | | tDHW | Data Hold after Write | 5 | | | ns | | | tows | Data Setup from DS – Write (Fast Write) | 20 | | | ns | | | tswd | Valid Data Delay on Write (Slow Write) | | | 122 | ns | | | trws | R/W Setup from DS Rising | 60 | | | ns | | | trwh | R/W Hold from DS Rising | 5 | | | ns | | | tDHR <sup>(1)</sup> | Data Hold after Read | 10 | | 20 | ns | C <sub>L</sub> = 150pF, R <sub>L</sub> = 1K | | tdsh | DS Delay after AS falling | 10 | | | ns | | | takd | Acknowledgment Delay: | | | | | | | | Reading/Writing Registers | | | 43/43 | ns | C <sub>L</sub> = 150pF | | | Reading/Writing Memory— @ 2.048 Mb/s<br>@ 4.096 Mb/s<br>@ 8.192 Mb/s | | | 760/750<br>400/390<br>220/210 | ns<br>ns<br>ns | C <sub>L</sub> = 150pF<br>C <sub>L</sub> = 150pF<br>C <sub>L</sub> = 150pF | | takh <sup>(1)</sup> | Acknowledgment Hold Time | | | 22 | ns | CL = 150pF, RL = 1K | <sup>1.</sup> High Impedance is measured by pulling to the appropriate rail with R<sub>1</sub>, with timing corrected to cancel time taken to discharge C<sub>1</sub>. Figure 13. Multiplexed Bus Timing (Motorola Mode) ### AC ELECTRICAL CHARACTERISTICS-MOTOROLA NON-MULTIPLEXED BUS MODE | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | |---------------------|----------------------------------------|------|------|---------|-------|---------------------------------------------| | tcss | CS Setup from DS falling | 0 | | | ns | | | trws | R/W Setup from DS falling | 10 | | | ns | | | tads | Address Setup from DS falling | 2 | | | ns | | | tcsh | CS Hold after DS rising | 0 | | | ns | | | trwn | R/W Hold after DS Rising | 2 | | | ns | | | tadh | Address Hold after DS Rising | 2 | | | ns | | | todr | Data Setup from DTA LOW on Read | 2 | | | ns | C <sub>L</sub> = 150pF | | tDHR . | Data Hold on Read | 10 | | 20 | ns | C <sub>L</sub> = 150pF, R <sub>L</sub> = 1K | | tDSW | Data Setup on Write (Fast Write) | 5 | _ | | ns | | | tswd | Valid Data Delay on Write (Slow Write) | | | 122 | ns | | | tDHW | Data Hold on Write | 5 | | | ns | | | takd | Acknowledgment Delay: | | | | | | | | Reading/Writing Registers | | | 43/43 | ns | C <sub>L</sub> = 150pF | | | Reading/Writing Memory— @ 2.048 Mb/s | | | 760/750 | ns | C <sub>L</sub> = 150pF | | | @ 4.096 Mb/s | | | 400/390 | ns | C <sub>L</sub> = 150pF | | | @ 8.192 Mb/s | | | 220/210 | ns | C∟= 150pF | | takh <sup>(1)</sup> | Acknowledgment Hold Time | | | 22 | ns | $C_L = 150pF$ , $R_L = 1K$ | Figure 14. Motorola Non-Multiplexed Asyncronous Bus Timing <sup>1.</sup> High Impedance is measured by pulling to the appropriate rail with $R_L$ , with timing corrected to cancel time taken to discharge $C_L$ . Figure 15. Motorola Non-Multiplexed Syncronous Bus Timing ### ORDERING INFORMATION ### DATASHEET DOCUMENT HISTORY 5/19/2000 pgs. 1,3,18 and 25. 7/27/2000 pgs. 1, 2, 4, 5, 6, 7, 16 and 25. 8/14/2000 pg. 6. 9/14/2000 pgs. 2, 3, 12, 13 and 18. 1/02/2001 pgs. 7, 18, 21, 22, 23, and 24 1/25/2001 pgs. 1, 16, 18 and 24. 5/16/2001 pg. 16 08/06/2001 pgs. 4, 5, 12 and 25. 12/18/2002 pg. 3 12/17/2012 pg 27 Removed J and JG packages PDN CQ-13-01 9/29/2014 CORPORATE HEADQUARTER 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com for Tech Support: 408-330-1753 email: FIFOhelp@idt.com Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331