# 256K (32K x 8) Static RAM ### **Features** - Temperature ranges □ Industrial: -40°C to 85°C □ Automotive-E: -40°C to 125°C - Pin and function compatible with CY7C199C - High speed□ t<sub>AA</sub> = 10 ns (Industrial) - Low active power □ I<sub>CC</sub> = 80 mA at 10 ns - Low CMOS standby power □ I<sub>SB2</sub> = 3 mA - 2.0V Data Retention - Automatic power down when deselected - CMOS for optimum speed/power - TTL-compatible inputs and outputs - Easy memory expansion with $\overline{\text{CE}}$ and $\overline{\text{OE}}$ features - Available in Pb-free 28-pin 300-Mil wide Molded SOJ, 28-pin 300-Mil wide SOIC and 28-pin TSOP I packages ## **Functional Description** The CY7C199D is a high performance CMOS static RAM organized as 32,768 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable $(\overline{CE})$ , an active LOW Output Enable $(\overline{OE})$ and tri-state drivers. This device has an automatic power down feature, reducing the power consumption when deselected. The input and output pins $(IO_0 \text{ through } IO_7)$ are placed in a high impedance state when the device is deselected $(\overline{CE} \text{ HIGH})$ , the outputs are disabled $(\overline{OE} \text{ HIGH})$ , or during a write operation $(\overline{CE} \text{ LOW})$ and $\overline{WE} \text{ LOW})$ . Write to the device by taking Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ inputs LOW. Data on the eight IO pins $(IO_0$ through $IO_7)$ is then written into the location specified on the address pins $(A_0$ through $A_{14})$ . Read from the device by taking Chip Enable $(\overline{CE})$ and Output Enable $(\overline{OE})$ LOW while forcing Write Enable $(\overline{WE})$ HIGH. Under these conditions, the contents of the memory location specified by the address pins appears on the IO pins. For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines. ## Logic Block Diagram ### **Pin Configuration** Figure 1. 28-Pin SOJ (Top View) Figure 2. 28-Pin SOIC (Top View) Figure 3. 28-Pin TSOP I (Top View) ### **Selection Guide** | Description | -10 (Industrial) | -25 (Automotive) [1] | Unit | |------------------------------|------------------|----------------------|------| | Maximum Access Time | 10 | 25 | ns | | Maximum Operating Current | 80 | 63 | mA | | Maximum CMOS Standby Current | 3 | 15 | mA | Note <sup>1.</sup> Automotive product information is preliminary ## **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied ......–55°C to +125°C Supply Voltage on V<sub>CC</sub> to Relative GND [2]....-0.5V to +6.0V DC Voltage Applied to Outputs in High Z State $^{[2]}$ ......-0.5V to $V_{CC}$ + 0.5V DC Input Voltage $^{[2]}$ ......-0.5V to $V_{CC}$ + 0.5V | Output Current into Outputs (LOW) | 20 mA | |-----------------------------------|----------| | Static Discharge Voltage | > 2,001V | | (per MIL-STD-883, Method 3015) | | | Latch-up Current | > 200 mA | ## **Operating Range** | Range | Ambient<br>Temperature | v <sub>cc</sub> | Speed | |--------------|------------------------|-----------------------------|-------| | Industrial | -40°C to +85°C | $5\text{V} \pm 0.5\text{V}$ | 10 ns | | Automotive-E | -40°C to +125°C | 5V ± 0.5V | 25 ns | ### **Electrical Characteristics** Over the Operating Range | Davamatar | Description | Took Coundity | Test Conditions | | 7C199D-10 | | 7C199D-25 | | |------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------|-----------------------|------------|-----------------------|------| | Parameter | Description | lest Condit | ions | Min | Max | Min | Max | Unit | | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OH</sub> =-4.0 mA | | 2.4 | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> =8.0 mA | | | 0.4 | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage [2] | | | 2.2 | V <sub>CC</sub> + 0.5 | 2.2 | V <sub>CC</sub> + 0.5 | V | | V <sub>IL</sub> | Input LOW Voltage [2] | | | -0.5 | 0.8 | -0.5 | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \leq V_I \leq V_CC$ | $GND \le V_1 \le V_{CC}$ | | +1 | <b>-</b> 5 | +5 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $GND \leq V_O \leq V_CC, Output$ Disabled | | <b>–1</b> | +1 | -5 | +5 | μА | | I <sub>CC</sub> | | V <sub>CC</sub> = Max, | 100 MHz | | 80 | | _ | mA | | | Current | $I_{OUT} = 0 \text{ mA},$<br>$f = f_{max} = 1/t_{RC}$ | 83 MHz | | 72 | | _ | mA | | | | | 66 MHz | | 58 | | _ | mA | | | | | 40 MHz | | 37 | | 63 | mA | | I <sub>SB1</sub> | Automatic CE<br>Power down Current—<br>TTL Inputs | $\begin{aligned} &\text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{IH}}, \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{IH}} \text{ or V}_{\text{IN}} \leq \text{V}_{\text{IL}}, f = f_{\text{max}} \end{aligned}$ | | | 10 | | 50 | mA | | I <sub>SB2</sub> | Automatic CE<br>Power down Current—<br>CMOS Inputs | $\begin{array}{l} \text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{C}} \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3 \text{V or} \\ \text{f} = 0 \end{array}$ | | | 3 | | 15 | mA | #### Note <sup>2.</sup> $V_{IL}$ (min) = -2.0V and $V_{IH}$ (max) = $V_{CC}$ + 1V for pulse durations of less than 5 ns. ## Capacitance [3] | Parameter | Description | Test Conditions | Max | Unit | |------------------|--------------------|----------------------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, $V_{CC} = 5.0V$ | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | | 8 | pF | ### Thermal Resistance [3] | Parameter | Description | Test Conditions | SOJ | TSOP I | SOIC | Unit | |-------------------|---------------------------------------|-------------------------------------------------------------------------|-------|--------|------|------| | $\Theta_{JA}$ | | Still Air, soldered on a 3 x 4.5 inch, four-layer printed circuit board | 59.16 | 54.65 | TBD | °C/W | | $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case) | | 40.84 | 21.49 | TBD | °C/W | ### AC Test Loads and Waveforms [4] High Z characteristics: - Tested initially and after any design or process changes that may affect these parameters. AC characteristics (except High Z) are tested using the load conditions shown in Figure (a). High Z characteristics are tested for all speeds using the test load shown in Figure (c). ### Switching Characteristics (Over the Operating Range) [5] | Barrantan | Bassaintian | 7C19 | 9D-10 | 7C19 | 11! | | |-----------------------------------|-----------------------------------------------|------|-------|------|-----|------| | Parameter | Description | Min | Max | Min | Max | Unit | | Read Cycle | | | | | | | | t <sub>power</sub> <sup>[6]</sup> | V <sub>CC</sub> (typical) to the first access | 100 | | 100 | | μS | | t <sub>RC</sub> | Read Cycle Time | 10 | | 25 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 10 | | 25 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 10 | | 25 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 5 | | 10 | ns | | t <sub>LZOE</sub> [7] | OE LOW to Low Z | 0 | | 0 | | ns | | t <sub>HZOE</sub> [7, 8] | OE HIGH to High Z | | 5 | | 11 | ns | | t <sub>LZCE</sub> <sup>[7]</sup> | CE LOW to Low Z | 3 | | 3 | | ns | | t <sub>HZCE</sub> [7, 8] | CE HIGH to High Z | | 5 | | 11 | ns | | t <sub>PU</sub> <sup>[9]</sup> | CE LOW to Power up | 0 | | 0 | | ns | | t <sub>PD</sub> <sup>[9]</sup> | CE HIGH to Power down | | 10 | | 25 | ns | | Write Cycle [10, 11] | | | | | | | | t <sub>WC</sub> | Write Cycle Time | 10 | | 25 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 7 | | 18 | | ns | | t <sub>AW</sub> | Address Setup to Write End | 7 | | 18 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Setup to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 7 | | 18 | | ns | | t <sub>SD</sub> | Data Setup to Write End | 6 | | 12 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>HZWE</sub> <sup>[7]</sup> | WE LOW to High Z | | 5 | | 11 | ns | | t <sub>LZWE</sub> [7, 8] | WE HIGH to Low Z | 3 | | 3 | | ns | - 5. Test conditions assume signal transition time of 3 ns or less for all speeds, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance. - 6. t<sub>POWER</sub> gives the minimum amount of time that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. - 7. At any given temperature and voltage condition, $t_{HZCE}$ is less than $t_{LZCE}$ , $t_{HZOE}$ is less than $t_{LZOE}$ , and $t_{HZWE}$ is less than $t_{LZWE}$ for any given device. - 8. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in part (b) of "AC Test Loads and Waveforms [4]" on page 4. Transition is measured ±200 mV from steady-state voltage. - 9. This parameter is guaranteed by design and is not tested. - 10. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write. - 11. The minimum write cycle time for Write Cycle No. 3 ( $\overline{\text{WE}}$ controlled, $\overline{\text{OE}}$ LOW) is the sum of $t_{\text{HZWE}}$ and $t_{\text{SD}}$ . ## Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions | Min | Max | Unit | | |---------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------|-----------------|------|----| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | | 2.0 | | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC} = V_{DR} = 2.0V, \overline{CE} \ge V_{CC} - 0.3V,$<br>$V_{IN} \ge V_{CC} - 0.3V \text{ or } V_{IN} \le 0.3V$ | Industrial | | 3 | mA | | | | $V_{\text{IN}} \ge V_{\text{CC}} - 0.3V \text{ or } V_{\text{IN}} \le 0.3V$ | Automotive-E | | 15 | mA | | t <sub>CDR</sub> <sup>[3]</sup> | Chip Deselect to Data Retention Time | | | 0 | | ns | | t <sub>R</sub> <sup>[12]</sup> | Operation Recovery Time | | | t <sub>RC</sub> | | ns | ### **Data Retention Waveform** ## **Switching Waveforms** Read Cycle No. 1 (Address Transition Controlled) [13, 14] # Read Cycle No. 2 ( $\overline{\text{OE}}$ Controlled) [14, 15] - 12. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> $\geq$ 50 $\mu s$ or stable at V<sub>CC(min)</sub> $\geq$ 50 $\mu s$ . - 13. Device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ . - 14. WE is HIGH for read cycle. - 15. Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. # Switching Waveforms (continued) Write Cycle No. 1 ( $\overline{\text{CE}}$ Controlled) [10, 16, 17] Write Cycle No. 2 (WE Controlled) [10, 16, 17] Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) [11, 17] - 16. Data IO is high impedance if $\overline{OE} = V_{IH}$ . - 17. If $\overline{\text{CE}}$ goes HIGH simultaneously with $\overline{\text{WE}}$ HIGH, the output remains in a high-impedance state. - 18. During this period the IOs are in the output state and input signals should not be applied. ### **Truth Table** | CE | WE | OE | Inputs/Outputs | Mode | Power | |----|----|----|----------------|---------------------------|----------------------------| | Н | Х | Х | High Z | Deselect/Power down | Standby (I <sub>SB</sub> ) | | L | Н | L | Data Out | Read | Active (I <sub>CC</sub> ) | | L | L | Х | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High Z | Deselect, Output disabled | Active (I <sub>CC</sub> ) | ## **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|----------------|--------------------|---------------------------------------|--------------------| | 10 | CY7C199D-10VXI | 51-85031 | 28-pin (300-Mil) Molded SOJ (Pb-Free) | Industrial | | | CY7C199D-10ZXI | 51-85071 | 28-pin TSOP Type I (Pb-free) | | | 25 | CY7C199D-25SXE | 51-85026 | 28-pin (300-Mil) SOIC (Pb-Free) | Automotive-E | Please contact your local Cypress sales representative for availability of these parts. ## **Package Diagrams** Figure 4. 28-Pin (300-Mil) Molded SOJ #### NOTE: - 1. JEDEC STD REF MO088 - 2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.006 in (0.152 mm) PER SIDE - 3. DIMENSIONS IN INCHES MIN. MAX. 51-85031-\*C ## Package Diagrams (continued) Figure 5. 28-Pin (300-Mil) SOIC 51-85026-\*D ## Package Diagrams (continued) Figure 6. 28-Pin Thin Small Outline Package Type 1 (8x13.4 mm) NOTE: ORIENTATION I,D MAY BE LOCATED EITHER AS SHOWN IN OPTION 1 OR OPTION 2 # **Document History Page** | Revision | ECN | Orig. of Change | Submission<br>Date | Description of Change | |----------|---------|-----------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 201560 | SWI | See ECN | Advance Information datasheet for C9 IPP | | *A | 233728 | RKF | See ECN | DC parameters modified as per EROS (Spec # 01-02165) Pb-free Offering in Ordering Information | | *B | 262950 | RKF | See ECN | Removed 28-LCC Pinout and Package Diagrams Added Data Retention Characteristics table Added T <sub>power</sub> Spec in Switching Characteristics table Shaded Ordering Information | | *C | 307594 | RKF | See ECN | Reduced Speed bins to -10, -12 and -15 ns | | *D | 820660 | VKN | See ECN | Converted from Preliminary to Final Removed 12 ns and 15 ns speed bin Removed Commercial Operating range Removed "L" part Removed 28-pin PDIP and 28-pin SOIC package Changed Overshoot spec from V <sub>CC</sub> +2V to V <sub>CC</sub> +1V in footnote #2 Changed I <sub>CC</sub> spec from 60 mA to 80 mA for 100 MHz speed bin Added I <sub>CC</sub> specs for 83 MHz, 66 MHz and 40 MHz speed bins Updated Thermal Resistance table Updated Ordering Information Table | | *E | 2745093 | VKN | See ECN | Included 28-Pin SOIC package Changed $V_{IH}$ level from 2.0V to 2.2V For Industrial grade, changed $t_{SD}$ from 5 ns to 6 ns, and $t_{HZWE}$ from 6 ns to 5 r Included Automotive-E information | ### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales #### **Products** PSoC psoc.cypress.com Clocks & Buffers clocks.cypress.com Wireless wireless.cypress.com Memories memory.cypress.com Image Sensors image.cypress.com © Cypress Semiconductor Corporation, 2004-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 38-05471 Rev. \*E Revised July 28, 2009 Page 12 of 12 PSoC Designer™, Programmable System-on-Chip™, and PSoC Express™ are trademarks and PSoC® is a registered trademark of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are property of the respective corporations. Purchase of I2C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I2C Patent Rights to use these components in an I2C system, provided that the system conforms to the I2C Standard Specification as defined by Philips. Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331