## **High Performance 8-Bit Microcontrollers** # **Z8** Encore! XP® F64xx Series **Product Specification** PS019924-0113 **Warning:** DO NOT USE THIS PRODUCT IN LIFE SUPPORT SYSTEMS. #### LIFE SUPPORT POLICY ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION. #### As used herein Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. #### **Document Disclaimer** ©2013 Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering. Z8, Z8 Encore! XP and Z8 Encore! MC are trademarks or registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners. ## **Revision History** Each instance in the Revision History table reflects a change to this document from its previous revision. For more details, refer to the corresponding pages or appropriate links listed in the table below. | Date | Revision<br>Level | Description | Page | |-------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | Jan<br>2013 | 24 | Restored 40-pin PDIP package to Signal and Pin Descriptions and Packaging chapters. | <u>7, 286</u> | | Feb<br>2012 | 23 | Corrected formatting of I <sub>DDS</sub> section, Table 107; corrected language in the General Purpose RAM section of Appendix A; | <u>202, 248</u> | | Sep<br>2011 | 22 | Revised Flash Sector Protect Register description; revised Packaging chapter. | <u>178, 286</u> | | Mar<br>2008 | 21 | Changed title to Z8 Encore! XP F64xx Series. | All | | Feb<br>2008 | 20 | Changed Z8 Encore! XP 64K Series Flash Microcontrollers to Z8 Encore! XP F64xx Series Flash Microcontrollers. Deleted three sentences that mentioned Z8R642. Removed the 40 PDIP package. Added ZENETSC0100ZACG to the end of the Ordering Information table. Changed the flag status to unaffected for BIT, BSET, and BCLR in the eZ8 CPU Instruction Summary table. | 287, 234 | | Dec<br>2007 | 19 | Updated Zilog logo, Disclaimer section, and implemented style guide. Updated Table 113. Changed Z8 Encore! 64K Series to Z8 Encore! XP 64K Series Flash Microcontrollers throughout the document. | All | | Dec<br>2006 | 18 | Updated Flash Memory Electrical Characteristics and Timing table and Ordering Information chapter. | <u>213, 287</u> | | Nov<br>2006 | 17 | Updated Part Number Suffix Designations section. | 292 | ## **Table of Contents** | Revision Historyii | |------------------------------------| | List of Figuresx | | List of Tables | | Introduction | | Features | | Part Selection Guide | | Block Diagram 3 | | CPU and Peripheral Overview | | General-Purpose Input/Output | | Flash Controller | | 10-Bit Analog-to-Digital Converter | | UARTs | | I <sup>2</sup> C 5 | | Serial Peripheral Interface | | Timers | | Interrupt Controller | | Reset Controller | | On-Chip Debugger | | DMA Controller | | Signal and Pin Descriptions | | Available Packages | | Pin Configurations | | Signal Descriptions | | Pin Characteristics | | | | Address Space | | Register File | | Program Memory | | Data Memory | | Information Area | | Register File Address Map | | Reset and Stop Mode Recovery | | Reset Types | | Reset Sources | | Power-On Reset | | Voltage Brown-Out Reset | ### Z8 Encore! XP® F64xx Series **Product Specification** | | _ | | |------|------|--| | | 1000 | | | t in | Life | | | Watchdog Timer Reset | | |----------------------------------------------------------|----| | External Pin Reset | | | On-Chip Debugger Initiated Reset | | | Stop Mode Recovery | | | Stop Mode Recovery Using Watchdog Timer Time-Out | | | Stop Mode Recovery Using a GPIO Port Pin Transition HALT | 33 | | Low-Power Modes | | | STOP Mode | 34 | | HALT Mode | 35 | | General-Purpose I/O | 36 | | GPIO Port Availability By Device | 36 | | Architecture | 37 | | GPIO Alternate Functions | 37 | | GPIO Interrupts | 39 | | GPIO Control Register Definitions | 39 | | Port A–H Address Registers | 40 | | Port A–H Control Registers | 41 | | Port A–H Input Data Registers | 46 | | Port A–H Output Data Register | 46 | | Interrupt Controller | 47 | | Interrupt Vector Listing | | | Architecture | | | Operation | | | Master Interrupt Enable | | | Interrupt Vectors and Priority | | | Interrupt Assertion | | | Software Interrupt Assertion | | | Interrupt Control Register Definitions | | | Interrupt Request 0 Register | | | Interrupt Request 1 Register | | | Interrupt Request 2 Register | | | IRQ0 Enable High and Low Bit Registers | | | IRQ1 Enable High and Low Bit Registers | | | IRQ2 Enable High and Low Bit Registers | | | Interrupt Edge Select Register | | | Interrupt Port Select Register | | | Interrupt Control Register | | | • | | | Timers | | | $\Delta$ rehitecture | 62 | | Operation | . 63 | |----------------------------------------------------------|------| | Timer Operating Modes | . 63 | | Reading the Timer Count Values | . 7 | | Timer Output Signal Operation | . 72 | | Timer Control Register Definitions | . 72 | | Timer 0–3 High and Low Byte Registers | . 72 | | Timer Reload High and Low Byte Registers | . 74 | | Timer 0–3 PWM High and Low Byte Registers | . 75 | | Timer 0–3 Control 0 Registers | . 76 | | Timer 0–3 Control 1 Registers | . 7 | | Watchdog Timer | . 80 | | Operation | . 80 | | Watchdog Timer Refresh | . 8 | | Watchdog Timer Time-Out Response | . 8 | | Watchdog Timer Reload Unlock Sequence | . 82 | | Watchdog Timer Control Register Definitions | . 83 | | Watchdog Timer Control Register | . 83 | | Watchdog Timer Reload Upper, High and Low Byte Registers | . 83 | | Universal Asynchronous Receiver/Transmitter | . 87 | | Architecture | . 8 | | Operation | . 88 | | Transmitting Data using the Polled Method | . 89 | | Transmitting Data using the Interrupt-Driven Method | . 90 | | Receiving Data using the Polled Method | . 9 | | Receiving Data using the Interrupt-Driven Method | . 92 | | Clear To Send (CTS) Operation | . 93 | | MULTIPROCESSOR (9-bit) Mode | | | External Driver Enable | . 95 | | UART Interrupts | | | UART Baud Rate Generator | | | UART Control Register Definitions | | | UART Transmit Data Register | | | UART Receive Data Register | | | UART Status 0 Register | | | UART Status 1 Register | | | UART Control 0 and Control 1 Registers | | | UART Address Compare Register | | | UART Baud Rate High and Low Byte Registers | 105 | | Infrared Encoder/Decoder | | | Architecture | 109 | vii | | 109 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------| | Transmitting IrDA Data | 110 | | Receiving IrDA Data | 111 | | Infrared Encoder/Decoder Control Register Definitions | 112 | | Serial Peripheral Interface | 113 | | Architecture | 113 | | Operation | 115 | | SPI Signals | 115 | | SPI Clock Phase and Polarity Control | 116 | | Multimaster Operation | 118 | | Slave Operation | 119 | | Error Detection | 119 | | SPI Interrupts | 120 | | SPI Baud Rate Generator | 120 | | SPI Control Register Definitions | 121 | | SPI Data Register | 121 | | SPI Control Register | 122 | | SPI Status Register | 123 | | SPI Mode Register | 125 | | SPI Diagnostic State Register | 126 | | SPI Baud Rate High and Low Byte Registers | 126 | | I <sup>2</sup> C Controller | 128 | | Architecture | | | Operation | | | | -129 | | SDA and SCL Signals | | | SDA and SCL Signals I <sup>2</sup> C Interrupts | 130 | | I <sup>2</sup> C Interrupts | 130<br>130 | | I <sup>2</sup> C Interrupts | 130<br>130<br>131 | | I <sup>2</sup> C Interrupts Software Control of I <sup>2</sup> C Transactions Start and Stop Conditions | 130<br>130<br>131<br>132 | | I <sup>2</sup> C Interrupts | 130<br>130<br>131<br>132<br>132 | | I <sup>2</sup> C Interrupts Software Control of I <sup>2</sup> C Transactions Start and Stop Conditions Master Write and Read Transactions Address Only Transaction with a 7-bit Address | 130<br>130<br>131<br>132<br>132<br>133 | | I <sup>2</sup> C Interrupts Software Control of I <sup>2</sup> C Transactions Start and Stop Conditions Master Write and Read Transactions Address Only Transaction with a 7-bit Address Write Transaction with a 7-Bit Address | 130<br>130<br>131<br>132<br>133<br>133 | | I <sup>2</sup> C Interrupts Software Control of I <sup>2</sup> C Transactions Start and Stop Conditions Master Write and Read Transactions Address Only Transaction with a 7-bit Address | 130<br>130<br>131<br>132<br>133<br>133<br>135 | | I <sup>2</sup> C Interrupts Software Control of I <sup>2</sup> C Transactions Start and Stop Conditions Master Write and Read Transactions Address Only Transaction with a 7-bit Address Write Transaction with a 7-Bit Address Address Only Transaction with a 10-bit Address | 130<br>130<br>131<br>132<br>133<br>133<br>135<br>136 | | I <sup>2</sup> C Interrupts Software Control of I <sup>2</sup> C Transactions Start and Stop Conditions Master Write and Read Transactions Address Only Transaction with a 7-bit Address Write Transaction with a 7-Bit Address Address Only Transaction with a 10-bit Address Write Transaction with a 10-bit Address | 130<br>130<br>131<br>132<br>133<br>133<br>135<br>136 | | I <sup>2</sup> C Interrupts Software Control of I <sup>2</sup> C Transactions Start and Stop Conditions Master Write and Read Transactions Address Only Transaction with a 7-bit Address Write Transaction with a 7-Bit Address Address Only Transaction with a 10-bit Address Write Transaction with a 10-Bit Address Read Transaction with a 7-Bit Address Read Transaction with a 10-Bit Address | 130<br>130<br>131<br>132<br>133<br>133<br>135<br>136<br>138 | | I <sup>2</sup> C Interrupts Software Control of I <sup>2</sup> C Transactions Start and Stop Conditions Master Write and Read Transactions Address Only Transaction with a 7-bit Address Write Transaction with a 7-Bit Address Address Only Transaction with a 10-bit Address Write Transaction with a 10-Bit Address Read Transaction with a 7-Bit Address Read Transaction with a 10-Bit Address Read Transaction with a 10-Bit Address Read Transaction with a 10-Bit Address | 130<br>131<br>132<br>133<br>133<br>135<br>136<br>138<br>141 | | I <sup>2</sup> C Interrupts Software Control of I <sup>2</sup> C Transactions Start and Stop Conditions Master Write and Read Transactions Address Only Transaction with a 7-bit Address Write Transaction with a 7-Bit Address Address Only Transaction with a 10-bit Address Write Transaction with a 10-Bit Address Read Transaction with a 7-Bit Address Read Transaction with a 10-Bit Address I <sup>2</sup> C Control Register Definitions I <sup>2</sup> C Data Register | 130<br>131<br>132<br>132<br>133<br>133<br>135<br>136<br>138<br>141<br>141 | | I <sup>2</sup> C Interrupts Software Control of I <sup>2</sup> C Transactions Start and Stop Conditions Master Write and Read Transactions Address Only Transaction with a 7-bit Address Write Transaction with a 7-Bit Address Address Only Transaction with a 10-bit Address Write Transaction with a 10-Bit Address Read Transaction with a 7-Bit Address Read Transaction with a 10-Bit Address Read Transaction with a 10-Bit Address Read Transaction with a 10-Bit Address | 130<br>131<br>132<br>132<br>133<br>135<br>136<br>138<br>141<br>141<br>142 | viii | I <sup>2</sup> C Diagnostic State Register | 147 | |----------------------------------------------|-----| | I <sup>2</sup> C Diagnostic Control Register | 149 | | Direct Memory Access Controller | 150 | | Operation | | | Configuring DMA0 and DMA1 for Data Transfer | | | DMA_ADC Operation | | | Configuring DMA_ADC for Data Transfer | | | DMA Control Register Definitions | | | DMAx Control Register | | | DMAx I/O Address Register | | | DMAx Address High Nibble Register | | | DMAx Start/Current Address Low Byte Register | | | DMAx End Address Low Byte Register | | | DMA_ADC Address Register | | | DMA_ADC Control Register | 158 | | DMA_ADC Status Register | 159 | | Analog-to-Digital Converter | 161 | | Architecture | | | Operation | | | Automatic Power-Down | | | Single-Shot Conversion | | | Continuous Conversion | | | DMA Control of the ADC | | | ADC Control Register Definitions | | | ADC Control Register | | | ADC Data High Byte Register | | | ADC Data Low Bits Register | | | Flash Memory | | | Information Area | | | Operation | | | Timing Using the Flash Frequency Registers | | | Flash Read Protection | | | Flash Write/Erase Protection | | | Byte Programming | | | Page Erase | | | Mass Erase | | | Flash Controller Bypass | | | Flash Controller Behavior in Debug Mode | | | Flash Control Register Definitions | | | Flash Control Register | | ix | Flash Status Register | . 177 | |---------------------------------------------------------|-------| | Page Select Register | . 177 | | Flash Sector Protect Register | . 178 | | Flash Frequency High and Low Byte Registers | . 179 | | Option Bits | . 180 | | Operation | . 180 | | Option Bit Configuration By Reset | . 180 | | Option Bit Address Space | . 180 | | Flash Memory Address 0000H | . 181 | | Flash Memory Address 0001H | . 182 | | On-Chip Debugger | . 183 | | Architecture | | | Operation | | | OCD Interface | | | DEBUG Mode | . 185 | | OCD Data Format | | | OCD Autobaud Detector/Generator | . 186 | | OCD Serial Errors | . 187 | | Breakpoints | | | On-Chip Debugger Commands | . 188 | | On-Chip Debugger Control Register Definitions | . 193 | | OCD Control Register | | | OCD Status Register | . 194 | | On-Chip Oscillator | . 196 | | Operating Modes | | | Crystal Oscillator Operation | | | Oscillator Operation with an External RC Network | | | Electrical Characteristics | . 200 | | Absolute Maximum Ratings | | | DC Characteristics | | | On-Chip Peripheral AC and DC Electrical Characteristics | | | AC Characteristics | | | General-Purpose I/O Port Input Data Sample Timing | | | General-Purpose I/O Port Output Timing | | | On-Chip Debugger Timing | | | SPI Master Mode Timing | | | SPI Slave Mode Timing | | | I <sup>2</sup> C Timing | | | UART Timing | | | | | | v | |---| | x | | | | eZ8 CPU Instruction Set | |----------------------------------------------------| | Assembly Language Programming Introduction | | Assembly Language Syntax | | eZ8 CPU Instruction Notation | | Condition Codes | | eZ8 CPU Instruction Classes | | eZ8 CPU Instruction Summary | | Flags Register | | Op Code Maps | | Appendix A. Register Tables | | General Purpose RAM | | Timer 0 | | Universal Asynchronous Receiver/Transmitter (UART) | | Inter-Integrated Circuit (I <sup>2</sup> C) | | Serial Peripheral Interface | | Analog-to-Digital Converter (ADC) | | Direct Memory Access (DMA) | | Interrupt Request (IRQ) | | General-Purpose Input/Output (GPIO) | | Watchdog Timer | | Flash | | Packaging | | Ordering Information | | Part Number Suffix Designations | | Index | | Customer Support | #### χi ## List of Figures | Figure 1. | Z8 Encore! XP F64xx Series Block Diagram | |------------|----------------------------------------------------------------------------| | Figure 2. | Z8 Encore! XP F64xx Series in 40-Pin Dual Inline Package (PDIP) 8 | | Figure 3. | Z8 Encore! XP F64xx Series in 44-Pin Plastic Leaded Chip Carrier (PLCC) 9 | | Figure 4. | Z8 Encore! XP F64xx Series in 44-Pin Low-Profile Quad Flat | | | Package (LQFP) | | Figure 5. | Z8 Encore! XP F64xx Series in 64-Pin Low-Profile Quad Flat | | | Package (LQFP) | | Figure 6. | Z8 Encore! XP F64xx Series in 68-Pin Plastic Leaded Chip Carrier (PLCC) | | Figure 7. | Z8 Encore! XP F64xx Series in 80-Pin Quad Flat Package (QFP) 13 | | Figure 8. | Power-On Reset Operation | | Figure 9. | Voltage Brown-Out Reset Operation | | Figure 10. | GPIO Port Pin Block Diagram | | Figure 11. | Interrupt Controller Block Diagram | | Figure 12. | Timer Block Diagram | | Figure 13. | UART Block Diagram | | Figure 14. | UART Asynchronous Data Format without Parity 89 | | Figure 15. | UART Asynchronous Data Format with Parity | | Figure 16. | UART Asynchronous MULTIPROCESSOR Mode Data Format 93 | | Figure 17. | UART Driver Enable Signal Timing (shown with 1 Stop Bit and Parity) . 95 | | Figure 18. | UART Receiver Interrupt Service Routine Flow | | Figure 19. | Infrared Data Communication System Block Diagram 109 | | Figure 20. | Infrared Data Transmission | | Figure 21. | Infrared Data Reception | | Figure 22. | SPI Configured as a Master in a Single-Master, Single-Slave System 113 | | Figure 23. | SPI Configured as a Master in a Single-Master, Multiple-Slave System . 114 | | Figure 24. | SPI Configured as a Slave | | Figure 25. | SPI Timing When PHASE is 0 | | Figure 26. | SPI Timing When PHASE is 1 | | Figure 27. | I <sup>2</sup> C Controller Block Diagram | | Figure 28. | 7-Bit Address Only Transaction Format | | Figure 29. | 7-Bit Addressed Slave Data Transfer Format | | Figure 30. | 10-Bit Address Only Transaction Format | xii | Figure 31. | 10-Bit Addressed Slave Data Transfer Format | 136 | |------------|-------------------------------------------------------------------------------------------------------|-----| | Figure 32. | Receive Data Transfer Format for a 7-Bit Addressed Slave | 138 | | Figure 33. | Receive Data Format for a 10-Bit Addressed Slave | 139 | | Figure 34. | Analog-to-Digital Converter Block Diagram | 162 | | Figure 35. | Flash Memory Arrangement | 170 | | Figure 36. | On-Chip Debugger Block Diagram | 183 | | Figure 37. | Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface, #1 of 2 | 184 | | Figure 38. | Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface, #2 of 2 | 185 | | Figure 39. | OCD Data Format | 186 | | Figure 40. | Recommended 20MHz Crystal Oscillator Configuration | 197 | | Figure 41. | Connecting the On-Chip Oscillator to an External RC Network | 198 | | Figure 42. | Typical RC Oscillator Frequency as a Function of the External Capacitance with a $45k\Omega$ Resistor | 199 | | Figure 43. | Typical Active Mode Idd vs. System Clock Frequency | | | Figure 44. | Maximum Active Mode Idd vs. System Clock Frequency | | | Figure 45. | Typical HALT Mode Idd vs. System Clock Frequency | | | Figure 46. | Maximum HALT Mode Icc vs. System Clock Frequency | | | Figure 47. | Maximum STOP Mode IDD with VBO Enabled vs. Power Supply Voltage | 200 | | Figure 48. | Maximum STOP Mode IDD with VBO Disabled vs. Power Supply | 20) | | riguie 40. | Voltage | 210 | | Figure 49. | Analog-to-Digital Converter Frequency Response | | | Figure 50. | Port Input Sample Timing | | | Figure 51. | GPIO Port Output Timing | | | Figure 52. | On-Chip Debugger Timing | 219 | | Figure 53. | SPI Master Mode Timing | 220 | | Figure 54. | SPI Slave Mode Timing | 221 | | Figure 55. | I <sup>2</sup> C Timing | 222 | | Figure 56. | UART Timing with CTS | 223 | | Figure 57. | UART Timing without CTS | 224 | | Figure 58. | Flags Register | 243 | | Figure 59. | Op Code Map Cell Description | 244 | | Figure 60. | First Op Code Map | 246 | | Figure 61. | Second Op Code Map after 1FH | 247 | #### xiii ## List of Tables | Table 1. | Z8 Encore! XP F64xx Series Part Selection Guide | . 2 | |-----------|----------------------------------------------------------|-----| | Table 2. | Z8 Encore! XP F64xx Series Package Options | . 7 | | Table 3. | Signal Descriptions | 14 | | Table 4. | Pin Characteristics of the Z8 Encore! XP F64xx Series | 17 | | Table 5. | Z8 Encore! XP F64xx Series Program Memory Maps | 19 | | Table 6. | Z8 Encore! XP F64xx Series Information Area Map | 21 | | Table 7. | Z8 Encore! XP F64xx Series Register File Address Map | 22 | | Table 8. | Reset and Stop Mode Recovery Characteristics and Latency | 28 | | Table 9. | Reset Sources and Resulting Reset Type | 29 | | Table 10. | Stop Mode Recovery Sources and Resulting Action | 33 | | Table 11. | Port Availability by Device and Package Type | 36 | | Table 12. | Port Alternate Function Mapping | 38 | | Table 13. | GPIO Port Registers and Subregisters | 39 | | Table 14. | Port A-H GPIO Address Registers (PxADDR) | 40 | | Table 15. | Port A–H Control Registers (PxCTL) | 41 | | Table 16. | Port A–H Data Direction Subregisters | 41 | | Table 17. | Port A–H Alternate Function Subregisters | 42 | | Table 18. | Port A–H Output Control Subregisters | 43 | | Table 19. | Port A–H High Drive Enable Subregisters | 44 | | Table 20. | Port A–H Stop Mode Recovery Source Enable Subregisters | 45 | | Table 21. | Port A–H Input Data Registers (PxIN) | 46 | | Table 22. | Port A–H Output Data Register (PxOUT) | 46 | | Table 23. | Interrupt Vectors in Order of Priority | 48 | | Table 24. | Interrupt Request 0 Register (IRQ0) | 52 | | Table 25. | Interrupt Request 1 Register (IRQ1) | 53 | | Table 26. | Interrupt Request 2 Register (IRQ2) | 54 | | Table 27. | IRQ0 Enable and Priority Encoding | 55 | | Table 28. | IRQ0 Enable High Bit Register (IRQ0ENH) | 55 | | Table 29. | IRQ0 Enable Low Bit Register (IRQ0ENL) | 56 | | Table 30. | IRQ1 Enable and Priority Encoding | 56 | | Table 31. | IRQ1 Enable High Bit Register (IRQ1ENH) | 57 | | Table 32. | IRQ1 Enable Low Bit Register (IRQ1ENL) | 57 | | Table 33. | IRQ2 Enable and Priority Encoding | 58 | | | | | | , | Γable 34. | IRQ2 Enable High Bit Register (IRQ2ENH) | 58 | |---|-----------|-----------------------------------------------------------------------|-------| | , | Γable 35. | IRQ2 Enable Low Bit Register (IRQ2ENL) | 59 | | , | Γable 36. | Interrupt Edge Select Register (IRQES) | 60 | | , | Гable 37. | Interrupt Port Select Register (IRQPS) | 60 | | , | Γable 38. | Interrupt Control Register (IRQCTL) | 61 | | , | Гable 39. | Timer 0–3 High Byte Register (TxH) | 73 | | , | Γable 40. | Timer 0–3 Low Byte Register (TxL) | 73 | | , | Γable 41. | Timer 0–3 Reload High Byte Register (TxRH) | 74 | | , | Гable 42. | Timer 0–3 Reload Low Byte Register (TxRL) | 74 | | , | Гable 43. | Timer 0–3 PWM High Byte Register (TxPWMH) | 75 | | , | Γable 44. | Timer 0–3 PWM Low Byte Register (TxPWML) | 75 | | , | Гable 45. | Timer 0–3 Control 0 Register (TxCTL0) | 76 | | , | Гable 46. | Timer 0–3 Control 1 Register (TxCTL1) | 77 | | , | Γable 47. | Watchdog Timer Approximate Time-Out Delays | 81 | | , | Γable 48. | Watchdog Timer Control Register (WDTCTL) | 84 | | , | Гable 49. | Watchdog Timer Events | 85 | | , | Γable 50. | Watchdog Timer Reload Upper Byte Register (WDTU) | 85 | | , | Γable 51. | Watchdog Timer Reload High Byte Register (WDTH) | 86 | | , | Γable 52. | Watchdog Timer Reload Low Byte Register (WDTL) | 86 | | , | Γable 53. | UART Transmit Data Register (UxTXD) | 99 | | , | Γable 54. | UART Receive Data Register (UxRXD) | 99 | | , | Γable 55. | UART Status 0 Register (UxSTAT0) | . 100 | | , | Γable 56. | UART Status 1 Register (UxSTAT1) | . 101 | | , | Γable 57. | UART Control 0 Register (UxCTL0) | . 102 | | , | Γable 58. | UART Control 1 Register (UxCTL1) | . 103 | | , | Γable 59. | UART Address Compare Register (UxADDR) | . 105 | | , | Гable 60. | UART Baud Rate High Byte Register (UxBRH) | . 106 | | , | Γable 61. | UART Baud Rate Low Byte Register (UxBRL) | . 106 | | , | Γable 62. | UART Baud Rates | . 107 | | , | Гable 63. | SPI Clock Phase (PHASE) and Clock Polarity (CLKPOL) Operation $\ .$ . | . 117 | | , | Γable 64. | SPI Data Register (SPIDATA) | . 122 | | , | Γable 65. | SPI Control Register (SPICTL) | . 122 | | , | Гable 66. | SPI Status Register (SPISTAT) | . 123 | | , | Гable 67. | SPI Mode Register (SPIMODE) | . 125 | | , | Гable 68. | SPI Diagnostic State Register (SPIDST) | . 126 | | , | Гable 69. | SPI Baud Rate High Byte Register (SPIBRH) | . 127 | | v | ١, | | |---|----|--| | л | v | | | T | able 70. | SPI Baud Rate Low Byte Register (SPIBRL) | . 127 | |---|-----------|-----------------------------------------------------------------|-------| | T | able 71. | I <sup>2</sup> C Data Register (I2CDATA) | 142 | | T | able 72. | I2C Status Register (I2CSTAT) | . 142 | | T | able 73. | I2C Control Register (I2CCTL) | . 144 | | T | able 74. | I <sup>2</sup> C Baud Rate Low Byte Register (I2CBRL) | 146 | | T | able 75. | I <sup>2</sup> C Baud Rate High Byte Register (I2CBRH) | 146 | | T | able 76. | I <sup>2</sup> C Diagnostic State Register (I2CDST) | 147 | | T | able 77. | I <sup>2</sup> C Diagnostic Control Register (I2CDIAG) | 149 | | T | able 78. | DMAx Control Register (DMAxCTL) | 153 | | T | able 79. | DMAx I/O Address Register (DMAxIO) | 154 | | T | able 80. | DMAx Address High Nibble Register (DMAxH) | 155 | | T | able 81. | DMAx Start/Current Address Low Byte Register (DMAxSTART) | 156 | | T | able 82. | DMAx End Address Low Byte Register (DMAxEND) | 156 | | T | able 83. | DMA_ADC Register File Address Example | . 157 | | T | able 84. | DMA_ADC Control Register (DMAACTL) | 158 | | T | able 85. | DMA_ADC Address Register (DMAA_ADDR) | 158 | | T | able 86. | DMA_ADC Status Register (DMAA_STAT) | 159 | | T | able 87. | ADC Control Register (ADCCTL) | 165 | | T | able 88. | ADC Data High Byte Register (ADCD_H) | 167 | | T | able 89. | ADC Data Low Bits Register (ADCD_L) | 168 | | T | able 90. | Flash Memory Configurations | 169 | | T | able 91. | Flash Memory Sector Addresses | 169 | | T | able 92. | Z8 Encore! XP F64xx Series Information Area Map | 171 | | T | able 93. | Flash Control Register (FCTL) | 176 | | T | able 94. | Flash Status Register (FSTAT) | . 177 | | T | able 95. | Flash Sector Protect Register (FPROT) | 178 | | T | able 96. | Page Select Register (FPS) | 178 | | T | able 97. | Flash Frequency High Byte Register (FFREQH) | 179 | | T | able 98. | Flash Frequency Low Byte Register (FFREQL) | 179 | | T | able 99. | Flash Option Bits At Flash Memory Address 0000H | 181 | | T | able 100. | Options Bits at Flash Memory Address 0001H | 182 | | T | able 101. | OCD Baud-Rate Limits | 186 | | T | able 102. | On-Chip Debugger Commands | . 189 | | T | able 103. | OCD Control Register (OCDCTL) | . 193 | | T | able 104. | OCD Status Register (OCDSTAT) | . 194 | | T | able 105. | Recommended Crystal Oscillator Specifications (20MHz Operation) | 197 | | | | | | χvi | | Absolute Maximum Ratings | | |------------|----------------------------------------------------------------------------|-----| | Table 107. | DC Characteristics | 202 | | Table 108. | Power-On Reset and Voltage Brown-Out Electrical Characteristics and Timing | 211 | | Table 109. | Reset and Stop Mode Recovery Pin Timing | | | | External RC Oscillator Electrical Characteristics and Timing | | | | Flash Memory Electrical Characteristics and Timing | | | | Watchdog Timer Electrical Characteristics and Timing | | | Table 113. | Analog-to-Digital Converter Electrical Characteristics and Timing | 214 | | Table 114. | AC Characteristics | 216 | | Table 115. | GPIO Port Input Timing | 217 | | Table 116. | GPIO Port Output Timing | 218 | | Table 117. | On-Chip Debugger Timing | 219 | | Table 118. | SPI Master Mode Timing | 220 | | Table 119. | SPI Slave Mode Timing | 221 | | Table 120. | I <sup>2</sup> C Timing | 222 | | Table 121. | UART Timing with CTS | 223 | | Table 122. | UART Timing without CTS | 224 | | Table 123. | Assembly Language Syntax Example 1 | 226 | | Table 124. | Assembly Language Syntax Example 2 | 227 | | Table 125. | Notational Shorthand | 227 | | | Additional Symbols | | | | Condition Codes | | | | Arithmetic Instructions | | | | Bit Manipulation Instructions | | | Table 130. | Block Transfer Instructions | 231 | | | CPU Control Instructions | | | | Load Instructions | | | Table 133. | Logical Instructions | 233 | | | Program Control Instructions | | | Table 135. | Rotate and Shift Instructions | 234 | | Table 136. | eZ8 CPU Instruction Summary | 234 | | Table 137. | Op Code Map Abbreviations | 244 | | Table 138. | Timer 0–3 High Byte Register (TxH) | 248 | | Table 139. | Timer 0–3 Low Byte Register (TxL) | 249 | | Table 140. | Timer 0–3 Reload High Byte Register (TxRH) | 249 | ### Z8 Encore! XP® F64xx Series **Product Specification** | Table 141. | Timer 0–3 Reload Low Byte Register (TxRL) | 249 | |------------|--------------------------------------------|-----| | Table 142. | Timer 0–3 PWM High Byte Register (TxPWMH) | 249 | | Table 143. | Timer 0–3 PWM Low Byte Register (TxPWML) | 250 | | Table 144. | Timer 0–3 Control 0 Register (TxCTL0) | 250 | | Table 145. | Timer 0–3 Control 1 Register (TxCTL1) | 250 | | Table 146. | Timer 0–3 High Byte Register (TxH) | 250 | | Table 147. | Timer 0–3 Low Byte Register (TxL) | 251 | | Table 148. | Timer 0–3 Reload High Byte Register (TxRH) | 251 | | Table 149. | Timer 0–3 Reload Low Byte Register (TxRL) | 251 | | Table 150. | Timer 0–3 PWM High Byte Register (TxPWMH) | 251 | | Table 151. | Timer 0–3 PWM Low Byte Register (TxPWML) | 252 | | Table 152. | Timer 0–3 Control 0 Register (TxCTL0) | 252 | | Table 153. | Timer 0–3 Control 1 Register (TxCTL1) | 252 | | Table 154. | Timer 0–3 High Byte Register (TxH) | 252 | | Table 155. | Timer 0–3 Low Byte Register (TxL) | 253 | | Table 156. | Timer 0–3 Reload High Byte Register (TxRH) | 253 | | Table 157. | Timer 0–3 Reload Low Byte Register (TxRL) | 253 | | Table 158. | Timer 0–3 PWM High Byte Register (TxPWMH) | 253 | | Table 159. | Timer 0–3 PWM Low Byte Register (TxPWML) | 254 | | Table 160. | Timer 0–3 Control 0 Register (TxCTL0) | 254 | | Table 161. | Timer 0–3 Control 1 Register (TxCTL1) | 254 | | Table 162. | Timer 0–3 High Byte Register (TxH) | 254 | | Table 163. | Timer 0–3 Low Byte Register (TxL) | 255 | | Table 164. | Timer 0–3 Reload High Byte Register (TxRH) | 255 | | Table 165. | Timer 0–3 Reload Low Byte Register (TxRL) | 255 | | Table 166. | Timer 0–3 PWM High Byte Register (TxPWMH) | 255 | | Table 167. | Timer 0–3 PWM Low Byte Register (TxPWML) | 256 | | Table 168. | Timer 0–3 Control 0 Register (TxCTL0) | 256 | | Table 169. | Timer 0–3 Control 1 Register (TxCTL1) | 256 | | Table 170. | UART Transmit Data Register (UxTXD) | 257 | | Table 171. | UART Receive Data Register (UxRXD) | 257 | | Table 172. | UART Status 0 Register (UxSTAT0) | 257 | | Table 173. | UART Control 0 Register (UxCTL0) | 257 | | | UART Control 1 Register (UxCTL1) | | | Table 175. | UART Status 1 Register (UxSTAT1) | 258 | | | UART Address Compare Register (UxADDR) | | | | | | | Table 177. | UART Baud Rate High Byte Register (UxBRH) | . 258 | |------------|----------------------------------------------------------|-------| | Table 178. | UART Baud Rate Low Byte Register (UxBRL) | . 259 | | Table 179. | UART Transmit Data Register (UxTXD) | . 259 | | Table 180. | UART Receive Data Register (UxRXD) | . 259 | | Table 181. | UART Status 0 Register (UxSTAT0) | . 259 | | Table 182. | UART Control 0 Register (UxCTL0) | . 260 | | Table 183. | UART Control 1 Register (UxCTL1) | . 260 | | Table 184. | UART Status 1 Register (UxSTAT1) | . 260 | | Table 185. | UART Address Compare Register (UxADDR) | . 260 | | Table 186. | UART Baud Rate High Byte Register (UxBRH) | . 261 | | Table 187. | UART Baud Rate Low Byte Register (UxBRL) | . 261 | | Table 188. | I <sup>2</sup> C Data Register (I2CDATA) | . 261 | | Table 189. | I <sup>2</sup> C Status Register (I2CSTAT) | . 262 | | Table 190. | I <sup>2</sup> C Control Register (I2CCTL) | . 262 | | Table 191. | I <sup>2</sup> C Baud Rate High Byte Register (I2CBRH) | . 262 | | Table 192. | I <sup>2</sup> C Baud Rate Low Byte Register (I2CBRL) | . 262 | | Table 193. | I <sup>2</sup> C Diagnostic State Register (I2CDST) | . 263 | | Table 194. | I <sup>2</sup> C Diagnostic Control Register (I2CDIAG) | . 263 | | Table 195. | SPI Data Register (SPIDATA) | . 263 | | Table 196. | SPI Control Register (SPICTL) | . 264 | | Table 197. | SPI Status Register (SPISTAT) | . 264 | | Table 198. | SPI Mode Register (SPIMODE) | . 264 | | Table 199. | SPI Diagnostic State Register (SPIDST) | . 265 | | Table 200. | SPI Baud Rate High Byte Register (SPIBRH) | . 265 | | Table 201. | SPI Baud Rate Low Byte Register (SPIBRL) | . 265 | | Table 202. | ADC Data High Byte Register (ADCD_H) | . 266 | | Table 203. | ADC Data Low Bits Register (ADCD_L) | . 266 | | Table 204. | DMAx Control Register (DMAxCTL) | . 267 | | Table 205. | DMAx I/O Address Register (DMAxIO) | . 267 | | Table 206. | DMAx Address High Nibble Register (DMAxH) | . 267 | | Table 207. | DMAx Start/Current Address Low Byte Register (DMAxSTART) | . 267 | | Table 208. | DMAx End Address Low Byte Register (DMAxEND) | . 268 | | Table 209. | DMAx Control Register (DMAxCTL) | . 268 | | Table 210. | DMAx I/O Address Register (DMAxIO) | . 268 | | Table 211. | DMAx Address High Nibble Register (DMAxH) | . 269 | | Table 212. | DMAx Start/Current Address Low Byte Register (DMAxSTART) | . 269 | xix | Table 213. | DMAx End Address Low Byte Register (DMAxEND) | 269 | |------------|----------------------------------------------|-------| | Table 214. | DMA_ADC Address Register (DMAA_ADDR) | 269 | | Table 215. | DMA_ADC Control Register (DMAACTL) | 270 | | Table 216. | DMA_ADC Status Register (DMAA_STAT) | 270 | | Table 217. | Interrupt Request 0 Register (IRQ0) | 270 | | Table 218. | IRQ0 Enable High Bit Register (IRQ0ENH) | 271 | | Table 219. | IRQ0 Enable Low Bit Register (IRQ0ENL) | 271 | | Table 220. | Interrupt Request 1 Register (IRQ1) | 271 | | Table 221. | IRQ1 Enable High Bit Register (IRQ1ENH) | 271 | | Table 222. | IRQ1 Enable Low Bit Register (IRQ1ENL) | 272 | | Table 223. | Interrupt Request 2 Register (IRQ2) | 272 | | Table 224. | IRQ2 Enable High Bit Register (IRQ2ENH) | 272 | | Table 225. | IRQ2 Enable Low Bit Register (IRQ2ENL) | 272 | | Table 226. | Interrupt Edge Select Register (IRQES) | 273 | | Table 227. | Interrupt Port Select Register (IRQPS) | 273 | | Table 228. | Interrupt Control Register (IRQCTL) | 273 | | Table 229. | Port A–H GPIO Address Registers (PxADDR) | 274 | | Table 230. | Port A–H Control Registers (PxCTL) | 274 | | Table 231. | Port A–H Input Data Registers (PxIN) | 274 | | Table 232. | Port A–H Output Data Register (PxOUT) | 275 | | Table 233. | Port A–H GPIO Address Registers (PxADDR) | 275 | | Table 234. | Port A–H Control Registers (PxCTL) | 275 | | Table 235. | Port A–H Input Data Registers (PxIN) | 275 | | Table 236. | Port A–H Output Data Register (PxOUT) | 276 | | Table 237. | Port A–H GPIO Address Registers (PxADDR) | 276 | | Table 238. | Port A–H Control Registers (PxCTL) | 276 | | Table 239. | Port A–H Input Data Registers (PxIN) | 276 | | Table 240. | Port A–H Output Data Register (PxOUT) | . 277 | | Table 241. | Port A–H GPIO Address Registers (PxADDR) | 277 | | Table 242. | Port A–H Control Registers (PxCTL) | 277 | | Table 243. | Port A–H Input Data Registers (PxIN) | 277 | | Table 244. | Port A–H Output Data Register (PxOUT) | 278 | | Table 245. | Port A–H GPIO Address Registers (PxADDR) | 278 | | Table 246. | Port A–H Control Registers (PxCTL) | 278 | | Table 247. | Port A–H Input Data Registers (PxIN) | 278 | | Table 248. | Port A–H Output Data Register (PxOUT) | . 279 | XX | Table 249. | Port A–H GPIO Address Registers (PxADDR) | 279 | |------------|--------------------------------------------------|-----| | Table 250. | Port A–H Control Registers (PxCTL) | 279 | | Table 251. | Port A–H Input Data Registers (PxIN) | 279 | | Table 252. | Port A–H Output Data Register (PxOUT) | 280 | | Table 253. | Port A–H GPIO Address Registers (PxADDR) | 280 | | Table 254. | Port A–H Control Registers (PxCTL) | 280 | | Table 255. | Port A–H Input Data Registers (PxIN) | 280 | | Table 256. | Port A–H Output Data Register (PxOUT) | 281 | | Table 257. | Port A–H GPIO Address Registers (PxADDR) | 281 | | Table 258. | Port A–H Control Registers (PxCTL) | 281 | | Table 259. | Port A-H Input Data Registers (PxIN) | 281 | | Table 260. | Port A–H Output Data Register (PxOUT) | 282 | | Table 261. | Watchdog Timer Control Register (WDTCTL) | 282 | | Table 262. | Watchdog Timer Reload Upper Byte Register (WDTU) | 282 | | Table 263. | Watchdog Timer Reload High Byte Register (WDTH) | 283 | | Table 264. | Watchdog Timer Reload Low Byte Register (WDTL) | 283 | | Table 265. | Flash Control Register (FCTL) | 284 | | Table 266. | Flash Status Register (FSTAT) | 284 | | Table 267. | Page Select Register (FPS) | 284 | | Table 268. | Flash Frequency High Byte Register (FFREQH) | 285 | | Table 269. | Flash Frequency Low Byte Register (FFREQL) | 285 | | Table 270. | Flash Sector Protect Register (FPROT) | 285 | | Table 271. | Z8 Encore! XP F64xx Series Ordering Matrix | 287 | ## Introduction Zilog's Z8 Encore! XP F64xx Series MCU family of products are a line of Zilog microcontroller products based upon the 8-bit eZ8 CPU. The Z8 Encore! XP F64xx Series adds Flash memory to Zilog's extensive line of 8-bit microcontrollers. The Flash in-circuit programming capability allows for faster development time and program changes in the field. The new eZ8 CPU is upward-compatible with existing Z8 instructions. The rich-peripheral set of the Z8 Encore! XP F64xx Series makes it suitable for a variety of applications including motor control, security systems, home appliances, personal electronic devices, and sensors. #### **Features** The features of Z8 Encore! XP F64xx Series include: - 20MHz eZ8 CPU - Up to 64KB Flash with in-circuit programming capability - Up to 4KB register RAM - 12-channel, 10-bit Analog-to-Digital Converter (ADC) - Two full-duplex 9-bit UARTs with bus transceiver Driver Enable control - Inter-integrated circuit (I<sup>2</sup>C) - Serial Peripheral Interface (SPI) - Two Infrared Data Association (IrDA)-compliant infrared encoder/decoders - Up to four 16-bit timers with capture, compare and PWM capability - Watchdog Timer (WDT) with internal RC oscillator - Three-channel DMA - Up to 60 input/output (I/O) pins - 24 interrupts with configurable priority - On-Chip Debugger - Voltage Brown-Out (VBO) Protection - Power-On Reset (POR) - Operating voltage of 3.0V to 3.6V with 5V-tolerant inputs - $0^{\circ}$ C to $+70^{\circ}$ C, $-40^{\circ}$ C to $+105^{\circ}$ C, and $-40^{\circ}$ C to $+125^{\circ}$ C operating temperature ranges #### **Part Selection Guide** Table 1 identifies the basic features and package styles available for each device within the Z8 Encore! XP product line. Table 1. Z8 Encore! XP F64xx Series Part Selection Guide | Part<br>Number | Flash<br>(KB) | RAM<br>(KB) | I/O | 16-bit<br>Timers<br>with PWM | ADC<br>Inputs | UARTs<br>with IrDA | I <sup>2</sup> C | SPI | 40-/<br>44-Pin<br>Package | 64/68-Pin<br>Package | 80-Pin<br>Package | |----------------|---------------|-------------|-----|------------------------------|---------------|--------------------|------------------|-----|---------------------------|----------------------|-------------------| | Z8F1621 | 16 | 2 | 31 | 3 | 8 | 2 | 1 | 1 | Х | | | | Z8F1622 | 16 | 2 | 46 | 4 | 12 | 2 | 1 | 1 | | Х | | | Z8F2421 | 24 | 2 | 31 | 3 | 8 | 2 | 1 | 1 | Χ | | | | Z8F2422 | 24 | 2 | 46 | 4 | 12 | 2 | 1 | 1 | | Χ | | | Z8F3221 | 32 | 2 | 31 | 3 | 8 | 2 | 1 | 1 | Χ | | | | Z8F3222 | 32 | 2 | 46 | 4 | 12 | 2 | 1 | 1 | | Χ | | | Z8F4821 | 48 | 4 | 31 | 3 | 8 | 2 | 1 | 1 | Χ | | | | Z8F4822 | 48 | 4 | 46 | 4 | 12 | 2 | 1 | 1 | | Χ | | | Z8F4823 | 48 | 4 | 60 | 4 | 12 | 2 | 1 | 1 | | | Х | | Z8F6421 | 64 | 4 | 31 | 3 | 8 | 2 | 1 | 1 | Χ | | | | Z8F6422 | 64 | 4 | 46 | 4 | 12 | 2 | 1 | 1 | | Х | | | Z8F6423 | 64 | 4 | 60 | 4 | 12 | 2 | 1 | 1 | | | Х | Note: For die form sales, contact your local Zilog Sales Office. ## **Block Diagram** Figure 1 displays the architecture of the Z8 Encore! XP F64xx Series. Figure 1. Z8 Encore! XP F64xx Series Block Diagram ## **CPU and Peripheral Overview** The latest 8-bit eZ8 CPU meets the continuing demand for faster and more code-efficient microcontrollers. The eZ8 CPU executes a superset of the original Z8 instruction set. eZ8 CPU features include: Direct register-to-register architecture allows each register to function as an accumulator, improving execution time and decreasing the required program memory - Software stack allows much greater depth in subroutine calls and interrupts than hardware stacks - Compatible with existing Z8 code - Expanded internal Register File allows access of up to 4KB - New instructions improve execution efficiency for code developed using higher-level programming languages, including C - Pipelined instruction fetch and execution - New instructions for improved performance including BIT, BSWAP, BTJ, CPC, LDC, LDCI, LEA, MULT and SRL - New instructions support 12-bit linear addressing of the Register File - Up to 10 MIPS operation - C-Compiler friendly - 2 to 9 clock cycles per instruction For more information about the eZ8 CPU, refer to the eZ8 CPU Core User Manual (UM0128), which is available for download on www.zilog.com. #### **General-Purpose Input/Output** The Z8 Encore! XP F64xx Series features seven 8-bit ports (ports A–G) and one 4-bit port (Port H) for general-purpose input/output (GPIO). Each pin is individually programmable. All ports (except B and H) support 5V-tolerant inputs. #### Flash Controller The Flash Controller programs and erases the contents of Flash memory. #### 10-Bit Analog-to-Digital Converter The Analog-to-Digital Converter converts an analog input signal to a 10-bit binary number. The ADC accepts inputs from up to 12 different analog input sources. #### **UARTs** Each UART is full-duplex and capable of handling asynchronous data transfers. The UARTs support 8- and 9-bit data modes, selectable parity, and an efficient bus transceiver Driver Enable signal for controlling a multitransceiver bus, such as RS-485. 5 #### I<sup>2</sup>C The I<sup>2</sup>C controller makes the Z8 Encore! XP F64xx Series compatible with the I<sup>2</sup>C protocol. The I<sup>2</sup>C controller consists of two bidirectional bus lines, a serial data (SDA) line and a serial clock (SCL) line. #### **Serial Peripheral Interface** The serial peripheral interface allows the Z8 Encore! XP F64xx Series to exchange data between other peripheral devices such as EEPROMs, A/D converters and ISDN devices. The SPI is a full-duplex, synchronous, character-oriented channel that supports a four-wire interface. #### **Timers** Up to four 16-bit reloadable timers can be used for timing/counting events or for motor control operations. These timers provide a 16-bit programmable reload counter and operate in ONE-SHOT, CONTINUOUS, GATED, CAPTURE, COMPARE, CAPTURE AND COMPARE and PWM modes. Only 3 timers (Timer 0–2) are available in the 44-pin package. #### **Interrupt Controller** The Z8 Encore! XP F64xx Series products support up to 24 interrupts. These interrupts consist of 12 internal and 12 GPIO pins. The interrupts have 3 levels of programmable interrupt priority. #### **Reset Controller** The Z8 Encore! XP F64xx Series can be reset using the RESET pin, Power-On Reset, Watchdog Timer, STOP Mode exit, or Voltage Brown-Out (**VBO**) warning signal. #### **On-Chip Debugger** The Z8 Encore! XP F64xx Series features an integrated On-Chip Debugger. The OCD provides a rich set of debugging capabilities, such as reading and writing registers, programming the Flash, setting breakpoints and executing code. A single-pin interface provides communication to the OCD. 6 #### **DMA Controller** The Z8 Encore! XP F64xx Series feature three channels of DMA. Two of the channels are for register RAM to and from I/O operations. The third channel automatically controls the transfer of data from the ADC to the memory. ## Signal and Pin Descriptions The Z8 Encore! XP F64xx Series product are available in a variety of packages styles and pin configurations. This chapter describes the signals and available pin configurations for each of the package styles. For information about physical package specifications, see the <u>Packaging</u> chapter on page 286. #### **Available Packages** Table 2 identifies the package styles that are available for each device within the Z8 Encore! XP F64xx Series product line. Table 2. Z8 Encore! XP F64xx Series Package Options | Part Number | 40-Pin<br>PDIP | 44-Pin<br>LQFP | 44-Pin<br>PLCC | 64-Pin<br>LQFP | 68-Pin<br>PLCC | 80-Pin<br>QFP | |-------------|----------------|----------------|----------------|----------------|----------------|---------------| | Z8F1621 | Х | Х | Х | | | | | Z8F1622 | | | | Χ | Χ | | | Z8F2421 | Χ | Χ | Χ | | | | | Z8F2422 | | | | Χ | Χ | | | Z8F3221 | Χ | Χ | Χ | | | | | Z8F3222 | | | | Χ | Χ | | | Z8F4821 | Χ | Χ | Χ | | | | | Z8F4822 | | | | Χ | Χ | | | Z8F4823 | | | | | | Х | | Z8F6421 | Χ | Χ | Χ | | | | | Z8F6422 | | | | Χ | Χ | | | Z8F6423 | | | | | | Χ | ## **Pin Configurations** Figures 2 through 7 display the pin configurations for all of the packages available in the Z8 Encore! XP F64xx Series. For signal descriptions, see <u>Table 3</u> on page 14. Figure 2. Z8 Encore! XP F64xx Series in 40-Pin Dual Inline Package (PDIP) **Note:** Timer 3 and T2OUT are not supported in the 40-pin PDIP package. Figure 3. Z8 Encore! XP F64xx Series in 44-Pin Plastic Leaded Chip Carrier (PLCC) **Note:** Timer 3 is not available in the 44-pin PLCC package. Figure 4. Z8 Encore! XP F64xx Series in 44-Pin Low-Profile Quad Flat Package (LQFP) **Note:** Timer 3 is not available in the 44-pin LQFP package. Figure 5. Z8 Encore! XP F64xx Series in 64-Pin Low-Profile Quad Flat Package (LQFP) Figure 6. Z8 Encore! XP F64xx Series in 68-Pin Plastic Leaded Chip Carrier (PLCC) Figure 7. Z8 Encore! XP F64xx Series in 80-Pin Quad Flat Package (QFP) ## **Signal Descriptions** Table 3 lists the Z8 Encore! XP signals. To determine the available signals for a specific package style, see the <a href="Pin Configurations">Pin Configurations</a> section on page 8. **Table 3. Signal Descriptions** | Signal<br>Mnemonic | I/O | Description | |----------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General-Pur | | • | | PA[7:0] | I/O | Port A[7:0]. These pins are used for general-purpose I/O and support 5V-tolerant inputs. | | PB[7:0] | I/O | Port B[7:0]. These pins are used for general-purpose I/O. | | PC[7:0] | I/O | Port C[7:0]. These pins are used for general-purpose I/O. These pins are used for general-purpose I/O and support 5V-tolerant inputs | | PD[7:0] | I/O | Port D[7:0]. These pins are used for general-purpose I/O. These pins are used for general-purpose I/O and support 5V-tolerant inputs | | PE[7:0] | I/O | Port E[7:0]. These pins are used for general-purpose I/O. These pins are used for general-purpose I/O and support 5V-tolerant inputs. | | PF[7:0] | I/O | Port F[7:0]. These pins are used for general-purpose I/O. These pins are used for general-purpose I/O and support 5V-tolerant inputs. | | PG[7:0] | I/O | Port G[7:0]. These pins are used for general-purpose I/O. These pins are used for general-purpose I/O and support 5V-tolerant inputs. | | PH[3:0] | I/O | Port H[3:0]. These pins are used for general-purpose I/O. | | I <sup>2</sup> C Controlle | er | | | SCL | 0 | Serial Clock. This is the output clock for the I <sup>2</sup> C. This pin is multiplexed with a general-purpose I/O pin. When the general-purpose I/O pin is configured for alternate function to enable the SCL function, this pin is open-drain. | | SDA | I/O | Serial Data. This open-drain pin transfers data between the I <sup>2</sup> C and a slave. This pin is multiplexed with a general-purpose I/O pin. When the general-purpose I/O pin is configured for alternate function to enable the SDA function, this pin is open-drain. | | SPI Controlle | er | | | SS | I/O | Slave Select. This signal can be an output or an input. If the Z8 Encore! XP F64xx Series is the SPI master, this pin may be configured as the Slave Select output. If the Z8 Encore! XP F64xx Series is the SPI slave, this pin is the input slave select. It is multiplexed with a general-purpose I/O pin. | | SCK | I/O | SPI Serial Clock. The SPI master supplies this pin. If the Z8 Encore! XP F64xx Series is the SPI master, this pin is an output. If the Z8 Encore! XP F64xx Series is the SPI slave, this pin is an input. It is multiplexed with a general-purpose I/O pin. | **Table 3. Signal Descriptions (Continued)** | Signal<br>Mnemonic | I/O | Description | |-------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SPI Controlle | er (contin | <u> </u> | | MOSI | I/O | Master-Out/Slave-In. This signal is the data output from the SPI master device and the data input to the SPI slave device. It is multiplexed with a general-purpose I/O pin. | | MISO | I/O | Master-In/Slave-Out. This pin is the data input to the SPI master device and the data output from the SPI slave device. It is multiplexed with a general-purpose I/O pin. | | UART Contro | ollers | | | TXD0/TXD1 | 0 | Transmit Data. These signals are the transmit outputs from the UARTs. The TxD signals are multiplexed with general-purpose I/O pins. | | RXD0/RXD1 | I | Receive Data. These signals are the receiver inputs for the UARTs and IrDAs. The RxD signals are multiplexed with general-purpose I/O pins. | | CTS0/CTS1 | I | Clear To Send. These signals are control inputs for the UARTs. The CTS signals are multiplexed with general-purpose I/O pins. | | DE0/DE1 | 0 | Driver Enable. This signal allows automatic control of external RS-485 drivers. This signal is approximately the inverse of the Transmit Empty (TXE) bit in the UART Status 0 Register. The DE signal may be used to ensure an external RS-485 driver is enabled when data is transmitted by the UART. | | Timers | | | | T0OUT/<br>T1OUT/<br>T2OUT/<br>T3OUT | 0 | Timer Output 0-3. These signals are output pins from the timers. The timer output signals are multiplexed with general-purpose I/O pins. T3OUT is not available in 44-pin package devices. | | T0IN/T1IN/<br>T2IN/T3IN | I | Timer Input 0-3. These signals are used as the capture, gating and counter inputs. The timer input signals are multiplexed with general-purpose I/O pins. T3IN is not available in 44-pin package devices. | | Analog | | | | ANA[11:0] | I | Analog Input. These signals are inputs to the ADC. The ADC analog inputs are multiplexed with general-purpose I/O pins. | | V <sub>REF</sub> | I | Analog-to-Digital converter reference voltage input. The V <sub>REF</sub> pin must be left unconnected (or capacitively coupled to analog ground) if the internal voltage reference is selected as the ADC reference voltage. | **Table 3. Signal Descriptions (Continued)** | Signal<br>Mnemonic | I/O | Description | |--------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Oscillators | | | | X <sub>IN</sub> | I | External Crystal Input. This is the input pin to the crystal oscillator. A crystal can be connected between it and the $X_{OUT}$ pin to form the oscillator. This signal is usable with external RC networks and an external clock driver. | | X <sub>OUT</sub> | 0 | External Crystal Output. This pin is the output of the crystal oscillator. A crystal can be connected between it and the $X_{\text{IN}}$ pin to form the oscillator. When the system clock is referred to in this manual, it refers to the frequency of the signal at this pin. This pin must be left unconnected when not using a crystal. | | RC <sub>OUT</sub> | 0 | RC Oscillator Output. This signal is the output of the RC oscillator. It is multiplexed with a general-purpose I/O pin. This signal must be left unconnected when not using a crystal. | | On-Chip Deb | ugger | | | DBG | I/O | Debug. This pin is the control and data input and output to and from the On-Chip Debugger. This pin is open-drain. | | | | <b>Caution:</b> For operation of the On-Chip Debugger, all power pins ( $V_{DD}$ and $AV_{DD}$ ) must be supplied with power and all ground pins ( $V_{SS}$ and $AV_{SS}$ ) must be properly grounded. The DBG pin is open-drain and must have an external pull-up resistor to ensure proper operation. | | Reset | | | | RESET | Į | RESET. Generates a Reset when asserted (driven Low). | | Power Supp | ly | | | $V_{DD}$ | I | Power Supply. | | AV <sub>DD</sub> | I | Analog Power Supply. | | V <sub>SS</sub> | <u> </u> | Ground. | | AV <sub>SS</sub> | ı | Analog Ground. | ### **Pin Characteristics** Table 4 lists the characteristics for each pin available on the Z8 Encore! XP F64xx Series products and the data is sorted alphabetically by the pin symbol mnemonic. Table 4. Pin Characteristics of the Z8 Encore! XP F64xx Series | Symbol<br>Mnemonic | Direction | Reset<br>Direction | Active Low<br>or<br>Active High | Tri-State<br>Output | Internal<br>Pull-Up or<br>Pull-Down | Schmitt-<br>Trigger<br>Input | Open-Drain<br>Output | |--------------------|-----------|--------------------|---------------------------------|----------------------|-------------------------------------|------------------------------|----------------------| | AV <sub>SS</sub> | N/A | N/A | N/A | N/A | No | No | N/A | | $AV_{DD}$ | N/A | N/A | N/A | N/A | No | No | N/A | | DBG | I/O | I | N/A | Yes | No | Yes | Yes | | $V_{SS}$ | N/A | N/A | N/A | N/A | No | No | N/A | | PA[7:0] | I/O | I | N/A | Yes | No | Yes | Yes,<br>programmable | | PB[7:0] | I/O | I | N/A | Yes | No | Yes | Yes,<br>programmable | | PC[7:0] | I/O | I | N/A | Yes | No | Yes | Yes,<br>programmable | | PD[7:0] | I/O | I | N/A | Yes | No | Yes | Yes,<br>programmable | | PE7:0] | I/O | I | N/A | Yes | No | Yes | Yes,<br>programmable | | PF[7:0] | I/O | I | N/A | Yes | No | Yes | Yes,<br>programmable | | PG[7:0] | I/O | I | N/A | Yes | No | Yes | Yes,<br>programmable | | PH[3:0] | I/O | I | N/A | Yes | No | Yes | Yes,<br>programmable | | RESET | I | I | Low | N/A | Pull-up | Yes | N/A | | $V_{DD}$ | N/A | N/A | N/A | N/A | No | No | N/A | | X <sub>IN</sub> | I | I | N/A | N/A | No | No | N/A | | X <sub>OUT</sub> | 0 | 0 | N/A | Yes, in<br>STOP Mode | No | No | No | Note: x represents integer 0, 1,... to indicate multiple pins with symbol mnemonics that differ only by the integer. 18 # Address Space The eZ8 CPU can access three distinct address spaces: - The Register File contains addresses for the general-purpose registers and the eZ8 CPU, peripheral and general-purpose I/O port control registers - The program memory contains addresses for all memory locations having executable code and/or data - The Data Memory consists of the addresses for all memory locations that hold only data These three address spaces are covered briefly in the following sections. For more information about the eZ8 CPU and its address space, refer to the eZ8 CPU Core User Manual (UM0128), which is available for download on www.zilog.com. # **Register File** The Register File address space in the Z8 Encore! XP F64xx Series is 4KB (4096 bytes). The Register File is composed of two sections: control registers and general-purpose registers. When instructions are executed, registers are read from when defined as sources and written to when defined as destinations. The architecture of the eZ8 CPU allows all general-purpose registers to function as accumulators, address pointers, index registers, stack areas, or scratch pad memory. The upper 256 bytes of the 4KB Register File address space are reserved for control of the eZ8 CPU, the on-chip peripherals, and the I/O ports. These registers are located at addresses from F00H to FFFH. Some of the addresses within the 256-byte control register section are reserved (unavailable). Reading from an reserved Register File addresses returns an undefined value. Writing to reserved Register File addresses is not recommended and can produce unpredictable results. The on-chip RAM always begins at address 000H in the Register File address space. The Z8 Encore! XP F64xx Series provide 2KB to 4KB of on-chip RAM depending upon the device. Reading from Register File addresses outside the available RAM addresses (and not within the control register address space) returns an undefined value. Writing to these Register File addresses produces no effect. To determine the amount of RAM available for the specific Z8 Encore! XP F64xx Series device, see the Part Selection Guide section on page 2. # **Program Memory** The eZ8 CPU supports 64KB of program memory address space. The Z8 Encore! XP F64xx Series contains 16KB to 64KB of on-chip Flash in the program memory address space, depending upon the device. Reading from program memory addresses outside the available Flash memory addresses returns FFH. Writing to these unimplemented program memory addresses produces no effect. Table 5 describes the program memory maps for the Z8 Encore! XP F64xx Series products. Table 5. Z8 Encore! XP F64xx Series Program Memory Maps | 00000-0001 Option Bits 00002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-3FFF Program Memory Z8F242x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 0000-0003 Reset Vector | Program Memory Address (Hex) | Function | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------| | 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-3FFF Program Memory Z8F242x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 00002-0003 Reset Vector | Z8F162x Products | | | 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-3FFF Program Memory Z8F242x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector | 0000-0001 | Option Bits | | Illegal Instruction Trap | 0002-0003 | Reset Vector | | Interrupt Vectors* | 0004-0005 | WDT Interrupt Vector | | Description | 0006-0007 | Illegal Instruction Trap | | Z8F242x Products 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector | 0008-0037 | Interrupt Vectors* | | 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector | 0038-3FFF | Program Memory | | 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector | Z8F242x Products | | | 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector | 0000-0001 | Option Bits | | 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0002-0003 Reset Vector | 0002-0003 | Reset Vector | | 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0002-0003 Reset Vector | 0004-0005 | WDT Interrupt Vector | | Z8F322x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0002-0003 Reset Vector | 0006-0007 | Illegal Instruction Trap | | Z8F322x Products 0000-0001 | 0008-0037 | Interrupt Vectors* | | 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0002-0003 Reset Vector | 0038-5FFF | Program Memory | | 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0002-0003 Reset Vector | Z8F322x Products | | | 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0002-0003 Reset Vector | 0000-0001 | Option Bits | | 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Reset Vector | 0002-0003 | Reset Vector | | 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Reset Vector | 0004-0005 | WDT Interrupt Vector | | 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Reset Vector | 0006-0007 | Illegal Instruction Trap | | <b>Z8F482x Products</b> 0000-0001 | 0008-0037 | Interrupt Vectors* | | 0000-0001 Option Bits 0002-0003 Reset Vector | 0038-7FFF | Program Memory | | 0002-0003 Reset Vector | Z8F482x Products | | | | 0000-0001 | Option Bits | | 0004-0005 WDT Interrupt Vector | 0002-0003 | Reset Vector | | | 0004-0005 | WDT Interrupt Vector | Note: \*See <u>Table 23</u> on page 48 for a list of the interrupt vectors. Table 5. Z8 Encore! XP F64xx Series Program Memory Maps (Continued) | Program Memory Address (Hex) | Function | | |----------------------------------------------------------------------------|--------------------------|--| | 0006-0007 | Illegal Instruction Trap | | | 0008-0037 | Interrupt Vectors* | | | 0038-BFFF | Program Memory | | | Z8F642x Products | | | | 0000-0001 | Option Bits | | | 0002-0003 | Reset Vector | | | 0004-0005 | WDT Interrupt Vector | | | 0006-0007 | Illegal Instruction Trap | | | 0008-0037 | Interrupt Vectors* | | | 0038-FFFF | Program Memory | | | Note: *See <u>Table 23</u> on page 48 for a list of the interrupt vectors. | | | # **Data Memory** The Z8 Encore! XP F64xx Series does not use the eZ8 CPU's 64KB data memory address space. ## **Information Area** Table 6 describes the Z8 Encore! XP F64xx Series' Information Area. This 512-byte Information Area is accessed by setting bit 7 of the Page Select Register to 1. When access is enabled, the Information Area is mapped into program memory and overlays the 512 bytes at addresses FE00H to FFFFH. When the Information Area access is enabled, execution of the LDC and LDCI instructions from these program memory addresses return the Information Area data rather than the program memory data. Reads of these addresses through the On-Chip Debugger also returns the Information Area data. Execution of code from these addresses continues to correctly use program memory. Access to the Information Area is read-only. Table 6. Z8 Encore! XP F64xx Series Information Area Map | Program Memory<br>Address (Hex) | Function | |---------------------------------|--------------------------------------------------------------------------------------------------------------| | FE00H-FE3FH | Reserved | | FE40H-FE53H | Part Number 20-character ASCII alphanumeric code Left-justified and filled with zeros (ASCII Null character) | | FE54H-FFFFH | Reserved | # Register File Address Map Table 7 provides the address map for the Register File of the Z8 Encore! XP F64xx Series products. Not all devices and package styles in the Z8 Encore! XP F64xx Series support Timer 3 and all of the GPIO ports. Consider registers for unimplemented peripherals to be reserved. Table 7. Z8 Encore! XP F64xx Series Register File Address Map | Timer 0 | Address (He | ex) Register Description | Mnemonic | Reset (Hex) | Page | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------|----------|-------------|-----------| | Timer 0 | General-Pur | pose RAM | | | | | F00 Timer 0 High Byte T0H 00 72 F01 Timer 0 Low Byte T0L 01 72 F02 Timer 0 Reload High Byte T0RH FF 74 F03 Timer 0 Reload Low Byte T0RL FF 74 F04 Timer 0 Reload Low Byte T0PWMH 00 75 F04 Timer 0 PWM High Byte T0PWML 00 75 F05 Timer 0 PWM Low Byte T0PWML 00 75 F06 Timer 0 Control 0 T0CTL0 00 76 F07 Timer 0 Control 1 T0CTL1 00 77 Timer 1 F08 Timer 1 High Byte T1H 00 72 F09 Timer 1 Low Byte T1RH FF 74 F00 Timer 1 Reload Low Byte T1RH FF 74 F00 Timer 1 PWM Low Byte T1PWMH 00 75 F0D Timer 1 Control 0 T1CTL0 00 76 F0F </th <th>000-EFF</th> <th>General-Purpose Register File RAM</th> <th>_</th> <th>XX</th> <th></th> | 000-EFF | General-Purpose Register File RAM | _ | XX | | | F01 Timer 0 Low Byte T0L 01 72 F02 Timer 0 Reload High Byte T0RH FF 74 F03 Timer 0 Reload Low Byte T0RL FF 74 F04 Timer 0 PWM High Byte T0PWMH 00 75 F05 Timer 0 PWM Low Byte T0PWML 00 75 F06 Timer 0 Control 0 T0CTL0 00 76 F07 Timer 0 Control 1 T0CTL1 00 77 Fimer 1 F08 Timer 1 High Byte T1H 00 72 F09 Timer 1 Low Byte T1H 01 72 F00 Timer 1 Reload High Byte T1RH FF 74 F00 Timer 1 Reload Low Byte T1RL FF 74 F00 Timer 1 PWM High Byte T1PWMH 00 75 F00 Timer 1 PWM High Byte T1PWMH 00 75 F00 Timer 1 PWM Low Byte T1PWMH 00 75 F00 Timer 1 PWM Low Byte T1PWML 00 75 F00 Timer 1 Control 0 T1CTL0 00 76 F00 Timer 1 Control 1 T1CTL1 00 77 Fimer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2L 01 72 F11 Timer 2 Reload High Byte T2RH FF 74 | Timer 0 | | | | | | F02 Timer 0 Reload High Byte TORH FF 74 F03 Timer 0 Reload Low Byte TORL FF 74 F04 Timer 0 PWM High Byte TOPWMH 00 75 F05 Timer 0 PWM Low Byte TOPWML 00 75 F06 Timer 0 Control 0 TOCTL0 00 76 F07 Timer 0 Control 1 TOCTL1 00 77 Timer 1 F08 Timer 1 High Byte T1H 00 72 F09 Timer 1 Low Byte T1L 01 72 F0A Timer 1 Reload High Byte T1RH FF 74 F0B Timer 1 Reload Low Byte T1RL FF 74 F0C Timer 1 PWM High Byte T1PWMH 00 75 F0D Timer 1 Control 0 T1CTL0 00 76 F0F Timer 1 Control 1 T1CTL1 00 77 Timer 2 Timer 2 High Byte T2H 00 72 <t< td=""><td>F00</td><td>Timer 0 High Byte</td><td>T0H</td><td>00</td><td><u>72</u></td></t<> | F00 | Timer 0 High Byte | T0H | 00 | <u>72</u> | | F03 Timer 0 Reload Low Byte TORL FF 74 F04 Timer 0 PWM High Byte TOPWMH 00 75 F05 Timer 0 PWM Low Byte TOPWML 00 75 F06 Timer 0 Control 0 TOCTL0 00 76 F07 Timer 0 Control 1 TOCTL1 00 77 Timer 1 F08 Timer 1 High Byte T1H 00 72 F09 Timer 1 Low Byte T1L 01 72 F0A Timer 1 Reload High Byte T1RH FF 74 F0B Timer 1 Reload Low Byte T1RL FF 74 F0C Timer 1 PWM High Byte T1PWMH 00 75 F0D Timer 1 Control 0 T1CTL0 00 76 F0F Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2L 01 | F01 | Timer 0 Low Byte | T0L | 01 | <u>72</u> | | F04 Timer 0 PWM High Byte T0PWML 00 75 F05 Timer 0 PWM Low Byte T0PWML 00 75 F06 Timer 0 Control 0 T0CTL0 00 76 F07 Timer 0 Control 1 T0CTL1 00 77 Timer 1 F08 Timer 1 High Byte T1H 00 72 F09 Timer 1 Low Byte T1RH FF 74 F08 Timer 1 Reload High Byte T1RH FF 74 F00 Timer 1 Reload Low Byte T1RL FF 74 F00 Timer 1 PWM High Byte T1PWMH 00 75 F00 Timer 1 PWM Low Byte T1PWMH 00 75 F00 Timer 1 PWM Low Byte T1PWML 00 75 F00 Timer 1 Control 0 T1CTL0 00 76 F0F Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2RH FF 74 | F02 | Timer 0 Reload High Byte | T0RH | FF | <u>74</u> | | F05 Timer 0 PWM Low Byte T0PWML 00 75 F06 Timer 0 Control 0 T0CTL0 00 76 F07 Timer 0 Control 1 T0CTL1 00 77 Timer 1 F08 Timer 1 High Byte T1H 00 72 F09 Timer 1 Low Byte T1L 01 72 F0A Timer 1 Reload High Byte T1RH FF 74 F0B Timer 1 Reload Low Byte T1RL FF 74 F0C Timer 1 PWM High Byte T1PWMH 00 75 F0D Timer 1 PWM Low Byte T1PWML 00 75 F0F Timer 1 Control 0 T1CTL0 00 76 F0F Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2R 01 72 F12 Timer 2 Reload High Byte T2R 174 F74 F75 F75 F76 F77 | F03 | Timer 0 Reload Low Byte | T0RL | FF | <u>74</u> | | F06 Timer 0 Control 0 T0CTL0 00 76 F07 Timer 0 Control 1 T0CTL1 00 77 Timer 1 F08 Timer 1 High Byte T1H 00 72 F09 Timer 1 Low Byte T1L 01 72 F0A Timer 1 Reload High Byte T1RH FF 74 F0B Timer 1 Reload Low Byte T1RL FF 74 F0C Timer 1 PWM High Byte T1PWMH 00 75 F0D Timer 1 PWM Low Byte T1PWML 00 75 F0E Timer 1 Control 0 T1CTL0 00 76 F0F Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2RH FF 74 F12 Timer 2 Reload High Byte T2RH FF 74 | F04 | Timer 0 PWM High Byte | T0PWMH | 00 | <u>75</u> | | F07 Timer 0 Control 1 T0CTL1 00 77 Timer 1 F08 Timer 1 High Byte T1H 00 72 F09 Timer 1 Low Byte T1RH FF 74 F0A Timer 1 Reload High Byte T1RH FF 74 F0B Timer 1 Reload Low Byte T1RL FF 74 F0C Timer 1 PWM High Byte T1PWMH 00 75 F0D Timer 1 PWM Low Byte T1PWML 00 75 F0E Timer 1 Control 0 T1CTL0 00 76 F0F Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2RH FF 74 | F05 | Timer 0 PWM Low Byte | T0PWML | 00 | <u>75</u> | | Timer 1 F08 | F06 | Timer 0 Control 0 | T0CTL0 | 00 | <u>76</u> | | F08 Timer 1 High Byte T1H 00 72 F09 Timer 1 Low Byte T1L 01 72 F0A Timer 1 Reload High Byte T1RH FF 74 F0B Timer 1 Reload Low Byte T1RL FF 74 F0C Timer 1 PWM High Byte T1PWMH 00 75 F0D Timer 1 PWM Low Byte T1PWML 00 75 F0E Timer 1 Control 0 T1CTL0 00 76 F0F Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2L 01 72 F12 Timer 2 Reload High Byte T2RH FF 74 | F07 | Timer 0 Control 1 | T0CTL1 | 00 | <u>77</u> | | F09 Timer 1 Low Byte T1L 01 72 F0A Timer 1 Reload High Byte T1RH FF 74 F0B Timer 1 Reload Low Byte T1RL FF 74 F0C Timer 1 PWM High Byte T1PWMH 00 75 F0D Timer 1 PWM Low Byte T1PWML 00 75 F0E Timer 1 Control 0 T1CTL0 00 76 F0F Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2L 01 72 F12 Timer 2 Reload High Byte T2RH FF 74 | Timer 1 | | | | | | FOA Timer 1 Reload High Byte T1RH FF 74 FOB Timer 1 Reload Low Byte T1RL FF 74 FOC Timer 1 PWM High Byte T1PWMH 00 75 FOD Timer 1 PWM Low Byte T1PWML 00 75 FOE Timer 1 Control 0 T1CTL0 00 76 FOF Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2L 01 72 F12 Timer 2 Reload High Byte T2RH FF 74 | F08 | Timer 1 High Byte | T1H | 00 | <u>72</u> | | FOB Timer 1 Reload Low Byte T1RL FF 74 FOC Timer 1 PWM High Byte T1PWMH 00 75 FOD Timer 1 PWM Low Byte T1PWML 00 75 FOE Timer 1 Control 0 T1CTL0 00 76 FOF Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2L 01 72 F12 Timer 2 Reload High Byte T2RH FF 74 | F09 | Timer 1 Low Byte | T1L | 01 | <u>72</u> | | FOC Timer 1 PWM High Byte T1PWMH 00 75 FOD Timer 1 PWM Low Byte T1PWML 00 75 FOE Timer 1 Control 0 T1CTL0 00 76 FOF Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2L 01 72 F12 Timer 2 Reload High Byte T2RH FF 74 | F0A | Timer 1 Reload High Byte | T1RH | FF | <u>74</u> | | FOD Timer 1 PWM Low Byte T1PWML 00 75 FOE Timer 1 Control 0 T1CTL0 00 76 FOF Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2L 01 72 F12 Timer 2 Reload High Byte T2RH FF 74 | F0B | Timer 1 Reload Low Byte | T1RL | FF | <u>74</u> | | FOE Timer 1 Control 0 T1CTL0 00 76 FOF Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2L 01 72 F12 Timer 2 Reload High Byte T2RH FF 74 | F0C | Timer 1 PWM High Byte | T1PWMH | 00 | <u>75</u> | | FOF Timer 1 Control 1 T1CTL1 00 77 Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2L 01 72 F12 Timer 2 Reload High Byte T2RH FF 74 | F0D | Timer 1 PWM Low Byte | T1PWML | 00 | <u>75</u> | | Timer 2 F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2L 01 72 F12 Timer 2 Reload High Byte T2RH FF 74 | F0E | Timer 1 Control 0 | T1CTL0 | 00 | <u>76</u> | | F10 Timer 2 High Byte T2H 00 72 F11 Timer 2 Low Byte T2L 01 72 F12 Timer 2 Reload High Byte T2RH FF 74 | F0F | Timer 1 Control 1 | T1CTL1 | 00 | <u>77</u> | | F11 Timer 2 Low Byte T2L 01 <u>72</u> F12 Timer 2 Reload High Byte T2RH FF <u>74</u> | Timer 2 | | | | | | F12 Timer 2 Reload High Byte T2RH FF 74 | F10 | Timer 2 High Byte | T2H | 00 | <u>72</u> | | <u> </u> | F11 | Timer 2 Low Byte | T2L | 01 | <u>72</u> | | F13 Timer 2 Reload Low Byte T2RL FF 74 | F12 | Timer 2 Reload High Byte | T2RH | FF | <u>74</u> | | | F13 | Timer 2 Reload Low Byte | T2RL | FF | <u>74</u> | Table 7. Z8 Encore! XP F64xx Series Register File Address Map (Continued) | Address (H | lex) Register Description | Mnemonic | Reset (Hex) | Page | |-------------|-----------------------------------|----------|-------------|------------| | Timer 2 (co | ontinued) | | | | | F14 | Timer 2 PWM High Byte | T2PWMH | 00 | <u>75</u> | | F15 | Timer 2 PWM Low Byte | T2PWML | 00 | <u>75</u> | | F16 | Timer 2 Control 0 | T2CTL0 | 00 | <u>76</u> | | F17 | Timer 2 Control 1 | T2CTL1 | 00 | <u>77</u> | | Timer 3 (U | navailable in the 44-Pin Package) | | | | | F18 | Timer 3 High Byte | ТЗН | 00 | <u>72</u> | | F19 | Timer 3 Low Byte | T3L | 01 | <u>72</u> | | F1A | Timer 3 Reload High Byte | T3RH | FF | <u>74</u> | | F1B | Timer 3 Reload Low Byte | T3RL | FF | <u>74</u> | | F1C | Timer 3 PWM High Byte | T3PWMH | 00 | <u>75</u> | | F1D | Timer 3 PWM Low Byte | T3PWML | 00 | <u>75</u> | | F1E | Timer 3 Control 0 | T3CTL0 | 00 | <u>76</u> | | F1F | Timer 3 Control 1 | T3CTL1 | 00 | <u>77</u> | | 20-3F | Reserved | _ | XX | | | UART 0 | | | | | | F40 | UART0 Transmit Data | U0TXD | XX | <u>98</u> | | | UART0 Receive Data | U0RXD | XX | 99 | | F41 | UART0 Status 0 | U0STAT0 | 0000011Xb | <u>100</u> | | F42 | UART0 Control 0 | U0CTL0 | 00 | <u>102</u> | | F43 | UART0 Control 1 | U0CTL1 | 00 | <u>102</u> | | F44 | UART0 Status 1 | U0STAT1 | 00 | <u>100</u> | | F45 | UART0 Address Compare Register | U0ADDR | 00 | <u>105</u> | | F46 | UART0 Baud Rate High Byte | U0BRH | FF | <u>105</u> | | F47 | UART0 Baud Rate Low Byte | U0BRL | FF | <u>105</u> | | UART 1 | | | | | | F48 | UART1 Transmit Data | U1TXD | XX | 98 | | | UART1 Receive Data | U1RXD | XX | 99 | | F49 | UART1 Status 0 | U1STAT0 | 0000011Xb | <u>100</u> | | F4A | UART1 Control 0 | U1CTL0 | 00 | <u>102</u> | | F4B | UART1 Control 1 | U1CTL1 | 00 | <u>102</u> | | F4C | UART1 Status 1 | U1STAT1 | 00 | <u>100</u> | Table 7. Z8 Encore! XP F64xx Series Register File Address Map (Continued) | Address (He | ex) Register Description | Mnemonic | Reset (Hex) | Page | |------------------|--------------------------------------|----------|-------------|------------| | UART 1 (co | ntinued) | | | | | F4D | UART1 Address Compare Register | U1ADDR | 00 | <u>105</u> | | F4E | UART1 Baud Rate High Byte | U1BRH | FF | <u>105</u> | | F4F | UART1 Baud Rate Low Byte | U1BRL | FF | <u>105</u> | | I <sup>2</sup> C | | | | | | F50 | I <sup>2</sup> C Data | I2CDATA | 00 | <u>141</u> | | F51 | I <sup>2</sup> C Status | I2CSTAT | 80 | <u>142</u> | | F52 | I <sup>2</sup> C Control | I2CCTL | 00 | <u>144</u> | | F53 | I <sup>2</sup> C Baud Rate High Byte | I2CBRH | FF | <u>145</u> | | F54 | I <sup>2</sup> C Baud Rate Low Byte | I2CBRL | FF | <u>145</u> | | F55 | I <sup>2</sup> C Diagnostic State | I2CDST | C0 | <u>147</u> | | F56 | I <sup>2</sup> C Diagnostic Control | I2CDIAG | 00 | <u>149</u> | | F57–F5F | Reserved | _ | XX | | | Serial Perip | heral Interface (SPI) | | | | | F60 | SPI Data | SPIDATA | XX | <u>121</u> | | F61 | SPI Control | SPICTL | 00 | <u>122</u> | | F62 | SPI Status | SPISTAT | 01 | <u>123</u> | | F63 | SPI Mode | SPIMODE | 00 | <u>125</u> | | F64 | SPI Diagnostic State | SPIDST | 00 | <u>126</u> | | F65 | Reserved | _ | XX | | | F66 | SPI Baud Rate High Byte | SPIBRH | FF | <u>126</u> | | F67 | SPI Baud Rate Low Byte | SPIBRL | FF | <u>126</u> | | F68–F6F | Reserved | _ | XX | | | Analog-to-D | Pigital Converter | | | | | F70 | ADC Control | ADCCTL | 20 | <u>165</u> | | F71 | Reserved | _ | XX | | | F72 | ADC Data High Byte | ADCD_H | XX | <u>167</u> | | F73 | ADC Data Low Bits | ADCD_L | XX | <u>168</u> | | F74–FAF | Reserved | _ | XX | | | DMA 0 | | | | | | FB0 | DMA0 Control | DMA0CTL | 00 | <u>153</u> | | FB1 | DMA0 I/O Address | DMA0IO | XX | <u>154</u> | | | | | | | Table 7. Z8 Encore! XP F64xx Series Register File Address Map (Continued) | Address (He | x) Register Description | Mnemonic | Reset (Hex) | Page | |--------------|------------------------------------|-----------|-------------|------------| | DMA 0 (cont | inued) | | | | | FB2 | DMA0 End/Start Address High Nibble | DMA0H | XX | <u>155</u> | | FB3 | DMA0 Start Address Low Byte | DMA0START | XX | <u>156</u> | | FB4 | DMA0 End Address Low Byte | DMA0END | XX | <u>156</u> | | DMA 1 | | | | | | FB8 | DMA1 Control | DMA1CTL | 00 | <u>153</u> | | FB9 | DMA1 I/O Address | DMA1IO | XX | <u>154</u> | | FBA | DMA1 End/Start Address High Nibble | DMA1H | XX | <u>155</u> | | FBB | DMA1 Start Address Low Byte | DMA1START | XX | <u>156</u> | | FBC | DMA1 End Address Low Byte | DMA1END | XX | <u>156</u> | | DMA ADC | | | | | | FBD | DMA_ADC Address | DMAA_ADDR | XX | <u>157</u> | | FBE | DMA_ADC Control | DMAACTL | 00 | <u>158</u> | | FBF | DMA_ADC Status | DMAASTAT | 00 | <u>159</u> | | Interrupt Co | ntroller | | | | | FC0 | Interrupt Request 0 | IRQ0 | 00 | <u>51</u> | | FC1 | IRQ0 Enable High Bit | IRQ0ENH | 00 | <u>55</u> | | FC2 | IRQ0 Enable Low Bit | IRQ0ENL | 00 | <u>55</u> | | FC3 | Interrupt Request 1 | IRQ1 | 00 | <u>53</u> | | FC4 | IRQ1 Enable High Bit | IRQ1ENH | 00 | <u>56</u> | | FC5 | IRQ1 Enable Low Bit | IRQ1ENL | 00 | <u>56</u> | | FC6 | Interrupt Request 2 | IRQ2 | 00 | <u>54</u> | | FC7 | IRQ2 Enable High Bit | IRQ2ENH | 00 | <u>58</u> | | FC8 | IRQ2 Enable Low Bit | IRQ2ENL | 00 | <u>58</u> | | FC9-FCC | Reserved | _ | XX | | | FCD | Interrupt Edge Select | IRQES | 00 | <u>60</u> | | FCE | Interrupt Port Select | IRQPS | 00 | <u>60</u> | | FCF | Interrupt Control | IRQCTL | 00 | <u>61</u> | | GPIO Port A | | | | | | FD0 | Port A Address | PAADDR | 00 | <u>40</u> | | FD1 | Port A Control | PACTL | 00 | <u>41</u> | | FD2 | Port A Input Data | PAIN | XX | <u>46</u> | Table 7. Z8 Encore! XP F64xx Series Register File Address Map (Continued) | Address (F | lex) Register Description | Mnemonic | Reset (Hex) | Page | |------------|---------------------------|----------|-------------|-----------| | GPIO Port | A (continued) | | | | | FD3 | Port A Output Data | PAOUT | 00 | <u>46</u> | | GPIO Port | В | | | | | FD4 | Port B Address | PBADDR | 00 | <u>40</u> | | FD5 | Port B Control | PBCTL | 00 | <u>41</u> | | FD6 | Port B Input Data | PBIN | XX | <u>46</u> | | FD7 | Port B Output Data | PBOUT | 00 | <u>46</u> | | GPIO Port | С | | | | | FD8 | Port C Address | PCADDR | 00 | <u>40</u> | | FD9 | Port C Control | PCCTL | 00 | <u>41</u> | | FDA | Port C Input Data | PCIN | XX | <u>46</u> | | FDB | Port C Output Data | PCOUT | 00 | <u>46</u> | | GPIO Port | D | | | | | FDC | Port D Address | PDADDR | 00 | <u>40</u> | | FDD | Port D Control | PDCTL | 00 | <u>41</u> | | FDE | Port D Input Data | PDIN | XX | <u>46</u> | | FDF | Port D Output Data | PDOUT | 00 | <u>46</u> | | GPIO Port | E | | | | | FE0 | Port E Address | PEADDR | 00 | <u>40</u> | | FE1 | Port E Control | PECTL | 00 | <u>41</u> | | FE2 | Port E Input Data | PEIN | XX | <u>46</u> | | FE3 | Port E Output Data | PEOUT | 00 | <u>46</u> | | GPIO Port | F | | | | | FE4 | Port F Address | PFADDR | 00 | <u>40</u> | | FE5 | Port F Control | PFCTL | 00 | <u>41</u> | | FE6 | Port F Input Data | PFIN | XX | <u>46</u> | | FE7 | Port F Output Data | PFOUT | 00 | <u>46</u> | | GPIO Port | G | | | | | FE8 | Port G Address | PGADDR | 00 | <u>40</u> | | FE9 | Port G Control | PGCTL | 00 | <u>41</u> | | FEA | Port G Input Data | PGIN | XX | <u>46</u> | | FEB | Port G Output Data | PGOUT | 00 | <u>46</u> | Table 7. Z8 Encore! XP F64xx Series Register File Address Map (Continued) | Address (Hex | x) Register Description | Mnemonic | Reset (Hex) | Page | | | | |------------------|---------------------------------------|----------|-------------|---------------------|--|--|--| | GPIO Port H | GPIO Port H | | | | | | | | FEC | Port H Address | PHADDR | 00 | <u>40</u> | | | | | FED | Port H Control | PHCTL | 00 | <u>41</u> | | | | | FEE | Port H Input Data | PHIN | XX | <u>46</u> | | | | | FEF | Port H Output Data | PHOUT | 00 | <u>46</u> | | | | | Watchdog Tir | ner | | | | | | | | FF0 | Watchdog Timer Control | WDTCTL | XXX00000b | <u>83</u> | | | | | FF1 | Watchdog Timer Reload Upper Byte | WDTU | FF | <u>85</u> | | | | | FF2 | Watchdog Timer Reload High Byte | WDTH | FF | <u>85</u> | | | | | FF3 | Watchdog Timer Reload Low Byte | WDTL | FF | <u>85</u> | | | | | FF4–FF7 | Reserved | _ | XX | | | | | | Flash Memor | y Controller | | | | | | | | FF8 | Flash Control | FCTL | 00 | <u>175</u> | | | | | FF8 | Flash Status | FSTAT | 00 | <u>177</u> | | | | | FF9 | Page Select | FPS | 00 | <u>177</u> | | | | | FF9 (if enabled) | Flash Sector Protect | FPROT | 00 | <u>178</u> | | | | | FFA | Flash Programming Frequency High Byte | FFREQH | 00 | <u>179</u> | | | | | FFB | Flash Programming Frequency Low Byte | FFREQL | 00 | <u>179</u> | | | | | eZ8 CPU | | | | | | | | | FFC | Flags | _ | XX | Refer to the | | | | | FFD | Register Pointer | RP | XX | eZ8 CPU | | | | | FFE | Stack Pointer High Byte | SPH | XX | Core User<br>Manual | | | | | FFF | Stack Pointer Low Byte | SPL | XX | (UM0128) | | | | | Note: XX = Un | defined. | | | | | | | # Reset and Stop Mode Recovery The Reset Controller within the Z8 Encore! XP F64xx Series controls Reset and Stop Mode Recovery operation. In typical operation, the following events cause a Reset to occur: - Power-On Reset - Voltage Brown-Out - Watchdog Timer time-out (when configured via the WDT\_RES option bit to initiate a Reset) - External RESET pin assertion - On-Chip Debugger initiated Reset (OCDCTL[0] set to 1) When the Z8 Encore! XP F64xx Series devices are in STOP Mode, a Stop Mode Recovery is initiated by either of the following events: - Watchdog Timer time-out - GPIO port input pin transition on an enabled Stop Mode Recovery source - DBG pin driven Low # **Reset Types** The Z8 Encore! XP F64xx Series provides two different types of reset operation (system reset and Stop Mode Recovery). The type of Reset is a function of both the current operating mode of the Z8 Encore! XP F64xx Series devices and the source of the Reset. Table 8 lists the types of Reset and their operating characteristics. Table 8. Reset and Stop Mode Recovery Characteristics and Latency | | Reset Characteristics and Latency | | | | |-----------------------|-------------------------------------|---------|---------------------------------------------------|--| | Reset Type | Control Registers | eZ8 CPU | Reset Latency (Delay) | | | System reset | Reset (as applicable) | Reset | 66 WDT Oscillator cycles + 16 System Clock cycles | | | Stop Mode<br>Recovery | Unaffected, except WDT_CTL Register | Reset | 66 WDT Oscillator cycles + 16 System Clock cycles | | #### **System Reset** During a system reset, the Z8 Encore! XP F64xx Series devices are held in Reset for 66 cycles of the Watchdog Timer oscillator followed by 16 cycles of the system clock. At the beginning of Reset, all GPIO pins are configured as inputs. During Reset, the eZ8 CPU and on-chip peripherals are idle; however, the on-chip crystal oscillator and Watchdog Timer oscillator continue to run. The system clock begins operating following the Watchdog Timer oscillator cycle count. The eZ8 CPU and on-chip peripherals remain idle through the 16 cycles of the system clock. Upon Reset, control registers within the Register File that have a defined Reset value are loaded with their reset values. Other control registers (including the Stack Pointer, Register Pointer, and Flags) and general-purpose RAM are undefined following Reset. The eZ8 CPU fetches the Reset vector at program memory addresses 0002H and 0003H and loads that value into the Program Counter. Program execution begins at the Reset vector address. #### **Reset Sources** Table 9 lists the reset sources as a function of the operating mode. The text following provides more detailed information about the individual Reset sources. A Power-On Reset/Voltage Brown-Out event always takes priority over all other possible reset sources to ensure a full system reset occurs. Table 9. Reset Sources and Resulting Reset Type | Operating Mode | Reset Source | Reset Type | |----------------------|-------------------------------------------------------|---------------------------------------------------------------------| | NORMAL or HALT modes | Power-On Reset/Voltage Brown-Out | system reset | | | Watchdog Timer time-out when configured for Reset | system reset | | | RESET pin assertion | system reset | | | On-Chip Debugger initiated Reset (OCDCTL[0] set to 1) | system reset except the On-Chip Debugger is unaffected by the reset | | STOP Mode | Power-On Reset/Voltage Brown-Out | system reset | | | RESET pin assertion | system reset | | | DBG pin driven Low | system reset | #### **Power-On Reset** Each device in the Z8 Encore! XP F64xx Series contains an internal Power-On Reset circuit. The POR circuit monitors the supply voltage and holds the device in the Reset state until the supply voltage reaches a safe operating level. After the supply voltage exceeds the POR voltage threshold ( $V_{POR}$ ), the POR Counter is enabled and counts 66 cycles of the Watchdog Timer oscillator. After the POR counter times out, the XTAL Counter is enabled to count a total of 16 system clock pulses. The devices are held in the Reset state until both the POR Counter and XTAL counter have timed out. After the Z8 Encore! XP F64xx Series devices exit the Power-On Reset state, the eZ8 CPU fetches the Reset vector. Following Power-On Reset, the POR status bit in the Watchdog Timer Control (WDTCTL) Register is set to 1. Figure 8 displays Power-On Reset operation. For the POR threshold voltage (V<sub>POR</sub>), see the <u>Electrical Characteristics</u> chapter on page 200. Figure 8. Power-On Reset Operation #### **Voltage Brown-Out Reset** The devices in the Z8 Encore! XP F64xx Series provide low Voltage Brown-Out protection. The VBO circuit senses when the supply voltage drops to an unsafe level (below the VBO threshold voltage) and forces the device into the Reset state. While the supply voltage remains below the Power-On Reset voltage threshold ( $V_{POR}$ ), the VBO block holds the device in the Reset state. After the supply voltage again exceeds the Power-On Reset voltage threshold, the devices progress through a full system reset sequence, as described in the Power-On Reset section. Following Power-On Reset, the POR status bit in the Watchdog Timer Control (WDTCTL) Register is set to 1. Figure 9 displays Voltage Brown-Out operation. For the VBO and POR threshold voltages ( $V_{VBO}$ and $V_{POR}$ ), see the <u>Electrical Characteristics</u> chapter on page 200. The Voltage Brown-Out circuit can be either enabled or disabled during STOP Mode. Operation during STOP Mode is set by the VBO\_AO option bit. For information about configuring VBO\_AO, see the Option Bits chapter on page 180. Figure 9. Voltage Brown-Out Reset Operation ## **Watchdog Timer Reset** If the device is in normal or HALT Mode, the Watchdog Timer can initiate a system reset at time-out if the WDT\_RES option bit is set to 1. This capability is the default (unprogrammed) setting of the WDT\_RES option bit. The WDT status bit in the WDT Control Register is set to signify that the reset was initiated by the Watchdog Timer. #### **External Pin Reset** The RESET pin has a Schmitt-triggered input, an internal pull-up, an analog filter and a digital filter to reject noise. Once the $\overline{RESET}$ pin is asserted for at least 4 system clock cycles, the devices progress through the system reset sequence. While the $\overline{RESET}$ input pin is asserted Low, the Z8 Encore! XP F64xx Series devices continue to be held in the Reset state. If the $\overline{RESET}$ pin is held Low beyond the system reset time-out, the devices exit the Reset state immediately following $\overline{RESET}$ pin deassertion. Following a system reset initiated by the external $\overline{RESET}$ pin, the EXT status bit in the Watchdog Timer Control (WDTCTL) Register is set to 1. ## On-Chip Debugger Initiated Reset A Power-On Reset can be initiated using the On-Chip Debugger by setting the RST bit in the OCD Control Register. The On-Chip Debugger block is not reset but the rest of the chip goes through a normal system reset. The RST bit automatically clears during the system reset. Following the system reset the POR bit in the WDT Control Register is set. ## **Stop Mode Recovery** STOP Mode is entered by the eZ8 executing a stop instruction. For detailed STOP Mode information, see the <u>Low-Power Modes</u> chapter on page 34. During Stop Mode Recovery, the devices are held in reset for 66 cycles of the Watchdog Timer oscillator followed by 16 cycles of the system clock. Stop Mode Recovery only affects the contents of the Watchdog Timer Control Register. Stop Mode Recovery does not affect any other values in the Register File, including the Stack Pointer, Register Pointer, Flags, peripheral control registers, and general-purpose RAM. The eZ8 CPU fetches the Reset vector at program memory addresses 0002H and 0003H and loads that value into the Program Counter. Program execution begins at the Reset vector address. Following Stop Mode Recovery, the stop bit in the Watchdog Timer Control Register is set to 1. Table 10 lists the Stop Mode Recovery sources and resulting actions. Table 10. Stop Mode Recovery Sources and Resulting Action | Operating Mode | Stop Mode Recovery Source | Action | | |----------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------|--| | STOP Mode | Watchdog Timer time-out when configured for Reset. | Stop Mode Recovery. | | | | Watchdog Timer time-out when configured for interrupt. | Stop Mode Recovery followed by interrupt (if interrupts are enabled). | | | | Data transition on any GPIO port pin enabled as a Stop Mode Recovery source. | Stop Mode Recovery. | | ## **Stop Mode Recovery Using Watchdog Timer Time-Out** If the Watchdog Timer times out during STOP Mode, the device undergoes a Stop Mode Recovery sequence. In the Watchdog Timer Control Register, the WDT and stop bits are set to 1. If the Watchdog Timer is configured to generate an interrupt upon time-out and the Z8 Encore! XP F64xx Series devices are configured to respond to interrupts, the eZ8 CPU services the Watchdog Timer interrupt request following the normal Stop Mode Recovery sequence. ## Stop Mode Recovery Using a GPIO Port Pin Transition HALT Each of the GPIO port pins may be configured as a Stop Mode Recovery input source. On any GPIO pin enabled as a Stop Mode Recovery source, a change in the input pin value (from High to Low or from Low to High) initiates Stop Mode Recovery. The GPIO Stop Mode Recovery signals are filtered to reject pulses less than 10 ns (typical) in duration. In the Watchdog Timer Control Register, the stop bit is set to 1. **Caution:** In STOP Mode, the GPIO Port Input Data registers (PxIN) are disabled. The Port Input Data registers record the Port transition only if the signal stays on the Port pin through the end of the Stop Mode Recovery delay. Thus, short pulses on the Port pin can initiate Stop Mode Recovery without being written to the Port Input Data Register or without initiating an interrupt (if enabled for that pin). # Low-Power Modes The Z8 Encore! XP F64xx Series products contain power-saving features. The highest level of power reduction is provided by STOP Mode. The next level of power reduction is provided by HALT Mode. #### **STOP Mode** Execution of the eZ8 CPU's stop instruction places the device into STOP Mode. In STOP Mode, the operating characteristics are: - Primary crystal oscillator is stopped; the X<sub>IN</sub> pin is driven High and the X<sub>OUT</sub> pin is driven Low - System clock is stopped - eZ8 CPU is stopped - Program counter (PC) stops incrementing - The Watchdog Timer and its internal RC oscillator continue to operate, if enabled for operation during STOP Mode - The Voltage Brown-Out protection circuit continues to operate, if enabled for operation in STOP Mode using the associated option bit - All other on-chip peripherals are idle To minimize current in STOP Mode, all GPIO pins that are configured as digital inputs must be driven to one of the supply rails (V<sub>CC</sub> or GND), the Voltage Brown-Out protection must be disabled, and the Watchdog Timer must be disabled. The devices can be brought out of STOP Mode using Stop Mode Recovery. For more information about Stop Mode Recovery, see the Reset and Stop Mode Recovery chapter on page 28. **Caution:** STOP Mode must not be used when driving the Z8 Encore! XP F64xx Series devices with an external clock driver source. ### **HALT Mode** Execution of the eZ8 CPU's HALT instruction places the device into HALT Mode. In HALT Mode, the operating characteristics are: - Primary crystal oscillator is enabled and continues to operate - System clock is enabled and continues to operate - eZ8 CPU is stopped - Program Counter stops incrementing - Watchdog Timer's internal RC oscillator continues to operate - The Watchdog Timer continues to operate, if enabled - All other on-chip peripherals continue to operate The eZ8 CPU can be brought out of HALT Mode by any of the following operations: - Interrupt - Watchdog Timer time-out (interrupt or reset) - Power-On Reset - Voltage Brown-Out Reset - External RESET pin assertion To minimize current in HALT Mode, all GPIO pins which are configured as inputs must be driven to one of the supply rails ( $V_{CC}$ or GND). # General-Purpose I/O The Z8 Encore! XP F64xx Series products support a maximum of seven 8-bit ports (ports A–G) and one 4-bit port (Port H) for general-purpose input/output (GPIO) operations. Each port consists of control and data registers. The GPIO control registers are used to determine data direction, open-drain, output drive current and alternate pin functions. Each port pin is individually programmable. All ports (except B and H) support 5V-tolerant inputs. # **GPIO Port Availability By Device** Table 11 lists the port pins available with each device and package type. Table 11. Port Availability by Device and Package Type | Device | Packages | Port A | Port B | Port C | Port D | Port E | Port F | Port G | Port H | |---------|----------------|--------|--------|--------|-----------|--------|--------|--------|--------| | Z8X1621 | 40-pin | [7:0] | [7:0] | [7:0] | [6:3,1:0] | - | - | - | _ | | | 44-pin | [7:0] | [7:0] | [7:0] | [6:0] | _ | _ | _ | _ | | Z8X1622 | 64- and 68-pin | [7:0] | [7:0] | [7:0] | [7:0] | [7:0] | [7] | [3] | [3:0] | | Z8X2421 | 40-pin | [7:0] | [7:0] | [7:0] | [6:3,1:0] | - | _ | - | _ | | | 44-pin | [7:0] | [7:0] | [7:0] | [6:0] | _ | _ | _ | _ | | Z8X2422 | 64- and 68-pin | [7:0] | [7:0] | [7:0] | [7:0] | [7:0] | [7] | [3] | [3:0] | | Z8X3221 | 40-pin | [7:0] | [7:0] | [7:0] | [6:3,1:0] | - | - | - | _ | | | 44-pin | [7:0] | [7:0] | [7:0] | [6:0] | _ | _ | _ | _ | | Z8X3222 | 64- and 68-pin | [7:0] | [7:0] | [7:0] | [7:0] | [7:0] | [7] | [3] | [3:0] | | Z8X4821 | 40-pin | [7:0] | [7:0] | [7:0] | [6:3,1:0] | - | - | - | _ | | | 44-pin | [7:0] | [7:0] | [7:0] | [6:0] | _ | _ | _ | _ | | Z8X4822 | 64- and 68-pin | [7:0] | [7:0] | [7:0] | [7:0] | [7:0] | [7] | [3] | [3:0] | | Z8X4823 | 80-pin | [7:0] | [7:0] | [7:0] | [7:0] | [7:0] | [7:0] | [7:0] | [3:0] | | Z8X6421 | 40-pin | [7:0] | [7:0] | [7:0] | [6:3,1:0] | - | - | - | _ | | | 44-pin | [7:0] | [7:0] | [7:0] | [6:0] | - | - | - | _ | | Z8X6422 | 64- and 68-pin | [7:0] | [7:0] | [7:0] | [7:0] | [7:0] | [7] | [3] | [3:0] | | Z8X6423 | 80-pin | [7:0] | [7:0] | [7:0] | [7:0] | [7:0] | [7:0] | [7:0] | [3:0] | #### **Architecture** Figure 10 displays a simplified block diagram of a GPIO port pin. In this figure, the ability to accommodate alternate functions and variable port current drive strength are not illustrated. Figure 10. GPIO Port Pin Block Diagram # **GPIO Alternate Functions** Many of the GPIO port pins can be used as both general-purpose I/O and to provide access to on-chip peripheral functions such as the timers and serial communication devices. The Port A–H Alternate Function subregisters configure these pins for either general-purpose I/O or alternate function operation. When a pin is configured for alternate function, control of the port pin direction (input/output) is passed from the Port A–H Data Direction registers to the alternate function assigned to this pin. Table 12 lists the alternate functions associated with each port pin. **Table 12. Port Alternate Function Mapping** | Port | Pin | Mnemonic | Alternate Function Description | |--------|---------|------------|---------------------------------------------------| | Port A | PA0 | TOIN | Timer 0 Input | | | PA1 | T0OUT | Timer 0 Output | | | PA2 | DE0 | UART 0 Driver Enable | | | PA3 | CTS0 | UART 0 Clear to Send | | | PA4 | RXD0/IRRX0 | UART 0/IrDA 0 Receive Data | | | PA5 | TXD0/IRTX0 | UART 0/IrDA 0 Transmit Data | | | PA6 | SCL | I <sup>2</sup> C Clock (automatically open-drain) | | | PA7 | SDA | I <sup>2</sup> C Data (automatically open-drain) | | Port B | PB0 | ANA0 | ADC analog input 0 | | | PB1 | ANA1 | ADC analog input 1 | | | PB2 | ANA2 | ADC analog input 2 | | | PB3 | ANA3 | ADC analog input 3 | | | PB4 | ANA4 | ADC analog input 4 | | | PB5 | ANA5 | ADC analog input 5 | | | PB6 | ANA6 | ADC analog input 6 | | | PB7 | ANA7 | ADC analog input 7 | | Port C | PC0 | T1IN | Timer 1 Input | | | PC1 | T1OUT | Timer 1 Output | | | PC2 | SS | SPI Slave Select | | | PC3 | SCK | SPI Serial Clock | | | PC4 | MOSI | SPI Master Out/Slave In | | | PC5 | MISO | SPI Master In/Slave Out | | | PC6 | T2IN | Timer 2 In | | | PC7 | T2OUT | Timer 2 Out | | Port D | PD0 | T3IN | Timer 3 In (unavailable in the 44-pin package) | | | PD1 | T3OUT | Timer 3 Out (unavailable in the 44-pin package) | | | PD2 | N/A | No alternate function | | | PD3 | DE1 | UART 1 Driver Enable | | | PD4 | RXD1/IRRX1 | UART 1/IrDA 1 Receive Data | | | PD5 | TXD1/IRTX1 | UART 1/IrDA 1 Transmit Data | | | PD6 | CTS1 | UART 1 Clear to Send | | | PD7 | RCOUT | Watchdog Timer RC Oscillator Output | | Port E | PE[7:0] | N/A | No alternate functions | | | | | | **Table 12. Port Alternate Function Mapping (Continued)** | Port | Pin | Mnemonic | Alternate Function Description | |--------|---------|----------|--------------------------------| | Port F | PF[7:0] | N/A | No alternate functions | | Port G | PG[7:0] | N/A | No alternate functions | | Port H | PH0 | ANA8 | ADC analog input 8 | | | PH1 | ANA9 | ADC analog input 9 | | | PH2 | ANA10 | ADC analog input 10 | | | PH3 | ANA11 | ADC analog input 11 | ## **GPIO Interrupts** Many of the GPIO port pins can be used as interrupt sources. Some port pins may be configured to generate an interrupt request on either the rising edge or falling edge of the pin input signal. Other port pin interrupts generate an interrupt when any edge occurs (both rising and falling). For more information about interrupts using the GPIO pins, see the Interrupt Controller chapter on page 47. # **GPIO Control Register Definitions** Four registers for each Port provide access to GPIO control, input data, and output data. Table 13 lists these Port registers. Use the Port A–H Address and Control registers together to provide access to subregisters for Port configuration and control. Table 13. GPIO Port Registers and Subregisters | Port Register<br>Mnemonic | Port Register Name | |------------------------------|-------------------------------------------------------------| | P <i>x</i> ADDR | Port A–H Address Register (selects subregisters) | | PxCTL | Port A–H Control Register (provides access to subregisters) | | PxIN | Port A–H Input Data Register | | P <i>x</i> OUT | Port A–H Output Data Register | | Port Subregister<br>Mnemonic | Port Register Name | | P <i>x</i> DD | Data Direction | | PxAF | Alternate Function | | P <i>x</i> OC | Output Control (Open-Drain) | | PxDD | High Drive Enable | | P <i>x</i> SMRE | Stop Mode Recovery Source Enable | | | | ## Port A-H Address Registers The Port A–H Address registers, shown in Table 14, select the GPIO port functionality accessible through the Port A–H Control registers. The Port A–H Address and Control registers combine to provide access to all GPIO port control. Table 14. Port A-H GPIO Address Registers (PxADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | |---------|------------|-----|-------------|------------|-------------|------------|-----|------------------------------------------------|--|--|--|--|--|--|--| | Field | PADDR[7:0] | | | | | | | | | | | | | | | | RESET | 00H | | | | | | | | | | | | | | | | R/W | R/W | | | | | | | | | | | | | | | | Address | | FD0 | H, FD4H, FI | D8H, FDCH, | , FE0H, FE4 | H, FE8H, F | ECH | FD0H, FD4H, FD8H, FDCH, FE0H, FE4H, FE8H, FECH | | | | | | | | | Bit | Description | |-------|-------------------------------------------------------------------------------------------| | [7:0] | Port Address | | PADDR | This port address selects one of the subregisters accessible through the Port A-H Control | | | Registers. | | | 00H = No function. Provides some protection against accidental port reconfiguration. | | | 01H = Data Direction. | | | 02H = Alternate Function. | | | 03H = Output Control (Open-Drain). | | | 04H = High Drive Enable. | | | 05H = Stop Mode Recovery Source Enable. | | | 06H–FFH = No function. | ### Port A-H Control Registers The Port A–H Control registers, shown in Table 15, set the GPIO port operation. The value in the corresponding Port A–H Address Register determines the control subregisters accessible using the Port A–H Control Register. Table 15. Port A-H Control Registers (PxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|-----|-------------|------------|-------------|------------|-----|---|--| | Field | PCTL | | | | | | | | | | RESET | 00H | | | | | | | | | | R/W | R/W | | | | | | | | | | Address | | FD1 | H, FD5H, FI | D9H, FDDH, | , FE1H, FE5 | Ы, FE9H, F | EDH | | | | Bit | Description | |-------|--------------------------------------------------------------------------------------------| | [7:0] | Port Control | | PCTL | The Port Control Register provides access to all subregisters that configure the GPIO Port | | | operation. | #### Port A-H Data Direction Subregisters The Port A–H Data Direction Subregister, shown in Table 16, is accessed through the Port A–H Control Register by writing 01H to the Port A–H Address Register. Table 16. Port A-H Data Direction Subregisters | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|---------------|--------------|-------------|------------------|---------------|----------------|---------------|----------|--| | Field | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | | | RESET | | 1 | | | | | | | | | R/W | | R/W | | | | | | | | | Address | See note. | | | | | | | | | | Note: If a ( | 01H exists in | the Port A-H | Address Rea | ister. it is acc | essible throu | ah the Port A- | -H Control Re | eaister. | | | Bit | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | Data Direction | | DDx | These bits control the direction of the associated port pin. Port Alternate Function operation overrides the Data Direction Register setting. 0 = Output. Data in the Port A–H Output Data Register is driven onto the port pin. 1 = Input. The port pin is sampled and the value written into the Port A–H Input Data Register. The output driver is tri-stated. | | Note: | x indicates register bits in the range [7:0]. | #### Port A-H Alternate Function Subregisters The Port A–H Alternate Function Subregister, shown in Table 17, is accessed through the Port A–H Control Register by writing 02H to the Port A–H Address Register. The Port A–H Alternate Function subregisters select the alternate functions for the selected pins. To determine the alternate function associated with each port pin, see the GPIO Alternate Functions section on page 37. **Caution:** Do not enable alternate function for GPIO port pins which do not have an associated alternate function. Failure to follow this guideline may result in unpredictable operation. Table 17. Port A-H Alternate Function Subregisters | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------|---------------|--------------|-------------|-----------------|----------------|---------------|--------------|--------|--|--| | Field | AF7 | AF6 | AF5 | AF4 | AF3 | AF2 | AF1 | AF0 | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | See note. | | | | | | | | | | | Note: If a ( | 12H oviete in | the Bort A L | Addross Bos | ictor it ic coo | ossible throug | ah tha Dart A | L Control Da | aiotor | | | Note: If a 02H exists in the Port A–H Address Register, it is accessible through the Port A–H Control Register. | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | Port Alternate Function Enabled | | AFx | 0 = The port pin is in NORMAL Mode and the DDx bit in the Port A–H Data Direction Subregister determines the direction of the pin. | | | 1 = The alternate function is selected. Port pin operation is controlled by the alternate function. | | Note: | x indicates register bits in the range [7:0]. | ### Port A-H Output Control Subregisters The Port A–H Output Control Subregister, shown in Table 18, is accessed through the Port A–H Control Register by writing 03H to the Port A–H Address Register. Setting the bits in the Port A–H Output Control subregisters to 1 configures the specified port pins for opendrain operation. These subregisters affect the pins directly and, as a result, alternate functions are also affected. Table 18. Port A-H Output Control Subregisters | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | |--------------|--------------|-------------------------------------------------------------------------------------------------|-------------|-----------------|----------------|----------------|---------------|---------| | Field | POC7 | POC7 POC6 POC5 POC4 POC3 POC2 POC1 POC0 | | | | | | POC0 | | RESET | | 0 | | | | | | | | R/W | | R/W | | | | | | | | Address | | See note. | | | | | | | | Note: If a ( | 3H exists in | the Port A-H | Address Rea | ister it is acc | essible throug | nh the Port A- | -H Control Re | egister | Note: If a 03H exists in the Port A–H Address Register, it is accessible through the Port A–H Control Register. | Bit | Description | |------------|------------------------------------------------------------------------------------------------------| | [7:0] | Port Output Control | | POCx | These bits function independently of the alternate function bit and disables the drains if set to 1. | | | 0 = The drains are enabled for any output mode. | | | 1 = The drain of the associated pin is disabled (open-drain mode). | | Note: x ii | ndicates register bits in the range [7:0]. | #### Port A-H High Drive Enable Subregisters The Port A–H High Drive Enable Subregister, shown in Table 19, is accessed through the Port A–H Control Register by writing 04H to the Port A–H Address Register. Setting the bits in the Port A–H High Drive Enable subregisters to 1 configures the specified port pins for high-current output drive operation. The Port A–H High Drive Enable Subregister affects the pins directly and, as a result, alternate functions are also affected. Table 19. Port A-H High Drive Enable Subregisters | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|---------------|-----------------|--------------|------------|----------------|-----------------|---------------|-------|--| | Field | PHDE7 | PHDE6 | PHDE5 | PHDE4 | PHDE3 | PHDE2 | PHDE1 | PHDE0 | | | RESET | | 0 | | | | | | | | | R/W | | R/W | | | | | | | | | Address | | See note. | | | | | | | | | Nata: If a C | All sylate in | ال ۸ المسلم الم | ۸ ما ما سم م | :-4-= :4 : | agaible throug | ula Alaa Daut A | II Cantral Da | | | Note: If a 04H exists in the Port A-H Address Register, it is accessible through the Port A-H Control Register. | Bit | Description | | | | | |------------|-------------------------------------------------------------------|--|--|--|--| | [7:0] | Port High Drive Enabled | | | | | | PHDEx | 0 = The Port pin is configured for standard output current drive. | | | | | | | 1 = The Port pin is configured for high output current drive. | | | | | | Note: x in | Note: x indicates register bits in the range [7:0]. | | | | | #### Port A-H Stop Mode Recovery Source Enable Subregisters The Port A–H Stop Mode Recovery Source Enable Subregister, shown in Table 20, is accessed through the Port A–H Control Register by writing 05H to the Port A–H Address Register. Setting the bits in the Port A–H Stop Mode Recovery Source Enable subregisters to 1 configures the specified Port pins as a Stop Mode Recovery source. During STOP Mode, any logic transition on a Port pin enabled as a Stop Mode Recovery source initiates Stop Mode Recovery. Table 20. Port A-H Stop Mode Recovery Source Enable Subregisters | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---|---|---|---|---|--------| | Field | PSMRE7 | PSMRE7 PSMRE6 PSMRE5 PSMRE4 PSMRE3 PSMRE2 PSMRE1 PSMRE0 | | | | | | PSMRE0 | | RESET | | 0 | | | | | | | | R/W | | R/W | | | | | | | | Address | | See note. | | | | | | | | Note: If a 0 | Note: If a 05H exists in the Port A–H Address Register, it is accessible through the Port A–H Control Register. | | | | | | | | | Bit | Description | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | Port Stop Mode Recovery Source Enabled | | PSMRE | <ul> <li>0 = The port pin is not configured as a Stop Mode Recovery source. Transitions on this pin during STOP Mode do not initiate Stop Mode Recovery.</li> <li>1 = The port pin is configured as a Stop Mode Recovery source. Any logic transition on this pin during STOP Mode initiates Stop Mode Recovery.</li> </ul> | | Note: x ir | ndicates register bits in the range [7:0]. | ## Port A-H Input Data Registers Reading from the Port A–H Input Data registers, shown in Table 21, returns the sampled values from the corresponding port pins. The Port A–H Input Data registers are read-only. Table 21. Port A-H Input Data Registers (PxIN) | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | |---------|------|-----------------|------------|------------|-------------|------------|------|------| | Field | PIN7 | PIN6 | PIN5 | PIN4 | PIN3 | PIN2 | PIN1 | PIN0 | | RESET | X | | | | | | | | | R/W | | R | | | | | | | | Address | | FD2 | H, FD6H, F | DAH, FDEH, | , FE2H, FE6 | H, FEAH, F | EEH | | | Bit | Description | |-------|-----------------------------------------------------| | [7:0] | Port Input Data | | PxIN | Sampled data from the corresponding port pin input. | | | 0 = Input data is logical 0 (Low). | | | 1 = Input data is logical 1 (High). | | Note: | x indicates register bits in the range [7:0]. | ## Port A-H Output Data Register The Port A–H Output Data Register, shown in Table 22, writes output data to the pins. Table 22. Port A–H Output Data Register (PxOUT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-------|-------|-------------|------------|-----------|------------|-------|-------| | Field | POUT7 | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | | RESET | | 0 | | | | | | | | R/W | | R/W | | | | | | | | Address | | FD3 | H, FD7H, FI | DBH, FDFH, | FE3H, FE7 | H, FEBH, F | EFH | | | Bit | Description | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | Port Output Data | | PxOUT | These bits contain the data to be driven out from the port pins. The values are only driven if the corresponding pin is configured as an output and the pin is not configured for alternate function operation. | | | 0 = Drive a logical 0 (Low). | | | <ul><li>1 = Drive a logical 1 (High). High value is not driven if the drain has been disabled by setting<br/>the corresponding Port Output Control Register bit to 1.</li></ul> | | Note: xi | ndicates register bits in the range [7:0]. | # Interrupt Controller The interrupt controller on the Z8 Encore! XP F64xx Series products prioritizes the interrupt requests from the on-chip peripherals and the GPIO port pins. The features of the interrupt controller include: - 24 unique interrupt vectors: - 12 GPIO port pin interrupt sources - 12 on-chip peripheral interrupt sources - Flexible GPIO interrupts - Eight selectable rising and falling edge GPIO interrupts - Four dual-edge interrupts - Three levels of individually programmable interrupt priority - Watchdog Timer can be configured to generate an interrupt Interrupt requests (IRQs) allow peripheral devices to suspend CPU operation in an orderly manner and force the CPU to start an interrupt service routine (ISR). Usually this interrupt service routine is involved with the exchange of data, status information, or control information between the CPU and the interrupting peripheral. When the service routine is completed, the CPU returns to the operation from which it was interrupted. The eZ8 CPU supports both vectored and polled interrupt handling. For polled interrupts, the interrupt control has no effect on operation. For more information about interrupt servicing by the eZ8 CPU, refer to the eZ8 CPU Core User Manual (UM0128), which is available for download on www.zilog.com. # **Interrupt Vector Listing** Table 23 lists all of the interrupts available in order of priority. The interrupt vector is stored with the most significant byte (MSB) at the even program memory address and the least significant byte (LSB) at the following odd program memory address. **Table 23. Interrupt Vectors in Order of Priority** | Highest | 0002H<br>0004H | Reset (not an interrupt) | |---------|----------------|------------------------------------------------------------| | | | | | | | Watchdog Timer (see the Watchdog Timer chapter on page 80) | | | 0006H | Illegal Instruction Trap (not an interrupt) | | | 0008H | Timer 2 | | | 000AH | Timer 1 | | | 000CH | Timer 0 | | | 000EH | UART 0 receiver | | | 0010H | UART 0 transmitter | | | 0012H | I <sup>2</sup> C | | | 0014H | SPI | | | 0016H | ADC | | | 0018H | Port A7 or Port D7, rising or falling input edge | | | 001AH | Port A6 or Port D6, rising or falling input edge | | | 001CH | Port A5 or Port D5, rising or falling input edge | | | 001EH | Port A4 or Port D4, rising or falling input edge | | | 0020H | Port A3 or Port D3, rising or falling input edge | | | 0022H | Port A2 or Port D2, rising or falling input edge | | | 0024H | Port A1 or Port D1, rising or falling input edge | | | 0026H | Port A0 or Port D0, rising or falling input edge | | | 0028H | Timer 3 (not available in the 44-pin package) | | | 002AH | UART 1 receiver | | | 002CH | UART 1 transmitter | | | 002EH | DMA | | | 0030H | Port C3, both input edges | | | 0032H | Port C2, both input edges | | | 0034H | Port C1, both input edges | | Lowest | 0036H | Port C0, both input edges | #### **Architecture** Figure 11 displays a block diagram of the interrupt controller. Figure 11. Interrupt Controller Block Diagram # **Operation** This section describes the operational aspects of the following functions. Master Interrupt Enable: see page 49 **Interrupt Vectors and Priority:** see page 50 **Interrupt Assertion**: see page 50 Software Interrupt Assertion: see page 51 ## **Master Interrupt Enable** The master interrupt enable bit (IRQE) in the Interrupt Control Register globally enables and disables interrupts. Interrupts are globally enabled by any of the following actions: - Executing an Enable Interrupt (EI) instruction - Executing an Return from Interrupt (IRET) instruction • Writing a 1 to the IRQE bit in the Interrupt Control Register Interrupts are globally disabled by any of the following operations: - Execution of a Disable Interrupt (DI) instruction - eZ8 CPU acknowledgement of an interrupt service request from the interrupt controller - Writing a 0 to the IRQE bit in the Interrupt Control Register - Reset - Executing a trap instruction - Illegal instruction trap ## **Interrupt Vectors and Priority** The interrupt controller supports three levels of interrupt priority. Level 3 is the highest priority, Level 2 is the second highest priority, and Level 1 is the lowest priority. If all of the interrupts were enabled with identical interrupt priority (all as Level 2 interrupts, for example), then the interrupt priority would be assigned from highest to lowest, as specified in Table 23. Level 3 interrupts always have higher priority than Level 2 interrupts which, in turn, always have higher priority than Level 1 interrupts. Within each interrupt priority level (Level 1, Level 2, or Level 3), priority is assigned as specified in Table 23. Resets, Watchdog Timer interrupts (if enabled), and illegal instruction traps always have highest priority. ## **Interrupt Assertion** Interrupt sources assert their interrupt requests for only a single system clock period (single pulse). When the interrupt request is acknowledged by the eZ8 CPU, the corresponding bit in the Interrupt Request Register is cleared until the next interrupt occurs. Writing a 0 to the corresponding bit in the Interrupt Request Register likewise clears the interrupt request. **Caution:** Zilog recommends not using a coding style that clears bits in the Interrupt Request registers. All incoming interrupts received between execution of the first LDX command and the final LDX command are lost. See Example 1, which follows. **Example 1.** A poor coding style that can result in lost interrupt requests: LDX r0, IRQ0 AND r0, MASK LDX IRQ0, r0 51 To avoid missing interrupts, use the coding style in Example 2 to clear bits in the Interrupt Request 0 Register: **Example 2.** A good coding style that avoids lost interrupt requests: ``` ANDX IRQ0, MASK ``` ## Software Interrupt Assertion Program code can generate interrupts directly. Writing a 1 to the appropriate bit in the Interrupt Request Register triggers an interrupt (assuming that interrupt is enabled). When the interrupt request is acknowledged by the eZ8 CPU, the bit in the Interrupt Request Register is automatically cleared to 0. **Caution:** Zilog recommends not using a coding style to generate software interrupts by setting bits in the Interrupt Request registers. All incoming interrupts received between execution of the first LDX command and the final LDX command are lost. See Example 3, which follows. **Example 3.** A poor coding style that can result in lost interrupt requests: ``` LDX r0, IRQ0 OR r0, MASK LDX IRQ0, r0 ``` To avoid missing interrupts, use the coding style in Example 4 to set bits in the Interrupt Request registers: **Example 4.** A good coding style that avoids lost interrupt requests: ``` ORX IRQ0, MASK ``` # **Interrupt Control Register Definitions** For all interrupts other than the Watchdog Timer interrupt, the interrupt control registers enable individual interrupts, set interrupt priorities, and indicate interrupt requests. ## **Interrupt Request 0 Register** The Interrupt Request 0 (IRQ0) Register, shown in Table 24, stores the interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ0 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 0 Register to determine if any interrupt requests are pending. Table 24. Interrupt Request 0 Register (IRQ0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|-----|-----|-------|-------|------|------|------| | Field | T2I | T1I | TOI | U0RXI | U0TXI | I2CI | SPII | ADCI | | RESET | 0 | | | | | | | | | R/W | R/W | | | | | | | | | Address | FC0H | | | | | | | | | Bit | Description | | | | | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | [7]<br>T2I | Timer 2 Interrupt Request 0 = No interrupt request is pending for Timer 2. 1 = An interrupt request from Timer 2 is awaiting service. | | | | | | [6]<br>T1I | Timer 1 Interrupt Request 0 = No interrupt request is pending for Timer 1. 1 = An interrupt request from Timer 1 is awaiting service. | | | | | | [5]<br>T0I | Timer 0 Interrupt Request 0 = No interrupt request is pending for Timer 0. 1 = An interrupt request from Timer 0 is awaiting service. | | | | | | [4]<br>U0RXI | UART 0 Receiver Interrupt Request 0 = No interrupt request is pending for the UART 0 receiver. 1 = An interrupt request from the UART 0 receiver is awaiting service. | | | | | | [3]<br>U0TXI | UART 0 Transmitter Interrupt Request 0 = No interrupt request is pending for the UART 0 transmitter. 1 = An interrupt request from the UART 0 transmitter is awaiting service. | | | | | | [2]<br>I2CI | <ul> <li>I<sup>2</sup>C Interrupt Request</li> <li>0 = No interrupt request is pending for the I<sup>2</sup>C.</li> <li>1 = An interrupt request from the I<sup>2</sup>C is awaiting service.</li> </ul> | | | | | | [1]<br>SPII | SPI Interrupt Request 0 = No interrupt request is pending for the SPI. 1 = An interrupt request from the SPI is awaiting service. | | | | | | [0]<br>ADCI | ADC Interrupt Request 0 = No interrupt request is pending for the Analog-to-Digital Converter. 1 = An interrupt request from the Analog-to-Digital Converter is awaiting service. | | | | | ### **Interrupt Request 1 Register** The Interrupt Request 1 (IRQ1) Register, shown in Table 25, stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ1 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 1 Register to determine if any interrupt requests are pending. For each pin, only 1 of either Port A or Port D can be enabled for interrupts at any one time. Port selection (A or D) is determined by the values in the <u>Interrupt Port Select Register (IRQPS)</u>: see page 60. Table 25. Interrupt Request 1 Register (IRQ1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|-------|-------|-------|-------|-------|-------|-------|--|--| | Field | PAD7I | PAD6I | PAD5I | PAD4I | PAD3I | PAD2I | PAD1I | PAD0I | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | FC | 3H | | | | | | | Bit | Description | | |-----------|----------------------------------------------------------------------------------|--| | [7:0] | Port A or Port D Pin x Interrupt Request | | | PADxI | 0 = No interrupt request is pending for GPIO Port A or Port D pin x. | | | | 1 = An interrupt request from GPIO Port A or Port D pin $x$ is awaiting service. | | | Note: x i | indicates the specific GPIO Port A or D pin in the range [7:0]. | | ### **Interrupt Request 2 Register** The Interrupt Request 2 (IRQ2) Register, shown in Table 26, stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ2 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 1 Register to determine if any interrupt requests are pending. Table 26. Interrupt Request 2 Register (IRQ2) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-----|-------|-------|------|------|------|------|------|--|--| | Field | T3I | U1RXI | U1TXI | DMAI | PC3I | PC2I | PC1I | PC0I | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | FC | 6H | | | | | | | Bit | Description | |------------|---------------------------------------------------------------------------| | [7] | Timer 3 Interrupt Request | | T3I | 0 = No interrupt request is pending for Timer 3. | | | 1 = An interrupt request from Timer 3 is awaiting service. | | [6] | UART 1 Receive Interrupt Request | | U1RXI | 0 = No interrupt request is pending for the UART1 receiver. | | | 1 = An interrupt request from UART1 receiver is awaiting service. | | [5] | UART 1 Transmit Interrupt Request | | U1TXI | 0 = No interrupt request is pending for the UART 1 transmitter. | | | 1 = An interrupt request from the UART 1 transmitter is awaiting service. | | [4] | DMA Interrupt Request | | DMAI | 0 = No interrupt request is pending for the DMA. | | | 1 = An interrupt request from the DMA is awaiting service. | | [3:0] | Port C Pin x Interrupt Request | | PCxI | 0 = No interrupt request is pending for GPIO Port C pin x. | | | 1 = An interrupt request from GPIO Port C pin $x$ is awaiting service. | | Note: x in | dicates the specific GPIO Port C pin in the range [3:0]. | ## **IRQ0 Enable High and Low Bit Registers** Table 27 describes the priority control for IRQ0. The IRQ0 Enable High and Low Bit registers, shown in Tables 28 and 29, form a priority-encoded enabling for interrupts in the Interrupt Request 0 Register. Priority is generated by setting bits in each register. Table 27. IRQ0 Enable and Priority Encoding | IRQ0ENH[x] | IRQ0ENL[x] | Priority | Description | | | | |-----------------------------------------------------|------------|----------|-------------|--|--|--| | 0 | 0 | Disabled | Disabled | | | | | 0 | 1 | Level 1 | Low | | | | | 1 | 0 | Level 2 | Nominal | | | | | 1 | 1 | Level 3 | High | | | | | Note: x indicates register bits in the range [7:0]. | | | | | | | Table 28. IRQ0 Enable High Bit Register (IRQ0ENH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|-------|-------|--------|--------|--------|--------|--------|--|--| | Field | T2ENH | T1ENH | T0ENH | U0RENH | U0TENH | I2CENH | SPIENH | ADCENH | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | FC | 1H | | | | | | | Bit | Description | |---------------|----------------------------------------------------| | [7]<br>T2ENH | Timer 2 Interrupt Request Enable High Bit | | [6]<br>T1ENH | Timer 1 Interrupt Request Enable High Bit | | [5]<br>T0ENH | Timer 0 Interrupt Request Enable High Bit | | [4]<br>U0RENH | UART 0 Receive Interrupt Request Enable High Bit | | [3]<br>U0TENH | UART 0 Transmit Interrupt Request Enable High Bit | | [2]<br>I2CENH | I <sup>2</sup> C Interrupt Request Enable High Bit | | [1]<br>SPIENH | SPI Interrupt Request Enable High Bit | | [0]<br>ADCENH | ADC Interrupt Request Enable High Bit | Table 29. IRQ0 Enable Low Bit Register (IRQ0ENL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|-------|-------|--------|--------|--------|--------|--------|--|--| | Field | T2ENL | T1ENL | T0ENL | U0RENL | U0TENL | I2CENL | SPIENL | ADCENL | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | FC | 2H | | | | | | | Bit | Description | |---------------|---------------------------------------------------| | [7]<br>T2ENL | Timer 2 Interrupt Request Enable Low Bit | | [6]<br>T1ENL | Timer 1 Interrupt Request Enable Low Bit | | [5]<br>T0ENL | Timer 0 Interrupt Request Enable Low Bit | | [4]<br>U0RENL | UART 0 Receive Interrupt Request Enable Low Bit | | [3]<br>U0TENL | UART 0 Transmit Interrupt Request Enable Low Bit | | [2]<br>I2CENL | I <sup>2</sup> C Interrupt Request Enable Low Bit | | [1]<br>SPIENL | SPI Interrupt Request Enable Low Bit | | [0]<br>ADCENL | ADC Interrupt Request Enable Low Bit | ## IRQ1 Enable High and Low Bit Registers Table 30 describes the priority control for IRQ1. The IRQ1 Enable High and Low Bit registers, shown in Tables 31 and 32, form a priority-encoded enabling for interrupts in the Interrupt Request 1 Register. Priority is generated by setting bits in each register. Table 30. IRQ1 Enable and Priority Encoding | IRQ1ENH[x] | IRQ1ENL[x] | Priority | Description | | | | |-----------------------------------------------------|------------|----------|-------------|--|--|--| | 0 | 0 | Disabled | Disabled | | | | | 0 | 1 | Level 1 | Low | | | | | 1 | 0 | Level 2 | Nominal | | | | | 1 | 1 | Level 3 | High | | | | | Note: x indicates register bits in the range [7:0]. | | | | | | | Table 31. IRQ1 Enable High Bit Register (IRQ1ENH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---------|---------|---------|---------|---------|---------|---------|---------|--| | Field | PAD7ENH | PAD6ENH | PAD5ENH | PAD4ENH | PAD3ENH | PAD2ENH | PAD1ENH | PAD0ENH | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | | Address | | FC4H | | | | | | | | Bit Description [7:0] Port A or Port D Bit[x] Interrupt Request Enable High Bit PADxENH To select either Port A or Port D as the interrupt source, see the Interrupt Port Select Register on page 60. Note: x indicates register bits in the range [7:0]. Table 32. IRQ1 Enable Low Bit Register (IRQ1ENL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---------|---------|---------|---------|---------|---------|---------|---------|--| | Field | PAD7ENL | PAD6ENL | PAD5ENL | PAD4ENL | PAD3ENL | PAD2ENL | PAD1ENL | PAD0ENL | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | | Address | | FC5H | | | | | | | | | Bit | Description | |---------------|-------------------------------------------------------------------------------------------------| | [7:0] | Port A or Port D Bit[x] Interrupt Request Enable Low Bit | | PADxENL | To select either Port A or Port D as the interrupt source, see the Interrupt Port Select Regis- | | | ter on page 60. | | Note: x indic | rates register bits in the range [7:0]. | ### **IRQ2 Enable High and Low Bit Registers** Table 33 describes the priority control for IRQ2. The IRQ2 Enable High and Low Bit registers, shown in Tables 34 and 35, form a priority-encoded enabling for interrupts in the Interrupt Request 2 Register. Priority is generated by setting bits in each register. Table 33. IRQ2 Enable and Priority Encoding | IRQ2ENH[x] | IRQ2ENL[x] | Priority | Description | |----------------------|--------------------------|----------|-------------| | 0 | 0 | Disabled | Disabled | | 0 | 1 | Level 1 | Low | | 1 | 0 | Level 2 | Nominal | | 1 | 1 | Level 3 | High | | Note: x indicates re | gister bits in the range | [7:0]. | | Table 34. IRQ2 Enable High Bit Register (IRQ2ENH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-------|--------|--------|--------|-------|-------|-------|-------| | Field | T3ENH | U1RENH | U1TENH | DMAENH | C3ENH | C2ENH | C1ENH | C0ENH | | RESET | | 0 | | | | | | | | R/W | | R/W | | | | | | | | Address | | FC7H | | | | | | | | Bit | Description | |---------------|---------------------------------------------------| | [7]<br>T3ENH | Timer 3 Interrupt Request Enable High Bit | | [6]<br>U1RENH | UART 1 Receive Interrupt Request Enable High Bit | | [5]<br>U1TENH | UART 1 Transmit Interrupt Request Enable High Bit | | [4]<br>DMAENH | DMA Interrupt Request Enable High Bit | | [3]<br>C3ENH | Port C3 Interrupt Request Enable High Bit | | [2]<br>C2ENH | Port C2 Interrupt Request Enable High Bit | | [1]<br>C1ENH | Port C1 Interrupt Request Enable High Bit | | [0]<br>C0ENH | Port C0 Interrupt Request Enable High Bit | ### Table 35. IRQ2 Enable Low Bit Register (IRQ2ENL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-------|--------|--------|--------|-------|-------|-------|-------| | Field | T3ENL | U1RENL | U1TENL | DMAENL | C3ENL | C2ENL | C1ENL | C0ENL | | RESET | | 0 | | | | | | | | R/W | | R/W | | | | | | | | Address | | FC8H | | | | | | | | Bit | Description | |---------------|--------------------------------------------------| | [7]<br>T3ENL | Timer 3 Interrupt Request Enable Low Bit | | [6]<br>U1RENL | UART 1 Receive Interrupt Request Enable Low Bit | | [5]<br>U1TENL | UART 1 Transmit Interrupt Request Enable Low Bit | | [4]<br>DMAENL | DMA Interrupt Request Enable Low Bit | | [3]<br>C3ENL | Port C3 Interrupt Request Enable Low Bit | | [2]<br>C2ENL | Port C2 Interrupt Request Enable Low Bit | | [1]<br>C1ENL | Port C1 Interrupt Request Enable Low Bit | | [0]<br>C0ENL | Port C0 Interrupt Request Enable Low Bit | ## **Interrupt Edge Select Register** The Interrupt Edge Select (IRQES) Register, shown in Table 36, determines whether an interrupt is generated for the rising edge or falling edge on the selected GPIO port input pin. The Interrupt Port Select Register selects between Port A and Port D for the individual interrupts. Table 36. Interrupt Edge Select Register (IRQES) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|------|------|------|------|------|------|------| | Field | IES7 | IES6 | IES5 | IES4 | IES3 | IES2 | IES1 | IES0 | | RESET | | 0 | | | | | | | | R/W | | R/W | | | | | | | | Address | | FCDH | | | | | | | | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | Interrupt Edge Select x | | IESx | The minimum pulse width should be greater than 1 system clock to guarantee capture of the edge triggered interrupt. Shorter pulses may be captured but not guaranteed. 0 = An interrupt request is generated on the falling edge of the PAx/PDx input. 1 = An interrupt request is generated on the rising edge of the PAx/PDx input. | | Note: | x indicates specific GPIO port pins in the range [7:0]. | ## **Interrupt Port Select Register** The Port Select (IRQPS) Register, shown in Table 37, determines the port pin that generates the PAx/PDx interrupts. This register allows either Port A or Port D pins to be used as interrupts. The Interrupt Edge Select Register controls the active interrupt edge. Table 37. Interrupt Port Select Register (IRQPS) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-------|-------|-------|-------|-------|-------|-------|-------| | Field | PAD7S | PAD6S | PAD5S | PAD4S | PAD3S | PAD2S | PAD1S | PAD0S | | RESET | | 0 | | | | | | | | R/W | | R/W | | | | | | | | Address | | FCEH | | | | | | | | Bit | Description | |--------------|--------------------------------------------------------------------| | [7:0] | PAx/PDx Selection | | <b>PADxS</b> | 0 = PAx is used for the interrupt for $PAx/PDx$ interrupt request. | | | 1 = PDx is used for the interrupt for $PAx/PDx$ interrupt request. | | Note: x ir | ndicates specific GPIO port pins in the range [7:0]. | ## **Interrupt Control Register** The Interrupt Control (IRQCTL) Register, shown in Table 38, contains the master enable bit for all interrupts. Table 38. Interrupt Control Register (IRQCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|-------|----------|---|---|---|---|---| | Field | IRQE | | Reserved | | | | | | | RESET | | 0 | | | | | | | | R/W | R/W | R/W R | | | | | | | | Address | | FCFH | | | | | | | | Bit | Description | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>IRQE | Interrupt Request Enable This bit is set to 1 by execution of an EI or IRET instruction, or by a direct register write of a 1 to this bit. It is reset to 0 by executing a DI instruction, eZ8 CPU acknowledgement of an interrupt request, or a Reset. 0 = Interrupts are disabled. 1 = Interrupts are enabled. | | [6:0] | Reserved These pins are reserved and must be programmed to 000000. | ## **Timers** The Z8 Encore! XP F64xx Series products contain up to four 16-bit reloadable timers that can be used for timing, event counting or generation of pulse-width modulated signals. The timers' features include: - 16-bit reload counter - Programmable prescaler with prescale values from 1 to 128 - PWM output generation - Capture and compare capability - External input pin for timer input, clock gating, or capture signal. External input pin signal frequency is limited to a maximum of one-fourth the system clock frequency. - Timer output pin - Timer interrupt In addition to the timers described in this chapter, the baud rate generators for any unused UART, SPI or I<sup>2</sup>C peripherals can also be used to provide basic timing functionality. For information about using the baud rate generators as timers, see the respective serial communication peripheral. Timer 3 is unavailable in the 44-pin package devices. ## **Architecture** Figure 12 displays the architecture of the timers. Figure 12. Timer Block Diagram ## **Operation** The timers are 16-bit up-counters. Minimum time-out delay is set by loading the value 0001H into the Timer Reload High and Low Byte registers and setting the prescale value to 1. Maximum time-out delay is set by loading the value 0000H into the Timer Reload High and Low Byte registers and setting the prescale value to 128. If the Timer reaches FFFFH, the timer rolls over to 0000H and continues counting. ## **Timer Operating Modes** The timers can be configured to operate in the following modes: ### **ONE-SHOT Mode** In ONE-SHOT Mode, the timer counts up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the reload value, the timer generates an interrupt and the count value in the Timer High and Low Byte registers is reset to 0001H. Then, the timer is automatically disabled and stops counting. Also, if the timer output alternate function is enabled, the timer output pin changes state for one system clock cycle (from Low to High or from High to Low) upon timer reload. If it is appropriate to have the timer output make a permanent state change upon a One-Shot time-out, first set the TPOL bit in the Timer Control 1 Register to the start value before beginning ONE-SHOT Mode. Then, after starting the timer, set TPOL to the opposite bit value. Observe the following procedure for configuring a timer for ONE-SHOT Mode and initiating the count: - 1. Write to the Timer Control 1 Register to: - Disable the timer - Configure the timer for ONE-SHOT Mode - Set the prescale value - If using the timer output alternate function, set the initial output level (High or Low) - 2. Write to the Timer High and Low Byte registers to set the starting count value. - 3. Write to the Timer Reload High and Low Byte registers to set the reload value. - 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. If using the timer output function, configure the associated GPIO port pin for the timer output alternate function. - 6. Write to the Timer Control 1 Register to enable the timer and initiate counting. In ONE-SHOT Mode, the system clock always provides the timer input. The timer period is calculated using the following equation: $$ONE\text{-}SHOT \ Mode \ Time\text{-}Out \ Period} \ (s) \ = \ \frac{(Reload \ Value - Start \ Value) \times Prescale}{System \ Clock \ Frequency} \ (Hz)$$ ### **CONTINUOUS Mode** In CONTINUOUS Mode, the timer counts up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. Also, if the timer output alternate function is enabled, the timer output pin changes state (from Low to High or from High to Low) upon timer reload. Observe the following procedure for configuring a timer for CONTINUOUS Mode and initiating the count: 1. Write to the Timer Control 1 Register to: - Disable the timer - Configure the timer for CONTINUOUS Mode - Set the prescale value - If using the timer output alternate function, set the initial output level (High or Low) - 2. Write to the Timer High and Low Byte registers to set the starting count value (usually 0001H), affecting only the first pass in CONTINUOUS Mode. After the first timer reload in CONTINUOUS Mode, counting always begins at the reset value of 0001H. - 3. Write to the Timer Reload High and Low Byte registers to set the reload value. - 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. If using the timer output function, configure the associated GPIO port pin for the timer output alternate function. - 6. Write to the Timer Control 1 Register to enable the timer and initiate counting. In CONTINUOUS Mode, the system clock always provides the timer input. The timer period is calculated using the following equation: CONTINUOUS Mode Time-Out Period (s) = $\frac{\text{Reload Value} \times \text{Prescale}}{\text{System Clock Frequency (Hz)}}$ If an initial starting value other than 0001H is loaded into the Timer High and Low Byte registers, the ONE-SHOT Mode equation must be used to determine the first time-out period. ### **COUNTER Mode** In COUNTER Mode, the timer counts input transitions from a GPIO port pin. The timer input is taken from the GPIO port pin timer input alternate function. The TPOL bit in the Timer Control 1 Register selects whether the count occurs on the rising edge or the falling edge of the timer input signal. In COUNTER Mode, the prescaler is disabled. **Caution:** The input frequency of the timer input signal must not exceed one-fourth the system clock frequency. Upon reaching the reload value stored in the Timer Reload High and Low Byte registers, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. Also, if the timer output alternate function is enabled, the timer output pin changes state (from Low to High or from High to Low) at timer reload. Observe the following procedure for configuring a timer for COUNTER Mode and initiating the count: - 1. Write to the Timer Control 1 Register to: - Disable the timer. - Configure the timer for COUNTER Mode. - Select either the rising edge or falling edge of the timer input signal for the count. This also sets the initial logic level (High or Low) for the timer output alternate function. However, the timer output function does not have to be enabled. - 2. Write to the Timer High and Low Byte registers to set the starting count value. This only affects the first pass in COUNTER Mode. After the first timer reload in COUNTER Mode, counting always begins at the reset value of 0001H. Generally, in COUNTER Mode the Timer High and Low Byte registers must be written with the value 0001H. - 3. Write to the Timer Reload High and Low Byte registers to set the reload value. - 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. Configure the associated GPIO port pin for the timer input alternate function. - 6. If using the timer output function, configure the associated GPIO port pin for the timer output alternate function. - 7. Write to the Timer Control 1 Register to enable the timer. In COUNTER Mode, the number of timer input transitions since the timer start is calculated using the following equation: COUNTER Mode Timer Input Transitions = Current Count Value – Start Value ### **PWM Mode** In PWM Mode, the timer outputs a Pulse-Width Modulator (PWM) output signal through a GPIO port pin. The timer input is the system clock. The timer first counts up to the 16-bit PWM match value stored in the Timer PWM High and Low Byte registers. When the timer count value matches the PWM value, the timer output toggles. The timer continues counting until it reaches the reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. If the TPOL bit in the Timer Control 1 Register is set to 1, the timer output signal begins as a High (1) and then transitions to a Low (0) when the timer value matches the PWM value. The timer output signal returns to a High (1) after the timer reaches the reload value and is reset to 0001H. If the TPOL bit in the Timer Control 1 Register is set to 0, the timer output signal begins as a Low (0) and then transitions to a High (1) when the timer value matches the PWM value. The timer output signal returns to a Low (0) after the timer reaches the reload value and is reset to 0001h. Observe the following procedure for configuring a timer for PWM Mode and initiating the PWM operation: - 1. Write to the Timer Control 1 Register to: - Disable the timer - Configure the timer for PWM Mode - Set the prescale value - Set the initial logic level (High or Low) and PWM High/Low transition for the timer output alternate function - 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H). This only affects the first pass in PWM Mode. After the first timer reset in PWM Mode, counting always begins at the reset value of 0001H. - 3. Write to the PWM High and Low Byte registers to set the PWM value. - 4. Write to the Timer Reload High and Low Byte registers to set the reload value (PWM period). The reload value must be greater than the PWM value. - 5. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 6. Configure the associated GPIO port pin for the timer output alternate function. - 7. Write to the Timer Control 1 Register to enable the timer and initiate counting. The PWM period is calculated using the following equation: PWM Period (s) = $$\frac{\text{Reload Value} \times \text{Prescale}}{\text{System Clock Frequency (Hz)}}$$ If an initial starting value other than 0001H is loaded into the Timer High and Low Byte registers, the ONE-SHOT Mode equation must be used to determine the first PWM timeout period. If TPOL is set to 0, the ratio of the PWM output High time to the total period is calculated using the following equation: $$PWM \ Output \ High \ Time \ Ratio \ (\%) \ = \ \frac{Reload \ Value - PWM \ Value}{Reload \ Value} \times 100$$ If TPOL is set to 1, the ratio of the PWM output High time to the total period is calculated using the following equation: PWM Output High Time Ratio (%) = $$\frac{\text{PWM Value}}{\text{Reload Value}} \times 100$$ ### **CAPTURE Mode** In CAPTURE Mode, the current timer count value is recorded when the appropriate external timer input transition occurs. The Capture count value is written to the Timer PWM High and Low Byte Registers. The timer input is the system clock. The TPOL bit in the Timer Control 1 Register determines if the Capture occurs on a rising edge or a falling edge of the timer input signal. When the capture event occurs, an interrupt is generated and the timer continues counting. The timer continues counting up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the reload value, the timer generates an interrupt and continues counting. Observe the following procedure for configuring a timer for CAPTURE Mode and initiating the count: - 1. Write to the Timer Control 1 Register to: - Disable the timer - Configure the timer for CAPTURE Mode - Set the prescale value - Set the Capture edge (rising or falling) for the timer input - 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H). - 3. Write to the Timer Reload High and Low Byte registers to set the reload value. - 4. Clear the Timer PWM High and Low Byte registers to 0000H. This allows the software to determine if interrupts were generated by either a capture event or a reload. If the PWM High and Low Byte registers still contain 0000H after the interrupt, then the interrupt was generated by a reload. - 5. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 6. Configure the associated GPIO port pin for the timer input alternate function. - 7. Write to the Timer Control 1 Register to enable the timer and initiate counting. In CAPTURE Mode, the elapsed time from timer start to capture event can be calculated using the following equation: Capture Elapsed Time (s) = $$\frac{\text{(Capture Value - Start Value)} \times \text{Prescale}}{\text{System Clock Frequency (Hz)}}$$ ### **COMPARE Mode** In COMPARE Mode, the timer counts up to the 16-bit maximum compare value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the compare value, the timer generates an interrupt and counting continues (the timer value is not reset to 0001H). Also, if the timer output alternate function is enabled, the timer output pin changes state (from Low to High or from High to Low) upon compare. If the Timer reaches FFFFH, the timer rolls over to 0000H and continue counting. Observe the following procedure for configuring a timer for COMPARE Mode and initiating the count: - 1. Write to the Timer Control 1 Register to: - Disable the timer - Configure the timer for COMPARE Mode - Set the prescale value - Set the initial logic level (High or Low) for the timer output alternate function, if appropriate - 2. Write to the Timer High and Low Byte registers to set the starting count value. - 3. Write to the Timer Reload High and Low Byte registers to set the compare value. - 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. If using the timer output function, configure the associated GPIO port pin for the timer output alternate function. - 6. Write to the Timer Control 1 Register to enable the timer and initiate counting. In COMPARE Mode, the system clock always provides the timer input. The compare time is calculated using the following equation: $COMPARE\ Mode\ Time\ (s)\ =\ \frac{(Compare\ Value-Start\ Value)\times Prescale}{System\ Clock\ Frequency\ (Hz)}$ ### **GATED Mode** In GATED Mode, the timer counts only when the timer input signal is in its active state (asserted), as determined by the TPOL bit in the Timer Control 1 Register. When the timer input signal is asserted, counting begins. A timer interrupt is generated when the timer input signal is deasserted or a timer reload occurs. To determine if a timer input signal deassertion generated the interrupt, read the associated GPIO input value and compare to the value stored in the TPOL bit. The timer counts up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. When reaching the reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes (assuming the timer input signal is still asserted). Also, if the timer output alternate function is enabled, the timer output pin changes state (from Low to High or from High to Low) at timer reset. Observe the following procedure for configuring a timer for GATED Mode and initiating the count: - 1. Write to the Timer Control 1 Register to: - Disable the timer - Configure the timer for GATED Mode - Set the prescale value - 2. Write to the Timer High and Low Byte registers to set the starting count value. This only affects the first pass in GATED Mode. After the first timer reset in GATED Mode, counting always begins at the reset value of 0001H. - 3. Write to the Timer Reload High and Low Byte registers to set the reload value. - 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. Configure the associated GPIO port pin for the timer input alternate function. - 6. Write to the Timer Control 1 Register to enable the timer. - 7. Assert the timer input signal to initiate the counting. ### **CAPTURE/COMPARE Mode** In CAPTURE/COMPARE Mode, the timer begins counting on the first external timer input transition. The appropriate transition (rising edge or falling edge) is set by the TPOL bit in the Timer Control 1 Register. The timer input is the system clock. Every subsequent appropriate transition (after the first) of the timer input signal captures the current count value. The Capture value is written to the Timer PWM High and Low Byte Registers. When the capture event occurs, an interrupt is generated, the count value in the Timer High and Low Byte registers is reset to 0001H, and counting resumes. If no capture event occurs, the timer counts up to the 16-bit compare value stored in the Timer Reload High and Low Byte registers. Upon reaching the compare value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. Observe the following procedure for configuring a timer for CAPTURE/COMPARE Mode and initiating the count: - 1. Write to the Timer Control 1 Register to: - Disable the timer - Configure the timer for CAPTURE/COMPARE Mode - Set the prescale value - Set the Capture edge (rising or falling) for the timer input - 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H). - 3. Write to the Timer Reload High and Low Byte registers to set the compare value. - 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. Configure the associated GPIO port pin for the timer input alternate function. - 6. Write to the Timer Control 1 Register to enable the timer. - 7. Counting begins on the first appropriate transition of the timer input signal. No interrupt is generated by this first edge. In COMPARE Mode, the elapsed time from timer start to capture event can be calculated using the following equation: Capture Elapsed Time (s) = $$\frac{\text{(Capture Value - Start Value)} \times \text{Prescale}}{\text{System Clock Frequency (Hz)}}$$ ## **Reading the Timer Count Values** The current count value in the timers can be read while counting (enabled). This capability has no effect on timer operation. When the timer is enabled and the Timer High Byte Register is read, the contents of the Timer Low Byte Register are placed in a holding register. A subsequent read from the Timer Low Byte Register returns the value in the holding reg- ister. This operation allows accurate reads of the full 16-bit timer count value while enabled. When the timers are not enabled, a read from the Timer Low Byte Register returns the actual value in the counter. ### **Timer Output Signal Operation** A timer output is a GPIO port pin alternate function. Generally, the timer output is toggled every time the counter is reloaded. ## **Timer Control Register Definitions** This section defines the features of the following Timer Control registers. <u>Timer 0–3 High and Low Byte Registers</u>: see page 72 Timer Reload High and Low Byte Registers: see page 74 <u>Timer 0–3 PWM High and Low Byte Registers</u>: see page 75 <u>Timer 0–3 Control 0 Registers</u>: see page 76 <u>Timer 0–3 Control 1 Registers</u>: see page 77 Timers 0–2 are available in all packages. Timer 3 is only available in 64-, 68- and 80-pin packages. ## Timer 0-3 High and Low Byte Registers The Timer 0–3 High and Low Byte (TxH and TxL) registers, shown in Tables 39 and 40, contain the current 16-bit timer count value. When the timer is enabled, a read from TxH causes the value in TxL to be stored in a temporary holding register. A read from TMRL always returns this temporary register when the timers are enabled. When the timer is disabled, reads from the TMRL read the register directly. Writing to the Timer High and Low Byte registers while the timer is enabled is not recommended. There are no temporary holding registers available for write operations, so simultaneous 16-bit writes are not possible. If either the Timer High or Low Byte registers are written during counting, the 8-bit written value is placed in the counter (High or Low Byte) at the next clock edge. The counter continues counting from the new value. Timer 3 is unavailable in 44-pin packages. ### Table 39. Timer 0-3 High Byte Register (TxH) | Bit | 7 6 5 4 3 2 1 | | | | | | | | | | | |---------|---------------|-----|---|-------------|------------|---|--|--|--|--|--| | Field | ТН | | | | | | | | | | | | RESET | | 0 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | | F | F00H, F08H, | F10H, F18I | Н | | | | | | ### Table 40. Timer 0-3 Low Byte Register (TxL) | Bit | 7 | 7 6 5 4 3 2 1 | | | | | | | | | | |---------|---|---------------|---|------------|------------|---|--|--|--|--|--| | Field | | TL | | | | | | | | | | | RESET | | 0 1 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | | F | 01H, F09H, | F11H, F19H | 1 | | | | | | | Bit | Description | |--------|--------------------------------------------------------------------------------------| | [7:0] | Timer High and Low Bytes | | TH, TL | These 2 bytes, {TMRH[7:0], TMRL[7:0]}, contain the current 16-bit timer count value. | ### **Timer Reload High and Low Byte Registers** The Timer 0–3 Reload High and Low Byte (TxRH and TxRL) registers, shown in Tables 41 and 42, store a 16-bit reload value, {TRH[7:0], TRL[7:0]}. Values written to the Timer Reload High Byte Register are stored in a temporary holding register. When a write to the Timer Reload Low Byte Register occurs, the temporary holding register value is written to the Timer High Byte Register. This operation allows simultaneous updates of the 16-bit timer reload value. In COMPARE Mode, the Timer Reload High and Low Byte registers store the 16-bit compare value. Table 41. Timer 0-3 Reload High Byte Register (TxRH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-----|-----|---|------------|-----------|---|---|---|--|--| | Field | TRH | | | | | | | | | | | RESET | | 1 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | F | 02H, F0AH, | F12H, F1A | Н | | | | | Table 42. Timer 0–3 Reload Low Byte Register (TxRL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---|-----|---|------------|-----------|---|---|---|--|--|--| | Field | | TRL | | | | | | | | | | | RESET | | 1 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | | F | 03H, F0BH, | F13H, F1B | Н | | | | | | | Bit | Description | |-------|-----------------------------------------------------------------------------------------------| | [7:0] | Timer Reload Register High and Low | | TRH, | These two bytes form the 16-bit reload value, {TRH[7:0], TRL[7:0]}. This value sets the maxi- | | TRL | mum count value which initiates a timer reload to 0001H. In COMPARE Mode, these two bytes | | | form the 16-bit compare value. | ### Timer 0-3 PWM High and Low Byte Registers The Timer 0–3 PWM High and Low Byte (TxPWMH and TxPWML) registers, shown in Tables 43 and 44, are used for Pulse-Width Modulator (PWM) operations. These registers also store the capture values for the CAPTURE and CAPTURE/COMPARE modes. Table 43. Timer 0-3 PWM High Byte Register (TxPWMH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---|------|---|------------|-----------|---|---|---|--|--|--| | Field | | PWMH | | | | | | | | | | | RESET | | 0 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | | F | 04H, F0CH, | F14H, F1C | Н | | | | | | Table 44. Timer 0–3 PWM Low Byte Register (TxPWML) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---|------|---|------------|-----------|---|---|---|--|--|--| | Field | | PWML | | | | | | | | | | | RESET | | 0 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | | F | 05H, F0DH, | F15H, F1D | Н | | | | | | | Bit | Description | |-------|----------------------------------------------------------------------------------------------| | [7:0] | Pulse-Width Modulator High and Low Bytes | | PWMH, | These two bytes, {PWMH[7:0], PWML[7:0]}, form a 16-bit value that is compared to the current | | PWML | 16-bit timer count. When a match occurs, the PWM output changes state. The PWM output | | | value is set by the TPOL bit in the Timer Control 1 Register (TxCTL1) Register. The TxPWMH | | | and TxPWML registers also store the 16-bit captured timer value when operating in CAPTURE | | | or CAPTURE/COMPARE modes. | ## Timer 0-3 Control 0 Registers The Timer 0–3 Control 0 (TxCTL0) registers, shown in Tables 45 and 46, allow cascading of the timers. Table 45. Timer 0-3 Control 0 Register (TxCTL0) | Bit | 7 | 6 | 5 | 4 | 3 2 1 0 | | | | | | |---------|-----------------------|-----|---|------------|-----------|---|--|--|--|--| | Field | Reserved CSC Reserved | | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | F | 06H, F0EH, | F16H, F1E | Н | | | | | | Bit | Description | | | | | | | |-------|-------------------------------------------------------------------|--|--|--|--|--|--| | [7:5] | Reserved | | | | | | | | | These bits are reserved and must be programmed to 000. | | | | | | | | [4] | Cascade Timers | | | | | | | | csc | 0 = Timer input signal comes from the pin. | | | | | | | | | 1 = For Timer 0, the input signal is connected to Timer 3 output. | | | | | | | | | For Timer 1, the input signal is connected to the Timer 0 output. | | | | | | | | | For Timer 2, the input signal is connected to the Timer 1 output. | | | | | | | | | For Timer 3, the input signal is connected to the Timer 2 output. | | | | | | | | [3:0] | Reserved | | | | | | | | | These bits are reserved and must be programmed to 0000. | | | | | | | ## Timer 0–3 Control 1 Registers The Timer 0–3 Control 1 (TxCTL1) registers enable/disable the timers, set the prescaler value, and determine the timer operating mode. Table 46. Timer 0-3 Control 1 Register (TxCTL1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 1 0 | | | | | |---------|-----|------|---|------------|-----------|-------|--|--|--|--| | Field | TEN | TPOL | | PRES | | TMODE | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | F | 07H, F0FH, | F17H, F1F | Н | | | | | | Bit | Description | | |-----|-----------------------------|--| | [7] | Timer Enable | | | TEN | 0 = Timer is disabled. | | | | 1 = Timer enabled to count. | | | [6] | Timer Input/Output Polarity | | TPOL Operation of this bit is a function of the current operating mode of the timer. ### **ONE-SHOT Mode** When the timer is disabled, the timer output signal is set to the value of this bit. When the timer is enabled, the timer output signal is complemented upon timer reload. ### **CONTINUOUS Mode** When the timer is disabled, the timer output signal is set to the value of this bit. When the timer is enabled, the timer output signal is complemented upon timer reload. ### **COUNTER Mode** When the timer is disabled, the timer output signal is set to the value of this bit. When the timer is enabled, the timer output signal is complemented upon timer reload. - 0 = Count occurs on the rising edge of the timer input signal. - 1 = Count occurs on the falling edge of the timer input signal. ### **PWM Mode** - 0 = timer output is forced Low (0) when the timer is disabled. When enabled, the timer output is forced High (1) upon PWM count match and forced Low (0) upon reload. - 1 = timer output is forced High (1) when the timer is disabled. When enabled, the timer output is forced Low (0) upon PWM count match and forced High (1) upon reload. ### **CAPTURE Mode** - 0 = Count is captured on the rising edge of the timer input signal. - 1 = Count is captured on the falling edge of the timer input signal. ### **COMPARE Mode** When the timer is disabled, the timer output signal is set to the value of this bit. When the timer is enabled, the timer output signal is complemented upon timer reload. ### **GATED Mode** - 0 = Timer counts when the timer input signal is High (1) and interrupts are generated on the falling edge of the timer input. - 1 = Timer counts when the timer input signal is Low (0) and interrupts are generated on the rising edge of the timer input. ### **CAPTURE/COMPARE Mode** - 0 = Counting is started on the first rising edge of the timer input signal. The current count is captured on subsequent rising edges of the timer input signal. - 1 = Counting is started on the first falling edge of the timer input signal. The current count is captured on subsequent falling edges of the timer input signal. Caution: When the timer output alternate function TxOUT on a GPIO port pin is enabled, TxOUT will change to whatever state the TPOL bit is in. The timer does not need to be enabled for that to happen. Also, the Port Data Direction Subregister is not needed to be set to output on TxOUT. Changing the TPOL bit with the timer enabled and running does not immediately change the TxOUT. | Bit | Description (Continued) | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [5:3]<br>PRES | Prescale Value The timer input clock is divided by 2 <sup>PRES</sup> , where PRES can be set from 0 to 7. The prescaler is reset each time the timer is disabled to ensure proper clock division each time the timer is restarted. 000 = Divide by 1. 001 = Divide by 2. 010 = Divide by 4. 011 = Divide by 8. 100 = Divide by 16. 101 = Divide by 32. 110 = Divide by 64. 111 = Divide by 128. | | [2:0]<br>TMODE | TIMER Mode 000 = ONE-SHOT Mode. 001 = CONTINUOUS Mode. 010 = COUNTER Mode. 011 = PWM Mode. 100 = CAPTURE Mode. 101 = COMPARE Mode. 110 = GATED Mode. 111 = CAPTURE/COMPARE Mode. | # Watchdog Timer The Watchdog Timer (WDT) helps protect against corrupt or unreliable software, power faults and other system-level problems which can place the Z8 Encore! XP F64xx Series MCU into unsuitable operating states. The features of the Watchdog Timer include: - On-chip RC oscillator - A selectable time-out response - WDT time-out response: Reset or interrupt - 24-bit programmable time-out value ## **Operation** The Watchdog Timer is a retriggerable one-shot timer that resets or interrupts the Z8 Encore! XP F64xx Series devices when the WDT reaches its terminal count. The Watchdog Timer uses its own dedicated on-chip RC oscillator as its clock source. The Watchdog Timer has only two modes of operation: ON and OFF. After it is enabled, it always counts and must be refreshed to prevent a time-out. An enable can be performed by executing the WDT instruction or by setting the WDT\_AO option bit. This WDT\_AO bit enables the Watchdog Timer to operate continuously, even if a WDT instruction has not been executed. The Watchdog Timer is a 24-bit reloadable downcounter that uses three 8-bit registers in the eZ8 CPU register space to set the reload value. The nominal WDT time-out period is calculated using the following equation: WDT Time-out Period (ms) = $$\frac{\text{WDT Reload Value}}{10}$$ In the above equation, the WDT reload value is the decimal value of the 24-bit value provided by {WDTU[7:0], WDTH[7:0], WDTL[7:0]}; the typical Watchdog Timer RC oscillator frequency is 10kHz. The Watchdog Timer cannot be refreshed after it reaches 000002H. The WDT reload value must not be set to values below 000004H. Table 47 lists approximate time-out delays for the minimum and maximum WDT reload values. Table 47. Watchdog Timer Approximate Time-Out Delays | WDT Reload<br>Value | WDT Reload<br>Value | | ate Time-Out Delay<br>WDT Oscillator Frequency) | |---------------------|---------------------|---------|-------------------------------------------------| | (Hex) | (Decimal) | Typical | Description | | 000004 | 4 | 400µs | Minimum time-out delay | | FFFFFF | 16,777,215 | 1677.5s | Maximum time-out delay | ## **Watchdog Timer Refresh** When first enabled, the Watchdog Timer is loaded with the value in the Watchdog Timer Reload registers. The Watchdog Timer then counts down to 000000H unless a WDT instruction is executed by the eZ8 CPU. Execution of the WDT instruction causes the downcounter to be reloaded with the WDT reload value stored in the Watchdog Timer Reload registers. Counting resumes following the reload operation. When the Z8 Encore! XP F64xx Series devices are operating in DEBUG Mode (through the On-Chip Debugger), the Watchdog Timer is continuously refreshed to prevent spurious Watchdog Timer time-outs. ## Watchdog Timer Time-Out Response The Watchdog Timer times out when the counter reaches 000000H. A time-out of the Watchdog Timer generates either an interrupt or a Reset. The WDT\_RES option bit determines the time-out response of the Watchdog Timer. For information about programming of the WDT\_RES option bit, see the Option Bits chapter on page 180. ### **WDT Interrupt in Normal Operation** If configured to generate an interrupt when a time-out occurs, the Watchdog Timer issues an interrupt request to the interrupt controller and sets the WDT status bit in the Watchdog Timer Control Register. If interrupts are enabled, the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address. After time-out and interrupt generation, the Watchdog Timer counter rolls over to its maximum value of FFFFFH and continues counting. The Watchdog Timer counter is not automatically returned to its reload value. ### **WDT Interrupt in STOP Mode** If configured to generate an interrupt when a time-out occurs and the Z8 Encore! XP F64xx Series devices are in STOP Mode, the Watchdog Timer automatically initiates a Stop Mode Recovery and generates an interrupt request. Both the WDT status bit and the stop bit in the Watchdog Timer Control Register are set to 1 following WDT time-out in STOP Mode. For more information about Stop Mode Recovery, see the <u>Reset and Stop Mode Recovery</u> chapter on page 28. If interrupts are enabled, following completion of the Stop Mode Recovery the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address. ### **WDT Reset in Normal Operation** If configured to generate a Reset when a time-out occurs, the Watchdog Timer forces the device into the Reset state. The WDT status bit in the Watchdog Timer Control Register is set to 1. For more information about Reset, see the <u>Reset and Stop Mode Recovery</u> chapter on page 28. ### **WDT Reset in STOP Mode** If enabled in STOP Mode and configured to generate a Reset when a time-out occurs and the device is in STOP Mode, the Watchdog Timer initiates a Stop Mode Recovery. Both the WDT status bit and the stop bit in the Watchdog Timer Control Register are set to 1 following WDT time-out in STOP Mode. Default operation is for the WDT and its RC oscillator to be enabled during STOP Mode. ### WDT RC Disable in STOP Mode To minimize power consumption in STOP Mode, the WDT and its RC oscillator can be disabled in STOP Mode. The following sequence configures the WDT to be disabled when the Z8 Encore! XP F64xx Series devices enter STOP Mode following execution of a stop instruction: - 1. Write 55H to the Watchdog Timer Control Register (WDTCTL). - 2. Write AAH to the Watchdog Timer Control Register (WDTCTL). - 3. Write 81H to the Watchdog Timer Control Register (WDTCTL) to configure the WDT and its oscillator to be disabled during STOP Mode. Alternatively, write 00H to the Watchdog Timer Control Register (WDTCTL) as the third step in this sequence to reconfigure the WDT and its oscillator to be enabled during STOP Mode. This sequence only affects WDT operation in STOP Mode. ## **Watchdog Timer Reload Unlock Sequence** Writing the unlock sequence to the Watchdog Timer (WDTCTL) Control Register address unlocks the three Watchdog Timer Reload Byte registers (WDTU, WDTH, and WDTL) to allow changes to the time-out period. These write operations to the WDTCTL Register address produce no effect on the bits in the WDTCTL Register. The locking mechanism prevents spurious writes to the Reload registers. Observe the following procedure to unlock the Watchdog Timer Reload Byte registers (WDTU, WDTH, and WDTL) for write access. - 1. Write 55H to the Watchdog Timer Control Register (WDTCTL). - 2. Write AAH to the Watchdog Timer Control Register (WDTCTL). - 3. Write the Watchdog Timer Reload Upper Byte Register (WDTU). - 4. Write the Watchdog Timer Reload High Byte Register (WDTH). - 5. Write the Watchdog Timer Reload Low Byte Register (WDTL). All steps of the Watchdog Timer reload unlock sequence must be written in the sequence described above; there must be no other register writes between each of these operations. If a register write occurs, the lock state machine resets and no further writes can occur, unless the sequence is restarted. The value in the Watchdog Timer Reload registers is loaded into the counter when the Watchdog Timer is first enabled and every time a WDT instruction is executed. ## **Watchdog Timer Control Register Definitions** This section defines the features of the following Watchdog Timer Control registers. Watchdog Timer Control Register: see page 83 Watchdog Timer Reload Upper, High and Low Byte Registers: see page 85 ### **Watchdog Timer Control Register** The Watchdog Timer Control (WDTCTL) Register, shown in Table 48, is a read-only register that indicates the source of the most recent Reset event, indicates a Stop Mode Recovery event, and indicates a Watchdog Timer time-out. Reading this register resets the upper four bits to 0. Writing the 55H, AAH unlock sequence to the Watchdog Timer Control (WDTCTL) Register address unlocks the three Watchdog Timer Reload Byte registers (WDTU, WDTH, and WDTL) to allow changes to the time-out period. These write operations to the WDTCTL Register address produce no effect on the bits in the WDTCTL Register. The locking mechanism prevents spurious writes to the Reload registers. Table 48. Watchdog Timer Control Register (WDTCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|--------------|-----|-----|-------------|---|---|----|--| | Field | POR | STOP | WDT | EXT | Reserved SI | | | SM | | | RESET | 5 | See Table 49 | ). | 0 | | | | | | | R/W | | R | | | | | | | | | Address | FF0H | | | | | | | | | | Bit | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>POR | Power-On Reset Indicator If this bit is set to 1, a Power-On Reset event occurred. This bit is reset to 0 if a WDT time-out or Stop Mode Recovery occurs. This bit is also reset to 0 when the register is read. | | [6]<br>STOP | Stop Mode Recovery Indicator If this bit is set to 1, a Stop Mode Recovery occurred. If the stop and WDT bits are both set to 1, the Stop Mode Recovery occurred due to a WDT time-out. If the stop bit is 1 and the WDT bit is 0, the Stop Mode Recovery was not caused by a WDT time-out. This bit is reset by a Power-On Reset or a WDT time-out that occurred while not in STOP Mode. Reading this register also resets this bit. | | [5]<br>WDT | Watchdog Timer Time-Out Indicator If this bit is set to 1, a WDT time-out occurred. A Power-On Reset resets this pin. A Stop Mode Recovery from a change in an input pin also resets this bit. Reading this register resets this bit. | | [4]<br>EXT | External Reset Indicator If this bit is set to 1, a Reset initiated by the external RESET pin occurred. A Power-On Reset or a Stop Mode Recovery from a change in an input pin resets this bit. Reading this register resets this bit. | | [3:1] | Reserved These bits are reserved and must be programmed to 000. | | [0]<br>SM | STOP Mode Configuration Indicator 0 = Watchdog Timer and its internal RC oscillator will continue to operate in STOP Mode. 1 = Watchdog Timer and its internal RC oscillator will be disabled in STOP Mode. | **Table 49. Watchdog Timer Events** | Reset or Stop Mode Recovery Event | POR | STOP | WDT | EXT | |-------------------------------------------------------|-----|------|-----|-----| | Power-On Reset | 1 | 0 | 0 | 0 | | Reset using RESET pin assertion | 0 | 0 | 0 | 1 | | Reset using Watchdog Timer time-out | 0 | 0 | 1 | 0 | | Reset using the On-Chip Debugger (OCDCTL[1] set to 1) | 1 | 0 | 0 | 0 | | Reset from STOP Mode using DBG Pin driven Low | 1 | 0 | 0 | 0 | | Stop Mode Recovery using GPIO pin transition | 0 | 1 | 0 | 0 | | Stop Mode Recovery using Watchdog Timer time-out | 0 | 1 | 1 | 0 | ## Watchdog Timer Reload Upper, High and Low Byte Registers The Watchdog Timer Reload Upper, High and Low Byte (WDTU, WDTH, WDTL) registers, shown in Tables 50 through 52, form the 24-bit reload value that is loaded into the Watchdog Timer when a WDT instruction executes. The 24-bit reload value is {WDTU[7:0], WDTH[7:0], WDTL[7:0]}. Writing to these registers sets the appropriate reload value. Reading from these registers returns the current Watchdog Timer count value. Caution: The 24-bit WDT reload value must not be set to a value less than 000004H. Table 50. Watchdog Timer Reload Upper Byte Register (WDTU) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------------|----------------|--------------|-----------------|---------------|----------------|----------|---| | Field | | WDTU | | | | | | | | RESET | | | | , | 1 | | | | | R/W | | | | R/ | W* | | | | | Address | | | | FF | 1H | | | | | Note: *R/\ | V = Read ret | urns the curre | ent WDT cour | nt value; write | sets the appi | ropriate reloa | d value. | | | Bit | Description | |-------|--------------------------------------------------------------------| | [7:0] | WDT Reload Upper Byte | | WDTU | Most significant byte, bits[23:16] of the 24-bit WDT reload value. | ### Table 51. Watchdog Timer Reload High Byte Register (WDTH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------------|----------------|--------------|-----------------|---------------|----------------|----------|---| | Field | | WDTH | | | | | | | | RESET | | | | , | | | | | | R/W | | | | R/ | <b>N</b> * | | | | | Address | | | | FF | 2H | | | | | Note: *R/\ | V = Read ret | urns the curre | ent WDT coun | nt value; write | sets the appr | ropriate reloa | d value. | | | Bit | Description | |-------|---------------------------------------------------------| | [7:0] | WDT Reload High Byte | | WDTH | Middle byte, bits[15:8] of the 24-bit WDT reload value. | ### Table 52. Watchdog Timer Reload Low Byte Register (WDTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------------------------------------------------------------------------|------|------|---|---|---|---|---|---| | Field | | WDTL | | | | | | | | RESET | | 1 | | | | | | | | R/W | | R/W* | | | | | | | | Address | FF3H | | | | | | | | | Note: *R/W = Read returns the current WDT count value; write sets the appropriate reload value. | | | | | | | | | | Bit | Description | |-------|-------------------------------------------------------------------| | [7:0] | WDT Reload Low | | WDTL | Least significant byte, bits[7:0] of the 24-bit WDT reload value. | # Universal Asynchronous Receiver/ Transmitter The Universal Asynchronous Receiver/Transmitter (UART) is a full-duplex communication channel capable of handling asynchronous data transfers. The UART uses a single 8-bit data mode with selectable parity. Features of the UART include: - 8-bit asynchronous data transfer - Selectable even- and odd-parity generation and checking - Option of one or two stop bits - Separate transmit and receive interrupts - Framing, parity, overrun and break detection - Separate transmit and receive enables - 16-bit Baud Rate Generator (BRG) - Selectable MULTIPROCESSOR (9-Bit) Mode with three configurable interrupt schemes - Baud Rate Generator timer mode - Driver Enable output for external bus transceivers ### **Architecture** The UART consists of three primary functional blocks: Transmitter, Receiver and Baud Rate Generator. The UART's transmitter and receiver function independently, but employ the same baud rate and data format. Figure 13 displays the UART architecture. Figure 13. UART Block Diagram ## **Operation** The UART always transmits and receives data in an 8-bit data format, least significant bit first. An even or odd parity bit can be optionally added to the data stream. Each character begins with an active Low start bit and ends with either 1 or 2 active High stop bits. Figures 14 and 15 display the asynchronous data format employed by the UART without parity and with parity, respectively. Figure 14. UART Asynchronous Data Format without Parity Figure 15. UART Asynchronous Data Format with Parity # **Transmitting Data using the Polled Method** Observe the following procedure to transmit data using the polled method of operation: - 1. Write to the UART Baud Rate High and Low Byte registers to set the appropriate baud rate. - 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation. - 3. If MULTIPROCESSOR Mode is appropriate, write to the UART Control 1 Register to enable MULTIPROCESSOR (9-Bit) Mode functions. - Set the MULTIPROCESSOR Mode Select (MPEN) to Enable MULTIPROCESSOR Mode - 4. Write to the UART Control 0 Register to: - Set the transmit enable bit (TEN) to enable the UART for data transmission - If parity is appropriate and MULTIPROCESSOR Mode is not enabled, set the parity enable bit (PEN) and select either Even or Odd parity (PSEL) - Set or clear the CTSE bit to enable or disable control from the remote receiver using the CTS pin - 5. Check the TDRE bit in the UART Status 0 Register to determine if the Transmit Data Register is empty (indicated by a 1). If empty, continue to <a href="Step 6">Step 6</a>. If the Transmit Data Register is full (indicated by a 0), continue to monitor the TDRE bit until the Transmit Data Register becomes available to receive new data. - 6. Write the UART Control 1 Register to select the outgoing address bit. - 7. Set the MULTIPROCESSOR Bit Transmitter (MPBT) if sending an address byte; clear it if sending a data byte. - 8. Write the data byte to the UART Transmit Data Register. The transmitter automatically transfers the data to the Transmit Shift Register and transmits the data. - 9. If appropriate and MULTIPROCESSOR Mode is enabled, make any changes to the MULTIPROCESSOR Bit Transmitter (MPBT) value. - 10. To transmit additional bytes, return to <u>Step 5</u>. ## Transmitting Data using the Interrupt-Driven Method The UART transmitter interrupt indicates the availability of the Transmit Data Register to accept new data for transmission. Observe the following procedure to configure the UART for interrupt-driven data transmission: - 1. Write to the UART Baud Rate High and Low Byte registers to set the appropriate baud rate. - 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation. - 3. Execute a DI instruction to disable interrupts. - 4. Write to the Interrupt control registers to enable the UART Transmitter interrupt and set the appropriate priority. - 5. If MULTIPROCESSOR Mode is appropriate, write to the UART Control 1 Register to enable MULTIPROCESSOR (9-Bit) Mode functions. - 6. Set the MULTIPROCESSOR Mode Select (MPEN) to Enable MULTIPROCESSOR Mode. - 7. Write to the UART Control 0 Register to: - Set the transmit enable bit (TEN) to enable the UART for data transmission - Enable parity, if appropriate and if MULTIPROCESSOR Mode is not enabled, and select either even or odd parity - Set or clear the CTSE bit to enable or disable control from the remote receiver via the $\overline{\text{CTS}}$ pin - 8. Execute an EI instruction to enable interrupts. The UART is now configured for interrupt-driven data transmission. Because the UART Transmit Data Register is empty, an interrupt is generated immediately. When the UART transmit interrupt is detected, the associated interrupt service routine performs the following functions: - 1. Write the UART Control 1 Register to select the outgoing address bit: - Set the MULTIPROCESSOR Bit Transmitter (MPBT) if sending an address byte; clear it if sending a data byte. - 2. Write the data byte to the UART Transmit Data Register. The transmitter automatically transfers the data to the Transmit Shift Register and transmits the data. - 3. Clear the UART transmit interrupt bit in the applicable Interrupt Request Register. - 4. Execute the IRET instruction to return from the interrupt service routine and wait for the Transmit Data Register to again become empty. # **Receiving Data using the Polled Method** Observe the following procedure to configure the UART for polled data reception: - 1. Write to the UART Baud Rate High and Low Byte registers to set the appropriate baud rate. - 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation. - 3. Write to the UART Control 1 Register to enable MULTIPROCESSOR Mode functions, if appropriate. - 4. Write to the UART Control 0 Register to: - Set the receive enable bit (REN) to enable the UART for data reception - Enable parity, if appropriate and if MULTIPROCESSOR Mode is not enabled, and select either even or odd parity - 5. Check the RDA bit in the UART Status 0 Register to determine if the Receive Data Register contains a valid data byte (indicated by a 1). If RDA is set to 1 to indicate available data, continue to <a href="Step 6">Step 6</a>. If the Receive Data Register is empty (indicated by a 0), continue to monitor the RDA bit awaiting reception of the valid data. - 6. Read data from the UART Receive Data Register. If operating in MULTIPROCESSOR (9-Bit) Mode, further actions may be required depending on the MULTIPROCESSOR Mode bits MPMD[1:0]. - 7. Return to <u>Step 5</u> to receive additional data. ## Receiving Data using the Interrupt-Driven Method The UART Receiver interrupt indicates the availability of new data (as well as error conditions). Observe the following procedure to configure the UART receiver for interrupt-driven operation: - 1. Write to the UART Baud Rate High and Low Byte registers to set the appropriate baud rate. - 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation. - 3. Execute a DI instruction to disable interrupts. - 4. Write to the Interrupt control registers to enable the UART Receiver interrupt and set the appropriate priority. - 5. Clear the UART Receiver interrupt in the applicable Interrupt Request Register. - 6. Write to the UART Control 1 Register to enable MULTIPROCESSOR (9-Bit) Mode functions, if appropriate. - Set the MULTIPROCESSOR Mode Select (MPEN) to enable MULTIPROCESSOR Mode. - Set the MULTIPROCESSOR Mode bits, MPMD[1:0], to select the appropriate address matching scheme. - Configure the UART to interrupt on received data and errors or errors only (interrupt on errors only is unlikely to be useful for Z8 Encore! XP devices without a DMA block). - 7. Write the device address to the Address Compare Register (automatic multiprocessor modes only). - 8. Write to the UART Control 0 Register to: - Set the receive enable bit (REN) to enable the UART for data reception - Enable parity, if appropriate and if MULTIPROCESSOR Mode is not enabled, and select either even or odd parity - 9. Execute an EI instruction to enable interrupts. The UART is now configured for interrupt-driven data reception. When the UART Receiver interrupt is detected, the associated interrupt service routine performs the following functions: - 1. Check the UART Status 0 Register to determine the source of the interrupt: error, break, or received data. - 2. If the interrupt was caused by data available, read the data from the UART Receive Data Register. If operating in MULTIPROCESSOR (9-Bit) Mode, further actions may be required depending on the MULTIPROCESSOR Mode bits MPMD[1:0]. - 3. Clear the UART Receiver interrupt in the applicable Interrupt Request Register. - 4. Execute the IRET instruction to return from the interrupt service routine and await more data. # Clear To Send (CTS) Operation The CTS pin, if enabled by the CTSE bit of the UART Control 0 Register, performs flow control on the outgoing transmit datastream. The Clear To Send ( $\overline{\text{CTS}}$ ) input pin is sampled one system clock before beginning any new character transmission. To delay transmission of the next data character, an external receiver must deassert $\overline{\text{CTS}}$ at least one system clock cycle before a new data transmission begins. For multiple character transmissions, this would typically be done during stop bit transmission. If $\overline{\text{CTS}}$ deasserts in the middle of a character transmission, the current character is sent completely. # **MULTIPROCESSOR (9-bit) Mode** The UART has a MULTIPROCESSOR (9-Bit) Mode that uses an extra (9th) bit for selective communication when a number of processors share a common UART bus. In MULTIPROCESSOR Mode (also referred to as 9-Bit mode), the multiprocessor bit (MP) is transmitted immediately following the 8 bits of data and immediately preceding the stop bit(s); the character format is displayed in Figure 16. Figure 16. UART Asynchronous MULTIPROCESSOR Mode Data Format In MULTIPROCESSOR (9-Bit) Mode, the parity bit location (9th bit) becomes the MULTIPROCESSOR control bit. The UART Control 1 and Status 1 registers provide MULTIPROCESSOR (9-Bit) Mode control and status information. If an automatic address matching scheme is enabled, the UART Address Compare Register holds the network address of the device. ## **MULTIPROCESSOR (9-bit) Mode Receive Interrupts** When MULTIPROCESSOR Mode is enabled, the UART only processes frames addressed to it. The determination of whether a frame of data is addressed to the UART can be made in hardware, software or some combination of the two, depending on the multiprocessor configuration bits. In general, the address compare feature reduces the load on the CPU, since it does not need to access the UART when it receives data directed to other devices on the multinode network. The following three MULTIPROCESSOR modes are available in hardware: - Interrupt on all address bytes - Interrupt on matched address bytes and correctly framed data bytes - Interrupt only on correctly framed data bytes These modes are selected with MPMD[1:0] in the UART Control 1 Register. For all MULTIPROCESSOR modes, bit MPEN of the UART Control 1 Register must be set to 1. The first scheme is enabled by writing 01b to MPMD[1:0]. In this mode, all incoming address bytes cause an interrupt, while data bytes never cause an interrupt. The interrupt service routine must manually check the address byte that caused triggered the interrupt. If it matches the UART address, the software clears MPMD[0]. At this point, each new incoming byte interrupts the CPU. The software is then responsible for determining the end of the frame. It checks for end-of-frame by reading the MPRX bit of the UART Status 1 Register for each incoming byte. If MPRX=1, a new frame has begun. If the address of this new frame is different from the UART's address, then set MPMD[0] to 1 causing the UART interrupts to go inactive until the next address byte. If the new frame's address matches the UART's, the data in the new frame is processed as well. The second scheme is enabled by setting MPMD[1:0] to 10b and writing the UART's address into the UART Address Compare Register. This mode introduces more hardware control, interrupting only on frames that match the UART's address. When an incoming address byte does not match the UART's address, it is ignored. All successive data bytes in this frame are also ignored. When a matching address byte occurs, an interrupt is issued and further interrupts now occur on each successive data byte. The first data byte in the frame contains the NEWFRM=1 in the UART Status 1 Register. When the next address byte occurs, the hardware compares it to the UART's address. If there is a match, the interrupts continue sand the NEWFRM bit is set for the first byte of the new frame. If there is no match, then the UART ignores all incoming bytes until the next address match. The third scheme is enabled by setting MPMD[1:0] to 11b and by writing the UART's address into the UART Address Compare Register. This mode is identical to the second scheme, except that there are no interrupts on address bytes. The first data byte of each frame is still accompanied by a NEWFRM assertion. #### **External Driver Enable** The UART provides a Driver Enable (DE) signal for off-chip bus transceivers. This feature reduces the software overhead associated with using a GPIO pin to control the transceiver when communicating on a multitransceiver bus, such as RS-485. Driver Enable is an active High signal that envelopes the entire transmitted data frame including parity and stop bits as displayed in Figure 17. The Driver Enable signal asserts when a byte is written to the UART Transmit Data Register. The Driver Enable signal asserts at least one UART bit period and no greater than two UART bit periods before the start bit is transmitted. This timing allows a setup time to enable the transceiver. The Driver Enable signal deasserts one system clock period after the last stop bit is transmitted. This one system clock delay allows both time for data to clear the transceiver before disabling it, as well as the ability to determine if another character follows the current character. In the event of back to back characters (new data must be written to the Transmit Data Register before the previous character is completely transmitted) the DE signal is not deasserted between characters. The DEPOL bit in the UART Control Register 1 sets the polarity of the Driver Enable signal. Figure 17. UART Driver Enable Signal Timing (shown with 1 Stop Bit and Parity) The Driver Enable-to-start-bit set-up time is calculated as: $$\left(\frac{1}{\text{Baud Rate (Hz)}}\right) \le \text{DE to Start Bit Setup Time (s)} \le \left(\frac{2}{\text{Baud Rate (Hz)}}\right)$$ ## **UART Interrupts** The UART features separate interrupts for the transmitter and the receiver. In addition, when the UART primary functionality is disabled, the Baud Rate Generator can also function as a basic timer with interrupt capability. #### **Transmitter Interrupts** The transmitter generates a single interrupt when the Transmit Data Register Empty bit (TDRE) is set to 1. This indicates that the transmitter is ready to accept new data for transmission. The TDRE interrupt occurs after the Transmit Shift Register has shifted the first bit of data out. At this point, the Transmit Data Register can be written with the next character to send. This provides 7 bit-periods of latency to load the Transmit Data Register before the Transmit Shift Register completes shifting the current character. Writing to the UART Transmit Data Register clears the TDRE bit to 0. #### **Receiver Interrupts** The receiver generates an interrupt when any of the following events occurs: • A data byte has been received and is available in the UART Receive Data Register. This interrupt can be disabled independent of the other receiver interrupt sources. The received data interrupt occurs once the receive character has been received and placed in the Receive Data Register. Software must respond to this received data available condition before the next character is completely received to avoid an overrun error. **Note:** In MULTIPROCESSOR Mode (MPEN=1), the receive data interrupts are dependent on the multiprocessor configuration and the most recent address byte. - A break is received - An overrun is detected - A data framing error is detected #### **UART Overrun Errors** When an overrun error condition occurs the UART prevents overwriting of the valid data currently in the Receive Data Register. The Break Detect and Overrun status bits are not displayed until after the valid data has been read. After the valid data has been read, the UART Status 0 Register is updated to indicate the overrun condition (and Break Detect, if applicable). The RDA bit is set to 1 to indicate that the Receive Data Register contains a data byte. However, because the overrun error occurred, this byte may not contain valid data and should be ignored. The BRKD bit indicates if the overrun was caused by a break condition on the line. After reading the status byte indicating an overrun error, the Receive Data Register must be read again to clear the error bits is the UART Status 0 Register. Updates to the Receive Data Register occur only when the next data word is received. #### **UART Data and Error Handling Procedure** Figure 18 displays the recommended procedure for use in UART receiver interrupt service routines. Figure 18. UART Receiver Interrupt Service Routine Flow #### **Baud Rate Generator Interrupts** If the Baud Rate Generator interrupt enable is set, the UART Receiver interrupt asserts when the UART Baud Rate Generator reloads. This action allows the Baud Rate Generator to function as an additional counter if the UART functionality is not employed. #### **UART Baud Rate Generator** The UART Baud Rate Generator creates a lower frequency baud rate clock for data transmission. The input to the Baud Rate Generator is the system clock. The UART Baud Rate High and Low Byte registers combine to create a 16-bit baud rate divisor value (BRG[15:0]) that sets the data transmission rate (baud rate) of the UART. The UART data rate is calculated using the following equation: UART Data Rate (bits/s) = $$\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$$ When the UART is disabled, the Baud Rate Generator can function as a basic 16-bit timer with interrupt on time-out. To configure the Baud Rate Generator as a timer with interrupt on time-out, complete the following procedure: - 1. Disable the UART by clearing the REN and TEN bits in the UART Control 0 Register to 0. - 2. Load the appropriate 16-bit count value into the UART Baud Rate High and Low Byte registers. - 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BRGCTL bit in the UART Control 1 Register to 1. When configured as a general purpose timer, the interrupt interval is calculated using the following equation: Interrupt Interval(s) = System Clock Period (s) $\times$ BRG[15:0] # **UART Control Register Definitions** The UART control registers support the UART and the associated Infrared Encoder/Decoders. For more information about the infrared operation, see the <u>Infrared Encoder/Decoder</u> chapter on page 109. # **UART Transmit Data Register** Data bytes written to the UART Transmit Data Register, shown in Table 53, are shifted out on the TXDx pin. The write-only UART Transmit Data Register shares a Register File address with the read-only UART Receive Data Register. Table 53. UART Transmit Data Register (UxTXD) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|-----|---|---------|---------|---|---|---|--| | Field | | TXD | | | | | | | | | RESET | | X | | | | | | | | | R/W | | W | | | | | | | | | Address | | | | F40H ar | nd F48H | | | | | | Bit | Description | |-------|--------------------------------------------------------------------| | [7:0] | Transmit Data | | TXD | UART transmitter data byte to be shifted out through the TXDx pin. | # **UART Receive Data Register** Data bytes received through the RXDx pin are stored in the UART Receive Data Register, shown in Table 54. The read-only UART Receive Data Register shares a Register File address with the write-only UART Transmit Data Register. Table 54. UART Receive Data Register (UxRXD) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|-----|---|---------|---------|---|---|---| | Field | | RXD | | | | | | | | RESET | | X | | | | | | | | R/W | | R | | | | | | | | Address | | | | F40H ar | nd F48H | | | | | Bit | Description | |-------|--------------------------------------------| | [7:0] | Receive Data | | RXD | UART receiver data byte from the RXDx pin. | ## **UART Status 0 Register** The UART Status 0 Register, shown in Table 55, identifies the current UART operating configuration and status. Table 55. UART Status 0 Register (UxSTAT0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-------|---------------|----|----|------|------|-----|-----| | Field | RDA | PE | OE | FE | BRKD | TDRE | TXE | CTS | | RESET | 0 1 X | | | | | | | | | R/W | | R | | | | | | | | Address | | F41H and F49H | | | | | | | | Bit | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>RDA | Receive Data Available This bit indicates that the UART Receive Data Register has received data. Reading the UART Receive Data Register clears this bit. 0 = The UART Receive Data Register is empty. 1 = There is a byte in the UART Receive Data Register. | | [6]<br>PE | Parity Error This bit indicates that a parity error has occurred. Reading the UART Receive Data Register clears this bit. 0 = No parity error occurred. 1 = A parity error occurred. | | [5]<br>OE | Overrun Error This bit indicates that an overrun error has occurred. An overrun occurs when new data is received and the UART Receive Data Register has not been read. If the RDA bit is reset to 0, then reading the UART Receive Data Register clears this bit. 0 = No overrun error occurred. 1 = An overrun error occurred. | | [4]<br>FE | Framing Error This bit indicates that a framing error (no stop bit following data reception) was detected. Reading the UART Receive Data Register clears this bit. 0 = No framing error occurred. 1 = A framing error occurred. | | [3]<br>BRKD | Break Detect This bit indicates that a break occurred. If the data bits, parity/multiprocessor bit, and stop bit(s) are all zeros then this bit is set to 1. Reading the UART Receive Data Register clears this bit. 0 = No break occurred. 1 = A break occurred. | | Bit | Description (Continued) | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | [2] | Transmitter Data Register Empty | | TDRE | This bit indicates that the UART Transmit Data Register is empty and ready for additional data. Writing to the UART Transmit Data Register resets this bit. | | | 0 = Do not write to the UART Transmit Data Register. | | | 1 = The UART Transmit Data Register is ready to receive an additional byte to be transmitted. | | [1] | Transmitter Empty | | TXE | This bit indicates that the Transmit Shift Register is empty and character transmission is fin- | | | ished. | | | 0 = Data is currently transmitting. | | | 1 = Transmission is complete. | | [0] | CTS Signal | | CTS | When this bit is read, it returns the level of the CTS signal. | # **UART Status 1 Register** The UART Status 1 Register, shown in Table 56, contains multiprocessor control and UART status bits. Table 56. UART Status 1 Register (UxSTAT1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------------------|---------------|---|---|---|---|------|---| | Field | Reserved NEWFRM MPR | | | | | | MPRX | | | RESET | 0 | | | | | | | | | R/W | R R/W R | | | | | | ? | | | Address | | F44H and F4CH | | | | | | | | Bit | Description | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:2] | Reserved These bits are reserved and must be programmed to 000000. | | [1]<br>NEWFRM | New Frame Status bit denoting the start of a new frame. Reading the UART Receive Data Register resets this bit to 0. 0 = The current byte is not the first data byte of a new frame. 1 = The current byte is the first data byte of a new frame. | | [0]<br>MPRX | Multiprocessor Receive Returns the value of the last multiprocessor bit received. Reading from the UART Receive Data Register resets this bit to 0. | ## **UART Control 0 and Control 1 Registers** The UART Control 0 and Control 1 Registers, shown in Tables 57 and 58, configure the properties of the UART's transmit and receive operations. The UART Control registers must not been written while the UART is enabled. Table 57. UART Control 0 Register (UxCTL0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|-----|---------------|------|-----|------|------|------|------|--| | Field | TEN | REN | CTSE | PEN | PSEL | SBRK | STOP | LBEN | | | RESET | | 0 | | | | | | | | | R/W | | R/W | | | | | | | | | Address | | F42H and F4AH | | | | | | | | | Bit | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>TEN | Transmit Enable This bit enables or disables the transmitter. The enable is also controlled by the CTS signal and the CTSE bit. If the CTS signal is low and the CTSE bit is 1, the transmitter is enabled. 0 = Transmitter disabled. 1 = Transmitter enabled. | | [6]<br>REN | Receive Enable This bit enables or disables the receiver. 0 = Receiver disabled. 1 = Receiver enabled. | | [5]<br>CTSE | CTS Enable 0 = The CTS signal has no effect on the transmitter. 1 = The UART recognizes the CTS signal as an enable control from the transmitter. | | [4]<br>PEN | <ul> <li>Parity Enable</li> <li>This bit enables or disables parity. Even or odd is determined by the PSEL bit. It is overridden by the MPEN bit.</li> <li>0 = Parity is disabled.</li> <li>1 = The transmitter sends data with an additional parity bit and the receiver receives an additional parity bit.</li> </ul> | | [3]<br>PSEL | Parity Select 0 = Even parity is transmitted and expected on all received data. 1 = Odd parity is transmitted and expected on all received data. | | [2]<br>SBRK | Send Break This bit pauses or breaks data transmission. Sending a break interrupts any transmission in progress, so ensure that the transmitter has finished sending data before setting this bit. 0 = No break is sent. 1 = The output of the transmitter is zero. | | Bit | Description (Continued) | |-------------|--------------------------------------------------------------------------------------------------| | [1]<br>STOP | Stop Bit Select 0 = The transmitter sends one stop bit. 1 = The transmitter sends two stop bits. | | [0]<br>LBEN | Loop Back Enable 0 = Normal operation. 1 = All transmitted data is looped back to the receiver. | ## Table 58. UART Control 1 Register (UxCTL1) | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | |---------|---------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Field | MPMD[1] | MPMD[1] MPEN MPMD[0] MPBT DEPOL BRGCTL RDAIRQ IREN | | | | | | | | | RESET | | 0 | | | | | | | | | R/W | | R/W | | | | | | | | | Address | | F43H and F4BH | | | | | | | | | [7,5] | MULTIPROCESSOR Mode | |-----------|-----------------------------------------------------------------------------------------------------------------| | MPMD[1,0] | If MULTIPROCESSOR (9-Bit) Mode is enabled, | | | 00 = The UART generates an interrupt request on all received bytes (data and address). | | | 01 = The UART generates an interrupt request only on received address bytes. | | | 10 = The UART generates an interrupt request when a received address byte matches the | | | value stored in the Address Compare Register and on all successive data bytes until an address mismatch occurs. | | | 11 = The UART generates an interrupt request on all received data bytes for which the most | | | recent address byte matched the value in the Address Compare Register. | | [6] | MULTIPROCESSOR (9-bit) Enable | | MPEN | This bit is used to enable MULTIPROCESSOR (9-Bit) Mode. | | | 0 = Disable MULTIPROCESSOR (9-Bit) Mode. | | | 1 = Enable MULTIPROCESSOR (9-Bit) Mode. | | [4] | MULTIPROCESSOR Bit Transmit | | MPBT | This bit is applicable only when MULTIPROCESSOR (9-Bit) Mode is enabled. | | | 0 = Send a 0 in the multiprocessor bit location of the data stream (9th bit). | | | 1 = Send a 1 in the multiprocessor bit location of the data stream (9th bit). | | [3] | Driver Enable Polarity | | DEPOL | 0 = DE signal is Active High. | | | 1 = DE signal is Active Low. | Description Bit | Bit | Description (Continued) | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [2]<br>BRGCTL | Baud Rate Control This bit causes different UART behavior depending on whether the UART receiver is enabled (REN = 1 in the UART Control 0 Register). When the UART receiver is not enabled, this bit determines whether the Baud Rate Generator issues interrupts. 0 = Reads from the Baud Rate High and Low Byte registers return the BRG reload value 1 = The Baud Rate Generator generates a receive interrupt when it counts down to 0. Reads from the Baud Rate High and Low Byte registers return the current BRG count value. When the UART receiver is enabled, this bit allows reads from the Baud Rate Registers to return the BRG count value instead of the reload value. 0 = Reads from the Baud Rate High and Low Byte registers return the BRG reload value. 1 = Reads from the Baud Rate High and Low Byte registers return the current BRG count value. Unlike the timers, there is no mechanism to latch the High Byte when the Low Byte is read. | | [1]<br>RDAIRQ | <ul> <li>Receive Data Interrupt Enable</li> <li>0 = Received data and receiver errors generates an interrupt request to the Interrupt Controller.</li> <li>1 = Received data does not generate an interrupt request to the Interrupt Controller. Only receiver errors generate an interrupt request.</li> </ul> | | [0]<br>IREN | <ul> <li>Infrared Encoder/Decoder Enable</li> <li>0 = Infrared Encoder/Decoder is disabled. UART operates normally operation.</li> <li>1 = Infrared Encoder/Decoder is enabled. The UART transmits and receives data through the Infrared Encoder/Decoder.</li> </ul> | ## **UART Address Compare Register** The UART Address Compare Register, shown in Table 59, stores the multinode network address of the UART. When the MPMD[1] bit of UART Control Register 0 is set, all incoming address bytes are compared to the value stored in the Address Compare Register. Receive interrupts and RDA assertions only occur in the event of a match. Table 59. UART Address Compare Register (UxADDR) | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | |---------|---|-----------------|--|---------|---------|--|--|--|--|--| | Field | | COMP_ADDR | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | F45H ar | nd F4DH | | | | | | | Bit | Description | |-----------|-------------------------------------------------------------| | [7:0] | Compare Address | | COMP_ADDR | This 8-bit value is compared to the incoming address bytes. | ## **UART Baud Rate High and Low Byte Registers** The UART Baud Rate High and Low Byte registers, shown in Tables 60 and 61, combine to create a 16-bit baud rate divisor value (BRG[15:0]) that sets the data transmission rate (baud rate) of the UART. To configure the Baud Rate Generator as a timer with interrupt on time-out, complete the following procedure: - 1. Disable the UART by clearing the REN and TEN bits in the UART Control 0 Register to 0. - 2. Load the appropriate 16-bit count value into the UART Baud Rate High and Low Byte registers. - 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BRGCTL bit in the UART Control 1 Register to 1. When configured as a general-purpose timer, the UART BRG interrupt interval is calculated using the following equation: UART BRG Interrupt Interval(s) = System Clock Period (s) $\times$ BRG[15:0] #### Table 60. UART Baud Rate High Byte Register (UxBRH) | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | |---------|---|-----------------|--|---------|---------|--|--|--|--|--| | Field | | BRH | | | | | | | | | | RESET | | 1 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | F46H ar | nd F4EH | | | | | | #### Table 61. UART Baud Rate Low Byte Register (UxBRL) | Bit7 | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | |---------|---|-----------------|--|---------|---------|--|--|--|--| | Field | | BRL | | | | | | | | | RESET | | 1 | | | | | | | | | R/W | | R/W | | | | | | | | | Address | | | | F47H ar | nd F4FH | | | | | For a given UART data rate, the integer baud rate divisor value is calculated using the following equation: UART Baud Rate Divisor Value (BRG) = Round $$\left(\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Data Rate (bits/s)}}\right)$$ The baud rate error relative to the appropriate baud rate is calculated using the following equation: UART Baud Rate Error (%) = $$100 \times \left(\frac{\text{Actual Data Rate} - \text{Desired Data Rate}}{\text{Desired Data Rate}}\right)$$ For reliable communication, the UART baud rate error must never exceed 5 percent. Table 62 lists data rate errors for popular baud rates and commonly used crystal oscillator frequencies. **Table 62. UART Baud Rates** | | 20.0MHz Sy | stem Clock | | 1 | 18.432MHz System Clock | | | | | | |--------------------------|-----------------------------|----------------------|--------------|--------------------------|-----------------------------|----------------------|--------------|--|--|--| | Desired<br>Rate<br>(kHz) | BRG<br>Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | Desired<br>Rate<br>(kHz) | BRG<br>Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | | | | | 1250.0 | 1 | 1250.0 | 0.00 | 1250.0 | 1 | 1152.0 | -7.84% | | | | | 625.0 | 2 | 625.0 | 0.00 | 625.0 | 2 | 576.0 | -7.84% | | | | | 250.0 | 5 | 250.0 | 0.00 | 250.0 | 5 | 230.4 | -7.84% | | | | | 115.2 | 11 | 113.6 | -1.36 | 115.2 | 10 | 115.2 | 0.00 | | | | | 57.6 | 22 | 56.8 | -1.36 | 57.6 | 20 | 57.6 | 0.00 | | | | | 38.4 | 33 | 37.9 | -1.36 | 38.4 | 30 | 38.4 | 0.00 | | | | | 19.2 | 65 | 19.2 | 0.16 | 19.2 | 60 | 19.2 | 0.00 | | | | | 9.60 | 130 | 9.62 | 0.16 | 9.60 | 120 | 9.60 | 0.00 | | | | | 4.80 | 260 | 4.81 | 0.16 | 4.80 | 240 | 4.80 | 0.00 | | | | | 2.40 | 521 | 2.40 | -0.03 | 2.40 | 480 | 2.40 | 0.00 | | | | | 1.20 | 1042 | 1.20 | -0.03 | 1.20 | 960 | 1.20 | 0.00 | | | | | 0.60 | 2083 | 0.60 | 0.02 | 0.60 | 1920 | 0.60 | 0.00 | | | | | 0.30 | 4167 | 0.30 | -0.01 | 0.30 | 3840 | 0.30 | 0.00 | | | | | 1 | 16.667MHz S | ystem Clock | | 1 | 1.0592MHz S | ystem Clock | | | | | | Desired<br>Rate<br>(kHz) | BRG<br>Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | Desired<br>Rate<br>(kHz) | BRG<br>Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | | | | | 1250.0 | 1 | 1041.69 | -16.67 | 1250.0 | N/A | N/A | N/A | | | | | 625.0 | 2 | 520.8 | -16.67 | 625.0 | 1 | 691.2 | 10.59 | | | | | 250.0 | 4 | 260.4 | 4.17 | 250.0 | 3 | 230.4 | -7.84 | | | | | 115.2 | 9 | 115.7 | 0.47 | 115.2 | 6 | 115.2 | 0.00 | | | | | 57.6 | 18 | 57.87 | 0.47 | 57.6 | 12 | 57.6 | 0.00 | | | | | 38.4 | 27 | 38.6 | 0.47 | 38.4 | 18 | 38.4 | 0.00 | | | | | 19.2 | 54 | 19.3 | 0.47 | 19.2 | 36 | 19.2 | 0.00 | | | | | 9.60 | 109 | 9.56 | -0.45 | 9.60 | 72 | 9.60 | 0.00 | | | | | 4.80 | 217 | 4.80 | -0.83 | 4.80 | 144 | 4.80 | 0.00 | | | | | 2.40 | 434 | 2.40 | 0.01 | 2.40 | 288 | 2.40 | 0.00 | | | | | 1.20 | 868 | 1.20 | 0.01 | 1.20 | 576 | 1.20 | 0.00 | | | | | 0.60 | 1736 | 0.60 | 0.01 | 0.60 | 1152 | 0.60 | 0.00 | | | | | 0.30 | 3472 | 0.30 | 0.01 | 0.30 | 2304 | 0.30 | 0.00 | | | | Table 62. UART Baud Rates (Continued) | | 10.0MHz Sy | stem Clock | | 5 | 5.5296MHz S | ystem Clock | | | | |--------------------------|-----------------------------|----------------------|--------------|--------------------------|-----------------------------|----------------------|--------------|--|--| | Desired<br>Rate<br>(kHz) | BRG<br>Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | Desired<br>Rate<br>(kHz) | BRG<br>Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | | | | 1250.0 | N/A | N/A | N/A | 1250.0 | N/A | N/A | N/A | | | | 625.0 | 1 | 625.0 | 0.00 | 625.0 | N/A | N/A | N/A | | | | 250.0 | 3 | 208.33 | -16.67 | 250.0 | 1 | 345.6 | 38.24 | | | | 115.2 | 5 | 125.0 | 8.51 | 115.2 | 3 | 115.2 | 0.00 | | | | 57.6 | 11 | 56.8 | -1.36 | 57.6 | 6 | 57.6 | 0.00 | | | | 38.4 | 16 | 39.1 | 1.73 | 38.4 | 9 | 38.4 | 0.00 | | | | 19.2 | 33 | 18.9 | 0.16 | 19.2 | 18 | 19.2 | 0.00 | | | | 9.60 | 65 | 9.62 | 0.16 | 9.60 | 36 | 9.60 | 0.00 | | | | 4.80 | 130 | 4.81 | 0.16 | 4.80 | 72 | 4.80 | 0.00 | | | | 2.40 | 260 | 2.40 | -0.03 | 2.40 | 144 | 2.40 | 0.00 | | | | 1.20 | 521 | 1.20 | -0.03 | 1.20 | 288 | 1.20 | 0.00 | | | | 0.60 | 1042 | 0.60 | -0.03 | 0.60 | 576 | 0.60 | 0.00 | | | | 0.30 | 2083 | 0.30 | 0.2 | 0.30 | 1152 | 0.30 | 0.00 | | | | 3. | 579545MHz | System Clock | | 1 | 1.8432MHz System Clock | | | | | | Desired<br>Rate<br>(kHz) | BRG<br>Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | Desired<br>Rate<br>(kHz) | BRG<br>Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | | | | 1250.0 | N/A | N/A | N/A | 1250.0 | N/A | N/A | N/A | | | | 625.0 | N/A | N/A | N/A | 625.0 | N/A | N/A | N/A | | | | 250.0 | 1 | 223.72 | -10.51 | 250.0 | N/A | N/A | N/A | | | | 115.2 | 2 | 111.9 | -2.90 | 115.2 | 1 | 115.2 | 0.00 | | | | 57.6 | 4 | 55.9 | -2.90 | 57.6 | 2 | 57.6 | 0.00 | | | | 38.4 | 6 | 37.3 | -2.90 | 38.4 | 3 | 38.4 | 0.00 | | | | 19.2 | 12 | 18.6 | -2.90 | 19.2 | 6 | 19.2 | 0.00 | | | | 9.60 | 23 | 9.73 | 1.32 | 9.60 | 12 | 9.60 | 0.00 | | | | | 47 | 4.76 | -0.83 | 4.80 | 24 | 4.80 | 0.00 | | | | 4.80 | | | | | | | | | | | 2.40 | 93 | 2.41 | 0.23 | 2.40 | 48 | 2.40 | 0.00 | | | | | | 2.41<br>1.20 | 0.23<br>0.23 | 2.40<br>1.20 | 48<br>96 | 2.40<br>1.20 | 0.00 | | | | 2.40 | 93 | | | | | | | | | # Infrared Encoder/Decoder The Z8 Encore! XP F64xx Series products contain two fully-functional, high-performance UART-to-infrared encoders/decoders (endecs). Each infrared endec is integrated with an on-chip UART to allow easy communication between the Z8 Encore! XP F64xx Series and IrDA Physical Layer Specification Version 1.3-compliant infrared transceivers. Infrared communication provides secure, reliable, low-cost, point-to-point communication between PCs, PDAs, cell phones, printers, and other infrared enabled devices. ## **Architecture** Figure 19 displays the architecture of the infrared endec. Figure 19. Infrared Data Communication System Block Diagram ## **Operation** When the infrared endec is enabled, the transmit data from the associated on-chip UART is encoded as digital signals in accordance with the IrDA standard and output to the infrared transceiver via the TxD pin. Likewise, data received from the infrared transceiver is passed to the infrared endec via the RxD pin, decoded by the infrared endec, and then passed to the UART. Communication is half-duplex, which means simultaneous data transmission and reception is not allowed. The baud rate is set by the UART's Baud Rate Generator and supports IrDA standard baud rates from 9600 baud to 115.2KBaud. Higher baud rates are possible, but do not meet IrDA specifications. The UART must be enabled to use the infrared endec. The infrared endec data rate is calculated using the following equation: Infrared Data Rate (bits/s) = $$\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$$ ## **Transmitting IrDA Data** The data to be transmitted using the infrared transceiver is first sent to the UART. The UART's transmit signal (TxD) and baud rate clock are used by the IrDA to generate the modulation signal (IR\_TXD) that drives the infrared transceiver. Each UART/Infrared data bit is 16-clock wide. If the data to be transmitted is 1, the IR\_TXD signal remains low for the full 16-clock period. If the data to be transmitted is 0, a 3-clock high pulse is output following a 7-clock low period. After the 3-clock high pulse, a 6-clock low pulse is output to complete the full 16-clock data period. Figure 20 displays IrDA data transmission. When the infrared endec is enabled, the UART's TxD signal is internal to the Z8 Encore! XP F64xx Series products while the IR\_TXD signal is output through the TxD pin. Figure 20. Infrared Data Transmission ## **Receiving IrDA Data** Data received from the infrared transceiver via the **IR\_RXD** signal through the RxD pin is decoded by the infrared endec and passed to the UART. The UART's baud rate clock is used by the infrared endec to generate the demodulated signal (RxD) that drives the UART. Each UART/Infrared data bit is 16-clocks wide. Figure 21 displays data reception. When the infrared endec is enabled, the UART's RxD signal is internal to the Z8 Encore! XP F64xx Series products while the IR\_RXD signal is received through the RxD pin. Figure 21. Infrared Data Reception **Caution:** The system clock frequency must be at least 1.0MHz to ensure proper reception of the 1.6µs minimum width pulses allowed by the IrDA standard. #### **Endec Receiver Synchronization** The IrDA receiver uses a local baud rate clock counter (0 to 15 clock periods) to generate an input stream for the UART and to create a sampling window for detection of incoming pulses. The generated UART input (UART RxD) is delayed by 8 baud rate clock periods with respect to the incoming IrDA data stream. When a falling edge in the input data stream is detected, the endec counter is reset. When the count reaches a value of 8, the UART RxD value is updated to reflect the value of the decoded data. When the count reaches 12 baud clock periods, the sampling window for the next incoming pulse opens. The window remains open until the count again reaches 8 (i.e., 24 baud clock periods since the previous pulse was detected). This gives the endec a sampling window of minus four baud rate clocks to plus eight baud rate clocks around the expected time of an incoming pulse. If an incoming pulse is detected inside this window this process is repeated. If the incoming data is a logical 1 (no pulse), the endec returns to the initial state and waits for the next falling edge. As each falling edge is detected, the endec clock counter is reset, resynchronizing the endec to the incoming signal. This action allows the endec to tolerate jitter and baud rate errors in the incoming data stream. Resynchronizing the endec does not alter the operation of the UART, which ultimately receives the data. The UART is only synchronized to the incoming data stream when a start bit is received. # Infrared Encoder/Decoder Control Register Definitions All infrared endec configuration and status information is set by the UART control registers as defined in the UART Control Register Definitions section on page 98. **Caution:** To prevent spurious signals during IrDA data transmission, set the IREN bit in the UARTx Control 1 Register to 1 to enable the Infrared Encoder/Decoder before enabling the GPIO Port alternate function for the corresponding pin. # Serial Peripheral Interface The Serial Peripheral Interface is a synchronous interface allowing several SPI-type devices to be interconnected. SPI-compatible devices include EEPROMs, Analog-to-Digital Converters, and ISDN devices. Features of the SPI include: - Full-duplex, synchronous, character-oriented communication - Four-wire interface - Data transfers rates up to a maximum of one-half the system clock frequency - Error detection - Dedicated Baud Rate Generator ## **Architecture** The SPI may be configured as either a Master (in single or multimaster systems) or a Slave as displayed in Figures 22 through 24. Figure 22. SPI Configured as a Master in a Single-Master, Single-Slave System Figure 23. SPI Configured as a Master in a Single-Master, Multiple-Slave System Figure 24. SPI Configured as a Slave # **Operation** The SPI is a full-duplex, synchronous, character-oriented channel that supports a four-wire interface (serial clock, transmit, receive and Slave select). The SPI block consists of a transmit/receive shift register, a baud rate (clock) generator and a control unit. During an SPI transfer, data is sent and received simultaneously by both the Master and the Slave SPI devices. Separate signals are required for data and the serial clock. When an SPI transfer occurs, a multibit (typically 8-bit) character is shifted out one data pin and an multibit character is simultaneously shifted in on a second data pin. An 8-bit shift register in the Master and another 8-bit shift register in the Slave are connected as a circular buffer. The SPI Shift Register is single-buffered in the transmit and receive directions. New data to be transmitted cannot be written into the shift register until the previous transmission is complete and receive data (if valid) has been read. ## **SPI Signals** The four basic SPI signals are: - Master-In/Slave-Out - Master-Out/Slave-In - Serial Clock - Slave Select Each signal is described in both Master and Slave modes. #### Master-In/Slave-Out The Master-In/Slave-Out (MISO) pin is configured as an input in a Master device and as an output in a Slave device. It is one of the two lines that transfer serial data, with the most significant bit sent first. The MISO pin of a Slave device is placed in a high-impedance state if the Slave is not selected. When the SPI is not enabled, this signal is in a high-impedance state. #### Master-Out/Slave-In The Master-Out/Slave-In (MOSI) pin is configured as an output in a Master device and as an input in a Slave device. It is one of the two lines that transfer serial data, with the most significant bit sent first. When the SPI is not enabled, this signal is in a high-impedance state. #### **Serial Clock** The Serial Clock (SCK) synchronizes data movement both in and out of the device through its MOSI and MISO pins. In MASTER Mode, the SPI's Baud Rate Generator creates the serial clock. The Master drives the serial clock out its own SCK pin to the Slave's SCK pin. When the SPI is configured as a Slave, the SCK pin is an input and the clock signal from the Master synchronizes the data transfer between the Master and Slave devices. Slave devices ignore the SCK signal, unless the $\overline{SS}$ pin is asserted. When configured as a slave, the SPI block requires a minimum SCK period of greater than or equal to 8 times the system (X<sub>IN</sub>) clock period. The Master and Slave are each capable of exchanging a character of data during a sequence of NUMBITS clock cycles (see the NUMBITS field in the <u>SPI Mode Register</u> section on page 125). In both Master and Slave SPI devices, data is shifted on one edge of the SCK and is sampled on the opposite edge where data is stable. Edge polarity is determined by the SPI phase and polarity control. #### Slave Select The active Low Slave Select $(\overline{SS})$ input signal selects a Slave SPI device. $\overline{SS}$ must be Low prior to all data communication to and from the Slave device. $\overline{SS}$ must stay Low for the full duration of each character transferred. The $\overline{SS}$ signal may stay Low during the transfer of multiple characters or may deassert between each character. When the SPI is configured as the only Master in an SPI system, the $\overline{SS}$ pin can be set as either an input or an output. Other GPIO output pins can also be employed to select external SPI Slave devices. When the SPI is configured as one Master in a multimaster SPI system, the $\overline{SS}$ pin must be set as an input. The $\overline{SS}$ input signal on the Master must be High. If the $\overline{SS}$ signal goes Low (indicating another Master is driving the SPI bus), a collision error flag is set in the SPI Status Register. # **SPI Clock Phase and Polarity Control** The SPI supports four combinations of serial clock phase and polarity using two bits in the SPI Control Register. The clock polarity bit, CLKPOL, selects an active high or active Low clock and has no effect on the transfer format. Table 63 lists the SPI Clock Phase and Polarity Operation parameters. The clock phase bit, PHASE, selects one of two fundamentally different transfer formats. For proper data transmission, the clock phase and polarity must be identical for the SPI Master and the SPI Slave. The Master always places data on the MOSI line a half-cycle before the receive clock edge (SCK signal), in order for the Slave to latch the data. Table 63. SPI Clock Phase (PHASE) and Clock Polarity (CLKPOL) Operation | PHASE | CLKPOL | SCK Transmit<br>Edge | SCK Receive<br>Edge | SCK Idle<br>State | |-------|--------|----------------------|---------------------|-------------------| | 0 | 0 | Falling | Rising | Low | | 0 | 1 | Rising | Falling | High | | 1 | 0 | Rising | Falling | Low | | 1 | 1 | Falling | Rising | High | #### **Transfer Format PHASE Equals Zero** Figure 25 displays the timing diagram for an SPI transfer in which PHASE is cleared to 0. The two SCK waveforms show polarity with CLKPOL reset to 0 and with CLKPOL set to one. The diagram may be interpreted as either a Master or Slave timing diagram because the SCK Master-In/Slave-Out (MISO) and Master-Out/Slave-In (MOSI) pins are directly connected between the Master and the Slave. Figure 25. SPI Timing When PHASE is 0 #### **Transfer Format PHASE Equals One** Figure 26 displays the timing diagram for an SPI transfer in which PHASE is 1. Two waveforms are depicted for SCK, one for CLKPOL reset to 0 and another for CLKPOL set to 1. Figure 26. SPI Timing When PHASE is 1 # **Multimaster Operation** In a multimaster SPI system, all SCK pins are tied together, all MOSI pins are tied together and all MISO pins are tied together. All SPI pins must then be configured in OPEN-DRAIN mode to prevent bus contention. At any one time, only one SPI device is configured as the Master and all other SPI devices on the bus are configured as Slaves. The Master enables a single Slave by asserting the $\overline{SS}$ pin on that Slave only. Then, the single Master drives data out its SCK and MOSI pins to the SCK and MOSI pins on the Slaves (including those which are not enabled). The enabled Slave drives data out its MISO pin to the MISO Master pin. For a Master device operating in a multimaster system, if the $\overline{SS}$ pin is configured as an input and is driven Low by another Master, the COL bit is set to 1 in the SPI Status Register. The COL bit indicates the occurrence of a multimaster collision (mode fault error condition). ## **Slave Operation** The SPI block is configured for SLAVE Mode operation by setting the SPIEN bit to 1 and the MMEN bit to 0 in the SPICTL Register and setting the SSIO bit to 0 in the SPIMODE Register. The IRQE, PHASE, CLKPOL, WOR bits in the SPICTL Register and the NUMBITS field in the SPIMODE Register must be set to be consistent with the other SPI devices. The STR bit in the SPICTL Register may be used if appropriate to force a *start-up* interrupt. The BIRQ bit in the SPICTL Register and the SSV bit in the SPIMODE Register are not used in SLAVE Mode. The SPI baud rate generator is not used in SLAVE Mode so the SPIBRH and SPIBRL registers need not be initialized. If the slave has data to send to the master, the data must be written to the SPIDAT Register before the transaction starts (first edge of SCK when $\overline{SS}$ is asserted). If the SPIDAT Register is not written prior to the slave transaction, the MISO pin outputs whatever value is currently in the SPIDAT Register. Due to the delay resulting from synchronization of the SPI input signals to the internal system clock, the maximum SPICLK baud rate that can be supported in SLAVE Mode is the system clock frequency $(X_{IN})$ divided by 8. This rate is controlled by the SPI master. #### **Error Detection** The SPI contains error detection logic to support SPI communication protocols and recognize when communication errors have occurred. The SPI Status Register indicates when a data transmission error has been detected. ## **Overrun (Write Collision)** An overrun error (write collision) indicates that a write to the SPI Data Register was attempted while a data transfer was in progress (in either MASTER or SLAVE modes). An overrun sets the OVR bit in the SPI Status Register to 1. Writing a 1 to OVR clears this error flag. The data register is not altered when a write occurs while data transfer is in progress. #### **Mode Fault (Multimaster Collision)** A mode fault indicates when more than one Master is trying to communicate at the same time (a multimaster collision). The mode fault is detected when the enabled Master's $\overline{SS}$ pin is asserted. A mode fault sets the COL bit in the SPI Status Register to 1. Writing a 1 to COL clears this error flag. #### **Slave Mode Abort** In the SLAVE Mode of operation, if the $\overline{SS}$ pin deasserts before all bits in a character have been transferred, the transaction is aborted. When this condition occurs, the ABT bit is set in the SPISTAT Register as well as the IRQ bit (indicating the transaction is complete). The next time $\overline{SS}$ asserts, the MISO pin outputs SPIDAT[7], regardless of where the previous transaction left off. Writing a 1 to ABT clears this error flag. ## **SPI Interrupts** When SPI interrupts are enabled, the SPI generates an interrupt after character transmission/reception completes in both MASTER and SLAVE modes. A character can be defined to be 1 through 8 bits by the NUMBITS field in the SPI Mode Register. In slave mode it is not necessary for $\overline{SS}$ to deassert between characters to generate the interrupt. The SPI in Slave mode can also generate an interrupt if the $\overline{SS}$ signal deasserts prior to transfer of all the bits in a character (see description of slave abort error above). Writing a 1 to the IRQ bit in the SPI Status Register clears the pending SPI interrupt request. The IRQ bit must be cleared to 0 by the Interrupt Service Routine to generate future interrupts. To start the transfer process, an SPI interrupt may be forced by software writing a 1 to the STR bit in the SPICTL Register. If the SPI is disabled, an SPI interrupt can be generated by a Baud Rate Generator timeout. This timer function must be enabled by setting the BIRQ bit in the SPICTL Register. This Baud Rate Generator time-out does not set the IRQ bit in the SPISTAT Register, just the SPI interrupt bit in the interrupt controller. #### **SPI Baud Rate Generator** In SPI Master Mode, the Baud Rate Generator creates a lower frequency serial clock (SCK) for data transmission synchronization between the Master and the external Slave. The input to the Baud Rate Generator is the system clock. The SPI Baud Rate High and Low Byte registers combine to form a 16-bit reload value, BRG[15:0], for the SPI Baud Rate Generator. The SPI baud rate is calculated using the following equation: SPI Baud Rate (bits/s) = $$\frac{\text{System Clock Frequency (Hz)}}{2 \times \text{BRG}[15:0]}$$ Minimum baud rate is obtained by setting BRG[15:0] to 0000H for a clock divisor value of $(2 \times 65536 = 131072)$ . When the SPI is disabled, the Baud Rate Generator can function as a basic 16-bit timer with interrupt on time-out. Observe the following procedure to configure the Baud Rate Generator as a timer with interrupt on time-out: - 1. Disable the SPI by clearing the SPIEN bit in the SPI Control Register to 0. - 2. Load the appropriate 16-bit count value into the SPI Baud Rate High and Low Byte registers. - 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BIRQ bit in the SPI Control Register to 1. pany 12 When configured as a general purpose timer, the interrupt interval is calculated using the following equation: Interrupt Interval (s) = System Clock Period (s) $\times$ BRG[15:0] # **SPI Control Register Definitions** This section defines the features of the following Serial Peripheral Interface registers. SPI Data Register: see page 121 SPI Control Register: see page 122 SPI Status Register: see page 123 SPI Mode Register: see page 125 SPI Diagnostic State Register: see page 126 SPI Baud Rate High and Low Byte Registers: see page 126 ## SPI Data Register The SPI Data Register, shown in Table 64, stores both the outgoing (transmit) data and the incoming (receive) data. Reads from the SPI Data Register always return the current contents of the 8-bit shift register. Data is shifted out starting with bit 7. The last bit received resides in bit position 0. With the SPI configured as a Master, writing a data byte to this register initiates the data transmission. With the SPI configured as a Slave, writing a data byte to this register loads the shift register in preparation for the next data transfer with the external Master. In either the Master or Slave modes, if a transmission is already in progress, writes to this register are ignored and the overrun error flag, OVR, is set in the SPI Status Register. When the character length is less than 8 bits (as set by the NUMBITS field in the SPI Mode Register), the transmit character must be left justified in the SPI Data Register. A received character of less than 8 bits is right justified (last bit received is in bit position 0). For example, if the SPI is configured for 4-bit characters, the transmit characters must be written to SPIDATA[7:4] and the received characters are read from SPIDATA[3:0]. #### Table 64. SPI Data Register (SPIDATA) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|------|---|----|----|---|---|---|--| | Field | | DATA | | | | | | | | | RESET | | X | | | | | | | | | R/W | | R/W | | | | | | | | | Address | | | | F6 | 0H | | | | | | Bit | Description | |-------|-------------------------------| | [7:0] | Data | | DATA | Transmit and/or receive data. | # **SPI Control Register** The SPI Control Register, shown in Table 65, configures the SPI for transmit and receive operations. Table 65. SPI Control Register (SPICTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|-----|------|-------|--------|-----|------|-------| | Field | IRQE | STR | BIRQ | PHASE | CLKPOL | WOR | MMEN | SPIEN | | RESET | 0 | | | | | | | | | R/W | | R/W | | | | | | | | Address | F61H | | | | | | | | | Bit | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>IRQE | Interrupt Request Enable 0 = SPI interrupts are disabled. No interrupt requests are sent to the Interrupt Controller. 1 = SPI interrupts are enabled. Interrupt requests are sent to the Interrupt Controller. | | [6]<br>STR | Start an SPI Interrupt Request 0 = No effect. 1 = Setting this bit to 1 also sets the IRQ bit in the SPI Status Register to 1. Setting this bit forces the SPI to send an interrupt request to the Interrupt Control. This bit can be used by software for a function similar to transmit buffer empty in a UART. Writing a 1 to the IRQ bit in the SPI Status Register clears this bit to 0. | | [5]<br>BIRQ | BRG Timer Interrupt Request If the SPI is enabled, this bit has no effect. If the SPI is disabled: 0 = The Baud Rate Generator timer function is disabled. 1 = The Baud Rate Generator timer function and time-out interrupt are enabled. | | Bit | Description (Continued) | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [4]<br>PHASE | Phase Select Sets the phase relationship of the data to the clock. For more information about operation of the PHASE bit, see the SPI Clock Phase and Polarity Control section on page 116. | | [3]<br>CLKPOL | Clock Polarity 0 = SCK idles Low (0). 1 = SCK idle High (1). | | [2]<br>WOR | Wire-OR (OPEN-DRAIN) Mode Enabled 0 = SPI signal pins not configured for open-drain. 1 = All four SPI signal pins (SCK, SS, MISO, MOSI) configured for open-drain function. This setting is typically used for multimaster and/or multislave configurations. | | [1]<br>MMEN | SPI Master Mode Enable 0 = SPI configured in SLAVE Mode. 1 = SPI configured in MASTER Mode. | | [0]<br>SPIEN | SPI Enable 0 = SPI disabled. 1 = SPI enabled. | # **SPI Status Register** The SPI Status Register, shown in Table 66, indicates the current state of the SPI. All bits revert to their reset state if the SPIEN bit in the SPICTL Register = 0. Table 66. SPI Status Register (SPISTAT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------------------------------------------------------|--------|-----|-----|-----|---------------|---|------|------| | Field | IRQ | OVR | COL | ABT | Reserved TXST | | TXST | SLAS | | RESET | 0 1 | | | | 1 | | | | | R/W | R/W* R | | | | | | | | | Address | F62H | | | | | | | | | Note: $R/W^*$ = Read access. Write a 1 to clear the bit to 0. | | | | | | | | | | Bit | Description | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>IRQ | Interrupt Request If SPIEN = 1, this bit is set if the STR bit in the SPICTL Register is set, or upon completion of an SPI master or slave transaction. This bit does not set if SPIEN = 0 and the SPI Baud Rate Generator is used as a timer to generate the SPI interrupt. 0 = No SPI interrupt request pending. 1 = SPI interrupt request is pending. | | [6]<br>OVR | Overrun 0 = An overrun error has not occurred. 1 = An overrun error has been detected. | # Z8 Encore! XP<sup>®</sup> F64xx Series | Product Specification 12/ | Bit | Description (Continued) | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [5]<br>COL | Collision 0 = A multimaster collision (mode fault) has not occurred. 1 = A multimaster collision (mode fault) has been detected. | | [4]<br>ABT | Slave Mode Transaction Abort This bit is set if the SPI is configured in slave mode, a transaction is occurring and SS deasserts before all bits of a character have been transferred as defined by the NUMBITS field of the SPIMODE Register. The IRQ bit also sets, indicating the transaction has completed. 0 = A slave mode transaction abort has not occurred. 1 = A slave mode transaction abort has been detected. | | [3:2] | Reserved These bits are reserved and must be programmed to 00. | | [1]<br>TXST | Transmit Status 0 = No data transmission currently in progress. 1 = Data transmission currently in progress. | | [0]<br>SLAS | Slave Select If SPI enabled as a Slave, then the following conditions are true: $0 = \overline{SS}$ input pin is asserted (Low). $1 = \overline{SS}$ input is not asserted (High). If SPI enabled as a Master, this bit is not applicable. | # **SPI Mode Register** The SPI Mode Register, shown in Table 67, configures the character bit width and the direction and value of the $\overline{SS}$ pin. **Table 67. SPI Mode Register (SPIMODE)** | Bit | 7 | 6 | 5 4 3 2 1 0 | | | | | | | | |---------|---------------------------------|------|-------------|--|--|--|--|-----|--|--| | Field | Reserved DIAG NUMBITS[2:0] SSIO | | | | | | | SSV | | | | RESET | 0 | | | | | | | | | | | R/W | F | ₹ | R/W | | | | | | | | | Address | | F63H | | | | | | | | | | Bit | Description | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:6] | Reserved These bits are reserved and must be programmed to 00. | | [5]<br>DIAG | Diagnostic Mode Control bit This bit is for SPI diagnostics. Setting this bit allows the Baud Rate Generator value to be read using the SPIBRH and SPIBRL Register locations. 0 = Reading SPIBRH, SPIBRL returns the value in the SPIBRH and SPIBRL registers. 1 = Reading SPIBRH returns bits [15:8] of the SPI Baud Rate Generator; and reading SPIBRL returns bits [7:0] of the SPI Baud Rate Counter. The Baud Rate Counter High and Low byte values are not buffered. Caution: Exercise caution if reading the values while the BRG is counting. | | [4]<br>NUMBITS[2:0] | Number of Data Bits Per Character to Transfer This field contains the number of bits to shift for each character transfer. For information about valid bit positions when the character length is less than 8 bits, see the SPI Data Register (SPIDATA) description. 000 = 8 bits. 001 = 1 bit. 010 = 2 bits. 011 = 3 bits. 100 = 4 bits. 111 = 5 bits. 111 = 7 bits. | | [1]<br>SSIO | Slave Select I/O 0 = SS pin configured as an input. 1 = SS pin configured as an output (Master mode only). | | [0]<br>SSV | Slave Select Value If $SSIO = 1$ and SPI is configured as a Master, the following conditions are true: $0 = \overline{SS}$ pin driven Low (0). $1 = \overline{SS}$ pin driven High (1). This bit has no effect if SSIO = 0 or if SPI is configured as a Slave. | ### **SPI Diagnostic State Register** The SPI Diagnostic State Register, shown in Table 68, provides observability of internal state. This register is a read-only register that is used for SPI diagnostics. Table 68. SPI Diagnostic State Register (SPIDST) | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | |---------|-------|-----------------|----------|----|----|--|--|--|--|--|--| | Field | SCKEN | TCKEN | SPISTATE | | | | | | | | | | RESET | 0 | | | | | | | | | | | | R/W | | R | | | | | | | | | | | Address | | | | F6 | 4H | | | | | | | | Bit | Description | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>SCKEN | Shift Clock Enable 0 = The internal Shift Clock Enable signal is deasserted. 1 = The internal Shift Clock Enable signal is asserted (shift register is updates on next system clock). | | [6]<br>TCKEN | <ul> <li>Transmit Clock Enable</li> <li>0 = The internal Transmit Clock Enable signal is deasserted.</li> <li>1 = The internal Transmit Clock Enable signal is asserted. When this is asserted the serial data out is updated on the next system clock (MOSI or MISO).</li> </ul> | | [5:0]<br>SPISTATE | SPI State Machine Defines the current state of the internal SPI State Machine. | ## **SPI Baud Rate High and Low Byte Registers** The SPI Baud Rate High and Low Byte registers, shown in Tables 69 and 70, combine to form a 16-bit reload value, BRG[15:0], for the SPI Baud Rate Generator. When configured as a general purpose timer, the SPI BRG interrupt interval is calculated using the following equation: SPI BRG Interrupt Interval (s) = System Clock Period (s) $\times$ BRG[15:0] #### Table 69. SPI Baud Rate High Byte Register (SPIBRH) | Bit | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | |---------|-----------------|--|--|----|----|--|--|--|--|--|--|--| | Field | BRH | | | | | | | | | | | | | RESET | 1 | | | | | | | | | | | | | R/W | R/W | | | | | | | | | | | | | Address | | | | F6 | 6H | | | | | | | | | Bit | Description | |-------|----------------------------------------------------------------------------------| | [7:0] | SPI Baud Rate High Byte | | BRH | Most significant byte, BRG[15:8], of the SPI Baud Rate Generator's reload value. | #### Table 70. SPI Baud Rate Low Byte Register (SPIBRL) | Bit | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | |---------|-----------------|--|--|----|----|--|--|--|--|--|--|--| | Field | BRL | | | | | | | | | | | | | RESET | 1 | | | | | | | | | | | | | R/W | R/W | | | | | | | | | | | | | Address | | | | F6 | 7H | | | | | | | | | Bit | Description | |-------|----------------------------------------------------------------------------------| | [7:0] | SPI Baud Rate Low Byte | | BRL | Least significant byte, BRG[7:0], of the SPI Baud Rate Generator's reload value. | # <sup>2</sup>C Controller The I<sup>2</sup>C Controller makes the Z8 Encore! XP F64xx Series products bus-compatible with the I<sup>2</sup>C protocol. The I<sup>2</sup>C Controller consists of two bidirectional bus lines: a serial data signal (SDA) and a serial clock signal (SCL). Features of the I<sup>2</sup>C Controller include: - Transmit and Receive Operation in MASTER Mode - Maximum data rate of 400kilobit/sec - 7- and 10-bit addressing modes for Slaves - Unrestricted number of data bytes transmitted per transfer The I<sup>2</sup>C Controller in the Z8 Encore! XP F64xx Series products does not operate in SLAVE Mode. ### **Architecture** Figure 27 displays the architecture of the I<sup>2</sup>C Controller. Figure 27. I<sup>2</sup>C Controller Block Diagram # **Operation** The $I^2C$ Controller operates in MASTER Mode to transmit and receive data. Only a single master is supported. Arbitration between two masters must be accomplished in software. $I^2C$ supports the following operations: - Master transmits to a 7-bit slave - Master transmits to a 10-bit slave - Master receives from a 7-bit slave - Master receives from a 10-bit slave #### **SDA and SCL Signals** $I^2C$ sends all addresses, data and acknowledge signals over the SDA line, most significant bit first. SCL is the common clock for the $I^2C$ Controller. When the SDA and SCL pin alternate functions are selected for their respective GPIO ports, the pins are automatically configured for open-drain operation. The master (I<sup>2</sup>C) is responsible for driving the SCL clock signal, although the clock signal can become skewed by a slow slave device. During the low period of the clock, the slave pulls the SCL signal Low to suspend the transaction. The master releases the clock at the end of the low period and notices that the clock remains low instead of returning to a High level. When the slave releases the clock, the I<sup>2</sup>C Controller continues the transaction. All data is transferred in bytes and there is no limit to the amount of data transferred in one operation. When transmitting data or acknowledging read data from the slave, the SDA signal changes in the middle of the low period of SCL and is sampled in the middle of the High period of SCL. #### I<sup>2</sup>C Interrupts The I<sup>2</sup>C Controller contains four sources of interrupts—Transmit, Receive, Not Acknowledge and baud rate generator. These four interrupt sources are combined into a single interrupt request signal to the Interrupt Controller. The transmit interrupt is enabled by the IEN and TXI bits of the Control Register. The Receive and Not Acknowledge interrupts are enabled by the IEN bit of the Control Register. The baud rate generator interrupt is enabled by the BIRQ and IEN bits of the Control Register. Not Acknowledge interrupts occur when a Not Acknowledge condition is received from the slave or sent by the I<sup>2</sup>C Controller and neither the start or stop bit is set. The Not Acknowledge event sets the NCKI bit of the I<sup>2</sup>C Status Register and can only be cleared by setting the start or stop bit in the I<sup>2</sup>C Control Register. When this interrupt occurs, the I<sup>2</sup>C Controller waits until either the stop or start bit is set before performing any action. In an interrupt service routine, the NCKI bit should always be checked prior to servicing transmit or receive interrupt conditions because it indicates the transaction is being terminated. Receive interrupts occur when a byte of data has been received by the I<sup>2</sup>C Controller (master reading data from slave). This procedure sets the RDRF bit of the I<sup>2</sup>C Status Register. The RDRF bit is cleared by reading the I<sup>2</sup>C Data Register. The RDRF bit is set during the acknowledge phase. The I<sup>2</sup>C Controller pauses after the acknowledge phase until the receive interrupt is cleared before performing any other action. Transmit interrupts occur when the TDRE bit of the I<sup>2</sup>C Status Register sets and the TXI bit in the I<sup>2</sup>C Control Register is set. transmit interrupts occur under the following conditions when the transmit data register is empty: • The I<sup>2</sup>C Controller is enabled - The first bit of the byte of an address is shifting out and the RD bit of the I<sup>2</sup>C Status Register is deasserted. - The first bit of a 10-bit address shifts out - The first bit of write data shifts out Writing to the I<sup>2</sup>C Data Register always clears the TRDE bit to 0. When TDRE is asserted, the I<sup>2</sup>C Controller pauses at the beginning of the Acknowledge cycle of the byte currently shifting out. It does not resume until the Data Register is written with the next value to send or until the stop or start bits are set, indicating that the current byte is the last one to send. The fourth interrupt source is the baud rate generator. If the $I^2C$ Controller is disabled (IEN bit in the I2CCTL Register = 0) and the BIRQ bit in the I2CCTL Register = 1, an interrupt is generated when the baud rate generator counts down to 1. This allows the $I^2C$ baud rate generator to be used by software as a general purpose timer when IEN = 0. ### Software Control of I<sup>2</sup>C Transactions Software can control $I^2C$ transactions by using the $I^2C$ Controller interrupt, by polling the $I^2C$ Status Register or by DMA. Note that not all products include a DMA Controller. To use interrupts, the $I^2C$ interrupt must be enabled in the Interrupt Controller. The TXI bit in the $I^2C$ Control Register must be set to enable transmit interrupts. To control transactions by polling, the interrupt bits (TDRE, RDRF and NCKI) in the I<sup>2</sup>C Status Register should be polled. The TDRE bit asserts regardless of the state of the TXI bit. Either or both transmit and receive data movement can be controlled by the DMA Controller. The DMA Controller channel(s) must be initialized to select the I<sup>2</sup>C transmit and receive requests. Transmit DMA requests require that the TXI bit in the I<sup>2</sup>C Control Register be set. **Caution:** A transmit (write) DMA operation hangs if the slave responds with a Not Acknowledge before the last byte has been sent. After receiving the Not Acknowledge, the I<sup>2</sup>C Controller sets the NCKI bit in the Status Register and pauses until either the stop or start bits in the Control Register are set. For a receive (read) DMA transaction to send a Not Acknowledge on the last byte, the receive DMA must be set up to receive n-1 bytes, then software must set the NAK bit and receive the last (nth) byte directly. #### **Start and Stop Conditions** The master $(I^2C)$ drives all Start and Stop signals and initiates all transactions. To start a transaction, the $I^2C$ Controller generates a start condition by pulling the SDA signal Low while SCL is High. To complete a transaction, the $I^2C$ Controller generates a Stop condition by creating a low-to-High transition of the SDA signal while the SCL signal is High. The start and stop bits in the $I^2C$ Control Register control the sending of the Start and Stop conditions. A master is also allowed to end one transaction and begin a new one by issuing a Restart. This is accomplished by setting the start bit at the end of a transaction, rather than the stop bit. Note that the Start condition not sent until the start bit is set and data has been written to the $I^2C$ Data Register. #### **Master Write and Read Transactions** The following sections provide a recommended procedure for performing I<sup>2</sup>C write and read transactions from the I<sup>2</sup>C Controller (master) to slave I<sup>2</sup>C devices. In general software should rely on the TDRE, RDRF and NCKI bits of the status register (these bits generate interrupts) to initiate software actions. When using interrupts or DMA, the TXI bit is set to start each transaction and cleared at the end of each transaction to eliminate a *trailing* transmit interrupt. Caution should be used in using the ACK status bit within a transaction because it is difficult for software to tell when it is updated by hardware. When writing data to a slave, the $I^2C$ pauses at the beginning of the Acknowledge cycle if the data register has not been written with the next value to be sent (TDRE bit in the $I^2C$ Status Register = 1). In this scenario where software is not keeping up with the $I^2C$ bus (TDRE asserted longer than one byte time), the Acknowledge clock cycle for byte n is delayed until the Data Register is written with byte n + 1, and appears to be grouped with the data clock cycles for byte n+1. If either the start or stop bit is set, the $I^2C$ does not pause prior to the Acknowledge cycle because no additional data is sent. When a Not Acknowledge condition is received during a write (either during the address or data phases), the $I^2C$ Controller generates the Not Acknowledge interrupt (NCKI = 1) and pause until either the stop or start bit is set. Unless the Not Acknowledge was received on the last byte, the Data Register will already have been written with the next address or data byte to send. In this case the flush bit of the Control Register should be set at the same time the stop or start bit is set to remove the stale transmit data and enable subsequent transmit interrupts. When reading data from the slave, the I<sup>2</sup>C pauses after the data Acknowledge cycle until the receive interrupt is serviced and the RDRF bit of the status register is cleared by reading the I<sup>2</sup>C Data Register. Once the I<sup>2</sup>C data register has been read, the I<sup>2</sup>C reads the next data byte. 13: #### **Address Only Transaction with a 7-bit Address** In the situation where software determines if a slave with a 7-bit address is responding without sending or receiving data, a transaction can be done which only consists of an address phase. Figure 28 displays this *address only* transaction to determine if a slave with a 7-bit address will acknowledge. As an example, this transaction can be used after a *write* has been performed to an EEPROM to determine when the EEPROM completes its internal write operation and is again responding to I<sup>2</sup>C transactions. If the slave does not Acknowledge, the transaction can be repeated until the slave does Acknowledge. Figure 28. 7-Bit Address Only Transaction Format Observe the following procedure for an address only transaction to a 7-bit addressed slave: - 1. Software asserts the IEN bit in the I<sup>2</sup>C Control Register. - 2. Software asserts the TXI bit of the I<sup>2</sup>C Control Register to enable transmit interrupts. - 3. The $I^2C$ interrupt asserts, because the $I^2C$ Data Register is empty (TDRE=1) - 4. Software responds to the TDRE bit by writing a 7-bit slave address plus write bit (=0) to the I<sup>2</sup>C Data Register. As an alternative this could be a read operation instead of a write operation. - 5. Software sets the start and stop bits of the I<sup>2</sup>C Control Register and clears the TXI bit. - 6. The I<sup>2</sup>C Controller sends the start condition to the I<sup>2</sup>C slave. - 7. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register. - 8. Software polls the stop bit of the I<sup>2</sup>C Control Register. Hardware deasserts the stop bit when the address only transaction is completed. - 9. Software checks the ACK bit of the I<sup>2</sup>C Status Register. If the slave acknowledged, the ACK bit is = 1. If the slave does not acknowledge, the ACK bit is = 0. The NCKI interrupt does not occur in the not acknowledge case because the stop bit was set. #### Write Transaction with a 7-Bit Address Figure 29 displays the data transfer format for a 7-bit addressed slave. Shaded regions indicate data transferred from the $I^2C$ Controller to slaves and unshaded regions indicate data transferred from the slaves to the $I^2C$ Controller. | Glave Address W = 0 A Bata A Bata A Bata | S | Slave Address | W = 0 | Α | Data | Α | Data | А | Data | A/A | P/S | |------------------------------------------|---|---------------|-------|---|------|---|------|---|------|-----|-----| |------------------------------------------|---|---------------|-------|---|------|---|------|---|------|-----|-----| Figure 29. 7-Bit Addressed Slave Data Transfer Format Observe the following procedure for a transmit operation to a 7-bit addressed slave: - 1. Software asserts the IEN bit in the I<sup>2</sup>C Control Register. - 2. Software asserts the TXI bit of the I<sup>2</sup>C Control Register to enable transmit interrupts. - 3. The I<sup>2</sup>C interrupt asserts, because the I<sup>2</sup>C Data Register is empty - 4. Software responds to the TDRE bit by writing a 7-bit slave address plus write bit (=0) to the I<sup>2</sup>C Data Register. - 5. Software asserts the start bit of the $I^2C$ Control Register. - 6. The $I^2C$ Controller sends the start condition to the $I^2C$ slave. - 7. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register. - 8. After one bit of address has been shifted out by the SDA signal, the transmit interrupt is asserted (TDRE = 1). - 9. Software responds by writing the transmit data into the I<sup>2</sup>C Data Register. - 10. The I<sup>2</sup>C Controller shifts the rest of the address and write bit out by the SDA signal. - 11. If the I<sup>2</sup>C slave sends an acknowledge (by pulling the SDA signal Low) during the next High period of SCL the I<sup>2</sup>C Controller sets the ACK bit in the I<sup>2</sup>C Status Register. Continue with Step 12. If the slave does not acknowledge, the Not Acknowledge interrupt occurs (NCKI bit is set in the Status Register, ACK bit is cleared). Software responds to the Not Acknowledge interrupt by setting the stop and flush bits and clearing the TXI bit. The I<sup>2</sup>C Controller sends the stop condition on the bus and clears the stop and NCKI bits. The transaction is complete (ignore the following steps). - 12. The I<sup>2</sup>C Controller loads the contents of the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register. - 13. The I<sup>2</sup>C Controller shifts the data out of using the SDA signal. After the first bit is sent, the transmit interrupt is asserted. - 14. If more bytes remain to be sent, return to <u>Step 9</u>. - 15. Software responds by setting the stop bit of the I<sup>2</sup>C Control Register (or start bit to initiate a new transaction). In the stop case, software clears the TXI bit of the I<sup>2</sup>C Control Register at the same time. 13! - 16. The I<sup>2</sup>C Controller completes transmission of the data on the SDA signal. - 17. The slave may either Acknowledge or Not Acknowledge the last byte. Because either the stop or start bit is already set, the NCKI interrupt does not occur. - 18. The I<sup>2</sup>C Controller sends the stop (or RESTART) condition to the I<sup>2</sup>C bus. The stop or start bit is cleared. #### **Address Only Transaction with a 10-bit Address** In the situation where software wants to determine if a slave with a 10-bit address is responding without sending or receiving data, a transaction can be done which only consists of an address phase. Figure 30 displays this *address only* transaction to determine if a slave with 10-bit address will acknowledge. As an example, this transaction can be used after a write has been performed to an EEPROM to determine when the EEPROM completes its internal write operation and is again responding to I<sup>2</sup>C transactions. If the slave does not Acknowledge the transaction can be repeated until the slave is able to Acknowledge. | S | Slave Address<br>1st 7 bits | W = 0 | A/A | Slave Address<br>2nd Byte | A/A | Р | |---|-----------------------------|-------|-----|---------------------------|-----|---| |---|-----------------------------|-------|-----|---------------------------|-----|---| Figure 30. 10-Bit Address Only Transaction Format Observe the following procedure for an address only transaction to a 10-bit addressed slave: - 1. Software asserts the IEN bit in the I<sup>2</sup>C Control Register. - 2. Software asserts the TXI bit of the I<sup>2</sup>C Control Register to enable transmit interrupts. - 3. The $I^2C$ interrupt asserts, because the $I^2C$ Data Register is empty (TDRE = 1) - 4. Software responds to the TDRE interrupt by writing the first slave address byte. The least significant bit must be 0 for the write operation. - 5. Software asserts the start bit of the $I^2C$ Control Register. - 6. The $I^2C$ Controller sends the start condition to the $I^2C$ slave. - 7. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register. - 8. After one bit of address is shifted out by the SDA signal, the transmit interrupt is asserted. - 9. Software responds by writing the second byte of address into the contents of the I<sup>2</sup>C Data Register. - 10. The I<sup>2</sup>C Controller shifts the rest of the first byte of address and write bit out the SDA signal. - 11. If the I<sup>2</sup>C slave sends an acknowledge by pulling the SDA signal Low during the next High period of SCL the I<sup>2</sup>C Controller sets the ACK bit in the I<sup>2</sup>C Status Register. Continue with <u>Step 12</u>. If the slave does not acknowledge the first address byte, the I<sup>2</sup>C Controller sets the NCKI bit and clears the ACK bit in the I<sup>2</sup>C Status Register. Software responds to the Not Acknowledge interrupt by setting the stop and flush bits and clearing the TXI bit. The I<sup>2</sup>C Controller sends the stop condition on the bus and clears the stop and NCKI bits. The transaction is complete (ignore following steps). - 12. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register (2nd byte of address). - 13. The I<sup>2</sup>C Controller shifts the second address byte out the SDA signal. After the first bit has been sent, the transmit interrupt is asserted. - 14. Software responds by setting the stop bit in the I<sup>2</sup>C Control Register. The TXI bit can be cleared at the same time. - 15. Software polls the stop bit of the I<sup>2</sup>C Control Register. Hardware deasserts the stop bit when the transaction is completed (stop condition has been sent). - 16. Software checks the ACK bit of the $I^2C$ Status Register. If the slave acknowledged, the ACK bit is = 1. If the slave does not acknowledge, the ACK bit is = 0. The NCKI interrupt do not occur because the stop bit was set. #### Write Transaction with a 10-Bit Address Figure 31 displays the data transfer format for a 10-bit addressed slave. Shaded regions indicate data transferred from the I<sup>2</sup>C Controller to slaves and unshaded regions indicate data transferred from the slaves to the I<sup>2</sup>C Controller. Figure 31. 10-Bit Addressed Slave Data Transfer Format The first seven bits transmitted in the first byte are 11110xx. The two bits xx are the two most significant bits of the 10-bit address. The lowest bit of the first byte transferred is the read/write control bit (=0). The transmit operation is carried out in the same manner as 7-bit addressing. Observe the following procedure for a transmit operation on a 10-bit addressed slave: 1. Software asserts the IEN bit in the I<sup>2</sup>C Control Register. - 2. Software asserts the TXI bit of the I<sup>2</sup>C Control Register to enable transmit interrupts. - 3. The I<sup>2</sup>C interrupt asserts because the I<sup>2</sup>C Data Register is empty. - 4. Software responds to the TDRE interrupt by writing the first slave address byte to the I<sup>2</sup>C Data Register. The least significant bit must be 0 for the write operation. - 5. Software asserts the start bit of the I<sup>2</sup>C Control Register. - 6. The $I^2C$ Controller sends the start condition to the $I^2C$ slave. - 7. The $I^2C$ Controller loads the $I^2C$ Shift Register with the contents of the $I^2C$ Data Register. - 8. After one bit of address is shifted out by the SDA signal, the transmit interrupt is asserted. - 9. Software responds by writing the second byte of address into the contents of the I<sup>2</sup>C Data Register. - 10. The I<sup>2</sup>C Controller shifts the rest of the first byte of address and write bit out the SDA signal. - 11. If the I<sup>2</sup>C slave acknowledges the first address byte by pulling the SDA signal Low during the next High period of SCL, the I<sup>2</sup>C Controller sets the ACK bit in the I<sup>2</sup>C Status Register. Continue with Step 12. If the slave does not acknowledge the first address byte, the I<sup>2</sup>C Controller sets the NCKI bit and clears the ACK bit in the I<sup>2</sup>C Status Register. Software responds to the Not Acknowledge interrupt by setting the stop and flush bits and clearing the TXI bit. The I<sup>2</sup>C Controller sends the stop condition on the bus and clears the stop and NCKI bits. The transaction is complete (ignore the following steps). - 12. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register. - 13. The I<sup>2</sup>C Controller shifts the second address byte out the SDA signal. After the first bit has been sent, the transmit interrupt is asserted. - 14. Software responds by writing a data byte to the I<sup>2</sup>C Data Register. - 15. The I<sup>2</sup>C Controller completes shifting the contents of the shift register on the SDA signal. - 16. If the I<sup>2</sup>C slave sends an acknowledge by pulling the SDA signal Low during the next High period of SCL, the I<sup>2</sup>C Controller sets the ACK bit in the I<sup>2</sup>C Status Register. Continue with Step 17. If the slave does not acknowledge the second address byte or one of the data bytes, the $I^2C$ Controller sets the NCKI bit and clears the ACK bit in the $I^2C$ Status Register. Software responds to the Not Acknowledge interrupt by setting the stop and flush bits and clearing the TXI bit. The $I^2C$ Controller sends the stop condition on the bus and - clears the stop and NCKI bits. The transaction is complete (ignore the following steps). - 17. The I<sup>2</sup>C Controller shifts the data out by the SDA signal. After the first bit is sent, the transmit interrupt is asserted. - 18. If more bytes remain to be sent, return to Step 14. - 19. If the last byte is currently being sent, software sets the stop bit of the I<sup>2</sup>C Control Register (or start bit to initiate a new transaction). In the stop case, software also clears the TXI bit of the I<sup>2</sup>C Control Register at the same time. - 20. The I<sup>2</sup>C Controller completes transmission of the last data byte on the SDA signal. - 21. The slave may either Acknowledge or Not Acknowledge the last byte. Because either the stop or start bit is already set, the NCKI interrupt does not occur. - 22. The I<sup>2</sup>C Controller sends the stop (or RESTART) condition to the I<sup>2</sup>C bus and clears the stop (or start) bit. #### Read Transaction with a 7-Bit Address Figure 32 displays the data transfer format for a read operation to a 7-bit addressed slave. The shaded regions indicate data transferred from the I<sup>2</sup>C Controller to slaves and unshaded regions indicate data transferred from the slaves to the I<sup>2</sup>C Controller. Figure 32. Receive Data Transfer Format for a 7-Bit Addressed Slave Observe the following procedure for a read operation to a 7-bit addressed slave: - 1. Software writes the $I^2C$ Data Register with a 7-bit slave address plus the read bit (=1). - 2. Software asserts the start bit of the I<sup>2</sup>C Control Register. - 3. If this is a single byte transfer, Software asserts the NAK bit of the I<sup>2</sup>C Control Register so that after the first byte of data has been read by the I<sup>2</sup>C Controller, a Not Acknowledge is sent to the I<sup>2</sup>C slave. - 4. The I<sup>2</sup>C Controller sends the start condition. - 5. The $I^2C$ Controller shifts the address and read bit out the SDA signal. - 6. If the I<sup>2</sup>C slave acknowledges the address by pulling the SDA signal Low during the next High period of SCL, the I<sup>2</sup>C Controller sets the ACK bit in the I<sup>2</sup>C Status Register. Continue with Step 7. If the slave does not acknowledge, the Not Acknowledge interrupt occurs (NCKI bit is set in the Status Register, ACK bit is cleared). Software responds to the Not Acknowledge interrupt by setting the stop bit and clearing the TXI bit. The I<sup>2</sup>C Controller sends the stop condition on the bus and clears the stop and NCKI bits. The transaction is complete (ignore the following steps). - 7. The I<sup>2</sup>C Controller shifts in the byte of data from the I<sup>2</sup>C slave on the SDA signal. The I<sup>2</sup>C Controller sends a Not Acknowledge to the I<sup>2</sup>C slave if the NAK bit is set (last byte), else it sends an Acknowledge. - 8. The I<sup>2</sup>C Controller asserts the receive interrupt (RDRF bit set in the Status Register). - 9. Software responds by reading the I<sup>2</sup>C Data Register which clears the RDRF bit. If there is only one more byte to receive, set the NAK bit of the I<sup>2</sup>C Control Register. - 10. If there are more bytes to transfer, return to <u>Step 7</u>. - 11. After the last byte is shifted in, a Not Acknowledge interrupt is generated by the I<sup>2</sup>C Controller. - 12. Software responds by setting the stop bit of the I<sup>2</sup>C Control Register. - 13. A stop condition is sent to the I<sup>2</sup>C slave, the stop and NCKI bits are cleared. #### Read Transaction with a 10-Bit Address Figure 33 displays the read transaction format for a 10-bit addressed slave. The shaded regions indicate data transferred from the I<sup>2</sup>C Controller to slaves and unshaded regions indicate data transferred from the slaves to the I<sup>2</sup>C Controller. Figure 33. Receive Data Format for a 10-Bit Addressed Slave The first seven bits transmitted in the first byte are 11110xx. The two (xx) bits are the two most significant bits of the 10-bit address. The lowest bit of the first byte transferred is the write control bit. Observe the following procedure for the data transfer for a read operation to a 10-bit addressed slave: - 1. Software writes 11110B followed by the two address bits and a 0 (write) to the $I^2C$ Data Register. - 2. Software asserts the start and TXI bits of the $I^2C$ Control Register. - 3. The I<sup>2</sup>C Controller sends the Start condition. - 4. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register. - 5. After the first bit has been shifted out, a transmit interrupt is asserted. - 6. Software responds by writing the lower eight bits of address to the I<sup>2</sup>C Data Register. - 7. The $I^2C$ Controller completes shifting of the two address bits and a 0 (write). - 8. If the I<sup>2</sup>C slave acknowledges the first address byte by pulling the SDA signal Low during the next High period of SCL, the I<sup>2</sup>C Controller sets the ACK bit in the I<sup>2</sup>C Status Register. Continue with Step 9. If the slave does not acknowledge the first address byte, the I<sup>2</sup>C Controller sets the NCKI bit and clears the ACK bit in the I<sup>2</sup>C Status Register. Software responds to the Not Acknowledge interrupt by setting the stop and flush bits and clearing the TXI bit. The I<sup>2</sup>C Controller sends the stop condition on the bus and clears the stop and NCKI bits. The transaction is complete (ignore following steps). - 9. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register (second address byte). - 10. The I<sup>2</sup>C Controller shifts out the second address byte. After the first bit is shifted, the I<sup>2</sup>C Controller generates a transmit interrupt. - 11. Software responds by setting the start bit of the I<sup>2</sup>C Control Register to generate a repeated start by clearing the TXI bit. - 12. Software responds by writing 11110B followed by the 2-bit slave address and a 1 (read) to the I<sup>2</sup>C Data Register. - 13. If only one byte is to be read, software sets the NAK bit of the I<sup>2</sup>C Control Register. - 14. After the I<sup>2</sup>C Controller shifts out the 2nd address byte, the I<sup>2</sup>C slave sends an acknowledge by pulling the SDA signal Low during the next High period of SCL, the I<sup>2</sup>C Controller sets the ACK bit in the I<sup>2</sup>C Status Register. Continue with Step 15. If the slave does not acknowledge the second address byte, the $I^2C$ Controller sets the NCKI bit and clears the ACK bit in the $I^2C$ Status Register. Software responds to the Not Acknowledge interrupt by setting the stop and flush bits and clearing the TXI bit. The $I^2C$ Controller sends the stop condition on the bus and clears the stop and NCKI bits. The transaction is complete (ignore the following steps). - 15. The I<sup>2</sup>C Controller sends the repeated start condition. - 16. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift Register with the contents of the I<sup>2</sup>C Data Register (third address transfer). - 17. The I<sup>2</sup>C Controller sends 11110B followed by the two most significant bits of the slave read address and a 1 (read). - 18. The I<sup>2</sup>C slave sends an acknowledge by pulling the SDA signal Low during the next High period of SCL If the slave were to Not Acknowledge at this point (this should not happen because the slave did acknowledge the first two address bytes), software would respond by setting the stop and flush bits and clearing the TXI bit. The I<sup>2</sup>C Controller sends the stop condition on the bus and clears the stop and NCKI bits. The transaction is complete (ignore the following steps). - 19. The I<sup>2</sup>C Controller shifts in a byte of data from the I<sup>2</sup>C slave on the SDA signal. The I<sup>2</sup>C Controller sends a Not Acknowledge to the I<sup>2</sup>C slave if the NAK bit is set (last byte), else it sends an Acknowledge. - 20. The I<sup>2</sup>C Controller asserts the receive interrupt (RDRF bit set in the Status Register). - 21. Software responds by reading the I<sup>2</sup>C Data Register which clears the RDRF bit. If there is only one more byte to receive, set the NAK bit of the I<sup>2</sup>C Control Register. - 22. If there are one or more bytes to transfer, return to <u>Step 19</u>. - 23. After the last byte is shifted in, a Not Acknowledge interrupt is generated by the I<sup>2</sup>C Controller. - 24. Software responds by setting the stop bit of the I<sup>2</sup>C Control Register. - 25. A stop condition is sent to the I<sup>2</sup>C slave and the stop and NCKI bits are cleared. # I<sup>2</sup>C Control Register Definitions This section defines the features of the following I<sup>2</sup>C Control registers. **I2C Data Register:** see page 141 **I2C Status Register:** see page 142 **I2C Control Register:** see page 144 I2C Baud Rate High and Low Byte Registers: see page 145 I2C Diagnostic State Register: see page 147 **I2C Diagnostic Control Register:** see page 149 # I<sup>2</sup>C Data Register The I<sup>2</sup>C Data Register, shown in Table 71, holds the data that is to be loaded into the I<sup>2</sup>C Shift Register during a write to a slave. This register also holds data that is loaded from the I<sup>2</sup>C Shift Register during a read from a slave. The I<sup>2</sup>C Shift Register is not accessible in the Register File address space, but is used only to buffer incoming and outgoing data. Table 71. I<sup>2</sup>C Data Register (I2CDATA) | Bit | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | |---------|-----------------|--|--|----|----|--|--|--|--|--|--|--| | Field | DATA | | | | | | | | | | | | | RESET | 0 | | | | | | | | | | | | | R/W | R/W | | | | | | | | | | | | | Address | | | | F5 | 0H | | | | | | | | # I<sup>2</sup>C Status Register The read-only I<sup>2</sup>C Status Register, shown in Table 72, indicates the status of the I<sup>2</sup>C Controller. Table 72. I<sup>2</sup>C Status Register (I2CSTAT) | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | |---------|------|-----------------|------------------------------|----|----|--|--|--|--|--|--|--| | Field | TDRE | RDRF | RDRF ACK 10B RD TAS DSS NCKI | | | | | | | | | | | RESET | 1 | 1 0 | | | | | | | | | | | | R/W | R | | | | | | | | | | | | | Address | | | | F5 | 1H | | | | | | | | | Description | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Transmit Data Register Empty When the I <sup>2</sup> C Controller is enabled, this bit is 1 when the I <sup>2</sup> C Data Register is empty. When this bit is set, an interrupt is generated if the TXI bit is set, except when the I <sup>2</sup> C Controller is shifting in data during the reception of a byte or when shifting an address and the RD bit is set. This bit is cleared by writing to the I2CDATA Register. | | Receive Data Register Full This bit is set = 1 when the I <sup>2</sup> C Controller is enabled and the I <sup>2</sup> C Controller has received a byte of data. When asserted, this bit causes the I <sup>2</sup> C Controller to generate an interrupt. This bit is cleared by reading the I <sup>2</sup> C Data Register (unless the read is performed using execution of the On-Chip Debugger's Read Register command). | | | # Z8 Encore! XP<sup>®</sup> F64xx Series Product Specification t in Life 14 | Bit | Description (Continued) | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [5]<br>ACK | Acknowledge This bit indicates the status of the Acknowledge for the last byte transmitted or received. When set, this bit indicates that an Acknowledge occurred for the last byte transmitted or received. This bit is cleared when IEN = 0 or when a Not Acknowledge occurred for the last byte transmitted or received. It is not reset at the beginning of each transaction and is not reset when this register is read. Caution: When making decisions based on this bit within a transaction, software cannot determine when the bit is updated by hardware. In the case of write transactions, the I <sup>2</sup> C pauses at the beginning of the Acknowledge cycle if the next transmit data or address byte has not been written (TDRE = 1) and stop and start = 0. In this case the ACK bit is not updated until the transmit interrupt is serviced and the Acknowledge cycle for the previous byte completes. For examples of how the ACK bit can be used, see the Address Only Transaction with a 7-bit Address section on page 133 and the Address Only Transaction with a 10-bit Address section on page 135. | | [4]<br>10B | 10-Bit Address This bit indicates whether a 10- or 7-bit address is being transmitted. After the start bit is set, if the five most significant bits of the address are 11110B, this bit is set. When set, it is reset once the first byte of the address has been sent. | | [3]<br>RD | <b>Read</b> This bit indicates the direction of transfer of the data. It is active High during a read. The status of this bit is determined by the least significant bit of the I <sup>2</sup> C Shift Register after the start bit is set. | | [2]<br>TAS | <b>Transmit Address State</b> This bit is active High while the address is being shifted out of the I <sup>2</sup> C Shift Register. | | [1]<br>DSS | <b>Data Shift State</b> This bit is active High while data is being shifted to or from the I <sup>2</sup> C Shift Register. | | [0]<br>NCKI | NACK Interrupt This bit is set High when a Not Acknowledge condition is received or sent and neither the start nor the stop bit is active. When set, this bit generates an interrupt that can only be cleared by setting the start or stop bit, allowing you to specify whether to perform a stop or a repeated start. | # I<sup>2</sup>C Control Register The I<sup>2</sup>C Control Register, shown in Table 73, enables I<sup>2</sup>C operation. # Table 73. I<sup>2</sup>C Control Register (I2CCTL) | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | |---------|-----|-------------------------------|------|------|-----|-----|-------|--------| | Field | IEN | START | STOP | BIRQ | TXI | NAK | FLUSH | FILTEN | | RESET | 0 | | | | | | | | | R/W | R/W | R/W R/W1 R/W1 R/W R/W1 W1 R/W | | | | | | | | Address | | | | F5 | 2H | | | | | Bit | Description | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>IEN | I <sup>2</sup> C Enable 1 = The I <sup>2</sup> C transmitter and receiver are enabled. 0 = The I <sup>2</sup> C transmitter and receiver are disabled. | | [6]<br>START | Send Start Condition This bit sends the Start condition. Once asserted, it is cleared by the I <sup>2</sup> C Controller after it sends the START condition or if the IEN bit is deasserted. If this bit is 1, it cannot be cleared to 0 by writing to the register. After this bit is set, the Start condition is sent if there is data in the I <sup>2</sup> C Data Register or I <sup>2</sup> C Shift Register. If there is no data in one of these registers, the I <sup>2</sup> C Controller waits until the Data Register is written. If this bit is set while the I <sup>2</sup> C Controller is shifting out data, it generates a start condition after the byte shifts and the acknowledge phase completes. If the stop bit is also set, it also waits until the stop condition is sent before the sending the start condition. | | [5]<br>STOP | Send Stop Condition This bit causes the I <sup>2</sup> C Controller to issue a Stop condition after the byte in the I <sup>2</sup> C Shift Regis ter has completed transmission or after a byte has been received in a receive operation. AFter it is set, this bit is reset by the I <sup>2</sup> C Controller after a Stop condition has been sent or by deasserting the IEN bit. If this bit is 1, it cannot be cleared to 0 by writing to the register. | | [4]<br>BIRQ | Baud Rate Generator Interrupt Request This bit allows the I <sup>2</sup> C Controller to be used as an additional timer when the I <sup>2</sup> C Controller is disabled. This bit is ignored when the I <sup>2</sup> C Controller is enabled. 1 = An interrupt occurs every time the baud rate generator counts down to one. 0 = No baud rate generator interrupt occurs. | | [3]<br>TXI | Enable TDRE Interrupts This bit enables the transmit interrupt when the I <sup>2</sup> C Data Register is empty (TDRE = 1). 1 = Transmit interrupt (and DMA transmit request) is enabled. 0 = Transmit interrupt (and DMA transmit request) is disabled. | | [2]<br>NAK | Send NAK This bit sends a Not Acknowledge condition after the next byte of data has been read from the I <sup>2</sup> C slave. Once asserted, it is deasserted after a Not Acknowledge is sent or the IEN bit is deasserted. If this bit is 1, it cannot be cleared to 0 by writing to the register. | | Bit | Description (Continued) | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [1]<br>FLUSH | Flush Data Setting this bit to 1 clears the I <sup>2</sup> C Data Register and sets the TDRE bit to 1. This bit allows flushing of the I <sup>2</sup> C Data Register when a Not Acknowledge interrupt is received after the data has been sent to the I <sup>2</sup> C Data Register. Reading this bit always returns 0. | | [0]<br>FILTEN | I <sup>2</sup> C Signal Filter Enable This bit enables low-pass digital filters on the SDA and SCL input signals. These filters reject any input pulse with periods less than a full system clock cycle. The filters introduce a 3-system clock cycle latency on the inputs. 1 = low-pass filters are enabled. 0 = low-pass filters are disabled. | # I<sup>2</sup>C Baud Rate High and Low Byte Registers The I<sup>2</sup>C Baud Rate High and Low Byte registers, shown in Tables 74 and 75, combine to form a 16-bit reload value, BRG[15:0], for the I<sup>2</sup>C Baud Rate Generator. When the I<sup>2</sup>C is disabled, the Baud Rate Generator can function as a basic 16-bit timer with interrupt on time-out. To configure the Baud Rate Generator as a timer with interrupt on time-out, complete the following procedure: - 1. Disable the I<sup>2</sup>C by clearing the IEN bit in the I<sup>2</sup>C Control Register to 0. - 2. Load the appropriate 16-bit count value into the I<sup>2</sup>C Baud Rate High and Low Byte registers. - 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BIRQ bit in the I<sup>2</sup>C Control Register to 1. When configured as a general purpose timer, the interrupt interval is calculated using the following equation: Interrupt Interval (s) = System Clock Period (s) $\times$ BRG[15:0] # Table 74. I<sup>2</sup>C Baud Rate High Byte Register (I2CBRH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|-----|-----|---|----|----|---|---|---|--| | Field | BRH | | | | | | | | | | RESET | | FFH | | | | | | | | | R/W | R/W | | | | | | | | | | Address | | | | F5 | 3H | | | | | | Bit | Description | |-------|--------------------------------------------------------------------------------------------------------------------| | [7:0] | I <sup>2</sup> C Baud Rate High Byte | | BRH | Most significant byte, BRG[15:8], of the I <sup>2</sup> C Baud Rate Generator's reload value. | | | <b>Note:</b> If the DIAG bit in the I <sup>2</sup> C Diagnostic Control Register is set to 1, a read of the I2CBRH | | | Register returns the current value of the I <sup>2</sup> C Baud Rate Counter[15:8]. | # Table 75. I<sup>2</sup>C Baud Rate Low Byte Register (I2CBRL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|---|----|----|---|---|---|--|--| | Field | | BRL | | | | | | | | | | RESET | | FFH | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | F5 | 4H | | | | | | | Bit | Description | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0]<br>BRL | I <sup>2</sup> C Baud Rate Low Byte Least significant byte, BRG[7:0], of the I <sup>2</sup> C Baud Rate Generator's reload value. | | | <b>Note:</b> If the DIAG bit in the I <sup>2</sup> C Diagnostic Control Register is set to 1, a read of the I2CBRL Register returns the current value of the I <sup>2</sup> C Baud Rate Counter[7:0]. | # I<sup>2</sup>C Diagnostic State Register The $I^2C$ Diagnostic State Register, shown in Table 76, provides observability into the internal state. This register is read-only; it is used for $I^2C$ diagnostics and manufacturing test purposes. Table 76. I<sup>2</sup>C Diagnostic State Register (I2CDST) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|-------|-------|--------|----|----|-----------|---|---|--| | Field | SCLIN | SDAIN | STPCNT | | - | TXRXSTATE | | | | | RESET | X | | | 0 | | | | | | | R/W | | R | | | | | | | | | Address | | | | F5 | 5H | | | | | | Bit | Description | |---------------|-------------------------------------------------------------| | [7]<br>SCLIN | Serial Clock Input Value of the Serial Clock input signal. | | [6]<br>SDAIN | Serial Data Input Value of the Serial Data input signal. | | [5]<br>STPCNT | Stop Count Value of the internal Stop Count control signal. | # Z8 Encore! XP<sup>®</sup> F64xx Series | Product Specification 148 | Bit | Description (0 | Continued) | | | | | | | |-------------|-------------------------------------------------------|----------------------------------------------------------------------|--|--|--|--|--|--| | [4:0] | Internal State | | | | | | | | | TXRXSTATE | Value of the internal I <sup>2</sup> C state machine. | | | | | | | | | | TXRXSTATE | State Description | | | | | | | | [4:0] | 0_000 | Idle State. | | | | | | | | TXRXSTATE | 0_0001 | Start State. | | | | | | | | (continued) | 0_0010 | Send/Receive data bit 7. | | | | | | | | , | 0_0011 | Send/Receive data bit 6. | | | | | | | | | 0_0100 | Send/Receive data bit 5. | | | | | | | | | 0_0101 | Send/Receive data bit 4. | | | | | | | | | 0_0110 | Send/Receive data bit 3. | | | | | | | | | 0_0111 | Send/Receive data bit 2. | | | | | | | | | 0_1000 | Send/Receive data bit 1. | | | | | | | | | 0_1001 | Send/Receive data bit 0. | | | | | | | | | 0_1010 | Data Acknowledge State. | | | | | | | | | 0_1010 | Second half of data Acknowledge State used only for not acknowledge. | | | | | | | | | 0_1100 | First part of stop state. | | | | | | | | | 0_1101 | Second part of stop state. | | | | | | | | | 0_1110 | 10-bit addressing: Acknowledge State for 2nd address byte | | | | | | | | | 0_1110 | 7-bit addressing: Address Acknowledge State. | | | | | | | | | 0_1111 | 10-bit address: Bit 0 (Least significant bit) of 2nd address byte | | | | | | | | | 0_1111 | 7-bit address: Bit 0 (Least significant bit) (R/W) of address byte. | | | | | | | | | 1_0000 | 10-bit addressing: Bit 7 (Most significant bit) of 1st address byte. | | | | | | | | | 1_0000 | 10-bit addressing: Bit 6 of 1st address byte. | | | | | | | | | 1_0010 | 10-bit addressing: Bit 5 of 1st address byte. | | | | | | | | | 1_0010 | 10-bit addressing: Bit 4 of 1st address byte. | | | | | | | | | 1_0011 | 10-bit addressing: Bit 4 of 1st address byte. | | | | | | | | | | | | | | | | | | | 1_0101 | 10-bit addressing: Bit 2 of 1st address byte. | | | | | | | | | 1_0110 | 10-bit addressing: Bit 1 of 1st address byte. | | | | | | | | | 1_0111 | 10-bit addressing: Bit 0 (R/W) of 1st address byte. | | | | | | | | | 1_1000 | 10-bit addressing: Acknowledge state for 1st address byte. | | | | | | | | | 1_1001 | 10-bit addressing: Bit 7 of 2nd address byte | | | | | | | | | 4 4040 | 7-bit addressing: Bit 7 of address byte. | | | | | | | | | 1_1010 | 10-bit addressing: Bit 6 of 2nd address byte | | | | | | | | | 4 4044 | 7-bit addressing: Bit 6 of address byte. | | | | | | | | | 1_1011 | 10-bit addressing: Bit 5 of 2nd address byte | | | | | | | | | | 7-bit addressing: Bit 5 of address byte. | | | | | | | | | 1_1100 | 10-bit addressing: Bit 4 of 2nd address byte | | | | | | | | | | 7-bit addressing: Bit 4 of address byte. | | | | | | | | | 1_1101 | 10-bit addressing: Bit 3 of 2nd address byte | | | | | | | | | | 7-bit addressing: Bit 3 of address byte. | | | | | | | | | 1_1110 | 10-bit addressing: Bit 2 of 2nd address byte | | | | | | | | | | 7-bit addressing: Bit 2 of address byte. | | | | | | | | | 1_1111 | 10-bit addressing: Bit 1 of 2nd address byte | | | | | | | | | | 7-bit addressing: Bit 1 of address byte. | | | | | | | # I<sup>2</sup>C Diagnostic Control Register The $I^2C$ Diagnostic Register, shown in Table 77, provides control over diagnostic modes. This register is a read/write register that is used for $I^2C$ diagnostics purposes. Table 77. I<sup>2</sup>C Diagnostic Control Register (I2CDIAG) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----------|---|---|---|---|---|---|-----| | Field | Reserved | | | | | | | | | RESET | 0 | | | | | | | | | R/W | R | | | | | | | R/W | | Address | F56H | | | | | | | | | Bit | Description | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:1] | Reserved These bits are reserved and must be programmed to 0000000. | | [0]<br>DIAG | Diagnostic Control Bit Selects read back value of the Baud Rate Reload registers. 0 = NORMAL Mode. Reading the Baud Rate High and Low Byte registers returns the baud rate reload value. 1 = DIAGNOSTIC Mode. Reading the Baud Rate High and Low Byte registers returns the baud rate counter value. | # Direct Memory Access Controller The Z8 Encore! XP F64xx Series Direct Memory Access (DMA) Controller provides three independent Direct Memory Access channels. Two of the channels, DMA0 and DMA1, transfer data between the on-chip peripherals and the Register File. The third channel, DMA\_ADC, controls the ADC operation and transfers SINGLE-SHOT Mode ADC output data to the Register File. # **Operation** DMA0 and DMA1, referred to collectively as DMAx, transfer data either from the on-chip peripheral control registers to the Register File, or from the Register File to the on-chip peripheral control registers. The sequence of operations in a DMAx data transfer is: - 1. DMAx trigger source requests a DMA data transfer. - 2. DMAx requests control of the system bus (address and data) from the eZ8 CPU. - 3. After the eZ8 CPU acknowledges the bus request, DMAx transfers either a single byte or a two-byte word (depending upon configuration) and then returns system bus control to the eZ8 CPU. - 4. If the Current Address equals the End Address, then the following conditions are true: - DMAx reloads the original Start Address - If configured to generate an interrupt, DMAx sends an interrupt request to the Interrupt Controller - If configured for single-pass operation, DMAx resets the DEN bit in the DMAx Control Register to 0 and the DMA is disabled If the Current Address does not equal the End Address, then the Current Address increments by 1 (single-byte transfer) or 2 (two-byte word transfer). ## Configuring DMA0 and DMA1 for Data Transfer Observe the following procedure to configure and enable DMA0 or DMA1: 1. Write to the DMAx I/O Address Register to set the Register File address identifying the on-chip peripheral control register. The upper nibble of the 12-bit address for on-chip peripheral control registers is always FH. The full address is {FH, DMAx\_IO[7:0]}. - 2. Determine the 12-bit Start and End Register File addresses. The 12-bit Start Address is provided by {DMAx\_H[3:0], DMA\_START[7:0]}. The 12-bit End Address is provided by {DMAx\_H[7:4], DMA\_END[7:0]}. - 3. Write the Start and End Register File address high nibbles to the DMA*x* End/Start Address High Nibble Register. - 4. Write the lower byte of the Start Address to the DMAx Start/Current Address Register. - 5. Write the lower byte of the End Address to the DMAx End Address Register. - 6. Write to the DMAx Control Register to complete the following operations: - Select loop or single-pass mode operation - Select the data transfer direction (either from the Register File RAM to the onchip peripheral control register; or from the on-chip peripheral control register to the Register File RAM) - Enable the DMAx interrupt request, if appropriate - Select Word or Byte mode - Select the DMAx request trigger - Enable the DMAx channel ### **DMA\_ADC Operation** DMA\_ADC transfers data from the ADC to the Register File. The sequence of operations in a DMA\_ADC data transfer is: - 1. ADC completes conversion on the current ADC input channel and signals the DMA controller that two-bytes of ADC data are ready for transfer. - 2. DMA\_ADC requests control of the system bus (address and data) from the eZ8 CPU. - 3. After the eZ8 CPU acknowledges the bus request, DMA\_ADC transfers the two-byte ADC output value to the Register File and then returns system bus control back to the eZ8 CPU. - 4. If the current ADC analog input is the highest-numbered input to be converted: - The DMA\_ADC resets the ADC analog input number to 0 and initiates data conversion on ADC analog input 0 - If configured to generate an interrupt, the DMA\_ADC sends an interrupt request to the Interrupt Controller If the current ADC analog input is not the highest-numbered input to be converted, then the DMA\_ADC initiates data conversion in the next higher-numbered ADC analog input. #### Configuring DMA\_ADC for Data Transfer Observe the following procedure to configure and enable the DMA\_ADC: - 1. Write the DMA\_ADC Address Register with the 7 most significant bits of the Register File address for data transfers. - 2. Write to the DMA\_ADC Control Register to complete the following operations: - Enable the DMA\_ADC interrupt request, if appropriate - Select the number of ADC analog inputs to convert - Enable the DMA ADC channel **Caution:** When using the DMA\_ADC to perform conversions on multiple ADC inputs, the Analog-to-Digital Converter must be configured for SINGLE-SHOT Mode. If the ADC\_IN field in the DMA\_ADC Control Register is greater than 000b, the ADC must be in SINGLE-SHOT Mode. CONTINUOUS Mode operation of the ADC can only be used in conjunction with the DMA\_ADC if the ADC\_IN field in the DMA\_ADC Control Register is reset to 000b to enable conversion on ADC analog input 0 only. # **DMA Control Register Definitions** This section defines the features of the following DMA Control registers. DMAx Control Register: see page 153 DMAx I/O Address Register: see page 154 DMAx Address High Nibble Register: see page 155 DMAx Start/Current Address Low Byte Register: see page 156 DMAx End Address Low Byte Register: see page 156 DMA ADC Address Register: see page 157DMA ADC Control Register: see page 158 DMA\_ADC Status Register: see page 159 ### DMAx Control Register The DMAx Control Register, shown in Table 78, enables and selects the mode of operation for DMAx. Table 78. DMAx Control Register (DMAxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|-----|-----|------|-------|------|-----|---|---|--| | Field | DEN | DLE | DDIR | IRQEN | WSEL | RSS | | | | | RESET | | 0 | | | | | | | | | R/W | R/W | | | | | | | | | | Address | | | | FB0H, | FB8H | | | | | | Bit | Description | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>DEN | <ul> <li>DMAx Enable</li> <li>0 = DMAx is disabled and data transfer requests are disregarded.</li> <li>1 = DMAx is enabled and initiates a data transfer upon receipt of a request from the trigger source.</li> </ul> | | [6]<br>DLE | <ul> <li>DMAx Loop Enable</li> <li>0 = DMAx reloads the original Start Address and is then disabled after the End Address data is transferred.</li> <li>1 = DMAx, after the End Address data is transferred, reloads the original Start Address and continues operating.</li> </ul> | | [5]<br>DDIR | <ul> <li>DMAx Data Transfer Direction</li> <li>0 = Register File → on-chip peripheral control register.</li> <li>1 = On-chip peripheral control → Register File.</li> </ul> | | [4]<br>IRQEN | DMAx Interrupt Enable 0 = DMAx does not generate any interrupts. 1 = DMAx generates an interrupt when the End Address data is transferred. | | Bit | Description (Continued) | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [3]<br>WSEL | <ul> <li>Word Select</li> <li>0 = DMAx transfers a single byte per request.</li> <li>1 = DMAx transfers a two-byte word per request. The address for the on-chip peripheral control register must be an even address.</li> </ul> | | [2:0]<br>RSS | Request Trigger Source Select The Request Trigger Source Select field determines the peripheral that can initiate a DMA transfer. The corresponding interrupts do not need to be enabled within the Interrupt Controller to initiate a DMA transfer. However, if the Request Trigger Source can enable or disable the interrupt request sent to the Interrupt Controller, the interrupt request must be enabled within the Request Trigger Source block. 000 = Timer 0. 001 = Timer 1. 010 = Timer 2. 011 = Timer 3. 100 = DMA0 Control Register: UARTO Received Data Register contains valid data. DMA1 Control Register: UARTO Transmit Data Register empty. 101 = DMA0 Control Register: UART1 Received Data Register contains valid data. DMA1 Control Register: UART1 Transmit Data Register empty. 110 = DMA0 Control Register: I <sup>2</sup> C Receiver Interrupt. DMA1 Control Register: I <sup>2</sup> C Transmitter Interrupt Register empty. | # DMAx I/O Address Register The DMAx I/O Address Register, shown in Table 79, contains the low byte of the on-chip peripheral address for data transfer. The full 12-bit Register File address is provided by {FH, DMAx\_IO[7:0]}. When the DMA is configured for two-byte word transfers, the DMAx I/O Address Register must contain an even-numbered address. Table 79. DMAx I/O Address Register (DMAxIO) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------------|---|---|---|---|---|---|---|--| | Field | DMA_IO | | | | | | | | | | RESET | X | | | | | | | | | | R/W | R/W | | | | | | | | | | Address | FB1H, FB9H | | | | | | | | | | Bit | Description | |--------|-------------------------------------------------------------------------------------------------| | [7:0] | DMA On-Chip Peripheral Control Register Address | | DMA_IO | This byte sets the low byte of the on-chip peripheral control register address on Register File | | | Page FH (addresses F00H to FFFH). | ### DMAx Address High Nibble Register The DMAx Address High Register, shown in Table 80, specifies the upper four bits of address for the Start/Current and End addresses of DMAx. Table 80. DMAx Address High Nibble Register (DMAxH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------------|-------|---|-------------|---|---|---|--|--| | Field | | DMA_I | END_H | | DMA_START_H | | | | | | | RESET | | X | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FB2H, FBAH | | | | | | | | | | Bit | Description | |-------------|-----------------------------------------------------------------------------------------| | [7:4] | DMAx End Address High Nibble | | DMA_END_H | These bits, used with the DMAx End Address Low Register, form a 12-bit End Address. | | | The full 12-bit address is provided by {DMA_END_H[3:0], DMA_END[7:0]}. | | [3:0] | DMAx Start/Current Address High Nibble | | DMA_START_H | These bits, used with the DMAx Start/Current Address Low Register, form a 12-bit Start/ | | | Current Address. The full 12-bit address is provided by {DMA_START_H[3:0], | | | DMA_START[7:0]}. | #### DMAx Start/Current Address Low Byte Register The DMAx Start/Current Address Low Byte Register, shown in Table 81, in conjunction with the DMAx Address High Nibble Register, shown in Table 80, forms a 12-bit Start/Current Address. Writes to this register set the Start Address for DMA operations. Each time the DMA completes a data transfer, the 12-bit Start/Current Address increments by either 1 (single-byte transfer) or 2 (two-byte word transfer). Reads from this register return the low byte of the current address to be used for the next DMA data transfer. Table 81. DMAx Start/Current Address Low Byte Register (DMAxSTART) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|-----------|---|---|-------|------|---|---|---|--| | Field | DMA_START | | | | | | | | | | RESET | X | | | | | | | | | | R/W | R/W | | | | | | | | | | Address | | | | FB3H, | FBBH | | | | | | Bit | Description | |-----------|--------------------------------------------------------------------------------------------| | [7:0] | DMAx Start/Current Address Low | | DMA_START | These bits, with the four lower bits of the DMAx_H Register, form the 12-bit Start/Current | | | address. The full 12-bit address is provided by {DMA_START_H[3:0], DMA_START[7:0]}. | ## DMAx End Address Low Byte Register The DMAx End Address Low Byte Register, shown in Table 82, forms a 12-bit End Address. Table 82. DMAx End Address Low Byte Register (DMAxEND) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---------|------------|---|---|---|---|---|---|--| | Field | DMA_END | | | | | | | | | | RESET | X | | | | | | | | | | R/W | R/W | | | | | | | | | | Address | | FB4H, FBCH | | | | | | | | | Bit | Description | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | DMAx End Address Low | | DMA_END | These bits, with the four upper bits of the DMAx_H Register, form a 12-bit address. This address is the ending location of the DMAx transfer. The full 12-bit address is provided by {DMA_END_H[3:0], DMA_END[7:0]}. | #### **DMA\_ADC Address Register** The DMA\_ADC Address Register, shown in Table 84, points to a block of the Register File to store the ADC conversion values displayed in Table 83. This register contains the seven most significant bits of the 12-bit Register File addresses. The five least significant bits are calculated from the ADC analog input number (5-bit base address is equal to twice the ADC analog input number). The 10-bit ADC conversion data is stored as two bytes with the most significant byte of the ADC data stored at the even-numbered Register File address Table 83 provides an example of the Register File addresses if the DMA\_ADC Address Register contains the value 72H. Table 83. DMA\_ADC Register File Address Example | ADC Analog Input | Register File Address<br>(Hex)* | |---------------------|---------------------------------| | 0 | 720H–721H | | 1 | 722H–723H | | 2 | 724H–725H | | 3 | 726H–727H | | 4 | 728H–729H | | 5 | 72AH–72BH | | 6 | 72CH-72DH | | 7 | 72EH-72FH | | 8 | 730H–731H | | 9 | 732H–733H | | 10 | 734H–735H | | 11 | 736H–737H | | Note: *DMAA_ADDR is | set to 72H. | Table 84. DMA\_ADC Address Register (DMAA\_ADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|----------|----|---|---|----------| | Field | | | | MAA_ADDI | ₹ | | | Reserved | | RESET | X | | | | | | | | | R/W | | | | R/ | W | | | | | Address | | | | FB | DH | | | | | Bit | Description | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:1]<br>DMAA_ADDR | DMA_ADC Address These bits specify the seven most significant bits of the 12-bit Register File addresses used for storing the ADC output data. The ADC analog input Number defines the five least significant bits of the Register File address. Full 12-bit address is {DMAA_ADDR[7:1], 4-bit ADC analog input Number, 0}. | | 0 | Reserved This bit is reserved and must be programmed to 0. | ## **DMA\_ADC** Control Register The DMA\_ADC Control Register, shown in Table 85, enables and sets options (DMA enable and interrupt enable) for ADC operation. Table 85. DMA\_ADC Control Register (DMAACTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------|----------------|---|---|---|--------|---|---|--|--| | Field | DAEN | IRQEN Reserved | | | | ADC_IN | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FBEH | | | | | | | | | | Bit | Description | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>DAEN | DMA_ADC Enable 0 = DMA_ADC is disabled and the ADC analog input Number (ADC_IN) is reset to 0. 1 = DMA_ADC is enabled. | | [6]<br>IRQEN | Interrupt Enable 0 = DMA_ADC does not generate any interrupts. 1 = DMA_ADC generates an interrupt after transferring data from the last ADC analog input specified by the ADC_IN field. | | Bit | Description (Continued) | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [5:4] | Reserved These bits are reserved and must be programmed to 00. | | [3:0]<br>ADC_IN | ADC Analog Input Number These bits set the number of ADC analog inputs to be used in the continuous update (data conversion followed by DMA data transfer). The conversion always begins with ADC analog input 0 and then progresses sequentially through the other selected ADC analog inputs. 0000 = ADC analog input 0 updated. 0001 = ADC analog inputs 0–1 updated. 0010 = ADC analog inputs 0–2 updated. 0011 = ADC analog inputs 0–3 updated. 0100 = ADC analog inputs 0–4 updated. 0110 = ADC analog inputs 0–5 updated. 0110 = ADC analog inputs 0–6 updated. 0111 = ADC analog inputs 0–7 updated. 1000 = ADC analog inputs 0–8 updated. 1001 = ADC analog inputs 0–9 updated. 1010 = ADC analog inputs 0–10 updated. 1011 = ADC analog inputs 0–11 updated. 1011 = ADC analog inputs 0–11 updated. | # **DMA\_ADC Status Register** The DMA Status Register, shown in Table 86, indicates the DMA channel that generated the interrupt and the ADC analog input that is currently undergoing conversion. Reads from this register reset the Interrupt Request Indicator bits (IRQA, IRQ1, and IRQ0) to 0. Therefore, software interrupt service routines that read this register must process all three interrupt sources from the DMA. Table 86. DMA\_ADC Status Register (DMAA\_STAT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----------|------|---|---|----------|------|------|------| | Field | CADC[3:0] | | | | Reserved | IRQA | IRQ1 | IRQ0 | | RESET | | 0 | | | | | | | | R/W | | R | | | | | | | | Address | | FBFH | | | | | | | | Bit | Description | |--------------------|-------------------------------------------------------------------------------------------------------| | [7:4]<br>CADC[3:0] | Current ADC Analog Input This field identifies the Analog Input that the ADC is currently converting. | | [3] | Reserved This bit is reserved and must be programmed to 0. | # Z8 Encore! XP<sup>®</sup> F64xx Series Product Specification 160 | Bit | Description (Continued) | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [2]<br>IRQA | <ul> <li>DMA_ADC Interrupt Request Indicator</li> <li>This bit is automatically reset to 0 each time a read from this register occurs.</li> <li>0 = DMA_ADC is not the source of the interrupt from the DMA Controller.</li> <li>1 = DMA_ADC completed transfer of data from the last ADC analog input and generated an interrupt.</li> </ul> | | [1]<br>IRQ1 | DMA1 Interrupt Request Indicator This bit is automatically reset to 0 each time a read from this register occurs. 0 = DMA1 is not the source of the interrupt from the DMA Controller. 1 = DMA1 completed transfer of data to/from the End Address and generated an interrupt. | | [0]<br>IRQ0 | DMA0 Interrupt Request Indicator This bit is automatically reset to 0 each time a read from this register occurs. 0 = DMA0 is not the source of the interrupt from the DMA Controller. 1 = DMA0 completed transfer of data to/from the End Address and generated an interrupt. | # Analog-to-Digital Converter The Analog-to-Digital Converter (ADC) converts an analog input signal to a 10-bit binary number. The features of the sigma-delta ADC include: - 12 analog input sources are multiplexed with general-purpose I/O ports - Interrupt upon completion of conversion - Internal voltage reference generator - A Direct Memory Access (DMA) controller that can automatically initiate data conversion and transfer the data from 1 to 12 analog inputs ### **Architecture** Figure 34 displays the three major functional blocks (converter, analog multiplexer, and voltage reference generator) of the ADC. The ADC converts an analog input signal to its digital representation. The 12-input analog multiplexer selects one of the 12 analog input sources. The ADC requires an input reference voltage for the conversion. The voltage reference for the conversion may be input through the external $V_{REF}$ pin or generated internally by the voltage reference generator. Figure 34. Analog-to-Digital Converter Block Diagram The sigma-delta ADC architecture provides alias and image attenuation below the amplitude resolution of the ADC in the frequency range of DC to one-half the ADC clock rate (one-fourth the system clock rate). The ADC provides alias free conversion for frequencies up to one-half the ADC clock rate. Therefore, the sigma-delta ADC exhibits high noise immunity, which makes it ideal for embedded applications. In addition, monotonicity (no missing codes) is guaranteed by design. ## **Operation** This section describes the operational aspects of the ADC's power-down and conversion features. #### **Automatic Power-Down** If the ADC is idle (i.e., no conversions are in progress) for 160 consecutive system clock cycles, portions of the ADC are automatically powered down. From this powered-down state, the ADC requires 40 system clock cycles to power up. The ADC powers up when a conversion is requested using the ADC Control Register. ## **Single-Shot Conversion** When configured for single-shot conversion, the ADC performs a single analog-to-digital conversion on the selected analog input channel. After completion of the conversion, the ADC shuts down. Observe the following procedure for setting up the ADC and initiating a single-shot conversion: - 1. Enable the appropriate analog inputs by configuring the general-purpose I/O pins for alternate function. This configuration disables the digital input and output drivers. - 2. Write to the ADC Control Register to configure the ADC and begin the conversion. The bit fields in the ADC Control Register can be written simultaneously: - Write to the ANAIN[3:0] field to select one of the 12 analog input sources - Clear CONT to 0 to select a single-shot conversion - Write to the $\overline{\text{VREF}}$ bit to enable or disable the internal voltage reference generator - Set CEN to 1 to start the conversion - 3. CEN remains 1 while the conversion is in progress. A single-shot conversion requires 5129 system clock cycles to complete. If a single-shot conversion is requested from an ADC powered-down state, the ADC uses 40 additional clock cycles to power up before beginning the 5129 cycle conversion. - 4. When the conversion is complete, the ADC control logic performs the following operations: - 10-bit data result written to {ADCD H[7:0], ADCD L[7:6]} - CEN resets to 0 to indicate the conversion is complete - An interrupt request is sent to the Interrupt Controller - 5. If the ADC remains idle for 160 consecutive system clock cycles, it is automatically powered down. #### **Continuous Conversion** When configured for continuous conversion, the ADC continuously performs an analog-to-digital conversion on the selected analog input. Each new data value over-writes the previous value stored in the ADC Data registers. An interrupt is generated after each conversion. **Caution:** In CONTINUOUS Mode, you must be aware that ADC updates are limited by the input signal bandwidth of the ADC and the latency of the ADC and its digital filter. Step changes at the input are not seen at the next output from the ADC. The response of the ADC (in all modes) is limited by the input signal bandwidth and the latency. Observe the following procedure for setting up the ADC and initiating continuous conversion: - 1. Enable the appropriate analog input by configuring the general-purpose I/O pins for alternate function. This disables the digital input and output driver. - 2. Write to the ADC Control Register to configure the ADC for continuous conversion. The bit fields in the ADC Control Register may be written simultaneously: - Write to the ANAIN[3:0] field to select one of the 12 analog input sources - Set CONT to 1 to select continuous conversion - Write to the VREF bit to enable or disable the internal voltage reference generator - Set CEN to 1 to start the conversions - 3. When the first conversion in continuous operation is complete (after 5129 system clock cycles, plus the 40 cycles required to power up, if necessary), the ADC control logic performs the following operations: - CEN resets to 0 to indicate the first conversion is complete. CEN remains 0 for all subsequent conversions in continuous operation - An interrupt request is sent to the Interrupt Controller to indicate the conversion is complete - 4. Thereafter, the ADC writes a new 10-bit data result to {ADCD\_H[7:0], ADCD\_L[7:6]} every 256 system clock cycles. An interrupt request is sent to the Interrupt Controller when each conversion is complete. - 5. To disable continuous conversion, clear the CONT bit in the ADC Control Register to 0. #### **DMA Control of the ADC** The Direct Memory Access (DMA) Controller can control operation of the ADC including analog input selection and conversion enable. For more information about the DMA and configuring for ADC operations, see the <u>Direct Memory Access Controller</u> chapter on page 150. ## **ADC Control Register Definitions** This section defines the features of the following ADC Control registers. ADC Control Register: see page 165 ADC Data High Byte Register: see page 167 ADC Data Low Bits Register: see page 168 ## **ADC Control Register** The ADC Control Register selects the analog input channel and initiates the analog-to-digital conversion. Table 87. ADC Control Register (ADCCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|----------|------|------|------------|---|---|---| | Field | CEN | Reserved | VREF | CONT | ANAIN[3:0] | | | | | RESET | ( | 0 | 1 | | 0 | | | | | R/W | | R/W | | | | | | | | Address | F70H | | | | | | | | | Bit | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | Conversion Enable | | CEN | 0 = Conversion is complete. Writing a 0 produces no effect. The ADC automatically clears this bit to 0 when a conversion has been completed. | | | 1 = Begin conversion. Writing a 1 to this bit starts a conversion. If a conversion is already in progress, the conversion restarts. This bit remains 1 until the conversion is complete. | | [6] | Reserved | | | This bit is reserved and must be programmed to 0. | | [5] | Voltage Reference | | VREF | <ul> <li>0 = Internal voltage reference generator enabled. The V<sub>REF</sub> pin should be left unconnected (or capacitively coupled to analog ground) if the internal voltage reference is selected as the ADC reference voltage.</li> <li>1 = Internal voltage reference generator disabled. An external voltage reference must be provided through the V<sub>REF</sub> pin.</li> </ul> | ## Z8 Encore! XP<sup>®</sup> F64xx Series Product Specification 166 | Bit | Description (Continued) | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | · · · · · · · · · · · · · · · · · · · | | [4] | Conversion | | CONT | 0 = Single-shot conversion. ADC data is output once at completion of the 5129 system clock cycles. | | | 1 = Continuous conversion. ADC data updated every 256 system clock cycles. | | [3:0] | Analog Input Select | | ANAIN[3:0] | These bits select the analog input for conversion. For information about the Port pins available with each package style, see the Signal and Pin Descriptions chapter on page 7. Do not enable unavailable analog inputs. 0000 = ANA0. 0001 = ANA1. 0010 = ANA2. 0011 = ANA3. 0100 = ANA4. 0101 = ANA5. 0110 = ANA6. 0111 = ANA7. 1000 = ANA8. | | | 1001 = ANA9.<br>1010 = ANA10. | | | 1010 = ANA10.<br>1011 = ANA11. | | | 11xx = Reserved. | ## **ADC Data High Byte Register** The ADC Data High Byte Register, shown in Table 88, contains the upper eight bits of the 10-bit ADC output. During a single-shot conversion, this value is invalid. Access to the ADC Data High Byte Register is read-only. The full 10-bit ADC result is provided by {ADCD\_H[7:0], ADCD\_L[7:6]}. Reading the ADC Data High Byte Register latches data in the ADC Low Bits Register. Table 88. ADC Data High Byte Register (ADCD\_H) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|------|---|---|---|---|---|---| | Field | ADCD_H | | | | | | | | | RESET | | X | | | | | | | | R/W | R | | | | | | | | | Address | | F72H | | | | | | | | Bit | Description | |--------|---------------------------------------------------------------------------------------------------| | [7:0] | ADC Data High Byte | | ADCD_H | This byte contains the upper eight bits of the 10-bit ADC output. These bits are not valid during | | | a single-shot conversion. During a continuous conversion, the last conversion output is held in | | | this register. These bits are undefined after a Reset. | ## **ADC Data Low Bits Register** The ADC Data Low Bits Register, Table 89, contains the lower two bits of the conversion value. The data in the ADC Data Low Bits Register is latched each time the ADC Data High Byte Register is read. Reading this register always returns the lower two bits of the conversion last read into the ADC High Byte Register. Access to the ADC Data Low Bits Register is read-only. The full 10-bit ADC result is provided by {ADCD\_H[7:0], ADCD\_L[7:6]}. Table 89. ADC Data Low Bits Register (ADCD\_L) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----------------|------|---|---|---|---|---|---| | Field | ADCD_L Reserved | | | | | | | | | RESET | | X | | | | | | | | R/W | | R | | | | | | | | Address | | F73H | | | | | | | | Bit | Description | |-----------------|------------------------------------------------------------------------------------------------------------------------------| | [7:6]<br>ADCD_L | ADC Data Low Bits These are the least significant two bits of the 10-bit ADC output. These bits are undefined after a Reset. | | [5:0] | Reserved These bits are reserved and are always undefined. | # Flash Memory The products in the Z8 Encore! XP F64xx Series feature up to 64 KB (65,536 bytes) of non-volatile Flash memory with read/write/erase capability. The Flash memory can be programmed and erased in-circuit by either user code or through the On-Chip Debugger. The Flash memory array is arranged in 512 byte per page. The 512 byte page is the minimum Flash block size that can be erased. The Flash memory is also divided into 8 sectors which can be protected from programming and erase operations on a per sector basis. Table 90 describes the Flash memory configuration for each device in the Z8 Encore! XP F64xx Series. Table 91 lists the sector address ranges. Figure 35 displays the Flash memory arrangement. **Table 90. Flash Memory Configurations** | Part<br>Number | Flash Size | Number of<br>Pages | Flash Memory<br>Addresses | Sector Size | Number of<br>Sectors | Pages per<br>Sector | |----------------|--------------|--------------------|---------------------------|-------------|----------------------|---------------------| | Z8F162x | 16K (16,384) | 32 | 0000H-3FFFH | 2K (2048) | 8 | 4 | | Z8F242x | 24K (24,576) | 48 | 0000H-5FFFH | 4K (4096) | 6 | 8 | | Z8F322x | 32K (32,768) | 64 | 0000H-7FFFH | 4K (4096) | 8 | 8 | | Z8F482x | 48K (49,152) | 96 | 0000H-BFFFH | 8K (8192) | 6 | 16 | | Z8F642x | 64K (65,536) | 128 | 0000H-FFFFH | 8K (8192) | 8 | 16 | **Table 91. Flash Memory Sector Addresses** | Sector | Flash Sector Address Ranges | | | | | | | | | |--------|-----------------------------|-------------|-------------|-------------|-------------|--|--|--|--| | Number | Z8F162x | Z8F242x | Z8F322x | Z8F482x | Z8F642x | | | | | | 0 | 0000H-07FFH | 0000H-0FFFH | 0000H-0FFFH | 0000H-1FFFH | 0000H-1FFFH | | | | | | 1 | 0800H-0FFFH | 1000H-1FFFH | 1000H-1FFFH | 2000H-3FFFH | 2000H-3FFFH | | | | | | 2 | 1000H-17FFH | 2000H-2FFFH | 2000H-2FFFH | 4000H-5FFFH | 4000H-5FFFH | | | | | | 3 | 1800H–1FFFH | 3000H-3FFFH | 3000H-3FFFH | 6000H-7FFFH | 6000H-7FFFH | | | | | | 4 | 2000H-27FFH | 4000H-4FFFH | 4000H-4FFFH | 8000H-9FFFH | 8000H-9FFFH | | | | | | 5 | 2800H-2FFFH | 5000H-5FFFH | 5000H-5FFFH | A000H-BFFFH | A000H-BFFFH | | | | | | 6 | 3000H-37FFH | N/A | 6000H-6FFFH | N/A | C000H-DFFFH | | | | | | 7 | 3800H-3FFFH | N/A | 7000H-7FFFH | N/A | E000H-FFFFH | | | | | Figure 35. Flash Memory Arrangement ## **Information Area** Table 92 describes the Z8 Encore! XP F64xx Series Information Area. This 512-byte Information Area is accessed by setting bit 7 of the Page Select Register to 1. When access is enabled, the Information Area is mapped into Flash memory and overlays the 512 bytes at addresses FE00H to FFFFH. When the Information Area access is enabled, LDC instructions return data from the Information Area. CPU instruction fetches always comes from Flash memory regardless of the Information Area access bit. Access to the Information Area is read-only. Table 92. Z8 Encore! XP F64xx Series Information Area Map | Flash Memory<br>Address (Hex) | Function | |-------------------------------|---------------------------------------------------------------------------------------------| | FE00H-FE3FH | Reserved | | FE40H-FE53H | Part Number<br>20-character ASCII alphanumeric code<br>Left-justified and filled with zeros | | FE54H-FFFFH | Reserved | ## **Operation** The Flash Controller provides the proper signals and timing for the Byte Programming, Page Erase, and Mass Erase operations within Flash memory. The Flash Controller contains a protection mechanism, via the Flash Control Register (FCTL), to prevent accidental programming or erasure. The following subsections provide details about the Lock, Unlock, Sector Protect, Byte Programming, Page Erase and Mass Erase operations. ## **Timing Using the Flash Frequency Registers** Before performing a program or erase operation in Flash memory, you must first configure the Flash Frequency High and Low Byte registers. The Flash Frequency registers allow programming and erasure of the Flash with system clock frequencies ranging from 20kHz through 20MHz (the valid range is limited to the device operating frequencies). The Flash Frequency High and Low Byte registers combine to form a 16-bit value, FFREQ, to control timing for Flash program and erase operations. The 16-bit Flash Frequency value must contain the system clock frequency in kHz. This value is calculated using the following equation: $$FFREQ[15:0] = \frac{System Clock Frequency (Hz)}{1000}$$ **Caution:** Flash programming and erasure are not supported for system clock frequencies below 20kHz, above 20MHz, or outside of the devices' operating frequency range. The Flash Frequency High and Low Byte registers must be loaded with the correct value to ensure proper Flash programming and erase operations. #### **Flash Read Protection** The user code contained within Flash memory can be protected from external access. Programming the Flash Read Protect option bit prevents reading of user code by the On-Chip Debugger or by using the Flash Controller Bypass mode. For more information, see the Option Bits chapter on page 180 and the On-Chip Debugger chapter on page 183. #### Flash Write/Erase Protection The Z8 Encore! XP F64xx Series provides several levels of protection against accidental program and erasure of the Flash memory contents. This protection is provided by the Flash Controller unlock mechanism, the Flash Sector Protect Register, and the Flash Write Protect option bit. #### Flash Controller Unlock Mechanism At Reset, the Flash Controller locks to prevent accidental program or erasure of Flash memory. To program or erase Flash memory, the Flash Controller must be unlocked. After unlocking the Flash Controller, the Flash can be programmed or erased. Any value written by user code to the Flash Control Register or Page Select Register out of sequence will lock the Flash Controller. Observe the following procedure to unlock the Flash Controller from user code: - 1. Write 00H to the Flash Control Register to reset the Flash Controller. - 2. Write the page to be programmed or erased to the Page Select Register. - 3. Write the first unlock command 73H to the Flash Control Register. - 4. Write the second unlock command 8CH to the Flash Control Register. - 5. Rewrite the page written in <u>Step 2</u> to the Page Select Register. #### Flash Sector Protection The Flash Sector Protect Register can be configured to prevent sectors from being programmed or erased. After a sector is protected, it cannot be unprotected by user code. The Flash Sector Protect Register is cleared after reset and any previously written protection values is lost. User code must write this register in their initialization routine if they want to enable sector protection. The Flash Sector Protect Register shares its Register File address with the Page Select Register. The Flash Sector Protect Register is accessed by writing the Flash Control Register with 5EH. After the Flash Sector Protect Register is selected, it can be accessed at the Page Select Register address. When user code writes the Flash Sector Protect Register, bits can only be set to 1. Thus, sectors can be protected, but not unprotected, via register write operations. Writing a value other than 5EH to the Flash Control Register deselects the Flash Sector Protect Register and reenables access to the Page Select Register. Observe the following procedure to setup the Flash Sector Protect Register from user code: - 1. Write 00H to the Flash Control Register to reset the Flash Controller. - 2. Write 5EH to the Flash Control Register to select the Flash Sector Protect Register. - 3. Read and/or write the Flash Sector Protect Register which is now at Register File address FF9H. - 4. Write 00H to the Flash Control Register to return the Flash Controller to its reset state. #### Flash Write Protection Option Bit The Flash Write Protect option bit can be enabled to block all program and erase operations from user code. For more information, see the Option Bits chapter on page 180. ## **Byte Programming** When the Flash Controller is unlocked, writes to Flash memory from user code will program a byte into the Flash if the address is located in the unlocked page. An erased Flash byte contains all ones (FFH). The programming operation can only be used to change bits from one to zero. To change a Flash bit (or multiple bits) from zero to one requires a Page Erase or Mass Erase operation. Byte programming can be accomplished using the eZ8 CPU's LDC or LDCI instructions. For a description of the LDC and LDCI instructions, refer to the eZ8 CPU Core User Manual (UM0128), which is available for download on www.zilog.com. While the Flash Controller programs Flash memory, the eZ8 CPU idles but the system clock and on-chip peripherals continue to operate. Interrupts that occur when a programming operation is in progress are serviced after the programming operation is complete. To exit programming mode and lock the Flash Controller, write 00H to the Flash Control Register. User code cannot program Flash memory on a page that resides in a protected sector. When user code writes memory locations, only addresses located in the unlocked page are programmed. Memory writes outside of the unlocked page are ignored. **Caution:** Each memory location must not be programmed more than twice before an erase occurs. Observe the following procedure to program the Flash from user code: - 1. Write 00H to the Flash Control Register to reset the Flash Controller. - 2. Write the page of memory to be programmed to the Page Select Register. - 3. Write the first unlock command 73H to the Flash Control Register. 17/ - 4. Write the second unlock command 8CH to the Flash Control Register. - 5. Rewrite the page written in <u>Step 2</u> to the Page Select Register. - 6. Write Flash memory using LDC or LDCI instructions to program the Flash. - 7. Repeat <u>Step 6</u> to program additional memory locations on the same page. - 8. Write 00H to the Flash Control Register to lock the Flash Controller. #### **Page Erase** Flash memory can be erased one page (512 bytes) at a time. Page-erasing Flash memory sets all bytes in a page to the value FFH. The Page Select Register identifies the page to be erased. While the Flash Controller executes the Page Erase operation, the eZ8 CPU idles; however, the system clock and on-chip peripherals continue to operate. The eZ8 CPU resumes operation after the Page Erase operation completes. Interrupts that occur when the Page Erase operation is in progress are serviced after the Page Erase operation is complete. When the Page Erase operation is complete, the Flash Controller returns to its locked state. Only pages located in unprotected sectors can be erased. Observe the following procedure to perform a Page Erase operation: - 1. Write 00H to the Flash Control Register to reset the Flash Controller. - 2. Write the page to be erased to the Page Select Register. - 3. Write the first unlock command 73H to the Flash Control Register. - 4. Write the second unlock command 8CH to the Flash Control Register. - 5. Rewrite the page written in <u>Step 2</u> to the Page Select Register. - 6. Write the Page Erase command 95H to the Flash Control Register. #### **Mass Erase** The Flash memory cannot be mass-erased by user code. ## **Flash Controller Bypass** The Flash Controller can be bypassed and the control signals for Flash memory can be brought out to the GPIO pins. Bypassing the Flash Controller allows faster programming algorithms by controlling the Flash programming signals directly. Flash Controller Bypass is recommended for gang programming applications and large volume customers who do not require in-circuit programming of Flash memory. For more information about bypassing the Flash Controller, refer to the <u>Third Party Flash Programming Support for Z8 Encore! MCUs Application Note (AN0117)</u>, which is available for download at <u>www.zilog.com</u>. ## Flash Controller Behavior in Debug Mode The following changes in Flash Controller behavior occur when the Flash Controller is accessed using the On-Chip Debugger: - The Flash Write Protect option bit is ignored - The Flash Sector Protect Register is ignored for programming and erase operations - Programming operations are not limited to the page selected in the Page Select Register - Bits in the Flash Sector Protect Register can be written to one or zero - The second write of the Page Select Register to unlock the Flash Controller is not necessary - The Page Select Register can be written when the Flash Controller is unlocked - The Mass Erase command is enabled through the Flash Control Register **Caution:** For security reasons, the Flash Controller allows only a single page to be opened for write/erase operations. When writing multiple Flash pages, the Flash Controller must go through the unlock sequence again to select another page. ## **Flash Control Register Definitions** This section defines the features of the following Flash Control registers. Flash Control Register: see page 175 Flash Status Register: see page 177 Page Select Register: see page 177 Flash Sector Protect Register: see page 178 Flash Frequency High and Low Byte Registers: see page 179 ## Flash Control Register The Flash Control Register, shown in Table 93, unlocks the Flash Controller for programming and erase operations, or to select the Flash Sector Protect Register. The write-only Flash Control Register shares its Register File address with the read-only Flash Status Register. Table 93. Flash Control Register (FCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|------|---|---|---|---|---|---| | Field | FCMD | | | | | | | | | RESET | 0 | | | | | | | | | R/W | W | | | | | | | | | Address | | FF8H | | | | | | | | Bit | Description | |-------------|-------------------------------------------------------------------------------| | [7:0] | Flash Command* | | <b>FCMD</b> | 73H = First unlock command. | | | 8CH = Second unlock command. | | | 95H = Page erase command. | | | 63H = Mass erase command | | | 5EH = Flash Sector Protect Register select. | | Note: *A | Il other commands, or any command out of sequence, lock the Flash Controller. | ## Flash Status Register The Flash Status Register, shown in Table 94, indicates the current state of the Flash Controller. This register can be read at any time. The read-only Flash Status Register shares its Register File address with the write-only Flash Control Register. Table 94. Flash Status Register (FSTAT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|----------------|---|---|---|---|---|---| | Field | Rese | Reserved FSTAT | | | | | | | | RESET | | 0 | | | | | | | | R/W | | R | | | | | | | | Address | | FF8H | | | | | | | | Bit | Description | |--------------|-------------------------------------------------------| | [7:6] | Reserved | | | These bits are reserved and must be programmed to 00. | | [5:0] | Flash Controller Status | | <b>FSTAT</b> | 00_0000 = Flash Controller locked. | | | 00_0001 = First unlock command received. | | | 00_0010 = Second unlock command received. | | | 00_0011 = Flash Controller unlocked. | | | 00_0100 = Flash Sector Protect Register selected. | | | 00_1xxx = Program operation in progress. | | | 01_0xxx = Page erase operation in progress. | | | 10_0xxx = Mass erase operation in progress. | ## **Page Select Register** The Page Select (FPS) Register, shown in Table 95, selects one of the 128 available Flash memory pages to be erased or programmed. Each Flash page contains 512 bytes of Flash memory. During a Page Erase operation, all Flash memory locations with the 7 most significant bits of the address provided by the PAGE field are erased to FFH. The Page Select Register shares its Register File address with the Flash Sector Protect Register. The Page Select Register cannot be accessed when the Flash Sector Protect Register is enabled. Table 95. Page Select Register (FPS) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---------|----------|---|---|---|---|---|---|--| | Field | INFO_EN | _EN PAGE | | | | | | | | | RESET | | 0 | | | | | | | | | R/W | | R/W | | | | | | | | | Address | | FF9H | | | | | | | | | Bit | Description | |---------|-------------------------------------------------------------------------------------------------------------------------------------------| | [7] | Information Area Enable | | INFO_EN | 0 = Information Area is not selected. | | | 1 = Information Area is selected. The Information area is mapped into the Flash memory<br>address space at addresses FE00H through FFFFH. | | [6:0] | Page Select | | PAGE | This 7-bit field selects the Flash memory page for programming and Page Erase operations. | | | Flash Memory Address[15:9] = PAGE[6:0]. | ## Flash Sector Protect Register The Flash Sector Protect Register, shown in Table 96, protects Flash memory sectors from being programmed or erased from user code. The Flash Sector Protect Register shares its Register File address with the Page Select Register. The Flash Sector Protect Register can be accessed only after writing the Flash Control Register with 5EH. User code can only write bits in this register to 1 (bits cannot be cleared to 0 by user code). To determine the appropriate Flash memory sector address range and sector number for your Z8F64xx Series product, please refer to <u>Table 91</u> on page 169. **Table 96. Flash Sector Protect Register (FPROT)** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------------|----------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--| | Field | SECT7 | SECT6 | SECT5 | SECT4 | SECT3 | SECT2 | SECT1 | SECT0 | | | RESET | | 0 | | | | | | | | | R/W | | R/W* | | | | | | | | | Address | FF9H | | | | | | | | | | Note: *R/V | Note: *R/W = This register is accessible for read operations; it can be written to 1 only via user code. | | | | | | | | | | Bit | Description | |---------------|-------------------------------------------------------------------------------------| | [7:0] | Sector Protect** | | SECT <i>n</i> | 0 = Sector <i>n</i> can be programmed or erased from user code. | | | 1 = Sector <i>n</i> is protected and cannot be programmed or erased from user code. | | Note: **L | Jser code can only write bits from 0 to 1. | ## Flash Frequency High and Low Byte Registers The Flash Frequency High and Low Byte registers, shown in Tables 97 and 98, combine to form a 16-bit value, FFREQ, to control timing for Flash program and erase operations. The 16-bit Flash Frequency registers must be written with the system clock frequency in kHz for Program and Erase operations. Calculate the Flash Frequency value using the following equation: $FFREQ[15:0] = \{FFREQH[7:0], FFREQL[7:0]\} = \frac{System\ Clock\ Frequency}{1000}$ **Caution:** Flash programming and erasure is not supported for system clock frequencies below 20kHz, above 20MHz, or outside of the valid operating frequency range for the device. The Flash Frequency High and Low Byte registers must be loaded with the correct value to ensure proper program and erase times. #### Table 97. Flash Frequency High Byte Register (FFREQH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|---|---|---|---|---|---| | Field | | FFREQH | | | | | | | | RESET | 0 | | | | | | | | | R/W | | R/W | | | | | | | | Address | | FFAH | | | | | | | #### Table 98. Flash Frequency Low Byte Register (FFREQL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|---|---|---|---|---|---| | Field | | FFREQL | | | | | | | | RESET | 0 | | | | | | | | | R/W | | R/W | | | | | | | | Address | | FFBH | | | | | | | | Bit | Description | |---------|--------------------------------------------------------------------------------------| | [7:0] | Flash Frequency High and Low Bytes | | FFREQH. | These 2 bytes, {FFREQH[7:0], FFREQL[7:0]}, contain the 16-bit Flash Frequency value. | | FFREQL | | # **Option Bits** Option bits allow user configuration of certain aspects of the Z8 Encore! XP F64xx Series operation. The feature configuration data is stored in the Flash memory and read during Reset. The features available for control via the option bits are: - Watchdog Timer time-out response selection—interrupt or Reset - Watchdog Timer enabled at Reset - The ability to prevent unwanted read access to user code in Flash memory - The ability to prevent accidental programming and erasure of the user code in Flash memory - Voltage Brown-Out configuration is always enabled or disabled during STOP Mode to reduce STOP Mode power consumption - Oscillator mode selection for high-, medium-, and low-power crystal oscillators or an external RC oscillator ## **Operation** This section describes the type and configuration of the programmable Flash option bits. ## **Option Bit Configuration By Reset** Each time the option bits are programmed or erased, the device must be Reset for the change to take place. During any reset operation (System Reset, Reset, or Stop Mode Recovery), the option bits are automatically read from the Flash memory and written to Option Configuration registers. The Option Configuration registers control operation of the devices within the Z8 Encore! XP F64xx Series. Option bit control is established before the device exits Reset and the eZ8 CPU begins code execution. The Option Configuration registers are not part of the Register File and are not accessible for read or write access. ## **Option Bit Address Space** The first two bytes of Flash memory at addresses <code>0000H</code> (see Table 99) and <code>0001H</code> (see Table 100) are reserved for the user option bits. The byte at Flash memory address <code>0000H</code> configures user options. The byte at Flash memory address <code>0001H</code> is reserved for future use and must remain unprogrammed. ## Flash Memory Address 0000H Table 99. Flash Option Bits At Flash Memory Address 0000H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------------------------------------------|----------------------|--------|--------------|---|--------|----|----------|-----|--| | Field | WDT_RES | WDT_AO | OSC_SEL[1:0] | | VBO_AO | RP | Reserved | FWP | | | RESET | Ü | | | | | | | | | | R/W | R/W | | | | | | | | | | Address | Program Memory 0000H | | | | | | | | | | Note: U = Unchanged by Reset; R/W = Read/Write. | | | | | | | | | | | Bit | Description | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>WDT_RES | Watchdog Timer Reset 0 = Watchdog Timer time-out generates an interrupt request. Interrupts must be globally enabled for the eZ8 CPU to acknowledge the interrupt request. 1 = Watchdog Timer time-out causes a Short Reset. This setting is the default for unprogrammed (erased) Flash. | | [6]<br>WDT_AO | <ul> <li>Watchdog Timer Always On</li> <li>0 = Watchdog Timer is automatically enabled upon application of system power. Watchdog Timer can not be disabled except during STOP Mode (if configured to power down during STOP Mode).</li> <li>1 = Watchdog Timer is enabled upon execution of the WDT instruction. Once enabled, the Watchdog Timer can only be disabled by a Reset or Stop Mode Recovery. This setting is the default for unprogrammed (erased) Flash.</li> </ul> | | [5:4]<br>OSC_SEL[1:0] | Oscillator Mode Selection 00 = On-chip oscillator configured for use with external RC networks (<4MHz). 01 = Minimum power for use with very low frequency crystals (32kHz to 1.0MHz). 10 = Medium power for use with medium frequency crystals or ceramic resonators (0.5MHz to 10.0MHz). 11 = Maximum power for use with high frequency crystals (8.0MHz to 20.0MHz). This setting is the default for unprogrammed (erased) Flash. | | [3]<br>VBO_AO | <ul> <li>Voltage Brown-Out Protection Always On</li> <li>0 = Voltage Brown-Out Protection is disabled in STOP Mode to reduce total power consumption.</li> <li>1 = Voltage Brown-Out Protection is always enabled including during STOP Mode. This setting is the default for unprogrammed (erased) Flash.</li> </ul> | | [2]<br>RP | Read Protect 0 = User program code is inaccessible. Limited control features are available through the On-Chip Debugger. 1 = User program code is accessible. All On-Chip Debugger commands are enabled. This setting is the default for unprogrammed (erased) Flash. | | Bit | Description (Continued) | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [1] | Reserved | | | This bit is reserved and must be programmed to 0. | | [0] | Flash Write Protect (Flash version only) | | FWP | <ul> <li>0 = Programming, Page Erase, and Mass Erase through User Code is disabled. Mass Erase is available through the On-Chip Debugger.</li> <li>1 = Programming, and Page Erase are enabled for all of Flash program memory.</li> </ul> | ## Flash Memory Address 0001H Table 100. Options Bits at Flash Memory Address 0001H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------------------------------------------------|----------------------|---|---|---|---|---|---| | Field | | Reserved | | | | | | | | RESET | | U | | | | | | | | R/W | | R/W | | | | | | | | Address | | Program Memory 0001H | | | | | | | | Note: U = | ote: U = Unchanged by Reset. R/W = Read/Write. | | | | | | | | | otion | |---------------------------------------------------------------------------------------------------------------------| | ed | | option bits are reserved for future use and must always be 1. This setting is the default organized (erased) Flash. | | | # On-Chip Debugger The Z8 Encore! XP F64xx Series products contain an integrated On-Chip Debugger (OCD) that provides advanced debugging features including: - Reading and writing of the Register File - Reading and writing of Program and Data memory - Setting of breakpoints - Execution of eZ8 CPU instructions ### **Architecture** The On-Chip Debugger consists of four primary functional blocks: transmitter, receiver, autobaud generator, and debug controller. Figure 36 displays the architecture of the On-Chip Debugger. Figure 36. On-Chip Debugger Block Diagram Company 184 ## **Operation** The following section describes the operation of the OCD. #### **OCD** Interface The On-Chip Debugger uses the DBG pin for communication with an external host. This one-pin interface is a bidirectional open-drain interface that transmits and receives data. Data transmission is half-duplex, meaning that transmit and receive operations cannot occur simultaneously. The serial data on the DBG pin is sent using the standard asynchronous data format defined in RS-232. This pin can interface the Z8 Encore! XP F64xx Series products to the serial port of a host PC using minimal external hardware. Two different methods for connecting the DBG pin to an RS-232 interface are depicted in Figures 37 and 38. <u>^!\</u> **Caution:** For proper operation of the On-Chip Debugger, all power pins $(V_{DD} \text{ and } AV_{DD})$ must be supplied with power, and all ground pins $(V_{SS} \text{ and } AV_{SS})$ must be properly grounded. The DBG pin is open-drain and must always be connected to $V_{DD}$ through an external pull-up resistor to ensure proper operation. Figure 37. Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface, #1 of 2 edded in Life Figure 38. Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface, #2 of 2 #### **DEBUG Mode** The operating characteristics of the Z8 Encore! XP F64xx Series devices in DEBUG Mode are: - The eZ8 CPU fetch unit stops, idling the eZ8 CPU, unless directed by the OCD to execute specific instructions - The system clock operates unless in STOP Mode - All enabled on-chip peripherals operate unless in STOP Mode - Automatically exits HALT Mode - Constantly refreshes the Watchdog Timer, if enabled #### **Entering DEBUG Mode** The device enters DEBUG Mode following any of the following operations: - Writing the DBGMODE bit in the OCD Control Register to 1 using the OCD interface - eZ8 CPU execution of a breakpoint (BRK) instruction (when enabled) - If the DBG pin is Low when the device exits Reset, the On-Chip Debugger automatically puts the device into DEBUG Mode #### **Exiting DEBUG Mode** The device exits DEBUG Mode following any of the following operations: - Clearing the DBGMODE bit in the OCD Control Register to 0 - Power-On Reset - Voltage Brown-Out reset - Asserting the $\overline{RESET}$ pin Low to initiate a Reset - Driving the DBG pin Low while the device is in STOP Mode initiates a system reset #### **OCD Data Format** The OCD interface uses the asynchronous data format defined for RS-232. Each character is transmitted as 1 start bit, 8 data bits (least significant bit first), and 1 stop bit, as shown in Figure 39. Figure 39. OCD Data Format #### OCD Autobaud Detector/Generator To run over a range of baud rates (bits per second) with various system clock frequencies, the On-Chip Debugger has an Autobaud Detector/Generator. After a reset, the OCD is idle until it receives data. The OCD requires that the first character sent from the host is the character 80H. The character 80H has eight continuous bits Low (one start bit plus 7 data bits). The Autobaud Detector measures this period and sets the OCD Baud Rate Generator accordingly. The Autobaud Detector/Generator is clocked by the system clock. The minimum baud rate is the system clock frequency divided by 512. For optimal operation, the maximum recommended baud rate is the system clock frequency divided by 8. The theoretical maximum baud rate is the system clock frequency divided by 4. This theoretical maximum is possible for low noise designs with clean signals. Table 101 lists minimum and recommended maximum baud rates for sample crystal frequencies. Table 101. OCD Baud-Rate Limits | System Clock<br>Frequency (MHz) | Recommended<br>Maximum Baud Rate<br>(kbits/s) | Minimum Baud Rate<br>(kbits/s) | |---------------------------------|-----------------------------------------------|--------------------------------| | 20.0 | 2500 | 39.1 | | 1.0 | 125.0 | 1.96 | | 0.032768 (32kHz) | 4.096 | 0.064 | If the OCD receives a serial break (nine or more continuous bits Low) the Autobaud Detector/Generator resets. The Autobaud Detector/Generator can then be reconfigured by sending 80H. #### **OCD Serial Errors** The On-Chip Debugger can detect any of the following error conditions on the DBG pin: - Serial break (a minimum of nine continuous bits Low) - Framing error (received stop bit is Low) - Transmit collision (OCD and host simultaneous transmission detected by the OCD) When the OCD detects one of these errors, it aborts any command currently in progress, transmits a serial break 4096 system clock cycles long back to the host, and resets the Autobaud Detector/Generator. A framing error or transmit collision may be caused by the host sending a serial break to the OCD. Because of the open-drain nature of the interface, returning a serial break back to the host only extends the length of the serial break if the host releases the serial break early. The host transmits a serial break on the DBG pin when first connecting to the Z8 Encore! XP F64xx Series devices or when recovering from an error. A serial break from the host resets the Autobaud Generator/Detector but does not reset the OCD Control Register. A serial break leaves the device in DEBUG Mode if that is the current mode. The OCD is held in Reset until the end of the serial break when the DBG pin returns High. Because of the open-drain nature of the DBG pin, the host can send a serial break to the OCD even if the OCD is transmitting a character. ## **Breakpoints** Execution breakpoints are generated using the BRK instruction (op code 00H). When the eZ8 CPU decodes a BRK instruction, it signals the On-Chip Debugger. If breakpoints are enabled, the OCD idles the eZ8 CPU and enters DEBUG Mode. If breakpoints are not enabled, the OCD ignores the BRK signal and the BRK instruction operates as an NOP. If breakpoints are enabled, the OCD can be configured to automatically enter DEBUG Mode, or to loop on the break instruction. If the OCD is configured to loop on the BRK instruction, then the CPU is still enabled to service DMA and interrupt requests. The loop on BRK instruction can be used to service interrupts in the background. For interrupts to be serviced in the background, there cannot be any breakpoints in the interrupt service routine. Otherwise, the CPU stops on the breakpoint in the interrupt routine. For interrupts to be serviced in the background, interrupts must also be enabled. Debugging software should not automatically enable interrupts when using this feature, since #### Z8 Encore! XP<sup>®</sup> F64xx Series Product Specification 188 interrupts are typically disabled during critical sections of code where interrupts should not occur (such as adjusting the stack pointer or modifying shared data). Software can poll the IDLE bit of the OCDSTAT Register to determine if the OCD is looping on a BRK instruction. When software stops the CPU on the BRK instruction that it is looping on, it should not set the DBGMODE bit of the OCDCTL Register. The CPU may have vectored to and be in the middle of an interrupt service routine when this bit gets set. Instead, software must clear the BRKLP bit. This action allows the CPU to finish the interrupt service routine it may be in and return the BRK instruction. When the CPU returns to the BRK instruction it was previously looping on, it automatically sets the DBGMODE bit and enters DEBUG Mode. Software detects that the majority of the OCD commands are still disabled when the eZ8 CPU is looping on a BRK instruction. The eZ8 CPU must be stopped and the part must be in DEBUG Mode before these commands can be issued. #### **Breakpoints in Flash Memory** The BRK instruction is op code 00H, which corresponds to the fully programmed state of a byte in Flash memory. To implement a breakpoint, write 00H to the appropriate address, overwriting the current instruction. To remove a breakpoint, the corresponding page of Flash memory must be erased and reprogrammed with the original data. ## **On-Chip Debugger Commands** The host communicates to the On-Chip Debugger by sending OCD commands using the DBG interface. During normal operation, only a subset of the OCD commands are available. In DEBUG Mode, all OCD commands become available unless the user code and control registers are protected by programming the Read Protect option bit (RP). The Read Protect option bit prevents the code in memory from being read out of the Z8 Encore! XP F64xx Series products. When this option is enabled, several of the OCD commands are disabled. Table 102 contains a summary of the On-Chip Debugger commands. Table 102 lists those commands that operate when the device is not in DEBUG Mode (normal operation) and those commands that are disabled by programming the Read Protect option bit. Each OCD command is further described in the list that follows the table. **Table 102. On-Chip Debugger Commands** | Debug Command | Command<br>Byte | Enabled when NOT in DEBUG Mode? | Disabled by Read Protect Option Bit | |-------------------------------|-----------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Read OCD Revision | 00H | Yes | _ | | Read OCD Status<br>Register | 02H | Yes | _ | | Read Runtime Counter | 03H | _ | _ | | Write OCD Control<br>Register | 04H | Yes | Cannot clear DBGMODE bit | | Read OCD Control<br>Register | 05H | Yes | _ | | Write Program Counter | 06H | _ | Disabled | | Read Program Counter | 07H | _ | Disabled | | Write Register | 08H | _ | Only writes of the Flash memory control registers are allowed. Additionally, only the Mass Erase command is allowed to be written to the Flash Control Register. | | Read Register | 09H | _ | Disabled | | Write Program Memory | 0AH | _ | Disabled | | Read Program Memory | 0BH | _ | Disabled | | Write Data Memory | 0CH | _ | Disabled | | Read Data Memory | 0DH | _ | Disabled | | Read Program Memory<br>CRC | 0EH | _ | _ | | Reserved | 0FH | _ | _ | | Step Instruction | 10H | _ | Disabled | | Stuff Instruction | 11H | _ | Disabled | | Execute Instruction | 12H | _ | Disabled | | Reserved | 13H-FFH | _ | _ | In the following list of OCD commands, data and commands sent from the host to the On-Chip Debugger are identified by $DBG \leftarrow Command/Data$ . Data sent from the On-Chip Debugger back to the host is identified by $DBG \rightarrow Data$ . **Read OCD Revision (00H).** The Read OCD Revision command determines the version of the On-Chip Debugger. If OCD commands are added, removed, or changed, this revision number changes. ``` DBG ← 00H DBG OCDREV[15:8] (Major revision number) DBG OCDREV[7:0] (Minor revision number) ``` **Read OCD Status Register (02H).** The Read OCD Status Register command reads the OCDSTAT Register. ``` DBG ← 02H DBG OCDSTAT[7:0] ``` **Write OCD Control Register (04H).** The Write OCD Control Register command writes the data that follows to the OCDCTL Register. When the Read Protect option bit is enabled, the DBGMODE bit (OCDCTL[7]) can only be set to 1, it cannot be cleared to 0 and the only method of putting the device back into normal operating mode is to reset the device. ``` DBG ← 04H DBG ← OCDCTL[7:0] ``` **Read OCD Control Register (05H).** The Read OCD Control Register command reads the value of the OCDCTL Register. ``` DBG ← 05H DBG OCDCTL[7:0] ``` **Write Program Counter (06H).** The Write Program Counter command writes the data that follows to the eZ8 CPU's Program Counter (PC). If the device is not in DEBUG Mode or if the Read Protect option bit is enabled, the Program Counter (PC) values are discarded. ``` DBG ← 06H DBG ← ProgramCounter[15:8] DBG ← ProgramCounter[7:0] ``` **Read Program Counter (07H).** The Read Program Counter command reads the value in the eZ8 CPU's Program Counter (PC). If the device is not in DEBUG Mode or if the Read Protect option bit is enabled, this command returns FFFFH. ``` DBG ← 07H DBG ProgramCounter[15:8] DBG ProgramCounter[7:0] ``` **Write Register (08H).** The Write Register command writes data to the Register File. Data can be written 1-256 bytes at a time (256 bytes can be written by setting size to zero). If the device is not in DEBUG Mode, the address and data values are discarded. If the Read Protect option bit is enabled, then only writes to the Flash Control Registers are allowed and all other register write data values are discarded. ``` DBG \leftarrow 08H DBG \leftarrow {4'h0,Register Address[11:8]} DBG \leftarrow Register Address[7:0] ``` ``` DBG \leftarrow Size[7:0] DBG \leftarrow 1-256 data bytes ``` **Read Register (09H).** The Read Register command reads data from the Register File. Data can be read 1-256 bytes at a time (256 bytes can be read by setting size to zero). If the device is not in DEBUG Mode or if the Read Protect option bit is enabled, this command returns FFH for all the data values. ``` DBG \( \lefta \) 09H DBG \( \lefta \) \{4'h0, Register Address[11:8]} DBG \( \lefta \) Register Address[7:0] DBG \( \lefta \) Size[7:0] DBG 1-256 data bytes ``` Write Program Memory (0AH). The Write Program Memory command writes data to program memory. This command is equivalent to the LDC and LDCI instructions. Data can be written 1-65536 bytes at a time (65536 bytes can be written by setting size to zero). The on-chip Flash Controller must be written to and unlocked for the programming operation to occur. If the Flash Controller is not unlocked, the data is discarded. If the device is not in DEBUG Mode or if the Read Protect option bit is enabled, the data is discarded. ``` DBG ← 0AH DBG ← Program Memory Address[15:8] DBG ← Program Memory Address[7:0] DBG ← Size[15:8] DBG ← Size[7:0] DBG ← 1-65536 data bytes ``` **Read Program Memory (0BH).** The Read Program Memory command reads data from program memory. This command is equivalent to the LDC and LDCI instructions. Data can be read 1-65536 bytes at a time (65536 bytes can be read by setting size to zero). If the device is not in DEBUG Mode or if the Read Protect option bit is enabled, this command returns FFH for the data. ``` DBG ← 0BH DBG ← Program Memory Address[15:8] DBG ← Program Memory Address[7:0] DBG ← Size[15:8] DBG ← Size[7:0] DBG 1-65536 data bytes ``` Write Data Memory (0CH). The Write Data Memory command writes data to Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be written 1-65536 bytes at a time (65536 bytes can be written by setting size to zero). If the device is not in DEBUG Mode or if the Read Protect option bit is enabled, the data is discarded. ``` DBG ← 0CH DBG ← Data Memory Address[15:8] DBG ← Data Memory Address[7:0] DBG ← Size[15:8] DBG ← Size[7:0] DBG ← 1-65536 data bytes ``` dded in Life VS Company 192 **Read Data Memory (0DH).** The Read Data Memory command reads from Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be read 1-65536 bytes at a time (65536 bytes can be read by setting size to zero). If the device is not in DEBUG Mode, this command returns FFH for the data. ``` DBG ← 0DH DBG ← Data Memory Address[15:8] DBG ← Data Memory Address[7:0] DBG ← Size[15:8] DBG ← Size[7:0] DBG 1-65536 data bytes ``` Read Program Memory CRC (0EH). The Read Program Memory CRC command computes and returns the CRC (cyclic redundancy check) of program memory using the 16-bit CRC-CCITT polynomial. If the device is not in DEBUG Mode, this command returns FFFFH for the CRC value. Unlike most other OCD Read commands, there is a delay from issuing of the command until the OCD returns the data. The OCD reads program memory, calculates the CRC value, and returns the result. The delay is a function of the program memory size and is approximately equal to the system clock period multiplied by the number of bytes in program memory. ``` DBG ← 0EH DBG CRC[15:8] DBG CRC[7:0] ``` **Step Instruction (10H).** The Step Instruction command steps one assembly instruction at the current Program Counter (PC) location. If the device is not in DEBUG Mode or the Read Protect option bit is enabled, the OCD ignores this command. ``` DBG ← 10H ``` **Stuff Instruction (11H).** The Stuff Instruction command steps one assembly instruction and allows specification of the first byte of the instruction. The remaining 0-4 bytes of the instruction are read from program memory. This command is useful for stepping over instructions where the first byte of the instruction has been overwritten by a breakpoint. If the device is not in DEBUG Mode or the Read Protect option bit is enabled, the OCD ignores this command. ``` DBG ← 11H DBG ← opcode[7:0] ``` **Execute Instruction (12H).** The Execute Instruction command allows sending an entire instruction to be executed to the eZ8 CPU. This command can also step over breakpoints. The number of bytes to send for the instruction depends on the op code. If the device is not in DEBUG Mode or the Read Protect option bit is enabled, the OCD ignores this command ``` DBG \leftarrow 12H DBG \leftarrow 1-5 byte opcode ``` ## **On-Chip Debugger Control Register Definitions** This section describes the features of the On-Chip Debugger Control and Status registers. ## **OCD Control Register** The OCD Control Register, shown in Table 103, controls the state of the On-Chip Debugger. This register enters or exits DEBUG Mode and enables the BRK instruction. A *reset and stop* function can be achieved by writing 81H to this register. A *reset and go* function can be achieved by writing 41H to this register. If the device is operating in DEBUG Mode, a *run* function can be implemented by writing 40H to this register. Table 103. OCD Control Register (OCDCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---------|-------|--------|---------|----------------|---|---|-----| | Field | DBGMODE | BRKEN | DBGACK | BRKLOOP | KLOOP Reserved | | | RST | | RESET | | 0 | | | | | | | | R/W | R/W | | | R | | | | R/W | | Bit | Description | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>DBGMODE | DEBUG Mode Setting this bit to 1 causes the device to enter DEBUG Mode. When in DEBUG Mode, the eZ8 CPU stops fetching new instructions. Clearing this bit causes the eZ8 CPU to start running again. This bit is automatically set when a BRK instruction is decoded and breakpoints are enabled. If the Read Protect option bit is enabled, this bit can only be cleared by resetting the device, it cannot be written to 0. 0 = TheZ8 Encore! XP F64xx Series device is operating in NORMAL Mode. 1 = The Z8 Encore! XP F64xx Series device is in DEBUG Mode. | | [6]<br>BRKEN | Breakpoint Enable This bit controls the behavior of the BRK instruction (op code 00H). By default, breakpoints are disabled and the BRK instruction behaves like a NOP. If this bit is set to 1 and a BRK instruction is decoded, the OCD takes action dependent upon the BRKLOOP bit. 0 = BRK instruction is disabled. 1 = BRK instruction is enabled. | | [5]<br>DBGACK | Debug Acknowledge This bit enables the debug acknowledge feature. If this bit is set to 1, then the OCD sends an Debug Acknowledge character (FFH) to the host when a breakpoint occurs. 0 = Debug Acknowledge is disabled. 1 = Debug Acknowledge is enabled. | | Bit | Description (Continued) | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [4]<br>BRKLOOP | Breakpoint Loop This bit determines what action the OCD takes when a BRK instruction is decoded if breakpoints are enabled (BRKEN is 1). If this bit is 0, then the DBGMODE bit is automatically set to 1 and the OCD entered DEBUG Mode. If BRKLOOP is set to 1, then the eZ8 CPU loops on the BRK instruction. 0 = BRK instruction sets DBGMODE to 1. 1 = eZ8 CPU loops on BRK instruction. | | [3:1] | Reserved These bits are reserved and must be programmed to 000. | | [0]<br>RST | Reset Setting this bit to 1 resets the Z8 Encore! XP F64xx Series devices. The devices go through a normal Power-On Reset sequence with the exception that the On-Chip Debugger is not reset. This bit is automatically cleared to 0 when the reset finishes. 0 = No effect. 1 = Reset the Z8 Encore! XP F64xx Series device. | ## **OCD Status Register** The OCD Status Register, shown in Table 104, reports status information about the current state of the debugger and the system. Table 104. OCD Status Register (OCDSTAT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|------|------|----------|---|---|---|---| | Field | IDLE | HALT | RPEN | Reserved | | | | | | RESET | | 0 | | | | | | | | R/W | | | | F | ₹ | | | | | Bit | Description | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>IDLE | CPU Idle This bit is set if the part is in DEBUG Mode (DBGMODE is 1), or if a BRK instruction occurred since the last time OCDCTL was written. This can be used to determine if the CPU is running or if it is idling. 0 = The eZ8 CPU is running. 1 = The eZ8 CPU is either stopped or looping on a BRK instruction. | | [6]<br>HALT | HALT Mode 0 = The device is not in HALT Mode. 1 = The device is in HALT Mode. | ## Z8 Encore! XP<sup>®</sup> F64xx Series Product Specification 195 | Bit | Description (Continued) | |-------------|------------------------------------------------------------------------------| | [5] | Read Protect Option Bit Enabled | | <b>RPEN</b> | 0 = The Read Protect option bit is disabled (1). | | | 1 = The Read Protect option bit is enabled (0), disabling many OCD commands. | | [4:0] | Reserved | | | These bits are reserved and must be programmed to 00000. | # On-Chip Oscillator The products in the Z8 Encore! XP F64xx Series feature an on-chip oscillator for use with external crystals with frequencies from 32kHz to 20MHz. In addition, the oscillator can support external RC networks with oscillation frequencies up to 4MHz or ceramic resonators with oscillation frequencies up to 20MHz. This oscillator generates the primary system clock for the internal eZ8 CPU and the majority of the on-chip peripherals. Alternatively, the $X_{IN}$ input pin can also accept a CMOS-level clock input signal (32kHz–20MHz). If an external clock generator is used, the $X_{OUT}$ pin must be left unconnected. When configured for use with crystal oscillators or external clock drivers, the frequency of the signal on the $X_{\rm IN}$ input pin determines the frequency of the system clock (that is, no internal clock divider). In RC operation, the system clock is driven by a clock divider (divide by 2) to ensure 50% duty cycle. ## **Operating Modes** The Z8 Encore! XP F64xx Series products support four different oscillator modes: - On-chip oscillator configured for use with external RC networks (<4MHz) - Minimum power for use with very low frequency crystals (32kHz to 1.0MHz) - Medium power for use with medium frequency crystals or ceramic resonators (0.5 MHz to 10.0 MHz) - Maximum power for use with high frequency crystals or ceramic resonators (8.0MHz to 20.0MHz) The oscillator mode is selected through user-programmable option bits. For more information, see the Option Bits chapter on page 180. ## **Crystal Oscillator Operation** Figure 40 displays a recommended configuration for connection with an external fundamental-mode, parallel-resonant crystal operating at 20 MHz. Recommended 20 MHz crystal specifications are provided in Table 105. Resistor R1 is optional and limits total power dissipation by the crystal. The printed circuit board layout must add no more than 4 pF of stray capacitance to either the $X_{IN}$ or $X_{OUT}$ pins. If oscillation does not occur, reduce the values of capacitors C1 and C2 to decrease loading. Figure 40. Recommended 20MHz Crystal Oscillator Configuration Table 105. Recommended Crystal Oscillator Specifications (20 MHz Operation) | Parameter | Value | Units | Comments | |-------------------------------------|-------------|-------|----------| | Frequency | 20 | MHz | | | Resonance | Parallel | | | | Mode | Fundamental | | | | Series Resistance (R <sub>S</sub> ) | 25 | W | Maximum | | Load Capacitance (C <sub>L</sub> ) | 20 | pF | Maximum | | Shunt Capacitance (C <sub>0</sub> ) | 7 | pF | Maximum | | Drive Level | 1 | mW | Maximum | ## Oscillator Operation with an External RC Network The External RC Oscillator mode is applicable to timing-insensitive applications. Figure 41 displays a recommended configuration for connection with an external resistor-capacitor (RC) network. Figure 41. Connecting the On-Chip Oscillator to an External RC Network An external resistance value of $45 \,\mathrm{k}\Omega$ is recommended for oscillator operation with an external RC network. The minimum resistance value to ensure operation is $40 \,\mathrm{k}\Omega$ . The typical oscillator frequency can be estimated from the values of the resistor (R in R) and capacitor (R in R) elements using the following equation: Oscillator Frequency (kHz) = $$\frac{1 \times 10^{6}}{(0.4 \times R \times C) + (4 \times C)}$$ Figure 42 displays the typical (3.3 V and 25°C) oscillator frequency as a function of the capacitor (C in pF) employed in the RC network assuming a 45 k $\Omega$ external resistor. For very small values of C, the parasitic capacitance of the oscillator $X_{\rm IN}$ pin and the printed circuit board should be included in the estimation of the oscillator frequency. It is possible to operate the RC oscillator using only the parasitic capacitance of the package and printed circuit board. To minimize sensitivity to external parasitics, external capacitance values in excess of 20pF are recommended. Figure 42. Typical RC Oscillator Frequency as a Function of the External Capacitance with a $45k\Omega$ Resistor **Caution:** When using the external RC oscillator mode, the oscillator may stop oscillating if the power supply drops below 2.7 V, but before the power supply drops to the voltage brownout threshold. The oscillator will resume oscillation as soon as the supply voltage exceeds 2.7 V. # Electrical Characteristics The data in this chapter represents all known data prior to qualification and characterization of the Z8 Encore! XP F64xx Series of products, and is therefore subject to change. Additional electrical characteristics may be found in the individual chapters of this document. ## **Absolute Maximum Ratings** Stresses greater than those listed in Table 106 may cause permanent damage to the device. These ratings are stress ratings only. Operation of the device at any condition outside those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. For improved reliability, unused inputs must be tied to one of the supply voltages ( $V_{DD}$ or $V_{SS}$ ). **Table 106. Absolute Maximum Ratings** | Parameter | Minimum | Maximum | Units | Notes | |----------------------------------------------------------------|---------|---------|-------|-------| | Ambient temperature under bias | -40 | +125 | С | | | Storage temperature | -65 | +150 | С | | | Voltage on any pin with respect to V <sub>SS</sub> | -0.3 | +5.5 | V | 1 | | Voltage on V <sub>DD</sub> pin with respect to V <sub>SS</sub> | -0.3 | +3.6 | V | | | Maximum current on input and/or inactive output pin | -5 | +5 | μA | | | Maximum output current from active output pin | -25 | +25 | mA | | | 80-pin QFP maximum ratings at -40°C to 70°C | | | | | | Total power dissipation | | 550 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 150 | mA | | | 80-pin QFP maximum ratings at 70°C to 125°C | | | | | | Total power dissipation | | 200 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 56 | mA | | | 68-pin PLCC maximum ratings at -40°C to 70°C | | | | | | Total power dissipation | | 1000 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 275 | mA | | | 68-pin PLCC maximum ratings at 70°C to 125°C | | | | | | Total power dissipation | | 500 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 140 | mA | | **Table 106. Absolute Maximum Ratings (Continued)** | Parameter | Minimum | Maximum | Units | Notes | |-----------------------------------------------------------------|-----------------------------------------|----------------|---------------|--------------| | 64-pin LQFP maximum ratings at -40°C to 70°C | | | | | | Total power dissipation | | 1000 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 275 | mA | | | 64-pin LQFP maximum ratings at 70°C to 125°C | | | | | | Total power dissipation | | 540 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 150 | mA | | | 44-pin PLCC maximum ratings at -40°C to 70°C | | | | | | Total power dissipation | | 750 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 200 | mA | | | 44-pin PLCC maximum ratings at 70°C to 125°C | | | | | | Total power dissipation | | 295 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 83 | mA | | | 44-pin LQFP maximum ratings at -40°C to 70°C | | | | | | Total power dissipation | | 750 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 200 | mA | | | 44-pin LQFP maximum ratings at 70°C to 125°C | | | | | | Total power dissipation | | 360 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 100 | mA | | | Note: This voltage applies to all pins, with the exception of V | <sub>DD</sub> , AV <sub>DD</sub> , pins | supporting ana | log input (po | orts B and H | Note: This voltage applies to all pins, with the exception of V<sub>DD</sub>, AV<sub>DD</sub>, pins supporting analog input (ports B and H). RESET, and where noted otherwise. ### **DC Characteristics** Table 107 lists the DC characteristics of the Z8 Encore! XP F64xx Series products. All voltages are referenced to $V_{SS}$ , the primary system ground. **Table 107. DC Characteristics** | | | T <sub>A</sub> = | –40°C to 1 | 25°C | | | |------------------|---------------------------------------------|---------------------|------------|----------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Minimum | Typical | Maximum | Units | Conditions | | V <sub>DD</sub> | Supply Voltage | 3.0 | _ | 3.6 | V | | | V <sub>IL1</sub> | Low Level Input<br>Voltage | -0.3 | - | 0.3*V <sub>DD</sub> | V | For all input pins except RESET, DBG, X <sub>IN</sub> | | V <sub>IL2</sub> | Low Level Input<br>Voltage | -0.3 | - | 0.2*V <sub>DD</sub> | V | For RESET, DBG, and X <sub>IN</sub> . | | V <sub>IH1</sub> | High Level Input<br>Voltage | 0.7*V <sub>DD</sub> | - | 5.5 | V | Port A, C, D, E, F, and G pins. | | V <sub>IH2</sub> | High Level Input<br>Voltage | 0.7*V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | Port B and H pins. | | V <sub>IH3</sub> | High Level Input<br>Voltage | 0.8*V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | RESET, DBG, and X <sub>IN</sub> pins | | V <sub>OL1</sub> | Low Level Output<br>Voltage Standard Drive | - | _ | 0.4 | V | I <sub>OL</sub> = 2 mA; V <sub>DD</sub> = 3.0V<br>High Output Drive disabled. | | V <sub>OH1</sub> | High Level Output<br>Voltage Standard Drive | 2.4 | _ | - | V | $I_{OH} = -2 \text{ mA}$ ; $V_{DD} = 3.0 \text{ V}$<br>High Output Drive disabled. | | V <sub>OL2</sub> | Low Level Output<br>Voltage High Drive | - | - | 0.6 | V | $I_{OL} = 20 \text{ mA}; V_{DD} = 3.3 \text{V}$<br>High Output Drive<br>enabled<br>$T_{A} = -40 ^{\circ}\text{C} \text{ to } +70 ^{\circ}\text{C}$ | | V <sub>OH2</sub> | High Level Output<br>Voltage<br>High Drive | 2.4 | - | - | V | $I_{OH} = -20$ mA; $V_{DD} = 3.3$ V<br>High Output Drive<br>enabled;<br>$T_A = -40$ °C to +70°C | | V <sub>OL3</sub> | Low Level Output<br>Voltage<br>High Drive | - | - | 0.6 | V | $I_{OL}$ = 15 mA; $V_{DD}$ = 3.3V<br>High Output Drive<br>enabled;<br>$T_A$ = +70°C to +105°C | ### Notes: - 1. This condition excludes all pins that have on-chip pull-ups, when driven Low. - 2. These values are provided for design guidance only and are not tested in production. **Table 107. DC Characteristics (Continued)** | | | T <sub>A</sub> = | –40°C to 1 | 25°C | | | |-------------------|---------------------------------------------------------------------|------------------|------------------|---------|-------|------------------------------------------------------------------------------------------------| | Symbol | Parameter | Minimum | Typical | Maximum | Units | Conditions | | V <sub>OH3</sub> | High Level Output<br>Voltage<br>High Drive | 2.4 | - | - | V | $I_{OH}$ = 15 mA; $V_{DD}$ = 3.3 V<br>High Output Drive<br>enabled;<br>$T_A$ = +70°C to +105°C | | V <sub>RAM</sub> | RAM Data Retention | 0.7 | _ | _ | V | | | I <sub>IL</sub> | Input Leakage Current | <b>-</b> 5 | - | +5 | μA | $V_{DD} = 3.6 \text{ V};$<br>$V_{IN} = V_{DD} \text{ or } V_{SS}^{1}$ | | I <sub>TL</sub> | Tri-State Leakage<br>Current | <b>-</b> 5 | - | +5 | μA | V <sub>DD</sub> = 3.6 V | | C <sub>PAD</sub> | GPIO Port Pad<br>Capacitance | - | 8.0 <sup>2</sup> | - | pF | | | C <sub>XIN</sub> | X <sub>IN</sub> Pad Capacitance | - | 8.0 <sup>2</sup> | - | pF | | | C <sub>XOUT</sub> | X <sub>OUT</sub> Pad Capacitance | _ | 9.5 <sup>2</sup> | _ | pF | | | I <sub>PU</sub> | Weak Pull-up Current | 30 | 100 | 350 | mA | V <sub>DD</sub> = 3.0–3.6V | | I <sub>DDA</sub> | Active Mode Supply<br>Current; GPIO pins are | - | 11 | 16 | mA | V <sub>DD</sub> = 3.6V, F <sub>SYSCLK</sub> = 20MHz | | | configured as outputs (see Figure 43 on page | _ | _ | 12 | mA | V <sub>DD</sub> = 3.3 V | | | 205 and <u>Figure 44</u> on page 206) | _ | 9 | 11 | mA | V <sub>DD</sub> = 3.6V, F <sub>SYSCLK</sub> = 10MHz | | | , | _ | _ | 9 | mA | $V_{DD} = 3.3 V$ | | I <sub>DDH</sub> | HALT Mode Supply<br>Current; GPIO pins | _ | 4 | 7 | mA | V <sub>DD</sub> = 3.6V, F <sub>SYSCLK</sub> = 20MHz | | | configured as outputs | _ | - | 5 | mA | $V_{DD} = 3.3 V$ | | | (see <u>Figure 45</u> on page 207 and <u>Figure 46</u> on page 208) | _ | 3 | 5 | mA | V <sub>DD</sub> = 3.6V, F <sub>SYSCLK</sub> = 10MHz | | | 1 - 3 / | _ | - | 4 | mA | $V_{DD} = 3.3 V$ | | | | | | | | | #### Notes: - 1. This condition excludes all pins that have on-chip pull-ups, when driven Low. - 2. These values are provided for design guidance only and are not tested in production. **Table 107. DC Characteristics (Continued)** | | | $T_A = -40^{\circ}C$ to 125°C | | | | | |------------------|----------------------------------------------|-------------------------------|---------|---------|-------|-----------------------------------------------------------------| | Symbol | Parameter | Minimum | Typical | Maximum | Units | Conditions | | I <sub>DDS</sub> | Stop Mode Supply | _ | 520 | | μΑ | VBO and WDT enabled | | | Current; GPIO pins | | | 700 | | $V_{DD} = 3.6 V$ | | | configured as outputs (see Figure 47 on page | | | 650 | | $V_{DD} = 3.3 V$ | | | 209 and <u>Figure 48</u> on page 210) | - | 10 | | μА | VBO disabled,<br>WDT enabled,<br>T <sub>A</sub> = 0 to 70°C | | | | | | 25 | | $V_{DD} = 3.6 V$ | | | | | | 20 | | $V_{DD} = 3.3 V$ | | | | - | _ | | μΑ | VBO disabled,<br>WDT enabled,<br>T <sub>A</sub> = -40 to +105°C | | | | | | 80 | | $V_{DD} = 3.6 V$ | | | | | | 70 | | $V_{DD} = 3.3V$ | | | | _ | - | | μΑ | VBO disabled,<br>WDT enabled,<br>T <sub>A</sub> = -40 to +125°C | | | | | | 250 | | $V_{DD} = 3.6 V$ | | | | | | 150 | | $V_{DD} = 3.3 V$ | ### Notes: - 1. This condition excludes all pins that have on-chip pull-ups, when driven Low. - 2. These values are provided for design guidance only and are not tested in production. Figure 43 displays the typical active mode current consumption while operating at 25 °C plotted opposite the system clock frequency. All GPIO pins are configured as outputs and driven High. Figure 43. Typical Active Mode $I_{\mbox{\scriptsize DD}}$ vs. System Clock Frequency Figure 44 displays the maximum active mode current consumption across the full operating temperature range of the device and plotted opposite the system clock frequency. All GPIO pins are configured as outputs and driven High. Figure 44. Maximum Active Mode $I_{DD}$ vs. System Clock Frequency Figure 45 displays the typical current consumption in HALT Mode while operating at 25°C plotted opposite the system clock frequency. All GPIO pins are configured as outputs and driven High. Figure 45. Typical HALT Mode I<sub>DD</sub> vs. System Clock Frequency Figure 46 displays the maximum HALT Mode current consumption across the full operating temperature range of the device and plotted opposite the system clock frequency. All GPIO pins are configured as outputs and driven High. Figure 46. Maximum HALT Mode $I_{CC}$ vs. System Clock Frequency Figure 47 displays the maximum current consumption in STOP Mode with the VBO and Watchdog Timer enabled plotted opposite the power supply voltage. All GPIO pins are configured as outputs and driven High. Figure 47. Maximum STOP Mode $I_{\mbox{\scriptsize DD}}$ with VBO Enabled vs. Power Supply Voltage Figure 48 displays the maximum current consumption in STOP Mode with the VBO disabled and Watchdog Timer enabled plotted opposite the power supply voltage. All GPIO pins are configured as outputs and driven High. Disabling the Watchdog Timer and its internal RC oscillator in STOP Mode will provide some additional reduction in STOP Mode current consumption. This small current reduction would be indistinguishable on the scale shown in the figure. Figure 48. Maximum STOP Mode I<sub>DD</sub> with VBO Disabled vs. Power Supply Voltage ## On-Chip Peripheral AC and DC Electrical Characteristics Table 108. Power-On Reset and Voltage Brown-Out Electrical Characteristics and Timing | | | $T_A =$ | -40°C to 1 | 25°C | | | |-------------------|----------------------------------------------------------------------------------------------------------------|---------|------------|---------|-------|-------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Minimum | Typical* | Maximum | Units | Conditions | | $V_{POR}$ | Power-On Reset<br>Voltage Threshold | 2.40 | 2.70 | 2.90 | V | $V_{DD} = V_{POR}$ | | $V_{VBO}$ | Voltage Brown-Out<br>Reset Voltage<br>Threshold | 2.30 | 2.60 | 2.85 | V | $V_{DD} = V_{VBO}$ | | | V <sub>POR</sub> to V <sub>VBO</sub><br>hysteresis | 50 | 100 | _ | mV | | | | Starting V <sub>DD</sub> voltage to ensure valid Power-On Reset. | - | $V_{SS}$ | - | V | | | T <sub>ANA</sub> | Power-On Reset<br>Analog Delay | - | 50 | - | μs | V <sub>DD</sub> > V <sub>POR</sub> ; T <sub>POR</sub> Digital<br>Reset delay follows T <sub>ANA</sub> | | T <sub>POR</sub> | Power-On Reset Digital<br>Delay | - | 6.6 | _ | ms | 66 WDT Oscillator cycles<br>(10kHz) + 16 System<br>Clock cycles (20MHz) | | T <sub>VBO</sub> | Voltage Brown-Out<br>Pulse Rejection Period | _ | 10 | _ | μs | $V_{DD} < V_{VBO}$ to generate a Reset. | | T <sub>RAMP</sub> | Time for V <sub>DD</sub> to<br>transition from V <sub>SS</sub> to<br>V <sub>POR</sub> to ensure valid<br>Reset | 0.10 | - | 100 | ms | | Note: \*Data in the typical column is from characterization at 3.3 V and 0°C. These values are provided for design guidance only and are not tested in production. Table 109. External RC Oscillator Electrical Characteristics and Timing | T <sub>A</sub> = -40°C to 125°C | | | | | | | |---------------------------------|--------------------------------------------------------------|-------------------|----------|---------|-------|--------------------| | Symbol | Parameter | Minimum | Typical* | Maximum | Units | Conditions | | $V_{DD}$ | Operating Voltage<br>Range | 2.70 <sup>1</sup> | - | _ | V | | | R <sub>EXT</sub> | External Resistance from X <sub>IN</sub> to V <sub>DD</sub> | 40 | 45 | 200 | kΩ | $V_{DD} = V_{VBO}$ | | C <sub>EXT</sub> | External Capacitance from X <sub>IN</sub> to V <sub>SS</sub> | 0 | 20 | 1000 | pF | | | Fosc | External RC Oscillation Frequency | - | _ | 4 | MHz | | Note: \*When using the external RC oscillator mode, the oscillator may stop oscillating if the power supply drops below 2.7 V, but before the power supply drops to the voltage brown-out threshold. The oscillator will resume oscillation as soon as the supply voltage exceeds 2.7V. Table 110. Reset and Stop Mode Recovery Pin Timing | | | $T_A =$ | -40°C to 1 | 125°C | | | |--------------------|-----------------------------------------------------|---------|------------|---------|------------------|------------------------------------------------------------| | Symbol | Parameter | Minimum | Typical | Maximum | Units | Conditions | | T <sub>RESET</sub> | RESET pin assertion to initiate a system reset. | 4 | _ | - | T <sub>CLK</sub> | Not in STOP Mode. T <sub>CLK</sub> = System Clock period. | | T <sub>SMR</sub> | Stop Mode Recovery<br>pin Pulse Rejection<br>Period | 10 | 20 | 40 | ns | RESET, DBG, and GPIO pins configured as SMR sources. | Table 111 list the Flash memory electrical characteristics and timing. **Table 111. Flash Memory Electrical Characteristics and Timing** | | | <sub>DD</sub> = 3.0–3.<br>–40°C to 1 | | | | |--------------------------------------------------|---------------------------|--------------------------------------|-------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Minimum Typical Maximum l | | Units | Notes | | | Flash Byte Read Time | 50 | - | _ | ns | | | Flash Byte Program<br>Time | 20 | - | 40 | μs | | | Flash Page Erase Time | 10 | - | _ | ms | | | Flash Mass Erase Time | 200 | - | _ | ms | | | Writes to Single<br>Address Before Next<br>Erase | - | _ | 2 | | | | Flash Row Program<br>Time | - | _ | 8 | ms | Cumulative program time for single row cannot exceed limit before next erase. This parameter is only an issue when bypassing the Flash Controller. | | Data Retention | 100 | - | _ | years | 25°C | | Endurance, –40°C to 105°C | 10,000 | - | - | cycles | Program/erase cycles | | Endurance, 106°C to 125°C | 1,000 | - | - | cycles | Program/erase cycles | Table 112 lists the Watchdog Timer electrical characteristics and timing. Table 112. Watchdog Timer Electrical Characteristics and Timing | | | | <sub>DD</sub> = 3.0–3.<br>–40°C to 1 | | | | |------------------|---------------------------------------------------------|---------|--------------------------------------|---------|-------|------------| | Symbol | Parameter | Minimum | Typical | Maximum | Units | Conditions | | F <sub>WDT</sub> | WDT Oscillator<br>Frequency | 5 | 10 | 20 | kHz | | | I <sub>WDT</sub> | WDT Oscillator Current including internal RC Oscillator | _ | <1 | 5 | μΑ | | Table 113 provides electrical characteristics and timing information for the Analog-to-Digital Converter. Figure 49 displays the input frequency response of the ADC. Table 113. Analog-to-Digital Converter Electrical Characteristics and Timing | Symbol | Parameter | Minimum | Typical | Maximum | Units | Conditions | |-------------------|-------------------------------------------------------------|-------------|--------------|------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Resolution | 10 | _ | _ | bits | External V <sub>REF</sub> = 3.0V; | | | Differential Nonlinearity (DNL) | -1.0 | | +1.0 | lsb | Guaranteed by design | | | Integral Nonlinearity (INL) | -3.0 | <u>+</u> 1.0 | 3.0 | lsb | External V <sub>REF</sub> = 3.0 V | | | DC Offset Error | -35 | - | 25 | mV | 80-pin QFP and 64-pin LQFP packages. | | | DC Offset Error | <b>-</b> 50 | - | 25 | mV | 44-pin LQFP, 44-pin PLCC, and 68-pin PLCC packages. | | V <sub>REF</sub> | Internal Reference<br>Voltage | 1.9 | 2.0 | 2.4 | V | $V_{DD} = 3.0 V - 3.6 V$<br>$T_A = -40^{\circ}C$ to 105°C | | VC <sub>REF</sub> | Voltage Coefficient of<br>Internal Reference<br>Voltage | - | 78 | - | mV/V | $V_{\rm REF}$ variation as a function of ${\rm AV}_{\rm DD}$ . | | TC <sub>REF</sub> | Temperature<br>Coefficient of Internal<br>Reference Voltage | - | 1 | - | mV/°C | | | | Single-Shot<br>Conversion Period | - | 5129 | - | cycles | System clock cycles | | | Continuous Conversion<br>Period | - | 256 | - | cycles | System clock cycles | | R <sub>S</sub> | Analog Source<br>Impedance | - | - | 150 | W | Recommended | | Zin | Input Impedance | | 150 | | kΩ | 20MHz system clock.<br>Input impedance<br>increases with lower sys-<br>tem clock frequency. | | V <sub>REF</sub> | External Reference<br>Voltage | | | AV <sub>DD</sub> | V | AV <sub>DD</sub> <= V <sub>DD</sub> . When using an external reference voltage, decoupling capacitance should be placed from V <sub>REF</sub> to AV <sub>SS</sub> . | Table 113. Analog-to-Digital Converter Electrical Characteristics and Timing (Continued) | V <sub>DD</sub> = 3.0V-3.6V<br>T <sub>A</sub> = -40°C to 125°C | | | | | | | |----------------------------------------------------------------|---------------------------------------------------------------------------|---------|---------|---------|-------|------------| | Symbol | Parameter | Minimum | Typical | Maximum | Units | Conditions | | I <sub>REF</sub> | Current draw into V <sub>REF</sub> pin when driving with external source. | | 25.0 | 40.0 | μА | | ADC Magnitude Transfer Function (Linear Scale) Figure 49. Analog-to-Digital Converter Frequency Response ## **AC Characteristics** This section provides AC characteristics and timing data which assumes a standard load of 50 pF on all outputs. Table 114 lists the Z8 Encore! XP F64xx Series AC characteristics and timing. **Table 114. AC Characteristics** | | | $V_{DD} = 3.0 V-3.6 V$<br>$T_A = -40$ °C to 125°C | | | | |---------------------|------------------------------------|---------------------------------------------------|---------|-------|-------------------------------------------------------------------------------------------------| | Symbol | Parameter | Minimum | Maximum | Units | Conditions | | F <sub>SYSCLK</sub> | System Clock Frequency | - | 20.0 | MHz | Read-only from Flash memory. | | | | 0.032768 | 20.0 | MHz | Program or erasure of Flash memory. | | F <sub>XTAL</sub> | Crystal Oscillator Frequency | 0.032768 | 20.0 | MHz | System clock frequencies below the crystal oscillator minimum require an external clock driver. | | T <sub>XIN</sub> | Crystal Oscillator Clock<br>Period | 50 | _ | ns | T <sub>CLK</sub> = 1/F <sub>SYSCLK</sub> | | T <sub>XINH</sub> | System Clock High Time | 20 | | ns | | | T <sub>XINL</sub> | System Clock Low Time | 20 | | ns | | | T <sub>XINR</sub> | System Clock Rise Time | - | 3 | ns | T <sub>CLK</sub> = 50 ns. Slower rise times can be tolerated with longer clock periods. | | T <sub>XINF</sub> | System Clock Fall Time | _ | 3 | ns | T <sub>CLK</sub> = 50 ns. Slower fall times can be tolerated with longer clock periods. | ## General-Purpose I/O Port Input Data Sample Timing Figure 50 displays timing of the GPIO Port input sampling. Table 115 lists the GPIO port input timing. Figure 50. Port Input Sample Timing **Table 115. GPIO Port Input Timing** | | | Delay (ns) | | |---------------------|----------------------------------------------------------------------------------------------------|------------|-----| | Parameter | Abbreviation | Min | Max | | T <sub>S_PORT</sub> | Port Input Transition to X <sub>IN</sub> Fall Setup Time (not pictured) | 5 | _ | | T <sub>H_PORT</sub> | X <sub>IN</sub> Fall to Port Input Transition Hold Time (not pictured) | 6 | _ | | T <sub>SMR</sub> | GPIO Port Pin Pulse Width to Insure Stop Mode Recovery (for GPIO Port pins enabled as SMR sources) | 1 μs | | ## **General-Purpose I/O Port Output Timing** Figure 51 and Table 116 provide timing information for GPIO port pins. Figure 51. GPIO Port Output Timing **Table 116. GPIO Port Output Timing** | | | Dela | lay (ns) | | |----------------|-------------------------------------------------|---------|----------|--| | Parameter | Abbreviation | Minimum | Maximum | | | GPIO port p | pins | | | | | T <sub>1</sub> | X <sub>IN</sub> Rise to Port Output Valid Delay | _ | 20 | | | T <sub>2</sub> | X <sub>IN</sub> Rise to Port Output Hold Time | 2 | - | | ## **On-Chip Debugger Timing** Figure 52 and Table 117 provide timing information for the DBG pin. The DBG pin timing specifications assume a $4\mu s$ maximum rise and fall time. Figure 52. On-Chip Debugger Timing **Table 117. On-Chip Debugger Timing** | | | Delay (ns) | | | | |----------------|----------------------------------------------|------------|----------------|--|--| | Parameter | Abbreviation | Minimum | Maximum | | | | DBG | | | | | | | T <sub>1</sub> | X <sub>IN</sub> Rise to DBG Valid Delay | _ | 30 | | | | T <sub>2</sub> | X <sub>IN</sub> Rise to DBG Output Hold Time | 2 | _ | | | | T <sub>3</sub> | DBG to X <sub>IN</sub> Rise Input Setup Time | 10 | _ | | | | T <sub>4</sub> | DBG to X <sub>IN</sub> Rise Input Hold Time | 5 | _ | | | | | DBG frequency | | System Clock/4 | | | ### **SPI Master Mode Timing** Figure 53 and Table 118 provide timing information for SPI Master Mode pins. Timing is shown with SCK rising edge used to source MOSI output data, SCK falling edge used to sample MISO input data. Timing on the SS output pin(s) is controlled by software. Figure 53. SPI Master Mode Timing **Table 118. SPI Master Mode Timing** | | | Delay (ns) | | | |----------------|---------------------------------------------|------------|-----|--| | Parameter | Abbreviation | Min | Max | | | SPI Master | | | | | | T <sub>1</sub> | SCK Rise to MOSI output Valid Delay | <b>-</b> 5 | +5 | | | T <sub>2</sub> | MISO input to SCK (receive edge) Setup Time | 20 | | | | T <sub>3</sub> | MISO input to SCK (receive edge) Hold Time | 0 | | | ### **SPI Slave Mode Timing** Figure 54 and Table 119 provide timing information for the SPI slave mode pins. Timing is shown with SCK rising edge used to source MISO output data, SCK falling edge used to sample MOSI input data. Figure 54. SPI Slave Mode Timing **Table 119. SPI Slave Mode Timing** | | | Delay (ns) | | | | |----------------|------------------------------------------------|----------------------------|-----------------------------------------|--|--| | Parameter | Abbreviation | Minimum | Maximum | | | | SPI Slave | | | | | | | T <sub>1</sub> | SCK (transmit edge) to MISO output Valid Delay | 2 * X <sub>IN</sub> period | 3 * X <sub>IN</sub> period +<br>20 nsec | | | | T <sub>2</sub> | MOSI input to SCK (receive edge) Setup Time | 0 | | | | | T <sub>3</sub> | MOSI input to SCK (receive edge) Hold Time | 3 * X <sub>IN</sub> period | | | | | T <sub>4</sub> | SS input assertion to SCK setup | 1 * X <sub>IN</sub> period | | | | # I<sup>2</sup>C Timing Figure 55 and Table 120 provide timing information for I<sup>2</sup>C pins. Figure 55. I<sup>2</sup>C Timing Table 120. I<sup>2</sup>C Timing | | | Delay (ns) | | | |------------------|-----------------------------------------|------------|---------|--| | Parameter | Abbreviation | Minimum | Maximum | | | I <sup>2</sup> C | | | | | | T <sub>1</sub> | SCL Fall to SDA output delay | SCL p | eriod/4 | | | T <sub>2</sub> | SDA Input to SCL rising edge Setup Time | 0 | | | | T <sub>3</sub> | SDA Input to SCL falling edge Hold Time | 0 | | | ### **UART Timing** Figure 56 and Table 121 provide timing information for UART pins for the case where the Clear To Send input pin $(\overline{CTS})$ is used for flow control. In this example, it is assumed that the Driver Enable polarity has been configured to be Active Low and is represented here by $\overline{DE}$ . The $\overline{CTS}$ to $\overline{DE}$ assertion delay (T1) assumes the UART Transmit Data Register has been loaded with data prior to $\overline{CTS}$ assertion. Figure 56. UART Timing with CTS Table 121. UART Timing with CTS | | | Delay (ns) | | | |----------------|------------------------------------------------|----------------------------|----------------------------------------------|--| | Parameter | Abbreviation | Minimum | Maximum | | | T <sub>1</sub> | CTS Fall to DE Assertion Delay | 2 * X <sub>IN</sub> period | 2 * X <sub>IN</sub> period +<br>1 bit period | | | T <sub>2</sub> | DE Assertion to TxD Falling Edge (Start) Delay | 1 bit period | 1 bit period +<br>1 * X <sub>IN</sub> period | | | T <sub>3</sub> | End of stop bit(s) to DE Deassertion Delay | 1 * X <sub>IN</sub> period | 2 * X <sub>IN</sub> period | | Figure 57 and Table 122 provide timing information for UART pins for the case where the Clear To Send input signal ( $\overline{CTS}$ ) is not used for flow control. In this example, it is assumed that the $\overline{Driver}$ Enable polarity has been configured to be Active Low and is represented here by $\overline{DE}$ . $\overline{DE}$ asserts after the UART Transmit Data Register has been written. $\overline{DE}$ remains asserted for multiple characters as long as the Transmit Data Register is written with the next character before the current character has completed. Figure 57. UART Timing without CTS Table 122. UART Timing without CTS | | | Dela | ay (ns) | |----------------|------------------------------------------------|----------------------------|----------------------------------------------| | Parameter | Abbreviation | Minimum | Maximum | | T <sub>1</sub> | DE Assertion to TxD Falling Edge (Start) Delay | 1 bit period | 1 bit period +<br>1 * X <sub>IN</sub> period | | T <sub>2</sub> | End of stop bit(s) to DE Deassertion Delay | 1 * X <sub>IN</sub> period | 2 * X <sub>IN</sub> period | # eZ8 CPU Instruction Set This chapter describes the following features of the eZ8 CPU instruction set: Assembly Language Programming Introduction: see page 225 Assembly Language Syntax: see page 226 eZ8 CPU Instruction Notation: see page 227 eZ8 CPU Instruction Classes: see page 230 eZ8 CPU Instruction Summary: see page 234 ## **Assembly Language Programming Introduction** The eZ8 CPU assembly language provides a means for writing an application program without having to be concerned with actual memory addresses or machine instruction formats. A program written in assembly language is called a source program. Assembly language allows the use of symbolic addresses to identify memory locations. It also allows mnemonic codes (op codes and operands) to represent the instructions themselves. The op codes identify the instruction while the operands represent memory locations, registers, or immediate data values. Each assembly language program consists of a series of symbolic commands called statements. Each statement can contain labels, operations, operands and comments. Labels can be assigned to a particular instruction step in a source program. The label identifies that step in the program as an entry point for use by other instructions. The assembly language also includes assembler directives that supplement the machine instruction. The assembler directives, or pseudo-ops, are not translated into a machine instruction. Rather, the pseudo-ops are interpreted as directives that control or assist the assembly process. The source program is processed (assembled) by the assembler to obtain a machine language program called the object code. The object code is executed by the eZ8 CPU. An example segment of an assembly language program is detailed in the following example. ### **Assembly Language Source Program Example** ``` ; Everything after the semicolon is a comment. JP START START: ; A label called "START". The first instruction ; (JP START) in this example causes program ; execution to jump to the point within the ; program where the START label occurs. LD R4, R7 ; A Load (LD) instruction with two operands. The ; first operand, Working Register R4, is the ; destination. The second operand, Working ; Register R7, is the source. The contents of R7 ; is written into R4. LD 234H, #%01 ; Another Load (LD) instruction with two operands. ; The first operand, Extended Mode Register ; Address 234H, identifies the destination. The ; second operand, Immediate Data value 01H, is the ; source. The value 01H is written into the ; Register at address 234H. ``` ## **Assembly Language Syntax** For proper instruction execution, eZ8 CPU assembly language syntax requires that the operands be written as *destination*, *source*. After assembly, the object code usually presents the operands in the *source*, *destination* order; however, ordering is op code-dependent. The following instruction examples illustrate the format of some basic assembly instructions and the resulting object code produced by the assembler. This binary format must be followed if you prefer manual program coding or intend to implement your own assembler. **Example 1.** If the contents of Registers 43H and 08H are added and the result is stored in 43H, the assembly syntax and resulting object code result is shown in Table 123. ### Table 123. Assembly Language Syntax Example 1 | Assembly Language Code | ADD | 43H, | H80 | (ADD dst, src) | |------------------------|-----|------|-----|----------------| | Object Code | 04 | 80 | 43 | (OPC src, dst) | **Example 2.** In general, when an instruction format requires an 8-bit register address, that address can specify any register location in the range 0–255 or, using Escaped Mode Addressing, a Working Register R0–R15. If the contents of Register 43H and Working Register R8 are added and the result is stored in 43H, the assembly syntax and resulting object code result is shown in Table 124. ### Table 124. Assembly Language Syntax Example 2 | Assembly Language Code | ADD | 43H, | R8 | (ADD dst, src) | |------------------------|-----|------|----|----------------| | Object Code | 04 | E8 | 43 | (OPC src, dst) | Refer to the device-specific Product Specification to determine the exact register file range available. The register file size varies, depending on the device type. ### **eZ8 CPU Instruction Notation** In the eZ8 CPU Instruction Summary and Description sections, the operands, condition codes, status flags, and address modes are represented by a notational shorthand that is described in Table 125. **Table 125. Notational Shorthand** | Notation | Description | Operand | Range | |----------|-----------------------------------|---------|---------------------------------------------------------------| | b | Bit | b | b represents a value from 0 to 7 (000B to 111B). | | CC | Condition Code | _ | Refer to Condition Codes overview in the eZ8 CPU User Manual. | | DA | Direct Address | Addrs | Addrs. represents a number in the range of 0000H to FFFFH. | | ER | Extended Addressing Register | Reg | Reg. represents a number in the range of 000H to FFFH. | | IM | Immediate Data | #Data | Data is a number between 00H to FFH. | | Ir | Indirect Working Register | @Rn | n = 0 -15. | | IR | Indirect Register | @Reg | Reg. represents a number in the range of 00H to FFH. | | Irr | Indirect Working Register<br>Pair | @RRp | p = 0, 2, 4, 6, 8, 10, 12, or 14. | | IRR | Indirect Register Pair | @Reg | Reg. represents an even number in the range 00H to FEH. | | р | Polarity | р | Polarity is a single bit binary value of either 0B or 1B. | | r | Working Register | Rn | n = 0 - 15. | | R | Register | Reg | Reg. represents a number in the range of 00H to FFH. | **Table 125. Notational Shorthand (Continued)** | Notation | Description | Operand | Range | |----------|-----------------------|---------|------------------------------------------------------------------------------------------------------------------------| | RA | Relative Address | Х | X represents an index in the range of +127 to -128 which is an offset relative to the address of the next instruction. | | rr | Working Register Pair | RRp | p = 0, 2, 4, 6, 8, 10, 12, or 14. | | RR | Register Pair | Reg | Reg. represents an even number in the range of 00H to FEH. | | Vector | Vector Address | Vector | Vector represents a number in the range of 00H to FFH. | | X | Indexed | #Index | The register or register pair to be indexed is offset by the signed Index value (#Index) in a +127 to -128 range. | Table 126 contains additional symbols that are used throughout the Instruction Summary and Instruction Set Description sections. **Table 126. Additional Symbols** | Symbol | Definition | |--------|---------------------------| | dst | Destination Operand | | src | Source Operand | | @ | Indirect Address Prefix | | SP | Stack Pointer | | PC | Program Counter | | FLAGS | Flags Register | | RP | Register Pointer | | # | Immediate Operand Prefix | | В | Binary Number Suffix | | % | Hexadecimal Number Prefix | | Н | Hexadecimal Number Suffix | Assignment of a value is indicated by an arrow, as shown in the following example. $$dst \leftarrow dst + src$$ This example indicates that the source data is added to the destination data; the result is stored in the destination location. ### **Condition Codes** The C, Z, S and V flags control the operation of the conditional jump (JP cc and JR cc) instructions. Sixteen frequently useful functions of the flag settings are encoded in a 4-bit field called the condition code (cc), which forms bits 7:4 of the conditional jump instructions. The condition codes are summarized in Table 127. Some binary condition codes can be created using more than one assembly code mnemonic. The result of the flag test operation decides if the conditional jump is executed. **Table 127. Condition Codes** | | | Assembly | | | |--------|-----|--------------|--------------------------------|-------------------------| | Binary | Hex | Mnemonic | Definition | Flag Test Operation | | 0000 | 0 | F | Always False | - | | 0001 | 1 | LT | Less Than | (S XOR V) = 1 | | 0010 | 2 | LE | Less Than or Equal | (Z OR (S XOR V)) = 1 | | 0011 | 3 | ULE | Unsigned Less Than or Equal | (C OR Z) = 1 | | 0100 | 4 | OV | Overflow | V = 1 | | 0101 | 5 | MI | Minus | S = 1 | | 0110 | 6 | Z | Zero | Z = 1 | | 0110 | 6 | EQ | Equal | Z = 1 | | 0111 | 7 | С | Carry | C = 1 | | 0111 | 7 | ULT | Unsigned Less Than | C = 1 | | 1000 | 8 | T (or blank) | Always True | _ | | 1001 | 9 | GE | Greater Than or Equal | (S XOR V) = 0 | | 1010 | Α | GT | Greater Than | (Z OR (S XOR V)) = 0 | | 1011 | В | UGT | Unsigned Greater Than | (C = 0 AND Z = 0) = 1 | | 1100 | С | NOV | No Overflow | V = 0 | | 1101 | D | PL | Plus | S = 0 | | 1110 | Е | NZ | Non-Zero | Z = 0 | | 1110 | Е | NE | Not Equal | Z = 0 | | 1111 | F | NC | No Carry | C = 0 | | 1111 | F | UGE | Unsigned Greater Than or Equal | C = 0 | ### **eZ8 CPU Instruction Classes** eZ8 CPU instructions can be divided functionally into the following groups: - Arithmetic - Bit Manipulation - Block Transfer - CPU Control - Load - Logical - Program Control - Rotate and Shift Tables 128 through 135 contain the instructions belonging to each group and the number of operands required for each instruction. Some instructions appear in more than one table; these instructions can be considered to be a subset of more than one category. Within these tables, the source operand is identified as src, the destination operand is dst and a condition code is cc. **Table 128. Arithmetic Instructions** | Mnemonic | Operands | Instruction | |----------|----------|----------------------------------------------| | ADC | dst, src | Add with Carry | | ADCX | dst, src | Add with Carry using Extended Addressing | | ADD | dst, src | Add | | ADDX | dst, src | Add using Extended Addressing | | СР | dst, src | Compare | | CPC | dst, src | Compare with Carry | | CPCX | dst, src | Compare with Carry using Extended Addressing | | CPX | dst, src | Compare using Extended Addressing | | DA | dst | Decimal Adjust | | DEC | dst | Decrement | | DECW | dst | Decrement Word | | INC | dst | Increment | | INCW | dst | Increment Word | **Table 128. Arithmetic Instructions (Continued)** | Mnemonic | Operands | Instruction | |----------|----------|-----------------------------------------------| | MULT | dst | Multiply | | SBC | dst, src | Subtract with Carry | | SBCX | dst, src | Subtract with Carry using Extended Addressing | | SUB | dst, src | Subtract | | SUBX | dst, src | Subtract using Extended Addressing | ### **Table 129. Bit Manipulation Instructions** | Mnemonic | Operands | Instruction | |----------|-------------|------------------------------------------------------| | BCLR | bit, dst | Bit Clear | | BIT | p, bit, dst | Bit Set or Clear | | BSET | bit, dst | Bit Set | | BSWAP | dst | Bit Swap | | CCF | _ | Complement Carry Flag | | RCF | _ | Reset Carry Flag | | SCF | _ | Set Carry Flag | | TCM | dst, src | Test Complement Under Mask | | TCMX | dst, src | Test Complement Under Mask using Extended Addressing | | TM | dst, src | Test Under Mask | | TMX | dst, src | Test Under Mask using Extended Addressing | ### **Table 130. Block Transfer Instructions** | Mnemonic | Operands | Instruction | |----------|----------|---------------------------------------------------------------------| | LDCI | dst, src | Load Constant to/from program memory and Auto-Increment addresses | | LDEI | dst, src | Load External Data to/from Data Memory and Auto-Increment addresses | **Table 131. CPU Control Instructions** | Mnemonic | Operands | Instruction | |----------|----------|------------------------| | ATM | | Atomic Execution | | CCF | | Complement Carry Flag | | DI | | Disable Interrupts | | EI | | Enable Interrupts | | HALT | | HALT Mode | | NOP | | No Operation | | RCF | | Reset Carry Flag | | SCF | | Set Carry Flag | | SRP | src | Set Register Pointer | | STOP | _ | STOP Mode | | WDT | _ | Watchdog Timer Refresh | **Table 132. Load Instructions** | Mnemonic | Operands | Instruction | |----------|-------------|---------------------------------------------------------------------| | CLR | dst | Clear | | LD | dst, src | Load | | LDC | dst, src | Load Constant to/from program memory | | LDCI | dst, src | Load Constant to/from program memory and Auto-Increment addresses | | LDE | dst, src | Load External Data to/from Data Memory | | LDEI | dst, src | Load External Data to/from Data Memory and Auto-Increment addresses | | LDWX | dst, src | Load Word using Extended Addressing | | LDX | dst, src | Load using Extended Addressing | | LEA | dst, X(src) | Load Effective Address | | POP | dst | Рор | | POPX | dst | Pop using Extended Addressing | | PUSH | src | Push | | PUSHX | src | Push using Extended Addressing | **Table 133. Logical Instructions** | Mnemonic | Operands | Instruction | |----------|----------|------------------------------------------------| | AND | dst, src | Logical AND | | ANDX | dst, src | Logical AND using Extended Addressing | | COM | dst | Complement | | OR | dst, src | Logical OR | | ORX | dst, src | Logical OR using Extended Addressing | | XOR | dst, src | Logical Exclusive OR | | XORX | dst, src | Logical Exclusive OR using Extended Addressing | **Table 134. Program Control Instructions** | Mnemonic | Operands | Instruction | |----------|-----------------|-------------------------------| | BRK | _ | On-Chip Debugger Break | | BTJ | p, bit, src, DA | Bit Test and Jump | | BTJNZ | bit, src, DA | Bit Test and Jump if Non-Zero | | BTJZ | bit, src, DA | Bit Test and Jump if Zero | | CALL | dst | Call Procedure | | DJNZ | dst, src, RA | Decrement and Jump Non-Zero | | IRET | _ | Interrupt Return | | JP | dst | Jump | | JP cc | dst | Jump Conditional | | JR | DA | Jump Relative | | JR cc | DA | Jump Relative Conditional | | RET | _ | Return | | TRAP | vector | Software Trap | Table 135. Rotate and Shift Instructions | Mnemonic | Operands | Instruction | |----------|----------|----------------------------| | BSWAP | dst | Bit Swap | | RL | dst | Rotate Left | | RLC | dst | Rotate Left through Carry | | RR | dst | Rotate Right | | RRC | dst | Rotate Right through Carry | | SRA | dst | Shift Right Arithmetic | | SRL | dst | Shift Right Logical | | SWAP | dst | Swap Nibbles | ## **eZ8 CPU Instruction Summary** Table 136 summarizes the eZ8 CPU instructions. The table identifies the addressing modes employed by the instruction, the effect upon the Flags Register, the number of CPU clock cycles required for the instruction fetch, and the number of CPU clock cycles required for the instruction execution. Table 136. eZ8 CPU Instruction Summary | Assembly | | | ress<br>ode | Opcode(s) | | | Fla | ags | i | | Fetch | Instr. | |---------------|---------------------|-----|-------------|-----------|---|---|-----|-----|---|---|--------|--------| | Mnemonic | Symbolic Operation | dst | src | (Hex) | С | Z | S | ٧ | D | Н | Cycles | Cycles | | ADC dst, src | dst ← dst + src + C | r | r | 12 | * | * | * | * | 0 | * | 2 | 3 | | | | r | lr | 13 | - | | | | | | 2 | 4 | | | | R | R | 14 | - | | | | | | 3 | 3 | | | | R | IR | 15 | - | | | | | | 3 | 4 | | | | R | IM | 16 | - | | | | | | 3 | 3 | | | | IR | IM | 17 | - | | | | | | 3 | 4 | | ADCX dst, src | dst ← dst + src + C | ER | ER | 18 | * | * | * | * | 0 | * | 4 | 3 | | | | ER | IM | 19 | - | | | | | | 4 | 3 | <sup>\* =</sup> Value is a function of the result of the operation. <sup>-</sup> = Unaffected. X = Undefined. <sup>0 =</sup> Reset to 0. <sup>1 =</sup> Set to 1. Table 136. eZ8 CPU Instruction Summary (Continued) | Assembly | | | ress<br>ode | _ Opcode(s) | | | Fla | ıgs | i | | Fetch | Instr. | |------------------|----------------------------------------------------------------------------------|-----|-------------|-------------|---|---|-----|-----|---|---|-------|--------| | Mnemonic | Symbolic Operation | dst | src | (Hex) | С | Z | S | ٧ | D | Н | | Cycles | | ADD dst, src | dst ← dst + src | r | r | 02 | * | * | * | * | 0 | * | 2 | 3 | | | | r | lr | 03 | _ | | | | | | 2 | 4 | | | | R | R | 04 | _ | | | | | | 3 | 3 | | | | R | IR | 05 | _ | | | | | | 3 | 4 | | | | R | IM | 06 | _ | | | | | | 3 | 3 | | | | IR | IM | 07 | - | | | | | | 3 | 4 | | ADDX dst, src | dst ← dst + src | ER | ER | 08 | * | * | * | * | 0 | * | 4 | 3 | | | | ER | IM | 09 | _ | | | | | | 4 | 3 | | AND dst, src | dst ← dst AND src | r | r | 52 | _ | * | * | 0 | _ | _ | 2 | 3 | | | | r | lr | 53 | - | | | | | | 2 | 4 | | | | R | R | 54 | - | | | | | | 3 | 3 | | | | R | IR | 55 | - | | | | | | 3 | 4 | | | | R | IM | 56 | - | | | | | | 3 | 3 | | | | IR | IM | 57 | - | | | | | | 3 | 4 | | ANDX dst, src | dst ← dst AND src | ER | ER | 58 | _ | * | * | 0 | - | - | 4 | 3 | | | | ER | IM | 59 | - | | | | | | 4 | 3 | | ATM | Block all interrupt and DMA requests during execution of the next 3 instructions | | | 2F | _ | _ | _ | _ | _ | _ | 1 | 2 | | BCLR bit, dst | dst[bit] ← 0 | r | | E2 | _ | - | _ | _ | - | - | 2 | 2 | | BIT p, bit, dst | dst[bit] ← p | r | | E2 | - | - | _ | - | - | _ | 2 | 2 | | BRK | Debugger Break | | | 00 | _ | _ | _ | _ | _ | _ | 1 | 1 | | BSET bit, dst | dst[bit] ← 1 | r | | E2 | _ | _ | _ | _ | - | - | 2 | 2 | | BSWAP dst | dst[7:0] ← dst[0:7] | R | | D5 | Χ | * | * | 0 | _ | _ | 2 | 2 | | BTJ p, bit, src, | | | r | F6 | _ | _ | _ | _ | _ | _ | 3 | 3 | | dst | $PC \leftarrow PC + X$ | | lr | F7 | - | | | | | | 3 | 4 | <sup>\* =</sup> Value is a function of the result of the operation. <sup>-</sup> = Unaffected. X = Undefined. <sup>0 =</sup> Reset to 0. <sup>1 =</sup> Set to 1. Table 136. eZ8 CPU Instruction Summary (Continued) | Assembly | | | ress<br>ode | Opcode(s) | | | Fla | ags | i | | Fetch | Instr. | |-----------------|------------------------------|-----|-------------|-----------|---|---|-----|-----|---|---|--------|--------| | Mnemonic | Symbolic Operation | dst | src | (Hex) | С | Z | S | ٧ | D | Н | Cycles | Cycles | | BTJNZ bit, src, | | | r | F6 | - | - | _ | _ | - | - | 3 | 3 | | dst | $PC \leftarrow PC + X$ | | lr | F7 | - | | | | | | 3 | 4 | | BTJZ bit, src, | if src[bit] = 0 | | r | F6 | - | - | - | - | - | - | 3 | 3 | | dst | $PC \leftarrow PC + X$ | | lr | F7 | _ | | | | | | 3 | 4 | | CALL dst | SP ← SP –2 | IRR | | D4 | - | - | - | - | - | - | 2 | 6 | | | <pre>@SP ← PC PC ← dst</pre> | DA | | D6 | _ | | | | | | 3 | 3 | | CCF | C ← ~C | | | EF | * | - | - | _ | - | _ | 1 | 2 | | CLR dst | dst ← 00H | R | | В0 | - | - | - | _ | - | - | 2 | 2 | | | | IR | | B1 | _ | | | | | | 2 | 3 | | COM dst | dst ← ~dst | R | | 60 | - | * | * | 0 | - | _ | 2 | 2 | | | | IR | | 61 | _ | | | | | | 2 | 3 | | CP dst, src | dst – src | r | r | A2 | * | * | * | * | _ | _ | 2 | 3 | | | | r | lr | A3 | _ | | | | | | 2 | 4 | | | | R | R | A4 | _ | | | | | | 3 | 3 | | | | R | IR | A5 | | | | | | | 3 | 4 | | | | R | IM | A6 | | | | | | | 3 | 3 | | | | IR | IM | A7 | _ | | | | | | 3 | 4 | | CPC dst, src | dst – src – C | r | r | 1F A2 | * | * | * | * | _ | _ | 3 | 3 | | | | r | lr | 1F A3 | | | | | | | 3 | 4 | | | | R | R | 1F A4 | _ | | | | | | 4 | 3 | | | | R | IR | 1F A5 | | | | | | | 4 | 4 | | | | R | IM | 1F A6 | | | | | | | 4 | 3 | | | | IR | IM | 1F A7 | _ | | | | | | 4 | 4 | | CPCX dst, src | dst – src – C | ER | ER | 1F A8 | * | * | * | * | _ | _ | 5 | 3 | | | | ER | IM | 1F A9 | _ | | | | | | 5 | 3 | | CPX dst, src | dst – src | ER | ER | A8 | * | * | * | * | - | - | 4 | 3 | | | | ER | IM | A9 | _ | | | | | | 4 | 3 | <sup>\* =</sup> Value is a function of the result of the operation. <sup>-</sup> = Unaffected. X = Undefined. <sup>0 =</sup> Reset to 0. <sup>1 =</sup> Set to 1. Table 136. eZ8 CPU Instruction Summary (Continued) | Assembly | | | ress<br>ode | _ Opcode(s) | | | Fla | ags | 1 | | Fetch | Instr. | |--------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-------------|-------------|---|---|-----|-----|---|---|-------|--------| | Mnemonic | Symbolic Operation | dst | src | (Hex) | С | Z | S | ٧ | D | Н | | Cycles | | DA dst | dst ← DA(dst) | R | | 40 | * | * | * | Χ | _ | _ | 2 | 2 | | | | IR | | 41 | _ | | | | | | 2 | 3 | | DEC dst | dst ← dst – 1 | R | | 30 | - | * | * | * | _ | - | 2 | 2 | | | | IR | | 31 | _ | | | | | | 2 | 3 | | DECW dst | dst ← dst – 1 | RR | | 80 | _ | * | * | * | _ | - | 2 | 5 | | | | IRR | | 81 | _ | | | | | | 2 | 6 | | DI | $IRQCTL[7] \leftarrow 0$ | | | 8F | _ | _ | - | _ | _ | _ | 1 | 2 | | DJNZ dst, RA | $dst \leftarrow dst - 1$ if $dst \neq 0$ $PC \leftarrow PC + X$ | r | | 0A-FA | - | - | _ | - | _ | _ | 2 | 3 | | EI | IRQCTL[7] ← 1 | | | 9F | _ | _ | _ | _ | _ | _ | 1 | 2 | | HALT | HALT Mode | | | 7F | - | _ | - | _ | _ | - | 1 | 2 | | INC dst | dst ← dst + 1 | R | | 20 | - | * | * | * | _ | - | 2 | 2 | | | | IR | | 21 | _ | | | | | | 2 | 3 | | | | r | | 0E-FE | | | | | | | 1 | 2 | | INCW dst | dst ← dst + 1 | RR | | A0 | _ | * | * | * | - | - | 2 | 5 | | | | IRR | | A1 | _ | | | | | | 2 | 6 | | IRET | FLAGS $\leftarrow$ @SP<br>SP $\leftarrow$ SP + 1<br>PC $\leftarrow$ @SP<br>SP $\leftarrow$ SP + 2<br>IRQCTL[7] $\leftarrow$ 1 | | | BF | * | * | * | * | * | * | 1 | 5 | | JP dst | PC ← dst | DA | | 8D | _ | _ | _ | _ | _ | _ | 3 | 2 | | | | IRR | | C4 | - | | | | | | 2 | 3 | | JP cc, dst | if cc is true<br>PC ← dst | DA | | 0D-FD | - | - | - | - | - | - | 3 | 2 | | JR dst | $PC \leftarrow PC + X$ | DA | | 8B | _ | _ | _ | _ | _ | _ | 2 | 2 | | JR cc, dst | if cc is true<br>PC ← PC + X | DA | | 0B-FB | - | - | - | _ | - | - | 2 | 2 | <sup>\* =</sup> Value is a function of the result of the operation. <sup>-</sup> = Unaffected. X = Undefined. <sup>0 =</sup> Reset to 0. <sup>1 =</sup> Set to 1. Table 136. eZ8 CPU Instruction Summary (Continued) | Assembly | | | ress<br>ode | Opcode(s) | | | Fla | ags | ; | | Fetch | Instr. | |---------------|---------------------------------------------|------|-------------|-----------|---|---|-----|-----|---|---|-------|--------| | Mnemonic | Symbolic Operation | dst | src | (Hex) | С | Z | S | ٧ | D | Н | | Cycles | | LD dst, rc | dst ← src | r | IM | 0C-FC | _ | _ | _ | _ | _ | _ | 2 | 2 | | | | r | X(r) | C7 | _ | | | | | | 3 | 3 | | | | X(r) | r | D7 | _ | | | | | | 3 | 4 | | | | r | lr | E3 | _ | | | | | | 2 | 3 | | | | R | R | E4 | _ | | | | | | 3 | 2 | | | | R | IR | E5 | - | | | | | | 3 | 4 | | | | R | IM | E6 | - | | | | | | 3 | 2 | | | | IR | IM | E7 | _ | | | | | | 3 | 3 | | | | lr | r | F3 | - | | | | | | 2 | 3 | | | | IR | R | F5 | - | | | | | | 3 | 3 | | LDC dst, src | dst ← src | r | Irr | C2 | - | - | - | _ | _ | - | 2 | 5 | | | | lr | Irr | C5 | _ | | | | | | 2 | 9 | | | | Irr | r | D2 | - | | | | | | 2 | 5 | | LDCI dst, src | dst ← src | lr | Irr | C3 | - | - | - | _ | _ | - | 2 | 9 | | | $r \leftarrow r + 1$ $rr \leftarrow rr + 1$ | Irr | lr | D3 | _ | | | | | | 2 | 9 | | LDE dst, src | dst ← src | r | Irr | 82 | _ | _ | _ | _ | _ | - | 2 | 5 | | | | Irr | r | 92 | - | | | | | | 2 | 5 | | LDEI dst, src | dst ← src | lr | Irr | 83 | _ | _ | _ | _ | _ | _ | 2 | 9 | | | $r \leftarrow r + 1$ $rr \leftarrow rr + 1$ | Irr | lr | 93 | _ | | | | | | 2 | 9 | | LDWX dst, src | dst ← src | ER | ER | 1F E8 | _ | _ | _ | _ | _ | _ | 5 | 4 | <sup>\* =</sup> Value is a function of the result of the operation. <sup>-</sup> = Unaffected. X = Undefined. <sup>0 =</sup> Reset to 0. <sup>1 =</sup> Set to 1. Table 136. eZ8 CPU Instruction Summary (Continued) | Assembly | | | ress<br>ode | Opcode(s) | | | Fla | ıgs | | | Fetch | Instr. | |----------------|-------------------------------------|-------|-------------|-----------|---|---|-----|-----|---|---|-------|--------| | Mnemonic | Symbolic Operation | dst | src | (Hex) | С | Z | s | ٧ | D | Н | | Cycles | | LDX dst, src | dst ← src | r | ER | 84 | _ | _ | _ | _ | _ | _ | 3 | 2 | | | | lr | ER | 85 | - | | | | | | 3 | 3 | | | | R | IRR | 86 | - | | | | | | 3 | 4 | | | | IR | IRR | 87 | - | | | | | | 3 | 5 | | | | r | X(rr) | 88 | - | | | | | | 3 | 4 | | | | X(rr) | r | 89 | - | | | | | | 3 | 4 | | | | ER | r | 94 | - | | | | | | 3 | 2 | | | | ER | lr | 95 | - | | | | | | 3 | 3 | | | | IRR | R | 96 | - | | | | | | 3 | 4 | | | | IRR | IR | 97 | - | | | | | | 3 | 5 | | | | ER | ER | E8 | - | | | | | | 4 | 2 | | | | ER | IM | E9 | - | | | | | | 4 | 2 | | LEA dst, X(src | ) dst ← src + X | r | X(r) | 98 | _ | - | - | - | - | - | 3 | 3 | | | | rr | X(rr) | 99 | _ | | | | | | 3 | 5 | | MULT dst | dst[15:0] ←<br>dst[15:8] * dst[7:0] | RR | | F4 | - | - | _ | _ | - | _ | 2 | 8 | | NOP | No operation | | | 0F | _ | - | _ | _ | _ | _ | 1 | 2 | | OR dst, src | dst ← dst OR src | r | r | 42 | _ | * | * | 0 | _ | - | 2 | 3 | | | | r | lr | 43 | _ | | | | | | 2 | 4 | | | | R | R | 44 | _ | | | | | | 3 | 3 | | | | R | IR | 45 | _ | | | | | | 3 | 4 | | | | R | IM | 46 | - | | | | | | 3 | 3 | | | | IR | IM | 47 | - | | | | | | 3 | 4 | | ORX dst, src | dst ← dst OR src | ER | ER | 48 | _ | * | * | 0 | _ | _ | 4 | 3 | | | | ER | IM | 49 | - | | | | | | 4 | 3 | | POP dst | dst ← @SP | R | | 50 | _ | _ | _ | _ | _ | - | 2 | 2 | | | SP ← SP + 1 | IR | | 51 | - | | | | | | 2 | 3 | <sup>\* =</sup> Value is a function of the result of the operation. <sup>-</sup> = Unaffected. X = Undefined. <sup>0 =</sup> Reset to 0. <sup>1 =</sup> Set to 1. Table 136. eZ8 CPU Instruction Summary (Continued) | Assembly | | | ress<br>ode | Opcode(s) | | | Fla | ıgs | | | Fetch | Instr. | |---------------|--------------------------------|-----|-------------|-----------|---|---|-----|-----|---|---|-------|--------| | Mnemonic | Symbolic Operation | dst | src | (Hex) | С | Z | s | ٧ | D | Н | | Cycles | | POPX dst | dst ← @SP<br>SP ← SP + 1 | ER | | D8 | - | - | - | _ | - | - | 3 | 2 | | PUSH src | SP ← SP – 1 | R | | 70 | - | _ | _ | _ | _ | - | 2 | 2 | | | @SP ← src | IR | | 71 | | | | | | | 2 | 3 | | | -<br>- | IM | | 1F 70 | | | | | | | 3 | 2 | | PUSHX src | SP ← SP – 1<br>@SP ← src | ER | | C8 | - | - | - | - | - | - | 3 | 2 | | RCF | C ← 0 | | | CF | 0 | - | - | _ | _ | - | 1 | 2 | | RET | PC ← @SP<br>SP ← SP + 2 | | | AF | - | - | - | - | - | - | 1 | 4 | | RL dst | | R | | 90 | * | * | * | * | _ | - | 2 | 2 | | | C D7 D6 D5 D4 D3 D2 D1 D0 dst | IR | | 91 | _ | | | | | | 2 | 3 | | RLC dst | | R | | 10 | * | * | * | * | _ | - | 2 | 2 | | | C D7 D6 D5 D4 D3 D2 D1 D0 dst | IR | | 11 | _ | | | | | | 2 | 3 | | RR dst | | R | | E0 | * | * | * | * | _ | _ | 2 | 2 | | | D7 D6 D5 D4 D3 D2 D1 D0 C | IR | | E1 | _ | | | | | | 2 | 3 | | RRC dst | | R | | C0 | * | * | * | * | _ | - | 2 | 2 | | | D7 D6 D5 D4 D3 D2 D1 D0 C dst | IR | | C1 | | | | | | | 2 | 3 | | SBC dst, src | $dst \leftarrow dst - src - C$ | r | r | 32 | * | * | * | * | 1 | * | 2 | 3 | | | _ | r | lr | 33 | _ | | | | | | 2 | 4 | | | _ | R | R | 34 | _ | | | | | | 3 | 3 | | | _ | R | IR | 35 | _ | | | | | | 3 | 4 | | | _ | R | IM | 36 | _ | | | | | | 3 | 3 | | | | IR | IM | 37 | | | | | | | 3 | 4 | | SBCX dst, src | $dst \leftarrow dst - src - C$ | ER | ER | 38 | * | * | * | * | 1 | * | 4 | 3 | | | | ER | IM | 39 | | | | | | | 4 | 3 | | SCF | C ← 1 | | | DF | 1 | _ | _ | _ | _ | _ | 1 | 2 | <sup>\* =</sup> Value is a function of the result of the operation. <sup>-</sup> = Unaffected. X = Undefined. <sup>0 =</sup> Reset to 0. <sup>1 =</sup> Set to 1. Table 136. eZ8 CPU Instruction Summary (Continued) | Assembly | | | ress<br>ode | Opcode(s) | | | Fla | ags | i | | Fetch | Instr. | |---------------|-------------------------------------|-----|-------------|-----------|---|---|-----|-----|---|---|-------|--------| | Mnemonic | Symbolic Operation | dst | src | (Hex) | С | Z | s | ٧ | D | Н | | Cycles | | SRA dst | | R | | D0 | * | * | * | 0 | _ | _ | 2 | 2 | | | D7 D6 D5 D4 D3 D2 D1 D0 → C | IR | | D1 | - | | | | | | 2 | 3 | | SRL dst | 0 → D7 D6 D5 D4 D3 D2 D1 D0 → C | R | | 1F C0 | * | * | 0 | * | - | _ | 3 | 2 | | | dst | IR | | 1F C1 | _ | | | | | | 3 | 3 | | SRP src | RP ← src | | IM | 01 | _ | - | - | _ | - | - | 2 | 2 | | STOP | STOP Mode | | | 6F | _ | _ | _ | _ | _ | _ | 1 | 2 | | SUB dst, src | dst ← dst – src | r | r | 22 | * | * | * | * | 1 | * | 2 | 3 | | | - | r | lr | 23 | - | | | | | | 2 | 4 | | | -<br>- | R | R | 24 | _ | | | | | | 3 | 3 | | | -<br>- | R | IR | 25 | _ | | | | | | 3 | 4 | | | -<br>- | R | IM | 26 | _ | | | | | | 3 | 3 | | | -<br>- | IR | IM | 27 | _ | | | | | | 3 | 4 | | SUBX dst, src | dst ← dst – src | ER | ER | 28 | * | * | * | * | 1 | * | 4 | 3 | | | - | ER | IM | 29 | - | | | | | | 4 | 3 | | SWAP dst | $dst[7:4] \leftrightarrow dst[3:0]$ | R | | F0 | Χ | * | * | Χ | - | - | 2 | 2 | | | - | IR | | F1 | - | | | | | | 2 | 3 | | TCM dst, src | (NOT dst) AND src | r | r | 62 | _ | * | * | 0 | - | - | 2 | 3 | | | -<br>- | r | lr | 63 | _ | | | | | | 2 | 4 | | | -<br>- | R | R | 64 | _ | | | | | | 3 | 3 | | | - | R | IR | 65 | - | | | | | | 3 | 4 | | | - | R | IM | 66 | - | | | | | | 3 | 3 | | | - | IR | IM | 67 | - | | | | | | 3 | 4 | | TCMX dst, src | (NOT dst) AND src | ER | ER | 68 | _ | * | * | 0 | _ | - | 4 | 3 | | | -<br>- | ER | IM | 69 | _ | | | | | | 4 | 3 | <sup>\* =</sup> Value is a function of the result of the operation. <sup>-</sup> = Unaffected. X = Undefined. <sup>0 =</sup> Reset to 0. <sup>1 =</sup> Set to 1. Table 136. eZ8 CPU Instruction Summary (Continued) | Assembly | | | dress<br>ode | Opcode(s) | | | Fla | ags | i | | Fetch | Instr. | |---------------|------------------------------------------------------------------------------------------------------------------------------|-----|--------------|-----------|---|---|-----|-----|---|---|-------|--------| | Mnemonic | Symbolic Operation | dst | src | | С | Z | S | ٧ | D | Н | | Cycles | | TM dst, src | dst AND src | r | r | 72 | - | * | * | 0 | - | _ | 2 | 3 | | | | r | lr | 73 | | | | | | | 2 | 4 | | | | R | R | 74 | _ | | | | | | 3 | 3 | | | | R | IR | 75 | _ | | | | | | 3 | 4 | | | | R | IM | 76 | | | | | | | 3 | 3 | | | | IR | IM | 77 | | | | | | | 3 | 4 | | TMX dst, src | dst AND src | ER | ER | 78 | - | * | * | 0 | - | _ | 4 | 3 | | | | ER | IM | 79 | | | | | | | 4 | 3 | | TRAP Vector | $SP \leftarrow SP - 2$<br>$@SP \leftarrow PC$<br>$SP \leftarrow SP - 1$<br>$@SP \leftarrow FLAGS$<br>$PC \leftarrow @Vector$ | | Vecto<br>r | F2 | - | - | - | - | - | - | 2 | 6 | | WDT | | | | 5F | - | _ | - | - | - | - | 1 | 2 | | XOR dst, src | $dst \leftarrow dst \ XOR \ src$ | r | r | B2 | _ | * | * | 0 | - | - | 2 | 3 | | | | r | lr | В3 | = | | | | | | 2 | 4 | | | | R | R | B4 | _ | | | | | | 3 | 3 | | | | R | IR | B5 | | | | | | | 3 | 4 | | | | R | IM | B6 | | | | | | | 3 | 3 | | | | IR | IM | B7 | | | | | | | 3 | 4 | | XORX dst, src | dst ← dst XOR src | ER | ER | B8 | _ | * | * | 0 | _ | _ | 4 | 3 | | | | ER | IM | В9 | _ | | | | | | 4 | 3 | $<sup>^*</sup>$ = Value is a function of the result of the operation. <sup>-</sup> = Unaffected. X = Undefined. <sup>0 =</sup> Reset to 0. <sup>1 =</sup> Set to 1. ## Flags Register The Flags Register contains the status information regarding the most recent arithmetic, logical, bit manipulation or rotate and shift operation. The Flags Register contains six bits of status information that are set or cleared by CPU operations. Four of the bits (C, V, Z and S) can be tested for use with conditional jump instructions. Two flags, H and D, cannot be tested and are used for Binary-Coded Decimal (BCD) arithmetic. The two remaining bits, user flags F1 and F2, are available as general-purpose status bits. User flags are unaffected by arithmetic operations and must be set or cleared by instructions. The user flags cannot be used with conditional jumps. They are undefined at initial power-up and are unaffected by Reset. Figure 58 displays the flags and their bit positions in the Flags Register. Figure 58. Flags Register Interrupts, the software trap (TRAP) instruction, and illegal instruction traps all write the value of the Flags Register to the stack. Executing an interrupt return (IRET) instruction restores the value saved on the stack into the Flags Register. # Op Code Maps A description of the op code map data and the abbreviations are provided in Figure 59 and Table 137. Figures 60 and 61 provide information about each of the eZ8 CPU instructions. Figure 59. Op Code Map Cell Description **Table 137. Op Code Map Abbreviations** | Abbreviation | Description | Abbreviation | Description | |--------------|------------------------------------|---------------------------------------------------|------------------------| | b | Bit position | IRR | Indirect register pair | | СС | Condition code | р | Polarity (0 or 1) | | X | 8-bit signed index or displacement | r | 4-bit working register | | DA | Destination address | R | 8-bit register | | ER | Extended addressing register | r1, R1, Ir1, Irr1,<br>IR1, rr1, RR1,<br>IRR1, ER1 | Destination address | #### **Table 137. Op Code Map Abbreviations (Continued)** | Abbreviation | Description | Abbreviation | Description | |--------------|--------------------------------|---------------------------------------------------|-----------------------| | IM | Immediate data value | r2, R2, Ir2, Irr2,<br>IR2, rr2, RR2,<br>IRR2, ER2 | Source address | | Ir | Indirect working register | RA | Relative | | IR | Indirect register | rr | Working register pair | | Irr | Indirect working register pair | RR | Register pair | | | | | | | | | | Lo | ower Nil | bble (He | x) | | | | | Lower Nibble (Hex) | | | | | | | | | | | | |--------------------|---|---------------------------|----------------------------|------------------------------|--------------------------------|-----------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|--------------------------------|----------------------------|--------------------------|---------------------------|---------------------------|-------------------------|----------------------------------------|--|--|--|--|--|--|--|--|--|--| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | | | | | | | | | | | | | 0 | 1.2<br><b>BRK</b> | SRP<br>IM | 2.3<br><b>ADD</b><br>r1,r2 | 2.4<br><b>ADD</b><br>r1,lr2 | 3.3<br><b>ADD</b><br>R2,R1 | 3.4<br><b>ADD</b><br>IR2,R1 | 3.3<br><b>ADD</b><br>R1,IM | 3.4<br>ADD<br>IR1,IM | 4.3<br>ADDX<br>ER2,ER1 | 4.3<br>ADDX<br>IM,ER1 | 2.3<br><b>DJNZ</b><br>r1,X | 2.2<br><b>JR</b><br>cc,X | 2.2<br><b>LD</b><br>r1,IM | 3.2<br><b>JP</b><br>cc,DA | 1.2<br><b>INC</b><br>r1 | 1.2<br><b>NOP</b> | | | | | | | | | | | | | 1 | 2.2<br><b>RLC</b><br>R1 | 2.3<br><b>RLC</b><br>IR1 | 2.3<br><b>ADC</b><br>r1,r2 | 2.4<br><b>ADC</b><br>r1,lr2 | 3.3<br><b>ADC</b><br>R2,R1 | 3.4<br><b>ADC</b><br>IR2,R1 | 3.3<br><b>ADC</b><br>R1,IM | 3.4<br><b>ADC</b><br>IR1,IM | 4.3<br>ADCX<br>ER2,ER1 | 4.3<br>ADCX<br>IM,ER1 | | | | | | See 2nd<br>Opcode<br>Map | | | | | | | | | | | | | 2 | 2.2<br><b>INC</b><br>R1 | 2.3<br><b>INC</b><br>IR1 | 2.3<br><b>SUB</b><br>r1,r2 | 2.4<br><b>SUB</b><br>r1,lr2 | 3.3<br><b>SUB</b><br>R2,R1 | 3.4<br><b>SUB</b><br>IR2,R1 | 3.3<br><b>SUB</b><br>R1,IM | 3.4<br><b>SUB</b><br>IR1,IM | 4.3<br><b>SUBX</b><br>ER2,ER1 | 4.3<br>SUBX<br>IM,ER1 | | | | | | 1,2<br><b>ATM</b> | | | | | | | | | | | | | 3 | 2.2<br><b>DEC</b><br>R1 | 2.3<br><b>DEC</b><br>IR1 | 2.3<br><b>SBC</b><br>r1,r2 | 2.4<br><b>SBC</b><br>r1,lr2 | 3.3<br><b>SBC</b><br>R2,R1 | 3.4<br><b>SBC</b><br>IR2,R1 | 3.3<br><b>SBC</b><br>R1,IM | 3.4<br><b>SBC</b><br>IR1,IM | 4.3<br><b>SBCX</b><br>ER2,ER1 | 4.3<br>SBCX<br>IM,ER1 | | | | | | | | | | | | | | | | | | | 4 | 2.2<br><b>DA</b><br>R1 | 2.3<br><b>DA</b><br>IR1 | 2.3<br><b>OR</b><br>r1,r2 | 2.4<br><b>OR</b><br>r1,lr2 | 3.3<br><b>OR</b><br>R2,R1 | 3.4<br><b>OR</b><br>IR2,R1 | 3.3<br><b>OR</b><br>R1,IM | 3.4<br><b>OR</b><br>IR1,IM | 4.3<br><b>ORX</b><br>ER2,ER1 | 4.3<br><b>ORX</b><br>IM,ER1 | | | | | | | | | | | | | | | | | | | 5 | 2.2<br><b>POP</b><br>R1 | 2.3<br><b>POP</b><br>IR1 | 2.3<br><b>AND</b><br>r1,r2 | 2.4<br><b>AND</b><br>r1,lr2 | 3.3<br><b>AND</b><br>R2,R1 | 3.4<br><b>AND</b><br>IR2,R1 | 3.3<br><b>AND</b><br>R1,IM | 3.4<br><b>AND</b><br>IR1,IM | 4.3<br><b>ANDX</b><br>ER2,ER1 | 4.3<br>ANDX<br>IM,ER1 | | | | | | ************************************** | | | | | | | | | | | | • | 6 | 2.2<br><b>COM</b><br>R1 | 2.3<br><b>COM</b><br>IR1 | 2.3<br><b>TCM</b><br>r1,r2 | 2.4<br><b>TCM</b><br>r1,lr2 | 3.3<br><b>TCM</b><br>R2,R1 | 3.4<br><b>TCM</b><br>IR2,R1 | 3.3<br><b>TCM</b><br>R1,IM | 3.4<br><b>TCM</b><br>IR1,IM | 4.3<br><b>TCMX</b><br>ER2,ER1 | 4.3<br>TCMX<br>IM,ER1 | | | | | | 1.2<br><b>STOP</b> | | | | | | | | | | | | Upper Nibble (Hex) | 7 | 2.2<br><b>PUSH</b><br>R2 | 2.3<br>PUSH<br>IR2 | 2.3<br><b>TM</b><br>r1,r2 | 2.4<br><b>TM</b><br>r1,lr2 | 3.3<br><b>TM</b><br>R2,R1 | 3.4<br><b>TM</b><br>IR2,R1 | 3.3<br><b>TM</b><br>R1,IM | 3.4<br><b>TM</b><br>IR1,IM | 4.3<br><b>TMX</b><br>ER2,ER1 | 4.3<br><b>TMX</b><br>IM,ER1 | | | | | | 1.2<br>HALT | | | | | | | | | | | | per Nibl | 8 | 2.5<br><b>DECW</b><br>RR1 | 2.6<br><b>DECW</b><br>IRR1 | 2.5<br><b>LDE</b><br>r1,lrr2 | 2.9<br><b>LDEI</b><br>lr1,lrr2 | 3.2<br><b>LDX</b><br>r1,ER2 | 3.3<br><b>LDX</b><br>Ir1,ER2 | 3.4<br><b>LDX</b> | 3.5<br><b>LDX</b><br>IRR2,IR1 | 3.4<br><b>LDX</b><br>r1,rr2,X | 3.4<br><b>LDX</b><br>rr1,r2,X | | | | | | 1.2<br><b>DI</b> | | | | | | | | | | | | d | 9 | 2.2<br><b>RL</b><br>R1 | 2.3<br><b>RL</b><br>IR1 | 2.5<br><b>LDE</b><br>r2,lrr1 | 2.9<br><b>LDEI</b><br>lr2,lrr1 | 3.2<br><b>LDX</b><br>r2,ER1 | 3.3<br><b>LDX</b><br>Ir2,ER1 | 3.4<br><b>LDX</b> | 3.5<br><b>LDX</b><br>IR2,IRR1 | 3.3<br><b>LEA</b><br>r1,r2,X | 3.5<br><b>LEA</b><br>rr1,rr2,X | | | | | | 1.2<br><b>EI</b> | | | | | | | | | | | | | Α | 2.5<br>INCW<br>RR1 | 2.6<br>INCW | 2.3<br><b>CP</b><br>r1,r2 | 2.4<br><b>CP</b><br>r1,lr2 | 3.3<br><b>CP</b><br>R2,R1 | 3.4<br><b>CP</b><br>IR2,R1 | 3.3<br><b>CP</b><br>R1,IM | 3.4<br><b>CP</b> | 4.3<br><b>CPX</b><br>ER2,ER1 | 4.3<br><b>CPX</b><br>IM,ER1 | | | | | | 1.4<br>RET | | | | | | | | | | | | | В | 2.2<br><b>CLR</b><br>R1 | 2.3<br><b>CLR</b><br>IR1 | 2.3<br><b>XOR</b><br>r1,r2 | 2.4<br><b>XOR</b><br>r1,lr2 | 3.3<br><b>XOR</b><br>R2,R1 | 3.4<br><b>XOR</b><br>IR2,R1 | 3.3<br><b>XOR</b><br>R1,IM | 3.4<br><b>XOR</b><br>IR1,IM | 4.3<br><b>XORX</b><br>ER2,ER1 | 4.3<br>XORX<br>IM,ER1 | | | | | | 1.5<br>IRET | | | | | | | | | | | | | С | 2.2<br><b>RRC</b><br>R1 | 2.3<br><b>RRC</b><br>IR1 | 2.5<br><b>LDC</b><br>r1,lrr2 | 2.9<br><b>LDCI</b><br>lr1,lrr2 | 2.3<br><b>JP</b><br>IRR1 | 2.9<br><b>LDC</b><br>lr1,lrr2 | 7.1,111 | 3.4<br><b>LD</b><br>r1,r2,X | 3.2<br>PUSHX<br>ER2 | ,= | | | | | | 1.2<br><b>RCF</b> | | | | | | | | | | | | | D | 2.2<br><b>SRA</b><br>R1 | 2.3<br><b>SRA</b><br>IR1 | 2.5<br><b>LDC</b><br>r2,lrr1 | 2.9<br><b>LDCI</b><br>lr2,lrr1 | 2.6<br>CALL<br>IRR1 | 2.2<br><b>BSWAP</b><br>R1 | 3.3<br>CALL<br>DA | 3.4<br><b>LD</b><br>r2,r1,X | 3.2<br><b>POPX</b><br>ER1 | | | | | | | 1.2<br><b>SCF</b> | | | | | | | | | | | | | Е | 2.2<br><b>RR</b><br>R1 | 2.3<br><b>RR</b><br>IR1 | 2.2<br><b>BIT</b><br>p,b,r1 | 2.3<br><b>LD</b><br>r1,lr2 | 3.2<br><b>LD</b><br>R2,R1 | 3.3<br><b>LD</b><br>IR2,R1 | 3.2<br><b>LD</b><br>R1,IM | 3.3<br><b>LD</b><br>IR1,IM | 4.2<br><b>LDX</b><br>ER2,ER1 | 4.2<br><b>LDX</b><br>IM,ER1 | | | | | | 1.2<br><b>CCF</b> | | | | | | | | | | | | | F | 2.2<br><b>SWAP</b><br>R1 | 2.3<br><b>SWAP</b><br>IR1 | 2.6<br>TRAP<br>Vector | 2.3<br><b>LD</b><br>lr1,r2 | 2.8<br><b>MULT</b><br>RR1 | 3.3<br><b>LD</b><br>R2,IR1 | 3.3<br><b>BTJ</b><br>p,b,r1,X | 3.4<br><b>BTJ</b> | LINE,LINI | iivi,LIX1 | | <b>\</b> | <b>\</b> | | | _ | | | | | | | | | | | Figure 60. First Op Code Map Figure 61. Second Op Code Map after 1FH # Appendix B. Register Tables For the reader's convenience, this appendix lists all F64xx Series registers numerically by hexadecimal address. ## **General Purpose RAM** In the F64xx Series, the 000-FFF hexadecimal address range is partitioned for general-purpose random access memory, as follows. Hex Addresses: 000-7FF This address range is reserved for 2KB general-purpose register file RAM devices. For more details, see the <u>Register File</u> section on page 18. Hex Addresses: 000-FFF This address range is reserved for 4KB general-purpose register file RAM devices. For more details, see the <u>Register File</u> section on page 18. #### Timer 0 For more information about these Timer Control registers, see the <u>Timer Control Register</u> <u>Definitions</u> section on page 72. Table 138. Timer 0-3 High Byte Register (TxH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|---|---|------------|------------|---|---|---|--|--| | Field | | | | Т | Н | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | F | 00H, F08H, | F10H, F18I | 1 | | | | | Table 139. Timer 0-3 Low Byte Register (TxL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------------------------|---|---|---|---|---|---|--|--| | Field | | TL | | | | | | | | | | RESET | | 0 1 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | F01H, F09H, F11H, F19H | | | | | | | | | **Hex Address: F02** Table 140. Timer 0-3 Reload High Byte Register (TxRH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|---|------------|-----------|---|---|---|--|--| | Field | | | | TF | RH | | | | | | | RESET | | 1 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | F | 02H, F0AH, | F12H, F1A | Н | | | | | **Hex Address: F03** Table 141. Timer 0–3 Reload Low Byte Register (TxRL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|---|------------|-----------|---|---|---|--|--| | Field | | TRL | | | | | | | | | | RESET | | 1 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | F | 03H, F0BH, | F13H, F1B | Н | | | | | Table 142. Timer 0-3 PWM High Byte Register (TxPWMH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------------------------|---|---|---|---|---|---|--|--| | Field | | PWMH | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | F04H, F0CH, F14H, F1CH | | | | | | | | | Table 143. Timer 0–3 PWM Low Byte Register (TxPWML) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | |---------|---|------|---|------------|------------------------|---|---|---|--|--|--|--|--| | Field | | PWML | | | | | | | | | | | | | RESET | | 0 | | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | | | Address | | | F | 05H, F0DH, | F05H, F0DH, F15H, F1DH | | | | | | | | | **Hex Address: F06** Table 144. Timer 0-3 Control 0 Register (TxCTL0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------------------------|---|-----|---|----------|---|---|--|--| | Field | | Reserved | | CSC | | Reserved | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | F06H, F0EH, F16H, F1EH | | | | | | | | | **Hex Address: F07** Table 145. Timer 0-3 Control 1 Register (TxCTL1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-----|------|---|------------|------------|-------|---|---|--|--| | Field | TEN | TPOL | | PRES | | TMODE | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | F | 07H, F0FH, | F17H, F1FI | Η | | | | | Table 146. Timer 0-3 High Byte Register (TxH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------------------------|---|---|---|---|---|---|--|--| | Field | | TH | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | F00H, F08H, F10H, F18H | | | | | | | | | Table 147. Timer 0-3 Low Byte Register (TxL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------------------------|-----|---|---|---|---|---|---|--| | Field | | TL | | | | | | | | | RESET | 0 1 | | | | | | | | | | R/W | | R/W | | | | | | | | | Address | F01H, F09H, F11H, F19H | | | | | | | | | **Hex Address: F0A** Table 148. Timer 0-3 Reload High Byte Register (TxRH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|-----|---|------------|-----------|---|---|---|--| | Field | | TRH | | | | | | | | | RESET | | 1 | | | | | | | | | R/W | | | | R/ | W | | | | | | Address | | | F | 02H, F0AH, | F12H, F1A | Н | | | | Hex Address: F0B Table 149. Timer 0-3 Reload Low Byte Register (TxRL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|---|---|------------|-----------|---|---|---|--| | Field | | | | TF | ₹L | | | | | | RESET | | 1 | | | | | | | | | R/W | | | | R/ | W | | | | | | Address | | | F | 03H, F0BH, | F13H, F1B | Н | | | | Table 150. Timer 0-3 PWM High Byte Register (TxPWMH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|------------------------|---|----|---|---|---|---|--| | Field | | PWMH | | | | | | | | | RESET | | 0 | | | | | | | | | R/W | | | | R/ | W | | | | | | Address | | F04H, F0CH, F14H, F1CH | | | | | | | | Table 151. Timer 0–3 PWM Low Byte Register (TxPWML) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------------------------|---|----|---|---|---|---|--|--| | Field | | PWML | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | F05H, F0DH, F15H, F1DH | | | | | | | | | **Hex Address: F0E** Table 152. Timer 0-3 Control 0 Register (TxCTL0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|----------|---|------------|-----------|----------|---|---|--|--| | Field | | Reserved | | CSC | | Reserved | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | F | 06H, F0EH, | F16H, F1E | Н | | | | | **Hex Address: F0F** Table 153. Timer 0-3 Control 1 Register (TxCTL1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-----|------|---|------------|-----------|-------|---|---|--|--| | Field | TEN | TPOL | | PRES | | TMODE | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | F | 07H, F0FH, | F17H, F1F | Н | | | | | Table 154. Timer 0-3 High Byte Register (TxH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------------------------|---|---|---|---|---|---|--|--| | Field | | TH | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | F00H, F08H, F10H, F18H | | | | | | | | | Table 155. Timer 0-3 Low Byte Register (TxL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------------------------|-----|---|---|---|---|---|---|--| | Field | | TL | | | | | | | | | RESET | 0 1 | | | | | | | | | | R/W | | R/W | | | | | | | | | Address | F01H, F09H, F11H, F19H | | | | | | | | | **Hex Address: F12** Table 156. Timer 0-3 Reload High Byte Register (TxRH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|---|---|------------|-----------|---|---|---|--|--| | Field | | | | TF | RH | | | | | | | RESET | | 1 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | F | 02H, F0AH, | F12H, F1A | Н | | | | | **Hex Address: F13** Table 157. Timer 0-3 Reload Low Byte Register (TxRL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|---|------------|-----------|---|---|---|--|--| | Field | | TRL | | | | | | | | | | RESET | | 1 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | F | 03H, F0BH, | F13H, F1B | Н | | | | | Table 158. Timer 0–3 PWM High Byte Register (TxPWMH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|------------------------|---|----|---|---|---|---|--| | Field | | PWMH | | | | | | | | | RESET | | 0 | | | | | | | | | R/W | | | | R/ | W | | | | | | Address | | F04H, F0CH, F14H, F1CH | | | | | | | | Table 159. Timer 0-3 PWM Low Byte Register (TxPWML) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | |---------|---|------|---|------------|-----------|---|---|------------------------|--|--|--|--|--|--|--|--| | Field | | PWML | | | | | | | | | | | | | | | | RESET | | 0 | | | | | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | | | | | | Address | | | F | 05H, F0DH, | F15H, F1D | Н | | F05H, F0DH, F15H, F1DH | | | | | | | | | **Hex Address: F16** Table 160. Timer 0-3 Control 0 Register (TxCTL0) | Bit | 7 | 6 | 5 | 4 | 3 2 1 | | | | | | | |---------|---|------------------------|---|-----|-------|------|----------|--|--|--|--| | Field | | Reserved | | CSC | | Rese | Reserved | | | | | | RESET | | 0 | | | | | | | | | | | R/W | | | | R/ | W | | | | | | | | Address | | F06H, F0EH, F16H, F1EH | | | | | | | | | | **Hex Address: F17** Table 161. Timer 0-3 Control 1 Register (TxCTL1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 1 0 | | | | | |---------|-----|------|------------|------------|------------|-------|--|--|--|--| | Field | TEN | TPOL | PRES TMODE | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | F | 07H, F0FH, | F17H, F1FI | Η | | | | | Table 162. Timer 0-3 High Byte Register (TxH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------------------------|-----|---|---|---|---|---|---|--|--| | Field | | TH | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | F00H, F08H, F10H, F18H | | | | | | | | | | Table 163. Timer 0-3 Low Byte Register (TxL) | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | |---------|------------------------|-----------------|--|--|--|--|--|--|--|--| | Field | | TL | | | | | | | | | | RESET | 0 1 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | F01H, F09H, F11H, F19H | | | | | | | | | | **Hex Address: F1A** Table 164. Timer 0-3 Reload High Byte Register (TxRH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------------------------|---|---|---|---|---|---|--|--| | Field | | TRH | | | | | | | | | | RESET | 1 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | F02H, F0AH, F12H, F1AH | | | | | | | | | **Hex Address: F1B** Table 165. Timer 0-3 Reload Low Byte Register (TxRL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------------------------|---|---|---|---|---|---|--|--| | Field | | TRL | | | | | | | | | | RESET | | 1 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | F03H, F0BH, F13H, F1BH | | | | | | | | | Table 166. Timer 0–3 PWM High Byte Register (TxPWMH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------------------------|------|---|---|---|---|---|---|--| | Field | | PWMH | | | | | | | | | RESET | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | Address | F04H, F0CH, F14H, F1CH | | | | | | | | | Table 167. Timer 0–3 PWM Low Byte Register (TxPWML) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------------------------|------|---|---|---|---|---|---|--| | Field | | PWML | | | | | | | | | RESET | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | Address | F05H, F0DH, F15H, F1DH | | | | | | | | | **Hex Address: F1E** Table 168. Timer 0-3 Control 0 Register (TxCTL0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------------------------|---|-----|---|----------|---|---|--|--| | Field | | Reserved | | CSC | | Reserved | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | F06H, F0EH, F16H, F1EH | | | | | | | | | **Hex Address: F1F** Table 169. Timer 0–3 Control 1 Register (TxCTL1) | Bit | 7 | 6 | 5 | 5 4 3 2 1 | | | | | | | |---------|-----|------|------------|------------|-----------|---|--|--|--|--| | Field | TEN | TPOL | PRES TMODE | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | F | 07H, F0FH, | F17H, F1F | Н | | | | | Hex Addresses: F20-F39 This address range is reserved. ### **Universal Asynchronous Receiver/Transmitter (UART)** For more information about these UART Control registers, see the <u>UART Control Register Definitions</u> section on page 98. Table 170. UART Transmit Data Register (UxTXD) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---------------|-----|---|---|---|---|---|---|--|--| | Field | | TXD | | | | | | | | | | RESET | | X | | | | | | | | | | R/W | | W | | | | | | | | | | Address | F40H and F48H | | | | | | | | | | Table 171. UART Receive Data Register (UxRXD) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|---|---------|---------|---|---|---|--|--| | Field | | RXD | | | | | | | | | | RESET | X | | | | | | | | | | | R/W | | | | F | ₹ | | | | | | | Address | | | | F40H ar | nd F48H | | | | | | **Hex Address: F41** Table 172. UART Status 0 Register (UxSTAT0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-----|----|----|---------|---------|------|-----|-----|--|--| | Field | RDA | PE | OE | FE | BRKD | TDRE | TXE | CTS | | | | RESET | | | 0 | | 1 | Х | | | | | | R/W | | R | | | | | | | | | | Address | | | | F41H ar | nd F49H | | | | | | Table 173. UART Control 0 Register (UxCTL0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|-----|--------------------------------------|---|---|---|---|---|---|--|--|--| | Field | TEN | TEN REN CTSE PEN PSEL SBRK STOP LBEN | | | | | | | | | | | RESET | | 0 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | F42H and F4AH | | | | | | | | | | Table 174. UART Control 1 Register (UxCTL1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---------|---------------------------------------------------|---|---------|---------|---|---|---|--|--| | Field | MPMD[1] | PMD[1] MPEN MPMD[0] MPBT DEPOL BRGCTL RDAIRQ IREN | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | F43H ar | nd F4BH | | | | | | **Hex Address: F44** Table 175. UART Status 1 Register (UxSTAT1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|----------------------|---------|---|---|---|---|---|---|--|--|--| | Field | Reserved NEWFRM MPRX | | | | | | | | | | | | RESET | 0 | | | | | | | | | | | | R/W | | R R/W R | | | | | | | | | | | Address | F44H and F4CH | | | | | | | | | | | **Hex Address: F45** Table 176. UART Address Compare Register (UxADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----------|---|---------|---------|---|---|---|--|--| | Field | | COMP_ADDR | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | F45H ar | nd F4DH | | | | | | Table 177. UART Baud Rate High Byte Register (UxBRH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|-----|---|---------|---------|---|---|---|--| | Field | | BRH | | | | | | | | | RESET | 1 | | | | | | | | | | R/W | | | | R/ | W | | | | | | Address | | | | F46H ar | nd F4EH | | | | | Table 178. UART Baud Rate Low Byte Register (UxBRL) | Bit7 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---|---------------|---|---|---|---|---|---|--|--|--| | Field | | BRL | | | | | | | | | | | RESET | 1 | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | F47H and F4FH | | | | | | | | | | **Hex Address: F48** Table 179. UART Transmit Data Register (UxTXD) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---|---|---|---------|---------|---|---|---|--|--|--| | Field | | | | TΣ | (D | | | | | | | | RESET | | X | | | | | | | | | | | R/W | | W | | | | | | | | | | | Address | | | | F40H ar | nd F48H | | | | | | | Table 180. UART Receive Data Register (UxRXD) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|---|---------|---------|---|---|---|--|--| | Field | | RXD | | | | | | | | | | RESET | X | | | | | | | | | | | R/W | | R | | | | | | | | | | Address | | | | F40H ar | nd F48H | | | | | | Table 181. UART Status 0 Register (UxSTAT0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-----|----|------|---------|---------|---|---|---|--|--| | Field | RDA | PE | TDRE | TXE | CTS | | | | | | | RESET | | | | 1 | Х | | | | | | | R/W | | R | | | | | | | | | | Address | | | | F41H ar | nd F49H | | | | | | Table 182. UART Control 0 Register (UxCTL0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|-----|--------------------------------------|---|---------|---------|---|---|---|--|--|--| | Field | TEN | TEN REN CTSE PEN PSEL SBRK STOP LBEN | | | | | | | | | | | RESET | | 0 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | | | F42H ar | nd F4AH | | | | | | | **Hex Address: F4B** Table 183. UART Control 1 Register (UxCTL1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---------|----------------------------------------------------|---|---------|---------|---|---|---|--|--| | Field | MPMD[1] | MPMD[1] MPEN MPMD[0] MPBT DEPOL BRGCTL RDAIRQ IREN | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | F43H ar | nd F4BH | | | | | | **Hex Address: F4C** Table 184. UART Status 1 Register (UxSTAT1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---------------|---------------------|---|---|---|---|---|---|--| | Field | | Reserved NEWFRM MPR | | | | | | | | | RESET | 0 | | | | | | | | | | R/W | R R/W R | | | | | | | | | | Address | F44H and F4CH | | | | | | | | | Table 185. UART Address Compare Register (UxADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|-----------|---|---------|---------|---|---|---|--| | Field | | COMP_ADDR | | | | | | | | | RESET | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | Address | | | | F45H ar | nd F4DH | | | | | Table 186. UART Baud Rate High Byte Register (UxBRH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---------------|-----|---|---|---|---|---|---|--|--| | Field | | BRH | | | | | | | | | | RESET | | 1 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | F46H and F4EH | | | | | | | | | | **Hex Address: F4F** Table 187. UART Baud Rate Low Byte Register (UxBRL) | Bit7 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---|---------------|---|----|---|---|---|---|--|--|--| | Field | | BRL | | | | | | | | | | | RESET | | 1 | | | | | | | | | | | R/W | | | | R/ | W | | | | | | | | Address | | F47H and F4FH | | | | | | | | | | ## Inter-Integrated Circuit (I<sup>2</sup>C) For more information about these I<sup>2</sup>C Control registers, see the <u>I2C Control Register Definitions</u> section on page 141. Table 188. I<sup>2</sup>C Data Register (I2CDATA) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|---|---|----|----|---|---|---|--|--| | Field | | | | DA | TA | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | F5 | 0H | | | | | | Table 189. I<sup>2</sup>C Status Register (I2CSTAT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|------|---------------------------|---|---|---|---|---|--| | Field | TDRE | RDRF | RDRF ACK 10B RD TAS DSS N | | | | | | | | RESET | 1 | | 0 | | | | | | | | R/W | | | R | | | | | | | | Address | | F51H | | | | | | | | **Hex Address: F52** Table 190. I<sup>2</sup>C Control Register (I2CCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-----|-------|------|------|-----|------|-------|--------|--|--| | Field | IEN | START | STOP | BIRQ | TXI | NAK | FLUSH | FILTEN | | | | RESET | | 0 | | | | | | | | | | R/W | R/W | R/W1 | R/W1 | R/W | R/W | R/W1 | W1 | R/W | | | | Address | | F52H | | | | | | | | | **Hex Address: F53** Table 191. I<sup>2</sup>C Baud Rate High Byte Register (I2CBRH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|---|----|----|---|---|---|--|--| | Field | | | | BF | RH | | | | | | | RESET | | FFH | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | F5 | 3H | | | | | | Table 192. I<sup>2</sup>C Baud Rate Low Byte Register (I2CBRL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------|---|----|----|---|---|---|--|--| | Field | | | | BF | ₹L | | | | | | | RESET | | FFH | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | F54H | | | | | | | | | Table 193. I<sup>2</sup>C Diagnostic State Register (I2CDST) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|-------|-------|--------|-----------|---|---|---|---|--| | Field | SCLIN | SDAIN | STPCNT | TXRXSTATE | | | | | | | RESET | > | ( | | | ( | ) | | | | | R/W | | R | | | | | | | | | Address | | F55H | | | | | | | | **Hex Address: F56** Table 194. I<sup>2</sup>C Diagnostic Control Register (I2CDIAG) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|----------|---|---|---|---|---|---|--| | Field | | Reserved | | | | | | | | | RESET | 0 | | | | | | | | | | R/W | | R | | | | | | | | | Address | F56H | | | | | | | | | **Hex Addresses: F57–F5F** This address range is reserved. ## **Serial Peripheral Interface** For more information about these SPI Control registers, see the <u>SPI Control Register Definitions</u> section on page 121. Table 195. SPI Data Register (SPIDATA) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------|---|----|----|---|---|---|--|--| | Field | | DATA | | | | | | | | | | RESET | | X | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | F6 | 0H | | | | | | **Table 196. SPI Control Register (SPICTL)** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------|-----|------|-------|--------|-----|------|-------|--|--| | Field | IRQE | STR | BIRQ | PHASE | CLKPOL | WOR | MMEN | SPIEN | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | F6 | 1H | | | | | | **Hex Address: F62** Table 197. SPI Status Register (SPISTAT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------------------------------------------------------------|------|-----|-----|-----|-----|---------------|---|---|--| | Field | IRQ | OVR | COL | ABT | Res | Reserved TXST | | | | | RESET | | 0 1 | | | | | | | | | R/W | | R/\ | W* | | | | R | | | | Address | F62H | | | | | | | | | | Note: R/W* = Read access. Write a 1 to clear the bit to 0. | | | | | | | | | | Table 198. SPI Mode Register (SPIMODE) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|-------|------------------------|---|---|---|-----|---|--| | Field | Rese | erved | DIAG NUMBITS[2:0] SSIO | | | | SSV | | | | RESET | | 0 | | | | | | | | | R/W | F | ₹ | R/W | | | | | | | | Address | | F63H | | | | | | | | Table 199. SPI Diagnostic State Register (SPIDST) | Bit | 7 | 6 | 5 4 3 2 1 0 | | | | | | | |---------|-------|-------|-------------|---|---|--|--|--|--| | Field | SCKEN | TCKEN | SPISTATE | | | | | | | | RESET | | 0 | | | | | | | | | R/W | | | | F | ₹ | | | | | | Address | | F64H | | | | | | | | **Hex Address: F65** This address is reserved. **Hex Address: F66** Table 200. SPI Baud Rate High Byte Register (SPIBRH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|---|----|----|---|---|---|--|--| | Field | | BRH | | | | | | | | | | RESET | | 1 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | F6 | 6H | | | | | | **Hex Address: F67** Table 201. SPI Baud Rate Low Byte Register (SPIBRL) | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | |---------|---|-----------------|--|----|----|--|--|--|--|--| | Field | | BRL | | | | | | | | | | RESET | | 1 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | F6 | 7H | | | | | | Hex Addresses: F68-F6F This address range is reserved. ## **Analog-to-Digital Converter (ADC)** For more information about these ADC Control registers, see the <u>ADC Control Register</u> <u>Definitions</u> section on page 165. **Hex Addresses: F70–F71**This address range is reserved. Hex Address: F72 Table 202. ADC Data High Byte Register (ADCD\_H) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|--------|---|----|----|---|---|---|--|--| | Field | | ADCD_H | | | | | | | | | | RESET | | X | | | | | | | | | | R/W | | | | F | ₹ | | | | | | | Address | | | | F7 | 2H | | | | | | Hex Address: F73 Table 203. ADC Data Low Bits Register (ADCD\_L) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-----|------|----------|---|---|---|---|---|--|--| | Field | ADC | D_L | Reserved | | | | | | | | | RESET | | X | | | | | | | | | | R/W | | | | F | ₹ | | | | | | | Address | | F73H | | | | | | | | | **Hex Addresses: F74–FAF** This address range is reserved. ## **Direct Memory Access (DMA)** For more information about these DMA Control registers, see the <u>DMA Control Register</u> <u>Definitions</u> section on page 152. **Hex Address: FB0** Table 204. DMAx Control Register (DMAxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 1 0 | | | | | |---------|-----|-----|------|-------|------|-------|--|--|--|--| | Field | DEN | DLE | DDIR | IRQEN | WSEL | RSS | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | FB0H, | FB8H | | | | | | **Hex Address: FB1** Table 205. DMAx I/O Address Register (DMAxIO) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|--------|---|-------|------|---|---|---|--|--| | Field | | DMA_IO | | | | | | | | | | RESET | | X | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | FB1H, | FB9H | | | | | | **Hex Address: FB2** Table 206. DMAx Address High Nibble Register (DMAxH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----------------------|---|-------|------|---|---|---|--|--| | Field | | DMA_END_H DMA_START_H | | | | | | | | | | RESET | | X | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | FB2H, | FBAH | | | | | | Table 207. DMAx Start/Current Address Low Byte Register (DMAxSTART) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------------|---|---|---|---|---|---|---|--| | Field | DMA_START | | | | | | | | | | RESET | X | | | | | | | | | | R/W | R/W | | | | | | | | | | Address | FB3H, FBBH | | | | | | | | | Hex Address: FB4 Table 208. DMAx End Address Low Byte Register (DMAxEND) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------------|---|---|---|---|---|---|---| | Field | DMA_END | | | | | | | | | RESET | X | | | | | | | | | R/W | R/W | | | | | | | | | Address | FB4H, FBCH | | | | | | | | Hex Addresses: FB5-FB7 This address range is reserved. **Hex Address: FB8** Table 209. DMAx Control Register (DMAxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------------|-----|------|-------|------|-----|---|---| | Field | DEN | DLE | DDIR | IRQEN | WSEL | RSS | | | | RESET | 0 | | | | | | | | | R/W | R/W | | | | | | | | | Address | FB0H, FB8H | | | | | | | | Table 210. DMAx I/O Address Register (DMAxIO) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------------|---|---|---|---|---|---|---|--| | Field | DMA_IO | | | | | | | | | | RESET | X | | | | | | | | | | R/W | R/W | | | | | | | | | | Address | FB1H, FB9H | | | | | | | | | **Hex Address: FBA** Table 211. DMAx Address High Nibble Register (DMAxH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----------------------|---|----|---|---|---|---|--|--| | Field | | DMA_END_H DMA_START_H | | | | | | | | | | RESET | | X | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | FB2H, FBAH | | | | | | | | | **Hex Address: FBB** Table 212. DMAx Start/Current Address Low Byte Register (DMAxSTART) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----------|---|-------|------|---|---|---|--|--| | Field | | DMA_START | | | | | | | | | | RESET | | Х | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | FB3H, | FBBH | | | | | | **Hex Address: FBC** Table 213. DMAx End Address Low Byte Register (DMAxEND) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|---------|---|-------|------|---|---|---|--|--| | Field | | DMA_END | | | | | | | | | | RESET | | X | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | FB4H, | FBCH | | | | | | **Hex Address: FBD** Table 214. DMA\_ADC Address Register (DMAA\_ADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-------------|---|----|----|---|---|---|--|--| | Field | | DMAA_ADDR F | | | | | | | | | | RESET | X | | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | FB | DH | | | | | | **Hex Address: FBE** Table 215. DMA\_ADC Control Register (DMAACTL) | Bit | 7 | 6 | 5 | 5 4 3 2 1 | | 1 | 0 | | | | |---------|------|-------|-----------------|-----------|----|---|---|--|--|--| | Field | DAEN | IRQEN | Reserved ADC_IN | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | FB | EH | | | | | | **Hex Address: FBF** Table 216. DMA\_ADC Status Register (DMAA\_STAT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|------|--------|----|----------|------|------|------|--| | Field | | CADO | C[3:0] | | Reserved | IRQA | IRQ1 | IRQ0 | | | RESET | | 0 | | | | | | | | | R/W | | | | F | ₹ | | | | | | Address | | | | FB | FH | | | | | ### **Interrupt Request (IRQ)** For more information about these IRQ Control registers, see the <u>Interrupt Control Register</u> <u>Definitions</u> section on page 51. **Hex Address: FC0** Table 217. Interrupt Request 0 Register (IRQ0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-----|--------------------------------------|---|----|----|---|---|---|--|--| | Field | T2I | T2I T1I T0I U0RXI U0TXI I2CI SPII AI | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | FC | 0H | | | | | | **Hex Address: FC1** Table 218. IRQ0 Enable High Bit Register (IRQ0ENH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|-----------------------------------------------|---|----|----|---|---|---|--|--| | Field | T2ENH | T2ENH T1ENH T0ENH U0RENH U0TENH I2CENH SPIENH | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | FC | 1H | | | | | | **Hex Address: FC2** Table 219. IRQ0 Enable Low Bit Register (IRQ0ENL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|--------------------------------------------------|---|----|----|---|---|---|--|--| | Field | T2ENL | 2ENL T1ENL T0ENL U0RENL U0TENL 12CENL SPIENL ADO | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | FC | 2H | | | | | | **Hex Address: FC3** Table 220. Interrupt Request 1 Register (IRQ1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|----------------------------------------------|---|----|----|---|---|---|--|--| | Field | PAD7I | PAD7I PAD6I PAD5I PAD4I PAD3I PAD2I PAD1I PA | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | FC | 3H | | | | | | **Hex Address: FC4** Table 221. IRQ1 Enable High Bit Register (IRQ1ENH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------|---------| | Field | PAD7ENH | PAD6ENH | PAD5ENH | PAD4ENH | PAD3ENH | PAD2ENH | PAD1ENH | PAD0ENH | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Address | FC4H | | | | | | | | **Hex Address: FC5** Table 222. IRQ1 Enable Low Bit Register (IRQ1ENL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------|---------| | Field | PAD7ENL | PAD6ENL | PAD5ENL | PAD4ENL | PAD3ENL | PAD2ENL | PAD1ENL | PAD0ENL | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Address | FC5H | | | | | | | | **Hex Address: FC6** Table 223. Interrupt Request 2 Register (IRQ2) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-----|-------|-------|------|------|------|------|------|--|--| | Field | T3I | U1RXI | U1TXI | DMAI | PC3I | PC2I | PC1I | PC0I | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | FC6H | | | | | | | | | **Hex Address: FC7** Table 224. IRQ2 Enable High Bit Register (IRQ2ENH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|--------|--------|--------|-------|-------|-------|-------|--|--| | Field | T3ENH | U1RENH | U1TENH | DMAENH | C3ENH | C2ENH | C1ENH | C0ENH | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | FC | 7H | | | | | | **Hex Address: FC8** Table 225. IRQ2 Enable Low Bit Register (IRQ2ENL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|--------|--------|--------|-------|-------|-------|-------|--|--| | Field | T3ENL | U1RENL | U1TENL | DMAENL | C3ENL | C2ENL | C1ENL | C0ENL | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FC8H | | | | | | | | | **Hex Addresses: FC9-FCC** This address range is reserved. **Hex Address: FCD** Table 226. Interrupt Edge Select Register (IRQES) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------|------|------|------|------|------|------|------|--|--| | Field | IES7 | IES6 | IES5 | IES4 | IES3 | IES2 | IES1 | IES0 | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | FC | DH | | | | | | **Hex Address: FCE** Table 227. Interrupt Port Select Register (IRQPS) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|-------|-------|-------|-------|-------|-------|-------|--|--| | Field | PAD7S | PAD6S | PAD5S | PAD4S | PAD3S | PAD2S | PAD1S | PAD0S | | | | RESET | | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | | | FC | EH | | | | | | **Hex Address: FCF** Table 228. Interrupt Control Register (IRQCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|---|----------|----|----|---|---|---|--| | Field | IRQE | | Reserved | | | | | | | | RESET | | 0 | | | | | | | | | R/W | R/W | | | | R | | | | | | Address | | | | FC | FH | | | | | ### **General-Purpose Input/Output (GPIO)** For more information about these GPIO Control registers, see the <u>GPIO Control Register</u> <u>Definitions</u> section on page 39. **Hex Address: FD0** Table 229. Port A-H GPIO Address Registers (PxADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|-------------|------------|-----------|------------|-----|---|--|--| | Field | | | | PADD | R[7:0] | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | FD0 | H, FD4H, FI | D8H, FDCH, | FE0H, FE4 | H, FE8H, F | ECH | | | | **Hex Address: FD1** Table 230. Port A-H Control Registers (PxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---|------------------------------------------------|---|---|---|---|---|---|--|--|--| | Field | | PCTL | | | | | | | | | | | RESET | | 00H | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | FD1H, FD5H, FD9H, FDDH, FE1H, FE5H, FE9H, FEDH | | | | | | | | | | **Hex Address: FD2** Table 231. Port A-H Input Data Registers (PxIN) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|------|------|-------------|------------|-------------|------------|------|------|--|--|--| | Field | PIN7 | PIN6 | PIN5 | PIN4 | PIN3 | PIN2 | PIN1 | PIN0 | | | | | RESET | | X | | | | | | | | | | | R/W | | | | F | ₹ | | | | | | | | Address | | FD2 | H, FD6H, FI | DAH, FDEH, | , FE2H, FE6 | H, FEAH, F | EEH | | | | | **Hex Address: FD3** Table 232. Port A-H Output Data Register (PxOUT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|-------|-------------|------------|-----------|------------|-------|-------|--|--| | Field | POUT7 | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD3 | H, FD7H, FI | DBH, FDFH, | FE3H, FE7 | H, FEBH, F | EFH | | | | **Hex Address: FD4** Table 233. Port A-H GPIO Address Registers (PxADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|-------------|------------|-----------|------------|-----|---|--|--| | Field | | | | PADD | R[7:0] | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD0 | H, FD4H, FI | D8H, FDCH, | FE0H, FE4 | H, FE8H, F | ECH | | | | **Hex Address: FD5** Table 234. Port A-H Control Registers (PxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|-------------|------------|-----------|--------------|-----|---|--|--| | Field | | | | PC | TL | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD1 | H, FD5H, FI | D9H, FDDH, | FE1H, FE5 | iH, FE9H, FI | EDH | | | | **Hex Address: FD6** Table 235. Port A-H Input Data Registers (PxIN) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------|------|------------|------------|-----------|------------|------|------|--|--| | Field | PIN7 | PIN6 | PIN5 | PIN4 | PIN3 | PIN2 | PIN1 | PIN0 | | | | RESET | | X | | | | | | | | | | R/W | | | | F | ₹ | | | | | | | Address | | FD2 | H, FD6H, F | DAH, FDEH, | FE2H, FE6 | H, FEAH, F | EEH | | | | **Hex Address: FD7** Table 236. Port A-H Output Data Register (PxOUT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|-------|-------|-------------|------------|-----------|------------|-------|-------|--|--|--| | Field | POUT7 | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | | | | | RESET | | 0 | | | | | | | | | | | R/W | | | | R/ | W | | | | | | | | Address | | FD3 | H, FD7H, FI | DBH, FDFH, | FE3H, FE7 | H, FEBH, F | EFH | | | | | **Hex Address: FD8** Table 237. Port A-H GPIO Address Registers (PxADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|-------------|------------|-----------|------------|-----|---|--|--| | Field | | | | PADD | R[7:0] | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | FD0 | H, FD4H, FI | D8H, FDCH, | FE0H, FE4 | H, FE8H, F | ECH | | | | **Hex Address: FD9** Table 238. Port A-H Control Registers (PxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|-------------|------------|-----------|--------------|-----|---|--|--| | Field | | | | PC | TL | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD1 | H, FD5H, FI | D9H, FDDH, | FE1H, FE5 | iH, FE9H, FI | EDH | | | | **Hex Address: FDA** Table 239. Port A-H Input Data Registers (PxIN) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------|------|-------------|------------|-----------|------------|------|------|--|--| | Field | PIN7 | PIN6 | PIN5 | PIN4 | PIN3 | PIN2 | PIN1 | PIN0 | | | | RESET | | X | | | | | | | | | | R/W | | | | F | ₹ | | | | | | | Address | | FD2 | H, FD6H, FI | DAH, FDEH, | FE2H, FE6 | H, FEAH, F | EEH | | | | **Hex Address: FDB** Table 240. Port A-H Output Data Register (PxOUT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|-------|-------|-------------|------------|-----------|------------|-------|-------|--|--|--| | Field | POUT7 | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | | | | | RESET | | 0 | | | | | | | | | | | R/W | | | | R/ | W | | | | | | | | Address | | FD3 | H, FD7H, FI | DBH, FDFH, | FE3H, FE7 | H, FEBH, F | EFH | | | | | **Hex Address: FDC** Table 241. Port A-H GPIO Address Registers (PxADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------------|-------------|-----------|-----------|------------|-----|---|--|--| | Field | | PADDR[7:0] | | | | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | FD0 | H, FD4H, FI | D8H, FDCH | FE0H, FE4 | H, FE8H, F | ECH | | | | **Hex Address: FDD** Table 242. Port A-H Control Registers (PxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|-------------|------------|-----------|--------------|-----|---|--|--| | Field | | | | PC | TL | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD1 | H, FD5H, FI | D9H, FDDH, | FE1H, FE5 | iH, FE9H, FI | EDH | | | | **Hex Address: FDE** Table 243. Port A-H Input Data Registers (PxIN) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------|------|------------|------------|-----------|------------|------|------|--|--| | Field | PIN7 | PIN6 | PIN5 | PIN4 | PIN3 | PIN2 | PIN1 | PIN0 | | | | RESET | | X | | | | | | | | | | R/W | | | | F | ₹ | | | | | | | Address | | FD2 | H, FD6H, F | DAH, FDEH, | FE2H, FE6 | H, FEAH, F | EEH | | | | **Hex Address: FDF** Table 244. Port A-H Output Data Register (PxOUT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|------------------------------------------------|-------|-------|-------|-------|-------|-------|--|--| | Field | POUT7 | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD3H, FD7H, FDBH, FDFH, FE3H, FE7H, FEBH, FEFH | | | | | | | | | **Hex Address: FE0** Table 245. Port A-H GPIO Address Registers (PxADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|-------------|------------|-----------|------------|-----|---|--|--| | Field | | | | PADD | R[7:0] | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | FD0 | H, FD4H, FI | D8H, FDCH, | FE0H, FE4 | H, FE8H, F | ECH | | | | **Hex Address: FE1** Table 246. Port A-H Control Registers (PxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|-------------|------------|-----------|--------------|-----|---|--|--| | Field | | | | PC | TL | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD1 | H, FD5H, FI | D9H, FDDH, | FE1H, FE5 | iH, FE9H, FI | EDH | | | | **Hex Address: FE2** Table 247. Port A-H Input Data Registers (PxIN) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------|------------------------------------------------|------|------|------|------|------|------|--|--| | Field | PIN7 | PIN6 | PIN5 | PIN4 | PIN3 | PIN2 | PIN1 | PIN0 | | | | RESET | | X | | | | | | | | | | R/W | | | | F | ₹ | | | | | | | Address | | FD2H, FD6H, FDAH, FDEH, FE2H, FE6H, FEAH, FEEH | | | | | | | | | **Hex Address: FE3** Table 248. Port A-H Output Data Register (PxOUT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|-------|-------------|------------|-----------|------------|-------|-------|--|--| | Field | POUT7 | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD3 | H, FD7H, FI | DBH, FDFH, | FE3H, FE7 | H, FEBH, F | EFH | | | | **Hex Address: FE4** Table 249. Port A-H GPIO Address Registers (PxADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------------|-------------|------------|-------------|------------|-----|---|--|--| | Field | | PADDR[7:0] | | | | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD0 | H, FD4H, FI | D8H, FDCH, | , FE0H, FE4 | H, FE8H, F | ECH | | | | **Hex Address: FE5** Table 250. Port A-H Control Registers (PxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------|-------------|------------|-----------|-------------|-----|---|--|--| | Field | | PCTL | | | | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD1 | H, FD5H, FI | D9H, FDDH, | FE1H, FE5 | БН, FE9H, F | EDH | | | | **Hex Address: FE6** Table 251. Port A-H Input Data Registers (PxIN) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------|------|------------|------------|-----------|------------|------|------|--|--| | Field | PIN7 | PIN6 | PIN5 | PIN4 | PIN3 | PIN2 | PIN1 | PIN0 | | | | RESET | | X | | | | | | | | | | R/W | | | | F | ₹ | | | | | | | Address | | FD2 | H, FD6H, F | DAH, FDEH, | FE2H, FE6 | H, FEAH, F | EEH | | | | **Hex Address: FE7** Table 252. Port A-H Output Data Register (PxOUT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|-------|-------------|------------|-----------|------------|-------|-------|--|--| | Field | POUT7 | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD3 | H, FD7H, FI | DBH, FDFH, | FE3H, FE7 | H, FEBH, F | EFH | | | | **Hex Address: FE8** Table 253. Port A-H GPIO Address Registers (PxADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|-------------|------------|-----------|------------|-----|---|--|--| | Field | | | | PADD | R[7:0] | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD0 | H, FD4H, FI | D8H, FDCH, | FE0H, FE4 | H, FE8H, F | ECH | | | | **Hex Address: FE9** Table 254. Port A-H Control Registers (PxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|-------------|------------|-----------|--------------|-----|---|--|--| | Field | | | | PC | TL | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD1 | H, FD5H, FI | D9H, FDDH, | FE1H, FE5 | iH, FE9H, FI | EDH | | | | **Hex Address: FEA** Table 255. Port A-H Input Data Registers (PxIN) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------|------------------------------------------------|------|------|------|------|------|------|--|--| | Field | PIN7 | PIN6 | PIN5 | PIN4 | PIN3 | PIN2 | PIN1 | PIN0 | | | | RESET | | X | | | | | | | | | | R/W | | | | F | ₹ | | | | | | | Address | | FD2H, FD6H, FDAH, FDEH, FE2H, FE6H, FEAH, FEEH | | | | | | | | | **Hex Address: FEB** Table 256. Port A-H Output Data Register (PxOUT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|------------------------------------------------|-------|-------|-------|-------|-------|-------|--|--| | Field | POUT7 | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD3H, FD7H, FDBH, FDFH, FE3H, FE7H, FEBH, FEFH | | | | | | | | | **Hex Address: FEC** Table 257. Port A-H GPIO Address Registers (PxADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|-------------|------------|-----------|------------|-----|---|--|--| | Field | | | | PADD | R[7:0] | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | | | R/ | W | | | | | | | Address | | FD0 | H, FD4H, FI | D8H, FDCH, | FE0H, FE4 | H, FE8H, F | ECH | | | | **Hex Address: FED** Table 258. Port A-H Control Registers (PxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|-----|-------------|------------|-----------|--------------|-----|---|--|--| | Field | | | | PC | TL | | | | | | | RESET | | 00H | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD1 | H, FD5H, FI | D9H, FDDH, | FE1H, FE5 | iH, FE9H, FI | EDH | | | | **Hex Address: FEE** Table 259. Port A-H Input Data Registers (PxIN) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------|------------------------------------------------|---|---|---|---|---|---|--|--| | Field | PIN7 | N7 PIN6 PIN5 PIN4 PIN3 PIN2 PIN1 PIN0 | | | | | | | | | | RESET | | X | | | | | | | | | | R/W | | R | | | | | | | | | | Address | | FD2H, FD6H, FDAH, FDEH, FE2H, FE6H, FEAH, FEEH | | | | | | | | | **Hex Address: FEF** Table 260. Port A-H Output Data Register (PxOUT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-------|-------------------------------------------------|-------------|------------|-----------|------------|-----|---|--|--| | Field | POUT7 | POUT7 POUT6 POUT5 POUT4 POUT3 POUT2 POUT1 POUT6 | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD3 | H, FD7H, FI | DBH, FDFH, | FE3H, FE7 | H, FEBH, F | EFH | | | | ### **Watchdog Timer** For more information about these Watchdog Timer Control registers, see the <u>Watchdog Timer Control Register Definitions</u> section on page 83. **Hex Address: FF0** Table 261. Watchdog Timer Control Register (WDTCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---------------|--------------|---------|-----|---|----|---|---|--|--| | Field | POR | STOP | WDT | EXT | | SM | | | | | | RESET | See <u>Ta</u> | ble 48 on pa | age 84. | | | 0 | | | | | | R/W | | R | | | | | | | | | | Address | | FF0H | | | | | | | | | **Hex Address: FF1** Table 262. Watchdog Timer Reload Upper Byte Register (WDTU) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |------------|------------------------------------------------------------------------------------------------|------|---|---|---|---|---|---|--|--| | Field | | WDTU | | | | | | | | | | RESET | | 1 | | | | | | | | | | R/W | | R/W* | | | | | | | | | | Address | | FF1H | | | | | | | | | | Note: *R/\ | ote: *R/W = Read returns the current WDT count value; write sets the appropriate reload value. | | | | | | | | | | **Hex Address: FF2** Table 263. Watchdog Timer Reload High Byte Register (WDTH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------------|------------------------------------------------------------------------------------------------|------|---|----|----|---|---|---|--| | Field | | WDTH | | | | | | | | | RESET | | 1 | | | | | | | | | R/W | | | | R/ | W* | | | | | | Address | | FF2H | | | | | | | | | Note: *R/\ | ote: *R/W = Read returns the current WDT count value; write sets the appropriate reload value. | | | | | | | | | **Hex Address: FF3** Table 264. Watchdog Timer Reload Low Byte Register (WDTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------------------------------------------------------------------------------------------|---|------|---|---|---|---|---|---|--| | Field | | WDTL | | | | | | | | | RESET | | 1 | | | | | | | | | R/W | | R/W* | | | | | | | | | Address | | FF3H | | | | | | | | | Note: *R/W = Read returns the current WDT count value; write sets the appropriate reload value. | | | | | | | | | | **Hex Addresses: FF4-FF7** This address range is reserved. #### **Flash** For more information about these Flash Control registers, see the <u>Flash Control Register</u> <u>Definitions</u> section on page 175. **Hex Address: FF8** Table 265. Flash Control Register (FCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|------|---|----|----|---|---|---|--|--| | Field | | FCMD | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | V | V | | | | | | | Address | | | | FF | 8H | | | | | | Table 266. Flash Status Register (FSTAT) | Bit | 7 | 6 | 5 4 3 2 1 0 | | | | | | | | |---------|------|-------------|-------------|---|---|--|--|--|--|--| | Field | Rese | erved FSTAT | | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | | | F | ₹ | | | | | | | Address | | | FF8H | | | | | | | | **Hex Address: FF9** Table 267. Page Select Register (FPS) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---------|-----|------|----|----|---|---|---|--|--| | Field | INFO_EN | | PAGE | | | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | FF | 9H | | | | | | **Table 268. Flash Sector Protect Register (FPROT)** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|--|--| | Field | SECT7 | SECT6 | SECT5 | SECT4 | SECT3 | SECT2 | SECT1 | SECT0 | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W* | | | | | | | | | | Address | | FF9H | | | | | | | | | | Note: *R/W = This register is accessible for read operations: it can be written to 1 only via user code. | | | | | | | | | | | **Hex Address: FFA** Table 269. Flash Frequency High Byte Register (FFREQH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|---|--------|---|---|---|---|---|---|--|--| | Field | | FFREQH | | | | | | | | | | RESET | 0 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FFAH | | | | | | | | | **Hex Address: FFB** Table 270. Flash Frequency Low Byte Register (FFREQL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|--------|---|----|----|---|---|---|--| | Field | | FFREQL | | | | | | | | | RESET | 0 | | | | | | | | | | R/W | | | | R/ | W | | | | | | Address | | | | FF | ВН | | | | | **Hex Addresses: FFC-FFF** Refer to the <u>eZ8 CPU Core User Manual (UM0128)</u> ## **Packaging** Zilog's F64xx Series of MCUs includes the Z8F1621, Z8F2421, Z8F3221, Z8F4821 and Z8F6421 devices, which are available in the following packages: - 40-pin Pin Dual Inline Package (PDIP) - 44-pin Low Profile Quad Flat Package (LQFP) - 44-pin Plastic Lead Chip Carrier (PLCC) Zilog's F64xx Series of MCUs also includes the Z8F1622, Z8F2422, Z8F3222, Z8F4822 and Z8F6422 devices, which are available in the following packages: - 64-pin Low-Profile Quad Flat Package (LQFP) - 68-pin Plastic Lead Chip Carrier (PLCC) Lastly, Zilog's F64xx Series of MCUs includes the Z8F4823 and Z8F6423 devices, which are available in the following package: • 80-pin Quad Flat Package (QFP) Current diagrams for each of these packages are published in Zilog's <u>Packaging Product Specification (PS0072)</u>, which is available free for download from the Zilog website. # **Ordering Information** Order your F64xx Series products from Zilog using the part numbers shown in Table 271. For more information about ordering, please consult your local Zilog sales office. The <u>Sales Location page</u> on the Zilog website lists all regional offices. Table 271. Z8 Encore! XP F64xx Series Ordering Matrix | | | | | | | | | | , | | |------------------------------------------------------------------------------------------------|-----------|----------|--------------|------------|---------------------|---------------------|------------------|---------------|------------------------|---------------------| | Part Number | Flash | RAM | // I/O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | I <sup>2</sup> C | SPI | <b>UARTS</b> with IrDA | Description | | Z8F642x with 64KB Flash, 10-Bit Analog-to-Digital Converter Standard Temperature: 0°C to 70°C | | | | | | | | | | | | Z8F6421PM020SG | 64KB | 2KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F6421AN020SG | 64KB | 4KB | 31 | 23 | 3 | 8 | <u>'</u><br>1 | <u>'</u><br>1 | 2 | LQFP 44-pin package | | Z8F6421VN020SG | 64KB | 4KB | 31 | 23 | 3 | 8 | 1 | '<br>1 | 2 | PLCC 44-pin package | | Z8F6422AR020SG | 64KB | 4KB | 46 | 24 | 4 | 12 | 1 | <u>'</u><br> | 2 | LQFP 64-pin package | | Z8F6422VS020SG | 64KB | 4KB | 46 | 24 | 4 | 12 | 1 | <u>'</u><br>1 | 2 | PLCC 68-pin package | | Z8F6423FT020SG | 64KB | 4KB | 60 | 24 | 4 | 12 | <u>'</u><br>1 | <u>'</u><br>1 | 2 | QFP 80-pin package | | Extended Temperature | | | - 00 | 27 | | 12 | | <u>'</u> | | QTT 00 pin package | | Z8F6421PM020EG | 64KB | 2KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F6421AN020EG | 64KB | 4KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F6421VN020EG | 64KB | 4KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F6422AR020EG | 64KB | 4KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F6422VS020EG | 64KB | 4KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | Z8F6423FT020EG | 64KB | 4KB | 60 | 24 | 4 | 12 | 1 | 1 | 2 | QFP 80-pin package | | Automotive/Industrial | Temperatu | re: –40° | C to | +125 | 5°C | | | | | | | Z8F6421PM020AG | 64KB | 2KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F6421AN020AG | 64KB | 4KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F6421VN020AG | 64KB | 4KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F6422AR020AG | 64KB | 4KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F6422VS020AG | 64KB | 4KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | Z8F6423FT020AG | 64KB | 4KB | 60 | 24 | 4 | 12 | 1 | 1 | 2 | QFP 80-pin package | Table 271. Z8 Encore! XP F64xx Series Ordering Matrix | | | | | | 6-Bit Timers w/PWM | Channels | | | h IrDA | | |-----------------------|---------------|----------|-----------|------------|--------------------|------------|------------------|-----|------------------------|---------------------| | Part Number | Flash | RAM | I/O Lines | Interrupts | 16-Bit Time | 10-Bit A/D | I <sup>2</sup> C | SPI | <b>UARTS</b> with IrDA | Description | | Z8F482x with 48KB Fla | ash, 10-Bit | Analog- | to-Di | igital | Coı | nvert | er | | | | | Standard Temperature | e: 0°C to 70° | °C | | | | | | | | | | Z8F4821PM020SG | 48KB | 4KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F4821AN020SG | 48KB | 4KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F4821VN020SG | 48KB | 4KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F4822AR020SG | 48KB | 4KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F4822VS020SG | 48KB | 4KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | Z8F4823FT020SG | 48KB | 4KB | 60 | 24 | 4 | 12 | 1 | 1 | 2 | QFP 80-pin package | | Extended Temperature | e: -40°C to | +105°C | | | | | | | | | | Z8F4821PM020EG | 48KB | 4KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F4821AN020EG | 48KB | 4KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F4821VN020EG | 48KB | 4KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F4822AR020EG | 48KB | 4KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F4822VS020EG | 48KB | 4KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | Z8F4823FT020EG | 48KB | 4KB | 60 | 24 | 4 | 12 | 1 | 1 | 2 | QFP 80-pin package | | Automotive/Industrial | Temperatu | re: –40° | C to | +125 | s°C | | | | | | | Z8F4821PM020AG | 48KB | 4KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F4821AN020AG | 48KB | 4KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F4821VN020AG | 48KB | 4KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F4822AR020AG | 48KB | 4KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F4822VS020AG | 48KB | 4KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | Z8F4823FT020AG | 48KB | 4KB | 60 | 24 | 4 | 12 | 1 | 1 | 2 | QFP 80-pin package | Table 271. Z8 Encore! XP F64xx Series Ordering Matrix | Part Number | Flash | RAM | I/O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | I <sup>2</sup> C | SPI | <b>UARTs</b> with IrDA | Description | |-----------------------------------|-------------|----------|-----------|------------|---------------------|---------------------|------------------|-----|------------------------|---------------------| | Z8F322x with 32KB Fla | ash, 10-Bit | Analog- | to-Di | igital | Co | nvert | er | | | | | Standard Temperature: 0°C to 70°C | | | | | | | | | | | | Z8F3221PM020SG | 32KB | 2KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F3221AN020SG | 32KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F3221VN020SG | 32KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F3222AR020SG | 32KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F3222VS020SG | 32KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | <b>Extended Temperature</b> | e: -40°C to | 105°C | | | | | | | | | | Z8F3221PM020EG | 32KB | 2KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F3221AN020EG | 32KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F3221VN020EG | 32KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F3222AR020EG | 32KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F3222VS020EG | 32KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | <b>Automotive/Industrial</b> | Temperatu | re: –40° | C to | 125° | С | | | | | | | Z8F3221PM020AG | 32KB | 2KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F3221AN020AG | 32KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F3221VN020AG | 32KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F3222AR020AG | 32KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F3222VS020AG | 32KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | | | | | | | | | | | | Table 271. Z8 Encore! XP F64xx Series Ordering Matrix | Part Number | Flash | RAM | I/O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | I <sup>2</sup> C | SPI | <b>UARTs</b> with IrDA | Description | |-----------------------------------|-------------|----------|-----------|------------|---------------------|---------------------|------------------|-----|------------------------|---------------------| | Z8F242x with 24KB Fla | ash, 10-Bit | Analog- | to-Di | igital | Co | nvert | er | | | | | Standard Temperature: 0°C to 70°C | | | | | | | | | | | | Z8F2421PM020SG | 24KB | 2KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F2421AN020SG | 24KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F2421VN020SG | 24KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F2422AR020SG | 24KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F2422VS020SG | 24KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | <b>Extended Temperature</b> | e: -40°C to | 105°C | | | | | | | | | | Z8F2421PM020EG | 24KB | 2KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F2421AN020EG | 24KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F2421VN020EG | 24KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F2422AR020EG | 24KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F2422VS020EG | 24KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | Automotive/Industrial | Temperatu | re: –40° | C to | 125° | С | | | | | | | Z8F2421PM020AG | 24KB | 2KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F2421AN020AG | 24KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F2421VN020AG | 24KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F2422AR020AG | 24KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F2422VS020AG | 24KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | | | | | | | | | | | | Table 271. Z8 Encore! XP F64xx Series Ordering Matrix | Part Number | Flash | RAM | //O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | I <sup>2</sup> C | SPI | JARTs with IrDA | Description | |-----------------------------------|------------|----------|-----------|------------|---------------------|---------------------|------------------|-----|-----------------|---------------------------------------------| | Z8F162x with 16KB Fla | sh. 10-Bit | Analog- | | | Coi | nvert | er | | | · | | Standard Temperature: 0°C to 70°C | | | | | | | | | | | | Z8F1621PM020SG | 16KB | 2KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F1621AN020SG | 16KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F1621VN020SG | 16KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F1622AR020SG | 16KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F1622VS020SG | 16KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | <b>Extended Temperature</b> | : -40°C to | +105°C | | | | | | | | | | Z8F1621PM020EG | 16KB | 2KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F1621AN020EG | 16KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F1621VN020EG | 16KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F1622AR020EG | 16KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F1622VS020EG | 16KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | Automotive/Industrial | Гетрегаtu | re: –40° | C to | +125 | 5°C | | | | | | | Z8F1621PM020AG | 16KB | 2KB | 29 | 23 | 3 | 8 | 1 | 1 | 2 | PDIP 40-pin package | | Z8F1621AN020AG | 16KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | LQFP 44-pin package | | Z8F1621VN020AG | 16KB | 2KB | 31 | 23 | 3 | 8 | 1 | 1 | 2 | PLCC 44-pin package | | Z8F1622AR020AG | 16KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | LQFP 64-pin package | | Z8F1622VS020AG | 16KB | 2KB | 46 | 24 | 4 | 12 | 1 | 1 | 2 | PLCC 68-pin package | | Z8F64200100KITG | | | | | | | | | | Development Kit | | ZUSBSC00100ZACG | | | | | | | | | | USB Smart Cable<br>Accessory Kit | | ZUSBOPTSC01ZACG | | | | | | | | | | Opto-Isolated USB Smart Cable Accessory Kit | | ZENETSC0100ZACG | | | | | | | | | | Ethernet Smart Cable Accessory Kit | ### **Part Number Suffix Designations** Zilog part numbers consist of a number of component. In the following example, part number Z8F6421AN020SG is an 8-bit Flash MCU with 4KB of program memory in a 44-pin LQFP package, operating with a maximum 20MHz external clock frequency over a 0°C to +70°C temperature range and built using environmentally friendly (lead-free) solder. ## Index | Numerics | В | |-------------------------------------------|------------------------------------------| | 10-bit ADC 5 | baud rate generator, UART 99<br>BCLR 232 | | Α | binary number suffix 229<br>BIT 232 | | absolute maximum ratings 201 | bit 228 | | AC characteristics 217 | clear 232 | | ADC 231 | manipulation instructions 232 | | architecture 162 | set 232 | | automatic power-down 164 | set or clear 232 | | block diagram 163 | swap 232 | | continuous conversion 165 | test and jump 234 | | control register 166 | test and jump if non-zero 234 | | control register definitions 166 | test and jump if zero 234 | | data high byte register 168 | bit jump and test if non-zero 234 | | data low bits register 169 | bit swap 235 | | DMA control 166 | block diagram 4 | | electrical characteristics and timing 215 | block transfer instructions 232 | | operation 164 | BRK 234 | | single-shot conversion 164 | BSET 232 | | ADCCTL register 166 | BSWAP 232, 235 | | ADCDH register 168 | BTJ 234 | | ADCDL register 169 | BTJNZ 234 | | ADCX 231 | BTJZ 234 | | ADD 231 | | | add - extended addressing 231 | | | add with carry 231 | С | | add with carry - extended addressing 231 | CALL procedure 234 | | additional symbols 229 | capture mode 79 | | address space 19 | capture/compare mode 79 | | ADDX 231 | cc 228 | | analog signals 16 | CCF 233 | | analog-to-digital converter (ADC) 162 | characteristics, electrical 201 | | AND 234 | clear 233 | | ANDX 234 | clock phase (SPI) 117 | | arithmetic instructions 231 | CLR 233 | | assembly language programming 226 | COM 234 | | assembly language syntax 227 | compare 79 | | , , , | compare - extended addressing 231 | | | compare mode 79 | | | | | compare with carry 231 | control register 154 | |----------------------------------------------|---------------------------------------------| | compare with carry - extended addressing 231 | control register definitions 153 | | complement 234 | controller 6 | | complement carry flag 232, 233 | DMA_ADC address register 158 | | condition code 228 | DMA_ADC control register 159 | | continuous conversion (ADC) 165 | DMA_ADC operation 152 | | continuous mode 79 | end address low byte register 157 | | control register definition, UART 99 | I/O address register 155 | | control register, I2C 145 | operation 151 | | counter modes 79 | start/current address low byte register 157 | | CP 231 | status register 160 | | CPC 231 | DMAA_STAT register 160 | | CPCX 231 | DMAACTL register 159 | | CPU and peripheral overview 4 | DMAxCTL register 154, 268, 269 | | CPU control instructions 233 | DMAxEND register 157, 269, 270 | | CPX 231 | DMAxH register 156, 268, 270 | | Customer Feedback Form 305 | DMAxI/O address (DMAxIO) 155, 268, 269 | | customer feedback form 294 | DMAxIO register 155, 268, 269 | | Customer Information 305 | DMAxSTART register 157, 268, 270 | | | dst 229 | | D | | | | E | | DA 228, 231 | <del>_</del> | | data register, I2C 142 | EI 233 | | DC characteristics 203 | electrical characteristics 201 | | debugger, on-chip 184 | ADC 215 | | DEC 231 | flash memory and timing 214 | | decimal adjust 231 | GPIO input data sample timing 218 | | decrement 231 | watch-dog timer 214 | | decrement and jump non-zero 234 | enable interrupt 233 | | decrement word 231 | ER 228 | | DECW 231 | extended addressing register 228 | | destination operand 229 | external pin reset 33 | | device, port availability 37 | external RC oscillator 213 | | DI 233 | eZ8 CPU features 4 | | direct address 228 | eZ8 CPU instruction classes 231 | | direct memory access controller 151 | eZ8 CPU instruction notation 228 | | disable interrupts 233 | eZ8 CPU instruction set 226 | | DJNZ 234 | eZ8 CPU instruction summary 235 | | DMA | | | address high nibble register 156 | F | | configuring DMA0-1 data transfer 151 | | | configuring for DMA_ADC data transfer 153 | FCTL register 177, 285 | | control of ADC 166 | features, Z8 Encore! 1 | | first opcode map 247 | port A-H output data registers 47 | |----------------------------------------------|-------------------------------------------------| | FLAGS 229 | port A-H Stop Mode Recovery sub-registers 46 | | flags register 229 | port availability by device 37 | | flash | port input timing 218 | | controller 5 | port output timing 219 | | option bit address space 181 | | | option bit configuration - reset 181 | | | program memory address 0001H 183 | Н | | flash memory | H 229 | | arrangement 171 | HALT 233 | | byte programming 174 | halt mode 36, 233 | | code protection 173 | hexadecimal number prefix/suffix 229 | | configurations 170 | nexace mar name of premy surm 22) | | control register definitions 176 | | | controller bypass 175 | 1 | | electrical characteristics and timing 214 | I2C 5 | | flash control register 177, 285 | 10-bit address read transaction 140 | | flash status register 178 | 10-bit address transaction 137 | | frequency high and low byte registers 180 | 10-bit addressed slave data transfer format 137 | | mass erase 175 | 10-bit receive data format 140 | | operation 172 | 7-bit address transaction 134 | | operation timing 172 | | | page erase 175 | 7-bit address, reading a transaction 139 | | page select register 178 | 7-bit addressed slave data transfer format 134, | | FPS register 178 | 135, 136 | | FSTAT register 178 | 7-bit receive data transfer format 139 | | 1 2 1111 1081011 17 0 | baud high and low byte registers 146, 148, 150 | | | C status register 143, 263 | | G | control register definitions 142 | | | controller 129 | | gated mode 79 | controller signals 15 | | general-purpose I/O 37 | interrupts 131 | | GPIO 5, 37 | operation 130 | | alternate functions 38 | SDA and SCL signals 131 | | architecture 38 | stop and start conditions 133 | | control register definitions 40 | I2CBRH register 147, 148, 150, 263, 264 | | input data sample timing 218 | I2CBRL register 147, 263 | | interrupts 40 | I2CCTL register 145, 263 | | port A-H address registers 41 | I2CDATA register 143, 262 | | port A-H alternate function sub-registers 43 | I2CSTAT register 143, 263 | | port A-H control registers 42 | IM 228 | | port A-H data direction sub-registers 42 | immediate data 228 | | port A-H high drive enable sub-registers 45 | immediate operand prefix 229 | | port A-H input data registers 47 | INC 231 | | port A-H output control sub-registers 44 | increment 231 | | 1001 | INIC 221 | |-------------------------------------|-----------------------------| | increment word 231 | INC 231 | | INCW 231 | INCW 231 | | indexed 229 | IRET 234 | | indirect address prefix 229 | JP 234 | | indirect register 228 | LD 233 | | indirect register pair 228 | LDC 233 | | indirect working register 228 | LDCI 232, 233 | | indirect working register pair 228 | LDE 233 | | infrared encoder/decoder (IrDA) 110 | LDEI 232 | | instruction set, ez8 CPU 226 | LDX 233 | | instructions | LEA 233 | | ADC 231 | load 233 | | ADCX 231 | logical 234 | | ADD 231 | MULT 232 | | ADDX 231 | NOP 233 | | AND 234 | OR 234 | | ANDX 234 | ORX 234 | | arithmetic 231 | POP 233 | | BCLR 232 | POPX 233 | | BIT 232 | program control 234 | | bit manipulation 232 | PUSH 233 | | block transfer 232 | PUSHX 233 | | BRK 234 | RCF 232, 233 | | BSET 232 | RET 234 | | BSWAP 232, 235 | RL 235 | | BTJ 234 | RLC 235 | | BTJNZ 234 | rotate and shift 235 | | BTJZ 234 | RR 235 | | CALL 234 | RRC 235 | | CCF 232, 233 | SBC 232 | | CLR 233 | SCF 232, 233 | | COM 234 | SRA 235 | | CP 231 | SRL 235 | | CPC 231 | SRP 233 | | CPCX 231 | STOP 233 | | CPU control 233 | SUB 232 | | CPX 231 | SUBX 232 | | DA 231 | SWAP 235 | | DEC 231 | TCM 232 | | DECW 231 | TCMX 232 | | DI 233 | TM 232 | | DI 233<br>DJNZ 234 | TMX 232 | | EI 233 | TRAP 234 | | HALT 233 | | | HAL1 233 | watch-dog timer refresh 233 | | XOR 234 | jump, conditional, relative, and relative conditional | |-------------------------------------------|-------------------------------------------------------| | XORX 234 | 234 | | instructions, eZ8 classes of 231 | | | interrupt control register 62 | | | interrupt controller 6, 48 | L | | architecture 48 | LD 233 | | interrupt assertion types 51 | LDC 233 | | interrupt vectors and priority 51 | LDCI 232, 233 | | operation 50 | LDE 233 | | register definitions 52 | LDEI 232, 233 | | software interrupt assertion 52 | LDX 233 | | interrupt edge select register 61 | LEA 233 | | interrupt port select register 61 | load 233 | | interrupt request 0 register 52 | load constant 232 | | interrupt request 1 register 54 | load constant to/from program memory 233 | | interrupt request 2 register 55 | load constant with auto-increment addresses 233 | | interrupt return 234 | load effective address 233 | | interrupt vector listing 48 | load external data 233 | | interrupts | load external data to/from data memory and auto- | | not acknowledge 131 | increment addresses 232 | | receive 131 | load external to/from data memory and auto-incre- | | SPI 121 | ment addresses 233 | | transmit 131 | load instructions 233 | | UART 97 | load using extended addressing 233 | | introduction 1 | logical AND 234 | | IR 228 | logical AND/extended addressing 234 | | Ir 228 | logical exclusive OR 234 | | IrDA | logical exclusive OR/extended addressing 234 | | architecture 110 | logical instructions 234 | | block diagram 110 | logical OR 234 | | control register definitions 113 | logical OR/extended addressing 234 | | operation 110 | low power modes 35 | | receiving data 112 | | | transmitting data 111 | | | IRET 234 | M | | IRQ0 enable high and low bit registers 56 | master interrupt enable 50 | | IRQ1 enable high and low bit registers 57 | master-in, slave-out and-in 116 | | IRQ2 enable high and low bit registers 59 | memory | | IRR 228 | program 20 | | Irr 228 | MISO 116 | | | mode | | | capture 79 | | J | capture/compare 79 | | JP 234 | continuous 79 | | counter 79 | DBG pin to RS-232 Interface 185 | |----------------------------------|--------------------------------------| | gated 79 | debug mode 186 | | one-shot 79 | debugger break 234 | | PWM 79 | interface 185 | | modes 79 | serial errors 188 | | MULT 232 | status register 195 | | multiply 232 | timing 220 | | multiprocessor mode, UART 94 | OCD commands | | | execute instruction (12H) 193 | | | read data memory (0DH) 193 | | N | read OCD control register (05H) 191 | | NOP (no operation) 233 | read OCD revision (00H) 190 | | not acknowledge interrupt 131 | read OCD status register (02H) 191 | | notation | read program counter (07H) 191 | | b 228 | read program memory (0BH) 192 | | cc 228 | read program memory CRC (0EH) 193 | | DA 228 | read register (09H) 192 | | ER 228 | step instruction (10H) 193 | | IM 228 | stuff instruction (11H) 193 | | IR 228 | write data memory (0CH) 192 | | Ir 228 | write OCD control register (04H) 191 | | IRR 228 | write program counter (06H) 191 | | Irr 228 | write program memory (0AH) 192 | | p 228 | write register (08H) 191 | | R 228 | on-chip debugger 6 | | r 228 | on-chip debugger (OCD) 184 | | RA 229 | on-chip debugger signals 17 | | RR 229 | on-chip oscillator 197 | | rr 229 | one-shot mode 79 | | vector 229 | opcode map | | X 229 | abbreviations 245 | | notational shorthand 228 | cell description 245 | | notational shorthand 228 | first 247 | | | second after 1FH 248 | | 0 | OR 234 | | 0 | | | OCD | ordering information 288<br>ORX 234 | | architecture 184 | | | auto-baud detector/generator 187 | oscillator signals 17 | | baud rate limits 187 | | | block diagram 184 | Р | | breakpoints 188 | <u>-</u> | | commands 189 | p 228 | | control register 194 | Packaging 287 | | data format 187 | part number description 293 | | part selection guide 2 | ADC control (ADCCTL) 166 | |-----------------------------------------------------|------------------------------------------------| | PC 229 | ADC data high byte (ADCDH) 168 | | peripheral AC and DC electrical characteristics 212 | ADC data low bits (ADCDL) 169 | | PHASE=0 timing (SPI) 118 | baud low and high byte (I2C) 146, 148, 150 | | PHASE=1 timing (SPI) 119 | baud rate high and low byte (SPI) 127 | | pin characteristics 18 | control (SPI) 123 | | polarity 228 | control, I2C 145 | | POP 233 | data, SPI 122 | | pop using extended addressing 233 | DMA status (DMAA_STAT) 160 | | POPX 233 | DMA_ADC address 158 | | port availability, device 37 | DMA_ADC control DMAACTL) 159 | | port input timing (GPIO) 218 | DMAx address high nibble (DMAxH) 156, | | port output timing, GPIO 219 | 268, 270 | | power supply signals 17 | DMAx control (DMAxCTL) 154, 268, 269 | | power-down, automatic (ADC) 164 | DMAx end/address low byte (DMAxEND) | | power-on and voltage brown-out 212 | 157, 269, 270 | | power-on reset (POR) 31 | DMAx start/current address low byte register | | program control instructions 234 | (DMAxSTART) 157, 268, 270 | | program counter 229 | flash control (FCTL) 177, 285 | | program memory 20 | flash high and low byte (FFREQH and FRE- | | PUSH 233 | EQL) 180 | | push using extended addressing 233 | flash page select (FPS) 178 | | PUSHX 233 | flash status (FSTAT) 178 | | PWM mode 79 | GPIO port A-H address (PxADDR) 41, 275, | | PxADDR register 41, 275, 276, 277, 278, 279, 280, | 276, 277, 278, 279, 280, 281, 282 | | 281, 282 | GPIO port A-H alternate function sub-registers | | PxCTL register 42, 275, 276, 277, 278, 279, 280, | 43 | | 281, 282 | GPIO port A-H control address (PxCTL) 42, | | | 275, 276, 277, 278, 279, 280, 281, 282 | | | GPIO port A-H data direction sub-registers 42 | | R | I2C baud rate high (I2CBRH) 147, 148, 150, | | R 228 | 263, 264 | | r 228 | I2C control (I2CCTL) 145, 263 | | RA | I2C data (I2CDATA) 143, 262 | | register address 229 | I2C status 143, 263 | | RCF 232, 233 | I2C status (I2CSTAT) 143, 263 | | receive | I2Cbaud rate low (I2CBRL) 147, 263 | | 10-bit data format (I2C) 140 | mode, SPI 126 | | 7-bit data transfer format (I2C) 139 | OCD control 194 | | IrDA data 112 | OCD status 195 | | receive interrupt 131 | SPI baud rate high byte (SPIBRH) 128, 266 | | receiving UART data-interrupt-driven method 93 | SPI baud rate low byte (SPIBRL) 128, 266 | | receiving UART data-polled method 92 | SPI control (SPICTL) 123, 265 | | register 126, 155, 228, 265, 268, 269 | SPI data (SPIDATA) 123, 264 | | SPI status (SPISTAT) 124, 265 | S | |---------------------------------------------|------------------------------------------| | status, I2C 143 | SBC 232 | | status, SPI 124 | SCF 232, 233 | | UARTx baud rate high byte (UxBRH) 107, | SDA and SCL (IrDA) signals 131 | | 259, 262 | second opcode map after 1FH 248 | | UARTx baud rate low byte (UxBRL) 107, 260, | serial clock 117 | | 262 | serial peripheral interface (SPI) 114 | | UARTx Control 0 (UxCTL0) 103, 106, 258, | set carry flag 232, 233 | | 259, 261 | set register pointer 233 | | UARTx control 1 (UxCTL1) 104, 259, 261 | shift right arithmetic 235 | | UARTx receive data (UxRXD) 100, 258, 260 | shift right logical 235 | | UARTx status 0 (UxSTAT0) 101, 258, 260 | signal descriptions 15 | | UARTx status 1 (UxSTAT1) 102, 259, 261 | single-shot conversion (ADC) 164 | | UARTx transmit data (UxTXD) 100, 258, 260 | SIO 6 | | watchdog timer control (WDTCTL) 85, 283 | slave data transfer formats (I2C) 137 | | watchdog timer reload high byte (WDTH) 87, | slave select 117 | | 284 | software trap 234 | | watchdog timer reload low byte (WDTL) 87, | source operand 229 | | 284 | SP 229 | | watchdog timer reload upper byte (WDTU) 86, | SPI | | 283 | architecture 114 | | register file 19 | baud rate generator 121 | | register file address map 23 | baud rate high and low byte register 127 | | register pair 229 | clock phase 117 | | register pointer 229<br>reset | configured as slave 115 | | and STOP mode characteristics 29 | control register 123 | | carry flag 232 | control register definitions 122 | | controller 6 | data register 122 | | sources 30 | error detection 120 | | RET 234 | interrupts 121 | | return 234 | mode fault error 120 | | RL 235 | mode register 126 | | RLC 235 | multi-master operation 119 | | rotate and shift instructions 235 | operation 116<br>overrun error 120 | | rotate left 235 | signals 116 | | otate left through carry 235 | single master, multiple slave system 115 | | rotate right 235 | single master, multiple slave system 113 | | otate right through carry 235 | status register 124 | | RP 229 | timing, PHASE = $0.118$ | | RR 229, 235 | timing, PHASE=1 119 | | r 229 | SPI controller signals 15 | | RRC 235 | SPI mode (SPIMODE) 126, 265 | | | SPIBRH register 128, 266 | | | <i>U</i> , | | SPIBRL register 128, 266 | continuous mode 65, 79 | |--------------------------------------------------|-------------------------------------------------| | SPICTL register 123, 265 | counter mode 66 | | SPIDATA register 123, 264 | counter modes 79 | | SPIMODE register 126, 265 | gated mode 71, 79 | | SPISTAT register 124, 265 | one-shot mode 64, 79 | | SRA 235 | operating mode 64 | | src 229 | PWM mode 67, 79 | | SRL 235 | reading the timer count values 72 | | SRP 233 | reload high and low byte registers 75 | | stack pointer 229 | timer control register definitions 73 | | status register, I2C 143 | timer output signal operation 73 | | STOP 233 | timers 0-3 | | STOP mode 35, 233 | control 0 registers 77 | | Stop Mode Recovery | control 1 registers 78 | | sources 33 | high and low byte registers 73, 76 | | using a GPIO port pin transition 34 | TM 232 | | using watchdog timer time-out 34 | TMX 232 | | SUB 232 | transmit | | subtract 232 | IrDA data 111 | | subtract - extended addressing 232 | transmit interrupt 131 | | subtract with carry 232 | transmitting UART data-interrupt-driven method | | subtract with carry - extended addressing 232 | 91 | | SUBX 232 | transmitting UART data-polled method 90 | | SWAP 235 | TRAP 234 | | swap nibbles 235 | | | symbols, additional 229 | | | system and core resets 30 | U | | | UART 5, 88 | | | architecture 88 | | T | asynchronous data format without/with parity | | TCM 232 | 90 | | TCMX 232 | baud rate generator 99 | | test complement under mask 232 | baud rates table 108 | | test complement under mask - extended addressing | control register definitions 99 | | 232 | controller signals 16 | | test under mask 232 | interrupts 97 | | test under mask - extended addressing 232 | multiprocessor mode 94 | | timer signals 16 | receiving data using interrupt-driven method 93 | | timers 6, 63 | receiving data using the polled method 92 | | architecture 63 | transmitting data using the interrupt-driven | | block diagram 64 | method 91 | | capture mode 69, 79 | transmitting data using the polled method 90 | | capture/compare mode 71, 79 | x baud rate high and low registers 106 | | compare mode 70, 79 | x control 0 and control 1 registers 103 | | <b>4</b> | | x status 0 and status 1 registers 101, 102 Universal Asynchronous Receiver/Transmitter 88 UxBRH register 107, 259, 262 UxBRL register 107, 260, 262 UxCTL0 register 103, 106, 258, 259, 261 UxCTL1 register 104, 259, 261 UxRXD register 100, 258, 260 UxSTAT0 register 101, 258, 260 UxSTAT1 register 102, 259, 261 UxTXD register 100, 258, 260 V vector 229 voltage brownout reset (VBR) 32 W watch-dog timer approximate time-out delay 82 CNTL 32 control register 84 refresh 82 watchdog timer electrical characteristics and timing 214 interrupt in normal operation 82 interrupt in STOP mode 82 refresh 233 reload unlock sequence 83 reload upper, high and low registers 86 reset in normal operation 83 reset in STOP mode 83 time-out response 82 WDTCTL register 85, 283 WDTH register 87, 284 WDTL register 87, 284 working register 228 working register pair 229 WTDU register 86, 283 XOR 234 XORX 234 #### Ζ Z8 Encore! block diagram 4 features 1 introduction 1 part selection guide 2 X 229 # **Customer Support** To share comments, get your technical questions answered or report issues you may be experiencing with our products, please visit Zilog's Technical Support page at <a href="http://support.zilog.com">http://support.zilog.com</a>. To learn more about this product, find additional documentation or to discover other facets about Zilog product offerings, please visit the Zilog Knowledge Base at <a href="http://zilog.com/ktp://zilog.com/forum">http://zilog.com/forum</a>. <a href="http://zilog.com/forum">ktp://zilog.com/forum</a>. This publication is subject to replacement by a later edition. To determine whether a later edition exists, please visit the Zilog website at <a href="http://www.zilog.com">http://www.zilog.com</a>. PS019924-0113 PRELIMINARY Customer Support Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331