

# **UM10562 LPC408x/407x User manual**

**Rev. 2 — 6 March 2013 User manual**

#### **Document information**





#### **Revision history**



# **Contact information**

For more information, please visit: **http://www.nxp.com**

For sales office addresses, please send an email to: **salesaddresses@nxp.com**

UM10562 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.

# **UM10562**

**Chapter 1: Introductory information**

**Rev. 2 — 6 March 2013 User manual**

# **1.1 Introduction**

The LPC408x/407x is an ARM Cortex-M4 based microcontroller for embedded applications requiring a high level of integration and low power dissipation.

The Cortex-M4 processor is a high-performance 32-bit processor with a 3-stage pipeline Harvard architecture with separate local instruction and data buses, as well as a third bus with slightly lower performance for peripherals. The Cortex-M4 uses the Thumb® instruction set, providing high code density and reduced program memory requirements. The Cortex-M4 CPU also includes an internal prefetch unit that supports speculative branches. The LPC408x/407x adds a specialized flash memory accelerator to give optimal performance when executing code from flash. The LPC408x/407x is targeted to operate at up to a 120 MHz CPU frequency under worst case commercial conditions.

The peripheral complement of the LPC408x/407x includes up to 512 kB of Flash memory, up to 96 kB of data memory, 4,032 bytes of EEPROM memory, an External Memory Controller for SDRAM and static memory access, an LCD panel controller, an Ethernet MAC, a high speed SPI flash memory interface (SPIFI), a General Purpose DMA controller, a USB device/host/OTG interface, 5 UARTs, 3 SSP controllers, 3 I2C interfaces, an I2S serial audio interface, a 2-channel CAN interface, an SD card interface, an 8 channel 12-bit ADC, a 10-bit DAC, analog comparators, a Motor Control PWM, a Quadrature Encoder Interface, 4 general purpose timers, a 6-output general purpose PWM, an ultra-low power RTC with separate battery supply and event monitor/recorder, a windowed watchdog timer, a CRC calculation engine, up to 165 general purpose I/O pins, and more.

#### **Chapter 1: Introductory information**

# **1.2 Features**

Refer to [Section 1.4](#page-7-0) for details of features for specific part numbers.

- **•** Functional replacement for LPC23xx and 24xx family devices.
- **•** ARM Cortex-M4 processor, running at frequencies of up to 120 MHz. The Cortex-M4 executes the Thumb®-2 instruction set for optimal performance and code size, including hardware division, single cycle multiply, and bit-field manipulation. A Memory Protection Unit (MPU) supporting eight regions is included.
- **•** Cortex-M4 built-in Nested Vectored Interrupt Controller (NVIC).
- **•** Cortex-M4 Floating Point Unit (FPU), supporting single-precision floating-point computation functionality in compliance with the ANSI/IEEE Standard 754-2008. The FPU provides add, subtract, multiply, divide, multiply and accumulate, and square root operations. It also performs a variety of conversions between fixed-point, floating-point, and integer data formats. The FPU is not available on LPC4074 devices.
- **•** Up to 512 kB on-chip flash program memory with In-System Programming (ISP) and In-Application Programming (IAP) capabilities. The combination of an enhanced flash memory accelerator and location of the flash memory on the CPU local code/data bus provides high code performance from flash.
- **•** Up to 96 kB on-chip SRAM includes:
	- **–** Up to 64 kB of Main SRAM on the CPU code/data bus for high-performance CPU access.
	- **–** Up to two 16 kB SRAM blocks with separate access paths for higher throughput. These SRAM blocks may be used for Ethernet, USB, LCD, and DMA memory, as well as for general purpose instruction and data storage.
	- **–** Up to 4,032 bytes of on-chip EEPROM.
- **•** External Memory Controller provides support for asynchronous static memory devices such as RAM, ROM and Flash up to 64 MB, as well as dynamic memories such as Single Data Rate SDRAM.
- **•** Eight channel General Purpose DMA controller (GPDMA) on the AHB multilayer matrix that can be used with the SSP, I<sup>2</sup>S, UART, SD/MMC, CRC engine, Analog-to-Digital and Digital-to-Analog converter peripherals, timer match signals, GPIO, and for memory-to-memory transfers.
- **•** Multilayer AHB matrix interconnect provides a separate bus for each AHB master. AHB masters include the CPU, General Purpose DMA controller, Ethernet MAC, LCD controller, and the USB interface. This interconnect provides communication with no arbitration delays unless two masters attempt to access the same slave at the same time.
- **•** Split APB bus allows for higher throughput with fewer stalls between the CPU and DMA. A single level of write buffering allows the CPU to continue without waiting for completion of APB writes if the APB was not already busy.
- **•** LCD controller, supporting both Super-Twisted Nematic (STN) and Thin-Film Transistor (TFT) displays. The LCD controller is not available on LPC407x devices.
	- **–** Dedicated DMA controller.
	- **–** Selectable display resolution (up to 1024 × 768 pixels).
- **–** Supports up to 24-bit true-color mode.
- **•** Serial interfaces:
	- **–** Ethernet MAC with MII/RMII interface and dedicated DMA controller.
	- **–** USB 2.0 full-speed controller that can be configured for either device, Host, or OTG operation with an on-chip PHY for device and Host functions and a dedicated DMA controller. USB Host and OTG are not available on LPC4074 devices.
	- **–** Five UARTs with fractional baud rate generation, internal FIFOs, IrDA, DMA support, and RS-485/EIA-485 support on most LPC408x/407x devices. UART1 also has a full set of modem handshaking signals. UART4 includes a synchronous mode and a Smart Card mode supporting ISO 7816-3. UART4 is not available on LPC4074 devices.
	- **–** Three SSP controllers with FIFO and multi-protocol capabilities. The SSP interfaces can be used with the GPDMA controller.
	- **–** Three enhanced I2C-bus interfaces, one with an open-drain output supporting the full I2C specification and Fast mode Plus with data rates of 1Mbit/s, two with standard port pins. Enhancements include multiple address recognition and monitor mode.
	- **–** Two-channel CAN controller.
	- **–** I 2S (Inter-IC Sound) interface for digital audio input or output, with fractional rate control. The I2S interface can be used with the GPDMA. The I2S interface supports 3-wire data transmit and receive or 4-wire combined transmit and receive connections, as well as master clock output.
	- **–** SPIFI (SPI Flash Interface). This interface uses an SPI bus superset with 4 data lines to access off-chip Quad SPI Flash memory at a much higher rate than is possible using standard SPI or SSP interfaces. The SPIFI function allows memory mapping the contents of the off-chip SPI Flash memory such that it can be executed as if it were on-chip code memory. Supports SPI memories with 1 or 4 data lines.
- **•** Other peripherals:
	- **–** SD card interface that also supports MMC cards. The SD card interface is not available on LPC4074 devices.
	- **–** General Purpose I/O (GPIO) pins with configurable pull-up/down resistors, open drain mode, and repeater mode. All GPIOs are located on an AHB bus for fast access, and support Cortex-M4 bit-banding. GPIOs can be accessed by the General Purpose DMA Controller. Any pin of ports 0 and 2 can be used to generate an interrupt. There are 165 GPIOs on 208-pin packages, 141 GPIOs on 180-pin packages, and 109 GPIOs on 144-pin packages.
	- **–** 12-bit Analog-to-Digital Converter (ADC) with input multiplexing among eight pins, conversion rates up to 400 kHz, and multiple result registers. The 12-bit ADC can be used with the GPDMA controller.
	- **–** 10-bit Digital-to-Analog Converter (DAC) with dedicated conversion timer and DMA support.
	- **–** Dual analog comparator with multiple selectable inputs, selectable internal reference voltages, and versatile interrupt generation. The comparators are not available on LPC4074 devices.
- **–** Four general purpose timers/counters, with a total of eight capture inputs and ten compare outputs. Each timer block has an external count input. Specific timer events can be selected to generate DMA requests.
- **–** One motor control PWM with support for three-phase motor control.
- **–** Quadrature encoder interface that can monitor one external quadrature encoder. The QEI is not available on LPC4074 devices.
- **–** Two standard PWM/timer blocks with external count input option.
- **–** Real-Time Clock (RTC) with a separate power domain. The RTC is clocked by a dedicated RTC oscillator. The RTC block includes 20 bytes of battery-powered backup registers, allowing system status to be stored when the rest of the chip is powered off. Battery power can be supplied from a standard 3 V Lithium button cell. The RTC will continue working when the battery voltage drops to as low as 2.1 V. An RTC interrupt can wake up the CPU from any reduced power mode.
- **–** Event Monitor/Recorder that can capture the RTC value when an event occurs on any of 3 inputs. The event identification and the time it occurred are stored in registers. The Event Monitor/Recorder is in the RTC power domain, and can therefore operate as long as there is RTC power.
- **–** Windowed Watchdog Timer (WWDT). Windowed operation, dedicated internal oscillator, watchdog warning interrupt, and safety features.
- **–** CRC Engine block can calculate a CRC on supplied data using 1 of 3 standard polynomials. The CRC engine can be used in conjunction with the DMA controller to generate a CRC without CPU involvement in the data transfer.
- **–** Cortex-M4 system tick timer, including an external clock input option.
- **•** Standard JTAG test/debug interface as well as Serial Wire Debug and Serial Wire Trace Port options.
- **•** Emulation trace module supports real-time trace.
- **•** Single 3.3 V power supply (2.4 V to 3.6 V). Temperature range of -40 °C to 85 °C.
- **•** Four reduced power modes: Sleep, Deep-sleep, Power-down, and Deep Power-down.
- **•** Power savings for operation at or below 100 MHz by reducing on-chip regulator output.
- **•** Four external interrupt inputs configurable as edge/level sensitive. All pins on PORT0 and PORT2 can be used as edge sensitive interrupt sources.
- **•** Non-maskable Interrupt (NMI) input.
- **•** Clock output function that can reflect the main oscillator clock, IRC clock, RTC clock, CPU clock, USB clock, SPIFI clock, or the watchdog timer clock.
- **•** The Wakeup Interrupt Controller (WIC) allows the CPU to automatically wake up from any priority interrupt that can occur while the clocks are stopped in deep sleep, Power-down, and Deep Power-down modes.
- **•** Processor wake-up from Power-down mode via any interrupt able to operate during Power-down mode (includes external interrupts, RTC interrupt, USB activity, Ethernet wake-up interrupt, CAN bus activity, PORT0/2 pin interrupt, and NMI).
- **•** Brownout detect with separate threshold for interrupt and forced reset.
- **•** On-chip Power-On Reset (POR).
- **•** On-chip crystal oscillator with an operating range of 1 MHz to 25 MHz.
- **•** 12 MHz Internal RC oscillator (IRC) trimmed to 1% accuracy that can optionally be used as a system clock.
- **•** An on-chip PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the main oscillator or the internal RC oscillator.
- **•** A second, dedicated PLL may be used for the USB and/or SPIFI interfaces in order to allow added flexibility for the Main PLL settings.
- **•** Versatile pin function selection feature allows many possibilities for using on-chip peripheral functions.
- **•** Boundary scan for simplified board testing.
- **•** Unique device serial number for identification purposes.
- **•** Available as 208-pin LQFP, 208-pin TFBGA, 180-pin TFBGA, 144-pin LQFP, 80-pin LQFP packages.

# **1.3 Applications**

- **• Communications**
	- **–** Point-of-sale terminals, Web servers, multi-protocol bridges
- **• Industrial/Medical**
	- **–** Automation controllers, application control, robotic controls, HVAC, PLC, inverters, circuit breakers, medical scanning, security monitoring, motor drive, video intercom
- **• Consumer/Appliance**
	- **–** Audio, MP3 decoders, alarm systems, displays, printers, scanners, small appliances, fitness equipment
- **• Automotive**
	- **–** Aftermarket, car alarms, GPS/Fleet Monitor

# <span id="page-7-0"></span>**1.4 Ordering information**



# **1.4.1 Part options summary**



## **Chapter 1: Introductory information**

#### **Table 2. Ordering options**



**Chapter 1: Introductory information**

# **5. Simplified block diagram**



# **1.6 Architectural overview**

The ARM Cortex-M4 includes three AHB-Lite buses, one system bus and the I-code and D-code buses which are faster and are used similarly to Tightly Coupled Memory interfaces: one bus dedicated for instruction fetch (I-code) and one bus for data access (D-code). The use of two core buses allows for simultaneous operations if concurrent operations target different devices.

The LPC408x/407x uses a multi-layer AHB matrix to connect the Cortex-M4 buses and other bus masters to peripherals in a flexible manner that optimizes performance by allowing peripherals on different slaves ports of the matrix to be accessed simultaneously by different bus masters. Details of the multilayer matrix connections are shown in [Figure 2](#page-12-0).

APB peripherals are connected to the CPU via two APB buses using separate slave ports from the multilayer AHB matrix. This allows for better performance by reducing collisions between the CPU and the DMA controller. The APB bus bridges are configured to buffer writes so that the CPU or DMA controller can write to APB devices without always waiting for APB write completion.

# **1.7 ARM Cortex-M4 processor**

The ARM Cortex-M4 is a general purpose 32-bit microprocessor, which offers high performance and very low power consumption. The Cortex-M4 offers a Thumb-2 instruction set, low interrupt latency, interruptible/continuable multiple load and store instructions, automatic state save and restore for interrupts, tightly integrated interrupt controller, and multiple core buses capable of simultaneous accesses.

Pipeline techniques are employed so that all parts of the processing and memory systems can operate continuously. Typically, while one instruction is being executed, its successor is being decoded, and a third instruction is being fetched from memory.

Information about Cortex-M4 configuration options can be found in [Section 40.1](#page-904-0).

# **1.8 On-chip flash memory system**

The LPC408x/407x contains up to 512 kB of on-chip flash memory. A flash memory accelerator maximizes performance for CPU accesses. This memory may be used for both code and data storage. Programming of the flash memory may be accomplished in several ways. It may be programmed In System via the serial port. The application program may also erase and/or program the flash while the application is running, allowing a great degree of flexibility for data storage field firmware upgrades, etc.

# **1.9 On-chip Static RAM**

The LPC408x/407x contains up to 96 kB of on-chip static RAM memory. Up to 64 kB of SRAM, accessible by the CPU and the General Purpose DMA controller, is on a higher-speed bus. Up to 32 kB SRAM is provided in up to two additional 16 kB SRAM blocks for use primarily for peripheral data. When both SRAMs are present, they are situated on separate slave ports on the AHB multilayer matrix.

This architecture allows the possibility for CPU and DMA accesses to be separated in such a way that there are few or no delays for the bus masters. It also allows separation of data for different peripherals functions, in order to improve system performance. For example, LCD DMA can be occurring in one SRAM while Ethernet DMA is occurring in another, all while the CPU is using the Main SRAM for data and/or instruction access.

# **1.10 On-chip EEPROM**

The LPC408x/407x contains up to 4,032 bytes of on-chip EEPROM memory. The EEPROM is accessible only by the CPU.

# **1.11 Detailed block diagram**

<span id="page-12-0"></span>

**UM10562**

**Chapter 2: LPC408x/407x Memory map**

**Rev. 2 — 6 March 2013 User manual**

# **2.1 Memory map and peripheral addressing**

The ARM Cortex-M4 processor has a single 4 GB address space. The following table shows how this space is used on the LPC408x/407x.



<span id="page-13-0"></span>[1] Can be up to 256 MB, upper address 0x8FFF FFFF, if the address shift mode is enabled. See SCS register bit 0 [\(Section 3.3.7.1\)](#page-44-0).

<span id="page-13-1"></span>[2] Can be up to 128 MB, upper address 0x97FF FFFF, if the address shift mode is enabled. See SCS register bit 0 [\(Section 3.3.7.1\)](#page-44-0).

#### **Chapter 2: LPC408x/407x Memory map**

# **2.2 Memory maps**

The LPC408x/407x incorporates several distinct memory regions, shown in the following figures. [Figure 3](#page-15-0) shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping, which is described later in this section.

[Figure 3](#page-15-0) and [Table 5](#page-16-1) show different views of the peripheral address space. The AHB peripheral area is 2 megabyte in size, and is divided to allow for up to 128 peripherals. The APB peripheral area is 1 megabyte in size and is divided to allow for up to 64 peripherals. Each peripheral of either type is allocated 16 kilobytes of space. This allows simplifying the address decoding for each peripheral.

### **Chapter 2: LPC408x/407x Memory map**

<span id="page-15-0"></span>

# **2.3 On-chip peripherals**

All peripheral register addresses are word aligned (to 32-bit boundaries) regardless of their size. This eliminates the need for byte lane mapping hardware that would be required to allow byte (8-bit) or half-word (16-bit) accesses to occur at smaller boundaries. An implication of this is that word and half-word registers must be accessed all at once. For example, it is not possible to read or write the upper byte of a word register separately.

# <span id="page-16-0"></span>**2.3.1 AHB peripherals**

The following table shows the addresses of peripheral functions that reside directly on the AHB bus matrix. Complete register descriptions may be found in the relevant chapters.



#### **Table 4. AHB peripherals and base addresses**

# **2.3.2 APB peripheral addresses**

The following table shows the address maps of the 2 APB buses. APB peripherals do not use all of the 16 kB space allocated to them. Typically each device's registers are "aliased" or repeated at multiple locations within each 16 kB range.

#### <span id="page-16-1"></span>**Table 5. APB0 peripherals and base addresses**



#### **Chapter 2: LPC408x/407x Memory map**





#### **Table 6. APB1 peripherals and base addresses**



# **2.4 Memory re-mapping**

The Cortex-M4 incorporates a mechanism that allows remapping the interrupt vector table to alternate locations in the memory map. This is controlled via the Vector Table Offset Register contained in the Cortex-M4. Refer to the NVIC description in [Section 5.4](#page-82-0) and to the ARM Cortex-M4 User Guide referred to in [Section 40.1.](#page-904-0)

### **Boot ROM re-mapping**

Following a hardware reset, the Boot ROM is temporarily mapped to address 0. This is normally transparent to the user. However, if execution is halted immediately after reset by a debugger, it should correct the mapping for the user. See [Section 39.8.](#page-903-0)

#### **Chapter 2: LPC408x/407x Memory map**

# **2.5 AHB arbitration**

The Multilayer AHB Matrix arbitrates between several masters, only if they attempt to access the same matrix slave port at the same time. By default, the Cortex-M4 D-code bus has the highest priority, followed by the I-Code bus. All other masters share a lower priority.

The default priority can be altered by the user if care is taken. This may be particularly useful if the LCD interface is used and it has difficulty getting sufficient data.

### **2.5.1 Matrix Arbitration register**

The Matrix Arbitration register provides the ability to change the default AHB Matrix arbitration priorities.

| <b>Bit</b> | <b>Symbol</b>            | <b>Description</b>                                                        | <b>Reset value</b> |
|------------|--------------------------|---------------------------------------------------------------------------|--------------------|
| 1:0        | PRI ICODE                | I-Code bus priority. Should be lower than PRI_DCODE for proper operation. | 0x1                |
| 3:2        | PRI_DCODE                | D-Code bus priority.                                                      | 0x3                |
| 5:4        | PRI SYS                  | System bus priority.                                                      | 0                  |
| 7:6        | PRI_GPDMA                | General Purpose DMA controller priority.                                  | 0                  |
| 9:8        | PRI_ETH                  | Ethernet DMA priority.                                                    | 0                  |
| 11:10      | PRI LCD                  | LCD DMA priority.                                                         | 0                  |
| 13:12      | PRI USB                  | USB DMA priority.                                                         | 0                  |
| 15:14      |                          | Reserved. Read value is undefined, only zero should be written.           | <b>NA</b>          |
| 16         | ROM LAT                  | ROM latency select. Should always be 0.                                   | 0                  |
| 31:17      | $\overline{\phantom{a}}$ | Reserved. Read value is undefined, only zero should be written.           | <b>NA</b>          |
|            |                          |                                                                           |                    |

**Table 7. Matrix Arbitration register (Matrix\_Arb - 0x400F C188) bit description**

The values used for the various priorities are  $3 =$  highest,  $0 =$  lowest.

An example of a way to give priority to the LCD DMA is to use the value 0x0000 0C09. The gives the LCD highest priority, D-code second priority, I-Code third priority, and all others lowest priority.

Where in the memory space code and various types of data are located can be managed to help minimize the need for arbitration and possible starvation of any of the bus masters, as well as a need for changing the default priorities. For instance, LCD refresh from off-chip memory connected to the EMC, while also executing off-chip code via the EMC can cause a great deal of arbitration.

**UM10562**

**Chapter 3: LPC408x/407x System and clock control**

**Rev. 2 — 6 March 2013 User manual**

# **3.1 Introduction**

The system control block includes several system features and control registers for a number of functions that are not related to specific peripheral devices. These include:

- **•** Chip Reset (see [Section 3.4\)](#page-51-0)
- **•** Peripheral Reset control (see [Section 3.5\)](#page-53-0)
- **•** Brown-Out Detection (see [Section 3.6](#page-54-0))
- **•** External Interrupt Inputs (see [Section 3.7](#page-55-0))

Each type of function has its own registers if any are required and unneeded bits are defined as reserved in order to allow future expansion.

## **3.1.1 Summary of clocking and power control functions**

This section describes the generation of the various clocks needed for device operation, and options of clock source selection, as well as power control and wake-up from reduced power modes. Functions described in the following subsections include:

- **•** Oscillators (see [Section 3.8](#page-57-0))
- **•** PLLs (see [Section 3.10\)](#page-61-0)
- **•** Clock selection and dividers (see [Section 3.11](#page-68-0))
- Power control (see [Section 3.12](#page-68-1))
- **•** Wake-up timer (see [Section 3.13\)](#page-72-0)
- **•** External clock output (see [Section 3.14\)](#page-73-0)

# **NXP Semiconductors UM10562**

#### **Chapter 3: LPC408x/407x System and clock control**



# **3.2 Pin description**

[Table 8](#page-21-0) shows pins that are associated with System Control block functions.

<span id="page-21-0"></span>

# **3.3 Register description**

All registers, regardless of size, are on word address boundaries. Details of the registers appear in the description of each function.







#### **Table 9. Register overview: System control (base address 0x400F C000)**

## **3.3.1 PLL registers**

### <span id="page-24-1"></span><span id="page-24-0"></span>**3.3.1.1 PLL Control registers**

The PLLCON registers contains the bits that enable and connect each PLL. Enabling a PLL allows it to attempt to lock to the current settings of the multiplier and divider values. Changes to a PLLCON register do not take effect until a correct PLL feed sequence has been given for that PLL (see [Section 3.3.1.5](#page-25-1) and [Section 3.3.1.2](#page-24-2)).

#### **Table 10. PLL Control registers (PLLCON[0:1] - addresses 0x400F C080 (PLLCON0) and 0x400F C0A0 (PLLCON1)) bit description**



Each PLL must be set up, enabled, and lock established before it may be used as a clock source. The hardware does not insure that the PLL is locked before it is selected nor does it automatically disconnect the PLL if lock is lost during operation.

### <span id="page-24-2"></span>**3.3.1.2 PLL Configuration registers**

The PLLCFG register contains the PLL multiplier and divider values. Changes to the PLLCFG register do not take effect until a correct PLL feed sequence has been given (see [Section 3.3.1.5](#page-25-1)). Calculations for the PLL frequency, and multiplier and divider values are found in [Section 3.10.5.](#page-64-0)

#### **Table 11. PLL Configuration registers (PLLCFG[0:1] - addresses 0x400F C084 (PLLCFG0) and 0x400F C0A4 (PLLCFG1)) bit description**



### <span id="page-25-0"></span>**3.3.1.3 PLL Status registers**

The read-only PLLSTAT register provides the actual PLL parameters that are in effect at the time it is read, as well as the PLL status. PLLSTAT may disagree with values found in PLLCON and PLLCFG because changes to those registers do not take effect until a proper PLL feed has occurred (see [Section 3.3.1.5 "PLL Feed registers"](#page-25-1)).

<span id="page-25-2"></span>**Table 12. PLL Status registers (PLLSTAT[0:1] - addresses 0x400F C088 (PLLSTAT0) and 0x400F C0A8 (PLLSTAT1)) bit description**

| <b>Bit</b>     | Symbol       | <b>Description</b>                                                                                                                                                                                  | <b>Reset value</b> |
|----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 4:0            | <b>MSEL</b>  | Read-back for the PLL Multiplier value. This is the value currently used by the related<br>PLL.                                                                                                     | 0                  |
| 6:5            | <b>PSEL</b>  | Read-back for the PLL Divider value. This is the value currently used by the related<br>PLL.                                                                                                        | 0                  |
| $\overline{7}$ |              | Reserved. The value read from a reserved bit is not defined.                                                                                                                                        | <b>NA</b>          |
| 8              | PLLE STAT    | Read-back for the PLL Enable bit. When 1, the related PLL is currently activated.<br>When 0, the related PLL is turned off. This bit is automatically cleared when<br>Power-down mode is activated. | 0                  |
| 9              |              | Reserved. The value read from a reserved bit is not defined.                                                                                                                                        | NA.                |
| 10             | <b>PLOCK</b> | Reflects the PLL Lock status. When 0, the related PLL is not locked. When 1, the<br>related PLL is locked onto the requested frequency.                                                             | 0                  |
| 31:11          |              | Reserved. The value read from a reserved bit is not defined.                                                                                                                                        | ΝA                 |

### **3.3.1.4 PLL Interrupts: PLOCK0 and PLOCK1**

The PLOCK bit in the PLLSTAT register reflects the lock status of the related PLL1. When the PLL is first enabled, or when its parameters are changed, the PLL requires some time to establish lock under the new conditions. The related PLOCK bit can be monitored to determine when the PLL may be connected for use.

Each PLOCK bit is connected to the interrupt controller. This allows for software to turn on the PLL and continue with other functions without having to wait for the PLL to achieve lock. When the interrupt occurs, the PLL may be selected as a clock source, and the interrupt disabled. PLOCK0 and PLOCK1 appear as exception numbers 32 and 48 respectively in [Table 50](#page-80-0). Note that each PLOCK bit remains asserted whenever the related PLL is locked, so if the interrupt is used, the interrupt service routine must disable the interrupt prior to exiting.

### <span id="page-25-1"></span>**3.3.1.5 PLL Feed registers**

A correct feed sequence must be written to the related PLLFEED register in order for changes to the related PLLCON and PLLCFG registers to take effect. The feed sequence is:

- 1. Write the value 0xAA to PLLFEED.
- 2. Write the value 0x55 to PLLFEED.

The two writes must be in the correct sequence, and there must be no other register access in the same address space (0x400F C000 to 0x400F FFFF) between them. Because of this, it may be necessary to disable interrupts for the duration of the PLL feed operation, if there is a possibility that an interrupt service routine could write to another

register in that space. If either of the feed values is incorrect, or one of the previously mentioned conditions is not met, any changes to the PLLCON or PLLCFG register will not become effective.

#### **Table 13. PLL Feed registers (PLLFEED[0:1] - addresses 0x400F C08C (PLLFEED0) and 0x400F C0AC (PLLFEED1)) bit description**



### **3.3.2 Power control**

#### <span id="page-27-0"></span>**3.3.2.1 Power Mode Control register**

Controls for some reduced power modes and other power related controls are contained in the PCON register, as described in [Table 14](#page-27-2).

<span id="page-27-2"></span><span id="page-27-1"></span>**Table 14. Power Mode Control register (PCON - address 0x400F C0C0) bit description**

| <b>Bit</b> | Symbol          | <b>Description</b>                                                                                                                                                                                                                                                                                                                    | Reset<br>value |
|------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 0          | PM <sub>0</sub> | Power mode control bit 0. This bit controls entry to the Power-down mode. See<br>Section 3.3.2.1.1 below for details.                                                                                                                                                                                                                 |                |
| 1          | PM <sub>1</sub> | Power mode control bit 1. This bit controls entry to the Deep Power-down mode. See<br>Section 3.3.2.1.1 below for details.                                                                                                                                                                                                            | 0              |
| 2          | <b>BODRPM</b>   | Brown-Out Reduced Power Mode. When BODRPM is 1, the Brown-Out Detect circuitry will be<br>turned off when chip Power-down mode or Deep Sleep mode is entered, resulting in a further<br>reduction in power usage. However, the possibility of using Brown-Out Detect as a wake-up<br>source from the reduced power mode will be lost. | 0              |
|            |                 | When 0, the Brown-Out Detect function remains active during Power-down and Deep Sleep<br>modes.                                                                                                                                                                                                                                       |                |
|            |                 | See the System Control Block chapter for details of Brown-Out detection.                                                                                                                                                                                                                                                              |                |
| 3          | <b>BOGD</b>     | Brown-Out Global Disable. When BOGD is 1, the Brown-Out Detect circuitry is fully disabled at<br>all times, and does not consume power.                                                                                                                                                                                               | 0              |
|            |                 | When 0, the Brown-Out Detect circuitry is enabled.                                                                                                                                                                                                                                                                                    |                |
|            |                 | See the System Control Block chapter for details of Brown-Out detection.                                                                                                                                                                                                                                                              |                |
|            |                 | Note: the Brown-Out Reset Disable (BORD, in this register) and the Brown-Out Interrupt (see<br>Section 5.1) must be disabled when software changes the value of this bit.                                                                                                                                                             |                |
| 4          | <b>BORD</b>     | Brown-Out Reset Disable. When BORD is 1, the BOD will not reset the device when the<br>V <sub>DD(REG)(3V3)</sub> voltage dips goes below the BOD reset trip level. The Brown-Out interrupt is not<br>affected.                                                                                                                        | $\mathbf 0$    |
|            |                 | When BORD is 0, the BOD reset is enabled.                                                                                                                                                                                                                                                                                             |                |
|            |                 | See the Section 3.6 for details of Brown-Out detection.                                                                                                                                                                                                                                                                               |                |
| 7:3        |                 | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                       | <b>NA</b>      |
| 8          | <b>SMFLAG</b>   | Sleep Mode entry flag. Set when the Sleep mode is successfully entered. Cleared by software<br>writing a one to this bit.                                                                                                                                                                                                             | $0$ [1][2]     |
| 9          | <b>DSFLAG</b>   | Deep Sleep entry flag. Set when the Deep Sleep mode is successfully entered. Cleared by<br>software writing a one to this bit.                                                                                                                                                                                                        | $0$ [1][2]     |
| 10         | <b>PDFLAG</b>   | Power-down entry flag. Set when the Power-down mode is successfully entered. Cleared by<br>software writing a one to this bit.                                                                                                                                                                                                        | $0$ [1][2]     |
| 11         | DPDFLAG         | Deep Power-down entry flag. Set when the Deep Power-down mode is successfully entered.<br>Cleared by software writing a one to this bit.                                                                                                                                                                                              | $0$ [1][3]     |
| 31:12      | $\blacksquare$  | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                       | <b>NA</b>      |
|            |                 | [1] Only one of these flags will be valid at a specific time.                                                                                                                                                                                                                                                                         |                |

<span id="page-27-4"></span><span id="page-27-3"></span>[2] Hardware reset value only for a power-up of core power or by a brownout detect event.

<span id="page-27-5"></span>[3] Hardware reset value only for a power-up event on Vbat.

#### <span id="page-28-1"></span>**3.3.2.1.1 Encoding of Reduced Power Modes**

The PM1and PM0 bits in PCON allow entering reduced power modes as needed. The encoding of these bits allows backward compatibility with devices that previously only supported Sleep and Power-down modes. [Table 15](#page-28-2) below shows the encoding for the three reduced power modes.

<span id="page-28-2"></span>**Table 15. Encoding of reduced power modes**

| PM <sub>1</sub> , PM <sub>0</sub> | <b>Description</b>                                                                                                                          |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 00                                | Execution of WFI or WFE enters either Sleep or Deep Sleep mode as defined by the<br>SLEEPDEEP bit in the Cortex-M4 System Control Register. |
| 01                                | Execution of WFI or WFE enters Power-down mode if the SLEEPDEEP bit in the<br>Cortex-M4 System Control Register is 1.                       |
| 10                                | Reserved, this setting should not be used.                                                                                                  |
| 11                                | Execution of WFI or WFE enters Deep Power-down mode if the SLEEPDEEP bit in<br>the Cortex-M4 System Control Register is 1.                  |

### <span id="page-28-0"></span>**3.3.2.2 Power Control for Peripherals registers**

The PCONP registers allow turning off selected peripheral functions for the purpose of saving power. This is accomplished by gating off the clock source to the specified peripheral blocks. A few peripheral functions cannot be turned off (i.e. the Watchdog timer and the System Control block).

Some peripherals, particularly those that include analog functions, may consume power that is not clock dependent. These peripherals may contain a separate disable control that turns off additional circuitry to reduce power. When this is the case, the peripheral should be disabled internally first, then turned off using PCONP, in order to get the greatest power savings. Information on peripheral specific power saving features may be found in the chapter describing that peripheral.

Each bit in PCONP controls one peripheral as shown in [Table 16](#page-29-0).

If a peripheral control bit is 1, that peripheral is enabled. If a peripheral control bit is 0, that peripheral's clock is disabled (gated off) to conserve power. For example if bit 19 is 1, the 1<sup>2</sup>C1 interface is enabled. If bit 19 is 0, the <sup>12</sup>C1 interface is disabled.

**Important: valid data reads from a peripheral register and valid data writes to a peripheral register are possible only if that peripheral is enabled in the PCONP register!**

<span id="page-29-0"></span>





Note that the DAC peripheral does not have a control bit in PCONP. To enable the DAC, its output must be selected to appear on the related pin, P0[26], by configuring the relevant IOCON register. See [Section 7.4.1.](#page-130-0)

#### <span id="page-30-0"></span>**3.3.2.3 Power Boost control register**

The Power Boost control register allows choosing between high-speed operation above 100 MHz, or power savings when operation is at 100 MHz or lower, by controlling the output of the main on-chip regulator. The boost feature is turned on when user code is first executed following reset. It can then be turned off by user code if the CPU clock rate will always be at or below 100 MHz, thus saving power that is only needed for operation above 100 MHz. Details are show in [Table 18.](#page-30-1)

<span id="page-30-1"></span>**Table 18. Power Boost control register (PBOOST - address 0x400F C1B0) bit description**

| <b>Bit</b> | Symbol | <b>Description</b>                                                                                                                                                     | <b>Reset</b><br>value |
|------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 1:0        | Boost  | Boost control bits.<br>00 : Boost is off, operation must be below 100 MHz.<br>11 : Boost is on, operation up to 120 MHz is supported.<br>Other values are not allowed. | 0x3                   |
| 31:2       |        | Reserved. Read value is undefined, only zero should be written.                                                                                                        | ΝA                    |

### **3.3.3 Clock selection and divider registers**

### <span id="page-31-1"></span><span id="page-31-0"></span>**3.3.3.1 EMC Clock Selection register**

The EMCCLKSEL register controls division of the clock before it is used by the EMC. The EMC uses the same base clock as the CPU and the APB peripherals. The EMC clock can be the same as the CPU clock, or half that. This is intended to be used primarily when the CPU is running faster than the external bus can support.

**Table 19. EMC Clock Selection register (EMCCLKSEL - address 0x400F C100) bit description**

| <b>Bit</b> | <b>Symbol</b>            | Value | <b>Description</b>                                              | <b>Reset value</b> |
|------------|--------------------------|-------|-----------------------------------------------------------------|--------------------|
| $\Omega$   | <b>EMCDIV</b>            |       | Selects the EMC clock rate relative to the CPU clock.           | O                  |
|            |                          |       | The EMC uses the same clock as the CPU.                         |                    |
|            |                          |       | The EMC uses a clock at half the rate of the CPU.               |                    |
| 31:1       | $\overline{\phantom{a}}$ |       | Reserved. Read value is undefined, only zero should be written. | NA                 |

#### <span id="page-31-2"></span>**3.3.3.2 CPU Clock Selection register**

The CCLKSEL register controls selection of the clock used as the Main PLL input, and also controls the division of the PLL0 output before it is used by the CPU. When PLL0 is bypassed, the division may be by 1. When PLL0 is running, the output must be divided in order to bring the CPU clock frequency (CCLK) within operating limits. A 5-bit divider allows a range of options, including slowing CPU operation to a low rate for temporary power savings without turning off PLL0. Note that the CPU clock rate should not be set lower than the peripheral clock rate.

The two clock sources that may be chosen to drive PLL0 and ultimately the CPU and on-chip peripheral devices are the main oscillator and the Internal RC oscillator.

The clock source selection for PLL0 can only be changed safely when PLL0 is not being used. For a detailed description of how to change the clock source in a system using PLL0 see [Section 3.10.7 "PLL configuration examples"](#page-67-0).

Note the following restrictions regarding the choice of clock sources:

- **•** The IRC oscillator should not be used (via PLL0) as the clock source for the USB subsystem.
- **•** The IRC oscillator should not be used (via PLL0) as the clock source for the CAN controllers if the CAN baud rate is higher than 100 kbit/s.

### **Table 20. CPU Clock Selection register (CCLKSEL - address 0x400F C104) bit description Bit** Symbol Value Description **Reset value Reset value Reset value** 4:0 CCLKDIV Selects the divide value for creating the CPU clock (CCLK) from the selected clock source.  $0 =$  The divider is turned off., no clock will be provided to the CPU. This setting should typically not be used, the CPU will be halted and a reset will be required to restore operation.  $1 =$ The input clock is divided by 1 to produce the CPU clock. 2 = The input clock is divided by 2 to produce the CPU clock. 3 = The input clock is divided by 3 to produce the CPU clock. 0x01



### <span id="page-32-0"></span>**3.3.3.3 USB Clock Selection register**

The USBCLKSEL register controls selection of the clock used for the USB subsystem, and also controls the division of the that clock before it is used by the USB. The output of the selected PLL must be divided in order to bring the USB clock frequency to 48 MHz with a 50% duty cycle. A divider allows obtaining the correct USB clock from any even multiple of 48 MHz (i.e. any multiple of 96 MHz) within the PLL operating range.

**Remark:** A clock derived from the Internal RC oscillator should not be used to clock the USB subsystem.

#### **Table 21. USB Clock Selection register (USBCLKSEL - address 0x400F C108) bit description**





#### **Table 21. USB Clock Selection register (USBCLKSEL - address 0x400F C108) bit description**

### **3.3.3.4 Clock Source Selection register**

The CLKSRCSEL register controls selection of the clock used for sysclk and PLL0.



#### <span id="page-33-0"></span>**Table 22. Clock Source Selection register (CLKSRCSEL - address 0x400F C10C) bit description**

### <span id="page-33-1"></span>**3.3.3.5 Peripheral Clock Selection register**

The PCLKSEL register controls the base clock used for all APB peripherals. A clock divider allows a range of frequencies to be used. Note that the peripheral clock rate should not be set higher than the CPU clock rate.





### <span id="page-33-2"></span>**3.3.3.6 SPIFI Clock Selection register**

The SPIFICLKSEL register controls selection of the clock used for the SPIFI, and also controls the division of that clock before it is used by the SPIFI. If a PLL is used as the SPIFI clock source, its output must be divided in order to bring the frequency down to one that will work with the SPIFI. A 5-bit divider allows a range of frequencies to be used.



## **3.3.4 External interrupts**

#### <span id="page-35-1"></span><span id="page-35-0"></span>**3.3.4.1 External Interrupt flag register**

When a pin is selected for its external interrupt function, the level or edge on that pin (selected by its bits in the EXTPOLAR and EXTMODE registers) will set its interrupt flag in this register. This asserts the corresponding interrupt request to the NVIC, which will cause an interrupt if interrupts from the pin are enabled.

Writing ones to bits EINT0 through EINT3 in EXTINT register clears the corresponding bits. In level-sensitive mode the interrupt is cleared only when the pin is in its inactive state.

Once a bit from EINT0 to EINT3 is set and an appropriate code starts to execute (handling wake-up and/or external interrupt), this bit in EXTINT register must be cleared. Otherwise event that was just triggered by activity on the EINT pin will not be recognized in future.

**Important: whenever a change of external interrupt operating mode (i.e. active level/edge) is performed (including the initialization of an external interrupt), the corresponding bit in the EXTINT register must be cleared! For details see** [Section 3.3.4.2 "External Interrupt Mode register"](#page-36-0) **and** [Section 3.3.4.3 "External Interrupt](#page-37-0)  [Polarity register"](#page-37-0).

For example, if a system wakes up from Power-down using low level on external interrupt 0 pin, its post wake-up code must reset EINT0 bit in order to allow future entry into the Power-down mode. If EINT0 bit is left set to 1, any subsequent attempt to invoke Power-down mode will fail. The same goes for external interrupt handling.

More details on Power-down mode will be discussed in the following chapters.

#### **Table 25. External Interrupt Flag register (EXTINT - address 0x400F C140) bit description**


#### **Table 25. External Interrupt Flag register (EXTINT - address 0x400F C140) bit description**



<span id="page-36-0"></span>[1] Example: e.g. if the EINTx is selected to be low level sensitive and low level is present on corresponding pin, this bit can not be cleared; this bit can be cleared only when signal on the pin becomes high.

### **3.3.4.2 External Interrupt Mode register**

The bits in this register select whether each EINT pin is level- or edge-sensitive. Only pins that are selected for the EINT function (see [Section 7.3\)](#page-120-0) and enabled in the appropriate NVIC register) can cause interrupts from the External Interrupt function (though of course pins selected for other functions may cause interrupts from those functions).

**Note: Software should only change a bit in this register when its interrupt is disabled in the NVIC (state readable in the ISERn/ICERn registers), and should write the corresponding 1 to EXTINT before enabling (initializing) or re-enabling the interrupt. An extraneous interrupt could be set by changing the mode and not having the EXTINT cleared.**

#### <span id="page-36-1"></span>**Table 26. External Interrupt Mode register (EXTMODE - address 0x400F C148) bit description**



## **3.3.4.3 External Interrupt Polarity register**

In level-sensitive mode, the bits in this register select whether the corresponding pin is high- or low-active. In edge-sensitive mode, they select whether the pin is rising- or falling-edge sensitive. Only pins that are selected for the EINT function Only pins that are selected for the EINT function (see [Section 7.3](#page-120-0)) and enabled in the appropriate NVIC register) can cause interrupts from the External Interrupt function (though of course pins selected for other functions may cause interrupts from those functions).

**Note: Software should only change a bit in this register when its interrupt is disabled in the NVIC (state readable in the ISERn/ICERn registers), and should write the corresponding 1 to EXTINT before enabling (initializing) or re-enabling the interrupt. An extraneous interrupt could be set by changing the polarity and not having the EXTINT cleared.**



#### <span id="page-37-0"></span>**Table 27. External Interrupt Polarity register (EXTPOLAR - address 0x400F C14C) bit description**

## **3.3.5 Device and Peripheral Reset**

## **3.3.5.1 Reset Source Identification Register**

This register contains one bit for each source of Reset. Writing a 1 to any of these bits clears the corresponding read-side bit to 0. The interactions among the four sources are described below.

**Table 28. Reset Source Identification register (RSID - address 0x400F C180) bit description**

| <b>Bit</b>     | Symbol          | <b>Description</b>                                                                                                                                                                                                                                                                           | <b>Reset</b><br>value |
|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0              | <b>POR</b>      | Assertion of the POR signal sets this bit, and clears all of the other bits in this register. But<br>if another Reset signal (e.g., External Reset) remains asserted after the POR signal is<br>negated, then its bit is set. This bit is not affected by any of the other sources of Reset. | See<br>description    |
| $\mathbf{1}$   | <b>EXTR</b>     | Assertion of the external RESET signal sets this bit. This bit is cleared only by software or<br>POR.                                                                                                                                                                                        | See<br>description    |
| $\overline{2}$ | <b>WDTR</b>     | This bit is set when the Watchdog Timer times out and the WDTRESET bit in the<br>Watchdog Mode Register is 1. This bit is cleared only by software or POR.                                                                                                                                   | See<br>description    |
| 3              | <b>BODR</b>     | This bit is set when the $V_{DD(REG)(3V3)}$ voltage reaches a level below the BOD reset trip level<br>(typically 1.85 V under nominal room temperature conditions).                                                                                                                          |                       |
|                |                 | If the V <sub>DD(REG)(3V3)</sub> voltage dips from the normal operating range to below the BOD reset<br>trip level and recovers, the BODR bit will be set to 1.                                                                                                                              |                       |
|                |                 | If the $V_{DD(REG)(3V3)}$ voltage dips from the normal operating range to below the BOD reset<br>trip level and continues to decline to the level at which POR is asserted (nominally 1 V),<br>the BODR bit is cleared.                                                                      |                       |
|                |                 | If the V <sub>DD(REG)(3V3)</sub> voltage rises continuously from below 1 V to a level above the BOD<br>reset trip level, the BODR will be set to 1.                                                                                                                                          |                       |
|                |                 | This bit is cleared only by software or POR.                                                                                                                                                                                                                                                 |                       |
|                |                 | <b>Note:</b> Only in the case where a reset occurs and the POR $= 0$ , the BODR bit indicates if<br>the $V_{DD(REG)(3V3)}$ voltage was below the BOD reset trip level or not.                                                                                                                |                       |
| 4              | <b>SYSRESET</b> | This bit is set if the processor has been reset due to a system reset request. Setting the<br>SYSRESETREQ bit in the Cortex-M4 AIRCR register causes a chip reset. This bit is<br>cleared only by software or POR.                                                                           | See<br>description    |
| 5              | <b>LOCKUP</b>   | This bit is set if the processor has been reset due to a lockup of the CPU (see Cortex-M4<br>documentation for details). The lockup state causes a chip reset. This bit is cleared only by<br>software or POR.                                                                               | See<br>description    |
| 31:6           |                 | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                              | <b>NA</b>             |

## **3.3.5.2 Reset control register 0**

Many peripherals may be given a hardware reset using the RSTCON0 register. Some additional peripherals may be reset using the RSTCON1 register following.





## **3.3.5.3 Reset control register 1**

Some additional peripherals may be given a hardware reset using the RSTCON1 register, as shown in [Table 30](#page-40-0) below.

### <span id="page-40-0"></span>**Table 30. Reset control register 1 (RSTCON1 - address 0x400F C1D0) bit description**



## **3.3.6 EMC delay control and calibration**

## **3.3.6.1 EMC Delay Control register**

The EMCDLYCTL register controls on-chip programmable delays that can b used to fine tune timing to external SDRAM memories. Delays can be configured in increments of approximately 250 picoseconds up to a maximum of roughly 7.75 ns. See [Section 9.5.6](#page-168-0) for an overview of the programmable delays. [Figure 5](#page-41-0) shows the detailed connections of the programmable delays. [Table 31](#page-41-1) shows the bit assignments in EMCDLYCTL.



#### <span id="page-41-1"></span><span id="page-41-0"></span>**Table 31. Delay Control register (EMCDLYCTL - 0x400F C1DC) bit description**



#### **Table 31. Delay Control register (EMCDLYCTL - 0x400F C1DC) bit description**



## **3.3.6.2 EMC Calibration register**

The EMCCAL register allows calibration of the EMC programmable delays by providing a real-time representation of the value of those delays. Delay settings that are in use in the application can be calibrated to compensate for intrinsic differences between devices, and for changes in ambient conditions. [Figure 6](#page-42-0) below shows the delay calibration circuit. [Table 32](#page-42-1) shows the bit assignments in EMCCAL.



#### <span id="page-42-1"></span><span id="page-42-0"></span>**Table 32. EMC Calibration register (EMCCAL - 0x400F C1E0) bit description**



#### **Procedure for calibrating programmable delays**

- 1. Write 1 to the START bit of the EMCCAL register.
- 2. Wait until the DONE bit of the same register becomes 1. Other operations can be done during this time, the calibration requires 32 clocks of the 12 MHz IRC clock, or about 2.7 microseconds.
- 3. Read the calibration value from the bottom 8 bits of the EMCCAL register. A typical value at room temperature is 0x86.
- 4. Adjust one or more programmable delays if needed based on the calibration result.

The calibration procedure should typically be repeated periodically, depending on how rapidly ambient conditions may change in the application environment.

## **3.3.7 Miscellaneous system control registers**

### **3.3.7.1 System Controls and Status register**

The SCS register contains special control and status bits related to various aspects of chip operation. These functions are described in [Table 33.](#page-44-0)

Several of these bits apply to the main oscillator. Since chip operation always begins using the Internal RC Oscillator, and the main oscillator may not be used at all in some applications, it will only be started by software request. This is accomplished by setting the OSCEN bit in the SCS register, as described in Table 3-13. The main oscillator provides a status flag (the OSCSTAT bit in the SCS register) so that software can determine when the oscillator is running and stable. At that point, software can control switching to the main oscillator as a clock source. Prior to starting the main oscillator, a frequency range must be selected by configuring the OSCRANGE bit in the SCS register.

#### <span id="page-44-0"></span>**Table 33. System Controls and Status register (SCS - address 0x400F C1A0) bit description**





#### **Table 33. System Controls and Status register (SCS - address 0x400F C1A0) bit description**

<span id="page-45-0"></span>[1] The state of this bit is preserved through a software reset, and only a POR or a BOD event will reset it to its default value.

### **3.3.7.2 LCD Configuration register**

The LCD\_CFG register controls the prescaling of the clock used for LCD data generation.

The contents of the LCD\_CFG register are described in [Table 34.](#page-45-1)

#### <span id="page-45-1"></span>**Table 34. LCD Configuration register (LCD\_CFG, address - 0x400F C1B8) bit description**



## **3.3.7.3 CAN Sleep Clear register**

This register provides the current sleep state of the two CAN channels and provides a means to restore the clocks to that channel following wake-up. Refer to [Section 20.8.2](#page-566-0)  ["Sleep mode"](#page-566-0) for more information on the CAN sleep feature.

#### **Table 35. CAN Sleep Clear register (CANSLEEPCLR - address 0x400F C110) bit description**



### **3.3.7.4 CAN Wake-up Flags register**

This register provides the wake-up status for the two CAN channels and allows clearing wake-up events. Refer to [Section 20.8.2 "Sleep mode"](#page-566-0) for more information on the CAN sleep feature.

#### **Table 36. CAN Wake-up Flags register (CANWAKEFLAGS - address 0x400F C114) bit description**



## **3.3.7.5 USB Interrupt Status Register**

The USB OTG controller has seven interrupt lines. Only the first three interrupts (USB\_INT\_REQ\_LP, USB\_INT\_REQ\_HP, and USB\_INT\_REQ\_HP) and the USB\_NEED\_CLK signal are used for the device controller. The interrupt lines are ORed together to a single channel of the vectored interrupt controller. This register allows software to determine their status with a single read operation.

**Table 37. USB Interrupt Status register - (USBINTST - address 0x400F C1C0) bit description**

| <b>Bit</b>     | Symbol          | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reset<br>Value |
|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| $\mathbf 0$    | USB_INT_REQ_LP  | Low priority interrupt line status. This bit is read-only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0              |
| 1              | USB_INT_REQ_HP  | High priority interrupt line status. This bit is read-only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0              |
| 2              | USB_INT_REQ_DMA | DMA interrupt line status. This bit is read-only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0              |
| 3              | USB_HOST_INT    | USB host interrupt line status. This bit is read-only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0              |
| 4              | USB_ATX_INT     | External ATX interrupt line status. This bit is read-only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0              |
| 5              | USB OTG INT     | OTG interrupt line status. This bit is read-only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0              |
| 6              | USB_I2C_INT     | I <sup>2</sup> C module interrupt line status. This bit is read-only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0              |
| $\overline{7}$ |                 | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | NA             |
| 8              | USB_NEED_CLK    | USB need clock indicator. This bit is read-only.<br>This bit is set to 1 when USB activity or a change of state on the USB data pins is<br>detected, and it indicates that a PLL supplied clock of 48 MHz is needed. Once<br>USB_NEED_CLK becomes one, it resets to zero 5 ms after the last packet has been<br>received/sent, or 2 ms after the Suspend Change (SUS_CH) interrupt has occurred.<br>A change of this bit from 0 to 1 can wake up the microcontroller if activity on the USB<br>bus is selected to wake up the part from the Power-down mode (see Section 3.12.8)<br>"Wake-up from Reduced Power Modes" for details). Also see Section 3.10.3 "PLLs<br>and Power-down mode" and Section 3.3.2.2 "Power Control for Peripherals<br>registers" for considerations about the PLL and invoking the Power-down mode. This<br>bit is read-only. | 1              |
| 30:9           |                 | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>NA</b>      |
| 31             | EN_USB_INTS     | Enable all USB interrupts. When this bit is cleared, the NVIC does not see the ORed<br>output of the USB interrupt lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1              |

## <span id="page-48-1"></span>**3.3.7.6 DMA Request Select register**

DMACReqSel is a read/write register that allows selecting between potential DMA requests for DMA inputs 0 through 7 and 10 through 15. [Table 38](#page-48-0) shows the bit assignments of the DMACReqSel Register.

<span id="page-48-0"></span>**Table 38. [DMA Request Select register](#page-48-1) bit description** 

| <b>Bit</b>     | Name     | <b>Description</b>                                                               | Reset<br>value |
|----------------|----------|----------------------------------------------------------------------------------|----------------|
| $\Omega$       | DMASEL00 | Selects the DMA request for GPDMA input 0:<br>$0 - ($ unused $)$                 | $\Omega$       |
|                |          | 1 - Timer 0 match 0 is selected.                                                 |                |
| 1              | DMASEL01 | Selects the DMA request for GPDMA input 1:<br>0 - SD card interface is selected. | 0              |
|                |          | 1 - Timer 0 match 1 is selected.                                                 |                |
| 2              | DMASEL02 | Selects the DMA request for GPDMA input 2:<br>0 - SSP0 transmit is selected.     | 0              |
|                |          | 1 - Timer 1 match 0 is selected.                                                 |                |
| 3              | DMASEL03 | Selects the DMA request for GPDMA input 3:<br>0 - SSP0 receive is selected.      | 0              |
|                |          | 1 - Timer 1 match 1 is selected.                                                 |                |
| 4              | DMASEL04 | Selects the DMA request for GPDMA input 4:<br>0 - SSP1 transmit is selected.     | 0              |
|                |          | 1 - Timer 2 match 0 is selected.                                                 |                |
| 5              | DMASEL05 | Selects the DMA request for GPDMA input 5:<br>0 - SSP1 receive is selected.      | 0              |
|                |          | 1 - Timer 2 match 1 is selected.                                                 |                |
| 6              | DMASEL06 | Selects the DMA request for GPDMA input 6:<br>0 - SSP2 transmit is selected.     | 0              |
|                |          | 1 - $l^2S$ channel 0 is selected.                                                |                |
| $\overline{7}$ | DMASEL07 | Selects the DMA request for GPDMA input 7:<br>0 - SSP2 receive is selected.      | 0              |
|                |          | 1 - $I^2S$ channel 1 is selected.                                                |                |
| 9:8            |          | Reserved. Read value is undefined, only zero should be written.                  |                |
| 10             | DMASEL10 | Selects the DMA request for GPDMA input 10:<br>0 - UARTO transmit is selected.   | 0              |
|                |          | 1 - UART3 transmit is selected.                                                  |                |
| 11             | DMASEL11 | Selects the DMA request for GPDMA input 11:<br>0 - UART0 receive is selected.    | 0              |
|                |          | 1 - UART3 receive is selected.                                                   |                |
| 12             | DMASEL12 | Selects the DMA request for GPDMA input 12:<br>0 - UART1 transmit is selected.   | 0              |
|                |          | 1 - UART4 transmit is selected.                                                  |                |
| 13             | DMASEL13 | Selects the DMA request for GPDMA input 13:<br>0 - UART1 receive is selected.    | 0              |
|                |          | 1 - UART4 receive is selected.                                                   |                |

| Bit   | <b>Name</b> | <b>Description</b>                                                             | Reset<br>value |
|-------|-------------|--------------------------------------------------------------------------------|----------------|
| 14    | DMASEL14    | Selects the DMA request for GPDMA input 14:<br>0 - UART2 transmit is selected. | 0              |
|       |             | 1 - Timer 3 match 0 is selected.                                               |                |
| 15    | DMASEL15    | Selects the DMA request for GPDMA input 15:<br>0 - UART2 receive is selected.  | $\mathbf{0}$   |
|       |             | 1 - Timer 3 match 1 is selected.                                               |                |
| 31.16 |             | Reserved. Read value is undefined, only zero should be written.                |                |

**Table 38. DMA Request Select register bit description** *…continued*

### **3.3.7.6.1 Timer DMA requests**

Timer DMA requests are generated by the timer when the timer value matches the related Match register (see [Section 24.6.12](#page-696-0)). If the DMA controller is configured so that a timer DMA request is selected as an input to a DMA channel, and the DMA channel is enabled, the DMA controller will act on that request.

## **3.3.7.7 Clock Output Configuration register**

The CLKOUTCFG register controls the selection of the internal clock that appears on the CLKOUT pin and allows dividing the clock by an integer value up to 16. The divider can be used to produce a system clock that is related to one of the on-chip clocks. For most clock sources, the division may be by 1. When the CPU clock is selected and is higher than approximately 50 MHz, the output must be divided in order to bring the frequency within the ability of the pin to switch with reasonable logic levels. If a clock is selected that is not running, there will be no signal on CLKOUT.

Note: The CLKOUT multiplexer is designed to switch cleanly, without glitches, between the possible clock sources. The divider is also designed to allow changing the divide value without glitches.

# **NXP Semiconductors UM10562**

## **Chapter 3: LPC408x/407x System and clock control**

### **Table 39. Clock Output Configuration register (CLKOUTCFG - 0x400F C1C8) bit description**



## **3.4 Chip reset**

Reset has 6 sources: the RESET pin, Watchdog Reset, Power On Reset (POR), Brown Out Detect (BOD), system reset, and lockup.

The RESET pin is a Schmitt trigger input pin. Assertion of chip Reset by any source, once the operating voltage attains a usable level, starts the wake-up timer (see description in [Section 3.13 "Wake-up timer"](#page-72-0) in this chapter), causing reset to remain asserted until the external Reset is de-asserted, the oscillator is running, a fixed number of clocks have passed, and the flash controller has completed its initialization. The reset logic is shown in the following block diagram (see [Figure 7\)](#page-51-0).



<span id="page-51-0"></span>On the assertion of a reset source external to the CPU (POR, BOD reset, External reset, and Watchdog reset), the IRC starts up. After the IRC-start-up time (maximum of 60  $\mu$ s on power-up) and after the IRC provides a stable clock output, the reset signal is latched and synchronized on the IRC clock. Then the following two sequences start simultaneously:

- 1. The 2-bit IRC wake-up timer starts counting when the synchronized reset is de-asserted. The boot code in the ROM starts when the 2-bit IRC wake-up timer times out. The boot code performs the boot tasks and may jump to the flash. If the flash is not ready to access, the Flash Accelerator will insert wait cycles until the flash is ready.
- 2. The flash wake-up timer (9-bit) starts counting when the synchronized reset is de-asserted. The flash wakeup-timer generates the 100  $\mu$ s flash start-up time. Once it times out, the flash initialization sequence is started, which takes about 250 cycles. When it's done, the Flash Accelerator will be granted access to the flash.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the Boot Block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

[Figure 8](#page-52-0) shows an example of the relationship between the RESET, the IRC, and the processor status when the device starts up after reset. See [Section 3.8.2 "Main oscillator"](#page-57-0) for start-up of the main oscillator if selected by the user code.

<span id="page-52-0"></span>

## **3.5 Peripheral reset control**

Most peripheral functions can have a hardware reset initiated by software by setting appropriate bits in the RSTCON0 and RSTCON1 registers. Software must clear the RSTCON register after this in order to allow the peripheral to function. A peripheral remains in a hardware reset state as long as the corresponding bit in RSTCON = 1.

## **3.6 Brown-out detection**

A Brown-Out Detector (BOD) is included that provides 2-stage monitoring of the voltage on the  $V_{DD(REG)(3V3)}$  pins. If this voltage falls below the BOD interrupt trip level (typically 2.2 V under nominal room temperature conditions), the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC in order to cause a CPU interrupt; if not, software can monitor the signal by reading the Raw Interrupt Status Register.

The second stage of low-voltage detection asserts Reset to inactivate the device when the voltage on the  $V_{\text{DD}}(REG)(3V3)}$  pins falls below the BOD reset trip level (typically 1.85 V under nominal room temperature conditions). This Reset prevents alteration of the flash as operation of the various elements of the chip would otherwise become unreliable due to low voltage. The BOD circuit maintains this reset down below 1 V, at which point the Power-On Reset circuitry maintains the overall Reset.

Both the BOD reset interrupt level and the BOD reset trip level thresholds include some hysteresis. In normal operation, this hysteresis allows the BOD reset interrupt level detection to reliably interrupt, or a regularly-executed event loop to sense the condition.

But when Brown-Out Detection is enabled to bring the device out of Power-down mode (which is itself not a guaranteed operation -- see [Section 3.3.2.1 "Power Mode Control](#page-27-0)  [register"](#page-27-0)), the supply voltage may recover from a transient before the wake-up timer has completed its delay. In this case, the net result of the transient BOD is that the part wakes up and continues operation after the instructions that set Power-down mode, without any interrupt occurring and with the BOD bit in the RSID being 0. Since all other wake-up conditions have latching flags (see [Section 3.3.4.1 "External Interrupt flag register"](#page-35-0) and [Section 29.6.2](#page-771-0)), a wake-up of this type, without any apparent cause, can be assumed to be a Brown-Out that was too short to be fully captured.

## **3.7 External interrupt inputs**

Four External Interrupt Inputs are included as selectable pin functions. The logic of an individual external interrupt is represented in [Figure 9.](#page-55-0) In addition, external interrupts have the ability to wake up the CPU from Power-down mode. Refer to [Section 3.12.8 "Wake-up](#page-71-0)  [from Reduced Power Modes"](#page-71-0) for details.

<span id="page-55-0"></span>

## **3.7.1 Register description**

The external interrupt function has four registers associated with it. The EXTINT register contains the interrupt flags. The EXTMODE and EXTPOLAR registers specify the level and edge sensitivity parameters.





<span id="page-56-0"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

## **3.8 Oscillators**

Three independent oscillators are included. These are the Main Oscillator, the Internal RC Oscillator, and the RTC oscillator. Each oscillator can be used for more than one purpose as required in a particular application. This can be seen in [Figure 4](#page-20-0).

Following Reset, the device will operate from the Internal RC Oscillator until switched by software. This allows systems to operate without any external crystal, and allows the boot loader code to operate at a known frequency.

## **3.8.1 Internal RC oscillator**

The Internal RC Oscillator (IRC) may be used as the clock that drives PLL0 and subsequently the CPU. The precision of the IRC does not allow for use of the USB interface, which requires a much more precise time base in order to comply with the USB specification (only the main oscillator can meet that specification). Also, the IRC should not be used with the CAN1/2 block if the CAN baud rate is higher than 100 kbit/s.The IRC frequency is 12 MHz, factory trimmed to within ±1% accuracy.

Upon power-up or any chip reset, the IRC is used as the clock source. Software may later switch to one of the other available clock sources.

## <span id="page-57-0"></span>**3.8.2 Main oscillator**

The main oscillator can be used as the clock source for the CPU, with or without using PLL0. The main oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the Main PLL (PLL0). The oscillator output is called OSC\_CLK. The clock selected as the PLL0 input is PLLCLKIN and the ARM processor clock frequency is referred to as CCLK for purposes of rate equations, etc. elsewhere in this document. The frequencies of PLLCLKIN and CCLK are the same value unless the PLL0 is active and connected. Refer to [Section 3.10](#page-61-0) for details.

The on-board oscillator can operate in one of two modes: slave mode and oscillation mode.

In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF  $(C<sub>C</sub>$  in [Figure 10,](#page-58-0) drawing a), with an amplitude between 200 mVrms and 1000 mVrms. This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTAL2 pin in this configuration can be left unconnected.

External components and models used in oscillation mode are shown in [Figure 10,](#page-58-0) drawings b and c, and in [Table 41](#page-58-1) and [Table 42](#page-58-2). Since the feedback resistance is integrated on chip, only a crystal and the capacitances  $C_{X1}$  and  $C_{X2}$  need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by L,  $C_L$  and R<sub>S</sub>). Capacitance  $C_P$  in [Figure 10,](#page-58-0) drawing c, represents the parallel package capacitance and should not be larger than 7 pF. Parameters  $F_C$ ,  $C_L$ ,  $R_S$ and  $C_P$  are supplied by the crystal manufacturer.

# **NXP Semiconductors UM10562**

### **Chapter 3: LPC408x/407x System and clock control**



<span id="page-58-1"></span><span id="page-58-0"></span>Table 41. Recommended values for C<sub>X1/X2</sub> in oscillation mode (crystal and external **components parameters) low frequency mode (OSCRANGE = 0, see [Table 33](#page-44-0))**



#### <span id="page-58-2"></span>Table 42. Recommended values for C<sub>X1/X2</sub> in oscillation mode (crystal and external **components parameters) high frequency mode (OSCRANGE = 1, see [Table 33](#page-44-0))**



### **3.8.2.1 Main oscillator startup**

Since chip operation always begins using the Internal RC Oscillator, and the main oscillator may not be used at all in some applications, it will only be started by software request. This is accomplished by setting the OSCEN bit in the SCS register, as described in [Table 33.](#page-44-0) The main oscillator provides a status flag (the OSCSTAT bit in the SCS register) so that software can determine when the oscillator is running and stable. At that point, software can control switching to the main oscillator as a clock source. Prior to starting the main oscillator, a frequency range must be selected by configuring the OSCRANGE bit in the SCS register.

## **3.8.3 RTC oscillator**

The RTC oscillator provides a 1 Hz clock to the RTC and a 32 kHz clock output that can be output on the CLKOUT pin in order to allow trimming the RTC oscillator without interference from a probe.

## **3.8.4 Watchdog oscillator**

The Watchdog Timer has a dedicated oscillator that provides a 500 kHz clock to the Watchdog Timer that is always running if the Watchdog Timer is enabled. The Watchdog oscillator clock can be output on the CLKOUT pin in order to allow observe its frequency.

In order to allow Watchdog Timer operation with minimum power consumption, which can be important in reduced power modes, the Watchdog oscillator frequency is not tightly controlled. The Watchdog oscillator frequency will vary over temperature and power supply within a particular part, and may vary by processing across different parts. This variation should be taken into account when determining Watchdog reload values.

Within a particular part, temperature and power supply variations can produce up to a ±17% frequency variation. Frequency variation between devices under the same operating conditions can be up to ±30%.

## **3.9 Clock source selection multiplexer**

Two clock sources may be chosen to drive the system clock (sysclk) and PLL0. These are the Internal RC oscillator and the main oscillator.

The clock source selection should only be changed safely when PLL0 is not connected. For a detailed description of how to change the clock source in a system using PLL0 see [Section 3.10.6 "PLL configuration sequence".](#page-66-0)

## <span id="page-61-0"></span>**3.10 PLL0 and PLL1 (Phase Locked Loops)**

PLL0 (also called the Main PLL) and PLL1 (also called the Alt PLL) are functionally identical, but have somewhat different input possibilities and output connections. These possibilities are shown in [Figure 4.](#page-20-0) The Main PLL can receive its input from either the IRC or the Main Oscillator, and can potentially be used to provide the clocks to nearly everything on the device. The Alt PLL receives its input only from the main oscillator and is intended to be used as an alternate source of clocking to the USB and the SPIFI. This peripheral has timing needs that may not always be filled by the Main PLL.

Both PLLs are disabled and powered off on reset. If the Alt PLL is left disabled, the USB and SPIFI clocks can be supplied by PLL0 if everything is set up to provide 48 MHz to the USB clock and the desired SPIFI clock through that route. The source for each clock must be selected via the CLKSEL registers (see [Section 3.11\)](#page-68-0), and can be further reduced by clock dividers as needed.

PLL activation is controlled via the PLLCON registers. PLL multiplier and divider values are controlled by the PLLCFG registers. The PLLCFG registers are protected in order to prevent accidental deactivation of PLLs or accidental alteration PLL operating parameters. The protection is accomplished by a feed sequence similar to that of the Watchdog Timer. Details are provided in the descriptions of the PLLFEED registers.

PLL0 accepts an input clock frequency from either the IRC or the main oscillator. If only the Main PLL is used, then its output frequency must be an integer multiple of all other clocks needed in the system. PLL1 takes its input only from the main oscillator, requiring an external crystal in the range of 10 to 25 MHz. In each PLL, the Current Controlled Oscillator (CCO) operates in the range of 156 MHz to 320 MHz, so there are additional dividers to bring the output down to the desired frequencies. The minimum output divider value is 2, insuring that the output of the PLLs have a 50% duty cycle. [Figure 11](#page-62-0) shows a block diagram of PLL internal connections.

If the USB is used, the possibilities for the CPU clock and other clocks will be limited by the requirements that the frequency be precise and very low jitter, and that the PLL0 output must be a multiple of 48 MHz. Even multiples of 48 MHz that are within the operating range of the PLL  $F_{CCO}$  are 192 and 288 MHz. Also, only the main oscillator in conjunction with the PLL can meet the precision and jitter specifications for USB. It is due to these limitations that the Alt PLL is provided.

The Alt PLL accepts an input clock frequency from the main oscillator in the range of 10 MHz to 25 MHz only. When used as the USB clock, the input frequency is multiplied up to a multiple of 48 MHz (192 or 288 MHz as described above). The Alt PLL can also provide the clock to the SPIFI through a separate divider, if needed.

## **3.10.1 PLL and startup/boot code interaction**

When there is no valid user code (determined by the checksum word) in the user flash or the ISP enable pin (P2[10]) is pulled low on startup, the ISP mode will be entered and the boot code will setup the Main PLL with the IRC. Therefore it can not be assumed that the Main PLL is disabled when the user opens a debug session to debug the application code. The user startup code must follow the steps described in this chapter to disconnect the Main PLL.

## **3.10.2 PLL register description**

The PLLs are controlled by the registers shown in [Table 43](#page-62-1). More detailed descriptions follow.

### **Warning: Improper setting of PLL values may result in incorrect operation of the USB subsystem!**

#### <span id="page-62-1"></span>**Table 43. PLL1 registers**

| <b>Generic</b><br><b>Name</b> | <b>Description</b>                                                                                                                                                                                                                                                                                                                  | <b>Access</b> |           | Reset PLLn Register Name and<br>value <sup>[1]</sup> Address | <b>Table</b> |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------|--------------------------------------------------------------|--------------|
| <b>PLLCON</b>                 | PLL Control Register. Holding register for updating PLL<br>control bits. Values written to this register do not take<br>effect until a valid PLL feed sequence has taken place.                                                                                                                                                     | R/W           | $\Omega$  | PLLOCON - 0x400F C080<br>PLL1CON - 0x400F C0A0               | 10           |
| <b>PLLCFG</b>                 | PLL Configuration Register. Holding register for<br>updating PLL configuration values. Values written to this<br>register do not take effect until a valid PLL feed<br>sequence has taken place.                                                                                                                                    | R/W           | 0         | PLLOCFG - 0x400F C084<br>PLL1CFG - 0x400F C0A4               | <u> 11</u>   |
| <b>PLLSTAT</b>                | PLL Status Register. Read-back register for PLL control<br>and configuration information. If PLLCON or PLLCFG<br>have been written to, but a PLL feed sequence has not<br>yet occurred, they will not reflect the current PLL state.<br>Reading this register provides the actual values<br>controlling PLL, as well as PLL status. | <b>RO</b>     | $\Omega$  | PLLOSTAT - 0x400F C088<br>PLL1STAT - 0x400F C0A8             | <u>12</u>    |
| PLLFEED                       | PLL Feed Register. This register enables loading of PLL<br>control and configuration information from the PLLCON<br>and PLLCFG registers into the shadow registers that<br>actually affect PLL operation.                                                                                                                           | <b>WO</b>     | <b>NA</b> | PLLOFEED - 0x400F C08C<br>PLL1FEED - 0x400F C0AC             | 13           |

<span id="page-62-2"></span><sup>[1]</sup> Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

<span id="page-62-0"></span>

## <span id="page-63-0"></span>**3.10.3 PLLs and Power-down mode**

Power-down mode automatically turns off and disconnects activated PLLs, while subsequent wake-up from Power-down mode does not automatically restore PLL settings. This must be done in software. Typically, a routine to activate a PLL, wait for lock, and then select the PLL can be called at the beginning of any interrupt service routine that might be called due to the wake-up.

If activity on the USB data lines is not selected to wake the microcontroller from Power-down mode (see [Section 3.12.8](#page-71-0) for details of wake up from reduced modes), both the Main PLL (PLL0) and the Alt PLL (PLL1) will be automatically be turned off and disconnected when Power-down mode is invoked, as described above. However, if the USB activity interrupt is enabled and USB\_NEED\_CLK = 1 (see [Table 253](#page-327-0) for a description of USB\_NEED\_CLK), it is not possible to go into Power-down mode and any attempt to set the PD bit will fail, leaving the PLLs in the current state.

## **3.10.4 PLL frequency calculation**

Equations for both the Main and Alt PLLs use the following parameters:



The PLL output frequency (when the PLL is active and locked) is given by:

pll\_out\_clk = M  $\times$  pll\_in\_clk - or - pll\_out\_clk = F<sub>CCO</sub> / (2  $\times$  P)

The CCO frequency can be computed as:

 $F_{CCO} = \text{pll\_out\_clk} \times 2 \times P$  - or -  $F_{CCO} = \text{pll\_in\_clk} \times M \times 2 \times P$ 

The PLL inputs and settings must meet the following criteria:

- **•** M is in the range of 1 to 32.
- **•** P is one of 1, 2, 4, 8.
- **•** pll\_in\_clk is in the range of 10 MHz to 25 MHz.
- F<sub>CCO</sub> is in the range of 156 MHz to 320 MHz.
- **•** pll\_out\_clk is in the range of 9.75 MHz to 160 MHz.

## **3.10.5 Procedure for determining PLL settings**

In general, PLL configuration values may be found as follows:

- 1. Based on the desired PLL output frequency, choose an oscillator frequency ( $F<sub>OSC</sub>$ ). If the USB interface is to be used, an external crystal of either 12 MHz, 16 MHz, or 24 MHz must be provided. 12 MHz is recommended for this purpose in order to save power and have more flexibility with PLL settings.
- 2. If the USB interface is used in the system, and if a PLL output of 96 MHz or 144 MHz can provide the desired CPU clock frequency, it is probably possible to use only PLL0.
- 3. Calculate the value of M to configure the MSEL1 bits to obtain the desired PLL output frequency.  $M =$  pll out clk / pll in clk. The value written to the MSEL bits in the PLLCFG register is  $M - 1$  (or see [Table 45\)](#page-65-0). This is done for both PLLs if they are both used.

4. Find a value for P to configure the PSEL bits, such that  $F_{CCO}$  is within its defined operating frequency limits of 156 MHz to 320 MHz.  $F_{CCO}$  is calculated using  $F_{CCO}$  = pll\_out\_clk  $\times$  2  $\times$  P. The value written to the PSEL bits in PLLCFG can be found in [Table 46](#page-66-1).



#### <span id="page-65-0"></span>**Table 45. PLL Multiplier values**

<span id="page-66-1"></span>



## <span id="page-66-0"></span>**3.10.6 PLL configuration sequence**

The following discussions refer to PLLs and PLL related registers generically (e.g. PLLCFG rather than PLL0CFG or PLL1CFG). The instructions have to be adapted to the specific case being addressed in the application.

**PSEL h** 

#### **To set up a PLL and switch clocks to its output:**

- 1. Make sure that the PLL output is not already being used. The CCLKSEL, USBCLKSEL, and SPIFICLKSEL registers must not select the PLL being set up (see ["To switch clocks away from a PLL output:"](#page-66-2) below). Clock dividers included in these registers may also be set up at this time if writing to any of the noted registers.
- 2. If the main PLL is being set up, and the main clock source is being changed (IRC versus main oscillator), change this first by writing the correct value to the CLKSRCSEL register.
- 3. Write PLL new setup values to the PLLCFG register. Write a 1 to the PLLE bit in the PLLCON register. Perform a PLL feed sequence by writing first the value 0xAA, then the value 0x55 to the PLLFEED register.
- 4. Set up the necessary clock dividers. These may include the CCLKSEL, PCLKSEL, EMCCLKSEL, USBCLKSEL, and the SPIFICLKSEL registers.
- 5. Wait for the PLL to lock. This may be accomplished by polling the PLLSTAT register and testing for  $PLOCK = 1$ , or by using the PLL lock interrupt.
- 6. Connect the PLL by selecting it output in the appropriate places. This may include the CCLKSEL, USBCLKSEL, and SPIFICLKSEL registers.

#### <span id="page-66-2"></span>**To switch clocks away from a PLL output:**

- 1. To switch back to the mode of not using a PLL, write values to any or all of the CCLKSEL, USBCLKSEL, and SPIFICLKSEL registers in order to select a different clock source.
- 2. The related PLL may now be turned off by writing to the PLLCON register and performing a PLL feed sequence, reconfigured by writing to the PLLCFG register, etc.

## **3.10.7 PLL configuration examples**

The following examples illustrate selecting PLL values based on different system requirements.

#### **Example 1)**.

Assumptions:

- **•** The system design is planned to use the IRC to generate the CPU clock.
- **•** A frequency as close to 80 MHz as possible is desired for the CPU clock.

Of the two PLLs, only PLL0 can supply the CPU clock, so this example is for PLL0. The nearest multiple of the 12 MHz IRC frequency to 80 MHz is 84 MHz. Since pll out  $ck = M$  $\times$  pll in clk, M = pll out clk / pll in clk = 84 / 12 = 7.

Now a value for P must be found that puts  $F_{CCO}$  within the PLL operating range of 156 MHz to 320 MHz.  $F_{CCO} =$  pll\_out\_clk  $\times$  2  $\times$  P. Start by finding the value of  $F_{CCO}$  with P = 1, which is 84 MHz  $\times$  2 = 168 MHz. Since that is within the PLL operating range, no further work is needed.

Set up the PLL for M = 7and P = 1. This requires putting the value 6 (M - 1, or see [Table 45 "PLL Multiplier values"\)](#page-65-0) in the MSEL field of the PLL0CFG register. A value of 0 (see [Table 46 "PLL Divider values"](#page-66-1)) is needed in the PSEL field of PLL0CFG. A single write of both values would be PLL0CFG =  $0x06$ . See [Section 3.10.6](#page-66-0) for a description of the PLL setup sequence.

### **Example 2)**.

Assumptions:

- **•** The system design is planned to use a 12 MHz crystal generate both the CPU clock and the USB clock.
- **•** A frequency close to 100 MHz is desired for the CPU clock.

Of the two PLLs, only PLL0 can supply both the CPU clock and the USB clock, so this example is for PLL0. The PLL output must be an even integer multiple of 48 MHz for the USB to operate correctly (i.e. a multiple of 96 MHz). Two multiples of 96 MHz fit within the PLL operating range: 192 MHz ( $2 \times 96$  MHz), and 288 MHz ( $3 \times 96$  MHz). Of these, only 192 MHz can produce a CPU clock near 100 MHz (96 MHz). So, a 96 MHz PLL output can be used to obtain the 2 needed frequencies. Since pll out clk =  $M \times$  pll in clk, M = pll out clk / pll in clk =  $96$  / 12 = 8.

Now a value for P must be found that puts  $F_{CCO}$  within the PLL operating range of 156 MHz to 320 MHz.  $F_{CCO} = \frac{pI}{Q}$  out\_clk  $\times$  2  $\times$  P. Start by finding the value of  $F_{CCO}$  with P = 1, which is 96 MHz  $\times$  2 = 192 MHz. Since that is within the PLL operating range, no further work is needed.

Set up the PLL for  $M = 8$  and P = 1. This requires putting the value 7 (M - 1, or see [Table 45](#page-65-0)) in the MSEL field of the PLL0CFG register. A value of 0 (see [Table 46\)](#page-66-1) is needed in the PSEL field of PLL0CFG. A single write of both values would be PLL0CFG = 0x07. See [Section 3.10.6](#page-66-0) for a description of the PLL setup sequence.

### **Example 3)**

Assumptions:

- **•** The system design will use the USB interface.
- **•** It is desired that the CPU clock remain flexible and able to operate at frequencies unrelated to the USB clock.

In order to keep the CPU clock separate form the USB clock, the CPU will use PLL0. For USB, PLL1 may be configured with the same values used in the last example. PLL0 can be operated from either the IRC or the main oscillator to obtain whatever frequency is needed, and the PLL0 setup can be changed without compromising USB operation.

## <span id="page-68-0"></span>**3.11 Clock selection and division**

The output of each PLL that is used must be divided down to whatever frequency is needed by each subsystem. There are separate clocks for the CPU, External Memory Controller, USB interface, SPIFI, and peripherals on the APB buses. Separate clock selection multiplexers and clock dividers provide flexibility in the generation of these clocks.

## **3.12 Power control**

A variety of power control features are supported: Sleep mode, Deep Sleep mode, Power-down mode, and Deep Power-down mode. The CPU clock rate may also be controlled as needed by changing clock sources, re-configuring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, Peripheral Power Control allows shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. A power boost feature allows operation up to 120 MHz, or power savings when operation is at or below 100 MHz.

Entry to any reduced power mode begins with the execution of either a WFI (Wait For Interrupt) or WFE (Wait For Exception) instruction by the CPU. The CPU internally supports two reduced power modes: Sleep and Deep Sleep. These are selected by the SLEEPDEEP bit in the Cortex-M4 System Control Register. Power-down and Deep Power-down modes are selected by bits in the PCON register. See [Table 14.](#page-27-1) The same register contains flags that indicate whether entry into each reduced power mode actually occurred.

A separate power domain is implemented in order to allow turning off power to the bulk of the device while maintaining operation of the Real Time Clock.

Reduced power modes have some limitation during debug, see [Section 39.7](#page-903-0) for more information.

## **3.12.1 Sleep mode**

**Note:** Sleep mode on these devices corresponds to the Idle mode on older LPC2xxx series devices. The name is changed because ARM has incorporated portions of reduced power mode control into the Cortex-M4.

When Sleep mode is entered, the clock to the core is stopped, and the SMFLAG bit in PCON is set, see [Table 14.](#page-27-1)Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a Reset or an interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

The DMA controller can continue to work in Sleep mode, and has access to the peripheral SRAMs and all peripheral registers. The flash memory and the Main SRAM are not available in Sleep mode, they are disabled in order to save power.

Wake-up from Sleep mode will occur whenever any enabled interrupt occurs.

## **3.12.2 Deep Sleep mode**

**Note:** Deep Sleep mode on these devices corresponds to the Sleep mode on older LPC23xx and LPC24xx series devices. The name is changed because ARM has incorporated portions of reduced power mode control into the Cortex-M4.

When the chip enters the Deep Sleep mode, the main oscillator is powered down, nearly all clocks are stopped, and the DSFLAG bit in PCON is set, see [Table 14](#page-27-1). The IRC remains running for fast startup. The 32 kHz RTC oscillator is not stopped and RTC interrupts may be used as a wake-up source. The flash is left in the standby mode allowing a quick wake-up. The PLLs are automatically turned off and the clock selection multiplexers are set to use sysclk (the reset state). The clock divider control registers are automatically reset to zero.

The processor state and registers, peripheral registers, and internal SRAM values are preserved throughout Deep Sleep mode and the logic levels of chip pins remain static. The Deep Sleep mode can be terminated and normal operation resumed by either a Reset or certain specific interrupts that are able to function without clocks. Since all dynamic operation of the chip is suspended, Deep Sleep mode reduces chip power consumption to a very low value.

On the wake-up of Deep Sleep mode, if the IRC was used before entering Deep Sleep mode, a 2-bit IRC timer starts counting and the code execution and peripherals activities will resume after the timer expires (4 cycles). If the main oscillator is used, the 12-bit main oscillator timer starts counting and the code execution will resume when the timer expires (4096 cycles). The user must remember to re-configure any required PLLs and clock dividers after the wake-up.

Wake-up from Deep Sleep mode can be brought about by NMI, External Interrupts EINT0 through EINT3, GPIO interrupts, the Ethernet Wake-on-LAN interrupt, Brownout Detect, an RTC Alarm interrupt, a USB input pin transition (USB activity interrupt), a CAN input pin transition, or a Watchdog Timer timeout, when the related interrupt is enabled. Wake-up will occur whenever any enabled interrupt occurs.

## **3.12.3 Power-down mode**

Power-down mode does everything that Deep Sleep mode does, but also turns off the flash memory. Entry to Power-down mode causes the PDFLAG bit in PCON to be set, see [Table 14](#page-27-1). This saves more power, but requires waiting for resumption of flash operation before execution of code or data access in the flash memory can be accomplished.

When the chip enters Power-down mode, the IRC, the main oscillator, and all clocks are stopped. The RTC remains running if it has been enabled and RTC interrupts may be used to wake up the CPU. The flash is forced into Power-down mode. The PLLs are automatically turned off and the clock selection multiplexers are set to use sysclk (the reset state). The clock divider control registers are automatically reset to zero. If the Watchdog timer is running, it will continue running in Power-down mode.

Upon wake-up from Power-down mode, if the IRC was used before entering Power-down mode, after IRC-start-up time (about 60  $\mu$ s), the 2-bit IRC timer starts counting and expiring in 4 cycles. Code execution can then be resumed immediately following the expiration of the IRC timer if the code was running from SRAM. In the meantime, the flash wake-up timer measures flash start-up time of about 100  $\mu$ s. When it times out, access to the flash is enabled. The user must remember to re-configure any required PLLs and clock dividers after the wake-up.

Wake-up from Power-down mode can be brought about by NMI, External Interrupts EINT0 through EINT3, GPIO interrupts, the Ethernet Wake-on-LAN interrupt, Brownout Detect, an RTC Alarm interrupt, a USB input pin transition (USB activity interrupt), or a CAN input pin transition, when the related interrupt is enabled.

## **3.12.4 Deep Power-down mode**

In Deep Power-down mode, power is shut off to the entire chip with the exception of the Real-Time Clock, the RESET pin, the WIC, and the RTC backup registers. Entry to Deep Power-down mode causes the DPDFLAG bit in PCON to be set, see [Table 14.](#page-27-1)

To optimize power conservation, the user has the additional option of turning off or retaining power to the 32 kHz oscillator. It is also possible to use external circuitry to turn off power to the on-chip regulator via the  $V_{DD(REG)(3V3)}$  pins and/or the I/O power via the  $V<sub>DD(3V3)</sub> pins after entering Deep Power-down mode. Power must be restored before$ device operation can be restarted.

Wake-up from Deep Power-down mode will occur when an external reset signal is applied, or the RTC interrupt is enabled and an RTC interrupt is generated.

## **3.12.5 Peripheral power control**

A Power Control for Peripherals feature allows individual peripherals to be turned off if they are not needed in the application, resulting in additional power savings. This is detailed in the description of the PCONP register.

## **3.12.6 Power boost**

A Power boost feature allows operation above 100 MHz, to the upper limit for this device of 120 MHz. This boost is on by default when user code begins after a chip reset. Power can be saved by turning of this mode when operation will be at 100 MHz or lower. See [Section 3.3.2.3](#page-30-0).

## **3.12.7 Register description**

The Power Control function uses registers shown in [Table 47](#page-71-1). More detailed descriptions follow.

<span id="page-71-1"></span>**Table 47. Power Control registers**

| <b>Name</b>  | <b>Description</b>                                                                                                                                                                                                                        | <b>Access</b> | Reset<br>value[1] | <b>Address</b>          | <b>Table</b> |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------|-------------------------|--------------|
| <b>PCON</b>  | Power Control Register. This register contains control bits that<br>enable some reduced power operating modes. See Table 14.                                                                                                              | R/W           | 0                 | 0x400F C0C0             | 14           |
| <b>PCONP</b> | Power Control for Peripherals Register. This register contains<br>control bits that enable and disable individual peripheral<br>functions, allowing elimination of power consumption by<br>peripherals that are not needed. See Table 16. | R/W           |                   | 0x0408 829E 0x400F C0C4 | 16           |
|              | PBOOST Power Boost control register. This register controls the output of<br>the main on-chip regulator, allowing a choice between<br>high-speed operation above 100 MHz, or power savings when<br>operation is at 100 MHz or lower.      | R/W           | 0x3               | 0x400F C1B0             | 18           |

<span id="page-71-2"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

## <span id="page-71-0"></span>**3.12.8 Wake-up from Reduced Power Modes**

Any enabled interrupt can wake up the CPU from Sleep mode. Certain interrupts can wake up the processor if it is in either Deep Sleep mode or Power-down mode.

Interrupts that can occur during Deep Sleep or Power-down mode will wake up the CPU if the interrupt is enabled. After wake-up, execution will continue to the appropriate interrupt service routine. These interrupts are NMI, External Interrupts EINT0 through EINT3, GPIO interrupts, Ethernet Wake-on-LAN interrupt, Brownout Detect, RTC Alarm, CAN Activity Interrupt, USB Activity Interrupt, and Watchdog timer timeout. For the wake-up process to take place, the corresponding interrupt must be enabled in the NVIC. For pin-related peripheral functions, the related functions must also be mapped to pins.

The CAN Activity Interrupt is generated by activity on the CAN bus pins, and the USB Activity Interrupt is generated by activity on the USB bus pins. These interrupts are only useful to wake up the CPU when it is on Deep Sleep or Power-down mode, when the peripheral functions are powered up, but not active. Typically, if these interrupts are used, their flags should be polled just before enabling the interrupt and entering the desired reduced power mode. This can save time and power by avoiding an immediate wake-up. Upon wake-up, the interrupt service can turn off the related activity interrupt, do any application specific setup, and exit to await a normal peripheral interrupt.

In Deep Power-down mode, internal power to most of the device is removed, which limits the possibilities for waking up from this mode. External reset can wake-up the device. Also, of the RTC is running and has been set up to cause an interrupt, that event can wake-up the device.

## **3.12.9 Power control usage notes**

After every reset, the PCONP register contains the value that enables selected interfaces and peripherals controlled by the PCONP to be enabled. Therefore, apart from proper configuring via peripheral dedicated registers, the user's application might have to access the PCONP in order to start using some of the on-board peripherals.
Power saving oriented systems should have 1s in the PCONP register only in positions that match peripherals that are actually used in the application. All other bits, declared to be "Reserved" or dedicated to the peripherals not used in the current application, must be cleared to 0.

## **3.12.10 Power domains**

Two independent power domains are provided that allow the bulk of the device to have power removed while maintaining operation of the Real Time Clock.

The  $V<sub>BAT</sub>$  pin supplies power only to the RTC domain. The RTC requires a minimum of power to operate, which can be supplied by an external battery. Whenever the device core power is greater than  $V_{BAT}$ , that power is used to operate the RTC.

## **3.13 Wake-up timer**

At power-up and when awakened from Power-down mode, operation begins by using the 12 MHz IRC oscillator as the clock source. This allows chip operation to begin quickly. If the main oscillator or one or both PLLs are needed by the application, software will need to enable these features and wait for them to stabilize before they are used as a clock source.

When the main oscillator is initially activated, the wake-up timer allows software to ensure that the main oscillator is fully functional before the processor uses it as a clock source and starts to execute instructions. This is important at power-on, all types of Reset, and whenever any of the aforementioned functions are turned off for any reason. Since the oscillator and other functions are turned off during Power-down mode, any wake-up of the processor from Power-down mode makes use of the Wake-up Timer.

The Wake-up Timer monitors the crystal oscillator as the means of checking whether it is safe to begin code execution. When power is applied to the chip, or some event caused the chip to exit Power-down mode, some time is required for the oscillator to produce a signal of sufficient amplitude to drive the clock logic. The amount of time depends on many factors, including the rate of  $V_{\text{DD/REFG1}(3V3)}$  ramp (in the case of power on), the type of crystal and its electrical characteristics (if a quartz crystal is used), as well as any other external circuitry (e.g. capacitors), and the characteristics of the oscillator itself under the existing ambient conditions.

Once a clock is detected, the Wake-up Timer counts a fixed number of clocks (4,096), then sets the flag (OSCSTAT bit in the SCS register) that indicates that the main oscillator is ready for use. Software can then switch to the main oscillator and start any required PLLs. Refer to the Main Oscillator description in this chapter for details.

## **3.14 External clock output pin**

For system test and development purposes, any one of several internal clocks may be brought out on the CLKOUT function available on the P1[25] or P1[27] pins, as shown in [Figure 12.](#page-73-0)

Clocks that may be observed via CLKOUT are the CPU clock (cclk), the main oscillator (osc\_clk), the internal RC oscillator (irc\_osc), the USB clock (usb\_clk), the RTC clock (rtc\_clk), the SPIFI clock (spifi\_clk), and the Watchdog oscillator (wdt\_clk).

<span id="page-73-0"></span>

**UM10562**

**Chapter 4: LPC408x/407x Flash accelerator**

**Rev. 2 — 6 March 2013 User manual**

# **4.1 Introduction**

The flash accelerator block allows maximization of the performance of the CPU when it is running code from flash memory, while also saving power. The flash accelerator also provides speed and power improvements for data accesses to the flash memory.

# **4.2 Flash accelerator blocks**

The flash accelerator is divided into several functional blocks:

- **•** AHB-Lite bus interface, accessible by the I-code and D-code buses of the CPU, as well as by the General Purpose DMA Controller
- **•** An array of eight 128-bit buffers
- **•** Flash accelerator control logic, including address compare and flash control
- **•** A flash memory interface

[Figure 13](#page-74-0) shows a simplified diagram of the flash accelerator blocks and data paths.



In the following descriptions, the term "fetch" applies to an explicit flash read request from the CPU. "Prefetch" is used to denote a flash read of instructions beyond the current processor fetch address.

## <span id="page-74-0"></span>**4.2.1 Flash memory bank**

Flash programming operations are not controlled by the flash accelerator, but are handled as a separate function. A Boot ROM contains flash programming algorithms that may be called as part of the application program, and a loader that may be run to allow programming of the flash memory.

## **4.2.2 Flash programming Issues**

Since the flash memory does not allow accesses during programming and erase operations, it is necessary for the flash accelerator to force the CPU to wait if a memory access to a flash address is requested while the flash memory is busy with a programming operation. Under some conditions, this delay could result in a Watchdog time-out. The user will need to be aware of this possibility and take steps to insure that an unwanted Watchdog reset does not cause a system failure while programming or erasing the flash memory.

In order to preclude the possibility of stale data being read from the flash memory, the flash accelerator buffers are automatically invalidated at the beginning of any flash programming or erase operation. Any subsequent read from a flash address will cause a new fetch to be initiated after the flash operation has completed.

# **4.3 Register description**

The flash accelerator is controlled by the register shown in [Table 48.](#page-76-0) More detailed descriptions follow.

<span id="page-76-0"></span>

<span id="page-76-1"></span>[1] Reset Value reflects the data stored in defined bits only. It does not include reserved bits content.

# **4.4 Flash Accelerator Configuration register**

Configuration bits select the flash access time, as shown in [Table 49](#page-76-2). **The lower bits of FLASHCFG control internal flash accelerator functions and should not be altered.**

Following reset, flash accelerator functions are enabled and flash access timing is set to a default value of 4 clocks.

Changing the FLASHCFG register value causes the flash accelerator to invalidate all of the holding latches, resulting in new reads of flash information as required. This guarantees synchronization of the flash accelerator to CPU operation.

#### <span id="page-76-2"></span>**Table 49. Flash Accelerator Configuration register (FLASHCFG - address 0x400F C000) bit description**



#### **Chapter 4: LPC408x/407x Flash accelerator**

## **4.5 Operation**

Simply put, the flash accelerator attempts to have the next instruction that will be needed in its latches in time to prevent CPU fetch stalls. The flash accelerator includes an array of eight 128-bit buffers to store both instructions and data in a configurable manner. Each 128-bit buffer in the array can include four 32-bit instructions, eight 16-bit instructions or some combination of the two. During sequential code execution, a buffer typically contains the current instruction and the entire flash line that contains that instruction, or one flash line of data containing a previously requested address. Buffers are marked according to how they are used (as instruction or data buffers), and when they have been accessed. This information is used to carry out the buffer replacement strategy.

The CPU provides a separate bus for instruction access (I-code) and data access (D-code) in the code memory space. These buses, plus the General Purpose DMA Controllers's master port, are arbitrated by the AHB multilayer matrix. Any access to the flash memory's address space is presented to the flash accelerator.

If a flash instruction fetch and a flash data access from the CPU occur at the same time, the multilayer matrix gives precedence to the data access. This is because a stalled data access always slows down execution, while a stalled instruction fetch often does not. When the flash data access is concluded, any flash fetch or prefetch that had been in progress is re-initiated.

Branches and other program flow changes cause a break in the sequential flow of instruction fetches described above. Buffer replacement strategy in the flash accelerator attempts to maximize the chances that potentially reusable information is retained until it is needed again.

If an attempt is made to write directly to the flash memory without using the normal flash programming interface (via Boot ROM function calls), the flash accelerator generates an error condition. The CPU treats this error as a data abort. The GPDMA handles error conditions as described in [Section 35.4.1.6.3.](#page-830-0)

When an Instruction Fetch is not satisfied by existing contents of the buffer array, nor has a prefetch been initiated for that flash line, the CPU will be stalled while a fetch is initiated for the related 128-bit flash line. If a prefetch has been initiated but not yet completed, the CPU is stalled for a shorter time since the required flash access is already in progress.

Typically, a flash prefetch is begun whenever an access is made to a just prefetched address, or to a buffer whose immediate successor is not already in another buffer. A prefetch in progress may be aborted by a data access, in order to minimize CPU stalls.

A prefetched flash line is latched within the flash memory, but the flash accelerator does not capture the line in a buffer until the CPU presents an address that is contained within the prefetched flash line. If the core presents an instruction address that is not already buffered and is not contained in the prefetched flash line, the prefetched line will be discarded.

Some special cases include the possibility that the CPU will request a data access to an address already contained in an instruction buffer. In this case, the data will be read from the buffer as if it was a data buffer. The reverse case, if the CPU requests an instruction address that can be satisfied from an existing data buffer, causes the instruction to be

#### **Chapter 4: LPC408x/407x Flash accelerator**

supplied from the data buffer, and the buffer to be changed into an instruction buffer. This causes the buffer to be handled differently when the flash accelerator is determining which buffer is to be overwritten next.

# **UM10562**

**Chapter 5: LPC408x/407x Nested Vectored Interrupt Controller (NVIC)**

**Rev. 2 — 6 March 2013 User manual**

# **5.1 Features**

- Nested Vectored Interrupt Controller that is an integral part of the ARM Cortex-M4
- **•** Tightly coupled interrupt controller provides low interrupt latency
- **•** Controls system exceptions and peripheral interrupts
- **•** The NVIC supports 40 vectored interrupts in these devices
- **•** 32 programmable interrupt priority levels, with hardware priority level masking
- **•** Relocatable vector table
- **•** Non-Maskable Interrupt
- **•** Software interrupt generation

# **5.2 Description**

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M4. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts. The NVIC handles interrupts in addition to system exceptions. Exceptions include Reset, NMI, Hard Fault, MemManage Fault, Bus Fault, Usage Fault, SVCall, Debug Monitor, PendSV, and Systick.

See the ARM Cortex-M4 User Guide referred to in [Section 40.1](#page-904-0) for details of NVIC operation.

# **5.3 Interrupt sources**

[Table 50](#page-80-0) lists the interrupt sources for each peripheral function. Each peripheral device may have one or more interrupt lines to the Vectored Interrupt Controller. Each line may represent more than one interrupt source, as noted.

Exception numbers relate to where entries are stored in the exception vector table. Interrupt numbers are used in some other contexts, such as software interrupts.

Note that system exceptions are hard-wired into the Cortex-M4 and are not shown in the table. Some other information about the Systick interrupt can be found in the System Tick Timer chapter, [Section 25.1](#page-698-0)

In addition, the NVIC handles the Non-Maskable Interrupt (NMI). In order for NMI to operate from an external signal, the NMI function must be connected to the related device pin (P2[10] / EINT0n / NMI). When connected, a logic 1 on the pin will cause the NMI to be processed. For details, refer to the Cortex-M4 User Guide that is an appendix to this User Manual.



<span id="page-80-0"></span>



## **Table 50. Connection of interrupt sources to the Vectored Interrupt Controller**



#### **Table 50. Connection of interrupt sources to the Vectored Interrupt Controller**

# **5.4 Vector table remapping**

The Cortex-M4 incorporates a mechanism that allows remapping the interrupt vector table to alternate locations in the memory map. This is controlled via the Vector Table Offset Register (VTOR) contained in the Cortex-M4.

The vector table may be located anywhere within the bottom 1 GB of Cortex-M4 address space. The vector table should be located on a 256 word (1024 byte) boundary to insure alignment. See the ARM Cortex-M4 User Guide referred to in [Section 40.1](#page-904-0) for details of the Vector Table Offset feature.

ARM describes bit 29 of the VTOR (TBLOFF) as selecting a memory region, either code or SRAM. For simplicity, this bit can be thought as simply part of the address offset since the split between the "code" space and the "SRAM" space occurs at the location corresponding to bit 29 in a memory address.

#### **Examples:**

To place the vector table at the beginning of the Main SRAM, starting at address 0x1000 0000, place the value 0x1000 0000 in the VTOR register. This indicates address 0x1000 0000 in the code space, since bit 29 of the VTOR equals 0.

To place the vector table at the beginning of the peripheral SRAM, starting at address 0x2000 0000, place the value 0x2000 0000 in the VTOR register. This indicates address 0x2000 0000 in the SRAM space, since bit 29 of the VTOR equals 1.

# **5.5 Register description**

The following table summarizes the registers in the NVIC as implemented in LPC408x/407x devices. See the ARM Cortex-M4 User Guide referred to in [Section 40.1](#page-904-0) for functional details of the NVIC.

#### **Table 51. NVIC register map**



## <span id="page-84-1"></span>**5.5.1 Interrupt Set-Enable Register 0 register**

The ISER0 register allows enabling the first 32 peripheral interrupts, or for reading the enabled state of those interrupts. The remaining interrupts are enabled via the ISER1 register [\(Section 5.5.2](#page-85-1)). Disabling interrupts is done through the ICER0 and ICER1 registers ([Section 5.5.3](#page-86-1) and [Section 5.4](#page-87-1)).

<span id="page-84-0"></span>**Table 52. [Interrupt Set-Enable Register 0 register](#page-84-1)**

| Bit | <b>Name</b>       | <b>Function</b>                                                                              |
|-----|-------------------|----------------------------------------------------------------------------------------------|
| 0   | ISE_WDT           | Watchdog Timer interrupt enable.                                                             |
|     |                   | Write: writing 0 has no effect, writing 1 enables the interrupt.                             |
|     |                   | Read: 0 indicates that the interrupt is disabled, 1 indicates that the interrupt is enabled. |
| 1   | ISE_TIMER0        | Timer 0 interrupt enable. See functional description for bit 0.                              |
| 2   | <b>ISE_TIMER1</b> | Timer 1 interrupt enable. See functional description for bit 0.                              |
| 3   | ISE_TIMER2        | Timer 2 interrupt enable. See functional description for bit 0.                              |
| 4   | ISE_TIMER3        | Timer 3 interrupt enable. See functional description for bit 0.                              |
| 5   | ISE_UART0         | UART0 interrupt enable. See functional description for bit 0.                                |
| 6   | ISE_UART1         | UART1 interrupt enable. See functional description for bit 0.                                |
| 7   | ISE_UART2         | UART2 interrupt enable. See functional description for bit 0.                                |
| 8   | ISE_UART3         | UART3 interrupt enable. See functional description for bit 0.                                |
| 9   | ISE_PWM1          | PWM1 interrupt enable. See functional description for bit 0.                                 |
| 10  | ISE_I2C0          | I <sup>2</sup> C0 interrupt enable. See functional description for bit 0.                    |
| 11  | <b>ISE_I2C1</b>   | I <sup>2</sup> C1 interrupt enable. See functional description for bit 0.                    |
| 12  | ISE_I2C2          | I <sup>2</sup> C2 interrupt enable. See functional description for bit 0.                    |
| 13  |                   | Reserved. Read value is undefined, only zero should be written.                              |
| 14  | ISE_SSP0          | SSP0 interrupt enable. See functional description for bit 0.                                 |
| 15  | ISE_SSP1          | SSP1 interrupt enable. See functional description for bit 0.                                 |
| 16  | ISE_PLL0          | PLL0 (Main PLL) interrupt enable. See functional description for bit 0.                      |
| 17  | ISE_RTC           | Real Time Clock (RTC) and Event Monitor/Recorder interrupt enable. See description of bit 0. |
| 18  | ISE_EINT0         | External Interrupt 0 interrupt enable. See functional description for bit 0.                 |
| 19  | ISE_EINT1         | External Interrupt 1 interrupt enable. See functional description for bit 0.                 |
| 20  | <b>ISE_EINT2</b>  | External Interrupt 2 interrupt enable. See functional description for bit 0.                 |
| 21  | ISE_EINT3         | External Interrupt 3 interrupt enable. See functional description for bit 0.                 |
| 22  | ISE_ADC           | ADC interrupt enable. See functional description for bit 0.                                  |
| 23  | <b>ISE_BOD</b>    | BOD interrupt enable. See functional description for bit 0.                                  |
| 24  | <b>ISE_USB</b>    | USB interrupt enable. See functional description for bit 0.                                  |
| 25  | ISE_CAN           | CAN interrupt enable. See functional description for bit 0.                                  |
| 26  | ISE_DMA           | GPDMA interrupt enable. See functional description for bit 0.                                |
| 27  | $ISE_12S$         | I <sup>2</sup> S interrupt enable. See functional description for bit 0.                     |
| 28  | <b>ISE_ENET</b>   | Ethernet interrupt enable. See functional description for bit 0.                             |
| 29  | ISE_SD            | SD card interface interrupt enable. See functional description for bit 0.                    |
| 30  | ISE_MCPWM         | Motor Control PWM interrupt enable. See functional description for bit 0.                    |
| 31  | ISE_QEI           | Quadrature Encoder Interface interrupt enable. See functional description for bit 0.         |

## <span id="page-85-1"></span>**5.5.2 Interrupt Set-Enable Register 1 register**

The ISER1 register allows enabling the second group of peripheral interrupts, or for reading the enabled state of those interrupts. Disabling interrupts is done through the ICER0 and ICER1 registers ([Section 5.5.3](#page-86-1) and [Section 5.4](#page-87-1)).

<span id="page-85-0"></span>

## <span id="page-86-1"></span>**5.5.3 Interrupt Clear-Enable Register 0**

The ICER0 register allows disabling the first 32 peripheral interrupts, or for reading the enabled state of those interrupts. The remaining interrupts are disabled via the ICER1 register ([Section 5.4\)](#page-87-1). Enabling interrupts is done through the ISER0 and ISER1 registers ([Section 5.5.1](#page-84-1) and [Section 5.5.2\)](#page-85-1).

<span id="page-86-0"></span>**Table 54. [Interrupt Clear-Enable Register 0](#page-86-1)**

| <b>Bit</b> | <b>Name</b>     | <b>Function</b>                                                                               |
|------------|-----------------|-----------------------------------------------------------------------------------------------|
| 0          | ICE_WDT         | Watchdog Timer interrupt disable.                                                             |
|            |                 | Write: writing 0 has no effect, writing 1 disables the interrupt.                             |
|            |                 | Read: 0 indicates that the interrupt is disabled, 1 indicates that the interrupt is enabled.  |
| 1          | ICE_TIMER0      | Timer 0 interrupt disable. See functional description for bit 0.                              |
| 2          | ICE_TIMER1      | Timer 1 interrupt disable. See functional description for bit 0.                              |
| 3          | ICE_TIMER2      | Timer 2 interrupt disable. See functional description for bit 0.                              |
| 4          | ICE_TIMER3      | Timer 3 interrupt disable. See functional description for bit 0.                              |
| 5          | ICE_UART0       | UART0 interrupt disable. See functional description for bit 0.                                |
| 6          | ICE_UART1       | UART1 interrupt disable. See functional description for bit 0.                                |
| 7          | ICE_UART2       | UART2 interrupt disable. See functional description for bit 0.                                |
| 8          | ICE_UART3       | UART3 interrupt disable. See functional description for bit 0.                                |
| 9          | ICE_PWM1        | PWM1 interrupt disable. See functional description for bit 0.                                 |
| 10         | ICE_I2C0        | I <sup>2</sup> C0 interrupt disable. See functional description for bit 0.                    |
| 11         | ICE_I2C1        | I <sup>2</sup> C1 interrupt disable. See functional description for bit 0.                    |
| 12         | <b>ICE_I2C2</b> | I <sup>2</sup> C2 interrupt disable. See functional description for bit 0.                    |
| 13         |                 | Reserved. Read value is undefined, only zero should be written.                               |
| 14         | ICE_SSP0        | SSP0 interrupt disable. See functional description for bit 0.                                 |
| 15         | ICE_SSP1        | SSP1 interrupt disable. See functional description for bit 0.                                 |
| 16         | ICE_PLL0        | PLL0 (Main PLL) interrupt disable. See functional description for bit 0.                      |
| 17         | ICE_RTC         | Real Time Clock (RTC) and Event Monitor/Recorder interrupt disable. See description of bit 0. |
| 18         | ICE_EINT0       | External Interrupt 0 interrupt disable. See functional description for bit 0.                 |
| 19         | ICE_EINT1       | External Interrupt 1 interrupt disable. See functional description for bit 0.                 |
| 20         | ICE_EINT2       | External Interrupt 2 interrupt disable. See functional description for bit 0.                 |
| 21         | ICE_EINT3       | External Interrupt 3 interrupt disable. See functional description for bit 0.                 |
| 22         | ICE_ADC         | ADC interrupt disable. See functional description for bit 0.                                  |
| 23         | ICE_BOD         | BOD interrupt disable. See functional description for bit 0.                                  |
| 24         | ICE_USB         | USB interrupt disable. See functional description for bit 0.                                  |
| 25         | ICE_CAN         | CAN interrupt disable. See functional description for bit 0.                                  |
| 26         | ICE_DMA         | GPDMA interrupt disable. See functional description for bit 0.                                |
| 27         | $ICE_12S$       | I <sup>2</sup> S interrupt disable. See functional description for bit 0.                     |
| 28         | ICE_ENET        | Ethernet interrupt disable. See functional description for bit 0.                             |
| 29         | ICE_SD          | SD card interface interrupt disable. See functional description for bit 0.                    |
| 30         | ICE_MCPWM       | Motor Control PWM interrupt disable. See functional description for bit 0.                    |
| 31         | ICE_QEI         | Quadrature Encoder Interface interrupt disable. See functional description for bit 0.         |

## **5.4 Interrupt Clear-Enable Register 1 register**

The ICER1 register allows disabling the second group of peripheral interrupts, or for reading the enabled state of those interrupts. Enabling interrupts is done through the ISER0 and ISER1 registers ([Section 5.5.1](#page-84-1) and [Section 5.5.2\)](#page-85-1).

<span id="page-87-1"></span><span id="page-87-0"></span>

## <span id="page-88-1"></span>**5.5.5 Interrupt Set-Pending Register 0 register**

The ISPR0 register allows setting the pending state of the first 32 peripheral interrupts, or for reading the pending state of those interrupts. The remaining interrupts can have their pending state set via the ISPR1 register ([Section 5.5.6\)](#page-89-1). Clearing the pending state of interrupts is done through the ICPR0 and ICPR1 registers [\(Section 5.5.7](#page-90-1) and [Section 5.5.8\)](#page-91-1).

#### <span id="page-88-0"></span>**Table 56. [Interrupt Set-Pending Register 0 register](#page-88-1)**



## <span id="page-89-1"></span>**5.5.6 Interrupt Set-Pending Register 1 register**

The ISPR1 register allows setting the pending state of the second group of peripheral interrupts, or for reading the pending state of those interrupts. Clearing the pending state of interrupts is done through the ICPR0 and ICPR1 registers ([Section 5.5.7](#page-90-1) and [Section 5.5.8\)](#page-91-1).

#### <span id="page-89-0"></span>**Table 57. [Interrupt Set-Pending Register 1 register](#page-89-1)**



## <span id="page-90-1"></span>**5.5.7 Interrupt Clear-Pending Register 0 register**

The ICPR0 register allows clearing the pending state of the first 32 peripheral interrupts, or for reading the pending state of those interrupts. The remaining interrupts can have their pending state cleared via the ICPR1 register ([Section 5.5.8](#page-91-1)). Setting the pending state of interrupts is done through the ISPR0 and ISPR1 registers ([Section 5.5.5](#page-88-1) and [Section 5.5.6\)](#page-89-1).

<span id="page-90-0"></span>**Table 58. [Interrupt Clear-Pending Register 0 register](#page-90-1)**

| Bit         | <b>Name</b>     | <b>Function</b>                                                                                     |
|-------------|-----------------|-----------------------------------------------------------------------------------------------------|
| 0           | ICP_WDT         | Watchdog Timer interrupt pending clear.                                                             |
|             |                 | Write: writing 0 has no effect, writing 1 changes the interrupt state to not pending.               |
|             |                 | Read: 0 indicates that the interrupt is not pending, 1 indicates that the interrupt is pending.     |
| $\mathbf 1$ | ICP_TIMER0      | Timer 0 interrupt pending clear. See functional description for bit 0.                              |
| 2           | ICP_TIMER1      | Timer 1 interrupt pending clear. See functional description for bit 0.                              |
| 3           | ICP_TIMER2      | Timer 2 interrupt pending clear. See functional description for bit 0.                              |
| 4           | ICP_TIMER3      | Timer 3 interrupt pending clear. See functional description for bit 0.                              |
| 5           | ICP_UART0       | UART0 interrupt pending clear. See functional description for bit 0.                                |
| 6           | ICP_UART1       | UART1 interrupt pending clear. See functional description for bit 0.                                |
| 7           | ICP_UART2       | UART2 interrupt pending clear. See functional description for bit 0.                                |
| 8           | ICP_UART3       | UART3 interrupt pending clear. See functional description for bit 0.                                |
| 9           | ICP_PWM1        | PWM1 interrupt pending clear. See functional description for bit 0.                                 |
| 10          | <b>ICP 12C0</b> | I <sup>2</sup> C0 interrupt pending clear. See functional description for bit 0.                    |
| 11          | ICP_I2C1        | I <sup>2</sup> C1 interrupt pending clear. See functional description for bit 0.                    |
| 12          | ICP_I2C2        | I <sup>2</sup> C2 interrupt pending clear. See functional description for bit 0.                    |
| 13          |                 | Reserved. Read value is undefined, only zero should be written.                                     |
| 14          | ICP_SSP0        | SSP0 interrupt pending clear. See functional description for bit 0.                                 |
| 15          | ICP_SSP1        | SSP1 interrupt pending clear. See functional description for bit 0.                                 |
| 16          | ICP_PLL0        | PLL0 (Main PLL) interrupt pending clear. See functional description for bit 0.                      |
| 17          | ICP_RTC         | Real Time Clock (RTC) and Event Monitor/Recorder interrupt pending clear. See description of bit 0. |
| 18          | ICP_EINT0       | External Interrupt 0 interrupt pending clear. See functional description for bit 0.                 |
| 19          | ICP_EINT1       | External Interrupt 1 interrupt pending clear. See functional description for bit 0.                 |
| 20          | ICP_EINT2       | External Interrupt 2 interrupt pending clear. See functional description for bit 0.                 |
| 21          | ICP_EINT3       | External Interrupt 3 interrupt pending clear. See functional description for bit 0.                 |
| 22          | ICP_ADC         | ADC interrupt pending clear. See functional description for bit 0.                                  |
| 23          | ICP_BOD         | BOD interrupt pending clear. See functional description for bit 0.                                  |
| 24          | ICP_USB         | USB interrupt pending clear. See functional description for bit 0.                                  |
| 25          | ICP_CAN         | CAN interrupt pending clear. See functional description for bit 0.                                  |
| 26          | ICP_DMA         | GPDMA interrupt pending clear. See functional description for bit 0.                                |
| 27          | ICP_I2S         | I <sup>2</sup> S interrupt pending clear. See functional description for bit 0.                     |
| 28          | ICP_ENET        | Ethernet interrupt pending clear. See functional description for bit 0.                             |
| 29          | ICP_SD          | SD Card interface interrupt pending clear. See functional description for bit 0.                    |
| 30          | ICP_MCPWM       | Motor Control PWM interrupt pending clear. See functional description for bit 0.                    |
| 31          | ICP_QEI         | Quadrature Encoder Interface interrupt pending clear. See functional description for bit 0.         |

## <span id="page-91-1"></span>**5.5.8 Interrupt Clear-Pending Register 1 register**

The ICPR1 register allows clearing the pending state of the second group of peripheral interrupts, or for reading the pending state of those interrupts. Setting the pending state of interrupts is done through the ISPR0 and ISPR1 registers [\(Section 5.5.5](#page-88-1) and [Section 5.5.6\)](#page-89-1).

#### <span id="page-91-0"></span>**Table 59. [Interrupt Clear-Pending Register 1 register](#page-91-1)**



## <span id="page-92-1"></span>**5.5.9 Interrupt Active Bit Register 0**

The IABR0 register is a read-only register that allows reading the active state of the first 32 peripheral interrupts. Bits in IABR are set while the corresponding interrupt service routines are in progress. Additional interrupts can have their active state read via the IABR1 register ([Section 5.5.10](#page-93-1)).

<span id="page-92-0"></span>**Table 60. [Interrupt Active Bit Register 0](#page-92-1)**

| <b>Bit</b> | <b>Name</b>        | <b>Function</b>                                                                               |
|------------|--------------------|-----------------------------------------------------------------------------------------------|
| 0          | IAB_WDT            | Watchdog Timer interrupt active.                                                              |
|            |                    | Read: 0 indicates that the interrupt is not active, 1 indicates that the interrupt is active. |
| 1          | IAB_TIMER0         | Timer 0 interrupt active. See functional description for bit 0.                               |
| 2          | IAB_TIMER1         | Timer 1 interrupt active. See functional description for bit 0.                               |
| 3          | IAB_TIMER2         | Timer 2 interrupt active. See functional description for bit 0.                               |
| 4          | IAB_TIMER3         | Timer 3 interrupt active. See functional description for bit 0.                               |
| 5          | IAB_UART0          | UARTO interrupt active. See functional description for bit 0.                                 |
| 6          | IAB_UART1          | UART1 interrupt active. See functional description for bit 0.                                 |
| 7          | IAB_UART2          | UART2 interrupt active. See functional description for bit 0.                                 |
| 8          | IAB_UART3          | UART3 interrupt active. See functional description for bit 0.                                 |
| 9          | IAB_PWM1           | PWM1 interrupt active. See functional description for bit 0.                                  |
| 10         | IAB_I2C0           | I <sup>2</sup> C0 interrupt active. See functional description for bit 0.                     |
| 11         | IAB_I2C1           | I <sup>2</sup> C1 interrupt active. See functional description for bit 0.                     |
| 12         | IAB_I2C2           | I <sup>2</sup> C2 interrupt active. See functional description for bit 0.                     |
| 13         |                    | Reserved. Read value is undefined, only zero should be written.                               |
| 14         | IAB_SSP0           | SSP0 interrupt active. See functional description for bit 0.                                  |
| 15         | IAB_SSP1           | SSP1 interrupt active. See functional description for bit 0.                                  |
| 16         | IAB_PLL0           | PLL0 (Main PLL) interrupt active. See functional description for bit 0.                       |
| 17         | IAB_RTC            | Real Time Clock (RTC) and Event Monitor/Recorder interrupt active. See description of bit 0.  |
| 18         | IAB_EINT0          | External Interrupt 0 interrupt active. See functional description for bit 0.                  |
| 19         | IAB_EINT1          | External Interrupt 1 interrupt active. See functional description for bit 0.                  |
| 20         | IAB_EINT2          | External Interrupt 2 interrupt active. See functional description for bit 0.                  |
| 21         | IAB_EINT3          | External Interrupt 3 interrupt active. See functional description for bit 0.                  |
| 22         | IAB_ADC            | ADC interrupt active. See functional description for bit 0.                                   |
| 23         | IAB_BOD            | BOD interrupt active. See functional description for bit 0.                                   |
| 24         | IAB_USB            | USB interrupt active. See functional description for bit 0.                                   |
| 25         | IAB_CAN            | CAN interrupt active. See functional description for bit 0.                                   |
| 26         | IAB_DMA            | GPDMA interrupt active. See functional description for bit 0.                                 |
| 27         | IAB <sub>12S</sub> | I <sup>2</sup> S interrupt active. See functional description for bit 0.                      |
| 28         | IAB_ENET           | Ethernet interrupt active. See functional description for bit 0.                              |
| 29         | IAB_SD             | Repetitive Interrupt Timer interrupt active. See functional description for bit 0.            |
| 30         | IAB_MCPWM          | Motor Control PWM interrupt active. See functional description for bit 0.                     |
| 31         | IAB_QEI            | Quadrature Encoder Interface interrupt active. See functional description for bit 0.          |

## <span id="page-93-1"></span>**5.5.10 Interrupt Active Bit Register 1**

The IABR1 register is a read-only register that allows reading the active state of the second group of peripheral interrupts. Bits in IABR are set while the corresponding interrupt service routines are in progress.

<span id="page-93-0"></span>

## **5.5.11 Interrupt Priority Register 0**

The IPR0 register controls the priority of the first 4 peripheral interrupts. Each interrupt can have one of 32 priorities, where 0 is the highest priority.

#### <span id="page-94-3"></span><span id="page-94-0"></span>**Table 62. [Interrupt Priority Register 0](#page-94-3)**



## <span id="page-94-4"></span>**5.5.12 Interrupt Priority Register 1**

The IPR1 register controls the priority of the second group of 4 peripheral interrupts. Each interrupt can have one of 32 priorities, where 0 is the highest priority.

## <span id="page-94-2"></span>**Table 63. [Interrupt Priority Register 1](#page-94-4)**



## **5.5.13 Interrupt Priority Register 2**

The IPR2 register controls the priority of the third group of 4 peripheral interrupts. Each interrupt can have one of 32 priorities, where 0 is the highest priority.



#### <span id="page-94-5"></span><span id="page-94-1"></span>**Table 64. [Interrupt Priority Register 2](#page-94-5)**

## **5.5.14 Interrupt Priority Register 3**

The IPR3 register controls the priority of the fourth group of 4 peripheral interrupts. Each interrupt can have one of 32 priorities, where 0 is the highest priority.



#### <span id="page-95-3"></span><span id="page-95-2"></span>**Table 65. [Interrupt Priority Register 3](#page-95-3)**

## <span id="page-95-4"></span>**5.5.15 Interrupt Priority Register 4**

The IPR4 register controls the priority of the fifth group of 4 peripheral interrupts. Each interrupt can have one of 32 priorities, where 0 is the highest priority.

<span id="page-95-1"></span>



# **5.5.16 Interrupt Priority Register 5**

The IPR5 register controls the priority of the sixth group of 4 peripheral interrupts. Each interrupt can have one of 32 priorities, where 0 is the highest priority.



#### <span id="page-95-5"></span><span id="page-95-0"></span>**Table 67. [Interrupt Priority Register 5](#page-95-5)**

## **5.5.17 Interrupt Priority Register 6**

The IPR6 register controls the priority of the seventh group of 4 peripheral interrupts. Each interrupt can have one of 32 priorities, where 0 is the highest priority.



#### <span id="page-96-3"></span><span id="page-96-2"></span>**Table 68. [Interrupt Priority Register 6](#page-96-3)**

## <span id="page-96-4"></span>**5.5.18 Interrupt Priority Register 7**

The IPR7 register controls the priority of the eighth group of 4 peripheral interrupts. Each interrupt can have one of 32 priorities, where 0 is the highest priority.

## <span id="page-96-1"></span>**Table 69. [Interrupt Priority Register 7](#page-96-4) Bit Name Function** 2:0 Unimplemented These bits ignore writes, and read as 0. 7:3 IP\_ENET Ethernet interrupt priority. 0 = highest priority. 31 (0x1F) = lowest priority. 10:8 Unimplemented These bits ignore writes, and read as 0. 15:11 IP\_SD SD Card interface interrupt priority. See functional description for bits 7-3. 18:16 Unimplemented These bits ignore writes, and read as 0. 23:19 IP\_MCPWM Motor Control PWM interrupt priority. See functional description for bits 7-3. 26:24 Unimplemented These bits ignore writes, and read as 0. 31:27 IP\_QEI Quadrature Encoder Interface interrupt priority. See functional description for bits 7-3.

## **5.5.19 Interrupt Priority Register 8**

The IPR8 register controls the priority of the ninth and last group of 4 peripheral interrupts. Each interrupt can have one of 32 priorities, where 0 is the highest priority.



## <span id="page-96-5"></span><span id="page-96-0"></span>**Table 70. [Interrupt Priority Register 8](#page-96-5)**

## **5.5.20 Interrupt Priority Register 9**

The IPR9 register controls the priority of the tenth group of 4 peripheral interrupts. Each interrupt can have one of 32 priorities, where 0 is the highest priority.

#### <span id="page-97-3"></span><span id="page-97-0"></span>**Table 71. [Interrupt Priority Register 9](#page-97-3)**



## <span id="page-97-4"></span>**5.5.21 Interrupt Priority Register 10**

The IPR10 register controls the priority of the eleventh group of 4 peripheral interrupts. Each interrupt can have one of 32 priorities, where 0 is the highest priority.

#### <span id="page-97-1"></span>**Table 72. [Interrupt Priority Register 10](#page-97-4)**



## <span id="page-97-5"></span>**5.5.22 Software Trigger Interrupt Register**

The STIR register provides an alternate way for software to generate an interrupt, in addition to using the ISPR registers. This mechanism can only be used to generate peripheral interrupts, not system exceptions.

By default, only privileged software can write to the STIR register. Unprivileged software can be given this ability if privileged software sets the USERSETMPEND bit in the CCR register (see the ARM Cortex-M4 User Guide referred to in [Section 40.1](#page-904-0) for details).

<span id="page-97-2"></span>



# **UM10562**

**Chapter 6: LPC408x/407x Pin configuration**

**Rev. 2 — 6 March 2013 User manual**

# **6.1 Pin configuration**

For information about the individual LPC408x/407x devices, refer to specific data sheets. [Table 74](#page-98-0) lists pins in order by pin name, and includes description of each potential pin function.

See the IOCON registers ([Section 7.4.1](#page-130-0)) to configure pins for the desired function.

I/O pins are 5V tolerant and have input hysteresis unless otherwise indicated in the table below. Crystal pins, power pins, and reference voltage pins are not 5V tolerant. In addition, when pins are selected to be A to D converter inputs, they are no longer 5V tolerant and must be limited to the voltage at the ADC positive reference pin (VREFP).



#### <span id="page-98-0"></span>**Table 74. Pin description**


















**Table 74. Pin description** *…continued*

#### **Chapter 6: LPC408x/407x Pin configuration**

#### P1[30]/ USB\_PWRD2/ USB\_VBUS/ AD0[4]/ I2C0\_SDA/ U3\_OE I/O 0 **P1[30] —** General purpose digital input/output pin. I 1 **USB PWRD2** — Power Status for USB port 2. When using the chip in USB host mode, the USB\_PWRD input must be enabled. The USB host controller will only detect a device connect event when the port power bit is set in the OHCI and the USB\_PWRD bit is asserted for the corresponding port. I 2 **USB\_VBUS —** Monitors the presence of USB bus power. **Note:** This signal must be HIGH for USB reset to occur. I 3 **AD0[4] —** A/D converter 0, input 4. When configured as an ADC input, the digital function of the pin must be disabled (see [Section 7.4.1](#page-130-0)). I/O 4 **I2C0\_SDA** — <sup>2</sup>C0 data input/output (this pin does not use a specialized <sup>2</sup>C pad, see [Section 22.1](#page-612-0) for details). O 5 **U3\_OE —** RS-485/EIA-485 output enable signal for UART 3. P1[31]/ USB\_OVRCR2/ SSP1\_SCK/ AD0[5]/ I2C0\_SCL I/O 0 **P1[31] —** General purpose digital input/output pin. I 1 **USB\_OVRCR2 —** Over-Current status for USB port 2. The USB\_OVRCR pin is used to set status in the OHCI controller to inform the host firmware that there is an overcurrent condition. It is possible to use instead a GPIO pin and observe that pin for overcurrent situations. I/O 2 **SSP1\_SCK —** Serial Clock for SSP1. I 3 **AD0[5] —** A/D converter 0, input 5. When configured as an ADC input, the digital function of the pin must be disabled (see [Section 7.4.1](#page-130-0)). I/O 4 **I2C0\_SCL** — I<sup>2</sup>C0 clock input/output (this pin does not use a specialized I<sup>2</sup>C pad, see [Section 22.1](#page-612-0) for details). **P2[0] to P2[31]** I/O **Port 2:** Port 2 provides up to 32 I/O pins, depending on the package. Each pin has individual direction control, pin mode configuration, and function selection. P2[0]/ PWM1[1]/ U1\_TXD/ LCD\_PWR I/O 0 **P2[0] —** General purpose digital input/output pin. O 1 **PWM1[1] —** Pulse Width Modulator 1, channel 1 output. O 2 **U1\_TXD —** Transmitter output for UART 1. O 7 **LCD\_PWR —** LCD panel power enable. P2[1]/ PWM1[2]/ U1\_RXD/ LCD\_LE I/O 0 **P2[1] —** General purpose digital input/output pin. O 1 **PWM1[2] —** Pulse Width Modulator 1, channel 2 output. I 2 **U1\_RXD —** Receiver input for UART 1. O 7 **LCD\_LE —** Line end signal. P2[2]/ PWM1[3]/ U1\_CTS/ T2\_MAT3/ TRACEDATA[3]/ LCD\_DCLK I/O 0 **P2[2] —** General purpose digital input/output pin. O 1 **PWM1[3] —** Pulse Width Modulator 1, channel 3 output. I 2 **U1\_CTS —** Clear to Send input for UART 1. O 3 **T2\_MAT3 —** Match output for Timer 2, channel 3. O 5 **TRACEDATA[3] —** Trace data, bit 3. **Symbol Type IOCON select[1] Description**

O 7 **LCD\_DCLK —** LCD panel clock.























**Table 74. Pin description** *…continued*

[1] These values are used in the FUNC field of the IOCON registers, described in [Section 7.4.1](#page-130-0).

<span id="page-119-0"></span>[2] These pins provide special analog functionality.

# **UM10562**

**Chapter 7: LPC408x/407x I/O configuration**

**Rev. 2 — 6 March 2013 User manual**

## **7.1 Introduction**

A separate register is provided to configure each GPIO pin. This configuration includes which internal function is connected to the pin, the output mode (plain, pull-up, pull-down, or repeater), open drain mode control, hysteresis enable, slew rate control, and buffer setup for analog functions. Some pins include additional special controls, such as for I2C buffer modes. These registers are summarized in [Table 75.](#page-120-0)

#### <span id="page-120-0"></span>**Table 75. Summary of I/O pin configuration registers**



<span id="page-120-1"></span>[1] Which pins are available depends on the part number and package combination.

## **7.2 Description**

The pin connect block allows most pins of the microcontroller to have more than one potential function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

Selection of a single function on a port pin excludes other peripheral functions available on the same pin. However, the GPIO input stays connected and may be read by software or used to contribute to the GPIO interrupt feature.

## **7.3 IOCON registers**

The IOCON registers control the functions of device pins. Each GPIO pin has a dedicated control register to select its function and characteristics. Each pin has a unique set of functional capabilities. Not all pin characteristics are selectable on all pins. For instance, pins that have an  $I^2C$  function can be configured for different  $I^2C$ -bus modes, while pins that have an analog alternate function have an analog mode can be selected.Details of the IOCON registers are in [Section 7.4.1.](#page-130-1) The following sections describe specific characteristics of pins.

#### **Multiple connections**

Since a particular peripheral function may be allowed on more than one pin, it is possible to configure more than one pin to perform the same function. If a peripheral output function is configured to appear on more than one pin, it will in fact be routed to those pins. If a peripheral input function is defined as coming from more than one source, the values will be logically combined, possibly resulting in incorrect peripheral operation. Therefore care should be taken to avoid this situation.



#### **7.3.1 Pin function**

The FUNC bits in the IOCON registers can be set to GPIO (typically value 000) or to a special function. For pins set to GPIO, the FIOnDIR registers determine whether the pin is configured as an input or output (see [Section 8.5.1.1\)](#page-147-0). For any special function, the pin direction is controlled automatically depending on the function. The FIOnDIR registers have no effect for special functions.

## <span id="page-122-0"></span>**7.3.2 Pin mode**

The MODE bits in the IOCON register allow the selection of on-chip pull-up or pull-down resistors for each pin or select the repeater mode.

The possible on-chip resistor configurations are pull-up enabled, pull-down enabled, or no pull-up/pull-down. The default value is pull-up enabled.

The repeater mode enables the pull-up resistor if the pin is high and enables the pull-down resistor if the pin is low. This causes the pin to retain its last known state if it is configured as an input and is not driven externally. Such state retention is not applicable to the Deep Power-down mode. Repeater mode may typically be used to prevent a pin from floating (and potentially using significant power if it floats to an indeterminate state) if it is temporarily not driven.

#### <span id="page-122-1"></span>**7.3.3 Hysteresis**

The input buffer for digital functions can be configured with or without hysteresis. See the appropriate specific device data sheet for quantitative details.

#### <span id="page-122-2"></span>**7.3.4 Input Inversion**

This option is included to save users from having to include an external inverter on an input that is only available in the opposite polarity from an external source. Do not set this option on a GPIO output. Doing so can result in inadvertent toggling of an output with input inversion selected, as a result of operations on other pins in the same port. For example, if software reads a GPIO Port register, modifies other bits/outputs in the value, and writes the result back to the Port register, any output in the port that has input inversion selected will change state.

### <span id="page-122-4"></span>**7.3.5 Analog/digital mode**

In Analog mode, the analog input connection is enabled. In digital mode, the analog input connection is disabled. This protects the analog input from voltages outside the range of the analog power supply and reference that may sometimes be present on digital pins, since they are typically 5V tolerant.

If Analog mode is selected, the MODE field should be "Inactive" (00); the HYS, INV, FILTR, SLEW, and OD settings have no effect. For an unconnected pin that has an analog function, keep the ADMODE bit set to 1 (digital mode), and pull-up or pull-down mode selected in the MODE field.

### <span id="page-122-5"></span>**7.3.6 Input filter**

Type A and W pins include a filter that can be selectively enabled. The filter suppresses input pulses smaller than about 10 ns.

### <span id="page-122-3"></span>**7.3.7 Output slew rate**

The SLEW bits of digital outputs that do not need to switch state very quickly should be set to "standard". This setting allows multiple outputs to switch simultaneously without noticeably degrading the power/ground distribution of the device, and has only a small effect on signal transition time. This is particularly important if analog accuracy is significant to the application. See the relevant specific device data sheet for more details.

### <span id="page-123-2"></span>**7.3.8 I2C modes**

Pins that support I2C with specialized pad electronics (P0[27], P0[28], P5[2], and P5[3]) have additional configuration bits. These are not hardwired so that the pins can be more easily used for non-I2C functions.

The HS bit applies to standard, Fast-mode, and Fast-mode Plus I2C, and is available for all the pins noted above.

The HIDRIVE bit applies only to pins P5[2] and P5[3], and is used to select between Standard mode and Fast-mode I<sup>2</sup>C or Fast-mode Plus I<sup>2</sup>C.

- **•** For any I2C mode, clear the HS bit so that the input glitch filter is enabled. Clear the HIDRIVE bit if it exists for that pin to select the correct drive strength for Standard mode or Fast-mode I2C
- **•** For Fast-mode Plus I2C operation, set the HIDRIVE bit to select the correct drive strength for Fast-mode Plus I<sup>2</sup>C.
- **•** For non-I2C operation, these pins remain open-drain and can only drive low, regardless of how HS and HIDRIVE are set. They would typically be used with an external pull-up resistor if they are used as outputs unless they are used only to sink current. Leave  $HS = 1$  and  $HIDRIVE = 0$  (if applicable) to maximize compatibility with other GPIO pins.

#### <span id="page-123-0"></span>**7.3.9 Open-Drain Mode**

When output is selected, either by selecting a special function in the FUNC field, or by selecting the GPIO function for a pin having a 1 in its FIOnDIR register, a 1 in the OD bit selects open-drain operation, that is, a 1 disables the high-drive transistor. This option has no effect on the primary  $1^2C$  pins. Note that the properties of a pin in this simulated open-drain mode are somewhat different than those of a true open drain output.

#### <span id="page-123-1"></span>**7.3.10 DAC enable**

The pin that includes the DAC output as a potential function includes an enable for the function that must be set if the DAC output is used.

## **7.4 Register description**

The pin connect block contains an I/O Control register (IOCON) for each pin that has programmable attributes, and selects peripheral functions associated with that pin. These registers are shown by GPIO port number in Tables [7–76](#page-124-0) through [7–81](#page-129-0).

<span id="page-124-0"></span>

<span id="page-124-1"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

<span id="page-124-2"></span>[2] IOCON types are D (standard digital pin), and other pins with a specialized function: A (analog), U (USB), I (I2C), and W.

#### **Chapter 7: LPC408x/407x I/O configuration**

#### <span id="page-125-0"></span>**Table 77. I/O Control registers for port 1**



#### **Chapter 7: LPC408x/407x I/O configuration**

#### <span id="page-126-0"></span>**Table 78. I/O Control registers for port 2**



#### **Chapter 7: LPC408x/407x I/O configuration**

#### <span id="page-127-0"></span>**Table 79. I/O Control registers for port 3**



#### **Chapter 7: LPC408x/407x I/O configuration**

#### <span id="page-128-0"></span>**Table 80. I/O Control registers for port 4**



#### <span id="page-129-0"></span>**Table 81. I/O Control registers for port 5**



## <span id="page-130-1"></span>**7.4.1 I/O configuration register contents (IOCON)**

<span id="page-130-0"></span>The functions of bits in the IOCON register for each GPIO port pin is described in the following sections. There are some differences in IOCON for special port pins compared to most other port pins. These include pins that support analog functions (such as ADC inputs and the DAC output), the USB D+/D- pins, and specialized I2C pins:

- **•** ["Type D IOCON registers \(applies to most GPIO port pins\)"](#page-131-1)
- **•** ["Type A IOCON registers \(applies to pins that include an analog function\)"](#page-137-1)
- **•** ["Type U IOCON registers \(applies to pins that include a USB D+ or D- function\)"](#page-139-2)
- "Type I IOCON registers (applies to pins that include a specialized I<sup>2</sup>C function)"
- **•** ["Type W IOCON registers \(these pins are otherwise the same as Type D, but include](#page-141-1)  [a selectable input glitch filter, and default to pull-down/pull-up disabled\)."](#page-141-1)

#### <span id="page-131-1"></span>**7.4.1.1 Type D IOCON registers (applies to most GPIO port pins)**

This IOCON table applies to all port pins except P0[7 to 9], P0[12 to 13], P0[23 to 31], P1[30 to 31], and P5[2 to 3]. Those pins include DAC, ADC, USB, I<sup>2</sup>C, or input glitch filter functions that alter the contents of the related IOCON registers.

<span id="page-131-0"></span>**Table 82. Type D IOCON registers bit description**



### **Table 83. Type D I/O Control registers: FUNC values and pin functions**



<span id="page-132-0"></span> $\frac{1}{131}$  of 942

ļă

Rev. 2 - 6 March 2013 **Rev. 2 — 6 March 2013 131 of [942](#page-942-1)**

n sun

discialmer

**User manual**

User manual



 $\overline{\phantom{a}}$ L,  $\overline{\phantom{a}}$  $\overline{\phantom{a}}$ ÷, ÷.

**Rev. 2 — 6 March 2013 132 of [942](#page-942-1)**

Rev. 2 - 6 March 2013

Chapter 7: LPC408x/407x I/O configuration **Chapter 7: LPC408x/407x I/O configuration UM10562**

#### **Table 83. Type D I/O Control registers: FUNC values and pin functions**



discialmer

 $\overline{S}$ 

**User manual**

User manual

Chapter 7: LPC408x/407x I/O configuration **Chapter 7: LPC408x/407x I/O configuration UM10562**

 $\frac{3. \text{All right measured}}{133 \text{ of } 942}$ 

**PLI3** 



#### **Table 83. Type D I/O Control registers: FUNC values and pin functions**

UM10562

All information provided in this document is subject to legal disclaimers.

ided in this document is subject to legal disclaimers

All inform

© NXP B.V. 2013. All rights reserved.

@ NXP B.V. 2013. All rights reserved

**NXP Semiconductors NXP Semiconductors**

Chapter 7: LPC408x/407x I/O configuration **Chapter 7: LPC408x/407x I/O configuration UM10562**





All information provided in this document is subject to legal disclaimers.

**NXP Semiconductors**

**NXP Semiconductors** 

#### <span id="page-137-1"></span>**7.4.1.2 Type A IOCON registers (applies to pins that include an analog function)**

This IOCON table applies to pins P0[12 to 13], P0[23 to 26], and P1[30 to 31]. The presence of the DAC output on P0[26] makes that pin slightly different, see the description of bit 16 below.

<span id="page-137-0"></span>**Table 84. Type A IOCON registers bit description**





#### <span id="page-138-0"></span>**Table 85. Type A I/O Control registers: FUNC values and pin functions**

#### <span id="page-139-2"></span>**7.4.1.3 Type U IOCON registers (applies to pins that include a USB D+ or Dfunction)**

This IOCON table applies to pins P0[29], P0[30], and P0[31]. These special function pins do not include the selectable modes and options of other pins.

<span id="page-139-0"></span>



#### <span id="page-139-1"></span>**Table 87. Type U I/O Control registers: FUNC values and pin functions**



#### **7.4.1.4 Type I IOCON registers (applies to pins that include a specialized I2C function)**

This IOCON table applies to pins P0[27 to 28] and P5[2 to 3].

<span id="page-140-2"></span><span id="page-140-0"></span>**Table 88. Type I IOCON registers bit description**

| <b>Bit</b> | Symbol         |              | <b>Value Description</b>                                                                                                                            | <b>Reset</b><br>value |
|------------|----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 2:0        | <b>FUNC</b>    |              | Selects pin function. See Table 89 for specific values.                                                                                             | 0                     |
| 5:3        |                |              | Reserved. Read value is undefined, only zero should be written.                                                                                     | <b>NA</b>             |
| 6          | <b>INVERT</b>  |              | Input polarity. See Section 7.3.4 "Input Inversion".                                                                                                | $\Omega$              |
|            |                | $\mathbf{0}$ | Input is not inverted (a HIGH on the pin reads as 1)                                                                                                |                       |
|            |                | 1            | Input is inverted (a HIGH on the pin reads as 0)                                                                                                    |                       |
| 7          |                |              | Reserved. Read value is undefined, only zero should be written.                                                                                     | NA.                   |
| 8          | HS             |              | Configures I <sup>2</sup> C features for standard mode, fast mode, and Fast Mode Plus operation.<br>See Section 7.3.8 "I <sup>2</sup> C modes".     | $\Omega$              |
|            |                | 0            | I <sup>2</sup> C 50ns glitch filter and slew rate control enabled.                                                                                  |                       |
|            |                | 1            | I <sup>2</sup> C 50ns glitch filter and slew rate control disabled.                                                                                 |                       |
| 9          | <b>HIDRIVE</b> |              | Controls sink current capability of the pin, only for P5[2] and P5[3]. See Section 7.3.8 "I EC<br>modes".                                           | $\Omega$              |
|            |                | 0            | Output drive sink is 4 mA. This is sufficient for standard and fast mode I <sup>2</sup> C.                                                          |                       |
|            |                | 1            | Output drive sink is 20 mA. This is needed for Fast Mode Plus I <sup>2</sup> C. Refer to the<br>appropriate specific device data sheet for details. |                       |
| 31:10      |                |              | Reserved. Read value is undefined, only zero should be written.                                                                                     | NA.                   |

#### <span id="page-140-1"></span>**Table 89. Type I I/O Control registers: FUNC values and pin functions**



#### <span id="page-141-1"></span>**7.4.1.5 Type W IOCON registers (these pins are otherwise the same as Type D, but include a selectable input glitch filter, and default to pull-down/pull-up disabled).**

This IOCON table applies to pins P0[7], P0[8], and P0[9].

<span id="page-141-0"></span>**Table 90. Type W IOCON registers bit description**





#### <span id="page-142-0"></span>**Table 91. Type W I/O Control registers: FUNC values and pin functions**

**UM10562**

**Chapter 8: LPC408x/407x GPIO**

**Rev. 2 — 6 March 2013 User manual**

## **8.1 Basic configuration**

GPIOs are configured using the following registers:

- 1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCGPIO. This enables the GPIOs themselves, GPIO interrupts, and the IOCON block.
- 2. Pins: See [Section 7.4.1](#page-130-0) for GPIO pins and their modes.
- 3. Wake-up: GPIO ports 0 and 2 can be used for wake-up if needed, see ([Section 3.12.8\)](#page-71-0).
- 4. Interrupts: Enable GPIO interrupts in EnR [\(Table 104](#page-154-0) or [Table 109](#page-159-0)) and EnF ([Table 105](#page-155-0) or [Table 110](#page-160-0)). Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.

## **8.2 Features**

## **8.2.1 Digital I/O ports**

- **•** Accelerated GPIO functions:
	- **–** GPIO registers are located on a peripheral AHB bus for fast I/O timing.
	- **–** Mask registers allow treating sets of port bits as a group, leaving other bits unchanged.
	- **–** All GPIO registers are byte, half-word, and word addressable.
	- **–** Entire port value can be written in one instruction.
	- **–** GPIO registers are accessible by the GPDMA.
- **•** Bit-level set and clear registers allow a single instruction set or clear of any number of bits in one port.
- **•** All GPIO registers support bit-banding operations by the CPU.
- **•** GPIO registers are accessible by the GPDMA controller to allow DMA of data to or from GPIOs, synchronized to any DMA request.
- **•** Direction control of individual port bits.
- **•** All I/Os default to input with pull-up after reset.

### **8.2.2 Interrupt generating digital ports**

- **•** Port 0 and Port 2 can provide a single interrupt for any combination of port pins.
- **•** Each port pin can be programmed to generate an interrupt on a rising edge, a falling edge, or both.
- **•** Edge detection is asynchronous, so it may operate when clocks are not present, such as during Power-down mode. With this feature, level triggered interrupts are not needed.
- **•** Each enabled interrupt contributes to a wake-up signal that can be used to bring the part out of Power-down mode.
- **•** Registers provide a software view of pending rising edge interrupts, pending falling edge interrupts, and overall pending GPIO interrupts.
- **•** The GPIO interrupt function does not require that the pin be configured for GPIO. This allows interrupting on a change to a pin that is part of an operating peripheral interface.

# **8.3 Applications**

- **•** General purpose I/O
- **•** Driving LEDs or other indicators
- **•** Controlling off-chip devices
- **•** Sensing digital inputs, detecting edges
- **•** Bringing the part out of Power-down mode

# **8.4 Pin description**



# **8.5 Register description**

The registers represent the enhanced GPIO features available on all of the GPIO ports. These registers are located on an AHB bus for fast read and write timing. They can all be accessed in byte, half-word, and word sizes. A mask register allows access to a group of bits in a single GPIO port independently from other bits in the same port.

**Table 93. Register overview: GPIO (base address 0x2009 8000)**

| <b>Name</b>       | <b>Access</b> | <b>Address offset Description</b> |                                            | <b>Reset value</b> | Table           |
|-------------------|---------------|-----------------------------------|--------------------------------------------|--------------------|-----------------|
| DIR <sub>0</sub>  | R/W           | 0x000                             | GPIO Port0 Direction control register.     | 0                  | 95              |
| MASK0             | R/W           | 0x010                             | Mask register for Port0.                   | 0                  | 96              |
| <b>PINO</b>       | R/W           | 0x014                             | Port0 Pin value register using FIOMASK.    | 0                  | 97              |
| SET <sub>0</sub>  | R/W           | 0x018                             | Port0 Output Set register using FIOMASK.   | 0                  | 98              |
| CLR <sub>0</sub>  | <b>WO</b>     | 0x01C                             | Port0 Output Clear register using FIOMASK. |                    | 99              |
| DIR1              | R/W           | 0x020                             | GPIO Port1 Direction control register.     | 0                  | $\frac{95}{5}$  |
| MASK1             | R/W           | 0x030                             | Mask register for Port1.                   | 0                  | $\overline{96}$ |
| PIN1              | R/W           | 0x034                             | Port1 Pin value register using FIOMASK.    | 0                  | 97              |
| SET <sub>1</sub>  | R/W           | 0x038                             | Port1 Output Set register using FIOMASK.   | $\pmb{0}$          | $\frac{98}{1}$  |
| CLR1              | <b>WO</b>     | 0x03C                             | Port1 Output Clear register using FIOMASK. |                    | 99              |
| DIR <sub>2</sub>  | R/W           | 0x040                             | GPIO Port2 Direction control register.     | 0                  | $\frac{95}{5}$  |
| MASK <sub>2</sub> | R/W           | 0x050                             | Mask register for Port2.                   | 0                  | $\frac{96}{96}$ |
| PIN <sub>2</sub>  | R/W           | 0x054                             | Port2 Pin value register using FIOMASK.    | $\mathbf 0$        | 97              |
| SET <sub>2</sub>  | R/W           | 0x058                             | Port2 Output Set register using FIOMASK.   | $\pmb{0}$          | $\frac{98}{1}$  |
| CLR <sub>2</sub>  | <b>WO</b>     | 0x05C                             | Port2 Output Clear register using FIOMASK. |                    | 99              |
| DIR <sub>3</sub>  | R/W           | 0x060                             | GPIO Port3 Direction control register.     | 0                  | 95              |
| MASK3             | R/W           | 0x070                             | Mask register for Port3.                   | 0                  | $\frac{96}{96}$ |
| PIN <sub>3</sub>  | R/W           | 0x074                             | Port3 Pin value register using FIOMASK.    | $\mathbf 0$        | 97              |
| SET <sub>3</sub>  | R/W           | 0x078                             | Port3 Output Set register using FIOMASK.   | $\pmb{0}$          | $\frac{98}{1}$  |
| CLR <sub>3</sub>  | <b>WO</b>     | 0x07C                             | Port3 Output Clear register using FIOMASK. |                    | 99              |
| DIR4              | R/W           | 0x080                             | GPIO Port4 Direction control register.     | 0                  | 95              |
| MASK4             | R/W           | 0x090                             | Mask register for Port4.                   | $\pmb{0}$          | $\overline{96}$ |
| PIN <sub>4</sub>  | R/W           | 0x094                             | Port4 Pin value register using FIOMASK.    | $\mathbf 0$        | 97              |
| SET4              | R/W           | 0x098                             | Port4 Output Set register using FIOMASK.   | $\pmb{0}$          | $\frac{98}{1}$  |
| CLR4              | <b>WO</b>     | 0x09C                             | Port4 Output Clear register using FIOMASK. |                    | 99              |
| DIR <sub>5</sub>  | R/W           | 0x0A0                             | GPIO Port5 Direction control register.     | 0                  | $\frac{95}{5}$  |
| MASK5             | R/W           | 0x0B0                             | Mask register for Port5.                   | 0                  | $\overline{96}$ |
| PIN <sub>5</sub>  | R/W           | 0x0B4                             | Port5 Pin value register using FIOMASK.    | $\pmb{0}$          | 97              |
| SET <sub>5</sub>  | R/W           | 0x0B8                             | Port5 Output Set register using FIOMASK.   | $\pmb{0}$          | $\frac{98}{1}$  |
| CLR5              | <b>WO</b>     | 0x0BC                             | Port5 Output Clear register using FIOMASK. |                    | 99              |

**Chapter 8: LPC408x/407x GPIO**



#### **Table 94. Register overview: GPIO interrupt (base address 0x4002 8000)**

<span id="page-146-0"></span>[1] Reset value reflects the data stored in used bits only. It does not include reserved bits content.

# **8.5.1 GPIO port registers**

### **8.5.1.1 GPIO port Direction register**

This word accessible register is used to control the direction of the pins when they are configured as GPIO port pins. Direction bit for any pin must be set according to the pin functionality.

Note that GPIO pins P0[29] and P0[30] are shared with the USB\_D+ and USB\_D- pins and must have the same direction. If either FIO0DIR bit 29 or 30 are configured as zero, both P0[29] and P0[30] will be inputs. If both FIO0DIR bits 29 and 30 are ones, both P0[29] and P0[30] will be outputs.

Aside from the 32-bit long and word only accessible DIRx register, every fast GPIO port can also be controlled via byte and half-word access.

#### <span id="page-147-0"></span>**Table 95. GPIO port Direction register (DIR[0:5] - addresses 0x2009 8000 (DIR0) to 0x200980A0 (DIR5)) bit description**



# <span id="page-147-2"></span>**8.5.1.2 Fast GPIO port Mask register**

This register is used to select port pins that will and will not be affected by write accesses to the PINx, SETx or CLRx register. Mask register also filters out port's content when the PINx register is read.

A zero in this register's bit enables an access to the corresponding physical pin via a read or write access. If a bit in this register is one, corresponding pin will not be changed with write access and if read, will not be reflected in the updated PINx register. For software examples, see [Section 8.6.](#page-161-0)

#### <span id="page-147-1"></span>**Table 96. Fast GPIO port Mask register (MASK[0:5] - addresses 0x2009 8010 (MASK0) to 0x2009 80B0 (MASK5)) bit description**



Aside from the 32-bit long and word only accessible MASKx register, every fast GPIO port can also be controlled via byte and half-word access.

### **8.5.1.3 GPIO port Pin value register**

This register provides the value of port pins that are configured to perform only digital functions. The register will give the logic value of the pin regardless of whether the pin is configured for input or output, or as GPIO or an alternate digital function. As an example, a particular port pin may have GPIO input, GPIO output, UART receive, and PWM output as selectable functions. Any configuration of that pin will allow its current logic state to be read from the corresponding PINx register.

If a pin has an analog function as one of its options, the pin state cannot be read if the analog configuration is selected. Selecting the pin as an A/D input disconnects the digital features of the pin. In that case, the pin value read in the PINx register is not valid.

Writing to the PIN<sub>X</sub> register stores the value in the port output register, bypassing the need to use both the SETx and CLRx registers to obtain the entire written value. This feature should be used carefully in an application since it affects the entire port.

 Access to a port pin via the PINx register is conditioned by the corresponding bit of the MASKx register (see [Section 8.5.1.2\)](#page-147-2).

Only pins masked with zeros in the Mask register (see [Section 8.5.1.2](#page-147-2)) will be correlated to the current content of the Fast GPIO port pin value register.

<span id="page-148-0"></span>**Table 97. Fast GPIO port Pin value register (PIN[0:5] - addresses 0x2009 8014 (PIN0) to 0x2009 80B4 (PIN5)) bit description**

| <b>Bit</b> | Symbol | <b>Description</b>                                                                                                    | <b>Reset value</b> |
|------------|--------|-----------------------------------------------------------------------------------------------------------------------|--------------------|
| 31:0       | PINVAL | Fast GPIO output value Set bits. Bit 0 in CLRx corresponds to pin<br>Px[0], bit 31 in CLRx corresponds to pin Px[31]. | 0x0                |
|            |        | $0 =$ Controlled pin output is set to LOW.                                                                            |                    |
|            |        | $1 =$ Controlled pin output is set to HIGH.                                                                           |                    |

Aside from the 32-bit long and word only accessible PINx register, every fast GPIO port can also be controlled via byte and half-word access.

# **8.5.1.4 GPIO port output Set register**

This register is used to produce a HIGH level output at the port pins configured as GPIO in an OUTPUT mode. Writing 1 produces a HIGH level at the corresponding port pins. Writing 0 has no effect. If any pin is configured as an input or a secondary function, writing 1 to the corresponding bit in the SETx has no effect.

Reading the SETx register returns the value of this register, as determined by previous writes to SETx and CLRx (or PINx as noted above). This value does not reflect the effect of any outside world influence on the I/O pins.

Access to a port pin via the SETx register is conditioned by the corresponding bit of the MASKx register (see [Section 8.5.1.2\)](#page-147-2).

<span id="page-148-1"></span>



Aside from the 32-bit long and word only accessible SETx register, every fast GPIO port can also be controlled via byte and half-word access.

# **8.5.1.5 GPIO port output Clear register**

This register is used to produce a LOW level output at port pins configured as GPIO in an OUTPUT mode. Writing 1 produces a LOW level at the corresponding port pin and clears the corresponding bit in the SETx register. Writing 0 has no effect. If any pin is configured as an input or a secondary function, writing to CLRx has no effect.

Access to a port pin via the CLRx register is conditioned by the corresponding bit of the MASKx register (see **[Section 8.5.1.2\)](#page-147-2)**.

<span id="page-149-0"></span>



Aside from the 32-bit long and word only accessible CLRx register, every fast GPIO port can also be controlled via byte and half-word access.

# **8.5.2 GPIO interrupt registers**



The following registers configure the pins of Port 0 and Port 2 to generate interrupts.

# **8.5.2.1 GPIO overall Interrupt Status register**

This read-only register indicates the presence of interrupt pending on all of the GPIO ports that support GPIO interrupts. Only status one bit per port is required.

<span id="page-150-0"></span>



# **8.5.2.2 GPIO Interrupt Status for port 0 Rising Edge Interrupt**

Each bit in these read-only registers indicates the rising edge interrupt status for port 0.

<span id="page-151-0"></span>**Table 101. GPIO Interrupt Status for port 0 Rising Edge Interrupt (STATR0 - 0x4002 8084) bit description**

| <b>Bit</b>     | <b>Symbol</b>       | <b>Description</b>                                                                                                  | <b>Reset</b><br>value |
|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0              | PO_OREI             | Rising Edge Interrupt status for P0[0].<br>$0 = No$ rising edge detected.<br>$1 =$ Rising edge interrupt generated. | 0                     |
| 1              | P0_1REI             | Rising Edge Interrupt status for P0[1]. See bit 0 description.                                                      | 0                     |
| $\overline{c}$ | P <sub>0_2REI</sub> | Rising Edge Interrupt status for P0[2]. See bit 0 description.                                                      | 0                     |
| 3              | P0_3REI             | Rising Edge Interrupt status for P0[3]. See bit 0 description.                                                      | 0                     |
| 4              | P0_4REI             | Rising Edge Interrupt status for P0[4]. See bit 0 description.                                                      | 0                     |
| 5              | P <sub>0_5REI</sub> | Rising Edge Interrupt status for P0[5]. See bit 0 description.                                                      | 0                     |
| 6              | P <sub>0_6REI</sub> | Rising Edge Interrupt status for P0[6]. See bit 0 description.                                                      | 0                     |
| 7              | P0_7REI             | Rising Edge Interrupt status for P0[7]. See bit 0 description.                                                      | 0                     |
| 8              | P0_8REI             | Rising Edge Interrupt status for P0[8]. See bit 0 description.                                                      | 0                     |
| 9              | P <sub>0_9REI</sub> | Rising Edge Interrupt status for P0[9]. See bit 0 description.                                                      | 0                     |
| 10             | <b>P0_10REI</b>     | Rising Edge Interrupt status for P0[10]. See bit 0 description.                                                     | 0                     |
| 11             | P0_11REI            | Rising Edge Interrupt status for P0[11]. See bit 0 description.                                                     | 0                     |
| 12             | P0_12REI            | Rising Edge Interrupt status for P0[12]. See bit 0 description.                                                     | 0                     |
| 13             | <b>P0_13REI</b>     | Rising Edge Interrupt status for P0[13]. See bit 0 description.                                                     | 0                     |
| 14             | P0_14REI            | Rising Edge Interrupt status for P0[14]. See bit 0 description.                                                     | 0                     |
| 15             | P0_15REI            | Rising Edge Interrupt status for P0[15]. See bit 0 description.                                                     | 0                     |
| 16             | <b>P0_16REI</b>     | Rising Edge Interrupt status for P0[16]. See bit 0 description.                                                     | 0                     |
| 17             | <b>P0_17REI</b>     | Rising Edge Interrupt status for P0[17]. See bit 0 description.                                                     | 0                     |
| 18             | <b>P0_18REI</b>     | Rising Edge Interrupt status for P0[18]. See bit 0 description.                                                     | 0                     |
| 19             | <b>P0_19REI</b>     | Rising Edge Interrupt status for P0[19]. See bit 0 description.                                                     | 0                     |
| 20             | <b>P0_20REI</b>     | Rising Edge Interrupt status for P0[20]. See bit 0 description.                                                     | 0                     |
| 21             | P0_21REI            | Rising Edge Interrupt status for P0[21]. See bit 0 description.                                                     | 0                     |
| 22             | P0_22REI            | Rising Edge Interrupt status for P0[22]. See bit 0 description.                                                     | 0                     |
| 23             | P0_23REI            | Rising Edge Interrupt status for P0[23]. See bit 0 description.                                                     | 0                     |
| 24             | P0_24REI            | Rising Edge Interrupt status for P0[24]. See bit 0 description.                                                     | 0                     |
| 25             | <b>P0 25REI</b>     | Rising Edge Interrupt status for P0[25]. See bit 0 description.                                                     | 0                     |
| 26             | P0_26REI            | Rising Edge Interrupt status for P0[26]. See bit 0 description.                                                     | 0                     |
| 27             | P0_27REI            | Rising Edge Interrupt status for P0[27]. See bit 0 description.                                                     | 0                     |
| 28             | P0_28REI            | Rising Edge Interrupt status for P0[28]. See bit 0 description.                                                     | 0                     |
| 29             | P0_29REI            | Rising Edge Interrupt status for P0[29]. See bit 0 description.                                                     | 0                     |
| 30             | P0_30REI            | Rising Edge Interrupt status for P0[30]. See bit 0 description.                                                     | 0                     |
| 31             | P0_31REI            | Rising Edge Interrupt status for P0[31]. See bit 0 description.                                                     | 0                     |

# **8.5.2.3 GPIO Interrupt Status for port 0 Falling Edge Interrupt**

Each bit in these read-only registers indicates the falling edge interrupt status for port 0.

<span id="page-152-0"></span>**Table 102. GPIO Interrupt Status for port 0 Falling Edge Interrupt (STATF0 - 0x4002 8088) bit description**

| <b>Bit</b>     | <b>Symbol</b>   | <b>Description</b>                                                                                                   | <b>Reset</b><br>value |
|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0              | PO_OFEI         | Falling Edge Interrupt status for P0[0].<br>$0 = No$ falling edge detected.<br>1 = Falling edge interrupt generated. | 0                     |
| $\mathbf{1}$   | PO_1FEI         | Falling Edge Interrupt status for P0[1]. See bit 0 description.                                                      | 0                     |
| $\overline{c}$ | P0_2FEI         | Falling Edge Interrupt status for P0[2]. See bit 0 description.                                                      | 0                     |
| 3              | PO_3FEI         | Falling Edge Interrupt status for P0[3]. See bit 0 description.                                                      | 0                     |
| 4              | PO_4FEI         | Falling Edge Interrupt status for P0[4]. See bit 0 description.                                                      | 0                     |
| 5              | P0_5FEI         | Falling Edge Interrupt status for P0[5]. See bit 0 description.                                                      | 0                     |
| 6              | PO_6FEI         | Falling Edge Interrupt status for P0[6]. See bit 0 description.                                                      | 0                     |
| 7              | P0_7FEI         | Falling Edge Interrupt status for P0[7]. See bit 0 description.                                                      | 0                     |
| 8              | PO_8FEI         | Falling Edge Interrupt status for P0[8]. See bit 0 description.                                                      | 0                     |
| 9              | PO_9FEI         | Falling Edge Interrupt status for P0[9]. See bit 0 description.                                                      | 0                     |
| 10             | P0_10FEI        | Falling Edge Interrupt status for P0[10]. See bit 0 description.                                                     | 0                     |
| 11             | P0_11FEI        | Falling Edge Interrupt status for P0[11]. See bit 0 description.                                                     | 0                     |
| 12             | P0_12FEI        | Falling Edge Interrupt status for P0[12]. See bit 0description.                                                      | 0                     |
| 13             | P0_13FEI        | Falling Edge Interrupt status for P0[13]. See bit 0 description.                                                     | 0                     |
| 14             | P0_14FEI        | Falling Edge Interrupt status for P0[14]. See bit 0 description.                                                     | 0                     |
| 15             | <b>P0_15FEI</b> | Falling Edge Interrupt status for P0[15]. See bit 0 description.                                                     | 0                     |
| 16             | P0_16FEI        | Falling Edge Interrupt status for P0[16]. See bit 0 description.                                                     | 0                     |
| 17             | <b>P0_17FEI</b> | Falling Edge Interrupt status for P0[17]. See bit 0 description.                                                     | 0                     |
| 18             | P0_18FEI        | Falling Edge Interrupt status for P0[18]. See bit 0 description.                                                     | 0                     |
| 19             | P0_19FEI        | Falling Edge Interrupt status for P0[19]. See bit 0 description.                                                     | 0                     |
| 20             | P0_20FEI        | Falling Edge Interrupt status for P0[20]. See bit 0 description.                                                     | 0                     |
| 21             | P0_21FEI        | Falling Edge Interrupt status for P0[21]. See bit 0 description.                                                     | 0                     |
| 22             | P0_22FEI        | Falling Edge Interrupt status for P0[22]. See bit 0 description.                                                     | 0                     |
| 23             | P0_23FEI        | Falling Edge Interrupt status for P0[23]. See bit 0 description.                                                     | 0                     |
| 24             | P0_24FEI        | Falling Edge Interrupt status for P0[24]. See bit 0 description.                                                     | 0                     |
| 25             | <b>PO 25FEI</b> | Falling Edge Interrupt status for P0[25]. See bit 0 description.                                                     | 0                     |
| 26             | P0_26FEI        | Falling Edge Interrupt status for P0[26]. See bit 0 description.                                                     | 0                     |
| 27             | P0_27FEI        | Falling Edge Interrupt status for P0[27]. See bit 0 description.                                                     | 0                     |
| 28             | P0_28FEI        | Falling Edge Interrupt status for P0[28]. See bit 0 description.                                                     | 0                     |
| 29             | P0_29FEI        | Falling Edge Interrupt status for P0[29]. See bit 0 description.                                                     | 0                     |
| 30             | P0_30FEI        | Falling Edge Interrupt status for P0[30]. See bit 0 description.                                                     | 0                     |
| 31             | P0_31FEI        | Falling Edge Interrupt status for P0[31]. See bit 0 description.                                                     | 0                     |

# **8.5.2.4 GPIO Interrupt Clear register for port 0**

Writing a 1 into a bit in this write-only register clears any interrupts for the corresponding port 0 pin.

<span id="page-153-0"></span>



# **8.5.2.5 GPIO Interrupt Enable for port 0 Rising Edge**

Each bit in these read-write registers enables the rising edge interrupt for the corresponding port 0 pin.

Which pins are available depends on the part number and package combination. See the specific device data sheet for details.

#### <span id="page-154-0"></span>**Table 104. GPIO Interrupt Enable for port 0 Rising Edge (ENR0 - 0x4002 8090) bit description**



### **8.5.2.6 GPIO Interrupt Enable for port 0 Falling Edge**

Each bit in these read-write registers enables the falling edge interrupt for the corresponding GPIO port 0 pin.

#### <span id="page-155-0"></span>**Table 105. GPIO Interrupt Enable for port 0 Falling Edge (ENF0 - address 0x4002 8094) bit description**



# **8.5.2.7 GPIO Interrupt Status for port 2 Rising Edge Interrupt**

Each bit in these read-only registers indicates the rising edge interrupt status for port 2.

<span id="page-156-0"></span>**Table 106. GPIO Interrupt Status for port 2 Rising Edge Interrupt (STATR2 - 0x4002 80A4) bit description**

| <b>Bit</b> | <b>Symbol</b>        | <b>Description</b>                                                                                                     | <b>Reset</b><br>value |
|------------|----------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0          | P2_0REI              | Status of Rising Edge Interrupt for P2[0].<br>$0 = No$ rising edge detected.<br>$1 =$ Rising edge interrupt generated. | 0                     |
| 1          | P <sub>2_1</sub> REI | Status of Rising Edge Interrupt for P2[1]. See bit 0 description.                                                      | 0                     |
| 2          | P <sub>2_2REI</sub>  | Status of Rising Edge Interrupt for P2[2]. See bit 0 description.                                                      | 0                     |
| 3          | P <sub>2_3REI</sub>  | Status of Rising Edge Interrupt for P2[3]. See bit 0 description.                                                      | 0                     |
| 4          | P <sub>2_4REI</sub>  | Status of Rising Edge Interrupt for P2[4]. See bit 0 description.                                                      | 0                     |
| 5          | P <sub>2_5REI</sub>  | Status of Rising Edge Interrupt for P2[5]. See bit 0 description.                                                      | 0                     |
| 6          | P <sub>2_6</sub> REI | Status of Rising Edge Interrupt for P2[6]. See bit 0 description.                                                      | 0                     |
| 7          | P <sub>2_7REI</sub>  | Status of Rising Edge Interrupt for P2[7]. See bit 0 description.                                                      | 0                     |
| 8          | P <sub>2_8</sub> REI | Status of Rising Edge Interrupt for P2[8]. See bit 0 description.                                                      | 0                     |
| 9          | P <sub>2_9REI</sub>  | Status of Rising Edge Interrupt for P2[9]. See bit 0 description.                                                      | 0                     |
| 10         | P2_10REI             | Status of Rising Edge Interrupt for P2[10]. See bit 0 description.                                                     | 0                     |
| 11         | <b>P2_11REI</b>      | Status of Rising Edge Interrupt for P2[11]. See bit 0 description.                                                     | 0                     |
| 12         | P2_12REI             | Status of Rising Edge Interrupt for P2[12]. See bit 0 description.                                                     | 0                     |
| 13         | <b>P2_13REI</b>      | Status of Rising Edge Interrupt for P2[13]. See bit 0 description.                                                     | 0                     |
| 14         | <b>P2_14REI</b>      | Status of Rising Edge Interrupt for P2[14]. See bit 0 description.                                                     | 0                     |
| 15         | <b>P2_15REI</b>      | Status of Rising Edge Interrupt for P2[15]. See bit 0 description.                                                     | 0                     |
| 16         | P2_16REI             | Status of Rising Edge Interrupt for P2[16]. See bit 0 description.                                                     | 0                     |
| 17         | <b>P2_17REI</b>      | Status of Rising Edge Interrupt for P2[17]. See bit 0 description.                                                     | 0                     |
| 18         | P2_18REI             | Status of Rising Edge Interrupt for P2[18]. See bit 0 description.                                                     | 0                     |
| 19         | <b>P2_19REI</b>      | Status of Rising Edge Interrupt for P2[19]. See bit 0 description.                                                     | 0                     |
| 20         | <b>P2_20REI</b>      | Status of Rising Edge Interrupt for P2[20]. See bit 0 description.                                                     | 0                     |
| 21         | P2_21REI             | Status of Rising Edge Interrupt for P2[21]. See bit 0 description.                                                     | 0                     |
| 22         | P2_22REI             | Status of Rising Edge Interrupt for P2[22]. See bit 0 description.                                                     | 0                     |
| 23         | P2_23REI             | Status of Rising Edge Interrupt for P2[23]. See bit 0 description.                                                     | 0                     |
| 24         | P2_24REI             | Status of Rising Edge Interrupt for P2[24]. See bit 0 description.                                                     | 0                     |
| 25         | <b>P2 25REI</b>      | Status of Rising Edge Interrupt for P2[25]. See bit 0 description.                                                     | 0                     |
| 26         | P2_26REI             | Status of Rising Edge Interrupt for P2[26]. See bit 0 description.                                                     | 0                     |
| 27         | P2_27REI             | Status of Rising Edge Interrupt for P2[27]. See bit 0 description.                                                     | 0                     |
| 28         | P2_28REI             | Status of Rising Edge Interrupt for P2[28]. See bit 0 description.                                                     | 0                     |
| 29         | P2_29REI             | Status of Rising Edge Interrupt for P2[29]. See bit 0 description.                                                     | 0                     |
| 30         | P2_30REI             | Status of Rising Edge Interrupt for P2[30]. See bit 0 description.                                                     | 0                     |
| 31         | P2_31REI             | Status of Rising Edge Interrupt for P2[31]. See bit 0 description.                                                     | 0                     |

# **8.5.2.8 GPIO Interrupt Status for port 2 Falling Edge Interrupt**

Each bit in these read-only registers indicates the falling edge interrupt status for port 2.

<span id="page-157-0"></span>**Table 107. GPIO Interrupt Status for port 2 Falling Edge Interrupt (STATF2 - 0x4002 80A8) bit description**

| <b>Bit</b> | <b>Symbol</b>       | <b>Description</b>                                                                                                      | <b>Reset</b><br>value |
|------------|---------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0          | P2_0FEI             | Status of Falling Edge Interrupt for P2[0].<br>$0 = No$ falling edge detected.<br>1 = Falling edge interrupt generated. | 0                     |
| 1          | P <sub>2_1FEI</sub> | Status of Falling Edge Interrupt for P2[1]. See bit 0 description.                                                      | 0                     |
| 2          | P <sub>2_2FEI</sub> | Status of Falling Edge Interrupt for P2[2]. See bit 0 description.                                                      | 0                     |
| 3          | P <sub>2_3FEI</sub> | Status of Falling Edge Interrupt for P2[3]. See bit 0 description.                                                      | 0                     |
| 4          | P <sub>2_4FEI</sub> | Status of Falling Edge Interrupt for P2[4]. See bit 0 description.                                                      | 0                     |
| 5          | P <sub>2</sub> 5FEI | Status of Falling Edge Interrupt for P2[5]. See bit 0 description.                                                      | 0                     |
| 6          | P <sub>2_6FEI</sub> | Status of Falling Edge Interrupt for P2[6]. See bit 0 description.                                                      | 0                     |
| 7          | P <sub>2</sub> 7FEI | Status of Falling Edge Interrupt for P2[7]. See bit 0 description.                                                      | 0                     |
| 8          | P <sub>2_8FEI</sub> | Status of Falling Edge Interrupt for P2[8]. See bit 0 description.                                                      | 0                     |
| 9          | P <sub>2</sub> 9FEI | Status of Falling Edge Interrupt for P2[9]. See bit 0 description.                                                      | 0                     |
| 10         | P2_10FEI            | Status of Falling Edge Interrupt for P2[10]. See bit 0 description.                                                     | 0                     |
| 11         | P2_11FEI            | Status of Falling Edge Interrupt for P2[11]. See bit 0 description.                                                     | 0                     |
| 12         | P2_12FEI            | Status of Falling Edge Interrupt for P2[12]. See bit 0 description.                                                     | 0                     |
| 13         | P2_13FEI            | Status of Falling Edge Interrupt for P2[13]. See bit 0 description.                                                     | 0                     |
| 14         | P2_14FEI            | Status of Falling Edge Interrupt for P2[14]. See bit 0 description.                                                     | 0                     |
| 15         | P2_15FEI            | Status of Falling Edge Interrupt for P2[15]. See bit 0 description.                                                     | 0                     |
| 16         | P2_16FEI            | Status of Falling Edge Interrupt for P2[16]. See bit 0 description.                                                     | 0                     |
| 17         | <b>P2_17FEI</b>     | Status of Falling Edge Interrupt for P2[17]. See bit 0 description.                                                     | 0                     |
| 18         | P2_18FEI            | Status of Falling Edge Interrupt for P2[18]. See bit 0 description.                                                     | 0                     |
| 19         | P2_19FEI            | Status of Falling Edge Interrupt for P2[19]. See bit 0 description.                                                     | 0                     |
| 20         | P2_20FEI            | Status of Falling Edge Interrupt for P2[20]. See bit 0 description.                                                     | 0                     |
| 21         | P2_21FEI            | Status of Falling Edge Interrupt for P2[21]. See bit 0 description.                                                     | 0                     |
| 22         | P2_22FEI            | Status of Falling Edge Interrupt for P2[22]. See bit 0 description.                                                     | 0                     |
| 23         | P2_23FEI            | Status of Falling Edge Interrupt for P2[23]. See bit 0 description.                                                     | 0                     |
| 24         | P2_24FEI            | Status of Falling Edge Interrupt for P2[24]. See bit 0 description.                                                     | 0                     |
| 25         | <b>P2 25FEI</b>     | Status of Falling Edge Interrupt for P2[25]. See bit 0 description.                                                     | 0                     |
| 26         | P2_26FEI            | Status of Falling Edge Interrupt for P2[26]. See bit 0 description.                                                     | 0                     |
| 27         | P2_27FEI            | Status of Falling Edge Interrupt for P2[27]. See bit 0 description.                                                     | 0                     |
| 28         | P2_28FEI            | Status of Falling Edge Interrupt for P2[28]. See bit 0 description.                                                     | 0                     |
| 29         | P2_29FEI            | Status of Falling Edge Interrupt for P2[29]. See bit 0 description.                                                     | 0                     |
| 30         | P2_30FEI            | Status of Falling Edge Interrupt for P2[30]. See bit 0 description.                                                     | 0                     |
| 31         | P2_31FEI            | Status of Falling Edge Interrupt for P2[31]. See bit 0 description.                                                     | 0                     |

# **8.5.2.9 GPIO Interrupt Clear register for port 2**

Writing a 1 into a bit in this write-only register clears any interrupts for the corresponding port 2 pin.

<span id="page-158-0"></span>



# **8.5.2.10 GPIO Interrupt Enable for port 2 Rising Edge**

Each bit in these read-write registers enables the rising edge interrupt for the corresponding port 2 pin.

Which pins are available depends on the part number and package combination. See the specific device data sheet for details.

#### <span id="page-159-0"></span>**Table 109. GPIO Interrupt Enable for port 2 Rising Edge (ENR2 - 0x4002 80B0) bit description**



# **8.5.2.11 GPIO Interrupt Enable for port 2 Falling Edge**

Each bit in these read-write registers enables the falling edge interrupt for the corresponding GPIO port 2 pin.

<span id="page-160-0"></span>

28 P2\_28EF Enable falling edge interrupt for P2[28]. See bit 0 description. 0 29 P2\_29EF Enable falling edge interrupt for P2[29]. See bit 0 description. 0 30 P2\_30EF Enable falling edge interrupt for P2[30]. See bit 0 description. 0 31 P2\_31EF Enable falling edge interrupt for P2[31]. See bit 0 description. 0

# <span id="page-161-1"></span><span id="page-161-0"></span>**8.6 GPIO usage notes**

#### **8.6.1 Example: An instantaneous output of 0s and 1s on a GPIO port**

**Solution 1:** using 32-bit (word) accessible fast GPIO registers

```
FIO0MASK = 0xFFFF00FF ;
FIO0PIN = 0x0000A500;
```
**Solution 2:** using 16-bit (half-word) accessible fast GPIO registers

 $FIOOMASKL = 0x00FF;$  $FIOOPINI = 0xA500;$ 

**Solution 3:** using 8-bit (byte) accessible fast GPIO registers

 $FIOOPIN1 = 0xA5;$ 

#### **8.6.2 Writing to FIOSET/FIOCLR vs. FIOPIN**

Writing to the FIOSET/FIOCLR registers allow a program to easily change a port's output pin(s) to both high and low levels at the same time. When FIOSET or FIOCLR are used, only pin/bit(s) written with 1 will be changed, while those written as 0 will remain unaffected.

Writing to the FIOPIN register enables instantaneous output of a desired value on the parallel GPIO. Data written to the FIOPIN register will affect all pins configured as outputs on that port: zeroes in the value will produce low level pin outputs and ones in the value will produce high level pin outputs.

A subset of a port's pins may be changed by using the FIOMASK register to define which pins are affected. FIOMASK is set up to contain zeroes in bits corresponding to pins that will be changed, and ones for all others. Solution 2 from [Section 8.6.1](#page-161-1) above illustrates output of 0xA5 on PORT0 pins 15 to 8 while preserving all other PORT0 output pins as they were before.

# **UM10562**

**Chapter 9: LPC408x/407x External Memory Controller (EMC)**

**Rev. 2 — 6 March 2013 User manual**

# **9.1 How to read this chapter**

This chapter describes the external memory controller for devices that support external memory. EMC configurations vary with different packages for devices that support external memory, see [Table 111](#page-162-0).



#### <span id="page-162-0"></span>**Table 111. EMC configuration**

<span id="page-162-1"></span>[1] In addition to the registers that are common to all EMC operations: EMCControl and EMCConfig.

- <span id="page-163-0"></span>[2] In addition to the registers that are common to all EMC dynamic chip selects: EMCDynamicControl, EMCDynamicRefresh, EMCDynamicReadConfig, EMCDynamicRP, EMCDynamicRAS, EMCDynamicSREX, EMCDynamicAPR, EMCDynamicDAL, EMCDynamicWR, EMCDynamicRC, EMCDynamicRFC, EMCDynamicXSR, EMCDynamicRRD, and EMCDynamicMRD
- <span id="page-163-1"></span>[3] In addition to the EMCStaticExtendedWait register which applies to all static chip selects.

# **9.2 Basic configuration**

The EMC is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCEMC.

**Remark:** The EMC is enabled on reset (PCEMC = 1). On POR and warm reset, the EMC is enabled as well, see [Table 115](#page-177-0) and [Table 118](#page-179-0).

- 2. Clock: The EMC clock can be the same as the CPU clock (the default), or half that. The lower rate is intended to be used primarily when the CPU is running faster than the external bus can support. Clock selection for the EMC is described in [Section 3.3.3.1](#page-31-0).
- 3. Pins: Select EMC pins and pin modes through the relevant IOCON registers ([Section 7.4.1](#page-130-0)).
- 4. Configuration: See [Table 115](#page-177-0) to [Table 118](#page-179-0). Also see additional EMC configurations in [Section 3.3.7.1 "System Controls and Status register"](#page-44-0). In particular make sure that the address shift mode is configured correctly for the application hardware.
- 5. MPU: Default memory space permissions for the CPU do not allow program execution from the address range that includes the dynamic memory chip selects. These permissions can be changed by programming the MPU (see the ARM Cortex-M4 User Guide referred to in [Section 40.1](#page-904-0) for details of MPU operation.
- 6. To set the EMC delay clock see the EMC delay clock register in the system control block (see [Section 3.3.6.1](#page-41-0)).
- 7. To calibrate the EMC clock, see [Section 3.3.6.2.](#page-42-0)

# **9.3 Introduction**

The External Memory Controller (EMC) is an ARM PrimeCell™ MultiPort Memory Controller peripheral offering support for asynchronous static memory devices such as RAM, ROM and Flash, as well as dynamic memories such as Single Data Rate SDRAM. The EMC is an Advanced Microcontroller Bus Architecture (AMBA) compliant peripheral.

# **9.4 Features**

- **•** Static chip selects each support up to 64 MB of data. By enabling the address shift mode, static chip select 0 can support up to 256 MB, and static chip select 1 can support up to 128 MB (see SCS register bit 0 [\(Section 3.3.7.1](#page-44-0))
- **•** Dynamic chip selects each support up to 256 MB of data.
- **•** Dynamic memory interface support including Single Data Rate SDRAM.
- **•** Asynchronous static memory device support including RAM, ROM, and Flash, with or without asynchronous page mode.
- **•** Low transaction latency.
- **•** Read and write buffers to reduce latency and to improve performance.
- **•** 8-bit, 16-bit, and 32-bit wide static memory support.
- **•** 16-bit and 32-bit wide chip select SDRAM memory support.
- **•** Static memory features include:
	- **–** Asynchronous page mode read
	- **–** Programmable wait states
	- **–** Bus turnaround delay
	- **–** Output enable and write enable delays
	- **–** Extended wait
- **•** Four chip selects for synchronous memory and four chip selects for static memory devices.
- **•** Power-saving modes dynamically control CKE and CLKOUT to SDRAMs.
- **•** Dynamic memory self-refresh mode controlled by software.
- **•** Controller supports 2 kbit, 4 kbit, and 8 kbit row address synchronous memory parts. That is typical 512 Mbit, 256 Mbit, and 128 Mbit parts, with 4, 8, 16, or 32 data bits per device.
- **•** Separate reset domains allow the for auto-refresh through a chip reset if desired.
- **•** Programmable delay elements allow fine-tuning EMC timing.

Note: Synchronous static memory devices (synchronous burst mode) are not supported.

#### **Chapter 9: LPC408x/407x External Memory Controller (EMC)**

# <span id="page-165-1"></span>**9.5 EMC functional description**



[Figure 16](#page-165-0) shows a block diagram of the EMC.

<span id="page-165-0"></span>The functions of the EMC blocks are described in the following sections:

- **•** AHB slave register interface.
- **•** AHB slave memory interfaces.
- **•** Data buffers.
- **•** Memory controller state machine.
- **•** Pad interface.

Note: For 32 bit wide chip selects data is transferred to and from dynamic memory in SDRAM bursts of four. For 16 bit wide chip selects SDRAM bursts of eight are used.

#### **Chapter 9: LPC408x/407x External Memory Controller (EMC)**

# **9.5.1 AHB slave register interface**

The AHB slave register interface block enables the registers of the EMC to be programmed. This module also contains most of the registers and performs the majority of the register address decoding.

To eliminate the possibility of endianness problems, all data transfers to and from the registers of the EMC must be 32 bits wide.

**Note:** If an access is attempted with a size other than a word (32 bits), it causes an ERROR response to the AHB bus and the transfer is terminated.

# **9.5.2 AHB slave memory interface**

The AHB slave memory interface allows access to external memories.

#### **9.5.2.1 Memory transaction endianness**

The endianness of the data transfers to and from the external memories is determined by the Endian mode (N) bit in the EMCConfig register.

**Note:** The memory controller must be idle (see the busy field of the EMCStatus Register) before endianness is changed, so that the data is transferred correctly.

#### **9.5.2.2 Memory transaction size**

Memory transactions can be 8, 16, or 32 bits wide. Any access attempted with a size greater than a word (32 bits) causes an ERROR response to the AHB bus and the transfer is terminated.

#### **9.5.2.3 Write protected memory areas**

Write transactions to write-protected memory areas generate an ERROR response to the AHB bus and the transfer is terminated.

### **9.5.3 Pad interface**

The pad interface block provides the interface to the pads. The pad interface uses a feedback clock, FBCLKIN, from the CLKOUT0 output of the EMC to resynchronize SDRAM read data from the off-chip to on-chip domains.

# **9.5.4 Data buffers**

The AHB interface reads and writes via buffers to improve memory bandwidth and reduce transaction latency. The EMC contains four 16-word buffers. The buffers can be used as read buffers, write buffers, or a combination of both. The buffers are allocated automatically.

The buffers must be disabled during SDRAM initialization. The buffers must be enabled during normal operation.

The buffers can be enabled or disabled for static memory using the EMCStaticConfig Registers.

#### **9.5.4.1 Write buffers**

Write buffers are used to:

**•** Merge write transactions so that the number of external transactions are minimized. Buffer data until the EMC can complete the write transaction, improving AHB write latency.

Convert all dynamic memory write transactions into quadword bursts on the external memory interface. This enhances transfer efficiency for dynamic memory.

**•** Reduce external memory traffic. This improves memory bandwidth and reduces power consumption.

Write buffer operation:

**•** If the buffers are enabled, an AHB write operation writes into the Least Recently Used (LRU) buffer, if empty.

If the LRU buffer is not empty, the contents of the buffer are flushed to memory to make space for the AHB write data.

**•** If a buffer contains write data it is marked as dirty, and its contents are written to memory before the buffer can be reallocated.

The write buffers are flushed whenever:

**•** The memory controller state machine is not busy performing accesses to external memory.

The memory controller state machine is not busy performing accesses to external memory, and an AHB interface is writing to a different buffer.

Note: For dynamic memory, the smallest buffer flush is a quadword of data. For static memory, the smallest buffer flush is a byte of data.

#### **9.5.4.2 Read buffers**

Read buffers are used to:

**•** Buffer read requests from memory. Future read requests that hit the buffer read the data from the buffer rather than memory, reducing transaction latency.

Convert all read transactions into quadword bursts on the external memory interface. This enhances transfer efficiency for dynamic memory.

**•** Reduce external memory traffic. This improves memory bandwidth and reduces power consumption.

Read buffer operation:

- **•** If the buffers are enabled and the read data is contained in one of the buffers, the read data is provided directly from the buffer.
- **•** If the read data is not contained in a buffer, the LRU buffer is selected. If the buffer is dirty (contains write data), the write data is flushed to memory. When an empty buffer is available the read command is posted to the memory.

A buffer filled by performing a read from memory is marked as not-dirty (not containing write data) and its contents are not flushed back to the memory controller unless a subsequent AHB transfer performs a write that hits the buffer.

### **9.5.5 Memory controller state machine**

The memory controller state machine comprises a static memory controller and a dynamic memory controller.

### **9.5.6 Timing control with programmable delay elements**

Programmable delay elements are provided to allow fine-tuning the timing of various aspects of EMC operation in connection with SDRAM memory.

- **•** For the clock delayed operating mode, separate programmable delays are provided for each potential clock output, CLKOUT0 and CLKOUT1.
- **•** For the command delayed operating mode, a programmable delay is provided to control delay of all command outputs.
- **•** For both operating modes, a programmable delay is provided to control the time at which input data from SDRAM memory is sampled.

The locations of the programmable delays are shown in the EMC overall block diagram ([Figure 16](#page-165-0)). See descriptions of the EMCDLYCTL and EMCCAL registers for more information.

#### **Chapter 9: LPC408x/407x External Memory Controller (EMC)**

# **9.6 Low-power operation**

In many systems, the contents of the memory system have to be maintained during low-power sleep modes. The EMC provides a mechanism to place the dynamic memories into self-refresh mode.

Self-refresh mode can be entered by software by setting the SREFREQ bit in the EMCDynamicControl Register and polling the SREFACK bit in the EMCStatus Register.

Any transactions to memory that are generated while the memory controller is in self-refresh mode are rejected and an error response is generated to the AHB bus. Clearing the SREFREQ bit in the EMCDynamicControl Register returns the memory to normal operation. See the memory data sheet for refresh requirements.

Note: The static memory can be accessed as normal when the SDRAM memory is in self-refresh mode.

#### **9.6.1 Low-power SDRAM Deep-sleep Mode**

The EMC supports JEDEC low-power SDRAM deep-sleep mode. Deep-sleep mode can be entered by setting the deep-sleep mode (DP) bit, the dynamic memory clock enable bit (CE), and the dynamic clock control bit (CS) in the EMCDynamicControl register. The device is then put into a low-power mode where the device is powered down and no longer refreshed. All data in the memory is lost.

### **9.6.2 Low-power SDRAM partial array refresh**

The EMC supports JEDEC low-power SDRAM partial array refresh. Partial array refresh can be programmed by initializing the SDRAM memory device appropriately. When the memory device is put into self-refresh mode only the memory banks specified are refreshed. The memory banks that are not refreshed lose their data contents.

# **9.7 Memory bank select**

Eight independently-configurable memory chip selects are supported:

- **•** Pins EMC\_CS3 to EMC\_CS0 are used to select static memory devices.
- **•** Pins EMC\_DYCS3 to EMC\_DYCS0 are used to select dynamic memory devices.

Static memory chip select ranges are each 64 megabytes in size, while dynamic memory chip selects cover a range of 256 megabytes each. [Table 112](#page-170-0) shows the address ranges of the chip selects.



#### <span id="page-170-0"></span>**Table 112. Memory bank selection**

# **9.8 EMC Reset**

The EMC receives two reset signals. One is Power-On Reset (POR), asserted when chip power is applied, and when a brown-out condition is detected (see the System Control Block chapter for details of Brown-Out Detect). The other reset is from the external Reset pin and the Watchdog Timer.

A configuration bit in the SCS register, called EMC\_Reset\_Disable, allows control of how the EMC is reset (see [Section 3.3.7.1 "System Controls and Status register"](#page-44-0)). The default configuration (EMC\_Reset\_Disable =  $0$ ) is that both EMC resets are asserted when any type of reset event occurs. In this mode, all registers and functions of the EMC are initialized upon any reset condition.

If EMC\_Reset\_Disable is set to 1, many portions of the EMC are only reset by a power-on or brown-out event, in order to allow the EMC to retain its state through a warm reset (external reset or watchdog reset). If the EMC is configured correctly, auto-refresh can be maintained through a warm reset.

#### **Chapter 9: LPC408x/407x External Memory Controller (EMC)**

# **9.9 Address shift mode**

 The EMC supports an optional address shift mode for static memories that can simplify board design and potentially increase external memory addressing range in some cases. The latter cases are described in footnotes of [Table 3 "Memory usage and details"](#page-13-0) in the Memory Map chapter of this manual.

Address shift mode is controlled by a configuration bit in the SCS register, called EMC Shift Control (see [Section 3.3.7.1 "System Controls and Status register"\)](#page-44-0).

When the address shift mode is not activated (the EMC Shift Control bit in the SCS register = 1), static memory addresses are output as byte addresses. This means that for memories wider than a byte, one or two address lines are not used, and that address connections to memory devices must be shifted in the board design. For example, if a 32-bit wide memory system is connected, the lowest line address of the memory device(s) would be connected to EMC address line 2, skipping bits 0 and 1.

When the address shift mode is activated (the EMC Shift Control bit in the SCS register = 0), static memory addresses are shifted to match the lowest address bit needed for bus width. In this case, the lowest address line of the memory device(s) is always to EMC address line 0.

# **9.10 Memory mapped I/O and burst disable**

By default, the EMC uses buffering to obtain better external memory access performance. However, in the case of memory mapped I/O devices, the read-ahead operations that occur due to the buffering can cause issues with some such devices. This could be from a change of status in one register caused by reading another register, or could simply cause an unplanned read of a data FIFO when another register in the device is read intentionally.

To prevent this issue, the use of buffering to read ahead of actual CPU memory read requests can be disabled. The configuration bit that controls this function is called EMC Burst Control, and is found in the SCS register (see [Section 3.3.7.1 "System Controls and](#page-44-0)  [Status register"\)](#page-44-0).

# **9.11 Using the EMC with SDRAM**

### **9.11.1 Mode register setup**

When using the EMC with SDRAM, the SDRAM devices must be configured appropriately for the EMC. This includes setting up the SDRAMs for a 128-bit sequential burst. The burst configuration is done through a mode register in the SDRAM memory. [Figure 17](#page-172-0) shows the layout for a JEDEC standard SDRAM mode register.

<span id="page-172-0"></span>

The mode register is loaded by first sending the "Set Mode" Command to the SDRAM using the DYNAMICCONTROL register's SDRAM Initialization bits to send a MODE command, and then reading the SDRAM at an address that is partially formed from the new mode register value. The actual value loaded into the mode register is taken by the SDRAM from the address lines of the EMC while they are sending the row address during the read.

#### **Example**

To determine the address to read from to load the mode register, the portion of the EMC address bits that map to the row address must be identified. In this example, we will use:

- **•** a single 8M by 16-bit external SDRAM chip in Row, Bank, Column mode on CS0
- **•** CAS latency of 2

Since the EMC uses bursts of 8 for a 16-bit external memory, we need to load the mode register with a burst length of 8 (8  $\times$  16 bits memory width = 128 bits). The mode register configuration needed is 0x023. To load the mode register, we need to do a read from the address constructed as follows:

#### **Information needed:**

- **•** Base address for Dynamic Chip Select 0, found in [Table 3](#page-13-0). For this device, the address is 0xA000 0000.
- **•** Mode register value, based on information from both the SDRAM data sheet, as in [Figure 17,](#page-172-0) and the EMC. In this example, the value will be 0x23. This represents a programmed burst length, CAS latency of 2, sequential burst type, and a burst length of 8, as described in [Section 9.5.](#page-165-1)
- **•** Bank bits and column bits, look up in [Table 134.](#page-189-0) In this example, it is 4 banks and 9 column bits.
- **•** Bus width, defined in this example to be 16 bits.

#### **The Mode register value calculation is:**

Base address + (mode register value << (bank bits + column bits + bus width/16)

The shift operation aligns the mode register value with the row address bits.

#### **In this example:**

 $0xA0000000 + (0x23 << (2 + 9 + 1)) = 0xA0000000 + 0x23000 = 0xA0023000$ 

# **9.12 Pin description**

[Table 113](#page-174-0) shows the interface and control signal pins for the EMC.



### <span id="page-174-0"></span>**Table 113. Pad interface and control signal descriptions**

# **9.13 Register description**

This chapter describes the EMC registers and provides details required when programming the microcontroller. .

The EMC clock configuration and clock calibration registers are located in the system control block. See [Section 3.3.6.1](#page-41-0) and [Section 3.3.6.2](#page-42-0).





#### **Chapter 9: LPC408x/407x External Memory Controller (EMC)**

#### **Table 114. Register overview: EMC (base address 0x2009 C000)** *…continued*



<span id="page-176-0"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

#### **Chapter 9: LPC408x/407x External Memory Controller (EMC)**

# **9.13.1 EMC Control register**

The EMCControl register is a read/write register that controls operation of the memory controller. The control bits can be altered during normal operation. [Table 115](#page-177-0) shows the bit assignments for the EMCControl register.

<span id="page-177-0"></span>

<span id="page-177-1"></span>

# **9.13.2 EMC Status register**

The read-only EMCStatus register provides EMC status information.

#### <span id="page-178-1"></span>**Table 116. EMC Status register (STATUS - address 0x2009 C008) bit description**



# **9.13.3 EMC Configuration register**

The EMCConfig register configures the operation of the memory controller. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. This register is accessed with one wait state.

<span id="page-178-0"></span>**Table 117. EMC Configuration register (CONFIG - address 0x2009 C008) bit description**

| <b>Bit</b> |             |          | <b>Symbol Value Description</b>                                                                                                                                       | <b>Reset Value</b> |
|------------|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| $\Omega$   | EM          |          | Endian mode. On power-on reset, the value of the endian bit is 0. All data must be<br>flushed in the EMC before switching between little-endian and big-endian modes. | 0                  |
|            |             | 0        | Little-endian mode (POR reset value).                                                                                                                                 |                    |
|            |             |          | Big-endian mode.                                                                                                                                                      |                    |
| 7:1        |             |          | Reserved. Read value is undefined, only zero should be written.                                                                                                       | ΝA                 |
| 8          | <b>CLKR</b> |          | CCLK: CLKOUT ratio. This bit must contain 0 for proper operation of the EMC.                                                                                          | 0                  |
|            |             | $\Omega$ | 1:1 (POR reset value)                                                                                                                                                 |                    |
|            |             |          | 1:2 (this option is not available)                                                                                                                                    |                    |
| 31:9       |             |          | Reserved. Read value is undefined, only zero should be written.                                                                                                       | ΝA                 |

# **9.13.4 Dynamic Memory Control register**

The EMCDynamicControl register controls dynamic memory operation. The control bits can be altered during normal operation.

#### <span id="page-179-0"></span>**Table 118. Dynamic Control register (DYNAMICCONTROL - address 0x2009 C020) bit description**



<span id="page-179-2"></span><span id="page-179-1"></span>[3] Disabling CLKOUT can be performed if there are no SDRAM memory transactions. When enabled this bit can be used in conjunction with the dynamic memory clock control (CS) field.

**Remark:** Deep-sleep mode can be entered by setting the deep-sleep mode (DP) bit, the dynamic memory clock enable bit (CE), and the dynamic clock control bit (CS) to one. The device is then put into a low-power mode where the device is powered down and no longer refreshed. All data in the memory is lost.

<span id="page-179-3"></span>mode set this bit LOW.
## **9.13.5 Dynamic Memory Refresh Timer register**

The EMCDynamicRefresh register configures dynamic memory operation. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. However, these control bits can, if necessary, be altered during normal operation. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects. Therefore the worst case value for all of the chip selects must be programmed. .

**Table 119. Dynamic Memory Refresh Timer register (DYNAMICREFRESH - address 0x2009 C024) bit description**

| <b>Bit</b> | Symbol  | <b>Description</b>                                                                                                                                                                                                                                                                                                                                   | <b>Reset</b><br>value |
|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 10:0       | REFRESH | Refresh timer.<br>Indicates the multiple of 16 CCLKs between SDRAM refresh cycles.<br>$0x0$ = Refresh disabled (POR reset value).<br>$0x1 - 0x7FF = n x16 = 16n CCLKs between SDRAM refresh cycles.$<br>For example:<br>$0x1 = 1 \times 16 = 16$ CCLKs between SDRAM refresh cycles.<br>$0x8 = 8 \times 16 = 128$ CCLKs between SDRAM refresh cycles | 0                     |
| 31:11      |         | Reserved, user software should not write ones to reserved bits. The<br>value read from a reserved bit is not defined.                                                                                                                                                                                                                                |                       |

For example, for the refresh period of 16 µs, and a CCLK frequency of 50 MHz, the following value must be programmed into this register:

 $(16 \times 10^{-6} \times 50 \times 106) / 16 = 50$  or 0x32

If auto-refresh through warm reset is requested (by setting the EMC\_Reset\_Disable bit), the timing of auto-refresh must be adjusted to allow a sufficient refresh rate when the clock rate is reduced during the wake-up period of a reset cycle. During this period, the EMC (and all other portions of the device that are being clocked) run from the IRC oscillator at 12 MHz. So, 12 MHz must be considered the CCLK rate for refresh calculations if auto-refresh through warm reset is requested.

Note: The refresh cycles are evenly distributed. However, there might be slight variations when the auto-refresh command is issued depending on the status of the memory controller.

# **9.13.6 Dynamic Memory Read Configuration register**

The EMCDynamicReadConfig register configures the dynamic memory read strategy. This register must only be modified during system initialization. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects, so a single read strategy must be used for all dynamic memories.

[Table 120](#page-181-0) shows the bit assignments for the EMCDynamicReadConfig register.

<span id="page-181-0"></span>**Table 120. Dynamic Memory Read Configuration register (DYNAMICREADCONFIG - address 0x2009 C028) bit description**

| <b>Bit</b> | <b>Symbol</b>                                                                                                 |                                                                          | <b>Value Description</b>                                                                                       | Reset<br>Value |
|------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------|
| 1:0        | RD.                                                                                                           |                                                                          | Read data strategy                                                                                             | 0x0            |
|            | 0x0<br>delayed). POR reset value.<br>0x1<br>not delayed).<br>0x2<br>(command delayed, clock out not delayed). | Clock out delayed strategy, using CLKOUT (command not delayed, clock out |                                                                                                                |                |
|            |                                                                                                               | Command delayed strategy, using EMCCLKDELAY (command delayed, clock out  |                                                                                                                |                |
|            |                                                                                                               |                                                                          | Command delayed strategy plus one clock cycle, using EMCCLKDELAY                                               |                |
|            |                                                                                                               | 0x3                                                                      | Command delayed strategy plus two clock cycles, using EMCCLKDELAY<br>(command delayed, clock out not delayed). |                |
| 31:2       |                                                                                                               |                                                                          | Reserved. Read value is undefined, only zero should be written.                                                | <b>NA</b>      |

When using command delayed strategy, programmable delays can be used to adjust the timing of the control signals output by the EMC. See [Section 9.5.6](#page-168-0) and [Section 3.3.6.1](#page-41-0).

## **9.13.7 Dynamic Memory Precharge Command Period register**

The EMCDynamicTRP register enables you to program the precharge command period, tRP. This register must only be modified during system initialization. This value is normally found in SDRAM data sheets as tRP. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects. Therefore the worst case value for all of the chip selects must be programmed.

### **Table 121. Dynamic Memory Precharge Command Period register (DYNAMICRP - address 0x2009 C030) bit description**



## **9.13.8 Dynamic Memory Active to Precharge Command Period register**

The EMCDynamicTRAS register enables you to program the active to precharge command period, tRAS. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. This value is normally found in SDRAM data sheets as tRAS. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects. Therefore the worst case value for all of the chip selects must be programmed.

**Table 122. Dynamic Memory Active to Precharge Command Period register (DYNAMICRAS address 0x2009 C034) bit description**

| <b>Bit</b> |             | <b>Symbol Description</b>                                                                                                                           | Reset<br>value |
|------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 3:0        | <b>TRAS</b> | Active to precharge command period.<br>$0x0 - 0xE = n + 1$ clock cycles. The delay is in CCLK cycles.<br>$0xF = 16$ clock cycles (POR reset value). | 0xF            |
| 31:4       |             | Reserved, user software should not write ones to reserved bits. The<br>value read from a reserved bit is not defined.                               |                |

## **9.13.9 Dynamic Memory Self-refresh Exit Time register**

The EMCDynamicTSREX register enables you to program the self-refresh exit time, tSREX. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. This value is normally found in SDRAM data sheets as tSREX, for devices without this parameter you use the same value as tXSR. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects. Therefore the worst case value for all of the chip selects must be programmed.

**Table 123. Dynamic Memory Self Refresh Exit Time register (DYNAMICSREX - address 0x2009 C038) bit description**

| <b>Bit</b> | Symbol       | <b>Description</b>                                                                                                                      | Reset<br>value |
|------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 3:0        | <b>TSREX</b> | Self-refresh exit time.<br>$0x0 - 0xE = n + 1$ clock cycles. The delay is in CCLK cycles.<br>$0xF = 16$ clock cycles (POR reset value). | 0xF            |
| 31:4       | $\sim$       | Reserved, user software should not write ones to reserved bits. The<br>value read from a reserved bit is not defined.                   |                |

## **9.13.10 Dynamic Memory Last Data Out to Active Time register**

The EMCDynamicTAPR register enables you to program the last-data-out to active command time, tAPR. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. This value is normally found in SDRAM data sheets as tAPR. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects. Therefore the worst case value for all of the chip selects must be programmed.

**Table 124. Dynamic Memory Last Data Out to Active Time register (DYNAMICAPR - address 0x2009 C03C) bit description**

| <b>Bit</b> | <b>Symbol</b> | <b>Description</b>                                                                                                                                    | <b>Reset</b><br>value |
|------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 3:0        | <b>TAPR</b>   | Last-data-out to active command time.<br>$0x0 - 0xE = n + 1$ clock cycles. The delay is in CCLK cycles.<br>$0xF = 16$ clock cycles (POR reset value). | 0xF                   |
| 31:4       | $\sim$        | Reserved, user software should not write ones to reserved bits. The<br>value read from a reserved bit is not defined.                                 |                       |

## **9.13.11 Dynamic Memory Data-in to Active Command Time register**

The EMCDynamicTDAL register enables you to program the data-in to active command time, tDAL. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. This value is normally found in SDRAM data sheets as tDAL, or tAPW. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects. Therefore the worst case value for all of the chip selects must be programmed.

| <b>Bit</b> |      | <b>Symbol Description</b>                                                                                                              | <b>Reset</b><br>value |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 3:0        | TDAL | Data-in to active command.<br>$0x0 - 0xE = n$ clock cycles. The delay is in CCLK cycles.<br>$0xF = 15$ clock cycles (POR reset value). | 0xF                   |
| 31:4       |      | Reserved, user software should not write ones to reserved bits. The<br>value read from a reserved bit is not defined.                  |                       |

**Table 125. Dynamic Memory Data In to Active Command Time register (DYNAMICDAL address 0x2009 C040) bit description**

# **9.13.12 Dynamic Memory Write Recovery Time register**

The EMCDynamicTWR register enables you to program the write recovery time, tWR. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. This value is normally found in SDRAM data sheets as tWR, tDPL, tRWL, or tRDL. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects. Therefore the worst case value for all of the chip selects must be programmed.

**Table 126. Dynamic Memory Write Recovery Time register (DYNAMICWR - address 0x2009 C044) bit description**

| <b>Bit</b> |                          | <b>Symbol Description</b>                                                                                                            | Reset<br>value |
|------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 3:0        | TWR                      | Write recovery time.<br>$0x0 - 0xE = n + 1$ clock cycles. The delay is in CCLK cycles.<br>$0xF = 16$ clock cycles (POR reset value). | 0xF            |
| 31:4       | $\overline{\phantom{a}}$ | Reserved, user software should not write ones to reserved bits. The<br>value read from a reserved bit is not defined.                |                |

## **9.13.13 Dynamic Memory Active to Active Command Period register**

The EMCDynamicTRC register enables you to program the active to active command period, tRC. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. This value is normally found in SDRAM data sheets as tRC. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects. Therefore the worst case value for all of the chip selects must be programmed.

| <b>Bit</b> |      | <b>Symbol Description</b>                                                                                                                          | <b>Reset</b><br>value |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 4:0        | TRC. | Active to active command period.<br>$0x0 - 0x1E = n + 1$ clock cycles. The delay is in CCLK cycles.<br>$0x1F = 32$ clock cycles (POR reset value). | 0x1F                  |

**Table 127. Dynamic Memory Active to Active Command Period register (DYNAMICRC -** 

31:5 - Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined. -

# **9.13.14 Dynamic Memory Auto-refresh Period register**

The EMCDynamicTRFC register enables you to program the auto-refresh period, and auto-refresh to active command period, tRFC. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. This value is normally found in SDRAM data sheets as tRFC, or sometimes as tRC. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects. Therefore the worst case value for all of the chip selects must be programmed.

**Table 128. Dynamic Memory Auto Refresh Period register (DYNAMICRFC - address 0x2009 C04C) bit description**

| <b>Bit</b> | <b>Symbol</b> | <b>Description</b>                                                                                                                                                               | <b>Reset</b><br>value |
|------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 4:0        | TRFC          | Auto-refresh period and auto-refresh to active command period.<br>$0x0 - 0x1E = n + 1$ clock cycles. The delay is in CCLK cycles.<br>$0x1F = 32$ clock cycles (POR reset value). | 0x1F                  |
| 31:5       |               | Reserved, user software should not write ones to reserved bits. The<br>value read from a reserved bit is not defined.                                                            |                       |

# **9.13.15 Dynamic Memory Exit Self-refresh register**

The EMCDynamicTXSR register enables you to program the exit self-refresh to active command time, tXSR. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. This value is normally found in SDRAM data sheets as tXSR. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects. Therefore the worst case value for all of the chip selects must be programmed.

| <b>Bit</b> | <b>Symbol</b> | <b>Description</b>                                                                                                                                          | <b>Reset</b><br>value    |
|------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| 4:0        | TXSR.         | Exit self-refresh to active command time.<br>$0x0 - 0x1E = n + 1$ clock cycles. The delay is in CCLK cycles.<br>$0x1F = 32$ clock cycles (POR reset value). | 0x1F                     |
| 31:5       |               | Reserved, user software should not write ones to reserved bits. The<br>value read from a reserved bit is not defined.                                       | $\overline{\phantom{0}}$ |

**Table 129. Dynamic Memory Exit Self Refresh register (DYNAMICXSR - address 0x2009 C050) bit description**

## **9.13.16 Dynamic Memory Active Bank A to Active Bank B Time register**

The EMCDynamicTRRD register enables you to program the active bank A to active bank B latency, tRRD. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. This value is normally found in SDRAM data sheets as tRRD. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects. Therefore the worst case value for all of the chip selects must be programmed.

**Table 130. Dynamic Memory Active Bank A to Active Bank B Time register (DYNAMICRRD address 0x2009 C054) bit description**

| <b>Bit</b> | <b>Symbol</b> | <b>Description</b>                                                                                                                                     | <b>Reset</b><br>value |
|------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 3:0        | TRRD          | Active bank A to active bank B latency<br>$0x0 - 0xE = n + 1$ clock cycles. The delay is in CCLK cycles.<br>$0xF = 16$ clock cycles (POR reset value). | 0xF                   |
| 31:4       |               | Reserved, user software should not write ones to reserved bits. The<br>value read from a reserved bit is not defined.                                  |                       |

## **9.13.17 Dynamic Memory Load Mode register to Active Command Time**

The EMCDynamicTMRD register enables you to program the load mode register to active command time, tMRD. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. This value is normally found in SDRAM data sheets as tMRD, or tRSA. This register is accessed with one wait state.

Note: This register is used for all four dynamic memory chip selects. Therefore the worst case value for all of the chip selects must be programmed.

| <b>Bit</b> | <b>Symbol</b> | <b>Description</b>                                                                                                                                         | <b>Reset</b><br>value |
|------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 3:0        | TMRD          | Load mode register to active command time.<br>$0x0 - 0xE = n + 1$ clock cycles. The delay is in CCLK cycles.<br>$0xF = 16$ clock cycles (POR reset value). | 0xF                   |
| 31:4       |               | Reserved, user software should not write ones to reserved bits. The<br>value read from a reserved bit is not defined.                                      |                       |

**Table 131. Dynamic Memory Load Mode register to Active Command Time (DYNAMICMRD address 0x2009 C058) bit description**

# **9.13.18 Static Memory Extended Wait register**

ExtendedWait (EW) bit in the EMCStaticConfig register is set. It is recommended that this register is modified during system initialization, or when there are no current or outstanding transactions. However, if necessary, these control bits can be altered during normal operation. This register is accessed with one wait state.

### **Table 132. Static Memory Extended Wait register (STATICEXTENDEDWAIT - address 0x2009 C080) bit description**



For example, for a static memory read/write transfer time of 16 µs, and a CCLK frequency of 50 MHz, the following value must be programmed into this register: (16 x 10-6 x 50 x  $106$ ) / 16 - 1 = 49

## **9.13.19 Dynamic Memory Configuration registers**

The EMCDynamicConfig0-3 registers enable you to program the configuration information for the relevant dynamic memory chip select. These registers are normally only modified during system initialization. These registers are accessed with one wait state.

[Table 133](#page-188-1) shows the bit assignments for the EMCDynamicConfig0-3 registers.

### <span id="page-188-1"></span>**Table 133. Dynamic Memory Configuration registers (DYNAMICCONFIG[0:3], address 0x2009 C100 (DYNAMICCONFIG0), 0x2009 C120 (DYNAMICCONFIG1), 0x2009 C140 (DYNAMICCONFIG2), 0x2009 C160 (DYNAMICCONFIG3)) bit description**



<span id="page-188-0"></span>[1] The SDRAM column and row width and number of banks are computed automatically from the address mapping.

<span id="page-188-2"></span>[2] The buffers must be disabled during SDRAM initialization. The buffers must be enabled during normal operation.

Address mappings that are not shown in [Table 134](#page-189-0) are reserved.



<span id="page-189-0"></span>**Table 134. Address mapping**



### **Table 134. Address mapping**

A chip select can be connected to a single memory device, in this case the chip select data bus width is the same as the device width. Alternatively the chip select can be connected to a number of external devices. In this case the chip select data bus width is the sum of the memory device data bus widths.

For example, for a chip select connected to:

- **•** a 32 bit wide memory device, choose a 32 bit wide address mapping.
- **•** a 16 bit wide memory device, choose a 16 bit wide address mapping.
- **•** four x 8 bit wide memory devices, choose a 32 bit wide address mapping.
- **•** two x 8 bit wide memory devices, choose a 16 bit wide address mapping.

The SDRAM bank select pins BA1 and BA0 are connected to address lines A14 and A13, respectively.

## **9.13.20 Dynamic Memory RAS & CAS Delay registers**

The EMCDynamicRasCas0-3 registers enable you to program the RAS and CAS latencies for the relevant dynamic memory. It is recommended that these registers are modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. These registers are accessed with one wait state.

Note: The values programmed into these registers must be consistent with the values used to initialize the SDRAM memory device.

### **Table 135. Dynamic Memory RASCAS Delay registers (DYNAMICRASCAS[0:3], address 0x2009 C104 (DYNAMICRASCAS0), 0x2009 C124 (DYNAMICRASCAS1), 0x2009 C144 (DYNAMICRASCAS2), 0x2009 C164 (DYNAMICRASCAS3)) bit description**



## **9.13.21 Static Memory Configuration registers**

The EMCStaticConfig0-3 registers configure the static memory configuration. It is recommended that these registers are modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. These registers are accessed with one wait state.

[Table 136](#page-192-0) shows the bit assignments for the EMCStaticConfig0-3 registers. Note that synchronous burst mode memory devices are not supported.

#### <span id="page-192-0"></span>**Table 136. Static Memory Configuration registers (STATICCONFIG[0:3], address 0x2009 C200 (STATICCONFIG0), 0x2009 C220 (STATICCONFIG1), 0x2009 C240 (STATICCONFIG2), 0x2009 C260 (STATICCONFIG3)) bit description**



#### Table 136. Static Memory Configuration registers (STATICCONFIGI0:31, address 0x2009 C200 (STATICCONFIG0), **0x2009 C220 (STATICCONFIG1), 0x2009 C240 (STATICCONFIG2), 0x2009 C260 (STATICCONFIG3)) bit description**



<span id="page-193-1"></span>[1] Extended wait and page mode cannot be selected simultaneously.

<span id="page-193-0"></span>[2] EMC may perform burst read access even when the buffer enable bit is cleared.

## **9.13.22 Static Memory Write Enable Delay registers**

The EMCStaticWaitWen0-3 registers enable you to program the delay from the chip select to the write enable. It is recommended that these registers are modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. These registers are accessed with one wait state.

#### **Table 137. Static Memory Write Enable Delay registers (STATICWAITWEN[0:3], address 0x2009 C204 (STATICWAITWEN0), 0x2009 C224 (STATICWAITWEN1),0x2009 C244 (STATICWAITWEN2), 0x2009 C264 (STATICWAITWEN3)) bit description**



## **9.13.23 Static Memory Output Enable Delay registers**

The EMCStaticWaitOen0-3 registers enable you to program the delay from the chip select or address change, whichever is later, to the output enable. It is recommended that these registers are modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. These registers are accessed with one wait state.

### **Table 138. Static Memory Output Enable delay registers (STATICWAITOEN[0:3], address 0x2009 C208 (STATICWAITOEN0), 0x0x2009 C228 (STATICWAITOEN1), 0x0x2009 C248 (STATICWAITOEN2), 0x0x2009 C268 (STATICWAITOEN3)) bit description**



# **9.13.24 Static Memory Read Delay registers**

The EMCStaticWaitRd0-3 registers enable you to program the delay from the chip select to the read access. It is recommended that these registers are modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. It is not used if the extended wait bit is enabled in the EMCStaticConfig0-3 registers. These registers are accessed with one wait state.

#### **Table 139. Static Memory Read Delay registers (STATICWAITRD[0:3], address 0x2009 C20C (STATICWAITRD0), 0x2009 C22C (STATICWAITRD1), 0x2009 C24C (STATICWAITRD2), 0x2009 C26C (STATICWAITRD3)) bit description**



<span id="page-194-0"></span>[1] The reset value depends on the boot mode.

## **9.13.25 Static Memory Page Mode Read Delay registers**

The EMCStaticWaitPage0-3 registers enable you to program the delay for asynchronous page mode sequential accesses. It is recommended that these registers are modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. This register is accessed with one wait state.

### **Table 140. Static Memory Page Mode Read Delay registers (STATICWAITPAGE[0:3], address 0x2009 C210 (STATICWAITPAGE0), 2009 C230 (STATICWAITPAGE1), 0x2009 C250 (STATICWAITPAGE2), 0x2009 C270 (STATICWAITPAGE3)) bit description**



## **9.13.26 Static Memory Write Delay registers**

The EMCStaticWaitWr0-3 registers enable you to program the delay from the chip select to the write access. It is recommended that these registers are modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode.These registers are not used if the extended wait (EW) bit is enabled in the EMCStaticConfig register. These registers are accessed with one wait state.

### **Table 141. Static Memory Write Delay registers (STATICWAITWR[0:3], address 0x2009 C214 (STATICWAITWR0), 0x2009 C234 (STATICWAITWR1), 0x2009 C254 (STATICWAITWR2), 0x2009 C274 (STATICWAITWR3)) bit description**



# **9.13.27 Static Memory Turn Round Delay registers**

The EMCStaticWaitTurn0-3 registers enable you to program the number of bus turnaround cycles. It is recommended that these registers are modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode. These registers are accessed with one wait state.

### **Table 142. Static Memory Turn-around Delay registers (STATICWAITTURN[0:3], address 0x2009 C218 (STATICWAITTURN0),0x2009 C238 (STATICWAITTURN1), 0x2009 C258 (STATICWAITTURN2), 0x2009 C278 (STATICWAITTURN3)) bit description**



To prevent bus contention on the external memory data bus, the WAITTURN field controls the number of bus turnaround cycles added between static memory read and write accesses. The WAITTURN field also controls the number of turnaround cycles between static memory and dynamic memory accesses.

# **9.14 External memory interface**

External memory interfacing depends on the bank width (32, 16 or 8 bit selected via MW bits in corresponding EMCStaticConfig register).

If a memory bank is configured to be 32 bits wide, address lines A0 and A1 can be used as non-address lines. If a memory bank is configured to 16 bits wide, A0 is not required. However, 8 bit wide memory banks do require all address lines down to A0. Configuring the A1 and/or A0 lines to provide address or non-address function is accomplished using the IOCON registers (see [Section 7.4.1](#page-130-0)).

Symbol "a\_b" in the following figures refers to the highest order address line in the data bus. Symbol "a\_m" refers to the highest order address line of the memory chip used in the external memory interface.



## **9.14.1 32-bit wide memory bank connection**



# **9.14.2 16-bit wide memory bank connection**









# **9.14.4 Memory configuration example**

**UM10562**

**Chapter 10: LPC408x/407x Ethernet**

**Rev. 2 — 6 March 2013 User manual**

# **10.1 Basic configuration**

The Ethernet controller is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCENET.

**Remark:** On reset, the Ethernet block is disabled (PCENET = 0).

- 2. Clock: See [Section 3.3.3.2](#page-31-0).
- 3. Pins: Enable Ethernet pins and select their modes through the IOCON registers, see [Section 7.4.1.](#page-130-0)
- 4. Wake-up: Activity on the Ethernet port can wake up the microcontroller from Power-down mode, see [Section 3.12.8](#page-71-0).
- 5. Interrupts: Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 6. Initialization: See [Section 10.13.2](#page-242-0).

# **10.2 Introduction**

The Ethernet block contains a full featured 10 Mbps or 100 Mbps Ethernet MAC (Media Access Controller) designed to provide optimized performance through the use of DMA hardware acceleration. Features include a generous suite of control registers, half or full duplex operation, flow control, control frames, hardware acceleration for transmit retry, receive packet filtering and wake-up on LAN activity. Automatic frame transmission and reception with Scatter-Gather DMA off-loads many operations from the CPU.

The Ethernet block is an AHB master that drives the AHB bus matrix. Through the matrix, it has access to all on-chip RAM memories. A recommended use of RAM by the Ethernet is to use one of the RAM blocks exclusively for Ethernet traffic. That RAM would then be accessed only by the Ethernet and the CPU, and possibly the GPDMA, giving maximum bandwidth to the Ethernet function.

The Ethernet block interfaces between an off-chip Ethernet PHY using the MII (Media Independent Interface) or RMII (reduced MII) protocol and the on-chip MIIM (Media Independent Interface Management) serial bus, also referred to as MDIO (Management Data Input/Output).

| Acronym or<br><b>Abbreviation</b> | <b>Definition</b>                                                                               |
|-----------------------------------|-------------------------------------------------------------------------------------------------|
| AHB                               | Advanced High-performance bus                                                                   |
| <b>CRC</b>                        | <b>Cyclic Redundancy Check</b>                                                                  |
| <b>DMA</b>                        | <b>Direct Memory Access</b>                                                                     |
| Double-word                       | 64-bit entity                                                                                   |
| <b>FCS</b>                        | Frame Check Sequence (CRC)                                                                      |
| Fragment                          | A (part of an) Ethernet frame; one or multiple fragments can add up to a single Ethernet frame. |

**Table 143. Ethernet acronyms, abbreviations, and definitions**

## **Chapter 10: LPC408x/407x Ethernet**



### **Table 143. Ethernet acronyms, abbreviations, and definitions**

# **10.3 Features**

- **•** Ethernet standards support:
	- **–** Supports 10 or 100 Mbps PHY devices including 10 Base-T, 100 Base-TX, 100 Base-FX, and 100 Base-T4.
	- **–** Fully compliant with IEEE standard 802.3.
	- **–** Fully compliant with 802.3x Full Duplex Flow Control and Half Duplex back pressure.
	- **–** Flexible transmit and receive frame options.
	- **–** VLAN frame support.
- **•** Memory management:
	- **–** Independent transmit and receive buffers memory mapped to shared SRAM.
	- **–** DMA managers with scatter/gather DMA and arrays of frame descriptors.
	- **–** Memory traffic optimized by buffering and prefetching.
- **•** Enhanced Ethernet features:
	- **–** Receive filtering.
	- **–** Multicast and broadcast frame support for both transmit and receive.
	- **–** Optional automatic FCS insertion (CRC) for transmit.
	- **–** Selectable automatic transmit frame padding.
- **–** Over-length frame support for both transmit and receive allows any length frames.
- **–** Promiscuous receive mode.
- **–** Automatic collision backoff and frame retransmission.
- **–** Includes power management by clock switching.
- **–** Wake-on-LAN power management support allows system wake-up: using the receive filters or a magic frame detection filter.
- **•** Physical interface:
	- **–** Attachment of external PHY chip through standard Media Independent Interface (MII) or standard Reduced MII (RMII) interface, software selectable.
	- **–** PHY register access is available via the Media Independent Interface Management (MIIM) interface.

# **10.4 Architecture and operation**





<span id="page-203-0"></span>The block diagram for the Ethernet block consists of:

- **•** The host registers module containing the registers in the software view and handling AHB accesses to the Ethernet block. The host registers connect to the transmit and receive data path as well as the MAC.
- **•** The DMA to AHB interface. This provides an AHB master connection that allows the Ethernet block to access on-chip SRAM for reading of descriptors, writing of status, and reading and writing data buffers.
- **•** The Ethernet MAC, which interfaces to the off-chip PHY via an MII or RMII interface.
- **•** The transmit data path, including:
- **–** The transmit DMA manager which reads descriptors and data from memory and writes status to memory.
- **–** The transmit retry module handling Ethernet retry and abort situations.
- **–** The transmit flow control module which can insert Ethernet pause frames.
- **•** The receive data path, including:
	- **–** The receive DMA manager which reads descriptors from memory and writes data and status to memory.
	- **–** The Ethernet MAC which detects frame types by parsing part of the frame header.
	- **–** The receive filter which can filter out certain Ethernet frames by applying different filtering schemes.
	- **–** The receive buffer implementing a delay for receive frames to allow the filter to filter out certain frames before storing them to memory.

# **10.5 DMA engine functions**

The Ethernet block is designed to provide optimized performance via DMA hardware acceleration. Independent scatter/gather DMA engines connected to the AHB bus off-load many data transfers from the CPU.

Descriptors, which are stored in memory, contain information about fragments of incoming or outgoing Ethernet frames. A fragment may be an entire frame or a much smaller amount of data. Each descriptor contains a pointer to a memory buffer that holds data associated with a fragment, the size of the fragment buffer, and details of how the fragment will be transmitted or received.

Descriptors are stored in arrays in memory, which are located by pointer registers in the Ethernet block. Other registers determine the size of the arrays, point to the next descriptor in each array that will be used by the DMA engine, and point to the next descriptor in each array that will be used by the Ethernet device driver.

# **10.6 Overview of DMA operation**

The DMA engine makes use of a Receive descriptor array and a Transmit descriptor array in memory. All or part of an Ethernet frame may be contained in a memory buffer associated with a descriptor. When transmitting, the transmit DMA engine uses as many descriptors as needed (one or more) to obtain (gather) all of the parts of a frame, and sends them out in sequence. When receiving, the receive DMA engine also uses as many descriptors as needed (one or more) to find places to store (scatter) all of the data in the received frame.

The base address registers for the descriptor array, registers indicating the number of descriptor array entries, and descriptor array input/output pointers are contained in the Ethernet block. The descriptor entries and all transmit and receive packet data are stored in memory which is not a part of the Ethernet block. The descriptor entries tell where related frame data is stored in memory, certain aspects of how the data is handled, and the result status of each Ethernet transaction.

### **Chapter 10: LPC408x/407x Ethernet**

Hardware in the DMA engine controls how data incoming from the Ethernet MAC is saved to memory, causes fragment related status to be saved, and advances the hardware receive pointer for incoming data. Driver software must handle the disposition of received data, changing of descriptor data addresses (to avoid unnecessary data movement), and advancing the software receive pointer. The two pointers create a circular queue in the descriptor array and allow both the DMA hardware and the driver software to know which descriptors (if any) are available for their use, including whether the descriptor array is empty or full.

Similarly, driver software must set up pointers to data that will be transmitted by the Ethernet MAC, giving instructions for each fragment of data, and advancing the software transmit pointer for outgoing data. Hardware in the DMA engine reads this information and sends the data to the Ethernet MAC interface when possible, updating the status and advancing the hardware transmit pointer.

# **10.7 Ethernet packet**



[Figure 23](#page-205-0) illustrates the different fields in an Ethernet packet.

### <span id="page-205-0"></span>A packet consists of a preamble, a start-of-frame delimiter and an Ethernet frame.

The Ethernet frame consists of the destination address, the source address, an optional VLAN field, the length/type field, the payload and the frame check sequence.

Each address consists of 6 bytes where each byte consists of 8 bits. Bits are transferred starting with the least significant bit.

# **10.8 Overview**

# **10.8.1 Partitioning**

The Ethernet block and associated device driver software offer the functionality of the Media Access Control (MAC) sublayer of the data link layer in the OSI reference model (see IEEE std 802.3). The MAC sublayer offers the service of transmitting and receiving frames to the next higher protocol level, the MAC client layer, typically the Logical Link Control sublayer. The device driver software implements the interface to the MAC client layer. It sets up registers in the Ethernet block, maintains descriptor arrays pointing to frames in memory and receives results back from the Ethernet block through interrupts. When a frame is transmitted, the software partially sets up the Ethernet frames by providing pointers to the destination address field, source address field, the length/type field, the MAC client data field and optionally the CRC in the frame check sequence field. Preferably concatenation of frame fields should be done by using the scatter/gather functionality of the Ethernet core to avoid unnecessary copying of data. The hardware adds the preamble and start frame delimiter fields and can optionally add the CRC, if requested by software. When a packet is received the hardware strips the preamble and start frame delimiter and passes the rest of the packet - the Ethernet frame - to the device driver, including destination address, source address, length/type field, MAC client data and frame check sequence (FCS).

Apart from the MAC, the Ethernet block contains receive and transmit DMA managers that control receive and transmit data streams between the MAC and the AHB interface. Frames are passed via descriptor arrays located in host memory, so that the hardware can process many frames without software/CPU support. Frames can consist of multiple fragments that are accessed with scatter/gather DMA. The DMA managers optimize memory bandwidth using prefetching and buffering.

A receive filter block is used to identify received frames that are not addressed to this Ethernet station, so that they can be discarded. The Rx filters include a perfect address filter and a hash filter.

Wake-on-LAN power management support makes it possible to wake the system up from a power-down state -a state in which some of the clocks are switched off -when wake-up frames are received over the LAN. Wake-up frames are recognized by the receive filtering modules or by a Magic Frame detection technology. System wake-up occurs by triggering an interrupt.

An interrupt logic block raises and masks interrupts and keeps track of the cause of interrupts. The interrupt block sends an interrupt request signal to the host system. Interrupts can be enabled, cleared and set by software.

### **Chapter 10: LPC408x/407x Ethernet**

Support for IEEE 802.3/clause 31 flow control is implemented in the flow control block. Receive flow control frames are automatically handled by the MAC. Transmit flow control frames can be initiated by software. In half duplex mode, the flow control module will generate back pressure by sending out continuous preamble only, interrupted by pauses to prevent the jabber limit from being exceeded.

The Ethernet block has both a standard Media Independent Interface (MII) bus and a Reduced Media Independent Interface (RMII) to connect to an external Ethernet PHY chip. MII or RMII mode can be selected by the RMII bit in the Command register. The standard nibble-wide MII interface allows a low speed data connection to the PHY chip: 2.5 MHz at 10 Mbps or 25 MHz at 100 Mbps. The RMII interface allows a low pin count double clock data connection to the PHY. Registers in the PHY chip are accessed via the AHB interface through the serial management connection of the MIIM bus, typically operating at 2.5 MHz.

## **10.8.2 Example PHY Devices**

Some examples of compatible PHY devices are shown in [Table 144.](#page-207-0)



#### <span id="page-207-0"></span>**Table 144. Example PHY Devices**

# **10.9 Pin description**

[Table 145](#page-208-0) shows the signals used for connecting the Media Independent Interface (MII), and [Table 146](#page-208-1) shows the signals used for connecting the Reduced Media Independent Interface (RMII) to the external PHY.

## <span id="page-208-0"></span>**Table 145. Ethernet MII pin descriptions**



### <span id="page-208-1"></span>**Table 146. Ethernet RMII pin descriptions**



[Table 147](#page-208-2) shows the signals used for Media Independent Interface Management (MIIM) to the external PHY.

#### <span id="page-208-2"></span>**Table 147. Ethernet MIIM pin descriptions**



# **10.10 Register description**

The software interface of the Ethernet block consists of a register view and the format definitions for the transmit and receive descriptors. These two aspects are addressed in the next two subsections.

The total AHB address space required for the ethernet is 4 kilobytes.

After a hard reset or a soft reset via the RegReset bit of the Command register all bits in all registers are reset to 0 unless stated otherwise in the following register descriptions.

Some registers will have unused bits which will return a 0 on a read via the AHB interface. Writing to unused register bits of an otherwise writable register will not have side effects.

The register map consists of registers in the Ethernet MAC and registers around the core for controlling DMA transfers, flow control and filtering.

Reading from reserved addresses or reserved bits leads to unpredictable data. Writing to reserved addresses or reserved bits has no effect.

Reading of write-only registers will return a read error on the AHB interface. Writing of read-only registers will return a write error on the AHB interface.

#### **Table 148. Register overview: Ethernet (base address 0x2008 4000)**



## **Chapter 10: LPC408x/407x Ethernet**

#### **Table 148. Register overview: Ethernet (base address 0x2008 4000)**



The third column in the table lists the accessibility of the register: read-only, write-only, read/write.

All AHB register write transactions except for accesses to the interrupt registers are posted i.e. the AHB transaction will complete before write data is actually committed to the register. Accesses to the interrupt registers will only be completed by accepting the write data when the data has been committed to the register.

## **10.10.1 Ethernet MAC register definitions**

This section defines the bits in the individual registers of the Ethernet block register map.

## **10.10.1.1 MAC Configuration Register 1**

The MAC configuration register 1 (MAC1) has an address of 0x2008 4000. Its bit definition is shown in [Table 149.](#page-211-0)

<span id="page-211-0"></span>**Table 149. MAC Configuration register 1 (MAC1 - address 0x2008 4000) bit description**



## **10.10.1.2 MAC Configuration Register 2**

### <span id="page-212-0"></span>**Table 150. MAC Configuration register 2 (MAC2 - address 0x2008 4004) bit description**



## **Chapter 10: LPC408x/407x Ethernet**



### **Table 151. Pad operation**

# **10.10.1.3 Back-to-Back Inter-Packet-Gap Register**

### <span id="page-213-0"></span>**Table 152. Back-to-back Inter-packet-gap register (IPGT - address 0x2008 4008) bit description**



## **10.10.1.4 Non Back-to-Back Inter-Packet-Gap Register**

## <span id="page-213-1"></span>**Table 153. Non Back-to-back Inter-packet-gap register (IPGR - address 0x2008 400C) bit description**



## **Chapter 10: LPC408x/407x Ethernet**

## **10.10.1.5 Collision Window / Retry Register**

#### <span id="page-214-0"></span>**Table 154. Collision Window / Retry register (CLRT - address 0x2008 4010) bit description**



## **10.10.1.6 Maximum Frame Register**

### <span id="page-214-1"></span>**Table 155. Maximum Frame register (MAXF - address 0x2008 4014) bit description**



## **10.10.1.7 PHY Support Register**

The SUPP register provides additional control over the RMII interface.

## <span id="page-214-2"></span>**Table 156. PHY Support register (SUPP - address 0x2008 4018) bit description**



Unused bits in the PHY support register should be left as zeroes.

## **10.10.1.8 Test Register**

<span id="page-215-0"></span>



# **10.10.1.9 MII Mgmt Configuration Register**

<span id="page-215-1"></span>




# **Table 159. Clock select encoding**

<span id="page-216-0"></span>[1] The maximum AHB clock rate allowed is limited to the maximum CPU clock rate for the device.

# **10.10.1.10 MII Mgmt Command Register**

#### **Table 160. MII Mgmt Command register (MCMD - address 0x2008 4024) bit description**



## **10.10.1.11 MII Mgmt Address Register**

### **Table 161. MII Mgmt Address register (MADR - address 0x2008 4028) bit description**



# **10.10.1.12 MII Mgmt Write Data Register**

#### **Table 162. MII Mgmt Write Data register (MWTD - address 0x2008 402C) bit description**



## **10.10.1.13 MII Mgmt Read Data Register**

#### **Table 163. MII Mgmt Read Data register (MRDD - address 0x2008 4030) bit description**



# **10.10.1.14 MII Mgmt Indicators Register**

#### **Table 164. MII Mgmt Indicators register (MIND - address 0x2008 4034) bit description**



Here are two examples to access PHY via the MII Management Controller.

For PHY Write if scan is not used:

- 1. Write 0 to MCMD
- 2. Write PHY address and register address to MADR
- 3. Write data to MWTD
- 4. Wait for busy bit to be cleared in MIND

For PHY Read if scan is not used:

- 1. Write 1 to MCMD
- 2. Write PHY address and register address to MADR
- 3. Wait for busy bit to be cleared in MIND
- 4. Write 0 to MCMD
- 5. Read data from MRDD

# **10.10.1.15 Station Address 0 Register**

#### **Table 165. Station Address register (SA0 - address 0x2008 4040) bit description**



The station address is used for perfect address filtering and for sending pause control frames. For the ordering of the octets in the packet please refer to [Figure 23.](#page-205-0)

### **10.10.1.16 Station Address 1 Register**

#### **Table 166. Station Address register (SA1 - address 0x2008 4044) bit description**



The station address is used for perfect address filtering and for sending pause control frames. For the ordering of the octets in the packet please refer to [Figure 23.](#page-205-0)

## **10.10.1.17 Station Address 2 Register**

#### **Table 167. Station Address register (SA2 - address 0x2008 4048) bit description**



The station address is used for perfect address filtering and for sending pause control frames. For the ordering of the octets in the packet please refer to [Figure 23.](#page-205-0)

# **10.10.2 Control register definitions**

# **10.10.2.1 Command Register**

#### **Table 168. Command register (COMMAND - address 0x2008 4100) bit description**



All bits can be written and read. The Tx/RxReset bits are write-only, reading will return a 0.

# **10.10.2.2 Status Register**

The Status register (Status) is a read-only register.

#### **Table 169. Status register (STATUS - address 0x2008 4104) bit description**



The values represent the status of the two channels/data paths. When the status is 1, the channel is active, meaning:

- **•** It is enabled and the Rx/TxEnable bit is set in the Command register or it just got disabled while still transmitting or receiving a frame.
- **•** Also, for the transmit channel, the transmit queue is not empty i.e. ProduceIndex != ConsumeIndex.
- **•** Also, for the receive channel, the receive queue is not full i.e. ProduceIndex != ConsumeIndex - 1.

The status transitions from active to inactive if the channel is disabled by a software reset of the Rx/TxEnable bit in the Command register and the channel has committed the status and data of the current frame to memory. The status also transitions to inactive if the transmit queue is empty or if the receive queue is full and status and data have been committed to memory.

# **10.10.2.3 Receive Descriptor Base Address Register**





The receive descriptor base address is a byte address aligned to a word boundary i.e. LSB 1:0 are fixed to "00". The register contains the lowest address in the array of descriptors.

# **10.10.2.4 Receive Status Base Address Register**

The receive descriptor base address is a byte address aligned to a word boundary i.e. LSB 1:0 are fixed to "00". The register contains the lowest address in the array of descriptors.

#### **Table 171. Receive Status Base Address register (RXSTATUS - address 0x2008 410C) bit description**



The receive status base address is a byte address aligned to a double word boundary i.e. LSB 2:0 are fixed to "000".

# **10.10.2.5 Receive Number of Descriptors Register**

#### **Table 172. Receive Number of Descriptors register (RXDESCRIPTORNUMBER - address 0x2008 4110) bit description**



The receive number of descriptors register defines the number of descriptors in the descriptor array for which RxDescriptor is the base address. The number of descriptors should match the number of statuses. The register uses minus one encoding i.e. if the array has 8 elements, the value in the register should be 7.

# **10.10.2.6 Receive Produce Index Register**

#### **Table 173. Receive Produce Index register (RXPRODUCEINDEX - address 0x2008 4114) bit description**



The receive produce index register defines the descriptor that is going to be filled next by the hardware receive process. After a frame has been received, hardware increments the index. The value is wrapped to 0 once the value of RxDescriptorNumber has been reached. If the RxProduceIndex equals RxConsumeIndex - 1, the array is full and any further frames being received will cause a buffer overrun error.

# **10.10.2.7 Receive Consume Index Register**

#### **Table 174. Receive Consume Index register (RXCONSUMEINDEX - address 0x2008 4118) bit description**



The receive consume register defines the descriptor that is going to be processed next by the software receive driver. The receive array is empty as long as RxProduceIndex equals RxConsumeIndex. As soon as the array is not empty, software can process the frame pointed to by RxConsumeIndex. After a frame has been processed by software, software should increment the RxConsumeIndex. The value must be wrapped to 0 once the value of RxDescriptorNumber has been reached. If the RxProduceIndex equals RxConsumeIndex - 1, the array is full and any further frames being received will cause a buffer overrun error.

# **10.10.2.8 Transmit Descriptor Base Address Register**

#### **Table 175. Transmit Descriptor Base Address register (TXDESCRIPTOR - address 0x2008 411C) bit description**



The transmit descriptor base address is a byte address aligned to a word boundary i.e. LSB 1:0 are fixed to "00". The register contains the lowest address in the array of descriptors.

# **10.10.2.9 Transmit Status Base Address Register**

#### **Table 176. Transmit Status Base Address register (TXSTATUS - address 0x2008 4120) bit description**



The transmit status base address is a byte address aligned to a word boundary i.e. LSB 1:0 are fixed to "00". The register contains the lowest address in the array of statuses.

# **10.10.2.10 Transmit Number of Descriptors Register**

#### **Table 177. Transmit Number of Descriptors register (TXDESCRIPTORNUMBER - address 0x2008 4124) bit description**



The transmit number of descriptors register defines the number of descriptors in the descriptor array for which TxDescriptor is the base address. The number of descriptors should match the number of statuses. The register uses minus one encoding i.e. if the array has 8 elements, the value in the register should be 7.

# **10.10.2.11 Transmit Produce Index Register**

#### **Table 178. Transmit Produce Index register (TXPRODUCEINDEX - address 0x2008 4128) bit description**



The transmit produce index register defines the descriptor that is going to be filled next by the software transmit driver. The transmit descriptor array is empty as long as TxProduceIndex equals TxConsumeIndex. If the transmit hardware is enabled, it will start transmitting frames as soon as the descriptor array is not empty. After a frame has been processed by software, it should increment the TxProduceIndex. The value must be wrapped to 0 once the value of TxDescriptorNumber has been reached. If the TxProduceIndex equals TxConsumeIndex - 1 the descriptor array is full and software should stop producing new descriptors until hardware has transmitted some frames and updated the TxConsumeIndex.

# **10.10.2.12 Transmit Consume Index Register**

### **Table 179. Transmit Consume Index register (TXCONSUMEINDEX - address 0x2008 412C) bit description**



The transmit consume index register defines the descriptor that is going to be transmitted next by the hardware transmit process. After a frame has been transmitted hardware increments the index, wrapping the value to 0 once the value of TxDescriptorNumber has been reached. If the TxConsumeIndex equals TxProduceIndex the descriptor array is empty and the transmit channel will stop transmitting until software produces new descriptors.

# **10.10.2.13 Transmit Status Vector 0 Register**

The transmit status vector registers store the most recent transmit status returned by the MAC. Since the status vector consists of more than 4 bytes, status is distributed over two registers TSV0 and TSV1. These registers are provided for debug purposes, because the communication between driver software and the Ethernet block takes place primarily through the frame descriptors. The status register contents are valid as long as the internal status of the MAC is valid and should typically only be read when the transmit and receive processes are halted.



#### **Table 180. Transmit Status Vector 0 register (TSV0 - address 0x2008 4158) bit description**

[1] The EMAC doesn't distinguish the frame type and frame length, so, e.g. when the IP(0x8000) or ARP(0x0806) packets are received, it compares the frame type with the max length and gives the "Length out of range" error. In fact, this bit is not an error indication, but simply a statement by the chip regarding the status of the received frame.

# **10.10.2.14 Transmit Status Vector 1 Register**

The Transmit Status Vector 1 register (TSV1) is a read-only register. The transmit status vector registers store the most recent transmit status returned by the MAC. Since the status vector consists of more than 4 bytes, status is distributed over two registers TSV0 and TSV1. These registers are provided for debug purposes, because the communication between driver software and the Ethernet block takes place primarily through the frame descriptors. The status register contents are valid as long as the internal status of the MAC is valid and should typically only be read when the transmit and receive processes are halted.

#### **Table 181. Transmit Status Vector 1 register (TSV1 - address 0x2008 415C) bit description**



# **10.10.2.15 Receive Status Vector Register**

The Receive status vector register (RSV) is a read-only register. The receive status vector register stores the most recent receive status returned by the MAC. This register is provided for debug purposes, because the communication between driver software and the Ethernet block takes place primarily through the frame descriptors. The status register contents are valid as long as the internal status of the MAC is valid and should typically only be read when the transmit and receive processes are halted.

**Table 182. Receive Status Vector register (RSV - address 0x2008 4160) bit description**

| <b>Bit</b> | Symbol               | <b>Function</b>                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>Reset</b><br>value |
|------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 15:0       | <b>RBC</b>           | Received byte count. Indicates length of received frame.                                                                                                                                                                                                                                                                                                                                                                                                      | $\Omega$              |
| 16         | PPI                  | Packet previously ignored. Indicates that a packet was dropped.                                                                                                                                                                                                                                                                                                                                                                                               | $\mathbf 0$           |
| 17         | <b>RXDVSEEN</b>      | RXDV event previously seen. Indicates that the last receive event seen was not long<br>enough to be a valid packet.                                                                                                                                                                                                                                                                                                                                           | $\mathbf 0$           |
| 18         | <b>CESEEN</b>        | Carrier event previously seen. Indicates that at some time since the last receive<br>statistics, a carrier event was detected.                                                                                                                                                                                                                                                                                                                                | $\mathbf 0$           |
| 19         | <b>RCV</b>           | Receive code violation. Indicates that received PHY data does not represent a valid<br>receive code.                                                                                                                                                                                                                                                                                                                                                          | $\mathbf 0$           |
| 20         | <b>CRCERR</b>        | CRC error. The attached CRC in the packet did not match the internally generated<br>CRC.                                                                                                                                                                                                                                                                                                                                                                      | 0                     |
| 21         | <b>LCERR</b>         | Length check error. Indicates the frame length field does not match the actual number<br>of data items and is not a type field.                                                                                                                                                                                                                                                                                                                               | $\pmb{0}$             |
| 22         | <b>LOR</b>           | Length out of range. Indicates that frame type/length field was larger than 1518 bytes.<br>The EMAC doesn't distinguish the frame type and frame length, so, e.g. when the<br>IP(0x8000) or ARP(0x0806) packets are received, it compares the frame type with the<br>max length and gives the "Length out of range" error. In fact, this bit is not an error<br>indication, but simply a statement by the chip regarding the status of the received<br>frame. | $\Omega$              |
| 23         | <b>ROK</b>           | Receive OK. The packet had valid CRC and no symbol errors.                                                                                                                                                                                                                                                                                                                                                                                                    | $\mathbf 0$           |
| 24         | <b>MULTICAST</b>     | The packet destination was a multicast address.                                                                                                                                                                                                                                                                                                                                                                                                               | $\mathbf 0$           |
| 25         | <b>BROADCAST</b>     | The packet destination was a broadcast address.                                                                                                                                                                                                                                                                                                                                                                                                               | $\mathbf 0$           |
| 26         | <b>DRIBBLENIBBLE</b> | Indicates that after the end of packet another 1-7 bits were received. A single nibble,<br>called dribble nibble, is formed but not sent out.                                                                                                                                                                                                                                                                                                                 | $\pmb{0}$             |
| 27         |                      | CONTROLFRAME The frame was a control frame.                                                                                                                                                                                                                                                                                                                                                                                                                   | $\mathbf 0$           |
| 28         | <b>PAUSE</b>         | The frame was a control frame with a valid PAUSE opcode.                                                                                                                                                                                                                                                                                                                                                                                                      | $\mathbf 0$           |
| 29         | <b>UO</b>            | Unsupported Opcode. The current frame was recognized as a Control Frame but<br>contains an unknown opcode.                                                                                                                                                                                                                                                                                                                                                    | 0                     |
| 30         | <b>VLAN</b>          | Frame's length/type field contained 0x8100 which is the VLAN protocol identifier.                                                                                                                                                                                                                                                                                                                                                                             | 0                     |
| 31         |                      | Unused                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $\mathbf 0$           |

# **10.10.2.16 Flow Control Counter Register**

## **Table 183. Flow Control Counter register (FLOWCONTROLCOUNTER - address 0x2008 4170) bit description**



# **10.10.2.17 Flow Control Status Register**

## **Table 184. Flow Control Status register (FLOWCONTROLSTATUS - address 0x2008 4174) bit description**



# **10.10.3 Receive filter register definitions**

# **10.10.3.1 Receive Filter Control Register**

#### **Table 185. Receive Filter Control register (RXFILTERCTRL - address 0x2008 4200) bit description**



# **10.10.3.2 Receive Filter WoL Status Register**

The Receive Filter Wake-up on LAN Status register (RxFilterWoLStatus) is a read-only register.

#### **Table 186. Receive Filter WoL Status register (RXFILTERWOLSTATUS - address 0x2008 4204) bit description**



The bits in this register record the cause for a WoL. Bits in RxFilterWoLStatus can be cleared by writing the RxFilterWoLClear register.



# **10.10.3.3 Receive Filter WoL Clear Register**

The Receive Filter Wake-up on LAN Clear register (RxFilterWoLClear) is a write-only register.





The bits in this register are write-only; writing resets the corresponding bits in the RxFilterWoLStatus register.

## **10.10.3.4 Hash Filter Table LSBs Register**

Details of Hash filter table use can be found in [Section 10.13.10 "Receive filtering" on](#page-260-0)  [page 259](#page-260-0).

# **Table 188. Hash Filter Table LSBs register (HASHFILTERL - address 0x2008 4210) bit description**



# **10.10.3.5 Hash Filter Table MSBs Register**

Details of Hash filter table use can be found in [Section 10.13.10 "Receive filtering" on](#page-260-0)  [page 259](#page-260-0).



# **10.10.4 Module control register definitions**

# **10.10.4.1 Interrupt Status Register**

The Interrupt Status register (IntStatus) is a read-only register.Note that all bits are flip-flops with an asynchronous set in order to be able to generate interrupts if there are wake-up events while clocks are disabled.

**Table 190. Interrupt Status register (INTSTATUS - address 0x2008 4FE0) bit description**



The interrupt status register is read-only. Setting can be done via the IntSet register. Reset can be accomplished via the IntClear register.

# **10.10.4.2 Interrupt Enable Register**

#### **Table 191. Interrupt Enable register (INTENABLE - address 0x2008 4FE4) bit description**



# **10.10.4.3 Interrupt Clear Register**

#### **Table 192. Interrupt Clear register (INTCLEAR - address 0x2008 4FE8) bit description**



The interrupt clear register is write-only. Writing a 1 to a bit of the IntClear register clears the corresponding bit in the status register. Writing a 0 will not affect the interrupt status.

# **10.10.4.4 Interrupt Set Register**

#### **Table 193. Interrupt Set register (INTSET - address 0x2008 4FEC) bit description**



The interrupt set register is write-only. Writing a 1 to a bit of the IntSet register sets the corresponding bit in the status register. Writing a 0 will not affect the interrupt status.

## **10.10.4.5 Power-Down Register**

The Power-Down register (PowerDown) is used to block all AHB accesses except accesses to the Power-Down register.

#### **Table 194. Power-Down register (POWERDOWN - address 0x2008 4FF4) bit description**



Setting the bit will return an error on all read and write accesses on the MACAHB interface except for accesses to the Power-Down register.

# **10.11 Descriptor and status formats**

This section defines the descriptor format for the transmit and receive scatter/gather DMA engines. Each Ethernet frame can consist of one or more fragments. Each fragment corresponds to a single descriptor. The DMA managers in the Ethernet block scatter (for receive) and gather (for transmit) multiple fragments for a single Ethernet frame.

# **10.11.1 Receive descriptors and statuses**



[Figure 24](#page-232-0) depicts the layout of the receive descriptors in memory.

<span id="page-232-0"></span>Receive descriptors are stored in an array in memory. The base address of the array is stored in the RxDescriptor register, and should be aligned on a 4 byte address boundary. The number of descriptors in the array is stored in the RxDescriptorNumber register using a minus one encoding style e.g. if the array has 8 elements the register value should be 7. Parallel to the descriptors there is an array of statuses. For each element of the descriptor array there is an associated status field in the status array. The base address of the status array is stored in the RxStatus register, and must be aligned on an 8 byte address boundary. During operation (when the receive data path is enabled) the RxDescriptor, RxStatus and RxDescriptorNumber registers should not be modified.

Two registers, RxConsumeIndex and RxProduceIndex, define the descriptor locations that will be used next by hardware and software. Both registers act as counters starting at 0 and wrapping when they reach the value of RxDescriptorNumber. The RxProduceIndex contains the index of the descriptor that is going to be filled with the next frame being

received. The RxConsumeIndex is programmed by software and is the index of the next descriptor that the software receive driver is going to process. When  $RxProductIndex ==$ RxConsumeIndex, the receive buffer is empty. When  $RxProduct$  == RxConsumeIndex -1 (taking wraparound into account), the receive buffer is full and newly received data would generate an overflow unless the software driver frees up one or more descriptors.

Each receive descriptor takes two word locations (8 bytes) in memory. Likewise each status field takes two words (8 bytes) in memory. Each receive descriptor consists of a pointer to the data buffer for storing receive data (Packet) and a control word (Control). The Packet field has a zero address offset, the control field has a 4 byte address offset with respect to the descriptor address as defined in [Table 195](#page-233-0).

#### <span id="page-233-0"></span>**Table 195. Receive Descriptor Fields**



The data buffer pointer (Packet) is a 32-bit, byte aligned address value containing the base address of the data buffer. The definition of the control word bits is listed in [Table 196.](#page-233-1)

#### <span id="page-233-1"></span>**Table 196. Receive Descriptor Control Word**



[Table 197](#page-233-2) lists the fields in the receive status elements from the status array.

#### <span id="page-233-2"></span>**Table 197. Receive Status Fields**



Each receive status consists of two words. The StatusHashCRC word contains a concatenation of the two 9-bit hash CRCs calculated from the destination and source addresses contained in the received frame. After detecting the destination and source addresses, StatusHashCRC is calculated once, then held for every fragment of the same frame.

The concatenation of the two CRCs is shown in [Table 198:](#page-234-1)



#### <span id="page-234-1"></span>**Table 198. Receive Status HashCRC Word**

The StatusInfo word contains flags returned by the MAC and flags generated by the receive data path reflecting the status of the reception. [Table 199](#page-234-0) lists the bit definitions in the StatusInfo word.

#### <span id="page-234-0"></span>**Table 199. Receive status information word**

<span id="page-234-2"></span>

For multi-fragment frames, the value of the AlignmentError, RangeError, LengthError, SymbolError and CRCError bits in all but the last fragment in the frame will be 0; likewise the value of the FailFilter, Multicast, Broadcast, VLAN and ControlFrame bits is undefined. The status of the last fragment in the frame will copy the value for these bits from the MAC. All fragment statuses will have valid LastFrag, RxSize, Error, Overrun and NoDescriptor bits.

# **10.11.2 Transmit descriptors and statuses**

**Fig 25. Transmit descriptor memory layout** 1  $\overline{2}$ 3 4 5 **StatusInfo StatusInfo StatusInfo** StatusInfo **StatusInfo StatusInfo** PACKET **CONTROL** PACKET **CONTROL** PACKET **CONTROL** PACKET **CONTROL** PACKET **CONTROL** PACKET **CONTROL TxStatus TxDescriptorNumber TxDescriptor** DATA BUFFER DATA BUFFER DATA BUFFER DATA BUFFER DATA BUFFER DATA BUFFER

[Figure 25](#page-235-0) depicts the layout of the transmit descriptors in memory.

<span id="page-235-0"></span>Transmit descriptors are stored in an array in memory. The lowest address of the transmit descriptor array is stored in the TxDescriptor register, and must be aligned on a 4 byte address boundary. The number of descriptors in the array is stored in the TxDescriptorNumber register using a minus one encoding style i.e. if the array has 8 elements the register value should be 7. Parallel to the descriptors there is an array of statuses. For each element of the descriptor array there is an associated status field in the status array. The base address of the status array is stored in the TxStatus register, and must be aligned on a 4 byte address boundary. During operation (when the transmit data path is enabled) the TxDescriptor, TxStatus, and TxDescriptorNumber registers should not be modified.

Two registers, TxConsumeIndex and TxProduceIndex, define the descriptor locations that will be used next by hardware and software. Both register act as counters starting at 0 and wrapping when they reach the value of TxDescriptorNumber. The TxProduceIndex

contains the index of the next descriptor that is going to be filled by the software driver. The TxConsumeIndex contains the index of the next descriptor going to be transmitted by the hardware. When TxProduceIndex == TxConsumeIndex, the transmit buffer is empty. When TxProduceIndex == TxConsumeIndex -1 (taking wraparound into account), the transmit buffer is full and the software driver cannot add new descriptors until the hardware has transmitted one or more frames to free up descriptors.

Each transmit descriptor takes two word locations (8 bytes) in memory. Likewise each status field takes one word (4 bytes) in memory. Each transmit descriptor consists of a pointer to the data buffer containing transmit data (Packet) and a control word (Control). The Packet field has a zero address offset, whereas the control field has a 4 byte address offset, see [Table 200.](#page-236-0)

#### <span id="page-236-0"></span>**Table 200. Transmit descriptor fields**



The data buffer pointer (Packet) is a 32-bit, byte aligned address value containing the base address of the data buffer. The definition of the control word bits is listed in [Table 201.](#page-236-1)

#### <span id="page-236-1"></span>**Table 201. Transmit descriptor control word**



[Table 202](#page-236-2) shows the one field transmit status.

# <span id="page-236-2"></span>**Table 202. Transmit status fields**



The transmit status consists of one word which is the StatusInfo word. It contains flags returned by the MAC and flags generated by the transmit data path reflecting the status of the transmission. [Table 203](#page-237-0) lists the bit definitions in the StatusInfo word.



#### <span id="page-237-0"></span>**Table 203. Transmit status information word**

For multi-fragment frames, the value of the LateCollision, ExcessiveCollision, ExcessiveDefer, Defer and CollissionCount bits in all but the last fragment in the frame will be 0. The status of the last fragment in the frame will copy the value for these bits from the MAC. All fragment statuses will have valid Error, NoDescriptor and Underrun bits.

# **10.12 Ethernet block functional description**

This section defines the functions of the DMA capable 10/100 Ethernet MAC. After introducing the DMA concepts of the Ethernet block, and a description of the basic transmit and receive functions, this section elaborates on advanced features such as flow control, receive filtering, etc.

# **10.12.1 Overview**

The Ethernet block can transmit and receive Ethernet packets from an off-chip Ethernet PHY connected through the MII/RMII interface. MII or RMII mode is selected by software.

Typically during system start-up, the Ethernet block will be initialized. Software initialization of the Ethernet block should include initialization of the descriptor and status arrays as well as the receiver fragment buffers.

**Remark:** when initializing the Ethernet block, it is important to first configure the PHY and insure that reference clocks (ENET\_REF\_CLK signal in RMII mode, or both ENET\_RX\_CLK and ENET\_TX\_CLK signals in MII mode) are present at the external pins and connected to the EMAC module (selecting the appropriate pins using the IOCON registers) prior to continuing with Ethernet configuration. Otherwise the CPU can become locked and no further functionality will be possible. This will cause JTAG lose communication with the target, if debug mode is being used.

To transmit a packet the software driver has to set up the appropriate Control registers and a descriptor to point to the packet data buffer before transferring the packet to hardware by incrementing the TxProduceIndex register. After transmission, hardware will increment TxConsumeIndex and optionally generate an interrupt.

The hardware will receive packets from the PHY and apply filtering as configured by the software driver. While receiving a packet the hardware will read a descriptor from memory to find the location of the associated receiver data buffer. Receive data is written in the data buffer and receive status is returned in the receive descriptor status word. Optionally an interrupt can be generated to notify software that a packet has been received. Note that the DMA manager will prefetch and buffer up to three descriptors.

# **10.12.2 AHB interface**

The registers of the Ethernet block connect to an AHB slave interface to allow access to the registers from the CPU.

The AHB interface has a 32-bit data path, which supports only word accesses and has an address aperture of 4 kB. [Table 148](#page-209-0) lists the registers of the Ethernet block.

All AHB write accesses to registers are posted except for accesses to the IntSet, IntClear and IntEnable registers. AHB write operations are executed in order.

If the PowerDown bit of the PowerDown register is set, all AHB read and write accesses will return a read or write error except for accesses to the PowerDown register.

### **Bus Errors**

The Ethernet block generates errors for several conditions:

- **•** The AHB interface will return a read error when there is an AHB read access to a write-only register; likewise a write error is returned when there is an AHB write access to the read-only register. An AHB read or write error will be returned on AHB read or write accesses to reserved registers. These errors are propagated back to the CPU. Registers defined as read-only and write-only are identified in [Table 148](#page-209-0).
- **•** If the PowerDown bit is set all accesses to AHB registers will result in an error response except for accesses to the PowerDown register.

# **10.13 Interrupts**

The Ethernet block has a single interrupt request output to the CPU (via the NVIC).

The interrupt service routine must read the IntStatus register to determine the origin of the interrupt. All interrupt statuses can be set by software writing to the IntSet register; statuses can be cleared by software writing to the IntClear register.

The transmit and receive data paths can only set interrupt statuses, they cannot clear statuses. The SoftInt interrupt cannot be set by hardware and can be used by software for test purposes.

# **10.13.1 Direct Memory Access (DMA)**

## **Descriptor arrays**

The Ethernet block includes two DMA managers. The DMA managers make it possible to transfer frames directly to and from memory with little support from the processor and without the need to trigger an interrupt for each frame.

The DMA managers work with arrays of frame descriptors and statuses that are stored in memory. The descriptors and statuses act as an interface between the Ethernet hardware and the device driver software. There is one descriptor array for receive frames and one descriptor array for transmit frames. Using buffering for frame descriptors, the memory traffic and memory bandwidth utilization of descriptors can be kept small.

Each frame descriptor contains two 32-bit fields: the first field is a pointer to a data buffer containing a frame or a fragment, whereas the second field is a control word related to that frame or fragment.

The software driver must write the base addresses of the descriptor and status arrays in the TxDescriptor/RxDescriptor and TxStatus/RxStatus registers. The number of descriptors/statuses in each array must be written in the

TxDescriptorNumber/RxDescriptorNumber registers. The number of descriptors in an array corresponds to the number of statuses in the associated status array.

Transmit descriptor arrays, receive descriptor arrays and transmit status arrays must be aligned on a 4 byte (32bit)address boundary, while the receive status array must be aligned on a 8 byte (64bit) address boundary.

### **Ownership of descriptors**

Both device driver software and Ethernet hardware can read and write the descriptor arrays at the same time in order to produce and consume descriptors. A descriptor is "owned" either by the device driver or by the Ethernet hardware. Only the owner of a descriptor reads or writes its value. Typically, the sequence of use and ownership of descriptors and statuses is as follows: a descriptor is owned and set up by the device driver; ownership of the descriptor/status is passed by the device driver to the Ethernet block, which reads the descriptor and writes information to the status field; the Ethernet block passes ownership of the descriptor back to the device driver, which uses the status information and then recycles the descriptor to be used for another frame. Software must pre-allocate the memory used to hold the descriptor arrays.

Software can hand over ownership of descriptors and statuses to the hardware by incrementing (and wrapping if on the array boundary) the TxProduceIndex/RxConsumeIndex registers. Hardware hands over descriptors and status to software by updating the TxConsumeIndex/ RxProduceIndex registers.

After handing over a descriptor to the receive and transmit DMA hardware, device driver software should not modify the descriptor or reclaim the descriptor by decrementing the TxProduceIndex/ RxConsumeIndex registers because descriptors may have been prefetched by the hardware. In this case the device driver software will have to wait until the frame has been transmitted or the device driver has to soft-reset the transmit and/or receive data paths which will also reset the descriptor arrays.

### **Sequential order with wrap-around**

When descriptors are read from and statuses are written to the arrays, this is done in sequential order with wrap-around. Sequential order means that when the Ethernet block has finished reading/writing a descriptor/status, the next descriptor/status it reads/writes is the one at the next higher, adjacent memory address. Wrap around means that when the Ethernet block has finished reading/writing the last descriptor/status of the array (with the highest memory address), the next descriptor/status it reads/writes is the first descriptor/status of the array at the base address of the array.

# **Full and Empty state of descriptor arrays**

The descriptor arrays can be empty, partially full or full. A descriptor array is empty when all descriptors are owned by the producer. A descriptor array is partially full if both producer and consumer own part of the descriptors and both are busy processing those descriptors. A descriptor array is full when all descriptors (except one) are owned by the consumer, so that the producer has no more room to process frames. Ownership of descriptors is indicated with the use of a consume index and a produce index. The produce index is the first element of the array owned by the producer. It is also the index of the array element that is next going to be used by the producer of frames (it may already be busy using it and subsequent elements). The consume index is the first element of the array that is owned by the consumer. It is also the number of the array element next to be consumed by the consumer of frames (it and subsequent elements may already be in the process of being consumed). If the consume index and the produce index are equal, the descriptor array is empty and all array elements are owned by the producer. If the consume index equals the produce index plus one, then the array is full and all array elements (except the one at the produce index) are owned by the consumer. With a full descriptor array, still one array element is kept empty, to be able to easily distinguish the full or empty state by looking at the value of the produce index and consume index. An array must have at least 2 elements to be able to indicate a full descriptor array with a produce index of value 0 and a consume index of value 1. The wrap around of the arrays is taken into account when determining if a descriptor array is full, so a produce index that indicates the last element in the array and a consume index that indicates the first element in the array, also means the descriptor array is full. When the produce index and the consume index are unequal and the consume index is not the produce index plus one (with wrap around taken into account), then the descriptor array is partially full and both the consumer and producer own enough descriptors to be able to operate actively on the descriptor array.

### **Interrupt bit**

The descriptors have an Interrupt bit, which is programmed by software. When the Ethernet block is processing a descriptor and finds this bit set, it will allow triggering an interrupt (after committing status to memory) by passing the RxDoneInt or TxDoneInt bits in the IntStatus register to the interrupt output pin. If the Interrupt bit is not set in the descriptor, then the RxDoneInt or TxDoneInt are not set and no interrupt is triggered (note that the corresponding bits in IntEnable must also be set to trigger interrupts). This offers flexible ways of managing the descriptor arrays. For instance, the device driver could add 10 frames to the Tx descriptor array, and set the Interrupt bit in descriptor number 5 in the descriptor array. This would invoke the interrupt service routine before the transmit descriptor array is completely exhausted. The device driver could add another batch of frames to the descriptor array, without interrupting continuous transmission of frames.

### **Frame fragments**

For maximum flexibility in frame storage, frames can be split up into multiple frame fragments with fragments located in different places in memory. In this case one descriptor is used for each frame fragment. So, a descriptor can point to a single frame or to a fragment of a frame. By using fragments, scatter/gather DMA can be done: transmit frames are gathered from multiple fragments in memory and receive frames can be scattered to multiple fragments in memory.

By stringing together fragments it is possible to create large frames from small memory areas. Another use of fragments is to be able to locate a frame header and frame payload in different places and to concatenate them without copy operations in the device driver.

For transmissions, the Last bit in the descriptor Control field indicates if the fragment is the last in a frame; for receive frames, the LastFrag bit in the StatusInfo field of the status words indicates if the fragment is the last in the frame. If the Last(Frag) bit is 0 the next descriptor belongs to the same Ethernet frame, If the Last(Frag) bit is 1 the next descriptor is a new Ethernet frame.

# **10.13.2 Initialization**

After reset, the Ethernet software driver needs to initialize the Ethernet block. During initialization the software needs to:

- **•** Remove the soft reset condition from the MAC.
- **•** Configure the PHY via the MIIM interface of the MAC.

**Remark:** it is important to configure the PHY and insure that reference clocks (ENET\_REF\_CLK signal in RMII mode, or both ENET\_RX\_CLK and ENET\_TX\_CLK signals in MII mode) are present at the external pins and connected to the EMAC module (selecting the appropriate pins using the IOCON registers) prior to continuing with Ethernet configuration. Otherwise the CPU can become locked and no further functionality will be possible. This will cause JTAG lose communication with the target, if debug mode is being used.

- **•** Select MII or RMII mode
- **•** Configure the transmit and receive DMA engines, including the descriptor arrays.
- **•** Configure the host registers (MAC1,MAC2 etc.) in the MAC.
- **•** Enable the receive and transmit data paths.

Depending on the PHY, the software needs to initialize registers in the PHY via the MII Management interface. The software can read and write PHY registers by programming the MCFG, MCMD, MADR registers of the MAC. Write data should be written to the MWTD register; read data and status information can be read from the MRDD and MIND registers.

The Ethernet block supports MII and RMII PHYs. During initialization software must select MII or RMII mode by programming the Command register.

Before switching to RMII mode the default soft reset (MAC1 register bit 15) has to be de-asserted. The clock(s) from the PHY must be running and internally connected during this operation.

Transmit and receive DMA engines should be initialized by the device driver by allocating the descriptor and status arrays in memory. Transmit and receive functions have their own dedicated descriptor and status arrays. The base addresses of these arrays need to be programmed in the TxDescriptor/TxStatus and RxDescriptor/RxStatus registers. The number of descriptors in an array matches the number of statuses in an array.

Please note that the transmit descriptors, receive descriptors and receive statuses are 8 bytes each while the transmit statuses are 4 bytes each. All descriptor arrays and transmit statuses need to be aligned on 4 byte boundaries; receive status arrays need to be aligned on 8 byte boundaries. The number of descriptors in the descriptor arrays needs to be written to the TxDescriptorNumber/RxDescriptorNumber registers using a -1 encoding i.e. the value in the registers is the number of descriptors minus one e.g. if the descriptor array has 4 descriptors the value of the number of descriptors register should be 3.

After setting up the descriptor arrays, frame buffers need to be allocated for the receive descriptors before enabling the receive data path. The Packet field of the receive descriptors needs to be filled with the base address of the frame buffer of that descriptor. Amongst others the Control field in the receive descriptor needs to contain the size of the data buffer using -1 encoding.

The receive data path has a configurable filtering function for discarding/ignoring specific Ethernet frames. The filtering function should also be configured during initialization.

After an assertion of the hardware reset, the soft reset bit in the MAC will be asserted. The soft reset condition must be removed before the Ethernet block can be enabled.

Enabling of the receive function is located in two places. The receive DMA manager needs to be enabled and the receive data path of the MAC needs to be enabled. To prevent overflow in the receive DMA engine the receive DMA engine should be enabled by setting the RxEnable bit in the Command register before enabling the receive data path in the MAC by setting the RECEIVE ENABLE bit in the MAC1 register.

The transmit DMA engine can be enabled at any time by setting the TxEnable bit in the Command register.

Before enabling the data paths, several options can be programmed in the MAC, such as automatic flow control, transmit to receive loop-back for verification, full/half duplex modes, etc.

Base addresses of descriptor arrays and descriptor array sizes cannot be modified without a (soft) reset of the receive and transmit data paths.

UM10562 COMPRESS All information provided in this document is subject to legal disclaimers. COMPRESS UP ALL RIGHTS RESERVED.

# **10.13.3 Transmit process**

#### **Overview**

This section outlines the transmission process.

#### **Device driver sets up descriptors and data**

If the descriptor array is full the device driver should wait for the descriptor arrays to become not full before writing to a descriptor in the descriptor array. If the descriptor array is not full, the device driver should use the descriptor numbered TxProduceIndex of the array pointed to by TxDescriptor.

The Packet pointer in the descriptor is set to point to a data frame or frame fragment to be transmitted. The Size field in the Command field of the descriptor should be set to the number of bytes in the fragment buffer, -1 encoded. Additional control information can be indicated in the Control field in the descriptor (bits Interrupt, Last, CRC, Pad).

After writing the descriptor the descriptor needs to be handed over to the hardware by incrementing (and possibly wrapping) the TxProduceIndex register.

If the transmit data path is disabled, the device driver should not forget to enable the transmit data path by setting the TxEnable bit in the Command register.

When there is a multi-fragment transmission for fragments other than the last, the Last bit in the descriptor must be set to 0; for the last fragment the Last bit must be set to 1. To trigger an interrupt when the frame has been transmitted and transmission status has been committed to memory, set the Interrupt bit in the descriptor Control field to 1. To have the hardware add a CRC in the frame sequence control field of this Ethernet frame, set the CRC bit in the descriptor. This should be done if the CRC has not already been added by software. To enable automatic padding of small frames to the minimum required frame size, set the Pad bit in the Control field of the descriptor to 1. In typical applications bits CRC and Pad are both set to 1.

The device driver can set up interrupts using the IntEnable register to wait for a signal of completion from the hardware or can periodically inspect (poll) the progress of transmission. It can also add new frames at the end of the descriptor array, while hardware consumes descriptors at the start of the array.

The device driver can stop the transmit process by resetting the TxEnable bit in the Command register to 0. The transmission will not stop immediately; frames already being transmitted will be transmitted completely and the status will be committed to memory before deactivating the data path. The status of the transmit data path can be monitored by the device driver reading the TxStatus bit in the Status register.

As soon as the transmit data path is enabled and the corresponding TxConsumeIndex and TxProduceIndex are not equal i.e. the hardware still needs to process frames from the descriptor array, the TxStatus bit in the Status register will return to 1 (active).

### **Tx DMA manager reads the Tx descriptor array**

When the TxEnable bit is set, the Tx DMA manager reads the descriptors from memory at the address determined by TxDescriptor and TxConsumeIndex. The number of descriptors requested is determined by the total number of descriptors owned by the hardware: TxProduceIndex - TxConsumeIndex. Block transferring descriptors minimizes memory loading. Read data returned from memory is buffered and consumed as needed.

### **Tx DMA manager transmits data**

After reading the descriptor the transmit DMA engine reads the associated frame data from memory and transmits the frame. After transfer completion, the Tx DMA manager writes status information back to the StatusInfo and StatusHashCRC words of the status field. The value of the TxConsumeIndex is only updated after status information has been committed to memory, which is checked by an internal tag protocol in the memory interface. The Tx DMA manager continues to transmit frames until the descriptor array is empty. If the transmit descriptor array is empty the TxStatus bit in the Status register will return to 0 (inactive). If the descriptor array is empty the Ethernet hardware will set the TxFinishedInt bit of the IntStatus register. The transmit data path will still be enabled.

The Tx DMA manager inspects the Last bit of the descriptor Control field when loading the descriptor. If the Last bit is 0, this indicates that the frame consists of multiple fragments. The Tx DMA manager gathers all the fragments from the host memory, visiting a string of frame descriptors, and sends them out as one Ethernet frame on the Ethernet connection. When the Tx DMA manager finds a descriptor with the Last bit in the Control field set to 1, this indicates the last fragment of the frame and thus the end of the frame is found.

# **Update ConsumeIndex**

Each time the Tx DMA manager commits a status word to memory it completes the transmission of a descriptor and it increments the TxConsumeIndex (taking wrap around into account) to hand the descriptor back to the device driver software. Software can re-use the descriptor for new transmissions after hardware has handed it back.

The device driver software can keep track of the progress of the DMA manager by reading the TxConsumeIndex register to see how far along the transmit process is. When the Tx descriptor array is emptied completely, the TxConsumeIndex register retains its last value.

### **Write transmission status**

After the frame has been transmitted over the MII/RMII bus, the StatusInfo word of the frame descriptor is updated by the DMA manager.

If the descriptor is for the last fragment of a frame (or for the whole frame if there are no fragments), then depending on the success or failure of the frame transmission, error flags (Error, LateCollision, ExcessiveCollision, Underrun, ExcessiveDefer, Defer) are set in the status. The CollisionCount field is set to the number of collisions the frame incurred, up to the Retransmission Maximum programmed in the Collision window/retry register of the MAC.

Statuses for all but the last fragment in the frame will be written as soon as the data in the frame has been accepted by the Tx DMA manager. Even if the descriptor is for a frame fragment other than the last fragment, the error flags are returned via the AHB interface. If the Ethernet block detects a transmission error during transmission of a (multi-fragment) frame, all remaining fragments of the frame are still read via the AHB interface. After an error, the remaining transmit data is discarded by the Ethernet block. If there are errors

during transmission of a multi-fragment frame the error statuses will be repeated until the last fragment of the frame. Statuses for all but the last fragment in the frame will be written as soon as the data in the frame has been accepted by the Tx DMA manager. These may include error information if the error is detected early enough. The status for the last fragment in the frame will only be written after the transmission has completed on the Ethernet connection. Thus, the status for the last fragment will always reflect any error that occurred anywhere in the frame.

The status of the last frame transmission can also be inspected by reading the TSV0 and TSV1 registers. These registers do not report statuses on a fragment basis and do not store information of previously sent frames. They are provided primarily for debug purposes, because the communication between driver software and the Ethernet block takes place through the frame descriptors. The status registers are valid as long as the internal status of the MAC is valid and should typically only be read when the transmit and receive processes are halted.

## **Transmission error handling**

If an error occurs during the transmit process, the Tx DMA manager will report the error via the transmission StatusInfo word written in the Status array and the IntStatus interrupt status register.

The transmission can generate several types of errors: LateCollision, ExcessiveCollision, ExcessiveDefer, Underrun, and NoDescriptor. All have corresponding bits in the transmission StatusInfo word. In addition to the separate bits in the StatusInfo word, LateCollision, ExcessiveCollision, and ExcessiveDefer are ORed together into the Error bit of the Status. Errors are also propagated to the IntStatus register; the TxError bit in the IntStatus register is set in the case of a LateCollision, ExcessiveCollision, ExcessiveDefer, or NoDescriptor error; Underrun errors are reported in the TxUnderrun bit of the IntStatus register.

Underrun errors can have three causes:

- **•** The next fragment in a multi-fragment transmission is not available. This is a nonfatal error. A NoDescriptor status will be returned on the previous fragment and the TxError bit in IntStatus will be set.
- **•** The transmission fragment data is not available when the Ethernet block has already started sending the frame. This is a nonfatal error. An Underrun status will be returned on transfer and the TxError bit in IntStatus will be set.
- **•** The flow of transmission statuses stalls and a new status has to be written while a previous status still waits to be transferred across the memory interface. This is a fatal error which can only be resolved by a soft reset of the hardware.

The first and second situations are nonfatal and the device driver has to re-send the frame or have upper software layers re-send the frame. In the third case the hardware is in an undefined state and needs to be soft reset by setting the TxReset bit in the Command register.

After reporting a LateCollision, ExcessiveCollision, ExcessiveDefer or Underrun error, the transmission of the erroneous frame will be aborted, remaining transmission data and frame fragments will be discarded and transmission will continue with the next frame in the descriptor array.

Device drivers should catch the transmission errors and take action.

#### **Transmit triggers interrupts**

The transmit data path can generate four different interrupt types:

- **•** If the Interrupt bit in the descriptor Control field is set, the Tx DMA will set the TxDoneInt bit in the IntStatus register after sending the fragment and committing the associated transmission status to memory. Even if a descriptor (fragment) is not the last in a multi-fragment frame the Interrupt bit in the descriptor can be used to generate an interrupt.
- **•** If the descriptor array is empty while the Ethernet hardware is enabled the hardware will set the TxFinishedInt bit of the IntStatus register.
- **•** If the AHB interface does not consume the transmission statuses at a sufficiently high bandwidth the transmission may underrun in which case the TxUnderrun bit will be set in the IntStatus register. This is a fatal error which requires a soft reset of the transmission queue.
- **•** In the case of a transmission error (LateCollision, ExcessiveCollision, or ExcessiveDefer) or a multi-fragment frame where the device driver did provide the initial fragments but did not provide the rest of the fragments (NoDescriptor) or in the case of a nonfatal overrun, the hardware will set the TxErrorInt bit of the IntStatus register.

All of the above interrupts can be enabled and disabled by setting or resetting the corresponding bits in the IntEnable register. Enabling or disabling does not affect the IntStatus register contents, only the propagation of the interrupt status to the CPU (via the NVIC).

The interrupts, either of individual frames or of the whole list, are a good means of communication between the DMA manager and the device driver, triggering the device driver to inspect the status words of descriptors that have been processed.

#### **Transmit example**

[Figure 26](#page-248-0) illustrates the transmit process in an example transmitting uses a frame header of 8 bytes and a frame payload of 12 bytes.



<span id="page-248-0"></span>After reset the values of the DMA registers will be zero. During initialization the device driver will allocate the descriptor and status array in memory. In this example, an array of four descriptors is allocated; the array is 4x2x4 bytes and aligned on a 4 byte address boundary. Since the number of descriptors matches the number of statuses the status array consists of four elements; the array is 4x1x4 bytes and aligned on a 4 byte address boundary. The device driver writes the base address of the descriptor array (0x2008 10EC) to the TxDescriptor register and the base address of the status array (0x2008 11F8) to the TxStatus register. The device driver writes the number of descriptors and statuses minus 1(3) to the TxDescriptorNumber register. The descriptors and statuses in the arrays need not be initialized, yet.

At this point, the transmit data path may be enabled by setting the TxEnable bit in the Command register. If the transmit data path is enabled while there are no further frames to send the TxFinishedInt interrupt flag will be set. To reduce the processor interrupt load only the desired interrupts can be enabled by setting the relevant bits in the IntEnable register.

Now suppose application software wants to transmit a frame of 12 bytes using a TCP/IP protocol (in real applications frames will be larger than 12 bytes). The TCP/IP stack will add a header to the frame. The frame header need not be immediately in front of the payload data in memory. The device driver can program the Tx DMA to collect header and payload data. To do so, the device driver will program the first descriptor to point at the

frame header; the Last flag in the descriptor will be set to false/0 to indicate a multi-fragment transmission. The device driver will program the next descriptor to point at the actual payload data. The maximum size of a payload buffer is 2 kB so a single descriptor suffices to describe the payload buffer. For the sake of the example though the payload is distributed across two descriptors. After the first descriptor in the array describing the header, the second descriptor in the array describes the initial 8 bytes of the payload; the third descriptor in the array describes the remaining 4 bytes of the frame. In the third descriptor the Last bit in the Control word is set to true/1 to indicate it is the last descriptor in the frame. In this example the Interrupt bit in the descriptor Control field is set in the last fragment of the frame in order to trigger an interrupt after the transmission completed. The Size field in the descriptor's Control word is set to the number of bytes in the fragment buffer, -1 encoded.

Note that in real device drivers, the payload will typically only be split across multiple descriptors if it is more than 2 kB. Also note that transmission payload data is forwarded to the hardware without the device driver copying it (zero copy device driver).

After setting up the descriptors for the transaction the device driver increments the TxProduceIndex register by 3 since three descriptors have been programmed. If the transmit data path was not enabled during initialization the device driver needs to enable the data path now.

If the transmit data path is enabled the Ethernet block will start transmitting the frame as soon as it detects the TxProduceIndex is not equal to TxConsumeIndex - both were zero after reset. The Tx DMA will start reading the descriptors from memory. The memory system will return the descriptors and the Ethernet block will accept them one by one while reading the transmit data fragments.

As soon as transmission read data is returned from memory, the Ethernet block will try to start transmission on the Ethernet connection via the MII/RMII interface.

After transmitting each fragment of the frame the Tx DMA will write the status of the fragment's transmission. Statuses for all but the last fragment in the frame will be written as soon as the data in the frame has been accepted by the Tx DMA manager. The status for the last fragment in the frame will only be written after the transmission has completed on the Ethernet connection.

Since the Interrupt bit in the descriptor of the last fragment is set, after committing the status of the last fragment to memory the Ethernet block will trigger a TxDoneInt interrupt, which triggers the device driver to inspect the status information.

In this example the device driver cannot add new descriptors as long as the Ethernet block has not incremented the TxConsumeIndex because the descriptor array is full (even though one descriptor is not programmed yet). Only after the hardware commits the status for the first fragment to memory and the TxConsumeIndex is set to 1 by the DMA manager can the device driver program the next (the fourth) descriptor. The fourth descriptor can already be programmed before completely transmitting the first frame.

In this example the hardware adds the CRC to the frame. If the device driver software adds the CRC, the CRC trailer can be considered another frame fragment which can be added by doing another gather DMA.

Each data byte is transmitted across the MII interface as two 4-bit values or the RMII interface as four 2-bit values. The Ethernet block adds the preamble, frame delimiter leader, and the CRC trailer if hardware CRC is enabled. Once transmission on the MII/RMII interface commences the transmission cannot be interrupted without generating an underrun error, which is why descriptors and data read commands are issued as soon as possible and pipelined.

Using an MII PHY, the data communication between the Ethernet block and the PHY is done at a 25 MHz rate. With an RMII PHY, the data communication between the Ethernet block and the PHY is at a 50 MHz rate. In 10 Mbps mode data will only be transmitted once every 10 clock cycles.

# **10.13.4 Receive process**

This section outlines the receive process including the activities in the device driver software.

## **Device driver sets up descriptors**

After initializing the receive descriptor and status arrays to receive frames from the Ethernet connection, the receive data path should be enabled in the MAC1 register and the Control register.

During initialization, each Packet pointer in the descriptors is set to point to a data fragment buffer. The size of the buffer is stored in the Size bits of the Control field of the descriptor. Additionally, the Control field in the descriptor has an Interrupt bit. The Interrupt bit allows generation of an interrupt after a fragment buffer has been filled and its status has been committed to memory.

After the initialization and enabling of the receive data path, all descriptors are owned by the receive hardware and should not be modified by the software unless hardware hands over the descriptor by incrementing the RxProduceIndex, indicating that a frame has been received. The device driver is allowed to modify the descriptors after a (soft) reset of the receive data path.

# **Rx DMA manager reads Rx descriptor arrays**

When the RxEnable bit in the Command register is set, the Rx DMA manager reads the descriptors from memory at the address determined by RxDescriptor and RxProduceIndex. The Ethernet block will start reading descriptors even before actual receive data arrives on the MII/RMII interface (descriptor prefetching). The block size of the descriptors to be read is determined by the total number of descriptors owned by the hardware: RxConsumeIndex - RxProduceIndex - 1. Block transferring of descriptors minimizes memory load. Read data returned from memory is buffered and consumed as needed.

### **RX DMA manager receives data**

After reading the descriptor, the receive DMA engine waits for the MAC to return receive data from the MII/RMII interface that passes the receive filter. Receive frames that do not match the filtering criteria are not passed to memory. Once a frame passes the receive filter, the data is written in the fragment buffer associated with the descriptor. The Rx DMA does not write beyond the size of the buffer. When a frame is received that is larger than a descriptor's fragment buffer, the frame will be written to multiple fragment buffers of

consecutive descriptors. In the case of a multi-fragment reception, all but the last fragment in the frame will return a status where the LastFrag bit is set to 0. Only on the last fragment of a frame the LastFrag bit in the status will be set to 1. If a fragment buffer is the last of a frame, the buffer may not be filled completely. The first receive data of the next frame will be written to the fragment buffer of the next descriptor.

After receiving a fragment, the Rx DMA manager writes status information back to the StatusInfo and StatusHashCRC words of the status. The Ethernet block writes the size in bytes of a descriptor's fragment buffer in the RxSize field of the Status word. The value of the RxProduceIndex is only updated after the fragment data and the fragment status information has been committed to memory, which is checked by an internal tag protocol in the memory interface. The Rx DMA manager continues to receive frames until the descriptor array is full. If the descriptor array is full, the Ethernet hardware will set the RxFinishedInt bit of the IntStatus register. The receive data path will still be enabled. If the receive descriptor array is full any new receive data will generate an overflow error and interrupt.

## **Update ProduceIndex**

Each time the Rx DMA manager commits a data fragment and the associated status word to memory, it completes the reception of a descriptor and increments the RxProduceIndex (taking wrap around into account) in order to hand the descriptor back to the device driver software. Software can re-use the descriptor for new receptions by handing it back to hardware when the receive data has been processed.

The device driver software can keep track of the progress of the DMA manager by reading the RxProduceIndex register to see how far along the receive process is. When the Rx descriptor array is emptied completely, the RxProduceIndex retains its last value.

### **Write reception status**

After the frame has been received from the MII/RMII bus, the StatusInfo and StatusHashCRC words of the frame descriptor are updated by the DMA manager.

If the descriptor is for the last fragment of a frame (or for the whole frame if there are no fragments), then depending on the success or failure of the frame reception, error flags (Error, NoDescriptor, Overrun, AlignmentError, RangeError, LengthError, SymbolError, or CRCError) are set in StatusInfo. The RxSize field is set to the number of bytes actually written to the fragment buffer, -1 encoded. For fragments not being the last in the frame the RxSize will match the size of the buffer. The hash CRCs of the destination and source addresses of a packet are calculated once for all the fragments belonging to the same packet and then stored in every StatusHashCRC word of the statuses associated with the corresponding fragments. If the reception reports an error, any remaining data in the receive frame is discarded and the LastFrag bit will be set in the receive status field, so the error flags in all but the last fragment of a frame will always be 0.

The status of the last received frame can also be inspected by reading the RSV register. The register does not report statuses on a fragment basis and does not store information of previously received frames. RSV is provided primarily for debug purposes, because the communication between driver software and the Ethernet block takes place through the frame descriptors.

# **Reception error handling**
When an error occurs during the receive process, the Rx DMA manager will report the error via the receive StatusInfo written in the Status array and the IntStatus interrupt status register.

The receive process can generate several types of errors: AlignmentError, RangeError, LengthError, SymbolError, CRCError, Overrun, and NoDescriptor. All have corresponding bits in the receive StatusInfo. In addition to the separate bits in the StatusInfo, AlignmentError, RangeError, LengthError, SymbolError, and CRCError are ORed together into the Error bit of the StatusInfo. Errors are also propagated to the IntStatus register; the RxError bit in the IntStatus register is set if there is an AlignmentError, RangeError, LengthError, SymbolError, CRCError, or NoDescriptor error; nonfatal overrun errors are reported in the RxError bit of the IntStatus register; fatal Overrun errors are report in the RxOverrun bit of the IntStatus register. On fatal overrun errors, the Rx data path needs to be soft reset by setting the RxReset bit in the Command register.

Overrun errors can have three causes:

- **•** In the case of a multi-fragment reception, the next descriptor may be missing. In this case the NoDescriptor field is set in the status word of the previous descriptor and the RxError in the IntStatus register is set. This error is nonfatal.
- **•** The data flow on the receiver data interface stalls, corrupting the packet. In this case the overrun bit in the status word is set and the RxError bit in the IntStatus register is set. This error is nonfatal.
- **•** The flow of reception statuses stalls and a new status has to be written while a previous status still waits to be transferred across the memory interface. This error will corrupt the hardware state and requires the hardware to be soft reset. The error is detected and sets the Overrun bit in the IntStatus register.

The first overrun situation will result in an incomplete frame with a NoDescriptor status and the RxError bit in IntStatus set. Software should discard the partially received frame. In the second overrun situation the frame data will be corrupt which results in the Overrun status bit being set in the Status word while the IntError interrupt bit is set. In the third case receive errors cannot be reported in the receiver Status arrays which corrupts the hardware state; the errors will still be reported in the IntStatus register's Overrun bit. The RxReset bit in the Command register should be used to soft reset the hardware.

Device drivers should catch the above receive errors and take action.

#### **Receive triggers interrupts**

The receive data path can generate four different interrupt types:

- **•** If the Interrupt bit in the descriptor Control field is set, the Rx DMA will set the RxDoneInt bit in the IntStatus register after receiving a fragment and committing the associated data and status to memory. Even if a descriptor (fragment) is not the last in a multi-fragment frame, the Interrupt bit in the descriptor can be used to generate an interrupt.
- **•** If the descriptor array is full while the Ethernet hardware is enabled, the hardware will set the RxFinishedInt bit of the IntStatus register.
- **•** If the AHB interface does not consume receive statuses at a sufficiently high bandwidth, the receive status process may overrun, in which case the RxOverrun bit will be set in the IntStatus register.

**•** If there is a receive error (AlignmentError, RangeError, LengthError, SymbolError, or CRCError), or a multi-fragment frame where the device driver did provide descriptors for the initial fragments but did not provide the descriptors for the rest of the fragments, or if a nonfatal data Overrun occurred, the hardware will set the RxErrorInt bit of the IntStatus register.

All of the above interrupts can be enabled and disabled by setting or resetting the corresponding bits in the IntEnable register. Enabling or disabling does not affect the IntStatus register contents, only the propagation of the interrupt status to the CPU (via the NVIC).

The interrupts, either of individual frames or of the whole list, are a good means of communication between the DMA manager and the device driver, triggering the device driver to inspect the status words of descriptors that have been processed.

#### **Device driver processes receive data**

As a response to status (e.g. RxDoneInt) interrupts or polling of the RxProduceIndex, the device driver can read the descriptors that have been handed over to it by the hardware (RxProduceIndex - RxConsumeIndex). The device driver should inspect the status words in the status array to check for multi-fragment receptions and receive errors.

The device driver can forward receive data and status to upper software layers. After processing of data and status, the descriptors, statuses and data buffers may be recycled and handed back to hardware by incrementing the RxConsumeIndex.

#### **Receive example**

[Figure 27](#page-254-0) illustrates the receive process in an example receiving a frame of 19 bytes.

# **Chapter 10: LPC408x/407x Ethernet**



<span id="page-254-0"></span>After reset, the values of the DMA registers will be zero. During initialization, the device driver will allocate the descriptor and status array in memory. In this example, an array of four descriptors is allocated; the array is 4x2x4 bytes and aligned on a 4 byte address boundary. Since the number of descriptors matches the number of statuses, the status array consists of four elements; the array is 4x2x4 bytes and aligned on a 8 byte address boundary. The device driver writes the base address of the descriptor array (0x2008 10EC) in the RxDescriptor register, and the base address of the status array (0x2008 11F8) in the RxStatus register. The device driver writes the number of descriptors and statuses minus 1 (3) in the RxDescriptorNumber register. The descriptors and statuses in the arrays need not be initialized yet.

After allocating the descriptors, a fragment buffer needs to be allocated for each of the descriptors. Each fragment buffer can be between 1 byte and 2 k bytes. The base address of the fragment buffer is stored in the Packet field of the descriptors. The number of bytes in the fragment buffer is stored in the Size field of the descriptor Control word. The Interrupt field in the Control word of the descriptor can be set to generate an interrupt as soon as the descriptor has been filled by the receive process. In this example the fragment buffers are 8 bytes, so the value of the Size field in the Control word of the descriptor is set to 7. Note that in this example, the fragment buffers are actually a

continuous memory space; even when a frame is distributed over multiple fragments it will typically be in a linear, continuous memory space; when the descriptors wrap at the end of the descriptor array the frame will not be in a continuous memory space.

The device driver should enable the receive process by writing a 1 to the RxEnable bit of the Command register, after which the MAC needs to be enabled by writing a 1 to the 'RECEIVE ENABLE' bit of the MAC1 configuration register. The Ethernet block will now start receiving Ethernet frames. To reduce the processor interrupt load, some interrupts can be disabled by setting the relevant bits in the IntEnable register.

After the Rx DMA manager is enabled, it will start issuing descriptor read commands. In this example the number of descriptors is 4. Initially the RxProduceIndex and RxConsumeIndex are 0. Since the descriptor array is considered full if RxProduceIndex == RxConsumeIndex - 1, the Rx DMA manager can only read (RxConsumeIndex - RxProduceIndex -  $1 = 3$  descriptors; note the wrapping.

After enabling the receive function in the MAC, data reception will begin starting at the next frame i.e. if the receive function is enabled while the MII/RMII interface is halfway through receiving a frame, the frame will be discarded and reception will start at the next frame. The Ethernet block will strip the preamble and start of frame delimiter from the frame. If the frame passes the receive filtering, the Rx DMA manager will start writing the frame to the first fragment buffer.

Suppose the frame is 19 bytes long. Due to the buffer sizes specified in this example, the frame will be distributed over three fragment buffers. After writing the initial 8 bytes in the first fragment buffer, the status for the first fragment buffer will be written and the Rx DMA will continue filling the second fragment buffer. Since this is a multi-fragment receive, the status of the first fragment will have a 0 for the LastFrag bit in the StatusInfo word; the RxSize field will be set to 7 (8, -1 encoded). After writing the 8 bytes in the second fragment the Rx DMA will continue writing the third fragment. The status of the second fragment will be like the status of the first fragment:  $LastFrag = 0$ ,  $RxSize = 7$ . After writing the three bytes in the third fragment buffer, the end of the frame has been reached and the status of the third fragment is written. The third fragment's status will have the LastFrag bit set to 1 and the RxSize equal to 2 (3, -1 encoded).

The next frame received from the MII/RMII interface will be written to the fourth fragment buffer i.e. five bytes of the third buffer will be unused.

The Rx DMA manager uses an internal tag protocol in the memory interface to check that the receive data and status have been committed to memory. After the status of the fragments are committed to memory, an RxDoneInt interrupt will be triggered, which activates the device driver to inspect the status information. In this example, all descriptors have the Interrupt bit set in the Control word i.e. all descriptors will generate an interrupt after committing data and status to memory.

In this example the receive function cannot read new descriptors as long as the device driver does not increment the RxConsumeIndex, because the descriptor array is full (even though one descriptor is not programmed yet). Only after the device driver has forwarded the receive data to application software, and after the device driver has updated the RxConsumeIndex by incrementing it, will the Ethernet block can continue reading descriptors and receive data. The device driver will probably increment the RxConsumeIndex by 3, since the driver will forward the complete frame consisting of three fragments to the application, and hence free up three descriptors at the same time.

Each pair of nibbles transferred on the MII interface (or four pairs of bits for RMII) are transferred as a byte on the data write interface after being delayed by 128 or 136 cycles for filtering by the receive filter and buffer modules. The Ethernet block removes preamble, frame start delimiter, and CRC from the data and checks the CRC. To limit the buffer NoDescriptor error probability, three descriptors are buffered. The value of the RxProduceIndex is only updated after status information has been committed to memory, which is checked by an internal tag protocol in the memory interface. The software device driver will process the receive data, after which the device driver will update the RxConsumeIndex.

For an RMII PHY the data between the Ethernet block and the PHY is communicated at half the data-width and twice the clock frequency (50 MHz).

# **10.13.5 Transmission retry**

If a collision on the Ethernet occurs, it usually takes place during the collision window spanning the first 64 bytes of a frame. If collision is detected, the Ethernet block will retry the transmission. For this purpose, the first 64 bytes of a frame are buffered, so that this data can be used during the retry. A transmission retry within the first 64 bytes in a frame is fully transparent to the application and device driver software.

When a collision occurs outside of the 64 byte collision window, a LateCollision error is triggered, and the transmission is aborted. After a LateCollision error, the remaining data in the transmit frame will be discarded. The Ethernet block will set the Error and LateCollision bits in the frame's status fields. The TxError bit in the IntStatus register will be set. If the corresponding bit in the IntEnable register is set, the TxError bit in the IntStatus register will be propagated to the CPU (via the NVIC). The device driver software should catch the interrupt and take appropriate actions.

The 'RETRANSMISSION MAXIMUM' field of the CLRT register can be used to configure the maximum number of retries before aborting the transmission.

# **10.13.6 Status hash CRC calculations**

For each received frame, the Ethernet block is able to detect the destination address and source address and from them calculate the corresponding hash CRCs. To perform the computation, the Ethernet block features two internal blocks: one is a controller synchronized with the beginning and the end of each frame, the second block is the CRC calculator.

When a new frame is detected, internal signaling notifies the controller. The controller starts counting the incoming bytes of the frame, which correspond to the destination address bytes. When the sixth (and last) byte is counted, the controller notifies the calculator to store the corresponding 32-bit CRC into a first inner register. Then the controller repeats counting the next incoming bytes, in order to get synchronized with the source address. When the last byte of the source address is encountered, the controller again notifies the CRC calculator, which freezes until the next new frame. When the calculator receives this second notification, it stores the present 32-bit CRC into a second inner register. Then the CRCs remain frozen in their own registers until new notifications arise.

The destination address and source address hash CRCs being written in the StatusHashCRC word are the nine most significant bits of the 32-bit CRCs as calculated by the CRC calculator.

## **10.13.7 Duplex modes**

The Ethernet block can operate in full duplex and half duplex mode. Half or full duplex mode needs to be configured by the device driver software during initialization.

For a full duplex connection the FullDuplex bit of the Command register needs to be set to 1 and the FULL-DUPLEX bit of the MAC2 configuration register needs to be set to 1; for half duplex the same bits need to be set to 0.

## **10.13.8 IEE 802.3/Clause 31 flow control**

#### **Overview**

For full duplex connections, the Ethernet block supports IEEE 802.3/clause 31 flow control using pause frames. This type of flow control may be used in full-duplex point-to-point connections. Flow control allows a receiver to stall a transmitter e.g. when the receive buffers are (almost) full. For this purpose, the receiving side sends a pause frame to the transmitting side.

Pause frames use units of 512 bit times corresponding to 128 rx\_clk/tx\_clk cycles.

#### **Receive flow control**

In full-duplex mode, the Ethernet block will suspend its transmissions when the it receives a pause frame. Rx flow control is initiated by the receiving side of the transmission. It is enabled by setting the 'RX FLOW CONTROL' bit in the MAC1 configuration register. If the RX FLOW CONTROL' bit is zero, then the Ethernet block ignores received pause control frames. When a pause frame is received on the Rx side of the Ethernet block, transmission on the Tx side will be interrupted after the currently transmitting frame has completed, for an amount of time as indicated in the received pause frame. The transmit data path will stop transmitting data for the number of 512 bit slot times encoded in the pause-timer field of the received pause control frame.

By default the received pause control frames are not forwarded to the device driver. To forward the receive flow control frames to the device driver, set the 'PASS ALL RECEIVE FRAMES' bit in the MAC1 configuration register.

#### **Transmit flow control**

If case device drivers need to stall the receive data e.g. because software buffers are full, the Ethernet block can transmit pause control frames. Transmit flow control needs to be initiated by the device driver software; there is no IEEE 802.3/31 flow control initiated by hardware, such as the DMA managers.

With software flow control, the device driver can detect a situation in which the process of receiving frames needs to be interrupted by sending out Tx pause frames. Note that due to Ethernet delays, a few frames can still be received before the flow control takes effect and the receive stream stops.

#### **Chapter 10: LPC408x/407x Ethernet**

Transmit flow control is activated by writing 1 to the TxFlowControl bit of the Command register. When the Ethernet block operates in full duplex mode, this will result in transmission of IEEE 802.3/31 pause frames. The flow control continues until a 0 is written to TxFlowControl bit of the Command register.

If the MAC is operating in full-duplex mode, then setting the TxFlowControl bit of the Command register will start a pause frame transmission. The value inserted into the pause-timer value field of transmitted pause frames is programmed via the PauseTimer[15:0] bits in the FlowControlCounter register. When the TxFlowControl bit is de-asserted, another pause frame having a pause-timer value of 0x0000 is automatically sent to abort flow control and resume transmission.

When flow control be in force for an extended time, a sequence of pause frames must be transmitted. This is supported with a mirror counter mechanism. To enable mirror counting, a nonzero value is written to the MirrorCounter[15:0] bits in the FlowControlCounter register. When the TxFlowControl bit is asserted, a pause frame is transmitted. After sending the pause frame, an internal mirror counter is initialized to zero. The internal mirror counter starts incrementing one every 512 bit-slot times. When the internal mirror counter reaches the MirrorCounter value, another pause frame is transmitted with pause-timer value equal to the PauseTimer field from the FlowControlCounter register, the internal mirror counter is reset to zero and restarts counting. The register MirrorCounter[15:0] is usually set to a smaller value than register PauseTimer[15:0] to ensure an early expiration of the mirror counter, allowing time to send a new pause frame before the transmission on the other side can resume. By continuing to send pause frames before the transmitting side finishes counting the pause timer, the pause can be extended as long as TxFlowControl is asserted. This continues until TxFlowControl is de-asserted when a final pause frame having a pause-timer value of 0x0000 is automatically sent to abort flow control and resume transmission. To disable the mirror counter mechanism, write the value 0 to MirrorCounter field in the FlowControlCounter register. When using the mirror counter mechanism, account for time-of-flight delays, frame transmission time, queuing delays, crystal frequency tolerances, and response time delays by programming the MirrorCounter conservatively, typically about 80% of the PauseTimer value.

If the software device driver sets the MirrorCounter field of the FlowControlCounter register to zero, the Ethernet block will only send one pause control frame. After sending the pause frame an internal pause counter is initialized at zero; the internal pause counter is incremented by one every 512 bit-slot times. Once the internal pause counter reaches the value of the PauseTimer register, the TxFlowControl bit in the Command register will be reset. The software device driver can poll the TxFlowControl bit to detect when the pause completes.

The value of the internal counter in the flow control module can be read out via the FlowControlStatus register. If the MirrorCounter is nonzero, the FlowControlStatus register will return the value of the internal mirror counter; if the MirrorCounter is zero the FlowControlStatus register will return the value of the internal pause counter value.

The device driver is allowed to dynamically modify the MirrorCounter register value and switch between zero MirrorCounter and nonzero MirrorCounter modes.

Transmit flow control is enabled via the 'TX FLOW CONTROL' bit in the MAC1 configuration register. If the 'TX FLOW CONTROL' bit is zero, then the MAC will not transmit pause control frames, software must not initiate pause frame transmissions, and the TxFlowControl bit in the Command register should be zero.

#### **Transmit flow control example**

[Figure 28](#page-259-0) illustrates the transmit flow control.



<span id="page-259-0"></span>In this example, a frame is received while transmitting another frame (full duplex.) The device driver detects that some buffer might overrun and enables the transmit flow control by programming the PauseTimer and MirrorCounter fields of the FlowControlCounter register, after which it enables the transmit flow control by setting the TxFlowControl bit in the Command register.

As a response to the enabling of the flow control a pause control frame will be sent after the currently transmitting frame has been transmitted. When the pause frame transmission completes the internal mirror counter will start counting bit slots; as soon as the counter reaches the value in the MirrorCounter field another pause frame is transmitted. While counting the transmit data path will continue normal transmissions.

As soon as software disables transmit flow control a zero pause control frame is transmitted to resume the receive process.

# **10.13.9 Half-Duplex mode backpressure**

When in half-duplex mode, backpressure can be generated to stall receive packets by sending continuous preamble that basically jams any other transmissions on the Ethernet medium. When the Ethernet block operates in half duplex mode, asserting the TxFlowControl bit in the Command register will result in applying continuous preamble on the Ethernet wire, effectively blocking traffic from any other Ethernet station on the same segment.

In half duplex mode, when the TxFlowControl bit goes high, continuous preamble is sent until TxFlowControl is de-asserted. If the medium is idle, the Ethernet block begins transmitting preamble, which raises carrier sense causing all other stations to defer. In the event the transmitting of preamble causes a collision, the backpressure 'rides through' the collision. The colliding station backs off and then defers to the backpressure. If during backpressure, the user wishes to send a frame, the backpressure is interrupted, the frame sent and then the backpressure resumed. If TxFlowControl is asserted for longer than 3.3 ms in 10 Mbps mode or 0.33 ms in 100 Mbps mode, backpressure will cease sending preamble for several byte times to avoid the jabber limit.

# **10.13.10 Receive filtering**

#### **Features of receive filtering**

The Ethernet MAC has several receive packet filtering functions that can be configured from the software driver:

- **•** Perfect address filter: allows packets with a perfectly matching station address to be identified and passed to the software driver.
- **•** Hash table filter: allows imperfect filtering of packets based on the station address.
- **•** Unicast/multicast/broadcast filtering: allows passing of all unicast, multicast, and/or broadcast packets.
- **•** Magic packet filter: detection of magic packets to generate a Wake-on-LAN interrupt.

The filtering functions can be logically combined to create complex filtering functions. Furthermore, the Ethernet block can pass or reject runt packets smaller than 64 bytes; a promiscuous mode allows all packets to be passed to software.

#### **Overview**

The Ethernet block has the capability to filter out receive frames by analyzing the Ethernet destination address in the frame. This capability greatly reduces the load on the host system, because Ethernet frames that are addressed to other stations would otherwise need to be inspected and rejected by the device driver software, using up bandwidth, memory space, and host CPU time. Address filtering can be implemented using the perfect address filter or the (imperfect) hash filter. The latter produces a 6-bit hash code which can be used as an index into a 64 entry programmable hash table. [Figure 29](#page-261-0) depicts a functional view of the receive filter.

At the top of the diagram the Ethernet receive frame enters the filters. Each filter is controlled by signals from control registers; each filter produces a 'Ready' output and a 'Match' output. If 'Ready' is 0 then the Match value is 'don't care'; if a filter finishes filtering then it will assert its Ready output; if the filter finds a matching frame it will assert the Match output along with the Ready output. The results of the filters are combined by logic functions into a single RxAbort output. If the RxAbort output is asserted, the frame does not need to be received.

In order to reduce memory traffic, the receive data path has a buffer of 68 bytes. The Ethernet MAC will only start writing a frame to memory after 68 byte delays. If the RxAbort signal is asserted during the initial 68 bytes of the frame, the frame can be discarded and removed from the buffer and not stored to memory at all, not using up receive descriptors, etc. If the RxAbort signal is asserted after the initial 68 bytes in a frame (probably due to reception of a Magic Packet), part of the frame is already written to memory and the

# **Chapter 10: LPC408x/407x Ethernet**

Ethernet MAC will stop writing further data in the frame to memory; the FailFilter bit in the status word of the frame will be set to indicate that the software device driver can discard the frame immediately.



#### <span id="page-261-0"></span>**Unicast, broadcast and multicast**

Generic filtering based on the type of frame (unicast, multicast or broadcast) can be programmed using the AcceptUnicastEn, AcceptMulticastEn, or AcceptBroadcastEn bits of the RxFilterCtrl register. Setting the AcceptUnicast, AcceptMulticast, and AcceptBroadcast bits causes all frames of types unicast, multicast and broadcast, respectively, to be accepted, ignoring the Ethernet destination address in the frame. To program promiscuous mode, i.e. to accept all frames, set all 3 bits to 1.

#### **Perfect address match**

When a frame with a unicast destination address is received, a perfect filter compares the destination address with the 6 byte station address programmed in the station address registers SA0, SA1, SA2. If the AcceptPerfectEn bit in the RxFilterCtrl register is set to 1, and the address matches, the frame is accepted.

#### **Imperfect hash filtering**

An imperfect filter is available, based on a hash mechanism. This filter applies a hash function to the destination address and uses the hash to access a table that indicates if the frame should be accepted. The advantage of this type of filter is that a small table can cover any possible address. The disadvantage is that the filtering is imperfect, i.e. sometimes frames are accepted that should have been discarded.

- **•** Hash function:
	- **–** The standard Ethernet cyclic redundancy check (CRC) function is calculated from the 6 byte destination address in the Ethernet frame (this CRC is calculated anyway as part of calculating the CRC of the whole frame), then bits [28:23] out of the 32-bit CRC result are taken to form the hash. The 6-bit hash is used to access the hash table: it is used as an index in the 64-bit HashFilter register that has been programmed with accept values. If the selected accept value is 1, the frame is accepted.
	- **–** The device driver can initialize the hash filter table by writing to the registers HashFilterL and HashfilterH. HashFilterL contains bits 0 through 31 of the table and HashFilterH contains bit 32 through 63 of the table. So, hash value 0 corresponds to bit 0 of the HashfilterL register and hash value 63 corresponds to bit 31 of the HashFilterH register.
- **•** Multicast and unicast
	- **–** The imperfect hash filter can be applied to multicast addresses, by setting the AcceptMulticastHashEn bit in the RxFilter register to 1.
	- **–** The same imperfect hash filter that is available for multicast addresses can also be used for unicast addresses. This is useful to be able to respond to a multitude of unicast addresses without enabling all unicast addresses. The hash filter can be applied to unicast addresses by setting the AcceptUnicastHashEn bit in the RxFilter register to 1.

#### **Enabling and disabling filtering**

The filters as defined in the sections above can be bypassed by setting the PassRxFilter bit in the Command register. When the PassRxFilter bit is set, all receive frames will be passed to memory. In this case the device driver software has to implement all filtering functionality in software. Setting the PassRxFilter bit does not affect the runt frame filtering as defined in the next section.

#### **Runt frames**

A frame with less than 64 bytes (or 68 bytes for VLAN frames) is shorter than the minimum Ethernet frame size and therefore considered erroneous; they might be collision fragments. The receive data path automatically filters and discards these runt frames without writing them to memory and using a receive descriptor.

When a runt frame has a correct CRC there is a possibility that it is intended to be useful. The device driver can receive the runt frames with correct CRC by setting the PassRuntFrame bit of the Command register to 1.

# **10.13.11 Power management**

The Ethernet block supports power management by means of clock switching. All clocks in the Ethernet core can be switched off. If Wake-up on LAN is needed, the rx\_clk should not be switched off.

# **10.13.12 Wake-up on LAN**

#### **Overview**

The Ethernet block supports power management with remote wake-up over LAN. The host system can be powered down, even including part of the Ethernet block itself, while the Ethernet block continues to listen to packets on the LAN. Appropriately formed packets can be received and recognized by the Ethernet block and used to trigger the host system to wake up from its power-down state.

Wake-up of the system takes effect through an interrupt. When a wake-up event is detected, the WakeupInt bit in the IntStatus register is set. The interrupt status will trigger an interrupt if the corresponding WakeupIntEn bit in the IntEnable register is set. This interrupt should be used by system power management logic to wake up the system.

While in a power-down state the packet that generates a Wake-up on LAN event is lost.

There are two ways in which Ethernet packets can trigger wake-up events: generic Wake-up on LAN and Magic Packet. Magic Packet filtering uses an additional filter for Magic Packet detection. In both cases a Wake-up on LAN event is only triggered if the triggering packet has a valid CRC. [Figure 29](#page-261-0) shows the generation of the wake-up signal.

The RxFilterWoLStatus register can be read by the software to inspect the reason for a Wake-up event. Before going to power-down the power management software should clear the register by writing the RxFilterWolClear register.

**NOTE:** when entering in power-down mode, a receive frame might be not entirely stored into the Rx buffer. In this situation, after turning exiting power-down mode, the next receive frame is corrupted due to the data of the previous frame being added in front of the last received frame. Software drivers have to reset the receive data path just after exiting power-down mode.

The following subsections describe the two Wake-up on LAN mechanisms.

#### **Filtering for WoL**

The receive filter functionality can be used to generate Wake-up on LAN events. If the RxFilterEnWoL bit of the RxFilterCtrl register is set, the receive filter will set the WakeupInt bit of the IntStatus register if a frame is received that passes the filter. The interrupt will only be generated if the CRC of the frame is correct.

#### **Magic Packet WoL**

The Ethernet block supports wake-up using Magic Packet technology (see 'Magic Packet technology', Advanced Micro Devices). A Magic Packet is a specially formed packet solely intended for wake-up purposes. This packet can be received, analyzed and recognized by the Ethernet block and used to trigger a wake-up event.

A Magic Packet is a packet that contains in its data portion the station address repeated 16 times with no breaks or interruptions, preceded by 6 Magic Packet synchronization bytes with the value 0xFF. Other data may be surrounding the Magic Packet pattern in the data portion of the packet. The whole packet must be a well-formed Ethernet frame.

The magic packet detection unit analyzes the Ethernet packets, extracts the packet address and checks the payload for the Magic Packet pattern. The address from the packet is used for matching the pattern (not the address in the SA0/1/2 registers.) A magic packet only sets the wake-up interrupt status bit if the packet passes the receive filter as illustrated in [Figure 29](#page-261-0): the result of the receive filter is ANDed with the magic packet filter result to produce the result.

Magic Packet filtering is enabled by setting the MagicPacketEnWoL bit of the RxFilterCtrl register. Note that when doing Magic Packet WoL, the RxFilterEnWoL bit in the RxFilterCtrl register should be 0. Setting the RxFilterEnWoL bit to 1 would accept all packets for a matching address, not just the Magic Packets i.e. WoL using Magic Packets is more strict.

When a magic packet is detected, apart from the WakeupInt bit in the IntStatus register, the MagicPacketWoL bit is set in the RxFilterWoLStatus register. Software can reset the bit writing a 1 to the corresponding bit of the RxFilterWoLClear register.

**Example:** An example of a Magic Packet with station address 0x11 0x22 0x33 0x44 0x55 0x66 is the following (MISC indicates miscellaneous additional data bytes in the packet):

<DESTINATION> <SOURCE> <MISC> FF FF FF FF FF FF 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 11 22 33 44 55 66 <MISC> <CRC>

# **10.13.13 Enabling and disabling receive and transmit**

#### **Enabling and disabling reception**

After reset, the receive function of the Ethernet block is disabled. The receive function can be enabled by the device driver setting the RxEnable bit in the Command register and the "RECEIVE ENABLE' bit in the MAC1 configuration register (in that order).

The status of the receive data path can be monitored by the device driver by reading the RxStatus bit of the Status register. [Figure 30](#page-265-0) illustrates the state machine for the generation of the RxStatus bit.



<span id="page-265-0"></span>After a reset, the state machine is in the INACTIVE state. As soon as the RxEnable bit is set in the Command register, the state machine transitions to the ACTIVE state. As soon as the RxEnable bit is cleared, the state machine returns to the INACTIVE state. If the receive data path is busy receiving a packet while the receive data path gets disabled, the packet will be received completely, stored to memory along with its status before returning to the INACTIVE state. Also if the Receive descriptor array is full, the state machine will return to the INACTIVE state.

For the state machine in [Figure 30](#page-265-0), a soft reset is like a hardware reset assertion, i.e. after a soft reset the receive data path is inactive until the data path is re-enabled.

#### **Enabling and disabling transmission**

After reset, the transmit function of the Ethernet block is disabled. The Tx transmit data path can be enabled by the device driver setting the TxEnable bit in the Command register to 1.

The status of the transmit data paths can be monitored by the device driver reading the TxStatus bit of the Status register. [Figure 31](#page-266-0) illustrates the state machine for the generation of the TxStatus bit.

# **Chapter 10: LPC408x/407x Ethernet**



<span id="page-266-0"></span>After reset, the state machine is in the INACTIVE state. As soon as the TxEnable bit is set in the Command register and the Produce and Consume indices are not equal, the state machine transitions to the ACTIVE state. As soon as the TxEnable bit is cleared and the transmit data path has completed all pending transmissions, including committing the transmission status to memory, the state machine returns to the INACTIVE state. The state machine will also return to the INACTIVE state if the Produce and Consume indices are equal again i.e. all frames have been transmitted.

For the state machine in [Figure 31](#page-266-0), a soft reset is like a hardware reset assertion, i.e. after a soft reset the transmit data path is inactive until the data path is re-enabled.

# **10.13.14 Transmission padding and CRC**

In the case of a frame of less than 60 bytes (or 64 bytes for VLAN frames), the Ethernet block can pad the frame to 64 or 68 bytes including a 4 bytes CRC Frame Check Sequence (FCS). Padding is affected by the value of the 'AUTO DETECT PAD ENABLE' (ADPEN), 'VLAN PAD ENABLE' (VLPEN) and 'PAD/CRC ENABLE' (PADEN) bits of the MAC2 configuration register, as well as the Override and Pad bits from the transmit descriptor Control word. CRC generation is affected by the 'CRC ENABLE' (CRCE) and 'DELAYED CRC' (DCRC) bits of the MAC2 configuration register, and the Override and CRC bits from the transmit descriptor Control word.

The effective pad enable (EPADEN) is equal to the 'PAD/CRC ENABLE' bit from the MAC2 register if the Override bit in the descriptor is 0. If the Override bit is 1, then EPADEN will be taken from the descriptor Pad bit. Likewise the effective CRC enable (ECRCE) equals CRCE if the Override bit is 0, otherwise it equal the CRC bit from the descriptor.

If padding is required and enabled, a CRC will always be appended to the padded frames. A CRC will only be appended to the non-padded frames if ECRCE is set.

If EPADEN is 0, the frame will not be padded and no CRC will be added unless ECRCE is set.

If EPADEN is 1, then small frames will be padded and a CRC will always be added to the padded frames. In this case if ADPEN and VLPEN are both 0, then the frames will be padded to 60 bytes and a CRC will be added creating 64 bytes frames; if VLPEN is 1, the frames will be padded to 64 bytes and a CRC will be added creating 68 bytes frames; if ADPEN is 1, while VLPEN is 0 VLAN frames will be padded to 64 bytes, non VLAN frames will be padded to 60 bytes, and a CRC will be added to padded frames, creating 64 or 68 bytes padded frames.

If CRC generation is enabled, CRC generation can be delayed by four bytes by setting the DELAYED CRC bit in the MAC2 register, in order to skip proprietary header information.

# **10.13.15 Huge frames and frame length checking**

The 'HUGE FRAME ENABLE' bit in the MAC2 configuration register can be set to 1 to enable transmission and reception of frames of any length. Huge frame transmission can be enabled on a per frame basis by setting the Override and Huge bits in the transmit descriptor Control word.

When enabling huge frames, the Ethernet block will not check frame lengths and report frame length errors (RangeError and LengthError). If huge frames are enabled, the received byte count in the RSV register may be invalid because the frame may exceed the maximum size; the RxSize fields from the receive status arrays will be valid.

Frame lengths are checked by comparing the length/type field of the frame to the actual number of bytes in the frame. A LengthError is reported by setting the corresponding bit in the receive StatusInfo word.

The MAXF register allows the device driver to specify the maximum number of bytes in a frame. The Ethernet block will compare the actual receive frame to the MAXF value and report a RangeError in the receive StatusInfo word if the frame is larger.

# **10.13.16 Statistics counters**

Generally, Ethernet applications maintain many counters that track Ethernet traffic statistics. There are a number of standards specifying such counters, such as IEEE std 802.3 / clause 30. Other standards are RFC 2665 and RFC 2233.

The approach taken here is that by default all counters are implemented in software. With the help of the StatusInfo field in frame statuses, many of the important statistics events listed in the standards can be counted by software.

# **10.13.17 MAC status vectors**

Transmit and receive status information as detected by the MAC are available in registers TSV0, TSV1 and RSV so that software can poll them. These registers are normally of limited use because the communication between driver software and the Ethernet block takes place primarily through frame descriptors. Statistical events can be counted by software in the device driver. However, for debug purposes the transmit and receive status vectors are made visible. They are valid as long as the internal status of the MAC is valid and should typically only be read when the transmit and receive processes are halted.

## **10.13.18 Reset**

The Ethernet block has a hard reset input which is connected to the chip reset, as well as several soft resets which can be activated by setting the appropriate bits in registers. All registers in the Ethernet block have a value of 0 after a hard reset, unless otherwise specified.

#### **Hard reset**

After a hard reset, all registers will be set to their default value.

#### **Soft reset**

Parts of the Ethernet block can be soft reset by setting bits in the Command register and the MAC1 configuration register.The MAC1 register has six different reset bits:

- **•** SOFT RESET: Setting this bit will put all modules in the MAC in reset, except for the MAC registers (at addresses 0x000 to 0x0FC). The value of the soft reset after a hardware reset assertion is 1, i.e. the soft reset needs to be cleared after a hardware reset.
- **•** SIMULATION RESET: Resets the random number generator in the Transmit Function. The value after a hardware reset assertion is 0.
- **•** RESET MCS/Rx: Setting this bit will reset the MAC Control Sublayer (pause frame logic) and the receive function in the MAC. The value after a hardware reset assertion is 0.
- **•** RESET Rx: Setting this bit will reset the receive function in the MAC. The value after a hardware reset assertion is 0.
- **•** RESET MCS/Tx: Setting this bit will reset the MAC Control Sublayer (pause frame logic) and the transmit function in the MAC. The value after a hardware reset assertion is 0.
- **•** RESET Tx: Setting this bit will reset the transmit function of the MAC. The value after a hardware reset assertion is 0.

The above reset bits must be cleared by software.

The Command register has three different reset bits:

- **•** TxReset: Writing a '1' to the TxReset bit will reset the transmit data path, excluding the MAC portions, including all (read-only) registers in the transmit data path, as well as the TxProduceIndex register in the host registers module. A soft reset of the transmit data path will abort all AHB transactions of the transmit data path. The reset bit will be cleared autonomously by the Ethernet block. A soft reset of the Tx data path will clear the TxStatus bit in the Status register.
- **•** RxReset: Writing a '1' to the RxReset bit will reset the receive data path, excluding the MAC portions, including all (read-only) registers in the receive data path, as well as the RxConsumeIndex register in the host registers module. A soft reset of the receive data path will abort all AHB transactions of the receive data path. The reset bit will be cleared autonomously by the Ethernet block. A soft reset of the Rx data path will clear the RxStatus bit in the Status register.

**•** RegReset: Resets all of the data paths and registers in the host registers module, excluding the registers in the MAC. A soft reset of the registers will also abort all AHB transactions of the transmit and receive data path. The reset bit will be cleared autonomously by the Ethernet block.

To do a full soft reset of the Ethernet block, device driver software must:

- **•** Set the 'SOFT RESET' bit in the MAC1 register to 1.
- **•** Set the RegReset bit in the Command register, this bit clears automatically.
- **•** Re-initialize the MAC registers (0x000 to 0x0FC).
- **•** Reset the 'SOFT RESET' bit in the MAC1 register to 0.

To reset just the transmit data path, the device driver software has to:

- **•** Set the 'RESET MCS/Tx' bit in the MAC1 register to 1.
- **•** Disable the Tx DMA managers by setting the TxEnable bits in the Command register to 0.
- **•** Set the TxReset bit in the Command register, this bit clears automatically.
- **•** Reset the 'RESET MCS/Tx' bit in the MAC1 register to 0.

To reset just the receive data path, the device driver software has to:

- **•** Disable the receive function by resetting the 'RECEIVE ENABLE' bit in the MAC1 configuration register and resetting of the RxEnable bit of the Command register.
- **•** Set the 'RESET MCS/Rx' bit in the MAC1 register to 1.
- **•** Set the RxReset bit in the Command register, this bit clears automatically.
- **•** Reset the 'RESET MCS/Rx' bit in the MAC1 register to 0.

# **10.13.19 Ethernet errors**

The Ethernet block generates errors for the following conditions:

- **•** A reception can cause an error: AlignmentError, RangeError, LengthError, SymbolError, CRCError, NoDescriptor, or Overrun. These are reported back in the receive StatusInfo and in the interrupt status register (IntStatus).
- **•** A transmission can cause an error: LateCollision, ExcessiveCollision, ExcessiveDefer, NoDescriptor, or Underrun. These are reported back in the transmission StatusInfo and in the interrupt status register (IntStatus).

# **10.14 AHB bandwidth**

The Ethernet block is connected to an AHB bus which must carry all of the data and control information associated with all Ethernet traffic in addition to the CPU accesses required to operate the Ethernet block and deal with message contents.

# **10.14.1 DMA access**

#### **Assumptions**

By making some assumptions, the bandwidth needed for each type of AHB transfer can be calculated and added in order to find the overall bandwidth requirement.

The flexibility of the descriptors used in the Ethernet block allows the possibility of defining memory buffers in a range of sizes. In order to analyze bus bandwidth requirements, some assumptions must be made about these buffers. The "worst case" is not addressed since that would involve all descriptors pointing to single byte buffers, with most of the memory occupied in holding descriptors and very little data. It can easily be shown that the AHB cannot handle the huge amount of bus traffic that would be caused by such a degenerate (and illogical) case.

For this analysis, an Ethernet packet is assumed to consist of a 64 byte frame. Continuous traffic is assumed on both the transmit and receive channels.

This analysis does not reflect the flow of Ethernet traffic over time, which would include inter-packet gaps in both the transmit and receive channels that reduce the bandwidth requirements over a larger time frame.

#### **Types of DMA access and their bandwidth requirements**

The interface to an external Ethernet PHY is via RMII. RMII operates at 50 MHz, transferring a byte in 4 clock cycles. The data transfer rate is 12.5 Mbps.

The interface to an external Ethernet PHY is via either MII or RMII. An interface MII operates at 25 MHz, transferring a byte in 2 clock cycles. An RMII interface operates at 50 MHz, transferring a byte in 4 clock cycles. The data transfer rate is the same in both cases: 12.5 Mbps.

The Ethernet block initiates DMA accesses for the following cases:

- **•** Tx descriptor read:
	- **–** Transmit descriptors occupy 2 words (8 bytes) of memory and are read once for each use of a descriptor.
	- **–** Two word read happens once every 64 bytes (16 words) of transmitted data.
	- **–** This gives 1/8th of the data rate, which = 1.5625 Mbps.
- **•** Rx descriptor read:
	- **–** Receive descriptors occupy 2 words (8 bytes) of memory and are read once for each use of a descriptor.
	- **–** Two word read happens once every 64 bytes (16 words) of received data.
	- **–** This gives 1/8th of the data rate, which = 1.5625 Mbps.
- **•** Tx status write:
- **–** Transmit status occupies 1 word (4 bytes) of memory and is written once for each use of a descriptor.
- **–** One word write happens once every 64 bytes (16 words) of transmitted data.
- **–** This gives 1/16th of the data rate, which = 0.7813 Mbps.
- **•** Rx status write:
	- **–** Receive status occupies 2 words (8 bytes) of memory and is written once for each use of a descriptor.
	- **–** Two word write happens once every 64 bytes (16 words) of received data.
	- **–** This gives 1/8 of the data rate, which = 1.5625 Mbps.
- **•** Tx data read:
	- **–** Data transmitted in an Ethernet frame, the size is variable.
	- **–** Basic Ethernet rate = 12.5 Mbps.
- **•** Rx data write:
	- **–** Data to be received in an Ethernet frame, the size is variable.
	- **–** Basic Ethernet rate = 12.5 Mbps.

This gives a total rate of 30.5 Mbps for the traffic generated by the Ethernet DMA function.

# **10.14.2 Types of CPU access**

- **•** Accesses that mirror each of the DMA access types:
	- **–** All or part of status values must be read, and all or part of descriptors need to be written after each use, transmitted data must be stored in the memory by the CPU, and eventually received data must be retrieved from the memory by the CPU.
	- **–** This gives roughly the same or slightly lower rate as the combined DMA functions, which  $= 30.5$  Mbps.
- **•** Access to registers in the Ethernet block:
	- **–** The CPU must read the RxProduceIndex, TxConsumeIndex, and IntStatus registers, and both read and write the RxConsumeIndex and TxProduceIndex registers.
	- **–** 7 word read/writes once every 64 bytes (16 words) of transmitted and received data.
	- **–** This gives 7/16 of the data rate, which = 5.4688 Mbps.

This gives a total rate of 36 Mbps for the traffic generated by the Ethernet DMA function.

# **10.14.3 Overall bandwidth**

Overall traffic on the AHB is the sum of DMA access rates and CPU access rates, which comes to approximately 66.5 MB/s.

The peak bandwidth requirement can be somewhat higher due to the use of small memory buffers, in order to hold often used addresses (e.g. the station address) for example. Driver software can determine how to build frames in an efficient manner that does not overutilize the AHB.

#### **Chapter 10: LPC408x/407x Ethernet**

The bandwidth available on the AHB bus depends on the system clock frequency. As an example, assume that the system clock is set at 60 MHz. All or nearly all of bus accesses related to the Ethernet will be word transfers. The raw AHB bandwidth can be approximated as 4 bytes per two system clocks, which equals 2 times the system clock rate. With a 60 MHz system clock, the bandwidth is 120 MB/s, giving about 55% utilization for Ethernet traffic during simultaneous transmit and receive operations. This shows that it is not necessary to use the maximum CPU frequency for the Ethernet to work with plenty of bandwidth headroom.

# **10.15 CRC calculation**

The calculation is used for several purposes:

- **•** Generation the FCS at the end of the Ethernet frame.
- **•** Generation of the hash table index for the hash table filtering.
- **•** Generation of the destination and source address hash CRCs.

The C pseudocode function below calculates the CRC on a frame taking the frame (without FCS) and the number of bytes in the frame as arguments. The function returns the CRC as a 32-bit integer.

```
int crc_calc(char frame_no_fcs[], int frame_len) {
     int i; // iterator
     int j; // another iterator
     char byte; // current byte
     int crc; // CRC result
     int q0, q1, q2, q3; // temporary variables
     crc = 0xFFFFFFFF;
     for (i = 0; i < frame len; i++) {
          byte = *frame_no_fcs++;
           for (j = 0; j < 2; j++) {
                if (((crc >> 28) ^ (byte >> 3)) & 0x00000001) {
                      q3 = 0x04C11DB7;} else {
                     q3 = 0x000000000i}
                if (((crc >> 29) ^ (byte >> 2)) & 0x00000001) {
                      q2 = 0x09823B6E;
                } else {
                      q2 = 0x000000000i}
                if (((crc >> 30) ^ (byte >> 1)) & 0x00000001) {
                      q1 = 0x130476DC;
                } else {
                      q1 = 0x000000000i}
                if (((crc >> 31) ^ (byte >> 0)) & 0x00000001) {
                      q0 = 0x2608EDB8;
                } else {
                      q0 = 0x000000000}
                crc = (\text{crc} < 4) ^ q3 ^ q2 ^ q1 ^ q0;
                byte >>= 4;}
     }
     return crc;
}
```
For FCS calculation, this function is passed a pointer to the first byte of the frame and the length of the frame without the FCS.

#### **Chapter 10: LPC408x/407x Ethernet**

For hash filtering, this function is passed a pointer to the destination address part of the frame and the CRC is only calculated on the 6 address bytes. The hash filter uses bits [28:23] for indexing the 64-bits { HashFilterH, HashFilterL } vector. If the corresponding bit is set the packet is passed, otherwise it is rejected by the hash filter.

For obtaining the destination and source address hash CRCs, this function calculates first both the 32-bit CRCs, then the nine most significant bits from each 32-bit CRC are extracted, concatenated, and written in every StatusHashCRC word of every fragment status.

# **UM10562**

**Chapter 11: LPC408x/407x LCD controller**

**Rev. 2 — 6 March 2013 User manual**

# **11.1 How to read this chapter**

The LCD controller is available on some LPC408x/407x devices, see [Section 1.4](#page-7-0) for details.

# **11.2 Basic configuration**

The LCD controller is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCLCD.

**Remark:** The LCD is disabled on reset (PCLCD = 0).

Also see [Section 11.6.12](#page-296-0) for power-up procedure.

- 2. Clock: See [Table 224](#page-301-1) and [Table 34.](#page-45-0)
- 3. Pins: Select LCD pins and pin modes through the relevant IOCON registers ([Section 7.4.1](#page-130-0)).
- 4. Interrupts: Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 5. The LCD clock divider is configured in the system configuration block ([Section 3.3.7.2](#page-45-1)) and the CLKSEL bit in the LCD\_POL register [\(Section 11.7.3](#page-301-0)).

# **11.3 Introduction**

The LCD controller provides all of the necessary control signals to interface directly to a variety of color and monochrome LCD panels.

# **11.4 Features**

- **•** AHB bus master interface to access frame buffer.
- **•** Setup and control via a separate AHB slave interface.
- **•** Dual 16-deep programmable 64-bit wide FIFOs for buffering incoming display data.
- **•** Supports single and dual-panel monochrome Super Twisted Nematic (STN) displays with 4 or 8-bit interfaces.
- **•** Supports single and dual-panel color STN displays.
- **•** Supports Thin Film Transistor (TFT) color displays.
- **•** Programmable display resolution including, but not limited to: 320x200, 320x240, 640x200, 640x240, 640x480, 800x600, and 1024x768.
- **•** Hardware cursor support for single-panel displays.
- **•** 15 gray-level monochrome, 3375 color STN, and 32K color palettized TFT support.
- **•** 1, 2, or 4 bits-per-pixel (bpp) palettized displays for monochrome STN.
- **•** 1, 2, 4, or 8 bpp palettized color displays for color STN and TFT.
- **•** 16 bpp true-color non-palettized, for color STN and TFT.
- **•** 24 bpp true-color non-palettized, for color TFT.
- **•** Programmable timing for different display panels.
- **•** 256 entry, 16-bit palette RAM, arranged as a 128x32-bit RAM.
- **•** Frame, line, and pixel clock signals.
- **•** AC bias signal for STN, data enable signal for TFT panels.
- **•** Supports little and big-endian, and Windows CE data formats.
- **•** LCD panel clock may be generated from the peripheral clock, or from a clock input pin.

# **11.4.1 Programmable parameters**

The following key display and controller parameters can be programmed:

- **•** Horizontal front and back porch
- **•** Horizontal synchronization pulse width
- **•** Number of pixels per line
- **•** Vertical front and back porch
- **•** Vertical synchronization pulse width
- **•** Number of lines per panel
- **•** Number of pixel clocks per line
- **•** Hardware cursor control.
- **•** Signal polarity, active HIGH or LOW
- **•** AC panel bias
- **•** Panel clock frequency
- **•** Bits-per-pixel
- **•** Display type: STN monochrome, STN color, or TFT

- **•** STN 4 or 8-bit interface mode
- **•** STN dual or single panel mode
- **•** Little-endian, big-endian, or Windows CE mode
- **•** Interrupt generation event

### **11.4.2 Hardware cursor support**

The hardware cursor feature reduces software overhead associated with maintaining a cursor image in the LCD frame buffer.

Without this feature, software needed to:

- **•** Save an image of the area under the next cursor position.
- **•** Update the area with the cursor image.
- **•** Repair the last cursor position with a previously saved image.

In addition, the LCD driver had to check whether the graphics operation had overwritten the cursor, and correct it. With a cursor size of 64x64 and 24-bit color, each cursor move involved reading and writing approximately 75 kB of data.

The hardware cursor removes the requirement for this management by providing a completely separate image buffer for the cursor, and superimposing the cursor image on the LCD output stream at the current cursor (X,Y) coordinate.

To move the hardware cursor, the software driver supplies a new cursor coordinate. The frame buffer requires no modification. This significantly reduces software overhead.

The cursor image is held in the LCD controller in an internal 256x32-bit buffer memory.

#### **11.4.3 Types of LCD panels supported**

The LCD controller supports the following types of LCD panel:

- **•** Active matrix TFT panels with up to 24-bit bus interface.
- **•** Single-panel monochrome STN panels (4-bit and 8-bit bus interface).
- **•** Dual-panel monochrome STN panels (4-bit and 8-bit bus interface per panel).
- **•** Single-panel color STN panels, 8-bit bus interface.
- **•** Dual-panel color STN panels, 8-bit bus interface per panel.

#### **11.4.4 TFT panels**

TFT panels support one or more of the following color modes:

- **•** 1 bpp, palettized, 2 colors selected from available colors.
- **•** 2 bpp, palettized, 4 colors selected from available colors.
- **•** 4 bpp, palettized, 16 colors selected from available colors.
- **•** 8 bpp, palettized, 256 colors selected from available colors.
- **•** 12 bpp, direct 4:4:4 RGB.
- **•** 16 bpp, direct 5:5:5 RGB, with 1 bpp not normally used. This pixel is still output, and can be used as a brightness bit to connect to the Least Significant Bit (LSB) of RGB components of a 6:6:6 TFT panel.
- **•** 16 bpp, direct 5:6:5 RGB.
- **•** 24 bpp, direct 8:8:8 RGB, providing over 16 million colors.

Each 16-bit palette entry is composed of 5 bpp (RGB), plus a common intensity bit. This provides better memory utilization and performance compared with a full 6 bpp structure. The total number of colors supported can be doubled from 32K to 64K if the intensity bit is used and applied to all three color components simultaneously.

Alternatively, the 16 signals can be used to drive a 5:6:5 panel with the extra bit only applied to the green channel.

# **11.4.5 Color STN panels**

Color STN panels support one or more of the following color modes:

- **•** 1 bpp, palettized, 2 colors selected from 3375.
- **•** 2 bpp, palettized, 4 colors selected from 3375.
- **•** 4 bpp, palettized, 16 colors selected from 3375.
- **•** 8 bpp, palettized, 256 colors selected from 3375.
- **•** 16 bpp, direct 4:4:4 RGB, with 4 bpp not being used.

#### **11.4.6 Monochrome STN panels**

Monochrome STN panels support one or more of the following modes:

- **•** 1 bpp, palettized, 2 gray scales selected from 15.
- **•** 2 bpp, palettized, 4 gray scales selected from 15.
- **•** 4 bpp, palettized, 16 gray scales selected from 15.

More than 4 bpp for monochrome panels can be programmed, but using these modes has no benefit because the maximum number of gray scales supported on the display is 15.

# **11.5 Pin description**

The largest configuration for the LCD controller uses 31 pins. There are many variants using as few as 10 pins for a monochrome STN panel. Pins are allocated in groups based on the selected configuration. All LCD functions are shared with other chip functions. In [Table 204,](#page-279-0) only the LCD related portion of the pin name is shown.

**Remark:** To connect the LCD controller to necessary pins, see [Section 7.3.](#page-120-0)

#### <span id="page-279-0"></span>**Table 204. LCD controller pins**



### **11.5.1 Signal usage**

The signals that are used for various display types are identified in the following sections.

#### **11.5.1.1 Signals used for single panel STN displays**

The signals used for single panel STN displays are shown in [Table 205.](#page-279-1) UD refers to upper panel data.

# <span id="page-279-1"></span>**Table 205. Pins used for single panel STN displays**



#### **11.5.1.2 Signals used for dual panel STN displays**

The signals used for dual panel STN displays are shown in [Table 206](#page-280-0). UD refers to upper panel data, and LD refers to lower panel data.



#### <span id="page-280-0"></span>**Table 206. Pins used for dual panel STN displays**

# **11.5.1.3 Signals used for TFT displays**

The signals used for TFT displays are shown in [Table 207](#page-280-1).

#### <span id="page-280-1"></span>**Table 207. Pins used for TFT displays**



# **11.6 LCD controller functional description**

The LCD controller performs translation of pixel-coded data into the required formats and timings to drive a variety of single or dual panel monochrome and color LCDs.

Packets of pixel coded data are fed using the AHB interface, to two independent, programmable, 32-bit wide, DMA FIFOs that act as input data flow buffers.

The buffered pixel coded data is then unpacked using a pixel serializer.

Depending on the LCD type and mode, the unpacked data can represent:

- **•** An actual true display gray or color value.
- **•** An address to a 256x16 bit wide palette RAM gray or color value.

In the case of STN displays, either a value obtained from the addressed palette location, or the true value is passed to the gray scaling generators. The hardware-coded gray scale algorithm logic sequences the activity of the addressed pixels over a programmed number of frames to provide the effective display appearance.

For TFT displays, either an addressed palette value or true color value is passed directly to the output display drivers, bypassing the gray scaling algorithmic logic.

In addition to data formatting, the LCD controller provides a set of programmable display control signals, including:

- **•** LCD panel power enable.
- **•** Pixel clock.
- **•** Horizontal and vertical synchronization pulses.
- **•** Display bias.

The LCD controller generates individual interrupts for:

- **•** Upper or lower panel DMA FIFO underflow.
- **•** Base address update signification.
- **•** Vertical compare.
- **•** Bus error.

There is also a single combined interrupt that is asserted when any of the individual interrupts become active.

[Figure 32](#page-282-0) shows a simplified block diagram of the LCD controller.



# <span id="page-282-0"></span>**11.6.1 AHB interfaces**

The LCD controller includes two separate AHB interfaces. The first, an AHB slave interface, is used primarily by the CPU to access control and data registers within the LCD controller. The second, an AHB master interface, is used by the LCD controller for DMA access to display data stored in memory elsewhere in the system. The LCD DMA controller can only access the Peripheral SRAMs and the external memory.

#### **11.6.1.1 AMBA AHB slave interface**

The AHB slave interface connects the LCD controller to the AHB bus and provides CPU accesses to the registers and palette RAM.

#### **11.6.1.2 AMBA AHB master interface**

The AHB master interface transfers display data from a selected slave (memory) to the LCD controller DMA FIFOs. It can be configured to obtain data from the Peripheral SRAMs, various types of off-chip static memory, or off-chip SDRAM.

In dual panel mode, the DMA FIFOs are filled up in an alternating fashion via a single DMA request. In single panel mode, the DMA FIFOs are filled up in a sequential fashion from a single DMA request.

The inherent AHB master interface state machine performs the following functions:

- **•** Loads the upper panel base address into the AHB address incrementer on recognition of a new frame.
- **•** Monitors both the upper and lower DMA FIFO levels and asserts a DMA request to request display data from memory, filling them to above the programmed watermark. the DMA request is reasserted when there are at least four locations available in either FIFO (dual panel mode).
- **•** Checks for 1 kB boundaries during fixed-length bursts, appropriately adjusting the address in such occurrences.
- **•** Generates the address sequences for fixed-length and undefined bursts.
- **•** Controls the handshaking between the memory and DMA FIFOs. It inserts busy cycles if the FIFOs have not completed their synchronization and updating sequence.
- **•** Fills up the DMA FIFOs, in dual panel mode, in an alternating fashion from a single DMA request.
- **•** Asserts the a bus error interrupt if an error occurs during an active burst.
- **•** Responds to retry commands by restarting the failed access. This introduces some busy cycles while it re-synchronizes.

# **11.6.2 Dual DMA FIFOs and associated control logic**

The pixel data accessed from memory is buffered by two DMA FIFOs that can be independently controlled to cover single and dual-panel LCD types. Each FIFO is 16 words deep by 64 bits wide and can be cascaded to form an effective 32-Dword deep FIFO in single panel mode.

Synchronization logic transfers the pixel data from the AHB clock domain to the LCD controller clock domain. The water level marks in each FIFO are set such that each FIFO requests data when at least four locations become available.

An interrupt signal is asserted if an attempt is made to read either of the two DMA FIFOs when they are empty (an underflow condition has occurred).

# **11.6.3 Pixel serializer**

This block reads the 32-bit wide LCD data from the output port of the DMA FIFO and extracts 24, 16, 8, 4, 2, or 1 bpp data, depending on the current mode of operation. The LCD controller supports big-endian, little-endian, and Windows CE data formats.

Depending on the mode of operation, the extracted data can be used to point to a color or gray scale value in the palette RAM or can actually be a true color value that can be directly applied to an LCD panel input.

[Table 208](#page-284-0) through [Table 210](#page-286-0) show the structure of the data in each DMA FIFO word corresponding to the endianness and bpp combinations. For each of the three supported data formats, the required data for each panel display pixel must be extracted from the data word.

| <b>FIFO bit</b>         | 1 bpp          | 2 bpp          | 4 bpp          | 8 bpp          | $16$ bpp       | 24 bpp         |
|-------------------------|----------------|----------------|----------------|----------------|----------------|----------------|
| $\pmb{0}$               | p0             | p <sub>0</sub> |
| $\mathbf{1}$            | p1             |                |                |                |                |                |
| $\overline{c}$          | p <sub>2</sub> | p1             |                |                |                |                |
| 3                       | p3             |                |                |                |                |                |
| $\overline{\mathbf{4}}$ | p4             | p <sub>2</sub> | p1             |                |                |                |
| 5                       | p <sub>5</sub> |                |                |                |                |                |
| 6                       | p6             | p3             |                |                |                |                |
| $\overline{7}$          | p7             |                |                |                |                |                |
| 8                       | p8             | p4             | p <sub>2</sub> | p1             |                |                |
| 9                       | p9             |                |                |                |                |                |
| $10$                    | p10            | p <sub>5</sub> |                |                |                |                |
| 11                      | p11            |                |                |                |                |                |
| 12                      | p12            | p <sub>6</sub> | p3             |                |                |                |
| 13                      | p13            |                |                |                |                |                |
| 14                      | p14            | p7             |                |                |                |                |
| 15                      | p15            |                |                |                |                |                |
| $16\,$                  | p16            | p8             | p4             | p <sub>2</sub> | p1             |                |
| 17                      | p17            |                |                |                |                |                |
| 18                      | p18            | p9             |                |                |                |                |
| 19                      | p19            |                |                |                |                |                |
| 20                      | p20            | p10            | p <sub>5</sub> |                |                |                |
| 21                      | p21            |                |                |                |                |                |
| 22                      | p22            | p11            |                |                |                |                |
| 23                      | p23            |                |                |                |                |                |
| 24                      | p24            | p12            | p6             | p3             |                |                |
| 25                      | p25            |                |                |                |                |                |
| 26                      | p26            | p13            |                |                |                |                |
| 27                      | p27            |                |                |                |                |                |
| 28                      | p28            | p14            | p7             |                |                |                |
| 29                      | p29            |                |                |                |                |                |
| 30                      | p30            | p15            |                |                |                |                |
| 31                      | p31            |                |                |                |                |                |

<span id="page-284-0"></span>**Table 208. FIFO bits for Little-endian Byte, Little-endian Pixel order**

# **NXP Semiconductors UM10562**

#### **Chapter 11: LPC408x/407x LCD controller**

| FIFO bit                | 1 bpp          | 2 bpp          | 4 bpp          | 8 bpp          | 16 bpp         | 24 bpp         |
|-------------------------|----------------|----------------|----------------|----------------|----------------|----------------|
| $\mathbf 0$             | p31            | p15            | p7             | p3             | p1             | p <sub>0</sub> |
| $\mathbf 1$             | p30            |                |                |                |                |                |
| $\overline{c}$          | p29            | p14            |                |                |                |                |
| 3                       | p28            |                |                |                |                |                |
| $\overline{\mathbf{4}}$ | p27            | p13            | p6             |                |                |                |
| 5                       | p26            |                |                |                |                |                |
| $\,6$                   | p25            |                |                |                |                |                |
| $\overline{\mathbf{7}}$ | p24            | p12            |                |                |                |                |
| 8                       | p23            | p11            | p <sub>5</sub> | p <sub>2</sub> |                |                |
| $\boldsymbol{9}$        | p22            |                |                |                |                |                |
| 10                      | p21            | p10            |                |                |                |                |
| 11                      | p20            |                |                |                |                |                |
| 12                      | p19            | p9             | p4             |                |                |                |
| 13                      | p18            |                |                |                |                |                |
| 14                      | p17            | p8             |                |                |                |                |
| 15                      | p16            |                |                |                |                |                |
| 16                      | p15            | p7             | p3             | p1             | p <sub>0</sub> |                |
| 17                      | p14            |                |                |                |                |                |
| 18                      | p13            |                |                |                |                |                |
| 19                      | p12            | p6             |                |                |                |                |
| 20                      | p11            | p <sub>5</sub> | p <sub>2</sub> |                |                |                |
| 21                      | p10            |                |                |                |                |                |
| 22                      | p9             | p4             |                |                |                |                |
| 23                      | p8             |                |                |                |                |                |
| 24                      | p7             | p3             | p1             | p <sub>0</sub> |                |                |
| 25                      | p6             |                |                |                |                |                |
| 26                      | p <sub>5</sub> | p <sub>2</sub> |                |                |                |                |
| 27                      | p4             |                |                |                |                |                |
| 28                      | p3             | p1             | p <sub>0</sub> |                |                |                |
| 29                      | p <sub>2</sub> |                |                |                |                |                |
| $30\,$                  | p1             | p <sub>0</sub> |                |                |                |                |
| 31                      | p <sub>0</sub> |                |                |                |                |                |

**Table 209. FIFO bits for Big-endian Byte, Big-endian Pixel order**

# **NXP Semiconductors UM10562**

#### **Chapter 11: LPC408x/407x LCD controller**

| <b>FIFO bit</b>         | 1 bpp          | 2 bpp          | 4 bpp          | 8 bpp          | 16 bpp         | 24 bpp         |
|-------------------------|----------------|----------------|----------------|----------------|----------------|----------------|
| $\pmb{0}$               | p7             | p3             | p1             | p <sub>0</sub> | p <sub>0</sub> | p <sub>0</sub> |
| $\mathbf{1}$            | p6             |                |                |                |                |                |
| $\overline{c}$          | p <sub>5</sub> | p <sub>2</sub> |                |                |                |                |
| 3                       | p4             |                |                |                |                |                |
| $\overline{\mathbf{4}}$ | p3             | p1             | p <sub>0</sub> |                |                |                |
| 5                       | p <sub>2</sub> |                |                |                |                |                |
| $\,6$                   | p1             | p0             |                |                |                |                |
| $\boldsymbol{7}$        | p0             |                |                |                |                |                |
| 8                       | p15            |                | p3             | p1             |                |                |
| $\boldsymbol{9}$        | p14            | p7             |                |                |                |                |
| $10\,$                  | p13            |                |                |                |                |                |
| 11                      | p12            | p6             |                |                |                |                |
| 12                      | p11            |                | p <sub>2</sub> |                |                |                |
| 13                      | p10            | p <sub>5</sub> |                |                |                |                |
| 14                      | p9             |                |                |                |                |                |
| 15                      | p8             | p4             |                |                |                |                |
| 16                      | p23            |                | p <sub>5</sub> | p <sub>2</sub> | p1             |                |
| 17                      | p22            | p11            |                |                |                |                |
| 18                      | p21            | p10            |                |                |                |                |
| 19                      | p20            |                |                |                |                |                |
| 20                      | p19            | p9             | p4             |                |                |                |
| 21                      | p18            |                |                |                |                |                |
| 22                      | p17            | p8             |                |                |                |                |
| 23                      | p16            |                |                |                |                |                |
| 24                      | p31            | p15            | p7             | p3             |                |                |
| 25                      | p30            |                |                |                |                |                |
| 26                      | p29            |                |                |                |                |                |
| 27                      | p28            | p14            |                |                |                |                |
| 28                      | p27            | p13            |                |                |                |                |
| 29                      | p26            |                |                |                |                |                |
| $30\,$                  | p25            | p12            | p6             |                |                |                |
| 31                      | p24            |                |                |                |                |                |

<span id="page-286-0"></span>**Table 210. FIFO bits for Little-endian Byte, Big-endian Pixel order**

[Table 211](#page-287-0) shows the structure of the data in each DMA FIFO word in RGB mode.

# **NXP Semiconductors UM10562**

#### **Chapter 11: LPC408x/407x LCD controller**



#### <span id="page-287-0"></span>**Table 211. RGB mode data formats**

# **11.6.4 RAM palette**

The RAM-based palette is a 256 x 16 bit dual-port RAM physically structured as 128 x 32 bits. Two entries can be written into the palette from a single word write access. The Least Significant Bit (LSB) of the serialized pixel data selects between upper and lower halves of the palette RAM. The half that is selected depends on the byte ordering mode. In little-endian mode, setting the LSB selects the upper half, but in big-endian mode, the lower half of the palette is selected.
Pixel data values can be written and verified through the AHB slave interface. For information on the supported colors, refer to the section on the related panel type earlier in this chapter.

The palette RAM is a dual port RAM with independent controls and addresses for each port. Port1 is used as a read/write port and is connected to the AHB slave interface. The palette entries can be written and verified through this port. Port2 is used as a read-only port and is connected to the unpacker and gray scaler. For color modes of less than 16 bpp, the palette enables each pixel value to be mapped to a 16-bit color:

- **•** For TFT displays, the 16-bit value is passed directly to the pixel serializer.
- **•** For STN displays, the 16-bit value is first converted by the gray scaler.

[Table 212](#page-288-0) shows the bit representation of the palette data. The palette 16-bit output uses the TFT 1:5:5:5 data format. In 16 and 24 bpp TFT mode, the palette is bypassed and the output of the pixel serializer is used as the TFT panel data.

| Bit(s) | <b>Name</b><br>(RGB format) | <b>Description</b><br>(RGB format) | <b>Name</b><br>(BGR format) | <b>Description</b><br>(BGR format) |
|--------|-----------------------------|------------------------------------|-----------------------------|------------------------------------|
| 4:0    | R[4:0]                      | Red palette data                   | B[4:0]                      | Blue palette data                  |
| 9:5    | G[4:0]                      | Green palette data                 | G[4:0]                      | Green palette data                 |
| 14:10  | B[4:0]                      | Blue palette data                  | R[4:0]                      | Red palette data                   |
| 15     |                             | Intensity / unused                 |                             | Intensity / unused                 |
| 20:16  | R[4:0]                      | Red palette data                   | B[4:0]                      | Blue palette data                  |
| 25:21  | G[4:0]                      | Green palette data                 | G[4:0]                      | Green palette data                 |
| 30:26  | B[4:0]                      | Blue palette data                  | R[4:0]                      | Red palette data                   |
| 31     |                             | Intensity / unused                 |                             | Intensity / unused                 |

<span id="page-288-0"></span>**Table 212. Palette data storage for TFT modes.**

The red and blue pixel data can be swapped to support BGR data format using a control register bit 8 (BGR). See the LCD\_CTRL register description for more information. [Table 213](#page-288-1) shows the bit representation of the palette data for the STN color modes.

#### <span id="page-288-1"></span>**Table 213. Palette data storage for STN color modes.**





#### **Table 213. Palette data storage for STN color modes.**

For monochrome STN mode, only the red palette field bits [4:1] are used. However, in STN color mode the green and blue [4:1] are also used. Only 4 bits per color are used, because the gray scaler only supports 16 different shades per color.

[Table 214](#page-289-0) shows the bit representation of the palette data for the STN monochrome mode.



#### <span id="page-289-0"></span>**Table 214. Palette data storage for STN monochrome mode.**

### **11.6.5 Hardware cursor**

The hardware cursor is an integral part of the LCD controller. It uses the LCD timing module to provide an indication of the current scan position coordinate, and intercepts the pixel stream between the palette logic and the gray scale/output multiplexer.

All cursor programming registers are accessed through the LCD slave interface. This also provides a read/write port to the cursor image RAM.

#### **11.6.5.1 Cursor operation**

The hardware cursor is contained in a dual port RAM. It is programmed by software through the AHB slave interface. The AHB slave interface also provides access to the hardware cursor control registers. These registers enable you to modify the cursor position and perform various other functions.

When enabled, the hardware cursor uses the horizontal and vertical synchronization signals, along with a pixel clock enable and various display parameters to calculate the current scan coordinate.

When the display point is inside the bounds of the cursor image, the cursor replaces frame buffer pixels with cursor pixels.

When the last cursor pixel is displayed, an interrupt is generated that software can use as an indication that it is safe to modify the cursor image. This enables software controlled animations to be performed without flickering for frame synchronized cursors.

### **11.6.5.2 Cursor sizes**

Two cursor sizes are supported, as shown in [Table 215.](#page-290-0)



#### <span id="page-290-0"></span>**Table 215. Palette data storage for STN monochrome mode.**

### **11.6.5.3 Cursor movement**

The following descriptions assume that both the screen and cursor origins are at the top left of the visible screen (the first visible pixel scanned each frame). [Figure 33](#page-290-1) shows how each pixel coordinate is assumed to be the top left corner of the pixel.



### **11.6.5.4 Cursor XY positioning**

<span id="page-290-1"></span>The CRSR\_XY register controls the cursor position on the cursor overlay (see Cursor XY Position register). This provides separate fields for X and Y ordinates.

The CRSR\_CFG register (see Cursor Configuration register) provides a FrameSync bit controlling the visible behavior of the cursor.

With FrameSync inactive, the cursor responds immediately to any change in the programmed CRSR\_XY value. Some transient smearing effects may be visible if the cursor is moved across the LCD scan line.

With FrameSync active, the cursor only updates its position after a vertical synchronization has occurred. This provides clean cursor movement, but the cursor position only updates once a frame.

### **11.6.5.5 Cursor clipping**

The CRSR\_XY register (see Cursor XY Position register) is programmed with positive binary values that enable the cursor image to be located anywhere on the visible screen image. The cursor image is clipped automatically at the screen limits when it extends beyond the screen image to the right or bottom (see X1,Y1 in [Figure 34\)](#page-291-0). The checked pattern shows the visible portion of the cursor.

Because the CRSR\_XY register values are positive integers, to emulate cursor clipping on the left and top of screen, a Clip Position register, CRSR\_CLIP, is provided. This controls which point of the cursor image is positioned at the CRSR\_CLIP coordinate. For clipping functions on the Y axis, CRSR  $XY(X)$  is zero, and Clip(X) is programmed to provide the offset into the cursor image (X2 and X3). The equivalent function is provided to clip on the X axis at the top of the display (Y2).

For cursors that are not clipped at the X=0 or Y=0 lines, program the Clip Position register X and Y fields with zero to display the cursor correctly. See Clip(X4,Y4) for the effect of incorrect programming.



### <span id="page-291-1"></span>**11.6.5.6 Cursor image format**

<span id="page-291-0"></span>The LCD frame buffer supports three packing formats, but the hardware cursor image requirement has been simplified to support only LBBP. This is little-endian byte, big-endian pixel for Windows CE mode.

The Image RAM start address is offset by 0x800 from the LCD base address, as shown in the register description in this chapter.

The displayed cursor coordinate system is expressed in terms of  $(X,Y)$ . 64 x 64 is an extension of the 32 x 32 format shown in [Figure 35.](#page-292-0)



### <span id="page-292-0"></span>**32 by 32 pixel format**

Four cursors are held in memory, each with the same pixel format. [Table 216](#page-292-1) lists the base addresses for the four cursors.

<span id="page-292-1"></span>**Table 216. Addresses for 32 x 32 cursors**

| <b>Address</b> | <b>Description</b>      |
|----------------|-------------------------|
| 0x2008 8800    | Cursor 0 start address. |
| 0x2008 8900    | Cursor 1 start address. |
| 0x2008 8A00    | Cursor 2 start address. |
| 0x2008 8B00    | Cursor 3 start address. |

[Table 217](#page-293-0) shows the buffer to pixel mapping for Cursor 0.



#### <span id="page-293-0"></span>**Table 217. Buffer to pixel mapping for 32 x 32 pixel cursor format**

### **64 by 64 pixel format**

Only one cursor fits in the memory space in 64 x 64 mode, as detailed in [Table 218](#page-293-1).

<span id="page-293-1"></span>



#### **Cursor pixel encoding**

Each pixel of the cursor requires two bits of information. These are interpreted as Color0, Color1, Transparent, and Transparent inverted.

In the coding scheme, bit 1 selects between color and transparent (AND mask) and bit 0 selects variant (XOR mask).

[Table 219](#page-294-0) shows the pixel encoding bit assignments.

#### <span id="page-294-0"></span>**Table 219. Pixel encoding**



11 Transparent inverted. The cursor pixel assumes the complementary color of the frame pixel that is displayed. This can be used to ensure that the cursor is visible regardless of the color of the frame buffer image.

### **11.6.6 Gray scaler**

A patented gray scale algorithm drives monochrome and color STN panels. This provides 15 gray scales for monochrome displays. For STN color displays, the three color components (RGB) are gray scaled simultaneously. This results in 3375 (15x15x15) colors being available. The gray scaler transforms each 4-bit gray value into a sequence of activity-per-pixel over several frames, relying to some degree on the display characteristics, to give the representation of gray scales and color.

### **11.6.7 Upper and lower panel formatters**

Formatters are used in STN mode to convert the gray scaler output to a parallel format as required by the display. For monochrome displays, this is either 4 or 8 bits wide, and for color displays, it is 8 bits wide. [Table 220](#page-294-1) shows a color display driven with 2 2/3 pixels worth of data in a repeating sequence.



#### <span id="page-294-1"></span>**Table 220. Color display driven with 2 2/3 pixel data**

Each formatter consists of three 3-bit (RGB) shift left registers. RGB pixel data bit values from the gray scaler are concurrently shifted into the respective registers. When enough data is available, a byte is constructed by multiplexing the registered data to the correct bit position to satisfy the RGB data pattern of LCD panel. The byte is transferred to the 3-byte FIFO, which has enough space to store eight color pixels.

### **11.6.8 Panel clock generator**

The output of the panel clock generator block is the panel clock, pin LCD\_DCLK. The panel clock can be based on either the peripheral clock for the LCD block or the external clock input for the LCD, pin LCD\_CLKIN. Whichever source is selected can be divided down in order to produce the internal LCD clock, LCDCLK.

The panel clock generator can be programmed to output the LCD panel clock in the range of LCDCLK/2 to LCDCLK/1025 to match the bpp data rate of the LCD panel being used.

The CLKSEL bit in the LCD\_POL register determines whether the base clock used is CCLK or the LCD\_CLKIN pin.

### **11.6.9 Timing controller**

The primary function of the timing controller block is to generate the horizontal and vertical timing panel signals. It also provides the panel bias and enable signals. These timings are all register-programmable.

### **11.6.10 STN and TFT data select**

Support is provided for passive Super Twisted Nematic (STN) and active Thin Film Transistor (TFT) LCD display types:

### **11.6.10.1 STN displays**

STN display panels require algorithmic pixel pattern generation to provide pseudo gray scaling on monochrome displays, or color creation on color displays.

### **11.6.10.2 TFT displays**

TFT display panels require the digital color value of each pixel to be applied to the display data inputs.

### **11.6.11 Interrupt generation**

Four interrupts are generated by the LCD controller, and a single combined interrupt. The four interrupts are:

- **•** Master bus error interrupt.
- **•** Vertical compare interrupt.
- **•** Next base address update interrupt.
- **•** FIFO underflow interrupt.

Each of the four individual maskable interrupts is enabled or disabled by changing the mask bits in the LCD\_INT\_MSK register. These interrupts are also combined into a single overall interrupt, which is asserted if any of the individual interrupts are both asserted and unmasked. Provision of individual outputs in addition to a combined interrupt output enables use of either a global interrupt service routine, or modular device drivers to handle interrupts.

The status of the individual interrupt sources can be read from the LCD\_INTRAW register.

### **11.6.11.1 Master bus error interrupt**

The master bus error interrupt is asserted when an ERROR response is received by the master interface during a transaction with a slave. When such an error is encountered, the master interface enters an error state and remains in this state until clearance of the error has been signaled to it. When the respective interrupt service routine is complete, the master bus error interrupt may be cleared by writing a 1 to the BERIC bit in the LCD INTCLR register. This action releases the master interface from its ERROR state to the start of FRAME state, and enables fresh frame of data display to be initiated.

### **11.6.11.2 Vertical compare interrupt**

The vertical compare interrupt asserts when one of four vertical display regions, selected using the LCD\_CTRL register, is reached. The interrupt can be made to occur at the start of:

- **•** Vertical synchronization.
- **•** Back porch.
- **•** Active video.
- **•** Front porch.

The interrupt may be cleared by writing a 1 to the VcompIC bit in the LCD\_INTCLR register.

#### **11.6.11.2.1 Next base address update interrupt**

The LCD next base address update interrupt asserts when either the LCDUPBASE or LCDLPBASE values have been transferred to the LCDUPCURR or LCDLPCURR incrementers respectively. This signals to the system that it is safe to update the LCDUPBASE or the LCDLPBASE registers with new frame base addresses if required.

The interrupt can be cleared by writing a 1 to the LNBUIC bit in the LCD\_INTCLR register

#### **11.6.11.2.2 FIFO underflow interrupt**

The FIFO underflow interrupt asserts when internal data is requested from an empty DMA FIFO. Internally, upper and lower panel DMA FIFO underflow interrupt signals are generated.

The interrupt can be cleared by writing a 1 to the FUFIC bit in the LCD\_INTCLR register.

### **11.6.12 LCD power-up and power-down sequence**

The LCD controller requires the following power-up sequence to be performed:

1. When power is applied, the following signals are held LOW:

- **•** LCD\_LP
- **•** LCD\_DCLK
- **•** LCD\_FP
- **•** LCD\_ENAB\_M
- **•** LCD\_VD[23:0]
- **•** LCD\_LE

2. When LCD power is stabilized, a 1 is written to the LcdEn bit in the LCD\_CTRL register. This enables the following signals into their active states:

- **•** LCD\_LP
- **•** LCD\_DCLK
- **•** LCD\_FP
- **•** LCD\_ENAB\_M
- **•** LCD\_LE

The LCD VD[23:0] signals remain in an inactive state.

3. When the signals in step 2 have stabilized, the contrast voltage (not controlled or supplied by the LCD controller) is applied to the LCD panel.

4. If required, a software or hardware timer can be used to provide the minimum display specific delay time between application of the control signals and power to the panel display. On completion of the time interval, power is applied to the panel by writing a 1 to the LcdPwr bit within the LCD\_CTRL register that, in turn, sets the LCD\_PWR signal high and enables the LCD\_VD[23:0] signals into their active states. The LCD\_PWR signal is intended to be used to gate the power to the LCD panel.

The power-down sequence is the reverse of the above four steps and must be strictly followed, this time, writing the respective register bits with 0.

[Figure 36](#page-297-0) shows the power-up and power-down sequences.

<span id="page-297-0"></span>

# **11.7 Register description**

For LCD configuration and clocking control, see [Table 34.](#page-45-0)

#### **Table 221. Register overview: LCD controller (base address 0x2008 8000)**



<span id="page-298-0"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

### **11.7.1 Horizontal Timing register**

The LCD\_TIMH register controls the Horizontal Synchronization pulse Width (HSW), the Horizontal Front Porch (HFP) period, the Horizontal Back Porch (HBP) period, and the Pixels-Per-Line (PPL).

<span id="page-299-0"></span>**Table 222. Horizontal Timing register (TIMH, address 0x2008 8000) bit description**

| <b>Bits</b> | <b>Symbol</b> | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                      | Reset<br>value |
|-------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 1:0         |               | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                                                                                                         |                |
| 7:2         | <b>PPL</b>    | Pixels-per-line. The PPL bit field specifies the number of pixels in each line or row of the screen.<br>PPL is a 6-bit value that represents between 16 and 1024 pixels per line. PPL counts the<br>number of pixel clocks that occur before the HFP is applied.                                                                                                                                                                        | $\Omega$       |
|             |               | Program the value required divided by 16, minus 1. Actual pixels-per-line = $16 * (PPL + 1)$ . For<br>example, to obtain 320 pixels per line, program PPL as $(320/16)$ -1 = 19.                                                                                                                                                                                                                                                        |                |
| 15:8        | <b>HSW</b>    | Horizontal synchronization pulse width. The 8-bit HSW field specifies the pulse width of the line<br>clock in passive mode, or the horizontal synchronization pulse in active mode. Program with<br>desired value minus 1.                                                                                                                                                                                                              | $\Omega$       |
| 23:16       | <b>HFP</b>    | Horizontal front porch. The 8-bit HFP field sets the number of pixel clock intervals at the end of<br>each line or row of pixels, before the LCD line clock is pulsed. When a complete line of pixels is<br>transmitted to the LCD driver, the value in HFP counts the number of pixel clocks to wait before<br>asserting the line clock. HFP can generate a period of 1-256 pixel clock cycles. Program with<br>desired value minus 1. | $\Omega$       |
| 31:24       | <b>HBP</b>    | Horizontal back porch. The 8-bit HBP field is used to specify the number of pixel clock periods<br>inserted at the beginning of each line or row of pixels. After the line clock for the previous line<br>has been deasserted, the value in HBP counts the number of pixel clocks to wait before starting<br>the next display line. HBP can generate a delay of 1-256 pixel clock cycles. Program with<br>desired value minus 1.        | $\Omega$       |

### **11.7.1.1 Horizontal timing restrictions**

DMA requests new data at the start of a horizontal display line. Some time must be allowed for the DMA transfer and for data to propagate down the FIFO path in the LCD interface. The data path latency forces some restrictions on the usable minimum values for horizontal porch width in STN mode. The minimum values are  $HSW = 2$  and  $HBP = 2$ .

Single panel mode:

- **•** HSW = 3 pixel clock cycles
- **•** HBP = 5 pixel clock cycles
- **•** HFP = 5 pixel clock cycles
- **•** Panel Clock Divisor (PCD) = 1 (LCDCLK / 3)

Dual panel mode:

- **•** HSW = 3 pixel clock cycles
- **•** HBP = 5 pixel clock cycles
- **•** HFP = 5 pixel clock cycles
- **•** PCD = 5 (LCDCLK / 7)

If enough time is given at the start of the line, for example, setting  $HSW = 6$ ,  $HBP = 10$ , data does not corrupt for  $PCD = 4$ , the minimum value.

### **11.7.2 Vertical Timing register**

The LCD\_TIMV register controls the Vertical Synchronization pulse Width (VSW), the Vertical Front Porch (VFP) period, the Vertical Back Porch (VBP) period, and the Lines-Per-Panel (LPP).

#### <span id="page-300-0"></span>**Table 223. Vertical Timing register (TIMV, address 0x2008 8004) bit description**



### **11.7.3 Clock and Signal Polarity register**

The LCD\_POL register controls various details of clock timing and signal polarity.

#### <span id="page-301-0"></span>**Table 224. Clock and Signal Polarity register (POL, address 0x2008 8008) bit description**



#### **Table 224. Clock and Signal Polarity register (POL, address 0x2008 8008) bit description**



### **11.7.4 Line End Control register**

The LCD\_LE register controls the enabling of line-end signal LCD\_LE. When enabled, a positive pulse, four LCDCLK periods wide, is output on LCD\_LE after a programmable delay, LED, from the last pixel of each display line. If the line-end signal is disabled it is held permanently LOW.



#### <span id="page-302-0"></span>**Table 225. Line End Control register (LE, address 0x2008 800C) bit description**

### **11.7.5 Upper Panel Frame Base Address register**

The LCD\_UPBASE register is the color LCD upper panel DMA base address register, and is used to program the base address of the frame buffer for the upper panel. LCDUPBase (and LCDLPBase for dual panels) must be initialized before enabling the LCD controller. The base address must be doubleword aligned.

Optionally, the value may be changed mid-frame to create double-buffered video displays. These registers are copied to the corresponding current registers at each LCD vertical synchronization. This event causes the LNBU bit and an optional interrupt to be generated. The interrupt can be used to reprogram the base address when generating double-buffered video.

#### <span id="page-303-0"></span>**Table 226. Upper Panel Frame Base register (UPBASE, address 0x2008 8010) bit description**



### **11.7.6 Lower Panel Frame Base Address register**

The LCD\_LPBASE register is the color LCD lower panel DMA base address register, and is used to program the base address of the frame buffer for the lower panel. LCDLPBase must be initialized before enabling the LCD controller. The base address must be doubleword aligned.

Optionally, the value may be changed mid-frame to create double-buffered video displays. These registers are copied to the corresponding current registers at each LCD vertical synchronization. This event causes the LNBU bit and an optional interrupt to be generated. The interrupt can be used to reprogram the base address when generating double-buffered video.

The contents of the LCD LPBASE register are described in [Table 227](#page-303-1).

#### <span id="page-303-1"></span>**Table 227. Lower Panel Frame Base register (LPBASE, address 0x2008 8014) bit description**



### **11.7.7 LCD Control register**

The LCD\_CTRL register controls the LCD operating mode and the panel pixel parameters.

The contents of the LCD\_CTRL register are described in [Table 228](#page-304-0).

<span id="page-304-0"></span>**Table 228. LCD Control register (CTRL, address 0x2008 8018) bit description**

| <b>Bits</b> | <b>Symbol</b>  | <b>Description</b>                                                                                                                                                                                                                                                              | <b>Reset</b><br>value |
|-------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0           | <b>LCDEN</b>   | LCD enable control bit.<br>0 = LCD disabled. Signals LCD_LP, LCD_DCLK, LCD_FP, LCD_ENAB_M, and LCD_LE are<br>low.<br>1 = LCD enabled. Signals LCD_LP, LCD_DCLK, LCD_FP, LCD_ENAB_M, and LCD_LE are                                                                              | 0                     |
|             |                | high.<br>See LCD power-up and power-down sequence for details on LCD power sequencing.                                                                                                                                                                                          |                       |
| 3:1         | <b>LCDBPP</b>  | LCD bits per pixel. Selects the number of bits per LCD pixel:<br>$000 = 1$ bpp.<br>$001 = 2$ bpp.<br>$010 = 4$ bpp.<br>$011 = 8$ bpp.<br>$100 = 16$ bpp.<br>$101 = 24$ bpp (TFT panel only).<br>$110 = 16$ bpp, 5:6:5 mode.<br>$111 = 12$ bpp, 4:4:4 mode.                      | 0                     |
| 4           | <b>LCDBW</b>   | STN LCD monochrome/color selection.<br>$0 = STN$ LCD is color.<br>$1 = STN LCD$ is monochrome.<br>This bit has no meaning in TFT mode.                                                                                                                                          | 0                     |
| 5           | <b>LCDTFT</b>  | LCD panel TFT type selection.<br>$0 = LCD$ is an STN display. Use gray scaler.<br>$1 = LCD$ is a TFT display. Do not use gray scaler.                                                                                                                                           | 0                     |
| 6           | LCDMONO8       | Monochrome LCD interface width. Controls whether a monochrome STN LCD uses a 4 or<br>8-bit parallel interface. It has no meaning in other modes and must be programmed to zero.<br>$0 =$ monochrome LCD uses a 4-bit interface.<br>$1 =$ monochrome LCD uses a 8-bit interface. | 0                     |
| 7           | <b>LCDDUAL</b> | Single or Dual LCD panel selection. STN LCD interface is:<br>$0 =$ single-panel.<br>$1 =$ dual-panel.                                                                                                                                                                           | 0                     |
| 8           | <b>BGR</b>     | Color format selection.<br>$0 = RGB$ : normal output.<br>$1 = BGR$ : red and blue swapped.                                                                                                                                                                                      | $\mathbf 0$           |
| 9           | <b>BEBO</b>    | Big-endian Byte Order. Controls byte ordering in memory:<br>$0 =$ little-endian byte order.<br>$1 = big$ -endian byte order.                                                                                                                                                    | $\mathbf 0$           |



### **Table 228. LCD Control register (CTRL, address 0x2008 8018) bit description**

### **11.7.8 Interrupt Mask register**

The LCD\_INTMSK register controls whether various LCD interrupts occur.Setting bits in this register enables the corresponding raw interrupt LCD\_INTRAW status bit values to be passed to the LCD\_INTSTAT register for processing as interrupts.

The contents of the LCD\_INTMSK register are described in [Table 229](#page-306-0).

<span id="page-306-0"></span>



### **11.7.9 Raw Interrupt Status register**

The LCD\_INTRAW register contains status flags for various LCD controller events. These flags can generate an interrupts if enabled by mask bits in the LCD\_INTMSK register.

<span id="page-307-0"></span>**Table 230. Raw Interrupt Status register (INTRAW, address 0x2008 8020) bit description**

| <b>Bits</b>    | Symbol          | <b>Description</b>                                                                                                                                                                                                                                                                                                                               | Reset<br>value |
|----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| $\Omega$       |                 | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                  |                |
| 1              | <b>FUFRIS</b>   | FIFO underflow raw interrupt status. Set when either the upper or lower DMA FIFOs have<br>been read accessed when empty causing an underflow condition to occur. Generates an<br>interrupt if the FUFIM bit in the LCD_INTMSK register is set.                                                                                                   |                |
| $\mathcal{P}$  | <b>LNBURIS</b>  | LCD next address base update raw interrupt status. Mode dependent. Set when the<br>current base address registers have been successfully updated by the next address<br>registers. Signifies that a new next address can be loaded if double buffering is in use.<br>Generates an interrupt if the LNBUIM bit in the LCD_INTMSK register is set. | 0              |
| 3              | <b>VCOMPRIS</b> | Vertical compare raw interrupt status. Set when one of the four vertical regions is reached,<br>as selected by the LcdVComp bits in the LCD_CTRL register. Generates an interrupt if the<br>VCompIM bit in the LCD_INTMSK register is set.                                                                                                       | $\Omega$       |
| $\overline{4}$ | <b>BERRAW</b>   | AHB master bus error raw interrupt status. Set when the AHB master interface receives a<br>bus error response from a slave. Generates an interrupt if the BERIM bit in the<br>LCD_INTMSK register is set.                                                                                                                                        | 0              |
| 31:5           |                 | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                  |                |

### **11.7.10 Masked Interrupt Status register**

The LCD\_INTSTAT register is Read-Only, and contains a bit-by-bit logical AND of the LCD\_INTRAW register and the LCD\_INTMASK register. A logical OR of all interrupts is provided to the system interrupt controller.

<span id="page-307-1"></span>



### **11.7.11 Interrupt Clear register**

The LCD INTCLR register is Write-Only. Writing a logic 1 to the relevant bit clears the corresponding interrupt.

<span id="page-308-0"></span>



### **11.7.12 Upper Panel Current Address register**

The LCD\_UPCURR register is Read-Only, and contains an approximate value of the upper panel data DMA address when read.

**Note:** This register can change at any time and therefore can only be used as a rough indication of display position.

<span id="page-308-1"></span>**Table 233. Upper Panel Current Address register (UPCURR, address 0x2008 802C) bit description**

| <b>Bits</b> | <b>Symbol</b> | <b>Description</b>                                                                         | Reset<br>value |
|-------------|---------------|--------------------------------------------------------------------------------------------|----------------|
| 31:0        | LCDUPCURR     | LCD Upper Panel Current Address. Contains the current LCD upper panel data DMA<br>address. |                |

### **11.7.13 Lower Panel Current Address register**

The LCD\_LPCURR register is Read-Only, and contains an approximate value of the lower panel data DMA address when read.

**Note:** This register can change at any time and therefore can only be used as a rough indication of display position.

#### <span id="page-308-2"></span>**Table 234. Lower Panel Current Address register (LPCURR, address 0x2008 8030) bit description**



### **11.7.14 Color Palette registers**

The LCD\_PAL register contain 256 palette entries organized as 128 locations of two entries per word.

Each word location contains two palette entries. This means that 128 word locations are used for the palette. When configured for little-endian byte ordering, bits [15:0] are the lower numbered palette entry and [31:16] are the higher numbered palette entry. When configured for big-endian byte ordering this is reversed, because bits [31:16] are the low numbered palette entry and [15:0] are the high numbered entry.

**Note:** Only TFT displays use all of the palette entry bits.

#### <span id="page-309-0"></span>**Table 235. Color Palette registers (PAL[0:127], address 0x2008 8200 (PAL0) to 0x2008 83FC (PAL127)) bit description**



### **11.7.15 Cursor Image registers**

The CRSR\_IMG register area contains 256-word wide values which are used to define the image or images overlaid on the display by the hardware cursor mechanism. The image must always be stored in LBBP mode (little-endian byte, big-endian pixel) mode, as described in [Section 11.6.5.6.](#page-291-1) Two bits are used to encode color and transparency for each pixel in the cursor.

Depending on the state of bit 0 in the CRSR\_CFG register (see Cursor Configuration register description), the cursor image RAM contains either four 32x32 cursor images, or a single 64x64 cursor image.

The two colors defined for the cursor are mapped onto values from the CRSR\_PAL0 and CRSR\_PAL0 registers (see Cursor Palette register descriptions).

#### <span id="page-309-1"></span>**Table 236. Cursor Image registers (CRSR\_IMG[0:255], address 0x2008 8800 (CRSR\_IMG0) to 0x2008 8BFC (CRSR\_IMG255)) bit description**



### **11.7.16 Cursor Control register**

The CRSR\_CTRL register provides access to frequently used cursor functions, such as the display on/off control for the cursor, and the cursor number.

If a 32x32 cursor is selected, one of four 32x32 cursors can be enabled. The images each occupy one quarter of the image memory, with Cursor0 from location 0, followed by Cursor1 from address 0x100, Cursor2 from 0x200 and Cursor3 from 0x300. If a 64x64 cursor is selected only one cursor fits in the image buffer, and no selection is possible.

Similar frame synchronization rules apply to the cursor number as apply to the cursor coordinates. If CrsrFramesync is 1, the displayed cursor image is only changed during the vertical frame blanking period. If CrsrFrameSync is 0, the cursor image index is changed immediately, even if the cursor is currently being scanned.

<span id="page-310-0"></span>**Table 237. Cursor Control register (CRSR\_CTRL, address 0x2008 8C00) bit description**

| <b>Bits</b> | <b>Symbol</b> | <b>Description</b>                                                                                                           | <b>Reset value</b> |
|-------------|---------------|------------------------------------------------------------------------------------------------------------------------------|--------------------|
| $\Omega$    | <b>CRSRON</b> | Cursor enable.                                                                                                               | 0                  |
|             |               | $0 =$ Cursor is not displayed.                                                                                               |                    |
|             |               | $1 =$ Cursor is displayed.                                                                                                   |                    |
| 3:1         |               | Reserved. Read value is undefined, only zero should be written.                                                              | 0                  |
| 5:4         | CRSRNUM1 0    | Cursor image number. If the selected cursor size is 6x64, this field has no effect. If<br>the selected cursor size is 32x32: | 0                  |
|             |               | $00 =$ Cursor $0.$                                                                                                           |                    |
|             |               | $01 =$ Cursor1.                                                                                                              |                    |
|             |               | $10 =$ Cursor <sub>2</sub> .                                                                                                 |                    |
|             |               | $11 =$ Cursor 3.                                                                                                             |                    |
| 31:6        |               | Reserved. Read value is undefined, only zero should be written.                                                              | 0                  |

### **11.7.17 Cursor Configuration register**

The CRSR\_CFG register provides overall configuration information for the hardware cursor.

### <span id="page-310-1"></span>**Table 238. Cursor Configuration register (CRSR\_CFG, address 0x2008 8C04) bit description**



### **11.7.18 Cursor Palette register 0**

The cursor palette registers provide color palette information for the visible colors of the cursor. Color0 maps through CRSR\_PAL0.

The register provides 24-bit RGB values that are displayed according to the abilities of the LCD panel in the same way as the frame-buffers palette output is displayed.

In monochrome STN mode, only the upper 4 bits of the Red field are used. In STN color mode, the upper 4 bits of the Red, Blue, and Green fields are used. In 24 bits per pixel mode, all 24 bits of the palette registers are significant.

<span id="page-311-0"></span>**Table 239. Cursor Palette register 0 (CRSR\_PAL0, address 0x2008 8C08) bit description**

| <b>Bits</b> | <b>Symbol</b> | <b>Description</b>                                              | <b>Reset value</b>       |
|-------------|---------------|-----------------------------------------------------------------|--------------------------|
| 7:0         | <b>RED</b>    | Red color component                                             |                          |
| 15:8        | <b>GREEN</b>  | Green color component                                           |                          |
| 23:16       | BLUE          | Blue color component.                                           |                          |
| 31:24       |               | Reserved. Read value is undefined, only zero should be written. | $\overline{\phantom{0}}$ |

### **11.7.19 Cursor Palette register 1**

The cursor palette registers provide color palette information for the visible colors of the cursor. Color1 maps through CRSR\_PAL1.

The register provides 24-bit RGB values that are displayed according to the abilities of the LCD panel in the same way as the frame-buffers palette output is displayed.

In monochrome STN mode, only the upper 4 bits of the Red field are used. In STN color mode, the upper 4 bits of the Red, Blue, and Green fields are used. In 24 bits per pixel mode, all 24 bits of the palette registers are significant.

#### <span id="page-311-1"></span>**Table 240. Cursor Palette register 1 (CRSR\_PAL1, address 0x2008 8C0C) bit description**



### **11.7.20 Cursor XY Position register**

The CRSR\_XY register defines the distance of the top-left edge of the cursor from the top-left side of the cursor overlay. refer to the section on Cursor Clipping for more details.

If the FrameSync bit in the CRSR\_CFG register is 0, the cursor position changes immediately, even if the cursor is currently being scanned. If Framesync is 1, the cursor position is only changed during the next vertical frame blanking period.

<span id="page-312-0"></span>**Table 241. Cursor XY Position register (CRSR\_XY, address 0x2008 8C10) bit description**

| <b>Bits</b> | Symbol       | <b>Description</b>                                                                                                        | <b>Reset value</b> |
|-------------|--------------|---------------------------------------------------------------------------------------------------------------------------|--------------------|
| 9:0         | <b>CRSRX</b> | X ordinate of the cursor origin measured in pixels. When 0, the left edge of the cursor is<br>at the left of the display. | 0                  |
| 15:10       |              | Reserved. Read value is undefined, only zero should be written.                                                           | -                  |
| 25:16       | <b>CRSRY</b> | Y ordinate of the cursor origin measured in pixels. When 0, the top edge of the cursor is<br>at the top of the display.   | 0                  |
| 31:26       |              | Reserved. Read value is undefined, only zero should be written.                                                           | -                  |

### **11.7.21 Cursor Clip Position register**

The CRSR\_CLIP register defines the distance from the top-left edge of the cursor image, to the first displayed pixel in the cursor image.

Different synchronization rules apply to the Cursor Clip registers than apply to the cursor coordinates. If the FrameSync bit in the CRSR\_CFG register is 0, the cursor clip point is changed immediately, even if the cursor is currently being scanned.

If the Framesync bit in the CRSR\_CFG register is 1, the displayed cursor image is only changed during the vertical frame blanking period, providing that the cursor position has been updated since the Clip register was programmed. When programming, the Clip register must be written before the Position register (ClcdCrsrXY) to ensure that in a given frame, the clip and position information is coherent.

The contents of the CRSR\_CLIP register are described in [Table 242.](#page-312-1)

#### <span id="page-312-1"></span>**Table 242. Cursor Clip Position register (CRSR\_CLIP, address 0x2008 8C14) bit description**



### **11.7.22 Cursor Interrupt Mask register**

The CRSR\_INTMSK register is used to enable or disable the cursor from interrupting the processor.

<span id="page-313-0"></span>



### **11.7.23 Cursor Interrupt Clear register**

The CRSR\_INTCLR register is used by software to clear the cursor interrupt status and the cursor interrupt signal to the processor.

<span id="page-313-1"></span>**Table 244. Cursor Interrupt Clear register (CRSR\_INTCLR, address 0x2008 8C24) bit description**

| <b>Bits</b> | Symbol        | <b>Description</b>                                                        |
|-------------|---------------|---------------------------------------------------------------------------|
| 0           | <b>CRSRIC</b> | Cursor interrupt clear.                                                   |
|             |               | Writing a 0 to this bit has no effect.                                    |
|             |               | Writing a 1 to this bit causes the cursor interrupt status to be cleared. |
| 31:1        | ٠             | Reserved. Read value is undefined, only zero should be written.           |

### **11.7.24 Cursor Raw Interrupt Status register**

The CRSR\_INTRAW register is set to indicate a cursor interrupt. When enabled via the CrsrIM bit in the CRSR\_INTMSK register, provides the interrupt to the system interrupt controller.

<span id="page-313-2"></span>**Table 245. Cursor Raw Interrupt Status register (CRSR\_INTRAW, address 0x2008 8C28) bit description**

| <b>Bits</b> | <b>Symbol</b>  | <b>Description</b>                                                                                                                                                                                                                               | <b>Reset value</b>       |
|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| $\Omega$    |                | CRSRRIS Cursor raw interrupt status. The cursor interrupt status is set immediately after the last<br>data is read from the cursor image for the current frame. This bit is cleared by writing to<br>the CrsrIC bit in the CRSR INTCLR register. |                          |
| 31:1        | $\blacksquare$ | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                  | $\overline{\phantom{0}}$ |

### **11.7.25 Cursor Masked Interrupt Status register**

The CRSR\_INTSTAT register is set to indicate a cursor interrupt providing that the interrupt is not masked in the CRSR\_INTMSK register.

#### <span id="page-314-0"></span>**Table 246. Cursor Masked Interrupt Status register (CRSR\_INTSTAT, address 0x2008 8C2C) bit description**



# **11.8 LCD timing diagrams**









# **11.9 LCD panel signal usage**

### **Table 247. LCD panel connections for STN single panel mode**





### **Table 248. LCD panel connections for STN dual panel mode**



### **Table 249. LCD panel connections for TFT panels**

# **UM10562**

### **Chapter 12: LPC408x/407x USB device controller**

**Rev. 2 — 6 March 2013 User manual**

# **12.1 How to read this chapter**

This chapter describes the USB device controller which is present on LPC408x/407x family devices. On some family devices, the USB controller can also be configured for Host or OTG operation (see [Section 1.4](#page-7-0) for details).

# **12.2 Basic configuration**

The USB controller is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCUSB.

**Remark:** On reset, the USB block is disabled (PCUSB = 0).

- 2. Clock: The USB block can be used with either the Main PLL (PLL0), or with the alternate PLL (PLL1) to obtain the USB clock. See [Section 3.10.](#page-61-0)
- 3. Pins: Select the required USB pins and their modes in the relevant IOCON registers ([Section 7.4.1](#page-130-0)).
- 4. Wake-up: Activity on the USB bus port can wake up the microcontroller from Power-down mode, see [Section 3.12.8](#page-71-0).
- 5. Interrupts: Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 6. The USB global interrupt status is visible in the USBINTSTAT register ([Table 37](#page-47-0)).
- 7. Initialization: See [Section 12.13.](#page-367-0)

# **12.3 Introduction**

The Universal Serial Bus (USB) is a four-wire bus that supports communication between a host and one or more (up to 127) peripherals. The host controller allocates the USB bandwidth to attached devices through a token-based protocol. The bus supports hot plugging and dynamic configuration of the devices. All transactions are initiated by the host controller.

The host schedules transactions in 1 ms frames. Each frame contains a Start-Of-Frame (SOF) marker and transactions that transfer data to or from device endpoints. Each device can have a maximum of 16 logical or 32 physical endpoints. There are four types of transfers defined for the endpoints. Control transfers are used to configure the device. Interrupt transfers are used for periodic data transfer. Bulk transfers are used when the rate of transfer is not critical. Isochronous transfers have guaranteed delivery time but no error correction.

For more information on the Universal Serial Bus, see the USB Implementers Forum website.

The USB device controller enables full-speed (12 Mb/s) data exchange with a USB host controller.

#### **Chapter 12: LPC408x/407x USB device controller**



#### **Table 250. USB related acronyms, abbreviations, and definitions used in this chapter**

### **12.4 Features**

- **•** Fully compliant with the USB 2.0 specification (full speed).
- **•** Supports 32 physical (16 logical) endpoints.
- **•** Supports Control, Bulk, Interrupt and Isochronous endpoints.
- **•** Scalable realization of endpoints at run time.
- **•** Endpoint maximum packet size selection (up to USB maximum specification) by software at run time.
- **•** Supports SoftConnect and GoodLink features.
- **•** Supports DMA transfers on all non-control endpoints.
- **•** Allows dynamic switching between CPU controlled and DMA modes.
- **•** Double buffer implementation for Bulk and Isochronous endpoints.

# **12.5 Fixed endpoint configuration**

[Table 251](#page-323-0) shows the supported endpoint configurations. Endpoints are realized and configured at run time using the Endpoint realization registers, documented in [Section 12.10.4 "Endpoint realization registers"](#page-339-0).

### **Chapter 12: LPC408x/407x USB device controller**



#### <span id="page-323-0"></span>**Table 251. Fixed endpoint configuration**
# **12.6 Functional description**



The architecture of the USB device controller is shown below in [Figure 41](#page-324-0).

## <span id="page-324-0"></span>**12.6.1 Analog transceiver**

The USB Device Controller has a built-in analog transceiver (ATX). The USB ATX sends/receives the bidirectional D+ and D- signals of the USB bus.

## **12.6.2 Serial Interface Engine (SIE)**

The SIE implements the full USB protocol layer. It is completely hardwired for speed and needs no firmware intervention. It handles transfer of data between the endpoint buffers in EP\_RAM and the USB bus. The functions of this block include: synchronization pattern recognition, parallel/serial conversion, bit stuffing/de-stuffing, CRC checking/generation, PID verification/generation, address recognition, and handshake evaluation/generation.

# **12.6.3 Endpoint RAM (EP\_RAM)**

Each endpoint buffer is implemented as an SRAM based FIFO. The SRAM dedicated for this purpose is called the EP\_RAM. Each realized endpoint has a reserved space in the EP\_RAM. The total EP\_RAM space required depends on the number of realized endpoints, the maximum packet size of the endpoint, and whether the endpoint supports double buffering.

## **12.6.4 EP\_RAM access control**

The EP\_RAM Access Control logic handles transfer of data from/to the EP\_RAM and the three sources that can access it: the CPU (via the Register Interface), the SIE, and the DMA Engine.

## **12.6.5 DMA engine and bus master interface**

When enabled for an endpoint, the DMA Engine transfers data between RAM on the AHB bus and the endpoint's buffer in EP\_RAM. A single DMA channel is shared between all endpoints. When transferring data, the DMA Engine functions as a master on the AHB bus through the bus master interface.

## **12.6.6 Register interface**

The Register Interface allows the CPU to control the operation of the USB Device Controller. It also provides a way to write transmit data to the controller and read receive data from the controller.

## **12.6.7 SoftConnect**

The connection to the USB is accomplished by bringing D+ (for a full-speed device) HIGH through a 1.5 kOhm pull-up resistor. The SoftConnect feature can be used to allow software to finish its initialization sequence before deciding to establish connection to the USB. Re-initialization of the USB bus connection can also be performed without having to unplug the cable.

To use the SoftConnect feature, the CONNECT signal should control an external switch that connects the 1.5 kOhm resistor between D+ and +3.3V. Software can then control the CONNECT signal by writing to the CON bit using the SIE Set Device Status command.

## **12.6.8 GoodLink**

Good USB connection indication is provided through GoodLink technology. When the device is successfully enumerated and configured, the LED indicator will be permanently ON. During suspend, the LED will be OFF.

This feature provides a user-friendly indicator on the status of the USB device. It is a useful field diagnostics tool to isolate faulty equipment.

To use the GoodLink feature the UP\_LED signal should control an LED. The UP\_LED signal is controlled using the SIE Configure Device command.

# **12.7 Operational overview**

Transactions on the USB bus transfer data between device endpoints and the host. The direction of a transaction is defined with respect to the host. OUT transactions transfer data from the host to the device. IN transactions transfer data from the device to the host. All transactions are initiated by the host controller.

For an OUT transaction, the USB ATX receives the bidirectional D+ and D- signals of the USB bus. The Serial Interface Engine (SIE) receives the serial data from the ATX and converts it into a parallel data stream. The parallel data is written to the corresponding endpoint buffer in the EP\_RAM.

For IN transactions, the SIE reads the parallel data from the endpoint buffer in EP\_RAM, converts it into serial data, and transmits it onto the USB bus using the USB ATX.

Once data has been received or sent, the endpoint buffer can be read or written. How this is accomplished depends on the endpoint's type and operating mode. The two operating modes for each endpoint are Slave (CPU-controlled) mode, and DMA mode.

In Slave mode, the CPU transfers data between RAM and the endpoint buffer using the Register Interface. See [Section 12.14 "Slave mode operation"](#page-369-0) for a detailed description of this mode.

In DMA mode, the DMA transfers data between RAM and the endpoint buffer. See [Section 12.15 "DMA operation"](#page-371-0) for a detailed description of this mode.



# **12.8 Pin description**

# **12.9 Clocking and power management**

This section describes the clocking and power management features of the USB Device Controller.

## **12.9.1 Power requirements**

The USB protocol insists on power management by the device. This becomes very critical if the device draws power from the bus (bus-powered device). The following constraints should be met by a bus-powered device:

- 1. A device in the non-configured state should draw a maximum of 100 mA from the bus.
- 2. A configured device can draw only up to what is specified in the Max Power field of the configuration descriptor. The maximum value is 500 mA.
- 3. A suspended device can draw a maximum of 500 µA.

## **12.9.2 Clocks**

The USB device controller clocks are shown in [Table 253](#page-327-0)

# **Clock source Description** AHB master clock Clock for the AHB master bus interface and DMA AHB slave clock Clock for the AHB slave interface usbclk 48 MHz clock from the dedicated Alt PLL (PLL1) or the Main PLL (PLL0), used to recover the 12 MHz clock from the USB bus

#### <span id="page-327-0"></span>**Table 253. USB device controller clock sources**

## **12.9.3 Power management support**

To help conserve power, the USB device controller automatically disables the AHB master clock and usbclk when not in use.

When the USB Device Controller goes into the suspend state (bus is idle for 3 ms), the usbclk input to the device controller is automatically disabled, helping to conserve power. However, if software wishes to access the device controller registers, usbclk must be active. To allow access to the device controller registers while in the suspend state, the USBClkCtrl and USBClkSt registers are provided.

When software wishes to access the device controller registers, it should first ensure usbclk is enabled by setting DEV CLK EN in the USBClkCtrl register, and then poll the corresponding DEV\_CLK\_ON bit in USBClkSt until set. Once set, usbclk will remain enabled until DEV\_CLK\_EN is cleared by software.

When a DMA transfer occurs, the device controller automatically turns on the AHB master clock. Once asserted, it remains active for a minimum of 2 ms (2 frames), to help ensure that DMA throughput is not affected by turning off the AHB master clock. 2 ms after the last DMA access, the AHB master clock is automatically disabled to help conserve power. If desired, software also has the capability of forcing this clock to remain enabled using the USBClkCtrl register.

Note that the AHB slave clock is always enabled as long as the PCUSB bit of PCONP is set. When the device controller is not in use, all of the device controller clocks may be disabled by clearing PCUSB.

The USB\_NEED\_CLK signal is used to facilitate going into and waking up from chip Power-down mode. USB\_NEED\_CLK is asserted if any of the bits of the USBCIkSt register are asserted.

After entering the suspend state with DEV\_CLK\_EN and AHB\_CLK\_EN cleared, the DEV\_CLK\_ON and AHB\_CLK\_ON will be cleared when the corresponding clock turns off. When both bits are zero, USB\_NEED\_CLK will be low, indicating that the chip can be put into Power-down mode by writing to the PCON register. The status of USB\_NEED\_CLK can be read from the USBIntSt register.

Any bus activity in the suspend state will cause the USB\_NEED\_CLK signal to be asserted. When the chip is in Power-down mode and the USB interrupt is enabled, the assertion of USB\_NEED\_CLK causes the chip to wake up from Power-down mode.

## **12.9.4 Remote wake-up**

The USB device controller supports software initiated remote wake-up. Remote wake-up involves resume signaling on the USB bus initiated from the device. This is done by clearing the SUS bit in the SIE Set Device Status register. Before writing into the register, all the clocks to the device controller have to be enabled using the USBClkCtrl register.

# **12.10 Register description**

[Table 254](#page-329-0) shows the USB Device Controller registers directly accessible by the CPU. The Serial Interface Engine (SIE) has other registers that are indirectly accessible via the SIE command registers. See [Section 12.12 "Serial interface engine command description"](#page-357-0) for more info.

The USB interrupt status is captured in the USBINTSTAT register in the syscon block.

Reading WO register will return an invalid value.

<span id="page-329-0"></span>



## DMARCLR WO 0x254 USB DMA Request Clear - [278](#page-347-0) DMARSET WO 0x258 USB DMA Request Set - [279](#page-347-1) UDCAH R/W 0x[280](#page-348-0) USB UDCA Head 0 280 0 280 EPDMAST RO 0x284 USB Endpoint DMA Status 0 [281](#page-348-1) EPDMAEN WO 0x288 USB Endpoint DMA Enable - [282](#page-348-2) EPDMADIS WO 0x28C USB Endpoint DMA Disable  $\sim$  [283](#page-349-1) DMAINTST RO 0x290 USB DMA Interrupt Status 0 [284](#page-349-0) DMAINTEN R/W 0x294 USB DMA Interrupt Enable 1 [285](#page-350-0) EOTINTST RO 0x2A0 USB End of Transfer Interrupt Status 0 [286](#page-350-1) EOTINTCLR WO 0x2A4 USB End of Transfer Interrupt Clear - [287](#page-350-2) EOTINTSET WO 0x2A8 USB End of Transfer Interrupt Set - [288](#page-351-1) NDDRINTST RO 0x2AC USB New DD Request Interrupt Status 0 [289](#page-351-0) NDDRINTCLR WO 0x2B0 USB New DD Request Interrupt Clear - [290](#page-351-2) NDDRINTSET WO 0x2B4 USB New DD Request Interrupt Set - [291](#page-351-3) SYSERRINTST RO 0x2B8 USB System Error Interrupt Status 0 [292](#page-352-0) 0 292 SYSERRINTCLR WO 0x2BC USB System Error Interrupt Clear - [293](#page-352-1) SYSERRINTSET WO 0x2C0 USB System Error Interrupt Set - [294](#page-352-2) **Clock control registers** CLKCTRL R/W 0xFF4 USB Clock Control 0 [295](#page-353-1) CLKST RO 0xFF8 USB Clock Status 0 [296](#page-353-0) **Name Access Address offset Description Reset value[1] Table**

#### **Table 254. Register overview: USB device controller (base address 0x2008 C000)**

<span id="page-330-0"></span>[1] Reset value reflects the data stored in used bits only. It does not include reserved bits content.

## **12.10.1 Port select register**

## **12.10.1.1 USB Port Select register**

This register selects the USB port pins that the USB device signals are routed to. USBPortSel is a read/write register.

#### <span id="page-331-1"></span>**Table 255. USB Port Select register (PORTSEL - address 0x2008 C110) bit description**



## **12.10.2 Device interrupt registers**

## <span id="page-331-2"></span>**12.10.2.1 USB Device Interrupt Status register**

The USBDevIntSt register holds the status of each interrupt. A 0 indicates no interrupt and 1 indicates the presence of the interrupt. USBDevIntSt is a read-only register.

#### <span id="page-331-0"></span>**Table 256. USB Device Interrupt Status register (DEVINTST - address 0x2008 C200) bit description**



## **12.10.2.2 USB Device Interrupt Enable register**

Writing a one to a bit in this register enables the corresponding bit in USBDevIntSt to generate an interrupt on one of the interrupt lines when set. By default, the interrupt is routed to the USB\_INT\_REQ\_LP interrupt line. Optionally, either the EP\_FAST or FRAME interrupt may be routed to the USB\_INT\_REQ\_HP interrupt line by changing the value of USBDevIntPri. USBDevIntEn is a read/write register.

#### <span id="page-332-0"></span>**Table 257. USB Device Interrupt Enable register (DEVINTEN - address 0x2008 C204) bit description**



#### **Table 257. USB Device Interrupt Enable register (DEVINTEN - address 0x2008 C204) bit description**



## **12.10.2.3 USB Device Interrupt Clear register**

Writing one to a bit in this register clears the corresponding bit in USBDevIntSt. Writing a zero has no effect. USBDevIntClr is a write-only register.

**Remark:** Before clearing the EP\_SLOW or EP\_FAST interrupt bits, the corresponding endpoint interrupts in USBEpIntSt should be cleared.

#### <span id="page-333-0"></span>**Table 258. USB Device Interrupt Clear register (DEVINTCLR - address 0x2008 C208) bit description**



## **12.10.2.4 USB Device Interrupt Set register**

Writing one to a bit in this register sets the corresponding bit in the USBDevIntSt. Writing a zero has no effect. USBDevIntSet is a write-only register.

<span id="page-334-0"></span>



## **12.10.2.5 USB Device Interrupt Priority register**

Writing one to a bit in this register causes the corresponding interrupt to be routed to the USB INT REQ HP interrupt line. Writing zero causes the interrupt to be routed to the USB\_INT\_REQ\_LP interrupt line. Either the EP\_FAST or FRAME interrupt can be routed to USB\_INT\_REQ\_HP, but not both. If the software attempts to set both bits to one, no interrupt will be routed to USB\_INT\_REQ\_HP. USBDevIntPri is a write-only register.

<span id="page-335-0"></span>**Table 260. USB Device Interrupt Priority register (DEVINTPRI - address 0x2008 C22C) bit description**

| <b>Bit</b> | <b>Symbol</b> |   | <b>Value Description</b>                                        | <b>Reset value</b> |
|------------|---------------|---|-----------------------------------------------------------------|--------------------|
| $\Omega$   | <b>FRAME</b>  |   | Frame interrupt routing                                         | 0                  |
|            |               | 0 | FRAME interrupt is routed to USB_INT_REQ_LP.                    |                    |
|            |               |   | FRAME interrupt is routed to USB_INT_REQ_HP.                    |                    |
|            | EP FAST       |   | Fast endpoint interrupt routing                                 | 0                  |
|            |               | 0 | EP FAST interrupt is routed to USB INT REQ LP.                  |                    |
|            |               |   | EP FAST interrupt is routed to USB INT REQ HP.                  |                    |
| $31:2 -$   |               |   | Reserved. Read value is undefined, only zero should be written. | -                  |

## **12.10.3 Endpoint interrupt registers**

The registers in this group facilitate handling of endpoint interrupts. Endpoint interrupts are used in Slave mode operation.

| <b>Bit</b> | 31                                  | 30                               | 29                               | 28                              | 27                               | 26                              | 25                               | 24                              |
|------------|-------------------------------------|----------------------------------|----------------------------------|---------------------------------|----------------------------------|---------------------------------|----------------------------------|---------------------------------|
| Symbol     | $E$ Px31 =<br>EP <sub>15</sub> TX   | $E$ Px30 =<br>EP <sub>15RX</sub> | $EPx29 =$<br>EP <sub>14</sub> TX | $EPx28 =$<br>EP14RX             | $EPx27 =$<br>EP <sub>13</sub> TX | $EPx26 =$<br>EP <sub>13RX</sub> | $EPx25 =$<br>EP <sub>12</sub> TX | $EPx24 =$<br>EP <sub>12RX</sub> |
| <b>Bit</b> | 23                                  | 22                               | 21                               | 20                              | 19                               | 18                              | 17                               | 16                              |
| Symbol     | $E P x 23 =$<br>EP <sub>11</sub> TX | $EPx22 =$<br>EP11RX              | $EPx21 =$<br>EP <sub>10</sub> TX | $EPx20 =$<br>EP <sub>10RX</sub> | $EPx19 =$<br>EP9TX               | $E$ Px18 =<br>EP9RX             | $EPx17 =$<br>EP8TX               | $EPx16 =$<br>EP8RX              |
| <b>Bit</b> | 15                                  | 14                               | 13                               | 12                              | 11                               | 10                              | 9                                | 8                               |
| Symbol     | $E$ Px15 =<br>EP7TX                 | $E$ Px14 =<br>EP7RX              | $EPx13 =$<br>EP6TX               | $EPx12 =$<br>EP6RX              | $E$ Px11 =<br>EP5TX              | $EPx10 =$<br>EP <sub>5</sub> RX | $EPx9 =$<br>EP4TX                | $EPx8 =$<br>EP4RX               |
| <b>Bit</b> | $\overline{7}$                      | 6                                | 5                                | $\overline{\mathbf{4}}$         | 3                                | $\mathbf{2}$                    | 1                                | $\bf{0}$                        |
| Symbol     | $EPx7 =$<br>EP3TX                   | $E P x 6 =$<br>EP3RX             | $EPx5 =$<br>EP2TX                | $EPx4 =$<br>EP2RX               | $EPx3 =$<br>EP1TX                | $EPx2 =$<br>EP1RX               | $EPx1 =$<br><b>EP0TX</b>         | $E P x 0 =$<br><b>EPORX</b>     |

**Table 261. USB Endpoint registers bit allocation**

## **12.10.3.1 USB Endpoint Interrupt Status register**

Each physical non-isochronous endpoint is represented by a bit in this register to indicate that it has generated an interrupt. All non-isochronous OUT endpoints generate an interrupt when they receive a packet without an error. All non-isochronous IN endpoints generate an interrupt when a packet is successfully transmitted, or when a NAK handshake is sent on the bus and the interrupt on NAK feature is enabled (see [Section 12.12.3 "Set Mode \(Command: 0xF3, Data: write 1 byte\)" on page 358\)](#page-359-0). A bit set to one in this register causes either the EP\_FAST or EP\_SLOW bit of USBDevIntSt to be set depending on the value of the corresponding bit of USBEpDevIntPri. USBEpIntSt is a read-only register.

Note that for Isochronous endpoints, handling of packet data is done when the FRAME interrupt occurs.

<span id="page-336-0"></span>



## **12.10.3.2 USB Endpoint Interrupt Enable register**

Setting a bit to 1 in this register causes the corresponding bit in USBEpIntSt to be set when an interrupt occurs for the associated endpoint. Setting a bit to 0 causes the corresponding bit in USBDMARSt to be set when an interrupt occurs for the associated endpoint. USBEpIntEn is a read/write register.

<span id="page-337-0"></span>**Table 263. USB Endpoint Interrupt Enable register (EPINTEN - address 0x2008 C234) bit description**

| <b>Bit</b> | <b>Symbol</b> | <b>Description</b>                                                                                                                                                                                                                 | <b>Reset</b><br>value |
|------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 31:0       | <b>FPFN</b>   | $0$ = The corresponding bit in USBDMARSt is set when an interrupt occurs for this endpoint.<br>1 = The corresponding bit in USBEpIntSt is set when an interrupt occurs for this<br>endpoint. Implies Slave mode for this endpoint. | $\Omega$              |

## **12.10.3.3 USB Endpoint Interrupt Clear register**

Writing a one to this a bit in this register causes the SIE Select Endpoint/Clear Interrupt command to be executed ([Table 304](#page-364-0)) for the corresponding physical endpoint. Writing zero has no effect. Before executing the Select Endpoint/Clear Interrupt command, the CDFULL bit in USBDevIntSt is cleared by hardware. On completion of the command, the CDFULL bit is set, USBCmdData contains the status of the endpoint, and the corresponding bit in USBEpIntSt is cleared.

Notes:

- **•** When clearing interrupts using USBEpIntClr, software should wait for CDFULL to be set to ensure the corresponding interrupt has been cleared before proceeding.
- **•** While setting multiple bits in USBEpIntClr simultaneously is possible, it is not recommended; only the status of the endpoint corresponding to the least significant interrupt bit cleared will be available at the end of the operation.
- **•** Alternatively, the SIE Select Endpoint/Clear Interrupt command can be directly invoked using the SIE command registers, but using USBEpIntClr is recommended because of its ease of use.

Each physical endpoint has its own reserved bit in this register. The bit field definition is the same as that of EpIntSt shown in [Table 262.](#page-336-0) EpIntClr is a write-only register.



<span id="page-337-1"></span>

## **12.10.3.4 USB Endpoint Interrupt Set register**

Writing a one to a bit in this register sets the corresponding bit in USBEpIntSt. Writing zero has no effect. Each endpoint has its own bit in this register. USBEpIntSet is a write-only register.

#### <span id="page-338-0"></span>**Table 265. USB Endpoint Interrupt Set register (EPINTSET - address 0x2008 C23C) bit description**



## **12.10.3.5 USB Endpoint Interrupt Priority register**

This register determines whether an endpoint interrupt is routed to the EP\_FAST or EP\_SLOW bits of USBDevIntSt. If a bit in this register is set to one, the interrupt is routed to EP\_FAST, if zero it is routed to EP\_SLOW. Routing of multiple endpoints to EP\_FAST or EP\_SLOW is possible.

Note that the USBDevIntPri register determines whether the EP\_FAST interrupt is routed to the USB\_INT\_REQ\_HP or USB\_INT\_REQ\_LP interrupt line.

USBEpIntPri is a write-only register.

#### <span id="page-338-1"></span>**Table 266. USB Endpoint Interrupt Priority register (EPINTPRI - address 0x2008 C240) bit description**



# **12.10.4 Endpoint realization registers**

The registers in this group allow realization and configuration of endpoints at run time.

## <span id="page-339-0"></span>**12.10.4.1 EP RAM requirements**

The USB device controller uses a RAM based FIFO for each endpoint buffer. The RAM dedicated for this purpose is called the Endpoint RAM (EP\_RAM). Each endpoint has space reserved in the EP\_RAM. The EP\_RAM space required for an endpoint depends on its MaxPacketSize and whether it is double buffered. 32 words of EP\_RAM are used by the device for storing the endpoint buffer pointers. The EP\_RAM is word aligned but the MaxPacketSize is defined in bytes hence the RAM depth has to be adjusted to the next word boundary. Also, each buffer has one word header showing the size of the packet length received.

The EP\_ RAM space (in words) required for the physical endpoint can be expressed as

$$
EPRAMspace = \left(\frac{MaxPacketSize + 3}{4} + 1\right) \times dbstatus
$$

where dbstatus = 1 for a single buffered endpoint and 2 for double a buffered endpoint.

Since all the realized endpoints occupy EP\_RAM space, the total EP\_RAM requirement is

$$
Total EPRAM space = 32 + \sum_{n=0}^{N} EPRAM space(n)
$$

where N is the number of realized endpoints. Total EP\_RAM space should not exceed 4096 bytes (4 kB, 1 kwords).

## **12.10.4.2 USB Realize Endpoint register**

Writing one to a bit in this register causes the corresponding endpoint to be realized. Writing zeros causes it to be unrealized. This register returns to its reset state when a bus reset occurs. USBReEp is a read/write register.

<span id="page-340-0"></span>**Table 267. USB Realize Endpoint register (REEP - address 0x2008 C244) bit description**

| <b>Bit</b> | Symbol     | <b>Description</b>                   | <b>Reset value</b> |
|------------|------------|--------------------------------------|--------------------|
| 31:0       | <b>FPR</b> | $0 =$ Endpoint EPxx is not realized. |                    |
|            |            | $1 =$ Endpoint EPxx is realized.     |                    |

On reset, only the control endpoints are realized. Other endpoints, if required, are realized by programming the corresponding bits in USBReEp. To calculate the required EP\_RAM space for the realized endpoints, see [Section 12.10.4.1](#page-339-0).

Realization of endpoints is a multi-cycle operation. Pseudo code for endpoint realization is shown below.

```
Clear EP_RLZED bit in USBDevIntSt;
for every endpoint to be realized,
\{/* OR with the existing value of the Realize Endpoint register */
     USBReEp = (UInt32) ((0x1 \lt c \text{endpt}));
     /* Load Endpoint index Reg with physical endpoint no.*/
     USBEpIn = (UInt32) endpointnumber;
     /* load the max packet size Register */
     USBEpMaxPSize = MPS;
     /* check whether the EP_RLZED bit in the Device Interrupt Status register is set 
     */
     while (!(USBDevIntSt & EP_RLZED))
     \{/* wait until endpoint realization is complete */
     }
     /* Clear the EP_RLZED bit */
     Clear EP_RLZED bit in USBDevIntSt;
}
```
The device will not respond to any transactions to unrealized endpoints. The SIE Configure Device command will only cause realized and enabled endpoints to respond to transactions. For details see [Table 299](#page-359-1).

## **12.10.4.3 USB Endpoint Index register**

Each endpoint has a register carrying the MaxPacketSize value for that endpoint. This is in fact a register array. Hence before writing, this register is addressed through the USBEpIn register.

The USBEpIn register will hold the physical endpoint number. Writing to USBMaxPSize will set the array element pointed to by USBEpIn. USBEpIn is a write-only register.

#### <span id="page-341-0"></span>**Table 268. USB Endpoint Index register (EPIN - address 0x2008 C248) bit description**



### **12.10.4.4 USB MaxPacketSize register**

On reset, the control endpoint is assigned the maximum packet size of 8 bytes. Other endpoints are assigned 0. Modifying USBMaxPSize will cause the endpoint buffer addresses within the EP\_RAM to be recalculated. This is a multi-cycle process. At the end, the EP\_RLZED bit will be set in USBDevIntSt ([Table 256](#page-331-0)). USBMaxPSize array indexing is shown in [Figure 42.](#page-341-2) USBMaxPSize is a read/write register.

#### <span id="page-341-1"></span>**Table 269. USB MaxPacketSize register (MAXPSIZE - address 0x2008 C24C) bit description**



#### <span id="page-341-3"></span>[1] Reset value for EP0 and EP1. All other endpoints have a reset value of 0x0.

<span id="page-341-2"></span>

## **12.10.5 USB transfer registers**

The registers in this group are used for transferring data between endpoint buffers and RAM in Slave mode operation. See [Section 12.14 "Slave mode operation"](#page-369-0).

## **12.10.5.1 USB Receive Data register**

For an OUT transaction, the CPU reads the endpoint buffer data from this register. Before reading this register, the RD\_EN bit and LOG\_ENDPOINT field of the USBCtrl register should be set appropriately. On reading this register, data from the selected endpoint buffer is fetched. The data is in little endian format: the first byte received from the USB bus will be available in the least significant byte of USBRxData. USBRxData is a read-only register.

#### <span id="page-342-0"></span>**Table 270. USB Receive Data register (RXDATA - address 0x2008 C218) bit description**



## **12.10.5.2 USB Receive Packet Length register**

This register contains the number of bytes remaining in the endpoint buffer for the current packet being read via the USBRxData register, and a bit indicating whether the packet is valid or not. Before reading this register, the RD\_EN bit and LOG\_ENDPOINT field of the USBCtrl register should be set appropriately. This register is updated on each read of the USBRxData register. USBRxPLen is a read-only register.

<span id="page-342-1"></span>



## **12.10.5.3 USB Transmit Data register**

For an IN transaction, the CPU writes the endpoint data into this register. Before writing to this register, the WR\_EN bit and LOG\_ENDPOINT field of the USBCtrl register should be set appropriately, and the packet length should be written to the USBTxPlen register. On writing this register, the data is written to the selected endpoint buffer. The data is in little endian format: the first byte sent on the USB bus will be the least significant byte of USBTxData. USBTxData is a write-only register.

<span id="page-343-0"></span>**Table 272. USB Transmit Data register (TXDATA - address 0x2008 C21C) bit description**

| <b>Bit</b> | Symbol       | <b>Description</b> |
|------------|--------------|--------------------|
|            | 31:0 TX DATA | Transmit Data.     |

## **12.10.5.4 USB Transmit Packet Length register**

This register contains the number of bytes transferred from the CPU to the selected endpoint buffer. Before writing data to USBTxData, software should first write the packet length  $(\leq$  MaxPacketSize) to this register. After each write to USBTxData, hardware decrements USBTxPLen by 4. The WR\_EN bit and LOG\_ENDPOINT field of the USBCtrl register should be set to select the desired endpoint buffer before starting this process.

For data buffers larger than the endpoint's MaxPacketSize, software should submit data in packets of MaxPacketSize, and send the remaining extra bytes in the last packet. For example, if the MaxPacketSize is 64 bytes and the data buffer to be transferred is of length 130 bytes, then the software sends two 64-byte packets and the remaining 2 bytes in the last packet. So, a total of 3 packets are sent on USB. USBTxPLen is a write-only register.

<span id="page-343-1"></span>



## **12.10.5.5 USB Control register**

This register controls the data transfer operation of the USB device. It selects the endpoint buffer that is accessed by the USBRxData and USBTxData registers, and enables reading and writing them. USBCtrl is a read/write register.

<span id="page-344-0"></span>**Table 274. USB Control register (CTRL - address 0x2008 C228) bit description**

| <b>Bit</b> | <b>Symbol</b>       |   | <b>Value Description</b>                                                                                                                                                                                                                                          | <b>Reset value</b> |
|------------|---------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| $\Omega$   | RD EN               |   | Read mode control. Enables reading data from the OUT endpoint buffer<br>for the endpoint specified in the LOG_ENDPOINT field using the<br>USBRxData register. This bit is cleared by hardware when the last word of<br>the current packet is read from USBRxData. | 0                  |
|            |                     | 0 | Disabled.                                                                                                                                                                                                                                                         |                    |
|            |                     | 1 | Enabled.                                                                                                                                                                                                                                                          |                    |
| 1          | WR EN               |   | Write mode control. Enables writing data to the IN endpoint buffer for the<br>endpoint specified in the LOG_ENDPOINT field using the USBTxData<br>register. This bit is cleared by hardware when the number of bytes in<br>USBTxLen have been sent.               | 0                  |
|            |                     | 0 | Disabled.                                                                                                                                                                                                                                                         |                    |
|            |                     | 1 | Enabled.                                                                                                                                                                                                                                                          |                    |
| 5:2        | <b>LOG ENDPOINT</b> |   | Logical Endpoint number.                                                                                                                                                                                                                                          | 0                  |
| 31:6       |                     |   | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                   | ΝA                 |

## **12.10.6 SIE command code registers**

The SIE command code registers are used for communicating with the Serial Interface Engine. See [Section 12.12 "Serial interface engine command description"](#page-357-0) for more information.

## **12.10.6.1 USB Command Code register**

This register is used for sending the command and write data to the SIE. The commands written here are propagated to the SIE and executed there. After executing the command, the register is empty, and the CCEMPTY bit of USBDevIntSt register is set. See [Section 12.12](#page-357-0) for details. USBCmdCode is a write-only register.



#### <span id="page-345-1"></span>**Table 275. USB Command Code register (CMDCODE - address 0x2008 C210) bit description**

## **12.10.6.2 USB Command Data register**

This register contains the data retrieved after executing a SIE command. When the data is ready to be read, the CD\_FULL bit of the USBDevIntSt register is set. See [Table 256](#page-331-0) for details. USBCmdData is a read-only register.

#### <span id="page-345-0"></span>**Table 276. USB Command Data register (CMDDATA - address 0x2008 C214) bit description**



# **12.10.7 DMA registers**

The registers in this group are used for the DMA mode of operation (see [Section 12.15](#page-371-0)  ["DMA operation"\)](#page-371-0)

## **12.10.7.1 USB DMA Request Status register**

A bit in this register associated with a non-isochronous endpoint is set by hardware when an endpoint interrupt occurs (see the description of USBEpIntSt) and the corresponding bit in USBEpIntEn is 0. A bit associated with an isochronous endpoint is set when the corresponding bit in USBEpIntEn is 0 and a FRAME interrupt occurs. A set bit serves as a flag for the DMA engine to start the data transfer if the DMA is enabled for the corresponding endpoint in the USBEpDMASt register. The DMA cannot be enabled for control endpoints (EP0 and EP1). USBDMARSt is a read-only register.

#### <span id="page-346-0"></span>**Table 277. USB DMA Request Status register (DMARST - address 0x2008 C250) bit description**



[1] DMA can not be enabled for this endpoint and the corresponding bit in the USBDMARSt must be 0.

## **12.10.7.2 USB DMA Request Clear register**

Writing one to a bit in this register will clear the corresponding bit in the USBDMARSt register. Writing zero has no effect.

This register is intended for initialization prior to enabling the DMA for an endpoint. When the DMA is enabled for an endpoint, hardware clears the corresponding bit in USBDMARSt on completion of a packet transfer. Therefore, software should not clear the bit using this register while the endpoint is enabled for DMA operation.

USBDMARClr is a write-only register.

The USBDMARClr bit allocation is identical to the USBDMARSt register ([Table 277](#page-346-0)).

#### <span id="page-347-0"></span>**Table 278. USB DMA Request Clear register (DMARCLR - address 0x2008 C254) bit description**



## **12.10.7.3 USB DMA Request Set register**

Writing one to a bit in this register sets the corresponding bit in the USBDMARSt register. Writing zero has no effect.

This register allows software to raise a DMA request. This can be useful when switching from Slave to DMA mode of operation for an endpoint: if a packet to be processed in DMA mode arrives before the corresponding bit of USBEpIntEn is cleared, the DMA request is not raised by hardware. Software can then use this register to manually start the DMA transfer.

Software can also use this register to initiate a DMA transfer to proactively fill an IN endpoint buffer before an IN token packet is received from the host.

USBDMARSet is a write-only register.

The USBDMARSet bit allocation is identical to the USBDMARSt register [\(Table 277](#page-346-0)).



#### <span id="page-347-1"></span>**Table 279. USB DMA Request Set register (DMARSET - address 0x2008 C258) bit description**

## **12.10.7.4 USB UDCA Head register**

The UDCA (USB Device Communication Area) Head register maintains the address where the UDCA is located in the RAM. Refer to Section 12.15.2 "USB device [communication area"](#page-371-1) and [Section 12.15.4 "The DMA descriptor"](#page-372-0) for more details on the UDCA and DMA descriptors. UDCAH is a read/write register.

#### <span id="page-348-0"></span>**Table 280. USB UDCA Head register (UDCAH - address 0x2008 C280) bit description**



## **12.10.7.5 USB EP DMA Status register**

Bits in this register indicate whether DMA operation is enabled for the corresponding endpoint. A DMA transfer for an endpoint can start only if the corresponding bit is set in this register. EpDMASt is a read-only register.

#### <span id="page-348-1"></span>**Table 281. USB EP DMA Status register (EPDMAST - address 0x2008 C284) bit description**



## **12.10.7.6 USB EP DMA Enable register**

Writing one to a bit to this register will enable the DMA operation for the corresponding endpoint. Writing zero has no effect.The DMA cannot be enabled for control endpoints EP0 and EP1. EpDMAEn is a write-only register.

#### <span id="page-348-2"></span>**Table 282. USB EP DMA Enable register (EPDMAEN - address 0x2008 C288) bit description**



## **12.10.7.7 USB EP DMA Disable register**

Writing a one to a bit in this register clears the corresponding bit in EpDMASt. Writing zero has no effect on the corresponding bit of EpDMASt. Any write to this register clears the internal DMA\_PROCEED flag. Refer to [Section 12.15.5.4 "Optimizing descriptor fetch"](#page-376-0) for more information on the DMA\_PROCEED flag. If a DMA transfer is in progress for an endpoint when its corresponding bit is cleared, the transfer is completed before the DMA is disabled. When an error condition is detected during a DMA transfer, the corresponding bit is cleared by hardware. EpDMADis is a write-only register.

#### <span id="page-349-1"></span>**Table 283. USB EP DMA Disable register (EPDMADIS - address 0x2008 C28C) bit description**



## **12.10.7.8 USB DMA Interrupt Status register**

Each bit of this register reflects whether any of the 32 bits in the corresponding interrupt status register are set. DMAIntSt is a read-only register.

#### <span id="page-349-0"></span>**Table 284. USB DMA Interrupt Status register (DMAINTST - address 0x2008 C290) bit description**



## **12.10.7.9 USB DMA Interrupt Enable register**

Writing a one to a bit in this register enables the corresponding bit in DMAIntSt to generate an interrupt on the USB\_INT\_REQ\_DMA interrupt line when set. DMAIntEn is a read/write register.

#### <span id="page-350-0"></span>**Table 285. USB DMA Interrupt Enable register (DMAINTEN - address 0x2008 C294) bit description**



## **12.10.7.10 USB End of Transfer Interrupt Status register**

When the DMA transfer completes for the current DMA descriptor, either normally (descriptor is retired) or because of an error, the bit corresponding to the endpoint is set in this register. The cause of the interrupt is recorded in the DD\_status field of the descriptor. EoTIntSt is a read-only register.

#### <span id="page-350-1"></span>**Table 286. USB End of Transfer Interrupt Status register (EOTINTST - address 0x2008 C2A0) bit description**



### **12.10.7.11 USB End of Transfer Interrupt Clear register**

Writing one to a bit in this register clears the corresponding bit in the EoTIntSt register. Writing zero has no effect. EoTIntClr is a write-only register.

#### <span id="page-350-2"></span>**Table 287. USB End of Transfer Interrupt Clear register (EOTINTCLR - address 0x2008 C2A4) bit description**



## **12.10.7.12 USB End of Transfer Interrupt Set register**

Writing one to a bit in this register sets the corresponding bit in the EoTIntSt register. Writing zero has no effect. EoTIntSet is a write-only register.

<span id="page-351-1"></span>

## **12.10.7.13 USB New DD Request Interrupt Status register**

A bit in this register is set when a transfer is requested from the USB device and no valid DD is detected for the corresponding endpoint. NDDRIntSt is a read-only register.

#### <span id="page-351-0"></span>**Table 289. USB New DD Request Interrupt Status register (NDDRINTST - address 0x2008 C2AC) bit description**



## **12.10.7.14 USB New DD Request Interrupt Clear register**

Writing one to a bit in this register clears the corresponding bit in the NDDRIntSt register. Writing zero has no effect. NDDRIntClr is a write-only register.

#### <span id="page-351-2"></span>**Table 290. USB New DD Request Interrupt Clear register (NDDRINTCLR - address 0x2008 C2B0) bit description**



## **12.10.7.15 USB New DD Request Interrupt Set register**

Writing one to a bit in this register sets the corresponding bit in the NDDRIntSt register. Writing zero has no effect. NDDRIntSet is a write-only register

#### <span id="page-351-3"></span>**Table 291. USB New DD Request Interrupt Set register (NDDRINTSET - address 0x2008 C2B4) bit description**



## **12.10.7.16 USB System Error Interrupt Status register**

If a system error (AHB bus error) occurs when transferring the data or when fetching or updating the DD the corresponding bit is set in this register. SysErrIntSt is a read-only register.

#### <span id="page-352-0"></span>**Table 292. USB System Error Interrupt Status register (SYSERRINTST - address 0x2008 C2B8) bit description**



## **12.10.7.17 USB System Error Interrupt Clear register**

Writing one to a bit in this register clears the corresponding bit in the SysErrIntSt register. Writing zero has no effect. SysErrIntClr is a write-only register.

<span id="page-352-1"></span>**Table 293. USB System Error Interrupt Clear register (SYSERRINTCLR - address 0x2008 C2BC) bit description**

| <b>Bit</b>          | <b>Symbol</b> | <b>Description</b>                                                             |
|---------------------|---------------|--------------------------------------------------------------------------------|
| 31:0<br>EPERRINTCLR |               | Clear endpoint xx ( $2 \leq xx \leq 31$ ) System Error Interrupt request.      |
|                     |               | $0 = No$ effect.                                                               |
|                     |               | 1 = Clear the EPxx System Error Interrupt request in the SysErrIntSt register. |

## **12.10.7.18 USB System Error Interrupt Set register**

Writing one to a bit in this register sets the corresponding bit in the SysErrIntSt register. Writing zero has no effect. SysErrIntSet is a write-only register.

#### <span id="page-352-2"></span>**Table 294. USB System Error Interrupt Set register (SYSERRINTSET - address 0x2008 C2C0) bit description**



## **12.10.8 Clock control registers**

## **12.10.8.1 USB Clock Control register**

This register controls the clocking of the USB Device Controller. Whenever software wants to access the device controller registers, both DEV\_CLK\_EN and AHB\_CLK\_EN must be set. The PORTSEL\_CLK\_EN bit need only be set when accessing the PortSel register.

The software does not have to repeat this exercise for every register access, provided that the corresponding ClkCtrl bits are already set. Note that this register is functional only when the PCUSB bit of PCONP is set; when PCUSB is cleared, all clocks to the device controller are disabled irrespective of the contents of this register. ClkCtrl is a read/write register.

#### <span id="page-353-1"></span>**Table 295. ClkCtrl register (CLKCTRL - address 0x2008 CFF4) bit description**



## **12.10.8.2 USB Clock Status register**

This register holds the clock availability status. The bits of this register are ORed together to form the USB\_NEED\_CLK signal. When enabling a clock via ClkCtrl, software should poll the corresponding bit in ClkSt. If it is set, then software can go ahead with the register access. Software does not have to repeat this exercise for every access, provided that the ClkCtrl bits are not disturbed. ClkSt is a read-only register.

#### <span id="page-353-0"></span>**Table 296. USB Clock Status register (CLKST - address 0x2008 CFF8) bit description**



# **12.11 Interrupt handling**

This section describes how an interrupt event on any of the endpoints is routed to the Nested Vectored Interrupt Controller (NVIC). For a diagram showing interrupt event handling, see [Figure 43.](#page-356-0)

All non-isochronous OUT endpoints (control, bulk, and interrupt endpoints) generate an interrupt when they receive a packet without an error. All non-isochronous IN endpoints generate an interrupt when a packet has been successfully transmitted or when a NAK signal is sent and interrupts on NAK are enabled by the SIE Set Mode command, see [Section 12.12.3.](#page-359-0) For isochronous endpoints, a frame interrupt is generated every 1 ms.

The interrupt handling is different for Slave and DMA mode.

#### **Slave mode**

If an interrupt event occurs on an endpoint and the endpoint interrupt is enabled in the EpIntEn register, the corresponding status bit in the EpIntSt is set. For non-isochronous endpoints, all endpoint interrupt events are divided into two types by the corresponding EpIntPri[n] registers: fast endpoint interrupt events and slow endpoint interrupt events. All fast endpoint interrupt events are ORed and routed to bit EP\_FAST in the DevIntSt register. All slow endpoint interrupt events are ORed and routed to the EP\_SLOW bit in DevIntSt.

For isochronous endpoints, the FRAME bit in DevIntSt is set every 1 ms.

The DevIntSt register holds the status of all endpoint interrupt events as well as the status of various other interrupts (see [Section 12.10.2.1](#page-331-2)). By default, all interrupts (if enabled in DevIntEn) are routed to the USB\_INT\_REQ\_LP bit in the IntSt register to request low priority interrupt handling. However, the DevIntPri register can route either the FRAME or the EP\_FAST bit to the USB\_INT\_REQ\_HP bit in the IntSt register.

Only one of the EP\_FAST and FRAME interrupt events can be routed to the USB\_INT\_REQ\_HP bit. If routing both bits to USB\_INT\_REQ\_HP is attempted, both interrupt events are routed to USB\_INT\_REQ\_LP.

Slow endpoint interrupt events are always routed directly to the USB\_INT\_REQ\_LP bit for low priority interrupt handling by software.

The final interrupt signal to the NVIC is gated by the EN\_USB\_INTS bit in the IntSt register. The USB interrupts are routed to the NVIC only if EN\_USB\_INTS is set.

#### **DMA mode**

If an interrupt event occurs on a non-control endpoint and the endpoint interrupt is not enabled in the EpIntEn register, the corresponding status bit in the DMARSt is set by hardware. This serves as a flag for the DMA engine to transfer data if DMA transfer is enabled for the corresponding endpoint in the EpDMASt register.

Three types of interrupts can occur for each endpoint for data transfers in DMA mode: End of transfer interrupt, new DD request interrupt, and system error interrupt. These interrupt events set a bit for each endpoint in the respective registers EoTIntSt, NDDRIntSt, and SysErrIntSt. The End of transfer interrupts from all endpoints are then ORed and routed to

the EOT bit in DMAIntSt. Likewise, all New DD request interrupts and system error interrupt events are routed to the NDDR and ERR bits respectively in the DMAStInt register.

The EOT, NDDR, and ERR bits (if enabled in DMAIntEn) are ORed to set the USB\_INT\_REQ\_DMA bit in the IntSt register. If the EN\_USB\_INTS bit is set in IntSt, the interrupt is routed to the NVIC.

<span id="page-356-0"></span>

# <span id="page-357-0"></span>**12.12 Serial interface engine command description**

The functions and registers of the Serial Interface Engine (SIE) are accessed using commands, which consist of a command code followed by optional data bytes (read or write action). The CmdCode [\(Table 275](#page-345-1)) and CmdData [\(Table 276](#page-345-0)) registers are used for these accesses.

A complete access consists of two phases:

- 1. **Command phase:** the CmdCode register is written with the CMD\_PHASE field set to the value 0x05 (Command), and the CMD\_CODE field set to the desired command code. On completion of the command, the CCEMPTY bit of DevIntSt is set.
- 2. **Data phase (optional):** for writes, the CmdCode register is written with the CMD\_PHASE field set to the value 0x01 (Write), and the CMD\_WDATA field set with the desired write data. On completion of the write, the CCEMPTY bit of DevIntSt is set. For reads, CmdCode register is written with the CMD\_PHASE field set to the value 0x02 (Read), and the CMD\_CODE field set with command code the read corresponds to. On completion of the read, the CDFULL bit of DevInSt will be set, indicating the data is available for reading in the CmdData register. In the case of multi-byte registers, the least significant byte is accessed first.

An overview of the available commands is given in [Table 297.](#page-358-0)

Here is an example of the Read Current Frame Number command (reading 2 bytes):

```
DevIntClr = 0x30; 1/ Clear both CCEMPTY & CDFULL
CmdCode = 0x00F50500; // CMDCODE=0xF5, CMDPHASE=0x05(Command)while (!(DevIntSt & 0x10)); // Wait for CCEMPTY.
DevIntClr = 0x10; \frac{1}{2} // Clear CCEMPTY interrupt bit.
CmdCode = 0x00F50200; // CMD CODE=0xF5, CMD PHASE=0x02(Read)
while (!(DevIntSt & 0x20)); // Wait for CDFULL.
DevIntClr = 0x20; // Clear CDFULL.
CurFrameNum = CmdData; // Read Frame number LSB byte.
\begin{array}{lcl} \texttt{CmdCode} & = & \texttt{0x00F50200};\\ \end{array} \qquad \qquad \texttt{ // } \texttt{CMD\_CODE=0xF5, } \texttt{CMD\_PHASE=0x02(Read)}while (!(DevIntSt & 0x20)); // Wait for CDFULL.
Temp = CmdData; \frac{1}{2} Read Frame number MSB byte
DevIntClr = 0x20; // Clear CDFULL interrupt bit.
CurFrameNum = CurFrameNum | (Temp << 8);
```
Here is an example of the Set Address command (writing 1 byte):

```
DevIntClr = 0x10; // Clear CCEMPTY.
CmdCode = 0x00D00500; // CMD CODE=0xD0, CMD PHASE=0x05(Command)while (!(DevIntSt & 0x10)); // Wait for CCEMPTY.
DevIntClr = 0x10; // Clear CCEMPTY.
CmdCode = 0x008A0100; // CMD_WDATA=0x8A(DEV_EN=1, DEV_ADDR=0xA),
                             // CMD_PHASE=0x01(Write)
while (!(DevIntSt & 0x10)); // Wait for CCEMPTY.
DevIntClr = 0x10; // Clear CCEMPTY.
```


#### <span id="page-358-0"></span>**Table 297. SIE command code table**

## **12.12.1 Set Address (Command: 0xD0, Data: write 1 byte)**

The Set Address command is used to set the USB assigned address and enable the (embedded) function. The address set in the device will take effect after the status stage of the control transaction. After a bus reset, DEV\_ADDR is set to 0x00, and DEV\_EN is set to 1. The device will respond to packets for function address 0x00, endpoint 0 (default endpoint).

| <b>Bit</b> | Symbol   | <b>Description</b>                                                               | <b>Reset value</b> |  |  |
|------------|----------|----------------------------------------------------------------------------------|--------------------|--|--|
| 6:0        | DEV ADDR | Device address set by the software. After a bus reset this field is set to 0x00. |                    |  |  |
|            | DEV EN   | Device Enable. After a bus reset this bit is set to 1.                           | 0                  |  |  |
|            |          | 0: Device will not respond to any packets.                                       |                    |  |  |
|            |          | 1: Device will respond to packets for function address DEV ADDR.                 |                    |  |  |
|            |          |                                                                                  |                    |  |  |

**Table 298. Set Address command bit description**

# **12.12.2 Configure Device (Command: 0xD8, Data: write 1 byte)**

A value of 1 written to the register indicates that the device is configured and all the enabled non-control endpoints will respond. Control endpoints are always enabled and respond even if the device is not configured, in the default state.

<span id="page-359-1"></span>

# **12.12.3 Set Mode (Command: 0xF3, Data: write 1 byte)**



<span id="page-359-0"></span>**Table 300. Set Mode command bit description**

<span id="page-359-3"></span><span id="page-359-2"></span>[2] This bit should be reset to 0 if the DMA is enabled for any of the Bulk OUT endpoints.
### **12.12.4 Read Current Frame Number (Command: 0xF5, Data: read 1 or 2 bytes)**

Returns the frame number of the last successfully received SOF. The frame number is eleven bits wide. The frame number returns least significant byte first. In case the user is only interested in the lower 8 bits of the frame number, only the first byte needs to be read.

- **•** In case no SOF was received by the device at the beginning of a frame, the frame number returned is that of the last successfully received SOF.
- **•** In case the SOF frame number contained a CRC error, the frame number returned will be the corrupted frame number as received by the device.

### **12.12.5 Read Test Register (Command: 0xFD, Data: read 2 bytes)**

The test register is 16 bits wide. It returns the value of 0xA50F if the USB clocks (usbclk and AHB slave clock) are running.

### **12.12.6 Set Device Status (Command: 0xFE, Data: write 1 byte)**

The Set Device Status command sets bits in the Device Status Register.

<span id="page-361-0"></span>**Table 301. Set Device Status command bit description**



### **12.12.7 Get Device Status (Command: 0xFE, Data: read 1 byte)**

The Get Device Status command returns the Device Status Register. Reading the device status returns 1 byte of data. The bit field definition is same as the Set Device Status Register as shown in [Table 301](#page-361-0).

**Remark:** To ensure correct operation, the DEV\_STAT bit of DevIntSt must be cleared before executing the Get Device Status command.

### **12.12.8 Get Error Code (Command: 0xFF, Data: read 1 byte)**

Different error conditions can arise inside the SIE. The Get Error Code command returns the last error code that occurred. The 4 least significant bits form the error code.

**Table 302. Get Error Code command bit description**

| <b>Bit</b> | <b>Symbol</b> | Value | <b>Description</b>                                                        | <b>Reset value</b>                      |      |                       |  |
|------------|---------------|-------|---------------------------------------------------------------------------|-----------------------------------------|------|-----------------------|--|
| 3:0        | EC            |       | Error Code.                                                               | 0                                       |      |                       |  |
|            |               | 0000  | No Error.                                                                 |                                         |      |                       |  |
|            |               | 0001  | PID Encoding Error.                                                       |                                         |      |                       |  |
|            |               | 0010  | Unknown PID.                                                              |                                         |      |                       |  |
|            |               | 0011  | Unexpected Packet - any packet sequence violation from the specification. |                                         |      |                       |  |
|            |               | 0100  | Error in Token CRC.                                                       |                                         |      |                       |  |
|            |               | 0101  | Error in Data CRC.                                                        |                                         |      |                       |  |
|            |               | 0110  | Time Out Error.                                                           |                                         |      |                       |  |
|            |               | 0111  | Babble.                                                                   |                                         |      |                       |  |
|            |               | 1000  | Error in End of Packet.                                                   |                                         |      |                       |  |
|            |               | 1001  | Sent/Received NAK.                                                        |                                         |      |                       |  |
|            |               | 1010  | Sent Stall.                                                               |                                         |      |                       |  |
|            |               |       |                                                                           |                                         | 1011 | Buffer Overrun Error. |  |
|            |               |       | 1100                                                                      | Sent Empty Packet (ISO Endpoints only). |      |                       |  |
|            |               |       | 1101                                                                      | <b>Bitstuff Error.</b>                  |      |                       |  |
|            |               |       | 1110                                                                      | Error in Sync.                          |      |                       |  |
|            |               | 1111  | Wrong Toggle Bit in Data PID, ignored data.                               |                                         |      |                       |  |
| 4          | EA            | ۰     | The Error Active bit will be reset once this register is read.            |                                         |      |                       |  |
| 7:5        |               |       | Reserved. Read value is undefined, only zero should be written.           | <b>NA</b>                               |      |                       |  |

### **12.12.9 Read Error Status (Command: 0xFB, Data: read 1 byte)**

This command reads the 8-bit Error register from the USB device. This register records which error events have recently occurred in the SIE. If any of these bits are set, the ERR\_INT bit of DevIntSt is set. The error bits are cleared after reading this register.

**Table 303. Read Error Status command bit description**

| <b>Bit</b>     | Symbol         | <b>Description</b>                                                        | <b>Reset value</b> |
|----------------|----------------|---------------------------------------------------------------------------|--------------------|
| $\Omega$       | PID ERR        | PID encoding error or Unknown PID or Token CRC.                           | 0                  |
| 1              | <b>UEPKT</b>   | Unexpected Packet - any packet sequence violation from the specification. | 0                  |
| $\mathcal{P}$  | <b>DCRC</b>    | Data CRC error.                                                           | 0                  |
| 3              | <b>TIMEOUT</b> | Time out error.                                                           | 0                  |
| $\overline{4}$ | <b>EOP</b>     | End of packet error.                                                      | 0                  |
| 5              | <b>B OVRN</b>  | Buffer Overrun.                                                           | 0                  |
| -6             | <b>BTSTF</b>   | Bit stuff error.                                                          | 0                  |
| 7              | TGL ERR        | Wrong toggle bit in data PID, ignored data.                               | 0                  |

### **12.12.10 Select Endpoint (Command: 0x00 - 0x1F, Data: read 1 byte (optional))**

The Select Endpoint command initializes an internal pointer to the start of the selected buffer in EP\_RAM. Optionally, this command can be followed by a data read, which returns some additional information on the packet(s) in the endpoint buffer(s). The command code of the Select Endpoint command is equal to the physical endpoint number. In the case of a single buffered endpoint the B\_2\_FULL bit is not valid.

**Table 304. Select Endpoint command bit description**

| <b>Bit</b>     | <b>Symbol</b>   |             | <b>Value Description</b>                                                                                                                                                                                                                                                                                                                              |                                                                                                                                             |  |
|----------------|-----------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0              | <b>FE</b>       |             | Full/Empty. This bit indicates the full or empty status of the endpoint buffer(s). For IN<br>endpoints, the FE bit gives the ANDed result of the B_1_FULL and B_2_FULL bits.<br>For OUT endpoints, the FE bit gives ORed result of the B_1_FULL and B_2_FULL<br>bits. For single buffered endpoints, this bit simply reflects the status of B_1_FULL. | 0                                                                                                                                           |  |
|                |                 | 0           | For an IN endpoint, at least one write endpoint buffer is empty.                                                                                                                                                                                                                                                                                      |                                                                                                                                             |  |
|                |                 | $\mathbf 1$ | For an OUT endpoint, at least one endpoint read buffer is full.                                                                                                                                                                                                                                                                                       |                                                                                                                                             |  |
| $\mathbf 1$    | <b>ST</b>       |             | Stalled endpoint indicator.                                                                                                                                                                                                                                                                                                                           | $\mathbf 0$                                                                                                                                 |  |
|                |                 | 0           | The selected endpoint is not stalled.                                                                                                                                                                                                                                                                                                                 |                                                                                                                                             |  |
|                |                 | 1           | The selected endpoint is stalled.                                                                                                                                                                                                                                                                                                                     |                                                                                                                                             |  |
| $\overline{2}$ | <b>STP</b>      |             | SETUP bit: the value of this bit is updated after each successfully received packet<br>(i.e. an ACKed package on that particular physical endpoint).                                                                                                                                                                                                  | $\mathbf 0$                                                                                                                                 |  |
|                |                 | 0           | The STP bit is cleared by doing a Select Endpoint/Clear Interrupt on this endpoint.                                                                                                                                                                                                                                                                   |                                                                                                                                             |  |
|                |                 | 1           | The last received packet for the selected endpoint was a SETUP packet.                                                                                                                                                                                                                                                                                |                                                                                                                                             |  |
| 3              | P <sub>O</sub>  |             | Packet over-written bit.                                                                                                                                                                                                                                                                                                                              | $\mathbf 0$                                                                                                                                 |  |
|                |                 | 0           | The PO bit is cleared by the 'Select Endpoint/Clear Interrupt' command.                                                                                                                                                                                                                                                                               |                                                                                                                                             |  |
|                |                 | 1           | The previously received packet was over-written by a SETUP packet.                                                                                                                                                                                                                                                                                    |                                                                                                                                             |  |
| 4              | <b>EPN</b>      |             | EP NAKed bit indicates sending of a NAK. If the host sends an OUT packet to a<br>filled OUT buffer, the device returns NAK. If the host sends an IN token packet to an<br>empty IN buffer, the device returns NAK.                                                                                                                                    | $\mathbf 0$                                                                                                                                 |  |
|                |                 |             | $\Omega$                                                                                                                                                                                                                                                                                                                                              | The EPN bit is reset after the device has sent an ACK after an OUT packet or when<br>the device has seen an ACK after sending an IN packet. |  |
|                |                 | 1           | The EPN bit is set when a NAK is sent and the interrupt on NAK feature is enabled.                                                                                                                                                                                                                                                                    |                                                                                                                                             |  |
| 5              | <b>B_1_FULL</b> |             | The buffer 1 status.                                                                                                                                                                                                                                                                                                                                  | $\mathbf 0$                                                                                                                                 |  |
|                |                 | 0           | Buffer 1 is empty.                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                             |  |
|                |                 | 1           | Buffer 1 is full.                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                             |  |
| 6              | <b>B_2_FULL</b> |             | The buffer 2 status.                                                                                                                                                                                                                                                                                                                                  | $\mathbf 0$                                                                                                                                 |  |
|                |                 | 0           | Buffer 2 is empty.                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                             |  |
|                |                 |             | 1                                                                                                                                                                                                                                                                                                                                                     | Buffer 2 is full.                                                                                                                           |  |
| $\overline{7}$ |                 |             | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                       | <b>NA</b>                                                                                                                                   |  |

### **12.12.11 Select Endpoint/Clear Interrupt (Command: 0x40 - 0x5F, Data: read 1 byte)**

Commands 0x40 to 0x5F are identical to their Select Endpoint equivalents, with the following differences:

- **•** They clear the bit corresponding to the endpoint in the EpIntSt register.
- **•** In case of a control OUT endpoint, they clear the STP and PO bits in the corresponding Select Endpoint Register.
- **•** Reading one byte is obligatory.

**Remark:** This command may be invoked by using the CmdCode and CmdData registers, or by setting the corresponding bit in EpIntClr. For ease of use, using the EpIntClr register is recommended.

### **12.12.12 Set Endpoint Status (Command: 0x40 - 0x55, Data: write 1 byte (optional))**

The Set Endpoint Status command sets status bits 7:5 and 0 of the endpoint. The Command Code of Set Endpoint Status is equal to the sum of 0x40 and the physical endpoint number in hex. Not all bits can be set for all types of endpoints.

**Table 305. Set Endpoint Status command bit description**

| Bit | Symbol                   |   | <b>Value Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>Reset value</b>  |   |                                           |
|-----|--------------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---|-------------------------------------------|
| 0   | <b>ST</b>                |   | Stalled endpoint bit. A Stalled control endpoint is automatically unstalled when it<br>receives a SETUP token, regardless of the content of the packet. If the endpoint<br>should stay in its stalled state, the CPU can stall it again by setting this bit. When a<br>stalled endpoint is unstalled - either by the Set Endpoint Status command or by<br>receiving a SETUP token - it is also re-initialized. This flushes the buffer: in case of an<br>OUT buffer it waits for a DATA 0 PID; in case of an IN buffer it writes a DATA 0 PID.<br>There is no change of the interrupt status of the endpoint. When already unstalled,<br>writing a zero to this bit initializes the endpoint. When an endpoint is stalled by the Set<br>Endpoint Status command, it is also re-initialized. | 0                   |   |                                           |
|     |                          | 0 | The endpoint is unstalled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |   |                                           |
|     |                          | 1 | The endpoint is stalled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |   |                                           |
| 4:1 | $\overline{\phantom{a}}$ |   | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <b>NA</b>           |   |                                           |
| 5   | DA                       |   | Disabled endpoint bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                   |   |                                           |
|     |                          | 0 | The endpoint is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |   |                                           |
|     |                          | 1 | The endpoint is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                     |   |                                           |
| 6   | RF_MO                    |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Rate Feedback Mode. | 0 |                                           |
|     |                          |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     | 0 | Interrupt endpoint is in the Toggle mode. |
|     |                          | 1 | Interrupt endpoint is in the Rate Feedback mode. This means that transfer takes<br>place without data toggle bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |   |                                           |
| 7   | CND_ST                   |   | Conditional Stall bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                   |   |                                           |
|     |                          | 0 | Unstalls both control endpoints.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     |   |                                           |
|     |                          | 1 | Stall both control endpoints, unless the STP bit is set in the Select Endpoint register. It<br>is defined only for control OUT endpoints.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                     |   |                                           |

### **12.12.13 Clear Buffer (Command: 0xF2, Data: read 1 byte (optional))**

When an OUT packet sent by the host has been received successfully, an internal hardware FIFO status Buffer Full flag is set. All subsequent packets will be refused by returning a NAK. When the device software has read the data, it should free the buffer by issuing the Clear Buffer command. This clears the internal Buffer\_Full flag. When the buffer is cleared, new packets will be accepted.

When bit 0 of the optional data byte is 1, the previously received packet was over-written by a SETUP packet. The Packet over-written bit is used only in control transfers. According to the USB specification, a SETUP packet should be accepted irrespective of the buffer status. The software should always check the status of the PO bit after reading the SETUP data. If it is set then it should discard the previously read data, clear the PO bit by issuing a Select Endpoint/Clear Interrupt command, read the new SETUP data and again check the status of the PO bit.

See [Section 12.14 "Slave mode operation"](#page-369-0) for a description of when this command is used.



#### <span id="page-366-0"></span>**Table 306. Clear Buffer command bit description**

### <span id="page-366-1"></span>**12.12.14 Validate Buffer (Command: 0xFA, Data: none)**

When the CPU has written data into an IN buffer, software should issue a Validate Buffer command. This tells hardware that the buffer is ready for sending on the USB bus. Hardware will send the contents of the buffer when the next IN token packet is received.

Internally, there is a hardware FIFO status flag called Buffer\_Full. This flag is set by the Validate Buffer command and cleared when the data has been sent on the USB bus and the buffer is empty.

A control IN buffer cannot be validated when its corresponding OUT buffer has the Packet Over-written (PO) bit (see the Clear Buffer Register) set or contains a pending SETUP packet. For the control endpoint the validated buffer will be invalidated when a SETUP packet is received.

See [Section 12.14 "Slave mode operation"](#page-369-0) for a description of when this command is used.

### **12.13 USB device controller initialization**

The USB device controller initialization includes the following steps:

- 1. Enable the device controller by setting the PCUSB bit of PCONP.
- 2. Configure and enable the PLL and Clock Dividers to provide 48 MHz for usbclk and the desired frequency for cclk. For the procedure for determining the PLL setting and configuration, see [Section 3.10.5 "Procedure for determining PLL settings".](#page-64-0)
- 3. Enable the device controller clocks by setting DEV\_CLK\_EN and AHB\_CLK\_EN bits in the ClkCtrl register. Poll the respective clock bits in the ClkSt register until they are set.
- 4. Select the desired USB port pins using the PortSel register. The PORTSEL\_CLK\_EN bit must be set in ClkCtrl before accessing PortSel and should be cleared after accessing PortSel.
- 5. Enable the USB pin functions by writing to the corresponding IOCON registers.
- 6. Disable the pull-ups and pull-downs on the  $V_{\text{BUS}}$  pin using the corresponding IOCON register by putting the pin in the "plain-input" mode. See [Section 7.4.1 "I/O](#page-130-0)  [configuration register contents \(IOCON\)".](#page-130-0)
- 7. Set EpIn and MaxPSize registers for EP0 and EP1, and wait until the EP\_RLZED bit in DevIntSt is set so that EP0 and EP1 are realized.
- 8. Enable endpoint interrupts (Slave mode):
	- **–** Clear all endpoint interrupts using EpIntClr.
	- **–** Clear any device interrupts using DevIntClr.
	- **–** Enable Slave mode for the desired endpoints by setting the corresponding bits in EpIntEn.
	- **–** Set the priority of each enabled interrupt using EpIntPri.
	- **–** Configure the desired interrupt mode using the SIE Set Mode command.
	- **–** Enable device interrupts using DevIntEn (normally DEV\_STAT, EP\_SLOW, and possibly EP\_FAST).
- 9. Configure the DMA (DMA mode):
	- **–** Disable DMA operation for all endpoints using EpDMADis.
	- **–** Clear any pending DMA requests using DMARClr.
	- **–** Clear all DMA interrupts using EoTIntClr, NDDRIntClr, and SysErrIntClr.
	- **–** Prepare the UDCA in system memory.
	- **–** Write the desired address for the UDCA to UDCAH.
	- **–** Enable the desired endpoints for DMA operation using EpDMAEn.
	- **–** Set EOT, DDR, and ERR bits in DMAIntEn.
- 10. Install USB interrupt handler in the NVIC by writing its address to the appropriate vector table location and enabling the USB interrupt in the NVIC.
- 11. Set default USB address to 0x0 and DEV\_EN to 1 using the SIE Set Address command. A bus reset will also cause this to happen.
- 12. Set CON bit to 1 to make CONNECT active using the SIE Set Device Status command.

The configuration of the endpoints varies depending on the software application. By default, all the endpoints are disabled except control endpoints EP0 and EP1. Additional endpoints are enabled and configured by software after a SET\_CONFIGURATION or SET\_INTERFACE device request is received from the host.

### <span id="page-369-0"></span>**12.14 Slave mode operation**

In Slave mode, the CPU transfers data between RAM and the endpoint buffer using the Register Interface.

#### **12.14.1 Interrupt generation**

In slave mode, data packet transfer between RAM and an endpoint buffer can be initiated in response to an endpoint interrupt. Endpoint interrupts are enabled using the EpIntEn register, and are observable in the EpIntSt register.

All non-isochronous OUT endpoints generate an endpoint interrupt when they receive a packet without an error. All non-isochronous IN endpoints generate an interrupt when a packet is successfully transmitted, or when a NAK handshake is sent on the bus and the interrupt on NAK feature is enabled.

For Isochronous endpoints, transfer of data is done when the FRAME interrupt (in DevIntSt) occurs.

### **12.14.2 Data transfer for OUT endpoints**

When the software wants to read the data from an endpoint buffer it should set the RD\_EN bit and program LOG\_ENDPOINT with the desired endpoint number in the Ctrl register. The control logic will fetch the packet length to the RxPLen register, and set the PKT\_RDY bit [\(Table 271](#page-342-0)).

Software can now start reading the data from the RxData register [\(Table 270\)](#page-342-1). When the end of packet is reached, the RD\_EN bit is cleared, and the RxENDPKT bit is set in the DevSt register. Software now issues a Clear Buffer (refer to [Table 306](#page-366-0)) command. The endpoint is now ready to accept the next packet. For OUT isochronous endpoints, the next packet will be received irrespective of whether the buffer has been cleared. Any data not read from the buffer before the end of the frame is lost. See [Section 12.16 "Double](#page-383-0)  [buffered endpoint operation"](#page-383-0) for more details.

If the software clears RD EN before the entire packet is read, reading is terminated, and the data remains in the endpoint's buffer. When RD\_EN is set again for this endpoint, the data will be read from the beginning.

### **12.14.3 Data transfer for IN endpoints**

When writing data to an endpoint buffer, WR\_EN (Section 12.10.5.5 "USB Control [register"](#page-344-0)) is set and software writes to the number of bytes it is going to send in the packet to the TxPLen register ([Section 12.10.5.4\)](#page-343-0). It can then write data continuously in the TxData register.

When the number of bytes programmed in TxPLen have been written to TxData, the WR EN bit is cleared, and the TxENDPKT bit is set in the DevIntSt register. Software issues a Validate Buffer ([Section 12.12.14 "Validate Buffer \(Command: 0xFA, Data:](#page-366-1)  [none\)"](#page-366-1)) command. The endpoint is now ready to send the packet. For IN isochronous endpoints, the data in the buffer will be sent only if the buffer is validated before the next FRAME interrupt occurs; otherwise, an empty packet will be sent in the next frame. If the software clears WR<sub>.</sub> EN before the entire packet is written, writing will start again from the beginning the next time WR\_EN is set for this endpoint.

Both RD\_EN and WR\_EN can be high at the same time for the same logical endpoint. Interleaved read and write operation is possible.

### **12.15 DMA operation**

In DMA mode, the DMA transfers data between RAM and the endpoint buffer.

The following sections discuss DMA mode operation. Background information is given in sections [Section 12.15.2 "USB device communication area"](#page-371-0) and [Section 12.15.3](#page-372-0)  ["Triggering the DMA engine"](#page-372-0). The fields of the DMA Descriptor are described in [Section 12.15.4 "The DMA descriptor"](#page-372-1). The last three sections describe DMA operation: [Section 12.15.5 "Non-isochronous endpoint operation"](#page-376-0), [Section 12.15.6 "Isochronous](#page-377-0)  [endpoint operation"](#page-377-0), and [Section 12.15.7 "Auto Length Transfer Extraction \(ATLE\) mode](#page-379-0)  [operation".](#page-379-0)

### **12.15.1 Transfer terminology**

Within this section three types of transfers are mentioned:

- 1. USB transfers transfer of data over the USB bus. The USB 2.0 specification refers to these simply as transfers. Within this section they are referred to as USB transfers to distinguish them from DMA transfers. A USB transfer is composed of transactions. Each transaction is composed of packets.
- 2. DMA transfers the transfer of data between an endpoint buffer and system memory (RAM).
- 3. Packet transfers in this section, a packet transfer refers to the transfer of a packet of data between an endpoint buffer and system memory (RAM). A DMA transfer is composed of one or more packet transfers.

### <span id="page-371-0"></span>**12.15.2 USB device communication area**

The CPU and DMA controller communicate through a common area of memory, called the USB Device Communication Area, or UDCA. The UDCA is a 32-word array of DMA Descriptor Pointers (DDPs), each of which corresponds to a physical endpoint. Each DDP points to the start address of a DMA Descriptor, if one is defined for the endpoint. DDPs for unrealized endpoints and endpoints disabled for DMA operation are ignored and can be set to a NULL (0x0) value.

The start address of the UDCA is stored in the UDCAH register. The UDCA can reside at any 128-byte boundary of RAM that is accessible to both the CPU and DMA controller.

[Figure 44](#page-372-2) illustrates the UDCA and its relationship to the UDCA Head (UDCAH) register and DMA Descriptors.



### <span id="page-372-2"></span><span id="page-372-0"></span>**12.15.3 Triggering the DMA engine**

An endpoint raises a DMA request when Slave mode is disabled by setting the corresponding bit in the EpIntEn register to 0 [\(Section 12.10.3.2](#page-337-0)) and an endpoint interrupt occurs (see [Section 12.10.7.1 "USB DMA Request Status register"\)](#page-346-0).

A DMA transfer for an endpoint starts when the endpoint is enabled for DMA operation in EpDMASt, the corresponding bit in DMARSt is set, and a valid DD is found for the endpoint.

All endpoints share a single DMA channel to minimize hardware overhead. If more than one DMA request is active in DMARSt, the endpoint with the lowest physical endpoint number is processed first.

In DMA mode, the bits corresponding to Interrupt on NAK for Bulk OUT and Interrupt OUT endpoints (INAK\_BO and INAK\_IO) should be set to 0 using the SIE Set Mode command ([Section 12.12.3](#page-359-0)).

### <span id="page-372-1"></span>**12.15.4 The DMA descriptor**

DMA transfers are described by a data structure called the DMA Descriptor (DD).

DDs are placed in RAM. These descriptors can be located anywhere in on-chip RAM at word-aligned addresses.

DDs for non-isochronous endpoints are four words long. DDs for isochronous endpoints are five words long.

The parameters associated with a DMA transfer are:

- **•** The start address of the DMA buffer
- **•** The length of the DMA buffer

UM10562 **All information provided in this document is subject to legal disclaimers.** © NXP B.V. 2013. All rights reserved.

<span id="page-373-0"></span>**Table 307. DMA descriptor**

#### **Chapter 12: LPC408x/407x USB device controller**

- **•** The start address of the next DMA descriptor
- **•** Control information
- **•** Count information (number of bytes transferred)
- **•** Status information

[Table 307](#page-373-0) lists the DMA descriptor fields.



<span id="page-373-1"></span>[1] Write-only in ATLE mode

Legend: R - Read; W - Write; I - Initialize

#### **12.15.4.1 Next\_DD\_pointer**

Pointer to the memory location from where the next DMA descriptor will be fetched.

#### **12.15.4.2 DMA\_mode**

Specifies the DMA mode of operation. Two modes have been defined: Normal and Automatic Transfer Length Extraction (ATLE) mode. In normal mode, software initializes the DMA\_buffer\_length for OUT endpoints. In ATLE mode, the DMA\_buffer\_length is extracted from the incoming data. See [Section 12.15.7 "Auto Length Transfer Extraction](#page-379-0)  [\(ATLE\) mode operation" on page 378](#page-379-0) for more details.

#### **12.15.4.3 Next\_DD\_valid**

This bit indicates whether the software has prepared the next DMA descriptor. If set, the DMA engine fetches the new descriptor when it is finished with the current one.

#### **12.15.4.4 Isochronous\_endpoint**

When set, this bit indicates that the descriptor belongs to an isochronous endpoint. Hence 5 words have to be read when fetching it.

#### **12.15.4.5 Max\_packet\_size**

The maximum packet size of the endpoint. This parameter is used while transferring the data for IN endpoints from the memory. It is used for OUT endpoints to detect the short packet. This is applicable to non-isochronous endpoints only. This field should be set to the same MPS value that is assigned for the endpoint using the MaxPSize register.

#### **12.15.4.6 DMA\_buffer\_length**

This indicates the depth of the DMA buffer allocated for transferring the data. The DMA engine will stop using this descriptor when this limit is reached and will look for the next descriptor.

In Normal mode operation, software sets this value for both IN and OUT endpoints. In ATLE mode operation, software sets this value for IN endpoints only. For OUT endpoints, hardware sets this value using the extracted length of the data stream.

For isochronous endpoints, DMA\_buffer\_length is specified in number of packets, for non-isochronous endpoints in bytes.

#### **12.15.4.7 DMA\_buffer\_start\_addr**

The address where the data is read from or written to. This field is updated each time the DMA engine finishes transferring a packet.

#### **12.15.4.8 DD\_retired**

This bit is set by hardware when the DMA engine finishes the current descriptor. This happens when the end of the buffer is reached, a short packet is transferred (non-isochronous endpoints), or an error condition is detected.

#### **12.15.4.9 DD\_status**

The status of the DMA transfer is encoded in this field. The following codes are defined:

- **• NotServiced** No packet has been transferred yet.
- **• BeingServiced** At least one packet is transferred.
- **• NormalCompletion** The DD is retired because the end of the buffer is reached and there were no errors. The DD\_retired bit is also set.
- **• DataUnderrun** Before reaching the end of the DMA buffer, the USB transfer is terminated because a short packet is received. The DD\_retired bit is also set.
- **• DataOverrun** The end of the DMA buffer is reached in the middle of a packet transfer. This is an error situation. The DD\_retired bit is set. The present DMA count field is equal to the value of DMA\_buffer\_length. The packet must be re-transmitted from the endpoint buffer in another DMA transfer. The corresponding EPxx\_DMA\_ENABLE bit in EpDMASt is cleared.
- **• SystemError** The DMA transfer being serviced is terminated because of an error on the AHB bus. The DD retired bit is not set in this case. The corresponding EPxx\_DMA\_ENABLE in EpDMASt is cleared. Since a system error can happen while updating the DD, the DD fields in RAM may be unreliable.

#### **12.15.4.10 Packet\_valid**

This bit is used for isochronous endpoints. It indicates whether the last packet transferred to the memory is received with errors or not. This bit is set if the packet is valid, i.e., it was received without errors. See [Section 12.15.6 "Isochronous endpoint operation" on page](#page-377-0)  [376](#page-377-0) for isochronous endpoint operation.

This bit is unnecessary for non-isochronous endpoints because a DMA request is generated only for packets without errors, and thus Packet\_valid will always be set when the request is generated.

#### **12.15.4.11 LS\_byte\_extracted**

Used in ATLE mode. When set, this bit indicates that the Least Significant Byte (LSB) of the transfer length has been extracted. The extracted size is reflected in the DMA\_buffer\_length field, bits 23:16.

#### **12.15.4.12 MS\_byte\_extracted**

Used in ATLE mode. When set, this bit indicates that the Most Significant Byte (MSB) of the transfer size has been extracted. The size extracted is reflected in the DMA\_buffer\_length field, bits 31:24. Extraction stops when LS\_Byte\_extracted and MS\_byte\_extracted bits are set.

#### **12.15.4.13 Present\_DMA\_count**

The number of bytes transferred by the DMA engine. The DMA engine updates this field after completing each packet transfer.

For isochronous endpoints, Present\_DMA\_count is the number of packets transferred; for non-isochronous endpoints, Present\_DMA\_count is the number of bytes.

#### **12.15.4.14 Message\_length\_position**

Used in ATLE mode. This field gives the offset of the message length position embedded in the incoming data packets. This is applicable only for OUT endpoints. Offset 0 indicates that the message length starts from the first byte of the first packet.

#### **12.15.4.15 Isochronous\_packetsize\_memory\_address**

The memory buffer address where the packet size information along with the frame number has to be transferred or fetched. See [Figure 45.](#page-379-1) This is applicable to isochronous endpoints only.

### <span id="page-376-0"></span>**12.15.5 Non-isochronous endpoint operation**

#### **12.15.5.1 Setting up DMA transfers**

Software prepares the DMA Descriptors (DDs) for those physical endpoints to be enabled for DMA transfer. These DDs are present in on-chip RAM. The start address of the first DD is programmed into the DMA Description pointer (DDP) location for the corresponding endpoint in the UDCA. Software then sets the EPxx\_DMA\_ENABLE bit for this endpoint in the EpDMAEn register ([Section 12.10.7.6\)](#page-348-0). The DMA mode bit field in the descriptor is set to '00' for normal mode operation. All other DD fields are initialized as specified in [Table 307.](#page-373-0)

DMA operation is not supported for physical endpoints 0 and 1 (default control endpoints).

#### **12.15.5.2 Finding DMA Descriptor**

When there is a trigger for a DMA transfer for an endpoint, the DMA engine will first determine whether a new descriptor has to the fetched or not. A new descriptor does not have to be fetched if the last packet transferred was for the same endpoint and the DD is not yet in the retired state. An internal flag called DMA\_PROCEED is used to identify this condition (see [Section 12.15.5.4 "Optimizing descriptor fetch" on page 375](#page-376-1)).

If a new descriptor has to be read, the DMA engine will calculate the location of the DDP for this endpoint and will fetch the start address of the DD from this location. A DD start address at location zero is considered invalid. In this case the NDDR interrupt is raised. All other word-aligned addresses are considered valid.

When the DD is fetched, the DD status word (word 3) is read first and the status of the DD retired bit is checked. If not set, DDP points to a valid DD. If DD retired is set, the DMA engine will read the control word (word 1) of the DD.

If Next DD valid bit is set, the DMA engine will fetch the Next DD pointer field (word 0) of the DD and load it to the DDP. The new DDP is written to the UDCA area.

The full DD (4 words) will then be fetched from the address in the DDP. The DD will give the details of the DMA transfer to be done. The DMA engine will load its hardware resources with the information fetched from the DD (start address, DMA count etc.).

If Next DD valid is not set and DD retired bit is set, the DMA engine raises the NDDR interrupt for this endpoint and clears the corresponding EPxx\_DMA\_ENABLE bit.

#### **12.15.5.3 Transferring the data**

For OUT endpoints, the current packet is read from the EP\_RAM by the DMA Engine and transferred to on-chip RAM memory locations starting from DMA\_buffer\_start\_addr. For IN endpoints, the data is fetched from on-chip RAM at DMA\_buffer\_start\_addr and written to the EP\_RAM. The DMA\_buffer\_start\_addr and Present\_DMA\_count fields are updated after each packet is transferred.

#### <span id="page-376-1"></span>**12.15.5.4 Optimizing descriptor fetch**

A DMA transfer normally involves multiple packet transfers. Hardware will not re-fetch a new DD from memory unless the endpoint changes. To indicate an ongoing multi-packet transfer, hardware sets an internal flag called DMA\_PROCEED.

The DMA\_PROCEED flag is cleared after the required number of bytes specified in the DMA buffer length field is transferred. It is also cleared when the software writes into the EpDMADis register. The ability to clear the DMA\_PROCEED flag allows software to force the DD to be re-fetched for the next packet transfer. Writing all zeros into the EpDMADis register clears the DMA\_PROCEED flag without disabling DMA operation for any endpoint.

#### **12.15.5.5 Ending the packet transfer**

On completing a packet transfer, the DMA engine writes back the DD with updated status information to the same memory location from where it was read. The DMA\_buffer\_start\_addr, Present\_DMA\_count, and the DD\_status fields in the DD are updated.

A DD can have the following types of completion:

**Normal completion** - If the current packet is fully transferred and the Present\_DMA\_count field equals the DMA\_buffer\_length, the DD has completed normally. The DD will be written back to memory with DD retired set and DD status set to NormalCompletion. The EOT interrupt is raised for this endpoint.

**USB transfer end completion** - If the current packet is fully transferred and its size is less than the Max\_packet\_size field, and the end of the DMA buffer is still not reached, the USB transfer end completion occurs. The DD will be written back to the memory with DD retired set and DD Status set to the DataUnderrun completion code. The EOT interrupt is raised for this endpoint.

**Error completion** - If the current packet is partially transferred i.e. the end of the DMA buffer is reached in the middle of the packet transfer, an error situation occurs. The DD is written back with DD retired set and DD status set to the DataOverrun status code. The EOT interrupt is raised for this endpoint and the corresponding bit in EpDMASt register is cleared. The packet will be re-sent from the endpoint buffer to memory when the corresponding EPxx\_DMA\_ENABLE bit is set again using the EpDMAEn register.

#### **12.15.5.6 No\_Packet DD**

For an IN transfer, if the system does not have any data to send for a while, it can respond to an NDDR interrupt by programming a No\_Packet DD. This is done by setting both the Max\_packet\_size and DMA\_buffer\_length fields in the DD to 0. On processing a No\_Packet DD, the DMA engine clears the DMA request bit in DMARSt corresponding to the endpoint without transferring a packet. The DD is retired with a status code of NormalCompletion. This can be repeated as often as necessary. The device will respond to IN token packets on the USB bus with a NAK until a DD with a data packet is programmed and the DMA transfers the packet into the endpoint buffer.

### <span id="page-377-0"></span>**12.15.6 Isochronous endpoint operation**

For isochronous endpoints, the packet size can vary for each packet. There is one packet per isochronous endpoint for each frame.

#### **12.15.6.1 Setting up DMA transfers**

Software sets the isochronous endpoint bit to 1 in the DD, and programs the initial value of the Isochronous\_packetsize\_memory\_address field. All other fields are initialized the same as for non-isochronous endpoints.

For isochronous endpoints, the DMA\_buffer\_length and Present\_DMA\_count fields are in frames rather than bytes.

#### **12.15.6.2 Finding the DMA Descriptor**

Finding the descriptors is done in the same way as that for a non-isochronous endpoint.

A DMA request will be placed for DMA-enabled isochronous endpoints on every FRAME interrupt. On processing the request, the DMA engine will fetch the descriptor and if Isochronous\_endpoint is set, will fetch the Isochronous\_packetsize\_memory\_address from the fifth word of the DD.

#### **12.15.6.3 Transferring the Data**

The data is transferred to or from the memory location DMA\_buffer\_start\_addr. After the end of the packet transfer the Present DMA count value is incremented by 1.

The isochronous packet size is stored in memory as shown in [Figure 45](#page-379-1). Each word in the packet size memory shown is divided into fields: Frame\_number (bits 31 to 17), Packet\_valid (bit 16), and Packet\_length (bits 15 to 0). The space allocated for the packet size memory for a given DD should be DMA buffer length words in size – one word for each packet to transfer.

#### **OUT endpoints**

At the completion of each frame, the packet size is written to the address location in Isochronous\_packet\_size\_memory\_address, and Isochronous\_packet\_size\_memory\_address is incremented by 4.

#### **IN endpoints**

Only the Packet\_length field of the isochronous packet size word is used. For each frame, an isochronous data packet of size specified by this field is transferred from the USB device to the host, and Isochronous packet size memory address is incremented by 4 at the end of the packet transfer. If Packet length is zero, an empty packet will be sent by the USB device.

#### **12.15.6.4 DMA descriptor completion**

DDs for isochronous endpoints can only end with a status code of NormalCompletion since there is no short packet on Isochronous endpoints, and the USB transfer continues indefinitely until a SystemError occurs. There is no DataOverrun detection for isochronous endpoints.

#### **12.15.6.5 Isochronous OUT Endpoint Operation Example**

Assume that an isochronous endpoint is programmed for the transfer of 10 frames and that the transfer begins when the frame number is 21. After transferring four frames with packet sizes of 10,15, 8 and 20 bytes without errors, the descriptor and memory map appear as shown in [Figure 45](#page-379-1).

The\_total\_number\_of\_bytes\_transferred =  $0x0A + 0x0F + 0x08 + 0x14 = 0x35$ .

The Packet\_valid bit (bit 16) of all the words in the packet length memory is set to 1.



### <span id="page-379-1"></span><span id="page-379-0"></span>**12.15.7 Auto Length Transfer Extraction (ATLE) mode operation**

Some host drivers such as NDIS (Network Driver Interface Specification) host drivers are capable of concatenating small USB transfers (delta transfers) to form a single large USB transfer. For OUT USB transfers, the device hardware has to break up this concatenated transfer back into the original delta transfers and transfer them to separate DMA buffers. This is achieved by setting the DMA mode to Auto Transfer Length Extraction (ATLE) mode in the DMA descriptor. ATLE mode is supported for Bulk endpoints only.

#### **OUT transfers in ATLE mode**



<span id="page-380-0"></span>[Figure 46](#page-380-0) shows a typical OUT USB transfer in ATLE mode, where the host concatenates two USB transfers of 160 bytes and 100 bytes, respectively. Given a MaxPacketSize of 64, the device hardware interprets this USB transfer as four packets of 64 bytes and a short packet of 4 bytes. The third and fourth packets are concatenated. Note that in Normal mode, the USB transfer would be interpreted as packets of 64, 64, 32, and 64 and 36 bytes.

It is now the responsibility of the DMA engine to separate these two USB transfers and put them in the memory locations in the DMA\_buffer\_start\_addr field of DMA Descriptor 1 (DD1) and DMA Descriptor 2 (DD2).

Hardware reads the two-byte-wide DMA\_buffer\_length at the offset (from the start of the USB transfer) specified by Message length position from the incoming data packets and writes it in the DMA buffer length field of the DD. To ensure that both bytes of the DMA buffer length are extracted in the event they are split between two packets, the flags LS byte extracted and MS byte extracted are set by hardware after the respective byte is extracted. After the extraction of the MS byte, the DMA transfer continues as in the normal mode.

The flags LS byte extracted and MS byte extracted are set to 0 by software when preparing a new DD. Therefore, once a DD is retired, the transfer length is extracted again for the next DD.

If DD1 is retired during the transfer of a concatenated packet (such as the third packet in [Figure 46\)](#page-380-0), and DD2 is not programmed (Next\_DD\_valid field of DD1 is 0), then DD1 is retired with DD\_status set to the DataOverrun status code. This is treated as an error condition and the corresponding EPxx\_DMA\_ENABLE bit of EpDMASt is cleared by hardware.

In ATLE mode, the last buffer length to be transferred always ends with a short or empty packet indicating the end of the USB transfer. If the concatenated transfer lengths are such that the USB transfer ends on a MaxPacketSize packet boundary, the (NDIS) host will send an empty packet to mark the end of the USB transfer.

#### **IN transfers in ATLE mode**

For IN USB transfers from the device to the host, DMA\_buffer\_length is set by the device software as in normal mode.

In ATLE mode, the device concatenates data from multiple DDs to form a single USB transfer. If a DD is retired in the middle of a packet (packet size is less than MaxPacketSize), the next DD referenced by Next\_DD\_pointer is fetched, and the remaining bytes to form a packet of MaxPacketSize are transferred from the next DD's buffer.

If the next DD is not programmed (i.e. Next DD valid field in DD is 0), and the DMA buffer length for the current DD has completed before the MaxPacketSize packet boundary, then the available bytes from current DD are sent as a short packet on USB, which marks the end of the USB transfer for the host.

If the last buffer length completes on a MaxPacketSize packet boundary, the device software must program the next DD with DMA buffer length field 0, so that an empty packet is sent by the device to mark the end of the USB transfer for the host.

#### **12.15.7.1 Setting up the DMA transfer**

For OUT endpoints, the host hardware needs to set the field Message\_length\_position in the DD. This indicates the start location of the message length in the incoming data packets. Also the device software has to set the DMA\_buffer\_length field to 0 for OUT endpoints because this field is updated by the device hardware after the extraction of the buffer length.

For IN endpoints, descriptors are set in the same way as in normal mode operation.

Since a single packet can be split between two DDs, software should always keep two DDs ready, except for the last DMA transfer which ends with a short or empty packet.

#### **12.15.7.2 Finding the DMA Descriptor**

DMA descriptors are found in the same way as the normal mode operation.

#### **12.15.7.3 Transferring the Data**

#### **OUT endpoints**

If the LS\_byte\_extracted or MS\_byte\_extracted bit in the status field is not set, the hardware will extract the transfer length from the data stream and program DMA buffer length. Once the extraction is complete both the LS byte extracted and MS byte extracted bits will be set.

#### **IN endpoints**

The DMA transfer proceeds as in normal mode and continues until the number of bytes transferred equals the DMA\_buffer\_length.

#### **12.15.7.4 Ending the packet transfer**

The DMA engine proceeds with the transfer until the number of bytes specified in the field DMA buffer length is transferred to or from on-chip RAM. Then the EOT interrupt will be generated. If this happens in the middle of the packet, the linked DD will get loaded and the remaining part of the packet gets transferred to or from the address pointed by the new DD.

#### **OUT endpoints**

If the linked DD is not valid and the packet is partially transferred to memory, the DD ends with DataOverrun status code set, and the DMA will be disabled for this endpoint. Otherwise DD\_status will be updated with the NormalCompletion status code.

#### **IN endpoints**

If the linked DD is not valid and the packet is partially transferred to USB, the DD ends with a status code of NormalCompletion in the DD status field. This situation corresponds to the end of the USB transfer, and the packet will be sent as a short packet. Also, when the linked DD is valid and buffer length is 0, an empty packet will be sent to indicate the end of the USB transfer.

### <span id="page-383-0"></span>**12.16 Double buffered endpoint operation**

The Bulk and Isochronous endpoints of the USB Device Controller are double buffered to increase data throughput.

When a double-buffered endpoint is realized, enough space for both endpoint buffers is automatically allocated in the EP\_RAM. See [Section 12.10.4.1.](#page-339-0)

For the following discussion, the endpoint buffer currently accessible to the CPU or DMA engine for reading or writing is said to be the active buffer.

### **12.16.1 Bulk endpoints**

For Bulk endpoints, the active endpoint buffer is switched by the SIE Clear Buffer or Validate Buffer commands.

The following example illustrates how double buffering works for a Bulk OUT endpoint in Slave mode:

Assume that both buffer 1 ( $B_1$ ) and buffer 2 ( $B_2$ ) are empty, and that the active buffer is B\_1.

- 1. The host sends a data packet to the endpoint. The device hardware puts the packet into B\_1, and generates an endpoint interrupt.
- 2. Software clears the endpoint interrupt and begins reading the packet data from B\_1. While B 1 is still being read, the host sends a second packet, which device hardware places in B\_2, and generates an endpoint interrupt.
- 3. Software is still reading from B\_1 when the host attempts to send a third packet. Since both B\_1 and B\_2 are full, the device hardware responds with a NAK.
- 4. Software finishes reading the first packet from B\_1 and sends a SIE Clear Buffer command to free B\_1 to receive another packet. B\_2 becomes the active buffer.
- 5. Software sends the SIE Select Endpoint command to read the Select Endpoint Register and test the FE bit. Software finds that the active buffer (B\_2) has data (FE=1). Software clears the endpoint interrupt and begins reading the contents of B\_2.
- 6. The host re-sends the third packet which device hardware places in B\_1. An endpoint interrupt is generated.
- 7. Software finishes reading the second packet from B\_2 and sends a SIE Clear Buffer command to free B\_2 to receive another packet. B\_1 becomes the active buffer. Software waits for the next endpoint interrupt to occur (it already has been generated back in step 6).
- 8. Software responds to the endpoint interrupt by clearing it and begins reading the third packet from B\_1.
- 9. Software finishes reading the third packet from B\_1 and sends a SIE Clear Buffer command to free B\_1 to receive another packet. B\_2 becomes the active buffer.
- 10. Software tests the FE bit and finds that the active buffer (B\_2) is empty (FE=0).
- 11. Both B\_1 and B\_2 are empty. Software waits for the next endpoint interrupt to occur. The active buffer is now B\_2. The next data packet sent by the host will be placed in B\_2.

The following example illustrates how double buffering works for a Bulk IN endpoint in Slave mode:

Assume that both buffer 1  $(B_1)$  and buffer 2  $(B_2)$  are empty and that the active buffer is B 1. The interrupt on NAK feature is enabled.

- 1. The host requests a data packet by sending an IN token packet. The device responds with a NAK and generates an endpoint interrupt.
- 2. Software clears the endpoint interrupt. The device has three packets to send. Software fills B\_1 with the first packet and sends a SIE Validate Buffer command. The active buffer is switched to B\_2.
- 3. Software sends the SIE Select Endpoint command to read the Select Endpoint Register and test the FE bit. It finds that B  $2$  is empty (FE=0) and fills B  $2$  with the second packet. Software sends a SIE Validate Buffer command, and the active buffer is switched to B\_1.
- 4. Software waits for the endpoint interrupt to occur.
- 5. The device successfully sends the packet in B\_1 and clears the buffer. An endpoint interrupt occurs.
- 6. Software clears the endpoint interrupt. Software fills B\_1 with the third packet and validates it using the SIE Validate Buffer command. The active buffer is switched to B\_2.
- 7. The device successfully sends the second packet from B\_2 and generates an endpoint interrupt.
- 8. Software has no more packets to send, so it simply clears the interrupt.
- 9. The device successfully sends the third packet from B\_1 and generates an endpoint interrupt.
- 10. Software has no more packets to send, so it simply clears the interrupt.
- 11. Both B\_1 and B\_2 are empty, and the active buffer is B\_2. The next packet written by software will go into B 2.

In DMA mode, switching of the active buffer is handled automatically in hardware. For Bulk IN endpoints, proactively filling an endpoint buffer to take advantage of the double buffering can be accomplished by manually starting a packet transfer using the DMARSet register.

### **12.16.2 Isochronous endpoints**

For isochronous endpoints, the active data buffer is switched by hardware when the FRAME interrupt occurs. The SIE Clear Buffer and Validate Buffer commands do not cause the active buffer to be switched.

Double buffering allows the software to make full use of the frame interval writing or reading a packet to or from the active buffer, while the packet in the other buffer is being sent or received on the bus.

For an OUT isochronous endpoint, any data not read from the active buffer before the end of the frame is lost when it switches.

For an IN isochronous endpoint, if the active buffer is not validated before the end of the frame, an empty packet is sent on the bus when the active buffer is switched, and its contents will be overwritten when it becomes active again.

# **UM10562**

**Chapter 13: LPC408x/407x USB Host controller**

**Rev. 2 — 6 March 2013 User manual**

### **13.1 How to read this chapter**

This chapter describes the USB host controller which is present on some LPC408x/407x devices (see [Section 1.4](#page-7-0) for details). On these devices, the USB controller can be configured for device, Host, or OTG operation.

### **13.2 Basic configuration**

The USB controller is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCUSB.

**Remark:** On reset, the USB block is disabled (PCUSB = 0).

- 2. Clock: The USB block can be used with the Alt PLL (PLL1) to obtain the USB clock or with the Main PLL (PLL0). See [Section 3.10](#page-61-0).
- 3. Pins: Select USB pins and their modes in the relevant IOCON registers ([Section 7.4.1](#page-130-0)).
- 4. Wake-up: Activity on the USB bus port can wake up the microcontroller from Power-down mode, see [Section 3.12.8](#page-71-0).
- 5. Interrupts: Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 6. Initialization: see [Section 14.11.](#page-423-0)

### **13.3 Introduction**

This section describes the host portion of the USB 2.0 OTG dual role core which integrates the host controller (OHCI compliant), device controller, and I2C interface. The I 2C interface controls the external OTG ATX.

The USB is a 4 wire bus that supports communication between a host and a number (127 max.) of peripherals. The host controller allocates the USB bandwidth to attached devices through a token based protocol. The bus supports hot plugging, un-plugging and dynamic configuration of the devices. All transactions are initiated by the host controller.

The host controller enables data exchange with various USB devices attached to the bus. It consists of register interface, serial interface engine and DMA controller. The register interface complies to the OHCI specification.



#### **Table 308. USB (OHCI) related acronyms and abbreviations used in this chapter**

### **13.3.1 Features**

- **•** OHCI compliant.
- **•** OpenHCI specifies the operation and interface of the USB Host Controller and SW Driver
	- **–** USBOperational: Process Lists and generate SOF Tokens.
	- **–** USBReset: Forces reset signaling on the bus, SOF disabled.
	- **–** USBSuspend: Monitor USB for wake-up activity.
	- **–** USBResume: Forces resume signaling on the bus.
- **•** The Host Controller has four USB states visible to the SW Driver.
- **•** HCCA register points to Interrupt and Isochronous Descriptors List.
- **•** ControlHeadED and BulkHeadED registers point to Control and Bulk Descriptors List.

### **13.3.2 Architecture**

The architecture of the USB host controller is shown below in **Figure 47**.

<span id="page-388-0"></span>

## **13.4 Interfaces**

The OTG controller has two USB ports indicated by suffixes 1 and 2 in the USB pin names and referred to as USB port 1 (U1) and USB port 2 (U2) in the following text.

### **13.4.1 Pin description**



#### **13.4.1.1 USB host usage note**

Both ports can be configured as USB hosts. For details on how to connect the USB ports, see the USB OTG chapter, [Section 14.7.](#page-394-0)

The USB device/host/OTG controller is disabled after RESET and must be enabled by writing a 1 to the PCUSB bit in the PCONP register, see [Section 3.3.2.2.](#page-28-0)

#### **13.4.2 Software interface**

The software interface of the USB host block consists of a register view and the format definitions for the endpoint descriptors. For details on these two aspects see the OHCI specification. The register map is shown in the next subsection.

#### **13.4.2.1 Register map**

The following registers are located in the AHB clock 'cclk' domain. They can be accessed directly by the processor. All registers are 32 bits wide and aligned in the word address boundaries.

**Table 310. USB Host register address definitions**

| <b>Name</b>               | <b>Function</b>                                                                                                                                                        | <b>Address</b> |              | R/W <sup>[1]</sup> Reset value |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|--------------------------------|
| HcRevision                | BCD representation of the version of the HCI specification that<br>is implemented by the Host Controller.                                                              | 0x2008 C000    | R            | 0x10                           |
| HcControl                 | Defines the operating modes of the HC.                                                                                                                                 | 0x2008 C004    | R/W          | $\Omega$                       |
| <b>HcCommandStatus</b>    | This register is used to receive the commands from the Host<br>Controller Driver (HCD). It also indicates the status of the HC.                                        | 0x2008 C008    | R/W          | $\Omega$                       |
| HcInterruptStatus         | Indicates the status on various events that cause hardware<br>interrupts by setting the appropriate bits.                                                              | 0x2008 C00C    | R/W          | $\mathbf 0$                    |
| HcInterruptEnable         | Controls the bits in the Holnterrupt Status register and indicates<br>which events will generate a hardware interrupt.                                                 | 0x2008 C010    | R/W          | $\Omega$                       |
| HcInterruptDisable        | The bits in this register are used to disable corresponding bits<br>in the HCInterruptStatus register and in turn disable that event<br>leading to hardware interrupt. | 0x2008 C014    | R/W          | $\Omega$                       |
| <b>HcHCCA</b>             | Contains the physical address of the host controller<br>communication area.                                                                                            | 0x2008 C018    | R/W          | $\Omega$                       |
| HcPeriodCurrentED         | Contains the physical address of the current isochronous or<br>interrupt endpoint descriptor.                                                                          | 0x2008 C01C    | $\mathsf{R}$ | $\Omega$                       |
| <b>HcControlHeadED</b>    | Contains the physical address of the first endpoint descriptor of<br>the control list.                                                                                 | 0x2008 C020    | R/W          | $\Omega$                       |
| <b>HcControlCurrentED</b> | Contains the physical address of the current endpoint<br>descriptor of the control list                                                                                | 0x2008 C024    | R/W          | $\Omega$                       |
| <b>HcBulkHeadED</b>       | Contains the physical address of the first endpoint descriptor of<br>the bulk list.                                                                                    | 0x2008 C028    | R/W          | $\Omega$                       |
| <b>HcBulkCurrentED</b>    | Contains the physical address of the current endpoint<br>descriptor of the bulk list.                                                                                  | 0x2008 C02C    | R/W          | $\Omega$                       |
| HcDoneHead                | Contains the physical address of the last transfer descriptor<br>added to the 'Done' queue.                                                                            | 0x2008 C030    | R            | $\mathbf 0$                    |
| HcFmInterval              | Defines the bit time interval in a frame and the full speed<br>maximum packet size which would not cause an overrun.                                                   | 0x2008 C034    | R/W          | 0x2EDF                         |
| HcFmRemaining             | A 14-bit counter showing the bit time remaining in the current<br>frame.                                                                                               | 0x2008 C038    | $\mathsf{R}$ | $\mathbf 0$                    |



#### **Table 310. USB Host register address definitions** *…continued*

<span id="page-391-0"></span>[1] The R/W column lists the accessibility of the register:

a) Registers marked 'R' for access will return their current value when read.

b) Registers marked 'R/W' allow both read and write.

#### **13.4.2.2 USB Host Register Definitions**

Refer to the OHCI specification document on the Compaq website for register definitions.

# **UM10562**

### **Chapter 14: LPC408x/407x USB OTG controller**

**Rev. 2 — 6 March 2013 User manual**

### **14.1 How to read this chapter**

This chapter describes the USB OTG controller which is present on some LPC408x/407x devices (see [Section 1.4](#page-7-0) for details). On these devices, the USB controller can be configured for device, Host, or OTG operation.

### **14.2 Basic configuration**

The USB controller is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCUSB.

**Remark:** On reset, the USB block is disabled (PCUSB = 0).

- 2. Clock: The USB clock can generated using the Alt PLL (PLL1) or with the Main PLL (PLL0). See [Section 3.10](#page-61-0).
- 3. Pins: Select USB pins and their modes in the relevant IOCON registers ([Section 7.4.1](#page-130-0)).
- 4. Wake-up: Activity on the USB bus port can wake up the microcontroller from Power-down mode (see [Section 14.10.2](#page-422-0) and [Section 3.12.8](#page-71-0)).
- 5. Interrupts: Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 6. The USB global interrupt status is visible in the USBINTSTAT register ([Table 37](#page-47-0)).
- 7. Initialization: see [Section 14.11.](#page-423-1)

### **14.3 Introduction**

This chapter describes the OTG and I2C portions of the USB 2.0 OTG dual role device controller which integrates the (OHCI) host controller, device controller, and I<sup>2</sup>C. The I<sup>2</sup>C interface that is part of the USB block is intended to control an external OTG transceiver, and is not the same as the <sup>2</sup>C peripherals described in [Section 22.1.](#page-612-0)

USB OTG (On-The-Go) is a supplement to the USB 2.0 specification that augments the capability of existing mobile devices and USB peripherals by adding host functionality for connection to USB peripherals. The specification and more information on USB OTG can be found on the USB Implementers Forum web site.

### **14.4 Features**

- **•** Fully compliant with On-The-Go supplement to the *USB 2.0 Specification, Revision 1.0a*.
- **•** Hardware support for Host Negotiation Protocol (HNP).
- **•** Includes a programmable timer required for HNP and SRP.
- **•** Supports any OTG transceiver compliant with the *OTG Transceiver Specification (CEA-2011), Rev. 1.0*.

### **14.5 Architecture**

The architecture of the USB OTG controller is shown below in the block diagram.

The host, device, OTG, and I<sup>2</sup>C controllers can be programmed through the register interface. The OTG controller enables dynamic switching between host and device roles through the HNP protocol. One port may be connected to an external OTG transceiver to support an OTG connection. The communication between the register interface and an external OTG transceiver is handled through an I2C interface and through the external OTG transceiver interrupt signal.

For USB connections that use the device or host controller only (not OTG), the ports use an embedded USB Analog Transceiver (ATX).



### **14.6 Modes of operation**

The OTG controller is capable of operating in the following modes:

- One dual-role OTG port and optionally another Host port (see [Figure 49](#page-395-0) and [Figure 50\)](#page-396-0)
- **•** Two Host ports (see [Figure 51](#page-397-0))
- One Host port and one Device port (see [Figure 52](#page-398-0))

#### **Chapter 14: LPC408x/407x USB OTG controller**

### <span id="page-394-0"></span>**14.7 Pin configuration**

The OTG controller has two USB ports indicated by suffixes 1 and 2 in the USB pin names and referred to as USB port 1 (U1) and USB port 2 (U2) in the following text.





#### **Chapter 14: LPC408x/407x USB OTG controller**

### **14.7.1 Using port U1 for OTG operation**

The following figures show different ways to realize connections to a USB device using ports U1 and U2. The example described here uses an ISP1302 (ST-Ericsson) for the external OTG transceiver and the USB Host power switch LM3526-L (National Semiconductors). There are two ways to connect the OTG transceiver:

- 1. Use the internal USB transceiver for USB signalling and use the external OTG transceiver for OTG functionality only (see [Figure 49](#page-395-0)). This option uses the internal transceiver in VP/VM mode.
- 2. Use the external OTG transceiver in VP/VM mode for OTG functionality and USB signalling (see [Figure 50](#page-396-0)).

<span id="page-395-0"></span>

In both cases port U2 is connected as a host. Solution one uses fewer pins.


# **14.7.2 Using both ports U1 and U2 for host operation**

Both ports U1 and U2 are connected as hosts using an embedded USB transceiver. There is no OTG functionality on the port.



# **14.7.3 Using U1 for host operation and U2 for device operation**

Port U2 is connected as device, and port U1 is connected as host. Both ports use embedded USB transceivers. There is no OTG functionality on either USB port.



# **14.8 Register description**

The OTG and I<sup>2</sup>C registers are summarized in the following table.

The Device and Host registers are explained in [Table 254](#page-329-0) and [Table 310](#page-390-0) in the USB Device Controller and USB Host (OHCI) Controller chapters. All registers are 32 bits wide and aligned to word address boundaries.

The USB interrupt status is captured in the USBINTSTAT register in the syscon block.

Bits 0 and 1 of the StCtrl register are used to control the routing of the USB pins to ports 1 and 2 in device-only applications (see [Section 12.10.1](#page-331-0)).

| <b>Name</b>                    | <b>Access</b> | <b>Address</b><br>offset | <b>Description</b>                                   | <b>Reset value</b> | <b>Table</b> |
|--------------------------------|---------------|--------------------------|------------------------------------------------------|--------------------|--------------|
| <b>OTG</b> registers           |               |                          |                                                      |                    |              |
| <b>INTST</b>                   | <b>RO</b>     | 0x100                    | <b>OTG Interrupt Status</b>                          | 0                  | 313          |
| <b>INTEN</b>                   | R/W           | 0x104                    | <b>OTG Interrupt Enable</b>                          | 0                  | 313          |
| <b>INTSET</b>                  | <b>WO</b>     | 0x108                    | OTG Interrupt Set                                    | NA.                | 313          |
| <b>INTCLR</b>                  | <b>WO</b>     | 0x10C                    | OTG Interrupt Clear                                  | NA.                | 313          |
| <b>PORTSEL</b>                 | R/W           | 0x110                    | <b>OTG Status and Control</b><br>and USB port select | $\Omega$           | 317          |
| <b>TMR</b>                     | R/W           | 0x114                    | <b>OTG Timer</b>                                     | 0xFFFF             | 318          |
| <sup>2</sup> C registers       |               |                          |                                                      |                    |              |
| I2C_RX                         | <b>RO</b>     | 0x300                    | $12C$ Receive                                        | NA.                | 319          |
| I2C_TX                         | <b>WO</b>     | 0x300                    | $12C$ Transmit                                       | NA.                | 320          |
| I2C_STS                        | <b>RO</b>     | 0x304                    | $12C$ Status                                         | 0x0A00             | 321          |
| I2C_CTL                        | R/W           | 0x308                    | <sup>2</sup> C Control                               | 0                  | 322          |
| I2C_CLKHI                      | R/W           | 0x30C                    | <sup>2</sup> C Clock High                            | 0xB9               | 323          |
| I2C_CLKLO                      | R/W           | 0x310                    | <sup>2</sup> C Clock Low                             | 0xB9               | 324          |
| <b>Clock control registers</b> |               |                          |                                                      |                    |              |
| <b>CLKCTRL</b>                 | R/W           | 0xFF4                    | OTG clock controller                                 | $\Omega$           | 325          |
| <b>CLKST</b>                   | <b>RO</b>     | 0xFF8                    | OTG clock status                                     | $\Omega$           | 326          |

**Table 312. Register overview: USB OTG controller (base address 0x2008 C000)**

## **14.8.1 OTG Interrupt Status Register**

Bits in this register are set by hardware when the interrupt event occurs during the HNP handoff sequence. See [Section 14.9](#page-411-0) for more information on when these bits are set.

<span id="page-399-0"></span>





#### **Table 313. OTG Interrupt Status register (INTST - address 0x2008 C100) bit description**

# **14.8.2 OTG Interrupt Enable Register**

Writing a one to a bit in this register enables the corresponding bit in OTGIntSt to generate an interrupt on one of the interrupt lines. The interrupt is routed to the USB\_OTG\_INT interrupt line in the USBIntSt register.

The bit allocation and reset value of OTGIntEn is the same as OTGIntSt.

#### **Table 314. OTG Interrupt enable register (INTEN - address 0x2008 C104) bit description**



## **14.8.3 OTG Interrupt Set Register**

Writing a one to a bit in this register will set the corresponding bit in the OTGIntSt register. Writing a zero has no effect. The bit allocation of OTGIntSet is the same as in OTGIntSt.

#### **Table 315. OTG Interrupt enable register (INTSET - address 0x2008 C108) bit description**



## **14.8.4 OTG Interrupt Clear Register**

Writing a one to a bit in this register will clear the corresponding bit in the OTGIntSt register. Writing a zero has no effect. The bit allocation of OTGIntClr is the same as in OTGIntSt.



#### **Table 316. OTG Interrupt enable register (INTCLR - address 0x2008 C10C) bit description**

# **14.8.5 OTG Status and Control Register**

The OTGStCtrl register allows enabling hardware tracking during the HNP hand over sequence, controlling the OTG timer, monitoring the timer count, and controlling the functions mapped to port U1 and U2.

Time critical events during the switching sequence are controlled by the OTG timer. The timer can operate in two modes:

- 1. Monoshot mode: an interrupt is generated at the end of TIMEOUT\_CNT (see [Section 14.8.6 "OTG Timer Register"](#page-403-2)), the TMR bit is set in OTGIntSt, and the timer will be disabled.
- 2. Free running mode: an interrupt is generated at the end of TIMEOUT\_CNT (see [Section 14.8.6 "OTG Timer Register"](#page-403-2)), the TMR bit is set, and the timer value is reloaded into the counter. The timer is not disabled in this mode.

#### <span id="page-402-0"></span>**Table 317. OTG Status Control register (STCTRL - address 0x2008 C110) bit description**





# **14.8.6 OTG Timer Register**

#### <span id="page-403-3"></span><span id="page-403-2"></span><span id="page-403-0"></span>**Table 318. OTG Timer register (TMR - address 0x2008 C114) bit description**



# **14.8.7 I2C Receive Register**

This register is the top byte of the receive FIFO. The receive FIFO is 4 bytes deep. The Rx FIFO is flushed by a hard reset or by a soft reset (I2C\_CTL bit 7). Reading an empty FIFO gives unpredictable data results.

<span id="page-403-1"></span>



# **14.8.8 I2C Transmit Register**

This register is the top byte of the transmit FIFO. The transmit FIFO is 4 bytes deep.

The Tx FIFO is flushed by a hard reset, soft reset (I2C\_CTL bit 7) or if an arbitration failure occurs (I2C\_STS bit 3). Data writes to a full FIFO are ignored.

I2C\_TX must be written for both write and read operations to transfer each byte. Bits [7:0] are ignored for master-receive operations. The master-receiver must write a dummy byte to the TX FIFO for each byte it expects to receive in the RX FIFO. When the STOP bit is set or the START bit is set to cause a RESTART condition on a byte written to the TX FIFO (master-receiver), then the byte read from the slave is not acknowledged. That is, the last byte of a master-receive operation is not acknowledged.

#### <span id="page-404-0"></span>**Table 320. I2C Transmit register (I2C\_TX - address 0x2008 C300) bit description**



# **14.8.9 I2C Status Register**

The I2C\_STS register provides status information on the TX and RX blocks as well as the current state of the external buses. Individual bits are enabled as interrupts by the I2C\_CTL register and routed to the I2C\_USB\_INT bit in USBIntSt.

<span id="page-404-1"></span>**Table 321. I2C status register (I2C\_STS - address 0x2008 C304) bit description**



## **Table 321. I2C status register (I2C\_STS - address 0x2008 C304) bit description**



# **14.8.10 I2C Control Register**

The I2C\_CTL register is used to enable interrupts and reset the I2C state machine. Enabled interrupts cause the USB\_I2C\_INT interrupt output line to be asserted when set.

<span id="page-406-0"></span>



#### **Table 322. I2C Control register (I2C\_CTL - address 0x2008 C308) bit description**



# **14.8.11 I2C Clock High Register**

The CLK register holds a terminal count for counting 48 MHz clock cycles to create the high period of the slower I<sup>2</sup>C serial clock, SCL.

#### <span id="page-407-0"></span>**Table 323. I2C\_CLKHI register (I2C\_CLKHI - address 0x2008 C30C) bit description**



# **14.8.12 I2C Clock Low Register**

The CLK register holds a terminal count for counting 48 MHz clock cycles to create the low period of the slower I2C serial clock, SCL.

#### <span id="page-407-1"></span>**Table 324. I2C\_CLKLO register (I2C\_CLKLO - address 0x2008 C310) bit description**



# **14.8.13 OTG Clock Control Register**

This register controls the clocking of the OTG controller. Whenever software wants to access the registers, the corresponding clock control bit needs to be set. The software does not have to repeat this exercise for every register access, provided that the corresponding OTGClkCtrl bits are already set.

<span id="page-408-0"></span>**Table 325. OTG clock control register (CLKCTRL - address 0x2008 CFF4) bit description**

| <b>Bit</b>     | <b>Symbol</b> |              | <b>Value Description</b>                                                                           | <b>Reset Value</b>       |  |
|----------------|---------------|--------------|----------------------------------------------------------------------------------------------------|--------------------------|--|
| 0              | HOST_CLK_EN   |              | Host clock enable                                                                                  | 0                        |  |
|                |               |              | $\Omega$                                                                                           | Disable the Host clock.  |  |
|                |               | 1            | Enable the Host clock.                                                                             |                          |  |
| 1              | DEV_CLK_EN    |              | Device clock enable                                                                                | 0                        |  |
|                |               | 0            | Disable the Device clock.                                                                          |                          |  |
|                |               |              | 1                                                                                                  | Enable the Device clock. |  |
| $\overline{2}$ | I2C_CLK_EN    |              | $12C$ clock enable                                                                                 | 0                        |  |
|                |               | $\Omega$     | Disable the $12C$ clock.                                                                           |                          |  |
|                |               | 1            | Enable the $I2C$ clock.                                                                            |                          |  |
| 3              | OTG_CLK_EN    |              | OTG clock enable. In device-only applications, this bit enables access to<br>the PORTSEL register. | 0                        |  |
|                |               | $\mathbf{0}$ | Disable the OTG clock.                                                                             |                          |  |
|                |               | 1            | Enable the OTG clock.                                                                              |                          |  |
| 4              | AHB_CLK_EN    |              | AHB master clock enable                                                                            | 0                        |  |
|                |               | $\mathbf{0}$ | Disable the AHB clock.                                                                             |                          |  |
|                |               | 1            | Enable the AHB clock.                                                                              |                          |  |
| 31:5           |               |              | Reserved. Read value is undefined, only zero should be written.                                    | NA                       |  |

# **14.8.14 OTG Clock Status Register**

This register holds the clock availability status. When enabling a clock via OTGClkCtrl, software should poll the corresponding bit in this register. If it is set, then software can go ahead with the register access. Software does not have to repeat this exercise for every access, provided that the OTGClkCtrl bits are not disturbed.

<span id="page-409-0"></span>**Table 326. OTG clock status register (CLKST - address 0x2008 CFF8) bit description**

| <b>Bit</b> | <b>Symbol</b> | Value              | <b>Description</b>                                              | <b>Reset Value</b>           |  |
|------------|---------------|--------------------|-----------------------------------------------------------------|------------------------------|--|
| 0          | HOST_CLK_ON   | Host clock status. |                                                                 | 0                            |  |
|            |               |                    | $\mathbf 0$                                                     | Host clock is not available. |  |
|            |               | 1                  | Host clock is available.                                        |                              |  |
| 1          | DEV_CLK_ON    |                    | Device clock status.                                            | 0                            |  |
|            |               | $\Omega$           | Device clock is not available.                                  |                              |  |
|            |               | 1                  | Device clock is available.                                      |                              |  |
| 2          | I2C_CLK_ON    |                    | $12C$ clock status.                                             | 0                            |  |
|            |               | 0                  | $12C$ clock is not available.                                   |                              |  |
|            |               | 1                  | $12C$ clock is available.                                       |                              |  |
| 3          | OTG_CLK_ON    |                    | OTG clock status.                                               | 0                            |  |
|            |               | $\Omega$           | OTG clock is not available.                                     |                              |  |
|            |               | 1                  | OTG clock is available.                                         |                              |  |
| 4          | AHB_CLK_ON    |                    | AHB master clock status.                                        | 0                            |  |
|            |               | 0                  | AHB clock is not available.                                     |                              |  |
|            |               | 1                  | AHB clock is available.                                         |                              |  |
| 31:5       |               |                    | Reserved. Read value is undefined, only zero should be written. | <b>NA</b>                    |  |

## **14.8.15 Interrupt handling**

The interrupts set in the OTGIntSt register are set and cleared during HNP switching. All OTG related interrupts, if enabled, are routed to the USB\_OTG\_INT bit in the USBIntSt register.

<sup>12</sup>C related interrupts are set in the I2C\_STS register and routed, if enabled by I2C\_CTL, to the USB\_I2C\_INT bit.

For more details on the interrupts created by device controller, see the USB device chapter. For interrupts created by the host controllers, see the OHCI specification.

The EN\_USB\_INTS bit in the USBIntSt register enables the routing of any of the USB related interrupts to the NVIC controller (see [Figure 54\)](#page-410-0).

**Remark:** During the HNP switching between host and device with the OTG stack active, an action may raise several levels of interrupts. It is advised to let the OTG stack initiate any actions based on interrupts and ignore device and host level interrupts. This means that during HNP switching, the OTG stack provides the communication to the host and device controllers.

<span id="page-410-0"></span>

# <span id="page-411-0"></span>**14.9 HNP support**

This section describes the hardware support for the Host Negotiation Protocol (HNP) provided by the OTG controller.

When two dual-role OTG devices are connected to each other, the plug inserted into the mini-AB receptacle determines the default role of each device. The device with the mini-A plug inserted becomes the default Host (A-device), and the device with the mini-B plug inserted becomes the default Peripheral (B-device).

Once connected, the default Host (A-device) and the default Peripheral (B-device) can switch Host and Peripheral roles using HNP.

The context of the OTG controller operation is shown in [Figure 55](#page-412-0). Each controller (Host, Device, or OTG) communicates with its software stack through a set of status and control registers and interrupts. In addition, the OTG software stack communicates with the external OTG transceiver through the I<sup>2</sup>C interface and the external transceiver interrupt signal.

The OTG software stack is responsible for implementing the HNP state machines as described in the On-The-Go Supplement to the USB 2.0 Specification.

The OTG controller hardware provides support for some of the state transitions in the HNP state machines as described in the following subsections.

The USB state machines, the HNP switching, and the communications between the USB controllers are described in more detail in the following documentation:

- **•** USB OHCI specification
- **•** USB OTG supplement, version 1.2
- **•** USB 2.0 specification
- **•** ISP1302 data sheet and user manual



# <span id="page-412-0"></span>**14.9.1 B-device: peripheral to host switching**

In this case, the default role of the OTG controller is peripheral (B-device), and it switches roles from Peripheral to Host.

The On-The-Go Supplement defines the behavior of a dual-role B-device during HNP using a state machine diagram. The OTG software stack is responsible for implementing all of the states in the Dual-Role B-Device State Diagram.

The OTG controller hardware provides support for the state transitions between the states b peripheral, b wait acon, and b host in the Dual-Role B-Device state diagram. Setting B\_HNP\_TRACK in the OTGStCtrl register enables hardware support for the B-device switching from peripheral to host. The hardware actions after setting this bit are shown in [Figure 56.](#page-413-0)



<span id="page-413-0"></span>[Figure 57](#page-414-0) shows the actions that the OTG software stack should take in response to the hardware actions setting REMOVE\_PU, HNP\_SUCCESS, AND HNP\_FAILURE. The relationship of the software actions to the Dual-Role B-Device states is also shown. B-device states are in bold font with a circle around them.

UM10562 **Consults and Consults and Consults All information provided in this document is subject to legal disclaimers.** © NXP B.V. 2013. All rights reserved.



<span id="page-414-0"></span>Note that only the subset of B-device HNP states and state transitions supported by hardware are shown. Software is responsible for implementing all of the HNP states.

[Figure 57](#page-414-0) may appear to imply that the interrupt bits such as REMOVE\_PU should be polled, but this is not necessary if the corresponding interrupt is enabled.

Following are code examples that show how the actions in [Figure 57](#page-414-0) are accomplished. The examples assume that ISP1302 is being used as the external OTG transceiver.

#### **Remove D+ pull-up**

```
/* Remove D+ pull-up through ISP1302 */
OTG_I2C_TX = 0x15A; // Send ISP1302 address, R/W=0
OTG_I2C_TX = 0x007; // Send OTG Control (Clear) register address
```

```
OTG_I2C_TX = 0x201; // Clear DP_PULLUP bit, send STOP condition
/* Wait for TDI to be set */
while (!(OTG_I2C_STS & TDI));
/* Clear TDI */
OTG_I2C_STS = TDI;
```
#### **Add D+ pull-up**

```
/* Add D+ pull-up through ISP1302 */
OTG I2C TX = 0x15A; // Send ISP1302 address, R/W=0OTG_I2C_TX = 0x006; // Send OTG Control (Set) register address
OTG_I2C_TX = 0x201; // Set DP_PULLUP bit, send STOP condition
/* Wait for TDI to be set */
while (!(OTG_I2C_STS & TDI));
```
/\* Clear TDI \*/ OTG\_I2C\_STS = TDI;

## **14.9.2 A-device: host to peripheral HNP switching**

In this case, the role of the OTG controller is host (A-device), and the A-device switches roles from host to peripheral.

The On-The-Go Supplement defines the behavior of a dual-role A-device during HNP using a state machine diagram. The OTG software stack is responsible for implementing all of the states in the Dual-Role A-Device State Diagram.

The OTG controller hardware provides support for the state transitions between a\_host, a\_suspend, a\_wait\_vfall, and a\_peripheral in the Dual-Role A-Device state diagram. Setting A\_HNP\_TRACK in the OTGStCtrl register enables hardware support for switching the A-device from the host state to the device state. The hardware actions after setting this bit are shown in [Figure 58.](#page-416-0)



<span id="page-416-0"></span>[Figure 59](#page-417-0) shows the actions that the OTG software stack should take in response to the hardware actions setting TMR, HNP\_SUCCESS, and HNP\_FAILURE. The relationship of the software actions to the Dual-Role A-Device states is also shown. A-device states are shown in bold font with a circle around them.



<span id="page-417-0"></span>Note that only the subset of A-device HNP states and state transitions supported by hardware are shown. Software is responsible for implementing all of the HNP states.

[Figure 59](#page-417-0) may appear to imply that the interrupt bits such as TMR should be polled, but this is not necessary if the corresponding interrupt is enabled.

Following are code examples that show how the actions in [Figure 59](#page-417-0) are accomplished. The examples assume that ISP1302 is being used as the external OTG transceiver.

#### **Set BDIS\_ACON\_EN in external OTG transceiver**

```
/* Set BDIS ACON EN in ISP1302 */
OTG_I2C_TX = 0x15A; // Send ISP1302 address, R/W=0
OTG_I2C_TX = 0x004; // Send Mode Control 1 (Set) register address
OTG_I2C_TX = 0x210; // Set BDIS_ACON_EN bit, send STOP condition
```
/\* Wait for TDI to be set \*/ while (!(OTG\_I2C\_STS & TDI));

```
/* Clear TDI */
OTG_I2C_STS = TDI;
```
#### **Clear BDIS\_ACON\_EN in external OTG transceiver**

```
/* Set BDIS_ACON_EN in ISP1302 */
OTG I2C TX = 0x15A; // Send ISP1302 address, R/W=0OTG_I2C_TX = 0x005; // Send Mode Control 1 (Clear) register address
OTG_I2C_TX = 0x210; // Clear BDIS_ACON_EN bit, send STOP condition
```

```
/* Wait for TDI to be set */
while (!(OTG_I2C_STS & TDI));
```

```
/* Clear TDI */
OTG_I2C_STS = TDI;
```
#### **Discharge V<sub>BUS</sub>**

```
/* Clear the VBUS_DRV bit in ISP1302 */
OTG I2C TX = 0x15A; // Send ISP1302 address, R/W=0OTG_I2C_TX = 0x007; // Send OTG Control (Clear) register address
OTG_I2C_TX = 0x220; // Clear VBUS_DRV bit, send STOP condition
/* Wait for TDI to be set */
while (!(OTG_I2C_STS & TDI));
/* Clear TDI */
OTG_I2C_STS = TDI;
/* Set the VBUS_DISCHRG bit in ISP1302 */
OTG I2C TX = 0x15A; // Send ISP1302 address, R/W=0OTG_I2C_TX = 0x006; // Send OTG Control (Set) register address
OTG_I2C_TX = 0x240; // Set VBUS_DISCHRG bit, send STOP condition
/* Wait for TDI to be set */
while (!(OTG_I2C_STS & TDI));
/* Clear TDI */
```
OTG\_I2C\_STS = TDI;

#### **Load and enable OTG timer**

```
/* The following assumes that the OTG timer has previously been */
/* configured for a time scale of 1 ms (TMR_SCALE = "10") */
/* and monoshot mode (TMR_MODE = 0) */
/* Load the timeout value to implement the a_aidl_bdis_tmr timer */
\prime^* the minimum value is 200 ms \prime /
OTG TIMER = 200;
/* Enable the timer */
OTG_STAT_CTRL |= TMR_EN;
```
#### **Stop OTG timer**

```
/* Disable the timer – causes TMR_CNT to be reset to 0 */
OTG_STAT_CTRL &= ~TMR_EN;
```

```
/* Clear TMR interrupt */
OTG_INT_CLR = TMR;
```
## **Suspend host on port 1**

```
/* Write to PortSuspendStatus bit to suspend host port 1 - */
/* this example demonstrates the low-level action software needs to take. */
/* The host stack code where this is done will be somewhat more involved. */
HC_RH_PORT_STAT1 = PSS;
```
# **14.10 Clocking and power management**

The OTG controller clocking is shown in [Figure 60](#page-421-0).

A clock switch controls each clock with the exception of ahb\_slave\_clk. When the enable of the clock switch is asserted, its clock output is turned on and its CLK\_ON output is asserted. The CLK\_ON signals are observable in the OTGClkSt register.

To conserve power, the clocks to the Device, Host, OTG, and I2C controllers can be disabled when not in use by clearing the respective CLK\_EN bit in the OTGClkCtrl register. When the entire USB block is not in use, all of its clocks can be disabled by clearing the PCUSB bit in the PCONP register.

When software wishes to access registers in one of the controllers, it should first ensure that the respective controller's 48 MHz clock is enabled by setting its CLK\_EN bit in the OTGClkCtrl register and then poll the corresponding CLK\_ON bit in OTGClkSt until set. Once set, the controller's clock will remain enabled until CLK\_EN is cleared by software. Accessing the register of a controller when its 48 MHz clock is not enabled will result in a data abort exception.

<span id="page-421-0"></span>

# **14.10.1 Device clock request signals**

The Device controller has two clock request signals, dev\_need\_clk and dev dma\_need\_clk. When asserted, these signals turn on the device's 48 MHz clock and ahb\_master\_clk respectively.

The dev need clk signal is asserted while the device is not in the suspend state, or if the device is in the suspend state and activity is detected on the USB bus. The dev\_need\_clk signal is de-asserted if a disconnect is detected (CON bit is cleared in the SIE Get Device Status register – [Section 12.10.6\)](#page-345-0). This signal allows DEV CLK EN to be cleared during normal operation when software does not need to access the Device controller registers – the Device will continue to function normally and automatically shut off its clock when it is suspended or disconnected.

The dev dma need clk signal is asserted on any Device controller DMA access to memory. Once asserted, it remains active for 2 ms (2 frames), to help assure that DMA throughput is not affected by any latency associated with re-enabling ahb\_master\_clk. 2 ms after the last DMA access, dev\_dma\_need\_clk is de-asserted to help conserve power. This signal allows AHB\_CLK\_EN to be cleared during normal operation.

## **14.10.1.1 Host clock request signals**

The Host controller has two clock request signals, host need clk and host dma need clk. When asserted, these signals turn on the host's 48 MHz clock and ahb\_master\_clk respectively.

The host need clk signal is asserted while the Host controller functional state is not UsbSuspend, or if the functional state is UsbSuspend and resume signaling or a disconnect is detected on the USB bus. This signal allows HOST\_CLK\_EN to be cleared during normal operation when software does not need to access the Host controller registers – the Host will continue to function normally and automatically shut off its clock when it goes into the UsbSuspend state.

The host dma need clk signal is asserted on any Host controller DMA access to memory. Once asserted, it remains active for 2 ms (2 frames), to help assure that DMA throughput is not affected by any latency associated with re-enabling ahb\_master\_clk. 2 ms after the last DMA access, host\_dma\_need\_clk is de-asserted to help conserve power. This signal allows AHB\_CLK\_EN to be cleared during normal operation.

## **14.10.2 Power-down mode support**

The CPU can be configured to wake up from Power-down mode on any USB bus activity. When the chip is in Power-down mode and the USB interrupt is enabled, the assertion of USB\_NEED\_CLK causes the chip to wake up from Power-down mode.

Before Power-down mode can be entered when the USB activity interrupt is enabled, USB\_NEED\_CLK must be de-asserted. This is accomplished by clearing all of the CLK\_EN bits in OTGClkCtrl and putting the Host controller into the UsbSuspend functional state. If it is necessary to wait for either of the dma\_need\_clk signals or the dev\_need\_clk to be de-asserted, the status of USB\_NEED\_CLK can be polled in the USBIntSt register to determine when they have all been de-asserted.

# **14.11 USB OTG controller initialization**

The OTG device controller initialization includes the following steps:

- 1. Enable the device controller by setting the PCUSB bit of PCONP.
- 2. Configure and enable the Alt PLL (PLL1) or Main PLL (PLL0) to provide 48 MHz for usbclk and the desired frequency for cclk. For the procedure for determining the PLL setting and configuration, see [Section 3.10.5.](#page-64-0)
- 3. Enable the desired controller clocks by setting their respective CLK\_EN bits in the USBClkCtrl register. Poll the corresponding CLK\_ON bits in the USBClkSt register until they are set.
- 4. Enable the desired USB pin functions by writing to the corresponding IOCON registers.
- 5. Follow the appropriate steps in [Section 12.13 "USB device controller initialization"](#page-367-0) to initialize the device controller.
- 6. Follow the guidelines given in the OpenHCI specification for initializing the host controller.

# **UM10562**

**Chapter 15: LPC408x/407x SPI flash interface (SPIFI)**

**Rev. 2 — 6 March 2013 User manual**

# **15.1 Basic configuration**

The SPIFI peripheral is configured using the following registers:

- 1. Power: In the PCONP register (see [Section 3.3.2.2](#page-28-0)), set bit PCSPIFI. **Remark:** On reset, the SPIFI is disabled (PCSPIFI = 0).
- 2. SPIFI clock: see [Section 3.3.3.6](#page-33-0).
- 3. Pins: Select SPIFI pins and pin modes through the relevant IOCON registers ([Section 7.4.1](#page-130-0)).

# **15.2 Features**

- **•** Quad SPI Flash Interface (SPIFI) interface to external flash.
- **•** Transfer rates of up to SPIFI\_CLK/2 bytes per second.
- **•** Code in the serial flash memory can be executed as if it was in the CPU's internal memory space. This is accomplished by mapping the external flash memory directly into the CPU memory space.
- **•** Supports 1-, 2-, and 4-bit bidirectional serial protocols.
- **•** Half-duplex protocol compatible with various vendors and devices (see [Table 329\)](#page-426-0).
- **•** Using the SPIFI, as described in this chapter, accomplished with a driver library available from NXP Semiconductors.

# **15.3 General description**

The SPI Flash Interface (SPIFI) allows low-cost serial flash memories to be connected to the CPU with little performance penalty compared to parallel flash devices with higher pin count.

A driver API included in on-chip ROM handles setup, programming and erasure. After an initialize call to the SPIFI driver, the flash content is accessible as normal memory using byte, halfword, and word accesses by the processor and/or DMA.

Many serial flash devices use a half-duplex command-driven SPI protocol for device setup and initialization. Quad devices then use a half-duplex, command-driven 4-bit protocol for normal operation. Different serial flash vendors and devices accept or require different commands and command formats. SPIFI provides sufficient flexibility to be compatible with common flash devices, and includes extensions to help insure compatibility with future devices.

Serial flash devices respond to commands sent by software or automatically sent by the SPIFI when software reads either of the two read-only serial flash regions in the memory map (see [Table 327](#page-425-0)).

#### <span id="page-425-0"></span>**Table 327. SPIFI flash memory map**



# **15.4 Pin description**



#### **Table 328. SPIFI Pin description**

# **15.5 Supported devices**

Serial flash devices with the following features are supported:

- **•** Read JDEC ID
- **•** Page programming
- **•** at least one command with uniform erase size throughout the device

[Table 329](#page-426-0) shows a list of vendor QSPI devices which are verified to support the SPIFI API. Other devices can be used and will run in basic single SPI mode at lower speed.

**Remark:** All QSPI devices have been tested at an operating voltage of 3.3 V.

<span id="page-426-0"></span>



<span id="page-426-1"></span>[1] Level translation circuitry, which might affect performance, is required for these parts.

The following devices lack one or more of these features and are not supported:

- **•** Elite: F25L004, F25L008, F25L016.
- **•** Eon: 25B64.
- **•** SST: 25VF512, 25WF512, 25VF010, 25WF010, 25LF020, 25VF020, 25WF020, 25VF040, 25WF040, 25VF080, 25WF080, 25VF016, 25VF032.

# **15.6 SPIFI hardware**

The SPIFI has a base address for the registers and a base address for the memory area in which the serial Flash connected to the SPIFI can be read.

The first operation with the serial Flash is Read JEDEC ID, which is implemented by most serial Flash devices. Depending on the device identity code returned by the serial Flash in this operation, device-specific commands are used for further operation. Programming and other operations on the serial Flash are performed by API calls as described in this document.

# **15.7 SPIFI software library**

## **15.7.1 SPIFI function allocation**

[Table 330](#page-427-0) shows an overview of the SPIFI API calls. For details see [Section 15.7.2.](#page-428-0)



#### <span id="page-427-0"></span>**Table 330. SPIFI function allocation**

## <span id="page-428-0"></span>**15.7.2 SPIFI function calls**

#### **15.7.2.1 Calling the SPIFI driver**

**Remark:** Compile any module that calls the SPIFI API with the compiler set for ARM ABI compatibility. This is the default in most compilers.

## **15.7.2.2 SPIFI initialization call spifi\_init**

The SPIFI initialization API call sends the standardized Read JEDEC ID command to the attached serial flash device. If a serial flash responds, it is set up for reading in ARM memory space.

int spifi init (SPIFIobj \*obj, unsigned csHigh, unsigned options, uclnsigned MHz)

After a spifi init call that returns one of the unknown error codes (0x20009 to 0x20006, see [Table 332\)](#page-429-0), the caller can read and check the SPIFI memory area but should not issue any spifi\_program or spifi\_erase calls because not enough is known about the device to accomplish these tasks.

spifi init can be called repeatedly in order to change some of its operands. The subsequent call need not use the same  $SPIFIobj$ , and need not use the same version of the driver as the preceding call. The only case in which problems should arise with reusing spifi init is if the SPIFI and microcontroller hardware has been reset but the serial flash hardware has not (since most serial flashes don't have a Reset pin).

#### **Parameter0 obj**

obj points to an area of memory large enough to receive the object created by spifi\_init. The space required for the SPIFI object is 192 bytes.

#### **Parameter1 csHigh**

csHigh is one less than the minimum number of clock cycles with the CS pin HIGH, that the SPIFI should maintain between commands. Compute this parameter from the SPIFI clock period and the minimum HIGH time of CS from the serial flash data sheet:

 $csHigh = ceiling(min \text{ CS HIGH } / \text{SPIFI } \text{ CLK } - 1$ 

where ceiling means round up to the next higher integer if the argument isn't an integer.

#### **Parameter2 options**

options contains 10 bits controlling the binary choices shown in [Table 331.](#page-428-1) options can be 0 or any AND or OR combination of the bits represented in [Table 331](#page-428-1). An optional use of names for the enumeration of bit values is also shown.

| <b>Bit</b>  | Value | <b>Description</b>                                                                                                                                 | <b>Name</b>                           |
|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| 0           |       | SCL output mode                                                                                                                                    |                                       |
|             | 0     | SCL is low when a frame/command is not in progress.                                                                                                | S MODE <sub>0</sub>                   |
|             | 1     | The SCL output is high when a frame/ command is not in progress. Note that S_MODE3+<br>S FULLCLK+S RCVCLK is not allowed. Use S MODE0 or S INTCLK. | S MODE3                               |
|             |       | SPIFI read mode                                                                                                                                    |                                       |
|             | 0     | The fastest read operation provided by the device will be used.                                                                                    | S MAXIMAL                             |
|             |       | SPI mode and the slowest, most basic/ compatible read operation will be used.                                                                      | S MINIMAL                             |
| UM10562     |       | All information provided in this document is subject to legal disclaimers.                                                                         | C NXP B.V. 2013. All rights reserved. |
| User manual |       | Rev. 2 - 6 March 2013                                                                                                                              | 427 of 942                            |

<span id="page-428-1"></span>**Table 331. Bit values for spifi\_init options parameter**

#### **Table 331. Bit values for spifi\_init options parameter**



#### **Parameter3 MHz**

MHz is the serial clock rate divided by 1000000, rounded to an integer. It is used for devices that allow a variable number of dummy bytes between the address and the read data in a memory read command. This operand is only required for some Numonyx and Winbond quad devices, but it is good practice to include it in all spifi\_init calls.

#### **Return**

A return value of zero indicates success. Non-zero error codes are listed in [Table 332](#page-429-0)

<span id="page-429-0"></span>



## **15.7.2.3 SPIFI program call spifi\_program**

The SPIFI program API call programs opers.length bytes in the serial flash.

int spifi\_program (SPIFIobj \*obj, char \*source, SPIFIopers \*opers)

A spifi\_program call with source equal to opers.dest and opers.options not including S\_FORCE\_ERASE will not do any erasing nor programming, since the data at opers.dest is equal to the data at source. Such a call can be used to protect or unprotect sectors depending on the value of opers.protect.

#### **Parameter0 obj**

obj points to the object returned by the preceding spifi init call.

#### **Parameter1 source**

source is the address in RAM or other memory of the data to be programmed.

#### **Parameter2 opers**

Parameter2 is defined through the SPIFIopers C struct (see [Section 15.7.2.5\)](#page-432-0). opers.length is the length of bytes to be programmed in the serial flash. opers.dest is the destination address of the data in the SPIFI memory, and opers.options defines the options for programming the SPIFI.

#### **Return**

spifi\_program does not return until programming and erasure have been completed or an error is encountered. A return value of zero indicates success. Non-zero error codes are listed in [Table 333](#page-430-0).

#### <span id="page-430-0"></span>**Table 333. Error codes for spifi\_program and spifi\_erase**



## **15.7.2.4 SPIFI erase call spifi\_erase**

The spifi\_erase call can be used instead of the spifi\_program call to speed up erasing large memory areas. Since erasing is also done by spifi program, the spifi erase call is not strictly necessary.

int spifi erase (SPIFIobj \*obj, SPIFIopers \*opers)

#### **Parameter0 obj**

obj points to the object returned by the preceding spifi\_init call.

#### **Parameter1 opers**

Parameter1 is defined through the SPIFIopers C struct (see [Section 15.7.2.5\)](#page-432-0).

The code will use the largest units of erasure it can to accomplish the indicated operation and will use the opers.scratch area only when required by a starting or ending address that is not a multiple of the smallest available erase size. The driver will attempt to remove any protection on the sectors indicated by opers.dest and opers.length. If this removal succeeds, the opers.protect value determines the protection of the sectors on return, as described in [Section 15.7.2.7](#page-434-0).

#### **Return**

Return values are the same as for spifi\_program. A return value of zero indicates success. Non-zero error codes are listed in [Table 333](#page-430-0)
#### **Chapter 15: LPC408x/407x SPI flash interface (SPIFI)**

#### **15.7.2.5 SPIFI operands for program and erase**

SPIFIopers is a C struct that contains operands for the spifi program and spifi erase calls.

```
typedef struct {
    char *dest; /* starting address for programming or erasing */
   unsigned length; /* number of bytes to be programmed or erased */ char *scratch;/* address of work area or NULL */
    int protect; /* protection to apply after programming/erasing is done */
     unsigned options;/* see the table below */
} SPIFIopers;
```
dest specifies the first address to be programmed or erased, either in the SPIFI memory area or as a zero-based device address. If dest is not a multiple of the smallest sector size that's uniformly available throughout the serial flash, the first part of the first sector is one of the following:

- **•** Preserved if a scratch address is provided and/or an erase isn't needed for the first sector.
- **•** Erased to all ones if scratch is NULL and an erase is needed for the first sector.

Similarly, if dest plus length is not a multiple of the sector size, the last part of the last sector is one of the following:

- **•** Preserved if scratch is non-zero and/or an erase isn't needed for the last sector.
- **•** Erased to all ones if scratch is zero and an erase is needed for the last sector.

For either spifi program or spifi erase, scratch should be NULL or the address of an area of RAM that the SPIFI driver can use to save data during erase operations. If provided, the scratch area should be as large as the smallest erase size that is available throughout the serial flash device. If scratch is NULL (zero) and an erase is necessary, any bytes in the first erase block before dest are left in erased state (all ones), as are any bytes in the last erase block after dest + length.

The driver uses the least number of bytes possible in the scratch area. If dest and dest + length - 1 are in separate erase blocks, the driver will use the larger of (the number of bytes before dest in the first erase block) and (the number of bytes after (dest + length) in the last erase block). If only one erase block is involved, the driver will use the sum of these two numbers.

options contains 10 bits controlling the binary choices shown in [Table 334.](#page-433-0) options can be 0 or any AND or OR combination of the bits represented in [Table 334](#page-433-0). An optional use of names for the enumeration of bit values is also shown.

Unless options includes S\_CALLER\_PROT, the driver attempts to remove write-protection on the sectors implied by dest and length.

The protect operand indicates whether the driver should protect the sectors after programming is completed. See [Section 15.7.2.7](#page-434-0) for details of the protect value.

# **Chapter 15: LPC408x/407x SPI flash interface (SPIFI)**



### <span id="page-433-0"></span>**Table 334. Bit values for SPIFIopers options parameter**

#### **Chapter 15: LPC408x/407x SPI flash interface (SPIFI)**

### **15.7.2.6 Address operands and checking**

For both spifi\_program and spifi\_erase, the opers.dest value can be either the (zero-based) address within the serial flash or an address in the SPIFI memory area. opers.dest and opers.length operands are always checked against the device size; when verification is requested, they are also checked against the allocated size of the SPIFI memory area.

### <span id="page-434-0"></span>**15.7.2.7 Protection**

Serial flash devices provide write-protection in several ways. Most devices simply have 2 to 5 bits in their status registers that specify what fraction of the device is write protected, possibly in conjunction with a bit that specifies whether the fraction is at top or bottom and/or a bit that specifies whether the fraction is protected or unprotected. For such devices, at the start of spifi program or spifi erase the driver simply saves the status byte, then clears all of the 2 to 5 bits, so that the whole device is write-enabled.

The opers. protect value of a spifi program or spifi erase on such a device can be 0 to leave the device fully write-enabled, -1 to restore the protection status saved at the start of the call, or any other non-zero value to set the protection status to that value. (Consult the device data sheet for the content of the latter value.)

Some serial flash devices use individual protection bits for each sector. These include SST quad devices, Atmel devices, and Macronix devices that provide a WPSEL command and on which such a command has been executed (Setting WPSEL is an irrevocable operation). Similarly to devices which include status register protection, -1 in the opers.protect value makes the driver restore protection to the state in effect before the call. 0 leaves the programmed/erased sectors write-enabled, and 1 write-protects them. For small (high and low) sectors on SST quad devices only, opers.protect can be 3 to read- and write-protect the sectors, or 2 to read-protect but write-enable them (Write Only Memory!). 2 and 3 work like 0 and 1 respectively for other sectors and other devices.

# **UM10562**

# **Chapter 16: LPC408x/407x SD card interface**

**Rev. 2 — 6 March 2013 User manual**

# **16.1 How to read this chapter**

The SD card interface is available on most LPC408x/407x devices, see [Section 1.4](#page-7-0) for details.

# **16.2 Basic configuration**

The SD card interface (also known as MCI or Multimedia card interface) is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PC SD.

**Remark:** On reset, the SD card interface is disabled (PCSD = 0).

- 2. Peripheral clock: The SD card interface operates from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0).
- 3. Pins: Select SD card interface pins and their modes through the relevant IOCON registers ([Section 7.4.1](#page-130-0)).
- 4. Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.

# **16.3 Introduction**

The Secure Digital card interface is an interface between the Advanced Peripheral Bus (APB) system bus and multimedia and/or secure digital memory cards. It consists of two parts:

- **•** The SD card interface provides all functions specific to the Secure Digital memory card, such as the clock generation unit, power management control, command and data transfer. The interface also supports the Multimedia Card Interface.
- **•** The APB interface accesses SD card interface registers, and generates interrupt and DMA request signals.

# **16.4 Features**

The following features are provided by the SD card interface:

- **•** Conformance to *Secure Digital Memory Card Physical Layer Specification, v0.96*.
- **•** Conformance to *Multimedia Card Specification v2.11*.
- **•** Use as a multimedia card bus or a secure digital memory card bus host. It can be connected to several multimedia cards, or a single secure digital memory card.
- **•** DMA supported through the General Purpose DMA Controller.

# **16.5 Pin description**



# **16.6 Functional overview**

The SD card interface may be used as a secure digital memory card bus host (see [Section 16.6.1 "Secure digital memory card"](#page-436-0)) or as a multimedia card bus host (see [Section 16.6.2 "Multimedia card"](#page-436-1)). A single secure digital memory card or up to 4 multimedia cards (depending on board loading) may be connected.

### <span id="page-436-0"></span>**16.6.1 Secure digital memory card**

[Figure 61](#page-436-2) shows the secure digital memory card connection.



### **16.6.1.1 Secure digital memory card bus signals**

<span id="page-436-2"></span>The following signals are used on the secure digital memory card bus:

- **•** SD\_CLK Host to card clock signal
- **•** SD\_CMD Bidirectional command/response signal
- **•** SD\_DAT[3:0] Bidirectional data signals

### <span id="page-436-1"></span>**16.6.2 Multimedia card**

[Figure 62](#page-437-0) shows the multimedia card system.



<span id="page-437-0"></span>Multimedia cards are grouped into three types according to their function:

- **•** Read Only Memory (ROM) cards, containing pre-programmed data
- **•** Read/Write (R/W) cards, used for mass storage
- **•** Input/Output (I/O) cards, used for communication

The multimedia card system transfers commands and data using three signal lines:

- **•** CLK: One bit is transferred on both command and data lines with each clock cycle. The clock frequency varies between 0 MHz and 20 MHz (for a multimedia card) or 0 MHz and 25 MHz (for a secure digital memory card).
- **•** CMD: Bidirectional command channel that initializes a card and transfers commands. CMD has two operational modes:
	- **–** Open-drain for initialization
	- **–** Push-pull for command transfer
- **•** DAT: Bidirectional data channel, operating in push-pull mode

### **16.6.3 SD card interface details**

[Figure 63](#page-438-0) shows a simplified block diagram of the SD card interface.



<span id="page-438-0"></span>The SD card interface is a secure digital/multimedia memory card bus master that provides an interface to a multimedia card stack or to a secure digital memory card. It consists of five subunits:

- **•** Adapter register block
- **•** Control unit
- **•** Command path
- **•** Data path
- **•** Data FIFO

### **16.6.3.1 Adapter register block**

The adapter register block contains all system registers. This block also generates the signals that clear the static flags in the multimedia card. The clear signals are generated when 1 is written into the corresponding bit location of the MCIClear register.

### **16.6.3.2 Control unit**

The control unit contains the power management functions and the clock divider for the memory card clock.

There are three power phases:

- **•** Power-off
- **•** Power-up
- **•** Power-on

The power management logic controls an external power supply unit, and disables the card bus output signals during the power-off or power-up phases. The power-up phase is a transition phase between the power-off and power-on phases, and allows an external power supply to reach the card bus operating voltage. A device driver is used to ensure that the interface remains in the power-up phase until the external power supply reaches the operating voltage.

The clock management logic generates and controls the SD\_CLK signal. The SD\_CLK output can use either a clock divide or clock bypass mode. The clock output is inactive:

- **•** after reset
- **•** during the power-off or power-up phases
- **•** if the power saving mode is enabled and the card bus is in the IDLE state (eight clock periods after both the command and data path subunits enter the IDLE phase)

### **16.6.3.3 Command path**

The command path subunit sends commands to and receives responses from the cards.

### **16.6.3.4 Command path state machine**

When the command register is written to and the enable bit is set, command transfer starts. When the command has been sent, the Command Path State Machine (CPSM) sets the status flags and enters the IDLE state if a response is not required. If a response is required, it waits for the response (see [Figure 64](#page-439-0)). When the response is received, the received CRC code and the internally generated code are compared, and the appropriate status flags are set.



<span id="page-439-0"></span>When the WAIT state is entered, the command timer starts running. If the timeout<sup>1</sup> is reached before the CPSM moves to the RECEIVE state, the timeout flag is set and the IDLE2 state is entered.

If the interrupt bit is set in the command register, the timer is disabled and the CPSM waits for an interrupt request from one of the cards. If a pending bit is set in the command register, the CPSM enters the PEND state, and waits for a CmdPend signal from the data path subunit. When CmdPend is detected, the CPSM moves to the SEND state. This enables the data counter to trigger the stop command transmission.

<sup>1.</sup> The timeout period has a fixed value of 64 SD\_CLK clocks period.

<sup>2.</sup> The CPSM remains in the IDLE state for at least eight SD\_CLK periods to meet Ncc and Nrc timing constraints.

[Figure 65](#page-440-0) shows the command transfer.



### <span id="page-440-0"></span>**16.6.3.5 Command format**

The command path operates in a half-duplex mode, so that commands and responses can either be sent or received. If the CPSM is not in the SEND state, the SD\_CMD output is in HI-Z state, as shown in [Figure 65](#page-440-0). Data on SD CMD is synchronous to the rising SD\_CLK edge. All commands have a fixed length of 48 bits. [Table 336](#page-440-1) shows the command format.

#### <span id="page-440-1"></span>**Table 336. Command format**



The SD card interface supports two response types. Both use CRC error checking:

- **•** 48 bit short response (see [Table 337](#page-440-2))
- **•** 136 bit long response (see [Table 338](#page-441-0))

Note: If the response does not contain CRC (CMD1 response), the device driver must ignore the CRC failed status.

#### <span id="page-440-2"></span>**Table 337. Simple response format**





#### <span id="page-441-0"></span>**Table 338. Long response format**

The command register contains the command index (six bits sent to a card) and the command type. These determine whether the command requires a response, and whether the response is 48 or 136 bits long (see [Section 16.7.4 "Command Register"](#page-450-0) for more information). The command path implements the status flags shown in [Table 339](#page-441-1) (see [Section 16.7.11 "Status Register"](#page-453-0) for more information).

<span id="page-441-1"></span>



The CRC generator calculates the CRC checksum for all bits before the CRC code. This includes the start bit, transmitter bit, command index, and command argument (or card status). The CRC checksum is calculated for the first 120 bits of CID or CSD for the long response format. Note that the start bit, transmitter bit and the six reserved bits are not used in the CRC calculation.

The CRC checksum is a 7 bit value:

 $CRC[6:0] = Remainder [(M(x) \times x_7) / G(x)]$ 

 $G(x) = x_7 + x_3 + 1$ 

 $M(x) = (start bit) \times x_{39} + ... + (last bit before CRC) \times x_0$ , or

 $M(x) = (start bit) \times x_{119} + ... + (last bit before CRC) \times x_0$ 

#### **16.6.3.6 Data path**

The card data bus width can be programmed using the clock control register. If the wide bus mode is enabled, data is transferred at four bits per clock cycle over all four data signals (SD\_DAT[3:0]). If the wide bus mode is not enabled, only one bit per clock cycle is transferred over SD\_DAT[0].

Depending on the transfer direction (send or receive), the Data Path State Machine (DPSM) moves to the WAIT\_S or WAIT\_R state when it is enabled:

**•** Send: The DPSM moves to the WAIT\_S state. If there is data in the send FIFO, the DPSM moves to the SEND state, and the data path subunit starts sending data to a card.

**•** Receive: The DPSM moves to the WAIT\_R state and waits for a start bit. When it receives a start bit, the DPSM moves to the RECEIVE state, and the data path subunit starts receiving data from a card.

### **16.6.3.7 Data path state machine**

The DPSM operates at SD\_CLK frequency. Data on the card bus signals is synchronous to the rising edge of SD\_CLK. The DPSM has six states, as shown in [Figure 66.](#page-442-0)



<span id="page-442-0"></span>**•** IDLE: The data path is inactive, and the SD\_DAT[3:0] outputs are in HI-Z. When the data control register is written and the enable bit is set, the DPSM loads the data counter with a new value and, depending on the data direction bit, moves to either the WAIT\_S or WAIT\_R state.

WAIT R: If the data counter equals zero, the DPSM moves to the IDLE state when the receive FIFO is empty. If the data counter is not zero, the DPSM waits for a start bit on SD\_DAT.

The DPSM moves to the RECEIVE state if it receives a start bit before a timeout, and loads the data block counter. If it reaches a timeout before it detects a start bit, or a start bit error occurs, it moves to the IDLE state and sets the timeout status flag.

- **•** RECEIVE: Serial data received from a card is packed in bytes and written to the data FIFO. Depending on the transfer mode bit in the data control register, the data transfer mode can be either block or stream:
	- **–** In block mode, when the data block counter reaches zero, the DPSM waits until it receives the CRC code. If the received code matches the internally generated CRC code, the DPSM moves to the WAIT\_R state. If not, the CRC fail status flag is set and the DPSM moves to the IDLE state.

**–** In stream mode, the DPSM receives data while the data counter is not zero. When the counter is zero, the remaining data in the shift register is written to the data FIFO, and the DPSM moves to the WAIT\_R state.

If a FIFO overrun error occurs, the DPSM sets the FIFO error flag and moves to the WAIT\_R state.

• WAIT S: The DPSM moves to the IDLE state if the data counter is zero. If not, it waits until the data FIFO empty flag is deasserted, and moves to the SEND state.

Note: The DPSM remains in the WAIT\_S state for at least two clock periods to meet Nwr timing constraints.

- **•** SEND: The DPSM starts sending data to a card. Depending on the transfer mode bit in the data control register, the data transfer mode can be either block or stream:
	- **–** In block mode, when the data block counter reaches zero, the DPSM sends an internally generated CRC code and end bit, and moves to the BUSY state.
	- **–** In stream mode, the DPSM sends data to a card while the enable bit is HIGH and the data counter is not zero. It then moves to the IDLE state.

If a FIFO underrun error occurs, the DPSM sets the FIFO error flag and moves to the IDLE state.

- **•** BUSY: The DPSM waits for the CRC status flag:
	- **–** If it does not receive a positive CRC status, it moves to the IDLE state and sets the CRC fail status flag.
	- **–** If it receives a positive CRC status, it moves to the WAIT\_S state if SD\_DAT[0] is not LOW (the card is not busy).

If a timeout occurs while the DPSM is in the BUSY state, it sets the data timeout flag and moves to the IDLE state.

The data timer is enabled when the DPSM is in the WAIT\_R or BUSY state, and generates the data timeout error:

- **•** When transmitting data, the timeout occurs if the DPSM stays in the BUSY state for longer than the programmed timeout period
- **•** When receiving data, the timeout occurs if the end of the data is not true, and if the DPSM stays in the WAIT\_R state for longer than the programmed timeout period.

### **16.6.3.8 Data counter**

The data counter has two functions:

- **•** To stop a data transfer when it reaches zero. This is the end of the data condition.
- **•** To start transferring a pending command (see [Figure 67](#page-444-0)). This is used to send the stop command for a stream data transfer.



The data block counter determines the end of a data block. If the counter is zero, the end-of-data condition is TRUE (see [Section 16.7.9 "Data Control Register"](#page-452-0) for more information).

#### <span id="page-444-0"></span>**16.6.3.9 Bus mode**

In wide bus mode, all four data signals (SD DAT[3:0]) are used to transfer data, and the CRC code is calculated separately for each data signal. While transmitting data blocks to a card, only SD\_DAT[0] is used for the CRC token and busy signalling. The start bit must be transmitted on all four data signals at the same time (during the same clock period). If the start bit is not detected on all data signals on the same clock edge while receiving data, the DPSM sets the start bit error flag and moves to the IDLE state.

The data path also operates in half-duplex mode, where data is either sent to a card or received from a card. While not being transferred, SD\_DAT[3:0] are in the HI-Z state.

Data on these signals is synchronous to the rising edge of the clock period.

If standard bus mode is selected the SD\_DAT[3:1] outputs are always in HI-Z state and only the SD\_DAT[0] output is driven LOW when data is transmitted.

Design note: If wide mode is selected, all data outputs enabled at the same time. If not, the SD\_DAT[3:1] outputs are always off, and only the SD\_DAT[0] output is driven LOW when data is transmitted.

### **16.6.3.10 CRC Token status**

The CRC token status follows each write data block, and determines whether a card has received the data block correctly. When the token has been received, the card asserts a busy signal by driving SD\_DAT[0] LOW. [Table 340](#page-444-1) shows the CRC token status values.



#### <span id="page-444-1"></span>**Table 340. CRC token status**

### **16.6.3.11 Status flags**

[Table 341](#page-445-0) lists the data path status flags (see [Section 16.7.11 "Status Register" on page](#page-453-0)  [452](#page-453-0) for more information).

<span id="page-445-0"></span>

### **16.6.3.12 CRC generator**

The CRC generator calculates the CRC checksum only for the data bits in a single block, and is bypassed in data stream mode. The checksum is a 16 bit value:

 $CRC[15:0] = Remainder [(M(x) \times x^{15}) / G(x)]$ 

 $G(x) = x^{16} + x^{12} + x^5 + 1$ 

 $M(x)$  - (first data bit)  $\times x^n + ... +$  (last data bit)  $\times x^0$ 

### **16.6.3.13 Data FIFO**

The data FIFO (first-in-first-out) subunit is a data buffer with transmit and receive logic.

The FIFO contains a 32 bit wide, 16-word deep data buffer, and transmit and receive logic. Because the data FIFO operates in the APB clock domain (PCLK), all signals from the subunits in the SD card interface clock domain (MCLK) are re-synchronized.

Depending on TxActive and RxActive, the FIFO can be disabled, transmit enabled, or receive enabled. TxActive and RxActive are driven by the data path subunit and are mutually exclusive:

**•** The transmit FIFO refers to the transmit logic and data buffer when TxActive is asserted (see [Section 16.6.3.14 "Transmit FIFO"](#page-446-0))

**•** The receive FIFO refers to the receive logic and data buffer when RxActive is asserted (see [Section 16.6.3.15 "Receive FIFO"\)](#page-446-1).

### <span id="page-446-0"></span>**16.6.3.14 Transmit FIFO**

Data can be written to the transmit FIFO through the APB interface once the SD card interface is enabled for transmission.

The transmit FIFO is accessible via 16 sequential addresses (see [Section 16.7.15 "Data](#page-456-0)  [FIFO Register"\)](#page-456-0). The transmit FIFO contains a data output register that holds the data word pointed to by the read pointer. When the data path subunit has loaded its shift register, it increments the read pointer and drives new data out.

If the transmit FIFO is disabled, all status flags are deasserted. The data path subunit asserts TxActive when it transmits data. [Table 342](#page-446-2) lists the transmit FIFO status flags.



#### <span id="page-446-2"></span>**Table 342. Transmit FIFO status flags**

### <span id="page-446-1"></span>**16.6.3.15 Receive FIFO**

When the data path subunit receives a word of data, it drives data on the write data bus and asserts the write enable signal. This signal is synchronized to the PCLK domain. The write pointer is incremented after the write is completed, and the receive FIFO control logic asserts RxWrDone, that then deasserts the write enable signal.

On the read side, the content of the FIFO word pointed to by the current value of the read pointer is driven on the read data bus. The read pointer is incremented when the APB bus interface asserts RxRdPrtInc.

If the receive FIFO is disabled, all status flags are deasserted, and the read and write pointers are reset. The data path subunit asserts RxActive when it receives data. Table 353 lists the receive FIFO status flags.

The receive FIFO is accessible via 16 sequential addresses (see [Section 16.7.15 "Data](#page-456-0)  [FIFO Register"\)](#page-456-0).

If the receive FIFO is disabled, all status flags are deasserted, and the read and write pointers are reset. The data path subunit asserts RxActive when it receives data. [Table 343](#page-446-3) lists the receive FIFO status flags.

| rable 545. Receive FIFO Status flags |                                                                |  |
|--------------------------------------|----------------------------------------------------------------|--|
| Symbol                               | <b>Description</b>                                             |  |
| RxFifoFull                           | Set to HIGH when all 16 receive FIFO words contain valid data. |  |
| RxFifoEmpty                          | Set to HIGH when the receive FIFO does not contain valid data. |  |

<span id="page-446-3"></span>**Table 343. Receive FIFO status flags**

#### **Table 343. Receive FIFO status flags**



### **16.6.3.16 APB interfaces**

The APB interface generates the interrupt and DMA requests, and accesses the SD card interface registers and the data FIFO. It consists of a data path, register decoder, and interrupt/DMA logic. DMA is controlled by the General Purpose DMA controller, see that chapter for details.

### **16.6.3.17 Interrupt logic**

The interrupt logic generates an interrupt request signal that is asserted when at least one of the selected status flags is HIGH. A mask register is provided to allow selection of the conditions that will generate an interrupt. A status flag generates the interrupt request if a corresponding mask flag is set.

# **16.7 Register description**



<span id="page-448-1"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

### **16.7.1 Power Control Register**

The PWR register controls an external power supply. Power can be switched on and off, and adjust the output voltage. [Table 345](#page-448-0) shows the bit assignment of the Power register.

The active level of the SD\_PWR pin can be selected by bit 3 of the SCS register (see [Section 3.3.7.1 "System Controls and Status register" on page 44](#page-44-0) for details).

<span id="page-448-0"></span>



When the external power supply is switched on, the software first enters the power-up phase, and waits until the supply output is stable before moving to the power-on phase. During the power-up phase, SD\_PWR is set HIGH. The card bus outlets are disabled during both phases.

**Note:** After a data write, data cannot be written to this register for three MCLK clock periods plus two PCLK clock periods.

### **16.7.2 Clock Control Register**

The Clock register controls the SD\_CLK output. [Table 346](#page-449-0) shows the bit assignment of the clock control register.

| <b>Bit</b> | Symbol         | Value    | <b>Description</b>                                              | <b>Reset Value</b> |
|------------|----------------|----------|-----------------------------------------------------------------|--------------------|
| 7:0        | <b>CLKDIV</b>  |          | Bus clock period:                                               | 0                  |
|            |                |          | SD_CLK frequency = MCLK / $[2 \times (ClkDiv+1)].$              |                    |
| 8          | <b>ENABLE</b>  |          | Enable SD card bus clock:                                       | 0                  |
|            |                | $\Omega$ | Clock disabled.                                                 |                    |
|            |                |          | Clock enabled.                                                  |                    |
| 9          | <b>PWRSAVE</b> |          | Disable SD_CLK output when bus is idle:                         | 0                  |
|            |                | $\Omega$ | Always enabled.                                                 |                    |
|            |                |          | Clock enabled when bus is active.                               |                    |
| 10         | <b>BYPASS</b>  |          | Enable bypass of clock divide logic:                            | 0                  |
|            |                | 0        | Disable bypass.                                                 |                    |
|            |                | 1.       | Enable bypass. MCLK driven to card bus output (SD_CLK).         |                    |
| 11         | <b>WIDEBUS</b> |          | Enable wide bus mode.                                           | 0                  |
|            |                | 0        | Standard bus mode (only SD_DAT[0] used).                        |                    |
|            |                | 1.       | Wide bus mode (SD_DAT[3:0] used)                                |                    |
| 31:12      |                |          | Reserved. Read value is undefined, only zero should be written. | <b>NA</b>          |

<span id="page-449-0"></span>**Table 346: MCI Clock Control register (CLOCK - address 0x400C 0004) bit description**

While the SD card interface is in identification mode, the SD CLK frequency must be less than 400 kHz. The clock frequency can be changed to the maximum card bus frequency when relative card addresses are assigned to all cards.

**Note:** After a data write, data cannot be written to this register for three MCLK clock periods plus two PCLK clock periods.

### **16.7.3 Argument Register**

The Argument register contains a 32 bit command argument, which is sent to a card as part of a command message. [Table 347](#page-449-1) shows the bit assignment of the Argument register.

<span id="page-449-1"></span>



If a command contains an argument, it must be loaded into the argument register before writing a command to the command register.

### <span id="page-450-0"></span>**16.7.4 Command Register**

The Command register contains the command index and command type bits:

- **•** The command index is sent to a card as part of a command message.
- **•** The command type bits control the Command Path State Machine (CPSM). Writing 1 to the enable bit starts the command send operation, while clearing the bit disables the CPSM.

[Table 348](#page-450-1) shows the bit assignment of the Command register.

#### <span id="page-450-1"></span>**Table 348: MCI Command register (COMMAND - address 0x400C 000C) bit description**



**Note:** After a data write, data cannot be written to this register for three MCLK clock periods plus two PCLK clock periods.

[Table 349](#page-450-3) shows the response types.

#### <span id="page-450-3"></span>**Table 349: Command Response Types**



### **16.7.5 Command Response Register**

The RespCommand register contains the command index field of the last command response received. [Table 348](#page-450-1) shows the bit assignment of the RespCommand register.

#### <span id="page-450-2"></span>**Table 350: MCI Command Response register (RESPCMD - address 0x400C 0010) bit description**



If the command response transmission does not contain the command index field (long response), the RespCmd field is unknown, although it must contain 111111 (the value of the reserved field from the response).

### **16.7.6 Response Registers**

The Response0-3 registers contain the status of a card, which is part of the received response. [Table 351](#page-451-0) shows the bit assignment of the Response0-3 registers.

#### <span id="page-451-0"></span>**Table 351: MCI Response registers (RESPONSE[0:3] - addresses 0x400C 0014, 0x400C 0018, 0x400C 001C and 0x400C 0020) bit description**



The card status size can be 32 or 127 bits, depending on the response type (see [Table 352\)](#page-451-3).

#### <span id="page-451-3"></span>**Table 352: Response Register Type**



The most significant bit of the card status is received first. The Response3 register LSBit is always 0.

### **16.7.7 Data Timer Register**

The DataTimer register contains the data timeout period, in card bus clock periods. [Table 353](#page-451-1) shows the bit assignment of the DataTimer register.

<span id="page-451-1"></span>**Table 353: MCI Data Timer register (DATATIMER - address 0x400C 0024) bit description**

| <b>Bit</b> | <b>Symbol</b> | <b>Description</b>   | <b>Reset Value</b> |
|------------|---------------|----------------------|--------------------|
| 31:0       | DATATIME      | Data timeout period. |                    |

A counter loads the value from the data timer register, and starts decrementing when the Data Path State Machine (DPSM) enters the WAIT\_R or BUSY state. If the timer reaches 0 while the DPSM is in either of these states, the timeout status flag is set.

A data transfer must be written to the data timer register and the data length register before being written to the data control register.

### <span id="page-451-4"></span>**16.7.8 Data Length Register**

The DataLength register contains the number of data bytes to be transferred. The value is loaded into the data counter when data transfer starts. [Table 354](#page-451-2) shows the bit assignment of the DataLength register.

#### <span id="page-451-2"></span>**Table 354: MCI Data Length register (DATALENGTH - address 0x400C 0028) bit description**



For a block data transfer, the value in the data length register must be a multiple of the block size (see [Section 16.7.9 "Data Control Register"\)](#page-452-0).

To initiate a data transfer, write to the data timer register and the data length register before writing to the data control register.

### **16.7.9 Data Control Register**

The DataCtrl register controls the DPSM. [Table 355](#page-452-1) shows the bit assignment of the DataCtrl register.

<span id="page-452-1"></span><span id="page-452-0"></span>



**Note:** After a data write, data cannot be written to this register for three MCLK clock periods plus two PCLK clock periods.

Data transfer starts if 1 is written to the enable bit. Depending on the direction bit, the DPSM moves to the WAIT\_S or WAIT\_R state. It is not necessary to clear the enable bit after the data transfer. BlockSize controls the data block length if Mode is 0, as shown in [Table 356.](#page-452-2)

#### <span id="page-452-2"></span>**Table 356: Data Block Length**



### **16.7.10 Data Counter Register**

The DataCnt register loads the value from the data length register (see [Section 16.7.8](#page-451-4)  ["Data Length Register"](#page-451-4)) when the DPSM moves from the IDLE state to the WAIT\_R or WAIT\_S state. As data is transferred, the counter decrements the value until it reaches 0. The DPSM then moves to the IDLE state and the data status end flag is set. [Table 357](#page-453-1) shows the bit assignment of the DataCnt register.

#### <span id="page-453-1"></span>**Table 357: MCI Data Counter register (DATACNT - address 0x400C 0030) bit description**



**Note:** This register should be read only when the data transfer is complete.

### <span id="page-453-0"></span>**16.7.11 Status Register**

The Status register is a read-only register. It contains two types of flag:

- **•** Static [10:0]: These remain asserted until they are cleared by writing to the Clear register (see [Section 16.7.12 "Clear Register"\)](#page-454-1).
- **•** Dynamic [21:11]: These change state depending on the state of the underlying logic (for example, FIFO full and empty flags are asserted and deasserted as data while written to the FIFO).

[Table 358](#page-453-2) shows the bit assignment of the Status register.

### <span id="page-453-2"></span>**Table 358: MCI Status register (STATUS - address 0x400C 0034) bit description**



### <span id="page-454-1"></span>**16.7.12 Clear Register**

The Clear register is a write-only register. The corresponding static status flags can be cleared by writing a 1 to the corresponding bit in the register. [Table 359](#page-454-0) shows the bit assignment of the Clear register.

<span id="page-454-0"></span>**Table 359: MCI Clear register (CLEAR - address 0x400C 0038) bit description**

| <b>Bit</b>     | <b>Symbol</b>          | <b>Description</b>                                              |
|----------------|------------------------|-----------------------------------------------------------------|
| 0              | <b>CMDCRCFAILCLR</b>   | Clears CmdCrcFail flag.                                         |
| 1              | <b>DATACRCFAILCLR</b>  | Clears DataCrcFail flag.                                        |
| $\overline{2}$ | <b>CMDTIMEOUTCLR</b>   | Clears CmdTimeOut flag.                                         |
| 3              | <b>DATATIMEOUTCLR</b>  | Clears DataTimeOut flag.                                        |
| 4              | TXUNDERRUNCLR          | Clears TxUnderrun flag.                                         |
| 5              | <b>RXOVERRUNCLR</b>    | Clears RxOverrun flag.                                          |
| 6              | <b>CMDRESPENDCLR</b>   | Clears CmdRespEnd flag.                                         |
| 7              | <b>CMDSENTCLR</b>      | Clears CmdSent flag.                                            |
| 8              | <b>DATAENDCLR</b>      | Clears DataEnd flag.                                            |
| 9              | <b>STARTBITERRCLR</b>  | Clears StartBitErr flag.                                        |
| 10             | <b>DATABLOCKENDCLR</b> | Clears DataBlockEnd flag.                                       |
| 31:11          |                        | Reserved. Read value is undefined, only zero should be written. |

### **16.7.13 Interrupt Mask Registers**

The interrupt mask registers determine which status flags generate an interrupt request by setting the corresponding bit to 1. [Table 360](#page-455-0) shows the bit assignment of the Maskx registers.

<span id="page-455-0"></span>**Table 360: MCI Interrupt Mask registers (MASK0 - address 0x400C 003C) bit description**

| <b>Bit</b>     | <b>Symbol</b>      | <b>Description</b>                                              | <b>Reset Value</b> |
|----------------|--------------------|-----------------------------------------------------------------|--------------------|
| 0              | <b>MASK0</b>       | Mask CmdCrcFail flag.                                           | 0                  |
| 1              | MASK1              | Mask DataCrcFail flag.                                          | $\Omega$           |
| $\overline{2}$ | MASK2              | Mask CmdTimeOut flag.                                           | $\Omega$           |
| 3              | MASK3              | Mask DataTimeOut flag.                                          | $\Omega$           |
| 4              | MASK4              | Mask TxUnderrun flag.                                           | $\Omega$           |
| 5              | MASK5              | Mask RxOverrun flag.                                            | $\Omega$           |
| 6              | MASK6              | Mask CmdRespEnd flag.                                           | $\Omega$           |
| 7              | MASK7              | Mask CmdSent flag.                                              | $\Omega$           |
| 8              | MASK8              | Mask DataEnd flag.                                              | 0                  |
| 9              | MASK9              | Mask StartBitErr flag.                                          | 0                  |
| 10             | MASK <sub>10</sub> | Mask DataBlockEnd flag.                                         | $\Omega$           |
| 11             | MASK11             | Mask CmdActive flag.                                            | $\Omega$           |
| 12             | MASK12             | Mask TxActive flag.                                             | $\Omega$           |
| 13             | MASK <sub>13</sub> | Mask RxActive flag.                                             | $\Omega$           |
| 14             | MASK14             | Mask TxFifoHalfEmpty flag.                                      | $\Omega$           |
| 15             | MASK <sub>15</sub> | Mask RxFifoHalfFull flag.                                       | 0                  |
| 16             | MASK16             | Mask TxFifoFull flag.                                           | $\Omega$           |
| 17             | MASK17             | Mask RxFifoFull flag.                                           | $\Omega$           |
| 18             | MASK18             | Mask TxFifoEmpty flag.                                          | 0                  |
| 19             | MASK19             | Mask RxFifoEmpty flag.                                          | $\Omega$           |
| 20             | MASK20             | Mask TxDataAvlbl flag.                                          | $\Omega$           |
| 21             | MASK21             | Mask RxDataAvlbl flag.                                          | $\Omega$           |
| 31:22          |                    | Reserved. Read value is undefined, only zero should be written. | <b>NA</b>          |

### **16.7.14 FIFO Counter Register**

The FifoCnt register contains the remaining number of words to be written to or read from the FIFO. The FIFO counter loads the value from the data length register (see [Section 16.7.8 "Data Length Register"](#page-451-4)) when the Enable bit is set in the data control register. If the data length is not word aligned (multiple of 4), the remaining 1 to 3 bytes are regarded as a word. [Table 361](#page-455-1) shows the bit assignment of the FifoCnt register.

<span id="page-455-1"></span>



### <span id="page-456-0"></span>**16.7.15 Data FIFO Register**

The receive and transmit FIFOs can be read or written as 32 bit wide registers. The FIFOs contain 16 entries on 16 sequential addresses. This allows the microprocessor to use its load and store multiple operands to read/write to the FIFO. [Table 362](#page-456-1) shows the bit assignment of the FIFO register.

#### <span id="page-456-1"></span>**Table 362: MCI Data FIFO register (FIFO - address 0x400C 0080 to 0x400C 00BC) bit description**



**UM10562**

**Chapter 17: LPC408x/407x UART1**

**Rev. 2 — 6 March 2013 User manual**

# **17.1 Basic configuration**

The UART1 peripheral is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bits PCUART1.

**Remark:** On reset, UART1 is enabled (PCUART1 = 1).

- 2. Peripheral clock: UART1 operates from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0).
- 3. Baud rate: In register U1LCR [\(Table 373\)](#page-470-0), set bit DLAB =1. This enables access to registers DLL [\(Table 367](#page-463-0)) and DLM [\(Table 368](#page-463-1)) for setting the baud rate. Also, if needed, set the fractional baud rate in the fractional divider register ([Table 380](#page-481-0)).
- 4. UART FIFO: Use bit FIFO enable (bit 0) in register U1FCR [\(Table 372\)](#page-468-0) to enable the FIFOs.
- 5. Pins: Select UART pins and pin modes through the in the relevant IOCON registers ([Section 7.4.1](#page-130-0)).

**Remark:** UART receive pins should not have pull-down resistors enabled.

- 6. Interrupts: To enable UART interrupts set bit DLAB =0 in register U1LCR [\(Table 373\)](#page-470-0). This enables access to U1IER [\(Table 369\)](#page-464-0). Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 7. DMA: UART1 transmit and receive functions can operated with the GPDMA controller (see [Table 692](#page-831-0)).

# **17.2 Features**

- **•** Full modem control handshaking available
- **•** Data sizes of 5, 6, 7, and 8 bits.
- **•** Parity generation and checking: odd, even mark, space or none.
- **•** One or two stop bits.
- **•** 16 byte Receive and Transmit FIFOs.
- **•** Built-in baud rate generator, including a fractional rate divider for great versatility.
- **•** Supports DMA for both transmit and receive.
- **•** Auto-baud capability
- **•** Break generation and detection.
- **•** Multiprocessor addressing mode.
- **•** RS-485/EIA-485 support.

# **17.3 Architecture**

The architecture of the UART1 is shown below in the block diagram.

The APB interface provides a communications link between the CPU or host and the UART1.

The UART1 receiver block, U1RX, monitors the serial input line, RXD1, for valid input. The UART1 RX Shift Register (U1RSR) accepts valid characters via RXD1. After a valid character is assembled in the U1RSR, it is passed to the UART1 RX Buffer Register FIFO to await access by the CPU or host via the generic host interface.

The UART1 transmitter block, U1TX, accepts data written by the CPU or host and buffers the data in the UART1 TX Holding Register FIFO (U1THR). The UART1 TX Shift Register (U1TSR) reads the data stored in the U1THR and assembles the data to transmit via the serial output pin, TXD1.

The UART1 Baud Rate Generator block, U1BRG, generates the timing enables used by the UART1 TX block. The U1BRG clock input source is the APB clock (PCLK). The main clock is divided down per the divisor specified in the U1DLL and U1DLM registers. This divided down clock is the 16x oversample clock.

The modem interface contains registers U1MCR and U1MSR. This interface is responsible for handshaking between a modem peripheral and the UART1.

The interrupt interface contains registers U1IER and U1IIR. The interrupt interface receives several one clock wide enables from the U1TX and U1RX blocks.

Status information from the U1TX and U1RX is stored in the U1LSR. Control information for the U1TX and U1RX is stored in the U1LCR.



# **17.4 Pin description**



# **17.5 Register description**

The Divisor Latch Access Bit (DLAB) is contained in U1LCR[7] and enables access to the Divisor Latches.

#### **Table 364: Register overview: UART1 (base address 0x4001 0000)**



<span id="page-461-0"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

### <span id="page-462-2"></span>**17.5.1 UART1 Receiver Buffer Register**

The U1RBR is the top byte of the UART1 RX FIFO. The top byte of the RX FIFO contains the oldest character received and can be read via the bus interface. The LSB (bit 0) represents the "oldest" received data bit. If the character received is less than 8 bits, the unused MSBs are padded with zeroes.

The Divisor Latch Access Bit (DLAB) in U1LCR must be zero in order to access the U1RBR. The U1RBR is always read-only.

Since PE, FE and BI bits correspond to the byte sitting on the top of the RBR FIFO (i.e. the one that will be read in the next read from the RBR), the right approach for fetching the valid pair of received byte and its status bits is first to read the content of the U1LSR register, and then to read a byte from the U1RBR.

<span id="page-462-1"></span>**Table 365: UART1 Receiver Buffer Register when DLAB = 0 (RBR - address 0x4001 0000 ) bit description**

| <b>Bit</b> |            | <b>Symbol Description</b>                                                                            | <b>Reset</b><br>Value |
|------------|------------|------------------------------------------------------------------------------------------------------|-----------------------|
| 7:0        | <b>RBR</b> | The UART1 Receiver Buffer Register contains the oldest received byte in the UART1 RX FIFO. undefined |                       |
| 31:8       |            | Reserved, the value read from a reserved bit is not defined.                                         | ΝA                    |

### <span id="page-462-3"></span>**17.5.2 UART1 Transmitter Holding Register**

The write-only U1THR is the top byte of the UART1 TX FIFO. The top byte is the newest character in the TX FIFO and can be written via the bus interface. The LSB represents the first bit to transmit.

The Divisor Latch Access Bit (DLAB) in U1LCR must be zero in order to access the U1THR. The U1THR is write-only.

<span id="page-462-0"></span>



### **17.5.3 UART1 Divisor Latch LSB and MSB Registers**

The UART1 Divisor Latch is part of the UART1 Baud Rate Generator and holds the value used, along with the Fractional Divider, to divide the APB clock (PCLK) in order to produce the baud rate clock, which must be 16x the desired baud rate. The U1DLL and U1DLM registers together form a 16-bit divisor where U1DLL contains the lower 8 bits of the divisor and U1DLM contains the higher 8 bits of the divisor. A 0x0000 value is treated like a 0x0001 value as division by zero is not allowed.The Divisor Latch Access Bit (DLAB) in U1LCR must be one in order to access the UART1 Divisor Latches. Details on how to select the right value for U1DLL and U1DLM can be found later in this chapter, see [Section 17.5.16.](#page-481-1)

#### <span id="page-463-0"></span>**Table 367: UART1 Divisor Latch LSB Register when DLAB = 1 (DLL - address 0x4001 0000 ) bit description**



#### <span id="page-463-1"></span>**Table 368: UART1 Divisor Latch MSB Register when DLAB = 1 (DLM - address 0x4001 0004 ) bit description**



# **17.5.4 UART1 Interrupt Enable Register**

The U1IER is used to enable the four UART1 interrupt sources.

### <span id="page-464-0"></span>**Table 369: UART1 Interrupt Enable Register when DLAB = 0 (IER - address 0x4001 0004 ) bit description**



### <span id="page-465-1"></span>**17.5.5 UART1 Interrupt Identification Register**

The U1IIR provides a status code that denotes the priority and source of a pending interrupt. The interrupts are frozen during an U1IIR access. If an interrupt occurs during an U1IIR access, the interrupt is recorded for the next U1IIR access.

<span id="page-465-0"></span>**Table 370: UART1 Interrupt Identification Register (IIR - address 0x4001 0008) bit description**

| <b>Bit</b> | Symbol            |          | <b>Value Description</b>                                                                                                                                                                   | <b>Reset Value</b> |
|------------|-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 0          | <b>INTSTATUS</b>  |          | Interrupt status. Note that IIR[0] is active low. The pending interrupt can be<br>determined by evaluating IIR[3:1].                                                                       | 1                  |
|            |                   | $\Omega$ | At least one interrupt is pending.                                                                                                                                                         |                    |
|            |                   | 1        | No interrupt is pending.                                                                                                                                                                   |                    |
| 3:1        | <b>INTID</b>      |          | Interrupt identification. IER[3:1] identifies an interrupt corresponding to the<br>UART1 RX or TX FIFO. All other combinations of IER[3:1] not listed below<br>are reserved (100,101,111). | 0                  |
|            |                   | 0x3      | 1 - Receive Line Status (RLS).                                                                                                                                                             |                    |
|            |                   | 0x2      | 2a - Receive Data Available (RDA).                                                                                                                                                         |                    |
|            |                   | 0x6      | 2b - Character Time-out Indicator (CTI).                                                                                                                                                   |                    |
|            |                   | 0x1      | 3 - THRE Interrupt.                                                                                                                                                                        |                    |
|            |                   | 0x0      | 4 - Modem Interrupt.                                                                                                                                                                       |                    |
| 5:4        |                   |          | Reserved, user software should not write ones to reserved bits. The value<br>read from a reserved bit is not defined.                                                                      | NA                 |
| 7:6        | <b>FIFOENABLE</b> |          | Copies of FCR[0].                                                                                                                                                                          | $\Omega$           |
| 8          | <b>ABEOINT</b>    |          | End of auto-baud interrupt. True if auto-baud has finished successfully<br>and interrupt is enabled.                                                                                       | 0                  |
| 9          | <b>ABTOINT</b>    |          | Auto-baud time-out interrupt. True if auto-baud has timed out and interrupt<br>is enabled.                                                                                                 | 0                  |
| $31:10 -$  |                   |          | Reserved, the value read from a reserved bit is not defined.                                                                                                                               | NA                 |

Bit U1IIR[9:8] are set by the auto-baud function and signal a time-out or end of auto-baud condition. The auto-baud interrupt conditions are cleared by setting the corresponding Clear bits in the Auto-baud Control Register.

If the IntStatus bit is 1 no interrupt is pending and the IntId bits will be zero. If the IntStatus is 0, a non auto-baud interrupt is pending in which case the IntId bits identify the type of interrupt and handling as described in [Table 371](#page-466-0). Given the status of U1IIR[3:0], an interrupt handler routine can determine the cause of the interrupt and how to clear the active interrupt. The U1IIR must be read in order to clear the interrupt prior to exiting the Interrupt Service Routine.

The UART1 RLS interrupt  $(U1IIR[3:1] = 011)$  is the highest priority interrupt and is set whenever any one of four error conditions occur on the UART1RX input: overrun error (OE), parity error (PE), framing error (FE) and break interrupt (BI). The UART1 Rx error condition that set the interrupt can be observed via U1LSR[4:1]. The interrupt is cleared upon an U1LSR read.

### **Chapter 17: LPC408x/407x UART1**

The UART1 RDA interrupt (U1IIR[3:1] = 010) shares the second level priority with the CTI interrupt (U1IIR[3:1] = 110). The RDA is activated when the UART1 Rx FIFO reaches the trigger level defined in U1FCR7:6 and is reset when the UART1 Rx FIFO depth falls below the trigger level. When the RDA interrupt goes active, the CPU can read a block of data defined by the trigger level.

The CTI interrupt (U1IIR[3:1] = 110) is a second level interrupt and is set when the UART1 Rx FIFO contains at least one character and no UART1 Rx FIFO activity has occurred in 3.5 to 4.5 character times. Any UART1 Rx FIFO activity (read or write of UART1 RSR) will clear the interrupt. This interrupt is intended to flush the UART1 RBR after a message has been received that is not a multiple of the trigger level size. For example, if a peripheral wished to send a 105 character message and the trigger level was 10 characters, the CPU would receive 10 RDA interrupts resulting in the transfer of 100 characters and 1 to 5 CTI interrupts (depending on the service routine) resulting in the transfer of the remaining 5 characters.

#### <span id="page-466-0"></span>**Table 371: UART1 Interrupt Handling**



<span id="page-466-1"></span>[1] Values "0000", "0011", "0101", "0111", "1000", "1001", "1010", "1011","1101","1110","1111" are reserved.

<span id="page-466-2"></span>[2] For details see [Section 17.5.10 "UART1 Line Status Register"](#page-474-1)

<span id="page-466-3"></span>[3] For details see [Section 17.5.1 "UART1 Receiver Buffer Register"](#page-462-2)

<span id="page-466-4"></span>[4] For details see [Section 17.5.5 "UART1 Interrupt Identification Register"](#page-465-1) and [Section 17.5.2 "UART1](#page-462-3)  [Transmitter Holding Register"](#page-462-3)

The UART1 THRE interrupt  $(U1IIR[3:1] = 001)$  is a third level interrupt and is activated when the UART1 THR FIFO is empty provided certain initialization conditions have been met. These initialization conditions are intended to give the UART1 THR FIFO a chance to fill up with data to eliminate many THRE interrupts from occurring at system start-up. The initialization conditions implement a one character delay minus the stop bit whenever THRE = 1 and there have not been at least two characters in the U1THR at one time

### **Chapter 17: LPC408x/407x UART1**

since the last THRE  $=$  1 event. This delay is provided to give the CPU time to write data to U1THR without a THRE interrupt to decode and service. A THRE interrupt is set immediately if the UART1 THR FIFO has held two or more characters at one time and currently, the U1THR is empty. The THRE interrupt is reset when a U1THR write occurs or a read of the U1IIR occurs and the THRE is the highest interrupt (U1IIR[3:1] = 001).

It is the lowest priority interrupt and is activated whenever there is any state change on modem inputs pins, DCD, DSR or CTS. In addition, a low to high transition on modem input RI will generate a modem interrupt. The source of the modem interrupt can be determined by examining U1MSR[3:0]. A U1MSR read will clear the modem interrupt.
# **17.5.6 UART1 FIFO Control Register**

The write-only U1FCR controls the operation of the UART1 RX and TX FIFOs.

#### <span id="page-468-1"></span>**Table 372: UART1 FIFO Control Register (FCR - address 0x4001 0008) bit description**



#### <span id="page-468-0"></span>**17.5.6.1 DMA Operation**

The user can optionally operate the UART transmit and/or receive using DMA. The DMA mode is determined by the DMA Mode Select bit in the FCR register. This bit only has an affect when the FIFOs are enabled via the FIFO Enable bit in the FCR register.

#### **UART receiver DMA**

In DMA mode, the receiver DMA request is asserted on the event of the receiver FIFO level becoming equal to or greater than trigger level, or if a character timeout occurs. See the description of the RX Trigger Level above. The receiver DMA request is cleared by the DMA controller.

#### **UART transmitter DMA**

In DMA mode, the transmitter DMA request is asserted on the event of the transmitter FIFO transitioning to not full. The transmitter DMA request is cleared by the DMA controller.

# **17.5.7 UART1 Line Control Register**

The U1LCR determines the format of the data character that is to be transmitted or received.

#### **Table 373: UART1 Line Control Register (LCR - address 0x4001 000C) bit description**



# **17.5.8 UART1 Modem Control Register**

The U1MCR enables the modem loopback mode and controls the modem output signals.

#### **Table 374: UART1 Modem Control Register (MCR - address 0x4001 0010) bit description**



### **17.5.9 Auto-flow control**

If auto-RTS mode is enabled the UART1's receiver FIFO hardware controls the RTS1 output of the UART1. If the auto-CTS mode is enabled the UART1's U1TSR hardware will only start transmitting if the CTS1 input signal is asserted.

### **17.5.9.1 Auto-RTS**

The auto-RTS function is enabled by setting the RTSen bit. Auto-RTS data flow control originates in the U1RBR module and is linked to the programmed receiver FIFO trigger level. If auto-RTS is enabled, the data-flow is controlled as follows:

When the receiver FIFO level reaches the programmed trigger level, RTS1 is de-asserted (to a high value). It is possible that the sending UART sends an additional byte after the trigger level is reached (assuming the sending UART has another byte to send) because it might not recognize the de-assertion of RTS1 until after it has begun sending the additional byte. RTS1 is automatically reasserted (to a low value) once the receiver FIFO has reached the previous trigger level. The re-assertion of RTS1 signals to the sending UART to continue transmitting data.

If Auto-RTS mode is disabled, the RTSen bit controls the RTS1 output of the UART1. If Auto-RTS mode is enabled, hardware controls the RTS1 output, and the actual value of RTS1 will be copied in the RTS Control bit of the UART1. As long as Auto-RTS is enabled, the value of the RTS Control bit is read-only for software.

**Example:** Suppose the UART1 operating in '550 mode has trigger level in U1FCR set to 0x2 then if Auto-RTS is enabled the UART1 will de-assert the RTS1 output as soon as the receive FIFO contains 8 bytes [\(Table 372 on page 467\)](#page-468-1). The RTS1 output will be reasserted as soon as the receive FIFO hits the previous trigger level: 4 bytes.



#### **17.5.9.2 Auto-CTS**

The Auto-CTS function is enabled by setting the CTSen bit. If Auto-CTS is enabled the transmitter circuitry in the U1TSR module checks CTS1 input before sending the next data byte. When CTS1 is active (low), the transmitter sends the next byte. To stop the transmitter from sending the following byte, CTS1 must be released before the middle of the last stop bit that is currently being sent. In Auto-CTS mode a change of the CTS1 signal does not trigger a modem status interrupt unless the CTS Interrupt Enable bit is set, Delta CTS bit in the U1MSR will be set though. [Table 375](#page-472-0) lists the conditions for generating a Modem Status interrupt.



#### <span id="page-472-0"></span>**Table 375: Modem status interrupt generation**

#### **Chapter 17: LPC408x/407x UART1**



#### **Table 375: Modem status interrupt generation**

The auto-CTS function reduces interrupts to the host system. When flow control is enabled, a CTS1 state change does not trigger host interrupts because the device automatically controls its own transmitter. Without Auto-CTS, the transmitter sends any data present in the transmit FIFO and a receiver overrun error can result. [Figure 70](#page-473-0) illustrates the Auto-CTS functional timing.

<span id="page-473-0"></span>

While starting transmission of the initial character the CTS1 signal is asserted. Transmission will stall as soon as the pending transmission has completed. The UART will continue transmitting a 1 bit as long as CTS1 is de-asserted (high). As soon as CTS1 gets de-asserted transmission resumes and a start bit is sent followed by the data bits of the next character.

# **17.5.10 UART1 Line Status Register**

The U1LSR is a read-only register that provides status information on the UART1 TX and RX blocks.





# **NXP Semiconductors UM10562**

#### **Chapter 17: LPC408x/407x UART1**

#### **Table 376: UART1 Line Status Register (LSR - address 0x4001 0014) bit description**



### **17.5.11 UART1 Modem Status Register**

The U1MSR is a read-only register that provides status information on the modem input signals. U1MSR[3:0] is cleared on U1MSR read. Note that modem signals have no direct effect on UART1 operation, they facilitate software implementation of modem signal operations.

#### **Table 377: UART1 Modem Status Register (MSR - address 0x4001 0018) bit description**



## **Chapter 17: LPC408x/407x UART1**



#### **Table 377: UART1 Modem Status Register (MSR - address 0x4001 0018) bit description**

# **17.5.12 UART1 Scratch Pad Register**

The U1SCR has no effect on the UART1 operation. This register can be written and/or read at user's discretion. There is no provision in the interrupt interface that would indicate to the host that a read or write of the U1SCR has occurred.

#### **Table 378: UART1 Scratch Pad Register (SCR - address 0x4001 0014) bit description**



# **17.5.13 UART1 Auto-baud Control Register**

The UART1 Auto-baud Control Register (U1ACR) controls the process of measuring the incoming clock/data rate for the baud rate generation and can be read and written at user's discretion.

**Table 379: Auto-baud Control Register (ACR - address 0x4001 0020) bit description**

| <b>Bit</b> | Symbol             |                                                                                         | <b>Value Description</b>                                                                                                    | <b>Reset</b><br>value      |  |
|------------|--------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------|--|
| 0          | <b>START</b>       |                                                                                         | Auto-baud start bit.<br>This bit is automatically cleared after auto-baud completion.                                       | 0                          |  |
|            |                    | $\Omega$                                                                                | Auto-baud stop (auto-baud is not running).                                                                                  |                            |  |
|            |                    | 1                                                                                       | Auto-baud start (auto-baud is running). Auto-baud run bit. This bit is<br>automatically cleared after auto-baud completion. |                            |  |
| 1          | <b>MODE</b>        |                                                                                         | Auto-baud mode select bit.                                                                                                  | 0                          |  |
|            |                    | Mode 0.<br>0                                                                            |                                                                                                                             |                            |  |
|            |                    | 1                                                                                       | Mode 1.                                                                                                                     |                            |  |
| 2          | <b>AUTORESTART</b> |                                                                                         | Auto-baud restart bit.                                                                                                      | 0                          |  |
|            |                    | 0                                                                                       | No restart                                                                                                                  |                            |  |
|            |                    | $\mathbf{1}$                                                                            | Restart in case of time-out (counter restarts at next UART1 Rx falling edge)                                                |                            |  |
| 7:3        |                    | $\overline{\phantom{0}}$                                                                | Reserved, user software should not write ones to reserved bits. The value read<br>from a reserved bit is not defined.       | $\Omega$                   |  |
| 8          | <b>ABEOINTCLR</b>  |                                                                                         | End of auto-baud interrupt clear bit (write-only).                                                                          | 0                          |  |
|            |                    |                                                                                         | 0                                                                                                                           | Writing a 0 has no impact. |  |
|            |                    | 1                                                                                       | Writing a 1 will clear the corresponding interrupt in the IIR.                                                              |                            |  |
| 9          | <b>ABTOINTCLR</b>  | Auto-baud time-out interrupt clear bit (write-only).<br>0<br>Writing a 0 has no impact. |                                                                                                                             | 0                          |  |
|            |                    |                                                                                         |                                                                                                                             |                            |  |
|            |                    | 1                                                                                       | Writing a 1 will clear the corresponding interrupt in the IIR.                                                              |                            |  |
| $31:10 -$  |                    |                                                                                         | Reserved, user software should not write ones to reserved bits. The value read<br>from a reserved bit is not defined.       | $\Omega$                   |  |

# **17.5.14 Auto-baud**

The UART1 auto-baud function can be used to measure the incoming baud rate based on the "AT" protocol (Hayes command). If enabled the auto-baud feature will measure the bit time of the receive data stream and set the divisor latch registers U1DLM and U1DLL accordingly.

**Remark:** the fractional rate divider is not connected during auto-baud operations, and therefore should not be used when the auto-baud feature is needed.

Auto-baud is started by setting the U1ACR Start bit. Auto-baud can be stopped by clearing the U1ACR Start bit. The Start bit will clear once auto-baud has finished and reading the bit will return the status of auto-baud (pending/finished).

Two auto-baud measuring modes are available which can be selected by the U1ACR Mode bit. In mode 0 the baud rate is measured on two subsequent falling edges of the UART1 RX pin (the falling edge of the start bit and the falling edge of the least significant bit). In mode 1 the baud rate is measured between the falling edge and the subsequent rising edge of the UART1 RX pin (the length of the start bit).

The U1ACR AutoRestart bit can be used to automatically restart baud rate measurement if a time-out occurs (the rate measurement counter overflows). If this bit is set the rate measurement will restart at the next falling edge of the UART1 RX pin.

The auto-baud function can generate two interrupts.

- **•** The U1IIR ABTOInt interrupt will get set if the interrupt is enabled (U1IER ABToIntEn is set and the auto-baud rate measurement counter overflows).
- **•** The U1IIR ABEOInt interrupt will get set if the interrupt is enabled (U1IER ABEOIntEn is set and the auto-baud has completed successfully).

The auto-baud interrupts have to be cleared by setting the corresponding U1ACR ABTOIntClr and ABEOIntEn bits.

Typically the fractional baud rate generator is disabled ( $DIVADDVAL = 0$ ) during auto-baud. However, if the fractional baud rate generator is enabled (DIVADDVAL  $> 0$ ), it is going to impact the measuring of UART1 RX pin baud rate, but the value of the U1FDR register is not going to be modified after rate measurement. Also, when auto-baud is used, any write to U1DLM and U1DLL registers should be done before U1ACR register write. The minimum and the maximum baud rates supported by UART1 are function of pclk, number of data bits, stop bits and parity bits.

(1)

$$
ratemin = \frac{2 \times PCLK}{16 \times 2^{15}} \leq UARTI_{baudrate} \leq \frac{PCLK}{16 \times (2 + databits + paritybits + stopbits)} = ratemax
$$

# **17.5.15 Auto-baud modes**

When the software is expecting an "AT" command, it configures the UART1 with the expected character format and sets the U1ACR Start bit. The initial values in the divisor latches U1DLM and U1DLM don't care. Because of the "A" or "a" ASCII coding  $("A" = 0x41, "a" = 0x61)$ , the UART1 Rx pin sensed start bit and the LSB of the expected character are delimited by two falling edges. When the U1ACR Start bit is set, the auto-baud protocol will execute the following phases:

- 1. On U1ACR Start bit setting, the baud rate measurement counter is reset and the UART1 U1RSR is reset. The U1RSR baud rate is switch to the highest rate.
- 2. A falling edge on UART1 RX pin triggers the beginning of the start bit. The rate measuring counter will start counting pclk cycles optionally pre-scaled by the fractional baud rate generator.
- 3. During the receipt of the start bit, 16 pulses are generated on the RSR baud input with the frequency of the (fractional baud rate pre-scaled) UART1 input clock, guaranteeing the start bit is stored in the U1RSR.
- 4. During the receipt of the start bit (and the character LSB for mode = 0) the rate counter will continue incrementing with the pre-scaled UART1 input clock (pclk).
- 5. If Mode = 0 then the rate counter will stop on next falling edge of the UART1 Rx pin. If Mode  $=$  1 then the rate counter will stop on the next rising edge of the UART1 Rx pin.
- 6. The rate counter is loaded into U1DLM/U1DLL and the baud rate will be switched to normal operation. After setting the U1DLM/U1DLL the end of auto-baud interrupt U1IIR ABEOInt will be set, if enabled. The U1RSR will now continue receiving the remaining bits of the "A/a" character.

# **Chapter 17: LPC408x/407x UART1**



# **17.5.16 UART1 Fractional Divider Register**

The UART1 Fractional Divider Register (U1FDR) controls the clock pre-scaler for the baud rate generation and can be read and written at the user's discretion. This pre-scaler takes the APB clock and generates an output clock according to the specified fractional requirements.

**Important:** If the fractional divider is active (DIVADDVAL > 0) and DLM = 0, the value of the DLL register must be greater than 2.

**Table 380: UART1 Fractional Divider Register (FDR - address 0x4001 0028) bit description**

| <b>Bit</b> | <b>Function</b>  |   | <b>Value Description</b>                                                                                                                                                                   | <b>Reset value</b> |
|------------|------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 3:0        | <b>DIVADDVAL</b> | 0 | Baud rate generation pre-scaler divisor value. If this field is 0, fractional baud<br>rate generator will not impact the UART1 baud rate.                                                  | 0                  |
| 7:4        | MULVAL           |   | Baud rate pre-scaler multiplier value. This field must be greater or equal 1 for<br>UART1 to operate properly, regardless of whether the fractional baud rate<br>generator is used or not. |                    |
| 31:8       |                  |   | Reserved. Read value is undefined, only zero should be written.                                                                                                                            | 0                  |

This register controls the clock pre-scaler for the baud rate generation. The reset value of the register keeps the fractional capabilities of UART1 disabled making sure that UART1 is fully software and hardware compatible with UARTs not equipped with this feature.

<span id="page-481-0"></span>UART1 baud rate can be calculated as  $(n = 1)$ :

(2)

$$
UARTI_{baudrate} = \frac{PCLK}{16 \times (256 \times UIDLM + UIDLL) \times \left(1 + \frac{DivAddVal}{MulVal}\right)}
$$

Where PCLK is the peripheral clock, U1DLM and U1DLL are the standard UART1 baud rate divider registers, and DIVADDVAL and MULVAL are UART1 fractional baud rate generator specific parameters.

The value of MULVAL and DIVADDVAL should comply to the following conditions:

- 1.  $1 \leq MULVAL \leq 15$
- 2.  $0 \leq$  DIVADDVAL  $\leq$  14
- 3. DIVADDVAL < MULVAL

The value of the U1FDR should not be modified while transmitting/receiving data or data may be lost or corrupted.

If the U1FDR register value does not comply to these two requests, then the fractional divider output is undefined. If DIVADDVAL is zero then the fractional divider is disabled, and the clock will not be divided.

### **17.5.16.1 Baud rate calculation**

UART1 can operate with or without using the Fractional Divider. In real-life applications it is likely that the desired baud rate can be achieved using several different Fractional Divider settings. The following algorithm illustrates one way of finding a set of DLM, DLL, MULVAL, and DIVADDVAL values. Such set of parameters yields a baud rate with a relative error of less than 1.1% from the desired one.



#### **Chapter 17: LPC408x/407x UART1**



#### <span id="page-483-0"></span>**Table 381. Fractional Divider setting look-up table**

#### **17.5.16.1.1 Example 1: PCLK = 14.7456 MHz, BR = 9600**

According to the provided algorithm  $DL_{est} = PCLK/(16 \times BR) = 14.7456 MHz / (16 \times 9600)$ = 96. Since this  $DL_{est}$  is an integer number, DIVADDVAL = 0, MULVAL = 1, DLM = 0, and  $DLL = 96$ .

#### **17.5.16.1.2 Example 2: PCLK = 12 MHz, BR = 115200**

According to the provided algorithm  $DL_{est} = PCLK/(16 \times BR) = 12 MHz / (16 \times 115200) =$ 6.51. This DL<sub>est</sub> is not an integer number and the next step is to estimate the FR parameter. Using an initial estimate of  $FR_{est} = 1.5$  a new  $DL_{est} = 4$  is calculated and  $FR_{est}$ is recalculated as  $FR_{est} = 1.628$ . Since FRest = 1.628 is within the specified range of 1.1 and 1.9, DIVADDVAL and MULVAL values can be obtained from the attached look-up table.

The closest value for FRest =  $1.628$  in the look-up [Table 381](#page-483-0) is FR =  $1.625$ . It is equivalent to DIVADDVAL =  $5$  and MULVAL =  $8$ .

Based on these findings, the suggested UART setup would be:  $DLM = 0$ ,  $DLL = 4$ , DIVADDVAL = 5, and MULVAL = 8. According to [Equation 2](#page-481-0) the UART rate is 115384. This rate has a relative error of 0.16% from the originally specified 115200.

# **17.5.17 UART1 Transmit Enable Register**

In addition to being equipped with full hardware flow control (auto-cts and auto-rts mechanisms described above), U1TER enables implementation of software flow control, too. When TxEn=1, UART1 transmitter will keep sending data as long as they are available. As soon as TxEn becomes 0, UART1 transmission will stop.

[Table 382](#page-484-0) describes how to use the TxEn bit in order to achieve hardware flow control. However, it is strongly suggested to let UART1 hardware implemented auto flow control features take for this purpose, and limit the scope of TxEn to software flow control.

U1TER enables implementation of software and hardware flow control. When TXEn=1, UART1 transmitter will keep sending data as long as they are available. As soon as TXEn becomes 0, UART1 transmission will stop.

#### <span id="page-484-0"></span>**Table 382: UART1 Transmit Enable Register (TER - address 0x4001 0030) bit description**



# **17.5.18 UART1 RS485 Control register**

The U1RS485CTRL register controls the configuration of the UART in RS-485/EIA-485 mode.

#### **Table 383: UART1 RS485 Control register (RS485CTRL - address 0x4001 004C) bit description**



# **17.5.19 UART1 RS-485 Address Match register**

The U1RS485ADRMATCH register contains the address match value for RS-485/EIA-485 mode.

#### **Table 384. UART1 RS-485 Address Match register (RS485ADRMATCH - address 0x4001 0050) bit description**



# **17.5.20 UART1 RS-485 Delay value register**

The user may program the 8-bit RS485DLY register with a delay between the last stop bit leaving the TXFIFO and the de-assertion of RTS (or DTR). This delay time is in periods of the baud clock. Any delay time from 0 to 255 bit times may be programmed.

#### **Table 385. UART1 RS-485 Delay value register (RS485DLY - address 0x4001 0054) bit description**



### **17.5.21 RS-485/EIA-485 modes of operation**

The RS-485/EIA-485 feature allows the UART to be configured as an addressable slave. The addressable slave is one of multiple slaves controlled by a single master.

The UART master transmitter will identify an address character by setting the parity bit to '1'. For data characters, the parity bit is set to '0'.

Each UART slave receiver can be assigned a unique address. The slave can be programmed to either manually or automatically reject data following an address which is not theirs.

#### **RS-485/EIA-485 Normal Multidrop Mode (NMM)**

Setting the RS485CTRL bit 0 enables this mode. In this mode, the parity bit is used for the alternative purpose of making a distinction between address and data in received data.

If the receiver is DISABLED (RS485CTRL bit  $1 = '1'$ ) any received data bytes will be ignored and will not be stored in the RXFIFO. When an address byte is detected (parity bit = '1') it will be placed into the RXFIFO and an Rx Data Ready Interrupt will be generated. The processor can then read the address byte and decide whether or not to enable the receiver to accept the following data.

While the receiver is ENABLED (RS485CTRL bit  $1 = 0$ ) all received bytes will be accepted and stored in the RXFIFO regardless of whether they are data or address.

#### **RS-485/EIA-485 Auto Address Detection (AAD) mode**

When both RS485CTRL register bits 0 (9-bit mode enable) and 2 (AAD mode enable) are set, the UART is in auto address detect mode.

In this mode, the receiver will compare any address byte received (parity  $=$  '1') to the 8-bit value programmed into the RS485ADRMATCH register.

If the receiver is DISABLED (RS485CTRL bit  $1 = '1'$ ) any received byte will be discarded if it is either a data byte OR an address byte which fails to match the RS485ADRMATCH value.

When a matching address character is detected it will be pushed onto the RXFIFO along with the parity bit, and the receiver will be automatically enabled (RS485CTRL bit 1 will be cleared by hardware). The receiver will also generate n Rx Data Ready Interrupt.

While the receiver is ENABLED (RS485CTRL bit  $1 = '0'$ ) all bytes received will be accepted and stored in the RXFIFO until an address byte which does not match the RS485ADRMATCH value is received. When this occurs, the receiver will be automatically disabled in hardware (RS485CTRL bit 1 will be set), The received non-matching address character will not be stored in the RXFIFO.

#### **RS-485/EIA-485 Auto Direction Control**

RS485/EIA-485 Mode includes the option of allowing the transmitter to automatically control the state of either the  $\overline{\text{RTS}}$  pin or the  $\overline{\text{DTR}}$  pin as a direction control output signal.

Setting RS485CTRL bit 4 = '1' enables this feature.

Direction control, if enabled, will use the  $\overline{\text{RTS}}$  pin when RS485CTRL bit 3 = '0'. It will use the DTR pin when RS485CTRL bit  $3 = '1'.$ 

When Auto Direction Control is enabled, the selected pin will be asserted (driven low) when the CPU writes data into the TXFIFO. The pin will be de-asserted (driven high) once the last bit of data has been transmitted. See bits 4 and 5 in the RS485CTRL register.

The RS485CTRL bit 4 takes precedence over all other mechanisms controlling RTS (or DTR) with the exception of loopback mode.

#### **RS485/EIA-485 driver delay time**

The driver delay time is the delay between the last stop bit leaving the TXFIFO and the de-assertion of RTS (or DTR). This delay time can be programmed in the 8-bit RS485DLY register. The delay time is in periods of the baud clock. Any delay time from 0 to 255 bit times may be programmed.

#### **RS485/EIA-485 output inversion**

The polarity of the direction control signal on the RTS (or DTR) pins can be reversed by programming bit 5 in the U1RS485CTRL register. When this bit is set, the direction control pin will be driven to logic 1 when the transmitter has data waiting to be sent. The direction control pin will be driven to logic 0 after the last bit of data has been transmitted.

# **UM10562**

**Chapter 18: LPC408x/407x UART0/2/3**

**Rev. 2 — 6 March 2013 User manual**

# **18.1 How to read this chapter**

Most LPC408x/407x family devices include 5 UARTs. A few devices implement only 4 UARTs. Refer to a specific device data sheet for details. UARTs 0, 2, and 3 are essentially the same as UART1, but without modem/flow control signals. UART4, described in the next chapter, adds a synchronous mode and a Smart Card mode.

# **18.2 Basic configuration**

The UART0/2/3 peripherals are configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bits PCUART0/2/3.

**Remark:** On reset, UART0 is enabled (PCUART0 = 1), and UART2/3 are disabled  $(PCUART2/3 = 0).$ 

- 2. Peripheral clock: These UARTs operate from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0).
- 3. Baud rate: In register U0/2/3LCR [\(Table 396](#page-498-0)), set bit DLAB =1. This enables access to registers DLL [\(Table 390](#page-493-0)) and DLM [\(Table 391\)](#page-493-1) for setting the baud rate. Also, if needed, set the fractional baud rate in the fractional divider register ([Table 400](#page-504-0)).
- 4. UART FIFO: Use bit FIFO enable (bit 0) in register U0/2/3FCR [\(Table 395](#page-497-0)) to enable the FIFOs.
- 5. Pins: Select UART pins and pin modes through the relevant IOCON registers ([Section 7.4.1](#page-130-0)).

**Remark:** UART receive pins should not have pull-down resistors enabled.

- 6. Interrupts: To enable UART interrupts set bit DLAB =0 in register U0/2/3LCR ([Table 396](#page-498-0)). This enables access to U0/2/3IER ([Table 392](#page-494-0)). Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 7. DMA: UART0/2/3 transmit and receive functions can operate with the GPDMA controller (see [Table 692\)](#page-831-0).

#### **Chapter 18: LPC408x/407x UART0/2/3**

# **18.3 Features**

- **•** Data sizes of 5, 6, 7, and 8 bits.
- **•** Parity generation and checking: odd, even mark, space or none.
- **•** One or two stop bits.
- **•** 16 byte Receive and Transmit FIFOs.
- **•** Built-in baud rate generator, including a fractional rate divider for great versatility.
- **•** Supports DMA for both transmit and receive.
- **•** Auto-baud capability
- **•** Break generation and detection.
- **•** Multiprocessor addressing mode.
- **•** Support for software flow control.
- **•** RS-485/EIA-485 support.

# **18.4 Architecture**

The architecture of the UARTs 0, 2, and 3 are shown below in the block diagram.

The APB interface provides a communications link between the CPU or host and the UART.

The UARTn receiver block, UnRX, monitors the serial input line, RXDn, for valid input. The UARTn RX Shift Register (UnRSR) accepts valid characters via RXDn. After a valid character is assembled in the UnRSR, it is passed to the UARTn RX Buffer Register FIFO to await access by the CPU or host via the generic host interface.

The UARTn transmitter block, UnTX, accepts data written by the CPU or host and buffers the data in the UARTn TX Holding Register FIFO (UnTHR). The UARTn TX Shift Register (UnTSR) reads the data stored in the UnTHR and assembles the data to transmit via the serial output pin, TXDn.

The UARTn Baud Rate Generator block, UnBRG, generates the timing enables used by the UARTn TX block. The UnBRG clock input source is the APB clock (PCLK). The main clock is divided down per the divisor specified in the UnDLL and UnDLM registers. This divided down clock is the 16x oversample clock.

The interrupt interface contains registers UnIER and UnIIR. The interrupt interface receives several one clock wide enables from the UnTX and UnRX blocks.

Status information from the UnTX and UnRX is stored in the UnLSR. Control information for the UnTX and UnRX is stored in the UnLCR.

# **Chapter 18: LPC408x/407x UART0/2/3**



# **18.5 Pin description**

#### **Table 386: UARTn Pin description**



# **18.6 Register description**

Each UART contains registers as shown in [Table 387.](#page-491-0) The Divisor Latch Access Bit (DLAB) is contained in UnLCR7 and enables access to the Divisor Latches.

#### <span id="page-491-0"></span>**Table 387. Register overview: UART0/2/3 (base address: 0x4000 C000, 0x4008 8000, 0x4009 C000)**



<span id="page-491-1"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

# <span id="page-492-2"></span>**18.6.1 UARTn Receiver Buffer Register**

The UnRBR is the top byte of the UARTn Rx FIFO. The top byte of the Rx FIFO contains the oldest character received and can be read via the bus interface. The LSB (bit 0) represents the "oldest" received data bit. If the character received is less than 8 bits, the unused MSBs are padded with zeroes.

The Divisor Latch Access Bit (DLAB) in LCR must be zero in order to access the UnRBR. The UnRBR is always read-only.

Since PE, FE and BI bits correspond to the byte sitting on the top of the RBR FIFO (i.e. the one that will be read in the next read from the RBR), the right approach for fetching the valid pair of received byte and its status bits is first to read the content of the U0LSR register, and then to read a byte from the UnRBR.

<span id="page-492-0"></span>**Table 388: UARTn Receiver Buffer Register when DLAB = 0, read only (RBR - address 0x4000 C000 (UART0), 0x4009 8000 (UART2), 04009 C000 (UART3) ) bit description**

| <b>Bit</b> | Symbol     | <b>Description</b>                                                                            | <b>Reset Value</b> |
|------------|------------|-----------------------------------------------------------------------------------------------|--------------------|
| 7:0        | <b>RBR</b> | The UARTn Receiver Buffer Register contains the oldest received byte in the UARTn Rx<br>FIFO. | Undefined          |
| $31:8 -$   |            | Reserved, the value read from a reserved bit is not defined.                                  | NA                 |

# <span id="page-492-3"></span>**18.6.2 UARTn Transmit Holding Register**

The UnTHR is the top byte of the UARTn TX FIFO. The top byte is the newest character in the TX FIFO and can be written via the bus interface. The LSB represents the first bit to transmit.

The Divisor Latch Access Bit (DLAB) in UnLCR must be zero in order to access the UnTHR. The UnTHR is always write-only.

#### <span id="page-492-1"></span>**Table 389: UARTn Transmit Holding Register when DLAB = 0, write only (THR - address 0x4000 C000 (UART0), 0x4009 8000 (UART2), 0x4009 C000 (UART3)) bit description**



#### **Chapter 18: LPC408x/407x UART0/2/3**

# **18.6.3 UARTn Divisor Latch LSB register**

The UARTn Divisor Latch is part of the UARTn Baud Rate Generator and holds the value used, along with the Fractional Divider, to divide the APB clock (PCLK) in order to produce the baud rate clock, which must be  $16 \times$  the desired baud rate. The UnDLL and UnDLM registers together form a 16-bit divisor where UnDLL contains the lower 8 bits of the divisor and UnDLM contains the higher 8 bits of the divisor. A 0x0000 value is treated like a 0x0001 value as division by zero is not allowed. The Divisor Latch Access Bit (DLAB) in UnLCR must be one in order to access the UARTn Divisor Latches. Details on how to select the right value for UnDLL and UnDLM can be found later in this chapter, see [Section 18.6.11](#page-504-1).

#### <span id="page-493-0"></span>**Table 390: UARTn Divisor Latch LSB register when DLAB = 1 (DLL - address 0x4000 C000 (UART0), 0x4009 8000 (UART2), 0x4009 C000 (UART3)) bit description**



#### <span id="page-493-1"></span>**Table 391: UARTn Divisor Latch MSB register when DLAB = 1 (DLM - address 0x4000 C004 (UART0), 0x4009 8004 (UART2), 0x4009 C004 (UART3)) bit description**



## **18.6.4 UARTn Interrupt Enable Register**

The UnIER is used to enable the three UARTn interrupt sources.

#### <span id="page-494-0"></span>**Table 392: UARTn Interrupt Enable Register when DLAB = 0 (IER - address 0x4000 C004 (UART0), 0x4009 8004 (UART2), 0x4009 C004 (UART3)) bit description**



# <span id="page-495-1"></span>**18.6.5 UARTn Interrupt Identification Register**

The UnIIR provides a status code that denotes the priority and source of a pending interrupt. The interrupts are frozen during an UnIIR access. If an interrupt occurs during an UnIIR access, the interrupt is recorded for the next UnIIR access.

<span id="page-495-0"></span>**Table 393: UARTn Interrupt Identification Register, read only (IIR - address 0x4000 C008 (UART0), 0x4009 8008 (UART2), 0x4009 C008 (UART3)) bit description**

| <b>Bit</b> | Symbol            | Value | <b>Description</b>                                                                                                                                                                                 | <b>Reset Value</b> |
|------------|-------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 0          | <b>INTSTATUS</b>  |       | Interrupt status. Note that UnIIR[0] is active low. The pending interrupt can be<br>determined by evaluating UnlIR[3:1].                                                                           | 1                  |
|            |                   | 0     | At least one interrupt is pending.                                                                                                                                                                 |                    |
|            |                   | 1     | No interrupt is pending.                                                                                                                                                                           |                    |
| 3:1        | <b>INTID</b>      |       | Interrupt identification. UnIER[3:1] identifies an interrupt corresponding to the<br>UARTn Rx or TX FIFO. All other combinations of UnIER[3:1] not listed below<br>are reserved (000,100,101,111). | 0                  |
|            |                   | 0x3   | - Receive Line Status (RLS).                                                                                                                                                                       |                    |
|            |                   | 0x2   | 2a - Receive Data Available (RDA).                                                                                                                                                                 |                    |
|            |                   | 0x6   | 2b - Character Time-out Indicator (CTI).                                                                                                                                                           |                    |
|            |                   | 0x1   | 3 - THRE Interrupt                                                                                                                                                                                 |                    |
| 5:4        |                   |       | Reserved. Read value is undefined, only zero should be written.                                                                                                                                    | <b>NA</b>          |
| 7:6        | <b>FIFOENABLE</b> |       | Copies of UnFCR[0].                                                                                                                                                                                | 0                  |
| 8          | <b>ABEOINT</b>    |       | End of auto-baud interrupt. True if auto-baud has finished successfully and<br>interrupt is enabled.                                                                                               | 0                  |
| 9          | <b>ABTOINT</b>    |       | Auto-baud time-out interrupt. True if auto-baud has timed out and interrupt is<br>enabled.                                                                                                         | 0                  |
| $31:10 -$  |                   |       | Reserved. Read value is undefined, only zero should be written.                                                                                                                                    | <b>NA</b>          |

Bit UnIIR[9:8] are set by the auto-baud function and signal a time-out or end of auto-baud condition. The auto-baud interrupt conditions are cleared by setting the corresponding Clear bits in the Auto-baud Control Register.

If the IntStatus bit is 1 no interrupt is pending and the IntId bits will be zero. If the IntStatus is 0, a non auto-baud interrupt is pending in which case the IntId bits identify the type of interrupt and handling as described in [Table 394](#page-496-0). Given the status of UnIIR[3:0], an interrupt handler routine can determine the cause of the interrupt and how to clear the active interrupt. The UnIIR must be read in order to clear the interrupt prior to exiting the Interrupt Service Routine.

The UARTn RLS interrupt (UnIIR[3:1] = 011) is the highest priority interrupt and is set whenever any one of four error conditions occur on the UARTn Rx input: overrun error (OE), parity error (PE), framing error (FE) and break interrupt (BI). The UARTn Rx error condition that set the interrupt can be observed via UnLSR[4:1]. The interrupt is cleared upon an UnLSR read.

The UARTn RDA interrupt (UnIIR $[3:1] = 010$ ) shares the second level priority with the CTI interrupt (UnIIR[3:1] = 110). The RDA is activated when the UARTn Rx FIFO reaches the trigger level defined in UnFCR[7:6] and is reset when the UARTn Rx FIFO depth falls below the trigger level. When the RDA interrupt goes active, the CPU can read a block of data defined by the trigger level.

#### **Chapter 18: LPC408x/407x UART0/2/3**

The CTI interrupt (UnIIR[3:1] = 110) is a second level interrupt and is set when the UARTn Rx FIFO contains at least one character and no UARTn Rx FIFO activity has occurred in 3.5 to 4.5 character times. Any UARTn Rx FIFO activity (read or write of UARTn RSR) will clear the interrupt. This interrupt is intended to flush the UARTn RBR after a message has been received that is not a multiple of the trigger level size. For example, if a peripheral wished to send a 105 character message and the trigger level was 10 characters, the CPU would receive 10 RDA interrupts resulting in the transfer of 100 characters and 1 to 5 CTI interrupts (depending on the service routine) resulting in the transfer of the remaining 5 characters.



#### <span id="page-496-0"></span>**Table 394: UARTn Interrupt Handling**

<span id="page-496-1"></span>[1] Values "0000", "0011", "0101", "0111", "1000", "1001", "1010", "1011","1101","1110","1111" are reserved.

<span id="page-496-2"></span>[2] For details see [Section 18.6.8 "UARTn Line Status Register"](#page-499-1)

<span id="page-496-3"></span>[3] For details see [Section 18.6.1 "UARTn Receiver Buffer Register"](#page-492-2)

<span id="page-496-4"></span>[4] For details see [Section 18.6.5 "UARTn Interrupt Identification Register"](#page-495-1) and [Section 18.6.2 "UARTn](#page-492-3)  [Transmit Holding Register"](#page-492-3)

The UARTn THRE interrupt (UnIIR[3:1] = 001) is a third level interrupt and is activated when the UARTn THR FIFO is empty provided certain initialization conditions have been met. These initialization conditions are intended to give the UARTn THR FIFO a chance to fill up with data to eliminate many THRE interrupts from occurring at system start-up. The initialization conditions implement a one character delay minus the stop bit whenever THRE = 1 and there have not been at least two characters in the UnTHR at one time since the last THRE  $=$  1 event. This delay is provided to give the CPU time to write data to UnTHR without a THRE interrupt to decode and service. A THRE interrupt is set immediately if the UARTn THR FIFO has held two or more characters at one time and currently, the UnTHR is empty. The THRE interrupt is reset when a UnTHR write occurs or a read of the UnIIR occurs and the THRE is the highest interrupt (UnIIR[3:1] = 001).

# **18.6.6 UARTn FIFO Control Register**

The write-only UnFCR controls the operation of the UARTn Rx and TX FIFOs.

#### <span id="page-497-0"></span>**Table 395: UARTn FIFO Control Register, write only (FCR - address 0x4000 C008 (UART0), 0x4009 8008 (UART2), 0x4007 C008 (UART3)) bit description**



#### <span id="page-497-1"></span>**18.6.6.1 DMA Operation**

The user can optionally operate the UART transmit and/or receive using DMA. The DMA mode is determined by the DMA Mode Select bit in the FCR register. This bit only has an affect when the FIFOs are enabled via the FIFO Enable bit in the FCR register.

#### **UART receiver DMA**

In DMA mode, the receiver DMA request is asserted on the event of the receiver FIFO level becoming equal to or greater than trigger level, or if a character timeout occurs. See the description of the RX Trigger Level above. The receiver DMA request is cleared by the DMA controller.

#### **UART transmitter DMA**

In DMA mode, the transmitter DMA request is asserted on the event of the transmitter FIFO transitioning to not full. The transmitter DMA request is cleared by the DMA controller.

# **18.6.7 UARTn Line Control Register**

The UnLCR determines the format of the data character that is to be transmitted or received.

#### <span id="page-498-0"></span>**Table 396: UARTn Line Control Register (LCR - address 0x4000 C00C (UART0), 0x4009 800C (UART2), 0x4009 C00C (UART3)) bit description**



# **18.6.8 UARTn Line Status Register**

The UnLSR is a read-only register that provides status information on the UARTn TX and RX blocks.

#### <span id="page-499-1"></span><span id="page-499-0"></span>**Table 397: UARTn Line Status Register (LSR - address 0x4000 C014 (UART0), 0x4009 8014 (UART2), 0x4009 C014 (UART3)) bit description**



#### **Chapter 18: LPC408x/407x UART0/2/3**

#### **Table 397: UARTn Line Status Register (LSR - address 0x4000 C014 (UART0), 0x4009 8014 (UART2), 0x4009 C014 (UART3)) bit description**



# **18.6.9 UARTn Scratch Pad Register**

The UnSCR has no effect on the UARTn operation. This register can be written and/or read at user's discretion. There is no provision in the interrupt interface that would indicate to the host that a read or write of the UnSCR has occurred.

#### <span id="page-500-0"></span>**Table 398: UARTn Scratch Pad Register (SCR - address 0x4000 C01C (UART0), 0x4009 801C (UART2), 0x4009 C01C (UART3)) bit description**



# **18.6.10 UARTn Auto-baud Control Register**

The UARTn Auto-baud Control Register (UnACR) controls the process of measuring the incoming clock/data rate for the baud rate generation and can be read and written at user's discretion.

<span id="page-501-0"></span>**Table 399: UARTn Auto-baud Control Register (ACR - address 0x4000 C020 (UART0), 0x4009 8020 (UART2), 0x4009 C020 (UART3)) bit description**

| <b>Bit</b> | <b>Symbol</b>      |             | <b>Value Description</b>                                                                                                                                       | <b>Reset value</b> |
|------------|--------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 0          | <b>START</b>       |             | Start bit. This bit is automatically cleared after auto-baud completion.                                                                                       | 0                  |
|            |                    | 0           | Auto-baud stop (auto-baud is not running).                                                                                                                     |                    |
|            |                    | 1           | Auto-baud start (auto-baud is running). Auto-baud run bit. This bit is<br>automatically cleared after auto-baud completion.                                    |                    |
| 1          | <b>MODE</b>        |             | Auto-baud mode select bit.                                                                                                                                     | 0                  |
|            |                    | 0           | Mode 0.                                                                                                                                                        |                    |
|            |                    | 1           | Mode 1.                                                                                                                                                        |                    |
| 2          | <b>AUTORESTART</b> |             | Restart bit.                                                                                                                                                   | 0                  |
|            |                    | 0           | No restart.                                                                                                                                                    |                    |
|            |                    | 1           | Restart in case of time-out (counter restarts at next UARTn Rx falling edge)                                                                                   | 0                  |
| 7:3        |                    |             | Reserved. Read value is undefined, only zero should be written.                                                                                                | <b>NA</b>          |
| 8          | <b>ABEOINTCLR</b>  |             | End of auto-baud interrupt clear bit (write-only accessible). Writing a 1 will<br>clear the corresponding interrupt in the UnIIR. Writing a 0 has no impact.   | $\Omega$           |
|            |                    | 0           | No impact.                                                                                                                                                     |                    |
|            |                    | 1           | Clear the corresponding interrupt in the IIR.                                                                                                                  |                    |
| 9          | <b>ABTOINTCLR</b>  |             | Auto-baud time-out interrupt clear bit (write-only accessible). Writing a 1 will<br>clear the corresponding interrupt in the UnIIR. Writing a 0 has no impact. | 0                  |
|            |                    | 0           | No impact.                                                                                                                                                     |                    |
|            |                    | $\mathbf 1$ | Clear the corresponding interrupt in the IIR.                                                                                                                  |                    |
| $31:10 -$  |                    |             | Reserved. Read value is undefined, only zero should be written.                                                                                                | ΝA                 |

#### **18.6.10.1 Auto-baud**

The UARTn auto-baud function can be used to measure the incoming baud rate based on the "AT" protocol (Hayes command). If enabled the auto-baud feature will measure the bit time of the receive data stream and set the divisor latch registers UnDLM and UnDLL accordingly.

**Remark:** the fractional rate divider is not connected during auto-baud operations, and therefore should not be used when the auto-baud feature is needed.

Auto-baud is started by setting the UnACR Start bit. Auto-baud can be stopped by clearing the UnACR Start bit. The Start bit will clear once auto-baud has finished and reading the bit will return the status of auto-baud (pending/finished).

Two auto-baud measuring modes are available which can be selected by the UnACR Mode bit. In mode 0 the baud rate is measured on two subsequent falling edges of the UARTn Rx pin (the falling edge of the start bit and the falling edge of the least significant bit). In mode 1 the baud rate is measured between the falling edge and the subsequent rising edge of the UARTn Rx pin (the length of the start bit).

The UnACR AutoRestart bit can be used to automatically restart baud rate measurement if a time-out occurs (the rate measurement counter overflows). If this bit is set the rate measurement will restart at the next falling edge of the UARTn Rx pin.

The auto-baud function can generate two interrupts.

- **•** The UnIIR ABTOInt interrupt will get set if the interrupt is enabled (UnIER ABToIntEn is set and the auto-baud rate measurement counter overflows).
- **•** The UnIIR ABEOInt interrupt will get set if the interrupt is enabled (UnIER ABEOIntEn is set and the auto-baud has completed successfully).

The auto-baud interrupts have to be cleared by setting the corresponding UnACR ABTOIntClr and ABEOIntEn bits.

Typically the fractional baud rate generator is disabled ( $DIVADDVAL = 0$ ) during auto-baud. However, if the fractional baud rate generator is enabled (DIVADDVAL > 0), it is going to impact the measuring of UARTn Rx pin baud rate, but the value of the UnFDR register is not going to be modified after rate measurement. Also, when auto-baud is used, any write to UnDLM and UnDLL registers should be done before UnACR register write. The minimum and the maximum baud rates supported by UARTn are function of pclk, number of data bits, stop bits and parity bits.

(3)

$$
ratemin = \frac{2 \times PCLK}{16 \times 2^{15}} \le UARTn_{baudrate} \le \frac{PCLK}{16 \times (2 + databits + paritybits + stopbits)} = ratemax
$$

#### **18.6.10.2 Auto-baud modes**

When the software is expecting an "AT" command, it configures the UARTn with the expected character format and sets the UnACR Start bit. The initial values in the divisor latches UnDLM and UnDLM don't care. Because of the "A" or "a" ASCII coding  $("A" = 0x41, "a" = 0x61)$ , the UARTn Rx pin sensed start bit and the LSB of the expected character are delimited by two falling edges. When the UnACR Start bit is set, the auto-baud protocol will execute the following phases:

- 1. On UnACR Start bit setting, the baud rate measurement counter is reset and the UARTn UnRSR is reset. The UnRSR baud rate is switch to the highest rate.
- 2. A falling edge on UARTn Rx pin triggers the beginning of the start bit. The rate measuring counter will start counting pclk cycles optionally pre-scaled by the fractional baud rate generator.
- 3. During the receipt of the start bit, 16 pulses are generated on the RSR baud input with the frequency of the (fractional baud rate pre-scaled) UARTn input clock, guaranteeing the start bit is stored in the UnRSR.
- 4. During the receipt of the start bit (and the character LSB for mode = 0) the rate counter will continue incrementing with the pre-scaled UARTn input clock (pclk).
- 5. If Mode = 0 then the rate counter will stop on next falling edge of the UARTn Rx pin. If Mode  $= 1$  then the rate counter will stop on the next rising edge of the UARTn Rx pin.

6. The rate counter is loaded into UnDLM/UnDLL and the baud rate will be switched to normal operation. After setting the UnDLM/UnDLL the end of auto-baud interrupt UnIIR ABEOInt will be set, if enabled. The UnRSR will now continue receiving the remaining bits of the "A/a" character.


### **18.6.11 UARTn Fractional Divider Register**

The UARTn Fractional Divider Register (UnFDR) controls the clock pre-scaler for the baud rate generation and can be read and written at the user's discretion. This pre-scaler takes the APB clock and generates an output clock according to the specified fractional requirements.

**Important:** If the fractional divider is active (DIVADDVAL > 0) and DLM = 0, the value of the DLL register must be greater than 2.

**Table 400: UARTn Fractional Divider Register (FDR - address 0x4000 C028 (UART0), 0x4009 8028 (UART2), 0x4009 C028 (UART3)) bit description**

| <b>Bit</b> | <b>Function</b>  |   | <b>Value Description</b>                                                                                                                                                                   | <b>Reset value</b> |
|------------|------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 3:0        | <b>DIVADDVAL</b> | 0 | Baud Rate generation pre-scaler divisor value. If this field is 0, fractional baud<br>rate generator will not impact the UART nbaud rate.                                                  | 0                  |
| 7:4        | MULVAL           |   | Baud Rate pre-scaler multiplier value. This field must be greater or equal 1 for<br>UARTn to operate properly, regardless of whether the fractional baud rate<br>generator is used or not. |                    |
| 31:8       |                  |   | Reserved. Read value is undefined, only zero should be written.                                                                                                                            | 0                  |

This register controls the clock pre-scaler for the baud rate generation. The reset value of the register keeps the fractional capabilities of the UART disabled, making sure that the UART is fully software and hardware compatible with UARTs not equipped with this feature.

<span id="page-504-0"></span>The UART baud rate can be calculated as  $(n = 0/2/3)$ :

(4)

$$
UARTn_{baudrate} = \frac{PCLK}{16 \times (256 \times UnDLM + UnDLL) \times \left(1 + \frac{DivAddVal}{MulVal}\right)}
$$

Where PCLK is the peripheral clock, UnDLM and UnDLL are the standard UART baud rate divider registers, and DIVADDVAL and MULVAL are UART fractional baud rate generator specific parameters.

The value of MULVAL and DIVADDVAL should comply to the following conditions:

- 1.  $1 < MULVAL < 15$
- 2.  $0 <$  DIVADDVAL  $<$  14
- 3. DIVADDVAL < MULVAL

The value of the UnFDR should not be modified while transmitting/receiving data or data may be lost or corrupted.

If the UnFDR register value does not comply to these two requests, then the fractional divider output is undefined. If DIVADDVAL is zero then the fractional divider is disabled, and the clock will not be divided.

### **18.6.11.1 Baud rate calculation**

UARTn can operate with or without using the Fractional Divider. In real-life applications it is likely that the desired baud rate can be achieved using several different Fractional Divider settings. The following algorithm illustrates one way of finding a set of DLM, DLL, MULVAL, and DIVADDVAL values. Such set of parameters yields a baud rate with a relative error of less than 1.1% from the desired one.



#### **Chapter 18: LPC408x/407x UART0/2/3**



### <span id="page-506-0"></span>**Table 401. Fractional Divider setting look-up table**

### **18.6.11.1.1 Example 1: PCLK = 14.7456 MHz, BR = 9600**

According to the provided algorithm  $DL_{est} = PCLK/(16 \times BR) = 14.7456 MHz / (16 \times 9600)$ = 96. Since this  $DL_{est}$  is an integer number, DIVADDVAL = 0, MULVAL = 1, DLM = 0, and  $DLL = 96$ .

#### **18.6.11.1.2 Example 2: PCLK = 12 MHz, BR = 115200**

According to the provided algorithm  $DL_{est} = PCLK/(16 \times BR) = 12 MHz / (16 \times 115200) =$ 6.51. This DL<sub>est</sub> is not an integer number and the next step is to estimate the FR parameter. Using an initial estimate of  $FR_{est} = 1.5$  a new  $DL_{est} = 4$  is calculated and  $FR_{est}$ is recalculated as  $FR_{est} = 1.628$ . Since FRest = 1.628 is within the specified range of 1.1 and 1.9, DIVADDVAL and MULVAL values can be obtained from the attached look-up table.

The closest value for FRest =  $1.628$  in the look-up [Table 401](#page-506-0) is FR =  $1.625$ . It is equivalent to DIVADDVAL =  $5$  and MULVAL =  $8$ .

Based on these findings, the suggested UART setup would be:  $DLM = 0$ ,  $DLL = 4$ , DIVADDVAL = 5, and MULVAL = 8. According to [Equation 4](#page-504-0) the UART rate is 115384. This rate has a relative error of 0.16% from the originally specified 115200.

### **18.6.12 UARTn Transmit Enable Register**

The UnTER register enables implementation of software flow control. When TXEn=1, UARTn transmitter will keep sending data as long as they are available. As soon as TXEn becomes 0, UARTn transmission will stop.

[Table 402](#page-507-0) describes how to use the TXEn bit in order to achieve software flow control.

#### <span id="page-507-0"></span>**Table 402: UARTn Transmit Enable Register (TER - address 0x4000 C030 (UART0), 0x4009 8030 (UART2), 0x4009 C030 (UART3)) bit description**



### **18.6.13 UARTn RS485 Control register**

The UnRS485CTRL register controls configuration of the RS-485/EIA-485 mode.

#### **Table 403: UARTn RS485 Control register (RS485CTRL - address 0x4000 C04C (UART0), 0x4009 804C (UART2), 0x4009 C04C (UART3)) bit description**



### **18.6.14 UARTn RS-485 Address Match register**

The UnRS485ADRMATCH register contains the address match value for RS-485/EIA-485 mode.

#### **Table 404. UARTn RS-485 Address Match register (RS485ADRMATCH - address 0x4000 C050 (UART0), RS485ADRMATCH - 0x4009 8050 (UART2), RS485ADRMATCH - 0x4009 C050 (UART3)) bit description**



### **18.6.15 UARTn RS-485 Delay value register**

The user may program the 8-bit RS485DLY register with a delay between the last stop bit leaving the TXFIFO and the de-assertion of Un\_OE. This delay time is in periods of the baud clock. Any delay time from 0 to 255 bit times may be programmed.

#### **Table 405. UARTn RS-485 Delay value register (RS485DLY - address 0x4000 0054 (UART0), RS485DLY - 0x4009 8054 (UART2), RS485DLY - 0x4009 C054 (UART3)) bit description**



### <span id="page-509-0"></span>**18.6.16 RS-485/EIA-485 modes of operation**

The RS-485/EIA-485 feature allows the UART to be configured as an addressable slave. The addressable slave is one of multiple slaves controlled by a single master.

The UART master transmitter will identify an address character by setting the parity bit to '1'. For data characters, the parity bit is set to '0'.

Each UART slave receiver can be assigned a unique address. The slave can be programmed to either manually or automatically reject data following an address which is not theirs.

#### **RS-485/EIA-485 Normal Multidrop Mode (NMM)**

Setting the RS485CTRL bit 0 enables this mode. In this mode, the parity bit is used for the alternative purpose of making a distinction between address and data in received data.

If the receiver is DISABLED (RS485CTRL bit  $1 = '1'$ ) any received data bytes will be ignored and will not be stored in the RXFIFO. When an address byte is detected (parity bit = '1') it will be placed into the RXFIFO and an Rx Data Ready Interrupt will be generated. The processor can then read the address byte and decide whether or not to enable the receiver to accept the following data.

While the receiver is ENABLED (RS485CTRL bit  $1 = 0$ ) all received bytes will be accepted and stored in the RXFIFO regardless of whether they are data or address.

#### **RS-485/EIA-485 Auto Address Detection (AAD) mode**

When both RS485CTRL register bits 0 (9-bit mode enable) and 2 (AAD mode enable) are set, the UART is in auto address detect mode.

In this mode, the receiver will compare any address byte received (parity  $=$  '1') to the 8-bit value programmed into the RS485ADRMATCH register.

If the receiver is DISABLED (RS485CTRL bit  $1 = '1'$ ) any received byte will be discarded if it is either a data byte OR an address byte which fails to match the RS485ADRMATCH value.

When a matching address character is detected it will be pushed onto the RXFIFO along with the parity bit, and the receiver will be automatically enabled (RS485CTRL bit 1 will be cleared by hardware). The receiver will also generate n Rx Data Ready Interrupt.

While the receiver is ENABLED (RS485CTRL bit  $1 = '0'$ ) all bytes received will be accepted and stored in the RXFIFO until an address byte which does not match the RS485ADRMATCH value is received. When this occurs, the receiver will be automatically disabled in hardware (RS485CTRL bit 1 will be set), The received non-matching address character will not be stored in the RXFIFO.

#### **RS-485/EIA-485 Auto Direction Control**

RS485/EIA-485 Mode includes the option of allowing the transmitter to automatically control the state of the UnOE pin as a direction control output signal.

Setting RS485CTRL bit 4 = '1' enables this feature.

When Auto Direction Control is enabled, the UnOE pin will be asserted (driven low) when the CPU writes data into the TXFIFO. The pin will be de-asserted (driven high) once the last bit of data has been transmitted. See bits 4 and 5 in the RS485CTRL register.

When Auto Direction Control is enabled, the selected pin will be asserted (driven low) when the CPU writes data into the TXFIFO. The pin will be de-asserted (driven high) once the last bit of data has been transmitted. See bits 4 and 5 in the RS485CTRL register.

#### **RS485/EIA-485 driver delay time**

The driver delay time is the delay between the last stop bit leaving the TXFIFO and the de-assertion of UnOE. This delay time can be programmed in the 8-bit RS485DLY register. The delay time is in periods of the baud clock. Any delay time from 0 to 255 bit times may be programmed.

#### **RS485/EIA-485 output inversion**

The polarity of the direction control signal on the UnOE pin can be reversed by programming bit 5 in the UnRS485CTRL register. When this bit is set, the direction control pin will be driven to logic 1 when the transmitter has data waiting to be sent. The direction control pin will be driven to logic 0 after the last bit of data has been transmitted.

# **UM10562**

**Chapter 19: LPC408x/407x UART4**

**Rev. 2 — 6 March 2013 User manual**

# **19.1 How to read this chapter**

Most LPC408x/407x family devices include 5 UARTs. A few devices do not include UART4. Refer to [Section 1.4](#page-7-0) and specific device data sheets for details. UART4 is essentially the same as UARTs 02/3, but with an added synchronous mode and smartcard mode.

# **19.2 Basic configuration**

UART4 is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCUART4.

**Remark:** On reset, UART4 is disabled (PCUART4 = 0).

- 2. Peripheral clock: This UART operates from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0).
- 3. Baud rate: In register U4LCR [\(Table 416\)](#page-522-0), set bit DLAB =1. This enables access to registers DLL [\(Table 410](#page-516-0)) and DLM [\(Table 411\)](#page-516-1) for setting the baud rate. Also, if needed, set the fractional baud rate in the fractional divider register ([Table 422](#page-529-0)).
- 4. UART FIFO: Use bit FIFO enable (bit 0) in register U4FCR [\(Table 415\)](#page-521-0) to enable the FIFOs.
- 5. Pins: Select UART pins and pin modes through the relevant IOCON registers ([Section 7.4.1](#page-130-0)).

**Remark:** UART receive pins should not have pull-down resistors enabled.

- 6. Interrupts: To enable UART interrupts set bit DLAB =0 in register U4LCR [\(Table 416\)](#page-522-0). This enables access to U4IER [\(Table 412\)](#page-517-0). Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 7. DMA: UART4 transmit and receive functions can operate with the GPDMA controller (see [Table 692](#page-831-0)).

## **19.3 Features**

- **•** Data sizes of 5, 6, 7, and 8 bits.
- **•** Parity generation and checking: odd, even mark, space or none.
- **•** One or two stop bits.
- **•** 16 byte Receive and Transmit FIFOs.
- **•** Built-in baud rate generator, including a fractional rate divider for great versatility.
- **•** Supports DMA for both transmit and receive.
- **•** Auto-baud capability
- **•** Break generation and detection.
- **•** Multiprocessor addressing mode.
- **•** IrDA mode to support infrared communication.
- **•** Support for software flow control.
- **•** RS-485/EIA-485 9-bit mode support with output enable.
- **•** Optional synchronous send or receive mode.
- **•** Optional ISO 7816-3 compliant smartcard interface.

# **19.4 Architecture**

The architecture of UART4 is shown below in the block diagram.

The APB interface provides a communications link between the CPU or host and the UART.

The UART4 receiver block, U4RX, monitors the serial input line, RXDn, for valid input. The UART4 RX Shift Register (U4RSR) accepts valid characters via RXDn. After a valid character is assembled in U4RSR, it is passed to the UART4 RX Buffer Register FIFO to await access by the CPU or host via the generic host interface.

The UART4 transmitter block, U4TX, accepts data written by the CPU or host and buffers the data in the UART4 TX Holding Register FIFO (U4THR). The UART4 TX Shift Register (U4TSR) reads the data stored in U4THR and assembles the data to transmit via the serial output pin, TXDn.

The UART4 Baud Rate Generator block, U4BRG, generates the timing enables used by the UART4 TX block. The U4BRG clock input source is the APB clock (PCLK). The main clock is divided down per the divisor specified in the U4DLL and U4DLM registers. This divided down clock is the 16x oversample clock.

The interrupt interface contains registers U4IER and U4IIR. The interrupt interface receives several one clock wide enables from the U4TX and U4RX blocks.

Status information from the U4TX and U4RX is stored in the U4LSR. Control information for the U4TX and U4RX is stored in U4LCR.



# **19.5 Pin description**

#### **Table 406: UART4 Pin description**



# **19.6 Register description**

The Divisor Latch Access Bit (DLAB) is contained in U4LCR7 and enables access to the Divisor Latches.

**Table 407. Register overview: UART4 (base address: 0x400A 4000)**

| <b>Name</b>                        | <b>Access</b> | <b>Address</b><br>offset | <b>Description</b>                                                                                                                                                               | <b>Reset</b><br>value <sup>[1]</sup> | <b>Table</b> |
|------------------------------------|---------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------|
| <b>RBR</b>                         | <b>RO</b>     | 0x000                    | Receiver Buffer Register. Contains the next received character<br>to be read ( $DLAB = 0$ ).                                                                                     | <b>NA</b>                            | 408          |
| <b>THR</b>                         | <b>WO</b>     | 0x000                    | Transmit Holding Register. The next character to be transmitted<br>is written here ( $DLAB = 0$ ).                                                                               | <b>NA</b>                            | 409          |
| <b>DLL</b>                         | R/W           | 0x000                    | Divisor Latch LSB. Least significant byte of the baud rate divisor<br>value. The full divisor is used to generate a baud rate from the<br>fractional rate divider (DLAB =1).     | 0x01                                 | 410          |
| <b>DLM</b>                         | R/W           | 0x004                    | Divisor Latch MSB. Most significant byte of the baud rate divisor<br>value. The full divisor is used to generate a baud rate from the<br>fractional rate divider ( $DLAB = 1$ ). | $\mathsf 0$                          | 411          |
| <b>IER</b>                         | R/W           | 0x004                    | Interrupt Enable Register. Contains individual interrupt enable<br>bits for the 7 potential UART interrupts (DLAB =0).                                                           | 0                                    | 412          |
| $\ensuremath{\mathsf{IIR}}\xspace$ | <b>RO</b>     | 0x008                    | Interrupt ID Register. Identifies which interrupt(s) are pending.                                                                                                                | 0x01                                 | 413          |
| <b>FCR</b>                         | <b>WO</b>     | 0x008                    | FIFO Control Register. Controls UART FIFO usage and modes.                                                                                                                       | $\mathsf 0$                          | 415          |
| <b>LCR</b>                         | R/W           | 0x00C                    | Line Control Register. Contains controls for frame formatting<br>and break generation.                                                                                           | 0                                    | 416          |
| LSR                                | <b>RO</b>     | 0x014                    | Line Status Register. Contains flags for transmit and receive<br>status, including line errors.                                                                                  | 0x60                                 | 417          |
| <b>SCR</b>                         | R/W           | 0x01C                    | Scratch Pad Register. 8-bit temporary storage for software.                                                                                                                      | 0                                    | 418          |
| <b>ACR</b>                         | R/W           | 0x020                    | Auto-baud Control Register. Contains controls for the auto-baud<br>feature.                                                                                                      | $\pmb{0}$                            | 419          |
| <b>ICR</b>                         | R/W           | 0x024                    | IrDA Control Register. Enables and configures the IrDA<br>mode.                                                                                                                  | 0                                    | 420          |
| <b>FDR</b>                         | R/W           | 0x028                    | Fractional Divider Register. Generates a clock input for the baud<br>rate divider.                                                                                               | 0x10                                 | 422          |
| <b>OSR</b>                         | R/W           | 0x02C                    | Oversampling register. Controls the degree of oversampling<br>during each bit time.                                                                                              | 0xF0                                 | 424          |
| <b>SCICTRL</b>                     | R/W           | 0x048                    | Smart Card Interface control register. Enables and configures<br>the smartcard Interface feature.                                                                                | 0                                    | 425          |
| RS485CTRL                          | R/W           | 0x04C                    | RS-485/EIA-485 Control. Contains controls to configure various<br>aspects of RS-485/EIA-485 modes.                                                                               | 0                                    | 426          |
| <b>ADRMATCH</b>                    | R/W           | 0x050                    | RS-485/EIA-485 address match. Contains the address match<br>value for RS-485/EIA-485 mode.                                                                                       | 0                                    | 427          |
| RS485DLY                           | R/W           | 0x054                    | RS-485/EIA-485 direction control delay.                                                                                                                                          | 0                                    | 428          |
| <b>SYNCCTRL</b>                    | R/W           | 0x058                    | Synchronous mode control register.                                                                                                                                               | 0                                    | 429          |

<span id="page-514-0"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

### <span id="page-515-2"></span>**19.6.1 UART4 Receiver Buffer Register**

The U4RBR is the top byte of the UART4 Rx FIFO. The top byte of the Rx FIFO contains the oldest character received and can be read via the bus interface. The LSB (bit 0) represents the "oldest" received data bit. If the character received is less than 8 bits, the unused MSBs are padded with zeroes.

The Divisor Latch Access Bit (DLAB) in LCR must be zero in order to access the U4RBR. The U4RBR is always read-only.

Since PE, FE and BI bits correspond to the byte sitting on the top of the RBR FIFO (i.e. the one that will be read in the next read from the RBR), the right approach for fetching the valid pair of received byte and its status bits is first to read the content of the U0LSR register, and then to read a byte from the U4RBR.

<span id="page-515-1"></span>**Table 408: UART4 Receiver Buffer Register when DLAB = 0 (RBR - address 0x400A 4000 ) bit description**

| <b>Bit</b> | <b>Symbol</b> | <b>Description</b>                                                                            | <b>Reset Value</b> |
|------------|---------------|-----------------------------------------------------------------------------------------------|--------------------|
| 7:0        | <b>RBR</b>    | The UART4 Receiver Buffer Register contains the oldest received byte in the UART4 Rx<br>FIFO. | Undefined          |
| - 31:8     |               | Reserved, the value read from a reserved bit is not defined.                                  | NA                 |

### <span id="page-515-3"></span>**19.6.2 UART4 Transmit Holding Register**

The U4THR is the top byte of the UART4 TX FIFO. The top byte is the newest character in the TX FIFO and can be written via the bus interface. The LSB represents the first bit to transmit.

The Divisor Latch Access Bit (DLAB) in U4LCR must be zero in order to access the U4THR. The U4THR is always write-only.

<span id="page-515-0"></span>



### **19.6.3 UART4 Divisor Latch LSB register**

The UART4 Divisor Latch is part of the UART4 Baud Rate Generator and holds the value used, along with the Fractional Divider, to divide the APB clock (PCLK) in order to produce the baud rate clock, which must be  $16\times$  the desired baud rate. The U4DLL and U4DLM registers together form a 16-bit divisor where U4DLL contains the lower 8 bits of the divisor and U4DLM contains the higher 8 bits of the divisor. A 0x0000 value is treated like a 0x0001 value as division by zero is not allowed. The Divisor Latch Access Bit (DLAB) in U4LCR must be one in order to access the UART4 Divisor Latches. Details on how to select the right value for U4DLL and U4DLM can be found later in this chapter, see [Section 19.6.12.](#page-529-1)

#### <span id="page-516-0"></span>**Table 410: UART4 Divisor Latch LSB register when DLAB = 1 (DLL - address 0x400A 4000 ) bit description**



#### <span id="page-516-1"></span>**Table 411: UART4 Divisor Latch MSB register when DLAB = 1 (DLM - address 0x400A 4004 ) bit description**



# **19.6.4 UART4 Interrupt Enable Register**

The U4IER is used to enable the three UART4 interrupt sources.

### <span id="page-517-0"></span>**Table 412: UART4 Interrupt Enable Register when DLAB = 0 (IER - address 0x400A 4004 ) bit description**



### <span id="page-518-1"></span>**19.6.5 UART4 Interrupt Identification Register**

The U4IIR provides a status code that denotes the priority and source of a pending interrupt. The interrupts are frozen during an U4IIR access. If an interrupt occurs during an U4IIR access, the interrupt is recorded for the next U4IIR access.

<span id="page-518-0"></span>**Table 413: UART4 Interrupt Identification Register (IIR - address 0x400A 4008) bit description**

| <b>Bit</b>   | <b>Symbol</b>     |     | <b>Value Description</b>                                                                                                                                                                           | <b>Reset</b><br><b>Value</b>             |     |
|--------------|-------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----|
| $\mathbf{0}$ | <b>INTSTATUS</b>  |     | Interrupt status. Note that U4IIR[0] is active low. The pending interrupt can be<br>determined by evaluating U4IIR[3:1].                                                                           |                                          |     |
|              |                   | 0   | At least one interrupt is pending.                                                                                                                                                                 |                                          |     |
|              |                   | 1   | No interrupt is pending.                                                                                                                                                                           |                                          |     |
| 3:1          | <b>INTID</b>      |     | Interrupt identification. U4IER[3:1] identifies an interrupt corresponding to the<br>UART4 Rx or TX FIFO. All other combinations of U4IER[3:1] not listed below<br>are reserved (000,100,101,111). | 0                                        |     |
|              |                   | 0x3 | 1 - Receive Line Status (RLS).                                                                                                                                                                     |                                          |     |
|              |                   | 0x2 | 2a - Receive Data Available (RDA).                                                                                                                                                                 |                                          |     |
|              |                   |     | 0x6                                                                                                                                                                                                | 2b - Character Time-out Indicator (CTI). |     |
|              |                   |     |                                                                                                                                                                                                    |                                          | 0x1 |
| 5:4          |                   |     | Reserved. Read value is undefined, only zero should be written.                                                                                                                                    | NA.                                      |     |
| 7:6          | <b>FIFOENABLE</b> |     | Copies of U4FCR[0].                                                                                                                                                                                | 0                                        |     |
| 8            | <b>ABEOINT</b>    |     | End of auto-baud interrupt. True if auto-baud has finished successfully and<br>interrupt is enabled.                                                                                               | 0                                        |     |
| 9            | <b>ABTOINT</b>    |     | Auto-baud time-out interrupt. True if auto-baud has timed out and interrupt is<br>enabled.                                                                                                         | 0                                        |     |
| $31:10 -$    |                   |     | Reserved. Read value is undefined, only zero should be written.                                                                                                                                    | <b>NA</b>                                |     |

Bit U4IIR[9:8] are set by the auto-baud function and signal a time-out or end of auto-baud condition. The auto-baud interrupt conditions are cleared by setting the corresponding Clear bits in the Auto-baud Control Register.

If the IntStatus bit is 1 no interrupt is pending and the IntId bits will be zero. If the IntStatus is 0, a non auto-baud interrupt is pending in which case the IntId bits identify the type of interrupt and handling as described in [Table 414](#page-519-0). Given the status of U4IIR[3:0], an interrupt handler routine can determine the cause of the interrupt and how to clear the active interrupt. The U4IIR must be read in order to clear the interrupt prior to exiting the Interrupt Service Routine.

The UART4 RLS interrupt  $(U4IIR[3:1] = 011)$  is the highest priority interrupt and is set whenever any one of four error conditions occur on the UART4 Rx input: overrun error (OE), parity error (PE), framing error (FE) and break interrupt (BI). The UART4 Rx error condition that set the interrupt can be observed via U0LSR[4:1]. The interrupt is cleared upon an U4LSR read.

### **Chapter 19: LPC408x/407x UART4**

The UART4 RDA interrupt (U4IIR[3:1] = 010) shares the second level priority with the CTI interrupt (U4IIR $[3:1] = 110$ ). The RDA is activated when the UART4 Rx FIFO reaches the trigger level defined in U4FCR[7:6] and is reset when the UART4 Rx FIFO depth falls below the trigger level. When the RDA interrupt goes active, the CPU can read a block of data defined by the trigger level.

The CTI interrupt (U4IIR[3:1] = 110) is a second level interrupt and is set when the UART4 Rx FIFO contains at least one character and no UART4 Rx FIFO activity has occurred in 3.5 to 4.5 character times. Any UART4 Rx FIFO activity (read or write of UART4 RSR) will clear the interrupt. This interrupt is intended to flush the UART4 RBR after a message has been received that is not a multiple of the trigger level size. For example, if a peripheral wished to send a 105 character message and the trigger level was 10 characters, the CPU would receive 10 RDA interrupts resulting in the transfer of 100 characters and 1 to 5 CTI interrupts (depending on the service routine) resulting in the transfer of the remaining 5 characters.



### <span id="page-519-0"></span>**Table 414: UART4 Interrupt Handling**

<span id="page-519-1"></span>[1] Values "0000", "0011", "0101", "0111", "1000", "1001", "1010", "1011","1101","1110","1111" are reserved.

<span id="page-519-2"></span>[2] For details see [Section 19.6.8 "UART4 Line Status Register"](#page-523-1)

<span id="page-519-3"></span>[3] For details see [Section 19.6.1 "UART4 Receiver Buffer Register"](#page-515-2)

<span id="page-519-4"></span>[4] For details see [Section 19.6.5 "UART4 Interrupt Identification Register"](#page-518-1) and [Section 19.6.2 "UART4](#page-515-3)  [Transmit Holding Register"](#page-515-3)

The UART4 THRE interrupt (U4IIR[3:1] = 001) is a third level interrupt and is activated when the UART4 THR FIFO is empty provided certain initialization conditions have been met. These initialization conditions are intended to give the UART4 THR FIFO a chance to fill up with data to eliminate many THRE interrupts from occurring at system start-up. The initialization conditions implement a one character delay minus the stop bit whenever THRE = 1 and there have not been at least two characters in the U4THR at one time since the last THRE = 1 event. This delay is provided to give the CPU time to write data to U4THR without a THRE interrupt to decode and service. A THRE interrupt is set

# **NXP Semiconductors UM10562**

## **Chapter 19: LPC408x/407x UART4**

immediately if the UART4 THR FIFO has held two or more characters at one time and currently, the U4THR is empty. The THRE interrupt is reset when a U4THR write occurs or a read of the U4IIR occurs and the THRE is the highest interrupt (U4IIR[3:1] = 001).

# **19.6.6 UART4 FIFO Control Register**

The write-only U4FCR controls the operation of the UART4 Rx and TX FIFOs.

<span id="page-521-0"></span>



### <span id="page-521-1"></span>**19.6.6.1 DMA Operation**

The user can optionally operate the UART transmit and/or receive using DMA. The DMA mode is determined by the DMA Mode Select bit in the FCR register. This bit only has an affect when the FIFOs are enabled via the FIFO Enable bit in the FCR register.

### **UART receiver DMA**

In DMA mode, the receiver DMA request is asserted on the event of the receiver FIFO level becoming equal to or greater than trigger level, or if a character timeout occurs. See the description of the RX Trigger Level above. The receiver DMA request is cleared by the DMA controller.

### **UART transmitter DMA**

In DMA mode, the transmitter DMA request is asserted on the event of the transmitter FIFO transitioning to not full. The transmitter DMA request is cleared by the DMA controller.

### **19.6.7 UART4 Line Control Register**

The U4LCR determines the format of the data character that is to be transmitted or received.

### <span id="page-522-1"></span><span id="page-522-0"></span>**Table 416: UART4 Line Control Register (LCR - address 0x400A 400C) bit description**



### <span id="page-523-1"></span>**19.6.8 UART4 Line Status Register**

The U4LSR is a read-only register that provides status information on the UART4 TX and RX blocks.

<span id="page-523-0"></span>



#### **Table 417: UART4 Line Status Register (LSR - address 0x400A 4014) bit description**



### **19.6.9 UART4 Scratch Pad Register**

The U4SCR has no effect on the UART4 operation. This register can be written and/or read at user's discretion. There is no provision in the interrupt interface that would indicate to the host that a read or write of the U4SCR has occurred.

#### <span id="page-524-0"></span>**Table 418: UART4 Scratch Pad Register (SCR - address 0x400A 401C) bit description**



### **19.6.10 UART4 Auto-baud Control Register**

The UART4 Auto-baud Control Register (U4ACR) controls the process of measuring the incoming clock/data rate for the baud rate generation and can be read and written at user's discretion.

<span id="page-525-0"></span>



### **19.6.10.1 Auto-baud**

The UART4 auto-baud function can be used to measure the incoming baud rate based on the "AT" protocol (Hayes command). If enabled the auto-baud feature will measure the bit time of the receive data stream and set the divisor latch registers U4DLM and U4DLL accordingly.

**Remark:** the fractional rate divider is not connected during auto-baud operations, and therefore should not be used when the auto-baud feature is needed.

Auto-baud is started by setting the U4ACR Start bit. Auto-baud can be stopped by clearing the U4ACR Start bit. The Start bit will clear once auto-baud has finished and reading the bit will return the status of auto-baud (pending/finished).

Two auto-baud measuring modes are available which can be selected by the U4ACR Mode bit. In mode 0 the baud rate is measured on two subsequent falling edges of the UART4 Rx pin (the falling edge of the start bit and the falling edge of the least significant bit). In mode 1 the baud rate is measured between the falling edge and the subsequent rising edge of the UART4 Rx pin (the length of the start bit).

The U4ACR AutoRestart bit can be used to automatically restart baud rate measurement if a time-out occurs (the rate measurement counter overflows). If this bit is set the rate measurement will restart at the next falling edge of the UART4 Rx pin.

The auto-baud function can generate two interrupts.

- **•** The U4IIR ABTOInt interrupt will get set if the interrupt is enabled (U4IER ABToIntEn is set and the auto-baud rate measurement counter overflows).
- **•** The U4IIR ABEOInt interrupt will get set if the interrupt is enabled (U4IER ABEOIntEn is set and the auto-baud has completed successfully).

The auto-baud interrupts have to be cleared by setting the corresponding U4ACR ABTOIntClr and ABEOIntEn bits.

Typically the fractional baud rate generator is disabled (DIVADDVAL = 0) during auto-baud. However, if the fractional baud rate generator is enabled (DIVADDVAL > 0), it is going to impact the measuring of UART4 Rx pin baud rate, but the value of the U4FDR register is not going to be modified after rate measurement. Also, when auto-baud is used, any write to U4DLM and U4DLL registers should be done before U4ACR register write. The minimum and the maximum baud rates supported by UART4 are function of pclk, number of data bits, stop bits and parity bits.

$$
^{(5)}
$$

$$
ratemin = \frac{2 \times PCLK}{16 \times 2^{15}} \leq UART4_{baudrate} \leq \frac{PCLK}{16 \times (2 + databits + paritybits + stopbits)} = ratemax
$$

#### **19.6.10.2 Auto-baud modes**

When the software is expecting an "AT" command, it configures the UART4 with the expected character format and sets the U4ACR Start bit. The initial values in the divisor latches U4DLM and U4DLM don't care. Because of the "A" or "a" ASCII coding  $("A" = 0x41, "a" = 0x61)$ , the UART4 Rx pin sensed start bit and the LSB of the expected character are delimited by two falling edges. When the U4ACR Start bit is set, the auto-baud protocol will execute the following phases:

- 1. On U4ACR Start bit setting, the baud rate measurement counter is reset and the UART4 U4RSR is reset. The U4RSR baud rate is switch to the highest rate.
- 2. A falling edge on UART4 Rx pin triggers the beginning of the start bit. The rate measuring counter will start counting pclk cycles optionally pre-scaled by the fractional baud rate generator.
- 3. During the receipt of the start bit, 16 pulses are generated on the RSR baud input with the frequency of the (fractional baud rate pre-scaled) UART4 input clock, guaranteeing the start bit is stored in the U4RSR.
- 4. During the receipt of the start bit (and the character LSB for mode = 0) the rate counter will continue incrementing with the pre-scaled UART4 input clock (pclk).
- 5. If Mode = 0 then the rate counter will stop on next falling edge of the UART4 Rx pin. If Mode  $=$  1 then the rate counter will stop on the next rising edge of the UART4 Rx pin.
- 6. The rate counter is loaded into U4DLM/U4DLL and the baud rate will be switched to normal operation. After setting the U4DLM/U4DLL the end of auto-baud interrupt U4IIR ABEOInt will be set, if enabled. The U4RSR will now continue receiving the remaining bits of the "A/a" character.



### **19.6.11 UART4 IrDA Control Register**

The IrDA Control Register enables and configures the IrDA mode on each UART. The value of U4ICR should not be changed while transmitting or receiving data, or data loss or corruption may occur.

<span id="page-528-0"></span>**Table 420: UART4 IrDA Control Register (ICR - address 0x400A 4024) bit description**

| <b>Bit</b> | <b>Symbol</b>     |          | <b>Value Description</b>                                                    | <b>Reset</b><br>value |
|------------|-------------------|----------|-----------------------------------------------------------------------------|-----------------------|
| 0          | <b>IRDAEN</b>     |          | IrDA mode                                                                   | 0                     |
|            |                   | $\Omega$ | Disabled. IrDA mode on UART4 is disabled, UART4 acts as a standard<br>UART. |                       |
|            |                   | 1        | Enabled. IrDA mode on UART4 is enabled.                                     |                       |
| 1          | <b>IRDAINV</b>    |          | Serial input direction.                                                     | 0                     |
|            |                   | $\Omega$ | Not inverted.                                                               |                       |
|            |                   | 1        | Inverted. This has no effect on the serial output.                          |                       |
| 2          | <b>FIXPULSEEN</b> |          | IrDA fixed pulse width mode.                                                | 0                     |
|            |                   | $\Omega$ | Disabled.                                                                   |                       |
|            |                   | 1        | Enabled.                                                                    |                       |
| 5:3        | <b>PULSEDIV</b>   |          | Configures the pulse when $FixPulseEn = 1$ .                                | 0                     |
|            |                   | 0x0      | 2xTPCLK                                                                     |                       |
|            |                   | 0x1      | 4xTPCLK                                                                     |                       |
|            |                   | 0x2      | 8xTPCLK                                                                     |                       |
|            |                   | 0x3      | 16xTPCLK                                                                    |                       |
|            |                   | 0x4      | 32xTPCLK                                                                    |                       |
|            |                   | 0x5      | 64xTPCLK                                                                    |                       |
|            |                   | 0x6      | 128xTPCLK                                                                   |                       |
|            |                   | 0x7      | 256xTPCLK                                                                   |                       |
| 31:6       |                   |          | Reserved. Read value is undefined, only zero should be written.             | 0                     |

The PulseDiv bits in U4ICR are used to select the pulse width when the fixed pulse width mode is used in IrDA mode (IrDAEn = 1 and  $FixPulseEn = 1$ ). The value of these bits should be set so that the resulting pulse width is at least 1.63 µs. [Table 421](#page-528-1) shows the possible pulse widths.

#### <span id="page-528-1"></span>**Table 421: IrDA Pulse Width**



### <span id="page-529-1"></span>**19.6.12 UART4 Fractional Divider Register**

The UART4 Fractional Divider Register (U4FDR) controls the clock pre-scaler for the baud rate generation and can be read and written at the user's discretion. This pre-scaler takes the APB clock and generates an output clock according to the specified fractional requirements.

**Important:** If the fractional divider is active (DIVADDVAL > 0) and DLM = 0, the value of the DLL register must be greater than 2.

<span id="page-529-0"></span>**Table 422: UART4 Fractional Divider Register (FDR - address 0x400A 4028) bit description**

| <b>Bit</b> | <b>Function</b> |   | <b>Value Description</b>                                                                                                                                                                   | <b>Reset value</b> |
|------------|-----------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 3:0        | DIVADDVAL       | 0 | Baud Rate generation pre-scaler divisor value. If this field is 0, fractional baud<br>rate generator will not impact the UART4 baud rate.                                                  | 0                  |
| 7:4        | MULVAL          |   | Baud Rate pre-scaler multiplier value. This field must be greater or equal 1 for<br>UART4 to operate properly, regardless of whether the fractional baud rate<br>generator is used or not. |                    |
| 31:8       |                 |   | Reserved. Read value is undefined, only zero should be written.                                                                                                                            | 0                  |

This register controls the clock pre-scaler for the baud rate generation. The reset value of the register keeps the fractional capabilities of the UART disabled, making sure that the UART is fully software and hardware compatible with UARTs not equipped with this feature.

<span id="page-529-2"></span>The UART baud rate can be calculated as:

(6)

$$
UART4_{baudrate} = \frac{PCLK}{16 \times (256 \times U4DLM + U4DLL) \times \left(1 + \frac{DivAddVal}{MulVal}\right)}
$$

Where PCLK is the peripheral clock, U4DLM and U4DLL are the standard UART baud rate divider registers, and DIVADDVAL and MULVAL are UART fractional baud rate generator specific parameters.

The value of MULVAL and DIVADDVAL should comply to the following conditions:

- 1.  $1 \leq MULVAL \leq 15$
- 2.  $0 <$  DIVADDVAL  $<$  14
- 3. DIVADDVAL < MULVAL

The value of the U4FDR should not be modified while transmitting/receiving data or data may be lost or corrupted.

If the U4FDR register value does not comply to these two requests, then the fractional divider output is undefined. If DIVADDVAL is zero then the fractional divider is disabled, and the clock will not be divided.

### **19.6.12.1 Baud rate calculation**

UART4 can operate with or without using the Fractional Divider. In real-life applications it is likely that the desired baud rate can be achieved using several different Fractional Divider settings. The following algorithm illustrates one way of finding a set of DLM, DLL, MULVAL, and DIVADDVAL values. Such set of parameters yields a baud rate with a relative error of less than 1.1% from the desired one.



#### **Chapter 19: LPC408x/407x UART4**



#### <span id="page-531-0"></span>**Table 423. Fractional Divider setting look-up table**

### **19.6.12.1.1 Example 1: PCLK = 14.7456 MHz, BR = 9600**

According to the provided algorithm  $DL_{est} = PCLK/(16 \times BR) = 14.7456 MHz / (16 \times 9600)$ = 96. Since this  $DL_{est}$  is an integer number, DIVADDVAL = 0, MULVAL = 1, DLM = 0, and  $DLL = 96$ .

#### **19.6.12.1.2 Example 2: PCLK = 12 MHz, BR = 115200**

According to the provided algorithm  $DL_{est} = PCLK/(16 \times BR) = 12 MHz / (16 \times 115200) =$ 6.51. This DL<sub>est</sub> is not an integer number and the next step is to estimate the FR parameter. Using an initial estimate of  $FR_{est} = 1.5$  a new  $DL_{est} = 4$  is calculated and  $FR_{est}$ is recalculated as  $FR_{est} = 1.628$ . Since FRest = 1.628 is within the specified range of 1.1 and 1.9, DIVADDVAL and MULVAL values can be obtained from the attached look-up table.

The closest value for FRest = 1.628 in the look-up Table  $423$  is FR = 1.625. It is equivalent to DIVADDVAL =  $5$  and MULVAL =  $8$ .

Based on these findings, the suggested UART setup would be:  $DLM = 0$ ,  $DLL = 4$ , DIVADDVAL = 5, and MULVAL = 8. According to [Equation 6](#page-529-2) the UART rate is 115384. This rate has a relative error of 0.16% from the originally specified 115200.

### <span id="page-532-1"></span>**19.6.13 UART4 Oversampling Register**

In most applications, the UART samples received data 16 times in each nominal bit time, and sends bits that are 16 input clocks wide. This register allows software to control the ratio between the input clock and bit clock. This is required for smartcard mode, and provides an alternative to fractional division for other modes.

<span id="page-532-0"></span>**Table 424. UART4 Oversampling Register (OSR - address 0x400A 402C) bit description**

| <b>Bit</b> | Symbol       | <b>Description</b>                                                                                                                                                                                                                                                  | <b>Reset value</b> |
|------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| $\Omega$   |              | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                     | ΝA                 |
| 3:1        |              | OSFRAC Fractional part of the oversampling ratio, in units of $1/8$ th of an input clock period. (001 =<br>$0.125, \ldots, 111 = 0.875$                                                                                                                             | 0                  |
| 7:4        | <b>OSINT</b> | Integer part of the oversampling ratio, minus 1. The reset values equate to the normal<br>operating mode of 16 input clocks per bit time.                                                                                                                           | 0xF                |
| 14:8       | <b>FDINT</b> | In smartcard mode, these bits act as a more-significant extension of the OSint field,<br>allowing an oversampling ratio up to 2048 as required by ISO7816-3. In smartcard mode,<br>bits 14:4 should initially be set to 371, yielding an oversampling ratio of 372. | 0                  |
| $31:15 -$  |              | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                     | ΝA                 |

**Example:** For a baud rate of 3.25Mbps with a 24 MHz UART clock frequency, the ideal oversampling ratio is 24/3.25 or 7.3846. Setting OSInt to 0110 for 7 clocks/bit and OSFrac to 011 for 0.375 clocks/bit, results in an oversampling ratio of 7.375.

In smartcard mode, OSInt is extended by FDInt. This extends the possible oversampling to 2048, as required to support ISO 7816-3. Note that this value can be exceeded when D<0, but this is not supported by the UART. When smartcard mode is enabled, the initial value of OSInt and FDInt should be programmed as "00101110011" (372 minus one).

### <span id="page-533-1"></span>**19.6.14 UART4 Smart Card Interface Control register**

This register allows the UART to be used in ISO7816-3 compliant asynchronous smartcard applications.

<span id="page-533-0"></span>



### **19.6.14.1 Smartcard Connection**

When the SCIEN bit in the U4SCICTRL register is set as described above, the UART provides bidirectional serial data on the TXD pin. No RXD pin is used when SCIEN is 1. If the UART SCLK function is enabled in the I/O Configuration block, a serial clock is output on the pin: use of such a clock is optional for smartcards. Software must use timers to implement character and block waiting times (no hardware support via trigger signals is provided in the UART). GPIO pins can be used to control the smartcard reset and power pins.

### **19.6.14.2 Smartcard Setup**

The following must be set up in smartcard applications:

- **•** If necessary, reset the UART as described in [Section 3.5.](#page-53-0)
- **•** Program one IOCON register to enable a UART TXD function.
- **•** If the smartcard to be communicated with requires (or may require) a clock, program one IOCON register for the UART SCLK function. The UART will use it as an output.
- **•** Enable the UART clock and set up UART clocking for an initial UART frequency of 3.58 MHz.
- **•** Program the OSR [\(Section 19.6.13\)](#page-532-1) for 372x oversampling.
- **•** Program the LCR [\(Section 19.6.7](#page-522-1)) for 8-bit characters, parity enabled, even parity.
- **•** Program the GPIO signals associated with the smartcard so that (in this order):
	- **–** Reset is low.
	- **–** VCC is provided to the card (GPIO pins do not have the required 200 mA drive).
	- **–** VPP (if provided to the card) is at "idle" state.
- **•** Program SCICTRL ([Section 19.6.14](#page-533-1)) to enable the smartcard feature with the desired options.
- **•** Set up one or more timer(s) to provide timing as needed for ISO 7816 startup.

Thereafter, software should monitor the UART and timer status so as to interact with the smartcard as described in ISO 7816 3.2.b and subsequently.

### **19.6.15 UART4 RS485 Control register**

The U4RS485CTRL register controls configuration of the RS-485/EIA-485 mode.

<span id="page-534-0"></span>**Table 426: UART4 RS485 Control register (RS485CTRL - address 0x400A 404C) bit description**

| <b>Bit</b>  |              |                | <b>Symbol Value Description</b>                                                                                                                                                                                                                        | <b>Reset value</b>                                                                                                                                                                       |  |
|-------------|--------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0           | <b>NMMEN</b> |                | NMM enable.                                                                                                                                                                                                                                            | 0                                                                                                                                                                                        |  |
|             |              | 0              | RS-485/EIA-485 Normal Multidrop Mode (NMM) is disabled.                                                                                                                                                                                                |                                                                                                                                                                                          |  |
|             |              | 1              | RS-485/EIA-485 Normal Multidrop Mode (NMM) is enabled. In this mode, an<br>address is detected when a received byte causes the USART to set the parity error<br>and generate an interrupt. See Section 19.6.18 "RS-485/EIA-485 modes of<br>operation". |                                                                                                                                                                                          |  |
| $\mathbf 1$ | <b>RXDIS</b> |                | Receiver enable.                                                                                                                                                                                                                                       | 0                                                                                                                                                                                        |  |
|             |              | 0              | Enabled.                                                                                                                                                                                                                                               |                                                                                                                                                                                          |  |
|             |              | 1              | Disabled.                                                                                                                                                                                                                                              |                                                                                                                                                                                          |  |
| 2           | <b>AADEN</b> |                | AAD enable                                                                                                                                                                                                                                             | $\Omega$                                                                                                                                                                                 |  |
|             |              | 0              | Disabled.                                                                                                                                                                                                                                              |                                                                                                                                                                                          |  |
|             |              | 1              | Enabled.                                                                                                                                                                                                                                               |                                                                                                                                                                                          |  |
| 3           |              | $\blacksquare$ | Reserved.                                                                                                                                                                                                                                              |                                                                                                                                                                                          |  |
| 4           | <b>DCTRL</b> |                | Direction control for DIR pin.                                                                                                                                                                                                                         | 0                                                                                                                                                                                        |  |
|             |              | $\Omega$       | Disable Auto Direction Control.                                                                                                                                                                                                                        |                                                                                                                                                                                          |  |
|             |              | 1              | Enable Auto Direction Control.                                                                                                                                                                                                                         |                                                                                                                                                                                          |  |
| 5           | <b>OINV</b>  |                | Direction control pin polarity.<br>This bit reverses the polarity of the direction control signal on the DIR pin.                                                                                                                                      | $\Omega$                                                                                                                                                                                 |  |
|             |              |                | $\Omega$                                                                                                                                                                                                                                               | Low. The direction control pin will be driven to logic '0' when the transmitter has data<br>to be sent. It will be driven to logic '1' after the last bit of data has been transmitted.  |  |
|             |              |                | 1                                                                                                                                                                                                                                                      | High. The direction control pin will be driven to logic '1' when the transmitter has data<br>to be sent. It will be driven to logic '0' after the last bit of data has been transmitted. |  |
| 31:6        |              |                | Reserved, user software should not write ones to reserved bits. The value read from<br>a reserved bit is not defined.                                                                                                                                  | <b>NA</b>                                                                                                                                                                                |  |

### **19.6.16 UART4 RS-485 Address Match register**

The U4RS485ADRMATCH register contains the address match value for RS-485/EIA-485 mode.

<span id="page-535-0"></span>



### **19.6.17 UART4 RS-485 Delay value register**

The user may program the 8-bit RS485DLY register with a delay between the last stop bit leaving the TXFIFO and the de-assertion of U4\_OE. This delay time is in periods of the baud clock. Any delay time from 0 to 255 bit times may be programmed.

<span id="page-535-1"></span>**Table 428. UART4 RS-485 Delay value register (RS485DLY - address 0x400A 4054) bit description**

| <b>Bit</b> | <b>Symbol</b> | <b>Description</b>                                                                                              | <b>Reset value</b> |
|------------|---------------|-----------------------------------------------------------------------------------------------------------------|--------------------|
| 7:0        | <b>DLY</b>    | Contains the direction control (U4OE) delay value. This register works in conjunction with<br>an 8-bit counter. |                    |
| 31:8       |               | Reserved. Read value is undefined, only zero should be written.                                                 | ΝA                 |

### <span id="page-535-2"></span>**19.6.18 RS-485/EIA-485 modes of operation**

The RS-485/EIA-485 feature allows the UART to be configured as an addressable slave. The addressable slave is one of multiple slaves controlled by a single master.

The UART master transmitter will identify an address character by setting the parity bit to '1'. For data characters, the parity bit is set to '0'.

Each UART slave receiver can be assigned a unique address. The slave can be programmed to either manually or automatically reject data following an address which is not theirs.

#### **RS-485/EIA-485 Normal Multidrop Mode (NMM)**

Setting the RS485CTRL bit 0 enables this mode. In this mode, the parity bit is used for the alternative purpose of making a distinction between address and data in received data.

If the receiver is DISABLED (RS485CTRL bit  $1 = '1'$ ) any received data bytes will be ignored and will not be stored in the RXFIFO. When an address byte is detected (parity bit = '1') it will be placed into the RXFIFO and an Rx Data Ready Interrupt will be generated. The processor can then read the address byte and decide whether or not to enable the receiver to accept the following data.

While the receiver is ENABLED (RS485CTRL bit  $1 = 0'$ ) all received bytes will be accepted and stored in the RXFIFO regardless of whether they are data or address.

### **RS-485/EIA-485 Auto Address Detection (AAD) mode**

When both RS485CTRL register bits 0 (9-bit mode enable) and 2 (AAD mode enable) are set, the UART is in auto address detect mode.

In this mode, the receiver will compare any address byte received (parity  $=$  '1') to the 8-bit value programmed into the RS485ADRMATCH register.

If the receiver is DISABLED (RS485CTRL bit  $1 = '1'$ ) any received byte will be discarded if it is either a data byte OR an address byte which fails to match the RS485ADRMATCH value.

When a matching address character is detected it will be pushed onto the RXFIFO along with the parity bit, and the receiver will be automatically enabled (RS485CTRL bit 1 will be cleared by hardware). The receiver will also generate n Rx Data Ready Interrupt.

While the receiver is ENABLED (RS485CTRL bit  $1 = '0'$ ) all bytes received will be accepted and stored in the RXFIFO until an address byte which does not match the RS485ADRMATCH value is received. When this occurs, the receiver will be automatically disabled in hardware (RS485CTRL bit 1 will be set), The received non-matching address character will not be stored in the RXFIFO.

#### **RS-485/EIA-485 Auto Direction Control**

RS485/EIA-485 Mode includes the option of allowing the transmitter to automatically control the state of the U4OE pin as a direction control output signal.

Setting RS485CTRL bit  $4 = '1'$  enables this feature.

When Auto Direction Control is enabled, the U4OE pin will be asserted (driven low) when the CPU writes data into the TXFIFO. The pin will be de-asserted (driven high) once the last bit of data has been transmitted. See bits 4 and 5 in the RS485CTRL register.

When Auto Direction Control is enabled, the selected pin will be asserted (driven low) when the CPU writes data into the TXFIFO. The pin will be de-asserted (driven high) once the last bit of data has been transmitted. See bits 4 and 5 in the RS485CTRL register.

#### **RS485/EIA-485 driver delay time**

The driver delay time is the delay between the last stop bit leaving the TXFIFO and the de-assertion of U4OE. This delay time can be programmed in the 8-bit RS485DLY register. The delay time is in periods of the baud clock. Any delay time from 0 to 255 bit times may be programmed.

#### **RS485/EIA-485 output inversion**

The polarity of the direction control signal on the U4OE pin can be reversed by programming bit 5 in the U4RS485CTRL register. When this bit is set, the direction control pin will be driven to logic 1 when the transmitter has data waiting to be sent. The direction control pin will be driven to logic 0 after the last bit of data has been transmitted.

### **19.6.19 UART4 Synchronous mode control register**

SYNCCTRL register controls the synchronous mode. When this mode is in effect, the UART generates or receives a bit clock on the SCLK pin and applies it to the transmit and receive shift registers.

<span id="page-537-0"></span>**Table 429. UART4 Synchronous mode control register (SYNCCTRL - address 0x400A 4058) bit description**

| <b>Bit</b> | Symbol          |                                                             | <b>Value Description</b>                                                                                                                                                           | <b>Reset value</b> |
|------------|-----------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 0          | <b>SYNC</b>     |                                                             | Enables synchronous mode.                                                                                                                                                          | 0                  |
|            |                 | $\Omega$                                                    | <b>Disabled</b>                                                                                                                                                                    |                    |
|            |                 | 1                                                           | Enabled                                                                                                                                                                            |                    |
| 1          | <b>CSRC</b>     |                                                             | Clock source select.                                                                                                                                                               | 0                  |
|            |                 | 0                                                           | Synchronous slave mode (SCLK in)                                                                                                                                                   |                    |
|            |                 | 1                                                           | Synchronous master mode (SCLK out)                                                                                                                                                 |                    |
| 2          | <b>FES</b>      |                                                             | Falling edge sampling.                                                                                                                                                             | $\mathbf 0$        |
|            |                 | 0                                                           | RxD is sampled on the rising edge of SCLK                                                                                                                                          |                    |
|            |                 | 1                                                           | RxD is sampled on the falling edge of SCLK                                                                                                                                         |                    |
| 3          | <b>TSBYPASS</b> |                                                             | Transmit synchronization bypass in synchronous slave mode.                                                                                                                         | 0                  |
|            |                 | $\Omega$                                                    | The input clock is synchronized prior to being used in clock edge detection logic.                                                                                                 |                    |
|            |                 | 1                                                           | The input clock is not synchronized prior to being used in clock edge detection<br>logic. This allows for a high er input clock rate at the expense of potential<br>metastability. |                    |
| 4          | <b>CSCEN</b>    |                                                             | Continuous master clock enable (used only when CSRC is 1)                                                                                                                          | 0                  |
|            |                 | 0<br>SCLK cycles only when characters are being sent on TxD |                                                                                                                                                                                    |                    |
|            |                 | 1                                                           | SCLK runs continuously (characters can be received on RxD independently from<br>transmission on TxD)                                                                               |                    |
| 5          | <b>SSSDIS</b>   | Start/stop bits                                             |                                                                                                                                                                                    | $\Omega$           |
|            |                 | 0                                                           | Send start and stop bits as in other modes.                                                                                                                                        |                    |
|            |                 | 1                                                           | Do not send start/stop bits.                                                                                                                                                       |                    |
| 6          | <b>CCCLR</b>    |                                                             | Continuous clock clear                                                                                                                                                             | 0                  |
|            |                 | 0                                                           | CSCEN is under software control.                                                                                                                                                   |                    |
|            |                 | 1                                                           | Hardware clears CSCEN after each character is received.                                                                                                                            |                    |
| 31:6       |                 |                                                             | Reserved. The value read from a reserved bit is not defined.                                                                                                                       | <b>NA</b>          |

After reset, synchronous mode is disabled. Synchronous mode is enabled by setting the SYNC bit. When SYNC is 1, the UART operates as follows:

- 1. The CSRC bit controls whether the UART sends (master mode) or receives (slave mode) a serial bit clock on the SCLK pin.
- 2. When CSRC is 1 selecting master mode, the CSCEN bit selects whether the UART produces clocks on SCLK continuously (CSCEN=1) or only when transmit data is being sent on TxD (CSCEN=0).

3. The SSDIS bit controls whether start and stop bits are used. When SSDIS is 0, the UART sends and samples for start and stop bits as in other modes. When SSDIS is 1, the UART neither sends nor samples for start or stop bits, and each falling edge on SCLK samples a data bit on RxD into the receive shift register, as well as shifting the transmit shift register.

The rest of this section provides further details of operation when SYNC is 1.

Data changes on TxD from falling edges on SCLK. When SSDIS is 0, the FES bit controls whether the UART samples serial data on RxD on rising edges or falling edges on SCLK. When SSDIS is 1, the UART ignores FES and always samples RxD on falling edges on SCLK.

The combination SYNC=1, CSRC=1, CSCEN=1, and SSDIS=1 is a difficult operating mode, because SCLK applies to both directions of data flow and there is no defined mechanism to signal the receivers when valid data is present on TxD or RxD.

Lacking such a mechanism, SSDIS=1 can be used with CSCEN=0 or CSRC=0 in a mode similar to the SPI protocol, in which characters are (at least conceptually) "exchanged" between the UART and remote device for each set of 8 clock cycles on SCLK. Such operation can be called full-duplex, but the same hardware mode can be used in a half-duplex way under control of a higher-layer protocol, in which the source of SCLK toggles it in groups of N cycles whenever data is to be sent in either direction. (N being the number of bits/character.)

When the UART4 is the clock source (CSRC=1), such half-duplex operation can lead to the requirement of writing a dummy character to the Transmitter Holding Register in order to generate 8 clocks so that a character can be received. The CCCLR bit provides a more natural way of programming half-duplex reception. When the higher-layer protocol dictates that the UART should receive a character, software should write the SYNCCTRL register with CSCEN=1 and CCCLR=1. After the UART has sent N clock cycles and thus received a character, it clears the CSCEN bit. If more characters need to be received thereafter, software can repeat setting CSCEN and CCCLR.

Aside from such half-duplex operation, the primary use of CSCEN=1 is with SSDIS=0, so that start bits indicate the transmission of each character in each direction.

**UM10562**

**Chapter 20: LPC408x/407x CAN controller**

**Rev. 2 — 6 March 2013 User manual**

# **20.1 Basic configuration**

The CAN1/2 peripherals are configured using the following registers:

- 1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bits PCAN1/2.
	- **Remark:** On reset, the CAN1/2 blocks are disabled (PCAN1/2 = 0).
- 2. Peripheral clock: The CAN interfaces operate from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0).

**Remark:** If CAN baud rates above 100 kbit/s (see [Table 442\)](#page-558-0) are needed, do not select the IRC as the clock source (see [Section 3.11](#page-68-0)).

- 3. Wake-up: CAN controllers are able to wake up the microcontroller from Power-down mode, see [Section 3.12.8.](#page-71-0)
- 4. Pins: Select CAN1/2 pins through and their pin modes through the relevant IOCON registers ([Section 7.4.1](#page-130-0)).
- 5. Interrupts: CAN interrupts are enabled using the CAN1/2IER registers [\(Table 441](#page-557-0)). Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 6. CAN controller initialization: see CANMOD register [\(Section 20.7.1\)](#page-547-0).

# **20.2 CAN controllers**

Controller Area Network (CAN) is the definition of a high performance communication protocol for serial data communication. The CAN Controller is designed to provide a full implementation of the CAN-Protocol according to the CAN Specification Version 2.0B. Microcontrollers with this on-chip CAN controller are used to build powerful local networks by supporting distributed real-time control with a very high level of security. The applications are automotive, industrial environments, and high speed networks as well as low cost multiplex wiring. The result is a strongly reduced wiring harness and enhanced diagnostic and supervisory capabilities.

The CAN block is intended to support multiple CAN buses simultaneously, allowing the device to be used as a gateway, switch, or router among a number of CAN buses in various applications.

The CAN module consists of two elements: the controller and the Acceptance Filter. All registers and the RAM are accessed as 32-bit words.

# **20.3 Features**

### **20.3.1 General CAN features**

- **•** Compatible with *CAN specification 2.0B, ISO 11898-1*.
- **•** Multi-master architecture with non destructive bit-wise arbitration.
- **•** Bus access priority determined by the message identifier (11-bit or 29-bit).

UM10562 **All information provided in this document is subject to legal disclaimers.** © NXP B.V. 2013. All rights reserved.
- **•** Guaranteed latency time for high priority messages.
- **•** Programmable transfer rate (up to 1 Mbit/s).
- **•** Multicast and broadcast message facility.
- **•** Data length from 0 up to 8 bytes.
- **•** Powerful error handling capability.
- **•** Non-return-to-zero (NRZ) encoding/decoding with bit stuffing.

### **20.3.2 CAN controller features**

- **•** 2 CAN controllers and buses.
- **•** Supports 11-bit identifier as well as 29-bit identifier.
- **•** Double Receive Buffer and Triple Transmit Buffer.
- **•** Programmable Error Warning Limit and Error Counters with read/write access.
- **•** Arbitration Lost Capture and Error Code Capture with detailed bit position.
- **•** Single Shot Transmission (no re-transmission).
- **•** Listen Only Mode (no acknowledge, no active error flags).
- **•** Reception of "own" messages (Self Reception Request).

### **20.3.3 Acceptance filter features**

- **•** Fast hardware implemented search algorithm supporting a large number of CAN identifiers.
- **•** Global Acceptance Filter recognizes 11-bit and 29-bit Rx Identifiers for all CAN buses.
- **•** Allows definition of explicit and groups for 11-bit and 29-bit CAN identifiers.
- **•** Acceptance Filter can provide FullCAN-style automatic reception for selected Standard Identifiers.

# **20.4 Pin description**



# **20.5 CAN controller architecture**

The CAN Controller is a complete serial interface with both Transmit and Receive Buffers but without Acceptance Filter. CAN Identifier filtering is done for all CAN channels in a separate block (Acceptance Filter). Except for message buffering and acceptance filtering the functionality is similar to the PeliCAN concept.

The CAN Controller Block includes interfaces to the following blocks:

- **•** APB Interface
- **•** Acceptance Filter

- **•** Nested Vectored Interrupt Controller (NVIC)
- **•** CAN Transceiver
- **•** Common Status Registers



# **20.5.1 APB Interface Block (AIB)**

The APB Interface Block provides access to all CAN Controller registers.

# **20.5.2 Interface Management Logic (IML)**

The Interface Management Logic interprets commands from the CPU, controls internal addressing of the CAN Registers and provides interrupts and status information to the CPU.

# <span id="page-541-0"></span>**20.5.3 Transmit Buffers (TXB)**

The TXB represents a Triple Transmit Buffer, which is the interface between the Interface Management Logic (IML) and the Bit Stream Processor (BSP). Each Transmit Buffer is able to store a complete message which can be transmitted over the CAN network. This buffer is written by the CPU and read out by the BSP.



# <span id="page-542-0"></span>**20.5.4 Receive Buffer (RXB)**

The Receive Buffer (RXB) represents a CPU accessible Double Receive Buffer. It is located between the CAN Controller Core Block and APB Interface Block and stores all received messages from the CAN Bus line. With the help of this Double Receive Buffer concept the CPU is able to process one message while another message is being received.

The global layout of the Receive Buffer is very similar to the Transmit Buffer described earlier. Identifier, Frame Format, Remote Transmission Request bit and Data Length Code have the same meaning as described for the Transmit Buffer. In addition, the Receive Buffer includes an ID Index field (see [Section 20.7.9.1 "ID index field"\)](#page-562-0).

The received Data Length Code represents the real transmitted Data Length Code, which may be greater than 8 depending on transmitting CAN node. Nevertheless, the maximum number of received data bytes is 8. This should be taken into account by reading a message from the Receive Buffer. If there is not enough space for a new message within the Receive Buffer, the CAN Controller generates a Data Overrun condition when this message becomes valid and the acceptance test was positive. A message that is partly written into the Receive Buffer (when the Data Overrun situation occurs) is deleted. This situation is signalled to the CPU via the Status Register and the Data Overrun Interrupt, if enabled.



# **20.5.5 Error Management Logic (EML)**

The EML is responsible for the error confinement. It gets error announcements from the BSP and then informs the BSP and IML about error statistics.

# **20.5.6 Bit Timing Logic (BTL)**

The Bit Timing Logic monitors the serial CAN Bus line and handles the Bus line related bit timing. It synchronizes to the bit stream on the CAN Bus on a "recessive" to "dominant" Bus line transition at the beginning of a message (hard synchronization) and re-synchronizes on further transitions during the reception of a message (soft synchronization). The BTL also provides programmable time segments to compensate for the propagation delay times and phase shifts (e.g. due to oscillator drifts) and to define the sample point and the number of samples to be taken within a bit time.

# **20.5.7 Bit Stream Processor (BSP)**

The Bit Stream Processor is a sequencer, controlling the data stream between the Transmit Buffer, Receive Buffers and the CAN Bus. It also performs the error detection, arbitration, stuffing and error handling on the CAN Bus.

# **20.5.8 CAN controller self-tests**

The CAN controller supports two different options for self-tests:

- **•** Global Self-Test (setting the self reception request bit in normal Operating Mode)
- **•** Local Self-Test (setting the self reception request bit in Self Test Mode)

Both self-tests are using the 'Self Reception' feature of the CAN Controller. With the Self Reception Request, the transmitted message is also received and stored in the receive buffer. Therefore the acceptance filter has to be configured accordingly. As soon as the CAN message is transmitted, a transmit and a receive interrupt are generated, if enabled.

### **Global self test**

A Global Self-Test can for example be used to verify the chosen configuration of the CAN Controller in a given CAN system. As shown in [Figure 82](#page-544-0), at least one other CAN node, which is acknowledging each CAN message has to be connected to the CAN bus.



<span id="page-544-0"></span>Initiating a Global Self-Test is similar to a normal CAN transmission. In this case the transmission of a CAN message(s) is initiated by setting Self Reception Request bit (SRR) in conjunction with the selected Message Buffer bits (STB3, STB2, STB1) in the CAN Controller Command register (CANCMR).

### **Local self test**

The Local Self-Test perfectly fits for single node tests. In this case an acknowledge from other nodes is not needed. As shown in the Figure below, a CAN transceiver with an appropriate CAN bus termination has to be connected to the device. The CAN Controller has to be put into the 'Self Test Mode' by setting the STM bit in the CAN Controller Mode register (CANMOD). Hint: Setting the Self Test Mode bit (STM) is possible only when the CAN Controller is in Reset Mode.



A message transmission is initiated by setting Self Reception Request bit (SRR) in conjunction with the selected Message Buffer(s) (STB3, STB2, STB1).

# **20.6 Memory map of the CAN block**

The CAN Controllers and Acceptance Filter occupy a number of APB slots, as follows:



# **20.7 Register description**

CAN block implements the registers at several base addresses.

#### **Table 432. Register overview: CAN acceptance filter (base address 0x4003 C000)**



#### **Table 433. Register overview: central CAN (base address 0x4004 0000)**



#### **Table 434. Register overview: CAN (base address 0x4004 4000 (CAN1) and 0x4004 8000 (CAN2))**





#### **Table 434. Register overview: CAN (base address 0x4004 4000 (CAN1) and 0x4004 8000 (CAN2))**

The internal registers of each CAN Controller appear to the CPU as on-chip memory mapped peripheral registers. Because the CAN Controller can operate in different modes (Operating/Reset, see also [Section 20.7.1 "CAN Mode register"](#page-547-0)), one has to distinguish between different internal address definitions. Note that write access to some registers is only allowed in Reset Mode.



### **Table 435. CAN1 and CAN2 controller register summary**



#### **Table 435. CAN1 and CAN2 controller register summary**

#### **Table 436. Register overview: CAN Wake and Sleep (base address 0x400F C000)**



In the following register tables, the column "Reset Value" shows how a hardware reset affects each bit or field, while the column "RM Set" indicates how each bit or field is affected if software sets the RM bit, or RM is set because of a Bus-Off condition. Note that while hardware reset sets RM, in this case the setting noted in the "Reset Value" column prevails over that shown in the "RM Set" column, in the few bits where they differ. In both columns, X indicates the bit or field is unchanged.

# <span id="page-547-0"></span>**20.7.1 CAN Mode register**

The contents of the Mode Register are used to change the behavior of the CAN Controller. Bits may be set or reset by the CPU that uses the Mode Register as a read/write memory.

The following restrictions apply to using the bits in this register:

**•** During a Hardware reset or when the Bus Status bit is set '1' (Bus-Off), the Reset Mode bit is set '1' (present). After the Reset Mode bit is set '0' the CAN Controller will wait for:

- one occurrence of Bus-Free signal (11 recessive bits), if the preceding reset has been caused by a Hardware reset or a CPU-initiated reset.

- 128 occurrences of Bus-Free, if the preceding reset has been caused by a CAN Controller initiated Bus-Off, before re-entering the Bus-On mode.

- **•** This mode of operation forces the CAN Controller to be error passive. Message Transmission is not possible. The Listen Only Mode can be used e.g. for software driven bit rate detection and "hot plugging".
- **•** A write access to the bits MOD.1 and MOD.2 is possible only if the Reset Mode is entered previously.

- **•** Transmit Priority Mode is explained in more detail in [Section 20.5.3 "Transmit Buffers](#page-541-0)  [\(TXB\)".](#page-541-0)
- **•** The CAN Controller will enter Sleep Mode, if the Sleep Mode bit is set '1' (sleep), there is no bus activity, and none of the CAN interrupts is pending. Setting of SM with at least one of the previously mentioned exceptions valid will result in a wake-up interrupt. The CAN Controller will wake up if SM is set LOW (wake-up) or there is bus activity. On wake-up, a Wake-up Interrupt is generated. A sleeping CAN Controller which wakes up due to bus activity will not be able to receive this message until it detects 11 consecutive recessive bits (Bus-Free sequence). Note that setting of SM is not possible in Reset Mode. After clearing of Reset Mode, setting of SM is possible only when Bus-Free is detected again.
- **•** The LOM and STM bits can only be written if the RM bit is 1 prior to the write operation.

#### <span id="page-548-0"></span>**Table 437. CAN Mode register (CAN1MOD - address 0x4004 4000, CAN2MOD - address 0x4004 8000) bit description**



### **Table 437. CAN Mode register (CAN1MOD - address 0x4004 4000, CAN2MOD - address 0x4004 8000) bit description**



# **20.7.2 CAN Command Register**

Writing to this write-only register initiates an action within the transfer layer of the CAN Controller. Reading this register yields zeroes.

At least one internal clock cycle is needed for processing between two commands.

The following restrictions apply to using the bits in this register:

- **•** Setting the command bits TR and AT simultaneously results in transmitting a message once. No re-transmission will be performed in case of an error or arbitration lost (single shot transmission).
- **•** Setting the command bits SRR and TR simultaneously results in sending the transmit message once using the self-reception feature. No re-transmission will be performed in case of an error or arbitration lost.
- **•** Setting the command bits TR, AT and SRR simultaneously results in transmitting a message once as described for TR and AT. The moment the Transmit Status bit is set within the Status Register, the internal Transmission Request Bit is cleared automatically.
- **•** Setting TR and SRR simultaneously will ignore the set SRR bit.
- **•** If the Transmission Request or the Self-Reception Request bit was set '1' in a previous command, it cannot be cancelled by resetting the bits. The requested transmission may only be cancelled by setting the Abort Transmission bit.
- **•** The Abort Transmission bit is used when the CPU requires the suspension of the previously requested transmission, e.g. to transmit a more urgent message before. A transmission already in progress is not stopped. In order to see if the original message has been either transmitted successfully or aborted, the Transmission Complete Status bit should be checked. This should be done after the Transmit Buffer Status bit has been set to '1' or a Transmit Interrupt has been generated.
- **•** After reading the contents of the Receive Buffer, the CPU can release this memory space by setting the Release Receive Buffer bit '1'. This may result in another message becoming immediately available. If there is no other message available, the Receive Interrupt bit is reset. If the RRB command is given, it will take at least 2 internal clock cycles before a new interrupt is generated.
- **•** This command bit is used to clear the Data Overrun condition signalled by the Data Overrun Status bit. As long as the Data Overrun Status bit is set no further Data Overrun Interrupt is generated.

**•** Upon Self Reception Request, a message is transmitted and simultaneously received if the Acceptance Filter is set to the corresponding identifier. A receive and a transmit interrupt will indicate correct self reception (see also Self Test Mode in [Section 20.7.1](#page-547-0)  ["CAN Mode register"](#page-547-0)).

<span id="page-550-0"></span>**Table 438. CAN Command Register (CAN1CMR - address 0x4004 4004, CAN2CMR - address 0x4004 8004) bit description**



# **20.7.3 CAN Global Status Register**

The content of the Global Status Register reflects the status of the CAN Controller. This register is read-only, except that the Error Counters can be written when the RM bit in the CANMOD register is 1. Bits not listed read as 0 and should be written as 0.

<span id="page-551-0"></span>**Table 439. CAN Global Status Register (CAN1GSR - address 0x4004 4008, CAN2GSR - address 0x4004 8008) bit description**



#### **Table 439. CAN Global Status Register (CAN1GSR - address 0x4004 4008, CAN2GSR - address 0x4004 8008) bit description**



### **RX error counter**

The RX Error Counter Register, which is part of the Status Register, reflects the current value of the Receive Error Counter. After hardware reset this register is initialized to 0. In Operating Mode this register appears to the CPU as a read-only memory. A write access to this register is possible only in Reset Mode. If a Bus Off event occurs, the RX Error Counter is initialized to 0. As long as Bus Off is valid, writing to this register has no effect.The Rx Error Counter is determined as follows:

RX Error Counter = (CANxGSR AND 0x00FF0000) / 0x00010000

Note that a CPU-forced content change of the RX Error Counter is possible only if the Reset Mode was entered previously. An Error Status change (Status Register), an Error Warning or an Error Passive Interrupt forced by the new register content will not occur until the Reset Mode is cancelled again.

### **TX error counter**

The TX Error Counter Register, which is part of the Status Register, reflects the current value of the Transmit Error Counter. In Operating Mode this register appears to the CPU as a read-only memory. After hardware reset this register is initialized to 0. A write access to this register is possible only in Reset Mode. If a bus-off event occurs, the TX Error Counter is initialized to 127 to count the minimum protocol-defined time (128 occurrences of the Bus-Free signal). Reading the TX Error Counter during this time gives information about the status of the Bus-Off recovery. If Bus Off is active, a write access to TXERR in the range of 0 to 254 clears the Bus Off Flag and the controller will wait for one occurrence of 11 consecutive recessive bits (bus free) after clearing of Reset Mode. The Tx error counter is determined as follows:

TX Error Counter = (CANxGSR AND 0xFF000000) / 0x01000000

Writing 255 to TXERR allows initiation of a CPU-driven Bus Off event. Note that a CPU-forced content change of the TX Error Counter is possible only if the Reset Mode was entered previously. An Error or Bus Status change (Status Register), an Error Warning, or an Error Passive Interrupt forced by the new register content will not occur until the Reset Mode is cancelled again. After leaving the Reset Mode, the new TX Counter content is interpreted and the Bus Off event is performed in the same way as if it was forced by a bus error event. That means, that the Reset Mode is entered again, the TX Error Counter is initialized to 127, the RX Counter is cleared, and all concerned Status and Interrupt Register bits are set. Clearing of Reset Mode now will perform the protocol defined Bus Off recovery sequence (waiting for 128 occurrences of the Bus-Free signal). If the Reset Mode is entered again before the end of Bus Off recovery (TXERR>0), Bus Off keeps active and TXERR is frozen.

# **20.7.4 CAN Interrupt and Capture Register**

Bits in this register indicate information about events on the CAN bus. This register is read-only.

The Interrupt flags of the Interrupt and Capture Register allow the identification of an interrupt source. When one or more bits are set, a CAN interrupt will be indicated to the CPU. After this register is read from the CPU all interrupt bits are reset **except** of the Receive Interrupt bit. The Interrupt Register appears to the CPU as a read-only memory.

Bits 1 through 10 clear when they are read.

Bits 16-23 are captured when a bus error occurs. At the same time, if the BEIE bit in CANIER is 1, the BEI bit in this register is set, and a CAN interrupt can occur.

Bits 24-31 are captured when CAN arbitration is lost. At the same time, if the ALIE bit in CANIER is 1, the ALI bit in this register is set, and a CAN interrupt can occur. Once either of these bytes is captured, its value will remain the same until it is read, at which time it is released to capture a new value.

The clearing of bits 1 to 10 and the releasing of bits 16-23 and 24-31 all occur on any read from CANxICR, regardless of whether part or all of the register is read. This means that software should always read CANxICR as a word, and process and deal with all bits of the register as appropriate for the application.

#### <span id="page-554-0"></span>**Table 440. CAN Interrupt and Capture Register (CAN1ICR - address 0x4004 400C, CAN2ICR - address 0x4004 800C) bit description**



### **Table 440. CAN Interrupt and Capture Register (CAN1ICR - address 0x4004 400C, CAN2ICR - address 0x4004 800C) bit description** *…continued*





#### **Table 440. CAN Interrupt and Capture Register (CAN1ICR - address 0x4004 400C, CAN2ICR - address 0x4004 800C) bit description** *…continued*



#### **Table 440. CAN Interrupt and Capture Register (CAN1ICR - address 0x4004 400C, CAN2ICR - address 0x4004 800C) bit description** *…continued*

# **20.7.5 CAN Interrupt Enable Register**

This read/write register controls whether various events on the CAN controller will result in an interrupt or not. Bits 10:0 in this register correspond 1-to-1 with bits 10:0 in the CANxICR register. If a bit in the CANxIER register is 0 the corresponding interrupt is disabled; if a bit in the CANxIER register is 1 the corresponding source is enabled to trigger an interrupt.

#### <span id="page-557-0"></span>**Table 441. CAN Interrupt Enable Register (CAN1IER - address 0x4004 4010, CAN2IER - address 0x4004 8010) bit description**



#### **Table 441. CAN Interrupt Enable Register (CAN1IER - address 0x4004 4010, CAN2IER - address 0x4004 8010) bit description**



# **20.7.6 CAN Bus Timing Register**

This register controls how various CAN timings are derived from the APB clock. It defines the values of the Baud Rate Prescaler (BRP) and the Synchronization Jump Width (SJW). Furthermore, it defines the length of the bit period, the location of the sample point and the number of samples to be taken at each sample point. It can be read at any time but can only be written if the RM bit in CANmod is 1.

#### <span id="page-558-0"></span>**Table 442. CAN Bus Timing Register (CAN1BTR - address 0x4004 4014, CAN2BTR - address 0x4004 8014) bit description**



### **Baud rate prescaler**

The period of the CAN system clock  $t_{SCL}$  is programmable and determines the individual bit timing. The CAN system clock  $t_{SCL}$  is calculated using the following equation:

(7)

 $t_{SCL} = t_{CANsuppliedCLK} \times (BRP + I)$ 

### **Synchronization jump width**

To compensate for phase shifts between clock oscillators of different bus controllers, any bus controller must re-synchronize on any relevant signal edge of the current transmission. The synchronization jump width  $t_{S,JW}$  defines the maximum number of clock cycles a certain bit period may be shortened or lengthened by one re-synchronization:

(8)

$$
t_{SJW} = t_{SCL} \times (SJW + I)
$$

### **Time segment 1 and time segment 2**

Time segments TSEG1 and TSEG2 determine the number of clock cycles per bit period and the location of the sample point:

(9)

$$
t_{SYNCSEG} = t_{SCL}
$$

(10)

$$
t_{TSEGI} = t_{SCL} \times (TSEGI + I)
$$

(11)

$$
t_{TSEG2} = t_{SCL} \times (TSEG2 + I)
$$

# **20.7.7 CAN Error Warning Limit register**

This register sets a limit on Tx or Rx errors at which an interrupt can occur. It can be read at any time but can only be written if the RM bit in CANmod is 1.

<span id="page-559-1"></span><span id="page-559-0"></span>



Note that a content change of the Error Warning Limit Register is possible only if the Reset Mode was entered previously. An Error Status change (Status Register) and an Error Warning Interrupt forced by the new register content will not occur until the Reset Mode is cancelled again.

# **20.7.8 CAN Status Register**

This read-only register contains three status bytes in which the bits not related to transmission are identical to the corresponding bits in the Global Status Register, while those relating to transmission reflect the status of each of the 3 Tx Buffers.

The following restriction apply to using the bits in this register:

- **•** If the CPU tries to write to this Transmit Buffer when the Transmit Buffer Status bit is '0' (locked), the written byte is not accepted and is lost without this being signalled.
- **•** The Transmission Complete Status bit is set '0' (incomplete) whenever the Transmission Request bit or the Self Reception Request bit is set '1' for this TX buffer. The Transmission Complete Status bit remains '0' until a message is transmitted successfully.

#### <span id="page-560-0"></span>**Table 444. CAN Status Register (CAN1SR - address 0x4004 401C, CAN2SR - address 0x4004 801C) bit description**



#### **Table 444. CAN Status Register (CAN1SR - address 0x4004 401C, CAN2SR - address 0x4004 801C) bit description**



# **20.7.9 CAN Receive Frame Status register**

This register defines the characteristics of the current received message. It is read-only in normal operation but can be written for testing purposes if the RM bit in CANxMOD is 1.

### <span id="page-561-0"></span>**Table 445. CAN Receive Frame Status register (CAN1RFS - address 0x4004 4020, CAN2RFS - address 0x4004 8020) bit description**



#### **Table 445. CAN Receive Frame Status register (CAN1RFS - address 0x4004 4020, CAN2RFS - address 0x4004 8020) bit description**



### <span id="page-562-0"></span>**20.7.9.1 ID index field**

The ID Index is a 10-bit field in the Info Register that contains the table position of the ID Look-up Table if the currently received message was accepted. The software can use this index to simplify message transfers from the Receive Buffer into the Shared Message Memory. Whenever bit 10 (BP) of the ID Index in the CANRFS register is 1, the current CAN message was received in acceptance filter bypass mode.

# **20.7.10 CAN Receive Identifier register**

This register contains the Identifier field of the current received message. It is read-only in normal operation but can be written for testing purposes if the RM bit in CANmod is 1. It has two different formats depending on the FF bit in CANRFS.

#### <span id="page-562-1"></span>**Table 446. CAN Receive Identifier register (CAN1RID - address 0x4004 4024, CAN2RID - address 0x4004 8024) bit description**



#### **Table 447. RX Identifier register when FF = 1**



# **20.7.11 CAN Receive Data register A**

This register contains the first 1-4 Data bytes of the current received message. It is read-only in normal operation, but can be written for testing purposes if the RM bit in CANMOD is 1.

#### <span id="page-563-0"></span>**Table 448. CAN Receive Data register A (CAN1RDA - address 0x4004 4028, CAN2RDA - address 0x4004 8028) bit description**



# **20.7.12 CAN Receive Data register B**

This register contains the 5th through 8th Data bytes of the current received message. It is read-only in normal operation, but can be written for testing purposes if the RM bit in CANMOD is 1.

#### <span id="page-563-1"></span>**Table 449. CAN Receive Data register B (CAN1RDB - address 0x4004 402C, CAN2RDB - address 0x4004 802C) bit description**



# **20.7.13 CAN Transmit Frame Information register**

When the corresponding TBS bit in CANSR is 1, software can write to one of these registers to define the format of the next transmit message for that Tx buffer. Bits not listed read as 0 and should be written as 0.

The values for the reserved bits of the CANxTFI register in the Transmit Buffer should be set to the values expected in the Receive Buffer for an easy comparison, when using the Self Reception facility (self test), otherwise they are not defined.

The CAN Controller consist of three Transmit Buffers. Each of them has a length of 4 words and is able to store one complete CAN message as shown in [Figure 80.](#page-542-0)

The buffer layout is subdivided into Descriptor and Data Field where the first word of the Descriptor Field includes the TX Frame Info that describes the Frame Format, the Data Length and whether it is a Remote or Data Frame. In addition, a TX Priority register allows the definition of a certain priority for each transmit message. Depending on the chosen Frame Format, an 11-bit identifier for Standard Frame Format (SFF) or an 29-bit identifier for Extended Frame Format (EFF) follows. Note that unused bits in the TID field have to be defined as 0. The Data Field in TDA and TDB contains up to eight data bytes.

#### <span id="page-564-0"></span>**Table 450. CAN Transmit Frame Information register (CAN1TFI[1/2/3] - address 0x4004 40[30/40/50], CAN2TFI[1/2/3] - 0x4004 80[30/40/50]) bit description**



### **Automatic transmit priority detection**

To allow uninterrupted streams of transmit messages, the CAN Controller provides Automatic Transmit Priority Detection for all Transmit Buffers. Depending on the selected Transmit Priority Mode, internal prioritization is based on the CAN Identifier or a user defined "local priority". If more than one message is enabled for transmission (TR=1) the internal transmit message queue is organized such as that the transmit buffer with the lowest CAN Identifier (TID) or the lowest "local priority" (TX Priority) wins the prioritization and is sent first. The result of the internal scheduling process is taken into account short before a new CAN message is sent on the bus. This is also true after the occurrence of a transmission error and right before a re-transmission.

### **Tx DLC**

The number of bytes in the Data Field of a message is coded with the Data Length Code (DLC). At the start of a Remote Frame transmission the DLC is not considered due to the RTR bit being '1 ' (remote). This forces the number of transmitted/received data bytes to be 0. Nevertheless, the DLC must be specified correctly to avoid bus errors, if two CAN Controllers start a Remote Frame transmission with the same identifier simultaneously. For reasons of compatibility no DLC > 8 should be used. If a value greater than 8 is selected, 8 bytes are transmitted in the data frame with the Data Length Code specified in DLC. The range of the Data Byte Count is 0 to 8 bytes and is coded as follows:

(12)

 $DataByteCount = DIC$ 

# **20.7.14 CAN Transmit Identifier register**

When the corresponding TBS bit in CANxSR is 1, software can write to one of these registers to define the Identifier field of the next transmit message. Bits not listed read as 0 and should be written as 0. The register assumes two different formats depending on the FF bit in CANTFI.

In Standard Frame Format messages, the CAN Identifier consists of 11 bits (ID.28 to ID.18), and in Extended Frame Format messages, the CAN identifier consists of 29 bits (ID.28 to ID.0). ID.28 is the most significant bit, and it is transmitted first on the bus during the arbitration process. The Identifier acts as the message's name, used in a receiver for acceptance filtering, and also determines the bus access priority during the arbitration process.

#### <span id="page-565-0"></span>**Table 451. CAN Transfer Identifier register (CAN1TID[1/2/3] - address 0x4004 40[34/44/54], CAN2TID[1/2/3] - address 0x4004 80[34/44/54]) bit description**



#### **Table 452. Transfer Identifier register when FF = 1**



# **20.7.15 CAN Transmit Data register A**

When the corresponding TBS bit in CANSR is 1, software can write to one of these registers to define the first 1 - 4 data bytes of the next transmit message. The Data Length Code defines the number of transferred data bytes. The first bit transmitted is the most significant bit of TX Data Byte 1.

#### <span id="page-565-1"></span>**Table 453. CAN Transmit Data register A (CAN1TDA[1/2/3] - address 0x4004 40[38/48/58], CAN2TDA[1/2/3] - address 0x4004 80[38/48/58]) bit description**



# **20.7.16 CAN Transmit Data register B**

When the corresponding TBS bit in CANSR is 1, software can write to one of these registers to define the 5th through 8th data bytes of the next transmit message. The Data Length Code defines the number of transferred data bytes. The first bit transmitted is the most significant bit of TX Data Byte 1.

### <span id="page-566-0"></span>**Table 454. CAN Transmit Data register B (CAN1TDB[1/2/3] - address 0x4004 40[3C/4C/5C], CAN2TDB[1/2/3] - address 0x4004 80[3C/4C/5C]) bit description**



# **20.8 CAN controller operation**

# **20.8.1 Error handling**

The CAN Controllers count and handle transmit and receive errors as specified in CAN Spec 2.0B. The Transmit and Receive Error Counters are incriminated for each detected error and are decremented when operation is error-free. If the Transmit Error counter contains 255 and another error occurs, the CAN Controller is forced into a state called Bus-Off. In this state, the following register bits are set: BS in CANxSR, BEI and EI in CANxIR if these are enabled, and RM in CANxMOD. RM resets and disables much of the CAN Controller. Also at this time the Transmit Error Counter is set to 127 and the Receive Error Counter is cleared. Software must next clear the RM bit. Thereafter the Transmit Error Counter will count down 128 occurrences of the Bus Free condition (11 consecutive recessive bits). Software can monitor this countdown by reading the Tx Error Counter. When this countdown is complete, the CAN Controller clears BS and ES in CANxSR, and sets EI in CANxSR if EIE in IER is 1.

The Tx and Rx error counters can be written if RM in CANxMOD is 1. Writing 255 to the Tx Error Counter forces the CAN Controller to Bus-Off state. If Bus-Off (BS in CANxSR) is 1, writing any value 0 through 254 to the Tx Error Counter clears Bus-Off. When software clears RM in CANxMOD thereafter, only one Bus Free condition (11 consecutive recessive bits) is needed before operation resumes.

# <span id="page-566-1"></span>**20.8.2 Sleep mode**

The CAN Controller will enter sleep mode if the SM bit in the CAN Mode register is 1, no CAN interrupt is pending, and there is no activity on the CAN bus. Software can only set SM when RM in the CAN Mode register is 0; it can also set the WUIE bit in the CAN Interrupt Enable register to enable an interrupt on any wake-up condition.

The CAN Controller wakes up (and sets WUI in the CAN Interrupt register if WUIE in the CAN Interrupt Enable register is 1) in response to a) a dominant bit on the CAN bus, or b) software clearing SM in the CAN Mode register. A sleeping CAN Controller that wakes up in response to bus activity is not able to receive an initial message until after it detects Bus\_Free (11 consecutive recessive bits). If an interrupt is pending or the CAN bus is active when software sets SM, the wake-up is immediate.

Upon wake-up, software needs to do the following things:

1. Write a 1 to the relevant bit(s) in the CANSLEEPCLR register.

- 2. Write a 0 to the SM bit in the CAN1MOD and/or CAN2MOD register.
- 3. Write a 1 to the relevant bit(s) in the CANWAKEFLAGS register. Failure to perform this step will prevent subsequent entry into Power-down mode.

If the device is in Deep Sleep or Power-down mode, CAN activity will wake up the device if the CAN activity interrupt is enabled. See [Section 3.12 "Power control"](#page-68-0).

### **20.8.3 Interrupts**

Each CAN Controller produces 3 interrupt requests, Receive, Transmit, and "other status". The Transmit interrupt is the OR of the Transmit interrupts from the three Tx Buffers. All of the interrupts share one NVIC channel. A separate interrupt is provided for the CAN activity interrupt.

### **20.8.4 Transmit priority**

If the TPM bit in the CANxMOD register is 0, multiple enabled Tx Buffers contend for the right to send their messages based on the value of their CAN Identifier (TID). If TPM is 1, they contend based on the PRIO fields in bits 7:0 of their CANxTFS registers. In both cases the smallest binary value has priority. If two (or three) transmit-enabled buffers have the same smallest value, the lowest-numbered buffer sends first.

The CAN controller selects among multiple enabled Tx Buffers dynamically, just before it sends each message.

# **20.9 Centralized CAN registers**

For easy and fast access, all CAN Controller Status bits from each CAN Controller Status register are bundled together. Each defined byte of the following registers contains one particular status bit from each of the CAN controllers, in its LS bits.

All Status registers are read-only and allow byte, half word and word access.

### **20.9.1 Central Transmit Status Register**

#### <span id="page-567-0"></span>**Table 455. Central Transit Status Register (TXSR - address 0x4004 0000) bit description**



# **20.9.2 Central Receive Status Register**

#### <span id="page-568-0"></span>**Table 456. Central Receive Status Register (RXSR - address 0x4004 0004) bit description**



### **20.9.3 Central Miscellaneous Status Register**

#### <span id="page-568-1"></span>**Table 457. Central Miscellaneous Status Register (MSR - address 0x4004 0008) bit description**



# **20.10 Global acceptance filter**

This block provides lookup for received Identifiers (called Acceptance Filtering in CAN terminology) for all the CAN Controllers. It includes a  $512 \times 32$  (2 kB) RAM in which software maintains one to five tables of Identifiers. This RAM can contain up to 1024 Standard Identifiers or 512 Extended Identifiers, or a mixture of both types.

# **20.11 Acceptance filter modes**

The Acceptance Filter can be put into different modes by setting the according AccOff, AccBP, and eFCAN bits in the Acceptance Filter Mode Register (Section 20.14.1 ["Acceptance Filter Mode Register"\)](#page-572-1). During each mode the access to the Configuration Register and the ID Look-up table is handled differently.



#### **Table 458. Acceptance filter modes and access control**

<span id="page-569-0"></span>[1] The whole ID Look-up Table RAM is only word accessible.

<span id="page-569-1"></span>[2] During the Operating Mode of the Acceptance Filter the Look-up Table can be accessed only to disable or enable Messages.

**Chapter 20: LPC408x/407x CAN controller**

A write access to all section configuration registers is only possible during the Acceptance Filter Off and Bypass Mode. Read access is allowed in all Acceptance Filter Modes.

### **20.11.1 Acceptance filter Off mode**

The Acceptance Filter Off Mode is typically used during initialization. During this mode an unconditional access to all registers and to the Look-up Table RAM is possible. With the Acceptance Filter Off Mode, CAN messages are not accepted and therefore not stored in the Receive Buffers of active CAN Controllers.

### **20.11.2 Acceptance filter Bypass mode**

The Acceptance Filter Bypass Mode can be used for example to change the acceptance filter configuration during a running system, e.g. change of identifiers in the ID-Look-up Table memory. During this re-configuration, software acceptance filtering has to be used.

It is recommended to use the ID ready Interrupt (ID Index) and the Receive Interrupt (RI). In this mode all CAN message are accepted and stored in the Receive Buffers of active CAN Controllers.

### **20.11.3 Acceptance filter Operating mode**

The Acceptance Filter is in Operating Mode when neither the AccOff nor the AccBP in the Configuration Register is set and the  $eFCAN = 0$ .

### **20.11.4 FullCAN mode**

The Acceptance Filter is in Operating Mode when neither the AccOff nor the AccBP in the Configuration Register is set and the  $eFCAN = 1$ . More details on FullCAN mode are available in [Section 20.16 "FullCAN mode".](#page-578-0)

# **20.12 Sections of the ID look-up table RAM**

Four 12-bit section configuration registers (SFF\_sa, SFF\_GRP\_sa, EFF\_sa, EFF\_GRP\_sa) are used to define the boundaries of the different identifier sections in the ID-Look-up Table Memory. The fifth 12-bit section configuration register, the End of Table address register (ENDofTable) is used to define the end of all identifier sections. The End of Table address is also used to assign the start address of the section where FullCAN Message Objects, if enabled are stored.



#### **Table 459. Section configuration register settings**

# **20.13 ID look-up table RAM**

The Whole ID Look-up Table RAM is only word accessible. A write access is only possible during the Acceptance Filter Off or Bypass Mode. Read access is allowed in all Acceptance Filter Modes.

If Standard (11-bit) Identifiers are used in the application, at least one of 3 tables in Acceptance Filter RAM must not be empty. If the optional "FullCAN mode" is enabled, the first table contains Standard identifiers for which reception is to be handled in this mode. The next table contains individual Standard Identifiers and the third contains ranges of Standard Identifiers, for which messages are to be received via the CAN Controllers. The tables of FullCAN and individual Standard Identifiers must be arranged in ascending numerical order, one per halfword, two per word. Since each CAN bus has its own address map, each entry also contains the number of the CAN Controller (SCC = 000  $(CAN1)$  -or  $SCC = 001$   $(CAN2)$  to which it applies.



The table of Standard Identifier Ranges contains paired upper and lower (inclusive) bounds, one pair per word. These must also be arranged in ascending numerical order.



The disable bits in Standard entries provide a means to turn response to particular CAN Identifiers or ranges of Identifiers on and off dynamically. When the Acceptance Filter function is enabled, only the disable bits in Acceptance Filter RAM can be changed by software. Response to a range of Standard addresses can be enabled by writing 32 zero bits to its word in RAM, and turned off by writing 32 one bits (0xFFFF FFFF) to its word in RAM. Only the disable bits are actually changed. Disabled entries must maintain the ascending sequence of Identifiers.

If Extended (29-bit) Identifiers are used in the application, at least one of the other two tables in Acceptance Filter RAM must not be empty, one for individual Extended Identifiers and one for ranges of Extended Identifiers. The table of individual Extended Identifiers must be arranged in ascending numerical order.



The table of ranges of Extended Identifiers must contain an even number of entries, of the same form as in the individual Extended Identifier table. Like the Individual Extended table, the Extended Range must be arranged in ascending numerical order. The first and second (3rd and 4th …) entries in the table are implicitly paired as an inclusive range of Extended addresses, such that any received address that falls in the inclusive range is received (accepted). Software must maintain the table to consist of such word pairs.

There is no facility to receive messages to Extended identifiers using the FullCAN method.

Five address registers point to the boundaries between the tables in Acceptance Filter RAM: FullCAN Standard addresses, Standard Individual addresses, Standard address ranges, Extended Individual addresses, and Extended address ranges. These tables must be consecutive in memory. The start of each of the latter four tables is implicitly the end of the preceding table. The end of the Extended range table is given in an End of Tables register. If the start address of a table equals the start of the next table or the End Of Tables register, that table is empty.

When the Receive side of a CAN controller has received a complete Identifier, it signals the Acceptance Filter of this fact. The Acceptance Filter responds to this signal, and reads the Controller number, the size of the Identifier, and the Identifier itself from the Controller. It then proceeds to search its RAM to determine whether the message should be received or ignored.

UM10562 **Conserved all information provided in this document is subject to legal disclaimers.** Conserved and the SN, 2013. All rights reserved.

If FullCAN mode is enabled and the CAN controller signals that the current message contains a Standard identifier, the Acceptance Filter first searches the table of identifiers for which reception is to be done in FullCAN mode. Otherwise, or if the AF doesn't find a match in the FullCAN table, it searches its individual Identifier table for the size of Identifier signalled by the CAN controller. If it finds an equal match, the AF signals the CAN controller to retain the message, and provides it with an ID Index value to store in its Receive Frame Status register.

If the Acceptance Filter does not find a match in the appropriate individual Identifier table, it then searches the Identifier Range table for the size of Identifier signalled by the CAN controller. If the AF finds a match to a range in the table, it similarly signals the CAN controller to retain the message, and provides it with an ID Index value to store in its Receive Frame Status register. If the Acceptance Filter does not find a match in either the individual or Range table for the size of Identifier received, it signals the CAN controller to discard/ignore the received message.

# <span id="page-572-1"></span>**20.14 Acceptance filter registers**

# **20.14.1 Acceptance Filter Mode Register**

The AccBP and AccOff bits of the acceptance filter mode register are used for putting the acceptance filter into the Bypass and Off mode. The eFCAN bit of the mode register can be used to activate a FullCAN mode enhancement for received 11-bit CAN ID messages.

The following restrictions apply to using the bits in this register:

- Acceptance Filter Bypass Mode (AccBP): By setting the AccBP bit in the Acceptance Filter Mode Register, the Acceptance filter is put into the Acceptance Filter Bypass mode. During bypass mode, the internal state machine of the Acceptance Filter is reset and halted. All received CAN messages are accepted, and acceptance filtering can be done by software.
- **•** Acceptance Filter Off mode (AccOff): After power-up or hardware reset, the Acceptance filter will be in Off mode, the AccOff bit in the Acceptance filter Mode register 0 will be set to 1. The internal state machine of the acceptance filter is reset and halted. If not in Off mode, setting the AccOff bit, either by hardware or by software, will force the acceptance filter into Off mode.
- **•** FullCAN Mode Enhancements: A FullCAN mode for received CAN messages can be enabled by setting the eFCAN bit in the acceptance filter mode register.

#### <span id="page-572-0"></span>**Table 460. Acceptance Filter Mode Register (AFMR - address 0x4003 C000) bit description**







# **20.14.2 Section configuration registers**

The 10-bit section configuration registers are used for the ID look-up table RAM to indicate the boundaries of the different sections for explicit and group of CAN identifiers for 11-bit CAN and 29-bit CAN identifiers, respectively. The 10-bit wide section configuration registers allow the use of a 512x32 (2 kB) look-up table RAM. The whole ID Look-up Table RAM is only word accessible. All five section configuration registers contain APB addresses for the acceptance filter RAM and do not include the APB base address. A write access to all section configuration registers is only possible during the Acceptance filter off and Bypass modes. Read access is allowed in all acceptance filter modes.

# **20.14.3 Standard Frame Individual Start Address register**

Write access to the look-up table section configuration registers are possible only during the Acceptance filter bypass mode or the Acceptance filter off mode.

#### <span id="page-573-0"></span>**Table 461. Standard Frame Individual Start Address register (SFF\_SA - address 0x4003 C004) bit description**



# **20.14.4 Standard Frame Group Start Address register**

Write access to the look-up table section configuration registers are possible only during the Acceptance filter bypass mode or the Acceptance filter off mode.

#### <span id="page-574-0"></span>**Table 462. Standard Frame Group Start Address register (SFF\_GRP\_SA - address 0x4003 C008) bit description**



# **20.14.5 Extended Frame Start Address register**

Write access to the look-up table section configuration registers are possible only during the Acceptance filter bypass mode or the Acceptance filter off mode.

#### <span id="page-574-1"></span>**Table 463. Extended Frame Start Address register (EFF\_SA - address 0x4003 C00C) bit description**



# **20.14.6 Extended Frame Group Start Address register**

Write access to the look-up table section configuration registers are possible only during the Acceptance filter bypass mode or the Acceptance filter off mode.

#### <span id="page-574-2"></span>**Table 464. Extended Frame Group Start Address register (EFF\_GRP\_SA - address 0x4003 C010) bit description**



# **20.14.7 End of AF Tables register**

Write access to the look-up table section configuration registers are possible only during the Acceptance filter bypass mode or the Acceptance filter off mode.

#### <span id="page-575-0"></span>**Table 465. End of AF Tables register (ENDOFTABLE - address 0x4003 C014) bit description**



### **20.14.8 Status registers**

The look-up table error status registers, the error addresses, and the flag register provide information if a programming error in the look-up table RAM during the ID screening was encountered. The look-up table error address and flag register have only read access. If an error is detected, the LUTerror flag is set, and the LUTerrorAddr register provides the information under which address during an ID screening an error in the look-up table was encountered. Any read of the LUTerrorAddr Filter block can be used for a look-up table interrupt.

### **20.14.9 LUT Error Address register**

#### <span id="page-575-1"></span>**Table 466. LUT Error Address register (LUTERRAD - address 0x4003 C018) bit description**



# **20.14.10 LUT Error register**

#### <span id="page-575-2"></span>**Table 467. LUT Error register (LUTERR - address 0x4003 C01C) bit description**


# **20.14.11 Global FullCANInterrupt Enable register**

A write access to the Global FullCAN Interrupt Enable register is only possible when the Acceptance Filter is in the off mode.





# **20.14.12 FullCAN Interrupt and Capture registers**

For detailed description on these two registers, see [Section 20.16.2 "FullCAN interrupts".](#page-582-0)

# **Table 469. FullCAN Interrupt and Capture register 0 (FCANIC0 - address 0x4003 C024) bit description**



# **Table 470. FullCAN Interrupt and Capture register 1 (FCANIC1 - address 0x4003 C028) bit description**



# **20.15 Configuration and search algorithm**

The CAN Identifier Look-up Table Memory can contain explicit identifiers and groups of CAN identifiers for Standard and Extended CAN Frame Formats. They are organized as a sorted list or table with an increasing order of the Source CAN Channel (SCC) together with CAN Identifier in each section.

SCC value equals CAN controller - 1, i.e.,  $SCC = 0$  matches CAN1 and  $SCC = 1$ matches CAN2.

Every CAN identifier is linked to an ID Index number. In case of a CAN Identifier match, the matching ID Index is stored in the Identifier Index of the Frame Status Register (CANRFS) of the according CAN Controller.

# <span id="page-576-0"></span>**20.15.1 Acceptance filter search algorithm**

The identifier screening process of the acceptance filter starts in the following order:

- 1. FullCAN (Standard Frame Format) Identifier Section
- 2. Explicit Standard Frame Format Identifier Section
- 3. Group of Standard Frame Format Identifier Section
- 4. Explicit Extended Frame Format Identifier Section
- 5. Group of Extended Frame Format Identifier Section

Note: Only activated sections will take part in the screening process.

In cases where equal message identifiers of same frame format are defined in more than one section, the first match will end the screening process for this identifier.

For example, if the same Source CAN Channel in conjunction with the identifier is defined in the FullCAN, the Explicit Standard Frame Format and the Group of Standard Frame Format Identifier Sections, the screening will already be finished with the match in the FullCAN section.

In the example of [Figure 87,](#page-577-0) Identifiers with their Source CAN Channel have been defined in the FullCAN, Explicit and Group of Standard Frame Format Identifier Sections.



<span id="page-577-0"></span>The identifier 0x5A of the CAN Controller 1 with the Source CAN Channel  $SCC = 0$ , is defined in all three sections. With this configuration incoming CAN messages on CAN Controller 1 with a 0x5A identifier will find a match in the FullCAN section.

It is possible to disable the '0x5A identifier' in the FullCAN section. With that, the screening process would be finished with the match in the Explicit Identifier Section.

The first group in the Group Identifier Section has been defined such that incoming CAN messages with identifiers of 0x5A up to 0x5F are accepted on CAN Controller 1 with the Source CAN Channel  $SCC = 0$ . As stated above, the identifier 0x5A would find a match

already in the FullCAN or in the Explicit Identifier section if enabled. The rest of the defined identifiers of this group (0x5B to 0x5F) will find a match in this Group Identifier Section.

This way the user can switch dynamically between different filter modes for same identifiers.

# **20.16 FullCAN mode**

The FullCAN mode is based on capabilities provided by the CAN Gateway module. This block uses the Acceptance Filter to provide filtering for both CAN channels.

The concept of the CAN Gateway block is mainly based on a BasicCAN functionality. This concept fits perfectly in systems where a gateway is used to transfer messages or message data between different CAN channels. A BasicCAN device is generating a receive interrupt whenever a CAN message is accepted and received. Software has to move the received message out of the receive buffer from the according CAN controller into the user RAM.

To cover dashboard like applications where the controller typically receives data from several CAN channels for further processing, the CAN Gateway block was extended by a so-called FullCAN receive function. This additional feature uses an internal message handler to move received FullCAN messages from the receive buffer of the according CAN controller into the FullCAN message object data space of Look-up Table RAM.

When FullCAN mode is enabled, the Acceptance Filter itself takes care of receiving and storing messages for selected Standard ID values on selected CAN buses, in the style of "FullCAN" controllers.

In order to set this bit and use this mode, two other conditions must be met with respect to the contents of Acceptance Filter RAM and the pointers into it:

- **•** The Standard Frame Individual Start Address Register (SFF\_sa) must be greater than or equal to the number of IDs for which automatic receive storage is to be done, times two. SFF sa must be rounded up to a multiple of 4 if necessary.
- **•** The EndOfTable register must be less than or equal to 0x800 minus 6 times the SFF\_sa value, to allow 12 bytes of message storage for each ID for which automatic receive storage will be done.

When these conditions are met and eFCAN is set:

- The area between the start of Acceptance Filter RAM and the SFF sa address, is used for a table of individual Standard IDs and CAN Controller/bus identification, sorted in ascending order and in the same format as in the Individual Standard ID table (see [Figure 84 "Entry in FullCAN and individual standard identifier tables" on](#page-570-0)  [page 569](#page-570-0)). Entries can be marked as "disabled" as in the other Standard tables. If there are an odd number of "FullCAN" ID's, at least one entry in this table must be so marked.
- **•** The first (SFF\_sa)/2 IDindex values are assigned to these automatically-stored ID's. That is, IDindex values stored in the Rx Frame Status Register, for IDs not handled in this way, are increased by (SFF\_sa)/2 compared to the values they would have when eFCAN is 0.
- **•** When a Standard ID is received, the Acceptance Filter searches this table before the Standard Individual and Group tables.
- **•** When a message is received for a controller and ID in this table, the Acceptance filter reads the received message out of the CAN controller and stores it in Acceptance Filter RAM, starting at (EndOfTable) + its IDindex\*12.
- **•** The format of such messages is shown in [Table 471](#page-579-0).

# **20.16.1 FullCAN message layout**

<span id="page-579-1"></span><span id="page-579-0"></span>**Table 471. Format of automatically stored Rx messages**



The FF, RTR, and DLC fields are as described in [Table 445.](#page-561-0)

Since the FullCAN message object section of the Look-up table RAM can be accessed both by the Acceptance Filter and the CPU, there is a method for insuring that no CPU reads from FullCAN message object occurs while the Acceptance Filter hardware is writing to that object.

For this purpose the Acceptance Filter uses a 3-state semaphore, encoded with the two semaphore bits SEM1 and SEM0 (see [Table 471 "Format of automatically stored Rx](#page-579-0)  [messages"](#page-579-0)) for each message object. This mechanism provides the CPU with information about the current state of the Acceptance Filter activity in the FullCAN message object section.

The semaphore operates in the following manner:

**Table 472. FullCAN semaphore operation**

| SEM <sub>1</sub> | <b>SEMO</b> | activity                                                |
|------------------|-------------|---------------------------------------------------------|
| 0                |             | Acceptance Filter is updating the content               |
|                  |             | Acceptance Filter has finished updating the content     |
|                  |             | CPU is in process of reading from the Acceptance Filter |

Prior to writing the first data byte into a message object, the Acceptance Filter will write the FrameInfo byte into the according buffer location with  $SEM[1:0] = 01$ .

After having written the last data byte into the message object, the Acceptance Filter will update the semaphore bits by setting  $SEM[1:0] = 11$ .

Before reading a message object, the CPU should read SEM[1:0] to determine the current state of the Acceptance Filter activity therein. If  $SEM[1:0] = 01$ , then the Acceptance Filter is currently active in this message object. If SEM[1:0] = 11, then the message object is available to be read.

Before the CPU begins reading from the message object, it should clear  $SEM[1:0] = 00$ .

When the CPU is finished reading, it can check SEM[1:0] again. At the time of this final check, if SEM[1:0] = 01 or 11, then the Acceptance Filter has updated the message object during the time when the CPU reads were taking place, and the CPU should discard the data. If, on the other hand,  $SEM[1:0] = 00$  as expected, then valid data has been successfully read by the CPU.

[Figure 88](#page-581-0) shows how software should use the SEM field to ensure that all three words read from the message are all from the same received message.

<span id="page-581-0"></span>

# <span id="page-582-0"></span>**20.16.2 FullCAN interrupts**

The CAN Gateway Block contains a 2 kB ID Look-up Table RAM. With this size a maximum number of 146 FullCAN objects can be defined if the whole Look-up Table RAM is used for FullCAN objects only. Only the first 64 FullCAN objects can be configured to participate in the interrupt scheme. It is still possible to define more than 64 FullCAN objects. The only difference is, that the remaining FullCAN objects will not provide a FullCAN interrupt.

The FullCAN Interrupt Register-set contains interrupt flags (IntPndx) for (pending) FullCAN receive interrupts. As soon as a FullCAN message is received, the according interrupt bit (IntPndx) in the FCAN Interrupt Register gets asserted. In case that the Global FullCAN Interrupt Enable bit is set, the FullCAN Receive Interrupt is passed to the Vectored Interrupt Controller.

Application Software has to solve the following:

- 1. Index/Object number calculation based on the bit position in the FCANIC Interrupt Register for more than one pending interrupt.
- 2. Interrupt priority handling if more than one FullCAN receive interrupt is pending.

The software that covers the interrupt priority handling has to assign a receive interrupt priority to every FullCAN object. If more than one interrupt is pending, then the software has to decide, which received FullCAN object has to be served next.

To each FullCAN object a new FullCAN Interrupt Enable bit (FCANIntxEn) is added, so that it is possible to enable or disable FullCAN interrupts for each object individually. The new Message Lost flag (MsgLstx) is introduced to indicate whether more than one FullCAN message has been received since last time this message object was read by the CPU. The Interrupt Enable and the Message Lost bits reside in the existing Look-up Table RAM.

# **20.16.2.1 FullCAN message interrupt enable bit**

In [Figure 89](#page-583-0) 8 FullCAN Identifiers with their Source CAN Channel are defined in the FullCAN, Section. The new introduced FullCAN Message Interrupt enable bit can be used to enable for each FullCAN message an Interrupt.



# <span id="page-583-0"></span>**20.16.2.2 Message lost bit and CAN channel number**

[Figure 90](#page-583-1) is the detailed layout structure of one FullCAN message stored in the FullCAN message object section of the Look-up Table.



<span id="page-583-1"></span>The new message lost bit (MsgLst) is introduced to indicate whether more than one FullCAN message has been received since last time this message object was read. For more information the CAN Source Channel (SCC) of the received FullCAN message is added to Message Object.

# **20.16.2.3 Setting the interrupt pending bits (IntPnd 63 to 0)**

The interrupt pending bit (IntPndx) gets asserted in case of an accepted FullCAN message and if the interrupt of the according FullCAN Object is enabled (enable bit FCANIntxEn) is set).

During the **last write access** from the data storage of a FullCAN message object the interrupt pending bit of a FullCAN object (IntPndx) gets asserted.

# **20.16.2.4 Clearing the interrupt pending bits (IntPnd 63 to 0)**

Each of the FullCAN Interrupt Pending requests gets cleared when the semaphore bits of a message object are cleared by Software (ARM CPU).

# **20.16.2.5 Setting the message lost bit of a FullCAN message object (MsgLost 63 to 0)**

The Message Lost bit of a FullCAN message object gets asserted in case of an accepted FullCAN message and when the FullCAN Interrupt of the same object is asserted already.

During the **first write access** from the data storage of a FullCAN message object the Message Lost bit of a FullCAN object (MsgLostx) gets asserted if the interrupt pending bit is set already.

# **20.16.2.6 Clearing the message lost bit of a FullCAN message object (MsgLost 63 to 0)**

The Message Lost bit of a FullCAN message object gets cleared when the FullCAN Interrupt of the same object is not asserted.

During the **first write access** from the data storage of a FullCAN message object the Message Lost bit of a FullCAN object (MsgLostx) gets cleared if the interrupt pending bit is not set.

# **20.16.3 Set and clear mechanism of the FullCAN interrupt**

Special precaution is needed for the built-in set and clear mechanism of the FullCAN Interrupts. The following text illustrates how the already existing Semaphore Bits (see [Section 20.16.1 "FullCAN message layout"](#page-579-1) for more details) and how the new introduced features (IntPndx, MsgLstx) will behave.

#### **20.16.3.1 Scenario 1: Normal case, no message lost**

[Figure 91](#page-585-0) below shows a typical "normal" scenario in which an accepted FullCAN message is stored in the FullCAN Message Object Section. After storage the message is read out by Software (ARM CPU).

# **NXP Semiconductors UM10562**

# **Chapter 20: LPC408x/407x CAN controller**



# **20.16.3.2 Scenario 2: Message lost**

<span id="page-585-0"></span>In this scenario a first FullCAN Message is stored and read out by Software (1st Object write and read). In a second course a second message is stored (2<sup>nd</sup> Object write) but not read out before a third message gets stored (3rd Object write). Since the FullCAN Interrupt of that Object (IntPndx) is already asserted, the Message Lost Signal gets asserted.



# **20.16.3.3 Scenario 3: Message gets overwritten indicated by Semaphore bits**

This scenario is a special case in which the lost message is indicated by the existing semaphore bits. The scenario is entered, if during a Software read of a message object another new message gets stored by the message handler. In this case, the FullCAN Interrupt bit gets set for a second time with the 2nd Object write.



# **20.16.3.4 Scenario 3.1: Message gets overwritten indicated by Semaphore bits and Message Lost**

This scenario is a sub-case to Scenario 3 in which the lost message is indicated by the existing semaphore bits and by Message Lost.

# **NXP Semiconductors UM10562**

#### **Chapter 20: LPC408x/407x CAN controller**



# **20.16.3.5 Scenario 3.2: Message gets overwritten indicated by Message Lost**

This scenario is a sub-case to Scenario 3 in which the lost message is indicated by Message Lost.

# **NXP Semiconductors UM10562**

# **Chapter 20: LPC408x/407x CAN controller**



# **20.16.3.6 Scenario 4: Clearing Message Lost bit**

This scenario is a special case in which the lost message bit of an object gets set during an overwrite of a none read message object (2<sup>nd</sup> Object write). The subsequent read out of that object by Software (1<sup>st</sup> Object read) clears the pending Interrupt. The 3<sup>rd</sup> Object write clears the Message Lost bit. Every "write ID, SEM" clears Message Lost bit if no pending Interrupt of that object is set.



# **20.17 Examples of acceptance filter tables and ID index values**

# **20.17.1 Example 1: only one section is used**



The start address of a section is lower than the end address of all programmed CAN identifiers.

# **20.17.2 Example 2: all sections are used**



In cases of a section not being used, the start address has to be set onto the value of the next section start address.

# **20.17.3 Example 3: more than one but not all sections are used**

If the SFF group is not used, the start address of the SFF Group Section (SFF\_GRP\_sa register) has to be set to the same value of the next section start address, in this case the start address of the Explicit SFF Section (SFF\_sa register).

In cases where explicit identifiers as well as groups of the identifiers are programmed, a CAN identifier search has to start in the explicit identifier section first. If no match is found, it continues the search in the group of identifier section. By this order it can be guaranteed that in case where an explicit identifier match is found, the succeeding software can directly proceed on this certain message whereas in case of a group of identifier match the succeeding software needs more steps to identify the message.

# **20.17.4 Configuration example 4**

Suppose that the five Acceptance Filter address registers contain the values shown in the third column below. In this case each table contains the decimal number of words and entries shown in the next two columns, and the ID Index field of the CANRFS register can return the decimal values shown in the column ID Indexes for CAN messages whose Identifiers match the entries in that table.



#### **Table 473. Example of Acceptance Filter Tables and ID index Values**

# **20.17.5 Configuration example 5**

[Figure 97](#page-591-0) below is a more detailed and graphic example of the address registers, table layout, and ID Index values. It shows:

- **•** A Standard Individual table starting at the start of Acceptance Filter RAM and containing 26 Identifiers, followed by:
- **•** A Standard Group table containing 12 ranges of Identifiers, followed by:
- **•** An Extended Individual table containing 3 Identifiers, followed by:
- **•** An Extended Group table containing 2 ranges of Identifiers.



# <span id="page-591-0"></span>**20.17.6 Configuration example 6**

The Table below shows which sections and therefore which types of CAN identifiers are used and activated. The ID-Look-up Table configuration of this example is shown in [Figure 98.](#page-593-0)



#### **Table 474. Used ID-Look-up Table sections**

#### **Explicit standard frame format identifier section (11-bit CAN ID):**

The start address of the Explicit Standard Frame Format section is defined in the SFF\_sa register with the value of 0x00. The end of this section is defined in the SFF\_GRP\_sa register. In the Explicit Standard Frame Format section of the ID Look-up Table two CAN Identifiers with their Source CAN Channels (SCC) share one 32-bit word. Not used or disabled CAN Identifiers can be marked by setting the message disable bit.

#### **Group of standard frame format identifier section (11-bit CAN ID):**

The start address of the Group of Standard Frame Format section is defined with the SFF\_GRP\_sa register with the value of 0x10. The end of this section is defined with the EFF\_sa register. In the Group of Standard Frame Format section two CAN Identifiers with the same Source CAN Channel (SCC) share one 32-bit word and represent a range of CAN Identifiers to be accepted. Bit 31 down to 16 represents the lower boundary and bit 15 down to 0 represents the upper boundary of the range of CAN Identifiers. All Identifiers within this range (including the boundary identifiers) will be accepted. A whole group can be disabled and not used by the acceptance filter by setting the message disable bit in the upper and lower boundary identifier. To provide memory space for four Groups of Standard Frame Format identifiers, the EFF\_sa register value is set to 0x20. The identifier group with the Index 9 of this section is not used and therefore disabled.

#### **Explicit extended frame format identifier section (29-bit CAN ID, [Figure 98](#page-593-0))**

The start address of the Explicit Extended Frame Format section is defined with the EFF sa register with the value of  $0x20$ . The end of this section is defined with the EFF\_GRP\_sa register. In the explicit Extended Frame Format section only one CAN Identifier with its Source CAN Channel (SCC) is programmed per address line. To provide memory space for four Explicit Extended Frame Format identifiers, the EFF\_GRP\_sa register value is set to 0x30.

#### **Group of extended frame format identifier section (29-bit CAN ID, [Figure 98\)](#page-593-0)**

The start address of the Group of Extended Frame Format is defined with the EFF\_GRP\_sa register with the value of 0x30. The end of this section is defined with the End of Table address register (ENDofTable). In the Group of Extended Frame Format section the boundaries are programmed with a pair of address lines; the first is the lower boundary, the second the upper boundary. To provide memory space for two Groups of Extended Frame Format Identifiers, the ENDofTable register value is set to 0x40.



# <span id="page-593-0"></span>**20.17.7 Configuration example 7**

The Table below shows which sections and therefore which types of CAN identifiers are used and activated. The ID-Look-up Table configuration of this example is shown in [Figure 99.](#page-595-0)

This example uses a typical configuration in which FullCAN as well as Explicit Standard Frame Format messages are defined. As described in [Section 20.15.1 "Acceptance filter](#page-576-0)  [search algorithm",](#page-576-0) acceptance filtering takes place in a certain order. With the enabled FullCAN section, the identifier screening process of the acceptance filter starts always in the FullCAN section first, before it continues with the rest of enabled sections.e disabled.

**Table 475. Used ID-Look-up Table sections**

| <b>ID-Look-up Table Section</b>       | <b>Status</b>         |
|---------------------------------------|-----------------------|
| <b>FullCAN</b>                        | activated and enabled |
| <b>Explicit Standard Frame Format</b> | activated             |
| Group of Standard Frame Format        | not activated         |
| <b>Explicit Extended Frame Format</b> | not activated         |
| Group of Extended Frame Format        | not activated         |

#### **FullCAN explicit standard frame format identifier section (11-bit CAN ID)**

The start address of the FullCAN Explicit Standard Frame Format Identifier section is (automatically) set to 0x00. The end of this section is defined in the SFF\_sa register. In the FullCAN ID section only identifiers of FullCAN Object are stored for acceptance filtering. In this section two CAN Identifiers with their Source CAN Channels (SCC) share one 32-bit word. Not used or disabled CAN Identifiers can be marked by setting the message disable bit. The FullCAN Object data for each defined identifier can be found in the FullCAN Message Object section. In case of an identifier match during the acceptance filter process, the received FullCAN message object data is moved from the Receive Buffer of the appropriate CAN Controller into the FullCAN Message Object section. To provide memory space for eight FullCAN, Explicit Standard Frame Format identifiers, the SFF\_sa register value is set to 0x10. The identifier with the Index 1 of this section is not used and therefore disabled.

# **Explicit standard frame format identifier section (11-bit CAN ID)**

The start address of the Explicit Standard Frame Format section is defined in the SFF\_sa register with the value of 0x10. The end of this section is defined in the End of Table address register (ENDofTable). In the explicit Standard Frame Format section of the ID Look-up Table two CAN Identifiers with their Source CAN Channel (SCC) share one 32-bit word. Not used or disabled CAN Identifiers can be marked by setting the message disable bit. To provide memory space for eight Explicit Standard Frame Format identifiers, the ENDofTable register value is set to 0x20.

# **FullCAN message object data section**

The start address of the FullCAN Message Object Data section is defined with the ENDofTable register. The number of enabled FullCAN identifiers is limited to the available memory space in the FullCAN Message Object Data section. Each defined FullCAN Message needs three address lines for the Message Data in the FullCAN Message Object Data section. The FullCAN Message Object section is organized in that way, that each Index number of the FullCAN Identifier section corresponds to a Message Object Number in the FullCAN Message Object section.



# <span id="page-595-0"></span>**20.17.8 Look-up table programming guidelines**

All identifier sections of the ID Look-up Table have to be programmed in such a way, that each active section is organized as a sorted list or table with an increasing order of the Source CAN Channel (SCC) together with CAN Identifier in each section.

SCC value equals CAN\_controller - 1, i.e., SCC = 0 matches CAN1 and SCC = 1 matches CAN2.

In cases, where a syntax error in the ID Look-up Table is encountered, the Look-up Table address of the incorrect line is made available in the Look-up Table Error Address Register (LUTerrAd).

The reporting process in the Look-up Table Error Address Register (LUTerrAd) is a "run-time" process. Only those address lines with syntax error are reported, which were passed through the acceptance filtering process.

The following general rules for programming the Look-up Table apply:

- **•** Each section has to be organized as a sorted list or table with an increasing order of the Source CAN Channel (SCC) in conjunction with the CAN Identifier (there is no exception for disabled identifiers).
- **•** The upper and lower bound in a Group of Identifiers definition has to be from the same Source CAN Channel.
- **•** To disable a Group of Identifiers the message disable bit has to be set for both, the upper and lower bound.

# **UM10562**

# **Chapter 21: LPC408x/407x SSP interfaces**

**Rev. 2 — 6 March 2013 User manual**

# **21.1 Basic configuration**

The three SSP interfaces, SSP0, SSP1, and SSP2 are configured using the following registers:

1. Power: In the PCONP register [\(Section 3.3.2.2](#page-28-0)), set bit PCSSP0 to enable SSP0 and bit PCSSP1 to enable SSP1.

**Remark:** On reset, SSP interfaces 0 and 1 are enabled (PCSSP0/1 = 1), while SSP2 is disabled (PCSSP2 =  $0$ ).

- 2. Peripheral clock: The SSPs operate from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0). In master mode, the clock must be scaled down (see [Section 21.6.5](#page-609-0)).
- 3. Pins: Select the SSP pins and pin modes through the relevant IOCON registers ([Section 7.4.1](#page-130-0)).
- 4. Interrupts: Interrupts are enabled in the SSP0IMSC register for SSP0 and SSP1IMSC register for SSP1 [Table 483](#page-610-0). Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register, see [Table 50](#page-80-0).
- 5. Initialization: There are two control registers for each of the SSP ports to be configured: SSP0CR0 and SSP0CR1 for SSP0, SSP1CR0 and SSP1CR1 for SSP1, SSP2CR0 and SSP2CR1 for SSP2. See [Section 21.6.1](#page-607-0) and [Section 21.6.2.](#page-608-0)
- 6. DMA: The Rx and Tx FIFOs of the SSP interfaces can be connected to the GPDMA controller (see [Section 21.6.10](#page-611-0)). For GPDMA system connections, see [Table 692.](#page-831-0)

# **21.2 Features**

- **•** Compatible with Motorola SPI, 4-wire TI SSI, and National Semiconductor Microwire buses.
- **•** Synchronous Serial Communication.
- **•** Master or slave operation.
- **•** 8 frame FIFOs for both transmit and receive.
- **•** 4 to 16 bit data frame.
- **•** DMA transfers supported by GPDMA.

# **21.3 Description**

The SSP is a Synchronous Serial Port (SSP) controller capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. Data transfers are in principle full duplex, with frames of 4 to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice it is often the case that only one of these data flows carries meaningful data.

Three Synchronous Serial Port controllers are provided -- SSP0, SSP1, and SSP2.

# **21.4 Pin descriptions**



# **21.5 Bus description**

# **21.5.1 Texas Instruments synchronous serial frame format**

[Figure 100](#page-599-0) shows the 4-wire Texas Instruments synchronous serial frame format supported by the SSP module.



<span id="page-599-0"></span>For device configured as a master in this mode, CLK and FS are forced LOW, and the transmit data line DX is tri-stated whenever the SSP is idle. Once the bottom entry of the transmit FIFO contains data, FS is pulsed HIGH for one CLK period. The value to be transmitted is also transferred from the transmit FIFO to the serial shift register of the transmit logic. On the next rising edge of CLK, the MSB of the 4-bit to 16-bit data frame is shifted out on the DX pin. Likewise, the MSB of the received data is shifted onto the DR pin by the off-chip serial slave device.

Both the SSP and the off-chip serial slave device then clock each data bit into their serial shifter on the falling edge of each CLK. The received data is transferred from the serial shifter to the receive FIFO on the first rising edge of CLK after the LSB has been latched.

# **21.5.2 SPI frame format**

The SPI interface is a four-wire interface where the SSEL signal behaves as a slave select. The main feature of the SPI format is that the inactive state and phase of the SCK signal are programmable through the CPOL and CPHA bits within the SSPCR0 control register.

# **21.5.2.1 Clock Polarity (CPOL) and Phase (CPHA) control**

When the CPOL clock polarity control bit is 0, it produces a steady state low value on the SCK pin. If the CPOL clock polarity control bit is 1, a steady state high value is placed on the CLK pin when data is not being transferred.

The CPHA control bit selects the clock edge that captures data and allows it to change state. It has the most impact on the first bit transmitted by either allowing or not allowing a clock transition before the first data capture edge. When the CPHA phase control bit is 0, data is captured on the first clock edge transition. If the CPHA clock phase control bit is 1, data is captured on the second clock edge transition.

# **21.5.2.2 SPI format with CPOL=0,CPHA=0**

Single and continuous transmission signal sequences for SPI format with  $CPOL = 0$ . CPHA = 0 are shown in [Figure 101](#page-600-0).



<span id="page-600-0"></span>In this configuration, during idle periods:

- **•** The CLK signal is forced LOW.
- **•** SSEL is forced HIGH.
- **•** The transmit MOSI/MISO pad is in high impedance.

If the SSP is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSEL master signal being driven LOW. This causes slave data to be enabled onto the MISO input line of the master. Master's MOSI is enabled.

One half SCK period later, valid master data is transferred to the MOSI pin. Now that both the master and slave data have been set, the SCK master clock pin goes HIGH after one further half SCK period.

The data is now captured on the rising and propagated on the falling edges of the SCK signal.

In the case of a single word transmission, after all bits of the data word have been transferred, the SSEL line is returned to its idle HIGH state one SCK period after the last bit has been captured.

However, in the case of continuous back-to-back transmissions, the SSEL signal must be pulsed HIGH between each data word transfer. This is because the slave select pin freezes the data in its serial peripheral register and does not allow it to be altered if the CPHA bit is logic zero. Therefore the master device must raise the SSEL pin of the slave device between each data transfer to enable the serial peripheral data write. On completion of the continuous transfer, the SSEL pin is returned to its idle state one SCK period after the last bit has been captured.

# **21.5.2.3 SPI format with CPOL=0,CPHA=1**

The transfer signal sequence for SPI format with  $CPOL = 0$ ,  $CPHA = 1$  is shown in [Figure 102](#page-601-0), which covers both single and continuous transfers.



<span id="page-601-0"></span>In this configuration, during idle periods:

- **•** The CLK signal is forced LOW.
- **•** SSEL is forced HIGH.
- **•** The transmit MOSI/MISO pad is in high impedance.

If the SSP is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSEL master signal being driven LOW. Master's MOSI pin is enabled. After a further one half SCK period, both master and slave valid data is enabled onto their respective transmission lines. At the same time, the SCK is enabled with a rising edge transition.

Data is then captured on the falling edges and propagated on the rising edges of the SCK signal.

In the case of a single word transfer, after all bits have been transferred, the SSEL line is returned to its idle HIGH state one SCK period after the last bit has been captured.

For continuous back-to-back transfers, the SSEL pin is held LOW between successive data words and termination is the same as that of the single word transfer.

# **21.5.2.4 SPI format with CPOL = 1,CPHA = 0**

Single and continuous transmission signal sequences for SPI format with CPOL=1, CPHA=0 are shown in [Figure 103.](#page-602-0)



<span id="page-602-0"></span>In this configuration, during idle periods:

- **•** The CLK signal is forced HIGH.
- **•** SSEL is forced HIGH.
- **•** The transmit MOSI/MISO pad is in high impedance.

If the SSP is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSEL master signal being driven LOW, which causes slave data to be immediately transferred onto the MISO line of the master. Master's MOSI pin is enabled.

One half period later, valid master data is transferred to the MOSI line. Now that both the master and slave data have been set, the SCK master clock pin becomes LOW after one further half SCK period. This means that data is captured on the falling edges and be propagated on the rising edges of the SCK signal.

In the case of a single word transmission, after all bits of the data word are transferred, the SSEL line is returned to its idle HIGH state one SCK period after the last bit has been captured.

However, in the case of continuous back-to-back transmissions, the SSEL signal must be pulsed HIGH between each data word transfer. This is because the slave select pin freezes the data in its serial peripheral register and does not allow it to be altered if the CPHA bit is logic zero. Therefore the master device must raise the SSEL pin of the slave device between each data transfer to enable the serial peripheral data write. On completion of the continuous transfer, the SSEL pin is returned to its idle state one SCK period after the last bit has been captured.

# **21.5.2.5 SPI format with CPOL = 1,CPHA = 1**

The transfer signal sequence for SPI format with  $CPOL = 1$ ,  $CPHA = 1$  is shown in [Figure 104](#page-603-0), which covers both single and continuous transfers.



<span id="page-603-0"></span>In this configuration, during idle periods:

- **•** The CLK signal is forced HIGH.
- **•** SSEL is forced HIGH.
- **•** The transmit MOSI/MISO pad is in high impedance.

If the SSP is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSEL master signal being driven LOW. Master's MOSI is enabled. After a further one half SCK period, both master and slave data are enabled onto their respective transmission lines. At the same time, the SCK is enabled with a falling edge transition. Data is then captured on the rising edges and propagated on the falling edges of the SCK signal.

After all bits have been transferred, in the case of a single word transmission, the SSEL line is returned to its idle HIGH state one SCK period after the last bit has been captured. For continuous back-to-back transmissions, the SSEL pins remains in its active LOW state, until the final bit of the last word has been captured, and then returns to its idle state as described above. In general, for continuous back-to-back transfers the SSEL pin is held LOW between successive data words and termination is the same as that of the single word transfer.

# **21.5.3 National Semiconductor Microwire frame format**

[Figure 105](#page-604-0) shows the Microwire frame format for a single frame. [Figure 106](#page-605-0) shows the same format when back-to-back frames are transmitted.



<span id="page-604-0"></span>Microwire format is very similar to SPI format, except that transmission is half-duplex instead of full-duplex, using a master-slave message passing technique. Each serial transmission begins with an 8-bit control word that is transmitted from the SSP to the off-chip slave device. During this transmission, no incoming data is received by the SSP. After the message has been sent, the off-chip slave decodes it and, after waiting one serial clock after the last bit of the 8-bit control message has been sent, responds with the required data. The returned data is 4 to 16 bits in length, making the total frame length anywhere from 13 to 25 bits.

In this configuration, during idle periods:

- **•** The SK signal is forced LOW.
- **•** CS is forced HIGH.
- **•** The transmit data line SO is arbitrarily forced LOW.

A transmission is triggered by writing a control byte to the transmit FIFO.The falling edge of CS causes the value contained in the bottom entry of the transmit FIFO to be transferred to the serial shift register of the transmit logic, and the MSB of the 8-bit control frame to be shifted out onto the SO pin. CS remains LOW for the duration of the frame transmission. The SI pin remains tri-stated during this transmission.

The off-chip serial slave device latches each control bit into its serial shifter on the rising edge of each SK. After the last bit is latched by the slave device, the control byte is decoded during a one clock wait-state, and the slave responds by transmitting data back to the SSP. Each bit is driven onto SI line on the falling edge of SK. The SSP in turn latches each bit on the rising edge of SK. At the end of the frame, for single transfers, the CS signal is pulled HIGH one clock period after the last bit has been latched in the receive serial shifter, that causes the data to be transferred to the receive FIFO.

**Note:** The off-chip slave device can tri-state the receive line either on the falling edge of SK after the LSB has been latched by the receive shiftier, or when the CS pin goes HIGH.

For continuous transfers, data transmission begins and ends in the same manner as a single transfer. However, the CS line is continuously asserted (held LOW) and transmission of data occurs back to back. The control byte of the next frame follows directly after the LSB of the received data from the current frame. Each of the received values is transferred from the receive shifter on the falling edge SK, after the LSB of the frame has been latched into the SSP.



# <span id="page-605-0"></span>**21.5.3.1 Setup and hold time requirements on CS with respect to SK in Microwire mode**

In the Microwire mode, the SSP slave samples the first bit of receive data on the rising edge of SK after CS has gone LOW. Masters that drive a free-running SK must ensure that the CS signal has sufficient setup and hold margins with respect to the rising edge of SK.

[Figure 107](#page-605-1) illustrates these setup and hold time requirements. With respect to the SK rising edge on which the first bit of receive data is to be sampled by the SSP slave, CS must have a setup of at least two times the period of SK on which the SSP operates. With respect to the SK rising edge previous to this edge, CS must have a hold of at least one SK period.

<span id="page-605-1"></span>

# **21.6 Register description**



<span id="page-606-0"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

# **21.6.1 SSPn Control Register 0**

This register controls the basic operation of the SSP controller.

#### <span id="page-607-1"></span><span id="page-607-0"></span>**Table 478: SSPn Control Register 0 (CR0 - address 0x4008 8000 (SSP0), 0x4003 0000 (SSP1) , 0x400A C000 (SSP2)) bit description**



# **21.6.2 SSPn Control Register 1**

This register controls certain aspects of the operation of the SSP controller.

#### <span id="page-608-2"></span><span id="page-608-0"></span>**Table 479: SSPn Control Register 1 (CR1 - address 0x4008 8004 (SSP0), 0x4003 0004 (SSP1), 0x400A C004 (SSP2)) bit description**



# **21.6.3 SSPn Data Register**

Software can write data to be transmitted to this register, and read data that has been received.

<span id="page-608-1"></span>**Table 480: SSPn Data Register (DR - address 0x4008 8008 (SSP0), 0x4003 0008 (SSP1), 0x400A C008 (SSP2)) bit description**

| <b>Bit</b> | Symbol      | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>Reset Value</b> |
|------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 15:0       | <b>DATA</b> | Write: software can write data to be sent in a future frame to this register whenever the TNF<br>bit in the Status register is 1, indicating that the Tx FIFO is not full. If the Tx FIFO was<br>previously empty and the SSP controller is not busy on the bus, transmission of the data will<br>begin immediately. Otherwise the data written to this register will be sent as soon as all<br>previous data has been sent (and received). If the data length is less than 16 bits, software<br>must right-justify the data written to this register. |                    |
|            |             | <b>Read:</b> software can read data from this register whenever the RNE bit in the Status register<br>is 1, indicating that the Rx FIFO is not empty. When software reads this register, the SSP<br>controller returns data from the least recent frame in the Rx FIFO. If the data length is less<br>than 16 bits, the data is right-justified in this field with higher order bits filled with 0s.                                                                                                                                                   |                    |
| $31:16 -$  |             | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ΝA                 |

# **21.6.4 SSPn Status Register**

This read-only register reflects the current status of the SSP controller.

#### <span id="page-609-1"></span>**Table 481: SSPn Status Register (SR - address 0x4008 800C (SSP0), 0x4003 000C (SSP1), 0x400A C00C (SSP2)) bit description**



# **21.6.5 SSPn Clock Prescale Register**

This register controls the factor by which the Prescaler divides PCLK to yield the prescaler clock that is, in turn, divided by the SCR factor in SSPnCR0, to determine the bit clock.

#### <span id="page-609-2"></span><span id="page-609-0"></span>**Table 482: SSPn Clock Prescale Register (CPSR - address 0x4008 8010 (SSP0), 0x4003 0010 (SSP1), 0x400A C010 (SSP2)) bit description**



**Important:** the SSPnCPSR value must be properly initialized or the SSP controller will not be able to transmit data correctly.

In Slave mode, the SSP clock rate provided by the master must not exceed 1/12 of the peripheral clock selected in [Section 3.3.3.5.](#page-33-0) The content of the SSPnCPSR register is not relevant.

In master mode, CPSDVSR $_{min}$  = 2 or larger (even numbers only).

# **21.6.6 SSPn Interrupt Mask Set/Clear Register**

This register controls whether each of the four possible interrupt conditions in the SSP controller are enabled. Note that ARM uses the word "masked" in the opposite sense from classic computer terminology, in which "masked" meant "disabled". ARM uses the word "masked" to mean "enabled". To avoid confusion we will not use the word "masked".

#### <span id="page-610-0"></span>**Table 483: SSPn Interrupt Mask Set/Clear register (IMSC - address 0x4008 8014 (SSP0), 0x4003 0014 (SSP1), 0x400A C014 (SSP2)) bit description**



# **21.6.7 SSPn Raw Interrupt Status Register**

This read-only register contains a 1 for each interrupt condition that is asserted, regardless of whether or not the interrupt is enabled in the SSPnIMSC.

#### <span id="page-610-1"></span>**Table 484: SSPn Raw Interrupt Status register (RIS - address 0x4008 8018 (SSP0), 0x4003 0018 (SSP1), 0x400A C018 (SSP2)) bit description**



# **21.6.8 SSPn Masked Interrupt Status Register**

This read-only register contains a 1 for each interrupt condition that is asserted and enabled in the SSPnIMSC. When an SSP interrupt occurs, the interrupt service routine should read this register to determine the cause(s) of the interrupt.

#### <span id="page-611-1"></span>**Table 485: SSPn Masked Interrupt Status register (MIS - address 0x4008 801C (SSP0), 0x4003 001C (SSP1), 0x400A C01C (SSP2)) bit description**



# **21.6.9 SSPn Interrupt Clear Register**

Software can write one or more one(s) to this write-only register, to clear the corresponding interrupt condition(s) in the SSP controller. Note that the other two interrupt conditions can be cleared by writing or reading the appropriate FIFO, or disabled by clearing the corresponding bit in SSPnIMSC.

#### <span id="page-611-2"></span>**Table 486: SSPn interrupt Clear Register (ICR - address 0x4008 8020 (SSP0), 0x4003 0020 (SSP1) , 0x400A C020 (SSP2)) bit description**



# **21.6.10 SSPn DMA Control Register**

The SSPnDMACR register is the DMA control register. It is a read/write register.

#### <span id="page-611-3"></span><span id="page-611-0"></span>**Table 487: SSPn DMA Control Register (DMACR - address 0x4008 8024 (SSP0), 0x4003 0024 (SSP1), 0x400A C024 (SSP2)) bit description**


# **UM10562**

## **Chapter 22: LPC408x/407x I**2**C-bus interfaces**

**Rev. 2 — 6 March 2013 User manual**

### **22.1 Basic configuration**

The I<sup>2</sup>C0/1/2 interfaces are configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCI2C0/1/2.

**Remark:** On reset, all I<sup>2</sup>C interfaces are enabled (PCI2C0/1/2 = 1).

- 2. Peripheral clock: The I<sup>2</sup>C interfaces operate from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5.](#page-33-0)
- 3. Pins: Select I<sup>2</sup>C0, I<sup>2</sup>C1, or I<sup>2</sup>C2 pins and pin modes using the relevant IOCON registers (See [Section 7.4.1\)](#page-130-0).

**Remark:** The pins P0[27] and P0[28] are specialized open-drain I2C pins that support fully compliant fast mode (400 kHz) and standard mode (100 kHz) I<sup>2</sup>C. These pins have no on-chip pull-up devices at all and must always be pulled up externally when they are outputs (per the I2C bus specification). Pins P5[2] and P5[3] are similar, but in addition, also support Fast Mode Plus (1 MHz) I2C. Both sets of pins have somewhat different configuration options than most port pins, see [Section 7.4.1](#page-130-0) for details. For all other pins that can be used for I2C communication, see the Remark below.

Remark: I<sup>2</sup>C pins that do not use specialized I<sup>2</sup>C pads (as identified in [Table 74](#page-98-0)) can be configured to an open-drain mode via the relevant IOCON registers, and can be used with fast mode (400 kHz) and standard mode (100 kHz)  ${}^{12}C$ . These pins do not include an analog filter to suppress line glitches, but a similar function is performed by the digital filter in the  $I^2C$  block itself. These pins should be configured as: no pull-up, no pull-down, open drain mode.

- 4. Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 5. Initialization: see [Section 22.9.8.1](#page-649-0) and [Section 22.10.1](#page-650-0).

### **22.2 Features**

- **•** Supports 1 MHz Fast Mode Plus (some pinouts of I2C0 only), 400 kHz fast mode, and 100 kHz standard mode.
- **•** Standard I2C compliant bus interfaces may be configured as Master, Slave, or Master/Slave.
- **•** Arbitration is handled between simultaneously transmitting masters without corruption of serial data on the bus.
- **•** Programmable clock allows adjustment of I2C transfer rates.
- **•** Data transfer is bidirectional between masters and slaves.
- **•** Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- **•** Serial clock synchronization is used as a handshake mechanism to suspend and resume serial transfer.
- **•** Optional recognition of up to 4 distinct slave addresses.
- Monitor mode allows observing all <sup>12</sup>C-bus traffic, regardless of slave address, without affecting the actual I<sup>2</sup>C-bus traffic.

### **22.3 Applications**

Interfaces to external I<sup>2</sup>C standard parts, such as serial RAMs, LCDs, tone generators, other microcontrollers, etc. Can also be used as a diagnostic/test bus.

### **22.4 Description**

A typical I<sup>2</sup>C-bus configuration is shown in [Figure 108](#page-614-0). Depending on the state of the direction bit (R/W), two types of data transfers are possible on the  $1^2C$ -bus:

- **•** Data transfer from a master transmitter to a slave receiver. The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte, unless the slave device is unable to accept more data.
- **•** Data transfer from a slave transmitter to a master receiver. The first byte (the slave address) is transmitted by the master. The slave then returns an acknowledge bit. Next follows the data bytes transmitted by the slave to the master. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a "not acknowledge" is returned. The master device generates all of the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a repeated START condition. Since a repeated START condition is also the beginning of the next serial transfer, the I2C-bus will not be released.

The I<sup>2</sup>C interfaces are byte oriented and have four operating modes: master transmitter mode, master receiver mode, slave transmitter mode and slave receiver mode.



### **22.4.1 I2C FAST Mode Plus**

<span id="page-614-0"></span>Fast Mode Plus is a 1 Mbit/sec transfer rate to communicate with the I<sup>2</sup>C products which the NXP Semiconductors is now providing.

In order to use Fast Mode Plus, the I<sup>2</sup>C0 pins must be configured, then rates above 400 kHz and up to 1 MHz may be selected, see [Table 503](#page-631-0). To configure the pins for Fast Mode Plus, the I2CMODE bits in the IOCON\_P5\_02 and IOCON\_P5\_03 registers must be set to binary 10, see [Section 7.4.1.](#page-130-0)



### **22.5 Pin description**

The internal logic of the 3  $12$ C interfaces is identical. These interfaces can be brought out to device pins in several ways, some of which have different pin I/O characteristics. I2C0 on pins P0[27] and P0[28] use specialized  $I<sup>2</sup>C$  pads that support fully spec compliant fast mode and standard mode I<sup>2</sup>C. I2C0 on pins P5[2] and P5[3] also use specialized I<sup>2</sup>C pads. These pads support Fast Mode Plus in additional to the previously mentioned modes.

Any of the I<sup>2</sup>C interfaces brought out to pins other than those just mentioned use standard I/O pins. These pins also support I<sup>2</sup>C operation in fast mode and standard mode. The primary difference is that these pins do not include an analog spike suppression filter that exists on the specialized  $I^2C$  pads. The  $I^2C$  interfaces all include a digital filter that can serve the same purpose.

### **22.6 I2C operating modes**

In a given application, the  $I^2C$  block may operate as a master, a slave, or both. In the slave mode, the I<sup>2</sup>C hardware looks for any one of its four slave addresses and the General Call address. If one of these addresses is detected, an interrupt is requested. If the processor wishes to become the bus master, the hardware waits until the bus is free before the master mode is entered so that a possible slave operation is not interrupted. If bus arbitration is lost in the master mode, the I2C block switches to the slave mode immediately and can detect any of its own configured slave addresses in the same serial transfer.

### **22.6.1 Master Transmitter mode**

In this mode data is transmitted from master to slave. Before the master transmitter mode can be entered, the I2CONSET register must be initialized as shown in [Table 489](#page-616-0). I2EN must be set to 1 to enable the  $I^2C$  function. If the AA bit is 0, the  $I^2C$  interface will not acknowledge any address when another device is master of the bus, so it can not enter slave mode. The STA, STO and SI bits must be 0. The SI bit is cleared by writing 1 to the SIC bit in the I2CONCLR register. THe STA bit should be cleared after writing the slave address.

<span id="page-616-0"></span>

The first byte transmitted contains the slave address of the receiving device (7 bits) and the data direction bit. In this mode the data direction bit (R/W) should be 0 which means Write. The first byte transmitted contains the slave address and Write bit. Data is transmitted 8 bits at a time. After each byte is transmitted, an acknowledge bit is received. START and STOP conditions are output to indicate the beginning and the end of a serial transfer.

The I2C interface will enter master transmitter mode when software sets the STA bit. The I 2C logic will send the START condition as soon as the bus is free. After the START condition is transmitted, the SI bit is set, and the status code in the I2STAT register is 0x08. This status code is used to vector to a state service routine which will load the slave address and Write bit to the I2DAT register, and then clear the SI bit. SI is cleared by writing a 1 to the SIC bit in the I2CONCLR register.

When the slave address and R/W bit have been transmitted and an acknowledgment bit has been received, the SI bit is set again, and the possible status codes now are 0x18, 0x20, or 0x38 for the master mode, or 0x68, 0x78, or 0xB0 if the slave mode was enabled (by setting AA to 1). The appropriate actions to be taken for each of these status codes are shown in [Table 507](#page-640-0) to [Table 510](#page-644-0).



#### **22.6.2 Master Receiver mode**

In the master receiver mode, data is received from a slave transmitter. The transfer is initiated in the same way as in the master transmitter mode. When the START condition has been transmitted, the interrupt service routine must load the slave address and the data direction bit to the I<sup>2</sup>C Data register (I2DAT), and then clear the SI bit. In this case, the data direction bit (R/W) should be 1 to indicate a read.

When the slave address and data direction bit have been transmitted and an acknowledge bit has been received, the SI bit is set, and the Status Register will show the status code. For master mode, the possible status codes are 0x40, 0x48, or 0x38. For slave mode, the possible status codes are 0x68, 0x78, or 0xB0. For details, refer to [Table 508.](#page-641-0)

UM10562 COMPRESS All information provided in this document is subject to legal disclaimers. COMPRESS UP ALL RIGHTS RESERVED.

When the CPU needs to acknowledge a received byte, the AA bit needs to be set accordingly prior to clearing the SI bit and initiating the byte read. When the I2C interface needs to not acknowledge a received byte, the AA bit needs to be cleared prior to clearing the SI bit and initiating the byte read.

Note that the last received byte is always followed by a "Not Acknowledge" from the I2C interface so that the master can signal the slave that the reading sequence is finished and that it needs to issue a STOP or repeated START Command. Once the "Not Acknowledge has been sent and the SI bit is set, the <sup>12</sup>C interface can send either a STOP (STO bit is set) or a repeated START (STA bit is set). Then the SI bit is cleared to initiate the requested operation.



After a repeated START condition,  ${}^{12}$ C may switch to the master transmitter mode.



### **22.6.3 Slave Receiver mode**

In the slave receiver mode, data bytes are received from a master transmitter. To initialize the slave receiver mode, write any of the Slave Address registers (I2ADR0-3) and Slave Mask registers (I2MASK0-3) and write the I<sup>2</sup>C Control Set register (I2CONSET) as shown in [Table 490](#page-618-0).

<span id="page-618-0"></span>



I2EN must be set to 1 to enable the  $12C$  function. AA bit must be set to 1 to acknowledge any of its own slave addresses or the General Call address. The STA, STO and SI bits are set to 0.

After I2ADR and I2CONSET are initialized, the I2C interface waits until it is addressed by its any of its own slave addresses or General Call address followed by the data direction bit. If the direction bit is 0 (W), it enters slave receiver mode. If the direction bit is 1 (R), it enters slave transmitter mode. After the address and direction bit have been received, the SI bit is set and a valid status code can be read from the Status register (I2STAT). Refer to [Table 509](#page-642-0) for the status codes and actions.



### **22.6.4 Slave Transmitter mode**

The first byte is received and handled as in the slave receiver mode. However, in this mode, the direction bit will be 1, indicating a read operation. Serial data is transmitted via SDA while the serial clock is input through SCL. START and STOP conditions are recognized as the beginning and end of a serial transfer. In a given application, I2C may operate as a master and as a slave. In the slave mode, the  $1<sup>2</sup>C$  hardware looks for any of its own slave addresses and the General Call address. If one of these addresses is detected, an interrupt is requested. When the microcontrollers wishes to become the bus master, the hardware waits until the bus is free before the master mode is entered so that a possible slave action is not interrupted. If bus arbitration is lost in the master mode, the <sup>12</sup>C interface switches to the slave mode immediately and can detect any of its own slave addresses in the same serial transfer.



## **22.7 I2C implementation and operation**

[Figure 114](#page-620-0) shows how the on-chip I2C-bus interface is implemented, and the following text describes the individual blocks.

### **22.7.1 Input filters and output stages**

Input signals are synchronized with the internal clock, and spikes shorter than three clocks are filtered out.

<span id="page-620-0"></span>

### <span id="page-621-0"></span>**22.7.2 Address Registers, I2ADR0 to I2ADR3**

These registers may be loaded with the 7-bit slave address (7 most significant bits) to which the I<sup>2</sup>C block will respond when programmed as a slave transmitter or receiver. The LSB (GC) is used to enable General Call address (0x00) recognition. When multiple slave addresses are enabled, the actual address received may be read from the I2DAT register at the state where the "own slave address" has just been received.

**Remark:** in the remainder of this chapter, when the phrase "own slave address" is used, it refers to any of the four configured slave addresses after address masking.

### <span id="page-621-1"></span>**22.7.3 Address mask registers, I2MASK0 to I2MASK3**

The four mask registers each contain seven active bits (7:1). Any bit in these registers which is set to '1' will cause an automatic compare on the corresponding bit of the received address when it is compared to the I2ADRn register associated with that mask register. In other words, bits in an I2ADRn register which are masked are not taken into account in determining an address match.

When an address-match interrupt occurs, the processor will have to read the data register (I2DAT) to determine which received address actually caused the match.

### **22.7.4 Comparator**

The comparator compares the received 7-bit slave address with any of the four configured slave addresses in I2ADR0 through I2ADR3 after masking. It also compares the first received 8-bit byte with the General Call address (0x00). If an a match is found, the appropriate status bits are set and an interrupt is requested.

### **22.7.5 Shift register, I2DAT**

This 8-bit register contains a byte of serial data to be transmitted or a byte which has just been received. Data in I2DAT is always shifted from right to left; the first bit to be transmitted is the MSB (bit 7) and, after a byte has been received, the first bit of received data is located at the MSB of I2DAT. While data is being shifted out, data on the bus is simultaneously being shifted in; I2DAT always contains the last byte present on the bus. Thus, in the event of lost arbitration, the transition from master transmitter to slave receiver is made with the correct data in I2DAT.

### **22.7.6 Arbitration and synchronization logic**

In the master transmitter mode, the arbitration logic checks that every transmitted logic 1 actually appears as a logic 1 on the  $I<sup>2</sup>C-bus$ . If another device on the bus overrules a logic 1 and pulls the SDA line low, arbitration is lost, and the I2C block immediately changes from master transmitter to slave receiver. The I2C block will continue to output clock pulses (on SCL) until transmission of the current serial byte is complete.

Arbitration may also be lost in the master receiver mode. Loss of arbitration in this mode can only occur while the  ${}^{12}C$  block is returning a "not acknowledge: (logic 1) to the bus. Arbitration is lost when another device on the bus pulls this signal low. Since this can occur only at the end of a serial byte, the I2C block generates no further clock pulses. [Figure 115](#page-622-0) shows the arbitration procedure.



<span id="page-622-0"></span>The synchronization logic will synchronize the serial clock generator with the clock pulses on the SCL line from another device. If two or more master devices generate clock pulses, the "mark" duration is determined by the device that generates the shortest "marks," and the "space" duration is determined by the device that generates the longest "spaces". [Figure 116](#page-622-1) shows the synchronization procedure.



#### <span id="page-622-1"></span>**Fig 116. Serial clock synchronization**

A slave may stretch the space duration to slow down the bus master. The space duration may also be stretched for handshaking purposes. This can be done after each bit or after a complete byte transfer. the I<sup>2</sup>C block will stretch the SCL space duration after a byte has been transmitted or received and the acknowledge bit has been transferred. The serial interrupt flag (SI) is set, and the stretching continues until the serial interrupt flag is cleared.

### **22.7.7 Serial clock generator**

This programmable clock pulse generator provides the SCL clock pulses when the I2C block is in the master transmitter or master receiver mode. It is switched off when the I2C block is in a slave mode. The  $I^2C$  output clock frequency and duty cycle is programmable via the I2C Clock Control Registers. See the description of the I2CSCLL and I2CSCLH registers for details. The output clock pulses have a duty cycle as programmed unless the bus is synchronizing with other SCL clock sources as described above.

### **22.7.8 Timing and control**

The timing and control logic generates the timing and control signals for serial byte handling. This logic block provides the shift pulses for I2DAT, enables the comparator, generates and detects START and STOP conditions, receives and transmits acknowledge bits, controls the master and slave modes, contains interrupt request logic, and monitors the I2C-bus status.

### **22.7.9 Control register, I2CONSET and I2CONCLR**

The I2C control register contains bits used to control the following I2C block functions: start and restart of a serial transfer, termination of a serial transfer, bit rate, address recognition, and acknowledgment.

The contents of the I2C control register may be read as I2CONSET. Writing to I2CONSET will set bits in the I<sup>2</sup>C control register that correspond to ones in the value written. Conversely, writing to I2CONCLR will clear bits in the I2C control register that correspond to ones in the value written.

### **22.7.10 Status decoder and status register**

The status decoder takes all of the internal status bits and compresses them into a 5-bit code. This code is unique for each  $1<sup>2</sup>C$ -bus status. The 5-bit code may be used to generate vector addresses for fast processing of the various service routines. Each service routine processes a particular bus status. There are 26 possible bus states if all four modes of the I2C block are used. The 5-bit status code is latched into the five most significant bits of the status register when the serial interrupt flag is set (by hardware) and remains stable until the interrupt flag is cleared by software. The three least significant bits of the status register are always zero. If the status code is used as a vector to service routines, then the routines are displaced by eight address locations. Eight bytes of code is sufficient for most of the service routines (see the software example in this section).

### **22.8 Register description**



#### **Table 491. Register overview: I2C-bus interface (base address 0x4001 C000 (I2C0), 0x4005 C000 (I2C1), 0x400A 0000 (I2C2))**



<span id="page-625-0"></span>[1] Reset value reflects the data stored in used bits only. It does not include reserved bits content.

### **22.8.1 I2C Control Set register**

The I2CONSET registers control setting of bits in the I2CON register that controls operation of the I2C interface. Writing a one to a bit of this register causes the corresponding bit in the  $12C$  control register to be set. Writing a zero has no effect. Reading this register provides the current values of the control and flag bits.

#### <span id="page-625-1"></span>**Table 492. I2C Control Set register (CONSET - addresses 0x4001 C000 (I2C0), 0x4005 C000 (I2C1) , 0x400A 0000 (I2C2)) bit description**



**I2EN** I<sup>2</sup>C Interface Enable. When I2EN is 1, the I<sup>2</sup>C interface is enabled. I2EN can be cleared by writing 1 to the I2ENC bit in the I2CONCLR register. When I2EN is 0, the I2C interface is disabled.

When I2EN is "0", the SDA and SCL input signals are ignored, the I2C block is in the "not addressed" slave state, and the STO bit is forced to "0".

I2EN should not be used to temporarily release the  $12C$ -bus since, when I2EN is reset, the I<sup>2</sup>C-bus status is lost. The AA flag should be used instead.

**STA** is the START flag. Setting this bit causes the I<sup>2</sup>C interface to enter master mode and transmit a START condition or transmit a repeated START condition if it is already in master mode.

When STA is 1 and the I<sup>2</sup>C interface is not already in master mode, it enters master mode, checks the bus and generates a START condition if the bus is free. If the bus is not free, it waits for a STOP condition (which will free the bus) and generates a START condition after a delay of a half clock period of the internal clock generator. If the I<sup>2</sup>C interface is

UM10562 **Conserved all information provided in this document is subject to legal disclaimers.** Conserved and the SN, 2013. All rights reserved.

already in master mode and data has been transmitted or received, it transmits a repeated START condition. STA may be set at any time, including when the  $12C$  interface is in an addressed slave mode.

STA can be cleared by writing 1 to the STAC bit in the I2CONCLR register. When STA is 0, no START condition or repeated START condition will be generated.

If STA and STO are both set, then a STOP condition is transmitted on the I<sup>2</sup>C-bus if it the interface is in master mode, and transmits a START condition thereafter. If the I2C interface is in slave mode, an internal STOP condition is generated, but is not transmitted on the bus.

**STO** is the STOP flag. Setting this bit causes the I2C interface to transmit a STOP condition in master mode, or recover from an error condition in slave mode. When STO is 1 in master mode, a STOP condition is transmitted on the I2C-bus. When the bus detects the STOP condition, STO is cleared automatically.

In slave mode, setting this bit can recover from an error condition. In this case, no STOP condition is transmitted to the bus. The hardware behaves as if a STOP condition has been received and it switches to "not addressed" slave receiver mode. The STO flag is cleared by hardware automatically.

**SI** is the I<sup>2</sup>C Interrupt Flag. This bit is set when the I<sup>2</sup>C state changes. However, entering state F8 does not set SI since there is nothing for an interrupt service routine to do in that case.

While SI is set, the low period of the serial clock on the SCL line is stretched, and the serial transfer is suspended. When SCL is HIGH, it is unaffected by the state of the SI flag. SI must be reset by software, by writing a 1 to the SIC bit in I2CONCLR register. The SI bit should be cleared only after the required bit(s) has (have) been set and the value in I2DAT has been loaded or read.

**AA** is the Assert Acknowledge Flag. When set to 1, an acknowledge (low level to SDA) will be returned during the acknowledge clock pulse on the SCL line on the following situations:

- 1. A matching address defined by registers I2ADR0 through I2ADR3, masked by I2MASK0 though I2MASK3, has been received.
- 2. The General Call address has been received while the General Call bit (GC) in I2ADR is set.
- 3. A data byte has been received while the  $I^2C$  is in the master receiver mode.
- 4. A data byte has been received while the  $12C$  is in the addressed slave receiver mode

The AA bit can be cleared by writing 1 to the AAC bit in the I2CONCLR register. When AA is 0, a not acknowledge (HIGH level to SDA) will be returned during the acknowledge clock pulse on the SCL line on the following situations:

- 1. A data byte has been received while the  $I^2C$  is in the master receiver mode.
- 2. A data byte has been received while the  $I^2C$  is in the addressed slave receiver mode.

### **22.8.2 I2C Control Clear register**

The I2CONCLR registers control clearing of bits in the I2CON register that controls operation of the I2C interface. Writing a one to a bit of this register causes the corresponding bit in the I2C control register to be cleared. Writing a zero has no effect. I2CONCLR is a write-only register. The value of the related bits can be read from the I2CONSET register.

#### <span id="page-627-1"></span>**Table 493. I2C Control Clear register (CONCLR - addresses 0x4001 C018 (I2C0), 0x4005 C018 (I2C1), 0x400A 0018 (I2C2)) bit description**



**AAC** is the Assert Acknowledge Clear bit. Writing a 1 to this bit clears the AA bit in the I2CONSET register. Writing 0 has no effect.

**SIC** is the I2C Interrupt Clear bit. Writing a 1 to this bit clears the SI bit in the I2CONSET register. Writing 0 has no effect.

**STAC** is the START flag Clear bit. Writing a 1 to this bit clears the STA bit in the I2CONSET register. Writing 0 has no effect.

I**2ENC** is the I2C Interface Disable bit. Writing a 1 to this bit clears the I2EN bit in the I2CONSET register. Writing 0 has no effect.

### **22.8.3 I2C Status register**

Each I<sup>2</sup>C Status register reflects the condition of the corresponding I<sup>2</sup>C interface. The I<sup>2</sup>C Status register is read-only.

#### <span id="page-627-0"></span>**Table 494. I2C Status register (STAT - addresses 0x4001 C004 (I2C0), 0x4005 C004 (I2C1), 0x400A 0004 (I2C2)) bit description**



The three least significant bits are always 0. Taken as a byte, the status register contents represent a status code. There are 26 possible status codes. When the status code is 0xF8, there is no relevant information available and the SI bit is not set. All other 25 status codes correspond to defined I<sup>2</sup>C states. When any of these states entered, the SI bit will be set. For a complete list of status codes, refer to tables from [Table 507](#page-640-0) to [Table 510](#page-644-0).

### **22.8.4 I2C Data register**

This register contains the data to be transmitted or the data just received. The CPU can read and write to this register only while it is not in the process of shifting a byte, when the SI bit is set. Data in I2DAT remains stable as long as the SI bit is set. Data in I2DAT is always shifted from right to left: the first bit to be transmitted is the MSB (bit 7), and after a byte has been received, the first bit of received data is located at the MSB of I2DAT.

<span id="page-628-0"></span>**Table 495. I2C Data register (DAT- addresses 0x4001 C008 (I2C0), 0x4005 C008 (I2C1), 0x400A 0008 (2C2)) bit description**

| <b>Bit</b> | <b>Symbol</b>            | <b>Description</b>                                                                | <b>Reset value</b> |
|------------|--------------------------|-----------------------------------------------------------------------------------|--------------------|
| 7:0        | Data                     | This register holds data values that have been received or are to be transmitted. |                    |
| 31:8       | $\overline{\phantom{0}}$ | Reserved. Read value is undefined, only zero should be written.                   | ΝA                 |

### **22.8.5 I2C Monitor mode control register**

This register controls the Monitor mode which allows the I2C module to monitor traffic on the I2C-bus without actually participating in traffic or interfering with the I2C-bus.

#### <span id="page-628-1"></span>Table 496. I<sup>2</sup>C Monitor mode control register (MMCTRL - addresses 0x4001 C01C (I2C0), 0x4005 C01C (I2C1), **0x400A 001C (I2C2)) bit description**

| <b>Bit</b>  | <b>Symbol</b>  |             | <b>Value Description</b>                                                                                                                                                                                                                                                                                                                                                      | <b>Reset</b><br>value |
|-------------|----------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| $\mathbf 0$ | MM_ENA         |             | Monitor mode enable.                                                                                                                                                                                                                                                                                                                                                          | 0                     |
|             |                | $\mathbf 0$ | Monitor mode disabled.                                                                                                                                                                                                                                                                                                                                                        |                       |
|             |                | 1           | The I <sup>2</sup> C module will enter monitor mode. In this mode the SDA output will be put in<br>high impedance mode. This prevents the I <sup>2</sup> C module from outputting data of any kind<br>(including ACK) onto the I <sup>2</sup> C data bus.                                                                                                                     |                       |
|             |                |             | Depending on the state of the ENA_SCL bit, the output may be also forced high,<br>preventing the module from having control over the I <sup>2</sup> C clock line.                                                                                                                                                                                                             |                       |
| 1           | <b>ENA_SCL</b> |             | SCL output enable.                                                                                                                                                                                                                                                                                                                                                            | 0                     |
|             |                | $\Omega$    | When this bit is cleared to '0', the SCL output will be forced high when the module is in<br>monitor mode. As described above, this will prevent the module from having any<br>control over the I <sup>2</sup> C clock line.                                                                                                                                                  |                       |
|             |                | 1           | When this bit is set, the I <sup>2</sup> C module may exercise the same control over the clock line<br>that it would in normal operation. This means that, acting as a slave peripheral, the<br>I <sup>2</sup> C module can "stretch" the clock line (hold it low) until it has had time to respond to<br>an I <sup>2</sup> C interrupt. <sup>[1]</sup>                       |                       |
| 2           | MATCH_ALL      |             | Select interrupt register match.                                                                                                                                                                                                                                                                                                                                              | 0                     |
|             |                | $\mathbf 0$ | When this bit is cleared, an interrupt will only be generated when a match occurs to<br>one of the (up-to) four address registers, I2ADR0 through I2ADR3. That is, the<br>module will respond as a normal slave as far as address-recognition is concerned.                                                                                                                   |                       |
|             |                | 1           | When this bit is set to '1' and the $I^2C$ is in monitor mode, an interrupt will be generated<br>on ANY address received. This will enable the part to monitor all traffic on the bus.                                                                                                                                                                                        |                       |
| 31:3        |                |             | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                                               | <b>NA</b>             |
|             |                | [1]         | When the ENA_SCL bit is cleared and the I <sup>2</sup> C no longer has the ability to stretch the clock, interrupt<br>response time becomes important. To give the part more time to respond to an I <sup>2</sup> C interrupt under these<br>conditions, an I2DATA_BUFFER register is used (Section 22.8.6) to hold received data for a full 9-bit word<br>transmission time. |                       |

<span id="page-628-2"></span>

**Remark:** The ENA\_SCL and MATCH\_ALL bits have no effect if the MM\_ENA is '0' (i.e. if the module is NOT in monitor mode).

#### **22.8.5.1 Interrupt in Monitor mode**

All interrupts will occur as normal when the module is in monitor mode. This means that the first interrupt will occur when an address-match is detected (any address received if the MATCH\_ALL bit is set, otherwise an address matching one of the four address registers).

Subsequent to an address-match detection, interrupts will be generated after each data byte is received for a slave-write transfer, or after each byte that the module believes it has transmitted for a slave-read transfer. In this second case, the data register will actually contain data transmitted by some other slave on the bus which was actually addressed by the master.

Following all of these interrupts, the processor may read the data register to see what was actually transmitted on the bus.

#### **22.8.5.2 Loss of arbitration in Monitor mode**

In monitor mode, the I<sup>2</sup>C module will not be able to respond to a request for information by the bus master or issue an ACK. Some other slave on the bus will respond instead.

Software should be aware of the fact that the module is in monitor mode and should not respond to any loss of arbitration state that is detected.

#### <span id="page-629-1"></span>**22.8.6 I2C Data buffer register**

In monitor mode, the I<sup>2</sup>C module may lose the ability to stretch the clock if the ENA\_SCL bit is not set. This means that the processor will have a limited amount of time to read the contents of the data received on the bus. If the processor reads the I2DAT shift register, as it ordinarily would, it could have only one bit-time to respond to the interrupt before the received data is overwritten by new data.

To give the processor more time to respond, a new 8-bit, read-only I2DATA\_BUFFER register has been added. The contents of the 8 MSBs of the I2DAT shift register are transferred to the I2DATA\_BUFFER automatically after every 9 bits (8 bits of data plus ACK or NACK) has been received on the bus. This means that the processor will have 9 bit transmission times to respond to the interrupt and read the data before it is overwritten.

The processor will still have the ability to read I2DAT directly, as usual, and the behavior of I2DAT will not be altered in any way.

Although the I2DATA\_BUFFER register is primarily intended for use in monitor mode with the ENA\_SCL bit = '0', it is available for reading at any time under any mode of operation.

#### <span id="page-629-0"></span>**Table 497. I2C Data buffer register (DATA\_BUFFER - addresses 0x4001 C02C (I2C0), 0x4005 C02C (I2C1), 0x400A 002C (I2C2)) bit description**



### <span id="page-630-3"></span>**22.8.7 I2C Slave Address registers**

These registers are readable and writable and are only used when an I2C interface is set to slave mode. In master mode, this register has no effect. The LSB of I2ADR is the General Call bit. When this bit is set, the General Call address (0x00) is recognized.

If these registers contain 0x00, the I<sup>2</sup>C will not acknowledge any address on the bus. All four registers will be cleared to this disabled state on reset.

#### <span id="page-630-1"></span>**Table 498. I2C Slave Address register 0 (ADR0 - address 0x4001 C00C (I2C0), 0x4005 C00C (I2C1), 0x400A 000C (I2C2)) bit description**



#### <span id="page-630-0"></span>**Table 499. I2C Slave Address registers (ADR[1:3] - address 0x4001 C020 (ADR1) to 0x4001 C028 (ADR3) (I2C0), 0x4005 C020 (ADR1) to 0x4005 C028 (ADR3) (I2C1), 0x400A 0020 (ADR1) to 0x400A 0028 (ADR3) (I2C2)) bit description**



### <span id="page-630-4"></span>**22.8.8 I2C Mask registers**

The four mask registers each contain seven active bits (7:1). Any bit in these registers which is set to '1' will cause an automatic compare on the corresponding bit of the received address when it is compared to the I2ADRn register associated with that mask register. In other words, bits in an I2ADRn register which are masked are not taken into account in determining an address match.

The mask register has no effect on comparison to the General Call address ("0000000").

When an address-match interrupt occurs, the processor will have to read the data register (I2DAT) to determine which received address actually caused the match.

#### <span id="page-630-2"></span>**Table 500. I2C Mask registers (MASK[0:3] - address 0x4001 C030 (MASK0) to 0x4001 C03C (MASK3) (I2C0), 0x4005 C030 (MASK0) to 0x4005 C03C (MASK3) (I2C1), 0x400A 0030 (MASK0) to 0x400A 003C (MASK3) (I2C1)) bit description**



### **22.8.9 I2C SCL HIGH duty cycle register**

<span id="page-631-1"></span>**Table 501. I2C SCL HIGH Duty Cycle register (SCLH - address 0x4001 C010 (I2C0), 0x4005 C010 (I2C1), 0x400A 0010(I2C2)) bit description**



### **22.8.10 I2C SCL Low duty cycle register**

#### <span id="page-631-2"></span>**Table 502. I2C SCL Low duty cycle register (SCLL - address 0x4001 C014 (I2C0), 0x4005 C014 (I2C1), 0x400A 0014 (I2C2)) bit description**



### **22.8.11 Selecting the appropriate I2C data rate and duty cycle**

Software must set values for the registers I2CSCLH and I2CSCLL to select the appropriate data rate and duty cycle. I2CSCLH defines the number of PCLK cycles for the SCL HIGH time, I2CSCLL defines the number of PCLK cycles for the SCL low time. The frequency is determined by the following formula (PCLK is the frequency of the peripheral bus APB):

$$
I^2C_{biffequency} = \frac{PCLKIZC}{I2CSCLH + I2CSCLL}
$$
\n(13)

The values for I2CSCLL and I2CSCLH must ensure that the data rate is in the appropriate <sup>2</sup>C data rate range. Each register value must be greater than or equal to 4. [Table 503](#page-631-0) gives some examples of I2C-bus rates based on PCLK frequency and I2CSCLL and I2CSCLH values.



#### <span id="page-631-0"></span>**Table 503. Example I2C clock rate[s\[1\]](#page-631-3)**

<span id="page-631-3"></span>[1] The slewrate of the rising edge influences the bitrate due to clock stretching.

I2CSCLL and I2CSCLH values should not necessarily be the same. Software can set different duty cycles on SCL by setting these two registers. For example, the I<sup>2</sup>C-bus specification defines the SCL low time and high time at different values for Fast Mode and Fast Mode Plus I2C.

### **22.9 Details of I2C operating modes**

The four operating modes are:

- **•** Master Transmitter
- **•** Master Receiver
- **•** Slave Receiver
- **•** Slave Transmitter

Data transfers in each mode of operation are shown in [Figure 117](#page-634-0), [Figure 118](#page-636-0), [Figure 119](#page-638-0), [Figure 120](#page-639-0), and [Figure 121](#page-647-0). [Table 504](#page-632-0) lists abbreviations used in these figures when describing the I<sup>2</sup>C operating modes.



#### <span id="page-632-0"></span>**Table 504. Abbreviations used to describe an I2C operation**

In [Figure 117](#page-634-0) to [Figure 121](#page-647-0), circles are used to indicate when the serial interrupt flag is set. The numbers in the circles show the status code held in the I2STAT register. At these points, a service routine must be executed to continue or complete the serial transfer. These service routines are not critical since the serial transfer is suspended until the serial interrupt flag is cleared by software.

When a serial interrupt routine is entered, the status code in I2STAT is used to branch to the appropriate service routine. For each status code, the required software action and details of the following serial transfer are given in tables from [Table 507](#page-640-0) to [Table 511](#page-645-0).

### **22.9.1 Master Transmitter mode**

In the master transmitter mode, a number of data bytes are transmitted to a slave receiver (see [Figure 117\)](#page-634-0). Before the master transmitter mode can be entered, I2CON must be initialized as follows:





The I2C rate must also be configured in the I2CSCLL and I2CSCLH registers. I2EN must be set to logic 1 to enable the I<sup>2</sup>C block. If the AA bit is reset, the I<sup>2</sup>C block will not acknowledge its own slave address or the General Call address in the event of another device becoming master of the bus. In other words, if AA is reset, the I2C interface cannot enter a slave mode. STA, STO, and SI must be reset.

The master transmitter mode may now be entered by setting the STA bit. The I<sup>2</sup>C logic will now test the  $12C$ -bus and generate a START condition as soon as the bus becomes free. When a START condition is transmitted, the serial interrupt flag (SI) is set, and the status code in the status register (I2STAT) will be 0x08. This status code is used by the interrupt service routine to enter the appropriate state service routine that loads I2DAT with the slave address and the data direction bit (SLA+W). The SI bit in I2CON must then be reset before the serial transfer can continue.

When the slave address and the direction bit have been transmitted and an acknowledgment bit has been received, the serial interrupt flag (SI) is set again, and a number of status codes in I2STAT are possible. There are 0x18, 0x20, or 0x38 for the master mode and also  $0x68$ ,  $0x78$ , or  $0xB0$  if the slave mode was enabled  $(AA = logic 1)$ . The appropriate action to be taken for each of these status codes is detailed in [Table 507](#page-640-0). After a repeated START condition (state  $0x10$ ). The  $12C$  block may switch to the master receiver mode by loading I2DAT with SLA+R).



<span id="page-634-0"></span>

### **22.9.2 Master Receiver mode**

In the master receiver mode, a number of data bytes are received from a slave transmitter (see [Figure 118\)](#page-636-0). The transfer is initialized as in the master transmitter mode. When the START condition has been transmitted, the interrupt service routine must load I2DAT with the 7-bit slave address and the data direction bit (SLA+R). The SI bit in I2CON must then be cleared before the serial transfer can continue.

When the slave address and the data direction bit have been transmitted and an acknowledgment bit has been received, the serial interrupt flag (SI) is set again, and a number of status codes in I2STAT are possible. These are 0x40, 0x48, or 0x38 for the master mode and also  $0x68$ ,  $0x78$ , or  $0xB0$  if the slave mode was enabled  $(AA = 1)$ . The appropriate action to be taken for each of these status codes is detailed in [Table 508](#page-641-0). After a repeated START condition (state 0x10), the I2C block may switch to the master transmitter mode by loading I2DAT with SLA+W.

<span id="page-636-0"></span>

### **22.9.3 Slave Receiver mode**

In the slave receiver mode, a number of data bytes are received from a master transmitter (see [Figure 119](#page-638-0)). To initiate the slave receiver mode, I2CON register, the I2ADR registers, and the I2MASK registers must be configured.

The values on the four I2ADR registers combined with the values on the four I2MASK registers determines which address or addresses the I2C block will respond to when slave functions are enabled. See sections [22.7.2](#page-621-0), [22.7.3,](#page-621-1) [22.8.7](#page-630-3), and [22.8.8](#page-630-4) for details.



#### **Table 506. I2CONSET used to initialize Slave Receiver mode**

The  $I^2C$ -bus rate settings do not affect the  $I^2C$  block in the slave mode. I2EN must be set to logic 1 to enable the  $I^2C$  block. The AA bit must be set to enable the  $I^2C$  block to acknowledge its own slave address or the General Call address. STA, STO, and SI must be reset.

When the I2ADR, I2MASK, and I2CON registers have been initialized, the I<sup>2</sup>C block waits until it is addressed by its own slave address followed by the data direction bit which must be "0" (W) for the I<sup>2</sup>C block to operate in the slave receiver mode. After its own slave address and the W bit have been received, the serial interrupt flag (SI) is set and a valid status code can be read from I2STAT. This status code is used to vector to a state service routine. The appropriate action to be taken for each of these status codes is detailed in [Table 509.](#page-642-0) The slave receiver mode may also be entered if arbitration is lost while the I<sup>2</sup>C block is in the master mode (see status 0x68 and 0x78).

If the AA bit is reset during a transfer, the  $I^2C$  block will return a not acknowledge (logic 1) to SDA after the next received data byte. While AA is reset, the I2C block does not respond to its own slave address or a General Call address. However, the I<sup>2</sup>C-bus is still monitored and address recognition may be resumed at any time by setting AA. This means that the AA bit may be used to temporarily isolate the  $12C$  block from the  $12C$ -bus.

<span id="page-638-0"></span>

### **22.9.4 Slave Transmitter mode**

In the slave transmitter mode, a number of data bytes are transmitted to a master receiver (see [Figure 120](#page-639-0)). Data transfer is initialized as in the slave receiver mode. When I2ADR and I2CON have been initialized, the  $I<sup>2</sup>C$  block waits until it is addressed by its own slave address followed by the data direction bit which must be "1" (R) for the  ${}^{12}C$  block to operate in the slave transmitter mode. After its own slave address and the R bit have been received, the serial interrupt flag (SI) is set and a valid status code can be read from I2STAT. This status code is used to vector to a state service routine, and the appropriate action to be taken for each of these status codes is detailed in [Table 510.](#page-644-0) The slave transmitter mode may also be entered if arbitration is lost while the I2C block is in the master mode (see state 0xB0).

If the AA bit is reset during a transfer, the I<sup>2</sup>C block will transmit the last byte of the transfer and enter state  $0xC0$  or  $0xC8$ . The  $1^2C$  block is switched to the not addressed slave mode and will ignore the master receiver if it continues the transfer. Thus the master receiver receives all 1s as serial data. While AA is reset, the I2C block does not respond to its own slave address or a General Call address. However, the  $1<sup>2</sup>C$ -bus is still monitored, and address recognition may be resumed at any time by setting AA. This means that the AA bit may be used to temporarily isolate the I<sup>2</sup>C block from the I<sup>2</sup>C-bus.



<span id="page-639-0"></span>

### **22.9.5 Detailed state tables**

The following tables show detailed state information for the four I<sup>2</sup>C operating modes.

<span id="page-640-0"></span>

UM10562 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.



#### <span id="page-641-0"></span>**Table 508. Master Receiver mode**



#### <span id="page-642-0"></span>**Table 509. Slave Receiver mode**



#### **Table 509. Slave Receiver mode**



#### <span id="page-644-0"></span>**Table 510. Slave Transmitter mode**

### **22.9.6 Miscellaneous states**

There are two I2STAT codes that do not correspond to a defined I2C hardware state (see [Table 511](#page-645-0)). These are discussed below.

#### **22.9.6.1 I2STAT = 0xF8**

This status code indicates that no relevant information is available because the serial interrupt flag, SI, is not yet set. This occurs between other states and when the  $12C$  block is not involved in a serial transfer.

#### **22.9.6.2 I2STAT = 0x00**

This status code indicates that a bus error has occurred during an I2C serial transfer. A bus error is caused when a START or STOP condition occurs at an illegal position in the format frame. Examples of such illegal positions are during the serial transfer of an address byte, a data byte, or an acknowledge bit. A bus error may also be caused when external interference disturbs the internal I2C block signals. When a bus error occurs, SI is set. To recover from a bus error, the STO flag must be set and SI must be cleared. This causes the I2C block to enter the "not addressed" slave mode (a defined state) and to clear the STO flag (no other bits in I2CON are affected). The SDA and SCL lines are released (a STOP condition is not transmitted).



#### <span id="page-645-0"></span>**Table 511. Miscellaneous States**

### **22.9.7 Some special cases**

The I2C hardware has facilities to handle the following special cases that may occur during a serial transfer:

#### **22.9.7.1 Simultaneous repeated START conditions from two masters**

A repeated START condition may be generated in the master transmitter or master receiver modes. A special case occurs if another master simultaneously generates a repeated START condition (see [Figure 121](#page-647-0)). Until this occurs, arbitration is not lost by either master since they were both transmitting the same data.

If the I2C hardware detects a repeated START condition on the I2C-bus before generating a repeated START condition itself, it will release the bus, and no interrupt request is generated. If another master frees the bus by generating a STOP condition, the  $12C$  block will transmit a normal START condition (state 0x08), and a retry of the total serial data transfer can commence.

#### **22.9.7.2 Data transfer after loss of arbitration**

Arbitration may be lost in the master transmitter and master receiver modes (see [Figure 115\)](#page-622-0). Loss of arbitration is indicated by the following states in I2STAT; 0x38, 0x68, 0x78, and 0xB0 (see [Figure 117](#page-634-0) and [Figure 118](#page-636-0)).

If the STA flag in I2CON is set by the routines which service these states, then, if the bus is free again, a START condition (state 0x08) is transmitted without intervention by the CPU, and a retry of the total serial transfer can commence.

#### **22.9.7.3 Forced access to the I2C-bus**

In some applications, it may be possible for an uncontrolled source to cause a bus hang-up. In such situations, the problem may be caused by interference, temporary interruption of the bus or a temporary short-circuit between SDA and SCL.

If an uncontrolled source generates a superfluous START or masks a STOP condition, then the I2C-bus stays busy indefinitely. If the STA flag is set and bus access is not obtained within a reasonable amount of time, then a forced access to the I2C-bus is possible. This is achieved by setting the STO flag while the STA flag is still set. No STOP condition is transmitted. The  $12C$  hardware behaves as if a STOP condition was received and is able to transmit a START condition. The STO flag is cleared by hardware [Figure 122](#page-647-1).

#### **22.9.7.4 I2C-bus obstructed by a LOW level on SCL or SDA**

An I2C-bus hang-up can occur if either the SDA or SCL line is held LOW by any device on the bus. If the SCL line is obstructed (pulled LOW) by a device on the bus, no further serial transfer is possible, and the problem must be resolved by the device that is pulling the SCL bus line LOW.

Typically, the SDA line may be obstructed by another device on the bus that has become out of synchronization with the current bus master by either missing a clock, or by sensing a noise pulse as a clock. In this case, the problem can be solved by transmitting additional clock pulses on the SCL line [Figure 123.](#page-648-0) The  ${}^{12}$ C interface does not include a dedicated timeout timer to detect an obstructed bus, but this can be implemented using another timer in the system. When detected, software can force clocks (up to 9 may be required)

on SCL until SDA is released by the offending device. At that point, the slave may still be out of synchronization, so a START should be generated to insure that all I2C peripherals are synchronized.

#### **22.9.7.5 Bus error**

A bus error occurs when a START or STOP condition is detected at an illegal position in the format frame. Examples of illegal positions are during the serial transfer of an address byte, a data bit, or an acknowledge bit.

The I<sup>2</sup>C hardware only reacts to a bus error when it is involved in a serial transfer either as a master or an addressed slave. When a bus error is detected, the I<sup>2</sup>C block immediately switches to the not addressed slave mode, releases the SDA and SCL lines, sets the interrupt flag, and loads the status register with 0x00. This status code may be used to vector to a state service routine which either attempts the aborted serial transfer again or simply recovers from the error condition as shown in [Table 511.](#page-645-0)



<span id="page-647-1"></span><span id="page-647-0"></span>
# **NXP Semiconductors UM10562**

### **Chapter 22: LPC408x/407x I2C-bus interfaces**



### **22.9.8 I2C state service routines**

This section provides examples of operations that must be performed by various I<sup>2</sup>C state service routines. This includes:

- **•** Initialization of the I2C block after a Reset.
- **•** I 2C Interrupt Service
- The 26 state service routines providing support for all four I<sup>2</sup>C operating modes.

### **22.9.8.1 Initialization**

In the initialization example, the  $I^2C$  block is enabled for both master and slave modes. For each mode, a buffer is used for transmission and reception. The initialization routine performs the following functions:

- **•** The I2ADR registers and I2MASK registers are loaded with values to configure the part's own slave address(es) and the General Call bit (GC)
- **•** The I2C interrupt enable and interrupt priority bits are set
- **•** The slave mode is enabled by simultaneously setting the I2EN and AA bits in I2CON and the serial clock frequency (for master modes) is defined by loading the I2CSCLH and I2CSCLL registers. The master routines must be started in the main program.

The I<sup>2</sup>C hardware now begins checking the I<sup>2</sup>C-bus for its own slave address and General Call. If the General Call or the own slave address is detected, an interrupt is requested and I2STAT is loaded with the appropriate state information.

#### **22.9.8.2 I2C interrupt service**

When the I<sup>2</sup>C interrupt is entered, I2STAT contains a status code which identifies one of the 26 state services to be executed.

### **22.9.8.3 The state service routines**

Each state routine is part of the  $12C$  interrupt routine and handles one of the 26 states.

#### **22.9.8.4 Adapting state services to an application**

The state service examples show the typical actions that must be performed in response to the 26  $^{12}$ C state codes. If one or more of the four  $^{12}$ C operating modes are not used, the associated state services can be omitted, as long as care is taken that the those states can never occur.

In an application, it may be desirable to implement some kind of timeout during I<sup>2</sup>C operations, in order to trap an inoperative bus or a lost service routine.

### **22.10 Software example**

### **22.10.1 Initialization routine**

Example to initialize I2C Interface as a Slave and/or Master.

- 1. Load the I2ADR registers and I2MASK registers with values to configure the own Slave Address, enable General Call recognition if needed.
- 2. Enable <sup>2</sup>C interrupt.
- 3. Write 0x44 to I2CONSET to set the I2EN and AA bits, enabling Slave functions. For Master only functions, write 0x40 to I2CONSET.

### **22.10.2 Start Master Transmit function**

Begin a Master Transmit operation by setting up the buffer, pointer, and data count, then initiating a START.

- 1. Initialize Master data counter.
- 2. Set up the Slave Address to which data will be transmitted, and add the Write bit.
- 3. Write 0x20 to I2CONSET to set the STA bit.
- 4. Set up data to be transmitted in Master Transmit buffer.
- 5. Initialize the Master data counter to match the length of the message being sent.
- 6. Exit

### **22.10.3 Start Master Receive function**

Begin a Master Receive operation by setting up the buffer, pointer, and data count, then initiating a START.

- 1. Initialize Master data counter.
- 2. Set up the Slave Address to which data will be transmitted, and add the Read bit.
- 3. Write 0x20 to I2CONSET to set the STA bit.
- 4. Set up the Master Receive buffer.
- 5. Initialize the Master data counter to match the length of the message to be received.
- 6. Exit

### **22.10.4 I2C interrupt routine**

Determine the I<sup>2</sup>C state and which state routine will be used to handle it.

- 1. Read the I2C status from I2STA.
- 2. Use the status value to branch to one of 26 possible state routines.

### **22.10.5 Non mode specific states**

### **22.10.5.1 State: 0x00**

Bus Error. Enter not addressed Slave mode and release bus.

- 1. Write 0x14 to I2CONSET to set the STO and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

### **22.10.5.2 Master States**

State 0x08 and State 0x10 are for both Master Transmit and Master Receive modes. The R/W bit decides whether the next state is within Master Transmit mode or Master Receive mode.

### **22.10.5.3 State: 0x08**

A START condition has been transmitted. The Slave Address + R/W bit will now be transmitted.

- 1. Write Slave Address with R/W bit to I2DAT.
- 2. Write 0x04 to I2CONSET to set the AA bit.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Set up Master Transmit mode data buffer.
- 5. Set up Master Receive mode data buffer.
- 6. Initialize Master data counter.
- 7. Exit

### **22.10.5.4 State: 0x10**

A repeated START condition has been transmitted. The Slave Address + R/W bit will now be transmitted.

- 1. Write Slave Address with R/W bit to I2DAT.
- 2. Write 0x04 to I2CONSET to set the AA bit.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Set up Master Transmit mode data buffer.
- 5. Set up Master Receive mode data buffer.
- 6. Initialize Master data counter.
- 7. Exit

### **22.10.6 Master Transmitter states**

### **22.10.6.1 State: 0x18**

Previous state was State 0x08 or State 0x10, Slave Address + Write has been transmitted, ACK has been received. The first data byte will be transmitted.

- 1. Load I2DAT with first data byte from Master Transmit buffer.
- 2. Write 0x04 to I2CONSET to set the AA bit.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Increment Master Transmit buffer pointer.
- 5. Exit

### **22.10.6.2 State: 0x20**

Slave Address + Write has been transmitted, NOT ACK has been received. A STOP condition will be transmitted.

- 1. Write 0x14 to I2CONSET to set the STO and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

### **22.10.6.3 State: 0x28**

Data has been transmitted, ACK has been received. If the transmitted data was the last data byte then transmit a STOP condition, otherwise transmit the next data byte.

- 1. Decrement the Master data counter, skip to step 5 if not the last data byte.
- 2. Write 0x14 to I2CONSET to set the STO and AA bits.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Exit
- 5. Load I2DAT with next data byte from Master Transmit buffer.
- 6. Write 0x04 to I2CONSET to set the AA bit.
- 7. Write 0x08 to I2CONCLR to clear the SI flag.
- 8. Increment Master Transmit buffer pointer
- 9. Exit

### **22.10.6.4 State: 0x30**

Data has been transmitted, NOT ACK received. A STOP condition will be transmitted.

- 1. Write 0x14 to I2CONSET to set the STO and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

### **22.10.6.5 State: 0x38**

Arbitration has been lost during Slave Address + Write or data. The bus has been released and not addressed Slave mode is entered. A new START condition will be transmitted when the bus is free again.

- 1. Write 0x24 to I2CONSET to set the STA and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

### **22.10.7 Master Receiver states**

### **22.10.7.1 State: 0x40**

Previous state was State 08 or State 10. Slave Address + Read has been transmitted, ACK has been received. Data will be received and ACK returned.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

### **22.10.7.2 State: 0x48**

Slave Address + Read has been transmitted, NOT ACK has been received. A STOP condition will be transmitted.

- 1. Write 0x14 to I2CONSET to set the STO and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

### **22.10.7.3 State: 0x50**

Data has been received, ACK has been returned. Data will be read from I2DAT. Additional data will be received. If this is the last data byte then NOT ACK will be returned, otherwise ACK will be returned.

- 1. Read data byte from I2DAT into Master Receive buffer.
- 2. Decrement the Master data counter, skip to step 5 if not the last data byte.
- 3. Write 0x0C to I2CONCLR to clear the SI flag and the AA bit.
- 4. Exit
- 5. Write 0x04 to I2CONSET to set the AA bit.
- 6. Write 0x08 to I2CONCLR to clear the SI flag.
- 7. Increment Master Receive buffer pointer
- 8. Exit

#### **22.10.7.4 State: 0x58**

Data has been received, NOT ACK has been returned. Data will be read from I2DAT. A STOP condition will be transmitted.

- 1. Read data byte from I2DAT into Master Receive buffer.
- 2. Write 0x14 to I2CONSET to set the STO and AA bits.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Exit

### **22.10.8 Slave Receiver states**

### **22.10.8.1 State: 0x60**

Own Slave Address + Write has been received, ACK has been returned. Data will be received and ACK returned.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Set up Slave Receive mode data buffer.
- 4. Initialize Slave data counter.
- 5. Exit

### **22.10.8.2 State: 0x68**

Arbitration has been lost in Slave Address and R/W bit as bus Master. Own Slave Address + Write has been received, ACK has been returned. Data will be received and ACK will be returned. STA is set to restart Master mode after the bus is free again.

- 1. Write 0x24 to I2CONSET to set the STA and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Set up Slave Receive mode data buffer.
- 4. Initialize Slave data counter.
- 5. Exit.

#### **22.10.8.3 State: 0x70**

General Call has been received, ACK has been returned. Data will be received and ACK returned.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Set up Slave Receive mode data buffer.
- 4. Initialize Slave data counter.
- 5. Exit

#### **22.10.8.4 State: 0x78**

Arbitration has been lost in Slave Address + R/W bit as bus Master. General Call has been received and ACK has been returned. Data will be received and ACK returned. STA is set to restart Master mode after the bus is free again.

- 1. Write 0x24 to I2CONSET to set the STA and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Set up Slave Receive mode data buffer.
- 4. Initialize Slave data counter.
- 5. Exit

### **22.10.8.5 State: 0x80**

Previously addressed with own Slave Address. Data has been received and ACK has been returned. Additional data will be read.

- 1. Read data byte from I2DAT into the Slave Receive buffer.
- 2. Decrement the Slave data counter, skip to step 5 if not the last data byte.
- 3. Write 0x0C to I2CONCLR to clear the SI flag and the AA bit.
- 4. Exit.
- 5. Write 0x04 to I2CONSET to set the AA bit.
- 6. Write 0x08 to I2CONCLR to clear the SI flag.
- 7. Increment Slave Receive buffer pointer.
- 8. Exit

### **22.10.8.6 State: 0x88**

Previously addressed with own Slave Address. Data has been received and NOT ACK has been returned. Received data will not be saved. Not addressed Slave mode is entered.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

### **22.10.8.7 State: 0x90**

Previously addressed with General Call. Data has been received, ACK has been returned. Received data will be saved. Only the first data byte will be received with ACK. Additional data will be received with NOT ACK.

- 1. Read data byte from I2DAT into the Slave Receive buffer.
- 2. Write 0x0C to I2CONCLR to clear the SI flag and the AA bit.
- 3. Exit

#### **22.10.8.8 State: 0x98**

Previously addressed with General Call. Data has been received, NOT ACK has been returned. Received data will not be saved. Not addressed Slave mode is entered.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

### **22.10.8.9 State: 0xA0**

A STOP condition or repeated START has been received, while still addressed as a Slave. Data will not be saved. Not addressed Slave mode is entered.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

### **22.10.9 Slave Transmitter states**

### **22.10.9.1 State: 0xA8**

Own Slave Address + Read has been received, ACK has been returned. Data will be transmitted, ACK bit will be received.

- 1. Load I2DAT from Slave Transmit buffer with first data byte.
- 2. Write 0x04 to I2CONSET to set the AA bit.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Set up Slave Transmit mode data buffer.
- 5. Increment Slave Transmit buffer pointer.
- 6. Exit

#### **22.10.9.2 State: 0xB0**

Arbitration lost in Slave Address and R/W bit as bus Master. Own Slave Address + Read has been received, ACK has been returned. Data will be transmitted, ACK bit will be received. STA is set to restart Master mode after the bus is free again.

- 1. Load I2DAT from Slave Transmit buffer with first data byte.
- 2. Write 0x24 to I2CONSET to set the STA and AA bits.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Set up Slave Transmit mode data buffer.
- 5. Increment Slave Transmit buffer pointer.
- 6. Exit

### **22.10.9.3 State: 0xB8**

Data has been transmitted, ACK has been received. Data will be transmitted, ACK bit will be received.

- 1. Load I2DAT from Slave Transmit buffer with data byte.
- 2. Write 0x04 to I2CONSET to set the AA bit.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Increment Slave Transmit buffer pointer.
- 5. Exit

### **22.10.9.4 State: 0xC0**

Data has been transmitted, NOT ACK has been received. Not addressed Slave mode is entered.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit.

### **22.10.9.5 State: 0xC8**

The last data byte has been transmitted, ACK has been received. Not addressed Slave mode is entered.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

**UM10562**

**Chapter 23: LPC408x/407x I2S interface**

**Rev. 2 — 6 March 2013 User manual**

### **23.1 Basic configuration**

The I<sup>2</sup>S interface is configured using the following registers:

- 1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCI2S.
	- **Remark:** On reset, the I<sup>2</sup>S interface is disabled (PCI2S = 0).
- 2. Peripheral clock: The functional portion of the I2S interface operates from the CPU clock (CCLK), rather than PCLK. The bus interface operates from the common PCLK for APB peripherals. See [Section 3.3.3.5.](#page-33-0)
- 3. Pins: Select I2S pins and their modes in the relevant IOCON registers (see [Section 7.4.1\)](#page-130-0).
- 4. Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 5. DMA: The I2S interface supports two DMA requests, see [Table 519](#page-667-0) and [Table 520,](#page-667-1) and [Table 692](#page-831-0).

### **23.2 Features**

The I<sup>2</sup>S bus provides a standard communication interface for digital audio applications. The I<sup>2</sup>S bus specification defines a 3-wire serial bus, having one data, one clock, and one word select signal. The basic I<sup>2</sup>S connection has one master, which is always the master, and one slave. The <sup>12</sup>S interface provides a separate transmit and receive channel, each of which can operate as either a master or a slave, and an optional oversample master clock output (MCLK).

- **•** The I2S input can operate in both master and slave mode.
- **•** The I2S output can operate in both master and slave mode, independent of the input.
- **•** Capable of handling 8-bit, 16-bit, and 32-bit word sizes.
- **•** Mono and stereo audio data supported.
- **•** Versatile clocking includes independent transmit and receive fractional rate generators, and an ability to use a single clock input or output for a 4-wire mode.
- **•** Sampling frequencies (fs) supported include standard 16 to 96 kHz ranges (16, 22.05, 32, 44.1, 48, or 96 kHz) for audio applications, and above, depending on the clock frequency.
- **•** Separate Master Clock outputs for both transmit and receive channels support a clock up to 512 times the I<sup>2</sup>S sampling frequency.
- Word Select period in master mode is separately configurable for I<sup>2</sup>S input and output.
- **•** Two 8 word (32 byte) FIFO data buffers, one set each for transmit and receive.
- **•** Generates interrupt requests when buffer levels cross a programmable boundary.
- **•** Two DMA requests, controlled by programmable buffer levels. These are connected to the General Purpose DMA block.
- Controls include reset, stop and mute options separately for I<sup>2</sup>S input and I<sup>2</sup>S output.
- **•** Optional MCLK (oversample) output.

### **23.3 Description**

The I<sup>2</sup>S performs serial data out via the transmit channel and serial data in via the receive channel. These support the NXP Inter IC Audio format for 8-bit, 16-bit and 32-bit audio data, both for stereo and mono modes. Configuration, data access and control is performed by a APB register set. Data streams are buffered by FIFOs with a depth of 8 words.

The I<sup>2</sup>S receive and transmit stage can operate independently in either slave or master mode. Within the I<sup>2</sup>S module the difference between these modes lies in the word select (WS) signal which determines the timing of data transmissions. Data words start on the next falling edge of the transmitting clock after a WS change. In stereo mode when WS is low left data is transmitted and right data when WS is high. In mono mode the same data is transmitted twice, once when WS is low and again when WS is high.

- **•** In master mode, word select is generated internally with a 9-bit counter. The half period count value of this counter can be set in the control register.
- **•** In slave mode, word select is input from the relevant bus pin.
- **•** When an I2S bus is active, the word select, receive clock and transmit clock signals are sent continuously by the bus master, while data is sent continuously by the transmitter.
- Disabling the I<sup>2</sup>S can be done with the stop or mute control bits separately for the transmit and receive.
- **•** The stop bit will disable accesses by the transmit channel or the receive channel to the FIFOs and will place the transmit channel in mute mode.
- **•** The mute control bit will place the transmit channel in mute mode. In mute mode, the transmit channel FIFO operates normally, but the output is discarded and replaced by zeroes. This bit does not affect the receive channel, data reception can occur normally.

## **23.4 Pin descriptions**





### **23.5 Register description**



<span id="page-664-0"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

### **23.5.1 Digital Audio Output register**

The I2SDAO register controls the operation of the I2S transmit channel. The function of bits in DAO are shown in [Table 514](#page-665-0).

#### <span id="page-665-0"></span>**Table 514: Digital Audio Output register (DAO - address 0x400A 8000) bit description**



### **23.5.2 Digital Audio Input register**

The I2SDAI register controls the operation of the I2S receive channel. The function of bits in DAI are shown in [Table 515](#page-665-1).

### <span id="page-665-1"></span>**Table 515: Digital Audio Input register (DAI - address 0x400A 8004) bit description**



### **23.5.3 Transmit FIFO register**

The I2STXFIFO register provides access to the transmit FIFO. The function of bits in I2STXFIFO are shown in [Table 516.](#page-666-0)

<span id="page-666-0"></span>



### **23.5.4 Receive FIFO register**

The I2SRXFIFO register provides access to the receive FIFO. The function of bits in I2SRXFIFO are shown in [Table 517.](#page-666-1)

<span id="page-666-1"></span>



### **23.5.5 Status Feedback register**

The I2SSTATE register provides status information about the I2S interface. The meaning of bits in I2SSTATE are shown in [Table 518.](#page-666-2)

<span id="page-666-2"></span>**Table 518: Status Feedback register (STATE - address 0x400A 8010) bit description**

| <b>Bit</b>    | Symbol     | <b>Description</b>                                                                                                                                                                                           | Reset<br><b>Value</b> |
|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| $\Omega$      | <b>IRQ</b> | This bit reflects the presence of Receive Interrupt or Transmit Interrupt. This is determined by<br>comparing the current FIFO levels to the rx_depth_irq and tx_depth_irq fields in the I2SIRQ<br>register. | 1                     |
| $\mathbf{1}$  | DMAREQ1    | This bit reflects the presence of Receive or Transmit DMA Request 1. This is determined by<br>comparing the current FIFO levels to the rx_depth_dma1 and tx_depth_dma1 fields in the<br>I2SDMA1 register.    |                       |
| $\mathcal{P}$ | DMAREQ2    | This bit reflects the presence of Receive or Transmit DMA Request 2. This is determined by<br>comparing the current FIFO levels to the rx_depth_dma2 and tx_depth_dma2 fields in the<br>I2SDMA2 register.    | 1                     |
| 7:3           |            | Unused.                                                                                                                                                                                                      | 0                     |
| 11:8          | RX LEVEL   | Reflects the current level of the Receive FIFO.                                                                                                                                                              | $\Omega$              |
| 15:12         |            | Reserved. Read value is undefined, only zero should be written.                                                                                                                                              | <b>NA</b>             |
| 19:16         | TX LEVEL   | Reflects the current level of the Transmit FIFO.                                                                                                                                                             | 0                     |
| 31:20         |            | Reserved. Read value is undefined, only zero should be written.                                                                                                                                              | ΝA                    |

### **23.5.6 DMA Configuration Register 1**

The I2SDMA1 register controls the operation of DMA request 1. The function of bits in I2SDMA1 are shown in [Table 519.](#page-667-0) Refer to the General Purpose DMA Controller chapter for details of DMA operation.

<span id="page-667-0"></span>**Table 519: DMA Configuration register 1 (DMA1 - address 0x400A 8014) bit description**

| <b>Bit</b>     | <b>Symbol</b>            | <b>Description</b>                                               | <b>Reset</b><br><b>Value</b> |
|----------------|--------------------------|------------------------------------------------------------------|------------------------------|
| $\overline{0}$ | RX_DMA1_ENABLE           | When 1, enables DMA1 for $1^2S$ receive.                         | 0                            |
| $\mathbf{1}$   | TX DMA1 ENABLE           | When 1, enables DMA1 for I <sup>2</sup> S transmit.              | 0                            |
| 7:2            |                          | Reserved. Read value is undefined, only zero should be written.  | 0                            |
| 11:8           | RX DEPTH DMA1            | Set the FIFO level that triggers a receive DMA request on DMA1.  | 0                            |
| 15:12          |                          | Reserved. Read value is undefined, only zero should be written.  | <b>NA</b>                    |
| 19:16          | TX DEPTH DMA1            | Set the FIFO level that triggers a transmit DMA request on DMA1. | 0                            |
| 31:20          | $\overline{\phantom{a}}$ | Reserved. Read value is undefined, only zero should be written.  | <b>NA</b>                    |

### **23.5.7 DMA Configuration Register 2**

The I2SDMA2 register controls the operation of DMA request 2. The function of bits in I2SDMA2 are shown in [Table 514.](#page-665-0)

#### <span id="page-667-1"></span>**Table 520: DMA Configuration register 2 (DMA2 - address 0x400A 8018) bit description**



### **23.5.8 Interrupt Request Control register**

The I2SIRQ register controls the operation of the I<sup>2</sup>S interrupt request. The function of bits in I2SIRQ are shown in [Table 514](#page-665-0).

<span id="page-668-0"></span>**Table 521: Interrupt Request Control register (IRQ - address 0x400A 801C) bit description**

| <b>Bit</b>  | <b>Symbol</b> | <b>Description</b>                                              | Reset<br><b>Value</b> |
|-------------|---------------|-----------------------------------------------------------------|-----------------------|
| $\mathbf 0$ | RX IRQ ENABLE | When 1, enables I <sup>2</sup> S receive interrupt.             | 0                     |
| 1           | TX IRQ ENABLE | When 1, enables I <sup>2</sup> S transmit interrupt.            | 0                     |
| 7:2         |               | Unused.                                                         | 0                     |
| 11:8        | RX_DEPTH_IRQ  | Set the FIFO level on which to create an irg request.           | 0                     |
| 15:12       |               | Reserved. Read value is undefined, only zero should be written. | <b>NA</b>             |
| 19:16       | TX DEPTH IRQ  | Set the FIFO level on which to create an irg request.           | 0                     |
| 31:20       |               | Reserved. Read value is undefined, only zero should be written. | ΝA                    |

### **23.5.9 Transmit Clock Rate register**

The TX\_REF rate for the I2S transmitter is determined by the values in the I2STXRATE register. The required I2STXRATE setting depends on the desired audio sample rate desired, the format (stereo/mono) used, and the data size. When the MCLK output is enabled for the transmit function, it is TX\_REF that is sent to the I2S\_TX\_MCLK pin.

The TX\_REF rate is generated using a fractional rate generator, dividing down the frequency of CCLK. Values of the numerator (X) and the denominator (Y) must be chosen to produce a frequency twice that desired for TX\_REF, which must be an integer multiple of the transmitter bit clock rate. Fractional rate generators have some aspects that the user should be aware of when choosing settings. These are discussed in [Section 23.5.9.1.](#page-669-1) The equation for the fractional rate generator is:

I2S TX\_REF = CCLK \* (X/Y) /2

Note: If the value of X or Y is 0, the clock divider is bypassed. Also, the value of Y must be greater than or equal to X.

#### <span id="page-668-1"></span>**Table 522: Transmit Clock Rate register (TXRATE - address 0x400A 8020) bit description**



### <span id="page-669-1"></span>**23.5.9.1 Notes on fractional rate generators**

The nature of a fractional rate generator is that there will be some output jitter with some divide settings. This is because the fractional rate generator is a fully digital function, so output clock transitions are synchronous with the source clock, whereas a theoretical perfect fractional rate may have edges that are not related to the source clock. So, output jitter will not be greater than plus or minus one source clock between consecutive clock edges.

For example, if  $X = 0x07$  and  $Y = 0x11$ , the fractional rate generator will output 7 clocks for every 17 (11 hex) input clocks, distributed as evenly as it can. In this example, there is no way to distribute the output clocks in a perfectly even fashion, so some clocks will be longer than others. The output is divided by 2 in order to square it up, which also helps with the jitter. The frequency averages out to exactly (7/17) / 2, but some clocks will be a slightly different length than their neighbors. It is possible to avoid jitter entirely by choosing fractions such that X divides evenly into Y, such as 2/4, 2/6, 3/9, 1/N, etc.

### **23.5.10 Receive Clock Rate register**

The RX REF rate for the  $I^2S$  receiver is determined by the values in the I2SRXRATE register. The required I2SRXRATE setting depends on the CPU clock rate (CCLK) and the desired RX\_REF rate (such as 256 fs). When the MCLK output is enabled for the receive function, it is RX\_REF that is sent to the I2S\_RX\_MCLK pin.

The RX REF rate is generated using a fractional rate generator, dividing down the frequency of CCLK. Values of the numerator (X) and the denominator (Y) must be chosen to produce a frequency twice that desired for the RX\_REF, which must be an integer multiple of the receiver bit clock rate. Fractional rate generators have some aspects that the user should be aware of when choosing settings. These are discussed in [Section 23.5.9.1.](#page-669-1) The equation for the fractional rate generator is:

I2S RX  $REF = CCLK * (X/Y) /2$ 

Note: If the value of X or Y is 0, the clock divider is bypassed. Also, the value of Y must be greater than or equal to X.

#### <span id="page-669-0"></span>**Table 523: Receive Clock Rate register (RXRATE - address 0x400A 8024) bit description**



### **23.5.11 Transmit Clock Bit Rate register**

The bit rate for the I2S transmitter is determined by the value of the I2STXBITRATE register. The value depends on the audio sample rate desired, and the data size and format (stereo/mono) used. For example, a 48 kHz sample rate for 16-bit stereo data requires a bit rate of  $48,000\times16\times2 = 1.536$  MHz.

#### <span id="page-670-0"></span>**Table 524: Transmit Clock Bit Rate register (TXBITRATE - address 0x400A 8028) bit description**



### **23.5.12 Receive Clock Bit Rate register**

The bit rate for the I2S receiver is determined by the value of the I2SRXBITRATE register. The value depends on the audio sample rate, as well as the data size and format used. The calculation is the same as for I2SRXBITRATE.

#### <span id="page-670-1"></span>**Table 525: Receive Clock Rate Bit register (RXBITRATE - address 0x400A 802C) bit description**



### **23.5.13 Transmit Mode Control register**

The Transmit Mode Control register contains additional controls for transmit clock source, enabling the 4-pin mode, how TX\_REF is used, and whether the MCLK output is enabled. See [Section 23.7](#page-673-0) for a summary of useful mode combinations.

#### <span id="page-670-2"></span>**Table 526: Transmit Mode Control register (TXMODE - 0x400A 8030) bit description**

| Symbol          |     |                                                                 | <b>Reset</b><br>Value                                            |  |  |                                                            |   |
|-----------------|-----|-----------------------------------------------------------------|------------------------------------------------------------------|--|--|------------------------------------------------------------|---|
| <b>TXCLKSEL</b> |     |                                                                 |                                                                  |  |  | Clock source selection for the transmit bit clock divider. | 0 |
|                 |     | 0x0                                                             | Select the TX fractional rate divider clock output as the source |  |  |                                                            |   |
|                 | 0x1 | Reserved                                                        |                                                                  |  |  |                                                            |   |
|                 | 0x2 | Select the RX_REF signal as the TX_REF clock source             |                                                                  |  |  |                                                            |   |
|                 |     | 0x3                                                             | Reserved                                                         |  |  |                                                            |   |
| <b>TX4PIN</b>   |     | Transmit 4-pin mode selection. When 1, enables 4-pin mode.      | 0                                                                |  |  |                                                            |   |
| <b>TXMCENA</b>  |     | Enable for the TX MCLK output.                                  | 0                                                                |  |  |                                                            |   |
|                 | 0   | Output of TX_MCLK to a pin is disabled.                         |                                                                  |  |  |                                                            |   |
|                 |     | Output of TX_MCLK to a pin is enabled.                          |                                                                  |  |  |                                                            |   |
|                 |     | Reserved. Read value is undefined, only zero should be written. | ΝA                                                               |  |  |                                                            |   |
|                 |     |                                                                 | <b>Value Description</b>                                         |  |  |                                                            |   |

### **23.5.14 Receive Mode Control register**

The Receive Mode Control register contains additional controls for receive clock source, enabling the 4-pin mode, and how RX\_REF is used. See [Section 23.7](#page-673-0) for a summary of useful mode combinations.

<span id="page-671-0"></span>**Table 527: Receive Mode Control register (RXMODE - 0x400A 8034) bit description**

| <b>Bit</b> | <b>Symbol</b>   |     | <b>Value Description</b>                                         | Reset<br>Value |                                                           |   |
|------------|-----------------|-----|------------------------------------------------------------------|----------------|-----------------------------------------------------------|---|
| 1:0        | <b>RXCLKSEL</b> |     |                                                                  |                | Clock source selection for the receive bit clock divider. | 0 |
|            |                 | 0x0 | Select the RX fractional rate divider clock output as the source |                |                                                           |   |
|            |                 | 0x1 | Reserved                                                         |                |                                                           |   |
|            |                 | 0x2 | Select the TX_REF signal as the RX_REF clock source              |                |                                                           |   |
|            |                 |     |                                                                  | 0x3            | Reserved                                                  |   |
| 2          | RX4PIN          |     | Receive 4-pin mode selection. When 1, enables 4-pin mode.        | 0              |                                                           |   |
| 3          | <b>RXMCENA</b>  |     | Enable for the RX_MCLK output.                                   | 0              |                                                           |   |
|            |                 | 0   | Output of RX_MCLK to a pin is disabled.                          |                |                                                           |   |
|            |                 | 1   | Output of RX_MCLK to a pin is enabled.                           |                |                                                           |   |
| 31:4       |                 |     | Reserved. Read value is undefined, only zero should be written.  | ΝA             |                                                           |   |

### **23.6 I2S transmit and receive interfaces**

The I2S interface can transmit and receive 8-bit, 16-bit or 32-bit stereo or mono audio information. Some details of  $1<sup>2</sup>S$  implementation are:

- **•** When the FIFO is empty, the transmit channel will repeat transmitting the same data until new data is written to the FIFO.
- **•** When mute is true, the data value 0 is transmitted.
- **•** When mono is false, two successive data words are respectively left and right data.
- **•** Data word length is determined by the wordwidth value in the configuration register. There is a separate wordwidth value for the receive channel and the transmit channel.
	- **–** 0: word is considered to contain four 8-bit data words.
	- **–** 1: word is considered to contain two 16-bit data words.
	- **–** 3: word is considered to contain one 32-bit data word.
- **•** When the transmit FIFO contains insufficient data the transmit channel will repeat transmitting the last data until new data is available. This can occur when the microprocessor or the DMA at some time is unable to provide new data fast enough. Because of this delay in new data there is a need to fill the gap, which is accomplished by continuing to transmit the last sample. The data is not muted as this would produce an noticeable and undesirable effect in the sound.
- **•** The transmit channel and the receive channel only handle 32-bit aligned words, data chunks must be clipped or extended to a multiple of 32 bits.

When switching between data width or modes the I<sup>2</sup>S must be reset via the reset bit in the control register in order to ensure correct synchronization. It is advisable to set the stop bit also until sufficient data has been written in the transmit FIFO. Note that when stopped data output is muted.

All data accesses to FIFOs are 32 bits. [Figure 138](#page-682-0) shows the possible data sequences.

A data sample in the FIFO consists of:

- 1×32 bits in 8-bit or 16-bit stereo modes.
- 1×32 bits in mono modes.
- 2×32 bits, first left data, second right data, in 32-bit stereo modes.

Data is read from the transmit FIFO after the falling edge of WS, it will be transferred to the transmit clock domain after the rising edge of WS. On the next falling edge of WS the left data will be loaded in the shift register and transmitted and on the following rising edge of WS the right data is loaded and transmitted.

The receive channel will start receiving data after a change of WS. When word select becomes low it expects this data to be left data, when WS is high received data is expected to be right data. Reception will stop when the bit counter has reached the limit set by wordwidth. On the next change of WS the received data will be stored in the appropriate hold register. When complete data is available it will be written into the receive FIFO.

### <span id="page-673-0"></span>**23.7 I2S operating modes**

The clocking and WS usage of the I<sup>2</sup>S interface is configurable. In addition to master and slave modes, which are independently configurable for the transmitter and the receiver, several different clock sources are possible, including variations that share the clock and/or WS between the transmitter and receiver. This last option allows using I<sup>2</sup>S with fewer pins, typically four.

Many configurations are possible that are not considered useful, the following tables and figures give details of the configurations that are most likely to be useful.

### **23.7.1 I2S transmit modes**





<span id="page-675-0"></span>

<span id="page-675-1"></span>

<span id="page-675-3"></span><span id="page-675-2"></span>



<span id="page-676-1"></span><span id="page-676-0"></span>

### **23.7.2 I2S receive modes**





<span id="page-678-0"></span>

<span id="page-678-1"></span>

<span id="page-678-3"></span><span id="page-678-2"></span>



<span id="page-679-1"></span><span id="page-679-0"></span>

### **23.7.2.1 Overall clocking and pin connections**

[Figure](#page-680-0) 137 shows all of the clocking connections and pin connections for the I<sup>2</sup>S block.

<span id="page-680-0"></span>

Chapter 23: LPC408x/407x I<sup>2</sup>S interface **Chapter 23: LPC408x/407x I2S interface UM10562**

### **23.8 FIFO controller**

Handling of data for transmission and reception is performed via the FIFO controller which can generate two DMA requests and an interrupt request. The controller consists of a set of comparators which compare FIFO levels with depth settings contained in registers. The current status of the level comparators can be seen in the APB status register.

How the FIFO is used in different modes and with different data widths is shown in [Figure 138](#page-682-0).



#### **Table 530. Conditions for FIFO level comparison**

System signaling occurs when a level detection is true and enabled.

#### **Table 531. DMA and interrupt request generation**



#### **Table 532. Status feedback in the I2SSTATE register**



<span id="page-682-0"></span>

**UM10562**

**Chapter 24: LPC408x/407x Timer0/1/2/3**

**Rev. 2 — 6 March 2013 User manual**

### **24.1 Basic configuration**

The Timer 0, 1, 2, and 3 peripherals are configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bits PCTIM0/1/2/3.

**Remark:** On reset, Timer0/1 are enabled (PCTIM0/1 = 1), and Timer2/3 are disabled  $(PCTIM2/3 = 0)$ .

- 2. Peripheral clock: The timers operate from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0).
- 3. Pins: Select timer pins and pin modes through the relevant IOCON registers ([Section 7.4.1](#page-130-0)).
- 4. Interrupts: See register T0/1/2/3MCR [\(Table 540\)](#page-690-0) and T0/1/2/3CCR ([Table 542\)](#page-691-0) for match and capture events. Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 5. DMA: Up to two match conditions can be used to generate timed DMA requests, see [Table 692.](#page-831-0)

### **24.2 Features**

**Remark:** The four Timer/Counters are identical except for the peripheral base address. A minimum of two Capture inputs and two Match outputs are pinned out for all four timers, with a choice of multiple pins for each. Timer 2 brings out all four Match outputs.

- **•** A 32-bit Timer/Counter with a programmable 32-bit Prescaler.
- **•** Counter or Timer operation
- **•** Up to two 32-bit capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also optionally generate an interrupt.
- **•** Four 32-bit match registers that allow:
	- **–** Continuous operation with optional interrupt generation on match.
	- **–** Stop timer on match with optional interrupt generation.
	- **–** Reset timer on match with optional interrupt generation.
- **•** Up to four external outputs corresponding to match registers, with the following capabilities:
	- **–** Set low on match.
	- **–** Set high on match.
	- **–** Toggle on match.
	- **–** Do nothing on match.
### **Chapter 24: LPC408x/407x Timer0/1/2/3**

# **24.3 Applications**

- **•** Interval Timer for counting internal events.
- **•** Pulse Width Demodulator via Capture inputs.
- **•** Free running timer.

# **24.4 Description**

The Timer/Counter is designed to count cycles of the peripheral clock (PCLK) or an externally-supplied clock, and can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. It also includes four capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt.

# **Chapter 24: LPC408x/407x Timer0/1/2/3**



# **24.5 Pin description**

[Table 533](#page-686-0) gives a brief summary of each of the Timer/Counter related pins.

<span id="page-686-0"></span>

# **24.5.1 Multiple CAP and MAT pins**

Software can select from multiple pins for the CAP or MAT functions in the IOCON registers, which are described in [Section 7.4.1.](#page-130-0) When more than one pin is selected for a MAT output, all such pins are driven identically. When more than one pin is selected for a CAP input, the pin with the lowest Port number is used. Note that match conditions may be used internally without the use of a device pin.

# **24.6 Register description**

Each Timer/Counter contains the registers shown in [Table 534](#page-687-1) ("Reset Value" refers to the data stored in used bits only; it does not include reserved bits content). More detailed descriptions follow.

<span id="page-687-1"></span>**Table 534. Register overview: Timer0/1/2/3 (register base addresses 0x4000 4000 (TIMER0), 0x4000 8000 (TIMER1), 0x4009 0000 (TIMER2), 0x4009 4000 (TIMER3))**

| <b>Name</b>     | <b>Access</b> | offset | <b>Address Description</b>                                                                                                                                                                                                                           | <b>Reset</b><br>value <sup>[1]</sup> | <b>Section</b> |
|-----------------|---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------|
| IR              | R/W           | 0x000  | Interrupt Register. The IR can be written to clear interrupts. The IR<br>can be read to identify which of eight possible interrupt sources are<br>pending.                                                                                           | $\pmb{0}$                            | Table 535      |
| <b>TCR</b>      | R/W           | 0x004  | Timer Control Register. The TCR is used to control the Timer<br>Counter functions. The Timer Counter can be disabled or reset<br>through the TCR.                                                                                                    | $\mathbf 0$                          | Table 536      |
| <b>TC</b>       | R/W           | 0x008  | Timer Counter. The 32 bit TC is incremented every PR+1 cycles of<br>PCLK. The TC is controlled through the TCR.                                                                                                                                      | 0                                    | Table 537      |
| <b>PR</b>       | R/W           | 0x00C  | Prescale Register. When the Prescale Counter (PC) is equal to this<br>value, the next clock increments the TC and clears the PC.                                                                                                                     | $\mathbf 0$                          | Table 538      |
| <b>PC</b>       | R/W           | 0x010  | Prescale Counter. The 32 bit PC is a counter which is incremented<br>to the value stored in PR. When the value in PR is reached, the TC<br>is incremented and the PC is cleared. The PC is observable and<br>controllable through the bus interface. | $\mathbf 0$                          | Table 539      |
| <b>MCR</b>      | R/W           | 0x014  | Match Control Register. The MCR is used to control if an interrupt<br>is generated and if the TC is reset when a Match occurs.                                                                                                                       | $\pmb{0}$                            | Table 540      |
| MR <sub>0</sub> | R/W           | 0x018  | Match Register 0. MR0 can be enabled through the MCR to reset<br>the TC, stop both the TC and PC, and/or generate an interrupt<br>every time MR0 matches the TC.                                                                                     | $\mathbf 0$                          | Table 541      |
| MR <sub>1</sub> | R/W           | 0x01C  | Match Register 1. See MR0 description.                                                                                                                                                                                                               | 0                                    | Table 541      |
| MR <sub>2</sub> | R/W           | 0x020  | Match Register 2. See MR0 description.                                                                                                                                                                                                               | 0                                    | Table 541      |
| MR3             | R/W           | 0x024  | Match Register 3. See MR0 description.                                                                                                                                                                                                               | 0                                    | Table 541      |
| <b>CCR</b>      | R/W           | 0x028  | Capture Control Register. The CCR controls which edges of the<br>capture inputs are used to load the Capture Registers and whether<br>or not an interrupt is generated when a capture takes place.                                                   | 0                                    | Table 542      |
| CR <sub>0</sub> | <b>RO</b>     | 0x02C  | Capture Register 0. CR0 is loaded with the value of TC when there<br>is an event on the CAPn.0 input.                                                                                                                                                | 0                                    | Table 543      |
| CR <sub>1</sub> | <b>RO</b>     | 0x030  | Capture Register 1. See CR0 description.                                                                                                                                                                                                             | 0                                    | Table 543      |
| <b>EMR</b>      | R/W           | 0x03C  | External Match Register. The EMR controls the external match<br>pins.                                                                                                                                                                                | 0                                    | Table 544      |
| <b>CTCR</b>     | R/W           | 0x070  | Count Control Register. The CTCR selects between Timer and<br>Counter mode, and in Counter mode selects the signal and<br>edge(s) for counting.                                                                                                      | $\pmb{0}$                            | Table 546      |

<span id="page-687-0"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

### <span id="page-688-2"></span>**24.6.1 Interrupt Register**

The Interrupt Register consists of 4 bits for the match interrupts and 4 bits for the capture interrupts. If an interrupt is generated then the corresponding bit in the IR will be high. Otherwise, the bit will be low. Writing a logic one to the corresponding IR bit will reset the interrupt. Writing a zero has no effect. The act of clearing an interrupt for a timer match also clears any corresponding DMA request.

### <span id="page-688-0"></span>**Table 535. Interrupt Register (IR - addresses 0x4000 4000 (TIMER0), 0x4000 8000 (TIMER1), 0x4009 0000 (TIMER2), 0x4009 4000 (TIMER3)) bit description**



### **24.6.2 Timer Control Register**

The Timer Control Register (TCR) is used to control the operation of the Timer/Counter.

### <span id="page-688-1"></span>**Table 536. Timer Control Register (TCR - addresses 0x4000 4004 (TIMER0), 0x4000 8004 (TIMER1), 0x4009 0004 (TIMER2), 0x4009 4004 (TIMER3)) bit description**



# **24.6.3 Timer Counter registers**

The 32-bit Timer Counter register is incremented when the prescale counter reaches its terminal count. Unless it is reset before reaching its upper limit, the Timer Counter will count up through the value 0xFFFF FFFF and then wrap back to the value 0x0000 0000. This event does not cause an interrupt, but a match register can be used to detect an overflow if needed.

### <span id="page-689-0"></span>**Table 537. Timer counter registers (TC - addresses 0x400 4008 (TIMER0), 0x4000 8008 (TIMER1), 0x4009 0008 (TIMER2), 0x4009 4008 (TIMER3)) bit description**



### **24.6.4 Prescale register**

The 32-bit Prescale register specifies the maximum value for the Prescale Counter.

<span id="page-689-1"></span>**Table 538. Timer prescale registers (PR - addresses 0x4000 400C (TIMER0), 0x4000 800C (TIMER1), 0x4009 000C (TIMER2), 0x4009 400C (TIMER3)) bit description**

| <b>Bit</b> | Symbol | <b>Description</b>              | <b>Reset</b><br>value |
|------------|--------|---------------------------------|-----------------------|
| 31:0       | РM     | Prescale counter maximum value. |                       |

### **24.6.5 Prescale Counter register**

The 32-bit Prescale Counter controls division of PCLK by some constant value before it is applied to the Timer Counter. This allows control of the relationship of the resolution of the timer versus the maximum time before the timer overflows. The Prescale Counter is incremented on every PCLK. When it reaches the value stored in the Prescale register, the Timer Counter is incremented and the Prescale Counter is reset on the next PCLK. This causes the Timer Counter to increment on every PCLK when PR = 0, every 2 pclks when  $PR = 1$ , etc.

#### <span id="page-689-2"></span>**Table 539. Timer prescale counter registers (PC - addresses 0x4000 4010 (TIMER0), 0x4000 8010 (TIMER1), 0x4009 0010 (TIMER2), 0x4009 4010 (TIMER3)) bit description**



### **24.6.6 Match Control Register**

The Match Control Register is used to control what operations are performed when one of the Match Registers matches the Timer Counter. The function of each of the bits is shown in [Table 540](#page-690-0).

**Chapter 24: LPC408x/407x Timer0/1/2/3**

### <span id="page-690-0"></span>**Table 540. Match Control Register (MCR - addresses 0x4000 4014 (TIMER0), 0x4000 8014 (TIMER1), 0x4009 0014 (TIMER2), 0x4009 4014 (TIMER3)) bit description**



# **24.6.7 Match Registers (MR0 to MR3)**

The Match register values are continuously compared to the Timer Counter value. When the two values are equal, actions can be triggered automatically. The action possibilities are to generate an interrupt, reset the Timer Counter, or stop the timer. Actions are controlled by the settings in the MCR register.

#### <span id="page-691-0"></span>**Table 541. Timer match registers (MR[0:3], addresses 0x4000 4018 (MR0) to 0x4000 4024 (MR3) (TIMER0), 0x4000 8018 (MR0) to 0x4000 8024 (MR3) (TIMER1), 0x4009 0018 (MR0) to 0x4009 0024 (MR3) (TIMER2), 0x4009 4018 (MR0) to 0x4009 4024 (MR3)(TIMER3)) bit description**



# **24.6.8 Capture Control Register**

The Capture Control Register is used to control whether one of the four Capture Registers is loaded with the value in the Timer Counter when the capture event occurs, and whether an interrupt is generated by the capture event. Setting both the rising and falling bits at the same time is a valid configuration, resulting in a capture event for both edges. In the description below, "n" represents the Timer number, 0 or 1.

Note: If Counter mode is selected for a particular CAP input in the CTCR, the 3 bits for that input in this register should be programmed as 000, but capture and/or interrupt can be selected for the other 3 CAP inputs.

#### <span id="page-691-1"></span>**Table 542. Capture Control Register (CCR - addresses 0x4000 4028 (TIMER0), 0x4000 8020 (TIMER1), 0x4009 0028 (TIMER2), 0x4009 4028 (TIMER3)) bit description**



### **Table 542. Capture Control Register (CCR - addresses 0x4000 4028 (TIMER0), 0x4000 8020 (TIMER1), 0x4009 0028 (TIMER2), 0x4009 4028 (TIMER3)) bit description**



### **24.6.9 Capture Registers**

Each Capture register is associated with a device pin and may be loaded with the Timer Counter value when a specified event occurs on that pin. The settings in the Capture Control Register register determine whether the capture function is enabled, and whether a capture event happens on the rising edge of the associated pin, the falling edge, or on both edges.

### <span id="page-692-0"></span>**Table 543. Timer capture registers (CR[0:1], address 0x4000 402C (CR0) to 0x4000 4030 (CR1) (TIMER0), 0x4000 802C (CR0) to 0x4000 0030 (CR1) (TIMER1), 0x4009 002C (CR0) to 0x4009 0030 (CR1) (TIMER2), 0x4009 402C (CR0) to 0x4000 4030 (CR1) (TIMER3)) bit description**



# **24.6.10 External Match Register**

The External Match Register provides both control and status of the external match pins. In the descriptions below, "n" represents the Timer number, 0 or 1, and "m" represent a Match number, 0 through 3.

Match events for Match 0 and Match 1 in each timer can cause a DMA request, see [Section 24.6.12.](#page-696-0)

#### <span id="page-693-0"></span>**Table 544. Timer external match registers (EMR - addresses 0x4000 403C (TIMER0), 0x4000 803C (TIMER1), 0x4009 403C (TIMER2), 0x400C 403C (TIMER3)) bit description**



### **Chapter 24: LPC408x/407x Timer0/1/2/3**

### **Table 544. Timer external match registers (EMR - addresses 0x4000 403C (TIMER0), 0x4000 803C (TIMER1), 0x4009 403C (TIMER2), 0x400C 403C (TIMER3)) bit description**



### **Table 545. External Match Control**



# <span id="page-695-0"></span>**24.6.11 Count Control Register**

The Count Control Register (CTCR) is used to select between Timer and Counter mode, and in Counter mode to select the pin and edge(s) for counting.

When Counter Mode is chosen as a mode of operation, the CAP input (selected by the CTCR bits 3:2) is sampled on every rising edge of the PCLK clock. After comparing two consecutive samples of this CAP input, one of the following four events is recognized: rising edge, falling edge, either of edges or no changes in the level of the selected CAP input. Only if the identified event occurs and the event corresponds to the one selected by bits 1:0 in the CTCR register, will the Timer Counter register be incremented.

Note that two successive samples of the pin are used to identify an edge on the CAP selected input. Therefore, the duration of the high and low levels on the same CAP input must be greater than 1 PCLK, and the frequency of the CAP input must be less than one quarter of the PCLK rate.

<span id="page-695-1"></span>**Table 546. Count Control Register (CTCR - addresses 0x4000 4070 (TIMER0), 0x4000 8070 (TIMER1), 0x4009 0070 (TIMER2), 0x4009 4070 (TIMER3)) bit description**

| <b>Bit</b> | <b>Symbol</b> |     | <b>Value Description</b>                                                                                                                                                                                                                                                            | Reset<br>Value |
|------------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 1:0        | <b>CTMODE</b> |     | Counter/Timer Mode<br>This field selects which rising PCLK edges can increment Timer's Prescale Counter (PC).<br>or clear PC and increment Timer Counter (TC).                                                                                                                      | 00             |
|            |               |     | Timer Mode: the TC is incremented when the Prescale Counter matches the Prescale<br>Register.                                                                                                                                                                                       |                |
|            |               | 0x0 | Timer Mode: every rising PCLK edge                                                                                                                                                                                                                                                  |                |
|            |               | 0x1 | Counter Mode: TC is incremented on rising edges on the CAP input selected by bits 3:2.                                                                                                                                                                                              |                |
|            |               | 0x2 | Counter Mode: TC is incremented on falling edges on the CAP input selected by bits 3:2.                                                                                                                                                                                             |                |
|            |               | 0x3 | Counter Mode: TC is incremented on both edges on the CAP input selected by bits 3:2.                                                                                                                                                                                                |                |
| 3:2        | <b>CINSEL</b> |     | Count Input Select<br>When bits 1:0 in this register are not 00, these bits select which CAP pin is sampled for<br>clocking.                                                                                                                                                        | 0              |
|            |               |     | Note: If Counter mode is selected for a particular CAPn input in the TnCTCR, the 3 bits<br>for that input in the Capture Control Register (TnCCR) must be programmed as 000.<br>However, capture and/or interrupt can be selected for the other 3 CAPn inputs in the<br>same timer. |                |
|            |               | 0x0 | CAPn.0 for TIMERn                                                                                                                                                                                                                                                                   |                |
|            |               | 0x1 | CAPn.1 for TIMERn                                                                                                                                                                                                                                                                   |                |
|            |               | 0x2 | Reserved                                                                                                                                                                                                                                                                            |                |
|            |               | 0x3 | Reserved                                                                                                                                                                                                                                                                            |                |
| 31:4       |               |     | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                     | ΝA             |

# <span id="page-696-0"></span>**24.6.12 DMA operation**

DMA requests are generated by a match of the Timer Counter (TC) register value to either Match Register 0 (MR0) or Match Register 1 (MR1). This is not connected to the operation of the Match outputs controlled by the EMR register. Each match sets a DMA request flag, which is connected to the DMA controller. In order to have an effect, the GPDMA must be configured and the relevant timer DMA request selected as a DMA source via the DMAREQSEL register, see [Section 3.3.7.6.](#page-48-0)

When a timer is initially set up to generate a DMA request, the request may already be asserted before a match condition occurs. An initial DMA request may be avoided by having software write a one to the interrupt flag location, as if clearing a timer interrupt. See [Section 24.6.1.](#page-688-2) A DMA request will be cleared automatically when it is acted upon by the GPDMA controller.

**Note:** because timer DMA requests are generated whenever the timer value is equal to the related Match Register value, DMA requests are always generated when the timer is running, unless the Match Register value is higher than the upper count limit of the timer. It is important not to select and enable timer DMA requests in the GPDMA block unless the timer is correctly configured to generate valid DMA requests.

# **24.7 Example timer operation**

[Figure 140](#page-697-0) shows a timer configured to reset the count and generate an interrupt on match. The prescaler is set to 2 and the match register set to 6. At the end of the timer cycle where the match occurs, the timer count is reset. This gives a full length cycle to the match value. The interrupt indicating that a match occurred is generated in the next clock after the timer reached the match value.

[Figure 141](#page-697-1) shows a timer configured to stop and generate an interrupt on match. The prescaler is again set to 2 and the match register set to 6. In the next clock after the timer reaches the match value, the timer enable bit in TCR is cleared, and the interrupt indicating that a match occurred is generated.



<span id="page-697-1"></span><span id="page-697-0"></span>

# **UM10562**

# **Chapter 25: LPC408x/407x System Tick timer**

**Rev. 2 — 6 March 2013 User manual**

# **25.1 Basic configuration**

The System Tick Timer is configured using the following registers:

- 1. Clock Source: Select either the internal CCLK or external STCLK (pin P3[26]) clock as the source in the STCTRL register.
- 2. Pins: If STCLK (pin P3[26]) was selected as clock source enable the STCLK pin function in the relevant IOCON register ([Section 7.4.1](#page-130-0)).
- 3. Interrupt: The System Tick Timer Interrupt is enabled in the NVIC using the appropriate Interrupt Set Enable register. The Systick interrupt is hard-wired within the Cortex-M4 as exception 15. See the ARM Cortex-M4 User Guide referred to in [Section 40.1](#page-904-0) for details of the System Tick Timer.

# **25.2 Features**

- **•** Times intervals of 10 milliseconds
- **•** Dedicated exception vector
- **•** Can be clocked internally by the CPU clock or by a clock input from a pin (STCLK)

# **3. Description**

The System Tick Timer is an integral part of the Cortex-M4. The System Tick Timer is intended to generate a fixed 10 millisecond interrupt for use by an operating system or other system management software.

Since the System Tick Timer is a part of the Cortex-M4, it facilitates porting of software by providing a standard timer that is available on Cortex-M4 based devices.

See the ARM Cortex-M4 User Guide referred to in [Section 40.1](#page-904-0) for details of System Tick Timer operation.

# **25.4 Operation**

The System Tick Timer is a 24-bit timer that counts down to zero and generates an interrupt. The intent is to provide a fixed 10 millisecond time interval between interrupts. The System Tick Timer may be clocked either from the CPU clock or from the external pin STCLK. The STCLK function shares pin P3[26] with other functions, and must be selected for use as the System Tick Timer clock. In order to generate recurring interrupts at a specific interval, the STRELOAD register must be initialized with the correct value for the desired interval. A default value is provided in the STCALIB register and may be changed by software. The default value gives a 10 millisecond interrupt rate if the CPU clock is set to 100 MHz.

The block diagram of the System Tick Timer is shown below in the [Figure 142.](#page-699-0)

# **Chapter 25: LPC408x/407x System Tick timer**

<span id="page-699-0"></span>

# **25.5 Register description**



<span id="page-700-0"></span>[1] Reset Value reflects the data stored in used bits only. It does not include content of reserved bits.

# **25.5.1 System Timer Control and status register**

The STCTRL register contains control information for the System Tick Timer, and provides a status flag.

<span id="page-700-1"></span>**Table 548. System Timer Control and status register (STCTRL - 0xE000 E010) bit description**

| <b>Bit</b>    | Symbol           | <b>Description</b>                                                                                                                                                                                                       | <b>Reset value</b> |
|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 0             | <b>ENABLE</b>    | System Tick counter enable. When 1, the counter is enabled. When 0, the counter is<br>disabled.                                                                                                                          | 0                  |
| 1             | <b>TICKINT</b>   | System Tick interrupt enable. When 1, the System Tick interrupt is enabled. When 0,<br>the System Tick interrupt is disabled. When enabled, the interrupt is generated when<br>the System Tick counter counts down to 0. | 0                  |
| $\mathcal{P}$ | <b>CLKSOURCE</b> | System Tick clock source selection. When 1, the CPU clock is selected. When 0, the<br>external clock pin (STCLK) is selected.                                                                                            |                    |
|               |                  | If the STCLK pin is selected, each level on the pin must be at least 1 PCLK in<br>duration in order to be sampled. The maximum frequency must therefore be less than<br>PCLK/2.                                          |                    |
| 15:3          |                  | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                          | NA.                |
| 16            |                  | COUNTFLAG System Tick counter flag. This flag is set when the System Tick counter counts down<br>to 0, and is cleared by reading this register.                                                                          | 0                  |
| 31:17         |                  | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                          | NA.                |

### **25.5.2 System Timer Reload value register**

The STRELOAD register is set to the value that will be loaded into the System Tick Timer whenever it counts down to zero. This register is loaded by software as part of timer initialization. The STCALIB register may be read and used as the value for STRELOAD if the CPU or external clock is running at the frequency intended for use with the STCALIB value.

<span id="page-700-2"></span>



# **25.5.3 System Timer Current value register**

The STCURR register returns the current count from the System Tick counter when it is read by software.

<span id="page-701-0"></span>



# **25.5.4 System Timer Calibration value register**

The STCALIB register contains a value that is initialized by the Boot Code to a factory programmed value that is appropriate for generating an interrupt every 10 milliseconds if the System Tick Timer is clocked at a frequency of 100 MHz. This is the intended use of the System Tick Timer by ARM. It can be used to generate interrupts at other frequencies by selecting the correct reload value.

<span id="page-701-1"></span>**Table 551. System Timer Calibration value register (STCALIB - 0xE000 E01C) bit description**

| <b>Bit</b> | <b>Symbol</b> | <b>Description</b>                                                                                                                                                                                                                                                                                                           | <b>Reset value</b> |
|------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 23:0       | <b>TENMS</b>  | Reload value to get a 10 millisecond System Tick underflow rate when running at 100<br>MHz. This value initialized at reset with a factory supplied value selected for the<br>LPC408x/407x. The provided values of TENMS, SKEW, and NOREF are applicable only<br>when using a CPU clock or external STCLK source of 100 MHz. | 0x0F 423F          |
| $29:24 -$  |               | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                              | NA.                |
| 30         | <b>SKEW</b>   | Indicates whether the TENMS value will generate a precise 10 millisecond time, or an<br>approximation. This bit is initialized at reset with a factory supplied value selected for the<br>LPC408x/407x. See the description of TENMS above.                                                                                  | 0                  |
|            |               | When 0, the value of TENMS is considered to be precise. When 1, the value of TENMS is<br>not considered to be precise.                                                                                                                                                                                                       |                    |
| 31         | <b>NOREF</b>  | Indicates whether an external reference clock is available. This bit is initialized at reset<br>with a factory supplied value selected for the LPC408x/407x. See the description of<br>TENMS above.                                                                                                                          | 0                  |
|            |               | When 0, a separate reference clock is available. When 1, a separate reference clock is<br>not available.                                                                                                                                                                                                                     |                    |

### **Chapter 25: LPC408x/407x System Tick timer**

# **25.6 Example timer calculations**

The following examples illustrate selecting System Tick Timer values for different system configurations. All of the examples calculate an interrupt interval of 10 milliseconds, as the System Tick Timer is intended to be used.

### **Example 1)**

This example is for the System Tick Timer running from the CPU clock (cclk), which is 100 MHz.

STCTRL = 7. This enables the timer and its interrupt, and selects cclk as the clock source.

RELOAD = (cclk / 100) - 1 = 1,000,000 - 1 = 999,999 = 0xF423F

In this case, there is no rounding error, so the result is as accurate as cclk.

### **Example 2)**

This example is for the System Tick Timer running from the CPU clock (cclk), which is 80 MHz.

STCTRL = 7. This enables the timer and its interrupt, and selects cclk as the clock source.

RELOAD = (cclk / 100) - 1 = 800,000 - 1 = 799,999 = 0xC34FF

In this case, there is no rounding error, so the result is as accurate as cclk.

### **Example 3)**

This example is for the CPU clock (cclk) is taken from the Internal RC Oscillator (IRC), factory trimmed to 4 MHz.

STCTRL = 7. This enables the timer and its interrupt, and selects cclk as the clock source.

 $RELOAD = (F_{IRC} / 100) - 1 = 40,000 - 1 = 39,999 = 0x9C3F$ 

In this case, there is no rounding error, so the result is as accurate as the IRC.

### **Example 4)**

This example is for the System Tick Timer running from an external clock source (the STCLK pin), which in this case happens to be 32.768 kHz.

STCTRL = 3. This enables the timer and its interrupt, and selects the STCLK pin as the clock source. STCLK must be selected as the function of the relevant pin. See [Section 7.4.1.](#page-130-0)

 $RELOAD = (cclk / 100) - 1 = 327.6 - 1 = 327$  (rounded up) = 0x0147

In this case, there is rounding error, so the interrupt rate will drift slightly relative to the input frequency.

# **UM10562**

**Chapter 26: LPC408x/407x Pulse Width Modulators (PWM0/1)**

**Rev. 2 — 6 March 2013 User manual**

# **26.1 Basic configuration**

The PWM is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCPWM1.

**Remark:** On reset, PWM1 is enabled (PCPWM1 = 1) and PWM0 is disabled  $(PCPWM1 = 0)$ .

- 2. Peripheral clock: The PWMs operate from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0).
- 3. Pins: Select PWM pins and pin modes for port pins with PWM functions through the relevant IOCON registers ([Section 7.4.1](#page-130-0)).
- 4. Interrupts: See registers PWMMCR ([Table 560](#page-712-0)) and PWMCCR ([Table 563](#page-715-0)) for match and capture events. Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.

# **26.2 Features**

- **•** The two PWMs have the same operational features. The PWMs may be operated in a synchronized fashion by setting them both up to run at the same rate, then enabling both simultaneously. PWM0 acts as the Master and PWM1 as the slave for this use.
- **•** Counter or Timer operation (may use the peripheral clock or one of the capture inputs as the clock source).
- **•** Seven match registers allow up to 6 single edge controlled or 3 double edge controlled PWM outputs, or a mix of both types. The match registers also allow:
	- **–** Continuous operation with optional interrupt generation on match.
	- **–** Stop timer on match with optional interrupt generation.
	- **–** Reset timer on match with optional interrupt generation.
- **•** Supports single edge controlled and/or double edge controlled PWM outputs. Single edge controlled PWM outputs all go high at the beginning of each cycle unless the output is a constant low. Double edge controlled PWM outputs can have either edge occur at any position within a cycle. This allows for both positive going and negative going pulses.
- **•** Pulse period and width can be any number of timer counts. This allows complete flexibility in the trade-off between resolution and repetition rate. All PWM outputs will occur at the same repetition rate.
- **•** Double edge controlled PWM outputs can be programmed to be either positive going or negative going pulses.
- **•** Match register updates are synchronized with pulse outputs to prevent generation of erroneous pulses. Software must "release" new match values before they can become effective.
- **•** May be used as a standard timer if the PWM mode is not enabled.
- **•** A 32 bit Timer/Counter with a programmable 32 bit Prescaler.
- **•** A transition on a capture input signal can trigger a snapshot of the 32-bit timer value. A capture event may also optionally generate an interrupt.

# **26.3 Description**

The PWM function is based on the standard Timer block and inherits all of its features, although many timer functions are not brought out to package pins. The Timer is designed to count cycles of the peripheral clock (PCLK) or a capture input and optionally generate interrupts or perform other actions when specified timer values occur, based on seven match registers. It also includes capture inputs to save the timer value when an input signal transitions, and optionally generate an interrupt when those events occur. The PWM function is in addition to these features, and is based on match register events.

The ability to separately control rising and falling edge locations allows the PWM to be used for more applications. For instance, multi-phase motor control typically requires three non-overlapping PWM outputs with individual control of all three pulse widths and positions.

Two match registers can be used to provide a single edge controlled PWM output. One match register (MR0) controls the PWM cycle rate, by resetting the count upon match. The other match register controls the PWM edge position. Additional single edge controlled PWM outputs require only one match register each, since the repetition rate is the same for all PWM outputs. Multiple single edge controlled PWM outputs will all have a rising edge at the beginning of each PWM cycle, when an MR0 match occurs.

Three match registers can be used to provide a PWM output with both edges controlled. Again, the MR0 match register controls the PWM cycle rate. The other match registers control the two PWM edge positions. Additional double edge controlled PWM outputs require only two match registers each, since the repetition rate is the same for all PWM outputs.

With double edge controlled PWM outputs, specific match registers control the rising and falling edge of the output. This allows both positive going PWM pulses (when the rising edge occurs prior to the falling edge), and negative going PWM pulses (when the falling edge occurs prior to the rising edge).

[Figure 143](#page-706-0) shows the block diagram of the PWM. The portions that have been added to the standard timer block are on the right hand side and at the top of the diagram. At the lower left of the diagram may be found the Master Enable output from the Timer Control register that allows the Master PWM (PWM0) to enable both itself and the Slave PWM (PWM1) at the same time, if desired. The Master Enable output from PWM0 is connected to the external enable input of both PWM blocks.



<span id="page-706-0"></span>

# **26.4 Sample waveform with rules for single and double edge control**

A sample of how PWM values relate to waveform outputs is shown in [Figure 144](#page-707-0). PWM output logic is shown in [Figure 143](#page-706-0) that allows selection of either single or double edge controlled PWM outputs via the muxes controlled by the PWMSELn bits. The match register selections for various PWM outputs is shown in [Table 552](#page-707-1). This implementation supports up to N-1 single edge PWM outputs or (N-1)/2 double edge PWM outputs, where N is the number of match registers and outputs that are implemented. PWM types can be mixed if desired.



#### <span id="page-707-1"></span><span id="page-707-0"></span>**Table 552. Set and reset inputs for PWM Flip-Flops**



<span id="page-707-2"></span>[1] Identical to single edge mode in this case since Match 0 is the neighboring match register. Essentially, PWM1 cannot be a double edged output.

<span id="page-707-3"></span>[2] It is generally not advantageous to use PWM channels 3 and 5 for double edge PWM outputs because it would reduce the number of double edge PWM outputs that are possible. Using PWM[2], PWM[4], and PWM[6] for double edge PWM outputs provides the most pairings.

# **26.4.1 Rules for Single Edge Controlled PWM Outputs**

- 1. All single edge controlled PWM outputs go high at the beginning of a PWM cycle unless their match value is equal to 0.
- 2. Each PWM output will go low when its match value is reached. If no match occurs (i.e. the match value is greater than the PWM rate), the PWM output remains continuously high.

# **26.4.2 Rules for Double Edge Controlled PWM Outputs**

Five rules are used to determine the next value of a PWM output when a new cycle is about to begin:

- 1. The match values for the **next** PWM cycle are used at the end of a PWM cycle (a time point which is coincident with the beginning of the next PWM cycle), except as noted in rule 3.
- 2. A match value equal to 0 or the current PWM rate (the same as the Match channel 0 value) have the same effect, except as noted in rule 3. For example, a request for a falling edge at the beginning of the PWM cycle has the same effect as a request for a falling edge at the end of a PWM cycle.
- 3. When match values are changing, if one of the "old" match values is equal to the PWM rate, it is used again once if the neither of the new match values are equal to 0 or the PWM rate, and there was no old match value equal to 0.
- 4. If both a set and a clear of a PWM output are requested at the same time, clear takes precedence. This can occur when the set and clear match values are the same as in, or when the set or clear value equals 0 and the other value equals the PWM rate.
- 5. If a match value is out of range (i.e. greater than the PWM rate value), no match event occurs and that match channel has no effect on the output. This means that the PWM output will remain always in one state, allowing always low, always high, or "no change" outputs.

# **26.5 Pin description**

[Table 553](#page-708-0) gives a brief summary of each of PWM related pins.



### <span id="page-708-0"></span>**Table 553. Pin summary**

# **26.6 Register description**



<span id="page-709-1"></span><span id="page-709-0"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

### **26.6.1 PWM Interrupt Register**

The PWM Interrupt register consists of eleven bits [\(Table 555\)](#page-710-0), seven for the match interrupts and four reserved. If an interrupt is generated then the corresponding bit in the PWMIR will be high. Otherwise, the bit will be low. Writing a logic one to the corresponding IR bit will reset the interrupt. Writing a zero has no effect.

### <span id="page-710-0"></span>**Table 555: PWM Interrupt Register (IR - address 0x4001 4000 (PWM0) and 0x4001 8000 (PWM1)) bit description**



### <span id="page-711-0"></span>**26.6.2 PWM Timer Control Register**

The PWM Timer Control Register (PWMTCR) is used to control the operation of the PWM Timer Counter. The function of each of the bits is shown in [Table 556.](#page-711-2)

#### <span id="page-711-2"></span>**Table 556: PWM Timer Control Register (TCR - address 0x4001 4004 (PWM0) and 0x4001 8004 (PWM1)) bit description**



# <span id="page-711-1"></span>**26.6.3 PWM Timer Counter**

The 32-bit PWM Timer Counter is incremented when the Prescale Counter reaches its terminal count. Unless it is reset before reaching its upper limit, the PWMTC will count up through the value 0xFFFF FFFF and then wrap back to the value 0x0000 0000. This event does not cause an interrupt, but a Match register can be used to detect an overflow if needed.

**Table 557. PWM Timer counter registers (TC - addresses 0x4001 4008 (PWM0), 0x4001 8008 (PWM1)) bit description**

| <b>Bit</b> | Symbol | <b>Description</b>   | Reset<br>value |
|------------|--------|----------------------|----------------|
| 31:0       | ТC     | Timer counter value. |                |

### <span id="page-712-1"></span>**26.6.4 PWM Prescale Register**

The 32-bit PWM Prescale Register specifies the maximum value for the PWM Prescale Counter.

# **Table 558. PWM prescale registers (PR - addresses 0x4001 400C (PWM0), 0x4001 800C (PWM1)) bit description**



# <span id="page-712-2"></span>**26.6.5 PWM Prescale Counter Register**

The 32-bit PWM Prescale Counter controls division of PCLK by some constant value before it is applied to the PWM Timer Counter. This allows control of the relationship of the resolution of the timer versus the maximum time before the timer overflows. The PWM Prescale Counter is incremented on every PCLK. When it reaches the value stored in the PWM Prescale Register, the PWM Timer Counter is incremented and the PWM Prescale Counter is reset on the next PCLK. This causes the PWM TC to increment on every PCLK when  $PWMPR = 0$ , every 2 PCLKs when  $PWMPR = 1$ , etc.

#### **Table 559. PWM prescale counter registers (PC - addresses 0x4001 4010 (PWM0), 0x4001 8010 (PWM1)) bit description**



# <span id="page-712-3"></span>**26.6.6 PWM Match Control Register**

The PWM Match Control registers are used to control what operations are performed when one of the PWM Match registers matches the PWM Timer Counter. The function of each of the bits is shown in [Table 560](#page-712-0).

#### <span id="page-712-0"></span>**Table 560. Match Control Register (MCR - address 0x4001 4014 (PWM0) and 0x4001 8014 (PWM1)) bit description**



#### **Table 560. Match Control Register (MCR - address 0x4001 4014 (PWM0) and 0x4001 8014 (PWM1)) bit description**





#### **Table 560. Match Control Register (MCR - address 0x4001 4014 (PWM0) and 0x4001 8014 (PWM1)) bit description**

## <span id="page-714-0"></span>**26.6.7 PWM Match Registers**

The 32-bit PWM Match register values are continuously compared to the PWM Timer Counter value. When the two values are equal, actions can be triggered automatically. The action possibilities are to generate an interrupt, reset the PWM Timer Counter, or stop the timer. Actions are controlled by the settings in the PWMMCR register.

#### **Table 561. PWM match registers (MR[0:3], addresses 0x4001 4018 (MR0) to 0x4001 4024 (MR3) (PWM0), 0x4001 8018 (MR0) to 0x4001 5024 (MR3) (PWM1)) bit description**



**Table 562. PWM match registers (MR[4:6], addresses 0x4001 4040 (MR4) to 0x4001 4048 (MR6) (PWM0), 0x4001 8040 (MR4) to 0x4001 5048 (MR6) (PWM1)) bit description**



# <span id="page-715-1"></span>**26.6.8 PWM Capture Control Register**

The Capture Control register is used to control whether any of the Capture registers is loaded with the value in the Timer Counter when a capture event occurs on PWM0\_CAP0 or PWM1\_CAP1:0, and whether an interrupt is generated by the capture event. Setting both the rising and falling bits at the same time is a valid configuration, resulting in a capture event for both edges. In the descriptions below, "n" represents the Timer number, 0 or 1.

**Note:** If Counter mode is selected for a particular PWM\_CAP input in the CTCR, the 3 bits for that input in this register should be programmed as 000, but capture and/or interrupt can be selected for the other two PWM\_CAP inputs.

<span id="page-715-0"></span>**Table 563: PWM Capture Control Register (CCR - address 0x4001 4028 (PWM0) and 0x4001 8028 (PWM1)) bit description**

| Bit      | <b>Symbol</b>      |             | <b>Value Description</b>                                                                                                  | <b>Reset</b><br>Value |  |
|----------|--------------------|-------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------|--|
| 0        | CAP <sub>0</sub> R |             | Capture on PWMn_CAP0 rising edge                                                                                          | 0                     |  |
|          |                    | $\Omega$    | Disabled. This feature is disabled.                                                                                       |                       |  |
|          |                    | 1           | Rising edge. A synchronously sampled rising edge on PWMn_CAP0 will cause CR0<br>to be loaded with the contents of the TC. |                       |  |
| 1        | CAPO_F             |             | Capture on PWMn_CAP0 falling edge                                                                                         | 0                     |  |
|          |                    | 0           | Disabled. This feature is disabled.                                                                                       |                       |  |
|          |                    | 1           | Falling edge. A synchronously sampled falling edge on PWMn_CAP0 will cause CR0<br>to be loaded with the contents of TC.   |                       |  |
| 2        | CAP <sub>0</sub>   |             | Interrupt on PWMn CAP0 event                                                                                              | 0                     |  |
|          |                    | $\Omega$    | Disabled. This feature is disabled.                                                                                       |                       |  |
|          |                    | 1           | Interrupt. A CR0 load due to a PWMn_CAP0 event will generate an interrupt.                                                |                       |  |
| 3        | CAP1_R             |             | Capture on PWMn_CAP1 rising edge. Reserved for PWM0.                                                                      | $\Omega$              |  |
|          |                    | $\Omega$    | Disabled. This feature is disabled.                                                                                       |                       |  |
|          |                    | 1           | Rising edge. A synchronously sampled rising edge on PWMn_CAP1 will cause CR1<br>to be loaded with the contents of the TC. |                       |  |
| 4        | CAP1 F             |             | Capture on PWMn_CAP1 falling edge. Reserved for PWM0.                                                                     | $\mathbf 0$           |  |
|          |                    | $\Omega$    | Disabled. This feature is disabled.                                                                                       |                       |  |
|          |                    | 1           | Falling edge. A synchronously sampled falling edge on PWMn_CAP1 will cause CR1<br>to be loaded with the contents of TC.   |                       |  |
| 5        | CAP1_I             |             | Interrupt on PWMn_CAP1 event. Reserved for PWM0.                                                                          | $\mathbf 0$           |  |
|          |                    | $\mathbf 0$ | Disabled. This feature is disabled.                                                                                       |                       |  |
|          |                    | 1           | Interrupt. A CR1 load due to a PWMn_CAP1 event will generate an interrupt.                                                |                       |  |
| $31:6 -$ |                    |             | Reserved. Read value is undefined, only zero should be written.                                                           | <b>NA</b>             |  |

# <span id="page-715-2"></span>**26.6.9 PWM Capture Registers**

Each 32-bit Capture Register is associated with a device pin and may be loaded with the PWM Timer Counter value when a specified event occurs on that pin. The settings in the PWM Capture Control Register register determine whether the capture function is enabled, and whether a capture event happens on the rising edge of the associated pin, the falling edge, or on both edges.





# <span id="page-716-0"></span>**26.6.10 PWM Control Registers**

The PWM Control registers are used to enable and select the type of each PWM channel. The function of each of the bits are shown in [Table 565.](#page-716-1)

<span id="page-716-1"></span>**Table 565: PWM Control Registers (PCR - address 0x4001 404C (PWM0) and 0x4001 804C (PWM1)) bit description**

| <b>Bit</b> | <b>Symbol</b>  |   | <b>Value Description</b>                                        | <b>Reset</b><br>Value |
|------------|----------------|---|-----------------------------------------------------------------|-----------------------|
| 1:0        |                |   | Reserved.                                                       |                       |
| 2          | PWMSEL2        |   | PWM[2] output single/double edge mode control.                  | $\Omega$              |
|            |                | 0 | Single edge controlled mode is selected.                        |                       |
|            |                | 1 | Double edge controlled mode is selected.                        |                       |
| 3          | PWMSEL3        |   | PWM[3] output edge control.                                     | $\mathbf 0$           |
|            |                | 0 | Single edge controlled mode is selected.                        |                       |
|            |                | 1 | Double edge controlled mode is selected.                        |                       |
| 4          | PWMSEL4        |   | PWM[4] output edge control.                                     | 0                     |
|            |                | 0 | Single edge controlled mode is selected.                        |                       |
|            |                | 1 | Double edge controlled mode is selected.                        |                       |
| 5          | PWMSEL5        |   | PWM[5] output edge control.                                     | $\mathbf 0$           |
|            |                | 0 | Single edge controlled mode is selected.                        |                       |
|            |                | 1 | Double edge controlled mode is selected.                        |                       |
| 6          | PWMSEL6        |   | PWM[6] output edge control.                                     | $\mathbf 0$           |
|            |                | 0 | Single edge controlled mode is selected.                        |                       |
|            |                | 1 | Double edge controlled mode is selected.                        |                       |
| 8:7        | $\blacksquare$ |   | Reserved. Read value is undefined, only zero should be written. |                       |
| 9          | PWMENA1        |   | PWM[1] output enable control.                                   | 0                     |
|            |                | 0 | The PWM output is disabled.                                     |                       |
|            |                | 1 | The PWM output is enabled.                                      |                       |
| 10         | PWMENA2        |   | PWM[2] output enable control.                                   | 0                     |
|            |                | 0 | The PWM output is disabled.                                     |                       |
|            |                | 1 | The PWM output is enabled.                                      |                       |
| 11         | PWMENA3        |   | PWM[3] output enable control.                                   | 0                     |
|            |                | 0 | The PWM output is disabled.                                     |                       |
|            |                | 1 | The PWM output is enabled.                                      |                       |
| 12         | PWMENA4        |   | PWM[4] output enable control.                                   | 0                     |
|            |                | 0 | The PWM output is disabled.                                     |                       |
|            |                | 1 | The PWM output is enabled.                                      |                       |

#### **Table 565: PWM Control Registers (PCR - address 0x4001 404C (PWM0) and 0x4001 804C (PWM1)) bit description**



### <span id="page-717-0"></span>**26.6.11 PWM Latch Enable Register**

The PWM Latch Enable registers are used to control the update of the PWM Match registers when they are used for PWM generation. When software writes to the location of a PWM Match register while the Timer is in PWM mode, the value is actually held in a shadow register and not used immediately.

When a PWM Match 0 event occurs (normally also resetting the timer in PWM mode), the contents of shadow registers will be transferred to the actual Match registers if the corresponding bit in the Latch Enable register has been set. At that point, the new values will take effect and determine the course of the next PWM cycle. Once the transfer of new values has taken place, all bits of the LER are automatically cleared. Until the corresponding bit in the PWMLER is set and a PWM Match 0 event occurs, any value written to the PWM Match registers has no effect on PWM operation.

For example, if PWM is configured for double edge operation and is currently running, a typical sequence of events for changing the timing would be:

- **•** Write a new value to the PWM Match1 register.
- **•** Write a new value to the PWM Match2 register.
- **•** Write to the PWMLER, setting bits 1 and 2 at the same time.
- **•** The altered values will become effective at the next reset of the timer (when a PWM Match 0 event occurs).

The order of writing the two PWM Match registers is not important, since neither value will be used until after the write to PWMLER. This insures that both values go into effect at the same time, if that is required. A single value may be altered in the same way if needed.

#### **Table 566: PWM Latch Enable Register (LER - address 0x4001 4050 (PWM0) and 0x4001 8050 (PWM1)) bit description**





#### **Table 566: PWM Latch Enable Register (LER - address 0x4001 4050 (PWM0) and 0x4001 8050 (PWM1)) bit description**

### <span id="page-719-0"></span>**26.6.12 PWM Count Control Register**

The Count Control Register (CTCR) is used to select between Timer and Counter mode, and in Counter mode to select the pin and edges for counting. The function of each of the bits is shown in [Table 567](#page-719-1).

**Remark:** the input frequency of PWM\_CAP must not exceed PCLK/4. When the PWM clock is supplied via the PWM\_CAP pin, at no time can a high or low level of the signal on this pin last less than 2 PCLKs.

#### <span id="page-719-1"></span>**Table 567: PWM Count control Register (CTCR - address 0x4001 4070 (PWM0) and 0x4001 8070 (PWM1)) bit description**


**UM10562**

**Chapter 27: LPC408x/407x Motor control PWM**

**Rev. 2 — 6 March 2013 User manual**

# **27.1 Basic configuration**

The Motor Control PWM is configured using the following registers:

- 1. Power: In the PCONP register ([Section 3.3.2.2](#page-28-0)), set bit PCMCPWM.
	- **Remark:** On reset, the MCPWM is disabled (PCMCPWM = 0).
- 2. Peripheral clock: The MCPWM operates from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0).
- 3. Pins: Select MCPWM pins through and pin modes for port pins with MCPWM functions through the relevant IOCON registers [\(Section 7.4.1](#page-130-0)).
- 4. Interrupts: See [Section 27.9.8.](#page-748-0) The MCPWM interrupt is enabled in the NVIC using the appropriate Interrupt Set Enable register.

# **27.2 Introduction**

The Motor Control PWM (MCPWM) is optimized for three-phase AC and DC motor control applications, but can be used in many other applications that need timing, counting, capture, and comparison.

# **27.3 Description**

The MCPWM contains three independent channels, each including:

- **•** a 32-bit Timer/Counter (TC)
- **•** a 32-bit Limit register (LIM)
- **•** a 32-bit Match register (MAT)
- **•** a 10-bit dead-time register (DT) and an associated 10-bit dead-time counter
- **•** a 32-bit capture register (CAP)
- **•** two modulated outputs (MC\_A and MC\_B) with opposite polarities
- **•** a period interrupt, a pulse-width interrupt, and a capture interrupt

Input pins MC\_FB0-2 can trigger TC capture or increment a channel's TC. A global Abort input can force all of the channels into "A passive" state and cause an interrupt.

# **27.4 Pin description**

[Table 568](#page-721-0) lists the MCPWM pins.

<span id="page-721-0"></span>

# **27.5 Block diagram**



# **27.6 Configuring other modules for MCPWM use**

Configure the following registers in other modules before using the Motor Control PWM:

- 1. Power: in the PCONP register [\(Section 3.3.2.2](#page-28-0)), set bit PCMCPWM. **Remark:** On reset the MCPWM is disabled (PCMCPWM = 0).
- 2. Peripheral clock: the MCPWM operates from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0).
- 3. Pins: select MCPWM functions and pin modes for these pins through the relevant IOCON registers [\(Section 7.4.1\)](#page-130-0).
- 4. Interrupts: See [Section 27.8.9](#page-734-0) for motor control PWM related interrupts. Interrupts can be enabled in the NVIC using the appropriate Interrupt Set Enable register.

# **27.7 General operation**

[Section 27.9](#page-743-0) includes detailed descriptions of the various modes of MCPWM operation, but a quick preview here will provide background for the register descriptions below.

The MCPWM includes 3 channels, each of which controls a pair of outputs that in turn can control something off-chip, like one set of coils in a motor. Each channel includes a Timer/Counter (TC) register that is incremented by a processor clock (timer mode) or by an input pin (counter mode).

Each channel has a Limit register that is compared to the TC value, and when a match occurs the TC is "recycled" in one of two ways. In "edge-aligned mode" the TC is reset to 0, while in "centered mode" a match switches the TC into a state in which it decrements on each processor clock or input pin transition until it reaches 0, at which time it starts counting up again.

Each channel also includes a Match register that holds a smaller value than the Limit register. In edge-aligned mode the channel's outputs are switched whenever the TC matches either the Match or Limit register, while in center-aligned mode they are switched only when it matches the Match register.

So the Limit register controls the period of the outputs, while the Match register controls how much of each period the outputs spend in each state. Having a small value in the Limit register minimizes "ripple" if the output is integrated into a voltage, and allows the MCPWM to control devices that operate at high speed.

The "downside" of small values in the Limit register is that they reduce the resolution of the duty cycle controlled by the Match register. If you have 8 in the Limit register, the Match register can only select the duty cycle among 0%, 12.5%, 25%, …, 87.5%, or 100%. In general, the resolution of each step in the Match value is 1 divided by the Limit value.

This trade-off between resolution and period/frequency is inherent in the design of pulse width modulators.

# **27.8 Register description**

"Control" registers and "interrupt" registers have separate read, set, and clear addresses. Reading such a register's read address (e.g. MCCON) yields the state of the register bits. Writing ones to the set address (e.g. MCCON\_SET) sets register bits, and writing ones to the clear address (e.g. MCCON\_CLR) clears register bits.

The Capture registers (MCCAP) are read-only, and the write-only MCCAP\_CLR address can be used to clear one or more of them. All the other MCPWM registers (MCTIM, MCPER, MCPW, MCDEADTIME, and MCCP) are normal read-write registers.

#### **Table 569. Register overview: Motor Control Pulse Width Modulator (MCPWM) (base address 0x400B 8000)**



# **27.8.1 MCPWM Control register**

#### **27.8.1.1 MCPWM Control read address**

The CON register controls the operation of all channels of the PWM. This address is read-only, but the underlying register can be modified by writing to addresses CON\_SET and CON\_CLR.

<span id="page-725-0"></span>**Table 570. MCPWM Control read address (CON - 0x400B 8000) bit description**



# 16 RUN2 Stops/starts timer channel 2. 0 0 Stop. 1 Run. 17 CENTER2 Edge/center aligned operation for channel 2. 0 0 Edge-aligned. 1 Center-aligned. 18 POLA2 Selects polarity of the MCOA2 and MCOB2 pins. 0 0 Passive state is LOW, active state is HIGH. 1 Passive state is HIGH, active state is LOW. 19 DTE2 Controls the dead-time feature for channel 1. 0 0 Dead-time disabled. 1 Dead-time enabled. 20 DISUP2 Enable/disable updates of functional registers for channel 2 (see [Section 27.9.2](#page-745-0)). 0 0 Functional registers are updated from the write registers at the end of each PWM cycle. 1 Functional registers remain the same as long as the timer is running. 28:21 - **- - - - Reserved.** 29 INVBDC Controls the polarity of the MCOB outputs for all 3 channels. This bit is typically set to 1 only in 3-phase DC mode. 0 The MCOB outputs have opposite polarity from the MCOA outputs (aside from dead time). 1 The MCOB outputs have the same basic polarity as the MCOA outputs. (see [Section 27.9.6\)](#page-746-0) 30 ACMODE 3-phase AC mode select (see [Section 27.9.7\)](#page-747-0). 0 0 3-phase AC-mode off: Each PWM channel uses its own timer-counter and period register. 1 3-phase AC-mode on: All PWM channels use the timer-counter and period register of channel 0. 31 DCMODE 3-phase DC mode select (see [Section 27.9.6](#page-746-0)). 0 0 3-phase DC mode off: PWM channels are independent (unless bit ACMODE = 1) 1 3-phase DC mode on: The internal MCOA0 output is routed through the CP register (i.e. a mask) register to all six PWM outputs. **Bit Symbol Value Description Reset value**

#### **Table 570. MCPWM Control read address (CON - 0x400B 8000) bit description**

## **27.8.1.2 MCPWM Control set address**

Writing ones to this write-only address sets the corresponding bits in MCCON.

#### <span id="page-726-0"></span>**Table 571. MCPWM Control set address (CON\_SET - 0x400B 8004) bit description**



#### **Table 571. MCPWM Control set address (CON\_SET - 0x400B 8004) bit description**



# **27.8.1.3 MCPWM Control clear address**

Writing ones to this write-only address clears the corresponding bits in CON.

#### <span id="page-727-0"></span>**Table 572. MCPWM Control clear address (CON\_CLR - 0x400B 8008) bit description**



**Table 572. MCPWM Control clear address (CON\_CLR - 0x400B 8008) bit description**

| <b>Bit</b> | Symbol            | <b>Description</b>                                              | <b>Reset</b><br>value |
|------------|-------------------|-----------------------------------------------------------------|-----------------------|
| 20         | DISUP2 CLR        | Writing a one clears the corresponding bit in the CON register. |                       |
| 28:2       | $\blacksquare$    | Writing a one clears the corresponding bit in the CON register. |                       |
| 29         | <b>INVBDC CLR</b> | Writing a one clears the corresponding bit in the CON register. |                       |
| 30         | ACMOD CLR         | Writing a one clears the corresponding bit in the CON register. |                       |
| 31         | DCMODE_CLR        | Writing a one clears the corresponding bit in the CON register. |                       |

### <span id="page-728-1"></span>**27.8.2 PWM Capture Control register**

#### **27.8.2.1 MCPWM Capture Control read address**

The MCCAPCON register controls detection of events on the MCI0-2 inputs for all MCPWM channels. Any of the three MCI inputs can be used to trigger a capture event on any or all of the three channels. This address is read-only, but the underlying register can be modified by writing to addresses CAPCON\_SET and CAPCON\_CLR.

#### <span id="page-728-0"></span>**Table 573. MCPWM Capture Control read address (CAPCON - 0x400B 800C) bit description**



#### 22 HNFCAP1 Hardware noise filter: if this bit is 1, channel 1 capture events are delayed as described in [Section 27.9.4.](#page-745-1) 0 23 HNFCAP2 Hardware noise filter: if this bit is 1, channel 2 capture events are delayed as described in [Section 27.9.4.](#page-745-1)  $\Omega$ 31:24 - Reserved. - **Bit Symbol Description Reset value**

#### **Table 573. MCPWM Capture Control read address (CAPCON - 0x400B 800C) bit description**

#### **27.8.2.2 MCPWM Capture Control set address**

<span id="page-729-0"></span>**Table 574. MCPWM Capture Control set address (CAPCON\_SET - 0x400B 8010) bit description**

Writing ones to this write-only address sets the corresponding bits in CAPCON.



#### **27.8.2.3 MCPWM Capture control clear address**

Writing ones to this write-only address clears the corresponding bits in MCCAPCON.

#### <span id="page-730-0"></span>**Table 575. MCPWM Capture control clear register (CAPCON\_CLR - address 0x400B 8014) bit description**



# **27.8.3 MCPWM Timer/Counter 0-2 registers**

These registers hold the current values of the 32-bit counter/timers for channels 0-2. Each value is incremented on every PCLK, or by edges on the MCI0-2 pins, as selected by CNTCON. The timer/counter counts up from 0 until it reaches the value in its corresponding PER register (or is stopped by writing to CON\_CLR).

A TC register can be read at any time. In order to write to the TC register, its channel must be stopped. If not, the write will not take place, no exception is generated.

<span id="page-730-1"></span>



# <span id="page-731-3"></span>**27.8.4 MCPWM Limit 0-2 registers**

These registers hold the limiting values for timer/counters 0-2. When a timer/counter reaches its corresponding limiting value: 1) in edge-aligned mode, it is reset and starts over at 0; 2) in center-aligned mode, it begins counting down until it reaches 0, at which time it begins counting up again.

If the channel's CENTER bit in CON is 0 selecting edge-aligned mode, the match between TC and LIM switches the channel's A output from "active" to "passive" state. If the channel's CENTER and DTE bits in CON are both 0, the match simultaneously switches the channel's B output from "passive" to "active" state.

If the channel's CENTER bit is 0 but the DTE bit is 1, the match triggers the channel's deadtime counter to begin counting -- when the deadtime counter expires, the channel's B output switches from "passive" to "active" state.

In center-aligned mode, matches between a channel's TC and LIM registers have no effect on its A and B outputs.

Writing to either a Limit or a Match ([27.8.5](#page-731-2)) register loads a "write" register, and if the channel is stopped it also loads an "operating" register that is compared to the TC. If the channel is running and its "disable update" bit in CON is 0, the operating registers are loaded from the write registers: 1) in edge-aligned mode, when the TC matches the operating Limit register; 2) in center-aligned mode, when the TC counts back down to 0. If the channel is running and the "disable update" bit is 1, the operating registers are not loaded from the write registers until software stops the channel.

Reading an LIM address always returns the operating value.

#### <span id="page-731-0"></span>**Table 577. MCPWM Limit 0 to 2 registers (LIM[0:2] - 0x400B 8024 (LIM0), 0x400B 8028 (LIM1), 0x400B 802C (LIM2)) bit description**



**Remark:** In timer mode, the period of a channel's modulated MCO outputs is determined by its Limit register, and the pulse width at the start of the period is determined by its Match register. If it suits your way of thinking, consider the Limit register to be the "Period register" and the Match register to be the "Pulse Width register".

#### <span id="page-731-2"></span>**27.8.5 MCPWM Match 0-2 registers**

These registers also have "write" and "operating" versions as described above for the Limit registers, and the operating registers are also compared to the channels' TCs. See [27.8.4](#page-731-3) above for details of reading and writing both Limit and Match registers.

The Match and Limit registers control the MCO0-2 outputs. If a Match register is to have any effect on its channel's operation, it must contain a smaller value than the corresponding Limit register.

#### <span id="page-731-1"></span>**Table 578. MCPWM Match 0 to 2 registers (MAT[0:2] - addresses 0x400B 8030 (MAT0), 0x400B 8034 (MAT1), 0x400B 8038 (MAT2)) bit description**



#### **27.8.5.1 Match register in Edge-Aligned mode**

If the channel's CENTER bit in CON is 0 selecting edge-aligned mode, a match between TC and MAT switches the channel's B output from "active" to "passive" state. If the channel's CENTER and DTE bits in CON are both 0, the match simultaneously switches the channel's A output from "passive" to "active" state.

If the channel's CENTER bit is 0 but the DTE bit is 1, the match triggers the channel's deadtime counter to begin counting -- when the deadtime counter expires, the channel's A output switches from "passive" to "active" state.

#### **27.8.5.2 Match register in Center-Aligned mode**

If the channel's CENTER bit in CON is 1 selecting center-aligned mode, a match between TC and MAT while the TC is incrementing switches the channel's B output from "active" to "passive" state, and a match while the TC is decrementing switches the A output from "active" to "passive". If the channel's CENTER bit in CON is 1 but the DTE bit is 0, a match simultaneously switches the channel's other output in the opposite direction.

If the channel's CENTER and DTE bits are both 1, a match between TC and MAT triggers the channel's deadtime counter to begin counting -- when the deadtime counter expires, the channel's B output switches from "passive" to "active" if the TC was counting up at the time of the match, and the channel's A output switches from "passive" to "active" if the TC was counting down at the time of the match.

#### **27.8.5.3 0 and 100% duty cycle**

To lock a channel's MCO outputs at the state "B active, A passive", write its Match register with a higher value than you write to its Limit register. The match never occurs.

To lock a channel's MCO outputs at the opposite state, "A active, B passive", simply write 0 to its Match register.

#### **27.8.6 MCPWM Dead-time register**

This register holds the dead-time values for the three channels. If a channel's DTE bit in CON is 1 to enable its dead-time counter, the counter counts down from this value whenever one its channel's outputs changes from "active" to "passive" state. When the dead-time counter reaches 0, the channel changes its other output from "passive" to "active" state.

The motivation for the dead-time feature is that power transistors, like those driven by the A and B outputs in a motor-control application, take longer to fully turn off than they take to start to turn on. If the A and B transistors are ever turned on at the same time, a wasteful and damaging current will flow between the power rails through the transistors. In such applications, the dead-time register should be programmed with the number of PCLK periods that is greater than or equal to the transistors' maximum turn-off time minus their minimum turn-on time.



#### <span id="page-733-0"></span>**Table 579. MCPWM Dead-time register (DT - address 0x400B 803C) bit description**

<span id="page-733-2"></span>[1] If ACMODE is 1 selecting AC-mode, this field controls the dead time for all three channels.

<span id="page-733-3"></span>[2] If ACMODE is 0.

### **27.8.7 MCPWM Communication Pattern register**

This register is used in DC mode only. The internal MCOA0 signal is routed to any or all of the six output pins under the control of the bits in this register. Like the Match and Limit registers, this register has "write" and "operational" versions. See [27.8.4](#page-731-3) and [27.9.2](#page-745-0) for more about this subject.

# **description Bit Symbol Value Description Reset value** 0 CCPA0 Communication pattern output A, channel 0. 0 0 MCOA0 passive. 1 internal MCOA0. 1 CCPB0 Communication pattern output B, channel 0. 0 0 MCOB0 passive. 1 MCOB0 tracks internal MCOA0. 2 CCPA1 Communication pattern output A, channel 1. 0 0 MCOA1 passive. 1 MCOA1 tracks internal MCOA0. 3 CCPB1 Communication pattern output B, channel 1. 0 0 MCOB1 passive. 1 MCOB1 tracks internal MCOA0.

# <span id="page-733-1"></span>**Table 580. MCPWM Communication Pattern register (CP - address 0x400B 8040) bit**



### **27.8.8 MCPWM Capture read addresses**

The CAPCON register [\(Table 573\)](#page-728-0) allows software to select any edges on any of the MCI0-2 inputs as a capture event for each channel. When a channel's capture event occurs, the current TC value for that channel is stored in its read-only Capture register. These addresses are read-only, but the underlying registers can be cleared by writing to the CAP\_CLR address

#### <span id="page-734-1"></span>**Table 581. MCPWM Capture read addresses (CAP[0:2] - 0x400B 8044 (CAP0), 0x400B 8048 (CAP1), 0x400B 804C (CAP2)) bit description**



### <span id="page-734-0"></span>**27.8.9 MCPWM Interrupt registers**

The Motor Control PWM module includes the following interrupt sources:



#### **8.9.1 MCPWM Interrupt Enable read address**

The INTEN register controls which of the MCPWM interrupts are enabled. This address is read-only, but the underlying register can be modified by writing to addresses INTEN\_SET and INTEN\_CLR.



#### <span id="page-734-2"></span>**Table 583. MCPWM Interrupt Enable read address (INTEN - 0x400B 8050) bit description**



#### **Table 583. MCPWM Interrupt Enable read address (INTEN - 0x400B 8050) bit description**

#### **27.8.9.2 MCPWM Interrupt Enable set address**

Writing ones to this write-only address sets the corresponding bits in INTEN, thus enabling interrupts.

#### <span id="page-735-0"></span>**Table 584. MCPWM interrupt enable set register (INTEN\_SET - address 0x400B 8054) bit description**



#### **27.8.9.3 MCPWM Interrupt Enable clear address**

Writing ones to this write-only address clears the corresponding bits in INTEN, thus disabling interrupts.

#### <span id="page-736-0"></span>**Table 585. PWM interrupt enable clear register (INTEN\_CLR - address 0x400B 8058) bit description**



#### **27.8.10 MCPWM Count Control register**

#### **27.8.10.1 MCPWM Count Control read address**

The CNTCON register controls whether the MCPWM channels are in timer or counter mode, and in counter mode whether the counter advances on rising and/or falling edges on any or all of the three MCI inputs. If timer mode is selected, the counter advances based on the PCLK clock.

This address is read-only. To set or clear the register bits, write ones to the CNTCON\_SET or CNTCON\_CLR address.

#### <span id="page-736-1"></span>**Table 586. MCPWM Count Control read address (CNTCON - 0x400B 805C) bit description**



#### **Table 586. MCPWM Count Control read address (CNTCON - 0x400B 805C) bit description**





#### **Table 586. MCPWM Count Control read address (CNTCON - 0x400B 805C) bit description**

### **27.8.10.2 MCPWM Count Control set address**

Writing ones to this write-only address sets the corresponding bits in CNTCON.

#### <span id="page-738-0"></span>**Table 587. MCPWM Count Control set address (CNTCON\_SET - 0x400B 8060) bit description**



#### **Table 587. MCPWM Count Control set address (CNTCON\_SET - 0x400B 8060) bit description**



#### **27.8.10.3 MCPWM Count Control clear address**

Writing ones to this write-only address clears the corresponding bits in CNTCON.

#### <span id="page-739-0"></span>**Table 588. MCPWM Count Control clear address (CNTCON\_CLR - 0x400B 8064) bit description**



#### **27.8.11 MCPWM Interrupt flag registers**

#### **27.8.11.1 MCPWM Interrupt Flags read address**

The INTF register includes all MCPWM interrupt flags, which are set when the corresponding hardware event occurs, or when ones are written to the INTF\_SET address. When corresponding bits in this register and INTEN are both 1, the MCPWM asserts its interrupt request to the Interrupt Controller module. This address is read-only, but the bits in the underlying register can be modified by writing ones to addresses INTF\_SET and INTF\_CLR.

# **NXP Semiconductors UM10562**

# **Chapter 27: LPC408x/407x Motor control PWM**

#### <span id="page-740-0"></span>**Table 589. MCPWM Interrupt flags read address (INTF - 0x400B 8068) bit description**



# 15 ABORT\_F Fast abort interrupt flag. 0 0 This interrupt source is not contributing to the MCPWM interrupt request. 1 If the corresponding bit in INTEN is 1, the MCPWM module is asserting its interrupt request to the Interrupt Controller. 31:16 - Reserved. - **Bit Symbol Value Description Reset value**

#### **Table 589. MCPWM Interrupt flags read address (INTF - 0x400B 8068) bit description**

#### **27.8.11.2 MCPWM Interrupt Flags set address**

Writing ones to this write-only address sets the corresponding bits in INTF, thus possibly simulating hardware interrupts.

#### <span id="page-741-0"></span>**Table 590. MCPWM Interrupt Flags set address (INTF\_SET - 0x400B 806C) bit description**



#### **27.8.11.3 MCPWM Interrupt Flags clear address**

Writing ones to this write-only address sets the corresponding bits in INTF, thus clearing the corresponding interrupt requests. This is typically done in interrupt service routines.

#### <span id="page-742-0"></span>**Table 591. MCPWM Interrupt Flags clear address (INTF\_CLR - 0x400B 8070) bit description**



# **27.8.12 MCPWM Capture clear address**

Writing ones to this write-only address clears the selected CAP registers.

#### <span id="page-742-1"></span>**Table 592. MCPWM Capture clear address (CAP\_CLR - 0x400B 8074) bit description**



# <span id="page-743-2"></span><span id="page-743-0"></span>**27.9 PWM operation**

#### **27.9.1 Pulse-width modulation**

Each channel of the MCPWM has two outputs, A and B, that can drive a pair of transistors to switch a controlled point between two power rails. Most of the time the two outputs have opposite polarity, but a dead-time feature can be enabled (on a per-channel basis) to delay both signals' transitions from "passive" to "active" state so that the transistors are never both turned on simultaneously. In a more general view, the states of each output pair can be thought of "high", "low", and "floating" or "up", "down", and "center-off".

Each channel's mapping from "active" and "passive" to "high" and "low" is programmable. After Reset, the three A outputs are passive/low, and the B outputs are active/high.

The MCPWM can perform edge-aligned and center-aligned pulse-width modulation.

*Note: In timer mode, the period of a channel's modulated MC\_A and MC\_B outputs is determined by its Limit register, and the pulse width at the start of the period is determined by its Match register. If it suits your way of thinking, consider the Limit register to be the "Period register" and the Match register to be the "Pulse Width register".*

#### **Edge-aligned PWM without dead-time**

In this mode the timer TC counts up from 0 to the value in the LIM register. As shown in [Figure 146](#page-743-1), the output pin state is "A passive" until the TC matches the Match register, at which point it changes to "A active". When the TC matches the Limit register, the output pin state changes back to "A passive", and the TC is reset and starts counting up again.



#### <span id="page-743-1"></span>**Center-aligned PWM without dead-time**

In this mode the timer TC counts up from 0 to the value in the LIM register, then counts back down to 0 and repeats. As shown in [Figure 147,](#page-744-0) while the timer counts up, the output pin state is "A passive" until the TC matches the Match register, at which point it changes to "A active". When the TC matches the Limit register it starts counting down. When the TC matches the Match register on the way down, the output pin state changes back to "A passive".



#### <span id="page-744-0"></span>**Dead-time counter**

When the a channel's DTE bit is set in MCCON, the dead-time counter delays the passive-to-active transitions of both output pins. The dead-time counter starts counting down, from the channel's DT value (in the MCDT register) to 0, whenever the channel's A or B output changes from active to passive. The transition of the other output from passive to active is delayed until the dead-time counter reaches 0. During the dead time, the MC<sub>A</sub> and MC<sub>B</sub> output levels are both passive. [Figure 148](#page-744-1) shows operation in edge aligned mode with dead time, and [Figure 149](#page-745-2) shows center-aligned operation with dead time.

<span id="page-744-1"></span>



### <span id="page-745-0"></span>**27.9.2 Shadow registers and simultaneous updates**

<span id="page-745-2"></span>The Limit, Match, and Commutation Pattern registers (MCLIM, MCMAT, and MCCP) are implemented as register pairs, each consisting of a write register and an operational register. Software writes into the write registers. The operational registers control the actual operation of each channel and are loaded with the current value in the write registers when the TC starts counting up from 0.

Updating of the functional registers can be disabled by setting a channel's DISUP bit in the MCCON register. If the DISUP bits are set, the functional registers are not updated until software stops the channel.

If a channel is not running when software writes to its LIM or MAT register, the functional register is updated immediately.

Software can write to a TC register only when its channel is stopped.

# **27.9.3 Fast Abort (ABORT)**

The MCPWM has an external input MC\_ABORT. When this input goes low, all six output pins assume their "A passive" states, and the Abort interrupt is generated if enabled. The outputs remain locked in "A passive" state until the ABORT interrupt flag is cleared or the Abort interrupt is disabled. The ABORT flag may not be cleared before the MC\_ABORT input goes high.

In order to clear an ABORT flag, a 1 must be written to bit 15 of the MCINTF\_CLR register. This will remove the interrupt request. The interrupt can also be disabled by writing a 1 to bit 15 of the MCINTEN\_CLR register.

### <span id="page-745-1"></span>**27.9.4 Capture events**

Each PWM channel can take a snapshot of its TC when an input signal transitions. Any channel may use any combination of rising and/or falling edges on any or all of the MC\_FB0-2 inputs as a capture event, under control of the MCCAPCON register. Rising or falling edges on the inputs are detected synchronously with respect to PCLK.

If a channel's HNF bit in the MCCAPCON register is set to enable "noise filtering", a selected edge on an MC\_FB pin starts the dead-time counter for that channel, and the capture event actions described below are delayed until the dead-time counter reaches 0. This function is targeted specifically for performing three-phase brushless DC motor control with Hall sensors.

A capture event on a channel (possibly delayed by HNF) causes the following:

- The current value of the TC is stored in the Capture register (CAP).
- If the channel's capture event interrupt is enabled (see [Table 583\)](#page-734-2), the capture event interrupt flag is set.
- **•** If the channel's RT bit is set in the MCCAPCON register, enabling reset on a capture event, the input event has the same effect as matching the channel's TC to its LIM register. This includes resetting the TC and switching the output pins in edge-aligned mode as described in [27.8.4](#page-731-3) and [27.9.1](#page-743-2).

### **27.9.5 External event counting (Counter mode)**

If a channel's MODE bit is 1 in MCCNTCON, its TC is incremented by rising and/or falling edges (synchronously detected) on the MC\_FB0-2 inputs, rather than by PCLK. The PWM functions and capture functions are unaffected.

### <span id="page-746-0"></span>**27.9.6 Three-phase DC mode**

The three-phase DC mode is selected by setting the DCMODE bit in the MCCON register.

In this mode, the internal MC<sub>0</sub>A signal can be routed to any or all of the output pins. Each output pin is masked by a bit in the current Commutation Pattern register MCCP. If a bit in the MCCP register is 0, its output pin has the logic level for the passive state of output MC\_0A. The polarity of the off state is determined by the POLA0 bit.

All output pins that have 1 bits in the MCCP register are controlled by the internal MC\_0A signal.

The three MC\_B output pins are inverted when the INVBDC bit is 1 in the MCCON register. This feature accommodates bridge-drivers that have active-low inputs for the low-side switches.

The MCCP register is implemented as a shadow register pair, so that changes to the active commutation pattern occur at the beginning of a new PWM cycle. See [27.8.4](#page-731-3) and [27.9.2](#page-745-0) for more about writing and reading such registers.

[Figure 150](#page-747-1) shows sample waveforms of the output pins in three-phase DC mode. Bits 1 and 3 in the MCCP register (corresponding to outputs MC\_1B and MC\_0B) are set to 0 so that these outputs are masked and in the off state. Their logic level is determined by the POLA0 bit (here, POLA0 = 0 so the passive state is logic LOW). The INVBDC bit is set to 0 (logic level not inverted) so that the B output have the same polarity as the A outputs. Note that this mode differs from other modes in that the MC\_B outputs are **not** the opposite of the MC\_A outputs.

In the situation shown in [Figure 150](#page-747-1), bits 0, 2, 4, and 5 in the MCCP register are set to 1. That means that MC\_1A and both output pins for channel 2 follow the MC\_0A signal.



### <span id="page-747-0"></span>**27.9.7 Three phase AC mode**

<span id="page-747-1"></span>The three-phase AC-mode is selected by setting the ACMODE bit in the MCCON register.

In this mode, the value of channel 0's TC is routed to all channels for comparison with their MAT registers. (The LIM1-2 registers are not used.)

Each channel controls its output pins by comparing its MAT value to TC0.

[Figure 151](#page-748-1) shows sample waveforms for the six output pins in three-phase AC mode. The POLA bits are set to 0 for all three channels, so that for all output pins the active levels are high and the passive levels are low. Each channel has a different MAT value which is compared to the MCTC0 value. In this mode the period value is identical for all three channels and is determined by MCLIM0. The dead-time mode is disabled.



### <span id="page-748-0"></span>**27.9.8 Interrupts**

<span id="page-748-1"></span>The MCPWM includes 10 possible interrupt sources:

- **•** When any channel's TC matches its Match register.
- **•** When any channel's TC matches its Limit register.
- **•** When any channel captures the value of its TC into its Capture register, because a selected edge occurs on any of MC\_FB0-2.
- **•** When all three channels' outputs are forced to "A passive" state because the MC\_ABORT pin goes low.

[Section 27.8.9 "MCPWM Interrupt registers"](#page-734-0) explains how to enable these interrupts, and [Section 27.8.2 "PWM Capture Control register"](#page-728-1) describes how to map edges on the MC\_FB0-2 inputs to "capture events" on the three channels.

# **UM10562**

**Chapter 28: LPC408x/407x Quadrature Encoder Interface (QEI)**

**Rev. 2 — 6 March 2013 User manual**

# **28.1 How to read this chapter**

The QEI is available on most LPC408x/407x devices, see [Section 1.4](#page-7-0) for details.

# **28.2 Basic configuration**

The QEI is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2](#page-28-0)), set bit PCQEI.

**Remark:** On reset, the QEI is disabled (PCQEI = 0).

- 2. Peripheral clock: The QEI operates from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0).
- 3. Pins: Select QEI pins through and pin modes for port pins with QEI functions through the relevant IOCON registers [\(Section 7.4.1\)](#page-130-0).
- 4. Interrupts: See [Section 28.7.4.](#page-761-0) The QEI interrupt is enabled in the NVIC using the appropriate Interrupt Set Enable register.

# **28.3 Features**

This Quadrature Encoder Interface (QEI) has the following features:

- **•** tracks encoder position.
- **•** increments/ decrements depending on direction.
- **•** programmable for 2X or 4X position counting.
- **•** velocity capture using built-in timer.
- **•** velocity compare function with less than interrupt.
- **•** uses 32-bit registers for position and velocity.
- **•** three position compare registers with interrupts.
- **•** index counter for revolution counting.
- **•** index compare register with interrupts.
- **•** can combine index and position interrupts to produce an interrupt for whole and partial revolution displacement.
- **•** digital filter with programmable delays for encoder input signals.
- **•** can accept decoded signal inputs (clock and direction).

# **28.4 Introduction**

A quadrature encoder, also known as a 2-channel incremental encoder, converts angular displacement into two pulse signals. By monitoring both the number of pulses and the relative phase of the two signals, position, direction of rotation, and velocity can be tracked. In addition, a third channel, or index signal, can be used to reset the position counter. This quadrature encoder interface module decodes the digital pulses from a quadrature encoder wheel to integrate position over time and determine direction of rotation. In addition, it can capture the velocity of the encoder wheel.



# **28.5 Functional description**

The QEI module interprets the two-bit gray code produced by a quadrature encoder wheel to integrate position over time and determine direction of rotation. In addition, it can capture the velocity of the encoder wheel.

### **28.5.1 Input signals**

The QEI module supports two modes of signal operation: quadrature phase mode and clock/direction mode. In quadrature phase mode, the encoder produces two clocks that are 90 degrees out of phase; the edge relationship is used to determine the direction of rotation. In clock/direction mode, the encoder produces a clock signal to indicate steps and a direction signal to indicate the direction of rotation.).

This mode is determined by the SigMode bit of the QEI Configuration register (QEICONF) register (See [Table 599\)](#page-756-0). When the SigMode bit  $= 1$ , the quadrature decoder is bypassed and the PhA pin functions as the direction signal and PhB pin functions as the clock signal for the counters, etc. When the SigMode bit  $= 0$ , the PhA pin and PhB pins are decoded by the quadrature decoder. In this mode the quadrature decoder produces the direction and clock signals for the counters, etc. In both modes the direction signal is subject to the effects of the direction invert (DIRINV) bit.

#### **28.5.1.1 Quadrature input signals**

When edges on PhA lead edges on PhB, the position counter is incremented. When edges on PhB lead edges on PhA, the position counter is decremented. When a rising and falling edge pair is seen on one of the phases without any edges on the other, the direction of rotation has changed.

#### **Table 593. Encoder states**



#### **Table 594. Encoder state transition[s\[1\]](#page-751-0)**



<span id="page-751-0"></span>[1] All other state transitions are illegal and should set the ERR bit.

Interchanging of the PhA and PhB input signals are compensated by complementing the DIR bit. When set = 1, the direction inversion bit (DIRINV) complements the DIR bit.



[Figure 153](#page-752-0) shows how quadrature encoder signals equate to direction and count.



#### <span id="page-752-0"></span>**28.5.1.2 Digital input filtering**

All three encoder inputs (PhA, PhB, and index) require digital filtering. The number of sample clocks is user programmable from 1 to 4,294,967,295 (0xFFFF FFFF). In order for a transition to be accepted, the input signal must remain in new state for the programmed number of sample clocks.

#### **28.5.2 Position capture**

The capture mode for the position integrator can be set to update the position counter on every edge of the PhA signal or to update on every edge of both PhA and PhB. Updating the position counter on every PhA and PhB provides more positional resolution at the cost of less range in the positional counter.

The position integrator and velocity capture can be independently enabled. Alternatively, the phase signals can be interpreted as a clock and direction signal as output by some encoders.

The position counter is automatically reset on one of three conditions. Incrementing past the maximum position value (QEIMAXPOS) will reset the position counter to zero. If the reset on index bit (RESPI) is set, sensing the index pulse for the first time will once reset the position counter to zero after the next positional increase (calibrate). If the continuously reset on index bit (CRESPI) is set, sensing the index pulse will continuously reset the position counter to zero after the next positional increase (recalibrate).

# **28.5.3 Velocity capture**

The velocity capture has a programmable timer and a capture register. It counts the number of phase edges (using the same configuration as for the position integrator) in a given time period. When the velocity timer (QEITIME) overflows the contents of the velocity counter (QEIVEL) are transferred to the capture (QEICAP) register. The velocity counter is then cleared. The velocity timer is loaded with the contents of the velocity reload register (QEILOAD). Finally, the velocity interrupt (TIM\_Int) is asserted. The number of edges counted in a given time period is directly proportional to the velocity of the encoder. Note that the velocity counter counts up regardless of the direction of rotation, and whether the direction changes.

Setting the reset velocity bit (RESV) will clear the velocity counter, reset the velocity capture register to 0xFFFF FFFF, load the velocity timer with the contents of the velocity reload register (QEILOAD).

The following equation converts the velocity counter value into an RPM value:

RPM =  $(PCLK * QEICAP * 60) ÷ (QEILOAD * PPR * Edges)$ 

where:

- **• PCLK** is the peripheral clock rate for the QEI block. See [Section 3.3.3.5](#page-33-0) for more on the possibilities for PCLK).
- **• QEICAP** is the captured velocity counter value for the last velocity timer period.
- **• QEILOAD** is the velocity timer reload value.
- **• PPR** is the number of pulses per revolution of the physical encoder used in the application
- **• Edges** is 2 or 4, based on the capture mode set in the QEICON register (2 for CapMode set to 0 and 4 for CapMode set to 1)

For example, consider a motor running at 600 RPM. A 2048 pulse per revolution quadrature encoder is attached to the motor, producing 8192 phase edges per revolution (PPR \* Edges). This results in 81,920 pulses per second (the motor turns 10 times per second at 600 RPM and there are 8192 edges per revolution). If the timer were clocked at 10,000 Hz, and the QEILOAD was 2,500 (corresponding to ¼ of a second), it would count 20,480 pulses per update. Using the above equation:

 $RPM = (10000 * 1 * 20480 * 60) \div (2500 * 2048 * 4) = 600$  RPM

Now, consider that the motor is sped up to 3000 RPM. This results in 409,600 pulses per second, or 102,400 every ¼ of a second. Again, the above equation gives:

 $RPM = (10000 * 1 * 102400 * 60) \div (2500 * 2048 * 4) = 3000$  RPM

These are simple examples, real-world values will have a higher rate for PCLK, and probably a larger value for QEILOAD as well.

### **28.5.4 Velocity compare**

In addition to velocity capture, the velocity measurement system includes a programmable velocity compare register. After every velocity capture event the contents of the velocity capture register (QEICAP) is compared with the contents of the velocity

compare register (VELCOMP). If the captured velocity is less than the compare value, an interrupt is asserted provided that the velocity compare interrupt enable bit is set. This can be used to determine if a motor shaft is either stalled or moving too slow.

# **28.6 Pin description**



<span id="page-754-0"></span>[1] The Quadrature Encoder Interface uses the same pin functions as the Motor Control PWM feedback inputs. If used as part of motor control, the QEI can be used as an alternative to feedback directly to the MCPWM.

# **28.7 Register description**

# **28.7.1 Register summary**

#### **Table 597. Register overview: QEI (base address 0x400B C000)**


# **28.7.2 Control registers**

## **28.7.2.1 QEI Control register**

This register contains bits which control the operation of the position and velocity counters of the QEI module.





## **28.7.2.2 QEI Configuration register**

This register contains the configuration of the QEI module.

#### **Table 599: QEI Configuration register (CONF - address 0x400B C008) bit description**



#### **28.7.2.3 QEI Status register**

This register provides the status of the encoder interface.

#### **Table 600: QEI Status register (STAT - address 0x400B C004) bit description**



# **28.7.3 Position, index and timer registers**

## **28.7.3.1 QEI Position register**

This register contains the current value of the encoder position. Increments or decrements when encoder counts occur, depending on the direction of rotation.





#### **28.7.3.2 QEI Maximum Position register**

This register contains the maximum value of the encoder position. In forward rotation the position register resets to zero when the position register exceeds this value. In reverse rotation the position register resets to this value when the position register decrements from zero.

#### **Table 602: QEI Maximum Position register (MAXPOS - address 0x400B C010) bit description**



## **28.7.3.3 QEI Position Compare register 0**

This register contains a position compare value. This value is compared against the current value of the position register. An interrupt can be generated when the compare value is equal to the current value of the position register. The compare value must take into account the fact that the starting position is zero.

#### **Table 603: QEI Position Compare register 0 (CMPOS0 - address 0x400B C014) bit description**



## **28.7.3.4 QEI Position Compare register 1**

This register contains a position compare value. This value is compared against the current value of the position register. An interrupt can be generated when the compare value is equal to the current value of the position register. The compare value must take into account the fact that the starting position is zero.

#### **Table 604: QEI Position Compare register 1 (CMPOS1 - address 0x400B C018) bit description**



#### **Chapter 28: LPC408x/407x Quadrature Encoder Interface (QEI)**

# **28.7.3.5 QEI Position Compare register 2**

This register contains a position compare value. This value is compared against the current value of the position register. An interrupt can be generated when the compare value is equal to the current value of the position register. The compare value must take into account the fact that the starting position is zero.

**Table 605: QEI Position Compare register 2 (CMPOS2 - address 0x400B C01C) bit description**

| <b>Bit</b> | Svmbol | <b>Description</b>        | <b>Reset value</b> |
|------------|--------|---------------------------|--------------------|
| 31:0       | PCMP2  | Position compare value 2. |                    |

# **28.7.3.6 QEI Index Count register**

This register contains the current value of the index counter. It is updated when an index count occurs. This can be an increment when the position counter overflows the MAXPOS value or a decrement when the position counter underflows zero, depending on the direction of rotation. In case (re)calibration occurs due to an index pulse, the over/underflow is forced internally.

#### **Table 606: QEI Index Count register (INXCNT - address 0x400B C020) bit description**



# **28.7.3.7 QEI Index Compare register 0**

This register contains an index compare value. This value is compared against the current value of the index count register. Interrupts can be enabled to interrupt when the compare value is less than, equal to, or greater than the current value of the index count register.





# **28.7.3.8 QEI Velocity Timer Reload register**

This register contains the reload value of the velocity timer. When the timer (QEITIME) overflows or the RESV bit is asserted, this value is loaded into the timer (QEITIME).





# **28.7.3.9 QEI Velocity Timer register**

This register contains the current value of the velocity timer. When this timer overflows the value of velocity counter (QEIVEL) is stored in the velocity capture register (QEICAP), the velocity counter is reset to zero, the timer is reloaded with the value stored in the velocity reload register (QEILOAD), and the velocity interrupt (TIM\_Int) is asserted.

#### **Table 609: QEI Timer register (TIME - address 0x400B C02C) bit description**



#### **Chapter 28: LPC408x/407x Quadrature Encoder Interface (QEI)**

# **28.7.3.10 QEI Velocity register**

This register contains the running count of velocity pulses for the current time period. When the velocity timer (QEITIME) overflows the contents of this register is captured in the velocity capture register (QEICAP). After capture, this register is set to zero. This register is also reset when the velocity reset bit (RESV) is asserted.





## **28.7.3.11 QEI Velocity Capture register**

This register contains the most recently measured velocity of the encoder. This corresponds to the number of velocity pulses counted in the previous velocity timer period.The current velocity count is latched into this register when the velocity timer overflows.

#### **Table 611: QEI Velocity Capture register (CAP - address 0x400B C034) bit description**



## **28.7.3.12 QEI Velocity Compare register**

This register contains a velocity compare value. This value is compared against the captured velocity in the velocity capture register. If the capture velocity is less than the value in this compare register, a velocity compare interrupt (VELC Int) will be asserted, if enabled.

#### **Table 612: QEI Velocity Compare register (VELCOMP - address 0x400B C038) bit description**



#### **28.7.3.13 QEI Digital Filter on PHA**

This register contains the sampling count for the digital filter. A sampling count of zero bypasses the filter.

#### **Table 613: QEI Digital Filter ON PHA (FILTERPHA - address 0x400B C03C) bit description**



# **28.7.3.14 QEI Digital Filter on PHB**

This register contains the sampling count for the digital filter. A sampling count of zero bypasses the filter.

#### **Table 614: QEI Digital Filter on PHB (FILTERPHB - address 0x400B C040) bit description**



# **28.7.3.15 QEI Digital Filter on INX**

This register contains the sampling count for the digital filter. A sampling count of zero bypasses the filter.





# **28.7.3.16 QEI index acceptance Window**

This register contains the width of the index acceptance window, when the index and the phase/clock edges fall nearly together. If the activating phase/clock edge falls before the index, but within the window, the (re)calibration will be activated on that phase/clock edge.

**Table 616: QEI index acceptance Window (WINDOW - address 0x400B C048) bit description**

| <b>Bit</b> | Svmbol        | <b>Description</b>             | <b>Reset value</b> |
|------------|---------------|--------------------------------|--------------------|
| 31:0       | <b>WINDOW</b> | Index acceptance window width. | 0xF                |

# **28.7.3.17 QEI Index Compare register 1**

This register contains an index compare value. This value is compared against the current value of the index count register. Interrupts can be enabled to interrupt when the compare value is less than, equal to, or greater than the current value of the index count register.

**Table 617: QEI Index Compare register 1 (INXCMP1 - address 0x400B C04C) bit description**

| <b>Bit</b> | Svmbol | <b>Description</b>     | <b>Reset value</b> |
|------------|--------|------------------------|--------------------|
| 31:0       | ICMP1  | Index compare value 1. |                    |

# **28.7.3.18 QEI Index Compare register 2**

This register contains an index compare value. This value is compared against the current value of the index count register. Interrupts can be enabled to interrupt when the compare value is less than, equal to, or greater than the current value of the index count register.

**Table 618: QEI Index Compare register 2 (INXCMP2 - address 0x400B C050) bit description**

| <b>Bit</b> | Svmbol | <b>Description</b>     | <b>Reset value</b> |
|------------|--------|------------------------|--------------------|
| 31:0       | ICMP2  | Index compare value 2. |                    |

# **28.7.4 Interrupt registers**

# **28.7.4.1 QEI Interrupt Status register**

This register provides the status of the encoder interface and the current set of interrupt sources that are asserted to the controller. Bits set to 1 indicate the latched events that have occurred; a zero bit indicates that the event in question has not occurred.

**Table 619: QEI Interrupt Status register (INTSTAT - address 0x400B CFE0) bit description**

| <b>Bit</b>     | <b>Symbol</b> | <b>Description</b>                                                                                                                                               | <b>Reset value</b> |
|----------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 0              | INX_INT       | Indicates that an index pulse was detected.                                                                                                                      | 0                  |
| 1              | TIM_INT       | Indicates that a velocity timer overflow occurred                                                                                                                | $\Omega$           |
| 2              | VELC_INT      | Indicates that captured velocity is less than compare velocity.                                                                                                  | 0                  |
| 3              | DIR_INT       | Indicates that a change of direction was detected.                                                                                                               | 0                  |
| $\overline{4}$ | ERR_INT       | Indicates that an encoder phase error was detected.                                                                                                              | $\mathbf 0$        |
| 5              | ENCLK_INT     | Indicates that and encoder clock pulse was detected.                                                                                                             |                    |
| 6              | POS0_INT      | Indicates that the position 0 compare value is equal to the current position.                                                                                    | $\Omega$           |
| 7              | POS1_INT      | Indicates that the position 1 compare value is equal to the current position.                                                                                    | 0                  |
| 8              | POS2_INT      | Indicates that the position 2 compare value is equal to the current position.                                                                                    | 0                  |
| 9              | REVO_INT      | Indicates that the index compare 0 value is equal to the current index count.                                                                                    | 0                  |
| 10             | POS0REV_INT   | Combined position 0 and revolution count interrupt. Set when both the POS0_Int bit<br>is set and the REV0 Int is set.                                            | 0                  |
| 11             | POS1REV_INT   | Combined position 1 and revolution count interrupt. Set when both the POS1_Int bit<br>is set and the REV1 Int is set.                                            | $\Omega$           |
| 12             | POS2REV INT   | Combined position 2 and revolution count interrupt. Set when both the POS2_Int bit<br>is set and the REV2_Int is set.                                            | $\mathbf 0$        |
| 13             | REV1 INT      | Indicates that the index compare 1 value is equal to the current index count.                                                                                    | 0                  |
| 14             | REV2_INT      | Indicates that the index compare 2 value is equal to the current index count.                                                                                    | 0                  |
| 15             | MAXPOS_INT    | Indicates that the current position count goes through the MAXPOS value to zero in<br>the forward direction, or through zero to MAXPOS in the reverse direction. | 0                  |
| 31:16          |               | Reserved. Read value is undefined, only zero should be written.                                                                                                  | NA                 |

# **28.7.4.2 QEI Interrupt Set register**

Writing a one to a bit in this register sets the corresponding bit in the QEI Interrupt Status register (QEISTAT).





# **28.7.4.3 QEI Interrupt Clear register**

Writing a one to a bit in this register clears the corresponding bit in the QEI Interrupt Status register (QEISTAT).



## **Table 621: QEI Interrupt Clear register (CLR - 0x400B CFE8) bit description**

# **28.7.4.4 QEI Interrupt Enable register**

This register enables interrupt sources. Bits set to 1 enable the corresponding interrupt; a zero bit disables the corresponding interrupt.

**Table 622: QEI Interrupt Enable register (IE - address 0x400B CFE4) bit description**

| <b>Bit</b>        | Symbol      | <b>Description</b>                                              | <b>Reset</b><br>value |
|-------------------|-------------|-----------------------------------------------------------------|-----------------------|
| $\Omega$          | INX_INT     | When 1, the INX_Int interrupt is enabled.                       | $\Omega$              |
| 1                 | TIM_INT     | When 1, the TIN_Int interrupt is enabled.                       | $\Omega$              |
| 2                 | VELC_INT    | When 1, the VELC_Int interrupt is enabled.                      | $\Omega$              |
| 3                 | DIR INT     | When 1, the DIR Int interrupt is enabled.                       | $\Omega$              |
| 4                 | ERR_INT     | When 1, the ERR Int interrupt is enabled.                       | $\Omega$              |
| 5                 | ENCLK_INT   | When 1, the ENCLK_Int interrupt is enabled.                     | $\Omega$              |
| 6                 | POS0 INT    | When 1, the POS0_Int interrupt is enabled.                      | $\Omega$              |
| $\overline{7}$    | POS1 INT    | When 1, the POS1_Int interrupt is enabled.                      | $\Omega$              |
| 8                 | POS2 INT    | When 1, the POS2_Int interrupt is enabled.                      | $\Omega$              |
| 9                 | REVO_INT    | When 1, the REV0_Int interrupt is enabled.                      | $\Omega$              |
| 10                |             | POSOREV_INT When 1, the POSOREV_Int interrupt is enabled.       | $\Omega$              |
| 11                | POS1REV INT | When 1, the POS1REV_Int interrupt is enabled.                   | 0                     |
| $12 \overline{ }$ | POS2REV INT | When 1, the POS2REV_Int interrupt is enabled.                   | $\Omega$              |
| 13                | REV1_INT    | When 1, the REV1_Int interrupt is enabled.                      | 0                     |
| 14                | REV2_INT    | When 1, the REV2_Int interrupt is enabled.                      | 0                     |
| 15                | MAXPOS_INT  | When 1, the MAXPOS_Int interrupt is enabled.                    | $\Omega$              |
| 31:16             |             | Reserved. Read value is undefined, only zero should be written. | NA                    |

# **28.7.4.5 QEI Interrupt Enable Set register**

Writing a one to a bit in this register sets the corresponding bit in the QEI Interrupt Enable register (QEIIE).



## **Chapter 28: LPC408x/407x Quadrature Encoder Interface (QEI)**

# **28.7.4.6 QEI Interrupt Enable Clear register**

Writing a one to a bit in this register clears the corresponding bit in the QEI Interrupt Enable register (QEIIE).



# **UM10562**

# **Chapter 29: LPC408x/407x Real Time Clock (RTC)**

**Rev. 2 — 6 March 2013 User manual**

# <span id="page-767-0"></span>**29.1 Basic configuration**

The RTC is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCRTC (applies to both the RTC and the Event Recorder).

**Remark:** On reset, the RTC is enabled. See [Section 29.7](#page-780-0) for power saving options.

- 2. Clock: The RTC uses the 1 Hz clock output from the RTC oscillator as the internal function clock. The peripheral clock is used for accessing RTC registers.
- 3. Interrupts: See [Section 29.6.1](#page-771-0) for RTC interrupt handling. Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.

# **29.2 Features**

- **•** Measures the passage of time to maintain a calendar and clock. Provides seconds, minutes, hours, day of month, month, year, day of week, and day of year.
- **•** Ultra-low power design to support battery powered systems. Less than 1 microamp required for battery operation. Uses power from the CPU power supply whenever it is greater than  $V<sub>BAT</sub>$ .
- **•** 20 bytes of Battery-backed storage and RTC operation when power is removed from the CPU.
- **•** Dedicated 32 kHz ultra low power oscillator.
- **•** Dedicated battery power supply pin.
- **•** RTC power supply is isolated from the rest of the chip.
- Calibration counter allows adjustment to better than  $\pm 1$  sec/day with 1 sec resolution.
- **•** Periodic interrupts can be generated from increments of any field of the time registers.
- **•** Alarm interrupt can be generated for a specific date/time.

# **29.3 Description**

The Real Time Clock (RTC) is a set of counters for measuring time when system power is on, and optionally when it is off. It uses very little power when its registers are not being accessed by the CPU, especially reduced power modes. The RTC is clocked by a separate 32 kHz oscillator that produces a 1 Hz internal time reference. The RTC is powered by its own power supply pin,  $V_{BAT}$ , which can be connected to a battery, externally tied to a 3V supply, or left floating.

The RTC power domain is shown in conceptual form in [Figure 154.](#page-768-0) A detailed view of the time keeping portion of the RTC is shown in [Figure 155](#page-768-1).

# **29.4 Architecture**



<span id="page-768-0"></span>

<span id="page-768-1"></span>

# **29.5 Pin description**



# **29.6 Register description**

In the register descriptions, for most of the registers the Reset Value column shows "NC", meaning that these registers are Not Changed by a Reset. Software must initialize these registers between power-on and setting the RTC into operation. The registers are split into five sections by functionality.

#### **Table 626. Register overview: Real-Time Clock (base address 0x4002 4000)**



<span id="page-770-0"></span>[1] Reset values apply only to a power-up of the RTC block, other types of reset have no effect on this block. Since the RTC is powered whenever either of the  $V_{DD(REG)(3V3)}$ , or  $V_{BAT}$  supplies are present, power-up reset occurs only when both supplies were absent and then one is turned on. Most registers are not affected by power-up of the RTC and must be initialized by software if the RTC is enabled. The Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

# <span id="page-771-0"></span>**29.6.1 RTC interrupts**

Interrupt generation is controlled through the Interrupt Location Register (ILR), Counter Increment Interrupt Register (CIIR), the alarm registers, and the Alarm Mask Register (AMR). Interrupts are generated only by the transition into the interrupt state. The ILR separately enables CIIR and AMR interrupts. Each bit in CIIR corresponds to one of the time counters. If CIIR is enabled for a particular counter, then every time the counter is incremented an interrupt is generated. The alarm registers allow the user to specify a date and time for an interrupt to be generated. The AMR provides a mechanism to mask alarm compares. If all non-masked alarm registers match the value in their corresponding time counter, then an interrupt is generated.

The RTC and Event Recorder interrupts are combined, and can bring the microcontroller out of Sleep, Deep Sleep, and Power-down modes when the RTC is running and the RTC/Event Recorder interrupt is enabled in the NVIC. For details on the RTC based wake-up process see [Section 3.12.8 "Wake-up from Reduced Power Modes" on page 71](#page-71-0) and [Section 3.13 "Wake-up timer" on page 72](#page-72-0).

# **29.6.2 Miscellaneous register group**

# <span id="page-771-1"></span>**29.6.2.1 Interrupt Location Register**

The Interrupt Location Register is a 2-bit register that specifies which blocks are generating an interrupt (see [Table 627](#page-771-2)). Writing a one to the appropriate bit clears the corresponding interrupt. Writing a zero has no effect. This allows the programmer to read this register and write back the same value to clear only the interrupt that is detected by the read.

<span id="page-771-2"></span>



# **29.6.2.2 Clock Control Register**

The clock register is a 4-bit register that controls the operation of the clock divide circuit. Each bit of the clock register is described in [Table 628.](#page-771-3) All NC bits in this register should be initialized when the RTC is first turned on.

<span id="page-771-3"></span>



# 3:2 - Internal test mode controls. These bits must be 0 for normal RTC operation. NC 4 CCALEN Calibration counter enable. A contract of the CCALEN NC 1 The calibration counter is disabled and reset to zero. 0 The calibration counter is enabled and counting, using the 1 Hz clock. When the calibration counter is equal to the value of the CALIBRATION register, the counter resets and repeats counting up to the value of the CALIBRATION register. See [Section 29.6.4.2](#page-776-0) and [Section 29.6.5.](#page-777-1) 31:5 - Reserved. Read value is undefined, only zero should be written. NA **Bit** Symbol Value Description **Reset value Reset value Reset value**

#### **Table 628. Clock Control Register (CCR - address 0x4002 4008) bit description**

# **29.6.2.3 Counter Increment Interrupt Register**

The Counter Increment Interrupt Register (CIIR) gives the ability to generate an interrupt every time a counter is incremented. This interrupt remains valid until cleared by writing a 1 to bit 0 of the Interrupt Location Register (ILR[0]).

#### <span id="page-772-0"></span>**Table 629. Counter Increment Interrupt Register (CIIR - address 0x4002 400C) bit description**



#### <span id="page-772-2"></span>**29.6.2.4 Alarm Mask Register**

The Alarm Mask Register (AMR) allows the user to mask any of the alarm registers. [Table 630](#page-772-1) shows the relationship between the bits in the AMR and the alarms. For the alarm function, every non-masked alarm register must match the corresponding time counter for an interrupt to be generated. The interrupt is generated only when the counter comparison first changes from no match to match. The interrupt is removed when a one is written to the appropriate bit of the Interrupt Location Register (ILR). If all mask bits are set, then the alarm is disabled.

#### <span id="page-772-1"></span>**Table 630. Alarm Mask Register (AMR - address 0x4002 4010) bit description**



#### **Table 630. Alarm Mask Register (AMR - address 0x4002 4010) bit description**



#### <span id="page-773-3"></span>**29.6.2.5 RTC Auxiliary control register**

The RTC Auxiliary Control register contains added interrupt flags for functions that are not part of the Real Time Clock itself (the part recording the passage of time and generating other time related functions). The only added interrupt flag for these devices is for failure of the RTC oscillator.

#### <span id="page-773-1"></span>**Table 631. RTC Auxiliary control register (RTC\_AUX - address 0x4002 405C) bit description**



# **29.6.2.6 RTC Auxiliary Enable register**

The RTC Auxiliary Enable Register controls whether additional interrupt sources represented in the RTC Auxiliary control register are enabled.

#### <span id="page-773-0"></span>**Table 632. RTC Auxiliary Enable register (RTC\_AUXEN - address 0x4002 4058) bit description**



# <span id="page-773-2"></span>**29.6.3 Consolidated time registers**

The values of the Time Counters can optionally be read in a consolidated format which allows the programmer to read all time counters with only three read operations. The various registers are packed into 32-bit values as shown in [Table 633,](#page-774-1) [Table 634,](#page-774-0) and [Table 635.](#page-774-2) The least significant bit of each register is read back at bit 0, 8, 16, or 24.

The Consolidated Time Registers are read-only. To write new values to the Time Counters, the Time Counter addresses should be used.

# **29.6.3.1 Consolidated Time Register 0**

The Consolidated Time Register 0 contains the low order time values: Seconds, Minutes, Hours, and Day of Week.

<span id="page-774-1"></span>



# **29.6.3.2 Consolidated Time Register 1**

The Consolidate Time Register 1 contains the Day of Month, Month, and Year values.

#### <span id="page-774-0"></span>**Table 634. Consolidated Time register 1 (CTIME1 - address 0x4002 4018) bit description**



# **29.6.3.3 Consolidated Time Register 2**

The Consolidate Time Register 2 contains just the Day of Year value.

#### <span id="page-774-2"></span>**Table 635. Consolidated Time register 2 (CTIME2 - address 0x4002 401C) bit description**

<span id="page-774-3"></span>

# **29.6.4 Time Counter Group**

The time value consists of the eight counters shown in [Table 636](#page-774-4) and [Table 637.](#page-775-0) These counters can be read or written at the locations shown in [Table 637.](#page-775-0)

#### <span id="page-774-4"></span>**Table 636. Time Counter relationships and values**





#### **Table 636. Time Counter relationships and values**

#### <span id="page-775-0"></span>**Table 637. Time Counter registers**



<span id="page-775-1"></span>[1] These values are simply incremented at the appropriate intervals and reset at the defined overflow point. They are not calculated and must be correctly initialized in order to be meaningful.

#### **Table 638. Seconds register (SEC - address 0x4002 4020) bit description**



#### **Table 639. Minutes register (MIN - address 0x4002 4024) bit description**



#### **Table 640. Hours register (HRS - address 0x4002 4028) bit description**



#### **Table 641. Day of month register (DOM - address 0x4002 402C) bit description**



#### **Table 642. Day of week register (DOW - address 0x4002 4030) bit description**



#### **Table 643. Day of year register (DOY - address 0x4002 4034) bit description**



#### **Table 644. Month register (MONTH - address 0x4002 4038) bit description**



#### **Table 645. Year register (YEAR - address 0x4002 403C) bit description**



## **29.6.4.1 Leap year calculation**

The RTC does a simple bit comparison to see if the two lowest order bits of the year counter are zero. If true, then the RTC considers that year a leap year. The RTC considers all years evenly divisible by 4 as leap years. This algorithm is accurate from the year 1901 through the year 2099, but fails for the year 2100, which is not a leap year. The only effect of leap year on the RTC is to alter the length of the month of February for the month, day of month, and year counters.

## <span id="page-776-0"></span>**29.6.4.2 Calibration register**

The following register is used to calibrate the time counter.

# **Bit Symbol Value Description Reset value** 16:0 CALVAL - If enabled, the calibration counter counts up to this value. The maximum value is 131, 072 corresponding to about 36.4 hours. Calibration is disabled if CALVAL =  $0$ . NC 17 CALDIR Calibration direction **NC** 1 Backward calibration. When CALVAL is equal to the calibration counter, the RTC timers will stop incrementing for 1 second. 0 Forward calibration. When CALVAL is equal to the calibration counter, the RTC timers will jump by 2 seconds. 31:12 Reserved. Read value is undefined, only zero should be written.

#### <span id="page-777-0"></span>**Table 646. Calibration register (CALIBRATION - address 0x4002 4040) bit description**

# <span id="page-777-1"></span>**29.6.5 Calibration procedure**

The calibration logic can periodically adjust the time counter either by not incrementing the counter, or by incrementing the counter by 2 instead of 1. This allows calibrating the RTC oscillator under some typical voltage and temperature conditions without the need to externally trim the RTC oscillator.

A recommended method for determining the calibration value is to use the CLKOUT feature to unintrusively observe the RTC oscillator frequency under the conditions it is to be trimmed for, and calculating the number of clocks that will be seen before the time is off by one second. That value is used to determine CALVAL.

If the RTC oscillator is trimmed externally, the same method of unintrusively observing the RTC oscillator frequency may be helpful in that process.

#### **Backward calibration**

Enable the RTC timer and calibration in the CCR register (set bits  $CLKEN = 1$  and CCALEN = 0). In the CALIBRATION register, set the calibration value CALVAL  $\geq 1$  and select  $CALDIR = 1.$ 

- **•** The SEC timer and the calibration counter count up for every 1 Hz clock cycle.
- **•** When the calibration counter reaches CALVAL, a calibration match occurs and all RTC timers will be stopped for one clock cycle so that the timers will not increment in the next cycle.
- **•** If an alarm match event occurs in the same cycle as the calibration match, the alarm interrupt will be delayed by one cycle to avoid a double alarm interrupt.

#### **Forward calibration**

Enable the RTC timer and calibration in the CCR register (set bits  $CLKEN = 1$  and CCALEN = 0). In the CALIBRATION register, set the calibration value CALVAL  $\geq$  1 and select  $CALDIR = 0.$ 

- The SEC timer and the calibration counter count up for every 1 Hz clock cycle.
- **•** When the calibration counter reaches CALVAL, a calibration match occurs and the RTC timers are incremented by 2.
- **•** When the calibration event occurs, the LSB of the ALSEC register is forced to be one so that the alarm interrupt will not be missed when skipping a second.

# <span id="page-778-2"></span>**29.6.6 General purpose registers**

#### **29.6.6.1 General purpose registers 0 to 4**

These registers can be used to store important information when the main power supply is off. The value in these registers is not affected by chip reset.

#### <span id="page-778-0"></span>**Table 647. General purpose registers (GPREG[0:4] - addresses 0x4002 4044 (GPREG0) to 0x4002 4054 (GPREG4)) bit description**



# <span id="page-778-3"></span>**29.6.7 Alarm register group**

The alarm registers are shown in [Table 648](#page-778-1). The values in these registers are compared with the time counters. If all the unmasked (See Section 29.6.2.4 "Alarm Mask Register" [on page 772\)](#page-772-2) alarm registers match their corresponding time counters then an interrupt is generated. The interrupt is cleared when a 1 is written to bit 1 of the Interrupt Location Register (ILR[1]).

#### <span id="page-778-1"></span>**Table 648. Alarm registers**



#### **Table 649. Alarm Seconds register (ASEC - address 0x4002 4060) bit description**



#### **Table 650. Alarm Minutes register (AMIN - address 0x4002 4064) bit description**



#### **Table 651. Alarm Hours register (AHRS - address 0x4002 4068) bit description**



#### **Table 652. Alarm Day of month register (ADOM - address 0x4002 406C) bit description**



#### **Table 653. Alarm Day of week register (ADOW - address 0x4002 4070) bit description**



#### **Table 654. Alarm Day of year register (ADOY - address 0x4002 4074) bit description**



#### **Table 655. Alarm Month register (AMON - address 0x4002 4078) bit description**



#### **Table 656. Alarm Year register (AYRS - address 0x4002 407C) bit description**



# <span id="page-780-0"></span>**29.7 RTC usage notes**

If the RTC is used,  $V_{BAT}$  may be connected to an independent power supply (typically an external battery), or left floating. The RTC domain will always be internally powered if  $V_{DD(REG)(3V3)}$  is present, even if there is no power applied to  $V_{BAT}$ . As long as power is available on either  $V_{DD(REG)(3V3)}$  or  $V_{BAT}$ , the RTC will not lose its time value and backup register contents. If both  $V_{DD(REG)(3V3)}$  and  $V_{BAT}$  are not present, all RTC information will be lost. The RTC will stop incrementing or be unpredictable if the clock source is lost, interrupted, or altered. The Event Recorder is powered in the same manner as the RTC.

# **UM10562**

# **Chapter 30: LPC408x/407x Event Monitor/Recorder**

**Rev. 2 — 6 March 2013 User manual**

# **30.1 Basic configuration**

The Event Monitor/Recorder is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCRTC (applies to both the RTC and the Event Monitor/Recorder).

**Remark:** On reset, the Event Monitor/Recorder is enabled.

- 2. Clock: The Event Monitor/Recorder uses the 1 Hz clock output from the RTC oscillator as the internal function clock. The peripheral clock is used for accessing RTC registers.
- 3. Interrupts: Refer to [Section 29.1](#page-767-0) for RTC/Event Monitor/Recorder interrupt handling. Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.

# **30.2 Features**

- **•** Three digital event inputs in the VBAT power domain.
- **•** An event is a level change at the digital event inputs.
- **•** For each event channel, two timestamps mark the first and the last occurrence of an event. Each channel also has a dedicated counter tracking the total number of events. Timestamp values are taken from the RTC.
- **•** Runs in VBAT power domain, independent of system power supply. Can therefore run in Deep Power Down mode.
- **•** Very low-power consumption.
- **•** Interrupt available if system is up.
- **•** A qualified event can be used as a wake-up trigger.
- **•** State of event inputs accessible by software through general purpose I/O.

# **30.3 Applications**

Recording of tampering events in sealed product enclosures. Sensors report any attempt to open the enclosure, or to tamper with the device in any other way. The primary purpose of the Event Monitor/Recorder is to store records of such events when the device is powered only by the backup battery.

# **30.4 Description**

The Event Monitor/Recorder relies on VBAT to be present at all times. A loss or dip of VBAT voltage causes the Real-Time Clock power fail detector to reset the event recordings. It is therefore important to have a VBAT power source that can deliver power for the longest expected mains power outage.

Once system power is restored, the CPU can check for recorded tamper events. If there were tamper events, the timestamp registers for the first and the last event would indicate the period over which they occurred.

An edge on an event input is sampled with either a 1 kHz clock, a 64 Hz clock, or a 16 Hz clock. A transition in either direction must be captured by two successive edges of this clock in order to be recognized as a valid transition. This provides a 1-2 ms rejection filter in case of the 1 kHz sample clock, a 15.6-31.2 ms rejection filter in case of the 64 Hz sample clock, and a 62.5-125ms rejection filter in case of the 16 Hz sample clock. -Such an event will set the EVx bit in the ERSTATUS register on the next rising edge of the 1 Hz clock.

If an event occurs, a timestamp will be taken from the RTC and stored in the ERLASTSTAMPx register. This timestamp will be updated with every new event. The event will also update the ERFIRSTSTAMPx register if this is the first event to occur since the last time the EVx bit in the status register was cleared.

In addition to taking the timestamp(s), a 3-bit counter (ERCOUNTERx) will be incremented on the rising edge of the 1 Hz clock (i.e. coincident with the ERLASTSTAMPx register being updated). The counter stops counting and holds when it reaches a count of seven. It will be cleared automatically when the software clears the EVx bit in the status register.

An event can be enabled to clear the backup registers in the RTC block asynchronously. This works even when the 32 kHz oscillator is not running or when Event Monitor/Recorder clocks are disabled.

The following figure shows a block diagram of the Event Monitor/Recorder.



The CPU may at any time check the ERSTATUS register for events. If, for instance the EV0 bit is set, the corresponding ERFIRSTSTAMP0 and ERLASTSTAMP0 registers contain valid timestamps. The ERCOUNTER0 will also contain a valid count of the total number of events on channel 0 (up to a maximum of seven).

Once the (private) timestamps have been read, the CPU can clear the ERSTATUS.EVx bits by writing a 1 to it.

The CPU should ignore the timestamp registers if the ERSTATUS.EVx bit is cleared. There is no mechanism to clear or invalidate the timestamps after the event flag in the status register has been cleared. The timestamp registers will keep their old values until a new qualified event updates them. Such a qualified event will set the ERSTATUS.EVx bit and inform the CPU that the timestamp registers contain new values.

An event channel can be qualified as a wake-up trigger signal by setting the INTWAKE\_ENAx bit in the ERCONTROL register. An event in that channel will then wake up the device from a power saving mode.

# **30.5 Pin description**



# **30.6 Register description**

In the register descriptions, the Reset Value shown applies only to a power-up of the RTC domain, meaning that these registers are Not Changed by a device Reset.

#### **Table 658. Register overview: Event Monitor/Recorder (base address 0x4002 4000)**



<span id="page-784-0"></span>[1] Reset values apply only to a power-up of the Event Monitor/Recorder block, other types of reset have no effect on this block. Since the Event Monitor/Recorder is powered whenever either of the  $V_{DD(REG)(3V3)}$ , or V<sub>BAT</sub> supplies are present, power-up reset occurs only when both supplies were absent and then one is turned on. The Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

# **30.6.1 Event Monitor/Recorder Control Register**

The Event Monitor/Recorder Control Register allows setup of the Event Monitor/Recorder and individual control over aspects of each channel's operation.

#### <span id="page-785-0"></span>**Table 659. Event Monitor/Recorder Control Register (ERCONTROL - 0x4002 4084) bit description**



# [1] Event Inputs should remain DISABLED when not being used for event detection, particularly if the 22 POL2 Selects the polarity of an event on input pin RTC\_EV2. 0 0 A channel 2 event is defined as a negative edge on RTC EV2. 1 A channel 2 event is defined as a positive edge on RTC EV2. 23 EV2\_INPUT\_EN Event enable control for channel 2.<sup>[\[1\]](#page-786-0)</sup> 20 CONDINGLATER 20 O 0 Event 2 input is disabled and forced high internally. 1 Event 2 input is enabled. 29:24 - Reserved. Read value is undefined, only zero should be written. NA 31:30 ERMODE Controls enabling the Event Monitor/Recorder and selecting its operating frequency.<sup>[2]</sup>  $\Omega$ 00 Event Monitor/Recorder clocks are disabled. Operation of the Event Monitor/Recorder is disabled except for asynchronous clearing of GP registers if selected. 01 Enable Event Monitor/Recorder and select a 16 Hz sample clock for event input edge detection and glitch suppression. Pulses (in either direction) shorter than 62.5 ms to 125 ms will be filtered out. 10 Enable Event Monitor/Recorder and select a 64 Hz sample clock for event input edge detection and glitch suppression. Pulses (in either direction) shorter than 15.6 ms to 31.2 ms will be filtered out. 11 Enable Event Monitor/Recorder and select a 1 kHz sample clock for event input edge detection and glitch suppression. Pulses (in either direction) shorter than 1 ms to 2 ms will be filtered out. **Bit Symbol Value Description Reset value**

**Table 659. Event Monitor/Recorder Control Register (ERCONTROL - 0x4002 4084) bit description**

<span id="page-786-0"></span>associated pin is being used for some other function.

<span id="page-786-1"></span>[2] Event Monitor/Recorder registers can always be written to regardless of the state of these bits. Events occurring during the 1-sec interval immediately following enabling of the clocks may not be recognized.

# **30.6.2 Event Monitor/Recorder Status Register**

The Event Monitor/Recorder Status Register contains flags for the 3 event channels, general purpose register clear flag, and the interrupt/wake-up flag.

#### <span id="page-787-0"></span>**Table 660. Event Monitor/Recorder Status Register (ERSTATUS - 0x4002 4080) bit description**



# **30.6.3 Event Monitor/Recorder Counters Register**

The Event Monitor/Recorder Counters Register is a read-only register that allows reading counters that record the number of events on each Event Monitor/Recorder channel.

#### <span id="page-788-0"></span>**Table 661. Event Monitor/Recorder Counters Register (ERCOUNTERS - 0x4002 4088) bit description**



# **30.6.4 Event Monitor/Recorder First Stamp Register**

The read-only Event Monitor/Recorder First Stamp Registers record a timestamp (from the RTC) of the first event that occurs on each Event Monitor/Recorder channel. This is when the corresponding EVx bit in the ERSTATUS register becomes set. Once that has happened, these registers will not change until software clears the corresponding EVx bit in the ERSTATUS register.

Contents of these register are only valid if the corresponding EVx bit in the ERSTATUS register  $= 1$ .

#### <span id="page-788-1"></span>**Table 662. Event Monitor/Recorder First Stamp Register (ERFIRSTSTAMP0 - 0x0x4002 4090, ERFIRSTSTAMP1 - 0x0x4002 4094, ERFIRSTSTAMP2 - 0x4002 4098) bit description**



# **30.6.5 Event Monitor/Recorder Last Stamp Register**

The read-only Event Monitor/Recorder Last Stamp Registers record a timestamp (from the RTC) whenever an event occurs on each Event Monitor/Recorder channel.

Contents of these register are only valid if the corresponding EVx bit in the ERSTATUS register  $= 1$ .

Note that after a first event on any channel, the contents of the corresponding ERFIRSTSTAMP and ERLASTSTAMP registers will be the same (the first event and the most recent event being the same). The values will diverge if a second event occurs on the same channel

#### <span id="page-789-0"></span>**Table 663. Event Monitor/Recorder Last Stamp Register (ERLASTSTAMP0 - 0x0x4002 40A0, ERLASTSTAMP1 - 0x0x4002 40A4, ERLASTSTAMP2 - 0x4002 40A8) bit description**



# **UM10562**

**Chapter 31: LPC408x/407x Windowed Watchdog Timer (WWDT)**

**Rev. 2 — 6 March 2013 User manual**

# **31.1 Features**

- **•** Internally resets chip if not reloaded during the programmable timeout period.
- **•** Optional windowed operation requires reload to occur between a minimum and maximum timeout period, both programmable.
- **•** Optional warning interrupt can be generated at a programmable time prior to watchdog timeout.
- **•** Programmable 24 bit timer with internal fixed pre-scaler.
- Selectable time period from 1,024 watchdog clocks ( $T_{WDC|K} \times 256 \times 4$ ) to over 67 million watchdog clocks ( $T_{WDCLK} \times 2^{24} \times 4$ ) in increments of 4 watchdog clocks.
- **•** "Safe" watchdog operation. Once enabled, requires a hardware reset or a Watchdog reset to be disabled.
- **•** A dedicated on-chip watchdog oscillator provides a reliable clock source that cannot be turned off when the Watchdog Timer is running.
- **•** Incorrect feed sequence causes immediate watchdog reset if the watchdog is enabled.
- **•** The watchdog reload value can optionally be protected such that it can only be changed after the "warning interrupt" time is reached.
- **•** Flag to indicate Watchdog reset.

# **31.2 Applications**

The purpose of the Watchdog Timer is to reset the microcontroller within a reasonable amount of time if it enters an erroneous state. When enabled, a watchdog event will be generated if the user program fails to "feed" (or reload) the Watchdog within a predetermined amount of time. The Watchdog event will cause a chip reset if configured to do so.

When a watchdog window is programmed, an early watchdog feed is also treated as a watchdog event. This allows preventing situations where a system failure may still feed the watchdog. For example, application code could be stuck in an interrupt service that contains a watchdog feed. Setting the window such that this would result in an early feed will generate a watchdog event, allowing for system recovery.

For interaction of the on-chip watchdog and other peripherals, especially the reset and boot-up procedures, please refer to [Section 3.4](#page-51-0).

## **Chapter 31: LPC408x/407x Windowed Watchdog Timer (WWDT)**

# **31.3 Description**

The Watchdog consists of a fixed divide by 4 pre-scaler and a 24 bit counter which decrements when clocked. The minimum value from which the counter decrements is 0xFF. Setting a value lower than 0xFF causes 0xFF to be loaded in the counter. Hence the minimum Watchdog interval is  $(T_{WDC|K} \times 256 \times 4)$  and the maximum Watchdog interval is (T<sub>WDCLK</sub>  $\times$  2<sup>24</sup>  $\times$  4) in multiples of (T<sub>WDCLK</sub>  $\times$  4). The Watchdog should be used in the following manner:

- **•** Set the Watchdog timer constant reload value in WDTC register.
- **•** Setup the Watchdog timer operating mode in WDMOD register.
- **•** Set a value for the watchdog window time in WDWINDOW register if windowed operation is required.
- **•** Set a value for the watchdog warning interrupt in the WDWARNINT register if a warning interrupt is required.
- **•** Enable the Watchdog by writing 0xAA followed by 0x55 to the WDFEED register.
- **•** The Watchdog must be fed again before the Watchdog counter reaches zero in order to prevent a watchdog event. If a window value is programmed, the feed must also occur after the watchdog counter passes that value.

When the Watchdog Timer is configured so that a watchdog event will cause a reset and the counter reaches zero, the CPU will be reset, loading the stack pointer and program counter from the vector table as in the case of external reset. The Watchdog time-out flag (WDTOF) can be examined to determine if the Watchdog has caused the reset condition. The WDTOF flag must be cleared by software.

When the Watchdog Timer is configured to generate a warning interrupt, the interrupt will occur when the counter matches the value defined by the WDWARNINT register.

The watchdog timer block uses two clocks: PCLK and WDCLK. PCLK is used for the APB accesses to the watchdog registers. WDCLK runs the watchdog timer counter. This clock comes for a dedicated oscillator that is always on when the Watchdog Timer is enabled. This oscillator has a typical frequency of 500 kHz (see [Section 3.8.4](#page-59-0)).

There is some synchronization logic between these two clock domains. When the WDMOD and WDTC registers are updated by APB operations, the new value will take effect on the logic in the WDCLK clock domain in 3 WDCLK cycles. When the watchdog timer is counting, the synchronization logic will first lock the value of the counter on WDCLK and then synchronize it with the PCLK when the WDTV register is read by the CPU.

The block diagram of the Watchdog is shown below in the [Figure 157](#page-792-0). The synchronization logic (PCLK - WDCLK) is not shown in the block diagram.
## **NXP Semiconductors UM10562**

#### **Chapter 31: LPC408x/407x Windowed Watchdog Timer (WWDT)**



## **31.4 Register description**



<span id="page-793-0"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

## **31.4.1 Watchdog Mode register**

The WDMOD register controls the operation of the Watchdog as per the combination of WDEN and RESET bits. Note that a watchdog feed must be performed before any changes to the WDMOD register take effect.

<span id="page-794-0"></span>**Table 665: Watchdog Mode register (MOD - 0x4000 0000) bit description**

| Bit      | Symbol           | Value | <b>Description</b>                                                                                                                                                                                          | <b>Reset Value</b>               |
|----------|------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| $\Omega$ | <b>WDEN</b>      |       | Watchdog enable bit. This bit is Set Only. See Table 666.                                                                                                                                                   | 0                                |
|          |                  | 0     | The watchdog timer is stopped.                                                                                                                                                                              |                                  |
|          |                  | 1     | The watchdog timer is running.                                                                                                                                                                              |                                  |
| 1        | <b>WDRESET</b>   |       | Watchdog reset enable bit. This bit is Set Only. See Table 666.                                                                                                                                             | 0                                |
|          |                  | 0     | A watchdog timeout will not cause a chip reset.                                                                                                                                                             |                                  |
|          |                  |       | A watchdog timeout will cause a chip reset.                                                                                                                                                                 |                                  |
| 2        | <b>WDTOF</b>     |       | Watchdog time-out flag. Set when the watchdog timer times out, by a feed<br>error, or by events associated with WDPROTECT, cleared by software.<br>Causes a chip reset if WDRESET = 1. See Section "WDTOF". | 0 (Only after<br>external reset) |
| 3        | <b>WDINT</b>     |       | Watchdog interrupt flag. Set when the timer reaches the value in<br><b>WDWARNINT. Cleared by software. See Section "WDINT".</b>                                                                             | 0                                |
| 4        | <b>WDPROTECT</b> |       | Watchdog update mode. This bit is Set Only. See Section "WDPROTECT".                                                                                                                                        | 0                                |
|          |                  | 0     | The watchdog reload value (WDTC) can be changed at any time.                                                                                                                                                |                                  |
|          |                  |       | The watchdog reload value (WDTC) can be changed only after the counter<br>is below the value of WDWARNINT and WDWINDOW. Note: this mode is<br>intended for use only when WDRESET $=1$ .                     |                                  |
| 7:5      |                  |       | Reserved. Read value is undefined, only zero should be written.                                                                                                                                             | <b>NA</b>                        |

Once the **WDEN**, **WDPROTECT**, or **WDRESET** bits are set they can not be cleared by software. These flags are cleared by an external reset or a Watchdog timer reset.

Watchdog reset or interrupt will occur any time the watchdog is running. If a watchdog interrupt occurs in Sleep or Deep Sleep mode, it will wake up the device.

#### <span id="page-794-1"></span>**WDTOF**

The Watchdog time-out flag is set when the Watchdog times out, when a feed error occurs, or when WDPROTECT =1 and an attempt is made to write to the WDTC register. This flag is cleared by software writing a 0 to this bit.

#### <span id="page-794-2"></span>**WDINT**

The Watchdog interrupt flag is set when the Watchdog counter reaches the value specified by WDWARNINT. This flag is cleared when any reset occurs, and is cleared by software by writing a 1 to this bit.

#### <span id="page-794-3"></span>**WDPROTECT**

This provides additional protection by essentially only allowing the watchdog reload value to be changed during the interrupt service of the Watchdog. The Watchdog must be running (set up and the first feed performed) before WDPROTECT is set.



#### <span id="page-795-2"></span>**Table 666. Watchdog operating modes selection**

## **31.4.2 Watchdog Timer Constant register**

The WDTC register determines the time-out value. Every time a feed sequence occurs the WDTC content is reloaded in to the Watchdog timer. This is pre-loaded with the value 0x00 00FF upon reset. Writing values below 0xFF will cause 0x00 00FF to be loaded into the WDTC. Thus the minimum time-out interval is  $T_{WDCLK} \times 256 \times 4$ .

If the WDPROTECT bit in WDMOD = 1, an attempt to change the value of WDTC before the watchdog counter is below the values of WDWARNINT and WDWINDOW will cause a watchdog reset and set the WDTOF flag.

#### <span id="page-795-0"></span>**Table 667: Watchdog Timer Constant register (TC - address 0x4000 0004) bit description**



#### **31.4.3 Watchdog Feed register**

Writing 0xAA followed by 0x55 to this register will reload the Watchdog timer with the WDTC value. This operation will also start the Watchdog if it is enabled via the WDMOD register. Setting the WDEN bit in the WDMOD register is not sufficient to enable the Watchdog. A valid feed sequence must be completed after setting WDEN before the Watchdog is capable of generating a reset. Until then, the Watchdog will ignore feed errors. After writing 0xAA to WDFEED, access to any Watchdog register other than writing 0x55 to WDFEED causes an immediate reset/interrupt when the Watchdog is enabled, and sets the WDTOF flag. The reset will be generated during the second PCLK following an incorrect access to a Watchdog register during a feed sequence.

<span id="page-795-1"></span>**Table 668: Watchdog Feed register (FEED - address 0x4000 0008) bit description**



## **31.4.4 Watchdog Timer Value register**

The WDTV register is used to read the current value of Watchdog timer counter.

When reading the value of the 24 bit counter, the lock and synchronization procedure takes up to 6 WDCLK cycles plus 6 PCLK cycles, so the value of WDTV is older than the actual value of the timer when it's being read by the CPU.

<span id="page-796-0"></span>**Table 669: Watchdog Timer Value register (TV - address 0x4000 000C) bit description**

| <b>Bit</b> |                | <b>Symbol Description</b>                                       | <b>Reset</b><br>Value |
|------------|----------------|-----------------------------------------------------------------|-----------------------|
| 23:0       | Count          | Counter timer value.                                            | 0x00 00FF             |
| 31:24      | $\blacksquare$ | Reserved. Read value is undefined, only zero should be written. | NA.                   |

## **31.4.5 Watchdog Timer Warning Interrupt register**

The WDWARNINT register determines the watchdog timer counter value that will generate a watchdog interrupt. When the watchdog timer counter matches the value defined by WDWARNINT, an interrupt will be generated after the subsequent WDCLK.

A match of the watchdog timer counter to WDWARNINT occurs when the bottom 10 bits of the counter have the same value as the 10 bits of WARNINT, and the remaining upper bits of the counter are all 0. This gives a maximum time of 1,023 watchdog timer counts (4,096 watchdog clocks) for the interrupt to occur prior to a watchdog event. If WARNINT is set to 0, the interrupt will occur at the same time as the watchdog event.

#### <span id="page-796-1"></span>**Table 670: Watchdog Timer Warning Interrupt register (WARNINT - address 0x4000 0014) bit description**



## **31.4.6 Watchdog Timer Window register**

The WDWINDOW register determines the highest WDTV value allowed when a watchdog feed is performed. If a feed valid sequence completes prior to WDTV reaching the value in WDWINDOW, a watchdog event will occur.

WDWINDOW resets to the maximum possible WDTV value, so windowing is not in effect.

<span id="page-796-2"></span>**Table 671: Watchdog Timer Window register (WINDOW - address 0x4000 0018) bit description**

| <b>Bit</b> | <b>Symbol</b>            | <b>Description</b>                                              | Reset<br>Value |
|------------|--------------------------|-----------------------------------------------------------------|----------------|
| 23:0       | <b>WINDOW</b>            | Watchdog window value.                                          | OxFF FFFF      |
| 31:24      | $\overline{\phantom{a}}$ | Reserved. Read value is undefined, only zero should be written. | ΝA             |

## **31.5 Watchdog timing examples**

The following figures illustrate several aspects of Watchdog Timer operation is shown below in the [Figure 158](#page-797-0).



<span id="page-797-0"></span>



# **UM10562**

**Chapter 32: LPC408x/407x Analog-to-Digital Converter (ADC)**

**Rev. 2 — 6 March 2013 User manual**

## **32.1 Basic configuration**

The ADC is configured using the following registers:

1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set the PCADC bit.

**Remark:** On reset, the ADC is disabled. To enable the ADC, first set the PCADC bit, and then enable the ADC in the AD0CR register (bit PDN [Table 674](#page-802-0)). To disable the ADC, first clear the PDN bit, and then clear the PCADC bit.

- 2. Peripheral clock: The ADC operates from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0). To scale the clock for the ADC, see bits CLKDIV in [Table 674](#page-802-0).
- 3. Pins: Enable ADC0 pins and pin modes for the port pins with ADC0 functions through the relevant IOCON registers [\(Section 7.4.1\)](#page-130-0).
- 4. Interrupts: To enable interrupts in the ADC, see [Table 678.](#page-806-0) Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register. Disable the ADC interrupt in the NVIC using the appropriate Interrupt Set Enable register.
- 5. DMA: See [Section 32.6.4.](#page-808-0) For GPDMA system connections, see [Table 692.](#page-831-0)

## **32.2 Features**

- **•** 12-bit successive approximation analog to digital converter.
- **•** Input multiplexing among 8 pins.
- **•** Power-down mode.
- Measurement range V<sub>SS</sub> to V<sub>REFP</sub> (typically 3 V; not to exceed V<sub>DDA</sub> voltage level).
- **•** 12-bit conversion rate of 400 kHz.
- **•** Burst conversion mode for single or multiple inputs.
- **•** Optional conversion on transition on input pin or Timer Match signal.

## **32.3 Description**

Basic clocking for the A/D converters is provided by the APB clock. A programmable divider is included in each converter to scale this clock to the clock (maximum 12.4 MHz) needed by the successive approximation process. A fully accurate conversion requires 31 of these clocks.



## **32.4 Pin description**

[Table 672](#page-800-0) gives a brief summary of each of ADC related pins.

<span id="page-800-0"></span>



## **32.5 Register description**



<span id="page-801-0"></span>[1] Reset value reflects the data stored in used bits only. It does not include reserved bits content.

## **32.5.1 A/D Control Register**

#### <span id="page-802-0"></span>**Table 674: A/D Control Register (CR - address 0x4003 4000) bit description**



## **32.5.2 A/D Global Data Register**

The A/D Global Data Register holds the result of the most recent A/D conversion that has completed, and also includes copies of the status flags that go with that conversion.

Results of ADC conversion can be read in one of two ways. One is to use the A/D Global Data Register to read all data from the ADC. Another is to use the A/D Channel Data Registers. It is important to use one method consistently because the DONE and OVERRUN flags can otherwise get out of synch between the AD0GDR and the A/D Channel Data Registers, potentially causing erroneous interrupts or DMA activity.

<span id="page-803-0"></span>**Table 675: A/D Global Data Register (GDR - address 0x4003 4004) bit description**

| <b>Bit</b> | Symbol         | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                             | Reset<br>value |
|------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 3:0        | ٠              | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                                                                                                                | NA.            |
| 15:4       | <b>RESULT</b>  | When DONE is 1, this field contains a binary fraction representing the voltage on the AD0[n]<br>pin selected by the SEL field, as it falls within the range of $V_{REFP}$ to $V_{SS}$ . Zero in the field<br>indicates that the voltage on the input pin was less than, equal to, or close to that on $V_{SS}$ ,<br>while 0xFFF indicates that the voltage on the input was close to, equal to, or greater than that<br>on V <sub>RFFP</sub> . | <b>NA</b>      |
| 23:16      |                | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                                                                                                                | NA.            |
| 26:24      | <b>CHN</b>     | These bits contain the channel from which the RESULT bits were converted (e.g. 000<br>identifies channel 0, 001 channel 1).                                                                                                                                                                                                                                                                                                                    | NA.            |
| 29:27      | $\blacksquare$ | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                                                                                                                | NA.            |
| 30         | <b>OVERRUN</b> | This bit is 1 in burst mode if the results of one or more conversions was (were) lost and<br>overwritten before the conversion that produced the result in the RESULT bits. This bit is<br>cleared by reading this register.                                                                                                                                                                                                                   | $\Omega$       |
| 31         | <b>DONE</b>    | This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read<br>and when the ADCR is written. If the ADCR is written while a conversion is still in progress,<br>this bit is set and a new conversion is started.                                                                                                                                                                                           | $\Omega$       |

## <span id="page-804-1"></span>**32.5.3 A/D Interrupt Enable register**

This register allows control over which A/D channels generate an interrupt when a conversion is complete. For example, it may be desirable to use some A/D channels to monitor sensors by continuously performing conversions on them. The most recent results are read by the application program whenever they are needed. In this case, an interrupt is not desirable at the end of each conversion for some A/D channels.

<span id="page-804-0"></span>**Table 676: A/D Interrupt Enable register (INTEN - address 0x4003 400C) bit description**



## **32.5.4 A/D Data Registers**

The A/D Data Registers hold the result of the last conversion for each A/D channel, when an A/D conversion is complete. They also include the flags that indicate when a conversion has been completed and when a conversion overrun has occurred.

Results of ADC conversion can be read in one of two ways. One is to use the A/D Global Data Register to read all data from the ADC. Another is to use the A/D Channel Data Registers. It is important to use one method consistently because the DONE and OVERRUN flags can otherwise get out of synch between the AD0GDR and the A/D Channel Data Registers, potentially causing erroneous interrupts or DMA activity.

<span id="page-805-0"></span>**Table 677: A/D Data Registers (DR[0:7] - addresses 0x4003 4010 (DR0) to 0x4003 402C (DR7)) bit description**

| <b>Bit</b> | Symbol         | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                         | <b>Reset</b><br>value |
|------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 3:0        |                | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                                                                            | ΝA                    |
| 15:4       | <b>RESULT</b>  | When DONE is 1, this field contains a binary fraction representing the voltage on the AD0[n]<br>pin, as it falls within the range of $V_{REFP}$ to $V_{SS}$ . Zero in the field indicates that the voltage on the<br>input pin was less than, equal to, or close to that on $V_{SS}$ , while 0xFFF indicates that the voltage<br>on the input was close to, equal to, or greater than that on $V_{REFP}$ . | <b>NA</b>             |
| 29:16      |                | Reserved. Read value is undefined, only zero should be written.                                                                                                                                                                                                                                                                                                                                            | ΝA                    |
| 30         | <b>OVERRUN</b> | This bit is 1 in burst mode if the results of one or more conversions was (were) lost and<br>overwritten before the conversion that produced the result in the RESULT bits. This bit is<br>cleared by reading this register.                                                                                                                                                                               |                       |
| 31         | <b>DONE</b>    | This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read.                                                                                                                                                                                                                                                                                                           | <b>NA</b>             |

## **32.5.5 A/D Status register**

The A/D Status register allows checking the status of all A/D channels simultaneously. The DONE and OVERRUN flags appearing in the ADDRn register for each A/D channel are mirrored in ADSTAT. The interrupt flag (the logical OR of all DONE flags) is also found in ADSTAT.

<span id="page-806-0"></span>**Table 678: A/D Status register (STAT - address 0x4003 4030) bit description**

| <b>Bit</b>        | <b>Symbol</b>     | <b>Description</b>                                                                                                                                                                      | <b>Reset</b><br>value |
|-------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| $\mathbf 0$       | DONE <sub>0</sub> | This bit mirrors the DONE status flag from the result register for A/D channel 0.                                                                                                       | $\Omega$              |
| 1                 | DONE <sub>1</sub> | This bit mirrors the DONE status flag from the result register for A/D channel 1.                                                                                                       | $\Omega$              |
| 2                 | DONE <sub>2</sub> | This bit mirrors the DONE status flag from the result register for A/D channel 2.                                                                                                       | 0                     |
| 3                 | DONE3             | This bit mirrors the DONE status flag from the result register for A/D channel 3.                                                                                                       | 0                     |
| 4                 | DONE4             | This bit mirrors the DONE status flag from the result register for A/D channel 4.                                                                                                       | 0                     |
| 5                 | DONE <sub>5</sub> | This bit mirrors the DONE status flag from the result register for A/D channel 5.                                                                                                       | 0                     |
| 6                 | DONE <sub>6</sub> | This bit mirrors the DONE status flag from the result register for A/D channel 6.                                                                                                       | 0                     |
| $\overline{7}$    | DONE7             | This bit mirrors the DONE status flag from the result register for A/D channel 7.                                                                                                       | 0                     |
| 8                 | <b>OVERRUN0</b>   | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 0.                                                                                                   | 0                     |
| 9                 | OVERRUN1          | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 1.                                                                                                   | 0                     |
| 10                | OVERRUN2          | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 2.                                                                                                   | 0                     |
| 11                | OVERRUN3          | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 3.                                                                                                   | $\mathbf 0$           |
| $12 \overline{ }$ | OVERRUN4          | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 4.                                                                                                   | 0                     |
| 13                | OVERRUN5          | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 5.                                                                                                   | 0                     |
| 14                | OVERRUN6          | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 6.                                                                                                   | 0                     |
| 15                | <b>OVERRUN7</b>   | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 7.                                                                                                   | 0                     |
| 16                | <b>ADINT</b>      | This bit is the A/D interrupt flag. It is one when any of the individual A/D channel Done flags<br>is asserted and enabled to contribute to the A/D interrupt via the ADINTEN register. | $\mathbf 0$           |
| 31:17             |                   | Reserved. Read value is undefined, only zero should be written.                                                                                                                         | <b>NA</b>             |

## **32.5.6 A/D Trim register**

This register will be set by the bootcode on start-up. It contains the trim values for the DAC and the ADC. The offset trim values for the ADC can be overwritten by the user. All 12 bits are visible when this register is read.

#### <span id="page-807-0"></span>**Table 679: A/D Trim register (TRM - address 0x4003 4034) bit description**



## **32.6 Operation**

Once an ADC conversion is started, it cannot be interrupted. A new software write to launch a new conversion or a new edge-trigger event will be ignored while the previous conversion is in progress.

## **32.6.1 Hardware-triggered conversion**

If the BURST bit in the ADCR is 0 and the START field contains 010-111, the ADC will start a conversion when a transition occurs on a selected pin or Timer Match signal. The choices include conversion on a specified edge of any of 4 Match signals, or conversion on a specified edge of either of 2 Capture/Match pins. The pin state from the selected pad or the selected Match signal, XORed with ADCR bit 27, is used in the edge detection logic.

## <span id="page-808-1"></span>**32.6.2 Interrupts**

An interrupt request is asserted to the NVIC when the DONE bit is 1. Software can use the Interrupt Enable bit for the A/D Converter in the NVIC to control whether this assertion results in an interrupt. DONE is negated when the ADDR is read.

## **32.6.3 Accuracy vs. digital receiver**

The ADC function must be selected via the ADMODE bit in the related IOCON registers in order to obtain voltage readings on the monitored pin. The same IOCON registers should also be set to the mode for which neither pull-up nor pull-down resistor is enabled. For a pin hosting an ADC input, it is not possible to have a have a digital function selected and yet get valid ADC readings, the analog input is disabled when a digital function is selected on the pin.

## <span id="page-808-0"></span>**32.6.4 DMA control**

A DMA transfer request is generated from the ADC interrupt request line. To generate a DMA transfer the same conditions must be met as the conditions for generating an interrupt (see [Section 32.6.2](#page-808-1) and [Section 32.5.3](#page-804-1)).

**Remark:** If the DMA is used, the ADC interrupt must be disabled in the NVIC.

For DMA transfers, only burst requests are supported. The burst size can be set to one in the DMA channel control register (see [Section 35.5.19](#page-841-0)). If the number of ADC channels is not equal to one of the other DMA-supported burst sizes (applicable DMA burst sizes are 1, 4, 8 - see [Section 35.5.19\)](#page-841-0), set the burst size to one.

The DMA transfer size determines when a DMA interrupt is generated. The transfer size can be set to the number of ADC channels being converted (see [Section 35.5.19](#page-841-0)). Non-contiguous channels can be transferred by the DMA using the scatter/gather linked lists (see [Section 35.5.18](#page-841-1)).

# **UM10562**

**Chapter 33: LPC408x/407x Digital-to-Analog Converter (DAC)**

**Rev. 2 — 6 March 2013 User manual**

## **33.1 Basic configuration**

The DAC is configured using the following registers:

- 1. Power: The DAC is always connected to  $V_{DDA}$ . Register access is determined by IOCON register settings (see below).
- 2. Peripheral clock: The DAC operates from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0).
- 3. Pins: Enable the DAC pin and select the pin mode for DACOUT through the relevant IOCON register [\(Section 7.4.1\)](#page-130-0). This must be done before accessing any DAC registers.
- 4. DMA: The DAC can be connected to the GPDMA controller (see [Section 33.5.2\)](#page-811-0). For GPDMA connections, see [Table 692](#page-831-0).

## **33.2 Features**

- **•** 10-bit digital to analog converter
- **•** Resistor string architecture
- **•** Buffered output
- **•** Power-down mode
- **•** Selectable speed vs. power
- **•** Maximum update rate of 1 MHz.

**Chapter 33: LPC408x/407x Digital-to-Analog Converter (DAC)**

## **33.3 Architecture**



## **33.4 Pin description**

[Table 680](#page-810-0) gives a brief summary of each of DAC related pins.

<span id="page-810-0"></span>

## **33.5 Register description**

Note that the DAC does not have a control bit in the PCONP register. To enable the DAC, its output must be selected to appear on the related pin, P0[26], by configuring the relevant IOCON register ([Section 7.4.1](#page-130-0)). See [Section 7.4.1 "I/O configuration register](#page-130-0)  [contents \(IOCON\)".](#page-130-0) the DAC must be enabled in this manner prior to accessing any DAC registers.



#### **Table 681. Register overview: DAC (base address 0x4008 C000)**

<span id="page-811-2"></span>[1] Reset value reflects the data stored in used bits only. It does not include reserved bits content.

## **33.5.1 D/A Converter Register**

This read/write register includes the digital value to be converted to analog, and a bit that trades off performance vs. power. Bits 5:0 are reserved for future, higher-resolution D/A converters.

#### <span id="page-811-1"></span>**Table 682: D/A Converter Register (CR - address 0x4008 C000) bit description**



## <span id="page-811-0"></span>**33.5.2 D/A Converter Control register**

This read/write register enables the DMA operation and controls the DMA timer.

#### **Chapter 33: LPC408x/407x Digital-to-Analog Converter (DAC)**

## **Bit Symbol Value Description Reset Value** 0 INT\_DMA\_REQ DMA interrupt request 0 0 Clear on any write to the DACR register. 1 Set by hardware when the timer times out. 1 DBLBUF\_ENA Double buffering 0 0 Disable 1 Enable. When this bit and the CNT\_ENA bit are both set, the double-buffering feature in the DACR register will be enabled. Writes to the DACR register are written to a pre-buffer and then transferred to the DACR on the next time-out of the counter. 2 CNT\_ENA Time-out counter operation 0 0 Disable 1 Enable 3 DMA\_ENA DMA access 0 0 Disable 1 Enable. DMA Burst Request Input 7 is enabled for the DAC (see [Table 692](#page-831-0)). 31:4 - Reserved. Read value is undefined, only zero should be written.

#### <span id="page-812-1"></span>**Table 683. D/A Control register (CTRL - address 0x4008 C004) bit description**

#### **33.5.3 D/A Converter Counter Value register**

This read/write register contains the reload value for the Interrupt/DMA counter.

#### <span id="page-812-0"></span>**Table 684: D/A Converter Counter Value register (CNTVAL - address 0x4008 C008) bit description**



## **33.6 Operation**

#### **33.6.1 DMA counter**

When the counter enable bit CNT ENA in DACCTRL is set, a 16-bit counter will begin counting down, at the rate selected by PCLK (see [Section 3.3.3.5](#page-33-0)), from the value programmed into the DACCNTVAL register. The counter is decremented Each time the counter reaches zero, the counter will be reloaded by the value of DACCNTVAL and the DMA request bit INT\_DMA\_REQ will be set in hardware.

Note that the contents of the DACCTRL and DACCNTVAL registers are read and write accessible, but the timer itself is not accessible for either read or write.

If the DMA\_ENA bit is set in the DACCTRL register, the DAC DMA request will be routed to the GPDMA. When the DMA\_ENA bit is cleared, the default state after a reset, DAC DMA requests are blocked.

#### **33.6.2 Double buffering**

Double-buffering is enabled only if both, the CNT\_ENA and the DBLBUF\_ENA bits are set in DACCTRL. In this case, any write to the DACR register will only load the pre-buffer, which shares its register address with the DACR register. The DACR itself will be loaded from the pre-buffer whenever the counter reaches zero and the DMA request is set. At the same time the counter is reloaded with the COUNTVAL register value.

Reading the DACR register will only return the contents of the DACR register itself, not the contents of the pre-buffer register.

If either the CNT\_ENA or the DBLBUF\_ENA bits are 0, any writes to the DACR address will go directly to the DACR register.

**UM10562**

**Chapter 34: LPC408x/407x Comparators**

**Rev. 2 — 6 March 2013 User manual**

## **34.1 How to read this chapter**

**Remark:** The comparator function is not available on LPC4074 devices.

## **34.2 Basic configuration**

The comparator block is configured using the following registers:

- 1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCCMP.
	- **Remark:** On reset, the comparators are disabled (PCCMP = 0).
- 2. Peripheral clock: The comparator block operates from the common PCLK that clocks both the bus interface and functional portion of most APB peripherals. See [Section 3.3.3.5](#page-33-0).
- 3. Pins: Select comparator pins and pin modes through the relevant IOCON registers ([Section 3.3.2.2](#page-28-0)).
- 4. Interrupts: If comparator interrupts are used, they must be configured in the CMP\_CTRL0 and/or CMP\_CTRL1 registers, see [Table 688](#page-819-0) and [Table 689](#page-822-0). Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.

## **34.3 Features**

- **•** Up to 5 selectable external sources per comparator; fully configurable on either positive or negative comparator input channels.
- **•** 0.9 V internal bandgap reference voltage selectable as either positive or negative input on each comparator.
- **•** 32-stage voltage ladder internal reference for selectable voltages on each comparator; configurable on either positive or negative comparator input.
- Voltage ladder source voltage is selectable from an external pin or the 3.3 V analog voltage supply.
- **•** Voltage ladder can be separately powered down for applications only requiring the comparator function.
- **•** Relaxation oscillator circuitry output, for a 555 style timer operation.
- **•** Individual comparator outputs can be connected to I/O pins.
- **•** Separate interrupt for each comparator.
- **•** Edge and level comparator outputs connect to two timers allowing edge counting while a level match has been asserted, or measuring the time between 2 voltage trip points.

## **34.4 Architecture**

Two embedded comparators are incorporated on-chip to compare the voltage levels on external pins or against internal voltages (see [Figure 163\)](#page-816-0). Up to 4 voltages on external pins and several internal reference voltages are selectable on each comparator. Additionally, two of the external inputs can be selected to drive an input common on both comparators.



# **NXP Semiconductors NXP Semiconductors**

<span id="page-816-0"></span>**UM10562**

User manual **User manual**

Rev. 2 - 6 March 2013

816 of 942

## **34.5 Pin description**



## **34.6 Register description**



CMP\_CTRL1 R/W 0x008 Comparator 1 control register 0 [689](#page-822-0)

<span id="page-817-0"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

## **34.6.1 Comparator block control register**

This register controls aspects of the comparator block that apply to both comparators.

#### <span id="page-818-0"></span>**Table 687. Comparator block control register (CMP\_CTRL - address 0x4002 0000) bit description**



## **34.6.2 Comparator 0 control register**

This register enables and configures many aspects of comparator 0 operation.

#### <span id="page-819-0"></span>**Table 688. Comparator 0 control register (CMP\_CTRL0 - address 0x4002 0004) bit description**



#### **Table 688. Comparator 0 control register (CMP\_CTRL0 - address 0x4002 0004) bit description** *…continued*



1  $V_{DDA}$  pin.



## **Table 688. Comparator 0 control register (CMP\_CTRL0 - address 0x4002 0004) bit description** *…continued*

## **34.6.3 Comparator 1 control register**

This register enables and configures many aspects of comparator 1 operation.

#### <span id="page-822-0"></span>**Table 689. Comparator 1 control register (CMP\_CTRL1 - 0x4002 0008) bit description**



#### **Table 689. Comparator 1 control register (CMP\_CTRL1 - 0x4002 0008) bit description** *…continued*





#### **Table 689. Comparator 1 control register (CMP\_CTRL1 - 0x4002 0008) bit description** *…continued*

## **34.6.4 Comparator interrupt configurations**

#### <span id="page-824-0"></span>**Table 690: Interrupt configurations**



<span id="page-824-2"></span>[1] The same signal goes to timer 0 and 1 (see [Table 687](#page-818-0), bits 12 through 15)

<span id="page-824-4"></span>[2] The same signal goes to the wake-up logic.

<span id="page-824-1"></span>[3] CMPn\_IntPol has no effect on the comparator interrupt, but can separately select a wake-up polarity.

<span id="page-824-3"></span>[4] CMPn\_IntEdge has no effect on the comparator interrupt, but can separately select the signal that goes to a timer from the edge output.

# **UM10562**

**Chapter 35: LPC408x/407x General Purpose DMA controller**

**Rev. 2 — 6 March 2013 User manual**

## **35.1 Basic configuration**

The GPDMA is configured using the following registers:

- 1. Power: In the PCONP register ([Section 3.3.2.2\)](#page-28-0), set bit PCGPDMA.
	- **Remark:** On reset, the GPDMA is disabled (PCGPDMA = 0).
- 2. Clock: The GPDMA operates at the AHB bus rate, which is the same as the CPU clock rate (CCLK).
- 3. Interrupts: Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register.
- 4. Programming: see [Section 35.6](#page-846-0).
- 5. Select the DMA channel alternate requests in the DMA channel request select register in the system control block. See [Section 3.3.7.6](#page-48-0).

## **35.2 Introduction**

The DMA controller allows peripheral-to memory, memory-to-peripheral, and memory-to-memory transactions. Each DMA stream provides unidirectional serial DMA transfers for a single source and destination. For example, a bidirectional port requires one stream for transmit and one for receive. The source and destination areas can each be either a memory region or a peripheral.

## **35.3 Features**

- **•** Eight DMA channels. Each channel can support one unidirectional transfer.
- **•** 16 DMA request lines.
- **•** Memory-to-memory, memory-to-peripheral, and peripheral-to-memory transfers are supported.
- **•** GPDMA supports the SD card interface, all SSPs, the I2S, all UARTs, the A/D Converter, and the D/A Converter peripherals. DMA can also be triggered by selected timer match conditions. Memory-to-memory transfers and transfers to or from GPIO are also supported.
- **•** Scatter or gather DMA is supported through the use of linked lists. This means that the source and destination areas do not have to occupy contiguous areas of memory.
- **•** Hardware DMA channel priority.
- **•** AHB slave DMA programming interface. The DMA Controller is programmed by writing to the DMA control registers over the AHB slave interface.
- **•** One AHB bus master for transferring data. The interface transfers data when a DMA request goes active.
- **•** 32-bit AHB master bus width.
- **•** Incrementing or non-incrementing addressing for source and destination.
- **•** Programmable DMA burst size. The DMA burst size can be programmed to more efficiently transfer data.
- **•** Internal four-word FIFO per channel.
- **•** Supports 8-bit, 16-bit, and 32-bit wide transactions.
- **•** Big-endian and little-endian support. The DMA Controller defaults to little-endian mode on reset.
- **•** An interrupt to the processor can be generated on a DMA completion or when a DMA error has occurred.
- **•** Raw interrupt status. The DMA error and DMA count raw interrupt status can be read prior to masking.
- **•** DMA can operate in Sleep mode. (Note that in Sleep mode the GPDMA cannot access the flash memory or the main SRAM).

## **35.4 Functional description**

This section describes the major functional blocks of the DMA Controller.

#### **35.4.1 DMA controller functional description**

The DMA Controller enables peripheral-to-memory, memory-to-peripheral, peripheral-to-peripheral, and memory-to-memory transactions. Each DMA stream provides unidirectional serial DMA transfers for a single source and destination. For example, a bidirectional port requires one stream for transmit and one for receive. The source and destination areas can each be either a memory region or a peripheral, and can be accessed through the AHB master. [Figure 164](#page-827-0) shows a block diagram of the DMA **Controller** 



The functions of the DMA Controller are described in the following sections.

#### <span id="page-827-0"></span>**35.4.1.1 AHB slave interface**

All transactions to DMA Controller registers on the AHB slave interface are 32 bits wide. 8-bit and 16-bit accesses are not supported and will result in an exception.

#### **35.4.1.2 Control logic and register bank**

The register block stores data written or to be read across the AHB interface.

#### **35.4.1.3 DMA request and response interface**

See [Section 35.4.2](#page-831-1) for information on the DMA request and response interface.

#### **35.4.1.4 Channel logic and channel register bank**

The channel logic and channel register bank contains registers and logic required for each DMA channel.
### **35.4.1.5 Interrupt request**

The interrupt request generates the interrupt to the ARM processor.

### **35.4.1.6 AHB master interface**

The DMA Controller contains one AHB master interface. The AHB master is capable of dealing with all types of AHB transactions, including:

- Split, retry, and error responses from slaves. If a peripheral performs a split or retry, the DMA Controller stalls and waits until the transaction can complete.
- **•** Locked transfers for source and destination of each stream.
- **•** Setting of protection bits for transfers on each stream.

### **35.4.1.6.1 Bus and transfer widths**

The physical width of the AHB bus is 32 bits. Source and destination transfers can be of differing widths and can be the same width or narrower than the physical bus width. The DMA Controller packs or unpacks data as appropriate.

### **35.4.1.6.2 Endian behavior**

The DMA Controller can cope with both little-endian and big-endian addressing.

Internally the DMA Controller treats all data as a stream of bytes instead of 16-bit or 32-bit quantities. This means that when performing mixed-endian activity, where the endianness of the source and destination are different, byte swapping of the data within the 32-bit data bus is observed.

Note: If byte swapping is not required, then use of different endianness between the source and destination addresses must be avoided. [Table 691](#page-828-0) shows endian behavior for different source and destination combinations.



### <span id="page-828-0"></span>**Table 691. Endian behavior**



### **Table 691. Endian behavior** *…continued*



### **Table 691. Endian behavior** *…continued*

### **35.4.1.6.3 Error conditions**

An error during a DMA transfer is flagged directly by the peripheral by asserting an Error response on the AHB bus during the transfer. The DMA Controller automatically disables the DMA stream after the current transfer has completed, and can optionally generate an error interrupt to the CPU. This error interrupt can be masked.

### **35.4.1.7 Channel hardware**

Each stream is supported by a dedicated hardware channel, including source and destination controllers, as well as a FIFO. This enables better latency than a DMA controller with only a single hardware channel shared between several DMA streams and simplifies the control logic.

### **35.4.1.8 DMA request priority**

DMA channel priority is fixed. DMA channel 0 has the highest priority and DMA channel 7 has the lowest priority.

If the DMA Controller is transferring data for the lower priority channel and then the higher priority channel goes active, it completes the number of transfers delegated to the master interface by the lower priority channel before switching over to transfer data for the higher priority channel. Transfers delegated to the master interface are staged in the DMA channel FIFO, so the amount of data that needs to transfer could be as large as a 4 words.

It is recommended that memory-to-memory transactions use the lowest priority channel.

### **35.4.1.9 Interrupt generation**

A combined interrupt output is generated as an OR function of the individual interrupt requests of the DMA Controller and is connected to the interrupt controller.

### **35.4.2 DMA system connections**

### **35.4.2.1 DMA request signals**

The DMA request signals are used by peripherals to request a data transfer. The DMA request signals indicate whether a single or burst transfer of data is required. The DMA available request signals are:

**DMACBREQ[15:0] —** Burst request signals. These cause a programmed burst number of data to be transferred.

**DMACSREQ[15:0] —** Single transfer request signals. These cause a single data to be transferred. The DMA controller transfers a single transfer to or from the peripheral.

**DMACLBREQ[15:0] —** Last burst request signals.

**DMACLSREQ[15:0] —** Last single transfer request signals.

Note that most peripherals do not support "last" request types, and many peripherals do not support the single request type. See [Section 35.4.2.3](#page-831-0).

### **35.4.2.2 DMA response signals**

The DMA response signals indicate whether the transfer initiated by the DMA request signal has completed. The response signals can also be used to indicate whether a complete packet has been transferred. The DMA response signals from the DMA controller are:

**DMACCLR[15:0] —** DMA clear or acknowledge signals. The DMACCLR signal is used by the DMA controller to acknowledge a DMA request from the peripheral.

**DMACTC[15:0] —** DMA terminal count signals. The DMACTC signal can be used by the DMA controller to indicate to the peripheral that the DMA transfer is complete.

### <span id="page-831-0"></span>**35.4.2.3 DMA request connections**

The connection of the GPDMA to the supported peripheral devices depends on the DMA functions implemented in those peripherals. [Table 692](#page-831-1) shows the DMA Request numbers used by the supported peripherals. Alternative requests on channels 0 through 7 and 10 through 15 are chosen via the DMAReqSel register, see [Section 3.3.7.6](#page-48-0).



### <span id="page-831-1"></span>**Table 692. DMA connections**



### **Table 692. DMA connections**

<span id="page-832-0"></span>[1] Generates an interrupt and/or DMA request depending on software setup.

# **35.5 Register description**

The DMA Controller supports 8 channels. Each channel has registers specific to the operation of that channel. Other registers controls aspects of how source peripherals relate to the DMA Controller. There are also global DMA control and status registers.

The DMA Controller registers are shown in [Table 693.](#page-833-0) In addition, the DMA request select register is located in the system control block. See [Section 3.3.7.6](#page-48-0).

### <span id="page-833-0"></span>**Table 693. Register overview: GPDMA (base address 0x2008 0000)**



### **Table 693. Register overview: GPDMA (base address 0x2008 0000)**



<span id="page-834-0"></span>[1] Bit 17 of this register is a read-only status flag.

# **35.5.1 DMA Interrupt Status register**

The DMACIntStat Register is read-only and shows the status of the interrupts after masking. A 1 bit indicates that a specific DMA channel interrupt request is active. The request can be generated from either the error or terminal count interrupt requests. [Table 694](#page-835-1) shows the bit assignments of the DMACIntStat Register.

<span id="page-835-1"></span>**Table 694. DMA Interrupt Status register (INTSTAT, address 0x2008 0000) bit description**



# **35.5.2 DMA Interrupt Terminal Count Request Status register**

The DMACIntTCStat Register is read-only and indicates the status of the terminal count after masking. [Table 695](#page-835-2) shows the bit assignments of the DMACIntTCStat Register.

<span id="page-835-2"></span>



# **35.5.3 DMA Interrupt Terminal Count Request Clear register**

The DMACIntTCClear Register is write-only and clears one or more terminal count interrupt requests. When writing to this register, each data bit that contains a 1 causes the corresponding bit in the status register (DMACIntTCStat) to be cleared. Data bits that are 0 have no effect. [Table 696](#page-835-0) shows the bit assignments of the DMACIntTCClear Register.

### <span id="page-835-0"></span>**Table 696. DMA Interrupt Terminal Count Request Clear Register (INTTCCLEAR, address 0x2008 0008) bit description**



# **35.5.4 DMA Interrupt Error Status register**

The DMACIntErrStat Register is read-only and indicates the status of the error request after masking. [Table 697](#page-836-0) shows the bit assignments of the DMACIntErrStat Register.

### <span id="page-836-0"></span>**Table 697. DMA Interrupt Error Status Register (INTERRSTAT, address 0x2008 000C) bit description**



# **35.5.5 DMA Interrupt Error Clear register**

The DMACIntErrClr Register is write-only and clears the error interrupt requests. When writing to this register, each data bit that is 1 causes the corresponding bit in the status register to be cleared. Data bits that are 0 have no effect on the corresponding bit in the register. [Table 698](#page-836-1) shows the bit assignments of the DMACIntErrClr Register.

### <span id="page-836-1"></span>**Table 698. DMA Interrupt Error Clear Register (INTERRCLR, address 0x2008 0010) bit description**



### **35.5.6 DMA Raw Interrupt Terminal Count Status register**

The DMACRawIntTCStat Register is read-only and indicates which DMA channel is requesting a transfer complete (terminal count interrupt) prior to masking. (Note: the DMACIntTCStat Register contains the same information after masking.) A 1 bit indicates that the terminal count interrupt request is active prior to masking. [Table 699](#page-836-2) shows the bit assignments of the DMACRawIntTCStat Register.

### <span id="page-836-2"></span>**Table 699. DMA Raw Interrupt Terminal Count Status Register (RAWINTTCSTAT, address 0x2008 0014) bit description**



# **35.5.7 DMA Raw Error Interrupt Status register**

The DMACRawIntErrStat Register is read-only and indicates which DMA channel is requesting an error interrupt prior to masking. (Note: the DMACIntErrStat Register contains the same information after masking.) A 1 bit indicates that the error interrupt request is active prior to masking. [Table 700](#page-837-0) shows the bit assignments of register of the DMACRawIntErrStat Register.

### <span id="page-837-0"></span>**Table 700. DMA Raw Error Interrupt Status Register (RAWINTERRSTAT, address 0x2008 0018) bit description**



# **35.5.8 DMA Enabled Channel register**

The DMACEnbldChns Register is read-only and indicates which DMA channels are enabled, as indicated by the Enable bit in the Config Register. A 1 bit indicates that a DMA channel is enabled. A bit is cleared on completion of the DMA transfer. [Table 701](#page-837-1) shows the bit assignments of the DMACEnbldChns Register.

### <span id="page-837-1"></span>**Table 701. DMA Enabled Channel Register (ENBLDCHNS, address 0x2008 001C) bit description**



# **35.5.9 DMA Software Burst Request register**

The DMACSoftBReq Register is read/write and enables DMA burst requests to be generated by software. A DMA request can be generated for each source by writing a 1 to the corresponding register bit. A register bit is cleared when the transaction has completed. Reading the register indicates which sources are requesting DMA burst transfers. A request can be generated from either a peripheral or the software request register. Each bit is cleared when the related transaction has completed. [Table 702](#page-838-0) shows the bit assignments of the DMACSoftBReq Register.

### <span id="page-838-0"></span>**Table 702. DMA Software Burst Request Register (SOFTBREQ, address 0x2008 0020) bit description**



**Note:** It is recommended that software and hardware peripheral requests are not used at the same time.

### <span id="page-838-3"></span>**35.5.10 DMA Software Single Request register**

The DMACSoftSReq Register is read/write and enables DMA single transfer requests to be generated by software. A DMA request can be generated for each source by writing a 1 to the corresponding register bit. A register bit is cleared when the transaction has completed. Reading the register indicates which sources are requesting single DMA transfers. A request can be generated from either a peripheral or the software request register. [Table 703](#page-838-1) shows the bit assignments of the DMACSoftSReq Register.

### <span id="page-838-1"></span>**Table 703. [DMA Software Single Request register](#page-838-3) bit description**



### **35.5.11 DMA Software Last Burst Request register**

The DMACSoftLBReq Register is read/write and enables DMA last burst requests to be generated by software. A DMA request can be generated for each source by writing a 1 to the corresponding register bit. A register bit is cleared when the transaction has completed. Reading the register indicates which sources are requesting last burst DMA transfers. A request can be generated from either a peripheral or the software request register. [Table 704](#page-838-2) shows the bit assignments of the DMACSoftLBReq Register.

### <span id="page-838-2"></span>**Table 704. DMA Software Last Burst Request Register (SOFTLBREQ, address 0x2008 0028) bit description**



# **35.5.12 DMA Software Last Single Request register**

The DMACSoftLSReq Register is read/write and enables DMA last single requests to be generated by software. A DMA request can be generated for each source by writing a 1 to the corresponding register bit. A register bit is cleared when the transaction has completed. Reading the register indicates which sources are requesting last single DMA transfers. A request can be generated from either a peripheral or the software request register. [Table 705](#page-839-0) shows the bit assignments of the DMACSoftLSReq Register.

<span id="page-839-0"></span>**Table 705. DMA Software Last Single Request Register (SOFTLSREQ, address 0x2008 002C) bit description**

| <b>Bit</b> | Symbol | <b>Description</b>                                                                                                                                         |
|------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0       |        | SOFTLSREQ Software last single transfer request flags for each of 16 possible sources. Each bit represents one<br>DMA request line or peripheral function: |
|            |        | 0 - writing 0 has no effect.                                                                                                                               |
|            |        | 1 - writing 1 generates a DMA last single transfer request for the corresponding request line.                                                             |
| 31:16      |        | Reserved. Read value is undefined, only zero should be written.                                                                                            |

# **35.5.13 DMA Configuration register**

The Config Register is read/write and configures the operation of the DMA Controller. The endianness of the AHB master interface can be altered by writing to the M bit of this register. The AHB master interface is set to little-endian mode on reset. [Table 706](#page-839-1) shows the bit assignments of the Config Register.

### <span id="page-839-1"></span>**Table 706. DMA Configuration Register (CONFIG, address 0x2008 0030) bit description**



# **35.5.14 DMA Synchronization register**

The Sync Register is read/write and enables or disables synchronization logic for the DMA request signals. The DMA request signals consist of the BREQ[15:0], SREQ[15:0], LBREQ[15:0], and LSREQ[15:0]. A bit set to 0 enables the synchronization logic for a particular group of DMA requests. A bit set to 1 disables the synchronization logic for a particular group of DMA requests. This register is reset to 0, enabling synchronization logic by default. [Table 707](#page-840-0) shows the bit assignments of the Sync Register.



### <span id="page-840-0"></span>**Table 707. DMA Synchronization Register (SYNC, address 0x2008 0034) bit description**

# **35.5.15 DMA Channel registers**

The channel registers are used to program the eight DMA channels. These registers consist of:

- **•** Eight SrcAddr Registers.
- **•** Eight DestAddr Registers.
- **•** Eight LLI Registers.
- **•** Eight Control Registers.
- **•** Eight Config Registers.

When performing scatter/gather DMA, the first four of these are automatically updated.

### **35.5.16 DMA Channel Source Address registers**

The eight read/write SrcAddr Registers contain the current source address (byte-aligned) of the data to be transferred. Each register is programmed directly by software before the appropriate channel is enabled. When the DMA channel is enabled this register is updated:

- **•** As the source address is incremented.
- **•** By following the linked list when a complete packet of data has been transferred.

Reading the register when the channel is active does not provide useful information. This is because by the time software has processed the value read, the address may have progressed. It is intended to be read-only when the channel has stopped, in which case it shows the source address of the last item read.

Note: The source and destination addresses must be aligned to the source and destination widths.

### <span id="page-840-1"></span>**Table 708. DMA Channel Source Address Registers (SRCADDR[0:7], 0x2008 0100 (SRCADDR0) to 0x2008 01E0 (SRCADDR7)) bit description**



# **35.5.17 DMA Channel Destination Address registers**

The eight read/write DestAddr Registers contain the current destination address (byte-aligned) of the data to be transferred. Each register is programmed directly by software before the channel is enabled. When the DMA channel is enabled the register is updated as the destination address is incremented and by following the linked list when a complete packet of data has been transferred. Reading the register when the channel is active does not provide useful information. This is because by the time that software has processed the value read, the address may have progressed. It is intended to be read-only when a channel has stopped, in which case it shows the destination address of the last item read.

### <span id="page-841-0"></span>**Table 709. DMA Channel Destination Address registers (DESTADDR[0:7], 0x2008 0104 (DESTADDR0) to 0x2008 01E4 (DESTADDR7)) bit description**



# **35.5.18 DMA Channel Linked List Item registers**

The eight read/write LLI Registers contain a word-aligned address of the next Linked List Item (LLI). If the LLI is 0, then the current LLI is the last in the chain, and the DMA channel is disabled when all DMA transfers associated with it are completed. Programming this register when the DMA channel is enabled may have unpredictable side effects.

### <span id="page-841-1"></span>**Table 710. DMA Channel Linked List Item registers (LLI[0:7], 0x2008 0108 (LLI0) to 0x2008 01E8 (LLI7)) bit description**



### **35.5.19 DMA channel control registers**

The eight read/write Control Registers contain DMA channel control information such as the transfer size, burst size, and transfer width. Each register is programmed directly by software before the DMA channel is enabled. When the channel is enabled the register is updated by following the linked list when a complete packet of data has been transferred. Reading the register while the channel is active does not give useful information. This is because by the time software has processed the value read, the channel may have advanced. It is intended to be read-only when a channel has stopped. [Table 711](#page-842-0) shows the bit assignments of the Control Register.

### **35.5.19.1 Protection and access information**

AHB access information is provided to the source and/or destination peripherals when a transfer occurs, although on these devices this has no effect. The transfer information is provided by programming the DMA channel (the Prot bits of the Control Register, and the Lock bit of the Config Register). These bits are programmed by software, and can be used by peripherals. Three bits of information are provided, and are used as shown in [Table 711](#page-842-0).

<span id="page-842-0"></span>**Table 711. DMA Channel Control registers (CONTROL[0:7], 0x2008 010C (CONTROL0) to 0x2008 01EC (CONTROL7)) bit description**

| <b>Bit</b> | Symbol              | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11:0       | <b>TRANSFERSIZE</b> | Transfer size. This field sets the size of the transfer when the DMA controller is the flow<br>controller, in which case the value must be set before the channel is enabled. Transfer size is<br>updated as data transfers are completed.                                                                                                                                                                                                             |
|            |                     | A read from this field indicates the number of transfers completed on the destination bus.<br>Reading the register when the channel is active does not give useful information because by the<br>time that the software has processed the value read, the channel might have progressed. It is<br>intended to be used only when a channel is enabled and then disabled. The transfer size value<br>is not used if a peripheral is the flow controller. |
|            | 14:12 SBSIZE        | Source burst size. Indicates the number of transfers that make up a source burst. This value<br>must be set to the burst size of the source peripheral, or if the source is memory, to the memory<br>boundary size. The burst size is the amount of data that is transferred when the DMACBREQ<br>signal goes active in the source peripheral.<br>$000 - 1$                                                                                            |
|            |                     | $001 - 4$                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            |                     | $010 - 8$                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            |                     | $011 - 16$                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                     | $100 - 32$                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                     | $101 - 64$                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                     | $110 - 128$                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|            |                     | 111 - 256                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            | 17:15 DBSIZE        | Destination burst size. Indicates the number of transfers that make up a destination burst<br>transfer request. This value must be set to the burst size of the destination peripheral or, if the<br>destination is memory, to the memory boundary size. The burst size is the amount of data that is<br>transferred when the DMACBREQ signal goes active in the destination peripheral.                                                               |
|            |                     | $000 - 1$                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            |                     | $001 - 4$                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            |                     | $010 - 8$                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            |                     | $011 - 16$                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                     | $100 - 32$                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                     | $101 - 64$                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                     | 110 - 128                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            |                     | 111 - 256                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            | 20:18 SWIDTH        | Source transfer width. The source and destination widths can be different from each other. The<br>hardware automatically packs and unpacks the data as required.<br>000 - Byte (8-bit)                                                                                                                                                                                                                                                                 |
|            |                     | 001 - Halfword (16-bit)                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |                     | 010 - Word (32-bit)                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            |                     | 011 to 111 - Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                  |



# **Table 711. DMA Channel Control registers (CONTROL[0:7], 0x2008 010C (CONTROL0) to 0x2008 01EC (CONTROL7))**

# **35.5.20 DMA Channel Configuration registers**

The eight Config Registers are read/write with the exception of bit[17] which is read-only. These registers configure each DMA channel. The registers are not updated when a new LLI is requested. [Table 712](#page-844-0) shows the bit assignments of the Config Register.

<span id="page-844-0"></span>**Table 712. DMA Channel Configuration registers (CONFIG[0:7], 0x2008 0110 (CONFIG0) to 0x2008 01F0 (CONFIG7)) bit description**

| Bit   | <b>Symbol</b>       | <b>Description</b>                                                                                                                                                                                                                                                                                                                                            |
|-------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | E.                  | Channel enable. Reading this bit indicates whether a channel is currently enabled or<br>disabled:                                                                                                                                                                                                                                                             |
|       |                     | $0 =$ channel disabled.                                                                                                                                                                                                                                                                                                                                       |
|       |                     | $1 =$ channel enabled.                                                                                                                                                                                                                                                                                                                                        |
|       |                     | The Channel Enable bit status can also be found by reading the DMACEnbldChns<br>Register.                                                                                                                                                                                                                                                                     |
|       |                     | A channel is enabled by setting this bit.                                                                                                                                                                                                                                                                                                                     |
|       |                     | A channel can be disabled by clearing the Enable bit. This causes the current AHB<br>transfer (if one is in progress) to complete and the channel is then disabled. Any data in<br>the FIFO of the relevant channel is lost. Restarting the channel by setting the Channel<br>Enable bit has unpredictable effects, the channel must be fully re-initialized. |
|       |                     | The channel is also disabled, and Channel Enable bit cleared, when the last LLI is<br>reached, the DMA transfer is completed, or if a channel error is encountered.                                                                                                                                                                                           |
|       |                     | If a channel must be disabled without losing data in the FIFO, the Halt bit must be set so<br>that further DMA requests are ignored. The Active bit must then be polled until it reaches<br>0, indicating that there is no data left in the FIFO. Finally, the Channel Enable bit can be<br>cleared.                                                          |
|       |                     | Remark: it is important to be aware that for memory-to-peripheral or memory-to-memory<br>transfers, the DMA controller starts filling the related channel FIFO as soon as the<br>channel is enabled. Therefore the source data must be set up in memory prior to enabling<br>channels using those transfer types.                                             |
| 5:1   | SRCPERIPHERAL       | Source peripheral. This value selects the DMA source request peripheral. This field is<br>ignored if the source of the transfer is from memory. See Table 692 for peripheral<br>identification.                                                                                                                                                               |
| 10:6  | DESTPERIPHERAL      | Destination peripheral. This value selects the DMA destination request peripheral. This<br>field is ignored if the destination of the transfer is to memory. See Table 692 for peripheral<br>identification.                                                                                                                                                  |
| 13:11 | <b>TRANSFERTYPE</b> | This value indicates the type of transfer and specifies the flow controller. The transfer type<br>can be memory-to-memory, memory-to-peripheral, peripheral-to-memory, or<br>peripheral-to-peripheral. Flow can be controlled by the DMA controller, the source<br>peripheral, or the destination peripheral.                                                 |
|       |                     | Refer to Table 713 for the encoding of this field.                                                                                                                                                                                                                                                                                                            |
| 14    | IE                  | Interrupt error mask. When cleared, this bit masks out the error interrupt of the relevant<br>channel.                                                                                                                                                                                                                                                        |
| 15    | <b>ITC</b>          | Terminal count interrupt mask. When cleared, this bit masks out the terminal count<br>interrupt of the relevant channel.                                                                                                                                                                                                                                      |
| 16    | L                   | Lock. When set, this bit enables locked transfers. This information is not used on these<br>devices.                                                                                                                                                                                                                                                          |





### **35.5.20.1 Lock control**

The lock control may set the lock bit by writing a 1 to bit 16 of the Config Register. When a burst occurs, the AHB arbiter will not de-grant the master during the burst until the lock is de-asserted. The DMA Controller can be locked for a a single burst such as a long source fetch burst or a long destination drain burst. The DMA Controller does not usually assert the lock continuously for a source fetch burst followed by a destination drain burst.

There are situations when the DMA Controller asserts the lock for source transfers followed by destination transfers. This is possible when internal conditions in the DMA Controller permit it to perform a source fetch followed by a destination drain back-to-back.

### **35.5.20.2 Transfer type**

[Table 713](#page-845-0) lists the bit values of the transfer type bits identified in [Table 712](#page-844-0).

<span id="page-845-0"></span>

# **35.6 Using the DMA controller**

### **35.6.1 Programming the DMA controller**

All accesses to the DMA Controller internal register must be word (32-bit) reads and writes.

### **35.6.1.1 Enabling the DMA controller**

To enable the DMA controller set the Enable bit in the Config register.

### **35.6.1.2 Disabling the DMA controller**

To disable the DMA controller:

- **•** Read the EnbldChns register and ensure that all the DMA channels have been disabled. If any channels are active, see Disabling a DMA channel.
- **•** Disable the DMA controller by writing 0 to the DMA Enable bit in the Config register.

### **35.6.1.3 Enabling a DMA channel**

To enable the DMA channel set the channel enable bit in the relevant DMA channel configuration register. Note that the channel must be fully initialized before it is enabled.

### **35.6.1.4 Disabling a DMA channel**

A DMA channel can be disabled in three ways:

- **•** By writing directly to the channel enable bit. Any outstanding data in the FIFO's is lost if this method is used.
- **•** By using the active and halt bits in conjunction with the channel enable bit.
- **•** By waiting until the transfer completes. This automatically clears the channel.

### **Disabling a DMA channel and losing data in the FIFO**

Clear the relevant channel enable bit in the relevant channel configuration register. The current AHB transfer (if one is in progress) completes and the channel is disabled. Any data in the FIFO is lost. The channel must be fully re-initialized before it is enabled again.

### **Disabling the DMA channel without losing data in the FIFO**

- **•** Set the halt bit in the relevant channel configuration register. This causes any future DMA request to be ignored.
- **•** Poll the active bit in the relevant channel configuration register until it reaches 0. This bit indicates whether there is any data in the channel that has to be transferred.
- **•** Clear the channel enable bit in the relevant channel configuration register

### **35.6.1.5 Setting up a new DMA transfer**

To set up a new DMA transfer:

If the channel is not set aside for the DMA transaction:

- 1. Read the EnbldChns controller register and find out which channels are inactive.
- 2. Choose an inactive channel that has the required priority.

3. Program the DMA controller

### **35.6.1.6 Halting a DMA channel**

Set the halt bit in the relevant DMA channel configuration register. The current source request is serviced. Any further source DMA request is ignored until the halt bit is cleared.

### **35.6.1.7 Programming a DMA channel**

- 1. Choose a free DMA channel with the priority needed. DMA channel 0 has the highest priority and DMA channel 7 the lowest priority.
- 2. Clear any pending interrupts on the channel to be used by writing to the IntTCClear and IntErrClear register. The previous channel operation might have left interrupt active.
- 3. Write the source address into the SrcAddr register.
- 4. Write the destination address into the DestAddr register.
- 5. Write the address of the next LLI into the LLI register. If the transfer comprises of a single packet of data then 0 must be written into this register.
- 6. Write the control information into the Control register.
- 7. Write the channel configuration information into the Config register. If the enable bit is set then the DMA channel is automatically enabled.

### **35.6.2 Flow control**

The device that controls the length of the packet is known as the flow controller. The flow controller is usually the DMA controller, where the packet length is programmed by software before the DMA channel is enabled. Most peripherals are not able to be the flow controller, but when this feature is supported, it can be used by either the source or destination peripheral.

When the DMA transfer is completed:

- 1. The DMA Controller issues an acknowledge to the peripheral in order to indicate that the transfer has finished.
- 2. A TC interrupt is generated, if enabled.
- 3. The DMA Controller moves on to the next LLI.

The following sections describe the DMA Controller data flow sequences for the four allowed transfer types:

- **•** Memory-to-peripheral.
- **•** Peripheral-to-memory.
- **•** Memory-to-memory.
- **•** Peripheral-to-peripheral.

Each transfer type other than memory-to-memory can have either the peripheral or the DMA controller as the flow controller, resulting in 8 possible control scenarios.

[Table 714](#page-848-0) indicates the request signals used for each type of transfer.

<span id="page-848-0"></span>



### **35.6.2.1 Peripheral-to-memory or memory-to-peripheral DMA flow**

For a peripheral-to-memory or memory-to-peripheral DMA flow, the following sequence occurs:

- 1. Program and enable the DMA channel.
- 2. Wait for a DMA request.
- 3. The DMA Controller starts transferring data when:
	- **–** The DMA request goes active.
	- **–** The DMA stream has the highest pending priority.
	- **–** The DMA Controller is the bus master of the AHB bus.
- 4. If an error occurs while transferring the data, an error interrupt is generated and disables the DMA stream, and the flow sequence ends.
- 5. Decrement the transfer count.
- 6. If the transfer has completed (indicated by the transfer count reaching 0 if the DMA controller is performing flow control, or by the peripheral sending a DMA request if the peripheral is performing flow control):
	- **–** The DMA Controller responds with a DMA acknowledge.
	- **–** The terminal count interrupt is generated (this interrupt can be masked).
	- **–** If the LLI Register is not 0, then reload the SrcAddr, DestAddr, LLI, and Control registers and go to back to step 2. However, if LLI is 0, the DMA stream is disabled and the flow sequence ends.

### **35.6.2.2 Peripheral-to-peripheral DMA flow**

For a peripheral-to-peripheral DMA flow, the following sequence occurs:

- 1. Program and enable the DMA channel.
- 2. Wait for a source DMA request.
- 3. The DMA Controller starts transferring data when:
	- **–** The DMA request goes active.
	- **–** The DMA stream has the highest pending priority.
	- **–** The DMA Controller is the bus master of the AHB bus.
- 4. If an error occurs while transferring the data an error interrupt is generated, the DMA stream is disabled, and the flow sequence ends.
- 5. Decrement the transfer count.
- 6. If the transfer has completed (indicated by the transfer count reaching 0 if the DMA controller is performing flow control, or by the peripheral sending a DMA request if the peripheral is performing flow control):
	- **–** The DMA Controller responds with a DMA acknowledge to the source peripheral.
	- **–** Further source DMA requests are ignored.
- 7. When the destination DMA request goes active and there is data in the DMA Controller FIFO, transfer data into the destination peripheral.
- 8. If an error occurs while transferring the data, an error interrupt is generated, the DMA stream is disabled, and the flow sequence ends.
- 9. If the transfer has completed it is indicated by the transfer count reaching 0 if the DMA controller is the flow controller. or by the peripheral sending a DMA request if the peripheral is performing flow control. The following happens:
	- **–** The DMA Controller responds with a DMA acknowledge to the destination peripheral.
	- **–** The terminal count interrupt is generated (this interrupt can be masked).
	- **–** If the LLI Register is not 0, then reload the SrcAddr, DestAddr, LLI, and Control Registers and go to back to step 2. However, if LLI is 0, the DMA stream is disabled and the flow sequence ends.

### **35.6.2.3 Memory-to-memory DMA flow**

For a memory-to-memory DMA flow the following sequence occurs:

- 1. Program and enable the DMA channel.
- 2. Transfer data whenever the DMA channel has the highest pending priority and the DMA Controller gains mastership of the AHB bus.
- 3. If an error occurs while transferring the data, generate an error interrupt and disable the DMA stream.
- 4. Decrement the transfer count.
- 5. If the count has reached zero:
	- **–** Generate a terminal count interrupt (the interrupt can be masked).
	- **–** If the LLI Register is not 0, then reload the SrcAddr, DestAddr, LLI, and Control Registers and go to back to step 2. However, if LLI is 0, the DMA stream is disabled and the flow sequence ends.

**Note:** Memory-to-memory transfers should be programmed with a low channel priority, otherwise other DMA channels cannot access the bus until the memory-to-memory transfer has finished, or other AHB masters cannot perform any transaction.

# **35.6.3 Interrupt requests**

Interrupt requests can be generated when an AHB error is encountered or at the end of a transfer (terminal count), after all the data corresponding to the current LLI has been transferred to the destination. The interrupts can be masked by programming bits in the relevant Control and Config Channel Registers. The interrupt requests from all DMA

channels can be found in the RawIntTCStat and RawIntErrStat registers. The masked versions of the DMA interrupt data is contained in the IntTCStat and IntErrStat registers. The IntStat register then combines the IntTCStat and IntErrStat requests into a single register to enable the source of an interrupt to be found quickly. Writing to the IntTCClear or the IntErrClr Registers with a bit set to 1 enables selective clearing of interrupts.

### **35.6.3.1 Hardware interrupt sequence flow**

When a DMA interrupt request occurs, the Interrupt Service Routine needs to:

- 1. Read the IntTCStat Register to determine whether the interrupt was generated due to the end of the transfer (terminal count). A 1 bit indicates that the transfer completed. If more than one request is active, it is recommended that the highest priority channels be checked first.
- 2. Read the IntErrStat Register to determine whether the interrupt was generated due to an error occurring. A 1 bit indicates that an error occurred.
- 3. Service the interrupt request. The channel that caused the interrupt can be determined by reading the IntStat register. If more than one request is active, the one with the highest priority should generally be serviced first.
- 4. For a terminal count interrupt, write a 1 to the relevant bit of the IntTCClr Register. For an error interrupt write a 1 to the relevant bit of the IntErrClr Register to clear the interrupt request.

### **35.6.4 Address generation**

Address generation can be either incrementing or non-incrementing (address wrapping is not supported).

Some devices, especially memories, disallow burst accesses across certain address boundaries. The DMA controller assumes that this is the case with any source or destination area that is configured for incrementing addressing. This boundary is assumed to be aligned with the specified burst size. For example, if the channel is set for 16-transfer burst to a 32-bit wide device then the boundary is 64-bytes aligned (that is address bits [5:0] equal 0). If a DMA burst is to cross one of these boundaries, then, instead of a burst, that transfer is split into separate AHB transactions.

### **35.6.4.1 Word-aligned transfers across a boundary**

The channel is configured for 16-transfer bursts, each transfer 32-bits wide, to a destination for which address incrementing is enabled. The start address for the current burst is 0x0C00 0024, the next boundary (calculated from the burst size and transfer width) is 0x0C00 0040.

The transfer will be split into two AHB transactions:

- **•** a 7-transfer burst starting at address 0x0C00 0024
- **•** a 9-transfer burst starting at address 0x0C00 0040.

# **35.6.5 Scatter/gather**

Scatter/gather is supported through the use of linked lists. This means that the source and destination areas do not have to occupy contiguous areas in memory. Where scatter/gather is not required, the LLI Register must be set to 0.

The source and destination data areas are defined by a series of linked lists. Each Linked List Item (LLI) controls the transfer of one block of data, and then optionally loads another LLI to continue the DMA operation, or stops the DMA stream. The first LLI is programmed into the DMA Controller.

The data to be transferred described by an LLI (referred to as the packet of data) usually requires one or more DMA bursts (to each of the source and destination).

### **35.6.5.1 Linked list items**

A Linked List Item (LLI) consists of four words. These words are organized in the following order:

- 1. SrcAddr.
- 2. DestAddr.
- 3. LLI.
- 4. Control.

**Note:** The Config DMA channel Configuration Register is not part of the linked list item.

### **35.6.5.1.1 Programming the DMA controller for scatter/gather DMA**

To program the DMA Controller for scatter/gather DMA:

- 1. Write the LLIs for the complete DMA transfer to memory. Each linked list item contains four words:
	- **–** Source address.
	- **–** Destination address.
	- **–** Pointer to next LLI.
	- **–** Control word.

The last LLI has its linked list word pointer set to 0.

- 2. Choose a free DMA channel with the priority required. DMA channel 0 has the highest priority and DMA channel 7 the lowest priority.
- 3. Write the first linked list item, previously written to memory, to the relevant channel in the DMA Controller.
- 4. Write the channel configuration information to the channel Configuration Register and set the Channel Enable bit. The DMA Controller then transfers the first and then subsequent packets of data as each linked list item is loaded.
- 5. An interrupt can be generated at the end of each LLI depending on the Terminal Count bit in the Control Register. If this bit is set an interrupt is generated at the end of the relevant LLI. The interrupt request must then be serviced and the relevant bit in the IntTCClear Register must be set to clear the interrupt.

### **35.6.5.1.2 Example of scatter/gather DMA**

See [Figure 165](#page-852-0) for an example of an LLI. A section of memory is to be transferred to a peripheral. The addresses of each LLI entry are given, in hexadecimal, at the left-hand side of the figure. In this example, the LLIs describing the transfer are to be stored contiguously from address 0x2002 0000, but they could be located anywhere. The right side of the figure shows the memory containing the data to be transferred.



<span id="page-852-0"></span>The first LLI, stored at 0x2002 0000, defines the first block of data to be transferred, which is the data stored from address 0x2002 A200 to 0x2002 ADFF:

- **•** Source start address 0x2002 A200.
- **•** Destination address set to the destination peripheral address.
- **•** Transfer width, word (32-bit).
- **•** Transfer size, 3072 bytes (0XC00).
- **•** Source and destination burst sizes, 16 transfers.
- **•** Next LLI address, 0x2002 0010.

The second LLI, stored at 0x2002 0010, describes the next block of data to be transferred:

- **•** Source start address 0x2002 B200.
- **•** Destination address set to the destination peripheral address.
- **•** Transfer width, word (32-bit).
- **•** Transfer size, 3072 bytes (0xC00).
- **•** Source and destination burst sizes, 16 transfers.
- **•** Next LLI address, 0x2002 0020.

A chain of descriptors is built up, each one pointing to the next in the series. To initialize the DMA stream, the first LLI, 0x2002 0000, is programmed into the DMA Controller. When the first packet of data has been transferred the next LLI is automatically loaded.

The final LLI is stored at 0x2002 0070 and contains:

UM10562 **All information provided in this document is subject to legal disclaimers.** © NXP B.V. 2013. All rights reserved.

- **•** Source start address 0x2003 1200.
- **•** Destination address set to the destination peripheral address.
- **•** Transfer width, word (32-bit).
- **•** Transfer size, 3072 bytes (0xC00).
- **•** Source and destination burst sizes, 16 transfers.
- **•** Next LLI address, 0x0.

Because the next LLI address is set to zero, this is the last descriptor, and the DMA channel is disabled after transferring the last item of data. The channel is probably set to generate an interrupt at this point to indicate to the ARM processor that the channel can be reprogrammed.

# **UM10562**

**Chapter 36: LPC408x/407x CRC engine**

**Rev. 2 — 6 March 2013 User manual**

# **36.1 Introduction**

The Cyclic Redundancy Check (CRC) generator with programmable polynomial settings supports several CRC standards commonly used. To save system power and bus bandwidth, the CRC engine supports DMA transfers in addition to software PIO operations using the CPU.

# **36.2 Features**

- **•** Supports three common polynomials CRC-CCITT, CRC-16, and CRC-32.
	- $-$  CRC-CCITT:  $x^{16} + x^{12} + x^5 + 1$
	- $-$  CRC-16:  $x^{16}$  +  $x^{15}$  +  $x^{2}$  + 1
	- $-$  CRC-32:  $x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1$
- **•** Bit order reverse and 1's complement programmable setting for input data and CRC sum.
- **•** Programmable seed number setting.
- **•** Supports CPU PIO or DMA back-to-back transfer.
- **•** Accept any size of data width per write: 8, 16 or 32-bit.
	- **–** 8-bit write: 1-cycle operation
	- **–** 16-bit write: 2-cycle operation (8-bit x 2-cycle)
	- **–** 32-bit write: 4-cycle operation (8-bit x 4-cycle)

# **Chapter 36: LPC408x/407x CRC engine**

# **36.3 Description**



# **36.4 Register description**



<span id="page-856-2"></span>[1] Reset Value reflects the data stored in used bits only. It does not include content of reserved bits.

# **36.4.1 CRC mode register**

### <span id="page-856-1"></span>**Table 716. CRC mode register (MODE - address 0x2009 0000) bit description**



# **36.4.2 CRC seed register**

### <span id="page-856-0"></span>**Table 717. CRC seed register (SEED - address 0x2009 0004) bit description**



# **36.4.3 CRC checksum register**

This register is a read-only register containing the most recent checksum.

### <span id="page-857-0"></span>**Table 718. CRC checksum register (SUM - address 0x2009 0008) bit description**



# **36.4.4 CRC data register**

This register is a write-only register containing the data block for which the CRC sum will be calculated.

### <span id="page-857-1"></span>**Table 719. CRC data register (DATA - address 0x2009 0008) bit description**



### **Chapter 36: LPC408x/407x CRC engine**

# **36.5 Functional description**

The following sections describe the register settings for each supported CRC standard:

### **CRC-CCITT set-up**

Polynomial =  $x^{16}$  +  $x^{12}$  +  $x^{5}$  + 1 Seed Value = 0xFFFF Bit order reverse for data input: NO 1's complement for data input: NO Bit order reverse for CRC sum: NO 1's complement for CRC sum: NO CRC\_MODE = 0x0000 0000  $CRC$  SEED = 0x0000 FFFF

### **CRC-16 set-up**

Polynomial =  $x^{16}$  +  $x^{15}$  +  $x^{2}$  + 1 Seed Value = 0x0000 Bit order reverse for data input: YES 1's complement for data input: NO Bit order reverse for CRC sum: YES 1's complement for CRC sum: NO CRC\_MODE = 0x0000 0015 CRC\_SEED = 0x0000 0000

### **CRC-32 set-up**

Polynomial =  $x^{32}$ +  $x^{26}$  +  $x^{23}$  +  $x^{22}$  +  $x^{16}$  +  $x^{12}$  +  $x^{11}$  +  $x^{10}$  +  $x^8$  +  $x^7$  +  $x^5$  +  $x^4$  +  $x^2$  +  $x$  + 1 Seed Value = 0xFFFF FFFF Bit order reverse for data input: YES 1's complement for data input: NO Bit order reverse for CRC sum: YES 1's complement for CRC sum: YES CRC\_MODE = 0x0000 0036 CRC\_SEED = 0xFFFF FFFF

**UM10562**

**Chapter 37: LPC408x/407x EEPROM memory**

**Rev. 2 — 6 March 2013 User manual**

# **37.1 Basic configuration**

The EEPROM is configured using the following registers:

- 1. Power: The EEPROM is enabled after a device reset, but may be turned off if it is not needed., or to save power. See [Section 37.5.1.7\)](#page-868-0).
- 2. Clocking: Timing for the EEPROM must be set up before it can be used. See [Section 37.5.1.5](#page-867-0) and [Section 37.5.1.6](#page-867-1).
- 3. Interrupts: Interrupts are controlled using a set of registers, see [Section 37.5.2](#page-869-0). Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register, see [Table 50](#page-80-0).

# **37.2 Description**

EEPROM is a non-volatile memory mainly used for storing relatively small amounts of data, for example for application settings. The EEPROM is indirectly accessed through address and data registers, so the CPU cannot execute code from EEPROM memory.



All communication with the actual EEPROM block is done through the 64 byte page buffer.

# **37.3 Features**

- **•** 4,032 bytes EEPROM on most devices
- **•** Access via address and data registers on the AHB bus
- **•** Less than 3 ms erase / program time
- **•** Endurance of > 100k erase / program cycles

# **37.4 EEPROM operation**

# **37.4.1 EEPROM device description**

EEPROM is a non-volatile memory mainly used for storing relatively small amounts of data, for example for storing settings.

There are three operations for accessing the memory: reading, writing and erase/program. "Writing" to memory is split up into two separate operations, writing and erase/program. The first operation, which will be called "writing" in this document, is not really updating the memory, but only updating the temporary data register called the "page register". The page register needs to be written with a minimum 1 byte and a maximum 64 bytes before the second operation, which is called "erase/program" in this document, can be used to actually update the non-volatile memory. Note that the data written to the page register is not "cached"; it cannot be read before it is actually programmed into non-volatile memory.

The 64-byte page register is the same size as a page in EEPROM memory. The 4,032 bytes EEPROM on most devices contains 63 pages. Devices with a 2 kB EEPROM provide 2,048 bytes on 32 pages.

### **37.4.2 EEPROM operations**

An EEPROM device cannot be programmed directly. Writing data to it and the actual erase/program of the memory are two separate steps. The page register (64 bytes) will temporarily hold write data. But as soon as this data needs to be read from the EEPROM or data needs to be written to another page, the contents of the page register first needs to be programmed into the EEPROM memory.

The following sections explain the EEPROM operations (read, write and erase/program) in more detail.

# **37.4.2.1 Writing**

The EEPROM controller supports writing of 8-bit, 16-bit, or 32-bit elements. Since the EEPROM device doesn't directly support 32-bit write operations, the controller splits the operation into two 16-bit operations.

For doing a write operation first an address needs to be written into the address register and the kind of write operation needs to be selected in the command register. This can be done in any order. After this the data is written to the write data register, which automatically starts the write operation on the EEPROM device.

# **Chapter 37: LPC408x/407x EEPROM memory**



A write operation causes an automatic post-increment of the address. This allows consecutive writes to the page register without the need of writing a new address for every write operation. Of course the address register could be written with another address value to write to another location.



If the data register is written while a previous EEPROM operation is still pending, the write transfer on the system bus is stalled until the previous operation is finished. This can be avoided by polling the interrupt status register to see if an operation is still pending before starting the write operation.

Software has to make sure that the following rules are followed:

**•** overwriting (writing it two times before an erase/program operation) one of the locations in a 64-byte page register is not allowed. It will cause the loss of the previously written data

- **•** in case the default address post-incrementing is used, the upper boundary of the page register may not be crossed
- **•** the contents of the page register needs to be programmed into non-volatile memory before it can be read back
- **•** write operations to a misaligned address will result in an error response on the write transfer to the write data register (for example a 32-bit write operation to an address other than a multiple of 0x4). The operation will not be performed.

# **37.4.2.2 Erase/Programming**

After the page register has been written with user data, it still has to programmed into non-volatile memory. This is a separate step. Only writing to the page register will not write the EEPROM memory.

Programming the page into memory takes a relatively long time, therefore the corresponding interrupt can be enabled, or the interrupt status bit can be polled to avoid stalling of the system bus.

An erase/program operation starts by providing the MSBs of the address that selects the page in memory. The 6 LSBs are "don't care". The operation is started by writing the command register (selecting the erase/program operation). Before beginning a programming operation, the EEPROM status should be polled to insure that the last write operation has been completed.



### **37.4.2.3 Reading**

The EEPROM controller supports reading 8-bit, 16-bit, or 32-bit elements. Since the EEPROM device doesn't support 32-bit operations the controller splits the operation into two 16-bit operations.

For doing a read operation, an address first needs to be written into the address register. Then the operation needs to be selected in the command register. Writing the command register will automatically start the read operation on the EEPROM device.

# **Chapter 37: LPC408x/407x EEPROM memory**



If the read data register is read while the read operation is still pending, then the read transfer on the system bus is stalled until the previous read operation is finished. This can be avoided by polling the interrupt status register to see if the operation is still pending before reading the read data register.

Read operations will automatically post-increment the address register. This allows consecutive reads from the EEPROM memory without the need of writing a new address for every read operation. By setting the read data prefetch bit in the command register, reading from the read data register automatically starts up a read operation from the next (incremented) address location. When doing consecutive reads in this way, the first read operation is started as result of writing the command register. The following read operations are started as result of reading the read data register to obtain the result of the previous read operations.

Read operations from a misaligned address will result on an error response on the write transfer to the command register (for example a 32-bit read operation from an address other than a multiple of 0x4). The operation will not be performed.

### **37.4.2.4 Exceptions**

The controller can generate exceptions in the following situations:

- **•** Writing a read-only register or reading a write-only register
- **•** A transfer to a non-existing register location
### **37.5 Register description**

[Table 720](#page-864-0) shows the registers related to EEPROM operation. Details of each register follow.

#### <span id="page-864-0"></span>**Table 720. Register overview: EEPROM controller (base address 0x0020 0000)**



<span id="page-864-1"></span>[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

### **37.5.1 EEPROM control registers**

### **37.5.1.1 EEPROM command register**

The EEPROM command register is used to select and start a read, write or erase/program operation. Read and erase/program operations are started on the EEPROM device as a side-effect of writing to this register. (Write operations are started as a side-effect of writing to the write data register).

<span id="page-865-1"></span>**Table 721. EEPROM command register (CMD - address 0x0020 0080) bit description**

| <b>CMD</b><br>Command.<br>2:0<br>0<br>$000:8$ -bit read<br>001: 16-bit read<br>010: 32-bit read<br>$011: 8$ -bit write<br>100: 16-bit write                                                                                                                                                                       | <b>Reset value</b> |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
|                                                                                                                                                                                                                                                                                                                   |                    |
|                                                                                                                                                                                                                                                                                                                   |                    |
|                                                                                                                                                                                                                                                                                                                   |                    |
|                                                                                                                                                                                                                                                                                                                   |                    |
|                                                                                                                                                                                                                                                                                                                   |                    |
|                                                                                                                                                                                                                                                                                                                   |                    |
| 101: 32-bit write                                                                                                                                                                                                                                                                                                 |                    |
| 110: erase/program page                                                                                                                                                                                                                                                                                           |                    |
| 111: reserved                                                                                                                                                                                                                                                                                                     |                    |
| 3<br>RDPREFETCH<br>Read data prefetch bit.<br>0                                                                                                                                                                                                                                                                   |                    |
| 0: do not prefetch next read data as result of reading from the read data register.                                                                                                                                                                                                                               |                    |
| 1: prefetch read data as result of reading from the read data register.                                                                                                                                                                                                                                           |                    |
| When this bit is set multiple consecutive data elements can be read without the<br>need of programming new address values in the address register. The address<br>post-increment and the automatic read data prefetch (if enabled) allow only reading<br>from the read data register to be done to read the data. |                    |
| Reserved. Read value is undefined, only zero should be written.<br>NА<br>31:4                                                                                                                                                                                                                                     |                    |

### **37.5.1.2 EEPROM address register**

The EEPROM address register is used to program the address for read, write or erase/program operations.

<span id="page-865-0"></span>



### **37.5.1.3 EEPROM write data register**

The EEPROM write data register is used to write data into the page register (write operations).

Writing this register will start the write operation as a side-effect. The address is post-incremented, so consecutive writes to this register can be done to write a burst of data, up to a maximum of 64 bytes. The address will be incremented automatically according to the data size of the write operation.

If data is written to this register while a previous operation (read, write or an erase/program) is still pending or being processed, the write command on the AHB is stalled until the previous operation is finished. To avoid stalling of the system bus, the interrupt status register can be used for polling the status of pending operations.

<span id="page-866-0"></span>**Table 723. EEPROM write data register (WDATA - address 0x0020 0088) bit description**

| <b>Bits</b> | Symbol       | <b>Description</b>                                                  |
|-------------|--------------|---------------------------------------------------------------------|
| 31:0        | <b>WDATA</b> | Write data.                                                         |
|             |              | In case of:                                                         |
|             |              | 8-bit write operations: bits [7:0] must contain valid write data.   |
|             |              | 16-bit write operations: bits [15:0] must contain valid write data. |
|             |              | 32-bit write operations: bits [31:0] must contain valid write data. |

### **37.5.1.4 EEPROM read data register**

The EEPROM read data register is used to read data from the non-volatile memory.

Reading this register will start the next read operation, and the address will be post-incremented. Consecutive reads from this register can be done to read a burst of data. The address will be incremented automatically according to the data size of the read operation.

If data is read from this register while the read operation is still pending the read command on the AHB bus is stalled until the pending operation is finished. To avoid stalling of the system bus, the interrupt status register can be used for polling the status of pending operations.

<span id="page-866-1"></span>



### **37.5.1.5 EEPROM wait state register**

The EEPROM controller uses the times specified by this register to perform various internal timing functions. The user must program the wait state fields with appropriate values for proper EEPROM erase/program operation. Programming a zero will result in a one cycle wait state.

#### **Example with cclk=120 MHz:**

PHASE3 =  $(15ns * cclk) - 1 = (15ns * 120MHz) - 1 = 1.8$ Therefore, PHASE3 = 2 PHASE2=( 55ns \* cclk) - 1 = (55ns \* 120MHz) - 1 = 5.8 Therefore,  $PHASE2 = 6$ PHASE1=( 35ns \* cclk) - 1 = (35ns \* 120MHz) - 1 = 3.2 Therefore,  $PHASE3 = 4$ 

#### <span id="page-867-0"></span>**Table 725. EEPROM wait state register (WSTATE - address 0x0020 0090) bit description**



### **37.5.1.6 EEPROM clock divider register**

The EEPROM requires a 375 kHz ±6.67% clock. This clock is generated by dividing the system bus clock. The clock divider register contains the division factor.

If the division factor is 0, the clock will be IDLE to save power.

$$
CLKDIV = \frac{cclk}{375kHz} - 1
$$

For example, if the CPU clock is 80 MHz:

CLKDIV = (cclk / 375 kHz) - 1 = (80 MHz / 375 kHz) - 1 = 212

### **Chapter 37: LPC408x/407x EEPROM memory**



#### <span id="page-868-0"></span>**Table 726. EEPROM clock divider register (CLKDIV - address 0x0020 0094) bit description**

### **37.5.1.7 EEPROM power down register**

The EEPROM power-down register can be used to put the EEPROM in power-down mode.

The EEPROM may not be put in power-down mode during a pending EEPROM operation. After clearing this bit, any EEPROM operation has to be suspended for 100  $\mu$ s while the EEPROM wakes up.

#### <span id="page-868-1"></span>**Table 727. EEPROM power down/DCM register (PWRDWN - address 0x0020 0098) bit description**



### **37.5.2 Interrupt registers**

These registers control interrupts from the EEPROM.

#### **37.5.2.1 Interrupt status register**

#### <span id="page-869-0"></span>**Table 728. Interrupt status register (INTSTAT - address 0x0020 0FE0) bit description**



The interrupt request output is asserted when the bitwise AND of INTSTAT and INTEN is nonzero. For the EEPROM read/write operation finished interrupt it is better not to enable the interrupt, but to only poll the bit in the INTSTAT register. This is because these operations are relatively fast operations that do not justify calling a interrupt service subroutine in software.

#### **37.5.2.2 Interrupt status clear register**

#### <span id="page-869-1"></span>**Table 729. Interrupt status clear register (INTSTATCLR - address 0x0020 0FE8) bit description**



#### **Chapter 37: LPC408x/407x EEPROM memory**

### **37.5.2.3 Interrupt status set**

#### <span id="page-870-2"></span>**Table 730. Interrupt status set register (INTSTATSET - address 0x0020 0FEC)**



### **37.5.2.4 Interrupt enable register**

#### <span id="page-870-0"></span>**Table 731. Interrupt enable register (INTEN - address 0x0020 0FE4) bit description**



This is a Read-only register. Changes to this register must be made using the INTENSET and INTENCLR registers. The interrupt request output is asserted when the bitwise AND of INTSTAT and INTEN is a non-zero value. For EEPROM read/write completed operations, it is better not to enable the interrupt, but to poll the bit in the INTSTAT register. This is because these operations are relatively fast and do not justify calling an interrupt service subroutine in software.

### **37.5.2.5 Interrupt enable clear register**

<span id="page-870-1"></span>



### **Chapter 37: LPC408x/407x EEPROM memory**



#### **Table 732. Interrupt enable clear register (INTENCLR - address 0x0020 0FD8) bit description**

### **37.5.2.6 Interrupt enable set register**

### <span id="page-871-0"></span>**Table 733. Interrupt enable set register (INTENSET - address 0x0020 0FDC) bit description**



# **UM10562**

**Chapter 38: LPC408x/407x Flash memory**

**Rev. 2 — 6 March 2013 User manual**

### **38.1 Introduction**

The boot loader controls initial operation after reset and also provides the tools for programming the flash memory. This could be initial programming of a blank device, erasure and re-programming of a previously programmed device, or programming of the flash memory by the application program in a running system.

### **38.2 Features**

- **•** In-System Programming: In-System programming (ISP) is programming or reprogramming the on-chip flash memory, using the boot loader software and UART0 serial port. This can be done when the part resides in the end-user board.
- **•** In Application Programming: In-Application (IAP) programming is performing erase and write operation on the on-chip flash memory, as directed by the end-user application code.
- **•** Flash signature generation: built-in hardware can generate a signature for a range of flash addresses, or for the entire flash memory.

## **38.3 Description**

The flash boot loader code is executed every time the part is powered on or reset. The loader can execute the ISP command handler or the user application code. A LOW level after reset at pin P2[10] is considered an external hardware request to start the ISP command handler using UART0 pins P0[2] (U0\_TXD) and P0[3] (U0\_RXD). Assuming that power supply pins are on their nominal levels when the rising edge on RESET pin is generated, it may take up to 3 ms before P2[10] is sampled and the decision on whether to continue with user code or ISP handler is made. If P2[10] is sampled low and the watchdog overflow flag is set, the external hardware request to start the ISP command handler is ignored. If there is no request for the ISP command handler execution (P2[10] is sampled HIGH after reset), a search is made for a valid user program. If a valid user program is found then the execution control is transferred to it. If a valid user program is not found, the auto-baud routine is invoked.

Pin P2[10] is used as a hardware request signal for ISP and therefore requires special attention. Since P2[10] is in high impedance mode after reset, it is important that the user provides external hardware (a pull-up resistor or other device) to put the pin in a defined state. Otherwise unintended entry into ISP mode may occur.

When ISP mode is entered after a power on reset, the IRC frequency of 12 MHz is used to operate the CPU and peripherals. The baud rates that can easily be obtained in this case are: 9600 baud, 19200 baud, 38400 baud, 57600 baud, and 115200 baud.

A hardware flash signature generation capability is built into the flash memory. this feature can be used to create a signature that can then be used to verify flash contents. Details of flash signature generation are in [Section 38.10](#page-895-0).

### **38.3.1 Memory map after any reset**

When a user program begins execution after reset, the interrupt vectors are set to point to the beginning of flash memory.



### **38.3.1.1 Criterion for Valid User Code**

The reserved Cortex-M4 exception vector location 7 (offset 0x001C in the vector table) should contain the 2's complement of the check-sum of table entries 0 through 6. This causes the checksum of the first 8 table entries to be 0. The boot loader code checksums the first 8 locations in sector 0 of the flash. If the result is 0, then execution control is transferred to the user code.

If the signature is not valid, the auto-baud routine synchronizes with the host via serial port 0. The host should send a "?" (0x3F) as a synchronization character and wait for a response. The host side serial port settings should be 8 data bits, 1 stop bit and no parity. The auto-baud routine measures the bit time of the received synchronization character in terms of its own frequency and programs the baud rate generator of the serial port. It also sends an ASCII string ("Synchronized<CR><LF>") to the host. In response to this the host should send the same string ("Synchronized<CR><LF>"). The auto-baud routine looks at the received characters to verify synchronization. If synchronization is verified then

"OK<CR><LF>" string is sent to the host. The host should respond by sending the crystal frequency (in kHz) at which the part is running. For example, if the part is running at 10 MHz, the response from the host should be "10000<CR><LF>". "OK<CR><LF>" string is sent to the host after receiving the crystal frequency. If synchronization is not verified then the auto-baud routine waits again for a synchronization character. For auto-baud to work correctly in case of user invoked ISP, the CCLK frequency should be greater than or equal to 10 MHz.

For more details on Reset, PLL and startup/boot code interaction see [Section 3.10.1 "PLL](#page-61-0)  [and startup/boot code interaction"](#page-61-0).

Once the crystal frequency is received the part is initialized and the ISP command handler is invoked. For safety reasons an "Unlock" command is required before executing the commands resulting in flash erase/write operations and the "Go" command. The rest of the commands can be executed without the unlock command. The Unlock command is required to be executed once per ISP session. The Unlock command is explained in [Section 38.7 "ISP commands" on page 881](#page-881-0).

### **38.3.2 Communication protocol**

All ISP commands should be sent as single ASCII strings. Strings should be terminated with Carriage Return (CR) and/or Line Feed (LF) control characters. Extra <CR> and <LF> characters are ignored. All ISP responses are sent as <CR><LF> terminated ASCII strings. Data is sent and received in UU-encoded format.

### **38.3.2.1 ISP command format**

"Command Parameter\_0 Parameter\_1 … Parameter\_n<CR><LF>" "Data" (Data only for Write commands).

### **38.3.2.2 ISP response format**

"Return\_Code<CR><LF>Response\_0<CR><LF>Response\_1<CR><LF> … Response\_n<CR><LF>" "Data" (Data only for Read commands).

### **38.3.2.3 ISP data format**

The data stream is in UU-encoded format. The UU-encode algorithm converts 3 bytes of binary data in to 4 bytes of printable ASCII character set. It is more efficient than Hex format which converts 1 byte of binary data in to 2 bytes of ASCII hex. The sender should send the check-sum after transmitting 20 UU-encoded lines. The length of any UU-encoded line should not exceed 61 characters (bytes) i.e. it can hold 45 data bytes. The receiver should compare it with the check-sum of the received bytes. If the check-sum matches then the receiver should respond with "OK<CR><LF>" to continue further transmission. If the check-sum does not match the receiver should respond with "RESEND<CR><LF>". In response the sender should retransmit the bytes.

#### **38.3.2.4 ISP flow control**

A software XON/XOFF flow control scheme is used to prevent data loss due to buffer overrun. When the data arrives rapidly, the ASCII control character DC3 (0x13) is sent to stop the flow of data. Data flow is resumed by sending the ASCII control character DC1 (0x11). The host should also support the same flow control scheme.

#### **38.3.2.5 ISP command abort**

Commands can be aborted by sending the ASCII control character "ESC" (0x1B). This feature is not documented as a command under "ISP Commands" section. Once the escape code is received the ISP command handler waits for a new command.

### **38.3.2.6 Interrupts during IAP**

The on-chip flash memory is not accessible during IAP operations. When the user application code starts executing, the interrupt vectors from the user flash area are active. The user should either disable interrupts, or ensure that user interrupt vectors are active in RAM and that the interrupt handlers reside in RAM, before making an IAP call (see [Section 5.4 "Vector table remapping"\)](#page-82-0). The IAP code does not use or disable interrupts.

### <span id="page-875-0"></span>**38.3.2.7 Addresses in IAP and ISP commands**

IAP and ISP commands that reference memory addresses have a limited range. The command descriptions in [Section 38.7 "ISP commands"](#page-881-0) and [Section 38.8 "IAP](#page-889-0)  [commands"](#page-889-0) note RAM address or flash address or both. RAM addresses must be located

in on-chip RAM, addresses outside those ranges will be flagged as errors. Flash addresses must be located in on-chip Flash memory, addresses outside that range will be flagged as errors.

### <span id="page-876-0"></span>**38.3.2.8 RAM used by ISP command**

ISP commands use on-chip RAM from 0x1000 0118 to 0x1000 01FF. The user could use this area, but the contents may be lost upon reset. Flash programming commands use the top 32 bytes of on-chip RAM. The stack is located at RAM top - 32. The maximum stack usage is 256 bytes, growing downwards.

### **38.3.2.9 RAM used by Boot process prior to entering user program**

Following chip reset, the Boot program uses a subset of the RAM that is used for ISP command handling. This includes location 0x1000 0120 and also parts of the top 32 bytes of on-chip RAM. The stack is located at RAM top - 32. The maximum stack usage is 32 bytes. If the user program assumes that RAM is unchanged during a reset where power is not removed from the device, it is important to be aware of these exceptions.

### **38.3.2.10 RAM used by IAP command handler**

Flash programming commands use the top 32 bytes of on-chip RAM. The maximum stack usage in the user allocated stack space is 128 bytes, growing downwards.

### **38.4 Boot process flowchart**



### **38.5 Sector numbers**

Some IAP and ISP commands operate on "sectors" and specify sector numbers. The following table indicate the correspondence between sector numbers and memory addresses for devices containing 32, 64, 128, 256 and 512 kB of flash respectively. IAP and ISP routines are located in the Boot ROM.



#### **Table 734. Flash sectors details**

### <span id="page-879-0"></span>**38.6 Code Read Protection (CRP)**

Code Read Protection is a mechanism that allows user to enable different levels of security in the system so that access to the on-chip flash and use of the ISP can be restricted. When needed, CRP is invoked by programming a specific pattern in flash location at 0x0000 02FC. IAP commands are not affected by the code read protection.

#### **Important: Any CRP change becomes effective only after the device has gone through a power cycle.**



**Table 735. Code Read Protection options**



#### **Table 736. Code Read Protection hardware/software interaction**

If any CRP mode is enabled and access to the chip is allowed via the ISP, an unsupported or restricted ISP command will be terminated with return code CODE\_READ\_PROTECTION\_ENABLED.

### <span id="page-881-0"></span>**38.7 ISP commands**

The following commands are accepted by the ISP command handler. Detailed status codes are supported for each command. The command handler sends the return code INVALID\_COMMAND when an undefined command is received. Commands and return codes are in ASCII format.

CMD\_SUCCESS is sent by ISP command handler only when received ISP command has been completely executed and the new ISP command can be given by the host. Exceptions from this rule are "Set Baud Rate", "Write to RAM", "Read Memory", and "Go" commands.



#### **Table 737. ISP command summary**

### **38.7.1 Unlock <Unlock code>**

<span id="page-881-1"></span>



### **38.7.2 Set Baud Rate <Baud Rate> <stop bit>**

#### <span id="page-882-0"></span>**Table 739. ISP Set Baud Rate command**



When the Set Baud Rate command is used after ISP has been re-invoked by a user program (using the "Re-invoke ISP" IAP command, see [Section 38.8.9\)](#page-894-0), the clocking setup is returned to the initial state, i.e. running from the IRC with the PLL disconnected.

### **38.7.3 Echo <setting>**

<span id="page-882-1"></span>

### **38.7.4 Write to RAM <start address> <number of bytes>**

The host should send the data only after receiving the CMD\_SUCCESS return code. The host should send the check-sum after transmitting 20 UU-encoded lines. The checksum is generated by adding raw data (before UU-encoding) bytes and is reset after transmitting 20 UU-encoded lines. The length of any UU-encoded line should not exceed 61 characters (bytes) i.e. it can hold 45 data bytes. When the data fits in less than 20 UU-encoded lines then the check-sum should be of the actual number of bytes sent. The ISP command handler compares it with the check-sum of the received bytes. If the check-sum matches, the ISP command handler responds with "OK<CR><LF>" to continue further transmission. If the check-sum does not match, the ISP command handler responds with "RESEND<CR><LF>". In response the host should retransmit the bytes.



#### <span id="page-883-0"></span>**Table 741. ISP Write to RAM command**

### **38.7.5 Read Memory <address> <no. of bytes>**

The data stream is followed by the command success return code. The check-sum is sent after transmitting 20 UU-encoded lines. The checksum is generated by adding raw data (before UU-encoding) bytes and is reset after transmitting 20 UU-encoded lines. The length of any UU-encoded line should not exceed 61 characters (bytes) i.e. it can hold 45 data bytes. When the data fits in less than 20 UU-encoded lines then the check-sum is of actual number of bytes sent. The host should compare it with the checksum of the received bytes. If the check-sum matches then the host should respond with "OK<CR><LF>" to continue further transmission. If the check-sum does not match then the host should respond with "RESEND<CR><LF>". In response the ISP command handler sends the data again.



#### <span id="page-883-1"></span>**Table 742. ISP Read Memory command**

### **38.7.6 Prepare sector(s) for write operation <start sector number> <end sector number>**

This command makes flash write/erase operation a two step process.

<span id="page-884-0"></span>



### **38.7.7 Copy RAM to Flash <flash address> <RAM address> <no of bytes>**

#### <span id="page-884-1"></span>**Table 744. ISP Copy command**



### **38.7.8 Go <address> <mode>**

off.

<span id="page-885-0"></span>

### **38.7.9 Erase sector(s) <start sector number> <end sector number>**

following a chip reset. The CPU will be running from the 12 MHz IRC with the PLLs turned

<span id="page-885-1"></span>

### **38.7.10 Blank check sector(s) <sector number> <end sector number>**

<span id="page-886-0"></span>



### **38.7.11 Read Part Identification number**

#### <span id="page-886-1"></span>**Table 748. ISP Read Part Identification command**



<span id="page-886-3"></span>

### **38.7.12 Read Boot Code version number**

<span id="page-886-2"></span>



### **38.7.13 Read device serial number**

#### <span id="page-887-0"></span>**Table 751. ISP Read device serial number command**



### 38.7.14 Compare <address1> <address2> <no of bytes>

#### <span id="page-887-1"></span>**Table 752. ISP Compare command**



### **38.7.15 ISP Return Codes**

### **Table 753. ISP Return Codes Summary**



### <span id="page-889-0"></span>**38.8 IAP commands**

For in application programming the IAP routine should be called with a word pointer in register r0 pointing to memory (RAM) containing command code and parameters. The result from the IAP command is returned in the table pointed to by register r1. The user can reuse the command table for result by passing the same pointer in registers r0 and r1. The parameter table should be big enough to hold all the results in case if number of results are more than number of parameters. Parameter passing is illustrated in the [Figure 174](#page-890-0). The number of parameters and results vary according to the IAP command. The maximum number of parameters is 5, passed to the "Copy RAM to Flash" command. The maximum number of results is 4, returned by the "Read device serial number" command. The command handler sends the status code INVALID\_COMMAND when an undefined command is received. The IAP routine resides at location 0x1FFF 1FF0.

The IAP function could be called in the following way using C.

Define the IAP location entry point. Bit 0 of the IAP location is set since the Cortex-M4 uses only Thumb mode.

```
#define IAP LOCATION 0x1FFF1FF1
```
Define data structure or pointers to pass IAP command table and result table to the IAP function:

```
unsigned long command[5];
unsigned long output[5];
```
or

```
unsigned long * command;
unsigned long * output;
command=(unsigned long *) 0x...
output= (unsigned long *) 0x...
```
Define a pointer to function type, which takes two parameters and returns void. Note the IAP returns the result with the base address of the table residing in R1.

```
typedef void (*IAP)(unsigned int [],unsigned int[]);
IAP iap_entry;
```
#### Setting function pointer:

iap\_entry=(IAP) IAP\_LOCATION;

Whenever you wish to call IAP you could use the following statement.

```
iap_entry (command, output);
```
The IAP call could be simplified further by using the symbol definition file feature supported by ARM Linker in ADS (ARM Developer Suite). You could also call the IAP routine using assembly code.

Note that the first entry in the command table is the IAP command, followed by any required command parameters, starting with Param0. The first entry in the output table is the Return Code, followed by any other results, starting with Result0.

As per the ARM specification (The ARM Thumb Procedure Call Standard SWS ESPC 0002 A-05) up to 4 parameters can be passed in the r0, r1, r2 and r3 registers respectively. Additional parameters are passed on the stack. Up to 4 parameters can be returned in the r0, r1, r2 and r3 registers respectively. Additional parameters are returned indirectly via memory. Some of the IAP calls require more than 4 parameters. If the ARM suggested scheme is used for the parameter passing/returning then it might create problems due to difference in the C compiler implementation from different vendors. The suggested parameter passing scheme reduces such risk.

The flash memory is not accessible during a write or erase operation. IAP commands, which results in a flash write/erase operation, use 32 bytes of space in the top portion of the on-chip RAM for execution. The user program should not be use this space if IAP flash programming is permitted in the application.





**Table 754. IAP Command Summary**

<span id="page-890-0"></span>

### **38.8.1 Prepare sector(s) for write operation**

This command makes flash write/erase operation a two step process.

#### <span id="page-891-0"></span>**Table 755. IAP Prepare sector(s) for write operation command**



### **38.8.2 Copy RAM to Flash**

#### <span id="page-891-1"></span>**Table 756. IAP Copy RAM to Flash command**



### **38.8.3 Erase Sector(s)**

<span id="page-892-0"></span>

### **38.8.4 Blank check sector(s)**

<span id="page-892-1"></span>

### **38.8.5 Read part identification number**

#### <span id="page-892-2"></span>**Table 759. IAP Read part identification number command**



### **38.8.6 Read Boot Code version number**

#### <span id="page-893-0"></span>**Table 760. IAP Read Boot Code version number command**



### **38.8.7 Read device serial number**

#### <span id="page-893-1"></span>**Table 761. IAP Read device serial number command**



### **38.8.8 Compare <address1> <address2> <no of bytes>**

#### <span id="page-893-2"></span>**Table 762. IAP Compare command**



### **38.8.9 Re-invoke ISP**

<span id="page-894-1"></span><span id="page-894-0"></span>

### **38.8.10 IAP Status Codes**

### **Table 764. IAP Status Codes Summary**



### **38.9 JTAG flash programming interface**

Debug tools can write parts of the flash image to the RAM and then execute the IAP call "Copy RAM to Flash" repeatedly with proper offset.

### <span id="page-895-0"></span>**38.10 Flash signature generation**

The flash module contains a built-in signature generator. This generator can produce a 128-bit signature from a range of flash memory. A typical usage is to verify the flashed contents against a calculated signature (e.g. during programming).

The address range for generating a signature must be aligned on flash-word boundaries, i.e. 128-bit boundaries. Once started, signature generation completes independently. While signature generation is in progress, the flash memory cannot be accessed for other purposes, and an attempted read will cause a wait state to be asserted until signature generation is complete. Code outside of the flash (e.g. internal RAM) can be executed during signature generation. This can include interrupt services, if the interrupt vector table is re-mapped to memory other than the flash memory. The code that initiates signature generation should also be placed outside of the flash memory.

### **38.10.1 Register description for signature generation**



#### **Table 765. Register overview: Flash controller (base address 0x0020 0000)**

### **38.10.1.1 Signature generation address and control registers**

These registers control automatic signature generation. A signature can be generated for any part of the flash memory contents. The address range to be used for generation is defined by writing the start address to the signature start address register (FMSSTART) and the stop address to the signature stop address register (FMSSTOP. The start and stop addresses must be aligned to 128-bit boundaries and can be derived by dividing the byte address by 16.

Signature generation is started by setting the SIG\_START bit in the FMSSTOP register. Setting the SIG START bit is typically combined with the signature stop address in a single write.

[Table 766](#page-896-5) and [Table 767](#page-896-0) show the bit assignments in the FMSSTART and FMSSTOP registers respectively.

#### <span id="page-896-5"></span>**Table 766. Flash Module Signature Start register (FMSSTART - 0x0020 0020) bit description**



#### <span id="page-896-0"></span>**Table 767. Flash Module Signature Stop register (FMSSTOP - 0x0020 0024) bit description**



### **38.10.1.2 Signature generation result registers**

The signature generation result registers return the flash signature produced by the embedded signature generator. The 128-bit signature is reflected by the four registers FMSW0, FMSW1, FMSW2 and FMSW3.

The generated flash signature can be used to verify the flash memory contents. The generated signature can be compared with an expected signature and thus makes saves time and code space. The method for generating the signature is described in [Section 38.10.2.](#page-898-0)

[Table 771](#page-896-4) show bit assignment of the FMSW0 and FMSW1, FMSW2, FMSW3 registers respectively.

#### <span id="page-896-1"></span>**Table 768. FMSW0 register bit description (FMSW0, address: 0x0020 002C)**

<span id="page-896-4"></span><span id="page-896-3"></span><span id="page-896-2"></span>

### **38.10.1.3 Flash Module Status register**

The read-only FMSTAT register provides a means of determining when signature generation has completed. Completion of signature generation can be checked by polling the SIG\_DONE bit in FMSTAT. SIG\_DONE should be cleared via the FMSTATCLR register before starting a signature generation operation, otherwise the status might indicate completion of a previous operation.

#### <span id="page-897-0"></span>**Table 772. Flash module Status register (STAT - 0x0020 0FE0) bit description**



### **38.10.1.4 Flash Module Status Clear register**

The FMSTATCLR register is used to clear the signature generation completion flag.

<span id="page-897-1"></span>



### <span id="page-898-0"></span>**38.10.2 Algorithm and procedure for signature generation**

#### **Signature generation**

A signature can be generated for any part of the flash contents. The address range to be used for signature generation is defined by writing the start address to the FMSSTART register, and the stop address to the FMSSTOP register.

The signature generation is started by writing a '1' to FMSSTOP.MISR\_START. Starting the signature generation is typically combined with defining the stop address, which is done in another field FMSSTOP.FMSSTOP of the same register.

The time that the signature generation takes is proportional to the address range for which the signature is generated. Reading of the flash memory for signature generation uses a self-timed read mechanism and does not depend on any configurable timing settings for the flash. A safe estimation for the duration of the signature generation is:

Duration = int( $(60 / tcy) + 3$ ) x (FMSSTOP - FMSSTART + 1)

When signature generation is triggered via software, the duration is in AHB clock cycles, and tcy is the time in ns for one AHB clock. The SIG\_DONE bit in FMSTAT can be polled by software to determine when signature generation is complete.

If signature generation is triggered via JTAG, the duration is in JTAG tck cycles, and tcy is the time in ns for one JTAG clock. Polling the SIG\_DONE bit in FMSTAT is not possible in this case.

After signature generation, a 128-bit signature can be read from the FMSW0 to FMSW3 registers. The 128-bit signature reflects the corrected data read from the flash. The 128-bit signature reflects flash parity bits and check bit values.

#### **Content verification**

The signature as it is read from the FMSW0 to FMSW3 registers must be equal to the reference signature. The algorithms to derive the reference signature is given in [Figure 175](#page-898-1).

```
Fig 175. Algorithm for generating a 128 bit signature
   sign = 0FOR address = FMSTART.FMSTART TO FMSTOP.FMSTOP
   {
         FOR i = 0 TO 126
               nextSign[i] = f_Q[address][i] XOR sign[i+1]
               nextSign[127] = f_Q[address][127] XOR sign[0] XOR sign[2] XOR
                      sign[27] XOR sign[29]
         sign = nextSign
  }
   signature128 = sign
```
# **UM10562**

### **Chapter 39: LPC408x/407x JTAG, Debug, and Trace**

**Rev. 2 — 6 March 2013 User manual**

### **39.1 Features**

- **•** Supports both standard JTAG and ARM Serial Wire Debug modes.
- **•** Direct debug access to all memories, registers, and peripherals.
- **•** No target resources are required for the debugging session.
- **•** Trace port provides CPU instruction trace capability.
- **•** Eight Breakpoints. Six instruction breakpoints that can also be used to remap instruction addresses for code patches. Two data comparators that can be used to remap addresses for patches to literal values.
- **•** Four data Watchpoints that can also be used as trace triggers.
- **•** Instrumentation Trace Macrocell allows additional software controlled trace capability.

### **39.2 Introduction**

Debug and trace functions are integrated into the ARM Cortex-M4. Serial wire debug and trace functions are supported in addition to a standard JTAG debug and parallel trace functions. The ARM Cortex-M4 is configured to support up to eight breakpoints and four watchpoints.

### **39.3 Description**

Debugging with the LPC408x/407x defaults to JTAG. Once in the JTAG debug mode, the debug tool can switch to Serial Wire Debug mode.

Instruction trace is supported by a 4-bit parallel interface using 5 pins. Note that the trace function available for the Cortex-M4 is functionally very different than the trace that was available for previous ARM7 based devices, using only 5 pins instead of 10.
#### **Chapter 39: LPC408x/407x JTAG, Debug, and Trace**

# **39.4 Pin description**

The tables below indicate the various pin functions related to debug and trace. Some of these functions share pins with other functions which therefore may not be used at the same time. Use of the JTAG port excludes use of Serial Wire Debug and Serial Wire Output. Use of the parallel trace requires 5 pins that may be part of the user application, limiting debug possibilities for those features.

#### <span id="page-900-0"></span>**Table 774. JTAG pin description**



#### <span id="page-900-1"></span>**Table 775. Serial Wire Debug pin description**



#### <span id="page-900-2"></span>**Table 776. Parallel Trace pin description**



# **39.5 Debug connections**

The LPC408x/407x supplies dedicated pins for JTAG and Serial Wire Debug (SWD). When a debug session is started, the part will be in JTAG debug mode as recommended by ARM Ltd at the time of design. Once in debug mode, the debugger can switch the device to SWD mode.

Connections from a target board to the debugger can vary. Selecting a debug connector to add to a new board design depends on the debug tools that will be used. For example, debug tools for ARM-based devices in the past have used a standard connection as shown in [Figure 176](#page-901-0). This diagram has been adapted to fit the LPC408x/407x, taking into account the pins that have built-in pull-ups.



<span id="page-901-1"></span><span id="page-901-0"></span>Newer tools may use a small debug-only connector as shown in [Figure 177](#page-902-0). If the debug trace feature will be used, there is also a debug-with-trace connector specification as shown in [Figure 178](#page-902-1). These 2 connector pinouts are defined in ARM Ltd's CoreSight™ Components Technical Reference Manual. Please note that any debug connection scheme should be checked with the tool vendor before an application board is designed.

# **Chapter 39: LPC408x/407x JTAG, Debug, and Trace**



<span id="page-902-2"></span><span id="page-902-0"></span>

# **39.6 JTAG TAP Identification**

<span id="page-902-3"></span><span id="page-902-1"></span>The JTAG TAP controller contains device ID that can be used by debugging software to identify the general type of device. More detailed device information is available through ISP/IAP commands (see [Section 38.7](#page-881-0) and [Section 38.8\)](#page-889-0). For the LPC408x/407x family, this ID value is 0x410F C241.

#### **Chapter 39: LPC408x/407x JTAG, Debug, and Trace**

# **39.7 Debug Notes**

**Important:** The user should be aware of certain limitations during debugging. The most important is that, due to limitations of the Cortex-M4 integration, the device cannot wake up in the usual manner from Deep Sleep and Power-down modes. It is recommended not to use these modes during debug.

Once an application is downloaded via JTAG/SWD interface, the USB to SWD/JTAG debug adapter should be removed from the target board, and thereafter, power cycle the device to allow wake-up from Deep Sleep and Power-down modes.

Another issue is that debug mode changes the way in which reduced power modes are handled by the Cortex-M4 CPU. This causes power modes at the debug level to be different from normal mode operation. These differences mean that power measurements should not be made while debugging, the results will be higher than during normal operation in an application.

During a debugging session, the System Tick Timer is automatically stopped whenever the CPU is stopped. Other peripherals are not affected.

Debugging is disabled if code read protection is enabled.

# **39.8 Debug memory re-mapping**

Following chip reset, a portion of the Boot ROM is mapped to address 0 so that it will be automatically executed. The Boot ROM switches the map to point to Flash memory prior to user code being executed. In this way a user normally does not need to know that this re-mapping occurs.

However, when a debugger halts CPU execution immediately following reset, the Boot ROM is still mapped to address 0 and can cause confusion. Ideally, the debugger should correct the mapping automatically in this case, so that a user does not need to deal with it.

### **39.8.1 Memory Mapping Control register**

The MEMMAP register allows switch the mapping of the bottom of memory, including default reset and interrupt vectors, between the Boot ROM and the bottom of on-chip Flash memory.



#### <span id="page-903-0"></span>**Table 777. Memory Mapping Control register (MEMMAP - 0x400F C040) bit description**

# **UM10562**

**Chapter 40: ARM Cortex-M4 Appendix**

**Rev. 2 — 6 March 2013 User manual**

# **40.1 ARM Cortex-M4 Details**

ARM Limited publishes the document "Cortex™-M4 Devices Generic User Guide", which is available on their website at:

**•** for the online searchable, hyperlinked version:

infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.dui0553a/index.html

**•** for the Adobe PDF formatted file:

infocenter.arm.com/help/topic/com.arm.doc.dui0553a/DUI0553A\_cortex\_m4\_dgug.pdf

This section of this manual describes the Cortex-M4 implementation options and any other distinctions that apply for the LPC408x/407x devices.

# **40.1.1 Cortex-M4 implementation options**

The ARM document "Cortex™-M4 Devices Generic User Guide" lists a number of implementation options. These options and the selections for the LPC408x/407x are given below.

- **•** Inclusion of MPU: LPC408x/407x devices include the MPU. The MPU provides fine grain memory control, enabling applications to implement security privilege levels, separating code, data and stack on a task-by-task basis.
- **•** Inclusion of FPU: LPC408x/407x devices include the FPU. The FPU supports single-precision floating-point computation functionality in compliance with the ANSI/IEEE Standard 754-2008. The FPU provides add, subtract, multiply, divide, multiply and accumulate, and square root operations. It also performs a variety of conversions between fixed-point, floating-point, and integer data formats.
- **•** Number of interrupts: LPC408x/407x devices implement 44 interrupts. Not all interrupts are available on all part numbers.
- **•** Number of priority bits: LPC408x/407x devices implement 5 interrupt priority bits.
- **•** Inclusion of the WIC: LPC408x/407x devices include the WIC.
- **•** Sleep mode power-saving: NXP microcontrollers extend the number of reduced power modes beyond what is directly supported by the Cortex-M4. Details all available reduced power modes and wake-up possibilities on the LPC408x/407x can be found in [Section 3.12 "Power control".](#page-68-0)
- **•** Register reset values: LPC408x/407x devices do not reset the register bank when the device is reset.
- **•** Endianness: LPC408x/407x devices use little endian memory organization. Specific peripheral blocks (such as an external memory controller, DMA controller, or LCD controller) may support little endian organization for special purposes.
- **•** Memory features: The memory map for LPC408x/407x devices can be found in [Section 2.2 "Memory maps"](#page-14-0).
- **•** Bit-banding: LPC408x/407x devices include bit banding. APB peripherals and the Peripheral SRAMs are located in bit-band space.

#### **Chapter 40: ARM Cortex-M4 Appendix**

**•** SysTick timer: The SysTick Calibration register is implemented on LPC408x/407x devices, for details see [Section 25.5 "Register description"](#page-700-0).

In addition, there are debug and trace options:

- **•** Debug options: see [Section 39.1.](#page-899-0)
- **•** Trace options: see [Section 39.1.](#page-899-0)

# **UM10562**

**Chapter 41: Supplementary information**

**Rev. 2 — 6 March 2013 User manual**

# **41.1 Abbreviations**

<span id="page-906-0"></span>

# **41.2 Legal information**

# **41.2.1 Definitions**

**Draft —** The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

# **41.2.2 Disclaimers**

**Limited warranty and liability —** Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes —** NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use —** NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications —** Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Export control —** This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

# **41.2.3 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**I 2C-bus —** logo is a trademark of NXP B.V.

# **41.3 Tables**





























0x4000 C030 (UART0), 0x4009 8030 (UART2), [0x4009 C030 \(UART3\)\) bit description. . . . . .506](#page-507-0) [Table 403: UARTn RS485 Control register \(RS485CTRL](#page-508-0)  address 0x4000 C04C (UART0), 0x4009 804C (UART2), 0x4009 C04C (UART3)) bit description 507 [Table 404. UARTn RS-485 Address Match register](#page-508-1)  (RS485ADRMATCH - address 0x4000 C050 (UART0), RS485ADRMATCH - 0x4009 8050 (UART2), RS485ADRMATCH - 0x4009 C050  $(UART3)$ ) bit description  $\ldots \ldots \ldots \ldots \ldots \ldots 507$ [Table 405. UARTn RS-485 Delay value register \(RS485DLY](#page-509-0)  - address 0x4000 0054 (UART0), RS485DLY - 0x4009 8054 (UART2), RS485DLY - 0x4009 C054 (UART3)) bit description. . . . . .508 [Table 406: UART4 Pin description. . . . . . . . . . . . . . . . . .512](#page-513-0) [Table 407. Register overview: UART4 \(base address:](#page-514-0)  0x400A 4000) . . . . . . . . . . . . . . . . . . . . . . . . .513 Table 408: UART4 Receiver Buffer Register when  $DLAB = 0$ (RBR - address 0x400A 4000 ) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .514 [Table 409: UART4 Transmit Holding Register when](#page-515-1)   $DLAB = 0$  (THR -address 0x400A 4000) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .514 [Table 410: UART4 Divisor Latch LSB register when](#page-516-0)   $DLAB = 1$  (DLL - address 0x400A 4000) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .515 [Table 411: UART4 Divisor Latch MSB register when](#page-516-1)   $DLAB = 1$  (DLM - address 0x400A 4004) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .515 Table 412: UART4 Interrupt Enable Register when  $DLAB = 0$ (IER - address 0x400A 4004 ) bit description.516 [Table 413: UART4 Interrupt Identification Register \(IIR](#page-518-0)  address 0x400A 4008) bit description . . . . . .517 [Table 414: UART4 Interrupt Handling . . . . . . . . . . . . . . .518](#page-519-0) [Table 415: UART4 FIFO Control Register \(FCR - address](#page-521-0)  0x400A 4008) bit description . . . . . . . . . . . . 520 [Table 416: UART4 Line Control Register \(LCR - address](#page-522-0)  0x400A 400C) bit description . . . . . . . . . . . . .521 [Table 417: UART4 Line Status Register \(LSR - address](#page-523-0)  0x400A 4014) bit description . . . . . . . . . . . . .522 [Table 418: UART4 Scratch Pad Register \(SCR - address](#page-524-0)  0x400A 401C) bit description . . . . . . . . . . . . . 523 [Table 419: UART4 Auto-baud Control Register \(ACR -](#page-525-0)  0x400A 4020) bit description . . . . . . . . . . . . . 524 [Table 420: UART4 IrDA Control Register \(ICR - address](#page-528-0)  0x400A 4024) bit description . . . . . . . . . . . . . 527 [Table 421: IrDA Pulse Width . . . . . . . . . . . . . . . . . . . . . .527](#page-528-1) [Table 422: UART4 Fractional Divider Register \(FDR](#page-529-0)  address 0x400A 4028) bit description . . . . . .528 [Table 423. Fractional Divider setting look-up table . . . . .530](#page-531-0) [Table 424. UART4 Oversampling Register \(OSR - address](#page-532-0)  0x400A 402C) bit description . . . . . . . . . . . . .531 [Table 425. UART4 Smart Card Interface Control register](#page-533-0)  (SCICTRL - address 0x400A 4048) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .532 [Table 426: UART4 RS485 Control register \(RS485CTRL](#page-534-0)  address 0x400A 404C) bit description . . . . . .533



[\(CAN1TFI\[1/2/3\] - address 0x4004 40\[30/40/50\],](#page-564-0)  CAN2TFI[1/2/3] - 0x4004 80[30/40/50]) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .563 [Table 451. CAN Transfer Identifier register \(CAN1TID\[1/2/3\]](#page-565-0)  - address 0x4004 40[34/44/54], CAN2TID[1/2/3] address 0x4004 80[34/44/54]) bit description.564 Table 452. Transfer Identifier register when  $FF = 1, \ldots, 564$ [Table 453. CAN Transmit Data register A \(CAN1TDA\[1/2/3\]](#page-565-2)  address 0x4004 40[38/48/58], CAN2TDA[1/2/3] address 0x4004 80[38/48/58]) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .564 [Table 454. CAN Transmit Data register B \(CAN1TDB\[1/2/3\]](#page-566-0)  address 0x4004 40[3C/4C/5C], CAN2TDB[1/2/3] address 0x4004 80[3C/4C/5C]) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .565 [Table 455. Central Transit Status Register \(TXSR - address](#page-567-0)  0x4004 0000) bit description . . . . . . . . . . . . .566 [Table 456. Central Receive Status Register \(RXSR - address](#page-568-0)  0x4004 0004) bit description . . . . . . . . . . . . .567 [Table 457. Central Miscellaneous Status Register \(MSR](#page-568-1)  address 0x4004 0008) bit description. . . . . . .567 [Table 458. Acceptance filter modes and access control .568](#page-569-0) [Table 459. Section configuration register settings. . . . . .569](#page-570-0) [Table 460. Acceptance Filter Mode Register \(AFMR](#page-572-0)  address 0x4003 C000) bit description . . . . . .571 [Table 461. Standard Frame Individual Start Address register](#page-573-0)  (SFF\_SA - address 0x4003 C004) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .572 [Table 462. Standard Frame Group Start Address register](#page-574-0)  (SFF\_GRP\_SA - address 0x4003 C008) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .573 [Table 463. Extended Frame Start Address register \(EFF\\_SA](#page-574-1)  - address 0x4003 C00C) bit description . . . . .573 [Table 464. Extended Frame Group Start Address register](#page-574-2)  (EFF\_GRP\_SA - address 0x4003 C010) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .573 [Table 465. End of AF Tables register \(ENDOFTABLE](#page-575-0)  address 0x4003 C014) bit description . . . . . .574 [Table 466. LUT Error Address register \(LUTERRAD](#page-575-1)  address 0x4003 C018) bit description . . . . . .574 [Table 467. LUT Error register \(LUTERR - address](#page-575-2)  0x4003 C01C) bit description . . . . . . . . . . . . .574 [Table 468. Global FullCAN Enable register \(FCANIE](#page-576-0)  address 0x4003 C020) bit description . . . . . .575 [Table 469. FullCAN Interrupt and Capture register 0](#page-576-1)  (FCANIC0 - address 0x4003 C024) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .575 [Table 470. FullCAN Interrupt and Capture register 1](#page-576-2)  (FCANIC1 - address 0x4003 C028) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . .575 Table 471. Format of automatically stored Rx messages 578 [Table 472. FullCAN semaphore operation. . . . . . . . . . . .578](#page-579-1) [Table 473. Example of Acceptance Filter Tables and ID index](#page-590-0)  Values. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .589 [Table 474. Used ID-Look-up Table sections . . . . . . . . . .591](#page-592-0) [Table 475. Used ID-Look-up Table sections . . . . . . . . . .592](#page-593-0) [Table 476. SSP pin descriptions . . . . . . . . . . . . . . . . . . .597](#page-598-0) [Table 477. Register overview: SSP \(base address 0x4008](#page-606-0) 

[8000 \(SSP0\), 0x4003 0000 \(SSP1\), 0x400A C000](#page-606-0)  (SSP2)) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 605 [Table 478: SSPn Control Register 0 \(CR0 - address](#page-607-0)  0x4008 8000 (SSP0), 0x4003 0000 (SSP1) , 0x400A C000 (SSP2)) bit description . . . . . . 606 [Table 479: SSPn Control Register 1 \(CR1 - address](#page-608-0)  0x4008 8004 (SSP0), 0x4003 0004 (SSP1), 0x400A C004 (SSP2)) bit description . . . . . . 607 [Table 480: SSPn Data Register \(DR - address 0x4008 8008](#page-608-1)  (SSP0), 0x4003 0008 (SSP1), 0x400A C008  $(SSP2)$ ) bit description  $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots 607$ Table 481: SSPn Status Register (SR - address 0x4008 800C (SSP0), 0x4003 000C (SSP1), [0x400A C00C \(SSP2\)\) bit description . . . . . . 608](#page-609-0) [Table 482: SSPn Clock Prescale Register \(CPSR - address](#page-609-1)  0x4008 8010 (SSP0), 0x4003 0010 (SSP1), 0x400A C010 (SSP2)) bit description . . . . . . 608 [Table 483: SSPn Interrupt Mask Set/Clear register \(IMSC](#page-610-0)  address 0x4008 8014 (SSP0), 0x4003 0014 (SSP1), 0x400A C014 (SSP2)) bit description609 [Table 484: SSPn Raw Interrupt Status register \(RIS](#page-610-1)  address 0x4008 8018 (SSP0), 0x4003 0018 (SSP1), 0x400A C018 (SSP2)) bit description609 [Table 485: SSPn Masked Interrupt Status register \(MIS](#page-611-0)  address 0x4008 801C (SSP0), 0x4003 001C (SSP1), 0x400A C01C (SSP2)) bit description . . . . . . . . . . . . . . . . . . . . . . . . . . . 610 [Table 486: SSPn interrupt Clear Register \(ICR - address](#page-611-1)  0x4008 8020 (SSP0), 0x4003 0020 (SSP1) , 0x400A C020 (SSP2)) bit description . . . . . . 610 [Table 487: SSPn DMA Control Register \(DMACR - address](#page-611-2)  0x4008 8024 (SSP0), 0x4003 0024 (SSP1), 0x400A C024 (SSP2)) bit description . . . . . . 610 [Table 488. I](#page-615-0)2C Pin Description . . . . . . . . . . . . . . . . . . . . 614 [Table 489. I2C0CONSET and I2C1CONSET used to](#page-616-0)  configure Master mode . . . . . . . . . . . . . . . . . 615 [Table 490. I2C0CONSET and I2C1CONSET used to](#page-618-0)  configure Slave mode . . . . . . . . . . . . . . . . . . 617 [Table 491. Register overview: I2C-bus interface \(base](#page-624-0)  address 0x4001 C000 (I2C0), 0x4005 C000 (I2C1), 0x400A 0000 (I2C2)) . . . . . . . . . . . . . 623 Table 492. <sup>2</sup>C Control Set register (CONSET - addresses 0x4001 C000 (I2C0), 0x4005 C000 (I2C1) , 0x400A 0000 (I2C2)) bit description . . . . . . . 624 [Table 493. I](#page-627-0)<sup>2</sup>C Control Clear register (CONCLR - addresses 0x4001 C018 (I2C0), 0x4005 C018 (I2C1), 0x400A 0018 (I2C2)) bit description . . . . . . . 626 Table 494.  $1^{2}C$  Status register (STAT - addresses 0x4001 C004 (I2C0), 0x4005 C004 (I2C1), 0x400A 0004 (I2C2)) bit description . . . . . . . 626 [Table 495. I](#page-628-0)<sup>2</sup>C Data register (DAT- addresses 0x4001 C008 (I2C0), 0x4005 C008 (I2C1), 0x400A 0008 (2C2)) bit description. . . . . . . . . . . . . . . . . . . . . . . . . 627 [Table 496. I](#page-628-1)<sup>2</sup>C Monitor mode control register (MMCTRL addresses 0x4001 C01C (I2C0), 0x4005 C01C (I2C1), 0x400A 001C (I2C2)) bit description . 627 [Table 497. I](#page-629-0)<sup>2</sup>C Data buffer register (DATA\_BUFFER addresses 0x4001 C02C (I2C0), 0x4005 C02C























# **41.4 Figures**











# **41.5 Contents**

#### **[Chapter 1: Introductory information](#page-2-0)**



#### **[Chapter 2: LPC408x/407x Memory map](#page-13-1)**



# **[1.6 Architectural overview . . . . . . . . . . . . . . . . . . 10](#page-10-0) [1.7 ARM Cortex-M4 processor . . . . . . . . . . . . . . . 10](#page-10-1) [1.8 On-chip flash memory system. . . . . . . . . . . . 10](#page-10-2) [1.9 On-chip Static RAM. . . . . . . . . . . . . . . . . . . . . 10](#page-10-3) [1.10 On-chip EEPROM . . . . . . . . . . . . . . . . . . . . . . . 11](#page-11-0) [1.11 Detailed block diagram. . . . . . . . . . . . . . . . . . 12](#page-12-1)**

### **[2.4 Memory re-mapping . . . . . . . . . . . . . . . . . . . . 17](#page-17-1)** [Boot ROM re-mapping . . . . . . . . . . . . . . . . . . . 17](#page-17-2) **[2.5 AHB arbitration . . . . . . . . . . . . . . . . . . . . . . . . 18](#page-18-1)** 1.1 Matrix Arbitration register. . . . . . . . . . . . . . 18

#### **[Chapter 3: LPC408x/407x System and clock control](#page-19-0)**



[delays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .43](#page-43-0)







#### **[Chapter 4: LPC408x/407x Flash accelerator](#page-74-1)**



#### **[Chapter 5: LPC408x/407x Nested Vectored Interrupt Controller \(NVIC\)](#page-79-0)**



#### **[Chapter 6: LPC408x/407x Pin configuration](#page-98-1)**

#### **[6.1 Pin configuration . . . . . . . . . . . . . . . . . . . . . . . 98](#page-98-2)**

#### **[Chapter 7: LPC408x/407x I/O configuration](#page-120-1)**



[8.2.1 Digital I/O ports. . . . . . . . . . . . . . . . . . . . . . . 142](#page-143-3) **[8.4 Pin description . . . . . . . . . . . . . . . . . . . . . . . 143](#page-144-2)**

#### **Chapter 41: Supplementary information**





# **[Chapter 9: LPC408x/407x External Memory Controller \(EMC\)](#page-162-1)**



# **[Chapter 10: LPC408x/407x Ethernet](#page-201-1)**



# **[Chapter 11: LPC408x/407x LCD controller](#page-275-0)**





[11.6.12 LCD power-up and power-down sequence . 295](#page-296-4) **[11.7 Register description . . . . . . . . . . . . . . . . . . . 297](#page-298-1)** [11.7.1 Horizontal Timing register . . . . . . . . . . . . . . 298](#page-299-1) [11.7.1.1 Horizontal timing restrictions . . . . . . . . . . . . 298](#page-299-2) [11.7.2 Vertical Timing register . . . . . . . . . . . . . . . . 299](#page-300-1) [11.7.3 Clock and Signal Polarity register . . . . . . . . 300](#page-301-1) 11.7.4 Line End Control register . . . . . . . . . . . . . 301 [11.7.5 Upper Panel Frame Base Address register . 302](#page-303-2) [11.7.6 Lower Panel Frame Base Address register . 302](#page-303-3)





#### **[Chapter 12: LPC408x/407x USB device controller](#page-321-0)**



[12.10.1.1 USB Port Select register . . . . . . . . . . . . . . . 330](#page-331-3) 12.10.2 Device interrupt registers . . . . . . . . . . . . . . 330 [12.10.2.1 USB Device Interrupt Status register . . . . . 330](#page-331-5) [12.10.2.2 USB Device Interrupt Enable register . . . . . 331](#page-332-1) [12.10.2.3 USB Device Interrupt Clear register . . . . . . 332](#page-333-1) [12.10.2.4 USB Device Interrupt Set register . . . . . . . . 333](#page-334-1) [12.10.2.5 USB Device Interrupt Priority register . . . . . 334](#page-335-1) 12.10.3 Endpoint interrupt registers . . . . . . . . . . . . 335 [12.10.3.1 USB Endpoint Interrupt Status register . . . . 335](#page-336-3) [12.10.3.2 USB Endpoint Interrupt Enable register . . . 336](#page-337-2) [12.10.3.3 USB Endpoint Interrupt Clear register . . . . 336](#page-337-3) [12.10.3.4 USB Endpoint Interrupt Set register. . . . . . . 337](#page-338-2) [12.10.3.5 USB Endpoint Interrupt Priority register. . . . 337](#page-338-3) [12.10.4 Endpoint realization registers. . . . . . . . . . . . 338](#page-339-0) [12.10.4.1 EP RAM requirements . . . . . . . . . . . . . . . . . 338](#page-339-1) [12.10.4.2 USB Realize Endpoint register . . . . . . . . . . 339](#page-340-1) [12.10.4.3 USB Endpoint Index register . . . . . . . . . . . . 340](#page-341-3) [12.10.4.4 USB MaxPacketSize register . . . . . . . . . . . 340](#page-341-4) [12.10.5 USB transfer registers . . . . . . . . . . . . . . . . . 341](#page-342-2) [12.10.5.1 USB Receive Data register . . . . . . . . . . . . . 341](#page-342-3) [12.10.5.2 USB Receive Packet Length register . . . . . 341](#page-342-4) [12.10.5.3 USB Transmit Data register . . . . . . . . . . . . . 342](#page-343-2) [12.10.5.4 USB Transmit Packet Length register . . . . . 342](#page-343-3) [12.10.5.5 USB Control register . . . . . . . . . . . . . . . . . . 343](#page-344-1)

UM10562 **Conserved all information provided in this document is subject to legal disclaimers.** Conserved and the SN, 2013. All rights reserved.





#### **Chapter 41: Supplementary information**

[12.16.2 Isochronous endpoints. . . . . . . . . . . . . . . . . 383](#page-384-0)

**[13.4 Interfaces . . . . . . . . . . . . . . . . . . . . . . . . . . . . 388](#page-389-1)** [13.4.1 Pin description . . . . . . . . . . . . . . . . . . . . . . . 388](#page-389-2) [13.4.1.1 USB host usage note. . . . . . . . . . . . . . . . . . 389](#page-390-1) [13.4.2 Software interface . . . . . . . . . . . . . . . . . . . . 389](#page-390-2) [13.4.2.1 Register map . . . . . . . . . . . . . . . . . . . . . . . . 389](#page-390-3) [13.4.2.2 USB Host Register Definitions . . . . . . . . . . . 390](#page-391-0)

#### **[Chapter 13: LPC408x/407x USB Host controller](#page-386-0)**



#### **[Chapter 14: LPC408x/407x USB OTG controller](#page-392-0)**





#### **[Chapter 15: LPC408x/407x SPI flash interface \(SPIFI\)](#page-424-0)**





#### **[Chapter 16: LPC408x/407x SD card interface](#page-435-0)**



#### **[Chapter 17: LPC408x/407x UART1](#page-457-0)**



#### **[Chapter 18: LPC408x/407x UART0/2/3](#page-488-0)**





#### **[18.1 How to read this chapter. . . . . . . . . . . . . . . . 487](#page-488-1) [18.2 Basic configuration . . . . . . . . . . . . . . . . . . . . 487](#page-488-2) [18.3 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 488](#page-489-0) [18.4 Architecture . . . . . . . . . . . . . . . . . . . . . . . . . . 488](#page-489-1) [18.5 Pin description. . . . . . . . . . . . . . . . . . . . . . . . 489](#page-490-2) [18.6 Register description . . . . . . . . . . . . . . . . . . . 490](#page-491-1)** [18.6.1 UARTn Receiver Buffer Register . . . . . . . . 491](#page-492-2) [18.6.2 UARTn Transmit Holding Register . . . . . . . 491](#page-492-3) [18.6.3 UARTn Divisor Latch LSB register . . . . . . . 492](#page-493-2) [18.6.4 UARTn Interrupt Enable Register . . . . . . . . 493](#page-494-1) [18.6.5 UARTn Interrupt Identification Register . . . 494](#page-495-1)



### **[Chapter 19: LPC408x/407x UART4](#page-511-0)**



#### [18.6.11.1.2 Example 2: PCLK = 12 MHz, BR = 115200 505](#page-506-2) [18.6.12 UARTn Transmit Enable Register . . . . . . . . 506](#page-507-1) [18.6.13 UARTn RS485 Control register . . . . . . . . . . 507](#page-508-2) [18.6.14 UARTn RS-485 Address Match register . . . 507](#page-508-3) [18.6.15 UARTn RS-485 Delay value register . . . . . 508](#page-509-1) [18.6.16 RS-485/EIA-485 modes of operation . . . . . . 508](#page-509-2) RS-485/EIA-485 Normal Multidrop Mode [\(NMM\) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 508](#page-509-3) RS-485/EIA-485 Auto Address Detection (AAD) [mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 508](#page-509-4) [RS-485/EIA-485 Auto Direction Control. . . . . 509](#page-510-0) [RS485/EIA-485 driver delay time. . . . . . . . . . 509](#page-510-1) [RS485/EIA-485 output inversion . . . . . . . . . . 509](#page-510-2)



### **[Chapter 20: LPC408x/407x CAN controller](#page-539-0)**



[20.16.1 FullCAN message layout . . . . . . . . . . . . . . . 578](#page-579-2) [20.16.2 FullCAN interrupts . . . . . . . . . . . . . . . . . . . . 581](#page-582-0) [20.16.2.1 FullCAN message interrupt enable bit . . . . . 581](#page-582-1) [20.16.2.2 Message lost bit and CAN channel number. 582](#page-583-2) [20.16.2.3 Setting the interrupt pending bits \(IntPnd 63 to 0\)](#page-584-0) 

[20.16.2.4 Clearing the interrupt pending bits \(IntPnd 63 to 0\)](#page-584-1) 

[20.16.3.1 Scenario 1: Normal case, no message lost . 583](#page-584-5) [20.16.3.2 Scenario 2: Message lost. . . . . . . . . . . . . . . 584](#page-585-2) [20.16.3.3 Scenario 3: Message gets overwritten indicated](#page-586-1) 

[20.16.3.4 Scenario 3.1: Message gets overwritten indicated](#page-586-2) 

[20.16.3.5 Scenario 3.2: Message gets overwritten indicated](#page-587-1) 

[20.16.3.6 Scenario 4: Clearing Message Lost bit . . . . 587](#page-588-1) **[20.17 Examples of acceptance filter tables and ID](#page-589-1)** 

[20.17.1 Example 1: only one section is used . . . . . . 588](#page-589-2) [20.17.2 Example 2: all sections are used . . . . . . . . . 588](#page-589-3) [20.17.3 Example 3: more than one but not all sections are](#page-589-4) 

[20.17.4 Configuration example 4 . . . . . . . . . . . . . . . 589](#page-590-1) [20.17.5 Configuration example 5 . . . . . . . . . . . . . . . 589](#page-590-2) [20.17.6 Configuration example 6 . . . . . . . . . . . . . . . 590](#page-591-1)

[20.17.7 Configuration example 7 . . . . . . . . . . . . . . . 592](#page-593-2)

[FullCAN explicit standard frame format identifier](#page-594-0)  section (11-bit CAN ID) . . . . . . . . . . . . . . . . 593

message object (MsgLost 63 to 0)....... 583

to 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 583

interrupt . . . . . . . . . . . . . . . . . . . . . . . . . . . . 583

by Semaphore bits . . . . . . . . . . . . . . . . . . . . 585

by Semaphore bits and Message Lost. . . . . 585

by Message Lost . . . . . . . . . . . . . . . . . . . . . 586

**index values. . . . . . . . . . . . . . . . . . . . . . . . . . 588**

used . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 588

Explicit standard frame format identifier section [\(11-bit CAN ID\): . . . . . . . . . . . . . . . . . . . . . . . 591](#page-592-1) [Group of standard frame format identifier section](#page-592-2)  (11-bit CAN ID): . . . . . . . . . . . . . . . . . . . . . . . 591 [Explicit extended frame format identifier section](#page-592-3)  [\(29-bit CAN ID,](#page-592-3) Figure 98) . . . . . . . . . . . . . . . 591 [Group of extended frame format identifier section](#page-592-4)  [\(29-bit CAN ID,](#page-592-4) Figure 98) . . . . . . . . . . . . . . . 591

[20.16.2.5 Setting the message lost bit of a FullCAN](#page-584-2) 

[20.16.2.6 Clearing the message lost bit of a FullCAN](#page-584-3)  message object (MsgLost 63

[20.16.3 Set and clear mechanism of the FullCAN](#page-584-4) 

583

583








# **[Chapter 22: LPC408x/407x I2C-bus interfaces](#page-612-0)**









# **[Chapter 23: LPC408x/407x I](#page-659-0)2S interface**



#### **[Chapter 24: LPC408x/407x Timer0/1/2/3](#page-683-0)**



# **[Chapter 25: LPC408x/407x System Tick timer](#page-698-0)**



#### **[Chapter 26: LPC408x/407x Pulse Width Modulators \(PWM0/1\)](#page-703-0)**



**User manual Rev. 2 — 6 March 2013 937 of [942](#page-942-0)**



# **[23.8 FIFO controller . . . . . . . . . . . . . . . . . . . . . . . 681](#page-681-0)** [24.6.4 Prescale register . . . . . . . . . . . . . . . . . . . . . 689](#page-689-1)





#### **[Chapter 27: LPC408x/407x Motor control PWM](#page-720-0)**



#### **[Chapter 28: LPC408x/407x Quadrature Encoder Interface \(QEI\)](#page-749-0)**





#### **[Chapter 29: LPC408x/407x Real Time Clock \(RTC\)](#page-767-0)**

**[29.1 Basic configuration . . . . . . . . . . . . . . . . . . . . 767](#page-767-1) [29.2 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 767](#page-767-2)**



#### **[Chapter 30: LPC408x/407x Event Monitor/Recorder](#page-781-0)**



#### **[Chapter 31: LPC408x/407x Windowed Watchdog Timer \(WWDT\)](#page-790-0)**



#### **[Chapter 32: LPC408x/407x Analog-to-Digital Converter \(ADC\)](#page-799-0)**



## **[Chapter 33: LPC408x/407x Digital-to-Analog Converter \(DAC\)](#page-809-0)**





#### **[Chapter 35: LPC408x/407x General Purpose DMA controller](#page-825-0)**





[36.4.3 CRC checksum register . . . . . . . . . . . . . . . 857](#page-857-0) [36.4.4 CRC data register . . . . . . . . . . . . . . . . . . . . 857](#page-857-1) **[36.5 Functional description . . . . . . . . . . . . . . . . . 858](#page-858-0)**

> [CRC-CCITT set-up . . . . . . . . . . . . . . . . . . . . 858](#page-858-1) [CRC-16 set-up . . . . . . . . . . . . . . . . . . . . . . . . 858](#page-858-2) [CRC-32 set-up . . . . . . . . . . . . . . . . . . . . . . . . 858](#page-858-3)

# **[Chapter 36: LPC408x/407x CRC engine](#page-854-0)**



#### **[Chapter 37: LPC408x/407x EEPROM memory](#page-859-0)**

**[37.1 Basic configuration . . . . . . . . . . . . . . . . . . . . 859](#page-859-1) [37.2 Description . . . . . . . . . . . . . . . . . . . . . . . . . . 859](#page-859-2)**

UM10562 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.



#### **[Chapter 38: LPC408x/407x Flash memory](#page-872-0)**



#### [37.5.1.4 EEPROM read data register . . . . . . . . . . . . 866](#page-866-1) [37.5.1.5 EEPROM wait state register . . . . . . . . . . . . 867](#page-867-0) [Example with cclk=120 MHz:. . . . . . . . . . . . . 867](#page-867-1) [37.5.1.6 EEPROM clock divider register . . . . . . . . . . 867](#page-867-2) [37.5.1.7 EEPROM power down register . . . . . . . . . . 868](#page-868-0) [37.5.2 Interrupt registers. . . . . . . . . . . . . . . . . . . . . 869](#page-869-0) [37.5.2.1 Interrupt status register . . . . . . . . . . . . . . . . 869](#page-869-1) [37.5.2.2 Interrupt status clear register . . . . . . . . . . . . 869](#page-869-2) [37.5.2.3 Interrupt status set . . . . . . . . . . . . . . . . . . . . 870](#page-870-0) Interrupt enable register. . . . . . . . . . . . . . . 870 [37.5.2.5 Interrupt enable clear register . . . . . . . . . . . 870](#page-870-2) [37.5.2.6 Interrupt enable set register . . . . . . . . . . . . . 871](#page-871-0)



#### **[Chapter 39: LPC408x/407x JTAG, Debug, and Trace](#page-899-0)**



# **NXP Semiconductors UM10562**

#### **Chapter 41: Supplementary information**

[39.8.1 Memory Mapping Control register . . . . . . . . 903](#page-903-2)

#### **[Chapter 40: ARM Cortex-M4 Appendix](#page-904-0)**



<span id="page-942-0"></span>Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### **© NXP B.V. 2013. All rights reserved.**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com **Date of release: 6 March 2013 Document identifier: UM10562**



Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию .

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России , а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

#### **Наши контакты:**

**Телефон:** +7 812 627 14 35

**Электронная почта:** [sales@st-electron.ru](mailto:sales@st-electron.ru)

**Адрес:** 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331