# 3.3 V 100/133 MHz Differential 1:12 HCSL or Push-Pull Clock ZDB/Fanout Buffer for PCle

## **Description**

The NB3N1200K and NB3W1200L differential clock buffers are DB1200Z and DB1200ZL compliant and are designed to work in conjunction with a PCIe compliant source clock synthesizer to provide point−to−point clocks to multiple agents. The device is capable of distributing the reference clocks for Intel® QuickPath Interconnect (Intel QPI), PCIe Gen1/Gen2/Gen3, SAS, SATA, and Intel Scalable Memory Interconnect (Intel SMI) applications. The VCO of the device is optimized to support 100 MHz and 133 MHz frequency operation. The NB3N1200K and NB3W1200L utilize pseudo−external feedback topology to achieve low input−to output delay variation. The NB3N1200K is configured with the HCSL buffer type, while the NB3W1200L is configured with the low−power NMOS Push−Pull buffer type.

### **Features**

- 12 Differential Clock Output Pairs @ 0.7 V
- HCSL Compatible Outputs for NB3N1200K
- Low−Power NMOS Push−Pull Compatible Outputs for NB3W1200L
- Optimized 100 MHz and 133 MHz Operating Frequencies to Meet The Next Generation PCIe Gen 2/Gen 3 and Intel QPI Phase Jitter
- DB1200Z and DB1200ZL Compliant
- 3.3 V ±5% Supply Voltage Operation
- Fixed−Feedback for Lowest Input−To−Output Delay Variation
- SMBus Programmable Configurations to Allow Multiple Buffers in a Single Control Network
- PLL Bypass Configurable for PLL or Fanout Operation
- Programmable PLL Bandwidth
- 2 Tri−level Addresses Selection (9 SMBUS Addresses)
- Individual OE Control Pin for Each of 12 Outputs
- Low Phase Jitter (Intel QPI, PCIe Gen 2/Gen 3 Phase Jitter Compliant)
- 50 ps Max Output−to−Output Skew Performance
- 50 ps Max Cycle−to−Cycle Jitter (PLL mode)
- 100 ps Input to Output Delay Variation Performance
- QFN 64−pin Package, 9 mm x 9 mm
- Spread Spectrum Compatible: Tracks Input Clock Spreading for Low EMI
- 0°C to +70°C Ambient Operating Temperature
- These Devices are Pb−Free and are RoHS Compliant



# **ON Semiconductor®**

**http://onsemi.com**



# **CASE 485DH**

# **MARKING DIAGRAMS**



NB3x1200x= Specific Device Code

- A = Assembly Location
- $WL = Water Lot$

 $YY = Year$ 

- WW = Work Week
- G = Pb−Free Package

# **ORDERING INFORMATION**



†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.







**Figure 3. NB3W1200L Pinout: QFN−64 (Top View)**

## <span id="page-3-0"></span>**Table 1. NB3N1200K PIN DESCRIPTIONS**



# **Table [1.](#page-3-0) NB3N1200K PIN DESCRIPTIONS**



# <span id="page-5-0"></span>**Table 2. NB3W1200L PIN DESCRIPTIONS**



# **Table [2](#page-5-0). NB3W1200L PIN DESCRIPTIONS**



#### <span id="page-7-0"></span>**Table 3. MAXIMUM RATINGS**



Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Maximum VIH is not to exceed maximum VDD.

#### **Table 4. DC OPERATING CHARACTERISTICS** (V<sub>DD</sub> = V<sub>DDA</sub> = V<sub>DDR</sub> = 3.3 V ±5%, T<sub>A</sub> = 0°C − 70°C)



2. V<sub>DD\_IO</sub> applies to the low power NMOS push–pull NB3W1200L only.<br>3. SDA, SCL, OEn#, PWRGD/PWRDN#.

4. Input Leakage Current does not include inputs with pull−up or pull−down resistors.

5. 100M\_133M# Frequency Select (FS).

6. SA\_0, SA\_1, HBW\_BYPASS\_LBW#.

7. Signal edge is required to be monotonic when transitioning through this region.

8. Ccomp capacitance based on pad metallization and silicon device capacitance. Not including package pin capacitance.

# **NB3N1200K / NB3W1200L Output Relational Timing Parameters**

# **Table 5. ELECTRICAL CHARACTERISTICS − Skew and Differential Jitter Parameters**

 $(V_{DD} = V_{DDA} = V_{DDR} = 3.3 \text{ V } \pm 5\%, T_A = 0 - 70^{\circ}\text{C}$ 



9. Measured into fixed 2 pF load capacitance. Input to output skew is measured at the first output edge following the corresponding input. 10.Measured from differential cross−point to differential cross−point.

11. All Bypass Mode Input−to−Output specs refer to the timing between an input edge and the specific output edge created by it.

12.This parameter is deterministic for a given device.

13.Measured with scope averaging on to find mean value.

### **Table 6. LOW BAND PHASE JITTER − PLL MODE**





#### **Table 7. ADDITIVE PHASE JITTER − BYPASS MODE**



14.Post processed evaluation through Intel supplied Matlab scripts. Tested with NB3N1200K/NB3W1200L driven by a CK420BQ or equivalent. 15.PCIe Gen3 filter characteristics are subject to final ratification by PCISIG. Please check the PCI SIG for the latest specification.

16.These jitter numbers are defined for a BER of 1E−12. Measured numbers at a smaller sample size have to be extrapolated to this BER target. 17. $( = 0.54$  is implying a jitter peaking of 3 dB.

18.Measuring on 100 MHz output using Intel supplied clock template jitter tool.

19.Measuring on 100 MHz PCIe SRC output using Intel supplied clock jitter tool.

20. Measuring on 100 MHz, 133 MHz output using Intel supplied clock jitter tool.

#### **Table 8. PLL BANDWIDTH AND PEAKING**



21.Measured as maximum pass band gain. At frequencies within the loop BW, highest point of magnification is called PLL jitter peaking. 22.Measured at 3 db down or half power point.

#### **Table 9. DIF 0.7 V AC TIMING CHARACTERISTICS (Non−Spread or −0.5% Spread Spectrum Mode)**  $(V_{DD} = V_{DDA} = V_{DDR} = 3.3 V \pm 5%)$



23.Measured at crossing point where the instantaneous voltage value of the rising edge of CLK equals the falling edge of CLK#.

24.Measurment taken from differential waveform on a component test board. The slew rate is measured from −150 mV to +150 mV on the differential waveform. Scope is set to average because the scope sample clock is making most of the dynamic wiggles along the clock edge Only valid for Rising CLK IN and Falling CLK IN#. Signal must be monotonic through the Vol to Voh region for Trise and Tfall.

25.This measurement refers to the total variation from the lowest crossing point to the highest, regardless of which edge is crossing.

26. Test configuration is Rs = 33.2 Ω, Rp = 49.9, 2 pF for 100 Ω transmission line; Rs = 27 Ω, Rp = 42.2, 2 pF for 85 Ω transmission line. 27. The average period over any 1 us period of time must be greater than the minimum and less than the maximum specified period.

28.Vcross(rel) Min and Max are derived using the following, Vcross(rel) Min = 0.250 + 0.5 (Vhavg − 0.700), Vcross(rel) Max = 0.550 − 0.5 (0.700 – Vhavg), (see Figure [7](#page-13-0)).

29.Measurement taken from Single Ended waveform.

30.Measurement taken from differential waveform. Bypass mode, input duty cycle = 50%.

31.Unless otherwise noted, all specifications in this table apply to all processor frequencies.

32.VHigh is defined as the statistical average High value as obtained by using the Oscilloscope VHigh Math function.

33.VLow is defined as the statistical average Low value as obtained by using the Oscilloscope VLow Math function.

34.Overshoot is defined as the absolute value of the maximum voltage.

35.Undershoot is defined as the absolute value of the minimum voltage.

36.The crossing point must meet the absolute and relative crossing point specifications simultaneously.

37.Vcross is defined as the total variation of all crossing voltages of Rising DIFF and Falling DIFF#. This is the maximum allowed variance in Vcross for any particular system.

38.Using frequency counter with the measurement interval equal or greater than 0.15 s, target frequencies are 100,000,000 Hz, 133,333,333 Hz.

39.Using frequency counter with the measurement interval equal or greater than 0.15 s, target frequencies are 99,750,00 Hz, 133,000,000 Hz.

40.Measured with oscilloscope, averaging off, using min max statistics. Variation is the delta between min and max.

41.Measured with oscilloscope, averaging on, The difference between the rising edge rate (average) of DIFF versus the falling edge rate (average) of DIFF#. Measured in a  $\pm 75$  mV window around the crosspoint of DIFF and DIFF#.

42.Measured with device in PLL mode, in BYPASS mode jitter is additive.

43.Rise/Fall matching is derived using the following, 2\*(Trise – Tfall) / (Trise + Tfall).

44. This is the time from the valid CLK IN input clocks and the assertion of the PWRGD signal level at 1.8 V – 2.0 V to the time that stable clocks are output from the buffer chip (PLL locked).

45.All Long Term Accuracy specifications are guaranteed with the assumption that the input clock complies with CK410B+/CK420BQ accuracy requirements. The NB3N1200K and NB3W1200L itself do not contribute to ppm error.

### **Table 10. CLOCK PERIOD SSC DISABLED**



### **Table 11. CLOCK PERIOD SSC ENABLED**



## **Table 12. INPUT EDGE RATE** (Note 46)



46.Input edge rate is based on single ended measurement. This is the minimum input edge rate at which the NB3N1200K / NB3W1200L devices are guaranteed to meet all performance specifications.

## **Measurement Points for Differential**

<span id="page-12-0"></span>

**Figure 4. Single−Ended Measurement Points for Trise, Tfall**



**Figure 5. Single−Ended Measurement Points for Vovs, Vuds, Vrb**



Figure 6. Differential (DIFF<sub>X</sub> - DIFF<sub>X</sub>#) Measurement Points (Tperiod, Duty Cycle, Jitter)

<span id="page-13-0"></span>



**Figure 7. Vcross Range Clarification**

The picture above illustrates the effect of Vhigh above and below 700 mV on the Vcross range. The purpose of this is to prevent a 250 mV Vcross with an 850 mV Vhigh. In addition, this prevents the case of a 550 mV Vcross with a 660 mV Vhigh. The actual specification for Vcross is dependent upon the measured amplitude of Vhigh.

# **CLK\_IN, CLK\_IN#**

The differential input clock is expected to be sourced from a clock synthesizer.

## **OE# and Output Enables (Control Registers)**

Each output can be individually enabled or disabled by SMBus control register bits. Additionally, each output of the DIF[11:0] has a dedicated OE# pin. The OE# pins are asynchronous asserted−low signals. The Output Enable bits in the SMBus registers are active high and are set to enable by default.

The disabled state for the NB3N1200K HCSL outputs is Hi−Z, with the termination network pulling the outputs Low/Low. The disabled state for the NB3W1200L low power NMOS Push−Pull outputs is Low/Low. In the following text, if the NB3N1200K HCSL output is referred to as Hi−Z or Tri− state, the equivalent state of the NB3W1200L NMOS Push−pull output is Low/Low.

Please note that the logic level for assertion or deassertion is different in software than it is on hardware. This follows hardware default nomenclature for communication channels (e.g., output is enabled if OE# pin is pulled low) and still maintains software programming logic (e.g., output is enabled if OE register is true).

Please refer to Table 13 for the truth table for enabling and disabling outputs via hardware and software. Note that both the control register bit must be a '1' AND the OE# pin must be a '0' for the output to be active.

NOTE: The assertion and de−assertion of this signal is absolutely asynchronous.



### **Table 13. NB3N1200K OE AND POWER MANAGEMENT**

**Table 14. NB3W1200L POWER MANAGEMENT**

| <b>Inputs</b>                  |                    | <b>OE# Hardware Pins &amp; Control Register Bits</b> |              |                 | <b>Outputs</b>                  |                  |
|--------------------------------|--------------------|------------------------------------------------------|--------------|-----------------|---------------------------------|------------------|
| <b>PWRGD/</b><br><b>PWRDN#</b> | CLK IN/<br>CLK IN# | <b>SMBUS</b><br><b>Enable Bit</b>                    | OE# Pin      | DIF/DIF# [11:0] | <b>NC pins</b><br>(Pins 15, 16) | <b>PLL State</b> |
| 0                              |                    |                                                      | $\checkmark$ | Low/Low         | Low/Low                         | <b>OFF</b>       |
|                                | Running            | 0                                                    | х            | Low/Low         | Running                         | <b>ON</b>        |
|                                |                    |                                                      | 0            | Running         | Running                         | <b>ON</b>        |
|                                |                    |                                                      |              | Low/Low         | Running                         | <b>ON</b>        |

### **OE# Assertion (Transition from '1' to '0')**

All differential outputs that were tri−stated are to resume normal operation in a glitch free manner. The latency from the assertion to active outputs is  $4 - 12$  DIF clock periods.

### **OE# De-Assertion (Transition from '0' to '1')**

The impact of de−asserting OE# is each corresponding output will transition from normal operation to tri−state in a glitch free manner. A minimum of 4 valid clocks will be provided after the de−assertion of OE#. The maximum latency from the de−assertion to tri−stated outputs is 12 DIF clock periods.

#### **100M\_133M# − Frequency Selection (FS)**

The NB3N1200K / NB3W1200L is optimized for lowest phase jitter performance at 100 MHz and 133 MHz operating frequencies. The 100M\_133M# is a hardware pin, which programs the appropriate output frequency of the DIF pairs. Note that the CLK\_IN frequency is equal to CLK OUT frequency; this means that the NB3N1200K / NB3W1200L is operated in the 1:1 mode only. The Frequency Selection can be enabled by the 100M\_133M# hardware pin. An external pull−up or pull−down resistor is attached to this pin to select the input/output frequency. The functionality is summarized in Table 15.

#### **Table 15. FREQUENCY SELECT (FS) PROGRAM**



NOTE: All differential outputs transition from 100 MHz to 133 MHz or from 133 MHz to 100 MHz in a glitch free manner.

### **SA\_0, SA\_1 – Address Selection**

SA 0 and SA 1 are tri−level hardware pins, which program the appropriate address for the NB3N1200K / NB3W1200L. The two tri-level input pins that can configure the NB3N1200K / NB3W1200L to nine different addresses (refer to Table [4](#page-7-0) for VIL\_Tri, VIM\_Tri, VIH\_Tri signal level).

#### **Table 16. SMBUS ADDRESS TABLE**



#### **PWRGD/PWRDN#**

PWRGD is asserted high and de−asserted low. De−assertion of PWRGD (pulling the signal low) is equivalent to indicating a powerdown condition. PWRGD (assertion) is used by the NB3N1200K / NB3W1200L to sample initial configurations such as frequency select condition and SA selections.

After PWRGD has been asserted high for the first time, the pin becomes a PWRDN# (Power Down) pin that can be used to shut off all clocks cleanly and instruct the device to invoke power savings mode. PWRDN# is a completely asynchronous active low input. When entering power savings mode, PWRDN# should be asserted low **prior to shutting off the input clock or power** to ensure all clocks shut down in a glitch free manner. When PWRDN# is asserted low, all clocks will be tri-stated prior to turning off the VCO. When PWRDN# is de-asserted high, all clocks will start and stop without any abnormal behavior and will meet all AC and DC parameters.

- NOTE: The assertion and de-assertion of PWRDN# is absolutely asynchronous.
- **WARNING:** Disabling of the CLK\_IN input clock prior to assertion of PWRDN# is an undefined mode and not recommended. Operation in this mode may result in glitches, excessive frequency shifting, etc.





### **PWRDN# Assertion**

When PWRDN# is sampled low by two consecutive rising edges of DIF#, all differential outputs must held tri-stated on the next DIF# high to low transition.





# **PWRGD Assertion**

The power−up latency is to be less than 1.8 ms. This is the time from the valid CLK\_IN input clocks and the assertion of the PWRGD signal to the time that stable clocks are output from the buffer chip (PLL locked). All differential

outputs stopped in a tri−state condition resulting from power down must be driven high in less than 300  $\mu$ s of PWRDN# de−assertion to a voltage greater than 200 mV.



**Figure 9. PWRGD Assertion (Pwrdown − De−assertion)**

#### **HBW\_BYPASS\_LBW#**

The HBW BYPASS LBW# is a tri level function input pin (refer to Table [13](#page-13-0) for VIL Tri, VIM Tri, VIH\_Tri−signal level). It is used to select between PLL high bandwidth, bypass mode and PLL low bandwidth mode. In the bypass mode, the input clock is passed directly to the output stage which may result in up to 50 ps of additive cycle−to−cycle jitter (50 ps + input jitter) on DIF outputs. In the case of PLL mode, the input clock is passed through a PLL to reduce high frequency jitter. The PLL HBW, BYPASS, and PLL LBW mode may be selected by asserting the HBW BYPASS LBW# input pin to the appropriate level per the following table:

**Table 18. PLL BANDWIDTH AND READBACK TABLE**

| <b>HBW_BYPASS_LBW#</b><br>Pin | Mode          | Byte 0,<br>Bit 7 | Byte 0,<br>Bit 6 |
|-------------------------------|---------------|------------------|------------------|
|                               | LBW           |                  |                  |
| М                             | <b>BYPASS</b> |                  |                  |
| H                             | <b>HBW</b>    |                  |                  |

Additionally, the NB3N1200K/NB3W1200L has the ability to override the Latch value of the PLL operating mode from hardware strap pin 5 via use of Byte 0, bits 2 and 1. Byte 0 Bit 3 must be set to 1 to allow user to change Bits

2 and 1 to affect the PLL. Bits 7 and 6 will always read back the original latched value. A warm reset of the system will have to be accomplished if the user changes these bits.

# **External Feedback Termination**

# **NB3N1200K External Feedback Termination**

The NB3N1200K utilizes fixed external feedback topology to achieve low input−to−output delay variation. A normal HCSL termination will be needed on the FB\_OUT/FB\_OUT# pin 15 and pin 16. A combined shunt and series resistors value can be used to form a single termination resistor for the RFB\_term.

The termination resistor value is the sum of the Rs and Rp values.

For 100  $\Omega$  trace impedance line:  $Rs = 33 \Omega$ ;  $Rp = 49.9 \Omega$ Therefore,  $R_{FB_{\text{term}}} = 82.9 \Omega$ NOTE: Use the standard  $82.5 \Omega$ ,  $1\%$  resistor value. For  $85 \Omega$  trace impedance line:  $Rs = 27 \Omega$ ;  $Rp = 43.2 \Omega$ Therefore,  $R_{FB_{\text{term}}} = 70.2 \Omega$ NOTE: Use the standard 69.8  $\Omega$ , 1% resistor value.

NB3N1200K FB\_OUT RFB\_term  $\overline{AB}$ \_OUT#  $R_{FB\_term}$ 



# **Table 19. FEEDBACK TERMINATION RESISTORS**



### **NB3W1200L Feedback Termination**

There is no termination resistor needed at pin 15 and pin 16 of the NB3W1200L NMOS push−pull low power buffer. Pin 15 and pin 16 of the NB3W1200L are no connect (NC) pins. These pins have an active signal on them, so they MUST be left unconnected.

# **Byte Read/Write**

Reading or writing a register in a SMBus slave device in byte mode always involves specifying the register number.

**Read.** The standard byte read is as shown in the following figure. It is an extension of the byte write. The write start condition is repeated then the slave device starts sending

data and the master acknowledges it until the last byte is sent. The master terminates the transfer with a NAK, then a stop condition. For byte operation, the  $2*7<sup>th</sup>$  bit of the command byte must be set. For block operations, the  $2*7<sup>th</sup>$  bit must be reset. If the bit is not set, the next byte must be the byte transfer count.



**Figure 11. Byte Read Protocol**

**Write.** The following figure illustrates a simple typical byte write. For byte operation the 2\*7th bit of the command byte must be set. For block operations, the 2\*7th bit must be reset. If the bit is not set, the next byte must be the byte transfer count. The count can be between 1 and 32. It is not allowed to be zero or exceed 32.



**Figure 12. Byte Write Protocol**

# **Block Read/Write**

**Read.** After the slave address is sent with the r/w condition bit *set*, the command byte is sent with the MSB = 0. The slave Ack's the register index in the command byte. The master sends a repeat start function. After the slave Ack's this, the

slave sends the number of bytes it wants to transfer (>0 and <33). The master Ack's each byte except the last and sends a stop function.



**Figure 13. Block Read Protocol**

**Write.** After the slave address is sent with the r/w condition bit not set, the command byte is sent with the MSB = 0. The lower seven bits indicate what register to start the transfer at. If the command byte is 00h, the slave device will be compatible with existing block mode slave devices. The next byte of a write must be the count of bytes that the master will transfer to the slave device. The byte count must be greater than zero and less than 33. Following this byte are the data bytes to be transferred to the slave device. The slave device always acknowledges each byte received. The transfer is terminated after the slave sends the Ack and the master sends a stop function.



**Figure 14. Block Write Protocol**

# **NB3N1200K/NB3W1200L Control Register**



## **Table 20. BYTE 0: FREQUENCY SELECT, OUTPUT ENABLE, PLL MODE CONTROL REGISTER**

NOTE: Byte 0, bit [3:1] are BW PLL SW enable for the NB3W1200L and NB3N1200K. Setting bit 3 to '1' allows the user to override the Latch value from pin 5 via use of bits 2 and 1. Use the values from the PLL Operating Mode Readback Table. Note that Bits 7 and 6 will keep the value originally latched on pin 5. A warm reset of the system will have to be accomplished if the user changes these bits.



# **Table 21. BYTE 1: OUTPUT ENABLE CONTROL REGISTER**

#### **Table 22. BYTE 2: OUTPUT ENABLE CONTROL REGISTER**



# **Table 23. BYTE 3: OE\_[7:0]# PINS REALTIME READBACK CONTROL REGISTER**



# **Table 24. BYTE 4: OE\_[11:8]# PINS REALTIME READBACK CONTROL REGISTER**



# **Table 25. BYTE 5: VENDOR/REVISION IDENTIFICATION CONTROL REGISTER**



# **Table 26. BYTE 6: DEVICE ID CONTROL REGISTER**



# **Table 27. BYTE 7: BYTE COUNT REGISTER**



### **Table 28. BYTE 8 AND BEYOND: VENDOR SPECIFIC**



### **Buffer Power−Up State Machine**

#### **Table 29. BUFFER POWER−UP STATE MACHINE**



47. The total power up latency from power on to all outputs active must be less than 1.8 ms (assuming a valid clock is present on CLK\_IN input). 48.If power is valid and powerdown is de−asserted but no input clocks are present on the CLK\_IN input, DIF clocks must remain disabled. Only after valid input clocks are detected, valid power, PWRDN# de−asserted with the PLL locked/stable and the DIF outputs enabled.



**Figure 15. Buffer Power−Up State Diagram**

### **Table 30. DIF CLOCK OUTPUT CURRENT**



# **NMOS Push−Pull Buffer Specifications for NB3W1200L**

# **Low Power NMOS Push−Pull Differential Buffer**

The NB3W1200L utilizes the low−power output buffer for all differential clocks. This buffer uses efficient NMOS push−pull drivers powered off a low voltage rail, offering a reduction in power consumption, improved edge rate performance, and cross point voltage control.



### **Figure 16. NMOS Push−Pull Buffer Diagram**

### **Power Filtering Example**

### **Ferrite Bead Power Filtering**

Recommended ferrite bead filtering equivalent to the following: 600  $\Omega$  impedance at 100 MHz,  $\leq$  0.1  $\Omega$  DCR max.,  $\geq$  400 mA current rating.



**Figure 17. Schematic Example of the NB3N1200K / NB3W1200L Power Filtering**

### **Termination of Differential Outputs**



# **Table 31. NB3N1200K RESISTIVE LUMPED TEST LOADS FOR DIFFERENTIAL CLOCKS**

# **Table 32. NB3W1200L RESISTIVE LUMPED TEST LOADS FOR DIFFERENTIAL CLOCKS**



### **Termination of Differential HCSL Type Outputs (NB3N1200K)**



**Termination of Differential NMOS Push− Pull Type Outputs (NB3W1200L)**



#### **PACKAGE DIMENSIONS**



ON Semiconductor and <sup>(IN</sup>) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent](http://www.onsemi.com/site/pdf/Patent-Marking.pdf)-Marking.pdf. SCILLC<br>reserves the right to make changes without fu limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications<br>and actual performance may vary over surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where<br>personal injury or death may of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### **LITERATURE FULFILLMENT**:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303−675−2175 or 800−344−3860 Toll Free USA/Canada **Fax**: 303−675−2176 or 800−344−3867 Toll Free USA/Canada **Email**: orderlit@onsemi.com

**N. American Technical Support**: 800−282−9855 Toll Free u *L'*unonoan<br>USA/Canada **Europe, Middle East and Africa Technical Support:**

Phone: 421 33 790 2910 **Japan Customer Focus Center** Phone: 81−3−5817−1050

**ON Semiconductor Website**: **www.onsemi.com**

**Order Literature**: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative



Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию .

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России , а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

#### **Наши контакты:**

**Телефон:** +7 812 627 14 35

**Электронная почта:** [sales@st-electron.ru](mailto:sales@st-electron.ru)

**Адрес:** 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331