# **NANALOG**<br>DEVICES

# 1 MSPS, 14-Bit, Simultaneous Sampling SAR ADC with PGA and Four Comparators

# Data Sheet **[AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf)**

### <span id="page-0-0"></span>**FEATURES**

**Dual, simultaneous sampling, 14-bit, 2-channel ADC True differential analog inputs Programmable gain stage: ×1, ×2, ×3, ×4, ×6, ×8, ×12, ×16, ×24, ×32, ×48, ×64, ×96, ×128 Throughput rate per ADC 1 MSPS fo[r AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) Analog input impedance: >1 GΩ Wide input bandwidth −3 dB bandwidth: 1.7 MHz at gain = 2 4 on-chip comparators SNR: 78 dB typical at gain = 2, 71 dB typical at gain = 32 Device offset calibration System gain calibration On-chip reference: 2.5 V −40°C to +105°C operation High speed serial interface Compatible with SPI, QSPI™, MICROWIRE™, and DSP 48-lead LFCSP and LQFP packages**

#### <span id="page-0-1"></span>**GENERAL DESCRIPTION**

The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) is a dual, 14-bit, high speed, low power, successive approximation ADC that operates from a single 5 V power supply and features throughput rates of up to 1 MSPS per on-chip ADC. Two complete ADC functions allow simultaneous sampling and conversion of two channels. Each ADC is preceded by a true differential analog input with a PGA. There are 14 gain settings available: ×1, ×2, ×3, ×4, ×6, ×8, ×12, ×16, ×24, ×32, ×48, ×64,  $\times$ 96, and  $\times$ 128.

The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) contains four comparators. Comparator A and Comparator B are optimized for low power, whereas Comparator C and Comparator D have fast propagation delays. The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) features a calibration function to remove any device offset error and programmable gain adjust registers to allow input path (for example, sensor) offset and gain compensation. The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) has an on-chip 2.5 V reference that can be disabled if an external reference is preferred. Th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) is available in 48-lead LFCSP and LQFP packages.

The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) is ideally suited for monitoring small amplitude signals from a variety of sensors. The devices include all the functionality needed for monitoring the position feedback signals from a variety of analog encoders used in motor control systems.



<span id="page-0-2"></span>

#### <span id="page-0-3"></span>**PRODUCT HIGHLIGHTS**

- 1. Integrated PGA with a variety of flexible gain settings to allow detection and conversion of low level analog signals.
- 2. Each PGA is followed by a dual simultaneous sampling ADC, featuring throughput rates of 1 MSPS per ADC. The conversion result of both ADCs is simultaneously available on separate data lines or in succession on one data line if only one serial port is available.
- 3. Four integrated comparators that can be used to count signals from pole sensors in motor control applications.
- 4. Internal 2.5 V reference.

**Rev. E [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=AD7264.pdf&product=AD7264&rev=E)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

# **TABLE OF CONTENTS**



#### <span id="page-1-0"></span>**REVISION HISTORY**



#### 5/2017-Rev. C to Rev. D



#### 12/2015—Rev. B to Rev. C



#### 11/2012-Rev. A to Rev. B





#### 7/2008-Rev. 0 to Rev. A



5/2008-Revision 0: Initial Version

# <span id="page-2-0"></span>**SPECIFICATIONS**

 $AV_{CC} = 4.75$  V to  $5.25$  V,  $C_{A_C}C_BV_{CC} = C_{C_C}C_DV_{CC} = 2.7$  V to  $5.25$  V,  $V_{DRIVE} = 2.7$  V to  $5.25$  V,  $f_s = 1$  MSPS and  $f_{SCLK} = 34$  MHz for the [AD7264,](http://www.analog.com/AD7264?doc=AD7264.pdf) VREF = 2.5 V internal/external; T<sub>A</sub> =  $-40^{\circ}$ C to +105°C, unless otherwise noted.

<span id="page-2-1"></span>



# <span id="page-4-0"></span>Data Sheet **AD7264**



<sup>1</sup> These specifications were determined without the use of the gain calibration feature.

<sup>2</sup> See th[e Terminology](#page-13-0) section.

<sup>3</sup> Samples are tested during initial release to ensure compliance; they are not subject to production testing.

<sup>4</sup> For PGA gain = 1, to utilize the full analog input range (V<sub>CM</sub> ± V<sub>REF</sub>/2) of th[e AD7264,](http://www.analog.com/AD7264?doc=AD7264.pdf) the V<sub>CM</sub> voltage should be dropped to lie within a range from 1.95 V to 2.05 V.

<sup>5</sup> Refers to Pin V<sub>REF</sub>A or Pin V<sub>REF</sub>B.

 $6$  This specification includes the  $I_{DD}$  for both comparators. The  $I_{DD}$  per comparator is the specified value divided by 2.

06732-002

16732-002

#### <span id="page-5-0"></span>**TIMING SPECIFICATIONS**

 $AV_{CC} = 4.75$  V to 5.25 V,  $C_{A\_C_B}V_{CC} = C_{C\_C_D}V_{CC} = 2.7$  V to 5.25 V,  $V_{REF} = 2.5$  V internal/external;  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.<sup>1</sup>



<sup>1</sup> Sample tested during initial release to ensure compliance. All input signals are specified with t<sub>R</sub> = t<sub>F</sub> = 5 ns (10% to 90% of V<sub>DD</sub>) and timed from a voltage level of 1.6 V. All timing specifications given are with a 25 pF load capacitance. With a load capacitance greater than this value, a digital buffer or latch must be used. See the [Terminology s](#page-13-0)ection.

<sup>2</sup> Th[e AD7264 i](http://www.analog.com/AD7264?doc=AD7264.pdf)s functional with a 40 MHz SCLK at 25°C, but specified performance is not guaranteed with SCLK frequencies greater than 34 MHz.<br><sup>3</sup> The time required for the output to cross 0.4 V or 2.4 V. <sup>3</sup> The time required for the output to cross 0.4 V or 2.4 V.



Figure 2. Serial Interface Timing Diagram

# <span id="page-6-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 3.**



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### <span id="page-6-1"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge<br>without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-7-0"></span>PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. 48-Lead LQFP Pin Configuration

<span id="page-7-2"></span>Figure 4. 48-Lead LFCSP Pin Configuration

#### <span id="page-7-1"></span>**Table 4. Pin Function Descriptions**





<span id="page-9-0"></span>



Figure 5. Typical DNL at Gain of 2



Figure 6. Typical INL at Gain of 2



Figure 7. Typical FFT at Gain of 2



Figure 8. Typical DNL at Gain of 32





Figure 10. Typical FFT at Gain of 32

# Data Sheet **AD7264**



*Figure 11. Histogram of Codes for 10k Samples at Gain of 2*



*Figure 12. Histogram of Codes for 10k Samples at Gain of 32*



*Figure 13. THD vs. Analog Input Frequency up to 1 MHz at Gain of 2 and 32*



*Figure 14. VREF vs. Reference Output Current Drive*



*Figure 15. 3 dB Bandwidth vs. Gain*



*Figure 16. SNR vs. PGA Gain for an Analog Input Tone of 100 kHz* 



*Figure 17. Common-Mode Rejection vs. Gain*

<span id="page-11-0"></span>

<span id="page-11-1"></span>*Figure 18. Common-Mode Rejection vs. Common-Mode Ripple Frequency*



<span id="page-11-2"></span>*Figure 19. THD vs. Common-Mode Voltage Range for Various PGA Gain Settings*





*Figure 20. Propagation Delay for Comparator A and Comparator B vs. Overdrive Voltage for Various Supply Voltages*



*Figure 21. Propagation Delay for Comparator C and Comparator D vs. Overdrive Voltage for Various Supply Voltages*

# Data Sheet **AD7264**



<span id="page-12-0"></span>*Figure 22. Power Supply Rejection Ratio*

*Figure 23. DOUT and COUT Source and Sink Current*

# <span id="page-13-0"></span>**TERMINOLOGY**

#### **Differential Nonlinearity (DNL)**

Differential nonlinearity is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC.

#### **Integral Nonlinearity (INL)**

Integral nonlinearity is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function. The endpoints of the transfer function are zero scale, a single (1) LSB point below the first code transition, and full scale, a point 1 LSB above the last code transition.

#### **Zero Code Error**

This is the deviation of the midscale transition (all 1s to all 0s) from the ideal  $V_{IN}$  voltage, that is,  $V_{CM} - \frac{1}{2}$  LSB.

#### **Positive Full-Scale Error**

This is the deviation of the last code transition (011 … 110 to 011 … 111) from the ideal, that is,

$$
V_{CM} + \left(\frac{V_{REF}}{2 \times Gain}\right) - 1 \text{LSB}
$$

after the zero code error has been adjusted out.

#### **Negative Full-Scale Error**

This is the deviation of the first code transition (10 … 000 to 10 … 001) from the ideal, that is,

$$
V_{CM} - \left(\frac{V_{REF}}{2 \times Gain}\right) + 1 \text{LSB}
$$

after the zero code error has been adjusted out.

#### **Zero Code Error Match**

This is the difference in zero code error across both ADCs.

#### **Positive Full-Scale Error Match**

This is the difference in positive full-scale error across both ADCs.

#### **Negative Full-Scale Error Match**

This is the difference in negative full-scale error across both ADCs.

#### **Track-and-Hold Acquisition Time**

The track-and-hold amplifier returns to track mode at the end of conversion. Track-and-hold acquisition time is the time required for the output of the track-and-hold amplifier to reach its final value, within ±1/2 LSB, after the end of conversion.

#### **Signal-to-(Noise + Distortion) Ratio**

This ratio is the measured ratio of signal-to-(noise + distortion) at the output of the analog-to-digital converter. The signal is the rms amplitude of the fundamental. Noise is the sum of all nonfundamental signals up to half the sampling frequency  $(f_s/2)$ , excluding dc. The ratio is dependent on the number of quantization levels in the digitization process; the more levels, the smaller the quantization noise.

The theoretical signal-to-(noise + distortion) ratio for an ideal N-bit converter with a sine wave input is given by

*Signal*-*to*-(*Noise* + *Distortion*) = (6.02*N* + 1.76) dB

Thus, for a 14-bit converter, this is 86 dB.

#### **Total Harmonic Distortion (THD)**

Total harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. For the [AD7264,](http://www.analog.com/AD7264?doc=AD7264.pdf) it is defined as

$$
THD(dB) = 20 \log \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2 + V_6^2}}{V_1}
$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ , *V4*, *V5,* and *V6* are the rms amplitudes of the second through the sixth harmonics.

#### **Peak Harmonic or Spurious Noise**

Peak harmonic, or spurious noise, is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to fs/2, excluding dc) to the rms value of the fundamental. Normally, the value of this specification is determined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, it is a noise peak.

#### **ADC-to-ADC Isolation**

ADC-to-ADC isolation is a measure of the level of crosstalk between ADC A and ADC B. It is measured by applying a fullscale, 100 kHz sine wave signal to all unselected input channels and determining how much that signal is attenuated in the selected channel with a 40 kHz signal. The figure given is the worst-case.

#### **Power Supply Rejection Ration (PSRR)**

Variations in power supply affect the full-scale transition but not the linearity of the converter. PSRR is the maximum change in the full-scale transition point due to a change in power supply voltage from the nominal value (see [Figure 22\)](#page-12-0).

#### Propagation Delay Time, Low to High (t<sub>PLH</sub>)

Propagation delay time from low to high is defined as the time taken from the 50% point on a low to high input signal until the digital output signal reaches 50% of its final low value.

#### Propagation Delay Time, High to Low (tPHL)

Propagation delay time from high to low is defined as the time taken from the 50% point on a high to low input signal until the digital output signal reaches 50% of its final high value.

#### **Comparator Offset**

Comparator offset is the measure of the density of digital 1s and 0s in the comparator output when the negative analog terminal of the comparator input is held at a static potential, and the analog input to the positive terminal of the comparators is varied proportionally about the static negative terminal voltage.

## <span id="page-14-0"></span>THEORY OF OPERATION **CIRCUIT INFORMATION**

<span id="page-14-1"></span>The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) is a fast, dual, simultaneous sampling, differential, 14-bit, serial ADCs. Th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) contains two on-chip differential programmable gain amplifiers, two track-and-hold amplifiers, and two successive approximation analog-to-digital converters with a serial interface with two separate data output pins. Th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) also includes four on-chip comparators. The device is housed in a 48-lead LFCSP or 48-lead LQFP package, offering the user considerable space-saving advantages over alternative solutions. The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) requires a low voltage 5 V  $\pm$  $5\%$  AV $_{CC}$  to power the ADC core and supply the digital power, a 2.7 V to 5.25 V  $C_A_C_C$ <sub>CB</sub>V<sub>CC</sub>,  $C_C_C$ <sub>CD</sub>V<sub>CC</sub> supply for the comparators, and a 2.7 V to 5.25 V VDRIVE supply for interface power.

The on-board PGA allows the user to select from 14 programmable gain stages: ×1, ×2, ×3, ×4, ×6, ×8, ×12, ×16, ×24, ×32, ×48, ×64, ×96, and ×128. The PGA accepts fully differential analog signals. The gain can be selected either by setting the logic state of the G0 to G3 pins or by programming the control register.

The serial clock input accesses data from the device while also providing the clock source for each successive approximation ADC. Th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) has an on-chip 2.5 V reference that can be disabled when an external reference is preferred. If the internal reference is used elsewhere in a system, the output from  $V_{REF}A$ and VREFB must first be buffered. If the internal reference is the preferred option, the user must tie the REFSEL pin to a logic high voltage. Alternatively, if REFSEL is tied to GND, an external reference can be supplied to both ADCs through the VREFA and VREFB pins (see th[e Reference](#page-15-1) section).

The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) also features a range of power-down options to allow the user great flexibility with the independent circuit components while allowing for power savings between conversions. The power-down feature is implemented via the control register or the PD0 to PD2 pins, as described in the [Control](#page-21-0)  [Register](#page-21-0) section.

### <span id="page-14-2"></span>**COMPARATORS**

The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) has four on-chip comparators. Comparator A and Comparator B have ultralow power consumption, with static power consumption typically less than 10 μW with a 3.3 V supply. Comparator C and Comparator D feature very fast propagation delays of 130 ns for a 200 mV differential overdrive. These comparators have push-pull output stages that operate from the V<sub>DRIVE</sub> supply. This feature allows operation with a minimum amount of power consumption.

Each pair of comparators operates from its own independent supply,  $C_A_C_C_V_C$  or  $C_C_C_V_C$ . The comparators are specified for supply voltages from 2.7 V to 5.25 V. If desired,  $C_A_C$ <sub>CB</sub>V<sub>CC</sub> and  $C_C_C$ <sub>D</sub>V<sub>cc</sub> can be tied to the AV<sub>cc</sub> supply. The four comparators on th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) are functional with  $C_A_C_C$ <sub>B</sub>V<sub>CC</sub>,  $C_C_C$ <sub>D</sub>V<sub>CC</sub> greater than or equal to 1.8 V. However, no specifications are guaranteed for comparator supplies less than 2.7 V. The wide range of supply voltages ensures that the comparators can be used in a variety of battery backup modes.

The four on-chip comparators on the [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) are ideally suited for monitoring signals from pole sensors in motor control systems. The comparators can be used to monitor signals from Hall effect sensors or the inner tracks from an optical encoder. One of the comparators can be used to count the index marker or z marker, which is used on startup to place the motor in a known position.

#### <span id="page-14-3"></span>**OPERATION**

The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) has two successive approximation ADCs, each based around two capacitive DACs and two programmable gain amplifiers.

The ADC itself comprises control logic, a SAR, and two capacitive DACs. The control logic and the charge redistribution DACs are used to add and subtract fixed amounts of charge from the sampling capacitor amplifiers to bring the comparator back into a balanced condition. When the comparator is rebalanced, the conversion is complete. The control logic generates the ADC output code.

Each ADC is preceded by its own programmable gain stage. The PGA features high analog input impedance, true differential analog inputs that allow the output from any source or sensor to be connected directly to the PGA inputs without any requirement for additional external buffering. The variable gain settings ensure that the device can be used for amplifying signals from a variety of sources. Th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) offers the flexibility to choose the most appropriate gain setting to utilize the wide dynamic range of the device.

### <span id="page-14-4"></span>**ANALOG INPUTS**

Each ADC in th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) has two high impedance differential analog inputs[. Figure 24](#page-15-2) shows the equivalent circuit of the analog input structure of th[e AD7264.](http://www.analog.com/AD7264?doc=AD7264.pdf) It consists of a fully differential input amplifier that buffers the analog input signal and provides the gain selected by using the gain pins.

The two diodes provide ESD protection. Care must be taken to ensure that the analog input signals never exceed the supply rails by more than 300 mV. This causes these diodes to become forwardbiased and to start conducting current into the substrate. These diodes can conduct up to 10 mA without causing irreversible damage to the device. The C1 capacitors i[n Figure 24](#page-15-2) are typically 5 pF and can primarily be attributed to pin capacitance.



Figure 24. Analog Input Structure

<span id="page-15-2"></span>The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) can accept differential analog inputs from

#### $V_{CM}$  – ( $V_{REF}/2 \times Gain$ ) to  $V_{CM}$  + ( $V_{REF}/2 \times Gain$ ).

[Table 5](#page-15-3) details the analog input range for th[e AD7264 f](http://www.analog.com/AD7264?doc=AD7264.pdf)or the various PGA gain settings.  $V_{REF} = 2.5$  V and  $V_{CM} = 2.5$  V  $(AV_{CC}/2, with AV_{CC} = 5 V).$ 

<span id="page-15-3"></span>



<sup>1</sup> For V<sub>CM</sub> = 2 V. If V<sub>CM</sub> = AV<sub>CC</sub>/2, the analog input range for V<sub>IN</sub>+ and V<sub>IN</sub>− is 1.6 V to 3.4 V.

When a full-scale step input is applied to either differential input on th[e AD7264 w](http://www.analog.com/AD7264?doc=AD7264.pdf)hile the other analog input is held at a constant voltage, 3 μs of settling time is typically required prior to capturing a stable digital output code.

#### **Transfer Function**

The [AD7264 o](http://www.analog.com/AD7264?doc=AD7264.pdf)utput is twos complement; the ideal transfer function is shown in [Figure 25.](#page-15-4) The designed code transitions occur at successive integer LSB values (that is, 1 LSB, 2 LSB, and so on). The LSB size is dependent on the analog input range selected.





#### <span id="page-15-4"></span><span id="page-15-0"></span>**VDRIVE**

The [AD7264 h](http://www.analog.com/AD7264?doc=AD7264.pdf)as a V<sub>DRIVE</sub> feature to control the voltage at which the serial interface operates.  $V_{DRIVE}$  allows the ADC and the comparators to interface to both 3 V and 5 V processors. For example, when the  $AD7264$  is operated with  $AV_{CC} = 5$  V, the  $V_{DRIVE}$  pin can be powered from a 3 V supply, allowing a large analog input range with low voltage digital processors.

#### <span id="page-15-1"></span>**REFERENCE**

The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) can operate with either the internal 2.5 V on-chip reference or an externally applied reference. The logic state of the REFSEL pin determines whether the internal reference is used. The internal reference is selected for both ADCs when the REFSEL pin is tied to logic high. If the REFSEL pin is tied to AGND, an external reference can be supplied through the VREFA and/or VREFB pins. On power-up, the REFSEL pin must be tied to either a low or high logic state for the device to operate. Suitable reference sources for the [AD7264 i](http://www.analog.com/AD7264?doc=AD7264.pdf)nclude the [AD780,](http://www.analog.com/ad780?doc=AD7264.pdf) [AD1582,](http://www.analog.com/ad1582?doc=AD7264.pdf)  [ADR431,](http://www.analog.com/adr431?doc=AD7264.pdf) [REF193,](http://www.analog.com/ref193?doc=AD7264.pdf) and [ADR391.](http://www.analog.com/adr391?doc=AD7264.pdf)

The internal reference circuitry consists of a 2.5 V band gap reference and a reference buffer. When operating th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) in internal reference mode, the 2.5 V internal reference is available at the  $V_{REF}A$  and  $V_{REF}B$  pins, which should be decoupled to  $AGND$ using a 1 μF capacitor. It is recommended that the internal reference be buffered before applying it elsewhere in the system. The internal reference is capable of sourcing up to 90 μA of current when the converter is static. If internal reference operation is required for the ADC conversion, the REFSEL pin must be tied to logic high on power-up. The reference buffer requires 240 μs

to power up and charge the 1 μF decoupling capacitor during the power-up time.

### <span id="page-16-0"></span>**TYPICAL CONNECTION DIAGRAMS**

[Figure 26](#page-17-0) and [Figure 27](#page-18-0) are typical connection diagrams for the [AD7264.](http://www.analog.com/AD7264?doc=AD7264.pdf) In these configurations, the AGND pin is connected to the analog ground plane of the system, and the DGND pin is connected to the digital ground plane of the system. The analog inputs on the [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) are true differential and have an input impedance in excess of 1 GΩ; thus, no driving op amps are required. Th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) can operate with either an internal or an external reference. I[n Figure 26,](#page-17-0) th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) is configured to operate in control register mode; thus, G0 to G3, PD1, and PD2 can be connected to ground (low logic state). [Figure 27](#page-18-0) has the

gain pins configured for a gain of 2 setup; thus, the device is in pin driven mode. Both circuit configurations illustrate the use of the internal 2.5 V reference.

The  $C_A_C_bV_{CC}$  and  $C_C_C_vV_{CC}$  pins can be connected to either a  $3$  V or 5 V supply voltage. The AV $_{\rm CC}$  pin must be connected to a 5 V supply. All supplies should be decoupled with a 100 nF capacitor at the device pin, and some supply sources can require a 10 μF capacitor where the source is supplied to the circuit board. The VDRIVE pin is connected to the supply voltage of the microprocessor. The voltage applied to the VDRIVE input controls the voltage of the serial interface. VDRIVE can be set to 3 V or 5 V.



<span id="page-17-0"></span>**1THESE CAPACITORS ARE PLACED AT THE SUPPLY SOURCE AND MAY NOT BE REQUIRED IN ALL SYSTEMS. 2THIS SUPPLY CAN BE CONNECTED TO THE ANALOG 5V SUPPLY IF REQUIRED.**

*Figure 26. Typical Connection Diagram for th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) in Control Register Mode (All Gain Pins Tied to Ground) Configured for a PGA Gain of 2*

06732-026 06732-026

# Data Sheet **AD7264**



**1THESE CAPACITORS ARE PLACED AT THE SUPPLY SOURCE AND MAY NOT BE REQUIRED IN ALL SYSTEMS. 2THIS SUPPLY CAN BE CONNECTED TO THE ANALOG 5V SUPPLY IF REQUIRED.**

*Figure 27. Typical Connection Diagram for th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) in Pin Driven Mode with Gain of 2 and Both ADCs and Comparators Fully Powered On*

#### <span id="page-18-0"></span>*Comparator Application Details*

The comparators on the [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) have been designed with no internal hysteresis, allowing users the flexibility to add external hysteretic if required for systems operating in noisy environments. If the comparators on th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) are used with external hysteresis, some external resistors and capacitors are required, as shown in [Figure 28.](#page-19-1) The value of  $R<sub>F</sub>$  and  $R<sub>S</sub>$ , the external resistors, can be determined using the following equation, depending on the amount of hysteresis required in the application:

$$
V_{HYS} = \frac{R_S}{R_S + R_F} \times C_{X} - C_X V_{CC}
$$

where  $C_X_C_C = C_A_C_C$  v<sub>CC</sub> or  $C_C_C$ <sub>D</sub>V<sub>CC</sub>.

The amount of hysteresis chosen must be sufficient to eliminate the effects of analog noise at the comparator inputs, which may affect the stability of the comparator outputs. The level of hysteresis required in any system depends on the noise in the system; thus, the value of  $R<sub>F</sub>$  and  $R<sub>S</sub>$  needs to be carefully selected to eliminate any noise effects. To increase the level of hysteresis in the system, increase the value of Rs or R<sub>F</sub>. For example,  $R_F = 10 M\Omega$ ,  $R<sub>S</sub> = 1 kΩ$  gives 330 μV of hysteresis with a C<sub>x</sub>\_C<sub>x</sub>V<sub>CC</sub> of 3.3 V; if hysteresis is increased to 1 mV,  $R_s = 3.1$  kΩ. In certain applications, a load capacitor (100 pF) may be required on the comparator outputs to suppress high frequency transient glitches.



Figure 28. Recommended Comparator Connection Diagram

#### <span id="page-19-1"></span><span id="page-19-0"></span>**APPLICATION DETAILS**

The [AD7264 h](http://www.analog.com/AD7264?doc=AD7264.pdf)as been specifically designed to meet the requirements of any motor control shaft position feedback loop. The device can interface directly to multiple sensor types, including optical encoders, magnetoresistive sensors, and Hall effect sensors. Its flexible analog inputs, which incorporate programmable gain, ensure that identical board design can be utilized for a variety of sensors, which results in reduced design cycles and costs.

The two simultaneous sampling ADCs are used to sample the sine and cosine outputs from the sensor. No external buffering is required between the sensor/transducer and the analog inputs of th[e AD7264.](http://www.analog.com/AD7264?doc=AD7264.pdf) The on-chip comparators can be used to monitor the pole sensors, which can be Hall effect sensors or the inner tracks from an optical encoder.

[Figure 29 s](#page-19-2)hows how th[e AD7264 c](http://www.analog.com/AD7264?doc=AD7264.pdf)an be used in a typical application. An optical encoder is shown in [Figure 29,](#page-19-2) but other sensor types can as easily be used[. Figure 29 i](#page-19-2)ndicates a typical application configuration only; there are several other configurations that render equally effective results.



#### <span id="page-19-2"></span>Figure 29. Typical System Connection Diagram with Optical Encoder

# <span id="page-20-0"></span>MODES OF OPERATION

The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) allows the user to choose between two modes of operation: pin driven mode and control register mode.

### <span id="page-20-1"></span>**PIN DRIVEN MODE**

Pin driven mode allows the user to select the gain of the PGA, the power-down mode, internal or external reference, and to initiate a calibration of the offset for both ADC A and ADC B. These functions are implemented by setting the logic levels on the gain pins (G3 to G0), the power-down pins (PD2 to PD0), the REFSEL pin, and the CAL pin, respectively.

The logic state of the G3 to G0 pins determines which mode of operation is selected. Pin driven mode is selected if at least one of the gain pins is set to a logic high state. Alternatively, if all four gain pins are connected to a logic low, the control register mode of operation is selected.

### <span id="page-20-2"></span>**GAIN SELECTION**

The on-board PGA allows the user to select from 14 programmable gain stages: ×1, ×2, ×3, ×4, ×6, ×8, ×12, ×16, ×24, ×32,  $\times$ 48,  $\times$ 64,  $\times$ 96, and  $\times$ 128. The PGA accepts fully differential analog signals and provides three key functions, which include selecting gains for small amplitude input signals, driving the ADCs switched capacitive load, and buffering the source from the switching effects of the SAR ADCs. The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) offers the user great flexibility in user interface, offering gain selection via the control register or by driving the gain pins to the desired logic state. The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) has four gain pins, G3, G2, G1 and G0, as shown in [Figure 3](#page-7-1) an[d Figure 4.](#page-7-2) Each gain setting is selected by setting up the appropriate logic state on each of the four gain pins, as outlined in [Table 6.](#page-20-5) If all four gain pins are connected to a logic low level, the device is put in control register mode, and the gain settings are selected via the control register.

#### <span id="page-20-5"></span>**Table 6. Gain Selection**



#### <span id="page-20-3"></span>**POWER-DOWN MODES**

The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) offers the user several of power-down options to enable individual device components to be powered down independently. These options can be chosen to optimize power dissipation for different application requirements. The powerdown modes can be selected by either programming the device via the control register or by driving the PD pins to the appropriate logic levels. By setting the PD pins to a logic low level when in pin driven mode, all four comparators and both ADCs can be powered down. The PD2 and PD0 pins must be set to logic high and the PD1 pin set to logic low level to power up all circuitry on th[e AD7264.](http://www.analog.com/AD7264?doc=AD7264.pdf) The PD pin configurations for the various power-down options are outlined in [Table 7.](#page-20-4)

#### <span id="page-20-4"></span>**Table 7. Power-Down Modes**



 $1$  PD2 = PD1 = PD0 = 1; resets th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) when in pin driven mode only.

The  $AV_{CC}$  and  $V_{DRIVE}$  supplies must continue to be supplied to the [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) when the comparators are powered up but the ADCs are powered down. External diodes can be used from the  $C_A_C_C$ <sub>B</sub>V<sub>CC</sub> and/or  $C_C_C$ <sub>D</sub>V<sub>CC</sub> to both the AV<sub>CC</sub> and the V<sub>DRIVE</sub> supplies to ensure that they retain a supply at all times.

The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) can be reset in pin driven mode only by setting the PD pins to a logic high state. When the device is reset, all the registers are cleared and the four comparators and the two ADCs are left powered down.

In the normal mode of operation with the ADCs and comparators powered on, the  $C_A_C_CV_{CC}/C_C_C$  C<sub>D</sub>V<sub>CC</sub> supplies and the AV<sub>CC</sub> supply can be at different voltage levels, as indicated in [Table 1.](#page-2-1) When the comparators on the [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) are in powerdown mode and the C<sub>A\_CB</sub>V<sub>CC</sub>/C<sub>C\_</sub>C<sub>D</sub>V<sub>CC</sub> supplies are at a potential 0.3 V greater than or less than the  $AV_{CC}$  supply, the supplies consume more current than would be the case if both sets of supplies were at the same potential. This configuration does not damage th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) but results in additional current flowing in any or all of the [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) supply pins. This is due to ESD protection diodes within the device. In applications where power consumption in power-down mode is critical, it is recommended that the C<sub>A\_CB</sub>V<sub>CC</sub>/C<sub>C\_CD</sub>V<sub>CC</sub> supply and the  $AV_{CC}$  supply be held at the same potential.

#### **Power-Up Conditions**

On power-up, the status of the gain pins determines which mode of operation is selected, as outlined in th[e Gain Selection s](#page-20-2)ection. All registers are set to 0.

If th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) is powered up in pin driven mode, the gain pins and the PD pins should be configured to the appropriate logic states and a calibration initiated if required.

Alternatively, if th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) is powered up in control register mode, the comparators and ADCs are powered down and the default gain is 1. Thus, powering up in control register mode requires a write to the device to power up the comparators and the ADCs.

It takes th[e AD7264 1](http://www.analog.com/AD7264?doc=AD7264.pdf)5 μs to power up when using an external reference. When the internal reference is used, 240 μs are required to power up the [AD7264 w](http://www.analog.com/AD7264?doc=AD7264.pdf)ith a 1 μF decoupling capacitor.

### <span id="page-21-0"></span>**CONTROL REGISTER**

The control register on th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) is a 12-bit read and write register that is used to control the device when not in pin driven mode. The PD0/ $D_{IN}$  pin serves as the serial  $D_{IN}$  pin for th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) when the gain pins are set to 0 (that is, the device is not in pin driven mode). The control register can be used to select the gain of the PGAs, the power-down modes, and the calibration of the offset for both ADC A and ADC B. When in the control register mode of operation, PD1 and PD2 should be connected to a low

logic state. These functions can also be implemented by setting the logic levels on the gain pins, power-down pins, and CAL pin, respectively. The control register can also be used to read the offset and gain registers.

Data is loaded from the  $PDO/D<sub>IN</sub>$  pin of the [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) on the falling edge of SCLK when CS is in a logic low state. The control register is selected by first writing the appropriate four WR bits, as outlined i[n Table 10.](#page-21-2) The 12 data bits must then be clocked into the control register of the device. Thus, on the 16<sup>th</sup> falling SCLK edge, the LSB is clocked into the device. One more SCLK cycle is then required to write to the internal device registers. In total, 17 SCLK cycles are required to successfully write to the [AD7264.](http://www.analog.com/AD7264?doc=AD7264.pdf) The data is transferred on the  $PDO/D<sub>IN</sub>$  line while the conversion result is being processed. The data transferred on the  $D_{IN}$  line corresponds to the  $AD7264$  configuration for the next conversion.

Only the information provided on the 12 falling clock edges after the CS falling edge and the initial four write address bits is loaded to the control register. The  $PDO/D<sub>IN</sub>$  pin should have a logic low state for the four bits RD3 to RD0 when using the control register to select the power-down modes and gain setting, or when initializing a calibration. The RD bits should also be set to a logic low level to access the ADC results from both D<sub>OUT</sub>A and D<sub>OUT</sub>B.

The power-up status of all bits is 0, and the MSB denotes the first bit in the data stream. The bit functions are outlined i[n Table 9.](#page-21-3) 

#### <span id="page-21-1"></span>**Table 8. Control Register Bits**



#### <span id="page-21-3"></span>**Table 9. Control Register Bit Function Descriptions**



#### <span id="page-21-2"></span>**Table 10. Write Address Bits**





Figure 30. Timing Diagram for a Write Operation to the Control Register

#### <span id="page-22-0"></span>**ON-CHIP REGISTERS**

The [AD7264 c](http://www.analog.com/AD7264?doc=AD7264.pdf)ontains a control register, two offset registers for storing the offsets for each ADC, and two external gain registers for storing the gain error. The control, offset, and gain registers are read and write registers. On power-up, all registers in the [AD7264 a](http://www.analog.com/AD7264?doc=AD7264.pdf)re set to 0 by default.

#### <span id="page-22-3"></span>**Writing to a Register**

Data is loaded from the  $PDO/D<sub>IN</sub>$  pin of the [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) on the falling edge of SCLK when CS is in a logic low state. Four address bits and 12 data bits must be clocked into the device. Thus, on the 16th falling SCLK edge, the LSB is clocked into the [AD7264.](http://www.analog.com/AD7264?doc=AD7264.pdf) One more SCLK cycle is then required to write to the internal device registers. In total, 17 SCLK cycles are required to successfully write to th[e AD7264.](http://www.analog.com/AD7264?doc=AD7264.pdf) The control and offset registers are 12-bits registers, and the gain registers are 7-bit registers.

When writing to a register, the user must first write the address bits corresponding to the selected register[. Table 11 s](#page-22-1)hows the decoding of the address bits. The four RD bits are written MSB first, that is, RD3 followed by RD2, RD1, and RD0. Th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) decodes these bits to determine which register is being addressed. The subsequent 12 bits of data are written to the addressed register.

When writing to the external gain registers, the seven bits of data immediately after the four address bits are written to the register. However, 17 SCLK cycles are still required, and the PD0/ $D_{IN}$  pin of th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) should be tied low for the five additional clock cycles.



<span id="page-22-1"></span>**Table 11. Read and Write Register Addresses** 

### <span id="page-22-2"></span>**Reading from a Register**

The internal offset of the device, which has been measured by the [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) and stored in the on-chip registers during the calibration, can be read back by the user. The contents of the external gain registers can also be read. To read the contents of any register, the user must first write to the control register by writing 0001 to the WR3 to WR0 bits via the  $PDO/D<sub>IN</sub>$  pin (see [Table 10\)](#page-21-2). The next four bits in the control register are the RD bits, which are used to select the desired register from which to read. The appropriate 4-bit addresses for each of the offset and gain registers are listed i[n Table 11.](#page-22-1) The remaining eight SCLK cycle bits are used to set the remaining bits in the control register to the desired state for the next ADC conversion.

The 19<sup>th</sup> SCLK falling edge clocks out the first data bit of the digital code corresponding to the value stored in the selected internal device register on the  $D_{\text{OUT}}A$  pin.  $D_{\text{OUT}}B$  outputs the conversion result from ADC B. When the selected register has been read, the control register must be reset to output the ADC results for future conversions. This is achieved by writing 0001 to the WR3 to WR0 bits, followed by 0000 to the RD bits. The remaining eight bits in the control register should then be set to the required configuration for the next ADC conversion.



Figure 32. Timing Diagram for a Read Operation with PD0/D<sub>IN</sub> as an Input

<span id="page-23-0"></span>[Figure 33 a](#page-23-1)n[d Figure 34](#page-23-2) show the detailed timing diagrams for the serial interface on the [AD7264.](http://www.analog.com/AD7264?doc=AD7264.pdf) The serial clock provides the conversion clock and controls the transfer of information from the [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) after the conversion. Th[e AD7264 h](http://www.analog.com/AD7264?doc=AD7264.pdf)as two output pins corresponding to each ADC. Data can be read from the [AD7264 u](http://www.analog.com/AD7264?doc=AD7264.pdf)sing both DourA and DourB. Alternatively, a single output pin of the user's choice can be used. The SCLK input signal provides the clock source for the serial interface.

The falling edge of CS puts the track-and-hold into hold mode, at which point the analog input is sampled. The conversion is also initiated at this point and requires a minimum of 19 SCLK cycles to complete. The  $D_{\text{OUT}}x$  lines remain in three-state while the conversion is taking place. On the  $19<sup>th</sup>$  SCLK falling edge, the [AD7264 r](http://www.analog.com/AD7264?doc=AD7264.pdf)eturns to track mode and the  $\rm{D_{OUT}}A$  and  $\rm{D_{OUT}}B$  lines are enabled. The data stream consists of 14 bits of data, MSB first.

The MSB of the conversion result is clocked out on the 19<sup>th</sup> SCLK falling edge to be read by the microcontroller or DSP on the subsequent SCLK falling edge (the 20<sup>th</sup> falling edge). The remaining data is then clocked out by subsequent SCLK falling edges. Thus, the 20<sup>th</sup> falling clock edge on the serial clock has the MSB provided and also clocks out the second data bit. The remainder of the 14-bit result follows, with the final bit in the data transfer being valid for reading on the  $33<sup>rd</sup>$  falling edge. The LSB is provided on the 32nd falling clock edge.

When using a  $V_{DRIVE}$  voltage of 5 V with th[e AD7264,](http://www.analog.com/AD7264?doc=AD7264.pdf) the maximum specified access time  $(t_4)$  is 23 ns, which enables reading on the subsequent falling SCLK edge after the data has been clocked out, as described previously. However, if a VDRIVE voltage of 3 V is used for th[e AD7264 a](http://www.analog.com/AD7264?doc=AD7264.pdf)nd the setup time of the microcontroller or DSP is too large to enable reading on the falling SCLK edge, it may be necessary to read on the SCLK rising edge. In this case, the MSB of the conversion result is clocked out on the 19<sup>th</sup> SCLK falling edge to be read on the 20<sup>th</sup> SCLK rising edge, as shown in [Figure 35.](#page-24-0) This is possible because the hold time  $(t_5)$  is longer for lower  $V_{DRIVE}$  voltages. If the data access time is too long to accommodate the setup time of the chosen processor, an alternative to reading on the rising SCLK edge is to use a slower SCLK frequency.

On the rising edge of CS, DourA and DourB go back into threestate. If  $\overline{\text{CS}}$  is not brought high after 33 SCLK cycles but is instead held low for an additional 14 SCLK cycles, the data from ADC B is output on  $D_{\text{OUT}}A$  after the ADC A result. Likewise, the data from ADC A is output on  $D_{\text{OUT}}B$  after the ADC B result. This is illustrated i[n Figure 34,](#page-23-2) which shows the  $D_{\text{OUT}}A$  example. In this case, the  $D_{\text{OUT}}$  line in use goes back into three-state on the  $47<sup>th</sup>$ SCLK falling edge or the rising edge of CS, whichever occurs first.

If the falling edge of SCLK coincides with the falling edge of CS, the falling edge of SCLK is not acknowledged by the [AD7264,](http://www.analog.com/AD7264?doc=AD7264.pdf)  and the next falling edge of SCLK is the first one registered after the falling edge of CS.

<span id="page-23-1"></span>

<span id="page-23-2"></span>Figure 34. Reading Data from Both ADCs on One Dout Line with 47 SCLK Cycles

# Data Sheet **AD7264**



<span id="page-24-0"></span>Figure 35. Serial Interface Timing Diagram When Reading Data on the Rising SCLK Edge with V<sub>DRIVE</sub> = 3 V

# AD7264 Data Sheet

### <span id="page-25-1"></span><span id="page-25-0"></span>**CALIBRATION INTERNAL OFFSET CALIBRATION**

The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) allows the user to calibrate the offset of the device using the CAL pin. This is achieved by setting the CAL pin to a high logic level, which initiates a calibration on the next  $\overline{CS}$ falling edge. The calibration requires one full conversion cycle, which contains a CS falling edge followed by 19 SCLK cycles. The CAL pin can remain high for more than one conversion, if desired, and th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) continues to calibrate.

The CAL pin should be driven high only when the  $\overline{\text{CS}}$  pin is high or after 19 SCLK cycles have elapsed when  $\overline{\text{CS}}$  is low, that is, between conversions. The CAL pin must be driven high  $t_{12}$ before CS goes low. If the CS pin goes low before  $t_{12}$  elapses, the calibration result is inaccurate for the current conversion; if the CAL pin remains high, the subsequent calibration conversion is correct. If the CAL pin is set to a logic high state during a conversion, that conversion result is corrupted.

If the CAL pin has been held high for a minimum of one conversion and when  $t_{12}$  and  $t_{11}$  have been adhered to, the calibration is complete after the 19th SCLK cycle and the CAL pin can be driven to a logic low state. The next  $\overline{CS}$  falling edge after the CAL pin has been driven to a low logic state initiates a conversion of the differential analog input signal for both ADC A and ADC B.

Alternatively, the control register can be used to initiate an offset calibration. This is done by setting the CAL bit in the control register to 1. The calibration is then initiated on the next  $\overline{\text{CS}}$ falling edge, but the current conversion is corrupted. The ADCs on th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) must remain fully powered up to complete the internal calibration.

The [AD7264 r](http://www.analog.com/AD7264?doc=AD7264.pdf)egisters store the offset value, which can easily be accessed by the user (see th[e Reading from a Register](#page-22-2) section). When the device is calibrating, the differential analog inputs for each respective ADC are shorted together internally and a conversion is performed. A digital code representing the offset is stored internally in the offset registers, and subsequent conversion results have this measured offset removed.

When th[e AD7264 i](http://www.analog.com/AD7264?doc=AD7264.pdf)s calibrated, the calibration results stored in the internal device registers are relevant only for the particular PGA gain selected at the time of calibration. If the PGA gain is changed, th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) must be recalibrated. If the device is not recalibrated when the PGA gain is changed, the offset for the previous gain setting continues to be removed from the digital output code, which may lead to inaccuracies.

The offset range that can be calibrated for is  $\pm 500$  LSB at a gain of 1. The maximum offset voltage that can be calibrated for is reduced as the gain of the PGA is increased.

[Table 12 d](#page-25-2)etails the maximum offset voltage that can be removed by th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) without compromising the available digital output code range. The least significant bit size is  $AV_{\text{CC}}/2^{\text{Bits}}$ , which is  $5/16,384$  or  $305 \mu$ V for th[e AD7264.](http://www.analog.com/AD7264?doc=AD7264.pdf) The maximum removable offset voltage is given by

±500 LSB × (305 μV/*Gain*)

<span id="page-25-2"></span>





#### <span id="page-26-0"></span>**ADJUSTING THE OFFSET CALIBRATION REGISTER**

The internal offset calibration register can be adjusted manually to compensate for any signal path offset from the sensors to the ADC. No internal calibration is required, and the CAL pin can remain at a low logic state. By changing the contents of the offset register, different amounts of offset on the analog input signal can be compensated for. Use the following steps to determine the digital code to be written to the offset register:

- 1. Configure the sensor to its offset state.
- 2. Perform a number of conversions using th[e AD7264.](http://www.analog.com/AD7264?doc=AD7264.pdf)
- 3. Take the mean digital output code from both  $D_{\text{OUT}}A$  and DOUTB. This is a 14-bit result but the offset register is only 12 bits; thus, the 14-bit result needs to be converted to a 12-bit result that can be stored in the offset register. This is achieved by keeping the sign bit and removing the second and third MSBs.
- 4. The resultant digital code can then be written to the offset registers to calibrate the [AD7264.](http://www.analog.com/AD7264?doc=AD7264.pdf)

#### Example:

Mean digital code from  $D_{\text{OUT}}A = 8100 (01 1111 1010 0100)$ Code written to offset register = 0111 1010 0100

If a +10 mV offset is present in the analog input signal and the gain of the PGA is 2, the code that needs to be written to the offset register to compensate for the offset is

$$
\frac{+10 \text{ mV}}{(305 \text{ }\mu\text{V}/2)} = 65.57 = 0000\ 0100\ 0001
$$

If a −10 mV offset is present in the analog input signal and the gain of the PGA is 2, the code that needs to be written to the offset register to compensate for the offset is

$$
\frac{-10 \text{ mV}}{(305 \text{ }\mu\text{V}/2)} = -65.57 = 1000\ 0100\ 0001
$$

### <span id="page-26-1"></span>**SYSTEM GAIN CALIBRATION**

The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) also allows the user to write to an external gain register, thus enabling the removal of any overall system gain error. Both ADC A and ADC B have independent external gain registers, allowing the user to calibrate independently the gain on both ADC A and ADC B signal paths. The gain calibration feature can be used to implement accurate gain matching between ADC A and ADC B.

The system calibration function is used by setting the sensors to which th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) is connected to a 0 gain state. The [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) converts this analog input to a digital output code, which corresponds to the system gain and is available on the D<sub>OUT</sub> pins, This digital output code can then be stored in the appropriate external register. For details on how to write to a register, see the [Writing to a Register](#page-22-3) section and [Table 11.](#page-22-1)

The gain calibration register contains seven bits of data. By changing the contents of the gain register, different amounts of gain on the analog input signal can be compensated for. The MSB is a sign bit, while the remaining six bits store the multiplication factor, which is used to adjust the analog input range. The gain register value is effectively multiplied by the analog input to scale the conversion result over the full range. Increasing the gain register multiplication factor compensates for a larger analog input range, and decreasing the gain register multiplier compensates for a smaller analog input range. Each bit in the gain calibration register has a resolution of  $2.4 \times 10^{-4}$  V (1/4096). A maximum of 1.538% of the analog range can be calibrated for. The multiplier factor stored in the gain register can be decoded as outlined in [Table 13.](#page-26-2)

The gain registers can be cleared by writing all 0s to each register, as described in th[e Writing to a Register](#page-22-3) section. For accurate gain calibration, both the positive and negative full-scale digital output codes should be measured prior to determining the multiplication factor that is written to the gain register.



#### <span id="page-26-2"></span>**Table 13. Decoding of Multiplication Factors for Gain Calibration**

# <span id="page-27-0"></span>APPLICATIONS INFORMATION **GROUNDING AND LAYOUT**

<span id="page-27-1"></span>The analog and digital supplies to the [AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) are independent and separately pinned out to minimize coupling between the analog and digital sections of the device. The printed circuit board (PCB) that houses th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) should be designed so that the analog and digital sections are separated and confined to certain areas of the board. This design facilitates the use of ground planes that can be easily separated.

To provide optimum shielding for ground planes, a minimum etch technique is generally best. All five AGND pins of th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) should be sunk in the AGND plane. Digital and analog ground planes should be joined in only one place. If th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) is in a system where multiple devices require an AGND to DGND connection, the connection should still be made at only one point, a star ground point, that should be established as close as possible to the ground pins on th[e AD7264.](http://www.analog.com/AD7264?doc=AD7264.pdf) 

Avoid running digital lines under the device because this couples noise onto the die. However, the analog ground plane should be allowed to run under th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) to avoid noise coupling. The power supply lines to th[e AD7264](http://www.analog.com/AD7264?doc=AD7264.pdf) should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line.

To avoid radiating noise to other sections of the board, fast switching signals, such as clocks, should be shielded with digital ground, and clock signals should never run near the analog inputs. Avoid crossover of digital and analog signals. To reduce the effects of feedthrough within the board, traces on opposite sides of the board should run at right angles to each other. A microstrip technique is the best method but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground planes, while signals are placed on the solder side.

Good decoupling is also important. All analog supplies should be decoupled with 10 μF tantalum capacitors in parallel with 100 nF capacitors to GND. To achieve the best results from these decoupling components, they must be placed as close as possible to the device, ideally right up against the device. The 0.1 μF capacitors should have low effective series resistance (ESR) and low effective series inductance (ESI), such as the common ceramic types or surface-mount types. These low ESR and low ESI capacitors provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching.

### <span id="page-27-2"></span>**PCB DESIGN GUIDELINES FOR LFCSP**

The lands on the chip scale package (CP-48-1) are rectangular. The PCB pad for these should be 0.1 mm longer than the package land length, and 0.05 mm wider than the package land width, leaving a portion of the pad exposed. To ensure that the solder joint size is maximized, the land should be centered on the pad.

The bottom of the chip scale package has a thermal pad. The thermal pad on the PCB should be at least as large as the exposed pad. On the PCB, there should be a clearance of at least 0.25 mm between the thermal pad and the inner edges of the pad pattern to ensure that shorting is avoided.

To improve thermal performance of the package, use thermal vias on the PCB, incorporating them in the thermal pad at 1.2 mm pitch grid. The via diameter should be between 0.3 mm and 0.33 mm, and the via barrel should be plated with 1 oz copper to plug the via. The user should connect the PCB thermal pad to AGND.

**11-13-2017-B**

 $11-13-2017-B$ 

<span id="page-28-0"></span>



*Dimensions shown in millimeters*

#### <span id="page-28-1"></span>**ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

**©2008–2018 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D06732-0-2/18(E)**



Rev. E | Page 29 of 29



Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию .

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России , а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

#### **Наши контакты:**

**Телефон:** +7 812 627 14 35

**Электронная почта:** [sales@st-electron.ru](mailto:sales@st-electron.ru)

**Адрес:** 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331