# 74HCT9046A # PLL with band gap controlled VCO Rev. 9 — 20 March 2020 Product data sheet ### 1. General description The 74HCT9046A. This device features reduced input threshold levels to allow interfacing to TTL logic levels. Inputs also include clamp diodes, this enables the use of current limiting resistors to interface inputs to voltages in excess of $V_{\rm CC}$ . #### 2. Features and benefits - Operation power supply voltage range from 4.5 V to 5.5 V - Low power consumption - · Complies with JEDEC standard no. 7A - · Inhibit control for ON/OFF keying and for low standby power consumption - Center frequency up to 17 MHz (typical) at V<sub>CC</sub> = 5.5 V - · Choice of two phase comparators: - PC1: EXCLUSIVE-OR - PC2: Edge-triggered JK flip-flop - No dead zone of PC2 - Charge pump output on PC2, whose current is set by an external resistor R<sub>bias</sub> - Center frequency tolerance ±10 % - Excellent Voltage Controlled Oscillator (VCO) linearity - Low frequency drift with supply voltage and temperature variations - On-chip band gap reference - Glitch free operation of VCO, even at very low frequencies - · Zero voltage offset due to operational amplifier buffering - ESD protection: - HBM JESD22-A114F exceeds 2000 V - MM JESD22-A115-A exceeds 200 V # 3. Applications - · FM modulation and demodulation where a small center frequency tolerance is essential - Frequency synthesis and multiplication where a low jitter is required (e.g. video picture-in-picture) - Frequency discrimination - Tone decoding - Data synchronization and conditioning - Voltage-to-frequency conversion - Motor-speed control # 4. Ordering information #### **Table 1. Ordering information** | Type number | Package | ackage | | | | | | |-------------|-------------------|--------|------------------------------------------------------------|----------|--|--|--| | | Temperature range | Name | Description | Version | | | | | 74HCT9046AD | -40 °C to +125 °C | SO16 | plastic small outline package; 16 leads; body width 3.9 mm | SOT109-1 | | | | ### PLL with band gap controlled VCO # 5. Functional diagram PLL with band gap controlled VCO # 6. Pinning information # 6.1. Pinning # 6.2. Pin description Table 2. Pin description | Symbol | Pin | Description | |-----------------|-----|-----------------------------------------------------------------------------| | GND | 1 | ground (0 V) of phase comparators | | PC1_OUT/PCP_OUT | 2 | phase comparator 1 output or phase comparator pulse output | | COMP_IN | 3 | comparator input | | VCO_OUT | 4 | VCO output | | INH | 5 | inhibit input | | C1A | 6 | capacitor C1 connection A | | C1B | 7 | capacitor C1 connection B | | GND | 8 | ground (0 V) VCO | | VCO_IN | 9 | VCO input | | DEM_OUT | 10 | demodulator output | | R1 | 11 | resistor R1 connection | | R2 | 12 | resistor R2 connection | | PC2_OUT | 13 | phase comparator 2 output; current source adjustable with R <sub>bias</sub> | | SIG_IN | 14 | signal input | | RB | 15 | bias resistor (R <sub>bias</sub> ) connection | | V <sub>CC</sub> | 16 | supply voltage | #### PLL with band gap controlled VCO ### 7. Functional description The 74HCT9046A is a phase-locked-loop circuit that comprises a linear VCO and two different phase comparators (PC1 and PC2) with a common signal input amplifier and a common comparator input, see <a href="Fig. 1">Fig. 1</a>. The signal input can be directly coupled to large voltage signals (CMOS level), or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 74HCT9046A forms a second-order loop PLL. The principle of this phase-locked-loop is based on the familiar 74HCT4046A. However extra features are built-in, allowing very high-performance phase-locked-loop applications. This is done, at the expense of PC3, which is skipped in this 74HCT9046A. The PC2 is equipped with a current source output stage here. Further a band gap is applied for all internal references, allowing a small center frequency tolerance. The details are summed up in <a href="Section 7.1">Section 7.1</a>. If one is familiar with the 74HCT4046A already, it will do to read this section only. #### 7.1. Differences with respect to the familiar 74HCT4046A - A center frequency tolerance of maximum ±10 %. - The on board band gap sets the internal references resulting in a minimal frequency shift at supply voltage variations and temperature variations. - The value of the frequency offset is determined by an internal reference voltage of 2.5 V instead of V<sub>CC</sub> 0.7 V; In this way the offset frequency will not shift over the supply voltage range. - A current switch charge pump output on pin PC2\_OUT allows a virtually ideal performance of PC2; The gain of PC2 is independent of the voltage across the low-pass filter; Further a passive low-pass filter in the loop achieves an active performance. The influence of the parasitic capacitance of the PC2 output plays no role here, resulting in a true correspondence of the output correction pulse and the phase difference even up to phase differences as small as a few nanoseconds. - Because of its linear performance without dead zone, higher impedance values for the filter, hence lower C-values, can be chosen; correct operation will not be influenced by parasitic capacitances as in case of the voltage source output using the 74HCT4046A. - No PC3 on pin RB but instead a resistor connected to GND, which sets the load/unload currents of the charge pump (PC2). - Extra GND pin 1 to allow an excellent FM demodulator performance even at 10 MHz and higher. - Combined function of pin PC1\_OUT/PCP\_OUT. If pin RB is connected to V<sub>CC</sub> (no bias resistor R<sub>bias</sub>) pin PC1\_OUT/PCP\_OUT has its familiar function viz. output of PC1. If at pin RB a resistor (R<sub>bias</sub>) is connected to GND it is assumed that PC2 has been chosen as phase comparator. Connection of R<sub>bias</sub> is sensed by internal circuitry and this changes the function of pin PC1\_OUT/PCP\_OUT into a lock detect output (PCP\_OUT) with the same characteristics as PCP\_OUT of pin 1 of the 74HCT4046A. - The inhibit function differs. For the 74HCT4046A a HIGH-level at the inhibit input (pin INH) disables the VCO and demodulator, while a LOW-level turns both on. For the 74HCT9046A a HIGH-level on the inhibit input disables the whole circuit to minimize standby power consumption. #### 7.2. VCO The VCO requires one external capacitor C1 (between pins C1A and C1B) and one external resistor R1 (between pins R1 and GND) or two external resistors R1 and R2 (between pins R1 and GND, and R2 and GND). Resistor R1 and capacitor C1 determine the frequency range of the VCO. Resistor R2 enables the VCO to have a frequency offset if required (see Fig. 4). The high input impedance of the VCO simplifies the design of the low-pass filters by giving the designer a wide choice of resistor/capacitor ranges. In order not to load the low-pass filter, a demodulator output of the VCO input voltage is provided at pin DEM\_OUT. The DEM\_OUT voltage equals that of the VCO input. If DEM\_OUT is used, a series resistor (R<sub>s</sub>) should be connected from pin DEM\_OUT to GND; if unused, DEM\_OUT should be left open. The VCO output (pin VCO OUT) can be connected directly to the comparator input (pin COMP\_IN), or connected via a #### PLL with band gap controlled VCO frequency divider. The output signal has a duty cycle of 50 % (maximum expected deviation 1 %), if the VCO input is held at a constant DC level. A LOW-level at the inhibit input (pin INH) enables the VCO and demodulator, while a HIGH-level turns both off to minimize standby power consumption. #### 7.3. Phase comparators The signal input (pin SIG\_IN) can be directly coupled to the self-biasing amplifier at pin SIG\_IN, provided that the signal swing is between the standard HC family input logic levels. Capacitive coupling is required for signals with smaller swings. #### 7.3.1. Phase Comparator 1 (PC1) This circuit is an EXCLUSIVE-OR network. The signal and comparator input frequencies ( $f_i$ ) must have a 50 % duty cycle to obtain the maximum locking range. The transfer characteristic of PC1, assuming ripple ( $f_r = 2f_i$ ) is suppressed, is: $$V_{\text{DEM\_OUT}} = \frac{V_{\text{CC}}}{\pi} \left( \Phi_{\text{SIG\_IN}} - \Phi_{\text{COMP\_IN}} \right)$$ where: - V<sub>DEM\_OUT</sub> is the demodulator output at pin DEM\_OUT - V<sub>DEM OUT</sub> = V<sub>PC1 OUT</sub> (via low-pass) The phase comparator gain is: $K_p = \frac{V_{\rm CC}}{\pi} (V / r)$ The average output voltage from PC1, fed to the VCO input via the low-pass filter and seen at the demodulator output at pin DEM\_OUT ( $V_{DEM\_OUT}$ ), is the resultant of the phase differences of signals (SIG\_IN) and the comparator input (COMP\_IN) as shown in Fig. 6. The average of $V_{DEM\_OUT}$ is equal to $0.5V_{CC}$ when there is no signal or noise at SIG\_IN and with this input the VCO oscillates at the center frequency ( $f_0$ ). Typical waveforms for the PC1 loop locked at $f_0$ are shown in Fig. 7. This figure also shows the actual waveforms across the VCO capacitor at pins C1A and C1B ( $V_{C1A}$ and $V_{C1B}$ ) to show the relation between these ramps and the VCO\_OUT voltage. The frequency capture range $(2f_0)$ is defined as the frequency range of input signals on which the PLL will lock if it was initially out-of-lock. The frequency lock range $(2f_L)$ is defined as the frequency range of the input signals on which the loop will stay locked if it was initially in lock. The capture range is smaller or equal to the lock range. With PC1, the capture range depends on the low-pass filter characteristics and can be made as large as the lock range. This configuration remains locked even with very noisy input signals. Typical behavior of this type of phase comparator is that it may lock to input frequencies close to the harmonics of the VCO center frequency. #### PLL with band gap controlled VCO Fig. 6. Phase comparator 1; average output voltage as a function of input phase difference #### 7.3.2. Phase Comparator 2 (PC2) This is a positive edge-triggered phase and frequency detector. When the PLL is using this comparator, the loop is controlled by positive signal transitions and the duty cycles of SIG\_IN and COMP\_IN are not important. PC2 comprises two D-type flip-flops, control gating and a 3-state output stage with sink and source transistors acting as current sources, henceforth called charge pump output of PC2. The circuit functions as an up-down counter (see Fig. 4) where SIG\_IN causes an up-count and COMP\_IN a down count. The current switch charge pump output allows a virtually ideal performance of PC2, due to appliance of some pulse overlap of the up and down signals, see Fig. 8a. The pump current $I_{cp}$ is independent from the supply voltage and is set by the internal band gap reference of 2.5 V. $I_{\rm cp} = 17 \times \frac{2.5}{R_{\rm bias}} (A)$ Where R<sub>bias</sub> is the external bias resistor between pin RB and ground. The current and voltage transfer function of PC2 are shown in Fig. 9. The phase comparator gain is: $K_P = \frac{|l_{\rm cp}|}{2\pi} (A/r)$ #### PLL with band gap controlled VCO a. At every $\Delta\Phi$ , even at zero $\Delta\Phi$ both switches are closed simultaneously for a short period (typically 15 ns). b. Comparable voltage-controlled switch Fig. 8. The current switch charge pump output of PC2 a. Current transfer pump current $\frac{|I_{cp}|}{2\pi}\Phi_{PC\_IN}$ b. Voltage transfer. This transfer can be observed at PC2\_OUT by connecting a resistor (R = 10 k $\Omega$ ) between PC2\_OUT and 0.5V<sub>CC</sub>. $$V_{\text{DEM\_OUT}} = V_{\text{PC2\_OUT}} = \frac{5}{4\pi} \Phi_{\text{PC\_IN}}$$ $$\Phi_{\text{PC\_IN}} = \left(\Phi_{\text{SIG\_IN}} - \Phi_{\text{COMP\_IN}}\right)$$ Fig. 9. Phase comparator 2 current and voltage transfer characteristics When the frequencies of SIG\_IN and COMP\_IN are equal but the phase of SIG\_IN leads that of COMP\_IN, the up output driver at PC2\_OUT is held 'ON' for a time corresponding to the phase difference ( $\Phi_{PC\_IN}$ ). When the phase of SIG\_IN lags that of COMP\_IN, the down or sink driver is held 'ON'. When the frequency of SIG\_IN is higher than that of COMP\_IN, the source output driver is held 'ON' for most of the input signal cycle time and for the remainder of the cycle time both drivers are 'OFF' (3-state). If the SIG\_IN frequency is lower than the COMP\_IN frequency, then it is the sink driver that is held 'ON' for most of the cycle. Subsequently the voltage at the capacitor (C2) of the low-pass filter connected to PC2\_OUT varies until the signal and comparator inputs are equal in both phase and frequency. At this stable point the voltage on C2 remains constant as the PC2 output is in 3-state and the VCO input at pin 9 is a high-impedance. Also in this condition the signal at the phase comparator pulse output (PCP\_OUT) has a minimum output pulse width equal to the overlap time, so can be used for indicating a locked condition. #### PLL with band gap controlled VCO Thus for PC2 no phase difference exists between SIG\_IN and COMP\_IN over the full frequency range of the VCO. Moreover, the power dissipation due to the low-pass filter is reduced because both output drivers are OFF for most of the signal input cycle. It should be noted that the PLL lock range for this type of phase comparator is equal to the capture range and is independent of the low-pass filter. With no signal present at SIG\_IN the VCO adjust, via PC2, to its lowest frequency. By using current sources as charge pump output on PC2, the dead zone or backlash time could be reduced to zero. Also, the pulse widening due to the parasitic output capacitance plays no role here. This enables a linear transfer function, even in the vicinity of the zero crossing. The differences between a voltage switch charge pump and a current switch charge pump are shown in Fig. 11. #### PLL with band gap controlled VCO - (1) Due to parasitic capacitance on PC2 OUT. - (2) Backlash time (dead zone). - a. Response with traditional voltage-switch charge-pump PC2 OUT (74HCT4046A). - b. Response with current switch charge-pump PC2\_OUT as applied in the 74HCT9046A. Fig. 11. The response of a locked-loop in the vicinity of the zero crossing of the phase error The design of the low-pass filter is somewhat different when using current sources. The external resistor R3 is no longer present when using PC2 as phase comparator. The current source is set by $R_{bias}$ . A simple capacitor behaves as an ideal integrator now, because the capacitor is charged by a constant current. The transfer function of the voltage switch charge pump may be used. In fact it is even more valid, because the transfer function is no longer restricted for small changes only. Further the current is independent from both the supply voltage and the voltage across the filter. For one that is familiar with the low-pass filter design of the 74HCT4046A a relation may show how $R_{bias}$ relates with a fictive series resistance, called R3'. This relation can be derived by assuming first that a voltage controlled switch PC2 of the 74HCT4046A is connected to the filter capacitance C2 via this fictive R3' (see Fig. 8b). Then during the PC2 output pulse the charge current equals: $$|I_{\rm cp}| = \frac{V_{\rm CC} - V_{\rm C2}(\theta)}{R3'}$$ With the initial voltage $V_{C2(0)}$ at: $0.5V_{CC}$ = 2.5 V, $I_{cp}I = \frac{2.5}{R3}$ As shown before the charge current of the current switch of the 74HCT9046A is: $$|I_{\rm cp}| = 17 \times \frac{2.5}{R_{\rm bias}}$$ Hence: $$R3' = \frac{R_{\text{bias}}}{17} (\Omega)$$ Using this equivalent resistance R3' for the filter design the voltage can now be expressed as a transfer function of PC2; assuming ripple $(f_r = f_i)$ is suppressed, as: $$K_{PC2} = \frac{5}{4\pi} (V / r)$$ Again this illustrates the supply voltage independent behavior of PC2. #### PLL with band gap controlled VCO #### 7.4. Loop filter component selection Examples of PC2 combined with a passive filter are shown in Fig. 14 and Fig. 15. Fig. 14 shows that PC2 with only a C2 filter behaves as a high-gain filter. For stability the damped version of Fig. 15 with series resistance R4 is preferred. Practical design values for $R_{bias}$ are between 25 k $\Omega$ and 250 k $\Omega$ with R3' = 1.5 k $\Omega$ to 15 k $\Omega$ for the filter design. Higher values for R3' require lower values for the filter capacitance which is very advantageous at low values of the loop natural frequency $\omega_n$ . Fig. 14. Simple loop filter for PC2 without damping Fig. 15. Simple loop filter for PC2 with damping Product data sheet #### PLL with band gap controlled VCO # 8. Limiting values #### Table 3. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | Min | Max | Unit | |------------------|-------------------------|-------------------------------------------------------------------------------|-----|------|------|------| | V <sub>CC</sub> | supply voltage | | | -0.5 | +7 | V | | I <sub>IK</sub> | input clamping current | $V_{I} < -0.5 \text{ V or } V_{I} > V_{CC} + 0.5 \text{ V}$ | | - | ±20 | mA | | I <sub>OK</sub> | output clamping current | $V_{O} < -0.5 \text{ V or } V_{O} > V_{CC} + 0.5 \text{ V}$ | | - | ±20 | mA | | Io | output current | $-0.5 \text{ V} < \text{V}_{\text{O}} < \text{V}_{\text{CC}} + 0.5 \text{ V}$ | | - | ±25 | mA | | I <sub>CC</sub> | supply current | | | - | +50 | mA | | I <sub>GND</sub> | ground current | | | -50 | - | mA | | T <sub>stg</sub> | storage temperature | | | -65 | +150 | °C | | P <sub>tot</sub> | total power dissipation | T <sub>amb</sub> = -40 °C to +125 °C | [1] | - | 500 | mW | <sup>[1]</sup> For SOT109-1 (SO16) package: $P_{tot}$ derates linearly with 12.4 mW/K above 110 °C. # 9. Recommended operating conditions **Table 4. Operating conditions** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|-------------------------------------|----------------------------------|-----|------|-----------------|------| | V <sub>CC</sub> | supply voltage | | 4.5 | 5.0 | 5.5 | V | | VI | input voltage | | 0 | - | V <sub>CC</sub> | V | | Vo | output voltage | | 0 | - | V <sub>CC</sub> | V | | T <sub>amb</sub> | ambient temperature | | -40 | | +125 | °C | | Δt/ΔV | input transition rise and fall rate | pin INH; V <sub>CC</sub> = 4.5 V | - | 1.67 | 139 | ns/V | ### 10. Static characteristics #### **Table 5. Static characteristics** At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|---------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|------| | T <sub>amb</sub> = 25 | °C | | ' | ' | ' | | | Phase co | mparator section | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | pins SIG_IN and COMP_IN;<br>V <sub>CC</sub> = 4.5 V; DC coupled | 3.15 | 2.4 | - | V | | V <sub>IL</sub> | LOW-level input voltage | pins SIG_IN and COMP_IN;<br>V <sub>CC</sub> = 4.5 V; DC coupled | - | 2.1 | 1.35 | V | | V <sub>OH</sub> | HIGH-level output voltage | pins PCP_OUT and PCn_OUT;<br>V <sub>CC</sub> = 4.5 V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | | | | I <sub>O</sub> = -20 μA | 4.4 | 4.5 | - | V | | | | I <sub>O</sub> = -4.0 mA | 3.98 | 4.32 | - | V | | V <sub>OL</sub> | LOW-level output voltage | pins PCP_OUT and PCn_OUT;<br>$V_{CC} = 4.5 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}$ | | | | | | | | Ι <sub>Ο</sub> = 20 μΑ | - | 0 | 0.1 | V | | | | I <sub>O</sub> = 4.0 mA | - | 0.15 | 0.26 | V | | I <sub>I</sub> | input leakage current | pins SIG_IN and COMP_IN;<br>V <sub>CC</sub> = 5.5 V; V <sub>I</sub> = V <sub>CC</sub> or GND | - | - | ±30 | μΑ | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------------|------| | I <sub>OZ</sub> | OFF-state output current | pin PC2_OUT;<br>$V_{CC} = 5.5 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; V_O = V_{CC} \text{ or GND}$ | - | - | ±0.5 | μΑ | | Rı | input resistance | SIG_IN and COMP_IN; $V_{CC}$ = 4.5 V; $V_{I}$ at self-bias operating point; $\Delta V_{I}$ = 0.5 V; see Fig. 16, Fig. 17 and Fig. 18 | - | 250 | - | kΩ | | R <sub>bias</sub> | bias resistance | V <sub>CC</sub> = 4.5 V | 25 | - | 250 | kΩ | | I <sub>cp</sub> | charge pump current | $V_{CC}$ = 4.5 V; $R_{bias}$ = 40 k $\Omega$ | ±0.53 | ±1.06 | ±2.12 | mA | | VCO sec | tion | | | | , | | | V <sub>IH</sub> | HIGH-level input voltage | pin INH; V <sub>CC</sub> = 4.5 V to 5.5 V; DC coupled | 2.0 | 1.6 | - | V | | V <sub>IL</sub> | LOW-level input voltage | pin INH; V <sub>CC</sub> = 4.5 V to 5.5 V; DC coupled | - | 1.2 | 0.8 | V | | V <sub>OH</sub> | HIGH-level output voltage | pin VCO_OUT; V <sub>CC</sub> = 4.5 V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | | | | I <sub>O</sub> = -20 μA | 4.4 | 4.5 | - | V | | | | I <sub>O</sub> = -4.0 mA | 3.98 | 4.32 | - | V | | V <sub>OL</sub> | LOW-level output voltage | pin VCO_OUT; V <sub>CC</sub> = 4.5 V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | | | | Ι <sub>Ο</sub> = 20 μΑ | - | 0 | 0.1 | V | | | | I <sub>O</sub> = 4.0 mA | - | 0.15 | 0.26 | V | | | | pins C1A and C1B;<br>$V_{CC} = 4.5 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = 4.0 \text{ mA}$ | - | - | 0.40 | V | | l <sub>l</sub> | input leakage current | pins INH and VCO_IN;<br>V <sub>CC</sub> = 5.5 V; V <sub>I</sub> = V <sub>CC</sub> or GND | - | - | ±0.1 | μΑ | | R1 | resistor 1 | V <sub>CC</sub> = 4.5 V | 3 | - | 300 | kΩ | | R2 | resistor 2 | V <sub>CC</sub> = 4.5 V | 3 | - | 300 | kΩ | | C1 | capacitor 1 | V <sub>CC</sub> = 4.5 V | 40 | - | no<br>limit | pF | | V <sub>VCO_IN</sub> | voltage on pin VCO_IN | over the range specified for R1 | | | | | | | | V <sub>CC</sub> = 4.5 V | 1.1 | - | 3.4 | V | | | | V <sub>CC</sub> = 5.0 V | 1.1 | - | 3.9 | V | | | | V <sub>CC</sub> = 5.5 V | 1.1 | - | 4.4 | V | | Demodul | ator section | | | | | | | R <sub>s</sub> | series resistance | $V_{CC}$ = 4.5 V; at $R_s$ > 300 kΩ the leakage current can influence $V_{DEM\_OUT}$ | 50 | - | 300 | kΩ | | V <sub>offset</sub> | offset voltage | VCO_IN to $V_{DEM\_OUT}$ ;<br>$V_{CC} = 4.5 \text{ V}$ ; $V_{I} = V_{VCO\_IN} = 0.5 V_{CC}$ ;<br>values taken over $R_s$ range; see Fig. 19 | - | ±20 | - | mV | | R <sub>dyn</sub> | dynamic resistance | DEM_OUT; $V_{CC}$ = 4.5 V; $V_{DEM\_OUT}$ = 0.5 $V_{CC}$ | - | 25 | - | Ω | | General | <u>'</u> | · | | | | | | I <sub>CC</sub> | supply current | disabled; $V_{CC}$ = 5.5 V; pin INH at $V_{CC}$ | - | - | 8.0 | μΑ | | ΔI <sub>CC</sub> | additional supply current | pin INH; $V_I = V_{CC} - 2.1 \text{ V}$ ; $V_{CC} = 4.5 \text{ V}$ ; other inputs at $V_{CC}$ or GND; | - | 100 | 360 | μΑ | | Cı | input capacitance | | - | 3.5 | - | pF | | | | 1 | | 1 | | 1 | # PLL with band gap controlled VCO | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|---------------------------|-------------------------------------------------------------------------------------------------------------|------|-----|------|------| | T <sub>amb</sub> = -4 | 0 °C to +85 °C | | | | | | | Phase co | mparator section | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | pins SIG_IN and COMP_IN;<br>V <sub>CC</sub> = 4.5 V; DC coupled | 3.15 | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | pins SIG_IN and COMP_IN;<br>V <sub>CC</sub> = 4.5 V; DC coupled | - | - | 1.35 | V | | V <sub>OH</sub> | HIGH-level output voltage | pins PCP_OUT and PCn_OUT;<br>V <sub>CC</sub> = 4.5 V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | | | | I <sub>O</sub> = -20 μA | 4.4 | - | - | V | | | | I <sub>O</sub> = -4.0 mA | 3.84 | - | - | V | | V <sub>OL</sub> | LOW-level output voltage | pins PCP_OUT and PCn_OUT;<br>V <sub>CC</sub> = 4.5 V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | | | | I <sub>O</sub> = 20 μA | - | - | 0.1 | V | | | | I <sub>O</sub> = 4.0 mA | - | - | 0.33 | V | | l <sub>l</sub> | input leakage current | SIG_IN and COMP_IN;<br>$V_{CC} = 5.5 \text{ V}$ ; $V_I = V_{CC}$ or GND | - | - | ±38 | μΑ | | I <sub>OZ</sub> | OFF-state output current | PC2_OUT;<br>$V_{CC} = 5.5 \text{ V}$ ; $V_I = V_{IH} \text{ or } V_{IL}$ ; $V_O = V_{CC} \text{ or GND}$ | - | - | ±5.0 | μΑ | | VCO sec | tion | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | pin INH; V <sub>CC</sub> = 4.5 V to 5.5 V; DC coupled | 2.0 | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | pin INH; V <sub>CC</sub> = 4.5 V to 5.5 V; DC coupled | - | - | 0.8 | V | | V <sub>OH</sub> | HIGH-level output voltage | pin VCO_OUT; V <sub>CC</sub> = 4.5 V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | | | | I <sub>O</sub> = -20 μA | 4.4 | - | - | V | | | | I <sub>O</sub> = -4.0 mA | 3.84 | - | - | V | | V <sub>OL</sub> | LOW-level output voltage | pin VCO_OUT; V <sub>CC</sub> = 4.5 V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | | | | I <sub>O</sub> = 20 μA | - | - | 0.1 | V | | | | I <sub>O</sub> = 4.0 mA | - | - | 0.33 | V | | | | pins C1A and C1B; $V_{CC}$ = 4.5 V; $V_{I}$ = $V_{IH}$ or $V_{IL}$ ; $I_{O}$ = 4.0 mA | - | - | 0.47 | V | | I <sub>I</sub> | input leakage current | pins INH and VCO_IN;<br>$V_{CC} = 5.5 \text{ V}$ ; $V_I = V_{CC}$ or GND | - | - | ±1.0 | μΑ | | General | | | , | | | | | I <sub>CC</sub> | supply current | disabled; $V_{CC}$ = 5.5 V; pin INH at $V_{CC}$ | - | - | 80.0 | μA | | ΔI <sub>CC</sub> | additional supply current | per input pin; $V_I = V_{CC} - 2.1 \text{ V}$ ; $V_{CC} = 4.5 \text{ V}$ ; other inputs at $V_{CC}$ or GND; | - | - | 450 | μΑ | 14 / 36 | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|------| | T <sub>amb</sub> = -4 | 0 °C to +125 °C | | | ' | ' | ' | | Phase co | mparator section | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | pins SIG_IN and COMP_IN;<br>V <sub>CC</sub> = 4.5 V; DC coupled | 3.15 | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | pins SIG_IN and COMP_IN;<br>V <sub>CC</sub> = 4.5 V; DC coupled | - | - | 1.35 | V | | V <sub>OH</sub> | HIGH-level output voltage | pins PCP_OUT and PCn_OUT;<br>V <sub>CC</sub> = 4.5 V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | | | | I <sub>O</sub> = -20 μA | 4.4 | - | - | V | | | | I <sub>O</sub> = -4.0 mA | 3.7 | - | - | V | | V <sub>OL</sub> | LOW-level output voltage | pins PCP_OUT and PCn_OUT;<br>$V_{CC} = 4.5 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}$ | | | | | | | | I <sub>O</sub> = 20 μA | - | - | 0.1 | V | | | | I <sub>O</sub> = 4.0 mA | - | - | 0.4 | V | | l <sub>l</sub> | input leakage current | pins SIG_IN and COMP_IN;<br>V <sub>CC</sub> = 5.5 V; V <sub>I</sub> = V <sub>CC</sub> or GND | - | - | ±45 | μΑ | | l <sub>OZ</sub> | OFF-state output current | pin PC2_OUT;<br>$V_{CC} = 5.5 \text{ V}$ ; $V_I = V_{IH} \text{ or } V_{IL}$ ; $V_O = V_{CC} \text{ or GND}$ | - | - | ±10.0 | μΑ | | VCO sec | tion | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | pin INH; V <sub>CC</sub> = 4.5 V to 5.5 V; DC coupled | 2.0 | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | pin INH; V <sub>CC</sub> = 4.5 V to 5.5 V; DC coupled | - | - | 0.8 | V | | V <sub>OH</sub> | HIGH-level output voltage | pin VCO_OUT; $V_{CC} = 4.5 \text{ V}$ ; $V_I = V_{IH} \text{ or } V_{IL}$ | | | | | | | | I <sub>O</sub> = -20 μA | 4.4 | - | - | V | | | | $I_{O} = -4.0 \text{ mA}$ | 3.7 | - | - | V | | $V_{OL}$ | LOW-level output voltage | pin VCO_OUT; $V_{CC} = 4.5 \text{ V}$ ; $V_I = V_{IH} \text{ or } V_{IL}$ | | | | | | | | I <sub>O</sub> = 20 μA | - | - | 0.1 | V | | | | $I_{O} = 4.0 \text{ mA}$ | - | - | 0.4 | V | | | | pins C1A and C1B; $V_{CC}$ = 4.5 V; $V_{I}$ = $V_{IH}$ or $V_{IL}$ ; $I_{O}$ = 4.0 mA | - | - | 0.54 | V | | I <sub>I</sub> | input leakage current | pins INH and VCO_IN; $V_{CC} = 5.5 \text{ V}$ ; $V_{CC}$ or GND | - | - | ±1.0 | μΑ | | General | | | | | | | | I <sub>CC</sub> | supply current | disabled; V <sub>CC</sub> = 5.5 V; pin INH at V <sub>CC</sub> | - | - | 160.0 | μΑ | | ΔI <sub>CC</sub> | additional supply current | per input pin; $V_I = V_{CC} - 2.1 \text{ V}; V_{CC} = 4.5 \text{ V};$ other inputs at $V_{CC}$ or GND | - | - | 490 | μΑ | | | 1 | The state of s | | | | | Fig. 16. Typical input resistance curve at SIG\_IN and COMP\_IN Fig. 17. Input resistance at SIG\_IN; COMP\_IN with $\Delta V_I = 0.5 \text{ V}$ at self-bias point Fig. 18. Input current at SIG\_IN; COMP\_IN with $\Delta V_I = 0.5 \text{ V}$ at self-bias point Fig. 19. Offset voltage at demodulator output as a function of VCO\_IN and $R_{\mbox{\scriptsize s}}$ ### PLL with band gap controlled VCO # 11. Dynamic characteristics #### **Table 6. Dynamic characteristics** $GND = 0 \ V; \ t_r = t_f = 6 \ ns; \ C_L = 50 \ pF. \ [1]$ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |---------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|------|-----|------| | T <sub>amb</sub> = 25 | °C | | | | | | | | Phase co | mparator section | | | | | | | | t <sub>pd</sub> | propagation delay | SIG_IN, COMP_IN to PC1_OUT;<br>V <sub>CC</sub> = 4.5 V; see <u>Fig. 20</u> | | - | 23 | 40 | ns | | | | SIG_IN, COMP_IN to PCP_OUT;<br>V <sub>CC</sub> = 4.5 V; see <u>Fig. 20</u> | | - | 35 | 68 | ns | | t <sub>en</sub> | enable time | SIG_IN, COMP_IN to PC2_OUT;<br>V <sub>CC</sub> = 4.5 V; see <u>Fig. 21</u> | | - | 30 | 56 | ns | | t <sub>dis</sub> | disable time | SIG_IN, COMP_IN to PC2_OUT;<br>V <sub>CC</sub> = 4.5 V; see <u>Fig. 21</u> | | - | 36 | 65 | ns | | t <sub>t</sub> | transition time | V <sub>CC</sub> = 4.5 V; see <u>Fig. 20</u> | | - | 7 | 15 | ns | | $V_{i(p-p)}$ | peak-to-peak input voltage | pin SIGN_IN or COMP_IN; $V_{CC}$ = 4.5 V; AC coupled; $f_i$ = 1 MHz | [2] | - | 50 | - | mV | | VCO sect | tion | | | | | | | | Δf | frequency deviation | $V_{CC}$ = 5.0 V; $V_{VCO\_IN}$ = 3.9 V; R1 = 10 kΩ; R2 = 10 kΩ; C1 = 1 nF | [3] | -10 | - | +10 | % | | f <sub>0</sub> center frequency | center frequency | $V_{CC}$ = 4.5 V; duty cycle = 50 %; $V_{VCO\_IN}$ = 0.5 $V_{CC}$ ; R1 = 4.3 kΩ; R2 = ∞ Ω; C1 = 40 pF; see <u>Fig. 25</u> and <u>Fig. 33</u> | | 11.0 | 15.0 | - | MHz | | | | $V_{CC}$ = 5 V; duty cycle = 50 %;<br>$V_{VCO\_IN}$ = 0.5 $V_{CC}$ ; R1 = 3 kΩ; R2 = $\infty$ Ω;<br>C1 = 40 pF; see <u>Fig. 25</u> and <u>Fig. 33</u> | | - | 16.0 | - | MHz | | ∆f/f | relative frequency variation | $V_{CC}$ = 4.5 V; R1 = 100 kΩ; R2 = $\infty$ Ω; C1 = 100 pF; see <u>Fig. 26</u> and <u>Fig. 27</u> | [4] | - | 0.4 | - | % | | δ | duty cycle | VCO_OUT; V <sub>CC</sub> = 4.5 V | | - | 50 | - | % | | General | | | | | | | | | C <sub>PD</sub> | power dissipation capacitance | | [5][6] | - | 20 | - | pF | | T <sub>amb</sub> = -4 | 0 °C to +85 °C | | | | | | | | Phase co | mparator section | | | | | | | | t <sub>pd</sub> | propagation delay | SIG_IN, COMP_IN to PC1_OUT;<br>V <sub>CC</sub> = 4.5 V; see <u>Fig. 20</u> | | - | - | 50 | ns | | | | SIG_IN, COMP_IN to PCP_OUT;<br>V <sub>CC</sub> = 4.5 V; see <u>Fig. 20</u> | | - | - | 85 | ns | | t <sub>en</sub> | enable time | SIG_IN, COMP_IN to PC2_OUT;<br>V <sub>CC</sub> = 4.5 V; see <u>Fig. 21</u> | | - | - | 70 | ns | | t <sub>dis</sub> | disable time | SIG_IN, COMP_IN to PC2_OUT;<br>V <sub>CC</sub> = 4.5 V; see <u>Fig. 21</u> | | - | - | 81 | ns | | t <sub>t</sub> | transition time | V <sub>CC</sub> = 4.5 V; see <u>Fig. 20</u> | | - | - | 19 | ns | | VCO sect | tion | | | | | | | | Δf/ΔΤ | frequency variation with temperature | $V_{CC}$ = 4.5 V; $V_{VCO\_IN}$ = 0.5 $V_{CC}$ ; recommended range: R1 = 10 kΩ; R2 = 10 kΩ; C1 = 1 nF; see Fig. 22, Fig. 23 and Fig. 24 | [7] | - | 0.06 | - | %/K | #### PLL with band gap controlled VCO | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |------------------------|--------------------------------------|----------------------------------------------------------------------------|-----|-----|-----|------|--| | T <sub>amb</sub> = -40 | Γ <sub>amb</sub> = -40 °C to +125 °C | | | | | | | | Phase co | mparator section | | | | | | | | t <sub>pd</sub> | propagation delay | SIG_IN, COMP_IN to PC1_OUT;<br>V <sub>CC</sub> = 4.5 V; see <u>Fig. 20</u> | - | - | 60 | ns | | | | | SIG_IN, COMP_IN to PCP_OUT;<br>V <sub>CC</sub> = 4.5 V; see <u>Fig. 20</u> | - | - | 102 | ns | | | t <sub>en</sub> | enable time | SIG_IN, COMP_IN to PC2_OUT;<br>V <sub>CC</sub> = 4.5 V; see <u>Fig. 21</u> | - | - | 84 | ns | | | t <sub>dis</sub> | disable time | SIG_IN, COMP_IN to PC2_OUT;<br>V <sub>CC</sub> = 4.5 V; see <u>Fig. 21</u> | - | - | 98 | ns | | | t <sub>t</sub> | transition time | V <sub>CC</sub> = 4.5 V; see <u>Fig. 20</u> | - | - | 22 | ns | | - $t_{pd}$ is the same as $t_{PLH}$ and $t_{PHL}$ ; $t_{dis}$ is the same as $t_{PLZ}$ and $t_{PHZ}$ ; $t_{en}$ is the same as $t_{PZL}$ and $t_{PZH}$ ; $t_{t}$ is the same as $t_{TLH}$ and $t_{THL}$ . This is the (peak to peak) input sensitivity. - This is the center frequency tolerance. [3] - This is the frequency linearity. - $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu W$ ). $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \sum (C_L \times V_{CC}^2 \times f_o)$ where: $f_i$ = input frequency in MHz; fo = output frequency in MHz; C<sub>L</sub> = output load capacitance in pF; V<sub>CC</sub> = supply voltage in V; N = total load switching outputs; $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs.}$ - Applies to the phase comparator section only (pin INH = HIGH). For power dissipation of the VCO and demodulator sections, see Fig. 28, Fig. 29 and Fig. 30. - This is the frequency stability with temperature change. Fig. 20. Waveforms showing input (SIG\_IN and COMP\_IN) to output (PCP\_OUT and PC1\_OUT) propagation delays and the output transition times 18 / 36 Fig. 22. Frequency stability of the VCO as a function of ambient temperature with supply voltage as a parameter Fig. 23. Frequency stability of the VCO as a function of ambient temperature with supply voltage as a parameter Fig. 24. Frequency stability of the VCO as a function of ambient temperature with supply voltage as a parameter #### PLL with band gap controlled VCO $$\begin{aligned} & \text{f'}_0 = \frac{f_1 + f_2}{2} \\ & \text{linearity} = \frac{\text{f'}_0 - f_0}{f_0} \times 100 \ \% \end{aligned}$$ R2 = $\infty$ $\Omega$ and $\Delta$ V = 0.5 V Fig. 26. Definition of VCO frequency linearity: $\Delta V = 0.5 \text{ V}$ Fig. 27. Frequency linearity as a function of R1, C1 and over the V<sub>CC</sub> range Fig. 28. Power dissipation as a function of R1 R1 = ∞ Ω Fig. 29. Power dissipation as a function of R2 ### PLL with band gap controlled VCO # 12. Application information This information is a guide for the approximation of values of external components to be used with the 74HCT9046A in a phase-locked-loop system. Values of the selected components should be within the ranges shown in $\underline{\text{Table 7}}$ . Table 7. Survey of components | Component | Value | |-----------|-----------------------------------------| | R1 | between 3 k $\Omega$ and 300 k $\Omega$ | | R2 | between 3 k $\Omega$ and 300 k $\Omega$ | | R1 + R2 | parallel value > 2.7 kΩ | | C1 | > 40 pF | Table 8. Design considerations for VCO section | Subject | Phase comparator | Design consideration | |------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VCO frequency without extra offset | PC1, PC2 | VCO frequency characteristic. With R2 = $\infty$ and R1 within the range 3 kΩ < R1 < 300 kΩ, the characteristics of the VCO operation will be as shown in Fig. 31a. (Due to R1, C1 time constant a small offset remains when R2 = $\infty$ Ω). | | | PC1 | Selection of R1 and C1. Given f <sub>0</sub> , determine the values of R1 and C1 using Fig. 33. | | | PC2 | Given $f_{max}$ and $f_0$ determine the values of R1 and C1 using Fig. 33; use Fig. 35 to obtain $2f_L$ and then use this to calculate $f_{min}$ . | | VCO frequency with extra offset | PC1, PC2 | VCO frequency characteristic. With R1 and R2 within the ranges 3 kΩ < R1 < 300 kΩ; 3 kΩ < R2 < 300 kΩ, the characteristics of the VCO operation is as shown in Fig. 31b. | | | PC1, PC2 | Selection of R1, R2 and C1. Given $f_0$ and $f_L$ determine the value of product R1C1 by using Fig. 35. Calculate $f_{\text{off}}$ from the equation $f_{\text{off}} = f_0$ - 1.6 $f_L$ . Obtain the values of C1 and R2 by using Fig. 34. Calculate the value of R1 from the value of C1 and the product R1C1. | | PLL conditions with no | PC1 | VCO adjusts to $f_0$ with $\Phi_{PC\_IN}$ = 90° and $V_{VCO\_IN}$ = 0.5 $V_{CC}$ | | signal at pin SIG_IN | PC2 | VCO adjusts to $f_{\text{offset}}$ with $\Phi_{PC\_IN}$ = -360° and $V_{VCO\_IN}$ = minimum | #### PLL with band gap controlled VCO a. Operating without offset; $f_0$ = center frequency; $2f_L$ = frequency lock range. b. Operating with offset; $f_0$ = center frequency; $2f_L$ = frequency lock range. Fig. 31. Frequency characteristic of VCO #### PLL with band gap controlled VCO # 12.1. Filter design considerations for PC1 and PC2 of the 74HCT9046A Fig. 32 shows some examples of passive and active filters to be used with the phase comparators of the 74HCT9046A. Transfer functions of phase comparators and filters are given in Table 9. Table 9. Transfer functions of phase comparators and filters | Phase comparator | Explanation | Figure | Filter type | Transfer function | |------------------|-------------------------------------------------------------------------------------------|----------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | PC1 | $K_{\rm PC1} = \frac{V_{\rm CC}}{\pi} V/r$ | Fig. 32a | passive filter without damping | $F_{(j\omega)} = \frac{1}{1 + j\omega\tau_1}$ | | | $ au_1$ = R3 x C2;<br>$ au_2$ = R4 x C2;<br>$ au_3$ = R4 x C3; | Fig. 32b | passive filter with damping | $F_{(j\omega)} = \frac{1 + j\omega\tau_2}{1 + j\omega(\tau_1 + \tau_2)}$ | | | A = 10 <sup>5</sup> = DC<br>gain amplitude | Fig. 32c | active filter with damping | $F_{(j\omega)} = \frac{1 + j\omega\tau_2}{1/A + j\omega\tau_1} \approx \frac{1 + j\omega\tau_2}{j\omega\tau_1}$ | | PC2 | $K_{PC} + \frac{5}{4\pi}V/r$<br>$\tau_1 = R3' \times C2;$<br>$\tau_2 = R4 \times C2;$ | Fig. 32d | passive filter with damping | $F_{(j\omega)} = \frac{1 + j\omega\tau_2}{1/A + j\omega\tau_1} \approx \frac{1 + j\omega\tau_2}{j\omega\tau_1}$<br>A = 10 <sup>5</sup> = DC gain amplitude | | | $τ_3^2$ = R4 x C3;<br>R3' = R <sub>bias</sub> /17;<br>R <sub>bias</sub> = 25 kΩ to 250 kΩ | Fig. 32e | active filter with damping | $F_{(j\omega)} = \frac{1 + j\omega\tau_2}{1/A + j\omega\tau_1} \approx \frac{1 + j\omega\tau_2}{j\omega\tau_1}$<br>A = 10 <sup>5</sup> = DC gain amplitude | Table 10. General design considerations | Subject | Phase comparator | Design consideration | |---------------------------------|------------------|-----------------------------------------------------------------| | PLL locks on harmonics at | PC1 | yes | | center frequency | PC2 | no | | Noise rejection at signal input | PC1 | high | | | PC2 | low | | AC ripple content when PLL is | PC1 | $f_r$ = 2 $f_i$ ; large ripple content at $\Phi_{PC\_IN}$ = 90° | | locked | PC2 | $f_r = f_i$ ; small ripple content at $\Phi_{PC\_IN} = 0^\circ$ | ``` 10<sup>6</sup> 10<sup>5</sup> 104 10<sup>3</sup> 10<sup>2</sup> 102 10<sup>3</sup> 104 (1) V_{CC} = 5.5 \text{ V}; R1 = 3 k\Omega. (2) V_{CC} = 4.5 V; R1 = 3 k\Omega. (3) V_{CC} = 5.5 V; R1 = 10 kΩ. (4) V<sub>CC</sub> = 4.5 V; R1 = 10 kΩ. (5) V_{CC} = 5.5 V; R1 = 150 kΩ. (6) V_{CC} = 4.5 V; R1 = 150 kΩ. (7) V<sub>CC</sub> = 5.5 V; R1 = 300 kΩ. (8) V_{CC} = 4.5 V; R1 = 300 kΩ. R2 = \infty Ω; V_{VCO\ IN} = 0.5V_{CC}; INH = GND; T_{amb} = 25 °C. Fig. 33. Typical value of VCO center frequency (f<sub>0</sub>) as a function of C1 ``` #### PLL with band gap controlled VCO #### 12.2. PLL design example The frequency synthesizer used in the design example shown in $\underline{\text{Fig. 36}}$ has the following parameters: Output frequency: 2 MHz to 3 MHz Frequency steps: 100 kHz Settling time: 1 ms Overshoot: < 20 %</li> The open loop gain is: $$H(s) \times G(s) = K_p \times K_f \times K_o \times K_n$$ and the closed loop: $$\frac{\Phi_u}{\Phi_i} = \frac{K_p \times K_f \times K_o \times K_n}{1 + K_p \times K_f \times K_o \times K_n}$$ where: - K<sub>p</sub> = phase comparator gain - K<sub>f</sub> = low-pass filter transfer gain - K<sub>o</sub> = K<sub>v</sub>/s VCO gain - $K_n = \frac{1}{n}$ divider ratio The programmable counter ratio K<sub>n</sub> can be found as follows: $$N_{\min} = \frac{f_{\text{OUT}}}{f_{\text{step}}} = \frac{2 \text{ MHz}}{100 \text{ kHz}} = 20$$ $$N_{\text{max}} = \frac{f_{\text{OUT}}}{f_{\text{step}}} = \frac{3 \text{ MHz}}{100 \text{ kHz}} = 30$$ The VCO is set by the values of R1, R2 and C1; R2 = 10 k $\Omega$ (adjustable). The values can be determined using the information in <u>Table 8</u>. With $f_0$ = 2.5 MHz and $f_L$ = 500 kHz this gives the following values ( $V_{CC}$ = 5.0 V): - R1 = 30 kΩ - R2 = 30 kΩ - C1 = 100 pF The VCO gain is: $$K_{v} = \frac{2f_{L} \times 2\pi}{(V_{CC} - 1.1) - 1.1} = \frac{1 \text{ MHz}}{2.8} \times 2\pi \approx 2.24 \times 10^{6} r / s / V$$ The gain of the phase comparator PC2 is: $$K_p = \frac{5}{4 \times \pi} = 0.4 \text{ V / } r$$ Using PC2 with the passive filter as shown in Fig. 36 results in a high gain loop with the same performance as a loop with an active filter. Hence loop filter equations as for a high gain loop should be used. The current source output of PC2 can be simulated then with a fictive filter resistance: $$R3' = \frac{R_{bias}}{17}$$ #### PLL with band gap controlled VCO The transfer functions of the filter is given by: $$K_f = \frac{1 + s\tau_2}{s\tau_2}$$ Where: $$\tau_1 = R3' \times C2$$ $$\tau_2 = R4 \times C2$$ The characteristic equation is: $1 + K_p \times K_f \times K_o \times K_n$ This results in: $$1 + K_p \left(\frac{1 + s\tau_2}{s\tau_1}\right) \frac{K_v}{s} K_n = 0$$ or $$s^2 + sK_pK_vK_n\frac{\tau_2}{\tau_1} + K_pK_vK_n / \tau_1 = 0$$ This can be written as: $$s^2 + 2\xi\omega_n s + (\omega_n)^2 = 0$$ with the natural frequency $\omega_{\text{n}}$ defined as: $$\omega_n = \sqrt{\frac{K_p \times K_v \times K_n}{\tau_1}}$$ and the damping value given as: $\zeta = 0.5 \times \tau_2 \times \omega_n$ In Fig. 37 the output frequency response to a step of input frequency is shown. The overshoot and settling time percentages are now used to determine $\omega_n$ . From Fig. 37 it can be seen that the damping ratio $\zeta$ = 0.707 will produce an overshoot of less than 20 % and settle to within 5 % at $\omega_n t$ = 5. The required settling time is 1 ms. This results in: $$\omega_n = \frac{5}{t} = \frac{5}{0.001} = 5 \times 10^3 r / s$$ Rewriting the equation for natural frequency results in: $$\tau_1 = \frac{K_p \times K_v \times K_n}{\left(\omega_n\right)^2}$$ The maximum overshoot occurs at $N_{max} = 30$ ; hence $K_n = \frac{1}{30}$ : $$\tau_1 = \frac{0.4 \times 2.24 \times 10^6}{5000^2 \times 30} = 0.0012$$ When C2 = 470 nF, it follows: $$R3' = \frac{\tau_1}{C2} = \frac{0.0012}{470 \times 10^{-9}} = 2550 \ \Omega$$ Hence the current source bias resistance $$R_{\rm bias} = 17 \times 2550 = 43 \ k\Omega$$ With $\zeta$ = 0.707 (0.5 x $\tau_2$ × $\omega_n$ ) it follows: $$\tau_2 = \frac{0.707}{0.5 \times 5000} = 0.00028$$ $$R4 = \frac{\tau_2}{C2} = \frac{0.00028}{470 \times 10^{-9}} = 600 \ \Omega$$ For extra ripple suppression a capacitor C3 can be connected in parallel with R4, with an extra $\tau_3$ = R4 x C3. For stability reasons $\tau_3$ should be < 0.1 $\tau_2$ , hence C3 < 0.1C2 or C3 = 39 nF. #### PLL with band gap controlled VCO Since the output frequency is proportional to the VCO control voltage, the PLL frequency response can be observed with an oscilloscope by monitoring pin VCO\_IN of the VCO. The average frequency response, as calculated by the Laplace method, is found experimentally by smoothing this voltage at pin VCO\_IN with a simple RC filter, whose time constant is long compared with the phase detector sampling rate but short compared with the PLL response time. #### PLL with band gap controlled VCO # 13. Package outline #### SO16: plastic small outline package; 16 leads; body width 3.9 mm SOT109-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----| | mm | 1.75 | 0.25<br>0.10 | 1.45<br>1.25 | 0.25 | 0.49<br>0.36 | 0.25<br>0.19 | 10.0<br>9.8 | 4.0<br>3.8 | 1.27 | 6.2<br>5.8 | 1.05 | 1.0<br>0.4 | 0.7<br>0.6 | 0.25 | 0.25 | 0.1 | 0.7<br>0.3 | 8° | | inches | 0.069 | 0.010<br>0.004 | 0.057<br>0.049 | 0.01 | | 0.0100<br>0.0075 | | 0.16<br>0.15 | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.020 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012 | 0° | 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |----------|--------|--------|----------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT109-1 | 076E07 | MS-012 | | | | <del>99-12-27</del><br>03-02-19 | | Fig. 39. Package outline SOT109-1 (SO16) ### PLL with band gap controlled VCO # 14. Abbreviations #### **Table 11. Abbreviations** | Acronym | Description | |---------|-----------------------------------------| | CMOS | Complementary Metal Oxide Semiconductor | | DUT | Device Under Test | | ESD | ElectroStatic Discharge | | НВМ | Human Body Model | | MM | Machine Model | | PLL | Phase Locked Loop | | TTL | Transistor-Transistor Logic | | VCO | Voltage Controlled Oscillator | # 15. Revision history #### Table 12. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------|----------------|--|--| | 74HCT9046A v.9 | 20190320 | Product data sheet | - | 74HCT9046A v.8 | | | | Modifications: | • Fig. 34: typo co | orrected in the conditions | | | | | | 74HCT9046A v.8 | 20190131 Product data sheet - 74HCT9046A v.7 | | | | | | | Modifications: | Nexperia. • Legal texts have | this data sheet has been redes<br>we been adapted to the new co<br>74HCT9046APW (SOT403-1/T | ompany name where | appropriate. | | | | 74HCT9046A v.7 | 20160229 | Product data sheet | - | 74HCT9046A v.6 | | | | Modifications: | Type number 7 | 74HCT9046AN (SOT38-4) rem | oved. | | | | | 74HCT9046A v.6 | 20090915 | Product data sheet | - | 74HCT9046A v.5 | | | | Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors.</li> <li>Legal texts have been adapted to the new company name where appropriate.</li> <li>V<sub>i(p-p)</sub> value changed from 15 mV to 50 mV in <u>Section 11</u>.</li> <li>Δf/ΔT value moved from minimum to typical column <u>Section 11</u>.</li> <li>Package version SOT38-1 changed to SOT38-4.</li> </ul> | | | | | | | 74HCT9046A v.5 | 20031030 | Product specification | - | 74HCT9046A v.4 | | | | 74HCT9046A v.4 | 20030515 | Product specification | - | 74HCT9046A v.3 | | | | 74HCT9046A v.3 | 19990111 | Product specification | - | - | | | #### PLL with band gap controlled VCO ### 16. Legal information #### **Data sheet status** | Document status [1][2] | Product<br>status [3] | Definition | |--------------------------------|-----------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short]<br>data sheet | Production | This document contains the product specification. | - Please consult the most recently issued document before initiating or completing a design. - 2] The term 'short data sheet' is explained in section "Definitions". - The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>. #### **Definitions** **Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### **Disclaimers** Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia. In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia. Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by sustained. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. #### **Trademarks** Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. 74HCT9046A All information provided in this document is subject to legal disclaimers © Nexperia B.V. 2020. All rights reserved ### PLL with band gap controlled VCO # **Contents** | 1. General description | 1 | |----------------------------------------------------------------------|------| | 2. Features and benefits | 1 | | 3. Applications | 1 | | 4. Ordering information | 1 | | 5. Functional diagram | 2 | | 6. Pinning information | 4 | | 6.1. Pinning | 4 | | 6.2. Pin description | 4 | | 7. Functional description | 5 | | 7.1. Differences with respect to the familiar 74HCT4046A | 5 | | 7.2. VCO | 5 | | 7.3. Phase comparators | 6 | | 7.3.1. Phase Comparator 1 (PC1) | 6 | | 7.3.2. Phase Comparator 2 (PC2) | 7 | | 7.4. Loop filter component selection | 11 | | 8. Limiting values | . 12 | | 9. Recommended operating conditions | 12 | | 10. Static characteristics | 12 | | 11. Dynamic characteristics | 17 | | 12. Application information | . 23 | | 12.1. Filter design considerations for PC1 and PC2 of the 74HCT9046A | . 25 | | 12.2. PLL design example | 29 | | 13. Package outline | 33 | | 14. Abbreviations | | | 15. Revision history | 34 | | 16. Legal information | | | | | For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 20 March 2020 <sup>&</sup>lt;sup>©</sup> Nexperia B.V. 2020. All rights reserved Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331