# LMH1983 3G/HD/SD Video Clock Generator with Audio Clock Check for Samples: LMH1983 # **FEATURES** - Four PLLs for Simultaneous A/V Clock Generation - PLL1: 27 or 13.5 MHz - PLL2: 148.5 or 74.25 MHz - PLL3: 148.5/1.001 or 74.25/1.001 MHz - PLL4: $98.304 \text{ MHz} / 2^{X} (X = 0 \text{ to } 15)$ - 3 x 2 Video Clock Crosspoint - Flexible PLL Bandwidth to Optimize Jitter Performance and Lock Time - Soft Re-synchronization to New Reference - Digital Holdover or Free-run on Loss of Reference - Status Flags for Loss of Reference and Loss of PLL Lock - 3.3V Single Supply Operation - I<sup>2</sup>C Interface With Address Select Pin (3 states) # **APPLICATIONS** - Triple Rate (3G/HD/SD) SDI SerDes - FPGA Reference Clock Generation/Cleaning - Audio Embed/De-embed - Video Cameras - Frame Synchronizers (Genlock, DARS) - A-D/D-A Conversion, Editing, Processing Cards - · Keyers and Logo Inserters - Format/Standards Converters - Video Displays and Projectors - A/V Test and Measurement Equipment # **DESCRIPTION** The LMH1983 is a highly-integrated programmable audio/video (A/V) clock generator intended for broadcast and professional applications. It can replace multiple PLLs and VCXOs used in applications supporting SMPTE serial digital video (SDI) and digital audio AES3/EBU standards. It offers low-jitter reference clocks for any SDI transmitter to meet stringent output jitter specifications without additional clock cleaning circuits. The LMH1983 features automatic input format detection, simple programming of multiple A/V output formats, genlock or digital free-run modes, and override programmability of various automatic functions. The recognized input formats include HVF syncs for the major video standards, 27 MHz, 10 MHz, and 32/44.1/48/96 kHz audio word clocks. # TYPICAL APPLICATION – VIDEO GENLOCK TIMING GENERATION for A/V FRAME SYNCHRONIZER Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # **DESCRIPTION (CONTINUED)** The dual-stage PLL architecture integrates four PLLs with three on-chip VCOs. The first stage (PLL1) uses an external low-noise 27 MHz VCXO with narrow loop bandwidth to provide a clean reference clock for the next stage. The second stage (PLL2, 3, 4) consists of three parallel VCO PLLs for simultaneous generation of the major digital A/V clock fundamental rates, including 148.5 MHz, 148.5/1.001 MHz, and 98.304 MHz (4x 24.576 MHz). Each PLL can generate a clock and a timing pulse to indicate Top Of Frame (TOF). When locked to reference, an internal 10-bit ADC will track the loop filter control voltage. When a loss of reference (LOR) occurs, the LMH1983 can be programmed to hold the control voltage to maintain output accuracy within ±0.5 ppm (typ.) of the previous reference. The LMH1983 can be configured to re-synchronize to a previous reference with glitch-less operation. The LMH1983 is offered in a space-saving 6 mm x 6 mm 40-pin WQFN package. #### **FUNCTIONAL BLOCK DIAGRAM** \* Audio Clock PLL supports 98.304/2 MHz, where X=0-15 Submit Documentation Feedback ### **CONNECTION DIAGRAM** 40-Pin WQFN (Top View) Package Number RTA0040A ### **PIN DESCRIPTIONS** | Pin No. | Pin Name | I/O | Signal Level | Pin Description | | | |---------|--------------------|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | - | DAP | - | GND | Die Attach Pad (Connect to ground on PCB) | | | | 1 | VDD | - | Power | 3.3V supply for PLL1 | | | | 2 | VDD | Í | Power | 3.3V supply for logic I/O | | | | 3 | Hin | I | LVCMOS | Horizontal sync reference signal Auto polarity correction for HVF will be based off Hin polarity. Recognized clock inputs can be applied to Hin. | | | | 4 | Vin | I | LVCMOS | Vertical sync reference signal | | | | 5 | Fin | I | LVCMOS | Field sync (odd/even) reference signal | | | | 6 | INIT | I | LVCMOS | Reset signal for audio-video phase alignment (rising edge triggered) | | | | 7 | ADDR | I | LVCMOS | I <sup>2</sup> C address select Pin settings: - Tie low: 65h (7-bit slave address in hex) - Float: 66h - Tie high: 67h | | | | 8 | SDA <sup>(1)</sup> | I/O | I <sup>2</sup> C | I <sup>2</sup> C Data signal | | | | 9 | SCL <sup>(1)</sup> | I | I <sup>2</sup> C | I <sup>2</sup> C Clock signal | | | | 10 | VDD | | Power | 3.3V supply for logic I/O | | | | 11 | NO_LOCK(2) | 0 | LVCMOS | Loss of lock status flag for PLLs 1-4 (active high) | | | SDA and SCL pins each require a pull-up resistor of 4.7 k $\Omega$ to the VDD supply. The NO\_LOCK status flag is derived from the Lock Status register bits (LOCK1-4) for each PLL. Each lock status bit can be masked from the NO\_LOCK flag by setting their respective mask bits. # **PIN DESCRIPTIONS (continued)** | Pin No. | Pin Name | I/O | Signal Level | Pin Description | | | |----------|-------------------------------|-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 12 | NO_ALIGN | 0 | LVCMOS | Loss of alignment status flag for OUTs 1–4 (active high) | | | | 13 | NO_REF | 0 | LVCMOS | Loss of reference status flag (active high) | | | | 14<br>15 | CLKout4–<br>CLKout4+ | 0 | LVDS | Audio clock from PLL4 (fundamental rate is 98.304 MHz).<br>The output is 24.576 MHz by default and is selectable via the host. | | | | 16 | VDD | _ | Power | 3.3V supply for CLKout4 | | | | 17 | Fout4 (OSCin) | I/O | LVCMOS | Audio frame timing signal for OUT4 (active low.) Timing Generator fixed to PLL4 clock. The output is the audio-video-frame (AVF) pulse by default and is programmable via the host. <b>Optional</b> OSCin function can be used to apply a 27 MHz external clock for PLL4 to generate an audio clock independent of the video input reference; this function must be enabled via the host. | | | | 18 | GND | - | GND | Ground | | | | 19 | VDD | _ | Power | 3.3V supply for PLL3 and PLL4 | | | | 20 | VDD | - | Power | 3.3V supply for CLKout3 | | | | 21 | GND | _ | GND | Ground | | | | 22 | Fout3 | 0 | LVCMOS | Video frame timing signal for OUT3 (active low). Timing generator assignable to PLL1, PLL2, or PLL3. OUT3 format is selectable via the host. | | | | 23<br>24 | CLKout3+<br>CLKout3- | 0 | LVDS | Video clock from PLL1, PLL2, or PLL3 depending on output crosspoint mode. The output is 148.35 MHz by default and is selectable via the host. | | | | 25 | Cbyp3 | - | Analog | Bias bypass for on-chip LDO for PLL3<br>Connect to 1.0 uF and 0.1 uF bypass capacitors. | | | | 26 | Cbyp4 | - | Analog | Bias bypass for on-chip LDO for PLL4 Connect to 1.0 uF and 0.1 uF bypass capacitors. | | | | 27 | Cbyp2 | - | Analog | Bias bypass for on-chip LDO for PLL2<br>Connect to 1.0 uF and 0.1 uF bypass capacitors. | | | | 28<br>29 | CLKout2+<br>CLKout2- | 0 | LVDS | Video clock from PLL1, PLL2, or PLL3 depending on output crosspoint mode. The output is 148.5 MHz by default and is selectable via the host. | | | | 30 | Fout2 | 0 | LVCMOS | Video frame timing signal for OUT2 (active low). Timing generator assignable to PLL1, PLL2, or PLL3. OUT2 format is selectable via the host. | | | | 31 | VDD | - | Power | 3.3V supply for CLKout2 | | | | 32 | VDD | _ | Power | 3.3V supply for PLL2 | | | | 33<br>34 | XOin— <sup>(3)</sup><br>XOin+ | I | LVCMOS/LV<br>DS | 27 MHz VCXO clock signal for PLL1. – LVCMOS: Directly connect clock signal to XOin+ and bias XOin- to mid-supply with 0.1uF bypass capacitor. – LVDS: Directly connect LVDS clock signals to XOin+ and XOin Note: A TCXO or other clean 27 MHz oscillator can be applied for standalone clock generation using PLLs 2-4 (bypass PLL1). | | | | 35<br>36 | CLKout1-<br>CLKout1+ | 0 | LVDS | Video clock from PLL1. The output is 27 MHz by default and is selectable via the host. | | | | 37 | Fout1 | 0 | LVCMOS | Reference frame timing signal for OUT1 (active Low). Timing generator fixed to PLL1 OUT1 Format follows the reference input format. | | | | 38 | VDD | _ | Power | 3.3V supply for CLKout1 | | | | 39 | GND | _ | GND | Ground | | | | 40 | VC_LPF | 0 | Analog | Loop filter for PLL1 charge pump output with VCXO Voltage Control (VC) sensing. If free-run and holdover mode, PLL1 is disabled and an internal DAC outputs a control voltage to the VCXO. | | | <sup>(3)</sup> XOin must be driven by a 27 MHz clock in order to read or write registers via I<sup>2</sup>C. # **ABSOLUTE MAXIMUM RATINGS (1)** If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/Distributors for availability and specifications. | ESD Tolerance (2) | | | | | | |-----------------------------------------------------------------------------------------------|--------------------------------|--|--|--|--| | Human Body Model | 2500V | | | | | | Machine Model | 250V | | | | | | Charge-Device Model | 750V | | | | | | Supply Voltage, V <sub>DD</sub> | 3.6V | | | | | | Input Voltage (any input) | -0.3V to V <sub>DD</sub> +0.3V | | | | | | Output Voltage (any output) | -0.3V to V <sub>DD</sub> +0.3V | | | | | | Storage Temperature Range | −65°C to +150°C | | | | | | Junction Temperature, T <sub>JMAX</sub> | 150°C | | | | | | Thermal Resistance (θ <sub>JA</sub> ) | | | | | | | Soldering Information (See product folder at www.ti.com and further information at www.ti.com | ı/ms/MS-SOLDERING | | | | | <sup>(1)</sup> Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For guaranteed specifications and test conditions, see the Electrical Characteristics. #### RECOMMENDED OPERATING CONDITIONS | $V_{DD}$ | 3.3V ± 5% | |-----------------------------------|-----------------------| | Input Voltage | 0V to V <sub>DD</sub> | | Temperature Range, T <sub>A</sub> | -40°C to 85°C | # **ELECTRICAL CHARACTERISTICS**(1)(2) Unless otherwise specified, all limits are specified for $T_A$ = 25°C, $V_{DD}$ = 3.3V, $R_{L\_CLK}$ = 100 $\Omega$ (CLKout differential load). **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min <sup>(3)</sup> | Typ <sup>(4)</sup> | Max <sup>(3)</sup> | Units | |---------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|--------------------|-----------------| | I <sub>DD</sub> | Total Supply Current | Default register settings, no load on logic outputs. $V_{DD} = 3.465V$ | | 170 | 212 | mA | | I <sub>DD</sub> | Total Supply Current | PLL2, PLL3 and PLL4 disabled, no load on logic outputs. $V_{DD} = 3.465V$ | | 60 | 100 | mA | | Reference | Inputs (Hin, Vin, Fin) | | | | | | | $V_{IL}$ | Low Input Voltage | $I_{IN} = \pm 10 \mu A$ | 0 | | $0.3~V_{DD}$ | V | | $V_{IH}$ | High Input Voltage | $I_{IN} = \pm 10 \mu A$ | 0.7 V <sub>DD</sub> | | $V_{DD}$ | V | | T <sub>AFD</sub> | Auto-Format Detection Time | Time from when reference input first presented to when detected as indicated by NO_REF going low. Reference timing must be stable and accurate (no missing pulses). | | 2 | 4 | input<br>frames | | OSCin Log | jic Inputs | | | | | | | $V_{IL}$ | Low Input Voltage | $I_{IN} = \pm 10 \mu A$ | 0 | | $0.3~V_{DD}$ | V | | $V_{IH}$ | High Input Voltage | $I_{IN} = \pm 10 \mu A$ | 0.7 V <sub>DD</sub> | | $V_{DD}$ | V | | I <sup>2</sup> C Interfac | ce (SDA, SCL) | | | | | | | V <sub>IL</sub> | Low Input Voltage | | 0 | | $0.3~V_{DD}$ | V | | V <sub>IH</sub> | High Input Voltage | | 0.7 V <sub>DD</sub> | | $V_{DD}$ | V | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> between 0.1 V <sub>DD</sub> and 0.9 V <sub>DD</sub> | -10 | | +10 | μA | | I <sub>OL</sub> | Low Output Sink Current | V <sub>OL</sub> = 0V or 0.4V | | 3 | | mA | <sup>(1)</sup> The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is PD = $(T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board. <sup>(2)</sup> Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC). <sup>(2)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. No guarantee of parametric performance is indicated in the electrical tables under conditions different than those tested. <sup>(3)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using statistical analysis methods. <sup>(4)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material. # **ELECTRICAL CHARACTERISTICS**(1)(2) (continued) Unless otherwise specified, all limits are specified for $T_A = 25^{\circ}C$ , $V_{DD} = 3.3V$ , $R_{L\_CLK} = 100\Omega$ (CLKout differential load). **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Min <sup>(3)</sup> | Typ <sup>(4)</sup> | Max <sup>(3)</sup> | Units | | |--------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|-------|----| | Status Flag | Outputs (NO_REF, NO_ALIGN,NO | _LOCK) | | | | | | V <sub>OL</sub> | Low Output Voltage | I <sub>OUT</sub> = +10 mA | | | 0.4 | V | | V <sub>OH</sub> | High Output Voltage | I <sub>OUT</sub> = −10 mA | V <sub>DD</sub> =0.4V | | | V | | Frame Tim | ing Outputs | | - | | | | | V <sub>OL</sub> | Low Output Voltage | I <sub>OUT</sub> =+10mA , Fout1, Fout2, Fout3 <sup>(5)</sup> | | | 0.4 | V | | V <sub>OH</sub> | High Output Voltage | I <sub>OUT</sub> =-10mA Fout1, Fout2, Fout3 <sup>(5)</sup> | V <sub>DD</sub> -0.4V | | | V | | I <sub>OZ</sub> | Output Shutdown Leakage Current | Output buffer shutdown, pin connected to $V_{DD}$ or GND $V_{DD}{=}3.465V$ | | 0.4 | 10 | µA | | $t_R$ | Rise Time 20% to 80% | 15 pF Load | | 1 | | ns | | t <sub>F</sub> | Fall Time 20% to 80% | 15 pF load | | 1 | | ns | | t <sub>D1</sub> <sup>(6)</sup> | Timing output delay time | TOF1 delay measured from the CLKout1 clock reset edge. Delay spec applies for all output clock and format supported by the output pair following output initialization. 15 pF load. | | 22 | | ns | | t <sub>D2</sub> | Timing output delay time | TOF2 delay measured from the CLKout2 clock reset edge. Delay spec applies for all output clock and format supported by the output pair following output initialization. 15 pF load. | | 2 | | ns | | t <sub>D3</sub> | Timing output delay time | TOF3 delay measured from the CLKout3 clock reset edge. Delay spec applies for all output clock and format supported by the output pair following output initialization. 15 pF load. | | 2 | | ns | | t <sub>D4</sub> | Timing output delay time | TOF4 delay measured from the CLKout4 clock reset edge. Delay spec applies for all output clock and format supported by the output pair following output initialization. 15 pF load. | | 22 | | ns | | Video and | Audio Clock Outputs (CLKout1, CL | Kout2 and CLKout3) | | | | | | | 27 MHz TIE deterministic Jitter | Measured at CLKout1 all other CLKouts shutdown | | 250 | | fs | | | 27 MHZ TIE deterministic Jitter | Measured at CLKout1, other CLKouts output default PLL | | 250 | | 15 | | | 148.5 MHz TIE deterministic Jitter | Measured at CLKout2 all other CLKouts shutdown | | 8 | | ps | | t | 140.5 WHIZ TIE deterministic ditter | Measured at CLKout2, other CLKouts output default PLL | | 8 | | рз | | t <sub>DJ</sub> | 148.35 MHz TIE deterministic Jitter | Measured at CLKout3 all other CLKouts shutdown | | 4 | | ps | | | 140.03 WHZ THE deterministic Sitter | Measured at CLKout3, other CLKouts output default PLL | | 4 | | рэ | | | 24.576 MHz TIE deterministic Jitter | Measured at CLKout4 all other CLKouts shutdown | | 15 | | ps | | | 24.070 WHZ TIE determinate offer | Measured at CLKout4, other CLKouts output default PLL | | 15 | | рэ | | | 27 MHz TIE random Output Jitter | Measured at CLKout1, other CLKouts shutdown | | 2.7 | | ps | | | (7) | Measured at CLKout1, other CLKouts output default PLL | | 2.7 | | рэ | | | 148.5 MHz TIE Random Output | Measured at CLKout2, other CLKouts shutdown | | 3.0 | | ps | | t <sub>RJ</sub> | Jitter <sup>(7)</sup> | Measured at CLKout2, other CLKouts output default PLL | | 3.0 | | Po | | 'KJ | 148.35 MHz TIE Random Output | Measured at CLKout3, other CLKouts shutdown | | 3.5 | | ps | | | Jitter (7) | Measured at CLKout3, other CLKouts output default PLL | | 3.5 | | Po | | | 24.576 MHz TIE Random Output | Measured at CLKout4, other CLKouts shutdown | | 3.4 | | ps | | | Jitter (7) | Measured at CLKout4, other CLKouts output default PLL | | 3.4 | | p5 | | $T_D$ | Duty Cycle | Measured at 50% level of clock amplitude, any output clock | | 50 | | % | | $t_R$ | Rise Time<br>20% to 80% | 15 pF load | | 400 | | ps | | t <sub>F</sub> | Fall Time<br>80% to 20% | 15 pF load | | 400 | | ps | | $V_{OD}$ | Differential Signal Output Voltage | 100Ω differential load, CLKout1, CLKout2 or CLKout3 (8) | 247 | 350 | 454 | mV | - (5) t<sub>D</sub> for FoutX is measured from the positive clock edge of CLKout to the negative edge of FoutX at the 50% levels - (6) t<sub>D</sub> for CLKoutX is measured from the positive clock edge of XOin to the positive clock edge of CLKoutX using 50% levels. The measurement is taken at the clock cycle where the input and output clocks are phase aligned. - (7) The SD and HD clock output jitter is based on XO input clock with 20 ps peak-to-peak using a time interval error (TIE) jitter measurement. The typical TIE peak-to-peak jitter was measured on the LMH1983 evaluation bench board using TDSJIT3 jitter analysis software on a Tektronix DSA71604 oscilloscope and 1 GHz active differential probe. TDSJIT3 Clock TIE Measurement Setup: 10<sup>-12</sup> bit error rate (BER), >100K samples recorded using multiple acquisitions Oscilloscope Setup: 20 mV/div vertical scale, 10 μs/div horizontal scale, and 25 GS/s sampling rate - (8) The differential output swing and common mode voltage may be adjusted via the I<sup>2</sup>C interface. Testing is done with a value of 03Eh loaded into register 0x3Ah # **ELECTRICAL CHARACTERISTICS**(1)(2) (continued) Unless otherwise specified, all limits are specified for $T_A = 25^{\circ}C$ , $V_{DD} = 3.3V$ , $R_{L\_CLK} = 100\Omega$ (CLKout differential load). **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min <sup>(3)</sup> | Typ <sup>(4)</sup> | Max <sup>(3)</sup> | Units | |------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------|--------------------|-----------------------|-------| | Vos | Common Signal Output Voltage | 100Ω differential load, CLKout1, CLKout2 or CLKout3 (8) | 1.125 | 1.25 | 1.375 | V | | $ V_{OD} $ | Change to V <sub>OD</sub> for<br>Complementary Output States | 100Ω differential load, CLKout1, CLKout2 or CLKout3 <sup>(8)</sup> | | | 50 | mV | | Vos | Change to V <sub>OS</sub> for<br>Complementary Output States | 100Ω differential load, CLKout1, CLKout2 or CLKout3 <sup>(8)</sup> | | | 50 | mV | | Ios | Output Short Circuit Current | Differential clock output pins connected to GND for CLKout1, CLKout2 or CLKout3 | | | 24 | mA | | l <sub>OZ</sub> | Output Shutdown Leakage Current | Output buffer in shutdown mode, differential clock output pins connected to $V_{\rm DD}$ or GND | | 1 | 10 | µA | | VCXO Inpu | t (XOin) | | | | | | | f <sub>OFF</sub> | Maximum Relative Frequency<br>Offset between VCXO Input and H<br>Input | Assumes H input jitter of ±15 ns | | ±150 | | ppm | | $V_{XOin\_SE}$ | Single-ended Signal Input Voltage Range | Single-ended input buffer mode | 0 | | $V_{DD}$ | V | | $V_{XOin\_DIFF}$ | Differential Signal Input Voltage<br>Range | Differential input buffer mode, V <sub>CM</sub> = 1.2V | 247 | 350 | 454 | mV | | Digital Holo | dover and Free-Run Specifications | | | | | | | V <sub>VCout_RNG</sub> | DAC Output Voltage Range | Digital Free-run Mode | 0.5 | | V <sub>DD</sub> -0.5V | V | ### SUPPORTED STANDARDS AND TIMING FORMATS Table 1 lists the supported standard timing formats. The table includes the relevant parameters used to configure the LMH1983 for the input and output formats. Auto-detection of the input is supported for the formats listed in Table 1. The input format can also be manually programmed by the host via I<sup>2</sup>C if its necessary to override the auto-detection feature. # **Table 1. Supported Formats Lookup Table (LUT)** | | | INPUT TIMING | / PLL1 PARAMETER: | S | OUTPUT TIMING (OUT1-4) PARAMETERS | | | | | | |--------------------|----------------------|---------------------|------------------------------------|---------------------------------|-----------------------------------|--------------------------|----------------------------------|----------------------------------|--------------------|--| | Format | Reference<br>Divider | Feedback<br>Divider | Phase Detector<br>(PD) Freq. (kHz) | PD Periods per<br>Frame Counter | PLL# | PLL Clock Freq.<br>(MHz) | Total Clocks per<br>Line Counter | Total Lines per<br>Frame Counter | Frame Rate<br>(Hz) | | | NTCC FOE: | 4 | 1716 | 1 | | 27.0 | 1716 | FOF | 29.97 | | | | NTSC, 525i | 1 | 1710 | 15.7343 | 525 | 2 | 148.5 | 9438 | 525 | 29.97 | | | PAL, 625i | 1 | 1728 | 15.625 | 625 | 1 | 27.0 | 1728 | 625 | 25 | | | PAL, 6251 | ı | 1726 | 15.025 | 025 | 2 | 148.5 | 9504 | 025 | 25 | | | 525p | 1 | 858 | 31.4685 | 525 | 1 | 27.0 | 858 | 525 | 59.94 | | | 525p | ı | 000 | 31.4000 | 525 | 2 | 148.5 | 4719 | 525 | 59.94 | | | 625.5 | 1 | 864 | 31.25 | 625 | 1 | 27.0 | 864 | 625 | 50 | | | 625p | ı | 004 | 31.25 | 625 | 2 | 148.5 | 4752 | 025 | 50 | | | 720p/60 | 1 | 600 | 45.0 | 750 | 2 | 148.5 | 3300 | 750 | 60 | | | 720p/59.94 | 5 | 3003 | 8.99101 | 150 | 3 | 148.35 | 3300 | 750 | 59.94 | | | 720p/50 | 1 | 720 | 37.5 | 750 | 2 | 148.5 | 3960 | 750 | 50 | | | 720p/30 | 1 | 1200 | 22.5 | 750 | 2 | 148.5 | 6600 | 750 | 30 | | | 720p/29.97 | 5 | 6006 | 4.49550 | 150 | 3 | 148.35 | 6600 | 750 | 29.97 | | | 720p/25 | 1 | 1440 | 18.75 | 750 | 2 | 148.5 | 7920 | 750 | 25 | | | 720p/24 | 1 | 1500 | 18.0 | 750 | 2 | 148.5 | 8250 | 750 | 24 | | | 720p/23.98 | 2 | 3003 | 8.99101 | 375 | 3 | 148.35 | 8250 | 750 | 23.98 | | | 1080p/60 | 1 | 400 | 67.5 | 1125 | 2 | 148.5 | 2200 | 1125 | 60 | | | 1080p/59.94 | 5 | 2002 | 13.48651 | 225 | 3 | 148.35 | 2200 | 1125 | 59.94 | | | 1080p/50 | 1 | 480 | 56.25 | 1125 | 2 | 148.5 | 2640 | 1125 | 50 | | | 1080p(psF)/30 | 1 | 800 | 33.75 | 1125 | 2 | 148.5 | 4400 | 1125 | 30 | | | 1080p(psF)/29.97 | 5 | 4004 | 6.74326 | 225 | 3 | 148.35 | 4400 | 1125 | 29.97 | | | 1080p(psF)/25 | 1 | 960 | 28.125 | 1125 | 2 | 148.5 | 5280 | 1125 | 25 | | | 1080p(psF)/24 | 1 | 1000 | 27.0 | 1125 | 2 | 148.5 | 5500 | 1125 | 24 | | | 1080p(psF)/23.98 | 1 | 1001 | 26.9730 | 1125 | 3 | 148.35 | 5500 | 1125 | 23.98 | | | 1080i/60 | 1 | 800 | 33.75 | 1125 | 2 | 148.5 | 4400 | 1125 | 30 | | | 1080i/59.94 | 5 | 4004 | 6.74326 | 225 | 3 | 148.35 | 4400 | 1125 | 29.97 | | | 1080i/50 | 1 | 960 | 28.125 | 1125 | 2 | 148.5 | 5280 | 1125 | 25 | | | 48 kHz word clock | 2 | 1125 | 24.0 | 1 | 4 | 98.304 | 2048 | 1 | 48000 | | | 96 kHz word clock | 4 | 1125 | 24.0 | 1 | 4 | 98.304 | 1024 | 1 | 96000 | | | 27 MHz osc clk | 1000 | 1000 | 27.000 | 1 | | | Input only | | | | | 10 MHz GPS osc clk | 600 | 1620 | 16.6666 | 1 | | | Input only | | | | Submit Documentation Feedback Copyright © 2010–2011, Texas Instruments Incorporated ### **AUTO FORMAT DETECTION CODES** The Auto Format Detection Codes apply to registers 0x07 (Output Mode – PLL2 Format), 0x08 (Output Mode – PLL3 Format) and 0x20 (Input Format). | Format Code | Description | Hsync Period<br>(in 27 MHz clocks) | Interlaced (I) /<br>Progressive (P) | |-------------|----------------|------------------------------------|-------------------------------------| | 0 | 480i/29.97 | 1716 | I | | 1 | 576125 | 1728 | ļ | | 2 | 480P59.94 | 858 | Р | | 3 | 576P50 | 864 | Р | | 4 | 720P60 | 600 | Р | | 5 | 720P59.94 | 600.6 | Р | | 6 | 720P50 | 720 | Р | | 7 | 720P30 | 1200 | Р | | 8 | 720P27.97 | 1201.2 | Р | | 9 | 720P25 | 1440 | Р | | 10 | 720P24 | 1500 | Р | | 11 | 720P23.98 | 1501.5 | Р | | 12 | 1080P60 | 400 | Р | | 13 | 1080P59.94 | 400.4 | Р | | 14 | 1080P50 | 480 | Р | | 15 | 1080P30 | 800 | Р | | 16 | 1080P29.97 | 800.8 | Р | | 17 | 1080P25 | 960 | Р | | 18 | 1080P24 | 1000 | Р | | 19 | 1080P23.98 | 1001 | Р | | 20 | 1080l30 | 800 | l | | 21 | 1080129.97 | 800.8 | l | | 22 | 1080125 | 960 | | | 23 | 1080124 | 1000 | I | | 24 | 1080123.98 | 1001 | I | | 25 | 48 kHz Audio | 562.5 | _ | | 26 | 96 kHz Audio | 281.25 | _ | | 27 | 44.1 kHz Audio | 612.244898 | _ | | 28 | 32 kHz Audio | 843.75 | <del>_</del> _ | | 29 | 27 MHz Hsync | 1 | _ | | 30 | 10 MHz Hysnc | 2.7 | _ | | 31 | User Defined | User Defined | User Defined | | 63 | Unknown | All Others | | # **REGISTER DESCRIPTIONS** The following table provides details on the device's configuration registers. Default value for fields 7 bits and less are expressed in binary, default values for fields that are 8 bits (Byte) are expressed in hex. Do not write to Reserved (RSVD) fields. # Table 2. Register Map | ADD | Name | Bits | Field | R/W | Default | Description | |------|-----------------------------------------|------|----------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x00 | Device Status | 7 | INTERLACED | R | _ | Indicates if the input reference format is an interlaced format | | | — Input Reference | 6 | ANALOG_REF | R | | This bit is set depending on if the sync detection circuit had determined if the reference is an analog or digital derived signal | | | | 5 | INPUT_POLARITY | R | _ | Returns the value of the input polarity determined by the sync detector for HSYNC — 0 indicates an active low sync | | | | 4 | HSYNC_STATUS | R | _ | This bit is set if the Hsync During Vsync detector will set NO_H_DURING_V on the next rising edge of VSYNC | | | | 3 | H_ONLY | R | _ | This is set by the Interlaced detector | | | | 2 | LOR_STATUS | R | _ | Returns the inverse of the NO_REF output pin state | | | | 1 | LOST_HSYNC | R | _ | Set if HSYNC_MISSING is high wile no_h_during_v is low. Remains set until read, then self-clears | | | | 0 | Reserved | R | _ | Reserved — always returns '0' | | 0x01 | Device Status | 7 | Lock_Status | R | 1 | Returns lock status for all unmasked and enabled PLLs | | | | 6 | Align_Status | R | 0 | Returns the Align Status for all enabled TOFs | | | | 5 | Wrong_Format | R | 1 | Returns the value of the Wrong_Format bit. | | | | 4 | Holdover | R | 0 | Returns the value of the PLL Holdover Bit | | | | 3:0 | RSVD | | | Reserved | | 0x02 | PLL Lock and Output<br>Alignment Status | 7:4 | Lock_Detect | R | - | <ul> <li>[7] indicates the lock status of PLL4.</li> <li>[6] indicates the lock status of PLL3.</li> <li>[5] indicates the lock status of PLL2.</li> <li>[4] indicates the lock status of PLL1.</li> <li>0 = PLL Not Locked</li> <li>1 = PLL Locked</li> </ul> | | | | 3:0 | Align_Detect | R | - | [3] indicates the lock status of TOF4. [2] indicates the lock status of TOF3. [1] indicates the lock status of TOF2. [0] indicates the lock status of TOF1. 0 = TOF Alignment not detected 1 = TOF alignment detected | | 0x03 | Revision ID | 7:0 | | R | 0xC0 | Returns device revision code | | 0x04 | Reserved | 7:0 | RSVD | | | Reserved | | 0x05 | Device Control | 7 | Soft_Reset | R/W | 0 | Writing a '1' will reset all registers to their default values. This bit is self-clearing and always returns '0' when read. | | | | 6 | Powerdown | R/W | 0 | Controls the power down function. | | | | 5 | EN_AFD | R/W | 1 | Enables Auto Format Detection (AFD). 0 = Auto Format Detect disabled 1 = Auto Format Detect enabled | | | | 4:3 | PLL1_Mode | R/W | 01 | Sets PLL1 operating mode:<br>00 = Force Free-run<br>01 = Genlock<br>10 = Force Holdover<br>11 = Reserved | | | | 2 | LOR Mode | R/W | 0 | Sets default mode of operation on Loss of Reference (LOR) condition: 0 = Holdover on LOR 1 = Free-run on LOR | | | | 1 | Force_148 | R/W | 1 | When this bit is set, it forces the PLL2 and PLL3 clock rates to 148.xx MHz regardless of chosen output format. Otherwise, the native clock rate of the chosen output format will be used. 0 = Uses the native clock rates 1 = Forces PLL2 = 148.5 MHz and PLL3 = 148.35 MHz clock rate | | | | 0 | GOE | R/W | 1 | Global Output Enable 0 = Disables all CLKout and Fout output buffers (Hi-Z) 1 = Enable active outputs | | ADD | Name | Bits | Field | R/W | Default | Description | |------|---------------------------------------|------|-----------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x06 | Input Polarity | 7:4 | RSVD | | | Reserved | | | | 3 | EN_AUTOPOL | R/W | 1 | Enables Auto Polarity Detection and Correction. The proper polarity needs to be set to synchronize the output timing signals to the leading edges of the H and V inputs. 0 = The polarities of HVF inputs are manually set by their respective polarity override registers. 1 = The polarity of the H input is auto-detected. The polarity correction applied to the H input will also be applied to V and F inputs. | | | | 2 | HIN_POL_OVR | R/W | 0 | Used to manually set the H input Polarity. 0 = Active Low (Negative polarity) 1 = Active High (Positive polarity) | | | | 1 | VIN_POL_OVR | R/W | 0 | Used to manually set the V input Polarity. 0 = Active Low (Negative polarity) 1 = Active High (Positive polarity) | | | | 0 | FIN_POL_OVR | R/W | 0 | Used to manually set the F input Polarity. 0 = Active Low (Negative polarity) 1 = Active High (Positive polarity) | | 0x07 | Output Mode – PLL2 | 7:6 | RSVD | | | Reserved | | | Format | 5:0 | PLL2_Format | R/W | 001110 | Sets the video format output timing for PLL2. | | 0x08 | Output Mode – PLL3 | 7:6 | RSVD | | | Reserved | | | Format | 5:0 | PLL3_Format | R/W | 001101 | Sets the video format output timing for PLL3. | | 0x09 | Output Mode – Misc | 7:5 | RSVD | | | Reserved | | | | 4 | AFS Mode | R/W | 0 | Sets the TOF4 output timing mode. 0 = Secondary Audio Clock Output (derived from PLL4 clock) 1 = Audio Frame Sync (derived from TOF1) | | | | 3:0 | XPT_Mode | R/W | 0000 | Sets the PLL/TOF crosspoint mode for Out2 and Out3.<br>Refer to the crosspoint output selection table. | | 0x0A | Output Buffer Control | 7:4 | CLK_HIZ | R/W | 0000 | <ul> <li>[3] sets CLKout4 output buffer mode.</li> <li>[2] sets CLKout3 output buffer mode.</li> <li>[1] sets CLKout2 output buffer mode.</li> <li>[0] sets CLKout1 output buffer mode.</li> <li>0 = CLKoutx enabled</li> <li>1 = CLKoutx Hi-Z</li> </ul> | | | | 3:0 | FOUT_HIZ | R/W | 1111 | [3] sets Fout4 output buffer mode. [2] sets Fout3 output buffer mode. [1] sets Fout2 output buffer mode. [0] sets Fout1 output buffer mode. 0 = Foutx enabled 1 = Foutx Hi-Z | | 0x0B | Output Frame Control - | 7:5 | RSVD | | | Reserved | | | Offset1_MSB | 4:0 | TOF1 Offset MSB | R/W | 00000 | TOF1_Offset[12:0] sets number of lines to delay TOF1. | | 0x0C | Output Frame Control –<br>Offset1_LSB | 7:0 | TOF1 Offset LSB | R/W | 0x00 | TOF1_Offset_MSB[4:0] sets TOF1_Offset[12:8]<br>TOF1_Offset_LSB[7:0] sets TOF1_Offset[7:0] | | 0x0D | Output Frame Control - | 7:5 | RSVD | | | Reserved | | | Offset2_MSB | 4:0 | TOF2 Offset MSB | R/W | 00000 | TOF2_Offset[12:0] sets number of lines to delay TOF2. | | 0x0E | Output Frame Control –<br>Offset2_LSB | 7:0 | TOF2 Offset LSB | R/W | 0x00 | TOF2_Offset_MSB[4:0] sets TOF2_Offset[12:8]<br>TOF2_Offset_LSB[7:0] sets TOF2_Offset[7:0] | | 0x0F | Output Frame Control - | 7:5 | RSVD | | | Reserved | | | Offset3_MSB | 4:0 | TOF3 Offset MSB | R/W | 00000 | TOF3_Offset[12:0] sets number of lines to delay TOF3. | | 0x10 | Output Frame Control –<br>Offset3_LSB | 7:0 | TOF3 Offset LSB | R/W | 0x00 | TOF3_Offset_MSB[4:0] sets TOF3_Offset[12:8]<br>TOF3_Offset_LSB[7:0] sets TOF3_Offset[7:0] | | 0x11 | Alignment Control – TOF1 | 7:6 | RSVD | | | Reserved | | ADD | Name | Bits | Field | R/W | Default | Description | |--------|--------------------------|------|-----------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0X11 - | - CONTINUED | Į. | | | | <u> </u> | | 0x11 | Alignment Control – TOF1 | 5:4 | TOF1_Align_Mode | R/W | 11 | 00 = Auto-align when misaligned 01 = Reserved 10 = Always Align 11 = Never Align NOTE: When H_ONLY is 1, TOF1 align mode is forced to never align. | | | | 3 | TOF1_Sync_Near | R/W | 1 | This bit sets the PLL1/TOF1 output synchronization behavior when the same reference is reapplied following a momentary LOR condition and TOF1 is within 2 lines of the expected location. 0 = Drift Lock – ensures the outputs drift smoothly back to frame alignment without excessive output phase disturbances 1 = Crash Lock – achieves the fastest frame alignment through PLL/TOF counter resets, which can result in output phase disturbances | | | | 2 | TOF1_Sync_Far | R/W | 0 | This bit sets the PLL1/TOF1 output synchronization behavior when the same reference is reapplied following a momentary LOR condition and TOF1 is within 2 lines of the expected location. 0 = Drift Lock – ensures the outputs drift smoothly back to frame alignment without excessive output phase disturbances 1 = Crash Lock – achieves the fastest frame alignment through PLL/TOF counter resets, which can result in output phase disturbances | | | | 1 | TOF1_Sync_Slew | R/W | 0 | Sets the direction that TOF1 slews to achieve frame alignment when a new reference is applied and TOF1 is outside of 2 lines of the expected location. 0 = TOF1 lags by railing the VCXO input low 1 = TOF1 advances by railing the VCXO input high | | | | 0 | RSVD | | | Reserved | | 0x12 | Alignment Control – TOF2 | 7:6 | RSVD | | | Reserved | | | | 5:4 | TOF2_Align_Mode | R/W | 11 | 00 = auto align when misaligned<br>01 = one shot manual align when writing TOF2_INIT=1<br>10 = always align<br>11 = never align | | | | 3:1 | RSVD | | | Reserved | | | | 0 | TOF2_INIT | R/W | 0 | Writing one to this bit while also writing TOF2_Align_Mode = 3, will cause the TOF2_INIT output to go high for at least one vframe period + one Hsync period and not more than one vframe period + two Hsync periods. The assertion of TOF2_INIT must happen immediately (it cannot wait for Hsync). If TOF2_Align_Mode is being written to 3, this bit will have no effect. This bit is self-clearing and will always read zero. | | 0x13 | Alignment Control – TOF3 | 7:6 | RSVD | | | Reserved | | | | 5:4 | TOF3_Align_Mode | R/W | 11 | 00 = auto align when misaligned<br>01 = one shot manual align when writing TOF3_INIT=1<br>10 = always align<br>11= never align | | | | 3:1 | RSVD | | | Reserved | | | | 0 | TOF3_INIT | R/W | 0 | Writing one to this bit while also writing TOF3_Align_Mode ≠ 3, will cause the TOF3_INIT output to go high for at least one vframe period + one Hsync period and not more than one vframe period + two Hsync periods. The assertion of TOF3_init must happen immediately (it cannot wait for Hsync). If TOF3_Align_Mode is being written to 3, this bit will have no effect. This bit is self-clearing and will always read zero. | | ADD | Name | Bits | Field | R/W | Default | Description | |------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x14 | Alignment Control – AFS | 7:6 | RSVD | | | Reserved | | | | 5:4 | AFS_Align_Mode | R/W | 11 | 00 = auto align when misaligned 01 = one shot manual align. AFS_Init_Input reg determines if done by pin (INIT) or register (AFS_INIT = 1) 10 = always align 11= never align | | | | 3 | AFS_Init_Input | R/W | 0 | 0 = Rising edges on INIT (pin 6) trigger AFS one shot manual align.<br>1 = Writing '1' to AFS_Init register triggers AFS one shot manual align. | | | | 2:1 | RSVD | | | Reserved | | | | 0 AFS_INIT R/W 0 Writing one to this bit while also writing AFS_Alig AFS_Init_Input=1, or providing a rising edge on the AFS_Align_Mode ≠ 3 and AFS_Init_Input=0, will AFS_INIT output to go high for at least one vframed Hsync period and not more than one vframed periods. The assertion of AFS_INIT must happen cannot wait for Hsync). If AFS_Align_Mode = 3, to input will have no effect. This bit is self-clearing and will always read zero. | | | | | | 0x15 | Loss of Alignment Control | 7:3 | RSVD | | | Reserved | | | | 2:0 | LOA_Window | R/W | 010 | Number of 27 MHz clocks between the TOF1 and Vsync before Loss of Alignment is reported. If the code loaded in this register is n, then Loss of Alignment will be reported if the difference between TOF1 and Vsync exceeds 2 <sup>n</sup> 27 MHz clock cycles | | 0x16 | LOR Control – Holdover | 7:2 | RSVD | | | Reserved | | | Sampled Voltage MSB | 1:0 | VC_Hold_MSB | R | 10 | The VC_Hold[9:0] input signal changes rather slowly. For synchronization, it should be sampled on consecutive 27 MHz clocks until two identical values are found. This value will be saved as VC_Hold_sampled[9:0]. Whenever the VC_Hold[9:8] register is read, VC_Hold_sampled[9:8] is returned, and VC_Hold[7:0] will memorize the current value of VC_Hold_sampled[7:0] (to be read at a later time). This scheme allows a coherent 10-bit value to be read. Returns a synchronized snapshot of the VC_Hold[9:8] (MSB). | | 0x17 | LOR Control – Holdover Sampled Voltage LSB | | VC_Hold_LSB | R | NA | The VC_Hold[9:0] input signal changes rather slowly. For synchronization, it should be sampled on consecutive 27 MHz clocks until two identical values are found. This value will be saved as VC_Hold_sampled[9:0]. Whenever the VC_Hold[9:8] register is read, VC_Hold_sampled[9:8] is returned, and VC_Hold[7:0] will memorize the current value of VC_Hold_sampled[7:0] (to be read at a later time). This scheme allows a coherent 10-bit value to be read. Returns a synchronized snapshot of the VC_Hold[7:0] (LSB) | | 0x18 | LOR Control Free-run | 7:2 | RSVD | | | Reserved | | | Control Voltage MSB | 1:0 | VC_Free_MSB | R/W | 01 | Free-run Control Volage (VC_Free[9:0]) is the voltage asserted on VC_LPF pin in free-run mode. Writing will change the MSB (VC_Free[9:8]) | | 0x19 | LOR Control – Free-run<br>Control Voltage LSB | 7:0 | VC_Free_LSB | R/W | 0xFF | Free-run Control Volage (VC_Free[9:0]) is the voltage asserted on VC_LPF pin in free-run mode. Writing will change the LSB (VC_Free[7:0]) | | 0x1A | LOR Control – ADC & | 7:2 | RSVD | | | Reserved | | | DAC Disable | 1 | ADC_Disable | R/W | 0 | Directly controls the ADC_Disable output port. 0 = enable holdover ADC 1 = disable holdover ADC | | | | 0 | DAC_Disable | R/W | 0 | Directly controls the DAC_Disable output port. 0 = enable Free-run/Holdover DAC 1 = disable Free-run/Holdover DAC | | 0x1B | Loss of Reference | 7 | RSVD | | | Reserved | | | Threshold | 6:4 | HSYNC_Missing<br>Threshold | R/W | 00 | Sets the threshold for number of additional clocks to wait before setting HSYNC_Missing. | | | | 3 | RSVD | | | Reserved | | | | 2:0 | LOR_Threshold | R/W | 001 | Sets the number of Hsync periods to wait before setting loss of reference. Since during blanking there can have up to 5 missing Hsync pulses, this value is usually set to 6. | | ADD | Name | Bits | Field | R/W | Default | ault Description | | | |------|------------------------------------------|------|------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0x1C | Loss of Lock Threshold | 7:5 | RSVD | 1010 | Delault | Reserved | | | | 0.10 | Edga of Eddk Threshold | 4:0 | LOCK1_Threshold | R/W | 10000 | Sets the number of Hsync periods to wait before setting loss of lock. Since during blanking there can have up to 5 missing Hsync pulses, this value is usually set > 6. | | | | 0x1D | Mask Control – PLL Lock and Output Align | 7 | MASK_LOCK4 | R/W | 0 | Setting this bit masks the PLL4 lock status in the global LOCK_STATUS bit. | | | | | | 6 | MASK_LOCK3 | R/W | 0 | Setting this bit masks the PLL3 lock status in the global LOCK_STATUS bit. | | | | | | 5 | MASK_LOCK2 | | | Setting this bit masks the PLL2 lock status in the global LOCK_STATUS bit. | | | | | | 4 | MASK_LOCK1 | R/W | 0 | Setting this bit masks the PLL1 lock status in the global LOCK_STATUS bit. | | | | | | 3 | MASK_TOF4_ALIGN | R/W | 0 | Setting this bit masks the TOF4 align status in the global ALIGN_STATUS bit. | | | | | | 2 | MASK_TOF3_ALIGN | R/W | 0 | Setting this bit masks the TOF3 align status in the global ALIGN_STATUS bit. | | | | | | 1 | MASK_TOF2_ALIGN | R/W | 0 | Setting this bit masks the TOF2 align status in the global ALIGN_STATUS bit. | | | | | | 0 | MASK_TOF1_ALIGN | R/W | 0 | Setting this bit masks the TOF1 align status in the global ALIGN_STATUS bit. | | | | 0x1E | Reserved | 7:0 | RSVD | | | Reserved | | | | 0x1F | Reserved | 7:0 | RSVD | | | Reserved | | | | 0x20 | Input Format | 7:6 | RSVD | | | Reserved | | | | | | 5:0 | Input Format | | 000000 | When Auto Format Detection is enabled (EN_AFD, address 0x05), this register is read-only and controlled automatically. When Auto Format Detection is disabled, this register is writable via I <sup>2</sup> C. All writes to this register (whether automatic or manual) will update all the LUT1 (Lookup Table 1), LUT2_2, and LUT2_3 output registers based on the value written here. Writing to any of the LUT1, LUT2_2, or LUT2_3 output registers will set this field to 6'd62 (0x3E) indicating that custom changes have been made. | | | | 0x21 | Output Frame Lookup – | 7:4 | RSVD | | | Reserved | | | | | Input Vsync Code | 3:0 | Input Vsync Code | R/W | 0011 | Writes to this register update the Vsync code which tells the device what the Input frame rate is. There is a table which correlates the Vsync codes to the actual frame rates. When Auto Format Detection is enabled (EN_AFD, address 5), this register is read-only, and is automatically loaded by the device. | | | | 0x22 | Output Frame Lookup –<br>PLL2 Vsync Code | 7:4 | RSVD | | | Reserved | | | | | T LLZ VSyllo Code | 3:0 | PLL2 Vsync Code | R/W | 0101 | Whenever PLL2_FORMAT (address 7) is written, this field is updated with the appropriate Vsync code. If any custom changes are made the device will set this field to 4'd14 (0x0E) to so indicate. | | | | 0x23 | Output Frame Lookup - | 7:4 | RSVD | | | Reserved | | | | | PLL3 Vsync Code | 3:0 | PLL3 Vsync Code | R/W | 0110 | Whenever PLL3_FORMAT (address 8) is written, this field is updated with the appropriate Vsync code. If any custom changes are made the device will set this field to 4'd14 (Ox0E) to so indicate. | | | | 0x24 | Reserved | 7:0 | RSVD | | | Reserved | | | | 0x25 | PLL1 Advanced Control | 7:5 | RSVD | | | Reserved | | | | | | 4 | PLL1_DIV | R/W | 0 | 0 = Divide by 1 (Output is 27 MHz)<br>1 = Divide by 2 (Output is 13.5 MHz) | | | | | | 3 | RSVD | | | Reserved | | | | | | | PLL1 Input Mode | R/W | 0 | Directly controls the mode of the PLL1 input buffer. 0 = Single Ended 1 = Differential | | | | | | 1 | RSVD | | | Reserved | | | | | | 0 | FastLock | | 1 | This bit enables ICP1_FAST (address 0x27) to be used during locking. 0 = FastLock disabled 1 = FastLock enabled | | | | ADD | Name | Bits | Field | R/W | Default | Description | | | | | |------|----------------------------------------------|------|---------------------------------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0x26 | PLL1 Advanced Control | 7:4 | RSVD | | | Reserved | | | | | | | FastLock Delay | 3:0 | FastLock Delay | R/W | 0000 | Sets the amount of time that PLL1_Lock must be asserted before the PLL1 Charge pump current is reduced from the ICP1_Fast value to the ICP1 value. The time delay is specified in units of half seconds. Delay = FastlockDelay*0.5 Seconds. Valid values are from 0 to 10. Values from 11 to 15 are reserved. | | | | | | 0x27 | PLL1 Advanced Control<br>Fastlock CP Current | 4:0 | FastLock Charge Pump<br>Current | R/W | 11111 | This field specifies the charge pump current to drive when FastLock is active. Charge pump current is equal to 34.375 $\mu A$ * register value | | | | | | 0x28 | PLL1 Advanced Control<br>Charge Pump Current | 4:0 | PLL1 Charge Pump<br>Current | R/W | 01000 | This field defines the charge pump current used when FastLock is not active. Charge pump current is equal to 34.375 $\mu$ A * register value | | | | | | 0x29 | PLL1 Advanced Control | 7:2 | RSVD | | | Reserved | | | | | | | R Counter MSB | 1:0 | MSB | R/W | 00 | The two LSBs of Register 0x29 along with the eight bits of Register | | | | | | 0x2A | PLL1 Advanced Control<br>R Counter LSB | 7:0 | LSB | R/W | 0x01 | 0x2A form a ten bit word which comprises the R divider for PLL1. This register is internally written based on the input format and when AutoFormatDetect is enabled, these registers are read only. | | | | | | 0x2B | PLL1 Advanced Control | 7 | RSVD | | | Reserved | | | | | | | N Counter MSB | 6:0 | MSB | R/W | 000011<br>0 | The 7 LSBs of Register 0x2B along with the eight bits of register 0x2C comprise the fifteen bit word which is used for the N divider of | | | | | | 0x2C | PLL1 Advanced Control<br>N Counter LSB | 7:0 | LSB | R/W | 0xB4 | PLL1. These registers are internally controlled based on the input format detected and when AutoFormatDetect is enabled, these registers are read only. | | | | | | 0x2D | PLL1 Advanced Control | 7:5 | RSVD | | | Reserved | | | | | | | Lock Step Size | 4:0 | Lock Step Size | R/W | 01000 | See Applications section discussion on Lock Detect | | | | | | 0x2E | PLL2 Advanced Control | 7:5 | RSVD | | | Reserved | | | | | | | Main | 4 | PLL2_DIV | R/W | 0 | 0 = divide by 1<br>1 = divide by 2 | | | | | | | | 3 | PLL2_DISABLE | R/W | 0 | 0 = PLL2 disable is determined by XPT_MODE (Address 0x09)<br>1 = PLL2 is disabled | | | | | | | | 2:0 | RSVD | | | Reserved | | | | | | 0x2F | PLL2 Advanced Control | 7:4 | RSVD | | | Reserved | | | | | | | Charge Pump Current | 3:0 | ICP2 | R/W | 0010 | Controls PLL2 Charge Pump Current | | | | | | 0x30 | PLL2 Advanced Control VCO Range | 7:0 | VCO_RNG2 | R/W | 0x0C | Controls the VCO range | | | | | | 0x31 | PLL3 Advanced Control | 7:5 | RSVD | | | Reserved | | | | | | | Main | 4 | PLL3_DIV | R/W | 0 | 0 = divide by 1<br>1 = divide by 2 | | | | | | | | 3 | ICP3 | R/W | 0 | 0 = PLL3 disable is determined by XPT_MODE (Address 0x09)<br>1 = PLL3 is disabled | | | | | | | | 2:0 | RSVD | | | Reserved | | | | | | 0x32 | PLL3 Advanced Control | 7:4 | RSVD | | | Reserved | | | | | | | Charge Pump Current | 3:0 | ICP3 | R/W | 0011 | Controls PLL3 Charge Pump Current | | | | | | 0x33 | PLL3 Advanced Control VCO Range | 7:0 | VCO_RNG3 | R/W | 0x05 | Controls the VCO range | | | | | | 0x34 | PLL4 Advanced Control | 7:4 | PLL4_DIV | R/W | 0010 | Controls the PLL4 output divider — PLL4 is divided by 2PLL4_DIV | | | | | | | Main | 3 | PLL4_Disable | R/W | 0 | 0 = PLL4 is enabled<br>1 = PLL4 is disabled | | | | | | | | 2 | RSVD | | | Reserved | | | | | | | | 1 | IS125M | R/W | 0 | 0 = 100 MHz clock<br>1 = 125 MHz clock | | | | | | | | 0 | PLL4_Mode | R/W | 0 | 0 = using 27 MHz Clock<br>1 = using external clock | | | | | | 0x35 | PLL4 Advanced Control | 7:4 | RSVD | - | | Reserved | | | | | | | Charge Pump Current | 3:0 | ICP4 | R/W | 1000 | Controls PLL4 Charge Pump Current | | | | | | 0x36 | PLL4 Advanced Control | 7 | RSVD | | | Reserved | | | | | | | R counter | 6:0 | DIV_R4 | R/W | 100101<br>1 | Sets the R divider in PLL4 | | | | | | 0x37 | PLL4 Advanced Control | 7:2 | RSVD | | | Reserved | | | | | | | N counter MSB | 1:0 | DIV_N4_MSB | R/W | 10 | Two MSBs of the N divider in PLL4 | | | | | Copyright © 2010–2011, Texas Instruments Incorporated Submit Documentation Feedback | ADD | Name | Bits | Field | R/W | Default | Description | |------------|------------------------------------------|------|------------------|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x38 | PLL4 Advanced Control | 7:0 | DIV_N4_LSB | R/W | 0x00 | 8 LSBs of the N divider in PLL4 | | 0x39 | N counter LSB PLL4 Advanced Control | 7:0 | VCO4 Range | R/W | 0x16 | The value in the VCO4 Range register is used to adjust the center | | OXOO | VCO Range | 7.0 | Voorrango | 1077 | OXIO | frequency of PLL4. | | 0x3A | LVDS Control | 7 | LVDS Boost | R/W | 0 | Applies pre-emphasis to LVDS output | | | | 6:4 | LVDS_DIFF | R/W | 100 | Adjusts LVDS Differential output swing | | | | 3:0 | LVDS_CM | R/W | 1001 | Adjusts LVDS Common Mode output voltage | | 0x3B | TOF1 Adv Control | 7:5 | RSVD | | | Reserved | | | LPF MSB | 4:0 | TOF1_LPF_MSB | R | 00010 | 5 MSBs of the TOF1 lines per Frame count. This is read-only and loaded automatically when Auto Format Detection is enabled | | 0x3C | TOF1 Advanced Control LPF_LSB | 7:0 | TOF1_LPF_LSB | R | 0x0D | 8 LSBs of the TOF1 lines per Frame count. This is read-only and loaded automatically when Auto Format Detection is enabled Together with register 0x3B this is a 13 bit number which number of lines per frame. TOF1 will be at a frequency of Hsync divided by this value. | | 0x3D | TOF2 Advanced Control | 7 | RSVD | | | Reserved | | | CPL MSB | 6:0 | TOF2_CPL_MSB | R | 000101 | This 15 bit register gives the number of clock cycles per line to calculate TOF2. It is loaded automatically based on the format set | | 0x3E | TOF2 Advanced Control CPL LSB | 7:0 | TOF2_CPL_LSB | R | 0x50 | with register 0x07. | | 0x3F | TOF2 Advanced Control | 7:5 | RSVD | | | Reserved | | | LPF MSB | 4:0 | TOF2_LPF_MSB | R | 00010 | This 13 bit register is loaded automatically based on the format | | 0x40 | TOF2 Advanced Control LPF_LSB | 7:0 | TOF2_LPF_LSB | R | 0x65 | selected via register 0x07. It sets the number of lines per frame for the selected format to set the TOF2 rate correctly. | | 0x41 | TOF2 Advanced Control | 7:5 | RSVD | | | Reserved | | | Frame Reset MSB | 4:0 | TOF2_RST_MSB | R | 00010 | Automatically loaded based on formats selected. | | 0x42 | TOF2 Advanced Control<br>Frame Reset LSB | 7:0 | TOF2_RST_LSB | R | 0x58 | | | 0x43 | TOF3 Advanced Control | 7 | RSVD | | | Reserved | | | CPL_MSB | 6:0 | TOF3_CPL_MSB | R | 000100<br>0 | This 15 bit register gives the number of clock cycles per line to calculate TOF3. It is loaded automatically based on the format set | | 0x44 | TOF3 Advanced Control CPL_LSB | 7:0 | TOF2_CPL_LSB | R | 0x98 | with register 0x08. | | 0x45 | TOF3 Advanced Control | 7:5 | RSVD | | | Reserved | | | LPF_MSB | 4:0 | TOF3_LPF_MSB | R | 00100 | This 13 bit register is loaded automatically based on the format | | 0x46 | TOF3 Advanced Control LPF_LSB | 7:0 | TOF3_LPF_LSB | R | 0x65 | selected via register 0x08. It sets the number of lines per frame for the selected format to set the TOF3 rate correctly. | | 0x47 | TOF3 Advanced Control | 7:5 | RSVD | | | Reserved | | | Frame Reset MSB | 4:0 | TOF3_RST_MSB | R | 00000 | Automatically loaded based on formats selected. | | 0x48 | TOF3 Advanced Control<br>Frame Reset LSB | 7:0 | TOF3_RST_LSB | R | 0x01 | | | 0x49 | TOF4 Advanced Control AFS | 7:0 | TOF4_AFS | R/W | 0x05 | See Applications Information section for details. See also PLL4 Block Diagram. | | 0x4A | TOF4 Advanced Control | 7:4 | RSVD | | | Reserved | | | ACLK | 3:0 | TOF4_ACLK | R/W | 1011 | See Applications Information section for details. See also PLL4 Block Diagram. | | 0x4B | Reserved | 7:0 | RSVD | | | Reserved | | to<br>0x50 | | | | | | | | 0x51 | User Auto Format<br>27M High Value MSB | 7:0 | USR_27M_High_MSB | R/W | 0x00 | User format detect is determined by looking at the frequency of the Hsync input. This frequency is measured by counting the number of | | 0x52 | User Auto Format<br>27M High Value LSB | 7:0 | USR_27M_High_LSB | R/W | 0x00 | 27 MHz clock cycles that occur in 20 Hsync periods. This 16 bit register lists the maximum number of 27 MHz clock cycles in 20 Hsync periods that could be considered to meet the criteria for the User Format | | 0x53 | User Auto Format<br>27M Low Value MSB | 7:0 | USR_27M_Low_MSB | R/W | 0x00 | User format detect is determined by looking at the frequency of the Hysnc input. This frequency is measured by counting the number of | | 0x54 | User Auto Format<br>27M Low Value LSB | 7:0 | USR_27M_Low_LSB | R/W | 0x00 | 27 MHz clock cycles that occur in 20 Hsync periods. This 16 bit register lists the minimum number of 27 MHz clock cycles in 20 Hsync periods that could be considered to meet the criteria for the User Format | | | 1 | 1 | 1 | 1 | 1 | 1 | Product Folder Links: LMH1983 Submit Documentation Feedback | ADD | Name | Bits | Field | R/W | Default | Description | |------|-----------------------------------------|------|-----------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x55 | User Auto Format | 7:2 | RSVD | | | Reserved | | | R divider MSB | 1:0 | USR_DIV_R1_MSB | R/W | 00 | See Applications Information section for details. | | 0x56 | User Auto Format<br>R Divider LSB | 7:0 | USR_DIV_R1_LSB | R/W | 0x00 | See Applications Information section for details. | | 0x57 | User Auto Format | 7 | RSVD | | | Reserved | | | N Divider MSB | | USR_DIV_N1_MSB | R/W | 000000 | See Applications Information section for details. | | 0x58 | User Auto Format<br>N Divider LSB | 7:0 | USR_DIV_N1_LSB | R/W | 0x00 | See Applications Information section for details. | | 0x59 | User Auto Format<br>Charge Pump Current | 7:0 | USR_ICP | R/W | 0x00 | See Applications Information section for details. | | 0x5A | User Auto Format<br>LPF MSB | 7:5 | RSVD | | | Reserved | | | | 4:0 | USR_TOF_LPF_MSB | R/W | 00000 | See Applications Information section for details. | | 0x5B | User Auto Format<br>LPF LSB | 7:0 | USR_TOF_LPF_MSB | R/W | 0x00 | See Applications Information section for details. | | 0x5C | User Auto Format<br>AFS | 7:0 | USR_TOF4 | R/W | 0x00 | See Applications Information section for details. | | 0x5D | User Auto Format<br>Misc | 7 | EN_USERMODE | R/W | 0 | Enables the Auto Format Detection User Mode. 0 = disabled 1 = enabled | | | | 6:5 | RSVD | | | Reserved | | | | 4 | USR_IINTERLACED | R/W | 0 | Sets the INTERLACED value to output from LUT1 if the INPUT_FORMAT register is set to the user code. This bit also specifies the value that the Auto Format Detection must see on the interlaced signal to detect the user defined mode. | | | | 3:0 | USR_IN_VS_CODE | R/W | 0000 | Sets the INPUT_VS_CODE value to output from LUT1 if the INPUT_FORMAT registers is set to the user code. | **Table 3. Crosspoint Output Selection Table** | Register 0x09 [3:0] | PLL2_disable <sup>(1)</sup> | PLL3_Disable (1) | OUT2 Source | OUT3 Source | |---------------------|-----------------------------|------------------|-------------|-------------| | 0000 (default) | 0 | 0 | PLL2 | PLL3 | | 0001 | 1 | 1 | PLL1 | PLL1 | | 0010 | 0 | 1 | PLL2 | PLL2 | | 0011 | 1 | 0 | PLL3 | PLL3 | | 0100 | 0 | 0 | PLL3 | PLL2 | | 0101 | 1 | 0 | PLL1 | PLL3 | | 0110 | 0 | 1 | PLL2 | PLL1 | | 0111 | 0 | 1 | PLL1 | PLL2 | | 1000 | 1 | 0 | PLL3 | PLL1 | | 1001 | Reserved | Reserved | Reserved | Reserved | | 1010 | Reserved | Reserved | Reserved | Reserved | | 1011 | Reserved | Reserved | Reserved | Reserved | | 1100 | Reserved | Reserved | Reserved | Reserved | | 1101 | Reserved | Reserved | Reserved | Reserved | | 1110 | Reserved | Reserved | Reserved | Reserved | | 1111 | Reserved | Reserved | Reserved | Reserved | <sup>(1)</sup> PLL2\_Disable and PLL3\_Disable can be forced via register writes to the PLLx\_DISABLE Registers independently of the status of the Crosspoint Mode bits. **Table 4. Vsync Codes** | Vsync Code <sup>(1)</sup><br>Number (binary) | Frame Rate<br>Hz | |----------------------------------------------|------------------| | 0 (0000) | 23.98 Hz | | 1 (0001) | 24 Hz | | 2 (0010) | 25 Hz | | 3 (0011) | 29.97 Hz | | 4 (0100) | 30 Hz | | 5 (0101) | 50 Hz | | 6 (0110) | 59.94 Hz | | 7 (0111) | 60 Hz | <sup>(1)</sup> Vsync codes are used by registers 0x21(Output Frame Lookup – Input Vsync Code), 0x22 (Output Frame Lookup – PLL2 Vsync Code), and 0x23 (Output Frame Lookup – PLL3 Vsync Code) #### **APPLICATION INFORMATION** ### **FUNCTIONAL OVERVIEW** The LMH1983 is an analog phase locked loop (PLL) clock generator that can output simultaneous clocks at any of a variety of video and audio rates, synchronized or "genlocked" to H sync and V sync input reference timing. The LMH1983 features an output Top of Frame (TOF) pulse generator for each of its four channels, each with programmable timing that can also be synchronized to the reference frame. The clock generator uses a two-stage PLL architecture. The first stage is a VCXO-based PLL (PLL1) that requires an external 27 MHz VCXO and loop filter. In Genlock mode, PLL1 can phase lock the VCXO clock to the input reference. The use of a VCXO provides a low phase noise clock source even when the LMH1983 is configured with a low loop bandwidth, which is necessary to attenuate input timing jitter for minimum jitter transfer. The combination of the external VCXO, external loop filter, and programmable PLL parameters can provide flexibility for the system designer to optimize the loop bandwidth and loop response for the application. Depending on mode, the second stage consists of three PLLs (PLL2, PLL3, PLL4) with integrated VCOs and loop filters. These PLLs continually track the reference VCXO clock phase from PLL1 regardless of the device mode. The PLL2 and PLL3 have pre-configured divider ratios to provide frequency multiplication or translation from the VCXO clock frequency to generate the two common HD clock rates (148.5 MHz and 148.35 MHz). PLL4 is pre-configured to generate an audio clock which defaults to a 24.576 MHz output, although PLL4 has several registers which allow it to be re-configured for a variety of applications. The VCO PLLs use a high loop bandwidth to assure PLL stability, so the VCXO must provide a stable low-jitter clock reference to ensure optimal output jitter performance. Any unused clock or TOF output can be put in Hi-Z mode, which can be useful for reducing power dissipation as well as reducing jitter or phase noise on the active clock output. The TOF pulse can be programmed to indicate the start (top) of frame and even provide format cross-locking. The output format registers should be programmed to specify the output timing (output clocks and TOF pulse), the output timing offset relative to the reference, and the output initialization (alignment) to the reference frame. If unused, the TOF output can also be put in Hi-Z mode. When a loss of reference occurs during genlock, PLL1 can default to either Free-run or Holdover operation. When Free-run is selected, the output frequency accuracy will be determined by the external bias on the free-run control voltage input pin, VC\_FREE-RUN. When Holdover is selected, the loop filter can hold the control voltage to maintain short-term output phase accuracy for a brief period in order to allow the application to select the secondary input reference and re-lock the outputs. These options in combination with proper PLL1 loop response design can provide flexibility to manage output clock behavior during loss and re-acquisition of the reference. The reference status and PLL lock status flags can provide real-time status indication to the application system. The loss of reference and lock detection thresholds can also be configured. #### I<sup>2</sup>C INTERFACE PROTOCOL The protocol of the $I^2C$ interface begins with the start pulse, followed by a byte which consists of a seven-bit slave device address and a Read/Write bit as an LSB. The default address of the LMH1983 for write sequences is CCh (11001100) and for read addresses is CDh (11001101). The base address can be changed with the ADDR pin — with ADDR Open, the base address is 66h (which when left shifted becomes the CCh address), with ADDR connected to GND, the base address is 65h, and with ADDR connected to $V_{DD}$ , the base address is 67h. #### WRITE SEQUENCE The write sequence begins with a start condition, which consists of the master pulling SDA low, while SCL is high, next the slave address is sent, the address is made up of the 7 bit address, followed by the read/write bit, which for a write is (0). For the default base address of 66h, (1100110), the 0 is appended to the end, and the net address is CCh. Each byte sent after the address is followed by an ACK bit. When SCK is high, the master will release the SDA line, the slave pulls SDA low to acknowledge. Once the device address has been sent, the next byte sent is the register address following the register address and the ACK, the data byte is sent. When more than one data byte is sent, the address is automatically incremented so that the data is written into the next address location. Note in the Write Sequence Timing diagram that there is an ACK bit following each data byte. #### **READ SEQUENCE** Read Sequences are made up of two I<sup>2</sup>C transfers. The first is the address access transfer, which consists of a write sequence that transfers only the address to be accessed. The second is the data read transfer which starts at the address indicated in the first transfer, and increments to the next address, continuing to read addresses until a stop condition is encountered. The address access transfer is shown in the timing diagram below, it consists of a start pulse, the slave device address including the read/write bit (a zero, indicating a write), and then its ACK bit. The next byte is the address to be read, followed by the ACK bit, and the stop bit to indicate the end of the address access transfer. The subsequent read data transfer shown consists of the start pulse, the slave device address including the read/write bit (this time a ONE, indicating that the data is to be read) and the ACK bit. The next byte is the data read from the initial access address. After each data byte read, the address is incremented, so continuing to read from the device will provide the data in subsequent addresses. Each byte is separated from the previous byte by an ACK bit, and the end of the read sequence is indicated with a STOP bit. Figure 1. Write Sequence Timing diagram Figure 2. Read Sequence — Address Access Transfer Figure 3. Read Sequence — Data Read Transfer #### INITIALIZATION Under some circumstances, it is possible for an LMH1983 to power up in an anomalous state in which the output of PLL3 exhibits a large amount of cycle to cycle jitter. A simple register write after power up will prevent the device from remaining in this state. Writing to register 0x09 with a 0x02, and then writing to register 0x09 with a 0x00 insures that the device will not exhibit the poor duty cycle performance on CLKout3 #### REFERENCE DETECTION The default mode for the device is to use 'Auto Format Detect' in which the device determines the reference format from among those shown in the Auto Format Detection Code table, and sets up the internal configurations accordingly. There are 31 pre-defined formats, plus one format that the user can define which will be recognized. The way that the device recognizes a format is by making a measurement of the $H_{IN}$ input frequency, and looking at the $V_{IN}$ and $F_{IN}$ inputs, to determine if the reference input format is an interlaced or progressive input. For some formats such as a 10 MHz or 27 MHz reference, if $H_{IN}$ and $V_{IN}$ are creating a spurious input, then the device will not properly recognize the reference input and it will not lock properly to the reference. Because of this, if $H_{IN}$ has one of these 'special' signals on it, $V_{IN}$ and $F_{IN}$ should be muted. ### **CONTROL OF PLL1** PLL1 generates a 27 MHz reference that is used as the primary frequency reference for all of the other PLLs in the device. PLL1 has a dual loop architecture with the primary loop locking the external 27 MHz VCXO to a harmonic of the $H_{IN}$ signal. In addition to this loop, there is a secondary loop which may be used in genlock operations, this second loop compares the phase of the TOF1 output signal from the LMH1983 to the $F_{IN}$ signal. This second loop may override the primary loop in order to bring the frame alignment of the output signals into sync with the input reference. How to control this functionality is described in the section "TOF1 Alignment" Since PLL2, PLL3 and PLL4 all have PLL1 as their input reference, the performance of PLL1 affects the performance of all four clock outputs. The loop filters for the other three PLLs are all internal, and the bandwidths are set significantly higher than that of PLL1, so all of the low frequency jitter characteristics of all four clock outputs are determined by the loop response of PLL1. Accordingly, special attention should be paid the PLL1's loop bandwidth and damping factor. The loop response is primarily determined by the loop filter components and the loop gain. A passive second order loop filter consisting of $R_S$ , $C_S$ and $C_P$ components can provide sufficient input jitter attenuation for most applications. In some cases, a higher order filter may be used to further shape the low frequency response of PLL1. Several of these parameters are set by the device automatically, for example the charge pump current and the value of 'N'. When the input reference format changes, both N and the charge pump current are updated, N is changed to allow for lock to the new reference, and the charge pump current is adjusted to try to maintain constant loop bandwidth. The primary locking mechanism for PLL1 is to lock the 27 MHz output to a multiple of the $H_{IN}$ frequency, however there is a second loop in which the phase of TOF1 and $V_{IN}$ are compared, and depending upon the mode of the device, this loop can drive the VCXO control voltage to slew the output clocks into alignment. ### PLL1 LOOP RESPONSE DESIGN EQUATIONS The primary loop takes the reference applied to the $H_{\text{IN}}$ input, divides that by R (stored in registers 0x29 and 0x2A), and then compares it in phase and frequency to the output of the external VCXO divided by N (stored in registers 0x2B and 0x2C) The PFD then generates output pulses which are integrated via an external loop filter which drives the control voltage of the external VCXO (refer to PLL1 Block Diagram). Assuming a topology for the loop filter which is similar to that shown in the PLL1 block diagram, the bandwidth of the PLL is determined by: $$BW_{PLL1} = R_S x K_{VCO} x I_{CP1} / FB_DIV$$ #### Where - R<sub>S</sub> is the series resistor value in the external loop filter - K<sub>VCO</sub> is the nominal 27 MHz VCXO gain in Hz/V. K<sub>VCO</sub>= Pull\_range\*27 MHz/Vin\_Range. For the VCXO used in the typical interface circuit (Mfgr: CTS, P/N 357LB3C027M0000): L<sub>VCO</sub>=100 ppm\*27 MHz / (3.0V-0.3V) = 1000 Hz/V - I<sub>CP1</sub> is the current from the PLL1 chargepump - FB\_DIV is the divide ratio of the PLL, which is set by the R and N register values, this will be equal to the number of 27 MHz clock pulses in one H<sub>IN</sub> period. For NTSC this value will be 1716 Under normal operation, several of these parameters are set by the device automatically, for example the charge pump current and the value of 'FB\_DIV'. When the input reference format changes, both N and the charge pump current are updated, N is changed to allow for lock to the new reference, and the charge pump current is adjusted to try to maintain constant loop bandwidth. It should be noted that this bandwidth calculation is an approximation, and does not take into account the effects of the damping factor or the second pole introduced by C<sub>P</sub>. At frequencies far above the -3dB loop bandwidth the closed-loop frequency response of PLL1 will roll off at about -40dB/decade, which is useful for attenuating input jitter at frequencies above the loop bandwidth. Near the -3dB corner frequency, the roll-off characteristic will depend on other factors, such as damping factor and filter order. To prevent output jitter due to the modulation of the VCXO by the PLL's phase comparison frequency the bandwidth needs to meet the following criterion: BW ≦(27 MHz / FB\_DIV ) / 20 PLL1s damping factor can be approximated by: • DF = $(R_S/2)\sqrt{(I_{CP1}*C_S*K_{VCO}/FB_DIV)}$ Where C<sub>S</sub> is the value of the series capacitor (in Farads) Typically, DF is targeted to be between $1/\sqrt{2}$ and 1 which will yield a good trade off between lock time and reference spur attenuation. DF is related to the phase margin, which is a measure of the PLL stability. There is a second parallel capacitor, $C_P$ which is needed to filter the reference spurs introduced by the PLL which may modulate the VCXO control voltage, leading to jitter. The following relationship should be used to determine $C_P$ : C<sub>P</sub>≈C<sub>S</sub>/20 The PLL loop gain, K can be calculated as: $K = I_{CP1} * K_{VCO} / FB$ DIV Therefore Bandwidth and Damping Factor can be expressed in terms of K: - BW = $R_S*K$ - DF = $(R_S/2)*\sqrt{(C_S*K)}$ Figure 4. PLL1 Block Diagram #### LOOP FILTER CAPACITORS The most common types of capacitors used in many circuits today are ferroelectric ceramic capacitors such as X7R, Y5V, X5R. Y5U, etc. These capacitors suffer from piezoelectric effects, which generate an electrical signal in response to mechanical vibration, stress and shock. This effect can adversely affect the jitter performance when presented to the control input to the VCXO. The easiest way to eliminate this effect is to use tantalum capacitors which do not exhibit the piezoelectric effect. Figure 5. External Loop Filter detail #### LOCK DETERMINATION There are four bits in register 2 that indicate the lock status of the four PLLs. Lock determination for PLL1 can be controlled through two registers: LockStepSize (register 0x2D) and the Loss of Lock Threshold Register. The LockStepSize register sets the amount of variation that is permitted on the VC\_LPF pin while still considering the device to be locked. If the reference to the LMH1983 has a lot of jitter on it, then the device may be reluctant to declare lock if LockStepSize is set too low. The second register which controls the lock state declaration of PLL1 is Register 0x1C — Loss of Lock Threshold. This register sets a number of cycles on the H<sub>IN</sub> input that must be seen before loss of lock is declared. For some reference signals, there can be several missing H<sub>IN</sub> pulses during vertical refresh, so it is suggested that this register be loaded with a value greater than 6. Pin 11, NO\_LOCK, gives the lock status of the LMH1983. The status of the NO\_LOCK pin can be read from register 0x01, and is a logical OR of the four individual NO\_LOCK status bits of the four PLLs, and is masked by the bits in the PLL Lock mask (register 0x1D), and is also masked if an individual PLL is powered down. ### LOCK TIME CONSIDERATIONS The lock time of the LMH1983 is dominated by the lock time of PLL1. The other PLLs have much higher loop bandwidths, and as a result lock much more quickly than does PLL1, therefore lock time considerations are all focused on PLL1. The lock time for a PLL is dependent upon the loop bandwidth, the equation for which is listed above in the PLL1 Loop Response Design Equations section. The LMH1983 also allows a 'Fastlock' mode, in which the bandwidth is increased by increasing the charge pump current when the loop is unlocked, then at a time programmed by the user after lock is declared, I<sub>CP1</sub> is throttled back to drop the bandwidth to the desired set point. The result is both fast lock time and very low residual jitter. Another issue to watch when considering lock time is if you have enabled 'drift lock' as described in the section on TOF1 Alignment. If drift lock is enabled, and there is a significant difference in the phase of TOF1 relative to the $F_{IN}$ signal. In this case, the VCXO is slewed to ramp the clock rate up or down until the two framing signal are brought into alignment. It is possible for this to take a long time (tens of seconds) Separate from the time that it takes for the PLL to lock, there is a circuit which determines how to set the NOLOCK output pin. The LMH1983 PLL operates by adjusting the voltage that is applied to the VCXO control pin to lock the VCXO to a harmonic of the incoming reference. When the device is not locked, the PLL will be pulling the VCXO control voltage to one extreme or the other of it's range to slew the voltage into lock, once the phase differences between the VCXO and the reference are small, the device begins to nudge the control voltage one way or the other to maintain the phase difference. An adjustment might be necessary either because of the VCXO drifting, or because of jitter on the reference. Figure 6. Faster NOLOCK Reaction Mode timing To determine the status of the NOLOCK indication, the LMH1983 sets up a window where it looks at the amount of adjustment that is required, over a period of time. Each of these two parameters is set via a register – the LOCK\_STEP\_SIZE register sets the amount of time to look at the signal over, and the LOCK\_THRESHOLD register sets the amount of variation in the control voltage that can be seen over this time frame while still considering the device to be locked. To minimize the amount of time that it takes to assert lock, load the LOCK\_STEP\_SIZE register (register #45, 0x2D) with a value of 1, and the LOCK\_THRESHOLD register (register #28, 0x1C) with a value of 31. The effect of this can be seen in the 'Faster Reaction Mode timing diagram shown below. ### **VCXO SELECTION CRITERIA** The recommended VCXO is CTS part number 357LB3C027M0000 which has an absolute pull range of ±50 ppm and a temperature range of –20°C to +70°C. A VCXO with a smaller APR can provide better frequency stability, and slightly lower jitter, but the APR must be larger than the anticipated variation of the input frequency range. ### FREE-RUN, LOCKED AND HOLDOVER MODES The LMH1983 primary PLL can operate in three different modes, selected via register 0x05h. In Free-run mode, $H_{IN}$ , $V_{IN}$ and $F_{IN}$ are not used, and the VCXO control voltage is set by the contents of registers 0x15 and 0x16. By writing to these registers, the VCXO voltage can be trimmed up or down. the slave PLLs will remain locked to the primary PLL. In Genlock mode, the VCXO control voltage is actively controlled to maintain lock between $H_{IN}$ and the VCXO output frequency. In addition there is a second loop which may take over to assert a lock between TOF1 and $F_{IN}$ . See the section on TOF1 alignment for more details. Submit Documentation Feedback The third mode is holdover mode. In the event that the reference is lost, there is an A/D — D/A pair which is able to take over for the PLL control loop, and hold the VCXO control voltage constant. For this to work properly, the device has to realize that it has lost its reference shortly after the reference is indeed lost. Some sync separators, when the analog input is lost, will output random pulses from the H, V and F outputs, which can confuse the device, therefore if holdover mode is to be used in conjunction with an analog sync separator, it is best to gate the H, V, F signals with a signal which indicates if there is a valid reference input. # **CONTROL of PLL2 and PLL3** PLL2 and PLL3 have the least amount of flexibility of the four PLLs in the LMH1983. They are pre-programmed to run at 148.5 MHz and 148.35 MHz respectively. There is a ÷2 option available to allow the output to be 74.25 MHz or 74.18 MHz should these frequencies be required. The other controls available on these two PLLs are to disable them – disabling PLL2 or PLL3 can save significant amounts of power if that particular clock is not required. Figure 7. PLL2 / PLL3 Block Diagram #### **CONTROL of PLL4** PLL4 is intended to generate a clock for audio use, but has a lot of versatility built into it. There is access to several registers which may be used to configure PLL4 to generate any of a broad selection of frequencies. The default state for PLL4 is to generate a 24.576 MHz (48 kHz x 512) on the output of CLK4, and a 5.996 Hz output from TOF4. This is done by taking CLK1 (27 MHz), and dividing it by 75, resulting in a signal of 360 kHz, this is compared to the internal PLL4 VCO, which is nominally 1.2 GHz, divided by 4096, which again yields 360 kHz. This 1.2 GHz output is divided by 12 to generate a 98.304 MHz signal (48 kHz \* 2048). Any power of two multiple of 48 kHz can be generated by changing the contents of the PLL4\_DIV component of register 0x34. Note that the divider here is in powers of 2, so the default value of 2, results in the 98.304 MHz signal being divided by 2<sup>2</sup> or 4. PLL4\_DIV is a 4 bit value, so values up to 15 may be programmed, resulting in a divide by 2<sup>15</sup> or 32,768. If audio clocks based on a 44.1 kHz sampling clock are desired, refer to applications note AN–2108 (SNLA129) available on the TI web site for detailed instructions on how to set up the appropriate register settings to generate 44.1 kHz audio clocks. TOF4 has two different modes in which it can operate. When the AFS\_mode bit (in register 0x09) is set to a 0, then TOF4 is derived by dividing down CLKout4 by a value of 2<sup>TOF4\_ACLK</sup> (register 0x4A). if the AFS\_mode bit is set to a 1, then TOF4 is derived from TOF1 — divided by AFS\_div (register 0x49). When AutoFormatDetect is true, then the AFS div register is read only, and is internally set depending upon the format detected. Figure 8. PLL4 Block Diagram ### **CLOCK OUTPUT JITTER** Several of the circuits which require video clocks, such as the embedded Serializers and Deserializers found in FPGAs are sensitive to jitter. In all real world applications, jitter has a random component, so it is best specified in statistical terms. The SMPTE serial standards (SMPTE 259M, SMPTE 292M and SMPTE 424M) use a frequency domain method of specifying jitter in which they refer to the peak-to-peak jitter of a signal after the jitter has been band pass filtered. Jitter at frequencies below 10 Hz is ignored, and the jitter in a band from 10 Hz to an intermediate frequency (1 kHz for the 270 Mbps standard, 100 kHz for the 1.5 Gbps and 3 Gbps standards) is referred to as timing jitter, jitter from the intermediate frequency up to 1/10 of the serial rate is referred to as alignment jitter. The limits that the SMPTE standards place are peak-to-peak limits, but especially at the higher rates, random processes have a significant impact, and it is not possible to talk about peak-to-peak jitter without a corresponding confidence level. The methodology used to specify the jitter on the LMH1983 was to decompose the jitter into a deterministic component ( $t_{\rm DJ}$ ) plus a random component ( $t_{\rm RJ}$ ). This is the methodology used by the jitter analysis tools supported on high bandwidth oscilloscopes and timing analysis tools from the major instrumentation manufacturers. To convert between RMS jitter and peak-to-peak jitter the Bit Error Rate (BER) must be specified. Without a known BER, since jitter is a random event, the peak-to-peak jitter will be dependent upon the observation time, and can be arbitrarily large. The equation which links peak to peak jitter to the RMS jitter is: $$t_{P-P} = t_{DJ} + \alpha^* t_{RJ} \tag{1}$$ Where $\alpha$ is determined by the BER according to the equation: $$1/2\operatorname{erfc}(\sqrt{2}\alpha) = \operatorname{BER}$$ The erfc (error function) function can be found in several mathematics references, and is also a function in both Excel and MATLAB. A fairly common BER used for these calculations is $10^{-12}$ , which can be used to find a value of 14 for $\alpha$ . Another common method for evaluating the jitter of a clock output is to look at the phase noise, as a function of frequency. Plots showing the phase noise for each of the four CLKout outputs can be found below. Submit Documentation Feedback Product Folder Links: LMH1983 Figure 9. CLKout1 Jitter Histogram Horizontal scale: 2.6ps / division Figure 11. CLKout2 Jitter Histogram Horizontal scale: 4.4ps / division Figure 13. CLKout3 Jitter Histogram Horizontal scale: 4.4ps / div Figure 10. CLKout1 Phase Noise Figure 12. CLKout2 Phase Noise Figure 14. CLKout3 Phase Noise Figure 15. CLKout4 Jitter Histogram Horizontal scale: 7 ps / div Figure 16. CLKout4 Phase Noise ### **OUTPUT DRIVER ADJUSTMENTS** The LVDS output drivers can be adjusted via the I<sup>2</sup>C interface to change the differential output voltage swing, the common mode voltage and to apply pre-emphasis to the LVDS output Register 0x3A MSB (bit 7) turns on the pre-emphasis which may be used to extend the reach between the LMH1983 and the load. It is recommended that the trace length be kept short, as longer traces have more opportunity to couple with hostile signals and degrade jitter performance. The differential output swing of CLKout pins is adjusted through bits [6:4] of register 0x3A a larger value loaded into this portion of the register will increase the output swing. The common mode output voltage is also able to be adjusted via register 0x3A, using register bits [3:0] #### **TOF1 ALIGNMENT** Each of the four clock outputs has a corresponding Top Of Frame (TOF) output signal. The LMH1983 is programmed with a video format for each of the three video clocks, and the TOF signal will provide a digital indication of when the start of a new frame occurs for that particular format. As an example, if PLL1 is programmed with a video format corresponding to NTSC, CLK1 will be 27 MHz, and TOF1 will output a pulse once per frame, or once every 900,900 clock cycles. The default state is for the LMH1983 to detect the input reference format, and to program this format as the output format for CLK1, so if the input reference is an NTSC reference, then TOF1 will default to a 29.97 Hz signal. If the $H_{IN}$ , $V_{IN}$ , and $F_{IN}$ inputs to the LMH1983 are coming from the LMH1981 Sync Separator, then the rising edge of the $F_{IN}$ input will come in the middle of a line (between $H_{IN}$ pulses. The TOF pulse, if aligned, will be a pulse with a width of 1 H period, with transitions aligned with the leading edges of the $H_{IN}$ pulses, and when set for a 0 offset, will be high during the H period in which the $F_{IN}$ input transitions, as can be seed in the "TOF1 Timing" scope shot. Figure 17. TOF1 Timing Submit Documentation Feedback The alignment between the incoming $F_{IN}$ and the TOF1 output may be controlled in a number of ways. There are three different alignment modes in which TOF1 may operate, selected via register 0x11h. The default, powerup mode is for there to be no alignment, the other two options are to always force alignment to $F_{IN}$ , and to force alignment to $F_{IN}$ when they are misaligned. Misalignment can be defined by the user via register 0x15h where a window is defined which specifies the amount of mismatch that is permitted between $F_{IN}$ and TOF1 while still considering them to be aligned. If the input reference signal has a significant amount of low frequency jitter or wander, it may be possible for the relative alignment between TOF1 and $F_{IN}$ to move around since the TOF1 output will have its jitter and wander attenuated by the PLL1 loop filter. If the align always mode is selected, this may lead to timing jumps on the output of CLKout1/TOF1 which would be undesirable. Once the device decides that it needs to align TOF1 and $F_{IN}$ , there are two ways that it can be done. Crash lock involves simply resetting the counter which keeps track of where the TOF1 output transition happens, and results in an instantaneous shift of TOF1 to align with $F_{IN}$ . Drift lock involves using the second loop in PLL1, and skewing the VCXO to make the frequency of CLKout1 either speed up or slow down, slowly pulling TOF1 and $F_{IN}$ into alignment. If a new reference is applied, which is not in alignment with TOF1, but the output is currently in use, it may be better to slew TOF1 into alignment rather than to cause a major disruption in the timing with a crash lock. The LMH1983 allows the user to select either crash lock, or drift lock under each of two different conditions, controllable via register 0x11h. If the difference in phase between TOF1 and $F_{in}$ is small, and if the difference between the two is large. Furthermore, if the difference is large, then the user has the opportunity to tell the device to achieve alignment either via advancing or retarding the phase of PLL1 in order to achieve alignment. Note that if the difference in alignment is large, to achieve alignment via drift lock may take a very long time (10s of seconds), during which time the output clock will not be phase locked to the input $H_{IN}$ . ### **TOF2 and TOF3 TIMING** Like with TOF1, each of the second and third channels has a video format associated with it. The format is determined by programming this into registers 0x07h and 0x08h respectively. Once the format is programmed, and the TOF outputs are enabled, a TOF pulse is generated at the appropriate rate for each of the outputs. There are four different alignment modes which may be selected for TOF2 and TOF3: | TOF2/TOF3 Alignment Mode | Description | |--------------------------|----------------------------| | 0 | Auto Align when misaligned | | 1 | One shot manual align | | 2 | always align | | 3 | never align | **TOF2/TOF3 Alignment Modes** TOF2 and TOF3 are generally aligned with TOF1. The alignment status bit will only be set if the frame rates are the same as one another. Another option for alignment is via software, where a but is written to the TOFX\_INIT bit. For example, the LSB of register 0x12h is the TOF2\_INIT bit. Writing a one to this bit, while also setting TOF2 alignment mode to anything other than 3, will cause TOF2 immediately reset its phase. This bit is a self clearing bit, so reading it will always return a zero. #### **TOF4 ALIGNMENT MODES** The fourth channel of the LMH1983 is most often used to generate an audio clock. The default base audio clock rate is 48 kHz, and this sample clock is synchronous in phase with the video frame only once every 5 frames for 29.97 and 30 Hz frame rate standards, or once every 10 frames for 60 Hz and 59.94 Hz systems. The LMH1983 can generate a TOF4 pulse which will happen at this rate, allowing audio frames to be synchronized with the video frames. TOF4 may be aligned either to TOF1, or to the $F_{IN}$ input. Additionally, there is an external INIT input which can be used to set the TOF4 alignment. Figure 18. TOF1 Timing Top Trace CLKout1, Bottom Trace TOF1 10ns / div. Top 200mV / div, Bottom 1V / div Figure 20. TOF3 Timing Top Trace CLKout3, Bottom Trace TOF3 4ns / div, Top 200mV / div, Bottom 1V / div Figure 19. TOF2 Timing Top Trace CLKout2, Bottom Trace TOF2 4ns / div. Top 200mV / div. Bottom 1V / div. Figure 21. TOF4 Timing Top Trace CLKout4, Bottom Trace TOF4 10ns / div, Top 200mV / div, Bottom 1V / div ### **USER DEFINED FORMATS** There are several registers in the LMH1983 which are loaded automatically based on the format of the reference that is detected. The LMH1983 allows the user to define a non-standard format, and the appropriate register values to load into the registers if that format is detected. In order to identify the format, the LMH1983 measures the frequency of the Hsync input, counts the number of lines per frame in the format, and detects if the particular format is interlaced or progressive. The Hsync frequency is measured by counting the number of 27 MHz clock edges occur in a period of time equal to 20 Horizontal sync times. To define the frequency the user must define a minimum permissible count and a maximum count, thereby setting a window of frequency for Hsync. Registers 0x51 and 0x52 are used to define the 16 bit value for the low end of the frequency range, while registers 0x53 and 0x54 give the high end of the frequency range. Registers 0x5A and 0x5B are used to define the number of lines per frame for the format, and bit 4 of register 0x5D is used to indicate if the user defined format is interlaced or not. Finally bit 7 of 0x5D needs to be set in order to enable the detection of the user defined format. Once the user defined format is detected, the contents of registers 0x55 through 0x59 are used to configure PLL1 to lock to 27MHz, which is then used as the reference for PLL2, PLL3 and PLL4. Submit Documentation Feedback #### TYPICAL INTERFACE CIRCUIT A typical application circuit for the LMH1983 is shown in the Typical Interface Circuit. The key areas to consider on this circuit are the loop filter – which consists of RS, CS, CP and the LM7711 Operational Amplifier which buffers the loop filter output prior to driving the control voltage input of the VCXO. Care must be taken in the component selection for the loop filter components (see the loop filter discussion above). The CLKout outputs are differential, LVDS signals, and should be treated as differential signals. These signals may be laid out as fully differential lines, in which the characteristic impedance between the two lines is nominally 100 $\Omega$ . Alternately, loosely coupled lines may be used, in which case the characteristic impedance of each line should be 50 $\Omega$ referenced to GND. In either case, care should be taken to match the lengths of the traces as closely as possible. Trace length mismatches on a differential line will add to the jitter seen on that line. Jitter is also added to the clock outputs if other signals are allowed to interfere with the signal traces, therefore, to the greatest extent possibly, the clock traces should be isolated from other signals, especially avoiding long parallel runs. In places where a hostile signal must cross a sensitive clock signal, it should be routed such that it crosses as closely as possible to a 90° crossing. Figure 22. LMH1983 Typical Interface Circuit One potential source of jitter on a multiple clock system such as the LMH1983 is interference between the four PLLs on the chip. To help reduce this effect, internally on the LMH1983 each PLL is run from a separate power supply, and each supply has its own internal regulator. These regulators each require their own external bypass as seen in the Typical Interface Circuit with bypass capacitors. An I<sup>2</sup>C bus is also connected from the control system to the LMH1983. The LMH1983 will have one of three I<sup>2</sup>C addresses, selected by the state of the ADDR pin, which may be tied high, tied low or left open. Depending on the configuration of the control bus, it may require a pull-up resistor on the SDA and SCK pins. ## TYPICAL APPLICATION BLOCK DIAGRAMS Three typical applications are shown below for the LMH1983 illustrating different input and output options. Figure 23. 3G, 3G/1.001, and Audio Clock Generation for SD to HD SDI Upconversion with Audio Embed/Disembed Figure 24. A/V Clock Generation using a Recognized Clock-based Input Reference Figure 25. High-Precision, Stable A/V Clock Generation using a 27 MHz TCXO Reference www.ti.com #### PCB DESIGN DO's and DON'Ts - DO whenever possible dedicate an entire layer to each power supply. This will reduce the inductance in the supply plane. - DO use surface mount components whenever possible. - DO place bypass capacitors and filter components as close as possible to each power pin. - DO place the loop filter components, including the buffer amplifier, and VCXO as close as possible to the LMH1983. - DON'T allow discontinuities in the ground planes return currents follow the path of least resistance. For high frequency signals this will be the path of least inductance. - DO make sure to match the trace lengths of all differential traces. - DO remember that VIAs have significant inductance when using a VIA to connect to a power supply or ground layer, two in parallel will reduce the inductance over a singe VIA. - DO connect the pad on the bottom of the package to a solid ground connection. This contact is used as a major ground connection as well as providing a thermal conduit which helps to maintain a constant die temperature. www.ti.com 24-Jan-2013 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------| | | (1) | | Drawing | | | (2) | | (3) | | (4) | | | LMH1983SQ/NOPB | ACTIVE | WQFN | RTA | 40 | 1000 | Green (RoHS<br>& no Sb/Br) | SN | Level-3-260C-168 HR | -40 to 85 | LMH1983 | Samples | | LMH1983SQE/NOPB | ACTIVE | WQFN | RTA | 40 | 250 | Green (RoHS<br>& no Sb/Br) | SN | Level-3-260C-168 HR | -40 to 85 | LMH1983 | Samples | | LMH1983SQX/NOPB | ACTIVE | WQFN | RTA | 40 | 2500 | Green (RoHS<br>& no Sb/Br) | SN | Level-3-260C-168 HR | -40 to 85 | LMH1983 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>&</sup>lt;sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device. # PACKAGE MATERIALS INFORMATION www.ti.com 26-Mar-2013 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMH1983SQ/NOPB | WQFN | RTA | 40 | 1000 | 330.0 | 16.4 | 6.3 | 6.3 | 1.5 | 12.0 | 16.0 | Q1 | | LMH1983SQE/NOPB | WQFN | RTA | 40 | 250 | 178.0 | 16.4 | 6.3 | 6.3 | 1.5 | 12.0 | 16.0 | Q1 | | LMH1983SQX/NOPB | WQFN | RTA | 40 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.5 | 12.0 | 16.0 | Q1 | www.ti.com 26-Mar-2013 #### \*All dimensions are nominal | 7 til dillionolollo alo nominal | | | | | | | | |---------------------------------|--------------|------------------------------|----|------|-------------|------------|-------------| | Device | Package Type | Package Type Package Drawing | | SPQ | Length (mm) | Width (mm) | Height (mm) | | LMH1983SQ/NOPB | WQFN | RTA | 40 | 1000 | 367.0 | 367.0 | 38.0 | | LMH1983SQE/NOPB | WQFN | RTA | 40 | 250 | 213.0 | 191.0 | 55.0 | | LMH1983SQX/NOPB | WQFN | RTA | 40 | 2500 | 367.0 | 367.0 | 38.0 | #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331