# 250 MHz Bandwidth DPD Observation Receiver AD6641 #### **FEATURES** SNR = 65.8 dBFS at $f_{\rm IN}$ up to 250 MHz at 500 MSPS ENOB of 10.5 bits at $f_{\rm IN}$ up to 250 MHz at 500 MSPS (–1.0 dBFS) SFDR = 80 dBc at $f_{\rm IN}$ up to 250 MHz at 500 MSPS (–1.0 dBFS) Excellent linearity DNL = $\pm 0.5$ LSB typical, INL = $\pm 0.6$ LSB typical Integrated 16k $\times$ 12 FIFO FIFO readback options 12-bit parallel CMOS at 62.5 MHz 6-bit DDR LVDS interface SPORT at 62.5 MHz SPI at 25 MHz High speed synchronization capability 1 GHz full power analog bandwidth Integrated input buffer On-chip reference, no external decoupling required Low power dissipation 695 mW at 500 MSPS Programmable input voltage range 1.18 V to 1.6 V, 1.5 V nominal 1.9 V analog and digital supply operation 1.9 V or 3.3 V SPI and SPORT operation Clock duty cycle stabilizer Integrated data clock output with programmable clock and data alignment ### **APPLICATIONS** Wireless and wired broadband communications Communications test equipment Power amplifier linearization #### **GENERAL DESCRIPTION** The AD6641 is a 250 MHz bandwidth digital predistortion (DPD) observation receiver that integrates a 12-bit 500 MSPS ADC, a $16k \times 12$ FIFO, and a multimode back end that allows users to retrieve the data through a serial port (SPORT), the SPI interface, a 12-bit parallel CMOS port, or a 6-bit DDR LVDS port after being stored in the integrated FIFO memory. It is optimized for outstanding dynamic performance and low power consumption and is suitable for use in telecommunications applications such as a digital predistortion observation path where wider bandwidths are desired. All necessary functions, including the sample-and-hold and voltage reference, are included on the chip to provide a complete signal conversion solution. The on-chip FIFO allows small snapshots of time to be captured via the ADC and read back at a lower rate. This reduces the constraints of signal processing by transferring the captured data at an arbitrary time and at a much lower sample rate. The FIFO can be operated in several user-programmable modes. In the single capture mode, the ADC data is captured when signaled via the SPI port or the use of the external FILL± pins. In the continuous capture mode, the data is loaded continuously into the FIFO and the FILL± pins are used to stop this operation. ### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. # **TABLE OF CONTENTS** | Features | 1 | |--------------------------|----| | Applications | 1 | | General Description | 1 | | Functional Block Diagram | 1 | | Revision History | 2 | | Product Highlights | 3 | | Specifications | 4 | | DC Specifications | 4 | | AC Specifications | 5 | | Digital Specifications | 6 | | Switching Specifications | 7 | | SPI Timing Requirements | 8 | | Absolute Maximum Ratings | 10 | | Thermal Resistance | |------------------------------------------------| | ESD Caution | | Pin Configurations and Function Descriptions11 | | Typical Performance Characteristics | | Equivalent Circuits | | SPI Register Map | | Theory of Operation | | FIFO Operation | | FIFO Output Interfaces | | Configuration Using the SPI | | Outline Dimensions | | Ordering Guide 28 | ### **REVISION HISTORY** 4/11—Revision 0: Initial Version The data stored in the FIFO can be read back based on several user-selectable output modes. The DUMP pin can be asserted to output the FIFO data. The data stored in the FIFO can be accessed via a SPORT, SPI, 12-bit parallel CMOS port, or 6-bit DDR LVDS interface. The maximum output throughput supported by the AD6641 is in the 12-bit CMOS or 6-bit DDR LVDS mode and is internally limited to 1/8<sup>th</sup> of the maximum input sample rate. This corresponds to the maximum output data rate of 62.5 MHz at an input clock rate of 500 MSPS. The ADC requires a 1.9 V analog voltage supply and a differential clock for full performance operation. Output format options include twos complement, offset binary format, or Gray code. A data clock output is available for proper output data timing. Fabricated on an advanced SiGe BiCMOS process, the device is available in a 56-lead LFCSP and is specified over the industrial temperature range ( $-40^{\circ}$ C to $+85^{\circ}$ C). This product is protected by a U.S. patent. ### **PRODUCT HIGHLIGHTS** - High Performance ADC Core. Maintains 65.8 dBFS SNR at 500 MSPS with a 250 MHz input. - Low Power. Consumes only 695 mW at 500 MSPS. - Ease of Use. - On-chip 16k FIFO allows the user to target the high performance ADC to the time period of interest and reduce the constraints of processing the data by transferring it at an arbitrary time and a lower sample rate. The on-chip reference and sample-and-hold provide flexibility in system design. Use of a single 1.9 V supply simplifies system power supply design. - Serial Port Control. Standard serial port interface supports configuration of the device and customization for the user's needs. - 5. 1.9 V or 3.3 V SPI and Serial Data Port Operation. # **SPECIFICATIONS** ### **DC SPECIFICATIONS** $AVDD = 1.9 \text{ V}, DRVDD = 1.9 \text{ V}, T_{MIN} = -40 ^{\circ}\text{C}, T_{MAX} = +85 ^{\circ}\text{C}, f_{IN} = -1.0 \text{ dBFS}, full scale = 1.5 \text{ V}, unless otherwise noted.}$ Table 1. | | | | | AD6641-500 | | | | |-----------------------------------------------|------|------|----------|------------|-------|--|--| | Parameter <sup>1</sup> | Temp | Min | Тур | Max | Unit | | | | RESOLUTION | | | 12 | | Bits | | | | ACCURACY | | | | | | | | | No Missing Codes | Full | | Guarante | eed | | | | | Offset Error | Full | -2.6 | 0.0 | +1.8 | mV | | | | Gain Error | Full | -6.8 | -2.3 | +3.3 | % FS | | | | Differential Nonlinearity (DNL) | Full | | ±0.5 | | LSB | | | | Integral Nonlinearity (INL) | Full | | ±0.6 | | LSB | | | | TEMPERATURE DRIFT | | | | | | | | | Offset Error | Full | | 18 | | μV/°C | | | | Gain Error | Full | | 0.07 | | %/°C | | | | ANALOG INPUTS (VIN±) | | | | | | | | | Differential Input Voltage Range <sup>2</sup> | Full | 1.18 | 1.5 | 1.6 | V p-p | | | | Input Common-Mode Voltage | Full | | 1.8 | | V | | | | Input Resistance (Differential) | Full | | 1 | | kΩ | | | | Input Capacitance (Differential) | 25°C | | 1.3 | | pF | | | | POWER SUPPLY | | | | | | | | | AVDD | Full | 1.8 | 1.9 | 2.0 | V | | | | DRVDD | Full | 1.8 | 1.9 | 2.0 | V | | | | SPI_VDDIO | Full | 1.8 | 1.9 | 3.3 | V | | | | Supply Currents | | | | | | | | | I <sub>AVDD</sub> <sup>3</sup> | Full | | 300 | 330 | mA | | | | I <sub>DRVDD</sub> <sup>3</sup> | Full | | 66 | 80 | mA | | | | Power Dissipation <sup>3</sup> | Full | | 695 | 779 | mW | | | | Power-Down Dissipation | Full | | 15 | | mW | | | | Standby Dissipation | Full | | 72 | | mW | | | | Standby to Power-Up Time | Full | | 10 | | μs | | | <sup>&</sup>lt;sup>1</sup> See the AN-835 Application Note, *Understanding High Speed ADC Testing and Evaluation*, for a complete set of definitions and information about how these tests were completed. <sup>&</sup>lt;sup>2</sup> The input range is programmable through the SPI, and the range specified reflects the nominal values of each setting. See the SPI Register Map section for additional details. $<sup>^3</sup>$ $I_{AVDD}$ and $I_{DRVDD}$ are measured with a -1 dBFS, 30 MHz sine input at a rated sample rate. ### **AC SPECIFICATIONS** $AVDD = 1.9 \text{ V}, DRVDD = 1.9 \text{ V}, T_{MIN} = -40 ^{\circ}\text{C}, T_{MAX} = +85 ^{\circ}\text{C}, f_{IN} = -1.0 \text{ dBFS}, full scale} = 1.5 \text{ V}, unless otherwise noted.}$ Table 2. | | | | AD6641- | 500 | | |--------------------------------------------------------------------------------------------------|------|------|------------|------------|------| | Parameter <sup>1, 2</sup> | Temp | Min | Тур | Max | Unit | | SNR | | | | | | | $f_{IN} = 30 \text{ MHz}$ | 25°C | | 66.0 | | dBFS | | $f_{IN} = 125 \text{ MHz}$ | 25°C | | 65.9 | | dBFS | | | Full | 65.0 | | | dBFS | | $f_{IN} = 250 \text{ MHz}$ | 25°C | | 65.8 | | dBFS | | $f_{IN} = 450 \text{ MHz}$ | 25°C | | 65.1 | | dBFS | | SINAD | | | | | | | $f_{IN} = 30 \text{ MHz}$ | 25°C | | 66.0 | | dBFS | | $f_{IN} = 125 \text{ MHz}$ | 25°C | | 65.7 | | dBFS | | | Full | 63.8 | | | dBFS | | $f_{IN} = 250 \text{ MHz}$ | 25°C | | 65.3 | | dBFS | | $f_{IN} = 450 \text{ MHz}$ | 25°C | | 64.6 | | dBFS | | EFFECTIVE NUMBER OF BITS (ENOB) | | | | | | | $f_{IN} = 30 \text{ MHz}$ | 25°C | | 10.7 | | Bits | | f <sub>IN</sub> = 125 MHz | 25°C | | 10.6 | | Bits | | $f_{IN} = 250 \text{ MHz}$ | 25°C | | 10.5 | | Bits | | $f_{\text{IN}} = 450 \text{ MHz}$ | 25°C | | 10.4 | | Bits | | SFDR | | | | | | | $f_{IN} = 30 \text{ MHz}$ | 25°C | | 88 | | dBc | | $f_{\text{IN}} = 125 \text{ MHz}$ | 25°C | | 83 | | dBc | | | Full | 77 | 03 | | dBc | | $f_{IN} = 250 \text{ MHz}$ | 25°C | ' ' | 80 | | dBc | | $f_{\text{IN}} = 450 \text{ MHz}$ | 25°C | | 72 | | dBc | | WORST HARMONIC (SECOND OR THIRD) | | | | | 0.50 | | $f_{\text{IN}} = 30 \text{ MHz}$ | 25°C | | -92 | | dBc | | $f_{\text{IN}} = 125 \text{ MHz}$ | 25°C | | 72 | <b>–77</b> | dBc | | | Full | | -84 | ,, | dBc | | $f_{IN} = 250 \text{ MHz}$ | 25°C | | -80 | | dBc | | $f_{\text{IN}} = 450 \text{ MHz}$ | 25°C | | –72 | | dBc | | WORST OTHER HARMONIC (SFDR EXCLUDING SECOND AND THIRD) | 25 C | | 12 | | abc | | $f_{\text{IN}} = 30 \text{ MHz}$ | 25°C | | -90 | | dBc | | $f_{\text{IN}} = 125 \text{ MHz}$ | 25°C | | -90<br>-90 | | dBc | | 1 N - 123 WILLE | Full | | -30 | <b>–77</b> | dBc | | $f_{IN} = 250 \text{ MHz}$ | 25°C | | -85 | -// | dBc | | $f_{\text{IN}} = 450 \text{ MHz}$ | 25°C | | -63<br>-78 | | dBc | | TWO-TONE IMD | 23 C | | -/0 | | UDC | | | 25°C | | 0.3 | | dDc | | $f_{\text{IN1}} = 119.8 \text{ MHz}$ , $f_{\text{IN2}} = 125.8 \text{ MHz}$ (-7 dBFS, Each Tone) | 25°C | | -82 | | dBc | | ANALOG INPUT BANDWIDTH | 25°C | | 1 | | GHz | <sup>&</sup>lt;sup>1</sup> All ac specifications tested by driving CLK+ and CLK- differentially. <sup>&</sup>lt;sup>2</sup> See the AN-835 Application Note, *Understanding High Speed ADC Testing and Evaluation*, for a complete set of definitions and information about how these tests were completed. ### **DIGITAL SPECIFICATIONS** $AVDD = 1.9 \text{ V}, DRVDD = 1.9 \text{ V}, T_{MIN} = -40 ^{\circ}\text{C}, T_{MAX} = +85 ^{\circ}\text{C}, f_{IN} = -1.0 \text{ dBFS}, full scale = 1.5 \text{ V}, unless otherwise noted.}$ Table 3. | | | AD6641-500 | | |------------------------------------------------------------------|------|------------------|-------------| | Parameter <sup>1</sup> | Temp | Min Typ Max | Unit | | CLOCK INPUTS (CLK±) | | | | | Logic Compliance | Full | CMOS/LVDS/LVPECL | | | Internal Common-Mode Bias | Full | 0.9 | V | | Differential Input Voltage | | | | | High Level Input (V <sub>IH</sub> ) | Full | 0.2 1.8 | V p-p | | Low Level Input (V <sub>IL</sub> ) | Full | -1.8 -0.2 | | | High Level Input Current (I <sub>IH</sub> ) | Full | -10 +10 | μΑ | | Low Level Input Current (I <sub>L</sub> ) | Full | -10 +10 | μΑ | | Input Resistance (Differential) | Full | 8 10 12 | kΩ | | Input Capacitance | Full | 4 | pF | | LOGIC INPUTS (SPI, SPORT) | | | r | | Logic Compliance | Full | CMOS | | | Logic 1 Voltage | Full | 0.8 × SPI_VDDIO | V | | Logic 0 Voltage | Full | | SPI_VDDIO V | | Logic 1 Input Current (SDIO) | Full | 0 | μΑ | | Logic 0 Input Current (SDIO) | Full | _60 | μΑ | | Logic 1 Input Current (SCLK) | Full | 50 | μΑ | | Logic 0 Input Current (SCLK) | Full | 0 | μΑ | | Input Capacitance | 25℃ | 4 | pF | | LOGIC INPUTS (DUMP, CSB) | 25 C | · | Pi | | Logic Compliance | Full | CMOS | | | Logic 1 Voltage | Full | 0.8 × DRVDD | V | | Logic 0 Voltage | Full | | CDRVDD V | | Logic 1 Input Current | Full | 0.2 ^ | μA | | Logic 0 Input Current | Full | _60 | μΑ | | Input Capacitance | 25°C | 4 | pF | | LOGIC INPUTS (FILL±) | 23 C | 7 | Pi | | Logic Compliance | Full | CMOS/LVDS/LVPECL | | | Internal Common-Mode Bias | Full | 0.9 | V | | | Full | 0.9 | V | | Differential Input Voltage<br>High Level Input (V <sub>H</sub> ) | Full | 0.2 | V | | · | | 0.2 | V p-p | | Low Level Input (V <sub>IL</sub> ) | Full | -1.8 -0.2 | ' ' | | High Level Input Current (I <sub>IH</sub> ) | Full | -10 +10 | μΑ | | Low Level Input Current (I <sub>IL</sub> ) | Full | -10 +10 | μA | | Input Resistance (Differential) | Full | 8 10 12 | kΩ | | Input Capacitance | Full | 4 | pF | | LOGIC OUTPUTS <sup>2</sup> (FULL, EMPTY) | | | | | Logic Compliance | Full | CMOS | | | High Level Output Voltage | Full | DRVDD - 0.05 | V | | Low Level Output Voltage | Full | DRG | ND + 0.05 V | | LOGIC OUTPUTS <sup>2</sup> (SPI, SPORT) | | | | | Logic Compliance | Full | CMOS | | | High Level Output Voltage | Full | SPI_VDDIO – 0.05 | V | | Low Level Output Voltage | Full | DRG | ND + 0.05 V | | | | | AD6641-5 | 00 | | |----------------------------------------|------|--------------|--------------------|----------------------------|------| | Parameter <sup>1</sup> | Temp | Min | Тур | Max | Unit | | LOGIC OUTPUTS | | | | | | | DDR LVDS Mode (PCLK±, PD[5:0]±, PDOR±) | | | | | | | Logic Compliance | Full | | LVDS | | | | Vod Differential Output Voltage | Full | 247 | | 454 | mV | | Vos Output Offset Voltage | Full | 1.125 | | 1.375 | V | | Parallel CMOS Mode (PCLK±, PD[11:0]) | | | | | | | Logic Compliance | Full | | CMOS | | | | High Level Output Voltage | Full | DRVDD - 0.05 | | | V | | Low Level Output Voltage | Full | | | DRGND + 0.05 | V | | Output Coding | | Twos complem | nent, Gray code, c | or offset binary (default) | | <sup>1</sup> See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for a complete set of definitions and information about how these tests were completed. <sup>2</sup> 5 pF loading. ### **SWITCHING SPECIFICATIONS** $AVDD = 1.9 \text{ V}, DRVDD = 1.9 \text{ V}, T_{MIN} = -40 ^{\circ}\text{C}, T_{MAX} = +85 ^{\circ}\text{C}, f_{IN} = -1.0 \text{ dBFS}, full scale} = 1.5 \text{ V}, unless otherwise noted.}$ Table 4. | | | AD6641-500 | | | | |------------------------------------------------------------------------------------------------------------|------|------------|------|-----|--------| | Parameter <sup>1</sup> | Temp | Min | Тур | Max | Unit | | OUTPUT DATA RATE | | | | | | | Maximum Output Data Rate (Decimate by 8 at 500 MSPS Sample Rate, Parallel CMOS or DDR LVDS Mode Interface) | Full | 62.5 | | | MHz | | Maximum Output Data Rate (Decimate by 8 at 500 MSPS Sample Rate, SPORT Mode) | Full | 62.5 | | | MHz | | PULSE WIDTH/PERIOD (CLK±) | | | | | | | CLK± Pulse Width High (tcH) | Full | | 1 | | ns | | CLK± Pulse Width Low (t <sub>CL</sub> ) | Full | | 1 | | ns | | Rise Time (t <sub>R</sub> ) (20% to 80%) | 25°C | | 0.2 | | ns | | Fall Time (t <sub>F</sub> ) (20% to 80%) | 25°C | | 0.2 | | ns | | PULSE WIDTH/PERIOD (PCLK±, DDR LVDS MODE) | | | | | | | PCLK± Pulse Width High (t <sub>PCLK_CH</sub> ) | Full | | 8 | | ns | | PCLK± Period (t <sub>PCLK</sub> ) | Full | | 16 | | ns | | Propagation Delay (t <sub>CPD</sub> , CLK± to PCLK±) | Full | | ±0.1 | | ns | | Rise Time (t <sub>R</sub> ) (20% to 80%) | 25°C | | 0.2 | | ns | | Fall Time (t <sub>F</sub> ) (20% to 80%) | 25°C | | 0.2 | | ns | | Data to PCLK Skew (t <sub>skew</sub> ) | Full | | 0.2 | | ns | | SERIAL PORT OUTPUT TIMING <sup>2</sup> | | | | | | | SP_SDFS Propagation Delay (t <sub>DSDFS</sub> ) | Full | | 3 | | ns | | SP_SDO Propagation Delay (t <sub>DSDO</sub> ) | Full | | 3 | | ns | | SERIAL PORT INPUT TIMING | | | | | | | SP_SDFS Setup Time (t <sub>SSF</sub> ) | Full | | 2 | | ns | | SP_SDFS Hold Time (t <sub>HSF</sub> ) | Full | | 2 | | ns | | FILL± INPUT TIMING | | | | | | | FILL± Setup Time (tsfill) | Full | | 0.5 | | ns | | FILL± Hold Time (t <sub>Hfill</sub> ) | Full | | 0.7 | | ns | | APERTURE DELAY (t <sub>A</sub> ) | 25°C | | 0.85 | | ns | | APERTURE UNCERTAINTY (JITTER, t <sub>J</sub> ) | 25°C | | 80 | | fs rms | <sup>&</sup>lt;sup>1</sup> See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for a complete set of definitions and information about how these tests were completed. <sup>2</sup> 5 pF loading. ### **SPI TIMING REQUIREMENTS** Table 5. | Parameter | Description | Limit | Unit | |-----------------------|-------------------------------------------------------------------------------------------------------|-------|--------| | t <sub>DS</sub> | Setup time between the data and the rising edge of SCLK | 2 | ns min | | $t_{DH}$ | Hold time between the data and the rising edge of SCLK | 2 | ns min | | t <sub>CLK</sub> | Period of the SCLK | 40 | ns min | | $t_{S}$ | Setup time between CSB and SCLK | 2 | ns min | | t <sub>H</sub> | Hold time between CSB and SCLK | 2 | ns min | | t <sub>HIGH</sub> | SCLK pulse width high | 10 | ns min | | t <sub>LOW</sub> | SCLK pulse width low | 10 | ns min | | t <sub>EN_SDIO</sub> | Time required for the SDIO pin to switch from an input to an output relative to the SCLK falling edge | 10 | ns min | | t <sub>DIS_SDIO</sub> | Time required for the SDIO pin to switch from an output to an input relative to the SCLK rising edge | 10 | ns min | ### **Timing Diagrams** Figure 2. Input Interface Timing Figure 3. Parallel CMOS Mode Output Interface Timing ### **ABSOLUTE MAXIMUM RATINGS** #### Table 6. | | I | |-----------------------------|-----------------------------| | Parameter | Rating | | Electrical | | | AVDD to AGND | −0.3 V to +2.0 V | | DRVDD to DRGND | −0.3 V to +2.0 V | | AGND to DRGND | −0.3 V to +0.3 V | | AVDD to DRVDD | -2.0 V to +2.0 V | | SPI_VDDIO to AVDD | -2.0 V to +2.0 V | | SPI_VDDIO to DRVDD | -2.0 V to +2.0 V | | PD[5:0]± to DRGND | -0.3 V to DRVDD + 0.2 V | | PCLK± to DRGND | -0.3 V to DRVDD + 0.2 V | | PDOR± to DRGND | -0.3 V to DRVDD + 0.2 V | | FULL to DRGND | -0.3 V to DRVDD + 0.2 V | | CLK± to AGND | −0.3 V to AVDD + 0.2 V | | FILL± to AGND | −0.3 V to DRVDD + 0.2 V | | DUMP to AGND | −0.3 V to DRVDD + 0.2 V | | EMPTY to AGND | −0.3 V to DRVDD + 0.2 V | | VIN± to AGND | −0.3 V to AVDD + 0.2 V | | VREF to AGND | −0.3 V to AVDD + 0.2 V | | CML to AGND | −0.3 V to AVDD + 0.2 V | | CSB to DRGND | -0.3 V to SPI_VDDIO + 0.3 V | | SP_SCLK, SP_SDFS to AGND | -0.3 V to SPI_VDDIO + 0.3 V | | SDIO to DRGND | -0.3 V to SPI_VDDIO + 0.3 V | | SP_SDO to DRGND | -0.3 V to SPI_VDDIO + 0.3 V | | Environmental | | | Storage Temperature Range | −65°C to +125°C | | Operating Temperature Range | −40°C to +85°C | | Lead Temperature | 300°C | | (Soldering, 10 sec) | | | Junction Temperature | 150°C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### THERMAL RESISTANCE The exposed pad must be soldered to the ground plane for the LFCSP package. Soldering the exposed pad to the PCB increases the reliability of the solder joints, maximizing the thermal capability of the package. Table 7. | Package Type | θ <sub>JA</sub> | <b>Ө</b> лс | Unit | |----------------------------|-----------------|-------------|------| | 56-Lead LFCSP_VQ (CP-56-1) | 23.7 | 1.7 | °C/W | Typical $\theta_{JA}$ and $\theta_{JC}$ are specified for a 4-layer board in still air. Airflow increases heat dissipation, effectively reducing $\theta_{JA}$ . In addition, metal in direct contact with the package leads from metal traces, through holes, ground, and power planes reduces the $\theta_{JA}$ . ### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS - NOTES 1. DNC = DO NOT CONNECT. DO NOT CONNECT TO THIS PIN. 2. THE EXPOSED PAD IS THE ONLY ANALOG GROUND CONNECTION FOR THE CHIP. IT MUST BE CONNECTED TO PCB AGND. Figure 8. Pin Configuration for DDR LVDS Mode **Table 8. DDR LVDS Mode Pin Function Descriptions** | Pin No. | Mnemonic | Description | |-----------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------| | 0 | EPAD | Exposed Pad. The exposed pad is the only ground connection for the chip. The pad must be connected to PCB AGND. | | 1 | PD0- | PD0 Data Output (LSB)—Complement. | | 2 | PD0+ | PD0 Data Output (LSB)—True. | | 3 | PD1- | PD1 Data Output—Complement. | | 4 | PD1+ | PD1 Data Output—True. | | 5 | PD2- | PD2 Data Output—Complement. | | 6 | PD2+ | PD2 Data Output—True. | | 7, 24, 47 | DRVDD | 1.9 V Digital Output Supply. | | 8, 23, 48 | DRGND | Digital Output Ground. | | 9 | PD3- | PD3 Data Output—Complement. | | 10 | PD3+ | PD3 Data Output—True. | | 11 | PD4- | PD4 Data Output—Complement. | | 12 | PD4+ | PD4 Data Output—True. | | 13 | PD5- | PD5 Data Output (MSB)—Complement. | | 14 | PD5+ | PD5 Data Output (MSB)—True. | | 15 | PDOR- | Overrange Output—Complement. | | 16 | PDOR+ | Overrange Output—True. | | 17 | SP_SDO | SPORT Output. | | 18, 19, 20, 28, 54 | DNC | Do Not Connect. Do not connect to this pin. | | 21 | SP_SDFS | SPORT Frame Sync Input (Slave Mode)/Output (Master Mode). | | 22 | SP_SCLK | SPORT Clock Input (Slave Mode)/Output (Master Mode). | | 25 | SDIO | Serial Port Interface (SPI) Data Input/Output (Serial Port Mode). | | 26 | SCLK | Serial Port Interface Clock (Serial Port Mode). | | 27 | CSB | Serial Port Chip Select (Active Low). | | 29 | SPI_VDDIO | 1.9 V or 3.3 V SPI I/O Supply. | | 30, 32, 33, 34, 37, 38, 39,<br>41, 42, 43, 46 | AVDD | 1.9 V Analog Supply. | | 31 | VREF | Voltage Reference Input/Output. Nominally 0.75 V. | | 35 | VIN+ | Analog Input—True. | | 36 | VIN- | Analog Input—Complement. | | Pin No. | Mnemonic | Description | |---------|----------|---------------------------------------------------------------------------------------------------------------------------------------| | 40 | CML | Common-Mode Output. Enabled through the SPI, this pin provides a reference for the optimized internal bias voltage for VIN+ and VIN–. | | 44 | CLK+ | Clock Input—True. | | 45 | CLK- | Clock Input—Complement. | | 49 | FILL+ | FIFO Fill Input (LVDS)—True. | | 50 | FILL- | FIFO Fill Input (LVDS)—Complement. | | 51 | FULL | FIFO Full Output Indicator. | | 52 | EMPTY | FIFO Empty Output Indicator. | | 53 | DUMP | FIFO Readback Input. | | 55 | PCLK- | Data Clock Output—Complement. | | 56 | PCLK+ | Data Clock Output—True. | - 1. DNC = DO NOT CONNECT. DO NOT CONNECT TO THIS PIN. 2. THE EXPOSED PAD IS THE ONLY ANALOG GROUND CONNECTION FOR THE CHIP. IT MUST BE CONNECTED TO PCB AGND. Figure 9. Pin Configuration for Parallel CMOS Mode **Table 9. Parallel CMOS Mode Pin Function Descriptions** | Pin No. | Mnemonic | Description | |-----------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------| | 0 | EPAD | Exposed Pad. The exposed pad is the only ground connection for the chip. The pad must be connected to PCB AGND. | | 1, 2, 18, 19, 20, 28, 54 | DNC | Do Not Connect. Do not connect to this pin. | | 3 | PD0 | PD0 Data Output. | | 4 | PD1 | PD1 Data Output. | | 5 | PD2 | PD2 Data Output. | | 6 | PD3 | PD3 Data Output. | | 7, 24, 47 | DRVDD | 1.9 V Digital Output Supply. | | 8, 23, 48 | DRGND | Digital Output Ground. | | 9 | PD4 | PD4 Data Output. | | 10 | PD5 | PD5 Data Output. | | 11 | PD6 | PD6 Data Output. | | 12 | PD7 | PD7 Data Output. | | 13 | PD8 | PD8 Data Output. | | 14 | PD9 | PD9 Data Output. | | 15 | PD10 | PD10 Data Output. | | 16 | PD11 | PD11 Data Output (MSB). | | 17 | SP_SDO | SPORT Output. | | 21 | SP_SDFS | SPORT Frame Sync Input (Slave Mode)/Output (Master Mode). | | 22 | SP_SCLK | SPORT Clock Input (Slave Mode)/Output (Master Mode). | | 25 | SDIO | Serial Port Interface (SPI) Data Input/Output (Serial Port Mode). | | 26 | SCLK | Serial Port Interface Clock (Serial Port Mode). | | 27 | CSB | Serial Port Chip Select (Active Low). | | 29 | SPI_VDDIO | 1.9 V or 3.3 V SPI I/O Supply. | | 30, 32, 33, 34, 37, 38, 39,<br>41, 42, 43, 46 | AVDD | 1.9 V Analog Supply. | | 31 | VREF | Voltage Reference Input/Output. Nominally 0.75 V. | | 35 | VIN+ | Analog Input—True. | | 36 | VIN- | Analog Input—Complement. | | 40 | CML | Common-Mode Output. Enabled through the SPI, this pin provides a reference for the optimized internal bias voltage for VIN+ and VIN | | 44 | CLK+ | Clock Input—True. | | Pin No. | Mnemonic | Description | |---------|----------|------------------------------------| | 45 | CLK- | Clock Input—Complement. | | 49 | FILL+ | FIFO Fill Input (LVDS)—True. | | 50 | FILL- | FIFO Fill Input (LVDS)—Complement. | | 51 | FULL | FIFO Full Output Indicator. | | 52 | EMPTY | FIFO Empty Output Indicator. | | 53 | DUMP | FIFO Readback Input. | | 55 | PCLK- | Data Clock Output—Complement. | | 56 | PCLK+ | Data Clock Output—True. | ### TYPICAL PERFORMANCE CHARACTERISTICS AVDD = 1.9 V, DRVDD = 1.9 V, rated sample rate, $T_A = 25^{\circ}$ C, 1.5 V p-p differential input, $A_{\rm IN} = -1$ dBFS, unless otherwise noted. Figure 10. 16k Point Single-Tone FFT; 500 MSPS, 30.4 MHz Figure 11. 16k Point Single-Tone FFT; 500 MSPS, 100.4 MHz Figure 12. 16k Point Single-Tone FFT; 500 MSPS, 140.4 MHz Figure 13. 16k Point Single-Tone FFT; 491.52 MSPS, 368.0 MHz Figure 14. 16k Point Single-Tone FFT; 491.52 MSPS, 450.1 MHz Figure 15. Single-Tone SNR/SFDR vs. Input Frequency ( $f_{\rm IN}$ ) and Temperature; 500 MSPS Figure 16. SNR/SFDR vs. Sample Rate and Supply Figure 17. SNR/SFDR vs. Input Amplitude; 500 MSPS,140.3 MHz Figure 18. INL; 500 MSPS Figure 19. DNL; 500 MSPS Figure 20. Grounded Input Histogram; 500 MSPS Figure 21. 16k Point Single-Tone FFT; 491.52 MSPS, $f_{\rm IN1}=121.3$ MHz, $f_{\rm IN2}=124.7$ MHz Figure 22. Two-Tone SFDR vs. Input Amplitude; 500 MSPS, 119.2 MHz, 122.5 MHz Figure 23. Two-Tone SFDR vs. Input Amplitude; 500 MSPS, 139.3 MHz, 141.3 MHz Figure 24. SNR/SFDR vs. Power Supply Figure 25. Current and Power vs. Sample Rate ### **EQUIVALENT CIRCUITS** Figure 26. DC Equivalent Analog Input Circuit Figure 27. AC Equivalent Analog Input Circuit Figure 28. Equivalent CLK± and FILL± Input Circuit Figure 29. Equivalent PD[11:0], FULL, EMPTY, PCLK±, and SP\_SDO Output Circuit Figure 30. LVDS Outputs (PDOR±, PD[5:0]±, PCLK±) Figure 31. Equivalent SCLK Input Circuit Figure 32. Equivalent CSB Input Circuit Figure 33. Equivalent SDIO Circuit Figure 34. Equivalent SP\_SDFS and SP\_SCLK Circuit Figure 35. Equivalent VREF Circuit # **SPI REGISTER MAP** Table 10. Memory Map Register | Addr.<br>(Hex) | Parameter Name | Bit 7<br>(MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0<br>(LSB) | Default<br>Value<br>(Hex) | Default<br>Notes/<br>Comments | |----------------|-----------------------|--------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | | nfiguration Registers | , | 1 | | II. | | ı | 1 | , | 1 . , | | | 0x00 | CHIP_PORT_CONFIG | 0 | LSB<br>first | Soft<br>reset | 1 | 1 | Soft<br>reset | LSB first | 0 | 0x18 | The nibbles should be mirrored by the user so that LSB or MSB first mode registers correctly, regardless of shift mode. | | 0x01 | CHIP_ID | | | Read<br>only | Default is<br>unique chip<br>ID, different<br>for each<br>device. This is<br>a read-only<br>register. | | | | | | | | 0x02 | CHIP_GRADE | 0 | 0 | | Speed grade: 10 = 500 MSPS | | | | X <sup>1</sup> | Read<br>only | Child ID<br>used to<br>differentiate<br>graded<br>devices. | | | Register | 1 | | | | | | | _ | 0x00 | | | 0xFF | DEVICE_UPDATE | | [7:1] = 0000000 SW transfer | | | | | | | | Synchro-<br>nously<br>transfers data<br>from the<br>master shift<br>register to the<br>slave. | | ADC Fu | nctions | | | | | | | | | | | | 0x08 | Modes | 0 | 0 | 0 | 0 | 0 Internal power-down mode:<br>000 = normal (power-up, default)<br>001 = full power-down<br>010 = standby<br>011 = reserved | | | | 0x00 | Determines various generic modes of chip operation. | | 0x0D | TEST_IO | Patte<br>10 = t<br>Pattern<br>11 = t | only, set = 1000) ern 1 only oggle ern 1/ ern 2 oggle 1/0000 oggle ern 1/ | Reset<br>PN23<br>gen:<br>1 = on<br>0 = off<br>(default) | Reset<br>PN9<br>gen: 1 =<br>on<br>0 = off<br>(default) | Output test mode: 0000 = off (default) 0001 = midscale short 0010 = +FS short 0011 = -FS short 0100 = checkerboard output 0101 = PN23 sequence 0110 = PN9 0111 = one/zero word toggle 1000 = user defined 1001 = unused 1010 = unused 1011 = unused 1010 = unused (format determined by OUTPUT_MODE) | | | | 0x00 | When set, the test data is placed on the output pins in place of normal data. Set pattern values: Pattern 1: Reg 0x19, Reg 0x1A Pattern 2: Reg 0x1B Reg 0x1C. | | 0x14 | OUTPUT_MODE | 0 | 0 | 0 | Output disable: 0 = enable (default) 1 = disable | 0 =<br>CMOS:<br>1 =<br>LVDS<br>(default) | Output<br>invert:<br>1 = on<br>0 = off<br>(default) | Data form<br>00 = offs<br>(def<br>01 =<br>compl<br>10 = Gr | nat select:<br>set binary<br>ault)<br>twos<br>lement<br>ray code<br>eserved | 0x08 | | | Addr.<br>(Hex) | Darameter Name | Bit 7<br>(MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0<br>(LSB) | Default<br>Value | Default<br>Notes/<br>Comments | |---------------------|------------------------------|--------------------------------------------------------|----------------------------------------------------------|----------|------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | <b>нех)</b><br>0х15 | Parameter Name OUTPUT_ADJUST | (M2R) | | | BIT 4 | LVDS | | | | ( <b>Hex</b> ) | Comments | | OX13 | 0011 01_AD3031 | | [7:4] = 0000 LVDS LVDS fine adjust: course 001 = 3.50 mA | | | | | | | | | | | | | | | | adjust: | | 010 = 3.25 m | | | | | | | | | | | 0 = | | 011 = 3.00 m | | | | | | | | | | | 3.5 mA | | 100 = 2.75 m | | | | | | | | | | | (default)<br>1 = | | 101 = 2.50 m<br>110 = 2.25 m | | | | | | | | | | | 2.0 mA | | 110 = 2.23 m<br>111 = 2.00 m | | | | | 0x16 | OUTPUT_PHASE | Output | | | | [6:0] = 00000 | | | | 0x03 | | | OX10 | GOTT OT_TIME | clock<br>polarity:<br>1 =<br>inverted<br>0 =<br>normal | clock polarity: 1 = inverted 0 = | | | | | | | GXG3 | | | | | (default) | | | | | | | | | | | 0x17 | OUTPUT_DELAY | 0 | 0 | 0 | 0 | | Output | lock delay: | | 0 | Shown as | | | | | | | | | 0000 = 0<br>0001 = -1/10<br>0010 = -2/10<br>0011 = -3/10<br>0100 = reserved<br>0101 = +5/10<br>0110 = +4/10<br>0111 = +3/10<br>1000 = +2/10<br>1001 = +1/10 | | | | fractional<br>value of<br>sampling<br>clock period<br>that is<br>subtracted o<br>added to<br>initial t <sub>SKEW</sub> ,<br>see Figure 3 | | 0x18 | Input range | VREF s | | 0 | | Input vo | ltage range | | | 0 | | | | | 00 = inte | | | | 11100 = 1.60 | | | | | | | | | $(20 \text{ k}\Omega \text{ pu})$<br>01 = imp | | | 11101 = 1.58 | | | | | | | | | | (0.59 V to | | | | 11110 = 1.55<br>11111 = 1.53 | | | | | | | | | VREF | | | 11111 = 1.52<br>00000 = 1.50 | | | | | | | | | | 10 = exp | ort V <sub>REF</sub> | | 00000 = 1.30 | | | | | | | | | | 11= no | t used | | | | 00001 = 1.4<br>00010 = 1.4 | | | | | | | | | | | | | 00010 = 1.4 $00011 = 1.4$ | | | | | | | | | | | | | 00100 = 1.3 | | | | | | | | | | | | | 00101 = 1.3 | | | | | | | | | | | | | 34 | | | | | | | | | | | | | 00111 = 1.3 | | | | | | | | | | | | | 01000 = 1.2 | 28 | | | | | | | | | | | | 01001 = 1.2 | 26 | | | | | | | | | | | 01010 = 1.23<br>01011= 1.20 | | | | | | | | | | | | | | | | | | | | 010 | USER_PATT1_LSB | | | | <u> </u> | 18 | | 0 | User Defined | | | | 0x19 | USER_PATTI_LSB | | | | l | 7:0] | | | | 0 | Pattern 1 LS | | 0x1A | USER_PATT1_MSB | [7:0] | | | | | | | 0 | User Defined<br>Pattern 1 MS | | | 0x1B | USER_PATT2_LSB | [7:0] | | | | | | | 0 | User Defined<br>Pattern 2 LS | | | 0x1C | USER_PATT2_MSB | [7:0] | | | | | | | 0 | User Defined<br>Pattern 2 MS | | | Digital ( | Controls | | | | | | | | | <u> </u> | 1 | | 0x101 | Fill control register | Reserved | Fill | Reserved | LIFO | | I mode: | Reserved | Standby | 0 | | | | | | input<br>pin<br>disable | | mode | 01 = cor | single<br>ntinuous<br>eserved | | after fill | | | | 0x102 | FIFO Config | | | reserved | 1 | Dump | Fill reset | Dump | Fill | 0 | | | | - | | | | | reset | | | | <u> </u> | | | 0x104 | Fill count | | | | [ | 7:0] | | | | 0x7F | Number of<br>words to us<br>for fill or<br>dump. | | Addr.<br>(Hex) | Parameter Name | Bit 7<br>(MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0<br>(LSB) | Default<br>Value<br>(Hex) | Default<br>Notes/<br>Comments | |----------------|-------------------|----------------|-------------------------------------------------------------------------------------------------------|----------------|--------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------|---------------------------|---------------------------------------------------------------------------------------| | 0x105 | Settle Count0 | [7:0] | | | | | | | | | LSBs settling<br>time given to<br>ADC before<br>initiating fill. | | 0x106 | Settle Count1 | | [7:0] | | | | | | | | MSBs settling<br>time given to<br>ADC before<br>initiating fill. | | 0x107 | Dump control | | [7:3] = reserved 0 = Readback mode: slave 00 = off 1 = 01 = parallel master 10 = SPORT 11 = reserved | | | | | | | 0 | Customer<br>drives<br>SP_SCLK,<br>SP_SDFS in<br>slave mode. | | 0x10A | FIFO status | | | [7:3] = reserv | ved | | Over-<br>range | Empty | Full | 0 | | | 0x10B | FIFO Dump Data0 | | | | [7:0 | )] = LSBs | | | | 0 | LSBs readback data. | | 0x10C | FIFO Dump Data1 | | [7:4] = reserved [3:0] = MSBs | | | | | | | 0 | MSBs upper<br>four bits<br>readback<br>data. | | 0x10F | Read Offset Data0 | | [7:0] = LSBs | | | | | | | | LSBs offset to<br>RAM, allowing<br>subsegments<br>of data cap-<br>ture to be<br>read. | | 0x110 | Read Offset Data1 | [7:6] = 1 | reserved | | | [5:0 | ] = MSBs | | | 0 | MSB's offset. | | 0x111 | PPORT control | [ | 7:5] = reser | ved | | Divide ratio = $2 \times$ (bit word):<br>00100 = divide by 8 (default)<br><br>01111 = divide by 30<br>1xxxx = divide by 32 | | | | | CMOS parallel<br>port divide<br>rate. | | 0x112 | SPORT control | [ | 7:5] = reser | ved | | Divid<br>00100<br>0<br>1 | 0x04 | Serial port<br>divide rate. | | | | | 0x13A | FIFO test BIST | [ | 7:5] = reser | ved | 0011 = | 1xxx<br>0111<br>0110 = 1:<br>0101 = 1:<br>0100<br>= checkerbo<br>12't<br>= checkerbo<br>12'd<br>0001 = dec | mode for the ereserved 2'hFFF (-1 LS 2'h001 (+1 LS 2) = PN data pard (12'hAAA,) pard (12'h555 h555,) crementing rarementing ra | B)<br>B)<br>A, 12'h555,<br>, 12'hAAA, | FIFO<br>BIST<br>enable | 0 | | $<sup>^{1}</sup>$ X = don't care. ### THEORY OF OPERATION The on-chip FIFO allows small snapshots of time to be captured via the ADC and read back at a lower rate. This reduces the constraints of signal processing by transferring the captured data at an arbitrary time and at a much lower sample rate. #### **FIFO OPERATION** The capture of the data can be signaled through writes to the SPI port by pulsing the FILL± pins. The transaction diagram shown in Figure 36 illustrates the loading of the FIFO. At Event 1, the FIFO is instructed to fill either by asserting the FILL± pins or via a write to the SPI bits. FILL± pin operation can be delayed by a programmable fill hold-off counter so that the FIFO data can be surrounding a fill event. The FIFO then loads itself with data. The number of samples of data is determined by the SPI fill count register (0x104). This is an 8-bit register with values from 0 to 255. The number of samples placed in the FIFO is determined by the following equation: Number of Samples = $$(FILL\_CNT + 1) \times 64$$ After the FIFO has begun filling at Event 2, the AD6641 asserts a full flag to indicate that the FIFO has finished capturing data and enters a wait state in which the device waits to receive the dump instruction from the DUMP pin or the SPI. After the data has been shifted (Event 4), the FIFO goes into the idle state and waits for another fill command. During the idle state, the ADC can optionally be placed into standby mode to save power. If the ADC powers down in the idle state, initiating a fill operation (Event 1) powers up the ADC. In this mode, the ADC waits for settle count cycles (0x105, 0x106) before capturing the data. Settle count is programmable from the SPI port and allows the analog circuitry to stabilize before taking data. An intelligent trade-off between speed of acquisition and accuracy can be made by using this register. The data can be read back through any of the three output interfaces at a low data rate, which further saves power. If the SPI or SPORT is used to read back the data, the interface can require as few as three pins. A full flag and an empty flag are provided to signal the state of the FIFO. The FIFO status register (0x10A) in the SPI also allows this to be monitored via software. ### Single Capture Mode The FIFO can be placed into single capture mode by writing the FIFO fill mode bits in the fill control register (0x101[3:2]) to 00. In the single capture mode, the user initiates a capture either by driving the FILL± pins high or by initiating a fill command through the SPI port by writing the standby after fill bit (0x101[0]). This powers up the ADC (if needed) after a programmable amount of time as determined by the SPI settle count registers (0x105, 0x106). If Bit 0 of the 0x101 register in the SPI is set, the ADC returns to standby mode after the capture is complete. ### **Fill Pin Timing** A fill of the FIFO can be initiated by asserting the differential FILL± pins. When a pulse is detected on the FILL± pins, the FIFO is filled. ### **Dump Pin Timing** A readback of the FIFO can be initiated by asserting the DUMP pin. When a logic high is detected on the DUMP pin, the FIFO data is available through the chosen interface. ### **SPORT Master Mode (Single Capture)** Details of the transaction diagram for serial master mode are shown in Figure 39 for single capture mode with the SDO output. Clock cycles are approximate because the fill and dump signals can be driven asynchronously. In this example, SCLK is derived from the master clock with a divide by 8 programmed from the SPI. #### Fill Pulse (1) The FIFO captures data after a fill signal (high level) is detected on the rising edge of the sampling clock. In synchronous operation, a valid high level is accomplished by adhering to the setup and hold times specified. For nonsynchronous control, the fill signal can be widened to accommodate two or more clock cycles to guarantee capture of a high level. Fill count (0x104) is reset on the rising edge of the clock and is incremented on subsequent clock cycles only after the fill signal returns low. A new fill signal at any point during the capture resets the counter and begins filling the FIFO. ### **Empty Signal (2)** After the FIFO state machine has begun loading data, the empty signal goes low 24 clock cycles after the fill signal was last sampled high. ### Full Signal (3) The full signal indicates when the FIFO has been filled and is driven high when the number of samples specified has been captured in the FIFO, where Number of Samples = $(FILL\_CNT + 1) \times 64$ The time at which the full signal goes high is based on $(FILL\_CNT + 1) \times 64 + 13$ clock cycles after the fill signal was last sampled high. ### Dump Signal (4)—Transition to High The dump signal initiates reading data from the FIFO. Dump is enabled with a high level and should be initiated only after the full signal goes high. The dump signal should be held high until all data has been read out of the FIFO. ### SCLK Signal (5) The SCLK (serial clock) signal is configured as an output from the device when in the master mode of operation. SCLK begins cycling five ADC clock cycles after the dump signal is sampled high and continues cycling up until one additional cycle after the empty signal goes high. SCLK then remains low until the next dump operation. ### SDFS Signal (6) The SDFS (serial data frame sync) signal is configured as an output from the device when in the master mode of operation. Frame synchronization begins 15 ADC clock cycles after the dump signal is sampled. ### **Dump Signal (7)—Transition to Low** A dump signal transition to low is applied after data has been read out of the FIFO. ### Empty Signal (8)—Transition to High The empty signal transitions to high after data has been output from the FIFO based on the clock cycle count of (FILL\_CNT + 1) × 64. The transition occurs 76 ADC clock cycles after the last LSB(s) of data have been output on the serial port. ### Parallel Master Mode (Single Capture) Details of the transaction diagram for parallel master mode are shown in Figure 40 with the PD[11:0] output word. Clock cycles are approximate because the fill and dump signals can be driven asynchronously. In this example, PCLK± is derived from the master clock with a divide by 8 programmed from the SPI. ### Fill Pulse (1) The FIFO captures data after a fill signal (high level) is detected on the rising edge of the sampling clock. In synchronous operation, a valid high level is accomplished by adhering to the setup and hold times specified. For nonsynchronous control, the fill signal can be widened to accommodate two or more clock cycles to guarantee capture of a high level. Fill count (0x104) is reset on the rising edge of the clock and is incremented on subsequent clock cycles only after the fill signal returns low. A new fill signal at any point during the capture resets the counter and begins filling the FIFO. ### **Empty Signal (2)** After the FIFO state machine has begun loading data, the empty signal goes low 24 clock cycles after the fill signal was last sampled high. ### Full Signal (3) The full signal indicates when the FIFO has been filled and is driven high when the number of samples specified has been captured in the FIFO, where Number of Samples = $(FILL\_CNT + 1) \times 64$ The time at which the full signal goes high is based on $(FILL\_CNT + 1) \times 64 + 13$ clock cycles after the fill signal was last sampled high. ### Dump Signal (4)—Transition to High The dump signal initiates reading data from the FIFO. Dump is enabled with a high level and should be initiated only after the full signal goes high. The dump signal should be held high until all data has been read out of the FIFO. ### PCLK± Signal (5) The PCLK± (parallel clock) signal is configured as an output from the device. PCLK± begins cycling 71 ADC clock cycles after the dump signal is sampled high. PCLK± goes low after the last data is read out of the FIFO and remains low until the next dump operation. ### PD[11:0] Signal (6) The PD (parallel data) output provides 12 data bits (PD[11:0]) at a maximum rate of 1/8<sup>th</sup> of the sampling clock. Data begins after two PCLK± cycles (assuming the dump signal has been sampled). ### **Dump Signal (7)—Transition to Low** A dump signal transition to low is applied after data has been read out of the FIFO. ### Empty Signal (8)—Transition to High The empty signal transitions to high after data has been output from the FIFO based on the clock cycle count of (FILL\_CNT + 1) × 64. The transition occurs nine clock cycles after the last PCLK± rising edge. ### **Continuous Capture Mode** The FIFO can be placed into continuous capture mode by writing the FIFO fill mode bits in the fill control register (0x101[3:2]) to 01. In the continuous capture mode, data is loaded continuously into the FIFO and the FILL $\pm$ pins pulsing high is used to stop the operation. This allows the history of the samples that preceded an event to be captured. Figure 40. Parallel Mode Transaction Diagram #### FIFO OUTPUT INTERFACES The FIFO data is available through one of three interfaces. The data can be output on the serial data port (SPORT), the SPI port, or a 12-bit CMOS interface. The data port chosen must be selected from the SPI port before the data is read from the FIFO. Only one interface can be chosen at a time. The SPORT and SPI interfaces are powered via the SPI\_VDDIO pin and can support either 1.9 V or 3.3 V logic levels. #### **SPORT Interface** The SPORT consists of a clock (SP\_SCLK) and frame sync (SP\_SDFS) signal. The SP\_SCLK and SP\_SDFS signals are output from the AD6641 when the SPORT is configured as a bus master and are input to the device when it is configured as a slave port. #### Serial Data Frame (Serial Bus Master) The serial data transfer is initiated with SP\_SDFS. In master mode, the internal serial controller initiates SP\_SDFS after the dump input goes high requesting the data. SP\_SDFS is valid for one complete clock cycle prior to the data shift. On the next clock cycle, the AD6641 begins shifting out the data stream. ### **CMOS Output Interface** The data stored in the FIFO can also be accessed via a 12-bit parallel CMOS interface. The maximum output throughput supported by the AD6641 is in the 12-bit CMOS mode and is internally limited to 1/8<sup>th</sup> of the maximum input sample rate. Therefore, the output maximum output data rate is 62.5 MHz at a 500 MSPS input sample rate. See Figure 3 for the parallel CMOS mode output interface timing diagram. ### LVDS Output Interface The AD6641 differential outputs conform to the ANSI-644 LVDS standard on default power-up. This can be changed to a low power, reduced signal option similar to the IEEE 1596.3 standard using the SPI. This LVDS standard can further reduce the overall power dissipation of the device, which reduces the power by ~39 mW. The LVDS driver current is derived on chip and sets the output current at each output equal to a nominal 3.5 mA. A 100 $\Omega$ differential termination resistor placed at the LVDS receiver inputs results in a nominal ±350 mV differential or 700 mV p-p swing at the receiver. The AD6641 LVDS outputs facilitate interfacing with LVDS receivers in custom ASICs and FPGAs that have LVDS capability for superior switching performance in noisy environments. Single point-to-point net topologies are recommended with a 100 $\Omega$ termination resistor placed as close to the receiver as possible. No far-end receiver termination and poor differential trace routing may result in timing errors. It is recommended that the trace length be no longer than 24 inches and that the differential output traces be kept close together and at equal lengths. The data on the LVDS output port is interleaved in a MSB/LSB format. PCLK± is generated by dividing the ADC sample clock by the programmed decimation rate (8 to 32, even divides). The maximum rate of PCLK± is limited to 62.5 MHz. Figure 42. DDR LVDS Output MSB/LSB Interleaving with Decimate by 8 #### ANALOG INPUT AND VOLTAGE REFERENCE The analog input to the AD6641 is a differential buffer. For best dynamic performance, match the source impedances driving VIN+ and VIN- such that common-mode settling errors are symmetrical. The analog input is optimized to provide superior wideband performance and requires that the analog inputs be driven differentially. SNR and SINAD performance degrades significantly if the analog input is driven with a single-ended signal. A wideband transformer, such as Mini-Circuits\* ADT1-1WT, can provide the differential analog inputs for applications that require a single-ended-to-differential conversion. Both analog inputs are self-biased by an on-chip reference to a nominal 1.7 V. An internal differential voltage reference creates positive and negative reference voltages that define the 1.5 V p-p fixed span of the ADC core. This internal voltage reference can be adjusted by means of an SPI control. ### **VREF** The AD6641 VREF pin (Pin 31) allows the user to monitor the on-board voltage reference or provide an external reference (requires configuration through the SPI). The three optional settings are internal $V_{\text{REF}}$ (pin is connected to 20 $k\Omega$ to ground), export $V_{\text{REF}}$ , and import $V_{\text{REF}}$ . Do not attach a bypass capacitor to this pin. VREF is internally compensated and additional loading may impact performance. ### **CONFIGURATION USING THE SPI** Three pins define the SPI of the AD6641: SCLK, SDIO, and CSB (see Table 11). SCLK (a serial clock) is used to synchronize the read and write data presented from and to the AD6641. SDIO (serial data input/output) is a bidirectional pin that allows data to be sent to and read from the internal memory map registers. CSB (chip select) is an active low control that enables or disables the read and write cycles. Table 11. Serial Port Interface Pins | Pin | Function | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCLK | Serial clock. Serial shift clock input. SCLK is used to synchronize serial interface reads and writes. | | SDIO | Serial data input/output. Bidirectional pin that serves as an input or an output, depending on the instruction being sent and the relative position in the timing frame. | | CSB | Chip select (active low). This control gates the read and write cycles. | The falling edge of the CSB pin, in conjunction with the rising edge of the SCLK pin, determines the start of the framing. An example of the serial timing can be found in Figure 43 (for symbol definitions, see Table 5). CSB can be held low indefinitely, which permanently enables the device; this is called streaming. CSB can stall high between bytes to allow additional external timing. When CSB is tied high, SPI functions are placed in high impedance mode. During an instruction phase, a 16-bit instruction is transmitted. The first bit of the first byte in a serial data transfer frame indicates whether a read command or a write command is issued. Data follows the instruction phase, and its length is determined by the W0 and W1 bits. All data is composed of 8-bit words. The instruction phase determines whether the serial frame is a read or write operation, allowing the serial port to be used both to program the chip and to read the contents of the on-chip memory. If the instruction is a read operation, the serial data input/output (SDIO) pin changes direction from an input to an output at the appropriate point in the serial frame. Data can be sent in MSB first mode or in LSB first mode. MSB first is the default mode on power-up and can be changed via the SPI port configuration register. For more information about this and other features, see the AN-877 Application Note, *Interfacing to High Speed ADCs via SPI*. Figure 43. Serial Port Interface Timing Diagram ### **OUTLINE DIMENSIONS** Figure 44. 56-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 8 mm × 8 mm Body, Very Thin Quad (CP-56-1) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | |--------------------|-------------------|-------------------------------------------------------------------|----------------| | AD6641BCPZ-500 | −40°C to +85°C | 56-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-56-1 | | AD6641BCPZRL7-500 | −40°C to +85°C | 56-Lead Lead Frame Chip Scale Package [LFCSP_VQ], 7"Tape and Reel | CP-56-1 | | AD6641-500EBZ | | Evaluation Board | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331