**Freescale Semiconductor Technical Data**

# **MPC8378E PowerQUICC II Pro Processor Hardware Specifications**

This document provides an overview of the MPC8378E PowerQUICC II Pro processor features, including a block diagram showing the major functional components. This chip is a cost-effective, low-power, highly integrated host processor that addresses the requirements of several printing and imaging, consumer, and industrial applications, including main CPUs and I/O processors in printing systems, networking switches and line cards, wireless LANs (WLANs), network access servers (NAS), VPN routers, intelligent NIC, and industrial controllers. This chip extends the PowerQUICC family, adding higher CPU performance, additional functionality, and faster interfaces while addressing the requirements related to time-to-market, price, power consumption, and package size.

# <span id="page-0-0"></span>**1 Overview**

This chip incorporates the e300c4s core, which includes 32 KB of L1 instruction and data caches and on-chip memory management units (MMUs). The device offers two enhanced three-speed 10, 100, 1000 Mbps Ethernet interfaces, a DDR1/DDR2 SDRAM memory controller, a flexible, a 32-bit local bus controller, a 32-bit PCI controller, an optional dedicated security engine, a USB 2.0 dual-role controller, a programmable interrupt

#### **Contents**



Freescale reserves the right to change the detail specifications as may be required to permit improvements in the design of its products.

© 2008-2012 Freescale Semiconductor, Inc. All rights reserved.



controller, dual  $I^2C$  controllers, a 4-channel DMA controller, an enhanced secured digital host controller, and a general-purpose I/O port. This figure shows the block diagram of the chip.





The following features are supported in the chip:

- e300c4s core built on Power Architecture® technology with 32 KB instruction cache and 32 KB data cache, a floating point unit, and two integer units
- DDR1/DDR2 memory controller supporting a 32/64-bit interface
- Peripheral interfaces, such as a 32-bit PCI interface with up to 66-MHz operation
- 32-bit local bus interface running up to 133-MHz
- USB 2.0 (full/high speed) support
- Power management controller for low-power consumption
- High degree of software compatibility with previous-generation PowerQUICC processor-based designs for backward compatibility and easier software migration
- Optional security engine provides acceleration for control and data plane security protocols

The optional security engine (SEC 3.0) is noted with the extension "E" at the end. It allows CPU-intensive cryptographic operations to be offloaded from the main CPU core. The security-processing accelerator provides hardware acceleration for the DES, 3DES, AES, SHA-1, and MD-5 algorithms.

In addition to the security engine, new high-speed interfaces, such as SGMII interface on enhanced Ethernet and PCI Express, are included. This table compares the differences between MPC837xE derivatives and provides the number of ports available for each interface.

**Descriptions MPC8377E MPC8378E MPC8379E** SGMII | 0 | 2 | 0 PCI Express® 2 2 0 SATA 2 0 4

**Table 1. High-Speed Interfaces on the MPC8377E, MPC8378E, and MPC8379E**

# **1.1 DDR Memory Controller**

The DDR1/DDR2 memory controller includes the following features:

- Single 32- or 64-bit interface supporting both DDR1 and DDR2 SDRAM
- Support for up to 400-MHz data rate
- Support up to 4 chip selects
- 64-Mbit to 2-Gbit (for DDR1) and to 4-Gbit (for DDR2) devices with  $\times 8/\times 16/\times 32$  data ports (no direct ×4 support)
- Support for up to 32 simultaneous open pages
- Supports auto refresh
- On-the-fly power management using CKE
- 1.8-/2.5-V SSTL2 compatible I/O

# **1.2 USB Dual-Role Controller**

The USB controller includes the following features:

- Supports USB on-the-go mode, including both device and host functionality, when using an external ULPI (UTMI + low-pin interface)  $PHY$
- Complies with *USB Specification, Rev. 2.0*
- Supports operation as a stand-alone USB device
	- Supports one upstream facing port
	- Supports three programmable USB endpoints
- Supports operation as a stand-alone USB host controller
	- Supports USB root hub with one downstream-facing port
	- Enhanced host controller interface (EHCI) compatible
- Supports high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operation; low-speed operation is supported only in host mode
- Supports UTMI + low pin interface (ULPI)

# **1.3 Dual Enhanced Three-Speed Ethernet Controllers (eTSECs)**

The eTSECs include the following features:

- Two enhanced Ethernet interfaces can be used for RGMII/MII/RMII/RTBI/SGMII
- Two controllers conform to IEEE Std 802.3®, IEEE 802.3u, IEEE 802.3x, IEEE 802.3z, IEEE 802.3au, IEEE 802.3ab, and IEEE Std 1588™ standards
- Support for Wake-on-Magic Packet<sup>™</sup>, a method to bring the device from standby to full operating mode
- MII management interface for external PHY control and status

# **1.4 Integrated Programmable Interrupt Controller (IPIC)**

The integrated programmable interrupt controller (IPIC) implements the necessary functions to provide a flexible solution for general-purpose interrupt control. The IPIC programming model is compatible with the MPC8260 interrupt controller, and it supports 8 external and 34 internal discrete interrupt sources. Interrupts can also be redirected to an external interrupt controller.

# **1.5 Power Management Controller (PMC)**

The power management controller includes the following features:

- Provides power management when the device is used in both host and agent modes
- Supports PCI Power Management 1.2 D0, D1, D2, and D3hot states
- Support for PME generation in PCI agent mode, PME detection in PCI host mode
- Supports Wake-on-LAN (Magic Packet), USB, GPIO, and PCI (PME input as host)
- Supports MPC8349E backward-compatibility mode

# **1.6 Serial Peripheral Interface (SPI)**

The serial peripheral interface (SPI) allows the device to exchange data between other PowerQUICC family chips, Ethernet PHYs for configuration, and peripheral devices such as EEPROMs, real-time clocks, A/D converters, and ISDN devices.

The SPI is a full-duplex, synchronous, character-oriented channel that supports a four-wire interface (receive, transmit, clock, and slave select). The SPI block consists of transmitter and receiver sections, an independent baud-rate generator, and a control unit.

# **1.7 DMA Controller, Dual I2C, DUART, Enhanced Local Bus Controller (eLBC), and Timers**

The device provides an integrated four-channel DMA controller with the following features:

- Allows chaining (both extended and direct) through local memory-mapped chain descriptors (accessible by local masters)
- Supports misaligned transfers

There are two  $I^2C$  controllers. These synchronous, multi-master buses can be connected to additional devices for expansion and system development.

The DUART supports full-duplex operation and is compatible with the PC16450 and PC16550 programming models. 16-byte FIFOs are supported for both the transmitter and the receiver.

The main component of the enhanced local bus controller (eLBC) is its memory controller, which provides a seamless interface to many types of memory devices and peripherals. The memory controller is responsible for controlling eight memory banks shared by a NAND Flash control machine (FCM), a general-purpose chip-select machine (GPCM), and up to three user-programmable machines (UPMs). As such, it supports a minimal glue logic interface to SRAM, EPROM, NOR Flash EPROM, NAND Flash, EPROM, burstable RAM, regular DRAM devices, extended data output DRAM devices, and other peripherals. The eLBC external address latch enable (LALE) signal allows multiplexing of addresses with data signals to reduce the device pin count.

The enhanced local bus controller also includes a number of data checking and protection features, such as data parity generation and checking, write protection, and a bus monitor to ensure that each bus cycle is terminated within a user-specified period. The local bus can operate at up to 133 MHz.

The system timers include the following features: periodic interrupt timer, real time clock, software watchdog timer, and two general-purpose timer blocks.

# **1.8 Security Engine**

The optional security engine is optimized to handle all the algorithms associated with IPSec, IEEE 802.11i, and iSCSI. The security engine contains one crypto-channel, a controller, and a set of crypto execution units (EUs). The execution units are as follows:

- Data encryption standard execution unit (DEU), supporting DES and 3DES
- Advanced encryption standard unit (AESU), supporting AES
- Message digest execution unit (MDEU), supporting MD5, SHA1, SHA-256, and HMAC with any algorithm
- One crypto-channel supporting multi-command descriptor chains

# **1.9 PCI Controller**

The PCI controller includes the following features:

- *PCI Specification Revision 2.3* compatible
- Single 32-bit data PCI interface operates at up to 66 MHz
- PCI 3.3-V compatible (not 5-V compatible)
- Support for host and agent modes
- On-chip arbitration, supporting 5 external masters on PCI
- Selectable hardware-enforced coherency

# **1.10 PCI Express Controller**

The PCI Express controller includes the following features:

- PCI Express 1.0a compatible
- Two  $\times$ 1 links or one  $\times$ 2 link width
- Auto-detection of number of connected lanes
- Selectable operation as root complex or endpoint
- Both 32- and 64-bit addressing
- 128-byte maximum payload size
- Support for MSI and INTx interrupt messages
- Virtual channel 0 only
- Selectable Traffic Class
- Full 64-bit decode with 32-bit wide windows
- Dedicated four channel descriptor-based DMA engine per interface

# **1.11 Enhanced Secured Digital Host Controller (eSDHC)**

The enhanced SD host controller (eSDHC) has the following features:

- Conforms to *SD Host Controller Standard Specification, Rev 2.0* with Test Event register support.
- Compatible with the *MMC System Specification, Rev 4.0*
- Compatible with the *SD Memory Card Specification, Rev 2.0*, and supports High Capacity SD memory cards
- Compatible with the *SDIO Card Specification Rev, 1.2*
- Designed to work with SD Memory, miniSD Memory, SDIO, miniSDIO, SD Combo, MMC, MMC*plus*, MMC 4x, and RS-MMC cards
- SD bus clock frequency up to 50 MHz
- Supports 1-/4-bit SD and SDIO modes, 1-/4-bit MMC modes
- Supports internal DMA capabilities

# <span id="page-5-0"></span>**2 Electrical Characteristics**

This section provides the AC and DC electrical specifications and thermal characteristics for the chip. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

# **2.1 Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

# **2.1.1 Absolute Maximum Ratings**

<span id="page-6-6"></span>This table provides the absolute maximum ratings.





**Notes:**

<span id="page-6-0"></span>1. Functional and tested operating conditions are given in [Table 3.](#page-7-0) Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

<span id="page-6-1"></span>2. **Caution:** MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.

- <span id="page-6-4"></span>3. **Caution:** OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- <span id="page-6-3"></span>4.  $(M,O)V_{IN}$  and  $MV_{REF}$  may overshoot/undershoot to a voltage and for a maximum duration as shown in [Figure 2](#page-8-0).
- <span id="page-6-5"></span>5. Overshoot/undershoot by OV<sub>IN</sub> on the PCI interface does not comply to the PCI Electrical Specification for 3.3-V operation, as shown in [Figure 2.](#page-8-0)

<span id="page-6-2"></span>6. L[1,2]\_nV<sub>DD</sub> includes SDAV<sub>DD</sub><sub>0</sub>, XCOREV<sub>DD</sub>, and XPADV<sub>DD</sub> power inputs.

# **2.1.2 Power Supply Voltage Specification**

This table provides recommended operating conditions for the device. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

<span id="page-7-0"></span>

### **Table 3. Recommended Operating Conditions**

**Notes:**

<span id="page-7-1"></span>1.  $GV_{DD}$ ,  $OV_{DD}$ ,  $AV_{DD}$ , and  $V_{DD}$  must track each other and must vary in the same direction—either in the positive or negative direction.

<span id="page-7-2"></span>2. AV<sub>DD</sub> is the input to the filter discussed in [Section 24.1, "PLL Power Supply Filtering,](#page-120-1)" and is not necessarily the voltage at the AVDD pin.

<span id="page-7-3"></span>3. L[1,2]\_ $nV_{DD}$ , SDAV<sub>DD\_0</sub>, XCOREV<sub>DD</sub>, and XPADV<sub>DD</sub> power inputs.

This figure shows the undershoot and overshoot voltages at the interfaces of the device.



**Note:**

1. Note that t<sub>interface</sub> refers to the clock period associated with the bus clock interface. 2. Note that with the PCI overshoot allowed (as specified above), the device does not fully comply with the maximum AC ratings and device protection guideline outlined in the PCI Rev. 2.3 Specification (Section 4.2.2.3).

### Figure 2. Overshoot/Undershoot Voltage for GV<sub>DD</sub>/LV<sub>DD</sub>/OV<sub>DD</sub>/LBV<sub>DD</sub>

### <span id="page-8-0"></span>**2.1.3** chip**Output Driver Characteristics**

This table provides information on the characteristics of the output driver strengths. The values are preliminary estimates.





Note:

<span id="page-8-1"></span>1. Specialized SerDes output capabilities are described in the relevant sections of these specifications (such as SGMII and PCI Express)

# **2.2 Power Sequencing**

The device requires its power rails to be applied in a specific sequence in order to ensure proper device operation. During the power ramp up, before the power supplies are stable and if the I/O voltages are supplied before the core voltage, there may be a period of time that all input and output pins will actively be driven and cause contention and excessive current. To avoid actively driving the I/O pins and to eliminate excessive current draw, apply the core voltages ( $V_{DD}$  and  $AV_{DD}$ ) before the I/O voltages and assert PORESET before the power supplies fully ramp up.  $V_{DD}$  and  $AV_{DD}$  must reach 90% of their nominal value before  $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$  reach 10% of their value, see the following figure. I/O voltage supplies—GV<sub>DD</sub>, LV<sub>DD</sub>, and OV<sub>DD</sub>—do not have any ordering requirements with respect to one another.



**Figure 3. Power-Up Sequencing Example**

Note that the SerDes power supply  $(L[1,2]_nV_{DD})$  should follow the same timing as the core supply  $(V_{DD})$ .

The device does not require the core supply voltage and I/O supply voltages to be powered down in any particular order.

# <span id="page-9-0"></span>**3 Power Characteristics**

The estimated typical power dissipation for the chip device is shown in this table.

| (MHz) | <b>Core Frequency   CSB/DDR Frequency</b><br>(MHz) |      | Sleep Power Typical Application Typical Application Max Application<br>  at T <sub>i</sub> = 65°C (W) <sup>2</sup>   at T <sub>i</sub> = 65°C (W) <sup>2</sup>   at T <sub>i</sub> = 125°C (W) <sup>3</sup>   at T <sub>i</sub> = 125°C (W) <sup>4</sup> |     |     |
|-------|----------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|
| 333   | 333                                                | 1.45 | 1.9                                                                                                                                                                                                                                                      | 3.2 | 3.8 |
|       | 167                                                | 1.45 | 1.8                                                                                                                                                                                                                                                      | 3.0 | 3.6 |
| 400   | 400                                                | 1.45 | 2.0                                                                                                                                                                                                                                                      | 3.3 | 4.0 |
|       | 266                                                | 1.45 | 1.9                                                                                                                                                                                                                                                      | 3.1 | 3.8 |

**Table 5. Power Dissipation [1](#page-10-0)**



### **Table 5. Power Dissipation 1 (continued)**

#### **Notes:**

<span id="page-10-0"></span>1. The values do not include I/O supply power  $(OV_{DD}$ , LV<sub>DD</sub>, GV<sub>DD</sub>) or AV<sub>DD</sub>. For I/O power values, see [Table 6](#page-11-0).

<span id="page-10-1"></span>2. Typical power is based on a voltage of V<sub>DD</sub> = 1.0 V for core frequencies ≤ 667 MHz or V<sub>DD</sub> = 1.05 V for core frequencies of 800 MHz, and running a Dhrystone benchmark application.

<span id="page-10-2"></span>3. Typical power is based on a voltage of V<sub>DD</sub> = 1.0 V for core frequencies ≤ 667 MHz or V<sub>DD</sub> = 1.05 V for core frequencies of 800 MHz, and running a Dhrystone benchmark application.

<span id="page-10-3"></span>4. Maximum power is based on a voltage of V<sub>DD</sub> = 1.0 V for core frequencies ≤ 667 MHz or V<sub>DD</sub> = 1.05 V for core frequencies of 800 MHz, worst case process, and running an artificial smoke test.

This table shows the estimated typical I/O power dissipation for the device.

<span id="page-11-0"></span>

### **Table 6. Typical I/O Power Dissipation**

| Interface             | <b>Parameter</b>        | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub> /LBV <sub>DD</sub><br>(2.5 V) | $\mathsf{OV}_{\mathsf{DD}}$<br>(3.3 V) | LV <sub>DD</sub> | $LV_{DD}$<br>$(3.3 V)$ $(2.5 V)$ | $L[1,2]$ $nV_{DD}$<br>(1.0 V) | Unit | <b>Comments</b>                              |
|-----------------------|-------------------------|-----------------------------|------------------------------------------------|----------------------------------------|------------------|----------------------------------|-------------------------------|------|----------------------------------------------|
|                       | MII or RMII             |                             |                                                |                                        | 0.02             |                                  |                               | W    | Multiply by<br>number of<br>interfaces used. |
| eTSEC I/O<br>$Load =$ | SGMII                   |                             |                                                |                                        |                  |                                  | 0.029                         | W    |                                              |
| $25$ pf               | RGMII or<br><b>RTBI</b> |                             |                                                |                                        |                  | 0.05                             |                               | W    |                                              |
| <b>USB</b>            | 12 Mbps                 |                             |                                                | 0.01                                   |                  |                                  |                               | W    |                                              |
| (60MHz<br>Clock)      | 480 Mbps                |                             |                                                | 0.2                                    |                  |                                  |                               | W    |                                              |
| SerDes                | per lane                |                             |                                                |                                        |                  |                                  | 0.029                         | W    |                                              |
| Other I/O             |                         |                             |                                                | 0.01                                   |                  |                                  |                               | W    |                                              |

**Table 6. Typical I/O Power Dissipation (continued)**

**Note:** The values given are for typical, and not worst case, switching.

# <span id="page-12-0"></span>**4 Clock Input Timing**

This section provides the clock input DC and AC electrical characteristics for the chip. Note that the PCI\_CLK/PCI\_SYNC\_IN signal or CLKIN signal is used as the PCI input clock depending on whether the device is configured as a host or agent device. CLKIN is used when the device is in host mode.

# **4.1 DC Electrical Characteristics**

This table provides the clock input (CLKIN/PCI\_CLK) DC timing specifications for the device.





**Note:** 

<span id="page-12-1"></span>1. In PCI agent mode, this specification does not comply with PCI 2.3 Specification.

# **4.2 AC Electrical Characteristics**

The primary clock source for the device can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. This table provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the device.



### **Table 8. CLKIN AC Timing Specifications**

#### **Notes:**

- <span id="page-13-0"></span>1. **Caution:** The system, core and security block must not exceed their respective maximum or minimum operating frequencies.
- <span id="page-13-2"></span>2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 V and 2.7 V.
- <span id="page-13-3"></span>3. Timing is guaranteed by design and characterization.
- <span id="page-13-4"></span>4. This represents the total input jitter-short term and long term-and is guaranteed by design.
- <span id="page-13-5"></span>5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be < 500 kHz at –20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter.
- <span id="page-13-1"></span>6. Spread spectrum is allowed up to 1% down-spread on CLKIN/PCI\_CLK up to 60 KHz.

# **4.3 eTSEC Gigabit Reference Clock Timing**

This table provides the eTSEC gigabit reference clocks (EC\_GTX\_CLK125) AC timing specifications.

### **Table 9. EC\_GTX\_CLK125 AC Timing Specifications**

At recommended operating conditions with  $LV_{DD} = 2.5 \pm 0.125$  mV/ 3.3 V  $\pm$  165 mV



**Notes:**

- <span id="page-13-6"></span>1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5 and 2.0 V for LV<sub>DD</sub> = 2.5 V and from 0.6 and 2.7 V for  $LV_{DD} = 3.3 V$ .
- <span id="page-13-7"></span>2. EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. The EC\_GTX\_CLK125 duty cycle can be loosened from 47%/53% as long as the PHY device can tolerate the duty cycle generated by the eTSEC GTX\_CLK. See [Section 8.3.4, "RGMII and RTBI AC Timing Specifications,](#page-31-0)" for the duty cycle for 10Base-T and 100Base-T reference clock.

# <span id="page-14-0"></span>**5 RESET Initialization**

This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the chip.

# **5.1 RESET DC Electrical Characteristics**

This table provides the DC electrical characteristics for the RESET pins of the device.





**Notes:**

• This table applies for pins PORESET and HRESET. The PORESET is input pin, thus stated output voltages are not relevant.

• HRESET and SRESET are open drain pin, thus  $V_{OH}$  is not relevant for these pins.

# **5.2 RESET AC Electrical Characteristics**

This table provides the reset initialization AC timing specifications of the device.

**Table 11. RESET Initialization Timing Specifications**

| <b>Parameter/Condition</b>                                                                                                                                                   | Min | Max | Unit                     | <b>Note</b> |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------------|
| Required assertion time of HRESET to activate reset flow                                                                                                                     | 32  |     | t <sub>PCI</sub> SYNC IN |             |
| Required assertion time of PORESET with stable clock applied to CLKIN when<br>the device is in PCI host mode                                                                 | 32  |     | <sup>t</sup> CLKIN       | 2           |
| Required assertion time of PORESET with stable clock applied to PCI_CLK when<br>the device is in PCI agent mode                                                              | 32  |     | <sup>T</sup> PCI SYNC IN |             |
| HRESET assertion (output)                                                                                                                                                    | 512 |     | <sup>t</sup> PCI_SYNC_IN |             |
| <b>HRESET</b> negation to negation (output)                                                                                                                                  | 16  |     | <sup>t</sup> PCI_SYNC_IN |             |
| Input setup time for POR config signals (CFG_RESET_SOURCE[0:3],<br>CFG_CLKIN_DIV, and CFG_LBMUX) with respect to negation of PORESET<br>when the device is in PCI host mode  | 4   |     | <sup>t</sup> CLKIN       | 2           |
| Input setup time for POR config signals (CFG_RESET_SOURCE[0:3],<br>CFG_CLKIN_DIV, and CFG_LBMUX) with respect to negation of PORESET<br>when the device is in PCI agent mode | 4   |     | t <sub>PCI</sub> SYNC IN |             |
| Input hold time for POR config signals with respect to negation of HRESET                                                                                                    | 0   |     | ns                       |             |

### **Table 11. RESET Initialization Timing Specifications (continued)**



### **Notes:**

- <span id="page-15-1"></span>1. t<sub>PCI SYNC</sub> IN is the clock period of the input clock applied to PCI\_SYNC\_IN. When the device is In PCI host mode the primary clock is applied to the CLKIN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. See the MPC8379E Integrated Host Processor Reference Manual for more details.
- <span id="page-15-2"></span>2.  $t_{\text{CI KIN}}$  is the clock period of the input clock applied to CLKIN. It is only valid when the device is in PCI host mode. See the MPC8379E Integrated Host Processor Reference Manual for more details.
- <span id="page-15-3"></span>3. POR config signals consists of CFG\_RESET\_SOURCE[0:3], CFG\_LBMUX, and CFG\_CLKIN\_DIV.

### [Table 12](#page-15-4) provides the PLL lock times.

### **Table 12. PLL Lock Times**

<span id="page-15-4"></span>

**Note:** 

 • The device guarantees the PLL lock if the clock settings are within spec range. The core clock also depends on the core PLL ratio. See [Section 22, "Clocking](#page-107-0)," for more information.

# <span id="page-15-0"></span>**6 DDR1 and DDR2 SDRAM**

This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the chip. Note that DDR1 SDRAM is  $GV_{DD}(typ) = 2.5 V$  and DDR2 SDRAM is  $GV_{DD}(typ) = 1.8 V$ .

# **6.1 DDR1 and DDR2 SDRAM DC Electrical Characteristics**

This table provides the recommended operating conditions for the DDR2 SDRAM component(s) of the device when  $GV_{DD}(typ) = 1.8$  V.

Table 13. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

| <b>Parameter</b>                                 | Symbol                | Min<br>Max         |                                | Unit | <b>Note</b> |
|--------------------------------------------------|-----------------------|--------------------|--------------------------------|------|-------------|
| I/O supply voltage                               | GV <sub>DD</sub>      | 1.71               | 1.89                           | v    |             |
| I/O reference voltage                            | MV <sub>REF</sub>     | $0.49 \times GVDD$ | $0.51 \times$ GV <sub>DD</sub> | v    | 2, 5        |
| I/O termination voltage                          | $V_{TT}$              | $MV_{BFF}$ – 0.04  | $MV_{BFF}$ + 0.04              | v    | 3           |
| Input high voltage                               | $V_{\text{IH}}$       | $MV_{BFF} + 0.140$ | $GV_{DD} + 0.3$                | v    |             |
| Input low voltage                                | V <sub>IL</sub>       | $-0.3$             | $MV_{BFF}$ – 0.140             | v    |             |
| Output leakage current                           | $I_{OZ}$              | $-50$              | 50                             | μA   | 4           |
| Output high current ( $V_{\text{OUT}}$ = 1.40 V) | <b>I<sub>OH</sub></b> | $-13.4$            |                                | mA   |             |

### Table 13. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V (continued)



**Notes:**

<span id="page-16-0"></span>1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM GV<sub>DD</sub> at all times.

- <span id="page-16-1"></span>2. MV<sub>REF</sub> is expected to be equal to  $0.5 \times GW_{DD}$ , and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed  $\pm 2\%$  of the DC value.
- <span id="page-16-3"></span>3.  $V_{TT}$  is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MVREF. This rail should track variations in the DC level of MVREF.
- <span id="page-16-4"></span>4. Output leakage is measured with all outputs disabled, 0  $V \leq V_{\text{OUT}} \leq GV_{\text{DD}}$ .
- <span id="page-16-2"></span>5. See AN3665, "MPC837xE Design Checklist," for proper DDR termination.

[Table 14](#page-16-11) provides the DDR2 capacitance when  $GV<sub>DD</sub>(typ) = 1.8 V$ .



<span id="page-16-11"></span>

#### **Note:**

<span id="page-16-5"></span>1. This parameter is sampled. GV<sub>DD</sub> = 1.8 V ± 0.090 V, f = 1 MHz,  $T_A = 25^{\circ}$ C, V<sub>OUT</sub> = GV<sub>DD</sub>/2, V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

This table provides the recommended operating conditions for the DDR SDRAM component(s) when  $GV<sub>DD</sub>(typ) = 2.5 V.$ 





**Notes:**

<span id="page-16-6"></span>1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM GV<sub>DD</sub> at all times.

- <span id="page-16-7"></span>2. MV<sub>REF</sub> is expected to be equal to  $0.5 \times GV_{DD}$ , and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed  $\pm 2\%$  of the DC value.
- <span id="page-16-9"></span>3.  $V_{TT}$  is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to  $MV_{REF}$  This rail should track variations in the DC level of  $MV_{REF}$
- <span id="page-16-10"></span>4. Output leakage is measured with all outputs disabled, 0  $V \leq V_{\text{OUT}} \leq GV_{\text{DD}}$ .
- <span id="page-16-8"></span>5. See AN3665, "MPC837xE Design Checklist," for proper DDR termination.

<span id="page-17-3"></span>[Table 16](#page-17-3) provides the DDR capacitance when  $GV<sub>DD</sub>(typ) = 2.5$  V.

Table 16. DDR SDRAM Capacitance for GV<sub>DD</sub> (typ) = 2.5 V

| <b>Parameter</b>                        | <b>Symbol</b>    | Min | Max | Unit | <b>Note</b> |
|-----------------------------------------|------------------|-----|-----|------|-------------|
| Input/output capacitance: DQ, DQS       | $C_{IO}$         |     |     | рF   |             |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> |     | 0.5 | рF   |             |

**Note:** 

<span id="page-17-0"></span>1. This parameter is sampled. GV<sub>DD</sub> = 2.5 V ± 0.125 V, f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> = GV<sub>DD</sub>/2, V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

This table provides the current draw characteristics for  $MV_{REF}$ .

Table 17. Current Draw Characteristics for MV<sub>REF</sub>

| <b>Parameter</b>                                                           | Symbol | Min | Typ        | <b>Max</b> | Unit | <b>Note</b> |
|----------------------------------------------------------------------------|--------|-----|------------|------------|------|-------------|
| Current draw for MV <sub>REF</sub><br>DDR <sub>1</sub><br>DDR <sub>2</sub> | 'MVREF |     | 250<br>150 | 600<br>400 | μA   | 1, 2        |

**Note:** 

<span id="page-17-1"></span>1. The voltage regulator for  $MV_{REF}$  must be able to supply up to the stated maximum current.

<span id="page-17-2"></span>2. This current is divided equally between MVREF1 and MVREF2, where half the current flows through each pin.

# **6.2 DDR1 and DDR2 SDRAM AC Electrical Characteristics**

This section provides the AC electrical characteristics for the DDR SDRAM interface.

## **6.2.1 DDR1 and DDR2 SDRAM Input AC Timing Specifications**

This table provides the input AC timing specifications for the DDR2 SDRAM when GVDD(typ) = 1.8 V.

### **Table 18. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface**



This table provides the input AC timing specifications for the DDR1 SDRAM when  $GV<sub>DD</sub>(typ) = 2.5$  V.

### **Table 19. DDR1 SDRAM Input AC Timing Specifications for 2.5-V Interface**



This table provides the input AC timing specifications for the DDR1 and DDR2 SDRAM interface.



**Table 20. DDR1 and DDR2 SDRAM Input AC Timing Specifications**

**Note:** 

<span id="page-18-0"></span>1.  $t_{CISKEW}$  represents the total amount of skew consumed by the controller between MDQSn and any corresponding bit that will be captured with MDQSn. This should be subtracted from the total timing budget.

- <span id="page-18-1"></span>2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation:  $t_{DISKEW} = \pm [T/4 - It_{CISKEW}]$  where T is the MCK clock period and  $t_{CISKEW}$  is the absolute value of t<sub>CISKEW</sub>.
- <span id="page-18-2"></span>3. This specification applies only to DDR2 interface.

# **6.2.2 DDR1 and DDR2 SDRAM Output AC Timing Specifications**

This table shows the DDR1 and DDR2 SDRAM output AC timing specifications.







### **Table 21. DDR1 and DDR2 SDRAM Output AC Timing Specifications (continued)**

#### **Notes:**

<span id="page-19-0"></span>1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for</sub> inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example,  $t_{\text{DDKHAS}}$  symbolizes DDR timing (DD) for the time  $t_{\text{MCK}}$  memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.

- <span id="page-19-1"></span>2. All MCK/ $\overline{\text{MCK}}$  referenced measurements are made from the crossing of the two signals  $\pm 0.1$  V.
- <span id="page-19-2"></span>3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS.
- <span id="page-19-4"></span>4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in Note [1](#page-19-0). For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This will typically be set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8379E PowerQUICC II Pro Host Processor Reference Manual for a description and understanding of the timing modifications enabled by use of these bits.
- <span id="page-19-6"></span>5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data MDQ, ECC, or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- <span id="page-19-7"></span>6. All outputs are referenced to the rising edge of MCKn at the pins of the microprocessor. Note that  $t_{\text{DDKHMP}}$  follows the symbol conventions described in Note [1.](#page-19-0)
- <span id="page-19-3"></span>7. Clock Control register is set to adjust the memory clocks by 1/2 the applied cycle.
- <span id="page-19-5"></span>8. See AN3665, "MPC837xE Design Checklist," for proper DDR termination.

The minimum frequency for DDR2 is 250 MHz data rate (125 MHz clock), 167 MHz data rate (83 MHz clock) for DDR1. This figure shows the DDR1 and DDR2 SDRAM output timing for the MCK to MDQS skew measurement (t<sub>DDKHMH</sub>).



**Figure 4. DDR Timing Diagram for t<sub>DDKHMH</sub>** 

This figure shows the DDR1 and DDR2 SDRAM output timing diagram.



**Figure 5. DDR1 and DDR2 SDRAM Output Timing Diagram**

This figure provides AC test load for the DDR bus.



**Figure 6. DDR AC Test Load**

# <span id="page-21-0"></span>**7 DUART**

This section describes the DC and AC electrical specifications for the DUART interface of the chip.

# **7.1 DUART DC Electrical Characteristics**

This table provides the DC electrical characteristics for the DUART interface of the device.



### **Table 22. DUART DC Electrical Characteristics**

**Note:** The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in [Table 2](#page-6-6).

# **7.2 DUART AC Electrical Specifications**

this table provides the AC timing parameters for the DUART interface of the device.

### **Table 23. DUART AC Timing Specifications**



**Notes:**

- <span id="page-21-1"></span>1. Actual attainable baud rate will be limited by the latency of interrupt processing.
- <span id="page-21-2"></span>2. The middle of a start bit is detected as the  $8^{th}$  sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# <span id="page-22-0"></span>**8 Ethernet: Enhanced Three-Speed Ethernet (eTSEC)**

This section provides the AC and DC electrical characteristics for the enhanced three-speed Ethernet controller.

# **8.1 SGMII Interface Electrical Characteristics**

Each SGMII port features a 4-wire AC-coupled serial link from the dedicated SerDes1 interface of the MPC8378E as shown in [Figure 7](#page-22-1), where  $C_{TX}$  is the external (on board) AC-coupled capacitor. Each output pin of the SerDes transmitter differential pair features 50-Ω output impedance. Each input of the SerDes receiver differential pair features 50-Ω on-die termination to SGND\_SRDS*n* (xcorevss). The reference circuit of the SerDes transmitter and receiver is shown in [Figure 65.](#page-88-1)

When an eTSEC port is configured to operate in SGMII mode, the parallel interface's output signals of this eTSEC port can be left floating. Also, when operating in SGMII mode, the eTSEC EC\_GTX\_CLK125 clock is not required for this port. Instead, the SerDes reference clock is required on L1\_SD\_REF\_CLK and  $\overline{L1\_SD\_REF\_CLK}$  pins.



**Figure 7. 4-Wire AC-Coupled SGMII Serial Link Connection Example**

# <span id="page-22-1"></span>**8.2 Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—SGMII/MII/RGMII/RTBI/RMII DC Electrical Characteristics**

The electrical characteristics specified here apply to serial gigabit media independent interface (SGMII), media independent interface (MII), reduced gigabit media independent interface (RGMII), reduced ten-bit interface (RTBI), reduced media independent interface (RMII) signals, management data input/output (MDIO) and management data clock (MDC).

The MII and RMII interfaces are defined for 3.3 V, while the RGMII and RTBI interfaces can be operated at 2.5 V. The SGMII interface conforms to the *Serial-GMII Specification Version 1.8* with some exceptions. The RGMII and RTBI interfaces follow the *Reduced Gigabit Media-Independent Interface (RGMII) Specification Version 1.3*. The RMII interface follows the *RMII Consortium RMII Specification Version 1.2*.

## **8.2.1 MII, RMII, RGMII, and RTBI DC Electrical Characteristics**

MII and RMII drivers and receivers comply with the DC parametric attributes specified in [Table 24](#page-23-0) and [Table 25.](#page-23-1) The RGMII and RTBI signals in [Table 25](#page-23-1) are based on a 2.5 V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

<span id="page-23-0"></span>

| <b>Parameter</b>                                                     | Symbol                                 | Min        | Max                       | Unit   | <b>Note</b> |
|----------------------------------------------------------------------|----------------------------------------|------------|---------------------------|--------|-------------|
| Supply voltage 3.3 V                                                 | LV <sub>DD1</sub><br>LV <sub>DD2</sub> | 3.13       | 3.47                      | $\vee$ |             |
| Output high voltage<br>$(LV_{DD1}/LV_{DD2} = Min, I_{OH} = -4.0 mA)$ | V <sub>OH</sub>                        | 2.40       | $LV_{DD1}/LV_{DD2} + 0.3$ | v      |             |
| Output low voltage<br>$(LV_{DD1}/LV_{DD2} = Min, I_{OL} = 4.0 mA)$   | $V_{OL}$                               | <b>GND</b> | 0.50                      | $\vee$ |             |
| Input high voltage                                                   | V <sub>IH</sub>                        | 2.0        | $LVDD1/LVDD2 + 0.3$       | V      |             |
| Input low voltage                                                    | $V_{IL}$                               | $-0.3$     | 0.90                      | $\vee$ |             |
| Input high current<br>$(V_{IN} = LV_{DD1}$ , $V_{IN} = LV_{DD2}$ )   | ŀщ                                     |            | 30                        | μA     |             |
| Input low current<br>$(V_{IN} = GND)$                                | կե                                     | $-600$     |                           | μA     |             |

**Table 24. MII and RMII DC Electrical Characteristics**

**Notes:**

1. LV $_{DD1}$  supports eTSEC 1. LV $_{DD2}$  supports eTSEC 2.

<span id="page-23-1"></span>

### **Table 25. RGMII and RTBI DC Electrical Characteristics**

| <b>Parameter</b>                                               | Symbol | Min   | Max   | Unit | <b>Note</b> |
|----------------------------------------------------------------|--------|-------|-------|------|-------------|
| Input high current<br>$(V_{IN} = LV_{DD1}, V_{IN} = LV_{DD2})$ | ЧΗ     |       | $-20$ | μA   |             |
| Input low current<br>$(V_{IN} = GND)$                          | "IL    | $-20$ |       | μA   |             |

**Table 25. RGMII and RTBI DC Electrical Characteristics (continued)**

**Notes:**

1. LV $_{DD1}$  supports eTSEC 1. LV $_{DD2}$  supports eTSEC 2.

## **8.2.2 SGMII DC Electrical Characteristics**

[Table 26](#page-24-0) and [Table 27](#page-25-0) describe the SGMII DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs  $(L1\_SD1\_TXn$  and  $\overline{L1\_SD1\_TXn}$  as depicted in [Figure 8](#page-26-0).

### **NOTE**

The voltage levels of the transmitter and the receiver depend on the SerDes control registers which should be programmed at the recommended values for SGMII protocol  $(L1_nV_{DD} = 1.0 V)$ .

#### <span id="page-24-0"></span>Parameter | Symbol | Min | Typ | Max | Unit | Note Supply voltage  $(L1\_SDAV<sub>DD</sub>0,$  $L1$ <sub>\_</sub>XCOREV<sub>DD</sub>)  $X{\sf V}_{\sf DD\ ShDS}$  0.95 1.0 1.05 V Output high voltage VOH — — XVDD\_SRDS-Typ/2 + IV<sub>OD</sub>I<sub>-max</sub>/2 mV 1 Output low voltage  $V_{OL}$   $\begin{array}{|c|c|c|c|c|c|}\n\hline\n\end{array}$   $\begin{array}{c|c|c} \text{V}_{OL} & \text{XV}_{DD\_SRDS-Typ}/2\end{array}$  $|V_{OD}|_{max}/2$ — — mV 1 Output ringing VRING — — 10 % —

### **Table 26. SGMII DC Transmitter Electrical Characteristics**



### **Table 26. SGMII DC Transmitter Electrical Characteristics (continued)**

#### **Notes:**

1. This will not align to DC-coupled SGMII.  $XV_{DD\_SRDS-Type} = 1.0 V$ .

2.  $|V_{OD}| = |V_{SD_TXn} - V_{\overline{SD_TXn}}|$ .  $|V_{OD}|$  is also referred as output differential peak voltage.  $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ .

- 3. The IV<sub>OD</sub> value shown in the table assumes the following transmit equalization setting in SRDSnCR0[DDPA] and SRDSnCR0[TXEQA] for lane A, and SRDSnCR0[DDPE] and SRDSnCR0[TXEQE] for lane E.
- 4. DPPA or DPPE bit is set to zero (selecting the full V<sub>DD-DIFF-p-p</sub> amplitude power up default);
- 5. TXEQA or TXDQE is set based on the equalization setting shown in table.
- 6.  $V_{OS}$  is also referred to as output common mode voltage.
- 7. The  $|V_{OD}|$  value shown in the Typ column is based on the condition of  $XV_{DD\_SRDS-Typ}$  = 1.0 V, no common mode offset variation (V<sub>OS</sub> = 500 mV), SerDes1 transmitter is terminated with 100-Ω differential load between SD\_TXn and SD\_TXn.



<span id="page-25-0"></span>

| <b>Parameter</b>                                           | Symbol                  | Min        | <b>Typical</b>        | Max        | Unit | <b>Note</b> |
|------------------------------------------------------------|-------------------------|------------|-----------------------|------------|------|-------------|
| Input differential voltage<br>$SEICX = 01$<br>$SEICx = 00$ | V <sub>RX_DIFFp-p</sub> | 100<br>175 |                       | 1200       | mV   | 2, 4        |
| Loss of signal threshold<br>$SEICX = 01$<br>$SEICx = 00$   | V <sub>LOS</sub>        | 30<br>65   |                       | 100<br>175 | mV   | 3, 4        |
| Input AC common mode voltage                               | $V_{CM\_ACp-p}$         |            |                       | 100        | mV   | 5           |
| Receiver differential input<br>impedance                   | Z <sub>RX_DIFF</sub>    | 80         | 100                   | 120        | Ω    |             |
| Receiver common mode input<br>impedance                    | $Z_{\text{RX\_CM}}$     | 20         |                       | 35         | Ω    |             |
| Common mode input voltage                                  | V <sub>CM</sub>         |            | V <sub>xcorevss</sub> |            | v    | 6           |

**Table 27. SGMII DC Receiver Electrical Characteristics (continued)**

### **Notes:**

- 1. Input must be externally AC-coupled.
- 2.  $V_{RX\_DIFF-p}$  is also referred to as peak to peak input differential voltage.
- 3. The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in PCI Express. Refer to PCI Express Differential Receiver (RX) Input Specifications section for further explanation.
- 4. The SEICx shown in the table refers to SRDSnCR[SEICA] for lane A and SRDSnCR[SEICE] for lane E.
- 5.  $V_{CM_ACP-p}$  is also referred to as peak to peak AC common mode voltage.
- 6. On-chip termination to SGND SRDSn (xcorevss).



**Figure 8. SGMII Transmitter DC Measurement Circuit**

## <span id="page-26-0"></span>**8.2.3 DC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK\_B**

See [Section 20.2.2, "DC Level Requirement for SerDes Reference Clocks.](#page-81-0)"

# **8.3 SGMII, MII, RGMII, RMII, and RTBI AC Timing Specifications**

The AC timing specifications for SGMII, MII, RGMII, RMII, and RTBI are presented in this section.

## **8.3.1 SGMII AC Timing Specifications**

This section describes the SGMII transmit and receive AC timing specifications. Transmitter and receiver characteristics are measured at the transmitter outputs  $(L1_S D_T X n)$  and  $\overline{L1_S D_T X n}$  or at the receiver inputs (L1\_SD\_RX*n* and  $\overline{L1}$ \_SD\_RX*n*) as depicted in [Figure 9](#page-27-0) respectively.



**Figure 9. SGMII AC Test/Measurement Load**

### <span id="page-27-0"></span>**8.3.1.1 SGMII Transmit AC Timing Specifications**

This table provides the SGMII transmit AC timing targets. Source synchronous clocking is not supported.



At recommended operating conditions with  $XV_{DD-SRDS} = 1.0 V \pm 5$ %.



**Note:**

1. Each UI is 800 ps  $\pm$  100 ppm.

### **8.3.1.2 SGMII Receive AC Timing Specifications**

This table provides the SGMII receive AC timing specifications. Source synchronous clocking is not supported; the clock is recovered from the data.

### **Table 29. SGMII Receive AC Timing Specifications**

At recommended operating conditions with  $XV_{DD\_SRDS} = 1.0 V \pm 5$ %.



#### **Notes:**

1. Measured at the receiver.

2. Each UI is 800 ps  $\pm$  100 ppm.

3. The external AC coupling capacitor is required. It's recommended to be placed near the device transmitter outputs.

This figure shows the SGMII receiver input compliance mask eye diagram.



**Figure 10. SGMII Receiver Input Compliance Mask**

# **8.3.2 AC Requirements for SGMII L1\_SD\_REF\_CLK and L1\_SD\_REF\_CLK**

This table lists the AC timing specifications. Note that L1\_SD\_REF\_CLK and  $\overline{L1}$ \_SD\_REF\_CLK are not intended to be used with, and should not be clocked by, a spread spectrum clock source.

| <b>Parameter/Condition</b>                                                                                       | Symbol                                     | Min   | <b>Typical</b> | Max | Unit | <b>Note</b> |
|------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------|----------------|-----|------|-------------|
| L1_SD_REF_CLK/_B reference clock cycle time<br>100 MHz<br>125 MHz                                                | <sup>t</sup> CK REF                        |       | 10<br>8        |     | ns   | 1, 2        |
| L1_SD_REF_CLK/_B rise/fall time (80%-20%)                                                                        | <sup>t</sup> CK_RISE <sup>/t</sup> CK_FALL |       |                |     | ns   |             |
| L1_SD_REF_CLK/_B duty cycle (@50% L1_nV <sub>DD</sub> )                                                          | t <sub>ck_dty</sub>                        | 45%   |                | 55% | ps   |             |
| L1_SD_REF_CLK/_B cycle to cycle clock jitter (period<br>jitter)                                                  | t <sub>CKCJ</sub>                          |       |                | 100 | ps   |             |
| L1 SD REF CLK/ B phase jitter peak-to-peak.<br>Deviation in edge location with respect to mean edge<br>location. | t <sub>CKPJ</sub>                          | $-50$ |                | 50  | ps   |             |

**Table 30. L1\_SD\_REF\_CLK and L1\_SD\_REF\_CLK AC Requirements**

**Notes:**

1. Both options provide serial interface bit rate of 1.25 Gbps. 8 ns only applies when 125 MHz SerDes1 clock frequency is selected during POR.

2. Tolerance of  $\pm 100$  ppm.

### **8.3.3 MII AC Timing Specifications**

This section describes the MII transmit and receive AC timing specifications.

### **8.3.3.1 MII Transmit AC Timing Specifications**

This table provides the MII transmit AC timing specifications.

### **Table 31. MII Transmit AC Timing Specifications**

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.



### **Table 31. MII Transmit AC Timing Specifications (continued)**

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.



#### **Note:**

<span id="page-30-0"></span>1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII</sub> transmit timing (MT) for the time  $t_{MTX}$  clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of  $t_{MTX}$  represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

This figure shows the MII transmit AC timing diagram.



**Figure 11. MII Transmit AC Timing Diagram**

### **8.3.3.2 MII Receive AC Timing Specifications**

This table provides the MII receive AC timing specifications.

### **Table 32. MII Receive AC Timing Specifications**

At recommended operating conditions with  $LV_{DD}$  of 3.3 V  $\pm$  5%.



### **Table 32. MII Receive AC Timing Specifications (continued)**

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.



#### **Note:**

<span id="page-31-1"></span>1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub>

(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MRDVKH</sub></sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the  $t_{MRX}$  clock reference (K) going to the high (H) state or setup time. Also,  $t_{MRDXKL}$  symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the  $t_{MRX}$  clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

This figure provides the AC test load for eTSEC.



**Figure 12. eTSEC AC Test Load**

This figure shows the MII receive AC timing diagram.



**Figure 13. MII Receive AC Timing Diagram**

### <span id="page-31-0"></span>**8.3.4 RGMII and RTBI AC Timing Specifications**

This table presents the RGMII and RTBI AC timing specifications.

### **Table 33. RGMII and RTBI AC Timing Specifications**

At recommended operating conditions with LV<sub>DD</sub> of 2.5 V  $\pm$  5%.



### **Table 33. RGMII and RTBI AC Timing Specifications (continued)**

At recommended operating conditions with LV<sub>DD</sub> of 2.5 V  $\pm$  5%.



**Notes:**

- <span id="page-32-0"></span>1. Note that, in general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII and RTBI timing. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).
- <span id="page-32-1"></span>2. This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns will be added to the associated clock signal.
- <span id="page-32-2"></span>3. For 10 and 100 Mbps,  $t_{\text{RGT}}$  scales to 400 ns  $\pm$  40 ns and 40 ns  $\pm$  4 ns, respectively.
- <span id="page-32-3"></span>4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between
- <span id="page-32-4"></span>5. This symbol represents the external EC\_GTX\_CLK125 and does not follow the original signal naming convention.

This figure provides the AC test load for eTSEC.



**Figure 14. eTSEC AC Test Load**

This figure shows the RGMII and RTBI AC timing and multiplexing diagrams.



**Figure 15. RGMII and RTBI AC Timing and Multiplexing Diagrams**

## **8.3.5 RMII AC Timing Specifications**

This section describes the RMII transmit and receive AC timing specifications.

### **8.3.5.1 RMII Transmit AC Timing Specifications**

This table shows the RMII transmit AC timing specifications.

### **Table 34. RMII Transmit AC Timing Specifications**

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.



### **Table 34. RMII Transmit AC Timing Specifications (continued)**

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.



#### **Note:**

<span id="page-34-0"></span>1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII</sub> transmit timing (MT) for the time  $t_{MTX}$  clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

This figure shows the RMII transmit AC timing diagram.



**Figure 16. RMII Transmit AC Timing Diagram**

### **8.3.5.2 RMII Receive AC Timing Specifications**

This table shows the RMII receive AC timing specifications.

### **Table 35. RMII Receive AC Timing Specifications**

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.



### **Table 35. RMII Receive AC Timing Specifications (continued)**

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.



#### **Note:**

<span id="page-35-0"></span>1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub>

(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example,  $t_{MRDVKH}$ </sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the  $t_{MRX}$  clock reference (K) going to the high (H) state or setup time. Also,  $t_{MRDXKL}$  symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the  $t_{MRX}$  clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

This figure provides the AC test load for eTSEC.



**Figure 17. eTSEC AC Test Load**

This figure shows the RMII receive AC timing diagram.



**Figure 18. RMII Receive AC Timing Diagram**

### **8.4 Management Interface Electrical Characteristics**

The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock).

This figure provides the AC test load for eTSEC.



**Figure 19. eTSEC AC Test Load**


### **8.4.1 MII Management DC Electrical Characteristics**

The MDC and MDIO are defined to operate at a supply voltage of 2.5 V or 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in [Table 36](#page-36-0) and [Table 37.](#page-36-1)

<span id="page-36-0"></span>

| <b>Parameter</b>       | <b>Conditions</b>                |               | Symbol          | Min         | Max              | Unit   |
|------------------------|----------------------------------|---------------|-----------------|-------------|------------------|--------|
| Supply voltage (2.5 V) |                                  |               | $LV_{DD1}$      | 2.37        | 2.63             | V      |
| Output high voltage    | $I_{OH} = -1.0$ mA               | $LVDD1 = Min$ | $V_{OH}$        | 2.00        | $LV_{DD1} + 0.3$ | $\vee$ |
| Output low voltage     | $I_{\text{OI}} = 1.0 \text{ mA}$ | $LVDD1 = Min$ | $V_{OL}$        | $GND - 0.3$ | 0.40             | v      |
| Input high voltage     |                                  | $LVDD1 = Min$ | $V_{\text{IH}}$ | 1.7         |                  | $\vee$ |
| Input low voltage      |                                  | $LVDD1 = Min$ | $V_{IL}$        | $-0.3$      | 0.70             | V      |
| Input high current     | $V_{IN} = LV_{DD1}$              |               | ЧH              |             | 20               | μA     |
| Input low current      | $V_{IN} = LV_{DD1}$              |               | ЧL              | $-15$       |                  | μA     |

**Table 36. MII Management DC Electrical Characteristics When Powered at 2.5 V**



<span id="page-36-1"></span>

### **8.4.2 MII Management AC Electrical Specifications**

This table provides the MII management AC timing specifications.

**Table 38. MII Management AC Timing Specifications**

| <b>Parameter</b>           | Symbol <sup>1</sup> | Min                                       | <b>Typical</b> | Max                                       | Unit       | <b>Note</b> |
|----------------------------|---------------------|-------------------------------------------|----------------|-------------------------------------------|------------|-------------|
| MDC frequency              | <sup>T</sup> MDC    |                                           | 2.5            |                                           | <b>MHz</b> | 2           |
| MDC period                 | $I_{MDC}$           | 80                                        |                | 400                                       | ns         |             |
| MDC clock pulse width high | <sup>t</sup> MDCH   | 32                                        |                |                                           | ns         |             |
| MDC to MDIO valid          | <sup>I</sup> MDKHDV | $2 \times (t_{\text{plb\_clk}} \times 8)$ |                |                                           | ns         | 4           |
| MDC to MDIO delay          | <sup>I</sup> MDKHDX | 10                                        |                | $2 \times (t_{\text{plb\_clk}} \times 8)$ | ns         | 2, 4        |
| MDIO to MDC setup time     | <sup>I</sup> MDDVKH | 5                                         |                |                                           | ns         |             |
| MDIO to MDC hold time      | <sup>I</sup> MDDXKH | 0                                         |                |                                           | ns         |             |





**Notes:**

<span id="page-37-0"></span>1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub></sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are

invalid (X) or data hold time. Also,  $t_{MDDVKH}$  symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the  $t_{MDC}$  clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

<span id="page-37-1"></span>2. This parameter is dependent on the system clock speed.

<span id="page-37-3"></span>3. Guaranteed by design.

<span id="page-37-2"></span>4. t<sub>plb\_clk</sub> is the platform (CSB) clock divided according to the SCCR[TSEC1CM].

This figure shows the MII management AC timing diagram.



**Figure 20. MII Management Interface Timing Diagram**

# **9 USB**

This section provides the AC and DC electrical characteristics for the USB dual-role controllers.

### **9.1 USB DC Electrical Characteristics**

This table provides the DC electrical characteristics for the ULPI interface at recommended  $OV_{DD} = 3.3 V \pm 165$  mV.



#### **Table 39. USB DC Electrical Characteristics**

#### **Notes:**

<span id="page-38-0"></span>1. The minimum V<sub>IL</sub> and maximum V<sub>IH</sub> values are based on the respective minimum and maximum OV<sub>IN</sub> values found in [Table 3](#page-7-0).

<span id="page-38-1"></span>2. The symbol  $OV_{IN}$  represents the input voltage of the supply and is referenced in [Table 3](#page-7-0).

### **9.2 USB AC Electrical Specifications**

This table describes the general timing parameters of the USB interface of the device.

#### **Table 40. USB General Timing Parameters (ULPI Mode Only)**



**Notes:**

<span id="page-38-2"></span>1. The symbols for timing specifications follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for inputs</sub> and t<sub>(First two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>USIXKH</sub> symbolizes USB timing (US)</sub> for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes USB timing (US) for the USB clock reference (K) to go high (H) with respect to the output (O) going invalid (X) or output hold time.

<span id="page-38-3"></span>2. All timings are in reference to the USB clock, USBDR\_CLK.

<span id="page-38-4"></span>3. All signals are measured from  $OV_{DD}/2$  of the rising edge of the USB clock to 0.4  $\times$  OV<sub>DD</sub> of the signal in question for 3.3-V signaling levels.

<span id="page-38-5"></span>4. Input timings are measured at the pin.

<span id="page-38-6"></span>5. For active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification.

<span id="page-39-0"></span>These two figures provide the AC test load and signals for the USB, respectively.



# **10 Local Bus**

This section describes the DC and AC electrical specifications for the local bus interface of the chip.

### **10.1 Local Bus DC Electrical Characteristics**

This tables provide the DC electrical characteristics for the local bus interface.

```
Table 41. Local Bus DC Electrical Characteristics (LBV<sub>DD</sub> = 3.3 V)
```
At recommended operating conditions with  $LBV_{DD} = 3.3$  V.



### Table 42. Local Bus DC Electrical Characteristics (LBV<sub>DD</sub> = 2.5 V)

At recommended operating conditions with  $LBV_{DD} = 2.5$  V.



#### Table 43. Local Bus DC Electrical Characteristics (LBV<sub>DD</sub> = 1.8 V)

At recommended operating conditions with  $LBV_{DD} = 1.8$  V.



### **10.2 Local Bus AC Electrical Specifications**

This table describes the general timing parameters of the local bus interface of the device when in PLL enable mode.

#### **Table 44. Local Bus General Timing Parameters—PLL Enable Mode**



| <b>Parameter</b>                                     | Symbol <sup>'</sup> | Min | Max | Unit | <b>Note</b> |
|------------------------------------------------------|---------------------|-----|-----|------|-------------|
| Local bus clock to output high impedance for LAD/LDP | <sup>I</sup> LBKHOZ |     | 3.8 | ns   |             |
| Output hold from local bus clock for LAD/LDP         | <b>ILBKHOX</b>      |     |     | ns   |             |

**Table 44. Local Bus General Timing Parameters—PLL Enable Mode (continued)**

**Notes:**

- <span id="page-41-0"></span>1. The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub></sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also,  $t_{LBKHOX}$  symbolizes local bus timing (LB) for the  $t_{LBK}^{-1}$  clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
- <span id="page-41-1"></span>2. All timings are in reference to rising edge of LSYNC\_IN at LBV<sub>DD</sub>/2 and the 0.4  $\times$  LBV<sub>DD</sub> of the signal in question.
- <span id="page-41-2"></span>3. All signals are measured from LBV<sub>DD</sub>/2 of the rising/falling edge of LSYNC\_IN to 0.5  $\times$  LBV<sub>DD</sub> of the signal in question. 4. Input timings are measured at the pin.
- <span id="page-41-4"></span><span id="page-41-3"></span>5. t<sub>LBOTOT1</sub> should be used when LBCR[AHD] is set and the load on LALE output pin is at least 10pF less than the load on LAD output pins.
- <span id="page-41-5"></span>6.  $t_{LBOTOT2}$  should be used when LBCR[AHD] is not set and the load on LALE output pin is at least 10pF less than the load on LAD output pins.
- <span id="page-41-6"></span>7.  $t_1$  BOTOT3 should be used when LBCR[AHD] is not set and the load on LALE output pin equals to the load on LAD output pins.
- 8. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

This table describes the general timing parameters of the local bus interface of the device when in PLL bypass mode.



#### **Table 45. Local Bus General Timing Parameters—PLL Bypass Mode**

#### **Notes:**

<span id="page-42-0"></span>1. The symbols used for timing specifications herein follow the pattern of  $t_{(First two letters of functional block)(signal)(state)}$ (reference)(state) for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also,  $t_{LBKHOX}$  symbolizes local bus timing (LB) for the  $t_{LBK}$  clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.

- <span id="page-42-1"></span>2. All timings are in reference to falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or rising edge of LCLK0 (for all other inputs).
- <span id="page-42-2"></span>3. All signals are measured from LBV<sub>DD</sub>/2 of the rising/falling edge of LCLK0 to 0.4  $\times$  LBV<sub>DD</sub> of the signal in question for 3.3-V signaling levels.
- <span id="page-42-3"></span>4. Input timings are measured at the pin.
- <span id="page-42-4"></span>5.  $t_1$  BOTOT1 should be used when LBCR[AHD] is set and the load on LALE output pin is at least 10pF less than the load on LAD output pins.
- <span id="page-42-5"></span>6.  $t_{LBOTOT2}$  should be used when LBCR[AHD] is not set and the load on LALE output pin is at least 10pF less than the load on LAD output pins.
- <span id="page-42-6"></span>7. t<sub>LBOTOT3</sub> should be used when LBCR[AHD] is not set and the load on LALE output pin equals to the load on LAD output pins.
- <span id="page-42-7"></span>8. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

This figure provides the AC test load for the local bus.



**Figure 23. Local Bus AC Test Load**

This figures show the local bus signals.



**Figure 24. Local Bus Signals, Non-special Signals Only (PLL Enable Mode)**



**Figure 25. Local Bus Signals, Non-special Signals Only (PLL Bypass Mode)**



**Figure 26. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 2 (PLL Enable Mode)**



**Figure 27. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 2 (PLL Bypass Mode)**



**Figure 28. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4 (PLL Enable Mode)**



**Figure 29. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4 (PLL Bypass Mode)**

# **11 Enhanced Secure Digital Host Controller (eSDHC)**

This section describes the DC and AC electrical specifications for the eSDHC (SD/MMC) interface of the chip.

The eSDHC controller always uses the falling edge of the SD\_CLK in order to drive the SD\_DAT[0:3]/CMD as outputs and sample the SD\_DAT[0:3] as inputs. This behavior is true for both fulland high-speed modes.

Note that this is a non-standard implementation, as the SD card specification assumes that in high-speed mode, data is driven at the rising edge of the clock.

Due to the special implementation of the eSDHC, there are constraints regarding the clock and data signals propagation delay on the user board. The constraints are for minimum and maximum delays, as well as skew between the CLK and DAT/CMD signals.

In full speed mode, there is no need to add special delay on the data or clock signals. The user should make sure to meet the timing requirements as described further within this document.

If the system is designed to support both high-speed and full-speed cards, the high-speed constraints should be fulfilled. If the systems is designed to operate up to 25 MHz only, full-speed mode is recommended.

# **11.1 eSDHC DC Electrical Characteristics**

This table provides the DC electrical characteristics for the eSDHC (SD/MMC) interface of the device.

| <b>Parameter</b>    | Symbol          | <b>Condition</b>                              | Min                           | Max                           | Unit |
|---------------------|-----------------|-----------------------------------------------|-------------------------------|-------------------------------|------|
| Input high voltage  | V <sub>IH</sub> |                                               | $0.625 \times \text{OV}_{DD}$ | $OV_{DD} + 0.3$               | v    |
| Input low voltage   | $V_{IL}$        |                                               | $-0.3$                        | $0.25 \times \text{OV}_{DD}$  | v    |
| Input current       | <sup>I</sup> IN |                                               |                               | ±30                           | μA   |
| Output high voltage | $V_{OH}$        | $I_{OH} = -100 \text{ uA},$<br>at $OVDD(min)$ | $0.75 \times \text{OV}_{DD}$  |                               | v    |
| Output low voltage  | V <sub>OL</sub> | $I_{OL}$ = +100 uA,<br>at $OVDD(min)$         |                               | $0.125 \times \text{OV}_{DD}$ | v    |

**Table 46. eSDHC interface DC Electrical Characteristics**

# **11.2 eSDHC AC Timing Specifications (Full-Speed Mode)**

This section describes the AC electrical specifications for the eSDHC (SD/MMC) interface of the device. This table provides the eSDHC AC timing specifications for full-speed mode as defined in [Figure 31](#page-51-0) and [Figure 32](#page-52-0).

### **Table 47. eSDHC AC Timing Specifications for Full-Speed Mode**

At recommended operating conditions  $OV<sub>DD</sub> = 3.3 V ± 165 mV$ .



#### **Table 47. eSDHC AC Timing Specifications for Full-Speed Mode (continued)**

At recommended operating conditions  $OV<sub>DD</sub> = 3.3 V ± 165 mV$ .



#### **Notes:**

<span id="page-50-0"></span>1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first three letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>SFSIXKH</sub></sub> symbolizes eSDHC full mode speed device timing (SFS) input (I) to go invalid (X) with respect to the clock reference (K) going to high (H). Also t<sub>SFSKHOV</sub> symbolizes eSDHC full speed timing (SFS) for the clock reference (K) to go high (H), with respect to the output (O) going valid (V) or data output valid time. Note that, in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

- <span id="page-50-1"></span>2. Measured at capacitive load of 40 pF.
- <span id="page-50-3"></span>3. For reference only, according to the SD card specifications.
- <span id="page-50-2"></span>4. Average, for reference only.

This figure provides the eSDHC clock input timing diagram.



**Figure 30. eSDHC Clock Input Timing Diagram**

### **11.2.1 Full-Speed Output Path (Write)**

This figure provides the data and command output timing diagram.



**Figure 31. Full Speed Output Path**

### <span id="page-51-0"></span>**11.2.1.1 Full-Speed Write Meeting Setup (Maximum Delay)**

The following equations show how to calculate the allowed skew range between the SD\_CLK and SD\_DAT/CMD signals on the PCB.

No clock delay:

$$
t_{SFSKHOV} + t_{DATA\_DELAY} + t_{ISU} < t_{SFSCKL}
$$
 Eqn. 1

With clock delay:

$$
t_{SFSKHOV} + t_{DATA\_DELAY} + t_{ISU} < t_{SFSCKL} + t_{CLK\_DELAY}
$$

$$
t_{DATA\_DELAY} + t_{SFSCKL} < t_{SFSCK} + t_{CLK\_DELAY} - t_{ISU} - t_{SFSKHOV} \qquad \qquad \text{Eqn. 3}
$$

This means that data can be delayed versus clock up to 11 ns in ideal case of  $t_{SFSCKL} = 20$  ns:

$$
t_{\text{DATA\_DELAY}} + 20 < 40 + t_{\text{CLK\_DELAY}} - 5 - 4
$$
  

$$
t_{\text{DATA DELAY}} < 11 + t_{\text{CLK}} \text{ delay}
$$

### **11.2.1.2 Full-Speed Write Meeting Hold (Minimum Delay)**

The following equations show how to calculate the allowed skew range between the SD\_CLK and SD\_DAT/CMD signals on the PCB.

$$
t_{\text{CLK\_DELAY}} < t_{\text{SFSCKL}} + t_{\text{SFSKHOX}} + t_{\text{DATA\_DELAY}} - t_{\text{IH}} \qquad \qquad \text{Eqn. 4}
$$

#### **<sup>t</sup>CLK\_DELAY + tIH** – **tSFSKHOX < tSFSCKL+ tDATA\_DELAY Eqn. <sup>5</sup>**

This means that clock can be delayed versus data up to 15 ns (external delay line) in ideal case of  $t_{SFSCLKI} = 20$  ns:

 $t_{\text{CLK}}$  delay + 5 – 0 < 20 +  $t_{\text{DATA}}$  delay  $t_{\text{CLK}}$  delay  $< 15 + t_{\text{DATA}}$  delay

### **11.2.1.3 Full-Speed Write Combined Formula**

The following equation is the combined formula to calculate the allowed skew range between the SD\_CLK and SD\_DAT/CMD signals on the PCB.

```
t<sub>CLK</sub> delay + t<sub>IH</sub> – t<sub>SFSKHOX</sub> < t<sub>SFSCKL</sub> + t<sub>DATA</sub> delay < t<sub>SFSCK</sub>+ t<sub>CLK</sub> delay – t<sub>ISU</sub> – t<sub>SFSKHOV</sub> — Eqn. 6
```
### **11.2.2 Full-Speed Input Path (Read)**

This figure provides the data and command input timing diagram.



### <span id="page-52-0"></span>**11.2.2.1 Full-Speed Read Meeting Setup (Maximum Delay)**

The following equations show how to calculate the allowed combined propagation delay range of the SD\_CLK and SD\_DAT/CMD signals on the PCB.

**<sup>t</sup>CLK\_DELAY + tDATA\_DELAY + tODLY + tSFSIVKH < tSFSCK Eqn. <sup>7</sup>**

$$
t_{\text{CLK\_DELAY}} + t_{\text{DATA\_DELAY}} < t_{\text{SFSCK}} - t_{\text{ODLY}} - t_{\text{SFSIVKH}} - t_{\text{INT\_CLK\_DLY}} \qquad \qquad \text{Eqn. 8}
$$

### **11.2.2.2 Full-Speed Read Meeting Hold (Minimum Delay)**

There is no minimum delay constraint due to the full clock cycle between the driving and sampling of data.

#### **<sup>t</sup>CLK\_DELAY + tOH + tDATA\_DELAY > tSFSIXKH Eqn. <sup>9</sup>**

This means that Data  $+$  Clock delay must be greater than  $-2$  ns. This is always fulfilled.

# **11.3 eSDHC AC Timing Specifications (High-Speed Mode)**

This table provides the eSDHC AC timing specifications for high-speed mode as defined in [Figure 34](#page-54-0) and [Figure 35](#page-55-0).

#### **Table 48. eSDHC AC Timing Specifications for High-Speed Mode**

At recommended operating conditions  $OV<sub>DD</sub> = 3.3 V ± 165 mV$ .



**Notes:**

<span id="page-53-0"></span>1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first</sub> three letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>SFSIXKH</sub> symbolizes eSDHC full mode speed device timing (SFS) input (I) to go invalid (X) with respect to the clock reference (K) going to high (H). Also t<sub>SFSKHOV</sub> symbolizes eSDHC full speed timing (SFS) for the clock reference (K) to go high (H), with respect to the output (O) going valid (V) or data output valid time. Note that, in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

<span id="page-53-1"></span>2. Measured at capacitive load of 40 pF.

<span id="page-53-3"></span>3. For reference only, according to the SD card specifications.

<span id="page-53-2"></span>4. Average, for reference only.

This figure provides the eSDHC clock input timing diagram.

![](_page_54_Figure_1.jpeg)

**Figure 33. eSDHC Clock Input Timing Diagram**

### **11.3.1 High-Speed Output Path (Write)**

This figure provides the data and command output timing diagram.

![](_page_54_Figure_5.jpeg)

**Figure 34. High Speed Output Path**

### <span id="page-54-0"></span>**11.3.1.1 High-Speed Write Meeting Setup (Maximum Delay)**

The following equations show how to calculate the allowed skew range between the SD\_CLK and SD\_DAT/CMD signals on the PCB.

Zero clock delay:

$$
t_{SHSKHOV} + t_{DATA\_DELAY} + t_{ISU} < t_{SHSCKL}
$$
 Eqn. 10

With clock delay:

$$
t_{SHSKHOV} + t_{DATA\_DELAY} + t_{ISU} < t_{SHSCKL} + t_{CLK\_DELAY}
$$

$$
t_{DATA\_DELAY} - t_{CLK\_DELAY} < t_{SHSCKL} - t_{ISU} - t_{SHSKHOV}
$$

This means that data delay should be equal or less than the clock delay in the ideal case where  $t_{SHSCLKL} = 10$  ns:

```
t_{DATA\_DELAY} - t_{CLK\_DELAY} < 10 - 6 - 4tDATA DELAY – tCLK DELAY < 0
```
### **11.3.1.2 High-Speed Write Meeting Hold (Minimum Delay)**

The following equations show how to calculate the allowed skew range between the SD\_CLK and SD\_DAT/CMD signals on the PCB.

```
tCLK_DELAY < tSHSCKL + tSHSKHOX + tDATA_DELAY – tIH Eqn. 13
```

$$
t_{CLK\_DELAY} - t_{DATA\_DELAY} < t_{SHSCKL} + t_{SHSKHOX} - t_{IH}
$$
Eqn. 14

This means that clock can be delayed versus data up to 8 ns (external delay line) in ideal case of  $t_{SHSCLKL} = 10$  ns:

```
t_{\text{CLK\_DELAY}} - t_{\text{DATA\_DELAY}} < 10 + 0 - 2
```

```
t_{\text{CLK\_DELAY}} - t_{\text{DATA\_DELAY}} < 8
```
### **11.3.2 High-Speed Input Path (Read)**

This figure provides the data and command input timing diagram.

![](_page_55_Figure_11.jpeg)

**Figure 35. High-Speed Input Path**

<span id="page-55-0"></span>For the input path, the device eSDHC expects to sample the data 1.5 internal clock cycles after it was driven by the SD card. Since in this mode the SD card drives the data at the rising edge of the clock, a sufficient delay to the clock and the data must exist to ensure it will not be sampled at the wrong internal

clock falling edge. Note that the internal clock which is guaranteed to be 50% duty cycle is used to sample the data, and therefore used in the equations.

### **11.3.2.1 High-Speed Read Meeting Setup (Maximum Delay)**

The following equations show how to calculate the allowed combined propagation delay range of the SD\_CLK and SD\_DAT/CMD signals on the PCB.

 $t_{\text{CLK}}$  delay +  $t_{\text{DATA}}$  delay +  $t_{\text{ODLY}}$  +  $t_{\text{SHSIVKH}}$  <  $1.5 \times t_{\text{SHSCK}}$  **Eqn.** 15

 $t_{\text{CLK}}$  delay +  $t_{\text{DATA}}$  delay < 1.5  $\times$   $t_{\text{SHSCK}}$  –  $t_{\text{ODLY}}$  –  $t_{\text{SHSIVKH}}$   $\hspace{0.1cm}$  Eqn. 16

This means that  $Data + Clock$  delay can be up to 11 ns for a 20 ns clock cycle:

 $t_{\text{CLK}}$  delay +  $t_{\text{DATA}}$  delay < 30 – 14 – 5  $t_{\text{CLK\_DELAY}} + t_{\text{DATA\_DELAY}} < 11$ 

### **11.3.2.2 High-Speed Read Meeting Hold (Minimum Delay)**

The following equations show how to calculate the allowed combined propagation delay range of the SD\_CLK and SD\_DAT/CMD signals on the PCB.

![](_page_56_Picture_268.jpeg)

$$
0.5\times t_{\text{SHSCK}} - t_{\text{OH}} + t_{\text{SHSIXKH}} - t_{\text{INT\_CLK\_DLY}} < t_{\text{CLK\_DELAY}} + t_{\text{DATA\_DELAY}} \qquad \qquad \text{Eqn. 18}
$$

This means that Data + Clock delay must be greater than  $\sim$ 6 ns for a 20 ns clock cycle:

 $10 - 2.5 + (-1.5) < t_{CLK}$  DELAY + tDATA DELAY

 $6 < t_{CLK}$  DELAY + t<sub>DATA</sub> DELAY

### **11.3.2.3 High-Speed Read Combined Formula**

The following equation is the combined formula to calculate the propagation delay range of the SD\_CLK and SD\_DAT/CMD signals on the PCB.

 $0.5\times t_{\text{SHSCK}}$  –  $t_{\text{OH}}$  +  $t_{\text{SHSIKKH}}$  <  $t_{\text{CLK}}$  pelay +  $t_{\text{DATA}}$  pelay < 1.5  $\times$   $t_{\text{SHSCK}}$  –  $t_{\text{ODLY}}$  –  $t_{\text{SHSIVKH}}$  Eqn. 19

# **12 JTAG**

This section describes the DC and AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the chip.

### **12.1 JTAG DC Electrical Characteristics**

This table provides the DC electrical characteristics for the IEEE 1149.1 (JTAG) interface of the chip.

| <b>Parameter</b>    | Symbol                | Condition          | Min    | Max          | Unit   |
|---------------------|-----------------------|--------------------|--------|--------------|--------|
| Input high voltage  | V <sub>IH</sub>       |                    | 2.5    | $OVDD + 0.3$ | V      |
| Input low voltage   | $V_{IL}$              |                    | $-0.3$ | 0.8          | V      |
| Input current       | <sup>I</sup> IN       |                    |        | ±30          | μA     |
| Output high voltage | $V_{OH}$              | $I_{OH} = -8.0$ mA | 2.4    |              | $\vee$ |
| Output low voltage  | VOL                   | $I_{OL} = 8.0$ mA  |        | 0.5          | V      |
| Output low voltage  | <b>V<sub>OL</sub></b> | $I_{OL} = 3.2$ mA  |        | 0.4          | V      |

**Table 49. JTAG interface DC Electrical Characteristics**

# **12.2 JTAG AC Timing Specifications**

This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the device. This table provides the JTAG AC timing specifications as defined in [Figure 37](#page-58-4) through [Figure 40](#page-59-0).

|                                                   | <b>Parameter</b>               | Symbol <sup>2</sup>                        | Min                                       | Max      | Unit       | <b>Note</b> |
|---------------------------------------------------|--------------------------------|--------------------------------------------|-------------------------------------------|----------|------------|-------------|
| JTAG external clock frequency of operation        |                                | $f_{\text{JTG}}$                           | $\Omega$                                  | 33.3     | <b>MHz</b> |             |
| JTAG external clock cycle time                    |                                | $t_{\text{JTG}}$                           | 30                                        |          | ns         |             |
| JTAG external clock pulse width measured at 1.4 V |                                | <b>t</b> JTKHKL                            | 15                                        |          | ns         |             |
| JTAG external clock rise and fall times           |                                | $t_{\text{JTGR}}$ & $t_{\text{JTGF}}$      | 0                                         | 2        | ns         |             |
| <b>TRST</b> assert time                           |                                | $t_{\text{TRST}}$                          | 25                                        |          | ns         | 3           |
| Input setup times:                                | Boundary-scan data<br>TMS, TDI | <sup>t</sup> JTDVKH<br>t <sub>JTIVKH</sub> | 4<br>4                                    |          | ns         | 4           |
| Input hold times:                                 | Boundary-scan data<br>TMS, TDI | t <sub>JTDXKH</sub><br><sup>t</sup> JTIXKH | 10<br>10                                  |          | ns         | 4           |
| Valid times:                                      | Boundary-scan data<br>TDO      | <b>t</b> JTKLDV<br><sup>t</sup> JTKLOV     | 2<br>$\overline{c}$                       | 11<br>11 | ns         |             |
| Output hold times:                                | Boundary-scan data<br>TDO      | <sup>t</sup> JTKLDX<br><sup>t</sup> JTKLOX | $\overline{\mathbf{c}}$<br>$\overline{c}$ |          | ns         |             |

**Table 50. JTAG AC Timing Specifications (Independent of CLKIN) [1](#page-58-0)**

| <b>Parameter</b>                                                           | Symbol <sup>2</sup>                  | Min | <b>Max</b> | Unit | <b>Note</b> |
|----------------------------------------------------------------------------|--------------------------------------|-----|------------|------|-------------|
| JTAG external clock to output high impedance:<br>Boundary-scan data<br>TDO | <sup>I</sup> JTKLDZ<br><b>UTKLOZ</b> |     | 19         | ns   |             |

**Table 50. JTAG AC Timing Specifications (Independent of CLKIN) 1 (continued)**

**Notes:**

- <span id="page-58-0"></span>1. All outputs are measured from the midpoint voltage of the falling/rising edge of  $t_{TCLK}$  to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50  $\Omega$  load (see [Figure 21](#page-39-0)). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- <span id="page-58-1"></span>2. The symbols used for timing specifications herein follow the pattern of  $t_{\text{(first two letters of functional block)(signal)(state)}}$ (reference)(state) for inputs and t(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, tJTDVKH symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the  $t_{JTG}$  clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- <span id="page-58-2"></span>3.  $\overline{\text{TRST}}$  is an asynchronous level sensitive signal. The setup time is for test purposes only.
- <span id="page-58-3"></span>4. Non-JTAG signal input timing with respect to  $t_{\text{TCLK}}$ .
- <span id="page-58-5"></span>5. Non-JTAG signal output timing with respect to  $t_{\text{TCLK}}$ .

This figure provides the AC test load for TDO and the boundary-scan outputs of the device.

![](_page_58_Figure_9.jpeg)

**Figure 36. AC Test Load for the JTAG Interface**

This figure provides the JTAG clock input timing diagram.

![](_page_58_Figure_12.jpeg)

VM = Midpoint Voltage (OVDD/2)

**Figure 37. JTAG Clock Input Timing Diagram**

<span id="page-58-4"></span>This figure provides the TRST timing diagram.

![](_page_58_Figure_16.jpeg)

![](_page_58_Figure_17.jpeg)

This figure provides the boundary-scan timing diagram.

![](_page_59_Figure_1.jpeg)

**Figure 39. Boundary-Scan Timing Diagram**

This figure provides the test access port timing diagram.

![](_page_59_Figure_4.jpeg)

VM = Midpoint Voltage (OVDD/2)

<span id="page-59-0"></span>![](_page_59_Figure_6.jpeg)

# 13  $I^2C$

This section describes the DC and AC electrical characteristics for the  $I<sup>2</sup>C$  interface of the chip.

# **13.1 I2C DC Electrical Characteristics**

This table provides the DC electrical characteristics for the  $I<sup>2</sup>C$  interface of the chip.

#### **Table 51. I2C DC Electrical Characteristics**

<span id="page-60-4"></span>At recommended operating conditions with  $OV<sub>DD</sub>$  of 3.3 V  $\pm$  165 mV.

![](_page_60_Picture_256.jpeg)

**Notes:**

<span id="page-60-0"></span>1. Output voltage (open drain or open collector) condition = 3 mA sink current.

<span id="page-60-1"></span>2.  $C_B$  = capacitance of one bus line in pF.

- <span id="page-60-2"></span>3. Refer to the MPC8379E PowerQUICC II Pro Integrated Host Processor Reference Manual for information on the digital filter used.
- <span id="page-60-3"></span>4. I/O pins will obstruct the SDA and SCL lines if  $OV<sub>DD</sub>$  is switched off.

# **13.2 I2C AC Electrical Specifications**

This table provides the AC timing parameters for the  $I<sup>2</sup>C$  interface of the device.

#### **Table 52. I2C AC Electrical Specifications**

All values refer to  $V_{\text{IH}}$  (min) and  $V_{\text{IL}}$  (max) levels (see [Table 51\)](#page-60-4).

![](_page_60_Picture_257.jpeg)

#### **Table 52. I2C AC Electrical Specifications (continued)**

All values refer to  $V_{\text{H}}$  (min) and  $V_{\text{IL}}$  (max) levels (see Table 51).

![](_page_61_Picture_262.jpeg)

#### **Notes:**

- <span id="page-61-0"></span>1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>I2DVKH</sub></sub> symbolizes  $1^2C$  timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the  $t_{12C}$  clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the  $t_{12C}$  clock reference (K) going to the low (L) state or hold time. Also,  $t_{12PVKH}$  symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the stop condition (P) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- <span id="page-61-1"></span>2. This chip provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- <span id="page-61-2"></span>3. The maximum t<sub>I2DVKH</sub> has only to be met if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal.

This figure provides the AC test load for the  $I<sup>2</sup>C$ .

![](_page_61_Figure_8.jpeg)

**Figure 41. I2C AC Test Load**

This figure shows the AC timing diagram for the  $I<sup>2</sup>C$  bus.

![](_page_61_Figure_11.jpeg)

**Figure 42. I2C Bus AC Timing Diagram**

# **14 PCI**

This section describes the DC and AC electrical specifications for the PCI bus of the chip.

### **14.1 PCI DC Electrical Characteristics**

This table provides the DC electrical characteristics for the PCI interface of the device. The DC characteristics of the PORESET signal, which can be used as PCI RST in applications where the device is a PCI agent, deviates from the standard PCI levels.

| <b>Parameter</b>          | <b>Condition</b>                             | Symbol          | Min                           | Max                           | Unit |
|---------------------------|----------------------------------------------|-----------------|-------------------------------|-------------------------------|------|
| High-level input voltage  | $V_{\text{OUT}} \geq V_{\text{OH}}$ (min) or | V <sub>IH</sub> | 2.0                           | $OV_{DD} + 0.5$               |      |
| Low-level input voltage   | $V_{\text{OUT}} \leq V_{\text{OL}}$ (max)    | $V_{IL}$        | $-0.5$                        | $0.3 \times$ OV <sub>DD</sub> |      |
| High-level output voltage | $I_{OH} = -500 \mu A$                        | V <sub>OH</sub> | $0.9 \times$ OV <sub>DD</sub> |                               |      |
| Low-level output voltage  | $I_{OL}$ = 1500 µA                           | $V_{OL}$        |                               | $0.1 \times \text{OV}_{DD}$   |      |
| Input current             | $0 V \leq V_{IN} \leq CV_{DD}$               | <sup>I</sup> IN |                               | ± 30                          | μA   |

**Table 53. PCI DC Electrical Characteristics**

#### **Note:**

• The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in [Table 2.](#page-6-0)

### **14.2 PCI AC Electrical Specifications**

This section describes the general AC timing parameters of the PCI bus of the device. Note that the PCI\_CLK/PCI\_SYNC\_IN or CLKIN signal is used as the PCI input clock depending on whether the chip is configured as a host or agent device. CLKIN is used when the device is in host mode.

This table shows the PCI AC timing specifications at 66 MHz.

#### **Table 54. PCI AC Timing Specifications at 66 MHz**

PCI\_SYNC\_IN clock input levels are with next levels:  $VIL = 0.1 \times OV_{DD}$ ,  $VIH = 0.7 \times OV_{DD}$ .

![](_page_62_Picture_185.jpeg)

#### **Table 54. PCI AC Timing Specifications at 66 MHz (continued)**

PCI\_SYNC\_IN clock input levels are with next levels: VIL =  $0.1 \times \text{OV}_{DD}$ , VIH =  $0.7 \times \text{OV}_{DD}$ .

![](_page_63_Picture_241.jpeg)

#### **Notes:**

<span id="page-63-0"></span>1. Note that the symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub></sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock,  $t_{\text{SYS}}$ , reference (K) going to the high (H) state or setup time. Also,  $t_{\text{PCHFY}}$  symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.

- <span id="page-63-1"></span>2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.
- <span id="page-63-2"></span>3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- <span id="page-63-3"></span>4. Input timings are measured at the pin.
- <span id="page-63-5"></span>5. PCI specifications allows 1 ns skew for 66 MHz but includes the total allowed skew, board, connectors, etc.
- <span id="page-63-4"></span>6. Value does not comply with the PCI 2.3 Local Bus Specifications.

#### This table shows the PCI AC timing specifications at 33 MHz.

#### **Table 55. PCI AC Timing Specifications at 33 MHz**

PCI\_SYNC\_IN clock input levels are with next levels: VIL =  $0.1 \times \text{OV}_{DD}$ , V<sub>IH</sub> =  $0.7 \times \text{OV}_{DD}$ .

![](_page_63_Picture_242.jpeg)

**Notes:**

- <span id="page-63-6"></span>1. Note that the symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub></sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
- <span id="page-63-7"></span>2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.
- <span id="page-63-8"></span>3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- <span id="page-63-9"></span>4. Input timings are measured at the pin.
- <span id="page-63-11"></span>5. PCI specifications allows 2 ns skew for 33 MHz but includes the total allowed skew, board, connectors, etc.
- <span id="page-63-10"></span>6. Value does not comply with the PCI 2.3 Local Bus Specifications.

This figure provides the AC test load for PCI.

![](_page_64_Figure_1.jpeg)

**Figure 43. PCI AC Test Load**

This figure shows the PCI input AC timing conditions.

![](_page_64_Figure_4.jpeg)

**Figure 44. PCI Input AC Timing Measurement Conditions**

This figure shows the PCI output AC timing conditions.

![](_page_64_Figure_7.jpeg)

**Figure 45. PCI Output AC Timing Measurement Condition**

# **15 PCI Express**

This section describes the DC and AC electrical specifications for the PCI Express bus.

### **15.1 DC Requirements for PCI Express SD\_REF\_CLK and SD\_REF\_CLK**

For more information see [Section 20, "High-Speed Serial Interfaces \(HSSI\)](#page-78-0)."

# **15.2 AC Requirements for PCI Express SerDes Clocks**

This table lists the PCI Express SerDes clock AC requirements.

| <b>Parameter</b>                                                                                           | <b>Symbol</b>      | Min   | <b>Typical</b> | Max   | Unit | <b>Note</b> |
|------------------------------------------------------------------------------------------------------------|--------------------|-------|----------------|-------|------|-------------|
| REFCLK cycle time                                                                                          | <sup>t</sup> REF   |       | 10             |       | ns   |             |
| REFCLK cycle-to-cycle jitter. Difference in the period of any<br>two adjacent REFCLK cycles.               | <sup>t</sup> REFCJ |       |                | 100   | ps   |             |
| REFCLK phase jitter peak-to-peak. Deviation in edge<br>location with respect to mean edge location.        | <sup>t</sup> REFPJ | $-50$ |                | $+50$ | ps   |             |
| SD_REF_CLK/_B cycle to cycle clock jitter (period jitter)                                                  | t <sub>CKCJ</sub>  |       |                | 100   | ps   |             |
| SD_REF_CLK/_B phase jitter peak-to-peak. Deviation in<br>edge location with respect to mean edge location. | t <sub>CKPJ</sub>  | $-50$ |                | $+50$ | ps   | 2, 3        |

**Table 56. SD\_REF\_CLK and SD\_REF\_CLK AC Requirements**

**Notes:**

1. All options provide serial interface bit rate of 1.5 and 3.0 Gbps.

2. In a frequency band from 150 kHz to 15 MHz, at BER of  $10^{-12}$ .

3. Total peak-to-peak Deterministic Jitter "J<sub>D</sub>" should be less than or equal to 50 ps.

### **15.3 Clocking Dependencies**

The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a  $\pm 300$  ppm tolerance.

### **15.4 Physical Layer Specifications**

Following is a summary of the specifications for the physical layer of PCI Express on this device. For further details as well as the specifications of the transport and data link layer, use the *PCI Express Base Specification*, Rev. 1.0a.

#### **NOTE**

The voltage levels of the transmitter and the receiver depend on the SerDes control registers which should be programmed at the recommended values for PCI Express protocol (that is,  $L1_nV_{DD} = 1.0 V$ ).

### **15.4.1 Differential Transmitter (Tx) Output**

This table defines the specifications for the differential output at all transmitters. The parameters are specified at the component pins.

| <b>Parameter</b>                                                                      | <b>Conditions</b>                                                                                                                                                                                                                                                                                                                                                                     | Symbol                                             | Min    | <b>Typical</b> | Max    | Units  | <b>Note</b>    |
|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------|----------------|--------|--------|----------------|
| Unit interval                                                                         | Each U <sub>PETX</sub> is 400 ps $\pm$ 300<br>ppm. U <sub>PETX</sub> does not account<br>for Spread Spectrum Clock<br>dictated variations.                                                                                                                                                                                                                                            | UI                                                 | 399.88 | 400            | 400.12 | ps     | 1              |
| Differential<br>peak-to-peak output<br>voltage                                        | $V_{\text{PEDPPTX}} = 2 \times  V_{\text{TX-D+}} -$<br>$VTX-D$                                                                                                                                                                                                                                                                                                                        | V <sub>TX-DIFFp-p</sub>                            | 0.8    |                | 1.2    | $\vee$ | $\overline{2}$ |
| De-emphasized<br>differential output<br>voltage (ratio)                               | Ratio of the $V_{\text{PFDPPX}}$ of the<br>second and following bits after<br>a transition divided by the<br>V <sub>PEDPPTX</sub> of the first bit after a<br>transition.                                                                                                                                                                                                             | V <sub>TX-DE-RATIO</sub>                           | $-3.0$ | $-3.5$         | $-4.0$ | dB     | $\overline{c}$ |
| Minimum Tx eye width                                                                  | The maximum transmitter<br>jitter can be derived as<br>$T_{TX\text{-MAX-JITTER}} = 1 -$<br>$U_{PFFWTX} = 0.3$ UI.                                                                                                                                                                                                                                                                     | T <sub>TX-EYE</sub>                                | 0.70   |                |        | UI     | 2, 3           |
| Maximum time between<br>the jitter median and<br>maximum deviation<br>from the median | Jitter is defined as the<br>measurement variation of the<br>crossing points ( $V_{\text{PEDPPTX}} = 0$<br>V) in relation to a recovered Tx<br>UI. A recovered Tx UI is<br>calculated over 3500<br>consecutive unit intervals of<br>sample data. Jitter is<br>measured using all edges of<br>the 250 consecutive UI in the<br>center of the 3500 UI used for<br>calculating the Tx UI. | TTX-EYE-MEDIAN-to-<br><b>MAX-JITTER</b>            |        |                | 0.15   | UI     | 2, 3           |
| $D+/D-Tx$ output<br>rise/fall time                                                    |                                                                                                                                                                                                                                                                                                                                                                                       | T <sub>TX-RISE</sub> , T <sub>TX-FALL</sub>        | 0.125  |                |        | UI     | 2, 5           |
| RMS AC peak common<br>mode output voltage                                             | $V_{\text{PEACPCMTX}} = \text{RMS}(V_{\text{TXD}_+} -$<br>$VTXD/2 - VTX-CM-DC$<br>$V_{TX-CM-DC} = DC_{(avg)}$ of<br>$IV_{TX-D+} - V_{TX-D-1/2}$                                                                                                                                                                                                                                       | V <sub>TX-CM-ACp</sub>                             |        |                | 20     | mV     | 2              |
| Absolute delta of DC<br>common mode voltage<br>during LO and electrical<br>idle       | $IV_{TX\text{-}CM\text{-}DC}$ (during LO) $-$<br>VTX-CM-Idle-DC (During Electrical<br>$_{\text{ldle}}$ $\le$ = 100 mV<br>$V_{TX-CM-DC} = DC_{(avg)}$ of<br>$IV_{TX-D+} - V_{TX-D}$ . $i/2$ [LO]<br>$V_{TX\text{-}CM\text{-}lde\text{-}DC} = DC_{(avg)}$ of<br>$ V_{TX-D+} - V_{TX-D-} /2$ [Electrical<br>Idle]                                                                        | V <sub>TX-CM-DC-ACTIVE-</sub><br><b>IDLE-DELTA</b> | 0      |                | 100    | mV     | 2              |

**Table 57. Differential Transmitter (Tx) Output Specifications**

![](_page_67_Picture_279.jpeg)

![](_page_67_Picture_280.jpeg)

| <b>Parameter</b>                | <b>Conditions</b>                                                                                                                                           | Symbol                  | Min | <b>Typical</b> | Max             | <b>Units</b> | <b>Note</b> |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|----------------|-----------------|--------------|-------------|
| Common mode return<br>loss      | Measured over 50 MHz to<br>1.25 GHz.                                                                                                                        | $RL_{TX-CM}$            | 6   |                |                 | dB           | 4           |
| DC differential Tx<br>impedance | Tx DC differential mode low<br>impedance                                                                                                                    | Z <sub>TX-DIFF-DC</sub> | 80  | 100            | 120             | $\Omega$     |             |
| Transmitter DC<br>impedance     | Required Tx D+ as well as D-<br>DC impedance during all<br>states                                                                                           | $Z_{TX-DC}$             | 40  |                |                 | $\Omega$     |             |
| Lane-to-Lane output<br>skew     | Static skew between any two<br>transmitter lanes within a<br>single link                                                                                    | L <sub>TX-SKEW</sub>    |     |                | $500 +$<br>2 UI | ps           |             |
| AC coupling capacitor           | All transmitters should be AC<br>coupled. The AC coupling is<br>required either within the<br>media or within the<br>transmitting component itself.         | $C_{TX}$                | 75  |                | 200             | nF           |             |
| Crosslink random<br>timeout     | This random timeout helps<br>resolve conflicts in crosslink<br>configuration by eventually<br>resulting in only one<br>downstream and one<br>upstream port. | $T_{crosslink}$         | 0   |                | 1               | ms           | 7           |

**Table 57. Differential Transmitter (Tx) Output Specifications (continued)**

**Notes:**

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point into a timing and voltage compliance test load as shown in [Figure 48](#page-73-0) and measured over any 250 consecutive Tx UIs. (Also refer to the transmitter compliance eye diagram shown in [Figure 46.](#page-69-0))
- 3. A  $T_{TX-EYE}$  = 0.70 UI provides for a total sum of deterministic and random jitter budget of  $T_{TX-JITTEB-MAX}$  = 0.30 UI for the transmitter collected over any 250 consecutive Tx UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total Tx jitter budget collected over any 250 consecutive Tx UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. The transmitter input impedance will result in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the D+ and D– line (that is, as measured by a vector network analyzer with 50- $\Omega$  probes, see [Figure 48](#page-73-0)). Note that the series capacitors,  $C_{TX}$ , is optional for the return loss measurement.
- 5. Measured between 20%–80% at transmitter package pins into a test load as shown in [Figure 48](#page-73-0) for both  $V_{TX-D+}$  and  $V_{TX-D+}$
- 6. See Section 4.3.1.8 of the PCI Express Base Specifications, Rev 1.0a.
- 7. See Section 4.2.6.3 of the PCI Express Base Specifications, Rev 1.0a.

### **15.4.2 Transmitter Compliance Eye Diagrams**

The Tx eye diagram in [Figure 46](#page-69-0) is specified using the passive compliance/test measurement load (see [Figure 48](#page-73-0)) in place of any real PCI Express interconnect + Rx component. There are two eye diagrams that must be met for the transmitter. Both diagrams must be aligned in time using the jitter median to locate the center of the eye diagram. The different eye diagrams differ in voltage depending on whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of the de-emphasized bit is always relative to the transition bit.

The eye diagram must be valid for any 250 consecutive UIs.

A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI.

### **NOTE**

It is recommended that the recovered Tx UI be calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function (that is, least squares and median deviation fits).

![](_page_69_Figure_4.jpeg)

**Figure 46. Minimum Transmitter Timing and Voltage Output Compliance Specifications**

### <span id="page-69-0"></span>**15.4.3 Differential Receiver (Rx) Input Specifications**

This table defines the specifications for the differential input at all receivers. The parameters are specified at the component pins.

| <b>Parameter</b>                            | Comments                                                                                                                                 | Symbol                  | Min    | <b>Typical</b> | <b>Max</b> | <b>Units</b> | <b>Note</b> |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|----------------|------------|--------------|-------------|
| Unit interval                               | Each U $_{\rm PFRX}$ is 400 ps $\pm$ 300<br>ppm. U <sub>PERX</sub> does not account<br>for Spread Spectrum Clock<br>dictated variations. | UI                      | 399.88 | 400            | 400.12     | ps           |             |
| Differential peak-to-peak<br>output voltage | $V_{\text{PEDPPRX}} = 2 \times V_{\text{RX-D+}} -$<br>$V_{RX-D}$                                                                         | V <sub>RX-DIFFp-p</sub> | 0.175  |                | 1.200      | ν            | 0           |

**Table 58. Differential Receiver (Rx) Input Specifications**

![](_page_70_Picture_258.jpeg)

![](_page_70_Picture_259.jpeg)

| <b>Parameter</b>                           | <b>Comments</b>                                                                                                                                                                                                                     | Symbol                                | Min | <b>Typical</b> | Max | <b>Units</b> | <b>Note</b> |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----|----------------|-----|--------------|-------------|
| Enter Detect Threshold<br>Integration Time | Unexpected Electrical Idle   An unexpected electrical idle<br>$(Vrx\text{-diffp-p} <$<br>Vrx-idle-det-diffp-p) must be<br>recognized no longer than<br>Trx-idle-det-diff-entertime to<br>signal an unexpected idle<br>condition.    | RX-IDLE-DET-DIFF-<br><b>ENTERTIME</b> |     |                | 10  | ms           |             |
| <b>Total Skew</b>                          | Skew across all lanes on a link.<br>This includes variation in the<br>length of SKP ordered set (e.g.<br>COM and one to five SKP<br>Symbols) at the Rx as well as<br>any delay differences arising<br>from the interconnect itself. | LRX-SKEW                              |     |                | 20  | ns           |             |

**Table 58. Differential Receiver (Rx) Input Specifications (continued)**

#### **Notes:**

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in [Figure 48](#page-73-0) should be used as the Rx device when taking measurements (also refer to the receiver compliance eye diagram shown in [Figure 47](#page-72-0)). If the clocks to the Rx and Tx are not derived from the same reference clock, the Tx UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A  $T_{Rx-EYE} = 0.40$  UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The TRx-EYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive Tx UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the Rx and Tx are not derived from the same reference clock, the Tx UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. The receiver input impedance will result in a differential return loss greater than or equal to 10 dB with the D+ line biased to 300 mV and the D– line biased to –300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements for is 50  $\Omega$  to ground for both the D+ and D– line (that is, as measured by a vector network analyzer with 50- $\Omega$  probes, see [Figure 48](#page-73-0)). Note that the series capacitors,  $C_{Tx}$ , is optional for the return loss measurement.
- 5. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port.
- 6. The Rx DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the Rx ground.
- 7. It is recommended that the recovered Tx UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

### **15.5 Receiver Compliance Eye Diagrams**

The Rx eye diagram in [Figure 47](#page-72-0) is specified using the passive compliance/test measurement load (see [Figure 48](#page-73-0)) in place of any real PCI Express Rx component. In general, the minimum receiver eye diagram measured with the compliance/test measurement load (see [Figure 48](#page-73-0)) is larger than the minimum receiver eye diagram measured over a range of systems at the input receiver of any real PCI Express component. The degraded eye diagram at the input receiver is due to traces internal to the package as well as silicon parasitic characteristics that cause the real PCI Express component to vary in impedance from the
compliance/test measurement load. The input receiver eye diagram is implementation specific and is not specified. Rx component designer should provide additional margin to adequately compensate for the degraded minimum receiver eye diagram (shown in [Figure 47](#page-72-0)) expected at the input receiver based on an adequate combination of system simulations and the return loss measured looking into the Rx package and silicon. The Rx eye diagram must be aligned in time using the jitter median to locate the center of the eye diagram.

The eye diagram must be valid for any 250 consecutive UIs.

A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI.

### **NOTE**

The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the D+ and D– line (that is, as measured by a Vector Network Analyzer with 50  $\Omega$  probes—see [Figure 48](#page-73-0)). Note that the series capacitors,  $C_{\text{PE}\,\text{ACTX}}$ , are optional for the return loss measurement.



<span id="page-72-0"></span>**Figure 47. Minimum Receiver Eye Timing and Voltage Compliance Specification**

# **15.5.1 Compliance Test and Measurement Load**

The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in [Figure 48.](#page-73-0)

### **NOTE**

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D– not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D– package pins.



### **Figure 48. Compliance Test/Measurement Load**

# <span id="page-73-0"></span>**16 Timers**

This section describes the DC and AC electrical specifications for the timers of the chip.

# **16.1 Timers DC Electrical Characteristics**

This table provides the DC electrical characteristics for the device timers pins, including TIN, TOUT, TGATE, and RTC\_CLK.

| <b>Parameter</b>    | <b>Condition</b>               | Symbol          | Min    | Max          | Unit |
|---------------------|--------------------------------|-----------------|--------|--------------|------|
| Output high voltage | $I_{OH} = -6.0$ mA             | $V_{OH}$        | 2.4    |              | v    |
| Output low voltage  | $I_{OL} = 6.0$ mA              | $V_{OL}$        |        | 0.5          | v    |
| Output low voltage  | $I_{OL} = 3.2$ mA              | $V_{OL}$        |        | 0.4          | v    |
| Input high voltage  |                                | $V_{\text{IH}}$ | 2.0    | $OVDD + 0.3$ | v    |
| Input low voltage   |                                | $V_{IL}$        | $-0.3$ | 0.8          | v    |
| Input current       | $0 V \leq V_{IN} \leq CV_{DD}$ | <sup>I</sup> IN |        | ± 30         | μA   |

**Table 59. Timers DC Electrical Characteristics**

# **16.2 Timers AC Timing Specifications**

This table provides the timers input and output AC timing specifications.





#### **Notes:**

<span id="page-74-0"></span>1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.

<span id="page-74-1"></span>2. Timers inputs and outputs are asynchronous to any visible clock. Timers outputs should be synchronized before use by any external synchronous logic. Timers inputs are required to be valid for at least t<sub>TIWID</sub> ns to ensure proper operation

This figure provides the AC test load for the timers.



**Figure 49. Timers AC Test Load**

# **17 GPIO**

This section describes the DC and AC electrical specifications for the GPIO of the chip.

# **17.1 GPIO DC Electrical Characteristics**

This table provides the DC electrical characteristics for the device GPIO.

### **Table 61. GPIO DC Electrical Characteristics**

This specification applies when operating at 3.3 V  $\pm$  165 mV supply.



# **17.2 GPIO AC Timing Specifications**

This table provides the GPIO input and output AC timing specifications.

**Table 62. GPIO Input AC Timing Specifications**

| <b>Parameter</b>                | <b>Symbol</b>      | Min | Unit |
|---------------------------------|--------------------|-----|------|
| GPIO inputs-minimum pulse width | <sup>T</sup> PIWID | 20  | ns   |

#### **Notes:**

1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of SYS\_CLKIN. Timings are measured at the pin.

2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least  $t_{\text{PiWID}}$  ns to ensure proper operation.

This figure provides the AC test load for the GPIO.



**Figure 50. GPIO AC Test Load**

# **18 IPIC**

This section describes the DC and AC electrical specifications for the external interrupt pins of the chip.

# **18.1 IPIC DC Electrical Characteristics**

This table provides the DC electrical characteristics for the external interrupt pins of the chip.

**Table 63. IPIC DC Electrical Characteristics**

| <b>Parameter</b>   | Condition         | Symbol          | Min    | Max          | Unit |
|--------------------|-------------------|-----------------|--------|--------------|------|
| Input high voltage |                   | V <sub>IH</sub> | 2.0    | $OVDD + 0.3$ | v    |
| Input low voltage  |                   | $V_{IL}$        | $-0.3$ | 0.8          |      |
| Input current      |                   | <sup>I</sup> IN |        | ±30          | μA   |
| Output low voltage | $I_{OL} = 6.0$ mA | $V_{OL}$        |        | 0.5          | v    |
| Output low voltage | $I_{OL} = 3.2$ mA | V <sub>OL</sub> |        | 0.4          | 17   |

**Note:** 

1. This table applies for pins IRQ[0:7], IRQ\_OUT, MCP\_OUT.

2.  $\overline{IRQ\_OUT}$  and  $\overline{MCP\_OUT}$  are open drain pins, thus  $V_{OH}$  is not relevant for those pins.

# **18.2 IPIC AC Timing Specifications**

This table provides the IPIC input and output AC timing specifications.



#### **Table 64. IPIC Input AC Timing Specifications**

#### **Note:**

1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.

2. IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by any external synchronous logic. IPIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge triggered mode.

# **19 SPI**

This section describes the DC and AC electrical specifications for the SPI of the chip.

# **19.1 SPI DC Electrical Characteristics**

This table provides the DC electrical characteristics for the device SPI.

**Table 65. SPI DC Electrical Characteristics**

| <b>Parameter</b>    | <b>Condition</b>   | Symbol          | Min    | Max          | Unit |
|---------------------|--------------------|-----------------|--------|--------------|------|
| Input high voltage  |                    | $V_{IH}$        | 2.0    | $OVDD + 0.3$ |      |
| Input low voltage   |                    | $V_{IL}$        | $-0.3$ | 0.8          |      |
| Input current       |                    | <sup>I</sup> IN |        | ± 30         | μA   |
| Output high voltage | $I_{OH} = -8.0$ mA | $V_{OH}$        | 2.4    |              | v    |
| Output low voltage  | $I_{OL} = 8.0$ mA  | $V_{OL}$        |        | 0.5          |      |
| Output low voltage  | $I_{OL} = 3.2$ mA  | $V_{OL}$        |        | 0.4          |      |

# **19.2 SPI AC Timing Specifications**

This table provides the SPI input and output AC timing specifications.

**Table 66. SPI AC Timing Specifications**

<span id="page-76-0"></span>

| <b>Parameter</b>                                         | Symbol <sup>1</sup> | Min | Max | Unit |
|----------------------------------------------------------|---------------------|-----|-----|------|
| SPI outputs-Master mode (internal clock) delay           | <b>INIKHOV</b>      | 0.5 | 6   | ns   |
| SPI outputs-Slave mode (external clock) delay            | <b>INEKHOV</b>      | 0   | 8   | ns   |
| SPI inputs—Master mode (internal clock) input setup time | <b>INIIVKH</b>      |     |     | ns   |
| SPI inputs—Master mode (internal clock) input hold time  | <sup>I</sup> NIIXKH | 0   |     | ns   |
| SPI inputs—Slave mode (external clock) input setup time  | <b>INEIVKH</b>      |     |     | ns   |



### **Table 66. SPI AC Timing Specifications (continued)**

**Notes:**

- <span id="page-77-0"></span>1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for</sub> inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the internal</sub> timing (NI) for the time SPICLK clock reference (K) goes to the high state (H) until outputs (O) are invalid (X).
- 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. The maximum SPICLK input frequency is 66.666 MHz.

This figure provides the AC test load for the SPI.



**Figure 51. SPI AC Test Load**

These figures represent the AC timing from [Table 66](#page-76-0). Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

This figure shows the SPI timing in slave mode (external clock).



**Note:** The clock edge is selectable on SPI.

### **Figure 52. SPI AC Timing in Slave Mode (External Clock) Diagram**

This figure shows the SPI timing in master mode (internal clock).



**Note:** The clock edge is selectable on SPI.

**Figure 53. SPI AC Timing in Master Mode (Internal Clock) Diagram**

# **20 High-Speed Serial Interfaces (HSSI)**

This chip features two serializer/deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. See [Table 1](#page-2-0) for the interfaces supported.

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

# **20.1 Signal Terms Definition**

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

[Figure 54](#page-79-0) shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (SD*n*\_TX and SD*n*\_TX) or a receiver input (SDn\_RX and  $\overline{SDn_RX}$ ). Each signal swings between A volts and B volts where  $A > B$ .

Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment.

### **• Single-Ended Swing**

The transmitter output signals and the receiver input signals SD*n*\_TX, SD*n*\_TX, SD*n*\_RX and  $SDn$  RX each have a peak-to-peak swing of  $A - B$  volts. This is also referred as each signal wire's single-ended swing.

**Differential Output Voltage, V<sub>OD</sub>** (or **Differential Output Swing**):

The differential output voltage (or swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{SDn_TX} - V_{SDn_TX}$ . The  $V_{OD}$  value can be either positive or negative.

### **Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing):**

The differential input voltage (or swing) of the receiver,  $V_{ID}$ , is defined as the difference of the two complimentary input voltages:  $V_{SDn_R}R_X - V_{\overline{SDn_R}R\overline{X}}$ . The V<sub>ID</sub> value can be either positive or negative.

### **Differential Peak Voltage,**  $V_{\text{DIFF}}$

The peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak voltage,  $V_{\text{DIFF}} = |A - B|$  volts.

### • **Differential Peak-to-Peak**,  $V_{\text{DIFF-p}}$

Since the differential output signal of the transmitter and the differential input signal of the receiver each range from  $A - B$  to  $-(A - B)$  volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage,  $V_{\text{DIFF-p}} = 2 \times V_{\text{DIFF-p}} = 2 \times |(A - B)|$  volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as  $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ .

### **• Differential Waveform**

The differential waveform is constructed by subtracting the inverting signal (SD*n*\_TX, for example) from the non-inverting signal  $(SDnTX,$  for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to [Figure 63](#page-87-0) as an example for differential waveform.

### **Common Mode Voltage, V<sub>cm</sub>**

The common mode voltage is equal to one half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,

 $V_{cm\_out} = (V_{SDn\_TX} + V_{\overline{SDn\_TX}}) \div 2 = (A + B) \div 2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. Sometimes it may be even different between the receiver input and driver output circuits within the same component. It is also referred as the DC offset in some occasion.

<span id="page-79-0"></span>

To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and TD, has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD or TD) is 500 m $V_{p-p}$ , which is referred as the single-ended swing for each signal. In this example, since the differential signaling environment is fully symmetrical, the transmitter output's differential swing  $(V<sub>OD</sub>)$  has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and –500 mV, in other words,  $V_{OD}$  is 500 mV in one phase and –500 mV in the other phase. The peak differential voltage ( $V_{\text{DIFF}}$ ) is 500 mV. The peak-to-peak differential voltage ( $V_{\text{DIFF}}$ <sub>p)</sub> is  $1000 \text{ mV}_{p-n}$ .

# **20.2 SerDes Reference Clocks**

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks inputs are SD1\_REF\_CLK and SD1\_REF\_CLK for both lanes of SerDes1, and SD2\_REF\_CLK and SD2\_REF\_CLK for both lanes of SerDes2.

The following sections describe the SerDes reference clock requirements and some application information.

# <span id="page-80-0"></span>**20.2.1 SerDes Reference Clock Receiver Characteristics**

[Figure 55](#page-81-0) shows a receiver reference diagram of the SerDes reference clocks.

- SerDes Reference Clock Receiver Reference Circuit Structure
	- The SDn REF CLK and  $\overline{SDn}$  REF CLK are internally AC-coupled differential inputs as shown in [Figure 55.](#page-81-0) Each differential clock input (SD*n*\_REF\_CLK or SD*n*\_REF\_CLK) has a 50 Ω termination to SGND\_SRDS*n* (xcorevss) followed by on-chip AC-coupling.
	- The external reference clock driver must be able to drive this termination.
	- The SerDes reference clock input can be either differential or single-ended. Refer to the Differential Mode and Single-ended Mode description below for further detailed requirements.
- The maximum average current requirement that also determines the common mode voltage range
	- When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), since the input is AC-coupled on-chip.
	- This current limitation sets the maximum common mode input voltage to be less than 0.4 V  $(0.4 V \div 50 = 8 \text{ mA})$  while the minimum common mode input level is 0.1 V above SGND\_SRDS*n* (xcorevss). For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV.
- If the device driving the SDn\_REF\_CLK and  $\overline{SDn\_REF\_CLK}$  inputs cannot drive 50  $\Omega$  to SGND\_SRDS*n* (xcorevss) DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip.
- The input amplitude requirement
	- This requirement is described in detail in the following sections.



**Figure 55. Receiver of SerDes Reference Clocks**

## <span id="page-81-0"></span>**20.2.2 DC Level Requirement for SerDes Reference Clocks**

The DC level requirement for the device SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below.

- **Differential Mode**
	- The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.
	- For **external DC-coupled** connection, as described in [Section 20.2.1, "SerDes Reference](#page-80-0)  [Clock Receiver Characteristics,](#page-80-0)" the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 mV and 400 mV. [Figure 56](#page-82-0) shows the SerDes reference clock input requirement for DC-coupled connection scheme.
	- For **external AC-coupled** connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SGND\_SRDS*n*. Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage (SGND\_SRDS*n*). [Figure 57](#page-82-1) shows the SerDes reference clock input requirement for AC-coupled connection scheme.

### **• Single-ended Mode**

- The reference clock can also be single-ended. The SD \_REF\_CLK input amplitude (single-ended swing) must be between 400 mV and 800 mV<sub>p-p</sub> (from V<sub>min</sub> to V<sub>max</sub>) with SD*n*\_REF\_CLK either left unconnected or tied to ground.
- The SD*n*\_REF\_CLK input average voltage must be between 200 mV and 400 mV. [Figure 58](#page-82-2) shows the SerDes reference clock input requirement for single-ended signaling mode.
- To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC-coupled externally. For the best noise performance, the reference of the clock could be DC or AC-coupled into the unused phase (SD*n*\_REF\_CLK) through the same source impedance as the clock input (SD*n*\_REF\_CLK) in use.

<span id="page-82-0"></span>

<span id="page-82-2"></span><span id="page-82-1"></span>



## **20.2.3 Interfacing With Other Differential Signaling Levels**

The following list provides information about interfacing with other differential signaling levels.

- With on-chip termination to SGND\_SRDS*n* (xcorevss), the differential reference clocks inputs are HCSL (high-speed current steering logic) compatible DC-coupled.
- Many other low voltage differential type outputs like LVDS (low voltage differential signaling) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100 mV to 400 mV) for DC-coupled connection.
- LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC-coupling.

### **NOTE**

[Figure 59](#page-84-0) to [Figure 62](#page-86-0) below are for conceptual reference only. Due to the fact that clock driver chip's internal structure, output impedance, and termination requirements are different between various clock driver chip manufacturers, it is very possible that the clock circuit reference designs provided by the clock driver chip vendor are different from what is shown below. They might also vary from one vendor to the other. Therefore, Freescale Semiconductor can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. The system designer is recommended to contact the selected clock driver chip vendor for the optimal reference circuits with the device SerDes reference clock receiver requirement provided in this document.

This figure shows the SerDes reference clock connection reference circuits for HCSL type clock driver. It assumes that the DC levels of the clock driver chip is compatible with device SerDes reference clock input's DC requirement.



**Figure 59. DC-Coupled Differential Connection with HCSL Clock Driver (Reference Only)**

<span id="page-84-0"></span>This figure shows the SerDes reference clock connection reference circuits for LVDS type clock driver. Since LVDS clock driver's common-mode voltage is higher than the device SerDes reference clock input's allowed range (100 to 400 mV), AC-coupled connection scheme must be used. It assumes the LVDS output driver features a 50-Ω termination resistor. It also assumes that the LVDS transmitter establishes its own common mode level without relying on the receiver or other external component.



**Figure 60. AC-Coupled Differential Connection with LVDS Clock Driver (Reference Only)**

[Figure 61](#page-85-0) shows the SerDes reference clock connection reference circuits for LVPECL type clock driver. Since LVPECL driver's DC levels (both common mode voltages and output swing) are incompatible with device SerDes reference clock input's DC requirement, AC-coupling has to be used. [Figure 61](#page-85-0) assumes

that the LVPECL clock driver's output impedance is 50  $Ω$ . R1 is used to DC-bias the LVPECL outputs prior to AC-coupling. Its value could be ranged from 140  $\Omega$  to 240  $\Omega$  depending on clock driver vendor's requirement. R2 is used together with the SerDes reference clock receiver's 50 Ω termination resistor to attenuate the LVPECL output's differential peak level such that it meets the device SerDes reference clock's differential input amplitude requirement (between 200 mV and 800 mV differential peak). For example, if the LVPECL output's differential peak is 900 mV and the desired SerDes reference clock input amplitude is selected as 600 mV, the attenuation factor is 0.67, which requires  $R2 = 25 \Omega$ . Consult clock driver chip manufacturer to verify whether this connection scheme is compatible with a particular clock driver chip.



<span id="page-85-0"></span>**Figure 61. AC-Coupled Differential Connection with LVPECL Clock Driver (Reference Only)**

This figure shows the SerDes reference clock connection reference circuits for a single-ended clock driver. It assumes the DC levels of the clock driver are compatible with device SerDes reference clock input's DC requirement.



**Figure 62. Single-Ended Connection (Reference Only)**

## <span id="page-86-0"></span>**20.2.4 AC Requirements for SerDes Reference Clocks**

The clock driver selected should provide a high quality reference clock with low phase noise and cycle-to-cycle jitter. Phase noise less than 100 KHz can be tracked by the PLL and data recovery loops and is less of a problem. Phase noise above 15 MHz is filtered by the PLL. The most problematic phase noise occurs in the 1–15 MHz range. The source impedance of the clock driver should be 50 Ω to match the transmission line and reduce reflections which are a source of noise to the system.

This table describes some AC parameters common to SGMII and protocols



```
At recommended operating conditions with XV_{DD SRDS or XV_{DD} SRDS = 1.0 V \pm 5%.
```


#### **Table 67. SerDes Reference Clock Common AC Parameters (continued)**

At recommended operating conditions with  $XV_{DD$  SRDS or  $XV_{DD}$  SRDS = 1.0 V  $\pm$  5%.



#### **Notes:**

- <span id="page-87-3"></span>1. Measurement taken from single ended waveform.
- <span id="page-87-1"></span>2. Measurement taken from differential waveform.
- <span id="page-87-2"></span>3. Measured from -200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLK minus SDn\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See [Figure 63.](#page-87-0)
- <span id="page-87-4"></span>4. Matching applies to rising edge rate for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The Rise Edge Rate of SDn\_REF\_CLK should be compared to the Fall Edge Rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See [Figure 64](#page-87-5).



<span id="page-87-0"></span>

<span id="page-87-5"></span>**Figure 64. Single-Ended Measurement Points for Rise and Fall Time Matching**

# **20.3 SerDes Transmitter and Receiver Reference Circuits**

This figure shows the reference circuits for SerDes data lane's transmitter and receiver.



**Figure 65. SerDes Transmitter and Receiver Reference Circuits**

The DC and AC specification of SerDes data lanes are defined in each interface protocol section below in this document based on the application usage:

- [Section 8, "Ethernet: Enhanced Three-Speed Ethernet \(eTSEC\)](#page-22-0)"
- [Section 15, "PCI Express"](#page-64-0)

Note that an external AC coupling capacitor is required for the above three serial transmission protocols with the capacitor value defined in specification of each protocol section.

# **21 Package and Pin Listings**

This section details package parameters, pin assignments, and dimensions.

# **21.1 Package Parameters for the MPC8378E TePBGA II**

The package parameters are provided in the following list. The package type is  $31 \text{ mm} \times 31 \text{ mm}$ , 689 plastic ball grid array (TePBGA II).





This figure shows the mechanical dimensions and bottom surface nomenclature of the TEPBGA II package.

**Figure 66. Mechanical Dimensions and Bottom Surface Nomenclature of the TEPBGA II**

### **Note:**

- $1$  All dimensions are in millimeters.
- <sup>2</sup> Dimensioning and tolerancing per ASME Y14. 5M-1994.
- <sup>3</sup> Maximum solder ball diameter measured parallel to Datum A.
- $4$  Datum A, the seating plane, is determined by the spherical crowns of the solder balls.

<sup>5</sup> Parallelism measurement should exclude any effect of mark on top surface of package.

# **21.2 Pinout Listings**

This table provides the pinout listing for the TePBGA II package.







































#### **Notes:**

<span id="page-106-9"></span>1. This pin is an open drain signal. A weak pull-up resistor (1 kΩ) should be placed on this pin to OVDD.

<span id="page-106-6"></span>2. This pin is an open drain signal. A weak pull-up resistor (2–10 kΩ) should be placed on this pin to OVDD.

<span id="page-106-0"></span>3. This output is actively driven during reset rather than being released to high impedance during reset.

<span id="page-106-7"></span>4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.

- <span id="page-106-8"></span>5. This pin should have a weak pull up if the chip is in PCI host mode. Follow PCI Specification recommendation and see AN3665, "MPC837xE Design Checklist," for more details.
- <span id="page-106-3"></span>6. These are On Die Termination pins, used to control DDR2 memories internal termination resistance.
- <span id="page-106-14"></span>7. This pin must always be tied to GND using a 0  $\Omega$  resistor.
- <span id="page-106-13"></span>8. This pin must always be left not connected.
- <span id="page-106-1"></span>9. For DDR2 operation, it is recommended that MDIC0 be tied to GND using an 18.2 Ω resistor and MDIC1 be tied to DDR power using an 18.2  $Ω$  resistor.
- <span id="page-106-10"></span>10.This pin must always be tied low. If it is left floating it may cause the device to malfunction.
- <span id="page-106-2"></span>11.See AN3665, "MPC837xE Design Checklist," for proper DDR termination.

<span id="page-106-5"></span>12.This pin must not be pulled down during PORESET.

13.This pin must always be tied to GND.

14.This pin must always be tied to OVDD.

<span id="page-106-11"></span>15.Open or tie to GND.

<span id="page-106-12"></span>16.Voltage settings are dependent on the frequency used; see [Table 3](#page-7-0).

<span id="page-106-4"></span>17.See AN3665, "MPC837xE Design Checklist," for proper termination.

# **22 Clocking**

This figure shows the internal distribution of clocks within this chip.





The primary clock source for the device can be one of two inputs, CLKIN or PCI CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the device is configured as a PCI host device, CLKIN is its primary input clock. CLKIN feeds the PCI clock divider  $(\div 2)$  and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICOEn] parameters select whether CFG\_CLKIN\_DIV is driven out on the PCI\_CLK\_OUT*n* signals.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the device to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock. When the device is configured as a PCI agent device the CLKIN signal should be tied to GND.
As shown in [Figure 67](#page-107-0), the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock (*csb\_clk*), the internal clock for the DDR controller (*ddr\_clk*), and the internal clock for the local bus interface unit (*lbiu\_clk*).

The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation:

## **csb\_clk = {PCI\_SYNC\_IN × (1 + CFG\_CLKIN\_DIV)} × SPMF Eqn. 20**

In PCI host mode,  $PCI\_SYNC\_IN \times (1 + CFG\_CLKIN\_DIV)$  is the CLKIN frequency.

The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies up the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low register (RCWLR) which is loaded at power-on reset or by one of the hard-coded reset options. See Chapter 4, "Reset, Clocking, and Initialization," in the *MPC8379E Reference Manual* for more information on the clock subsystem.

The internal *ddr\_clk* frequency is determined by the following equation:

$$
ddr_c l k = csb_c l k \times (1 + RCWLR[DDRCM])
$$
 Eqn. 21

Note that *ddr\_clk* is not the external memory bus frequency; *ddr\_clk* passes through the DDR clock divider  $(\div 2)$  to create the differential DDR memory bus clock outputs (MCK and  $\overline{MCK}$ ). However, the data rate is the same frequency as *ddr\_clk*.

The internal *lbiu\_clk* frequency is determined by the following equation:

$$
Ibiu_clk = csb_clk \times (1 + RCWLR[LECM])
$$
Eqn. 22

Note that *lbiu\_clk* is not the external local bus frequency; *lbiu\_clk* passes through the LBIU clock divider to create the external local bus clock outputs (LCLK[0:2]). The eLBC clock divider ratio is controlled by LCRR[CLKDIV].

Some of the internal units may be required to be shut off or operate at lower frequency than the *csb\_clk* frequency. Those units have a default clock ratio that can be configured by a memory mapped register after the device comes out of reset. [Table 69](#page-108-0) specifies which units have a configurable clock frequency.

<span id="page-108-0"></span>

| Unit                                     | <b>Default Frequency</b> | <b>Options</b>                     |
|------------------------------------------|--------------------------|------------------------------------|
| eTSEC1, eTSEC2                           | csb clk/3                | Off, csb clk, csb clk/2, csb clk/3 |
| eSDHC and l <sup>2</sup> C1 <sup>1</sup> | csb clk/3                | Off, csb_clk, csb_clk/2, csb_clk/3 |
| Security block                           | csb clk/3                | Off, csb_clk, csb_clk/2, csb_clk/3 |
| USB DR                                   | csb clk/3                | Off, csb_clk, csb_clk/2, csb_clk/3 |
| PCI and DMA complex                      | csb clk                  | Off, csb clk                       |
| PCI Express1, 2                          | csb clk/3                | Off, csb_clk, csb_clk/2, csb_clk/3 |

**Table 69. Configurable Clock Units**

This only applies to  $I^2C1$  ( $I^2C2$  clock is not configurable).

This table provides the operating frequencies for the TePBGA II package under recommended operating conditions (see [Table 3\)](#page-7-0).

<span id="page-109-1"></span>

| Parameter <sup>1</sup>                       | <b>Minimum Operating</b><br><b>Frequency (MHz)</b> | <b>Maximum Operating</b><br><b>Frequency (MHz)</b> |  |  |
|----------------------------------------------|----------------------------------------------------|----------------------------------------------------|--|--|
| e300 core frequency (core_clk)               | 333                                                | 800                                                |  |  |
| Coherent system bus frequency (csb_clk)      | 133                                                | 400                                                |  |  |
| DDR2 memory bus frequency (MCK) <sup>1</sup> | 250                                                | 400                                                |  |  |
| DDR1 memory bus frequency (MCK) <sup>2</sup> | 167                                                | 333                                                |  |  |
| Local bus frequency (LCLKn) <sup>1</sup>     |                                                    | 133                                                |  |  |
| Local bus controller frequency (lbc_clk)     |                                                    | 400                                                |  |  |
| PCI input frequency (CLKIN or PCI_CLK)       | 25                                                 | 66                                                 |  |  |
| eTSEC frequency                              | 133                                                | 400                                                |  |  |
| Security encryption controller frequency     |                                                    | 200                                                |  |  |
| USB controller frequency                     |                                                    | 200                                                |  |  |
| eSDHC controller frequency                   |                                                    | 200                                                |  |  |
| PCI Express controller frequency             |                                                    | 400                                                |  |  |

**Table 70. Operating Frequencies for TePBGA II**

**Notes:**

<span id="page-109-0"></span>1. The CLKIN frequency, RCWLR[SPMF], and RCWLR[COREPLL] settings must be chosen such that the resulting csb\_clk, MCK, LCLK[0:2], and core\_clk frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[xCM] must be programmed such that the maximum internal operating frequency of the Security core, USB modules, SATA, and eSDHC will not exceed their respective value listed in this table.

2. The DDR data rate is  $2\times$  the DDR memory bus frequency.

3. The local bus frequency is  $\frac{1}{2}$ ,  $\frac{1}{4}$ , or 1/8 of the *lbiu\_clk* frequency (depending on LCRR[CLKDIV]) which is in turn 1× or 2× the csb\_clk frequency (depending on RCWLR[LBCM]).

# **22.1 System PLL Configuration**

The system PLL is controlled by the RCWLR[SPMF] parameter. The system PLL VCO frequency depends on RCWLR[DDRCM] and RCWLR[LBCM]. [Table 71](#page-110-0) shows the multiplication factor encodings for the system PLL.

## **NOTE**

If RCWLR[DDRCM] and RCWLR[LBCM] are both cleared, the system PLL VCO frequency =  $(CSB$  frequency)  $\times$  (System PLL VCO Divider).

If either RCWLR[DDRCM] or RCWLR[LBCM] are set, the system PLL VCO frequency =  $2 \times (CSB$  frequency)  $\times$  (System PLL VCO Divider).

The VCO divider needs to be set properly so that the System PLL VCO frequency is in the range of 400–800 MHz.

<span id="page-110-0"></span>

### **Table 71. System PLL Multiplication Factors**

As described in [Section 22, "Clocking,](#page-107-1)" The LBIUCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (CLKIN or PCI\_CLK) and the internal coherent system bus clock (*csb\_clk*). [Table 73](#page-110-1) and [Table 74](#page-111-1) show the expected frequency values for the CSB frequency for select *csb\_clk* to CLKIN/PCI\_SYNC\_IN ratios.

<span id="page-110-2"></span>The RCWLR[SVCOD] denotes the system PLL VCO internal frequency as shown in [Table 72.](#page-110-2)



### **Table 72. System PLL VCO Divider**

### **Table 73. CSB Frequency Options for Host Mode**

<span id="page-110-1"></span>



### **Table 73. CSB Frequency Options for Host Mode (continued)**

### **Notes:**

<span id="page-111-0"></span>1. CFG\_CLKIN\_DIV select the ratio between CLKIN and PCI\_SYNC\_OUT.

2. CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.

### **Table 74. CSB Frequency Options for Agent Mode**

<span id="page-111-1"></span>

|                                               |             |                                                                        | Input Clock Frequency (MHz) <sup>2</sup> |       |       |  |  |  |
|-----------------------------------------------|-------------|------------------------------------------------------------------------|------------------------------------------|-------|-------|--|--|--|
| <b>CFG_CLKIN_DIV</b><br>at reset <sup>1</sup> | <b>SPMF</b> | $csb$ <sub>_<math>clk</math></sub> :<br>Input Clock Ratio <sup>1</sup> | 25                                       | 33.33 | 66.67 |  |  |  |
|                                               |             |                                                                        | csb_clk Frequency (MHz)                  |       |       |  |  |  |
| Low                                           | 0111        | 7:1                                                                    | 175                                      | 233   |       |  |  |  |
| Low                                           | 1000        | 8:1                                                                    | 200                                      | 267   |       |  |  |  |
| Low                                           | 1001        | 9:1                                                                    | 225                                      | 300   |       |  |  |  |
| Low                                           | 1010        | 10:1                                                                   | 250                                      | 333   |       |  |  |  |
| Low                                           | 1011        | 11:1                                                                   | 275                                      | 367   |       |  |  |  |
| Low                                           | 1100        | 12:1                                                                   | 300                                      | 400   |       |  |  |  |
| Low                                           | 1101        | 13:1                                                                   | 325                                      |       |       |  |  |  |
| Low                                           | 1110        | 14:1                                                                   | 350                                      |       |       |  |  |  |
| Low                                           | 1111        | 15:1                                                                   | 375                                      |       |       |  |  |  |

**Table 74. CSB Frequency Options for Agent Mode (continued)**

**Notes:**

<span id="page-112-0"></span>1. CFG\_CLKIN\_DIV doubles csb\_clk if set high.

<span id="page-112-1"></span>2. CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.

# **22.2 Core PLL Configuration**

RCWLR[COREPLL] selects the ratio between the internal coherent system bus clock (*csb\_clk*) and the e300 core clock (*core\_clk*). [Table 75](#page-112-2) shows the encodings for RCWLR[COREPLL]. COREPLL values that are not listed in [Table 75](#page-112-2) should be considered as reserved.

## **NOTE**

Core VCO frequency = core frequency  $\times$  VCO divider VCO divider has to be set properly so that the core VCO frequency is in the range of 800–1600 MHz.

<span id="page-112-2"></span>

|         | <b>RCWLR[COREPLL]</b> |   | core_clk: csb_clk Ratio                                 | VCO Divider <sup>1</sup>                                   |  |  |
|---------|-----------------------|---|---------------------------------------------------------|------------------------------------------------------------|--|--|
| $0 - 1$ | $2 - 5$               | 6 |                                                         |                                                            |  |  |
| nn      | 0000                  | 0 | PLL bypassed<br>(PLL off, csb_clk clocks core directly) | PLL bypassed<br>(PLL off, csb_clk clocks core<br>directly) |  |  |
| 11      | nnnn                  | n | n/a                                                     | n/a                                                        |  |  |
| 00      | 0001                  | 0 | 1:1                                                     | $\overline{c}$                                             |  |  |
| 01      | 0001                  | 0 | 1:1                                                     | 4                                                          |  |  |
| 10      | 0001                  | 0 | 1:1                                                     | 8                                                          |  |  |
| 00      | 0001                  |   | 1.5:1                                                   | $\overline{2}$                                             |  |  |

**Table 75. e300 Core PLL Configuration**



### **Table 75. e300 Core PLL Configuration (continued)**

**Notes:**

1. Core VCO frequency = Core frequency × VCO divider. Note that VCO divider has to be set properly so that the core VCO frequency is in the range of 800–1600 MHz.

## **22.3 Suggested PLL Configurations**

This table shows suggested PLL configurations for different input clocks (LBCM =  $0$ ).

**Table 76. Example Clock Frequency Combinations**

<span id="page-113-0"></span>

|      |   |                                                                                             |   |   |     |     | $e$ LBC $1$                     |                   |                 |      | e300 Core  |              |            |                         |     |
|------|---|---------------------------------------------------------------------------------------------|---|---|-----|-----|---------------------------------|-------------------|-----------------|------|------------|--------------|------------|-------------------------|-----|
| Ref  |   | LBCM DDRCM SVCOD SPMF $\left \frac{\text{Sys}}{\text{VCO}^{1,2}}\right $ CSB <sup>1,3</sup> |   |   |     |     | DDR data<br>rate <sup>1,4</sup> | /2                | $\overline{14}$ | /8   | $\times$ 1 | $\times$ 1.5 | $\times$ 2 | $\times$ 2.5 $\times$ 3 |     |
| 25.0 | 0 |                                                                                             | 2 | 5 | 500 | 125 | 250                             | 62.5              | 31.3            | 15.6 |            |              |            |                         | 375 |
| 25.0 | 0 |                                                                                             | 2 | 6 | 600 | 150 | 300                             | 75 6              | 37.5            | 18.8 |            |              |            | 375                     | 450 |
| 33.3 | 0 |                                                                                             | 2 | 5 | 667 | 167 | 333                             | 83.3 <sup>6</sup> | 41.6            | 20.8 |            |              | 333        | 416                     | 500 |
| 33.3 | 0 |                                                                                             | 2 | 4 | 533 | 133 | 267                             | 66.7              | 33.3            | 16.7 |            |              |            | 333                     | 400 |

|                  |             |             |                |             |                   |                    |                                          | $e$ LBC $1$ |                 |      | e300 Core <sup>1</sup> |              |            |              |            |
|------------------|-------------|-------------|----------------|-------------|-------------------|--------------------|------------------------------------------|-------------|-----------------|------|------------------------|--------------|------------|--------------|------------|
| Ref <sup>1</sup> | <b>LBCM</b> | DDRCM SVCOD |                | <b>SPMF</b> | $Sys$<br>$VCO1,2$ | CSB <sup>1,3</sup> | <b>DDR</b> data<br>rate $\overline{1,4}$ | 12          | $\overline{14}$ | /8   | $\times$ 1             | $\times$ 1.5 | $\times 2$ | $\times$ 2.5 | $\times$ 3 |
| 48.0             | 0           | 1           | $\overline{c}$ | 3           | 576               | 144                | 288                                      | 726         | 36              | 18   |                        |              |            | 360          | 432        |
| 66.7             | $\mathbf 0$ |             | 2              | 2           | 533               | 133                | 266                                      | 66.7        | 33.3            | 16.7 |                        |              |            | 333          | 400        |
| 25.0             | $\mathbf 0$ | 0           | 4              | 8           | 800               | 200                | 200                                      | $100^{6}$   | 50              | 25   |                        |              | 400        | 500          | 600        |
| 33.3             | $\Omega$    | 0           | $\overline{2}$ | 8           | 533               | 266.7              | 267                                      | $133^{6}$   | 66.7            | 33.3 |                        | 400          | 533        | 667          | 800        |
| 50.0             | 0           | 0           | 4              | 4           | 800               | 200                | 200                                      | $100^{6}$   | 50              | 25   |                        |              | 400        | 500          | 600        |
| 50.0             | 0           | 0           | 2              | 8           | 800               | 400                | 400 $5$                                  |             | $100^{6}$       | 50   |                        | 600          | 800        |              |            |
| 66.7             | 0           | 0           | 2              | 4           | 533               | 266.7              | 267                                      | $133^{6}$   | 66.7            | 33.3 |                        | 400          | 533        | 667          | 800        |
| 66.7             | $\mathbf 0$ | 0           | 2              | 5           | 667               | 333                | 333                                      |             | 83.36           | 41.6 | 333                    | 500          | 667        |              |            |
| 66.7             | 0           | 0           | 2              | 6           | 800               | 400                | 400 $5$                                  |             | 100 6           | 50   | 400                    | 600          | 800        |              |            |

**Table 76. Example Clock Frequency Combinations (continued)**

### **Notes:**

1. Values in MHz.

2. System PLL VCO range: 400–800 MHz.

3. CSB frequencies less than 133 MHz will not support Gigabit Ethernet rates.

4. Minimum data rate for DDR2 is 250 MHz and for DDR1 is 167 MHz.

<span id="page-114-0"></span>5. Applies to DDR2 only.

6. Applies to eLBC PLL-enabled mode only.

# **23 Thermal**

This section describes the thermal specifications of this chip.

## **23.1 Thermal Characteristics**

This table provides the package thermal characteristics for the 689  $31 \times 31$  mm TePBGA II package.









**Notes:**

- <span id="page-115-0"></span>1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- <span id="page-115-1"></span>2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.
- <span id="page-115-2"></span>3. Per JEDEC JESD51-6 with the board horizontal.
- <span id="page-115-3"></span>4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- <span id="page-115-4"></span>5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- <span id="page-115-5"></span>6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

## **23.2 Thermal Management Information**

For the following sections,  $P_D = (V_{DD} \times I_{DD}) + P_{I/O}$  where  $P_{I/O}$  is the power dissipation of the I/O drivers.

## **23.2.1 Estimation of Junction Temperature with Junction-to-Ambient Thermal Resistance**

An estimation of the chip junction temperature,  $T<sub>J</sub>$ , can be obtained from the equation:

$$
T_J = T_A + (R_{\theta J A} \times P_D)
$$
  
where:

 $T_J$  = junction temperature (°C)  $T_A$  = ambient temperature for the package ( $\rm{^{\circ}C}$ )  $R_{\theta I A}$  = junction to ambient thermal resistance (°C/W)  $P_D$  = power dissipation in the package (W)

The junction to ambient thermal resistance is an industry-standard value that provides a quick and easy estimation of thermal performance. Generally, the value obtained on a single layer board is appropriate for a tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity  $T_J - T_A$ ) are possible.

## **23.2.2 Estimation of Junction Temperature with Junction-to-Board Thermal Resistance**

## **NOTE**

The heat sink cannot be mounted on the package.

The thermal performance of a device cannot be adequately predicted from the junction to ambient thermal resistance. The thermal performance of any component is strongly dependent on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

$$
T_J = T_A + (R_{\theta J B} \times P_D)
$$
  
where:  

$$
T_A = \text{ambient temperature for the package (°C)}
$$
  

$$
R_{\theta J B} = \text{junction to board thermal resistance (°C/W) per JESD51-8}
$$
  

$$
P_D = \text{power dissipation in the package (W)}
$$

When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes.

## **23.2.3 Experimental Determination of Junction Temperature**

## **NOTE**

The heat sink cannot be mounted on the package.

To determine the junction temperature of the device in the application after prototypes are available, use the thermal characterization parameter ( $\Psi_{IT}$ ) to determine the junction temperature and a measure of the temperature at the top center of the package case using the following equation:

$$
T_J = T_T + (\Psi_{JT} \times P_D)
$$
  
where:

 $T_I$  = junction temperature (°C)

 $T_T$  = thermocouple temperature on top of package ( $\rm ^{\circ}C)$ )

 $\Psi_{IT}$  = junction to ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per the JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

## **23.2.4 Heat Sinks and Junction-to-Case Thermal Resistance**

For the power values the device is expected to operate at, it is anticipated that a heat sink will be required. A preliminary estimate of heat sink performance can be obtained from the following first-cut approach.

The thermal resistance is expressed as the sum of a junction to case thermal resistance and a case-to-ambient thermal resistance:

> $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ where:  $R_{\theta I A}$  = junction to ambient thermal resistance (°C/W)  $R_{\theta IC}$  = junction to case thermal resistance (°C/W)  $R_{\theta C_A}$  = case to ambient thermal resistance (°C/W)

R<sub>*AIC*</sub> is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case to ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device.

This first-cut approach overestimates the heat sink size required, since heat flow through the board is not accounted for, which can be as much as one-third to one-half of the power generated in the package.

Accurate thermal design requires thermal modeling of the application environment using computational fluid dynamics software which can model both the conduction cooling through the package and board and the convection cooling due to the air moving through the application. Simplified thermal models of the packages can be assembled using the junction-to-case and junction-to-board thermal resistances listed in the thermal resistance table. More detailed thermal models can be made available on request.

The thermal performance of devices with heat sinks has been simulated with a few commercially available heat sinks. The heat sink choice is determined by the application environment (temperature, air flow, adjacent component power dissipation) and the physical space available. Because of the wide variety of application environments, a single standard heat sink applicable to all cannot be specified.

This table shows the heat sink thermal resistance for TePBGA II package with heat sinks, simulated in a standard JEDEC environment, per JESD 51-6.





Heat sink vendors include the following:

Aavid Thermalloy www.aavidthermalloy.com

Alpha Novatech www.alphanovatech.com

International Electronic Research Corporation (IERC) www.ctscorp.com

Millennium Electronics (MEI) www.mei-thermal.com

Tyco Electronics Chip Coolers™ www.chipcoolers.com

Wakefield Engineering www.wakefield.com

Interface material vendors include the following:

Chomerics, Inc. www.chomerics.com

Dow-Corning Corporation Dow-Corning Electronic Materials www.dowcorning.com

Shin-Etsu MicroSi, Inc. www.microsi.com

The Bergquist Company www.bergquistcompany.com

## **23.3 Heat Sink Attachment**

The device requires the use of heat sinks. When heat sinks are attached, an interface material is required, preferably thermal grease and a spring clip. The spring clip should connect to the printed circuit board, either to the board itself, to hooks soldered to the board, or to a plastic stiffener. Avoid attachment forces that can lift the edge of the package or peel the package from the board. Such peeling forces reduce the solder joint lifetime of the package. The recommended maximum compressive force on the top of the package is 10 lb force (4.5 kg force). Any adhesive attachment should attach to painted or plastic surfaces, and its performance should be verified under the application requirements.

## **23.3.1 Experimental Determination of the Junction Temperature with a Heat Sink**

When a heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimize the size of the clearance to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction to case thermal resistance.

> $T_I = T_C + (R_{\theta I C} \times P_D)$ where:

> > $T_I$  = junction temperature (°C)

 $T_C$  = case temperature of the package ( $\rm ^{\circ}C$ )

 $R_{\theta IC}$  = junction to case thermal resistance (°C/W)

 $P_D$  = power dissipation (W)

# **24 System Design Information**

This section provides electrical and thermal design recommendations for successful application of this chip.

# **24.1 PLL Power Supply Filtering**

Each of the PLLs listed above is provided with power through independent power supply pins. The  $AV<sub>DD</sub>$ level should always be equivalent to  $V_{DD}$ , and preferably these voltages will be derived directly from  $V_{DD}$ through a low frequency filter scheme.

There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide five independent filter circuits as illustrated in Figure  $68$ , one to each of the five  $AV<sub>DD</sub>$  pins. By providing independent filters to each PLL, the opportunity to cause noise injection from one PLL to the other is reduced.

This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

Each circuit should be placed as close as possible to the specific  $AV<sub>DD</sub>$  pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the  $AV<sub>DD</sub>$ pin, which is on the periphery of package, without the inductance of vias.

This figure shows the PLL power supply filter circuit.





# <span id="page-120-0"></span>**24.2 Decoupling Recommendations**

Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the device system, and the device itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each VDD, OVDD, GVDD, and LVDD pins of the device. These decoupling capacitors should receive their power from separate VDD, OVDD, GVDD, LVDD, and GND power planes in the PCB, utilizing short traces to minimize inductance. Capacitors may be placed directly under the device using a standard escape pattern. Others may surround the part.

These capacitors should have a value of  $0.01$  or  $0.1 \mu$ F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the VDD, OVDD, GVDD, and LVDD planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100–330 µF (AVX TPS tantalum or Sanyo OSCON).

# **24.3 Connection Recommendations**

To ensure reliable operation, it is highly recommended that unused inputs be connected to an appropriate signal level. Unused active low inputs should be tied to OVDD, GVDD, or LVDD as required. Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected.

Power and ground connections must be made to all external VDD, GVDD, LVDD, OVDD, and GND pins of the device.

# **24.4 Output Buffer DC Impedance**

The device drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for  $I^2C$ ).

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to OVDD or GND. Then, the value of each resistor is varied until the pad voltage is  $\text{OV}_{\text{DD}}/2$  (see [Figure 69\)](#page-121-0). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and  $R<sub>p</sub>$  is trimmed until the voltage at the pad equals  $\rm OV_{DD}/2$ . R<sub>p</sub> then becomes the resistance of the pull-up devices. R<sub>p</sub> and R<sub>N</sub> are designed to be close to each other in value. Then,  $Z_0 = (R_P + R_N)/2$ .



<span id="page-121-0"></span>**Figure 69. Driver Impedance Measurement**

The value of this resistance and the strength of the driver's current source can be found by making two measurements. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is  $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value  $R_{term}$ . The measured voltage is  $V_2 = (1/(1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives  $R_{source} =$  $R_{term} \times (V_1/V_2 - 1)$ . The drive current is then  $I_{source} = V_1/R_{source}$ .

This table summarizes the signal impedance targets. The driver impedance are targeted at minimum  $V_{DD}$ , nominal  $\text{OV}_{\text{DD}}$ , 105 $\text{°C}$ .

| Impedance    | Local Bus, Ethernet,<br><b>DUART, Control,</b><br><b>Configuration, Power</b><br><b>Management</b> | <b>PCI Signals</b><br>(not including PCI<br>output clocks) | <b>PCI Output Clocks</b><br>(including)<br>PCI SYNC OUT) | <b>DDR DRAM</b> | <b>Symbol</b> | Unit |
|--------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------|-----------------|---------------|------|
| $R_N$        | 42 Target                                                                                          | 25 Target                                                  | 42 Target                                                | 20 Target       | $Z_0$         | W    |
| Rр           | 42 Target                                                                                          | 25 Target                                                  | 42 Target                                                | 20 Target       | $Z_0$         | W    |
| Differential | ΝA                                                                                                 | ΝA                                                         | <b>NA</b>                                                | ΝA              | ZDIFF         | w    |

**Table 79. Impedance Characteristics**

**Note:** Nominal supply voltages. See [Table 2,](#page-6-0) T<sub>j</sub> = 105°C.

# **24.5 Configuration Pin Muxing**

The device provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of  $4.7 \text{ k}\Omega$  on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation.

While HRESET is asserted however, these pins are treated as inputs. The value presented on these pins while HRESET is asserted, is latched when PORESET deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured.

# <span id="page-122-0"></span>**24.6 Pull-Up Resistor Requirements**

The device requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open drain type pins including  $I^2C$  pins and IPIC interrupt pins.

For more information on required pull-up resistors and the connections required for the JTAG interface, see AN3665, "MPC837xE Design Checklist."

# **25 Ordering Information**

Ordering information for the parts fully covered by this specification document is provided in [Section 25.1, "Part Numbers Fully Addressed by This Document.](#page-123-0)"

## <span id="page-123-0"></span>**25.1 Part Numbers Fully Addressed by This Document**

[Table 80](#page-123-2) provides the Freescale part numbering nomenclature for this chip. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number.

<span id="page-123-2"></span>

### **Table 80. Part Numbering Nomenclature**

**Note:** 

 $1$  Contact local Freescale office on availability of parts with an extended temperature range.

<sup>2</sup> See [Section 21, "Package and Pin Listings,](#page-88-0)" for more information on the available package type.

 $3$  Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies.

<span id="page-123-1"></span> $4$  No design changes occurred between initial parts and the revision "A" parts. Only the fab source has changed in moving to revision "A" parts. Initial revision parts and revision "A" parts are form, fit, function, and reliability equivalent.

This table lists the available core and DDR data rate frequency combinations.

### **Table 81. Available Parts (Core/DDR Data Rate)**

<span id="page-123-3"></span>

This table shows the SVR and PVR settings by device.

| <b>Device</b>   | Package   | <b>SVR</b>     |                 | <b>PVR</b>      |                 |  |  |
|-----------------|-----------|----------------|-----------------|-----------------|-----------------|--|--|
|                 |           | <b>Rev 1.0</b> | <b>Rev. 2.1</b> | <b>Rev. 1.0</b> | <b>Rev. 2.1</b> |  |  |
| MPC8377         | TePBGA II | 0x80C7 0010    | 0x80C7 0021     |                 |                 |  |  |
| <b>MPC8377E</b> |           | 0x80C6 0010    | 0x80C6 0021     | 0x8086 1010     | 0x8086 1011     |  |  |
| MPC8378         |           | 0x80C5 0010    | 0x80C5 0021     |                 |                 |  |  |
| <b>MPC8378E</b> |           | 0x80C4 0010    | 0x80C4 0021     |                 |                 |  |  |
| <b>MPC8379</b>  |           | 0x80C3 0010    | 0x80C3 0021     |                 |                 |  |  |
| <b>MPC8379E</b> |           | 0x80C2 0010    | 0x80C2 0021     |                 |                 |  |  |

**Table 82. SVR and PVR Settings by Product Revision**

## **25.2 Part Marking**

Parts are marked as in the example as shown in this figure.



**Figure 70. Freescale Part Marking for TePBGA II Devices**

# **26 Document Revision History**

This table provides a revision history for this document.

### **Table 83. Document Revision History**





## **Table 83. Document Revision History (continued)**





### **How to Reach Us:**

**Home Page:**  www.freescale.com

**Web Support:**  http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### **Europe, Middle East, and Africa:**

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### **Japan:**

Freescale Semiconductor Japan Ltd. **Headquarters** ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### **Asia/Pacific:**

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, CodeWarrior, ColdFire, PowerQUICC, QorIQ, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet, QorIQ Qonverge, QUICC Engine, and VortiQa are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2008-2012 Freescale Semiconductor, Inc.

Document Number: MPC8378EEC Rev. 8 05/2012







Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию .

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России , а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

### **Наши контакты:**

**Телефон:** +7 812 627 14 35

**Электронная почта:** [sales@st-electron.ru](mailto:sales@st-electron.ru)

**Адрес:** 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331