## S-8249 Series www.ablic.com ## **VOLTAGE MONITORING IC WITH CELL BALANCING FUNCTION** © ABLIC Inc., 2015-2017 Rev.1.4 01 The S-8249 Series is a voltage monitoring IC with a cell balancing function and includes a high-accuracy voltage detection circuit and a delay circuit. The S-8249 Series is suitable for cell balancing and overcharge protection of batteries and capacitors. #### ■ Features • High-accuracy voltage detection circuit Cell balancing detection voltage: 2.0 V to 4.6 V (5 mV step) Accuracy ±12 mV (2.0 V ≤ V<sub>BU</sub> < 2.4 V) Accuracy $\pm 0.5\%$ (2.4 V $\leq$ V<sub>BU</sub> $\leq$ 4.6 V) Cell balancing release voltage: 2.0 V to 4.6 $V^{*1}$ Accuracy $\pm 24$ mV (2.0 V $\leq$ V<sub>BL</sub> < 2.4 V) Accuracy $\pm 1.0\%$ (2.4 V $\leq$ V<sub>BL</sub> $\leq$ 4.6 V) Overcharge detection voltage: 2.0 V to 4.6 V (5 mV step) Accuracy $\pm 12$ mV (2.0 V $\leq$ V<sub>CU</sub> < 2.4 V) Accuracy $\pm 0.5\%$ (2.4 V $\leq$ V<sub>CU</sub> $\leq$ 4.6 V) Overcharge release voltage: 2.0 V to 4.6 $V^{*2}$ Accuracy $\pm 24$ mV (2.0 V $\leq$ V<sub>CL</sub> < 2.4 V) Accuracy $\pm 1.0\%$ (2.4 V $\leq$ V<sub>CL</sub> $\leq$ 4.6 V) • Built-in Nch transistor with ON resistance of 5 $\Omega$ typ. between the CB pin and the VSS pin • Current consumption: 2.0 $\mu$ A max. (Ta = +25°C) • Delay times are generated only by an internal circuit (External capacitors are unnecessary). Nch open-drain output Active "H", active "L" Switchable to power-saving mode by using the CE pin • Operation temperature range: Ta = $-40^{\circ}$ C to $+85^{\circ}$ C • Lead-free (Sn 100%), halogen-free - \*1. Cell balancing release voltage = Cell balancing detection voltage Cell balancing hysteresis voltage (Cell balancing hysteresis voltage can be selected as 0 V or from a range of 0.1 V to 0.7 V in 50 mV step.) - \*2. Overcharge release voltage = Overcharge detection voltage Overcharge hysteresis voltage (Overcharge hysteresis voltage can be selected as 0 V or from a range of 0.1 V to 0.7 V in 50 mV step.) #### ■ Applications - · Rechargeable battery module - · Capacitor module #### ■ Package SOT-23-6 ## ■ Block Diagram \*1. All diodes shown in the figure are parasitic diodes. Figure 1 #### **■ Product Name Structure** #### 1. Product name \*1. Refer to the tape drawing. #### 2. Package **Table 1 Package Drawing Codes** | Package Name | Dimension | Tape | Reel | |--------------|--------------|--------------|--------------| | SOT-23-6 | MP006-A-P-SD | MP006-A-C-SD | MP006-A-R-SD | #### 3. Product name list Table 2 (2 / 1) | | | | | 2 (2 / 1) | | | | |-----------------|--------------------------|---------------------------|-------------------------|-----------------------|-----------------------|--------------|----------------| | | Cell Balancing Detection | Cell Balancing<br>Release | Overcharge<br>Detection | Overcharge<br>Release | CO Pin | CO Pin | Combination of | | Product Name | Voltage | Voltage | Voltage | Voltage | Output Form | Output Logic | Delay Time | | | [V <sub>BU</sub> ] | [V <sub>BL</sub> ] | [V <sub>CU</sub> ] | [V <sub>CL</sub> ] | Output Form | Output Logic | Delay Tille | | S-8249AAA-M6T1U | 2.600 V | 2.600 V | 2.750 V | 2.750 V | CMOS output | Active "H" | (1) | | S-8249AAB-M6T1U | 3.000 V | 3.000 V | 3.150 V | 3.150 V | CMOS output | Active "H" | (1) | | S-8249AAC-M6T1U | 3.000 V | 3.000 V | 3.200 V | 3.200 V | CMOS output | Active "H" | (1) | | S-8249AAD-M6T1U | 3.100 V | 3.100 V | 3.250 V | 3.250 V | CMOS output | Active "H" | (1) | | S-8249AAE-M6T1U | 3.100 V | 3.100 V | 3.300 V | 3.300 V | CMOS output | Active "H" | (1) | | S-8249AAF-M6T1U | 2.600 V | 2.600 V | 2.800 V | 2.800 V | CMOS output | Active "H" | (1) | | S-8249AAG-M6T1U | 2.400 V | 2.400 V | 2.900 V | 2.900 V | CMOS output | Active "H" | (1) | | S-8249AAH-M6T1U | 2.400 V | 2.400 V | 3.000 V | 3.000 V | CMOS output | Active "H" | (1) | | S-8249AAI-M6T1U | 2.100 V | 2.100 V | 3.000 V | 3.000 V | CMOS output | Active "H" | (1) | | S-8249AAK-M6T1U | 2.400 V | 2.400 V | 3.200 V | 3.200 V | CMOS output | Active "H" | (1) | | S-8249AAL-M6T1U | 2.100 V | 2.000 V | 3.200 V | 3.200 V | CMOS output | Active "H" | (1) | | S-8249AAM-M6T1U | 2.620 V | 2.520 V | 2.800 V | 2.700 V | CMOS output | Active "H" | (1) | | S-8249AAN-M6T1U | 3.300 V | 3.300 V | 4.080 V | 3.930 V | CMOS output | Active "H" | (1) | | S-8249AAO-M6T1U | 2.000 V | 2.000 V | 3.000 V | 3.000 V | CMOS output | Active "H" | (1) | | S-8249AAP-M6T1U | 3.700 V | 3.700 V | 4.500 V | 4.500 V | CMOS output | Active "H" | (1) | | S-8249AAQ-M6T1U | 3.800 V | 3.800 V | 4.080 V | 3.930 V | CMOS output | Active "H" | (1) | | S-8249AAR-M6T1U | 2.800 V | 2.800 V | 3.150 V | 3.150 V | CMOS output | Active "H" | (1) | | S-8249AAS-M6T1U | 2.800 V | 2.800 V | 3.200 V | 3.200 V | CMOS output | Active "H" | (1) | | S-8249AAT-M6T1U | 2.800 V | 2.800 V | 3.100 V | 3.100 V | CMOS output | Active "H" | (1) | | S-8249AAU-M6T1U | 2.500 V | 2.400 V | 3.800 V | 3.700 V | CMOS output | Active "H" | (1) | | S-8249AAV-M6T1U | 2.300 V | 2.200 V | 3.800 V | 3.700 V | CMOS output | Active "H" | (1) | | S-8249AAW-M6T1U | 2.650 V | 2.600 V | 2.750 V | 2.650 V | Nch open-drain output | Active "L" | (1) | | S-8249AAY-M6T1U | 4.150 V | 4.150 V | 4.275 V | 4.275 V | CMOS output | Active "H" | (2) | #### Table 2 (2 / 2) | Product Name | Cell Balancing Detection Voltage | Cell Balancing<br>Release<br>Voltage | Overcharge<br>Detection<br>Voltage | Overcharge<br>Release<br>Voltage | CO Pin<br>Output Form | CO Pin<br>Output Logic | Combination of Delay Time | |-----------------|----------------------------------|--------------------------------------|------------------------------------|----------------------------------|-----------------------|------------------------|---------------------------| | S-8249ABA-M6T1U | [V <sub>BU</sub> ]<br>3.650 V | [V <sub>BL</sub> ]<br>3.550 V | [V <sub>CU</sub> ]<br>3.800 V | [V <sub>CL</sub> ]<br>3.500 V | CMOS output | Active "L" | (3) | | S-8249ABB-M6T1U | 4.350 V | 4.350 V | 4.425 V | 4.325 V | CMOS output | Active "L" | (3) | | S-8249ABC-M6T1U | 4.200 V | 4.200 V | 4.300 V | 4.200 V | CMOS output | Active "L" | (4) | Remark1. Contact our sales office for the products with detection voltage values other than those specified above. - 2. Set $V_{CU} > V_{BU}$ . - 3. Refer to Table 3 for details about combinations of delay times. #### Table 3 | Combination of Delay Time | Cell Balancing<br>Detection Delay Time<br>[t <sub>BU</sub> ] | Cell Balancing<br>Release Delay Time<br>[t <sub>BL</sub> ] | Overcharge Detection<br>Delay Time<br>[tcu] | Overcharge Release<br>Delay Time<br>[tcL] | |---------------------------|--------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------|-------------------------------------------| | (1) | 128 ms | 1.0 ms | 128 ms | 1.0 ms | | (2) | 128 ms | 1.0 ms | 1024 ms | 1.0 ms | | (3) | 64 ms | 2.0 ms | 256 ms | 2.0 ms | | (4) | 64 ms | 2.0 ms | 256 ms | 1.0 ms | **Remark** The delay times can be changed within the ranges listed above. For details, please contact our sales office. #### Table 4 | Delay Time | Symbol | | | | Remark | | | | | |---------------------------------------------------|-----------------|-------|-------|------------------|----------------------|-------------------------|------|---------|-------------------------------| | Cell balancing detection delay time <sup>*1</sup> | t <sub>BU</sub> | 64 ms | 128 r | ns <sup>*2</sup> | 256 ms 512 | | 2 ms | 1024 ms | Select a value from the left. | | Cell balancing release delay time | t <sub>BL</sub> | 0.5 m | s | | 1.0 ms*2 | ms <sup>*2</sup> 2.0 ms | | 2.0 ms | Select a value from the left. | | Overcharge detection delay time*1 | t <sub>CU</sub> | 64 ms | 128 r | ns <sup>*2</sup> | 256 ms | ms 512 n | | 1024 ms | Select a value from the left. | | Overcharge release delay time | t <sub>CL</sub> | 0.5 m | s | | 1.0 ms <sup>*2</sup> | | 2 | 2.0 ms | Select a value from the left. | <sup>\*1.</sup> Set $t_{CU} \ge t_{BU}$ . <sup>\*2.</sup> The value is the delay time of the standard products. ## ■ Pin Configuration #### 1. SOT-23-6 Figure 2 | Pin No. | Symbol | Description | |---------|--------|-------------------------------------------------| | 1 | CO | Output pin for overcharge signal | | 2 | VSS | Input pin for negative power supply | | | | Test mode switching pin | | 3 | DP | "H": Test mode (used to shorten the delay time) | | | | "L": Normal operation mode | | | | Power-saving mode switching pin | | 4 | CE | "H": Power-saving mode | VDD СВ 5 6 "L": Normal operation mode (Nch open-drain output) Input pin for positive power supply Output pin for cell balancing signal Table 5 ## ■ Absolute Maximum Ratings Table 6 (Ta = +25°C unless otherwise specified) | Item | Symbol | Applied Pin | Absolute Maximum Rating | Unit | |-------------------------------------------|------------------|-------------|----------------------------------------------------------|------| | Input voltage between VDD pin and VSS pin | V <sub>DS</sub> | VDD | $V_{SS}-0.3$ to $V_{SS}+6.0$ | V | | Input pin voltage | V <sub>IN</sub> | CE, DP | $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3 \le V_{SS} + 6.0$ | V | | Output pin voltage | V <sub>OUT</sub> | CO, CB | $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3 \le V_{SS} + 6.0$ | V | | Output pin current | I <sub>CB</sub> | СВ | 100 (-40°C to +85°C) | mA | | Operation ambient temperature | T <sub>opr</sub> | _ | −40 to +85 | °C | | Storage temperature | T <sub>stg</sub> | _ | −55 to +125 | °C | Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. #### **■** Thermal Resistance Value Table 7 | Item | Symbol | Symbol Condition | | | Тур. | Max. | Unit | |------------------------------------------|---------------|------------------|---------|---|------|------|------| | | | SOT-23-6 | Board A | 1 | 159 | 1 | °C/W | | | | | Board B | _ | 124 | _ | °C/W | | Junction-to-ambient thermal resistance*1 | $\theta_{JA}$ | | Board C | _ | _ | _ | °C/W | | | | | Board D | _ | _ | _ | °C/W | | | | | Board E | _ | _ | _ | °C/W | <sup>\*1.</sup> Test environment: compliance with JEDEC STANDARD JESD51-2A Remark Refer to "■ Power Dissipation" and "Test Board" for details. #### **■** Electrical Characteristics For details about the test circuits and testing method, refer to "■ Test Circuit". Caution Unless otherwise specified in Table 8, set V2 = V3 = 0 V, and SWn (n = 1 to 4) = OFF. Table 8 (1 / 2) $(Ta = +25^{\circ}C \text{ unless otherwise specified})$ | Item | Symbol | | Condition | Min. | Тур. | Max. | Unit | |-----------------------------------------------|--------------------------------------------------|-----------------------------|------------------------------------------|-------------------------------------------------------|-----------------|-------------------------|------------| | Detection voltage | ,, | L | | | <i>7</i> 1- | - | | | Cell balancing detection | $V_{BU}$ | SW1 - ON | SW1 = ON 2.0 V ≤ V <sub>BU</sub> < 2.4 V | | $V_{BU}$ | V <sub>BU</sub> + 0.012 | V | | voltage | V <sub>BU</sub> | SWI - ON | $2.4~V \leq V_{BU} \leq 4.6~V$ | $\begin{array}{c} V_{BU} \times \\ 0.995 \end{array}$ | $V_{BU}$ | V <sub>BU</sub> × 1.005 | V | | Cell balancing release | $V_{BL}$ | SW1 = ON | $2.0~V \leq V_{BL} < 2.4~V$ | $V_{BL}$ – $0.024$ | $V_{BL}$ | V <sub>BL</sub> + 0.024 | V | | voltage | A BT | 3W1 - ON | $2.4~V \leq V_{BL} \leq 4.6~V$ | $V_{BL} \times 0.99$ | $V_{BL}$ | V <sub>BL</sub> × 1.01 | V | | Overcharge detection | V <sub>CU</sub> | 2.0 V ≤ V <sub>CU</sub> | < 2.4 V | V <sub>CU</sub> - 0.012 | V <sub>CU</sub> | V <sub>CU</sub> + 0.012 | V | | voltage | V CU | $2.4 \text{ V} \leq V_{CU}$ | ≤ 4.6 V | V <sub>CU</sub> × 0.995 | V <sub>CU</sub> | V <sub>CU</sub> × 1.005 | V | | Overcharge release | V <sub>CL</sub> | $2.0 \text{ V} \leq V_{CL}$ | < 2.4 V | V <sub>CL</sub> - 0.024 | $V_{CL}$ | V <sub>CL</sub> + 0.024 | V | | voltage | V CL | $2.4 \text{ V} \leq V_{CL}$ | ≤ 4.6 V | V <sub>CL</sub> × 0.99 | $V_{CL}$ | V <sub>CL</sub> × 1.01 | V | | Temperature coefficient | | | | | | | | | Detection voltage temperature coefficient 1*1 | ∆la • VBU | | | ı | 100 | 350 | ppm/<br>°C | | Detection voltage temperature coefficient 2*2 | $\frac{\Delta V_{CU}}{\Delta Ta \bullet V_{CU}}$ | Ta = -40°C | to +85°C*3 | - | 100 | 350 | ppm/<br>°C | | Input voltage | | | | | | | | | Operation voltage between VDD pin and VSS pin | V <sub>DS</sub> | Voltages ou<br>CB pin are | itput from CO pin and fixed | 1.5 | - | 5.0 | ٧ | | CE pin voltage "H" | V <sub>CE</sub> H | | _ | _ | - | V <sub>DD</sub> × 0.9 | V | | CE pin voltage "L" | V <sub>CE</sub> L | | _ | V <sub>DD</sub> × 0.1 | - | _ | ٧ | | DP pin voltage "H" | $V_{DPH}$ | | _ | _ | - | V <sub>DD</sub> × 0.9 | ٧ | | DP pin voltage "L" | $V_{DPL}$ | | _ | V <sub>DD</sub> × 0.1 | _ | _ | V | | Input current | | | | | | | | | Current consumption during operation | I <sub>OPE</sub> | $I_{VDD}$ when $V$ | $/1 = V_{BL} - 0.1 V$ | ı | 1.2 | 2.0 | μА | | Current consumption during power-saving | I <sub>PSV</sub> | I <sub>VDD</sub> when V | /1 = V2 = V <sub>BL</sub> - 0.1 V | - | _ | 0.1 | μА | <sup>\*1.</sup> A change in the temperature of the detection voltage [mV/°C] is calculated by using the following equation. $\frac{\Delta V_{BU}}{\Delta Ta} \left[ mV/^{\circ}C \right] = V_{BU} \left[ V \right] \times \frac{\Delta V_{BU}}{\Delta Ta} \left[ ppm/^{\circ}C \right] \div 1000$ \*2. A change in the temperature of the detection voltage [mV/°C] is calculated by using the following equation. $\frac{\Delta V_{CU}}{\Delta Ta} \left[ mV/^{\circ}C \right] = V_{CU} \left[ V \right] \times \frac{\Delta V_{CU}}{\Delta Ta} \left[ ppm/^{\circ}C \right] \div 1000$ \*3. Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. **Remark 1.** $\frac{\Delta V_{BU}}{\Delta Ta}$ , $\frac{\Delta V_{CU}}{\Delta Ta}$ . Change in temperature of detection voltage **2.** V<sub>BU</sub>, V<sub>CU</sub>: Set detection voltage 3. $\frac{\Delta V_{BU}}{\Delta Ta \bullet V_{BU}}$ , $\frac{\Delta V_{CU}}{\Delta Ta \bullet V_{CU}}$ : Detection voltage temperature coefficient Table 8 (2 / 2) $(Ta = +25^{\circ}C \text{ unless otherwise specified})$ | 11. | 0 | | = +25°C un | | | | |--------------------------------------|-------------------|------------------------------------------------------------|----------------------------|-----------------|----------------------------|------| | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | | Delay time | T | | | | I | 1 | | Cell balancing detection delay time | t <sub>BU</sub> | _ | $t_{\text{BU}} \times 0.8$ | t <sub>BU</sub> | $t_{\text{BU}} \times 1.2$ | ms | | Cell balancing release<br>delay time | t <sub>BL</sub> | _ | $t_{\text{BL}} \times 0.8$ | $t_{BL}$ | $t_{\text{BL}} \times 1.2$ | ms | | Overcharge detection delay time | t <sub>CU</sub> | _ | $t_{\text{CU}} \times 0.8$ | t <sub>CU</sub> | $t_{\text{CU}} \times 1.2$ | ms | | Overcharge release delay time | t <sub>CL</sub> | _ | $t_{\text{CL}} \times 0.8$ | t <sub>CL</sub> | $t_{\text{CL}} \times 1.2$ | ms | | Output current | | | | | | | | CB pin output current | | | | | | | | CB pin sink current | I <sub>CBS</sub> | V1 = V <sub>BU</sub> + 0.1 V, SW2 = ON,<br>V4 = 0.5 V | 30 | _ | _ | mA | | CB pin leakage current | I <sub>CBL</sub> | V1 = V <sub>BL</sub> - 0.1 V, SW2 = ON,<br>V4 = 6.0 V | _ | - | 0.1 | μΑ | | CO pin output current (out | put form: | CMOS output, output logic: acti | ve "H") | | | l. | | CO pin sink current | I <sub>COL</sub> | V1 = V <sub>CL</sub> - 0.1 V, SW4 = ON,<br>V5 = 0.5 V | 5.0 | _ | _ | mA | | CO pin source current | Ісон | V1 = V <sub>CU</sub> + 0.1 V, SW4 = ON,<br>V5 = V1 - 0.5 V | 1.0 | - | - | mA | | CO pin output current (out | put form: | CMOS output, output logic: acti | ve "L") | | | l. | | CO pin sink current | I <sub>COL</sub> | V1 = V <sub>CU</sub> + 0.1 V, SW4 = ON,<br>V5 = 0.5 V | 5.0 | - | _ | mA | | CO pin source current | I <sub>COH</sub> | V1 = V <sub>CL</sub> - 0.1 V, SW4 = ON,<br>V5 = V1 - 0.5 V | 1.0 | - | - | mA | | CO pin output current (out | put form: | Nch open-drain output, output le | ogic: activ | /e "H") | 1 | | | CO pin sink current | I <sub>COL</sub> | V1 = V <sub>CL</sub> - 0.1 V, SW4 = ON,<br>V5 = 0.5 V | 5.0 | - | - | mA | | CO pin leakage current | I <sub>COHL</sub> | V1 = V <sub>CU</sub> + 0.1 V, SW4 = ON,<br>V5 = 6.0 V | _ | - | 0.1 | μА | | CO pin output current (out | put form: | Nch open-drain output, output le | ogic: activ | /e "L") | 1 | | | CO pin sink current | I <sub>COL</sub> | V1 = V <sub>CU</sub> + 0.1 V, SW4 = ON,<br>V5 = 0.5 V | 5.0 | _ | _ | mA | | CO pin leakage current | I <sub>COHL</sub> | V1 = V <sub>CL</sub> - 0.1 V, SW4 = ON,<br>V5 = 6.0 V | _ | _ | 0.1 | μА | #### ■ Test Circuit Figure 3 Caution Unless otherwise specified in Table 8, set V2 = V3 = 0 V, and SWn (n = 1 to 4) = OFF. #### 1. CE pin voltage "H" $\overline{\text{CE}}$ pin voltage "H" ( $V_{\overline{\text{CEH}}}$ ) is defined as the voltage at which $I_{VDD}$ is changed from $I_{OPE}$ to $I_{PSV}$ when V2 is increased from 0 V after setting V1 = $V_{BL}$ – 0.1 V. #### 2. CE pin voltage "L" $\overline{\text{CE}}$ pin voltage "L" (V<sub>CEL</sub>) is defined as the voltage at which I<sub>VDD</sub> is changed from I<sub>PSV</sub> to I<sub>OPE</sub> when V2 is decreased from V<sub>BL</sub> - 0.1 V after setting V1 = V2 = V<sub>BL</sub> - 0.1 V. #### 3. DP pin voltage "H"\*1 DP pin voltage "H" ( $V_{DPH}$ ) is defined as the voltage at which the test mode is switched when V3 is increased from 0 V after setting V1 = $V_{BL}$ – 0.1 V. ### 4. DP pin voltage "L" \*1 DP pin voltage "L" ( $V_{DPL}$ ) is defined as the voltage at which the normal operation mode is switched when V3 is decreased from $V_{BL} - 0.1$ V after setting V1 = V3 = $V_{BL} - 0.1$ V. #### 5. Cell balancing detection delay time Cell balancing detection delay time ( $t_{BU}$ ) is defined as the time from when SW1 is set to ON and V1 is set to $V_{BU}$ – 0.1 V to when the CB pin output is inverted after setting V1 to $V_{BU}$ + 0.1 V. #### 6. Cell balancing release delay time Cell balancing release delay time ( $t_{BL}$ ) is defined as the time from when SW1 is set to ON and V1 is set to $V_{BL}$ + 0.1 V to when the CB pin output is inverted after setting V1 to $V_{BL}$ – 0.1 V. #### 7. Overcharge detection delay time Overcharge detection delay time ( $t_{CU}$ ) is defined as the time from when SW1 is set to ON and V1 is set to $V_{CU}$ – 0.1 V to when the CO pin output is inverted after setting V1 to $V_{CU}$ + 0.1 V. #### 8. Overcharge release delay time Overcharge release delay time ( $t_{CL}$ ) is defined as the time from when SW1 is set to ON and V1 is set to $V_{CL}$ + 0.1 V to when the CO pin output is inverted after setting V1 to $V_{CL}$ – 0.1 V. \*1. For details about switching to the test mode by using the DP pin, refer to "5. DP pin" in "■ Operation". #### ■ Standard Circuit Figure 4 **Table 9 Constants for External Components** | Symbol | Part | Purpose | Min. | Тур. | Max. | Remark | |------------------|-----------|-----------------------------------------------|----------|--------|--------|------------------------------------------------------------------------------------------------------------------------------| | R <sub>VDD</sub> | Resistor | ESD protection, for power fluctuation control | 150 Ω | 330 Ω | 1.0 kΩ | Resistance should be as small as possible to avoid worsening the overcharge detection accuracy due to current consumption.*1 | | $C_{VDD}$ | Capacitor | For power fluctuation control | 0.068 μF | 0.1 μF | 1.0 μF | Connect a capacitor of 0.068 μF or more between VDD pin and VSS pin.*1 | | R <sub>CB</sub> | Resistor | For setting the cell balancing current value | I | - | _ | Set the required cell balancing current value depending on "2. Cell balancing status" in " Operation".*2 | <sup>\*1.</sup> When connecting a resistor less than 150 $\Omega$ to R<sub>VDD</sub> or a capacitor less than 0.068 $\mu$ F to C<sub>VDD</sub>, the S-8249 Series may malfunction when power is largely fluctuated. #### Cautions 1. The above constants may be changed without notice. 2. The example of connection shown above and the constant do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constant. <sup>\*2.</sup> Set the cell balancing current value so that R<sub>CB</sub> does not exceed the power dissipation. #### ■ Operation Remark Refer to "■ Standard Circuit". #### 1. Normal status In the S-8249 Series, if the voltage between the VDD pin and the VSS pin $(V_{DS})$ has not reached the cell balancing detection voltage $(V_{BU})$ , the CB pin output is in the high-impedance status. The CO pin output status varies according to the output form and output logic selected, as shown in **Table 10**. This is the normal status. CO Pin Output Form and Output Logic CB Pin Output CO Pin Output CMOS output, active "H" "H" "L" CMOS output, active "L" "H" "H" "H" Nch open-drain output, active "H" "H" "L" Nch open-drain output, active "L" Table 10 #### 2. Cell balancing status In the S-8249 Series, if $V_{DS}$ is $V_{BU}$ or higher and this status continues for the cell balancing detection delay time ( $t_{BU}$ ) or longer, the CB pin output becomes "L". This is the cell balancing status. "H" "H" The cell balancing status is released when $V_{DS}$ drops to the cell balancing release voltage ( $V_{BL}$ ) or lower and this status continues for the cell balancing release delay time ( $t_{BL}$ ) or longer. The S-8249 Series includes an Nch transistor with ON resistance of 5 $\Omega$ typ. (R<sub>CBON</sub>) between the CB pin and the VSS pin, thus causing the cell balancing current (I<sub>CB</sub>) to flow in cell balancing status, and the cell balancing operation to start. By connecting a resistor ( $R_{CB}$ ) to the CB pin, $I_{CB}$ in cell balancing status can be calculated by using the following equation. Figure 5 #### 3. Overcharge status In the S-8249 Series, if $V_{DS}$ is the overcharge detection voltage ( $V_{CU}$ ) or higher and this status continues for the overcharge detection delay time ( $t_{CU}$ ) or longer, the CO pin output is inverted. The CO pin output status varies according to the output form and output logic selected, as shown in **Table 11**. This is the overcharge status. In the overcharge status, the CB pin output becomes "L". Table 11 | CO Pin Output Form and Output Logic | CB Pin Output | CO Pin Output | |-------------------------------------|---------------|---------------| | CMOS output, active "H" | "L" | "H" | | CMOS output, active "L" | "L" | "L" | | Nch open-drain output, active "H" | "L" | "H" | | Nch open-drain output, active "L" | "L" | "L" | The overcharge status is released when $V_{DS}$ drops to the overcharge release voltage ( $V_{CL}$ ) or lower and this status continues for the overcharge release delay time ( $t_{CL}$ ) or longer. #### 4. CE pin The S-8249 Series has the $\overline{\text{CE}}$ pin (Power-saving mode switching pin). The S-8249 Series is set to power-saving mode by inputting a voltage of $V_{\overline{\text{CEH}}}$ or higher to the $\overline{\text{CE}}$ pin. Table 12 | CE Pin | Status | | |--------------------------------------------------|-----------------------|--| | Open (V <sub>CE</sub> = V <sub>SS</sub> ) | Normal operation mode | | | "H" $(V_{\overline{CE}} \ge V_{\overline{CE}H})$ | Power-saving mode | | | "L" $(V_{\overline{CE}} \le V_{\overline{CEL}})$ | Normal operation mode | | In power-saving mode, the current consumption is decreased to current consumption during power-saving (I<sub>PSV</sub>). The CB pin or the CO pin output in power-saving mode is the same as that in the normal status. The $\overline{\text{CE}}$ pin is pulled down to $V_{SS}$ by the internal resistor. When in a mode other than power-saving mode, leave the $\overline{\text{CE}}$ pin open or short it with $V_{SS}$ . #### 5. DP pin The S-8249 Series has the DP pin (Test mode switching pin). The S-8249 Series is set to test mode (used to shorten the delay time) by inputting a voltage of $V_{DPH}$ or higher to the DP pin. Table 13 | DP Pin | Status | | |-------------------------------------------|-----------------------|--| | Open (V <sub>DP</sub> = V <sub>SS</sub> ) | Normal operation mode | | | "H" $(V_{DP} \ge V_{DPH})$ | Test mode | | | "L" $(V_{DP} \leq V_{DPL})$ | Normal operation mode | | In test mode, the cell balancing detection delay time ( $t_{BU}$ ) and overcharge detection delay time ( $t_{CU}$ ) are shortened to 1/64 of the delay time in the normal operation mode. The DP pin is pulled down to $V_{SS}$ by the internal resistor. When in a mode other than test mode, leave the DP pin open or short it with $V_{SS}$ . ## **■** Timing Chart - \*1. The CB pin is pulled up by the external resistor. - \*2. (1): Normal status - (2): Cell balancing status - (3): Overcharge status Remark The charger is assumed to charge with a constant current. Figure 6 #### ■ Precautions - The application conditions for the input voltage, output voltage, and load current should not exceed the power dissipation. - Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. - ABLIC Inc. claims no responsibility for any and all disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party. ## ■ Characteristics (Typical Data) #### 1. Current consumption #### 1. 1 I<sub>OPE</sub> vs. Ta 1. 2 I<sub>PSV</sub> vs. Ta 1. 3 $I_{OPE}$ vs. $V_{DD}$ # 2. Cell balancing detection / release voltage, overcharge detection / release voltage and delay times 2. 1 V<sub>BU</sub> vs. Ta 2. 2 V<sub>BL</sub> vs. Ta 2. 3 V<sub>CU</sub> vs. Ta 2. 4 V<sub>CL</sub> vs. Ta 2. 5 t<sub>BU</sub> vs. Ta 2. 7 t<sub>CU</sub> vs. Ta 2. 6 $t_{\text{BL}}$ vs. Ta 2. 8 t<sub>CL</sub> vs. Ta #### 3. Output current #### 3. 1 ICBL VS. VCB 3. 2 ICBS VS. VCB 3. 3 Icon vs. Vco 3. 4 Icol vs. Vco ## ■ Power Dissipation SOT-23-6 | Board | Power Dissipation (P <sub>D</sub> ) | |-------|-------------------------------------| | Α | 0.63 W | | В | 0.81 W | | С | _ | | D | _ | | Е | _ | # **SOT-23-3/3S/5/6** Test Board ## (1) Board A | Item | | Specification | | |-----------------------------|---|---------------------------------------------|--| | Size [mm] | | 114.3 x 76.2 x t1.6 | | | Material | | FR-4 | | | Number of copper foil layer | | 2 | | | Copper foil layer [mm] | 1 | Land pattern and wiring for testing: t0.070 | | | | 2 | - | | | | 3 | - | | | | 4 | 74.2 x 74.2 x t0.070 | | | Thermal via | | - | | ## (2) Board B | Item | | Specification | | |-----------------------------|---|---------------------------------------------|--| | Size [mm] | | 114.3 x 76.2 x t1.6 | | | Material | | FR-4 | | | Number of copper foil layer | | 4 | | | Copper foil layer [mm] | 1 | Land pattern and wiring for testing: t0.070 | | | | 2 | 74.2 x 74.2 x t0.035 | | | | 3 | 74.2 x 74.2 x t0.035 | | | | 4 | 74.2 x 74.2 x t0.070 | | | Thermal via | | - | | No. SOT23x-A-Board-SD-2.0 ## No. MP006-A-P-SD-2.1 | TITLE | SOT236-A-PKG Dimensions | | | | |------------|-------------------------|--|--|--| | No. | MP006-A-P-SD-2.1 | | | | | ANGLE | <b>♦</b> €∃ | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | | ## No. MP006-A-C-SD-3.1 | TITLE | SOT236-A-Carrier Tape | | | |------------|-----------------------|--|--| | No. | MP006-A-C-SD-3.1 | | | | ANGLE | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | | TITLE | SOT236-A-Reel | | | |------------|------------------|-----|-------| | No. | MP006-A-R-SD-2.1 | | | | ANGLE | | QTY | 3,000 | | UNIT | mm | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | #### **Disclaimers (Handling Precautions)** - 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice. - 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein. - 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein. - 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges. - 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use. - 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures. - 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes. - 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products. - 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction. - The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility. - 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use. - 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc. - 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used. - 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc. - 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative. - 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling. # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ## **ABLIC:** S-8249AAG-M6T1U S-8249ABB-M6T1U S-8249AAT-M6T1U S-8249AAN-M6T1U S-8249AAW-M6T1U S-8249AW-M6T1U Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331