# 8M x 16Bits x 4Banks Mobile Synchronous DRAM

# Description

These IS42/45VM16320D are mobile 536,870,912 bits CMOS Synchronous DRAM organized as 4 banks of 8,388,608 words x 16 bits. These products are offering fully synchronous operation and are referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVCMOS.

# Features

- JEDEC standard 1.8V power supply
- · Auto refresh and self refresh
- All pins are compatible with LVCMOS interface
- 8K refresh cycles every 16ms (A2 grade) or 64ms (Commercial, Industrial, A1 grade)
- Programmable Burst Length and Burst Type
  - 1, 2, 4, 8 or Full Page for Sequential Burst
  - 4 or 8 for Interleave Burst
- Programmable CAS Latency : 2,3 clocks
- All inputs and outputs referenced to the positive edge of the system clock
- Data mask function by DQM

- Internal 4 banks operation
- Burst Read Single Write operation
- Special Function Support
  - PASR(Partial Array Self Refresh)
  - Auto TCSR(Temperature Compensated Self Refresh)
  - Programmable Driver Strength Control
    - Full Strength or 1/2, 1/4 or 1/8 of Full Strength
  - Deep Power Down Mode
- Automatic precharge, includes CONCURRENT Auto Precharge
  Mode and controlled Precharge

Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.

Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:

a.) the risk of injury or damage has been minimized;

b.) the user assume all such risks; and

c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances



# Figure1: 54Ball FBGA Ball Assignment



[Top View]



# Table2: Pin Descriptions

| Pin             | Pin Name                                                      | Descriptions                                                                                                                        |
|-----------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| CLK             | System Clock                                                  | The system clock input. All other inputs are registered to the SDRAM on the rising edge CLK.                                        |
| СКЕ             | Clock Enable                                                  | Controls internal clock signal and when deactivated, the SDRAM will be one of the states among power down, suspend or self refresh. |
| /CS             | Chip Select                                                   | Enable or disable all inputs except CLK, CKE and DQM.                                                                               |
| BA0~BA1         | Bank Address                                                  | Selects bank to be activated during RAS activity.<br>Selects bank to be read/written during CAS activity.                           |
| A0~A12          | Address                                                       | Row Address: RA0~RA12Column Address: CA0~CA9Auto Precharge: A10                                                                     |
| /RAS, /CAS, /WE | Row Address Strobe,<br>Column Address Strobe,<br>Write Enable | RAS, CAS and WE define the operation.<br>Refer function truth table for details.                                                    |
| LDQM,UDQM       | Data Input/Output Mask                                        | Controls output buffers in read mode and masks input data in write mode.                                                            |
| DQ0~DQ15        | Data Input/Output                                             | Multiplexed data input/output pin.                                                                                                  |
| VDD/VSS         | Power Supply/Ground                                           | Power supply for internal circuits and input buffers.                                                                               |
| VDDQ/VSSQ       | Data Output Power/Ground                                      | Power supply for output buffers.                                                                                                    |
| NC              | No Connection                                                 | No connection.                                                                                                                      |







#### Figure3: Simplified State Diagram EXTENDED MODE SELF REGISTER REFRESH SET MRS SE 3ELF MRS MODE CBR REF REGISTER IDLE REFRESH SET OPC DPD EXT DEEP ACT POWER POWER DOWN DOWN CKE ↓ ACTIVE ROW POWER ACTIVE CKE DOWN <u>ۍ</u> AUTO PRECHARGE WRITEWITH MOIL READ WRITE AUTO PA PRE <u>CK</u>E↓ READ CKE ↓ WRITE READ WRITE READ SUSPEND SUSPEND CKE WRITE CKE CKE ↓ $\mathsf{CKE}\downarrow$ WRITE A READ A WRITE A READ A SUSPEND SUSPEND CKE CKE PRECHARGE POWER PRE-CHARGE ON Automatic Sequence Manual Input





Note: M14(BA1) and M13(BA0) must be set to "0" to select Mode Register (vs. the Extended Mode Register)

#### Burst Type

Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3. The ordering of accesses within a burst is determined by the burst length, the burst type and the starting column address, as shown in Table 3.

| Burst        | Startin       |                 |       | Order of Acces                               | s Within a Burst |
|--------------|---------------|-----------------|-------|----------------------------------------------|------------------|
| Length       | Ac<br>A2      | dress<br>A1     | AO    | Sequential                                   | Interleaved      |
|              |               |                 | 0     | 0-1                                          | 0-1              |
| 2            |               |                 | 1     | 1-0                                          | 1-0              |
|              |               | 0               | 0     | 0-1-2-3                                      | 0-1-2-3          |
|              |               | 0               | 1     | 1-2-3-0                                      | 1-0-3-2          |
| 4            |               | 1               | 0     | 2-3-0-1                                      | 2-3-0-1          |
|              |               | 1               | 1     | 3-0-1-2                                      | 3-2-1-0          |
|              | 0             | 0               | 0     | 0-1-2-3-4-5-6-7                              | 0-1-2-3-4-5-6-7  |
|              | 0             | 0               | 1     | 1-2-3-4-5-6-7-0                              | 1-0-3-2-5-4-7-6  |
|              | 0             | 1               | 0     | 2-3-4-5-6-7-0-1                              | 2-3-0-1-6-7-4-5  |
| 8            | 0             | 1               | 1     | 3-4-5-6-7-0-1-2                              | 3-2-1-0-7-6-5-4  |
| 8            | 1             | 0               | 0     | 4-5-6-7-0-1-2-3                              | 4-5-6-7-0-1-2-3  |
|              | 1             | 0               | 1     | 5-6-7-0-1-2-3-4                              | 5-4-7-6-1-0-3-2  |
|              | 1             | 1               | 0     | 6-7-0-1-2-3-4-5                              | 6-7-4-5-2-3-0-1  |
|              | 1             | 1               | 1     | 7-0-1-2-3-4-5-6                              | 7-6-5-4-3-2-1-0  |
| Full<br>Page | n<br>(Locatio | =A0-9<br>on 0-1 | ,023) | $C_n, C_n+1, C_n+2, C_n+3, C_n+4 C_n-1, C_n$ | Not Supported    |

#### Table 3: Burst Definition

#### Note :

- 1. For full-page accesses: y = 1024
- 2. For a burst length of two, A1-A9 select the blockof-two burst; A0 selects the starting column within the block.
- 3. For a burst length of four, A2-A9 select the blockof-four burst; A0-A1 select the starting column within the block.
- 4. For a burst length of eight, A3-A9 select the block-of-eight burst; A0-A2 select the starting column within the block.
- 5. For a full-page burst, the full row is selected and A0-A9 select the starting column.
- 6. Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block.
- 7. For a burst length of one, A0-A9 select the unique column to be accessed, and mode register bit M3 is ignored.





Note: E14(BA1) must be set to "1" and E13(BA0) must be set to "0" to select Extended Mode Register (vs. the base Mode Register)



### **Functional Description**

In general, this 512Mb SDRAM (8M x 16Bits x 4banks) is a multi-bank DRAM that operates at 1.8V and includes a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the 134,217,728-bit banks is organized as 8,192 rows by 1,024 columns by 16-bits

Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0-BA1 select the bank, A0-A12 select the row). The address bits (BA0-BA1 select the bank, A0-A9 select the column) registered coincident with the READ or WRITE command are used to select the starting column location for the burst access. Prior to normal operation, the SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions and device operation.

#### Power up and Initialization

SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Once power is applied to VDD and VDDQ(simultaneously) and the clock is stable(stable clock is defined as a signal cycling within timing constraints specified for the clock pin), the SDRAM requires a 200µs delay prior to issuing any command other than a COMMAND INHIBIT or NOP. CKE must be held high during the entire initialization period until the PRECHARGE command has been issued. Starting at some point during this 200µs period and continuing at least through the end of this period, COMMAND INHIBIT or NOP commands should be applied.

Once the 200µs delay has been satisfied with at least one COMMAND INHIBIT or NOP command having been applied, a PRECHARGE command should be applied. All banks must then be precharged, thereby placing the device in the all banks idle state.

Once in the idle state, two AUTO REFRESH cycles must be performed. After the AUTO REFRESH cycles are complete, the SDRAM is ready for mode register programming. Because the mode register will power up in an unknown state, it should be loaded prior to applying any operational command. And a extended mode register set command will be issued to program specific mode of self refresh operation(PASR). The following these cycles, the Mobile SDRAM is ready for normal operation.

#### **Register Definition**

#### Mode Register

The mode register is used to define the specific mode of operation of the SDRAM. This definition includes the selection of a burst length, a burst type, a CAS latency, an operating mode and a write burst mode. The mode register is programmed via the LOAD MODE REGISTER command and will retain the stored information until it is programmed again or the device loses power.

Mode register bits M0-M2 specify the burst length, M3 specifies the type of burst (sequential or interleaved), M4-M6 specify the CAS latency, M7 and M8 specify the operating mode, M9 specifies the write burst mode, and M10-M12 should be set to zero. M13 and M14 should be set to zero to prevent the setting of the extended mode register.

The mode register must be loaded when all banks are idle, and the controller must wait the specified time before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation.

#### **Extended Mode Register**

The Extended Mode Register controls the functions beyond those controlled by the Mode Register. These additional functions are special features of the BATRAM device. They include Partial Array Self Refresh (PASR) and Driver Strength (DS).

The Extended Mode Register is programmed via the Mode Register Set command and retains the stored information until it is programmed again or the device loses power.

The Extended Mode Register must be programmed with E7 through E12 set to "0", and E14 must be set to "1" and E13 must be set to "0". The Extended Mode Register must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time before initiating any subsequent operation. Violating either of these requirements results in unspecified operation.



#### **Burst Length**

Read and write accesses to the SDRAM are burst oriented, with the burst length being programmable, as shown in Figure 1. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. Burst lengths of 1, 2, 4 or 8 locations are available for both the sequential and the interleaved burst types, and a full-page burst is available for the sequential type. The full-page burst is used in conjunction with the BURST TERMINATE command to generate arbitrary burst lengths.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result. When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A1-A9 when the burst length is set to two; by A2-A9 when the burst length is set to four; and by A3-A9 when the burst length is set to eight. The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. Full-page bursts wrap within the page if the boundary is reached.

#### Bank(Row) Active

The Bank Active command is used to activate a row in a specified bank of the device. This command is initiated by activating CS, RAS and deasserting CAS, WE at the positive edge of the clock. The value on the BAO-BA1 selects the bank, and the value on the AO-A12 selects the row.

This row remains active for column access until a precharge command is issued to that bank. Read and write operations can only be initiated on this activated bank after the minimum tRCD time is passed from the activate command.

#### Read

The READ command is used to initiate the burst read of data. This command is initiated by activating CS, CAS, and deasserting WE, RAS at the positive edge of the clock. BAO-BA1 input select the bank, AO-A9 address inputs select the starting column location. The value on input A10 determines whether or not Auto Precharge is used. If Auto Precharge is selected the row being accessed will be precharged at the end of the READ burst; if Auto Precharge is not selected, the row will remain active for subsequent accesses. The length of burst and the CAS latency will be determined by the values programmed during the MRS command.

#### Write

The WRITE command is used to initiate the burst write of data. This command is initiated by activating CS, CAS, WE and deasserting RAS at the positive edge of the clock. BA0-BA1 input select the bank, A0-A9 address inputs select the starting column location. The value on input A10 determines whether or not Auto Precharge is used. If Auto Precharge is selected the row being accessed will be precharged at the end of the WRITE burst; if Auto Precharge is not selected, the row will remain active for subsequent accesses.



#### CAS Latency

The CAS latency is the delay, in clock cycles, between the registration of a READ command and the availability of the first piece of output data. The latency can be set to two or three clocks. If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n + m. The DQs will start driving as a result of the clock edge one cycle earlier (n + m - 1), and provided that the relevant access times are met, the data will be valid by clock edge n + m. For example, assuming that the clock cycle time is such that all relevant access times are met, if a READ command is registered at T0 and the latency is programmed to two clocks, the DQs will start driving after T1 and the data will be valid by T2, as shown in Figure 6. Reserved states should not be used as unknown operation or incompatibility with future versions may result.

# Figure6: CAS Latency





#### **Operating Mode**

The normal operating mode is selected by setting M7 and M8 to zero; the other combinations of values for M7 and M8 are reserved for future use and/or test modes. The programmed burst length applies to both READ and WRITE bursts. Test modes and reserved states should not be used because unknown operation or incompatibility with future versions may result.

#### Write Burst Mode

When M9 = 0, the burst length programmed via M0-M2 applies to both READ and WRITE bursts; when M9 = 1, the programmed burst length applies to READ bursts, but write accesses are single-location (nonburst) accesses.



# Table4: Command Truth Table

| Function                              | CKEn-1 | CKEn | /CS | /RAS | /CAS | /WE | DQM | ADDR       | A10 | Note |
|---------------------------------------|--------|------|-----|------|------|-----|-----|------------|-----|------|
| Command Inhinit (NOP)                 | Н      | Х    | Н   | Х    | Х    | Х   | Х   | Х          | •   |      |
| No Operation (NOP)                    | Н      | Х    | L   | Н    | Н    | Н   | Х   | Х          |     |      |
| Mode Register Set                     | Н      | Х    | L   | L    | L    | L   | х   | OP COI     | DE  | 4    |
| Extended Mode Register Set            | Н      | Х    | L   | L    | L    | L   | х   | OP COI     | DE  | 4    |
| Active (select bank and activate row) | Н      | х    | L   | L    | Н    | Н   | х   | Bank/R     | ow  |      |
| Read                                  | Н      | Х    | L   | Н    | L    | Н   | L/H | Bank/Col   | L   | 5    |
| Read with Autoprecharge               | Н      | Х    | L   | Н    | L    | Н   | L/H | Bank/Col   | Н   | 5    |
| Write                                 | Н      | Х    | L   | Н    | L    | L   | L/H | Bank/Col   | L   | 5    |
| Write with Autoprecharge              | Н      | Х    | L   | Н    | L    | L   | L/H | Bank/Col H |     | 5    |
| Precharge All Banks                   | Н      | Х    | L   | L    | Н    | L   | Х   | ХН         |     |      |
| Precharge Selected Bank               | Н      | Х    | L   | L    | Н    | L   | х   | Bank L     |     |      |
| Burst Stop                            | Н      | Н    | L   | Н    | Н    | L   | х   | х          |     |      |
| Auto Refresh                          | Н      | Н    | L   | L    | L    | Н   | х   | Х          |     | 3    |
| Self Refresh Entry                    | Н      | L    | L   | L    | L    | Н   | х   | Х          |     | 3    |
| Calf Dafrach Fuit                     |        | Н    | Н   | Х    | Х    | х   | - x | Y          |     |      |
| Self Refresh Exit                     | L      | н    | L   | Н    | Н    | Н   | ^   | Х          |     | 2    |
| Drachange Deure Deure Entry           |        |      | Н   | Х    | Х    | х   | v   | X          |     |      |
| Precharge Power Down Entry            | Н      | L    | L   | Н    | Н    | Н   | - x | Х          |     |      |
| Drechenne Deurs Fuit                  |        |      | Н   | Х    | Х    | х   | - x | Y          |     |      |
| Precharge Down Exit                   | L      | Н    | L   | Н    | Н    | Н   | ^   | Х          |     |      |
|                                       |        |      | Н   | Х    | Х    | х   | ~   | , v        |     |      |
| Clock Suspend Entry                   | Н      | L    | L   | V    | V    | V   | - x | Х          |     |      |
| Clock Suspend Exit                    | L      | Н    |     | -    | Х    |     | Х   | Х          |     |      |
| Deep Power Down Entry                 | Н      | L    | L   | Н    | Н    | L   | Х   | Х          |     | 6    |
| Deep Power Down Exit                  | L      | н    |     | -    | х    | •   | х   | х          |     |      |

Note :

1. CKEn is the logic state of CKE at clock edge n; CKEn-1 was the state of CKE at the previous clock edge.

H: High Level, L: Low Level, X: Don't Care, V: Valid

2. Exiting Self Refresh occurs by asynchronously bringing CKE from low to high and will put the device in the all banks idle state once tXSR is met. Command Inhibit or NOP commands should be issued on any clock edges occuring during the tXSR period. A minimum of two NOP commands must be provided during tXSR period.

- 3. During refresh operation, internal refresh counter controls row addressing; all inputs and I/Os are "Don't Care" except for CKE.
- 4. A0-A12 define OP CODE written to the mode register, and BA [1:0] must be issued 0 in the mode register set, and 1 in the extended mode register set.
- 5. DQM "L" means the data Write/Ouput Enable and "H" means the Write inhibit/Output High-Z. Write DQM Latency is 0 CLK and Read DQM Latency is 2 CLK.
- 6. Standard SDRAM parts assign this command sequence as Burst Terminate. For Bat Ram parts, the Burst Terminate command is assigned to the Deep Power Down function.



# Table5: Function Truth Table

| Current       |     |      |      |     | Comm | and           |                      | 0 a bi a m                                 | Nata  |
|---------------|-----|------|------|-----|------|---------------|----------------------|--------------------------------------------|-------|
| State         | /cs | /RAS | /CAS | /WE | BA   | A0-A12        | Description          | Action                                     | Note  |
|               | L   | L    | L    | L   |      | OP CODE       | Mode Register Set    | Set the Mode Register                      | 14    |
|               | L   | L    | L    | Н   | х    | х             | Auto or Self Refresh | Start Auto or Self<br>Refresh              | 5     |
|               | L   | L    | Н    | L   | BA   | Х             | Precharge            | No Operation                               |       |
| Idle          | L   | L    | Н    | Н   | BA   | Row Add.      | Bank Activate        | Activate the Specified<br>Bank and Row     |       |
|               | L   | Н    | L    | L   | BA   | Col Add./ A10 | Write/WriteAP        | ILLEGAL                                    | 4     |
|               | L   | Н    | L    | Н   | BA   | Col Add./ A10 | Read/ReadAP          | ILLEGAL                                    | 4     |
|               | L   | Н    | Н    | Н   | Х    | Х             | No Operation         | No Operation                               | 3     |
|               | Н   | х    | х    | х   | х    | х             | Device Deselect      | No Operation or Power<br>Down              | 3     |
|               | L   | L    | L    | L   |      | OP CODE       | Mode Register Set    | ILLEGAL                                    | 13,14 |
|               | L   | L    | L    | Н   | Х    | х             | Auto or Self Refresh | ILLEGAL                                    | 13    |
|               | L   | L    | Н    | L   | BA   | X Precharge   |                      | Precharge                                  | 7     |
|               | L   | L    | Н    | Н   | BA   | Row Add.      | Bank Activate        | ILLEGAL                                    | 4     |
| Row<br>Active | L   | н    | L    | L   | BA   | Col Add./A10  | Write/Write AP       | Start Write : Optional<br>AP(A10=H)        | 6     |
|               | L   | н    | L    | Н   | BA   | Col Add./A10  | Read/Read AP         | Start Read : Optional<br>AP(A10=H)         | 6     |
|               | L   | н    | Н    | Н   | Х    | Х             | No Operation         | No Operation                               |       |
|               | Н   | Х    | Х    | Х   | Х    | Х             | Device Deselect      | No Operation                               |       |
|               | L   | L    | L    | L   |      | OP CODE       | Mode Register Set    | ILLEGAL                                    | 13,14 |
|               | L   | L    | L    | Н   | Х    | х             | Auto or Self Refresh | ILLEGAL                                    | 13    |
|               | L   | L    | Н    | L   | BA   | х             | Precharge            | Termination Burst :<br>Start the Precharge |       |
|               | L   | L    | Н    | Н   | BA   | Row Add.      | Bank Activate        | ILLEGAL                                    | 4     |
| Read          | L   | Н    | L    | L   | BA   | Col Add./A10  | Write/WriteAP        | Termination Burst :<br>Start Write(AP)     | 8,9   |
|               | L   | Н    | L    | Н   | BA   | Col Add./A10  | Read/Read AP         | Terimination Burst :<br>Start Read(AP)     | 8     |
|               | L   | Н    | Н    | Н   | Х    | Х             | No Operation         | Continue the Burst                         |       |
|               | Н   | х    | Х    | Х   | Х    | Х             | Device Deselect      | Continue the Burst                         |       |



# Table5: Function Truth Table

| Current        |     |      |               |         | Comm | and          |                      | 0 attices                                  | Nata  |
|----------------|-----|------|---------------|---------|------|--------------|----------------------|--------------------------------------------|-------|
| State          | /cs | /RAS | /CAS          | /WE     | BA   | A0-A12       | Description          | Action                                     | Note  |
|                | L   | L    | L             | L       |      | OP CODE      | Mode Register Set    | ILLEGAL                                    | 13,14 |
|                | L   | L    | L             | Н       | Х    | Х            | Auto or Self Refresh | ILLEGAL                                    | 13    |
|                | L   | L    | Н             | L       | BA   | Х            | Precharge            | Termination Burst :<br>Start the Precharge | 10    |
|                | L   | L    | Н             | Н       | BA   | Row Add.     | Bank Activate        | ILLEGAL                                    | 4     |
| Write          | L   | Н    | L             | L       | BA   | Col Add./A10 | Write/WriteAP        | Termination Burst :<br>Start Write(AP)     | 8     |
|                | L   | Н    | L             | Н       | BA   | Col Add./A10 | Read/ReadAP          | Terimination Burst :<br>Start READ(AP)     | 8,9   |
|                | L   | Н    | Н             | Н       | х    | Х            | No Operation         | Continue the Burst                         |       |
|                | н   | Х    | Х             | Х       | х    | Х            | Device Deselect      | Continue the Burst                         |       |
|                | L   | L    | L             | L       |      | OP CODE      | Mode Register Set    | ILLEGAL                                    | 13,14 |
|                | L   | L    | L             | Н       | ХХ   |              | Auto or Self Refresh | ILLEGAL                                    | 13    |
| Deed           | L   | L    | Н             | L       | BA   | Х            | Precharge            | ILLEGAL                                    | 4,12  |
| Read<br>with   | L   | L    | Н             | Н       | BA   | Row Add.     | Bank Activate        | ILLEGAL                                    | 4,12  |
| Auto           | L   | Н    | L             | L       | BA   | Col Add./A10 | Write/WriteAP        | ILLEGAL                                    | 12    |
| Precharge      | L   | Н    | L             | Н       | BA   | Col Add./A10 | Read/ReadAP          | ILLEGAL                                    | 12    |
|                | L   | Н    | Н             | Н       | Х    | Х            | No Operation         | Continue the Burst                         |       |
|                | н   | Х    | Х             | Х       | Х    | Х            | Device Deselect      | Continue the Burst                         |       |
|                | L   | L    | L             | L       |      | OP CODE      | Mode Register Set    | ILLEGAL                                    | 13,14 |
|                | L   | L    | L             | Н       | х    | Х            | Auto or Self Refresh | ILLEGAL                                    | 13    |
| \ <b>\ / .</b> | L   | L    | Н             | L       | BA   | Х            | Precharge            | ILLEGAL                                    | 4,12  |
| Write<br>with  | L   | L    | Н             | Н       | BA   | Row Add.     | Bank Activate        | ILLEGAL                                    | 4,12  |
| Auto           |     |      | Write/WriteAP | ILLEGAL | 12   |              |                      |                                            |       |
| Precharge      | L   | Н    | L             | Н       | BA   | Col Add./A10 | Read/ReadAP          | ILLEGAL                                    | 12    |
|                | L   | Н    | Н             | Н       | Х    | Х            | No Operation         | Continue the Burst                         |       |
|                | н   | Х    | Х             | Х       | Х    | Х            | Device Deselect      | Continue the Burst                         |       |



#### Table5: Function Truth Table Command Current Action Note State /CS /RAS /CAS /WE BA A0-A12 Description L L L L OP CODE Mode Register Set ILLEGAL 13,14 L Н Х Auto or Self Refresh ILLEGAL L L Х 13 No Operation : Bank(s) ΒA Х L L Н L Precharge Idle after tRP Н BA Row Add. Bank Activate ILLEGAL 4,12 L I. н Precharging L Н L L BA Col Add./ A10 Write/WriteAP ILLEGAL 4,12 Н L Н ΒA Col Add./ A10 Read/ReadAP ILLEGAL L 4,12 No Operation : Bank(s) L Н Н Н Х Х No Operation Idle after tRP No Operation : Bank(s) Н Х Х Х Х Х **Device Deselect** Idle after tRP OP CODE ILLEGAL L L 1 L Mode Register Set 13,14 L L L Н Х Х Auto or Self Refresh ILLEGAL 13 Х ILLEGAL L L Н L ΒA Precharge 4,12 L L Н Н ΒA Row Add. Bank Activate ILLEGAL 4,11,12 Row L Н L L ΒA Col Add./A10 Write/Write AP ILLEGAL 4,12 Activating Н L Н BA Col Add./A10 Read/Read AP ILLEGAL L 4.12 No Operation : ROw L Н Н Н Х Х No Operation Active after tRCD No Operation : ROw Н Х Х Х Х Х **Device Deselect** Active after tRCD OP CODE ILLEGAL 13,14 L L L L Mode Register Set Н ILLEGAL L L Т Х Х Auto or Self Refresh 13 ΒA Х ILLEGAL L L Н L Precharge 4,13 Н L L Н ΒA Row Add. Bank Activate ILLEGAL 4,12 Start Write : Optional Col Add./A10 Write/WriteAP L Н L L BA Write AP(A10=H)Recovering Start Write : Optional ΒA Col Add./A10 Read/Read AP 9 н L н L AP(A10=H)No Operation : Row Н Х Х L н н No Operation Active after tDPL No Operation : Row Н Х Х Х Х Х **Device Deselect** Active after tDPL

#### Command Current Action Note State /CS /RAS /CAS /WE BA A0-A12 Description L L L L OP CODE Mode Register Set ILLEGAL 13,14 Auto or Self Refresh ILLEGAL L L L Н Х Х 13 L L Н L ΒA Х Precharge ILLEGAL 4,13 Write BA Row Add. ILLEGAL 4,12 L L Н Н **Bank Activate** Recovering L Н L L ΒA Col Add./ A10 Write/WriteAP ILLEGAL 4,12 with Auto Н ΒA Col Add./ A10 Read/ReadAP ILLEGAL 4,9,12 L Н L Precharge No Operation : L Н Н н Х Х No Operation Precharge after tDPL No Operation : Н Х Х Х Х Х **Device Deselect** Precharge after tDPL L L L L OP CODE Mode Register Set ILLEGAL 13,14 L L L Н Х Х Auto or Self Refresh ILLEGAL 13 Х L L Н L BA Precharge ILLEGAL 13 L L Н Н ΒA Row Add. Bank Activate ILLEGAL 13 Col Add./A10 Write/Write AP L Н L L BA ILLEGAL 13 Refreshing L Н L Н BA Col Add./A10 Read/Read AP ILLEGAL 13 No Operation : Idle L н Н Н Х Х No Operation after tRC No Operation : Idle Н Х Х Х Х Х **Device Deselect** after tRC L L L L OP CODE Mode Register Set ILLEGAL 13,14 Н Х Х Auto or Self Refresh ILLEGAL 13 L L L L L Н L ΒA Х Precharge ILLEGAL 13 Row Add. ILLEGAL Н Н ΒA Bank Activate 13 L L Mode ΒA Col Add./A10 Write/WriteAP ILLEGAL Register L Н L L 13 Accessing ILLEGAL L L Н ΒA Col Add./A10 Read/Read AP 13 Н No Operation : Idle Н Н Н Х Х No Operation L after 2 Clock Cycle No Operation : Idle Н Х Х Х Х Х **Device Deselect** after 2 Clock Cycle

# Table5: Function Truth Table



Note :

- 1. H: Logic High, L: Logic Low, X: Don't care, BA: Bank Address, AP: Auto Precharge.
- 2. All entries assume that CKE was active during the preceding clock cycle.
- 3. If both banks are idle and CKE is inactive, then in power down cycle
- 4. Illegal to bank in specified states. Function may be legal in the bank indicated by Bank Address, depending on the state of that bank.
- 5. If both banks are idle and CKE is inactive, then Self Refresh mode.
- 6. Illegal if tRCD is not satisfied.
- 7. Illegal if tRAS is not satisfied.
- 8. Must satisfy burst interrupt condition.
- 9. Must satisfy bus contention, bus turn around, and/or write recovery requirements.
- 10. Must mask preceding data which don't satisfy tDPL.
- 11. Illegal if tRRD is not satisfied
- 12. Illegal for single bank, but legal for other banks in multi-bank devices.
- 13. Illegal for all banks.
- 14. Mode Register Set and Extended Mode Register Set is same command truth table except BA.



# Table6: CKE Truth Table

|                         | C             | KE               |     |      | Cor  | nmand |    |         |                                                         |      |
|-------------------------|---------------|------------------|-----|------|------|-------|----|---------|---------------------------------------------------------|------|
| Current<br>State        | Prev<br>Cycle | Current<br>Cycle | /cs | /RAS | /CAS | /WE   | ВА | A0-A12  | Action                                                  | Note |
|                         | Н             | Х                | Х   | Х    | Х    | Х     | х  | Х       | INVALID                                                 | 2    |
|                         | L             | Н                | Н   | Х    | Х    | х     | х  | х       | Exit Self Refresh with Device<br>Deselect               | 3    |
| Self                    | L             | Н                | L   | Н    | Н    | н     | х  | Х       | Exit Self Refresh with No<br>Operation                  | 3    |
| Refresh                 | L             | Н                | L   | Н    | Н    | L     | х  | Х       | ILLEGAL                                                 | 3    |
|                         | L             | Н                | L   | Н    | L    | Х     | х  | Х       | ILLEGAL                                                 | 3    |
|                         | L             | Н                | L   | L    | Х    | Х     | х  | Х       | ILLEGAL                                                 | 3    |
|                         | L             | L                | Х   | Х    | Х    | Х     | х  | Х       | Maintain Self Refresh                                   |      |
|                         | Н             | Х                | Х   | Х    | Х    | Х     | х  | Х       | INVALID                                                 | 2    |
|                         |               |                  | Н   | Х    | Х    | Х     | х  | Х       | Power Down Mode Exit, All                               |      |
|                         | L             | Н                | L   | Н    | Н    | Н     | х  | Х       | Banks Idle                                              | 3    |
| Power<br>Down           |               |                  |     | L    | Х    | Х     | х  | Х       | ILLEGAL                                                 |      |
| Down                    | L             | н                | L   | Х    | L    | Х     | х  | Х       |                                                         | 3    |
|                         |               |                  |     | Х    | Х    | L     | х  | Х       |                                                         |      |
|                         | L             | L                | Х   | Х    | Х    | Х     | х  | Х       | Maintain Power Down Mode                                |      |
|                         | Н             | х                | Х   | Х    | Х    | Х     | х  | Х       | INVALID                                                 | 2    |
| Deep<br>Power           | L             | Н                | Х   | Х    | Х    | Х     | х  | Х       | Deep Power Down Mode Set                                | 6    |
| Down                    | L             | L                | Х   | Х    | Х    | х     | х  | Х       | Maintain Deep Power Down<br>Mode                        |      |
|                         | Н             | Н                | Н   | Х    | Х    | Х     |    |         | Refer to the Idle State                                 | 4    |
|                         | Н             | Н                | L   | Н    | Х    | Х     |    |         | section of the Current State<br>Truth Table             | 4    |
|                         | Н             | Н                | L   | L    | Н    | Х     |    |         |                                                         | 4    |
|                         | Н             | Н                | L   | L    | L    | Н     | х  | Х       | Auto Refresh                                            |      |
|                         | Н             | Н                | L   | L    | L    | L     |    | OP CODE | Mode Register Set                                       | 5    |
| All<br>Banks            | Н             | L                | Н   | Х    | Х    | Х     |    |         | Refer to the Idle State                                 | 4    |
| Idle                    | Н             | L                | L   | Н    | Х    | Х     |    |         | section of the Current State<br>Truth Table             | 4    |
|                         | Н             | L                | L   | L    | Н    | х     |    |         | 1                                                       | 4    |
|                         | Н             | L                | L   | L    | L    | Н     | х  | Х       | Entry Self Refresh                                      | 5    |
|                         | Н             | L                | L   | L    | L    | L     |    | OP CODE | Mode Register Set                                       |      |
|                         | L             | Х                | Х   | Х    | Х    | Х     | х  | Х       | Power Down                                              | 5    |
| Any                     | Н             | Н                | Х   | Х    | Х    | Х     | х  | Х       | Refer to Operations of the<br>Current State Truth Table |      |
| State other             | Н             | L                | х   | Х    | Х    | Х     | Х  | х       | Begin Clock Suspend next cycle                          |      |
| than<br>listed<br>above | L             | Н                | х   | Х    | Х    | Х     | х  | х       | Exit Clock Suspend next cycle                           |      |
|                         | L             | L                | Х   | Х    | х    | Х     | х  | Х       | Maintain Clock Suspend                                  |      |



Note :

- 1. H: Logic High, L: Logic Low, X: Don't care
- 2. For the given current state CKE must be low in the previous cycle.
- 3. When CKE has a low to high transition, the clock and other inputs are re-enabled asynchronously. When exiting power down mode, a NOP (or Device Deselect) command is required on the first positive edge of clock after CKE goes high.
- 4. The address inputs depend on the command that is issued.
- 5. The Precharge Power Down mode, the Self Refresh mode, and the Mode Register Set can only be entered from the all banks idle state.
- 6. When CKE has a low to high transition, the clock and other inputs are re-enabled asynchronously. When exiting deep power down mode, a NOP (or Device Deselect) command is required on the first positive edge of clock after CKE goes high and is maintained for a minimum 300usec.



# Table7: Absolute Maximum Rating

| Parameter                                      | Symbol                             | Rating     | Unit |
|------------------------------------------------|------------------------------------|------------|------|
| Ambient Operating Temperature (Industrial)     |                                    | -40 ~ 85   |      |
| Ambient Operating Temperature (Automotive, A1) | T <sub>A</sub>                     | -40 ~ 85   | °C   |
| Ambient Operating Temperature (Automotive, A2) |                                    | -40 ~ 105  |      |
| Storage Temperature                            | T <sub>STG</sub>                   | -55 ~ 150  | °C   |
| Voltage on Any Pin relative to VSS             | V <sub>IN</sub> , V <sub>OUT</sub> | -1.0 ~ 2.6 | V    |
| Voltage on VDD relative to VSS                 | VDD, VDDQ                          | -1.0 ~ 2.6 | V    |
| Short Circuit Output Current                   | Ι <sub>οs</sub>                    | 50         | mA   |
| Power Dissipation                              | P <sub>D</sub>                     | 1          | W    |

Note :

Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# Table8: Capacitance (T<sub>A</sub>=25 °C, f=1MHz, VDD=1.8V)

| Parameter                     | Pin                                                       | Symbol          | Min | Max | Unit |
|-------------------------------|-----------------------------------------------------------|-----------------|-----|-----|------|
|                               | CLK                                                       | C <sub>I1</sub> | 2   | 4   | pF   |
| Input Capacitance             | A0~A12, BA0~BA1, CKE, /CS, /RAS,<br>/CAS, /WE, LDQM, UDQM | C <sub>12</sub> | 2   | 4   | pF   |
| Data Input/Output Capacitance | DQ0~DQ15                                                  | C <sub>IO</sub> | 2   | 6   | pF   |

# Table9: DC Operating Condition (Voltage referenced to VSS=0V, T<sub>A</sub>: within specified operating temperature range)

| Parameter              | Symbol          | Min        | Тур | Max      | Unit | Note                     |
|------------------------|-----------------|------------|-----|----------|------|--------------------------|
| Power Supply Voltage   | VDD             | 1.7        | 1.8 | 1.95     | V    |                          |
| rower supply voltage   | VDDQ            | 1.7        | 1.8 | 1.95     | V    | 1                        |
| Input High Voltage     | V <sub>IH</sub> | 0.8 x VDDQ | -   | VDDQ+0.3 | V    | 2                        |
| Input Low Voltage      | V <sub>IL</sub> | -0.3       | 0   | 0.3      | V    | 3                        |
| Output High Voltage    | V <sub>OH</sub> | VDDQ - 0.2 | -   | -        | V    | I <sub>OH</sub> = -0.1mA |
| Output Low Voltage     | V <sub>OL</sub> | -          | -   | 0.2      | V    | I <sub>OL</sub> = +0.1mA |
| Input Leakage Current  | I <sub>LI</sub> | -1         | -   | 1        | uA   | 4                        |
| Output Leakage Current | I <sub>LO</sub> | -1.5       |     | 1.5      | uA   | 5                        |

Note :

1. VDDQ must not exceed the level of VDD

- 2. VIH(max) = 2.2V AC. The overshoot voltage duration is  $\leq$  3ns.
- 3. VIL(min) = -1.0V AC. The overshoot voltage duration is  $\leq$  3ns.

4. Any input  $0V \le VIN \le VDDQ$ .

Input leakage currents include Hi-Z output leakage for all bi-directional buffers with tri-state outputs.

5. DOUT is disabled,  $OV \leq VOUT \leq VDDQ$ .

| Parameter                                           | Symbol                            | Тур              | Unit |
|-----------------------------------------------------|-----------------------------------|------------------|------|
| AC Input High/Low Level Voltage                     | V <sub>IH</sub> / V <sub>IL</sub> | 0.9 x VDDQ / 0.2 | V    |
| Input Timing Measurement Reference Level Voltage    | V <sub>TRIP</sub>                 | 0.5 x VDDQ       | V    |
| Input Rise / Fall Time                              | t <sub>R</sub> / t <sub>F</sub>   | 1/1              | ns   |
| Output Timing Measurement Reference Level Voltage   | V <sub>OUTREF</sub>               | 0.5 x VDDQ       | V    |
| Output Load Capacitance for Access Time Measurement | CL                                | 30               | pF   |







DC Output Load Circuit

AC Output Load Circuit



|                        |                           |             |                                           |                                                                                                                                                            | Spe | eed |      |      |
|------------------------|---------------------------|-------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
|                        | Parame                    | ter         | Sym                                       | Test Condition                                                                                                                                             | -6  | -75 | Unit | Note |
| Operating              | Current                   |             | IDD1                                      | Burst Length=1, One Bank Active,<br>tRC ≥ tRC(min) IOL = 0 mA                                                                                              | 70  | 65  | mA   | 1    |
| Precharge              | e Standby C               | urrent      | IDD2P                                     | $CKE \leq VIL(max)$ , $tCK = 10ns$                                                                                                                         | 0   | .4  |      |      |
| in Power Down Mode     |                           | IDD2PS      | CKE & CLK $\leq$ VIL(max), tCK = $\infty$ | 0                                                                                                                                                          | .4  | mA  |      |      |
| Precharge              | Precharge Standby Current |             | IDD2N                                     | $CKE \ge VIH(min)$ , $/CS \ge VIH(min)$ , $tCK = 10ns$<br>Input signals are changed one time during 2 clks.                                                | Į   | 5   |      |      |
|                        | wer Down I                |             | IDD2NS                                    | $CKE \ge VIH(min)$ , $CLK \le VIL(max)$ , $tCK = \infty$<br>Input signals are stable.                                                                      | 2   |     | mA   |      |
| Active Sta             | ndby Curre                | nt          | IDD3P                                     | $CKE \leq VIL(max)$ , $tCK = 10ns$                                                                                                                         | 6   |     |      | 3,4  |
|                        | Down Mode                 |             | IDD3PS                                    | CKE & CLK $\leq$ VIL(max), tCK = $\infty$                                                                                                                  | 6   |     | mA   | 3,4  |
| Active Standby Current |                           | nt          | IDD3N                                     | $\label{eq:cke} \begin{array}{l} CKE \geq VIH(min), \ /CS \geq VIH(min), \ tCK = 10ns \\ \\ Input signals are changed one time during 2 clks. \end{array}$ | 1   | 5   | mA   | 3,4  |
|                        | wer Down I                |             | IDD3NS                                    | $CKE \ge VIH(min)$ , $CLK \le VIL(max)$ , $tCK = \infty$<br>Input signals are stable.                                                                      | 10  |     |      | 5,4  |
| Burst Moc              | le Operatino              | g Current   | IDD4                                      | tCK>tCK(min), IOL = 0 mA, Page Burst<br>All Banks Activated, tCCD = 1 clk                                                                                  | 110 | 100 | mA   | 1    |
| Auto Refr              | esh Current               | (8K Cycle)  | IDD5                                      | $tRC \ge tRFC(min)$ , All Banks Active                                                                                                                     | 9   | 0   | mA   |      |
|                        | PASR                      | TCSR        |                                           |                                                                                                                                                            |     |     |      |      |
|                        | 4 banks                   | 85°C        |                                           |                                                                                                                                                            | 80  | 00  |      |      |
| Self                   | 4 Danks                   | 40°C        |                                           |                                                                                                                                                            | 50  | 50  |      |      |
| Refresh 85°C           |                           | IDD6        | $CKE \le 0.2V$                            | 5                                                                                                                                                          | 50  | uA  | 5    |      |
| Current                |                           | 40°C        |                                           |                                                                                                                                                            | 38  | 30  |      |      |
|                        | 1 Bank                    | 85°C        |                                           |                                                                                                                                                            | 4   | 50  |      |      |
|                        |                           | 40°C        |                                           |                                                                                                                                                            | 3   | 10  |      |      |
| Deep Pow               | er Down M                 | ode Current | IDD7                                      |                                                                                                                                                            | 1   | 0   | uA   | 5,6  |

.

Note :

1. Measured with outputs open.

2. Unless otherwise noted, input swing levels are CMOS (VIH = VDDQ, VIL = VSSQ).

3. Address and other input signals transition one time every two clocks.

4. For A2 temperature grade with Ta > 85°C: IDD3P, IDD3PS, IDD3N, and IDD3NS are derated to 50% above the values.

5. Self-refresh Mode and Deep Power Down Mode are not supported for A2 grade with TA > 85°C.

6. Typical value at room temperature.

| - ·                                                 |        |       | -   | 6    | -    | 75   |      |      |
|-----------------------------------------------------|--------|-------|-----|------|------|------|------|------|
| Parameter                                           |        | Sym   | Min | Max  | Min  | Max  | Unit | Note |
|                                                     | CL = 3 | tCK3  | 6   |      | 7.5  | 1000 |      |      |
| CLK Cycle Time                                      | CL = 2 | tCK2  | 10  | 1000 | 10   | 1000 |      | 1    |
|                                                     | CL = 3 | tAC3  |     | 5.4  |      | 6    |      |      |
| Access time from CLK (pos. edge)                    | CL = 2 | tAC2  |     | 8    |      | 8    | 1    | 2    |
| CLK High-Level Width                                |        | tCH   | 2   |      | 2.5  |      | 1    | 3    |
| CLK Low-Level Width                                 |        | tCL   | 2   |      | 2.5  |      | 1    | 3    |
| CKE Setup Time                                      | tCKS   | 1.5   |     | 1.5  |      | 1    |      |      |
| CKE Hold Time                                       | tCKH   | 1.0   |     | 1.0  |      | 1    |      |      |
| /CS, /RAS, /CAS, /WE, DQM Setup T                   | ime    | tCMS  | 1.5 |      | 1.5  |      | 1    |      |
| /CS, /RAS, /CAS, /WE, DQM Hold Tin                  | ne     | tCMH  | 1.0 |      | 1.0  |      | 1    |      |
| Address Setup Time                                  | tAS    | 1.5   |     | 1.5  |      | 1    |      |      |
| Address Hold Time                                   |        | tAH   | 1.0 |      | 1.0  |      | ns   |      |
| Data-In Setup Time                                  | tDS    | 1.5   |     | 1.5  |      | 1    |      |      |
| Data-In Hold Time                                   |        | tDH   | 1.0 |      | 1.0  |      | 1    |      |
| Data-Out High-Impedance Time                        | tHZ3   |       | 5.4 |      | 6    | 1    |      |      |
| from CLK (pos.edge)                                 | tHZ2   |       | 8   |      | 8    | 1    | 4    |      |
| Data-Out Low-Impedance Time                         |        | tLZ   | 1.0 |      | 1.0  |      | 1    |      |
| Data-Out Hold Time (load)                           |        | tOH   | 2.5 |      | 3    |      | 1    |      |
| ACTIVE to PRECHARGE command                         |        | tRAS  | 42  | 100K | 45   | 100K | 1    |      |
| PRECHARGE command period                            |        | tRP   | 18  |      | 22.5 |      | 1    |      |
| ACTIVE bank a to ACTIVE bank a co                   | mmand  | tRC   | 60  |      | 67.5 |      | 1    | 5    |
| ACTIVE bank a to ACTIVE bank b co                   | mmand  | tRRD  | 12  |      | 15   |      | 1    |      |
| ACTIVE to READ or WRITE delay                       |        | tRCD  | 18  |      | 22.5 |      | 1    |      |
| READ/WRITE command to READ/W command                | RITE   | tCCD  | 1   |      | 1    |      | CLK  | 6    |
| Data-in to PRECHARGE command                        |        | tDPL  | 15  |      | 15   |      |      | 7    |
| Data-in to ACTIVE command                           |        | tDAL  | 33  |      | 37.5 |      | ns   | 7    |
| LOAD MODE REGISTER command to<br>or REFRESH command | ACTIVE | tMRD  | 2   |      | 2    |      |      | 8    |
| Data-out to high-impedance from                     | CL = 3 | tROH3 | 3   |      | 3    |      | 1    | ,    |
| PRECHARGE command CL = 2                            |        | tROH2 | 2   |      | 2    |      | CLK  | 6    |
| Last data-in to burst STOP comman                   | tBDL   | 1     |     | 1    |      | 1    | 6    |      |
| Last data-in to new READ/WRITE co                   | tCDL   | 1     |     | 1    |      | 1    | 6    |      |
| Refresh period (8,192 rows)                         |        | tREF  |     | 64   |      | 64   | ms   | 10   |
| AUTO REFRESH period                                 |        | tRFC  | 110 |      | 110  |      |      | 5    |
| Exit SELF REFRESH to ACTIVE comm                    | nand   | tXSR  | 110 |      | 110  |      | ns   | 5    |
| Transition time                                     |        | tT    | 0.5 | 1.2  | 0.5  | 1.2  | ]    |      |

# Table12: AC Characteristic (AC operation conditions unless otherwise noted)



Note :

- 1. The clock frequency must remain constant (stable clock is defined as a signal cycling within timing constraints specified for the clock pin) during access or precharge states (READ, WRITE, including tDPL, and PRECHARGE commands). CKE may be used to reduce the data rate.
- 2. tAC at CL = 3 with no load is 5.5ns and is guaranteed by design. Access time to be measured with input signals of 1V/ns edge rate, from 0.8V to 0.2V. If tR > 1ns, then (tR/2-0.5)ns should be added to the parameter.
- 3. AC characteristics assume tT = 1ns. If tR & tF > 1ns, then [(tR+tF)/2-1]ns should be added to the parameter.
- 4. tHZ defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL. The last valid data element will meet tOH before going High-Z.
- 5. Parameter guaranteed by design.
  - A. Target values listed with alternative values in parentheses.
  - B. tRFC must be less than or equal to tRC+1CLK
  - tXSR must be less than or equal to tRC+1CLK
- 6. Required clocks are specified by JEDEC functionality and are not dependent on any timing parameter.
- 7. Timing actually specified by tDPL plus tRP; clock(s) specified as a reference only at minimum cycle rate
- 8. JEDEC and PC100 specify three clocks.
- 9. A new command can be given tRC after self refresh exit.

10. The specification in the table for tREF is applicable for all temperature grades with  $T_A \le +85^{\circ}C$ . Only A2 automotive temperature grade supports operation with  $T_A > +85^{\circ}C$ , and this value must be further constrained with a maximum tREF of 16ms.

# **Special Operation for Low Power Consumption**

#### **Temperature Compensated Self Refresh**

Temperature Compensated Self Refresh allows the controller to program the Refresh interval during SELF REFRESH mode, according to the case temperature of the Mobile SDRAM device. This allows great power savings during SELF REFRESH during most operating temperature ranges. Only during extreme temperatures would the controller have to select a TCSR level that will guarantee data during SELF REFRESH.

Every cell in the DRAM requires refreshing due to the capacitor losing its charge over time. The refresh rate is dependent on temperature. At higher temperatures a capacitor loses charge quicker than at lower temperatures, requiring the cells to be refreshed more often. Historically, during Self Refresh, the refresh rate has been set to accommodate the worst case, or highest temperature range expected.

Thus, during ambient temperatures, the power consumed during refresh was unnecessarily high, because the refresh rate was set to accommodate the higher temperatures.

This temperature compensated refresh rate will save power when the DRAM is operating at normal temperatures.

### Partial Array Self Refresh

For further power savings during SELF REFRESH, the PASR feature allows the controller to select the amount of memory that will be refreshed during SELF REFRESH. The refresh options are All Banks, Two Banks, and One Bank. WRITE and READ commands can still occur during standard operation, but only the selected banks will be refreshed during SELF REFRESH. Data in banks that are disabled will be lost.

### **Deep Power Down**

Deep Power Down is an operating mode to achieve maximum power reduction by eliminating the power of the whole memory array of the devices. Data will not be retained once the device enters Deep Power Down Mode.

This mode is entered by having all banks idle then /CS and /WE held low with /RAS and /CAS held high at the rising edge of the clock, while CKE is low. This mode is exited by asserting CKE high. The Power up and Initialization sequence must be applied following Deep Power Down Exit before normal operation can resume. This mode is not supported with  $TA > +85^{\circ}C$ .









DON'T CARE

# Ordering Information – VDD = 1.8V

# Industrial Range: (-40°C to +85°C)

| Configuration | Frequency<br>(MHz) | Speed<br>(ns) | Order Part No.     | Package                |
|---------------|--------------------|---------------|--------------------|------------------------|
| 32Mx16        | 166                | 6             | IS42VM16320D-6BLI  | 54-ball BGA, Lead-free |
|               | 133                | 7.5           | IS42VM16320D-75BLI | 54-ball BGA, Lead-free |

# Automotive Range, A1: (-40°C to +85°C)

| Configuration | Frequency<br>(MHz) | Speed<br>(ns) | Order Part No.      | Package                |
|---------------|--------------------|---------------|---------------------|------------------------|
| 32Mx16        | 133                | 7.5           | IS45VM16320D-75BLA1 | 54-ball BGA, Lead-free |

# Automotive Range, A2: (-40°C to +105°C)

| Configuration | Frequency<br>(MHz) | Speed<br>(ns) | Order Part No.      | Package                |
|---------------|--------------------|---------------|---------------------|------------------------|
| 32Mx16        | 133                | 7.5           | IS45VM16320D-75BLA2 | 54-ball BGA, Lead-free |





# IS42/45VM16320D



Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию.

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

#### Наши контакты:

Телефон: +7 812 627 14 35

Электронная почта: sales@st-electron.ru

Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331