

# **Platform Flash XL High-Density Configuration and Storage Device**

DS617 (v4.0) August 5, 2015 **Product Specification**

## **Features**

- In-System Programmable Flash Memory Optimized for Virtex®-5 or Virtex-6 FPGA Configuration
- High-Performance FPGA Bitstream Transfer up to 800 Mb/s (50 MHz  $\times$  16-bits), Ideal for PCI Express® Endpoint Applications
- MultiBoot Bitstream, Design Revision Storage
- FPGA Configuration Synchronization (READY\_WAIT) Handshake Signal
- ISE® Software Support for In-System Programming via Xilinx® JTAG Cables
- Standard NOR-Flash Interface for Access to Code or Data Storage
- Operation over Full Industrial Temperature Range  $(-40^{\circ}C \text{ to } +85^{\circ}C)$
- Common Flash Interface (CFI)
- Low-Power Advanced CMOS NOR-Flash Process
- Endurance of 10,000 Program/Erase Cycles Per Block
- Power Supplies
	- ♦ Industry-Standard Core Power Supply Voltage  $(V_{DD}) = 1.8V$
	- 3.3V or 2.5V I/O ( $V<sub>DDO</sub>$ ) Power Supply Voltage
- Memory Organization
	- 128-Mb Main Array Capacity
	- 16-bit Data Bus
	- Multiple 8-Mb Bank Architecture for Dual Erase/Program and Read Operation
	- 127 Regular 1-Mb Main Blocks
	- 4 Small 256-Kb Parameter Blocks
- Synchronous/Asynchronous Read Modes
	- ♦ Power-On in Synchronous Burst Read Mode
	- Asynchronous Random Access Mode
	- Accelerated Asynchronous Page Read Mode
- **Protection** 
	- ♦ Default Block Protection at Power-Up
	- $\triangleleft$  Hardware Write Protection (when  $V_{\text{PP}} = V_{\text{SS}}$ )
- **Security** 
	- ♦ Unique Device Number (64-bits)
	- One-Time-Programmable (OTP) Registers
- Small-Footprint (10 mm  $\times$  13 mm) FT64 Packaging

# **Description**

A reliable compact high-performance configuration bitstream storage and delivery solution is essential for the high-density FPGAs. Platform Flash XL is the industry's highest performing configuration and storage device and is specially optimized for high-performance FPGA configuration. Platform Flash XL integrates 128 Mb of in-system programmable flash storage and performance features for configuration within a small-footprint FT64 package (Figure 5). Power-on burst read mode and dedicated I/O power supply enable Platform Flash XL to mate seamlessly with the native SelectMAP configuration interface. A wide, 16-bit data bus delivers the FPGA configuration bitstream at speeds up to 800 Mb/s without wait states. See [UG438,](http://www.xilinx.com/support/documentation/user_guides/ug438.pdf) *Platform Flash XL Configuration and Storage Device User Guide*, for system-level usage and performance considerations.

Platform Flash XL is supported for use with Virtex-5 or Virtex-6 FPGAs only. Use with older Virtex families, Spartan® families, or AES encrypted bitstreams is not supported.

Platform Flash XL is a non-volatile flash storage solution, optimized for FPGA configuration. The device provides a READY WAIT signal that synchronizes the start of the FPGA configuration process, improving both system reliability and simplifying board design. Platform Flash XL can download an XC5VLX330 bitstream (79,704,832 bits) in less than 100 ms, making the configuration performance of Platform Flash XL ideal for PCI Express endpoints and other high-performance applications.

Platform Flash XL is a single-chip configuration solution with additional system-level capabilities. A standard NOR flash interface (Figure 2) and support for common flash interface (CFI) queries provide industry-standard access to the device memory space. The Platform Flash XL's 128 Mb capacity can typically hold one or more FPGA bitstreams. Any memory space not used for bitstream storage can be used to hold general purpose data or embedded processor code.

© Copyright 2007–2015 Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.



#### **Notes:**

1. System considerations can lower the configuration clock frequency below the maximum clock frequency for the device. To determine the maximum configuration clock frequency, check the minimum clock period ( $T<sub>KHKH</sub>$ ) for the chosen I/O voltage range ( $V<sub>DDQ</sub>$ ), the clock Highto-output valid time  $(T<sub>KHQV</sub>)$ , and the FPGA SelectMAP setup time.

#### *Figure 1:* **Platform Flash XL Delivers Reliable, High-Performance FPGA Configuration**

Platform Flash XL support is integrated with the Xilinx design and debug tool suite.The iMPACT application, included with the ISE software, supports indirect, in-system programming of Platform Flash XL via the IEEE Standard 1149.1 (JTAG) port on the FPGA for prototype programming (Figure 3).



*Figure 2:* **Standard NOR Flash Interface for User Access to Memory**





# **Flash Memory Architecture Overview**

Platform Flash XL is a 128-Mb (8 Mb  $\times$  16) non-volatile flash memory. The device is in-system programmable with a 1.8V core (V<sub>DD</sub>) power supply. A separate I/O (V<sub>DDQ</sub>) power supply enables I/O operation at 3.3V or 2.5V. An optional 9V  $V_{PP}$ power supply can accelerate factory programming.

A common flash interface (CFI) provides access to device memory (Figure 3, page 3). Moreover, Platform Flash XL supports multiple read modes. A 23-bit address bus provides random read access to each 16-bit word. Four words occupy each page for accelerated page mode reads. The device powers-up in a synchronous burst read mode capable of sequential read rates up to 54 MHz.

Platform Flash XL has a multiple-bank architecture. An array of 131 individually erasable blocks are divided into 16, 8-Mb banks. Fifteen main banks contain uniform blocks of 64 Kwords, and one parameter bank contains seven main blocks of 64 Kwords, plus four parameter blocks of 16 Kwords.

*Note:* The device is electronically erasable at the block level and programmable on a word-by-word basis.

The multiple-bank architecture allows dual operations read operations can occur on one bank while a program or erase operation occurs in a different bank. However, only one bank at a time is allowed to be in program or erase mode. Burst reads are allowed to cross bank boundaries.

Table 1 summarizes the bank architecture, and the memory map is shown in Figure 4, page 5. The parameter blocks are located at the top of the memory address space in Platform Flash XL.



Each block can be erased separately. Erase operations can be suspended in order to perform a program or read operation in any other block and then resumed. Program operations can

be suspended to read data at any memory location except for the one being programmed, and then resumed.

Program and erase commands are written to the command interface of the memory. An internal program/erase controller takes care of the timing necessary for program and erase operations. The end of a program or erase operation can be detected and any error conditions identified in the status register. The command set required to control the memory is consistent with JEDEC standards.

The device supports synchronous burst read and asynchronous read from all blocks of the memory array. At power-up, the device is configured for synchronous read. In synchronous burst read mode, data is output on each clock cycle at frequencies of up to 54 MHz. The synchronous burst read operation can be suspended and resumed.

When the bus is inactive during asynchronous read operations, the device automatically switches to an automatic standby mode. In this condition the power consumption is reduced to the standby value, and the outputs are still driven.

Platform Flash XL features an instant, individual blocklocking scheme, allowing any block to be locked or unlocked with no latency, and enabling instant code and data protection. All blocks have three levels of protection. Blocks can be locked and locked-down individually preventing any accidental programming or erasure. There is an additional hardware protection against program and erase: when  $V_{PP}$  $=$  V<sub>PPLK</sub> all blocks are protected against program or erase. All blocks are locked at power-up.

The device features a separate region of 17 programmable registers whose values can be protected against further programming changes. Sixteen of these registers are each 128-bits in size, with the  $17<sup>th</sup>$  register subdivided into two 64bit registers. One of the 64-bit registers contains a factory preprogrammed, unique device number, permanently protected against modification. The second 64-bit register is user-programmable.

All bits within these registers (except for the permanentlyprotected unique number register) are one-timeprogrammable (OTP) — each bit can be programmed only once from a one-value to a zero-value.

Two protection lock registers can be programmed to lock any of the 17 protectable registers against further changes. One protection lock register contains bits that determine the protection state of the two special 64-bit registers. The bit corresponding to the unique device number register is preprogrammed to ensure the unique device number register is permanently protected against modification. The second protection lock register contains OTP bits that correspond the protection state each of the remaining 16 registers.

Platform Flash XL is available in a  $10 \times 13$  mm, 1.0 mm-pitch FT64 package and supplied with all the bits erased (set to '1').

*Table 1:* **Bank Architecture**



*Figure 4:* **Platform Flash XL Memory Map (Address Lines A22 – A0)**

# **Pinout and Signal Descriptions**

See Figure 5 and Table 2 for a logic diagram and brief overview of the signals connected to this device.

#### *Table 2:* **Signal Names**





#### **Notes:**

1. Typically,  $V_{PP}$  is tied to the  $V_{DDQ}$  supply on a board. See the  $V_{PP}$ Program Supply Voltage section for alternate options.

### **Address Inputs (A22-A0)**

The Address inputs select the words in the memory array to access during Bus Read operations. During Bus Write operations they control the commands sent to the Command Interface of the Program/Erase Controller.

### **Data Inputs/Outputs (DQ15-DQ0)**

The Data I/O output the data stored at the selected address during a Bus Read operation or input a command or the data to be programmed during a Bus Write operation.

## **Chip Enable (E)**

The Chip Enable input activates the memory control logic, input buffers, decoders and sense amplifiers. When Chip Enable is at  $V_{II}$  and Reset is at  $V_{IH}$ , the device is in active mode. When Chip Enable is at  $V_{\text{IH}}$ , the memory is

deselected, the outputs are high impedance, and the power consumption is reduced to the standby level.

### **Output Enable (G)**

The Output Enable input controls data outputs during the Bus Read operation of the memory. Before the start of the first address latching sequence (FALS), the Output Enable input must be held Low before the clock starts toggling.

### **Write Enable (W)**

The Write Enable input controls the Bus Write operation of the memory's Command Interface. The data and address inputs are latched on the rising edge of Chip Enable or Write Enable, whichever occurs first.

**EXILINX®** 

**—PRODUCT OBSOLETE / UNDER OBSOLESCENCE—**





DS617\_10\_110807

#### **Notes:**

1. See the FT64/FTG64 package specifications at [http://www.xilinx.com/support/documentation/package\\_specifications.htm](http://www.xilinx.com/support/documentation/package_specifications.htm).

*Figure 6:* **FT64 Package Connections (Top View through Package)**

### **Write Protect (WP)**

Write Protect is an input that gives an additional hardware protection for each block. When Write Protect is at  $V_{II}$ , the Lock-Down is enabled, and the protection status of the Locked-Down blocks cannot be changed. When Write Protect is at  $V_{IH}$ , the Lock-Down is disabled, and the Locked-Down blocks can be locked or unlocked.

### **Reset (RP)**

The Reset input provides a hardware reset of the memory. When Reset is at  $V_{\parallel L}$ , the memory is in reset mode: the outputs are high impedance, and the current consumption is reduced to the Reset supply current  $I_{DD2}$ . After Reset all blocks are in the Locked state, and the Configuration Register is reset. When Reset is at  $V_{\text{IH}}$ , the device is in normal operation. Exiting reset mode the device enters the synchronous read mode and the FALS is executed.

# **Latch Enable (L)**

Latch Enable latches the address bits on its rising edge. The address latch is transparent when Latch Enable is at  $V_{IL}$  and inhibited when Latch Enable is at  $V_{IH}$ .

The Latch Enable (L) signal must be held at  $V_{H}$  during the power-up phase, during the FALS restart phase and through the entire FALS.

In asynchronous mode, the address is latched on L going High. or addresses are sent continuously if L is held Low. During Write operations, L can be tied Low  $(V_{II})$  to allow the addresses to flow through.

#### *Table 3:* **Latch Enable Logic Levels in Synchronous and Asynchronous Modes**



#### **Notes:**

1. See waveforms in the ["DC and AC Parameters"](#page-42-0) section for details.

## **Clock (K)**

The Clock input synchronizes the memory to the FPGA during synchronous read operations. The address is latched on a Clock edge (rising or falling, according to the configuration settings) when Latch Enable is at  $V_{II}$ . Clock is ignored during asynchronous read and in write operations.

## **Ready/Wait (READY\_WAIT)**

*Caution!* The READY\_WAIT requires an external pull-up resistor to  $V<sub>DDO</sub>$ . The external pull-up resistor must be sufficiently strong to ensure a clean, Low-to-High transition within less than one microsecond  $(T_{\text{RWRT}})$  when the READY\_WAIT pin is released to a high-impedance state.

READY\_WAIT can perform one of two functions. By default, READY\_WAIT is an input/open-drain ready signal coordinating the initiation of the device's synchronous read operation with the start of an FPGA configuration sequence. Optionally, READY\_WAIT can be dynamically configured as an output wait signal, indicating a wait condition during a synchronous read operation.

Upon a power-on reset (POR) or RP-pin reset event, the device drives READY\_WAIT to  $V_{\vert L}$  until the device is ready to initiate a synchronous read or receive a command. When the device reaches an internal ready state from a reset condition, READY\_WAIT is released to a high-impedance state (an external pull-up resistor to  $V_{DDQ}$  is required to externally pull

the READY\_WAIT signal to a valid input High). The device waits until the READY\_WAIT input becomes a valid input High before permitting a synchronous read or accepting a command. Connecting the READY\_WAIT to the FPGA INIT B pin in a wired-and circuit creates a handshake coordinating the initiation of the device synchronous read with the start of the FPGA configuration sequence.

When READY\_WAIT is an input/open-drain ready signal, the system can drive READY\_WAIT to  $V_{\parallel L}$  to reinitiate a synchronous read operation. A valid address must be provided to the device for a reinitiated synchronous read operation.

Optionally, READY\_WAIT can be configured as an output signaling a wait condition during a synchronous read operation. The wait condition indicates a clock cycle during which the output data is not valid. When configured as an output wait signal, READY\_WAIT is high impedance when Chip Enable is at  $V_{H}$  or Output Enable is at  $V_{H}$ . Only when configured as a wait signal, READY\_WAIT can be configured to be active during the wait cycle or one clock cycle in advance, and the READY\_WAIT polarity can be configured.

## **V<sub>DD</sub> Supply Voltage**

 $V<sub>DD</sub>$  provides the power supply to the internal core of the memory device and is the main power supply for all operations (Read, Program and Erase).

# **V<sub>DDQ</sub> Supply Voltage**

 $V<sub>DDO</sub>$  provides the power supply to the I/O pins and enables all outputs to be powered independently of  $V_{DD}$ .

# **V<sub>PP</sub> Program Supply Voltage**

 $V_{\text{PP}}$  is either a control input or a power supply pin, selected by the voltage range applied to the pin.

If  $V_{PP}$  is kept in a low voltage range (0V to  $V_{DDQ}$ ),  $V_{PP}$  is seen as a control input. In this case a voltage lower than V<sub>PPLK</sub> gives absolute protection against program or erase, while  $V_{PP}$  in the  $V_{PP1}$  range enables these functions.  $V_{PP}$  is only sampled at the beginning of a program or erase — a change in its value after the operation starts does not have any effect, and all program or erase operations continue.

If  $V_{PP}$  is in the range of  $V_{PPH}$ , the signal acts as a power supply pin. In this condition  $V_{PP}$  must be stable until the Program/Erase algorithm is completed.

# **V<sub>SS</sub>** Ground

 $V_{SS}$  Ground is the reference for the core supply and must be connected to the system ground.

# **V<sub>SSQ</sub>** Ground

 $V<sub>SSQ</sub>$  Ground is the reference for the input/output circuitry driven by  $V_{DDQ}$ .  $V_{SSQ}$  must be connected to  $V_{SS}$ .

**Note:** Each device in a system should have V<sub>DD</sub>, V<sub>DDQ</sub> and V<sub>PP</sub> decoupled with a 0.1 μF ceramic capacitor close to the pin (highfrequency, inherently low-inductance capacitors should be placed

as close as possible to the package). The PCB track widths should be sufficient to carry the required  $V_{PP}$  program and erase currents.

# **FPGA Configuration Overview**

Platform Flash XL enables the rich set of FPGA configuration features without additional glue logic. The device delivers the FPGA bitstream at power-on through a 16-bit data bus at data rates up to 800 Mb/s. The FPGA can also be configured from one of many design/revision bitstreams stored in the device. These revision bitstreams are accessed through the FPGA's MultiBoot addressing and fallback features available in specific system configurations with Platform Flash XL. For detailed descriptions of the FPGA configuration features and configuration procedure, refer to the respective FPGA configuration user guide.

At a high level, the general procedure for FPGA configuration from Platform Flash XL is as follows:

- 1. A system event, such as power-up, initiates the FPGA configuration process. The FPGA drives its INIT\_B pin Low while it clears its configuration memory. The Platform Flash XL drives its READY\_WAIT pin Low during its reset period.
- 2. When ready, the FPGA and Platform Flash XL release their respective INIT\_B and READY\_WAIT pins. An external resistor pulls the connected INIT\_B-READY\_WAIT signal from Low to High, synchronizing the start of the FPGA configuration process.
- 3. At the start of the configuration process, the FPGA samples its mode pins to determine its configuration mode. For Master BPI-Up mode, the FPGA outputs an address to read from the flash. For Slave SelectMAP mode, onboard resistors set the initial flash read address.
- 4. The Platform Flash XL latches the initial address from the FPGA or from onboard resistor settings into its internal address counter and the Platform Flash XL outputs the first 16-bit word.
- 5. The bitstream is synchronously transferred from the Platform Flash XL to the FPGA. During each successive FPGA CCLK period, the Platform Flash XL increments its internal address counter and outputs the next 16-bit word of the bitstream for the FPGA to consume.
- 6. At the end of the configuration process, the FPGA starts operation of the loaded bitstream and either drives DONE High or releases DONE to High, indicating the completion of the configuration procedure.

Platform Flash XL can configure the FPGA in Slave SelectMAP (x16) (recommended for maximum performance), Master SelectMAP (x16), or Master BPI-Up (x16) configuration mode. See Table 4 for a summary of attributes for different configuration modes and memories.





#### **Notes:**

1. The 800 Mb/s rate is achieved using a Virtex-5 FPGA with an external 50 MHz configuration clock source. Specific speed grades of the Virtex-6 FPGA or system-level considerations can limit the configuration performance to less than 800 Mb/s.

2. Bandwidth is based on an example Virtex-5 FPGA considering F<sub>MCCKTOL</sub> and BitGen ConfigRate = 31 MHz (nominal frequency).

3. Bandwidth is based on an example Virtex-5 FPGA considering F<sub>MCCKTOL</sub> and BitGen ConfigRate = 17 MHz (nominal frequency),<br>bpi\_page\_size = 4, and bpi\_1st\_read\_cycle = 4. First word access time = 110 ns; Page word access

4. See [XAPP973,](http://www.xilinx.com/support/documentation/application_notes/xapp973.pdf) *Indirect Programming of BPI PROMs with Virtex-5 FPGAs.*

### **Slave SelectMAP Configuration Mode**

Platform Flash XL achieves maximum configuration performance when the FPGA is in Slave SelectMAP configuration mode. In the Slave SelectMAP mode, a stable, external clock source can drive the synchronous bitstream transfer from the device to the FPGA up to the maximum burst read frequency  $(T_{CLK})$ . See the SelectMAP Configuration Interface section in the respective FPGA

### **Alternate Configuration Modes**

Platform Flash XL is optimized for the Slave SelectMAP configuration mode. Alternatively, Platform Flash XL can configure an FPGA via the Master SelectMAP or Master BPI-Up mode—albeit with compromises in configuration speed. See the respective FPGA configuration user guide for details regarding the Master SelectMAP mode or Master BPI-Up mode.

See [UG438,](http://www.xilinx.com/support/documentation/user_guides/ug438.pdf) *Platform Flash XL Configuration and Storage Device User Guide*, for additional information on using the Platform Flash XL with the FPGA in Master SelectMAP or Master BPI-Up mode.

Configuration User Guide for details of the Slave SelectMAP mode.

*Note:* The FPGA fallback feature is disabled in the Slave SelectMAP mode.

See [UG438](http://www.xilinx.com/support/documentation/user_guides/ug438.pdf), *Platform Flash XL Configuration and Storage Device User Guide*, for guidance and examples of FPGAs connected to a Platform Flash XL for Slave SelectMAP configuration mode.

# **Programming Overview**

Programming solutions satisfying the requirements for each product phase are available for Platform Flash XL. ISE software provides integrated programming support for the FPGA design engineer in the prototyping environment. Third-party programming support is also available for the demands of the manufacturing environments.

### **iMPACT Programming Solution for Prototype FPGA Designs**

Xilinx ISE software has integral support for in-system programming enabling rapid develop-program-and-test cycles for prototype FPGA designs. The software can compile the FPGA design into a configuration bitstream and program the bitstream into a Platform Flash XL in-system via a Xilinx JTAG cable (Figure 7).

The iMPACT software tool within the ISE software suite formats the FPGA user design bitstream into a flash memory image file and programs the device via a Xilinx JTAG cable connection to the JTAG port of the FPGA. For the programming process, the iMPACT software first downloads a pre-built bitstream containing an in-system programming engine into the FPGA. Then, the iMPACT software indirectly programs the FPGA user design bitstream into a Platform Flash XL via the downloaded in-system programming engine in the FPGA.

*Note:* For iMPACT software indirect in-system programming support, a specific set of connections is required between the FPGA and Platform Flash XL. See [UG438](http://www.xilinx.com/support/documentation/user_guides/ug438.pdf), *Platform Flash XL Configuration and Storage Device User Guide,* for recommended connections. iMPACT supports reading and writing of only the main memory array. iMPACT does not support reading or writing of special data registers, for example, electronic signature codes, protection registers, or OTP registers.

# **Production Programming Solutions**

For the requirements of manufacturing environments, multiple solutions exist for programming Platform Flash XL. Programming support is available for the common production programming platforms.

*Note:* Check with the third-party vendor for the availability of Platform Flash XL programming support.

### **Device Programmers**

Device programmers can gang program a high volume of Platform Flash XL in an minimum of time. Third-party device programmer vendors, such as BPM Microsystems, support programming of Platform Flash XL.

See http://www.xilinx.com/support/programr/dev\_sup.htm for a sample list of third-party programmer vendors supporting Platform Flash XL.

Device programmers require the array data in the form of a standard PROM formatted data file, such as MCS. The FPGA .bit file is not a valid data input format for thirdparty device programmers. See the *Platform Flash XL Configuration and Storage Device User Guide* for instructions on preparing a programming file.



DS617\_08\_081309



### **Bus Operations**

There are six standard bus operations that control the device: Bus Read, Bus Write, Address Latch, Output Disable, Standby and Reset (Table 5).

### **Bus Read**

Bus Read operations are used to output the contents of the Memory Array, Electronic Signature, Status Register and Common Flash Interface. Both Chip Enable and Output Enable must be at  $V_{II}$  in order to perform a read operation. The Chip Enable input should be used to enable the device. Output Enable should be used to gate data onto the output. The data read depends on the previous command written to the memory (see "Command Interface," page 14).

### **Bus Write**

Bus Write operations write commands to the memory or latch Input Data to be programmed. A Bus Write operation is initiated when Chip Enable and Write Enable are at  $V_{\text{II}}$ with Output Enable at  $V_{H}$ . Commands, Input Data and Addresses are latched on the rising edge of Write Enable or Chip Enable, whichever occurs first. The addresses can be latched prior to the write operation by toggling Latch Enable (when Chip Enable is at  $V_{II}$ ).

The Latch Enable signal can also be held at  $V_{I L}$  by the system, but then the system must guarantee that the address lines remain stable for at least  $T<sub>WHAX</sub>$ .

*Note:* Typically glitches of less than 5 ns on Chip Enable or Write Enable are ignored by the memory and do not affect Bus Write operations.

### **Address Latch**

Address latch operations input valid addresses. Both Chip enable and Latch Enable must be at  $V_{\parallel}$  during address latch operations. Addresses are latched on the rising edge of Latch Enable.

### **Output Disable**

The outputs are held at high impedance when Output Enable is at  $V_{\text{IH}}$ .

### **Standby**

Standby disables most of the internal circuitry allowing a substantial reduction of the current consumption. The memory is in standby when Chip Enable and Reset are at  $V_{\text{IH}}$ . Power consumption is reduced to the standby level  $I_{DD3}$ , and the outputs are set to high impedance independently from Output Enable or Write Enable. If Chip Enable switches to  $V_{H}$  during a program or erase operation, the device enters Standby mode when finished with the program or erase operation.

### **Reset**

During Reset mode, the memory is deselected and the outputs are high impedance. The memory is in Reset mode when Reset is at  $V_{II}$ . Power consumption is reduced to the Reset level independently from Chip Enable, Output Enable or Write Enable. If Reset is pulled to  $V_{SS}$  during a Program or Erase, this operation is aborted and the memory content is no longer valid.



#### *Table 5:* **Bus Operations(1)**

#### **Notes:**

1.  $X = Don't care$ .

2. If READY\_WAIT is configured as an output wait signal (CR4 = 0), then the CR10 Configuration Register bit defines the signal polarity.

3. READY\_WAIT is configured using the CR4 Configuration Register bit.

4.  $\overline{L}$  can be tied to V<sub>IH</sub> if the valid address was previously latched.

5. Depends on  $\overline{G}$ .

6. The Configuration Register reverts to its default value after a Low logic level  $(V_{|L})$  is detected on the  $\overline{RP}$  pin.

7. READY\_WAIT pin used as an output. READY\_WAIT goes Low  $T_{\text{PLRWL}}$  after  $\overline{\text{RP}}$  goes Low.

# **Command Interface**

All Bus Write operations to the memory are interpreted by the Command Interface. Commands consist of one or more sequential Bus Write operations. An internal Program/Erase Controller handles all timings and verifies the correct execution of the program and erase commands. The Program/Erase Controller provides a Status Register whose output can be read at any time to monitor the progress or the result of the operation.

The Command Interface is set to synchronous read mode when power is first applied, when exiting from Reset, or whenever  $V_{DD}$  falls below its power-down threshold. Command sequences must be followed exactly — any invalid combination of commands are ignored.

Table 6 provides a summary of the Command Interface codes.

#### *Table 6:* **Command Codes**



### **Read Array Command**

The Read Array command returns the addressed bank to Read Array mode. One Bus Write cycle is required to issue the Read Array command. After a bank is in Read Array mode, subsequent read operations output data from the memory array.

A Read Array command can be issued to any bank while programming or erasing in another bank. If the Read Array command is issued to a bank currently executing a program or erase operation, the bank returns to Read Array mode but the program or erase operation continues; however the data output from the bank is not guaranteed until the program or erase operation finishes. The read modes of other banks are not affected.

### **Read Status Register Command**

The device contains a Status Register used to monitor program or erase operations.

The Read Status Register command is used to read the contents of the Status Register for the addressed bank. One Bus Write cycle is required to issue the Read Status Register command. After a bank is in Read Status Register mode, subsequent read operations output the contents of the Status Register.

The Status Register data is latched on the falling edge of Chip Enable or Output Enable. Either Chip Enable or Output Enable must be toggled to update the Status Register data.

The Read Status Register command can be issued at any time, even during program or erase operations. The Read Status Register command only changes the read mode of the addressed bank. The read modes of other banks are not affected. Only Asynchronous Read and Single Synchronous Read operations should be used to read the Status Register.

A Read Array command is required to return the bank to Read Array mode.

See Table 11, page 23 for the description of the Status Register Bits.

### **Read Electronic Signature Command**

The Read Electronic Signature command is used to read the Manufacturer and Device Codes, Lock Status of the addressed bank, Protection Register, and Configuration Register. One Bus Write cycle is required to issue the Read Electronic Signature command. After a bank is in Read Electronic Signature mode, subsequent read operations in the same bank output the Manufacturer Code, Device Code, Lock Status of the addressed bank, Protection Register, or Configuration Register (see Table 10, page 22).

The Read Electronic Signature command can be issued at any time, even during program or erase operations, except during Protection Register Program operations. Dual operations between the Parameter bank and the Electronic Signature location are not allowed (see Table 17, page 36 for details).

If a Read Electronic Signature command is issued to a bank executing a program or erase operation, the bank enters

into Read Electronic Signature mode. Subsequent Bus Read cycles output Electronic Signature data, and the Program/Erase controller continues to program or erase in the background.

The Read Electronic Signature command only changes the read mode of the addressed bank. The read modes of other banks are not affected. Only Asynchronous Read and Single Synchronous Read operations should be used to read the Electronic Signature. A Read Array command is required to return the bank to Read Array mode.

## **Read CFI Query Command**

The Read CFI Query command is used to read data from the Common Flash Interface (CFI). One Bus Write cycle is required to issue the Read CFI Query command. After a bank is in Read CFI Query mode, subsequent Bus Read operations in the same bank read from the Common Flash Interface. The Read CFI Query command can be issued at any time, even during program or erase operations.

If a Read CFI Query command is issued to a bank executing a program or erase operation, the bank enters into Read CFI Query mode. Subsequent Bus Read cycles output CFI data, and the Program/Erase controller continues to program or erase in the background.

The Read CFI Query command only changes the read mode of the addressed bank. The read modes of other banks are not affected. Only Asynchronous Read and Single Synchronous Read operations should be used to read from the CFI. A Read Array command is required to return the bank to Read Array mode. Dual operations between the Parameter Bank and the CFI memory space are not allowed (see Table 17, page 36 for details).

See "Appendix B: Common Flash Interface," page 65, Table 36, page 65, through Table 45, page 70, Table 38, Table 38 for details on the information contained in the Common Flash Interface memory area.

### **Clear Status Register Command**

The Clear Status Register command can be used to reset (set to '0') all error bits (SR1, 3, 4 and 5) in the Status Register. One Bus Write cycle is required to issue the Clear Status Register command. The Clear Status Register command does not affect the read mode of the bank.

The error bits in the Status Register do not automatically return to '0' when a new command is issued. The error bits in the Status Register should be cleared before attempting a new program or erase command.

## **Block Erase Command**

The Block Erase command is used to erase a block. It sets all the bits within the selected block to '1'. All previous data in the block is lost.

If the block is protected, then the erase operation aborts, data in the block is not changed, and the Status Register outputs the error.

Two Bus Write cycles are required to issue the command.

- The first bus cycle sets up the Block Erase command.
- The second latches the block address and starts the Program/Erase Controller.

If the second bus cycle is not the Block Erase Confirm code, Status Register bits SR4 and SR5 are set and the command is aborted.

After the command is issued, the bank enters Read Status Register mode, and any read operation within the addressed bank outputs the contents of the Status Register. A Read Array command is required to return the bank to Read Array mode.

During Block Erase operations, the bank containing the block being erased only accepts the Read Array, Read Status Register, Read Electronic Signature, Read CFI Query, and Program/Erase Suspend command; all other commands are ignored.

The Block Erase operation aborts if Reset (RP) goes to  $V_{II}$ . As data integrity cannot be guaranteed when the Block Erase operation is aborted, the block must be erased again.

Refer to "Dual Operations and Multiple Bank Architecture," page 35 for detailed information about simultaneous operations allowed in banks not being erased.

Typical Erase times are given in Table 21, page 44.

See Figure 41, page 75, for a suggested flowchart for using the Block Erase command.

## **Blank Check Command**

The Blank Check command is used to check whether a Block is completely erased. Only one block at a time can be checked. To use the Blank Check command,  $V_{PP}$  must be equal to  $V_{PPH}$ . If  $V_{PP}$  is not equal to  $V_{PPH}$ , the device ignores the command and no error is shown in the Status Register.

Two bus cycles are required to issue the Blank Check command:

- The first bus cycle writes the Blank Check command (BCh) to any address in the block to be checked.
- The second bus cycle writes the Blank Check Confirm command (CBh) to any address in the block to be checked and starts the Blank Check operation.

If the second bus cycle is not Blank Check Confirm, Status Register bits SR4 and SR5 are set to '1', and the command aborts.

After the command is issued, the addressed bank automatically enters the Status Register mode and further reads within the bank output the Status Register contents.

**EXILINX®** 

The only operation permitted during Blank Check is Read Status Register. Dual Operations are not supported while a Blank Check operation is in progress. Blank Check operations cannot be suspended and are not allowed while the device is in Program/Erase Suspend.

The SR7 Status Register bit indicates the status of the Blank Check operation in progress:

- SR7 = '0' indicates that the Blank Check operation is still ongoing.
- $S<sub>RT</sub> = '1'$  indicates that the operation is complete.

The SR5 Status Register bit goes High (SR5 = '1') to indicate that the Blank Check operation has failed.

At the end of the operation the bank remains in the Read Status Register mode until another command is written to the Command Interface.

See Figure 38, page 72, for a suggested flowchart for using the Blank Check command.

Typical Blank Check times are given in Table 21, page 44.

### **Program Command**

The program command is used to program a single word to the memory array. If the block being programmed is protected, then the Program operation aborts, data in the block is not changed, and the Status Register outputs the error.

Two Bus Write cycles are required to issue the Program Command.

- The first bus cycle sets up the Program command.
- The second latches the address and data to be programmed and starts the Program/Erase Controller.

After the programming starts, read operations in the bank being programmed output the Status Register content.

During a Program operation, the bank containing the word being programmed only accepts the Read Array, Read Status Register, Read Electronic Signature, Read CFI Query and Program/Erase Suspend command; all other commands are ignored. A Read Array command is required to return the bank to Read Array mode.

Refer to "Dual Operations and Multiple Bank Architecture," page 35 for detailed information about simultaneous operations allowed in banks not being programmed.

Typical Program times are given in Table 21, page 44.

The Program operation aborts if Reset ( $\overline{RP}$ ) goes to  $V_{II}$ . As data integrity cannot be guaranteed when the Program operation is aborted, the word must be reprogrammed.

See Figure 37, page 71, for the flowchart for using the Program command.

### **Buffer Program Command**

The Buffer Program Command makes use of the device's 32-word Write Buffer to speed up programming. Up to 32 words can be loaded into the Write Buffer. The Buffer Program command dramatically reduces in-system programming time compared to the standard non-buffered Program command.

Four successive steps are required to issue the Buffer Program command:

1. The first Bus Write cycle sets up the Buffer Program command. The setup code can be addressed to any location within the targeted block.

After the first Bus Write cycle, read operations in the bank output the contents of the Status Register. Status Register bit SR7 should be read to check that the buffer is available  $(SR7 = 1)$ . If the buffer is not available  $(SR7)$ = 0), the Buffer Program command must be re-issued to update the Status Register contents.

- 2. The second Bus Write cycle sets up the number of words to be programmed. Value n is written to the same block address, where  $n + 1$  is the number of words to be programmed.
- 3. A total of  $n + 1$  Bus Write cycles are used to load the address and data for each word into the Write Buffer. Addresses must lie within the range from the start address to the start address  $+$  n, where the start address is the location of the first data to be programmed. Optimum performance is obtained when the start address corresponds to a 32-word boundary.
- 4. The final Bus Write cycle confirms the Buffer Program command and starts the program operation.

All the addresses used in the Buffer Program operation must lie within the same block. Invalid address combinations or failing to follow the correct sequence of Bus Write cycles sets an error in the Status Register and aborts the operation without affecting the data in the memory array.

If the block being programmed is protected, an error is set in the Status Register, and the operation aborts without affecting the data in the memory array.

During Buffer Program operations, the bank being programmed only accepts the Read Array, Read Status Register, Read Electronic Signature, Read CFI Query and Program/Erase Suspend command; all other commands are ignored.

Refer to "Dual Operations and Multiple Bank Architecture," page 35 for detailed information about simultaneous operations allowed in banks not being programmed.

See Figure 39, page 73, for a suggested flowchart on using the Buffer Program command.

### **Buffer Enhanced Factory Program Command**

The Buffer Enhanced Factory Program command has been specially developed to speed up programming in manufacturing environments where the programming time is critical. The command is used to program one or more Write Buffer(s) of 32 words to a block. After the device enters Buffer Enhanced Factory Program mode, the Write Buffer can be reloaded any number of times as long as the address remains within the same block. Only one block can be programmed at a time.

If the block being programmed is protected, then the Program operation aborts, data in the block is not changed, and the Status Register outputs the error.

The use of the Buffer Enhanced Factory Program command requires certain operating conditions:

- $V_{\rm PP}$  must be set to  $V_{\rm PPH}$ .
- $V_{DD}$  must be within operating range.
- Ambient temperature  $T_A$  must be 30°C  $\pm 10$ °C.
- The targeted block must be unlocked.
- The start address must be aligned with the start of a 32- word buffer boundary.
- The address must remain the Start Address throughout programming.

Dual operations are not supported during the Buffer Enhanced Factory Program operation, and the command cannot be suspended.

The Buffer Enhanced Factory Program Command consists of three phases: Setup, Program and Verify, and Exit (refer to Table 8, page 21 for detail information).

### **Setup Phase**

The Buffer Enhanced Factory Program command requires two Bus Write cycles to initiate the command:

- The first Bus Write cycle sets up the Buffer Enhanced Factory Program command.
- The second Bus Write cycle confirms the command.

After the confirm command is issued, read operations output the contents of the Status Register.

*Caution!* The read Status Register command must not be issued as it is interpreted as data to program.

The Status Register Program/Erase Controller (P/E.C). Bit SR7 should be read to check that the P/E.C. is ready to proceed to the next phase.

If an error is detected, SR4 goes High (set to '1') and the Buffer Enhanced Factory Program operation is terminated. See "Status Register," page 23 for details on the error.

### **Program and Verify Phase**

The Program and Verify Phase requires 32 cycles to program the 32 words to the Write Buffer. Data is stored sequentially, starting at the first address of the Write Buffer until the Write

Buffer is full (32 words). To program less than 32 words, the remaining words should be programmed with FFFFh.

Four successive steps are required to issue and execute the Program and Verify Phase of the command.

- 1. One Bus Write operation is used to latch the Start Address and the first word to be programmed. The Status Register Bank Write Status bit SR0 should be read to check that the P/E.C. is ready for the next word.
- 2. Each subsequent word to be programmed is latched with a new Bus Write operation. The address must remain the Start Address as the P/E.C. increments the address location.If any address not in the same block as the Start Address is given, the Program and Verify Phase terminates. Status Register bit SR0 should be read between each Bus Write cycle to check that the P/E.C. is ready for the next word.
- 3. After the Write Buffer is full, the data is programmed sequentially to the memory array. After the program operation, the device automatically verifies the data and reprograms if necessary.

The Program and Verify phase can be repeated without re-issuing the command to program an additional 32 word locations as long as the address remains in the same block.

4. Finally, after all words, or the entire block are programmed, one Bus Write operation must be written to any address outside the block containing the Start Address to terminate Program and Verify Phase.

Status Register bit SR0 must be checked to determine whether the program operation is finished. The Status Register can be checked for errors at any time but must be checked after the entire block is programmed.

### **Exit Phase**

Status Register P/E.C. bit SR7 is set to '1' when the device exits the Buffer Enhanced Factory Program operation and returns to Read Status Register mode. A full Status Register check should be done to ensure that the block is successfully programmed. See "Status Register," page 23 for more details.

For optimum performance, the Buffer Enhanced Factory Program command should be limited to a maximum of 100 program/erase cycles per block. If this limit is exceeded, the internal algorithm continues to work properly, but some degradation in performance is possible. Typical program times are given in Table 21, page 44.

See Figure 45, page 79, for a suggested flowchart on using the Buffer Enhanced Factory Program command.

### **Program/Erase Suspend Command**

The Program/Erase Suspend command is used to pause a Program or Block Erase operation. The command can be addressed to any bank.

The Program/Erase Resume command is required to restart the suspended operation. One Bus Write cycle is required to issue the Program/Erase Suspend command. After the Program/Erase Controller pauses, bits SR7, SR6 and/or SR2 of the Status Register are set to '1'.

The following commands are accepted during Program/Erase Suspend:

- Program/Erase Resume
- Read Array (data from erase-suspended block or program-suspended word is not valid)
- Read Status Register
- Read Electronic Signature
- Read CFI Query

Additionally, if the suspended operation is a Block Erase, then the following commands are also accepted:

- Clear Status Register
- Program (except in erase-suspended block)
- Buffer Program (except in erase suspended blocks)
- **Block Lock**
- Block Lock-Down
- **Block Unlock**
- Set Configuration Register

During an erase suspend, the block being erased can be protected by issuing Block Lock or Block Lock-Down commands. When the Program/Erase Resume command is issued, the operation completes.

It is possible to accumulate multiple suspend operations. For example, suspend an erase operation, start a program operation, suspend the program operation, then read the array.

If a Program command is issued during a Block Erase Suspend, the erase operation cannot be resumed until the program operation is complete.

The Program/Erase Suspend command does not change the read mode of the banks. If the suspended bank is in Read Status Register, Read Electronic Signature or Read CFI Query mode, the bank remains in that mode and outputs the corresponding data.

Refer to "Dual Operations and Multiple Bank Architecture," page 35 for detailed information about simultaneous operations allowed during Program/Erase Suspend.

During a Program/Erase Suspend, the device can be placed in standby mode by taking Chip Enable to  $V_{H}$ . Program/erase is aborted if Reset ( $\overline{RP}$ ) goes to  $V_{\parallel}$ .

See Figure 40, page 74, and Figure 42, page 76, for flowcharts for using the Program/Erase Suspend command.

### **Program/Erase Resume Command**

The Program/Erase Resume command is used to restart the program or erase operation suspended by the Program/Erase Suspend command. One Bus Write cycle is required to issue the command and can be issued to any address.

The Program/Erase Resume command does not change the read mode of the banks. If the suspended bank is in Read Status Register, Read Electronic Signature or Read CFI Query mode, the bank remains in that mode and outputs the corresponding data.

If a Program command is issued during a Block Erase Suspend, then the erase cannot be resumed until the program operation is complete.

See Figure 40, page 74, and Figure 42, page 76, for flowcharts for using the Program/Erase Resume command.

### **Protection Register Program Command**

The Protection Register Program command is used to program the user one-time-programmable (OTP) segments of the Protection Register and the two Protection Register Locks.

The device features 16 OTP segments of 128 bits and one OTP segment of 64 bits (Figure 8, page 22). The segments are programmed one word at a time. When shipped, all bits in the segment are set to '1'. The user can only program the bits to '0'.

Two Bus Write cycles are required to issue the Protection Register Program command:

- The first bus cycle sets up the Protection Register Program command.
- The second latches the address and data to be programmed to the Protection Register and starts the Program/Erase Controller.

Read operations to the bank being programmed output the Status Register content after the program operation starts. Attempting to program a previously protected Protection Register results in a Status Register error.

The Protection Register Program cannot be suspended. Dual operations between the Parameter Bank and the Protection Register memory space are not allowed (see Table 17, page 36, for details).

The two Protection Register Locks are used to protect the OTP segments from further modification. The protection of the OTP segments is not reversible. Refer to Figure 8, page 22, and Table 10, page 22, for details on the Lock bits.

See Figure 44, page 78, for a flowchart for using the Protection Register Program command.

### **Set Configuration Register Command**

The Set Configuration Register command is used to write a new value to the Configuration Register. Two Bus Write cycles are required to issue the Set Configuration Register command:

# **EXILINX<sup>®</sup>**

**Platform Flash XL High-Density Configuration and Storage Device**

- The first cycle sets up the Set Configuration Register command and the address corresponding to the Configuration Register content.
- The second cycle writes the Configuration Register data and the confirm command.

The Configuration Register data must be written as an address during the bus write cycles, that is  $AO = CRO$ , A1 = CR1, …, A15 = CR15. Addresses A16–A22 are ignored. Read operations output the array content after the Set Configuration Register command is issued.

The Read Electronic Signature command is required to read the updated contents of the Configuration Register.

# **Block Lock Command**

The Block Lock command is used to lock a block and prevent program or erase operations from changing the contents. All blocks are locked after power-up or reset.

Two Bus Write cycles are required to issue the Block Lock command:

- The first bus cycle sets up the Block Lock command.
- The second Bus Write cycle latches the block address and locks the block.

The lock status can be monitored for each block using the Read Electronic Signature command. Table 18, page 38 shows the Lock Status after issuing a Block Lock command.

After being set, the Block Lock bits remain set even after a hardware reset or power-down/power-up. They are cleared by a Block Unlock command.

Refer to "Block Locking," page 37 for a detailed explanation. See Figure 43, page 77, for a flowchart for using the Lock command.

# **Block Unlock Command**

The Block Unlock command is used to unlock a block, allowing the block to be programmed or erased.

Two Bus Write cycles are required to issue the Block Unlock command:

- The first bus cycle sets up the Block Unlock command.
- The second Bus Write cycle latches the block address and unlocks the block.

The lock status can be monitored for each block using the Read Electronic Signature command. Table 18, page 38 shows the protection status after issuing a Block Unlock command.

Refer to the "Block Locking," page 37 for a detailed explanation and Figure 43, page 77, for a flowchart for using the Block Unlock command.

# **Block Lock-Down Command**

The Block Lock-Down command is used to lock down a locked or unlocked block.

A locked-down block cannot be programmed or erased. The lock status of a locked-down block cannot be changed when  $\overline{\text{WP}}$  is Low (at V<sub>IL</sub>). When  $\overline{\text{WP}}$  is High (at V<sub>IH</sub>), the Lock-Down function is disabled, and the locked blocks can be individually unlocked by the Block Unlock command.

Two Bus Write cycles are required to issue the Block Lock-Down command:

- The first bus cycle sets up the Block Lock-Down command.
- The second Bus Write cycle latches the block address and locks-down the block.

The lock status can be monitored for each block using the Read Electronic Signature command.

Locked-Down blocks revert to the Locked (and not Locked-Down) state when the device is reset on power-down. Table 18 shows the Lock Status after issuing a Block Lock-Down command.

Refer to "Block Locking", for a detailed explanation and Figure 43, for a flowchart for using the Lock-Down command.

### *Table 7:* **Standard Commands(1)**



#### **Notes:**

1. X = Don't Care, WA = Word Address in targeted bank, RD =Read Data, SRD =Status Register Data, ESD = Electronic Signature Data, QD =Query Data, BA =Block Address, BKA = Bank Address, PD = Program Data, PA = Program address, PRA = Protection Register Address, PRD = Protection Register Data, CRD = Configuration Register Data.

2. Must be same bank as in the first cycle. The signature addresses are listed in Table 9, page 21.

3. Any address within the bank can be used.

4. n+1 is the number of words to be programmed.

### *Table 8:* **Factory Commands**



#### **Notes:**

1. WA = Word Address in targeted bank, BKA = Bank Address, PD =Program Data, BA = Block Address, X = Don't Care.

2. Any address within the bank can be used.

3. The Program/Verify phase can be executed any number of times as long as the data is to be programmed to the same block.

4. WA<sub>1</sub> is the Start Address, NOT BA1 = Not Block Address of WA<sub>1</sub>.

#### *Table 9:* **Electronic Signature Codes**



#### **Notes:**

1. CR = Configuration Register, PRLD = Protection Register Lock Data.

2. The iMPACT software does not support reading of the electronic signature codes.

### *Table 10:* **Protection Register Locks**





#### **Notes:**

1. The iMPACT software does not support reading or writing of the protection register locks, OTP fields, or unique device number.

#### *Figure 8:* **Protection Register Memory Map**

### **Status Register**

The Status Register provides information on the current or previous program or erase operations. A Read Status Register command is issued to read the contents of the Status Register, refer to "Read Status Register Command," page 14 for more details. To output the contents, the Status Register is latched and updated on the falling edge of the Chip Enable or Output Enable signals and can be read until Chip Enable or Output Enable returns to  $V_{\text{IH}}$ .

The Status Register can only be read using single asynchronous or synchronous reads. Bus Read operations from any address within the bank always read the Status Register during program and erase operations if no Read Array command is issued.

The various bits convey information about the status and any errors of the operation. Bits SR7, SR6, SR2 and SR0 give information on the status of the device and are set and reset by the device. Bits SR5, SR4, SR3 and SR1 give information on errors and are set by the device but must be reset by issuing a Clear Status Register command or a hardware reset.

If an error bit is set to '1', the Status Register should be reset before issuing another command.

The bits in the Status Register are summarized in Table 11.

![](_page_20_Picture_292.jpeg)

### *Table 11:* **Status Register Bits**

**Notes:** 

1. Logic level '1' is High, '0' is Low.

## **Program/Erase Controller Status Bit (SR7)**

the Program/Erase Controller is active or inactive in any bank. When this bit is Low (set to '0'), the Program/Erase

The Program/Erase Controller Status bit indicates whether

Controller is active; when the bit is High (set to '1'), the controller is inactive, and the device is ready to process a new command.

The Program/Erase Controller Status bit is Low immediately after a Program/Erase Suspend command was issued until the controller pauses. After the Program/Erase Controller pauses the bit is High.

## **Erase Suspend Status Bit (SR6)**

The Erase Suspend Status bit indicates that an erase operation is suspended. When this bit is High (set to '1'), a Program/Erase Suspend command was issued and the memory is waiting for a Program/Erase Resume command.

The Erase Suspend Status bit should only be considered valid when the Program/Erase Controller Status bit is High (Program/Erase Controller inactive). SR6 is set within the Erase Suspend Latency time of the Program/Erase Suspend command being issued; therefore, the memory can still complete the operation rather than entering the Suspend mode.

When a Program/Erase Resume command is issued, the Erase Suspend Status bit returns Low.

## **Erase/Blank Check Status Bit (SR5)**

The Erase/Blank Check Status bit is used to identify if an error occurred during a Block Erase operation. When this bit is High (set to '1'), the Program/Erase Controller applied the maximum number of pulses to the block and still failed to verify that it erased correctly.

The Erase/Blank Check Status bit should be read after the Program/Erase Controller Status bit is High (Program/Erase Controller inactive).

The Erase/Blank Check Status bit is also used to indicate whether an error occurred during the Blank Check operation. If the data at one or more locations in the block where the Blank Check command was issued is different from FFFFh, SR5 is set to '1'.

After set High, the Erase/Blank Check Status bit must be set Low by a Clear Status Register command or a hardware reset before a new erase command is issued; otherwise, the new command appears to fail.

## **Program Status Bit (SR4)**

The Program Status bit is used to identify if there is an error during a program operation. This bit should be read after the Program/Erase Controller Status bit is High (Program/Erase Controller inactive).

When the Program Status bit is High (set to '1'), the Program/Erase Controller applied the maximum number of pulses to the word and still failed to verify that it programmed correctly.

Attempting to program a '1' to an already programmed bit while  $V_{PP} = V_{PPH}$  also sets the Program Status bit High. If  $V_{\rm PP}$  is different from  $V_{\rm PPH}$ , SR4 remains Low (set to '0'), and the attempt is not shown.

After set High, the Program Status bit must be set Low by a Clear Status Register command or a hardware reset before a new program command is issued; otherwise, the new command appears to fail.

## **V<sub>PP</sub> Status Bit (SR3)**

The  $V_{PP}$  Status bit is used to identify an invalid voltage on the  $V_{PP}$  pin during program and erase operations. The  $V_{PP}$ pin is only sampled at the beginning of a program or erase operation. Program and erase operations are not guaranteed if  $V_{\text{PP}}$  becomes invalid during an operation.

When the  $V_{PP}$  Status bit is Low (set to '0'), the voltage on the  $V_{PP}$  pin was sampled at a valid voltage.

When the V<sub>PP</sub> Status bit is High (set to '1'), the V<sub>PP</sub> pin has a voltage below the  $V_{\text{PP}}$  Lockout Voltage (V<sub>PPLK</sub>). the memory is protected and program and erase operations cannot be performed.

After set High, the  $V_{PP}$  Status bit must be set Low by a Clear Status Register command or a hardware reset before a new program or erase command is issued; otherwise, the new command appears to fail.

## **Program Suspend Status Bit (SR2)**

The Program Suspend Status bit indicates that a program operation is suspended. This bit should only be considered valid when the Program/Erase Controller Status bit is High (Program/Erase Controller inactive).

When the Program Suspend Status bit is High (set to '1'), a Program/Erase Suspend command was issued, and the memory is waiting for a Program/Erase Resume command.

SR2 is set within the Program Suspend Latency time of the Program/Erase Suspend command being issued; therefore, the memory can still complete the operation rather than entering the Suspend mode.

When a Program/Erase Resume command is issued, the Program Suspend Status bit returns Low.

### **Block Protection Status Bit (SR1)**

The Block Protection Status bit is used to identify if a Program or Block Erase operation tried to modify the contents of a locked or locked-down block. When this bit is High (set to '1'), a program or erase operation was attempted on a locked or locked-down block.

After set High, the Block Protection Status bit must be set Low by a Clear Status Register command or a hardware reset before a new program or erase command is issued; otherwise, the new command appears to fail.

### **Bank Write/Multiple Word Program Status Bit (SR0)**

The Bank Write Status bit indicates whether the addressed bank is busy performing a write or is ready to accept a new write command (a program or erase command). In Buffer Enhanced Factory Program mode, the Multiple Word

Program bit shows if the device is ready to accept a new word to be programmed to the memory array.

The Bank Write Status bit should only be considered valid when the Program/Erase Controller Status SR7 is Low (set to '0').

When both the Program/Erase Controller Status bit and the Bank Write Status bit are Low (set to '0'), the addressed bank is executing a program or erase operation. When the Program/Erase Controller Status bit is Low (set to '0') and the Bank Write Status bit is High (set to '1'), a program or erase operation is being executed in a bank other than the one being addressed.

In Buffer Enhanced Factory Program mode, if Multiple Word Program Status bit is Low (set to '0'), the device is ready for the next word; if the Multiple Word Program Status bit is High (set to '1') the device is not ready for the next word.

For further details on how to use the Status Register, see the Flowcharts and Pseudocodes provided in "Appendix C: Flowcharts and Pseudocodes," page 71.

## **Configuration Register**

The Configuration Register is used to configure the type of bus access that the memory performs. Refer to "Read Modes," page 34 for details on read operations.

The Configuration Register is set through the Command Interface using the Set Configuration Register command. After a reset or power-up, the device is configured for Synchronous Read (CR15 = 0). The Configuration Register bits (Table 12, page 26) specify the selection of the burst length, burst type, burst X latency, and read operation. Refer to Figure 9, page 28 and Figure 10, page 30 for examples of synchronous burst configurations.

![](_page_23_Picture_259.jpeg)

#### *Table 12:* **Configuration Register Bits**

#### **Notes:**

1. The combination X-Latency = 2, Data held for two clock cycles and Wait active one data cycle before the WAIT state is not supported.

2. CR3 (wrap/no wrap) bit has no effect when CR2-CR0 (burst length) bits are set to continuous burst mode. Platform Flash XL wraps to the first memory address after the device outputs the data from the last memory address.

**Platform Flash XL High-Density Configuration and Storage Device**

### **Read Mode Select Bit (CR15)**

The Read Select bit, CR15, is used to switch between Asynchronous and Synchronous Read operations. When this bit is set to '1', read operations are asynchronous; when set to '0', read operations are synchronous.

Synchronous Burst Read is supported in both parameter and main blocks and can be performed across banks.

On reset or power-up, the Read Select bit is set to '0' for synchronous access.

## **X-Latency Bits (CR13-CR11)**

The X-Latency bits are used during Synchronous Read operations to set the number of clock cycles between the address being latched and the first data becoming available (Figure 9). For correct operation the X-Latency bits can only assume the values listed in Table 12, page 26.

Table 13 shows how to set the X-Latency parameter, taking into account the speed class of the device and the frequency used to read the flash memory in synchronous mode.

*Table 13:* **X-latency Settings**

![](_page_24_Picture_356.jpeg)

### **Wait Polarity Bit (CR10)**

The Wait Polarity bit is used to set the polarity of the READY WAIT signal used in Synchronous Burst Read mode (with  $CFA = 0$ ). During this mode, the READY\_WAIT signal indicates whether the data output is valid or a WAIT state must be inserted.

When the Wait Polarity bit is at '0', the READY\_WAIT signal is active Low. When this bit is set to '1', the READY\_WAIT signal is active High.

The CR10 Configuration Register bit becomes "don't care" if CR4 is set to '1', in which case the READY\_WAIT pin behaves like a READY pin (default value).

## **Data Output Configuration Bit (CR9)**

The Data Output Configuration bit is used to configure the output to remain valid for either one or two clock cycles during synchronous mode. When this bit is '0', the output data is valid for one clock cycle; when the bit is '1', the output data is valid for two clock cycles.

The Data Output Configuration must be configured using the following condition:

 $t_K > t_{KQV} + t_{QVK}$  CPU

where:

 $t_K$  is the clock period

 $t_{\text{QVK~CPU}}$  is the data setup time required by the system CPU

 $t_{KQV}$  is the clock to data valid time.

If this condition is not satisfied, the Data Output Configuration bit should be set to '1' for two clock cycles (Figure 9, page 28).

### **Wait Configuration Bit (CR8)**

The Wait Configuration bit is used to control the timing of the READY\_WAIT signal when configured as an output with the Wait function (in Synchronous Burst Read mode).

When READY WAIT is asserted, data is not valid; when READY WAIT is deasserted, data is valid.

When the Wait Configuration bit is Low (reset to '0'), the READY\_WAIT signal (configured as an output with the Wait function) is asserted during the WAIT state. When the Wait Configuration bit is High (set to '1'), the READY\_WAIT output pin is asserted one data cycle before the WAIT state.

### **Burst Type Bit (CR7)**

The Burst Type bit determines the sequence of addresses read during Synchronous Burst Read operations. This bit is High (set to '1') as the memory outputs from sequential addresses only.

See Table 14, page 29, for the sequence of addresses output from a given starting address in sequential mode.

### **Valid Clock Edge Bit (CR6)**

The Valid Clock Edge bit (CR6) is used to configure the active edge of the Clock (K) during synchronous read operations. When this bit is Low (set to '0'), the falling edge of the Clock is the active edge; when High (set to '1'), the rising edge of the Clock is the active edge.

### **READY\_WAIT Bit (CR4)**

The READY\_WAIT Configuration Register bit is a userconfigurable bit. The default value is '1', where the READY\_WAIT signal is configured as an input with the Ready function  $(CR4 = '1')$ . This particular configuration allows the use of the READY\_WAIT signal for handshaking during the configuration sequence and during a Reset (RP) pulse as the device holds the pin Low until the entire internal configuration of the device finishes. With  $CRA = 1$ , the external pin can also be used by the end user to retrigger the first address latching sequence (FALS), simply by applying a High, a Low, and then a High pulse on the READY\_WAIT pin. See "First Address Latching Sequence," page 41.

When CR4 = '0', the READY\_WAIT signal assumes the standard WAIT functionality.

## **Wrap Burst Bit (CR3)**

The Wrap Burst bit (CR3) is used to select between wrap and no wrap. Synchronous burst reads can be confined inside the 4, 8 or 16-word boundary (wrap) or overcome the boundary (no wrap). When this bit is Low (set to '0'), the burst read wraps. When it is High (set to '1'), the burst read does not wrap.

## **Burst Length Bits (CR2-CR0)**

The Burst Length bits are used to set the number of words to be output during a Synchronous Burst Read operation as result of a single address latch cycle. These bits can be set for 4 words, 8 words, 16 words or continuous burst, where all the words are read sequentially. In continuous burst mode, the burst sequence can cross bank boundaries.

In continuous burst mode, or 4, 8 or 16 words no-wrap, depending on the starting address, the device asserts the WAIT signal to indicate that a delay is necessary before the data is output.

If the starting address is shifted by 1, 2 or 3 positions from the four-word boundary, WAIT is asserted for 1, 2 or 3 clock cycles, respectively, when the burst sequence crosses the first 16-word boundary, to indicate that the device needs an internal delay to read the successive words in the array. WAIT is asserted only once during a continuous burst access. See also Table 14, page 29.

CR14 and CR5 are reserved for future use.

![](_page_25_Figure_9.jpeg)

*Figure 9:* **X-Latency and Data Output Configuration Example**

### *Table 14:* **Burst Type Definition**

![](_page_26_Picture_313.jpeg)

# **EXILINX®**

### **—PRODUCT OBSOLETE / UNDER OBSOLESCENCE—**

**Platform Flash XL High-Density Configuration and Storage Device**

![](_page_27_Figure_3.jpeg)

*Figure 10:* **Wait Application Example (CR4 = '0')**

![](_page_28_Figure_3.jpeg)

#### **Notes:**

- 1.  $\overline{W}$  is tied High.
- 2. Address is latched on the third rising edge of K when  $\overline{G}$  and  $\overline{E}$  are Low, and  $\overline{L}$  and READY\_WAIT are High.
- 3. READY\_WAIT requires an external pull-up resistor to V<sub>DDQ</sub> sufficiently strong to ensure a clean Low-to-High transition within less than T<sub>RWRT</sub> when the READY\_WAIT pin is released to a high-impedance state.

![](_page_28_Figure_8.jpeg)

#### *Figure 11:* **Power-Up**

#### **Notes:**

- 1. It is recommended to use the shown timings in the case of a free-running clock.
- 2.  $\overline{W}$  is tied High.
- 3. K1 is the first clock edge from which both the READY\_WAIT and the Output Enable signals are asserted (READY\_WAIT at V<sub>IH</sub> and  $\overline{G}$  at V<sub>II</sub>).

*Figure 12:* **Power-Up (Free-Running Clock)**

![](_page_29_Figure_3.jpeg)

#### **Notes:**

- 1. Dk and Dn indicate the Data valid after k and n clock cycles, respectively.
- 2. This figure applies when READY\_WAIT (CR4) is configured with the Ready function.

#### *Figure 13:* **READY\_WAIT Pulse (Clock is not Free Running)**

![](_page_29_Figure_8.jpeg)

#### **Notes:**

- 1.  $\overline{W}$  is tied High.
- 2. It is recommended to use the shown timings when the system has a free-running clock.
- 3. K1 is the first clock edge from which both the READY\_WAIT and the Output Enable signals are asserted (READY\_WAIT at V<sub>IH</sub> and G at V<sub>IL</sub>).<br>4. READY\_WAIT requires an external pull-up resistor to V<sub>DDO</sub> sufficiently stro
- READY\_WAIT requires an external pull-up resistor to V<sub>DDQ</sub> sufficiently strong to ensure a clean Low-to-High transition within less than T<sub>RWRT</sub> when the READY\_WAIT pin is released to a high-impedance state.

#### *Figure 14:* **READY\_WAIT Pulse (Free-Running Clock)**

**Platform Flash XL High-Density Configuration and Storage Device**

![](_page_30_Figure_3.jpeg)

#### **Notes:**

- 1. It is recommended to use the shown timings in the case of a free-running clock.
- 2. K1 is the first clock edge from which both the READY\_WAIT and the Output Enable signals are asserted (READY\_WAIT at V<sub>IH</sub> and  $\overline{G}$  at V<sub>IL</sub>).

### *Figure 16:* **RP Pulse (Free Running Clock)**

# **Read Modes**

Read operations can be performed in two different ways depending on the settings in the Configuration Register. If the clock signal is 'don't care' for the data output, the read operation is asynchronous; if the data output is synchronized with clock, the read operation is also synchronous.

The read mode and format of the data output are determined by the Configuration Register (see "Program/Erase Controller Status Bit (SR7)," page 23). All banks support both asynchronous and synchronous read operations.

# **Asynchronous Read Mode**

In Asynchronous Read operations, the clock signal is 'don't care'. Depending on the last command issued, the device outputs the memory array data corresponding to the latched address, the status register value, common flash interface value, or electronic signature.

*Note:* The Read Mode Select bit (CR15) in the Configuration Register must be set to '1' for asynchronous read mode operations.

Asynchronous Read operations can be performed in two different ways: Asynchronous Random Access Read and Asynchronous Page Read. Only Asynchronous Page Read takes full advantage of the internal page storage so different timings are applied. In Asynchronous Read mode a page of data is internally read and stored in a Page Buffer.

A page has a size of 4 words and is addressed by address inputs A0 and A1. The first read operation within the page has a longer access time  $(t_{AVQV}$ , Random Access Time), subsequent reads within the same page have much shorter access times  $(t_{AVQV1},$  Page Access Time). If the page changes then the normal, longer timings apply again.

The device features an Automatic Standby mode. During Asynchronous Read operations, after a bus inactivity of 150 ns, the device automatically switches to the Automatic Standby mode. In this mode, the power consumption is reduced to the standby value and the outputs are still driven.

In Asynchronous Read mode, when the READY\_WAIT signal is configured for the Wait function  $(CR4 = '0')$ , it is always deasserted.

See Table 28, page 50, Figure 25, page 48, and Figure 26, page 49, for details.

## **Synchronous Burst Read Mode**

In Synchronous Burst Read mode, the data is output in bursts synchronized with the clock. It is possible to perform burst reads across bank boundaries.

Synchronous Burst Read mode can only be used to read the memory array. For other read operations, such as Read Status Register, Read CFI, and Read Electronic Signature, Single Synchronous Read or Asynchronous Random Access Read must be used.

In Synchronous Burst Read mode, the flow of the data output depends on parameters configured in the Configuration Register.

A burst sequence starts at the first clock edge (rising or falling depending on Valid Clock Edge bit CR6 in the Configuration Register) after the falling edge of Latch Enable or Chip Enable, whichever occurs last. Addresses are internally incremented and data is output on each data cycle after a delay which depends on the X latency bits CR13-CR11 of the Configuration Register.

The number of words to be output during a Synchronous Burst Read operation can be configured as 4 words, 8 words, 16 words or continuous (Burst Length bits CR2- CR0). The data can be configured to remain valid for one or two clock cycles (Data Output Configuration bit CR9).

The order of the data output can be modified through the Wrap Burst bit in the Configuration Register. The burst sequence is sequential and can be confined inside the 4, 8 or 16 word boundary (Wrap) or overcome the boundary (No Wrap).

The READY\_WAIT signal configured for the Wait function (CR4 = '0') can be asserted to indicate to the system that an output delay occurs. This delay depends on the starting address of the burst sequence and on the burst configuration.

READY WAIT (with  $CRA = '0'$ ) is asserted during the X latency, the WAIT state and at the end of a 4, 8 and 16-word burst. The signal is only de-asserted when output data is valid or when  $\overline{G}$  is at  $V_{\text{H}}$ . In Continuous Burst Read mode, a WAIT state occurs when crossing the first 16-word boundary. If the starting address is aligned to the Burst Length (4, 8 or 16 words), the wrapped configuration has no impact on the output sequence.

The WAIT signal can be configured to be active Low or active High by setting CR10 in the Configuration Register.

See Table 29, page 52: Synchronous Read ac characteristics, and Figure 27, page 51: Synchronous Burst Read ac waveforms,  $CR4 = 0$ , for details.

### **Synchronous Burst Read Suspend**

A Synchronous Burst Read operation can be suspended, freeing the data bus for other higher priority devices. The operation can be suspended during the initial access latency time (before data is output) or after the device has output data. When the Synchronous Burst Read operation is suspended, internal array sensing continues and any previously latched internal data is retained. A burst sequence can be suspended and resumed as often as required as long as the operating conditions of the device are met.

A Synchronous Burst Read operation is suspended when Chip Enable  $(\overline{E)}$  is Low and the current address is latched (on a Latch Enable rising edge, or on a valid clock edge).

# **EXILINX<sup>®</sup>**

The Clock signal is then halted at  $V_{\text{H}}$  or at  $V_{\text{IL}}$ , and Output Enable  $(\overline{G})$  goes High. When Output Enable goes Low again and the Clock signal restarts, the Synchronous Burst Read operation is resumed at its previous location.

When READY\_WAIT (with CR4 = '0') is gated by  $\overline{E}$ , it reverts to high impedance when  $\overline{G}$  goes High.

See Table 29, page 52, and Figure 30, page 54 for details.

### **Single Synchronous Read Mode**

Single Synchronous Read operations are similar to Synchronous Burst Read operations except that the memory outputs the same data to the end of the operation. Synchronous Single Reads are used to read the Electronic Signature, Status Register, CFI, Block Protection Status, Configuration Register Status, or Protection Register. When the addressed bank is in Read CFI, Read Status Register, or Read Electronic Signature mode, the READY\_WAIT signal (if configured for the Wait function with  $\text{CR4} = '0'$ ) is asserted during X-latency, the WAIT state and at the end of a 4, 8 and 16-word burst. The signal is only deasserted when output data is valid. See Table 29, page 52 and Figure 27, page 51, for details.

# **Dual Operations and Multiple Bank Architecture**

The Multiple Bank Architecture of Platform Flash XL gives greater flexibility for software developers to split the code and data spaces within the memory array. The Dual Operations feature simplifies the software management of the device by allowing code to be executed from one bank while another bank is being programmed or erased. This feature allows read operations with zero latency in one bank while programming or erasing in another bank.

*Note:* Only one bank at a time is allowed to be in program or erase mode.

If a read operation is required in a bank which is programming or erasing, the program or erase operation can be suspended. Also if the suspended operation is erase, then a program command can be issued to another block so that the device can have one block in Erase

*Table 15:* **Dual Operations Allowed in Another Bank**

Suspend mode, one in programming mode, and other banks in read mode.

Bus Read operations are allowed in other banks between setup and confirm cycles of program or erase operations.

By using a combination of these features, read operations are always possible in Platform Flash XL.

Table 15 and Table 16, page 35 show which dual operations are possible in other banks and in the same bank.

Dual operations between the Parameter Bank and either of the CFI, OTP, or Electronic Signature memory spaces are not allowed. Table 17, page 36 shows which dual operations are allowed or not between the CFI, OTP, Electronic Signature locations and the memory array.

![](_page_32_Picture_415.jpeg)

#### *Table 16:* **Dual Operations Allowed in Same Bank**

![](_page_32_Picture_416.jpeg)

![](_page_32_Picture_22.jpeg)

#### *Table 16:* **Dual Operations Allowed in Same Bank** *(Cont'd)*

![](_page_33_Picture_207.jpeg)

#### **Notes:**

1. The Read Array command is accepted but the data output is not guaranteed until the Program or Erase has completed.

2. The Read Array command is accepted but the data output is not guaranteed in the Block that is being erased or the word being programmed. 3. Not allowed in the Block being erased or in the word being programmed.

#### *Table 17:* **Dual Operation Limitations**

![](_page_33_Picture_208.jpeg)

# **EXILINX<sup>®</sup>**

# **Block Locking**

Platform Flash XL features an instant, individual block-locking scheme, allowing any block to be locked or unlocked with no latency. This locking scheme has three levels of protection:

- Lock/Unlock this first level allows software only control of block locking.
- Lock-Down this second level requires hardware interaction before locking can be changed.
- $V_{PP} = V_{PPLK} -$  this third level offers a complete hardware protection against program and erase on all blocks.

The protection status of each block can be set to Locked, Unlocked, and Locked-Down. Table 18, page 38, defines all of the possible protection states (WP, DQ1, DQ0), and Figure 43, page 77, shows a flowchart for the locking operations.

### **Reading a Block's Lock Status**

The lock status of every block can be read during the Read Electronic Signature mode of the device (see "Read Electronic Signature Command," page 14). Subsequent reads at the address specified in Table 9, page 21 output the protection status of that block.

The lock status is represented by DQ0 and DQ1. DQ0 indicates the Block Lock/Unlock status and is set by the Lock command and cleared by the Unlock command. DQ0 is automatically set when entering Lock-Down. DQ1 indicates the Lock-Down status and is set by the Lock-Down command. DQ1 cannot be cleared by software, only by a hardware reset or power-down.

### **Block Lock States**

### **Locked State**

The default status of all blocks on power-up or after a hardware reset is Locked (states (0,0,1) or (1,0,1)). Locked blocks are fully protected from program or erase operations. Any program or erase operations attempted on a locked block returns an error in the Status Register. The status of a locked block can be changed to Unlocked or Locked-Down using the appropriate software commands. An unlocked block can be Locked by issuing the Lock command.

### **Unlocked State**

Unlocked blocks (states (0,0,0), (1,0,0) (1,1,0)) can be programmed or erased. All unlocked blocks return to the Locked state after a hardware reset or when the device is powered-down.

The status of an unlocked block can be changed to Locked or Locked-Down using the appropriate software commands. A locked block can be unlocked by issuing the Unlock command.

### **Locked-Down State**

Blocks that are Locked-Down (state (0,1,x)) are protected from program and erase operations (similar to locked blocks) but their protection status cannot be changed using software commands alone. A locked or unlocked block can be locked down by issuing the Lock-Down command. Locked-down blocks revert to the Locked state when the device is reset or powered-down.

The Lock-Down function is dependent on the Write Protect (WP) input pin. When  $\overline{WP} = 0$  (V<sub>II</sub>), blocks in the Lock-Down state (0,1,x) are protected from program, erase and protection status changes.

When  $\overline{WP}$  = 1 (V<sub>IH</sub>), the Lock-Down function is disabled (1,1,x), and locked-down blocks can be individually unlocked to the (1,1,0) state by issuing the software command to erase and programme.

When the Lock-Down function is disabled ( $\overline{WP}$  = 1), blocks can be locked (1,1,1) and unlocked (1,1,0) as desired. When  $\overline{WP}$  = 0. Blocks previously locked-down return to the Lock-Down state (0,1,x), regardless of any changes made while  $\overline{WP} = 1$ .

Device reset or power-down resets all blocks, including those in Locked-Down, to the Locked state.

## **Locking Operations during Erase Suspend**

Changes to block lock status can be performed during a suspended erase by using standard locking command sequences to unlock, lock or lock-down a block. This capability is useful in the case when another block needs to be updated while an erase operation is in progress.

Three steps are needed to change block locking during an erase operation:

- 1. An Erase Suspend command is issued.
- 2. The Status Register is checked until it indicates that the erase operation is suspended.
- 3. The desired Lock command sequence is issued to a block (lock status changes).

After completing any desired lock, read, or program operations, the erase operation is resumed with the Erase Resume command.

If a block is locked or locked-down during a suspended erase of the same block, the locking status bits are changed immediately. But when the erase is resumed, the erase operation completes. Locking operations cannot be performed during a program suspend.

#### *Table 18:* **Lock Status**

![](_page_35_Picture_131.jpeg)

#### **Notes:**

1. The lock status is defined by the write protect pin and by DQ1 ('1' for a locked-down block) and DQ0 ('1' for a locked block) as read in the Read Electronic Signature command with DQ1 =  $V_{\text{IH}}$  and DQ0 =  $V_{\text{IL}}$ .

2. All blocks are locked at power-up, so the default configuration is 001 or 101 according to WP status.

3. A WP transition to V<sub>IH</sub> on a locked block will restore the previous DQ0 value, giving a 111 or 110.
**EXILINX<sup>®</sup>** 

## **Power-On Reset**

To ensure a correct power-up sequence of Platform Flash XL, the  $V_{DD}$  ramp time,  $T_{VDDPOR}$ , must not be shorter than 200  $\mu$ s or longer than 50 ms during power-up (see Figure 18, page 40). These timing limits correspond to the ramp rate values for which the power-up current is in the range where the  $V_{DD}$  ramp time is formally characterized or tested.

The device requires that the  $V_{DD}$  power supply monotonically rises to the nominal operating voltage within the specified  $V_{DD}$  rise time. If the power supply cannot meet this requirement, then the device might not perform poweron reset properly.

During the POR sequence or a reset pulse  $(\overline{RP})$ , the READY WAIT pin is held Low by the device. After the required supply voltages ( $V_{DD}$  and  $V_{DDO}$ ) have reached their respective POR thresholds, the READY\_WAIT pin is released after a minimum time of  $t_{RWI}$ , to give the power supplies an additional margin for them to stabilize before initiating the configuration.

For systems using a slow-rising power supply, an additional power-monitoring circuit can be used to delay the release of the READY\_WAIT pin.

If the power drops below the power-down threshold  $(V_{\text{DDPD}})$ , the device is reset and the READY WAIT pin is held Low again until the POR threshold is reached (see Figure 18 for an illustration).

The power-up sequences with and without free-running clock are represented in Figure 11, page 31 and Figure 17.



**Notes:** 

1.  $\overline{W}$  is tied High.

*Figure 17:* **Power-Up Sequence (System with Free-Running Clock)**



- 1. A slow-ramping V<sub>DD</sub> power supply can still be below the minimum operating voltage when the READY\_WAIT pin is released. In this case, the configuration sequence must be delayed until both V<sub>DD</sub> and V<sub>DDQ</sub> have reached their recommended operating conditions.
- 2. For FPGA configuration via Master-BPI mode, the supplies V<sub>DD</sub> and V<sub>DDQ</sub> must reach their respective recommended operating conditions before the start of the FPGA configuration procedure.

#### *Figure 18:* V<sub>DD</sub> Behavior During the Power-Up Sequence or Brownout

## **First Address Latching Sequence**

The first address latching sequence (FALS) is one of the key features of Platform Flash XL. This particular sequence, shown in Figure 19, page 41 and Figure 21, page 43, allows the device to latch the first address soon after  $V_{\text{IH}}$  is detected on the READY\_WAIT pin.

FALS requires four clock cycles. The device internally latches the address from which the system must start to read on the third detected positive edge of the clock after READY WAIT goes High.

In the case of a system with a free-running clock, FALS takes place in the same way, but it is strongly recommended (see Note 3) to use the timings represented in Figure 12, page 31, Figure 14, page 32, Figure 16, page 33 and Figure 17, page 39.

To start the sequence, the following conditions must be met at the same time:

 $\overline{L}$  must be tied High.

- $\overline{\text{RP}}$  must be tied High.
- $\overline{G}$  must be held Low (see Note 2).

FALS is always reset when READY\_WAIT is asserted Low, and CR4 is set to 1.

The major advantage of this feature is that it allows the system to start reading data from any available main memory address in the device. If the system cannot guarantee any of the timings, the data output from the device is not guaranteed.

#### **Notes:**

- 1. If  $V_{DDO}$  drops, the output is no longer guaranteed, and it is necessary to reset the device by performing an external reset.
- 2. Only on power-on-reset, FALS is initiated by READY\_WAIT rising (Low-to-High) edge or G falling (High-to-Low) edge, whichever occurs last. After POR, FALS is initiated only by a READY\_WAIT rising edge.
- 3. Due to the internal threshold of the READY\_WAIT signal, the system might not exactly determine which of the clock edges are the right ones to perform the sequence in the right way.



#### **Notes:**

1.  $\overline{W}$  is tied High.

### *Figure 19:* **First Address Latching Sequence (FALS) Clock is not Free Running and G is Held Low**



1. Only on power-on-reset, FALS is initiated by READY\_WAIT rising (Low-to-High) edge or G falling (High-to-Low) edge, whichever occurs last. After POR, FALS is initiated only by a READY\_WAIT rising edge.

### *Figure 20:* **First Address Latching Sequence (FALS) Clock is not Free Running and G Transitions High-to-Low after READY\_WAIT Goes High**









*Figure 21:* **First Address Latching Sequence (FALS): Clock is Free Running**





1. 4tK = Fourth rising edge of clock (K) after READY\_WAIT goes High.

## **Program and Erase Times and Endurance Cycles**

Table 21 lists both program and erase times plus the number of program/erase cycles per block. Exact erase times can vary depending on the memory array condition. The best case is when all the bits in the block are at '0' (pre-programmed). The worst case is when all the bits in the block are at '1' (not preprogrammed). Usually, the system overhead is negligible with respect to the erase time. The maximum number of program/erase cycles depends on the V<sub>PP</sub> voltage supply used.



### *Table 21:* **Program/Erase Times and Endurance Cycles(1,2)**

**Notes:** 

1.  $T_A = -25^{\circ}$ C to 85 °C; V<sub>DD</sub> = 1.7V to 2V; V<sub>DDQ</sub> = 2.3V to 2.7V or 3.0V to 3.6V.

2. Values are liable to change with the external system-level overhead (command sequence and Status Register polling execution).

3. Excludes the time needed to execute the command sequence.

4. This is an average value on the entire device.

## **Maximum Rating**

Stressing the device above the rating listed in Table 22 might cause permanent damage to the device. These are stress ratings only, and proper operation of the device at these or any other conditions above those indicated in this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods can affect device reliability.





## **DC and AC Parameters**

This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics tables that follow are derived from tests performed under the measurement conditions summarized in Table 23. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters.

### *Table 23:* **Operating and AC Measurement Conditions**



### *Table 24:* **Quality and Reliability Characteristics**



#### **Notes:**

1. Program/erase cycles when  $V_{PP} = V_{DDQ}$ . See Table 21, page 44 for program/erase cycles when  $V_{PP} = V_{PPH}$ .



*Figure 22:* **AC Measurement I/O Waveform**



#### **Notes:**

1.  $C_L$  includes JIG capacitance.

#### *Figure 23:* **AC Measurement Load Circuit**



### **Notes:**

1.  $C_L$  includes JIG capacitance.

### *Figure 24:* **Connecting the READY\_WAIT Pin when Using the Device**

## *Table 25:* **Capacitance(1)**



**Notes:** 

1. Sampled only, not 100% tested.

### *Table 26:* **DC Characteristics: Currents**



**Notes:** 

1. Sampled only, not 100% tested.

2.  $V_{DD}$  dual operation current is the sum of read and program or erase currents.

## *Table 27:* **DC Characteristics: Voltages**





### **Notes:**

- 1. Write Enable,  $\overline{W}$ , is High, READY\_WAIT is active Low.
- 2. Latch Enable, L, can be kept Low (also at board level) when the Latch Enable function is not required or supported.

## *Figure 25:* **Asynchronous Random Access Read AC Waveforms, CR4 = 0**



- 1. READY\_WAIT is active Low.
- 2. Write Enable  $(\overline{W})$  is High.



## *Table 28:* **Asynchronous Read AC Characteristics**



**Notes:** 

1. Sampled only, not 100% tested.

2.  $\overline{G}$  may be delayed by up to T<sub>ELQV</sub> – T<sub>GLQV</sub> after the falling edge of  $\overline{E}$  without increasing t<sub>ELQV</sub>.





- 1. The number of clock cycles to be inserted depends on the X latency set in the Burst Configuration Register.
- 2. The READY\_WAIT signal can be configured to be active during wait state or one cycle before. READY\_WAIT signal is active Low.
- 3. Address latched and data output on the rising clock edge.
- 4. Either the rising or the falling edge of the clock signal, K, can be configured as the active edge. Here, the active edge of K is the rising one.
- 5. The minimum system clock period is  $T<sub>KHOV</sub>$  plus the FPGA data setup time.

*Figure 27:* **Synchronous Burst Read AC Waveforms, CR4 = 0**



*Figure 28:* **Clock Input AC Waveform**

## **Platform Flash XL High-Density Configuration and Storage Device**

## *Table 29:* **Synchronous Read AC Characteristics(1,2)**



#### **Notes:**

- 1. Sampled only, not 100% tested.
- 2. For other timings, refer to Table 28, page 50.
- 3. Parameter applies when READY\_WAIT is configured (CR4) with the output WAIT function.
- 4. The minimum system clock period is  $T<sub>KHQV</sub> + FPGA$  data-to-CCLK setup time. See the FPGA data sheet for FPGA setup time.



- 1. The READY\_WAIT signal is configured to be active during wait state. READY\_WAIT signal is active Low.
- 2. Address latched and data output on the rising clock edge. Either the rising or the falling edge of the clock signal, K, can be configured as the active edge. Here, the active edge is the rising one.
- 3. The number of clock pulses in the dashed area depends on the latency (default latency = 7). The first clock that occurs while  $\overline{\bf L}$  is Low, latches the address.

### *Figure 29:* **Single Synchronous Read AC Waveforms, CR4 = 0**



1. The number of clock cycles to be inserted depends on the X latency set in the Configuration Register.

2. The READY\_ WAIT signal is configured to be active during wait state. READY\_ WAIT signal is active Low.

3. The CLOCK signal can be held High or Low.

4. Address latched and data output on the rising clock edge. Either the rising or the falling edge of the clock signal, K, can be configured as the active edge. Here, the active edge is the rising one.

5. From the moment data is valid, soon after  $\overline{G}$  becomes asserted, the READY\_WAIT signal reverts its previous level.

*Figure 30:* **Synchronous Burst Read Suspend AC Waveforms, CR4 = 0**



*Figure 31:* **Write AC Waveforms, Write Enable Controlled**

### *Table 30:* **Write AC Characteristics, Write Enable Controlled(1)**



#### **Notes:**

1. Sampled only, not 100% tested.

2. Meaningful only if  $\overline{L}$  is always kept Low.

3. T<sub>WHEL</sub> and T<sub>WHLL</sub> have this value when reading in the targeted bank or when reading following a Set Configuration Register command. System designers should take this timing into account and can insert a software No-Op instruction to delay the first read in the same bank after issuing any command and to delay the first read to any address after issuing a Set Configuration Register command. If the first read after the command is a Read Array operation in a different bank and no changes to the Configuration Register are issued,  $T_{WHEL}$  and  $T_{WHLL}$  are 0 ns.



*Figure 32:* **Write AC Waveforms, Chip Enable Controlled**





- 1. Sampled only, not 100% tested.
- 2. T<sub>WHFL</sub> has this value when reading in the targeted bank or when reading following a Set Configuration Register command. System designers should take this timing into account and can insert a software No-Op instruction to delay the first read in the same bank after issuing any command and to delay the first read to any address after issuing a Set Configuration Register command. If the first read after the command is a Read Array operation in a different bank and no changes to the Configuration Register are issued,  $T_{WHEL}$  is 0 ns.



*Figure 33:* **Reset and Power-Up AC Waveforms**

### *Table 32:* **Reset and Power-Up AC Characteristics**



#### **Notes:**

1. A device reset is possible but not guaranteed if  $T_{PLPH}$  < 50 ns.<br>2. Sampled only, not 100% tested.

Sampled only, not 100% tested.



#### **Notes:**

1. READY\_WAIT requires an external pull-up resistor to V<sub>DDQ</sub> sufficiently strong to ensure a clean Low-to-High transition within less than T<sub>RWRT</sub><br>when the READY\_WAIT pin is released to a high-impedance state.

*Figure 34:* **READY\_WAIT AC Waveform**

#### *Table 33:* **Power-Up Timing Characteristics**



#### **Notes:**

- 1. Depends on the  $V_{DD}/V_{DDQ}$  operating conditions.
- 2. READY\_WAIT requires an external pull-up resistor to V<sub>DDQ</sub> sufficiently strong to ensure a clean Low-to-High transition within less than  $\mathsf{T}_{\mathsf{RWRT}}$  when the READY\_WAIT pin is released to a high-impedance state.

## **Ordering Information**



#### **Notes:**

1. See the FT64/FTG64 package specifications at [http://www.xilinx.com/support/documentation/package\\_specifications.htm](http://www.xilinx.com/support/documentation/package_specifications.htm).

*Figure 35:* **Ordering Information**

## **Valid Ordering Combinations**

*Table 34:* **Valid Ordering Combinations**



## **Marking Information**



## **Appendix A: Block Address Tables**

## *Table 35:* **Boot Block Addresses**



## *Table 35:* **Boot Block Addresses** *(Cont'd)*



## *Table 35:* **Boot Block Addresses** *(Cont'd)*



#### *Table 35:* **Boot Block Addresses** *(Cont'd)*



#### **Notes:**

1. There are two Bank Regions: Bank Region 1 contains all the banks made up of main blocks only; Bank Region 2 contains the banks made up of the parameter and main blocks (Parameter Bank).

## **Appendix B: Common Flash Interface**

The Common Flash Interface is a JEDEC approved, standardized data structure that can be read from flash memory devices. This interface allows system software to query the device to determine various electrical and timing parameters, density information and functions supported by the memory. The system can interface easily with the device, enabling software to upgrade itself when necessary.

When the Read CFI Query Command is issued, the device enters CFI Query mode and the data structure is read from the memory. Table 36, through and Table 45, page 70 show the addresses used to retrieve the data. The Query data is always presented on the lowest order data outputs (DQ7–DQ0), the other outputs (DQ15–DQ8) are set to '0'.

The CFI data structure also contains a security area where a unique 64-bit security number is written (Figure 8, page 22). The security number cannot be changed and can only be accessed in Read mode. Read Array command is used to return to Read mode.



### *Table 36:* **Query Structure Overview**

#### **Notes:**

1. The flash memory displays the CFI data structure when CFI Query command is issued. This table lists the main sub-sections detailed in Table 38, page 66, and Table 41, page 68. Query data is always presented on the lowest order data outputs.

| <b>Offset</b>        | <b>Description</b>                                                                                          | Value                                         |
|----------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 000h                 | Manufacturer code                                                                                           | 0049h                                         |
| 001h                 | Device code                                                                                                 | 506Bh                                         |
| $002h - 00Fh$        | Reserved                                                                                                    | Reserved                                      |
| 010h<br>011h<br>012h | Query Unique ASCII String "QRY"                                                                             | $0051h$ ("Q")<br>0052h ("R")<br>$0059h$ ("Y") |
| 013h<br>014h         | Primary Algorithm Command Set and Control Interface ID code 16 bit ID<br>code defining a specific algorithm | 0001h<br>0000h                                |
| 015h<br>016h         | Address for Primary Algorithm extended Query table (see Table 40,<br>page $67$ )                            | Offset = $P = 000$ Ah<br>0001h                |
| 017h<br>018h         | Alternate Vendor Command Set and Control Interface ID Code second<br>vendor (specified algorithm supported) | 0000h<br>0000h                                |
| 019h<br>01Ah         | Address for Alternate Algorithm extended Query table                                                        | <b>Value = A = 0000h</b><br>0000h             |

*Table 37:* **CFI Query Identification String**

## *Table 38:* **CFI Query System Interface Information**



## *Table 39:* **Device Geometry Definition**



## *Table 40:* **Primary Algorithm-Specific Extended Query Table**



## *Table 41:* **Protection Register Information**



## *Table 42:* **Burst Read Information**



### *Table 43:* **Bank and Erase Block Region Information(1,2)**



#### **Notes:**

1. The variable P is a pointer which is defined at CFI offset 015h.

2. Bank Regions. There are two Bank Regions, see Table 35, page 61.

## *Table 44:* **Bank and Erase Block Region 1 Information(1,2)**



#### **Notes:**

1. The variable P is a pointer which is defined at CFI offset 015h.

2. Bank Regions. There are two Bank Regions, see Table 35, page 61.

## *Table 45:* **Bank and Erase Block Region 2 Information(1,2)**



#### **Notes:**

1. The variable P is a pointer which is defined at CFI offset 015h.

2. Bank Regions. There are two Bank Regions, see Table 35, page 61.

## **Appendix C: Flowcharts and Pseudocodes**



#### **Notes:**

- 1. Status check of SR1 (Protected Block), SR3 (VPP Invalid) and SR4 (Program Error) can be made after each program operation or after a sequence.
- 2. If an error is found, the Status Register must be cleared before further Program/Erase Controller operations.
- 3. Any address within the bank can equally be used.
- 4. To read the memory in Asynchronous mode, the CR15 Configuration Register bit must be written to 1.

#### *Figure 37:* **Program Flowchart and Pseudocode**

# **EXILINX®**

## **—PRODUCT OBSOLETE / UNDER OBSOLESCENCE—**

#### **Platform Flash XL High-Density Configuration and Storage Device**



#### **Notes:**

- 1. Any address within the bank can equally be used.
- 2. If an error is found, the Status Register must be cleared before further Program/Erase operations.
- 3. To read the memory in Asynchronous mode, the CR15 Configuration Register bit must be written to 1.

#### *Figure 38:* **Blank Check Flowchart and Pseudocode**

# **ST XILINX<sup>®</sup>**



#### **Notes:**

- 1.  $n + 1$  is the number of data being programmed.
- 2. Next Program data is an element belonging to buffer\_Program[].data; Next Program address is an element belonging to buffer\_Program[].address
- 3. Routine for Error Check by reading SR3, SR4 and SR1.
- 4. To read the memory in Asynchronous mode, the CR15 Configuration Register bit must be written to 1.

#### *Figure 39:* **Buffer Program Flowchart and Pseudocode**

# **SY XILINX<sup>®</sup>**

## **—PRODUCT OBSOLETE / UNDER OBSOLESCENCE—**



#### **Notes:**

- 1. The Read Status Register command (Write 70h) can be issued just before or just after the Program Resume command.
- 2. To read the memory in Asynchronous mode, the CR15 Configuration Register bit must be written to 1.

*Figure 40:* **Program Suspend & Resume Flowchart and Pseudocode**
# **XXILINX®**

### **—PRODUCT OBSOLETE / UNDER OBSOLESCENCE—**





#### **Notes:**

- 1. If an error is found, the Status Register must be cleared before further Program/Erase operations.
- 2. Any address within the bank can equally be used.
- 3. To read the memory in Asynchronous mode, the CR15 Configuration Register bit must be written to 1.

*Figure 41:* **Block Erase Flowchart and Pseudocode**

## **EXILINX®**

### **—PRODUCT OBSOLETE / UNDER OBSOLESCENCE—**



### **Notes:**

- 1. The Read Status Register command (Write 70h) can be issued just before or just after the Erase Resume command.
- 2. To read the memory in Asynchronous mode, the CR15 Configuration Register bit must be written to 1.

### *Figure 42:* **Erase Suspend & Resume Flowchart and Pseudocode**

# **EXILINX®**

## **—PRODUCT OBSOLETE / UNDER OBSOLESCENCE—**



### **Notes:**

- 1. Any address within the bank can equally be used.
- 2. To read the memory in Asynchronous mode, the CR15 Configuration Register bit must be written to 1.

*Figure 43:* **Locking Operation Flowchart and Pseudocode**

# **S.** XILINX<sup>®</sup>

### **—PRODUCT OBSOLETE / UNDER OBSOLESCENCE—**





### **Notes:**

- 1. Status check of SR1 (Protected Block), SR3 (VPP Invalid) and SR4 (Program Error) can be made after each program operation or after a sequence.
- 2. If an error is found, the Status Register must be cleared before further Program/Erase Controller operations.
- 3. Any address within the bank can equally be used.
- 4. To read the memory in Asynchronous mode, the CR15 Configuration Register bit must be written to 1.

### *Figure 44:* **Protection Register Program Flowchart and Pseudocode**

### **—PRODUCT OBSOLETE / UNDER OBSOLESCENCE—**

### **Platform Flash XL High-Density Configuration and Storage Device**



### **Notes:**

1. To read the memory in Asynchronous mode, the CR15 Configuration Register bit must be written to 1.

### *Figure 45:* **Buffer Enhanced Factory Program Flowchart and Pseudocode**

### **Appendix D: Command Interface State Tables**

*Table 46:* **Command Interface States – Modify Table, Next State(1)**



### *Table 46:* **Command Interface States – Modify Table, Next State(1)** *(Cont'd)*



### *Table 46:* **Command Interface States – Modify Table, Next State(1)** *(Cont'd)*



#### **Notes:**

- 1. CI = Command Interface: CR = Configuration register: BEFP = Buffer Enhanced Factory program: P/E C = Program/Erase controller: IS = Illegal State:  $BP = Buffer Program: E\breve{S} = Erase \breve{S}uspend.$
- 2. At power-up, all banks are in Read Array mode. Issuing a Read Array command to a busy bank, results in undetermined data output.

3. The two cycle command should be issued to the same bank address.

- 4. If the P/E C is active, both cycles are ignored.
- 5. The Clear Status Register command clears the SR error bits except when the P/E C. is busy or suspended.
- 6. BEFP is allowed only when Status Register bit SR0 is reset to '0'. BEFP is busy if Block Address is first BEFP Address. Any other commands are treated as data.
- 7. Buffer Program will fail at this point if any block address is different from the first address.

#### **Command Input Erase Confirm P/E Resume, Read CFI Query ( Read Electronic Signature, Blank Check Setup (Program/ Erase Suspend BEFP Confirm(4)(5) (Block Unlock Confirm, Blank Check confirm Clear Status Register Buffer Program (Blank Check confirm Read Status Register Read Array(3) (Program Setup(4)(5) BEFP Setup (Setup(4)(5) (Block Erase, (10/40hCurrent CI State (CBh) (70h) (50h) (B0h) 20h) ) 90h, 98h) 80h) FFh) E8h) D0h) BCh)**  Program Setup Erase Setup OTP Setup Program Setup in Erase Suspend BEFP Setup BEFP Busy Buffer Program Setup Buffer Program Load 1 Buffer Program Load 2 Buffer Program Confirm Status Register Buffer Program Setup in Erase **Suspend** Buffer Program Load 1 in Erase Suspend Buffer Program Load 2 in Erase Suspend Buffer Program Confirm in Erase Suspend Blank Check setup Lock/CR Setup Lock/CR Setup in Erase Suspend

### *Table 47:* **Command Interface States – Modify Table, Next Output State(1,2)**



### *Table 47:* **Command Interface States – Modify Table, Next Output State(1,2)** *(Cont'd)*

#### **Notes:**

1. The output state shows the type of data that appears at the outputs if the bank address is the same as the command address. A bank can be placed in Read Array, Read Status Register, Read Electronic Signature or Read CFI mode, depending on the command issued. Each bank remains in its last output state until a new command is issued to that bank. The next state does not depend on the bank output state.

2. CI = Command Interface: CR = Configuration Register: BEFP = Buffer Enhanced Factory Program: P/E. C. = Program/Erase Controller.

3. At Power-Up, all banks are in Read Array mode. Issuing a Read Array command to a busy bank, results in undetermined data output.

4. The two cycle command should be issued to the same bank address.

5. If the P/E.C. is active, both cycles are ignored.

### *Table 48:* **Command Interface States – Lock Table, Next State(1)**



### *Table 48:* **Command Interface States – Lock Table, Next State(1)** *(Cont'd)*



#### **Notes:**

- 1. CI = Command Interface: CR = Configuration register: BEFP = Buffer Enhanced Factory program: P/E C = Program/Erase controller: IS = Illegal State: BP = Buffer program:  $E\overline{S}$  = Erase suspend: WA0 = Address in a block different from first BEFP address.
- 2. If the P/E C is active, both cycle are ignored.
- 3. BEFP Exit when Block Address is different from first Block Address and data are FFFFh.
- 4. Illegal commands are those not defined in the command set.
- 5. –: not available. In this case the state remains unchanged.
- 6. If N = 0 go to Buffer Program Confirm. Else (not = 0) go to Buffer Program Load 2 (data load)
- 7. If N = 0 go to Buffer Program Confirm in Erase suspend. Else (not = 0) go to Buffer Program Load 2 in Erase suspend.
- 8. BEFP is allowed only when Status Register bit SR0 is set to '0'. BEFP is busy if Block Address is first BEFP Address. Any other commands are treated as data.
- 9. Buffer Program will fail at this point if any block address is different from the first address

**Platform Flash XL High-Density Configuration and Storage Device**



### *Table 49:* **Command Interface States – Lock Table, Next Output State(1,2)**

**Platform Flash XL High-Density Configuration and Storage Device**



### *Table 49:* **Command Interface States – Lock Table, Next Output State(1,2)** *(Cont'd)*

#### **Notes:**

1. The output state shows the type of data that appears at the outputs if the bank address is the same as the command address. A bank can be placed in Read Array, Read Status Register, Read Electronic Signature or Read CFI mode, depending on the command issued. Each bank remains in its last output state until a new command is issued to that bank. The next state does not depend on the bank's output state.

2. CI = Command Interface; CR = Configuration Register; BEFP = Buffer Enhanced Factory Program; P/E. C. = Program/Erase Controller.

- 3. If the P/E.C. is active, both cycles are ignored.
- 4. BEFP Exit when Block Address is different from first Block Address and data are FFFFh.

Illegal State | New York 1999 | New York 1999

5. Illegal commands are those not defined in the command set.

## **Revision History**

The following table shows the revision history for this document.



**Platform Flash XL High-Density Configuration and Storage Device**



### <span id="page-87-0"></span>**Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at [www.xilinx.com/legal.htm#tos;](http://www.xilinx.com/legal.htm#tos) IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at [www.xilinx.com/legal.htm#tos.](http://www.xilinx.com/legal.htm#tos)



Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию .

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России , а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

### **Наши контакты:**

**Телефон:** +7 812 627 14 35

**Электронная почта:** [sales@st-electron.ru](mailto:sales@st-electron.ru)

**Адрес:** 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331