RL78/L13 **RENESAS MCU** R01DS0168EJ0210 Rev.2.10 Aug 12, 2016 Integrated LCD controller/driver, True Low Power Platform (as low as 112.5 $\mu$ A/MHz, and 0.61 $\mu$ A for RTC + LVD), 1.6 V to 5.5 V operation, 16 to 128 Kbyte Flash, 31 DMIPS at 24 MHz, for All LCD Based Applications #### 1. OUTLINE #### <R> 1.1 Features #### Ultra-low power consumption technology - V<sub>DD</sub> = single power supply voltage of 1.6 to 5.5 V which can operate a 1.8 V device at a low voltage - HALT mode - STOP mode - SNOOZE mode #### **RL78 CPU core** - · CISC architecture with 3-stage pipeline - Minimum instruction execution time: Can be changed from high speed (0.04167 μs: @ 24 MHz operation with high-speed onchip oscillator) to ultra-low speed (30.5 μs: @ 32.768 kHz operation with subsystem clock) - Address space: 1 MB - General-purpose registers: (8-bit register × 8) × 4 banks - On-chip RAM: 1 to 8 KB #### Code flash memory - · Code flash memory: 16 to 128 KB - · Block size: 1 KB - · Prohibition of block erase and rewriting (security function) - On-chip debug function - Self-programming (with boot swap function/flash shield window function) ## Data flash memory - Data flash memory: 4 KB - Back ground operation (BGO): Instructions can be executed from the program memory while rewriting the data flash memory. - Number of rewrites: 1,000,000 times (TYP.) - Voltage of rewrites: V<sub>DD</sub> = 1.8 to 5.5 V #### High-speed on-chip oscillator - Select from 48 MHz, 24 MHz, 16 MHz, 12 MHz, 8 MHz, 6 MHz, 4 MHz, 3 MHz, 2 MHz, and 1 MHz - High accuracy: +/-1.0 % (V<sub>DD</sub> = 1.8 to 5.5 V, T<sub>A</sub> = -20 to +85°C) #### Operating ambient temperature - T<sub>A</sub> = -40 to +85°C (A: Consumer applications) - T<sub>A</sub> = -40 to +105°C (G: Industrial applications) ## Power management and reset function - On-chip power-on-reset (POR) circuit - On-chip voltage detector (LVD) (Select interrupt and reset from 14 levels) ## **DMA (Direct Memory Access) controller** - 4 channels - Number of clocks during transfer between 8/16-bit SFR and internal RAM: 2 clocks #### Multiplier and divider/multiply-accumulator - 16 bits × 16 bits = 32 bits (Unsigned or signed) - 32 bits ÷ 32 bits = 32 bits (Unsigned) - 16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed) #### Serial interface - CSI: 2 channels - UART/UART (LIN-bus supported): 3, 4 channels/1 channel - I<sup>2</sup>C/Simplified I<sup>2</sup>C communication: 1 channel/2 channels #### Timer - 16-bit timer: 8 channels (with remote control output function) - 16-bit timer KB20 (IH): 1 channel (IH-only PWM output function) - 12-bit interval timer: 1 channel - Real-time clock 2: 1 channel (calendar for 99 years, alarm function, and clock correction function) - Watchdog timer: 1 channel (operable with the dedicated lowspeed on- chip oscillator) #### A/D converter - 8/10-bit resolution A/D converter (VDD = 1.6 to 5.5 V) - Analog input: 9 to 12 channels - Internal reference voltage (1.45 V) and temperature sensor<sup>Note 1</sup> #### Comparator - · 2 channels - Operation mode: Comparator high-speed mode, comparator low-speed mode, or window mode - External reference voltage and internal reference voltage are selectable ## LCD controller/driver - Segment signal output: 36 (32)Note 2 to 51 (47)Note 2 - Common signal output: 4 (8)Note 2 - Internal voltage boosting method, capacitor split method, and external resistance division method are switchable #### I/O por - I/O port: 49 to 65 (N-ch open drain I/O [withstand voltage of 6 V]: 2, N-ch open drain I/O [VDD withstand voltage]: 12 to 18) - Can be set to N-ch open drain, TTL input buffer, and on-chip pull-up resistor - Different potential interface: Can connect to a 1.8/2.5/3 V device - On-chip key interrupt function - On-chip clock output/buzzer output controller #### Others • On-chip BCD (binary-coded decimal) correction circuit Notes 1. Can be selected only in HS (high-speed main) mode The values in parentheses are the number of signal outputs when 8 com is used. Remark The functions mounted depend on the product. See 1.6 Outline of Functions. \* There are differences in specifications between every product. Please refer to specification for details. O ROM, RAM capacities | Flash ROM | Data Flash | RAM | RL78/L13 | | | |-----------|------------|----------------------|----------|----------|--| | | | | 64 pins | 80 pins | | | 128 KB | 4 KB | 8 KB <sup>Note</sup> | R5F10WLG | R5F10WMG | | | 96 KB | 4 KB | 6 KB | R5F10WLF | R5F10WMF | | | 64 KB | 4 KB | 4 KB | R5F10WLE | R5F10WME | | | 48 KB | 4 KB | 2 KB | R5F10WLD | R5F10WMD | | | 32 KB | 4 KB | 1.5 KB | R5F10WLC | R5F10WMC | | | 16 KB | 4 KB | 1 KB | R5F10WLA | R5F10WMA | | Note This is about 7 KB when the self-programming function and data flash function are used. (For details, see CHAPTER 3 in the RL78/L13 User's Manual.) #### 1.2 List of Part Numbers Figure 1-1. Part Number, Memory Size, and Package of RL78/L13 | Pin Count | Package | Data Flash | Fields of | Ordering Part Number | |-----------|----------------------|------------|-----------------------------|-------------------------------------------------| | | | | Application <sup>Note</sup> | | | 64 pins | 64-pin plastic LQFP | Mounted | Α | R5F10WLAAFA#30, R5F10WLAAFA#50, R5F10WLCAFA#30, | | | (12 × 12 mm, 0.65 | | | R5F10WLCAFA#50, R5F10WLDAFA#30, R5F10WLDAFA#50, | | | mm pitch) | | | R5F10WLEAFA#30, R5F10WLEAFA#50, R5F10WLFAFA#30, | | | | | | R5F10WLFAFA#50, R5F10WLGAFA#30, R5F10WLGAFA#50 | | | 64-pin plastic LFQFP | Mounted | Α | R5F10WLAAFB#30, R5F10WLAAFB#50, R5F10WLCAFB#30, | | | (10 × 10 mm, 0.5 | | | R5F10WLCAFB#50, R5F10WLDAFB#30, R5F10WLDAFB#50, | | | mm pitch) | | | R5F10WLEAFB#30, R5F10WLEAFB#50, R5F10WLFAFB#30, | | | | | | R5F10WLFAFB#50, R5F10WLGAFB#30, R5F10WLGAFB#50, | | | | | G | R5F10WLAGFB#30, R5F10WLAGFB#50, R5F10WLCGFB#30, | | | | | | R5F10WLCGFB#50, R5F10WLDGFB#30, R5F10WLDGFB#50, | | | | | | R5F10WLEGFB#30, R5F10WLEGFB#50, R5F10WLFGFB#30, | | | | | | R5F10WLFGFB#50, R5F10WLGGFB#30, R5F10WLGGFB#50 | | 80 pins | 80-pin plastic LQFP | Mounted | Α | R5F10WMAAFA#30, R5F10WMAAFA#50, R5F10WMCAFA#30, | | | (14 × 14 mm, 0.65 | | | R5F10WMCAFA#50, R5F10WMDAFA#30, R5F10WMDAFA#50, | | | mm pitch) | | | R5F10WMEAFA#30, R5F10WMEAFA#50, R5F10WMFAFA#30, | | | | | | R5F10WMFAFA#50, R5F10WMGAFA#30, R5F10WMGAFA#50 | | | 80-pin plastic LFQFP | Mounted | Α | R5F10WMAAFB#30, R5F10WMAAFB#50, R5F10WMCAFB#30, | | | (12 × 12 mm, 0.5 | | | R5F10WMCAFB#50, R5F10WMDAFB#30, R5F10WMDAFB#50, | | | mm pitch) | | | R5F10WMEAFB#30, R5F10WMEAFB#50, R5F10WMFAFB#30, | | | | | | R5F10WMFAFB#50, R5F10WMGAFB#30, R5F10WMGAFB#50, | | | | | G | R5F10WMAGFB#30, R5F10WMAGFB#50, R5F10WMCGFB#30, | | | | | | R5F10WMCGFB#50, R5F10WMDGFB#30, R5F10WMDGFB#50, | | | | | | R5F10WMEGFB#30, R5F10WMEGFB#50, R5F10WMFGFB#30, | | | | | | R5F10WMFGFB#50, R5F10WMGGFB#30, R5F10WMGGFB#50 | Note For the fields of application, see Figure 1-1 Part Number, Memory Size, and Package of RL78/L13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. ## 1.3 Pin Configuration (Top View) ## <R> 1.3.1 64-pin products - 64-pin plastic LQFP (12 × 12 mm, 0.65 mm pitch) - 64-pin plastic LFQFP (10 × 10 mm, 0.5 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/L13 User's Manual. #### <R> 1.3.2 80-pin products - 80-pin plastic LQFP (14 × 14 mm, 0.65 mm pitch) - 80-pin plastic LFQFP (12 × 12 mm, 0.5 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/L13 User's Manual. ## 1.4 Pin Identification ANIO, ANI1, PCLBUZ0, PCLBUZ1: Programmable Clock Output/ ANI16 to ANI25: Analog Input **Buzzer Output** AVREFM: Analog Reference Voltage REGC: Regulator Capacitance REMOOUT: Remote control Output Minus AVREFP: RESET: Reset Analog Reference Voltage Plus RTC1HZ: Real-time Clock 2 Correction Clock CAPH, CAPL: Capacitor for LCD (1 Hz) Output COM0 to COM7: LCD Common Output Receive Data RxD0 to RxD3: EXCLK: **External Clock Input** SCK00, SCK10, SCLA0: Serial Clock Input/Output SCL00, SCL10: Serial Clock Output (Main System Clock) **EXCLKS**: External Clock Input SDAA0, SDA00, SDA10: Serial Data Input/Output (Subsystem Clock) SEG0 to SEG50: LCD Segment Output SI00, SI10: Serial Data Input INTP0 to INTP7: External Interrupt Input IVCMP0, IVCMP1: Comparator Input SO00, SO10: Serial Data Output IVREF0, IVREF1: Comparator Reference Input TI00 to TI07: Timer Input TO00 to TO07, KR0 to KR7: Key Return P00 to P07: Port 0 TKBO00, TKBO01-0, P10 to P17: Port 1 TKBO01-1, TKBO01-2: Timer Output TOOL0: Data Input/Output for Tool P20 to P27: Port 2 P30 to P35: Port 3 TOOLRxD, TOOLTxD: Data Input/Output for External Device P40 to P47: Port 4 TxD0 to TxD3: Transmit Data P50 to P57: Port 5 VCOUT0, VCOUT1: Comparator Output P60, P61: Port 6 V<sub>DD</sub>: Power Supply P70 to P77: Port 7 VL1 to VL4: LCD Power Supply P121 to P127: Port 12 Vss: Ground P130, P137: Port 13 X1, X2: Crystal Oscillator (Main System Clock) XT1, XT2: Crystal Oscillator (Subsystem Clock) ## 1.5 Block Diagram #### 1.5.1 64-pin products **Remark** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See **Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR)** in the RL78/L13 User's Manual. ## 1.5.2 80-pin products **Remark** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See **Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR)** in the RL78/L13 User's Manual. ## 1.6 Outline of Functions (1/2) | | Item | 64-pin | 80-pin | | | | |------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--|--| | | item | R5F10WLx (x = A, C-G) | | | | | | Codo flock m | (ICD) | , , , | R5F10WMx (x = A, C-G) | | | | | Code flash me | | 16 to 128 | 16 to 128 | | | | | Data flash me | eniory (KB) | 1 to 8 <sup>Note 1</sup> | 1 to 8 <sup>Note 1</sup> | | | | | RAM (KB) | - | | 1 10 8.44 | | | | | Address space<br>Main system | High-speed system clock | 1 MB X1 (crystal/ceramic) oscillation, external main s | vetom clock input (EVCLK) | | | | | clock | High-speed on-chip oscillator | HS (High-speed main) mode: 1 to 20 MHz (VDD HS (High-speed main) mode: 1 to 16 MHz (VDD LS (Low-speed main) mode: 1 to 8 MHz (VDD LV (Low-voltage main) mode: 1 to 4 MHz (VDD HS (High-speed main) mode: 1 to 24 MHz (VDD HS (High-speed main) mode: 1 to 16 MHz (VDD HS (High-speed main) mode: 1 to 16 MHz (VDD | = 2.7 to 5.5 V),<br>= 2.4 to 5.5 V),<br>1.8 to 5.5 V),<br>= 1.6 to 5.5 V)<br>= 2.7 to 5.5 V), | | | | | | Oscillator | LS (Low-speed main) mode: 1 to 8 MHz (VDD LV (Low-voltage main) mode: 1 to 4 MHz (VDD | = 1.8 to 5.5 V), | | | | | Clock for 16-k | oit timer KB20 | 48 MHz (TYP.): V <sub>DD</sub> = 2.7 to 5.5 V | | | | | | Subsystem cl | ock | XT1 (crystal) oscillation, external subsystem clo<br>32.768 kHz (TYP.): V <sub>DD</sub> = 1.6 to 5.5 V | ock input (EXCLKS) | | | | | Low-speed or | n-chip oscillator | 15 kHz (TYP.) | | | | | | General-purp | ose register | $(8$ -bit register $\times$ 8) $\times$ 4 banks | | | | | | Minimum inst | ruction execution time | 0.04167 $\mu$ s (High-speed on-chip oscillator: f <sub>IH</sub> = 24 MHz operation) | | | | | | | | $0.05 \mu s$ (High-speed system clock: f <sub>MX</sub> = 20 MHz operation) | | | | | | | | 30.5 μs (Subsystem clock: fsuв = 32.768 kHz op | peration) | | | | | Instruction se | t | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set</li> </ul> | | | | | | I/O port | Total | 49 | 65 | | | | | | CMOS I/O | 42<br>(N-ch O.D. I/O [VDD withstand voltage]: 12) | 58<br>(N-ch O.D. I/O [V <sub>DD</sub> withstand voltage]: 18) | | | | | | CMOS input | 5 | 5 | | | | | | CMOS output | _ | - | | | | | | N-ch O.D I/O<br>(withstand voltage: 6 V) | 2 | 2 | | | | | Timer | 16-bit timer TAU | 8 chai | nnels | | | | | | 16-bit timer KB20 | 1 cha | innel | | | | | | Watchdog timer | 1 cha | innel | | | | | | 12-bit interval timer (IT) | T) 1 channel | | | | | | | Real-time clock 2 | 1 cha | innel | | | | | | RTC2 output | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz) | | | | | | | Timer output | 8 channels (PWM outputs: 7 <sup>Note 2</sup> ) (TAU used)<br>1 channel (timer KB20 used) | | | | | | | Remote control output function | 1 (TAU used) | | | | | - **Notes 1.** In the case of the 8 KB, this is about 7 KB when the self-programming function and data flash function are used. - 2. The number of outputs varies depending on the setting of the channels in use and the number of master channels (see 6.9.3 Operation as multiple PWM output function in the RL78/L13 User's Manual.). (2/2) | | | | (2/2 | | | | | |----------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--|--|--|--| | | Item | 64-pin | 80-pin | | | | | | | | R5F10WLx (x = A, C-G) R5F10WMx (x = A, C-G) | | | | | | | Clock output | t/buzzer output controller | 2 | | | | | | | | | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 (Main system clock: f<sub>MAIN</sub> = 20 MHz operatio</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.09 (Subsystem clock: f<sub>SUB</sub> = 32.768 kHz operation)</li> </ul> | n)<br>6 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz | | | | | | 8/10-bit reso | olution A/D converter | 9 channels | 12 channels | | | | | | Comparator | | 2 channels | | | | | | | Serial interfa | ace | <ul> <li>[64-pin]</li> <li>CSI: 1 channel/UART (UART supporting LIN-</li> <li>CSI: 1 channel/UART: 1 channel/simplified I<sup>2</sup></li> <li>UART: 1 channel</li> </ul> | • | | | | | | | | [80-pin] • CSI: 1 channel/UART (UART supporting LIN- • CSI: 1 channel/UART: 1 channel/simplified I <sup>2</sup> • UART: 2 channels | , | | | | | | | I <sup>2</sup> C bus | 1 channel | | | | | | | LCD control | ler/driver | Internal voltage boosting method, capacitor split method, and external resistance division method are switchable. | | | | | | | S | Segment signal output | 36 (32) <sup>Note 1</sup> | 51 (47) <sup>Note 1</sup> | | | | | | С | Common signal output | 4 (8 | 4 (8) <sup>Note 1</sup> | | | | | | Multiplier an | d divider/multiply- | • 16 bits × 16 bits = 32 bits (Unsigned or signed) | | | | | | | accumulator | r | • 32 bits ÷ 32 bits = 32 bits (Unsigned) | | | | | | | | | • 16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed) | | | | | | | DMA contro | ller | 4 channels | | | | | | | Vectored | Internal | 32 | 35 | | | | | | interrupt sou | urces External | 11 | 11 | | | | | | Key interrup | t | 5 | 8 | | | | | | Reset | | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset Internal reset by voltage detector Internal reset by illegal instruction executionNote 2 Internal reset by RAM parity error Internal reset by illegal-memory access | | | | | | | Power-on-re | eset circuit | Power-on-reset: 1.51 V (TYP.) Power-down-reset: 1.50 V (TYP.) | | | | | | | Voltage dete | ector | <ul> <li>Rising edge: 1.67 V to 4.06 V (14 steps)</li> <li>Falling edge: 1.63 V to 3.98 V (14 steps)</li> </ul> | | | | | | | On-chip deb | oug function | Provided | | | | | | | Power supp | ly voltage | V <sub>DD</sub> = 1.6 to 5.5 V (TA = -40 to +85°C) | | | | | | | | | V <sub>DD</sub> = 2.4 to 5.5 V (TA = -40 to +105°C) | | | | | | | Operating a | mbient temperature | Consumer applications: $T_A = -40 \text{ to } +85^{\circ}\text{C}$<br>Industrial applications: $T_A = -40 \text{ to } +105^{\circ}\text{C}$ | | | | | | | | | | | | | | | - **Notes 1.** The values in parentheses are the number of signal outputs when 8 com is used. - This reset occurs when instruction code FFH is executed. This reset does not occur during emulation using an in-circuit emulator or an on-chip debugging emulator. ## 2. ELECTRICAL SPECIFICATIONS ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ ) Target products A: Consumer applications; $T_A = -40 \text{ to } +85^{\circ}\text{C}$ R5F10WLAAFA, R5F10WLCAFA, R5F10WLDAFA, R5F10WLEAFA, R5F10WLFAFA, R5F10WLGAFA, R5F10WLAAFB, R5F10WLCAFB, R5F10WLDAFB, R5F10WLEAFB, R5F10WLFAFB, R5F10WMDAFA, R5F10WMEAFA, R5F10WMCAFA, R5F10WMGAFA, R5F10WMAAFB, R5F10WMCAFB, R5F10WMDAFB, R5F10WMEAFB, R5F10WMDAFB, R5F10WMEAFB, R5F10WMGAFB G: Industrial applications; when using T<sub>A</sub> = -40 to +105°C specification products at T<sub>A</sub> = -40 to +85°C R5F10WLAGFB, R5F10WLCGFB, R5F10WLDGFB, R5F10WLEGFB, R5F10WLEGFB, R5F10WLEGFB, R5F10WMCGFB, R5F10WMDGFB, R5F10WMCGFB, R5F10WMCGFB, R5F10WMCGFB, R5F10WMCGFB, R5F10WMCGFB, R5F10WMCGFB, R5F10WMCGFB, R5F10WMCGFB - Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - 2. The pins mounted depend on the product. See 2.1 Port Function to 2.2.1 With functions for each product in the RL78/L13 User's Manual. ## 2.1 Absolute Maximum Ratings ## **Absolute Maximum Ratings (1/3)** | Parameter | Symbol | Conditions | Ratings | Unit | |------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------| | Supply voltage | V <sub>DD</sub> | | -0.5 to +6.5 | V | | REGC pin input voltage | Virego | REGC | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | | Input voltage | Vii | P00 to P07, P10 to P17, P20 to P27, P30 to P35, P40 to P47, P50 to P57, P60, P61, P70 to P77, P121 to P127, P130, P137 | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | | V <sub>12</sub> | P60 and P61 (N-ch open-drain) | -0.3 to +6.5 | V | | | Vı3 | EXCLK, EXCLKS, RESET | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | Output voltage | V <sub>01</sub> | P00 to P07, P10 to P17, P20 to P27, P30 to P35, P40 to P47, P50 to P57, P60, P61, P70 to P77, P121 to P127, P130, P137 | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | Analog input voltage | Val1 | ANI0, ANI1, ANI16 to ANI26 | $-0.3$ to $V_{DD}$ +0.3 and $-0.3$ to $AV_{REF(+)}$ +0.3 $^{\text{Notes 2, 3}}$ | V | - **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. - 2. Must be 6.5 V or lower. - 3. Do not exceed $AV_{REF(+)} + 0.3 V$ in case of A/D conversion target pin. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. - **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - **2.** AV<sub>REF (+)</sub>: + side reference voltage of the A/D converter. - 3. Vss: Reference voltage ## **Absolute Maximum Ratings (2/3)** | Parameter | Symbol | | Conditions | Ratings | Unit | |-------------|-----------------|-------------------------------------------|-------------------------------------|--------------------------------------------------|------| | LCD voltage | V <sub>L1</sub> | V <sub>L1</sub> voltage <sup>Note 1</sup> | | –0.3 to +2.8 and<br>–0.3 to V <sub>L4</sub> +0.3 | V | | | V <sub>L2</sub> | V <sub>L2</sub> voltage <sup>Note 1</sup> | | -0.3 to V <sub>L4</sub> +0.3 <sup>Note 2</sup> | V | | | V <sub>L3</sub> | V <sub>L3</sub> voltage <sup>Note 1</sup> | | -0.3 to V <sub>L4</sub> +0.3 <sup>Note 2</sup> | V | | | V <sub>L4</sub> | V <sub>L4</sub> voltage <sup>Note 1</sup> | | -0.3 to +6.5 | V | | | VLCAP | CAPL, CAPH volt | age <sup>Note 1</sup> | -0.3 to V <sub>L4</sub> +0.3 <sup>Note 2</sup> | V | | | Vouт | COM0 to COM7 | External resistance division method | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | | | SEG0 to SEG50 | Capacitor split method | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | | | output voltage | Internal voltage boosting method | -0.3 to V <sub>L4</sub> +0.3 <sup>Note 2</sup> | V | - **Notes 1.** This value only indicates the absolute maximum ratings when applying voltage to the V<sub>L1</sub>, V<sub>L2</sub>, V<sub>L3</sub>, and V<sub>L4</sub> pins; it does not mean that applying voltage to these pins is recommended. When using the internal voltage boosting method or capacitance split method, connect these pins to Vss via a capacitor (0.47 $\mu$ F $\pm$ 30%) and connect a capacitor (0.47 $\mu$ F $\pm$ 30%) between the CAPL and CAPH pins. - 2. Must be 6.5 V or lower. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark Vss: Reference voltage **Absolute Maximum Ratings (3/3)** | | Parameter | Symbol | | Conditions | Ratings | Unit | |---------|----------------------|------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------|------| | <r></r> | Output current, high | Іон1 | Per pin | P00 to P07, P10 to P17, P22 to P27,<br>P30 to P35, P40 to P47,<br>P50 to P57, P60, P61,<br>P70 to P77, P125 to P127, P130 | -40 | mA | | | | | Total of all pins<br>-170 mA | P00 to P07, P10 to P17, P22 to P27,<br>P30 to P35, P40 to P47,<br>P50 to P57, P60, P61,<br>P70 to P77, P125 to P127, P130 | -170 | mA | | <r></r> | | lон2 | Per pin | P20, P21 | -0.5 | mA | | <r></r> | | | Total of all pins | | -1 | mA | | <r></r> | Output current, low | IOL1 | Per pin | P00 to P07, P10 to P17, P22 to P27,<br>P30 to P35, P40 to P47,<br>P50 to P57, P60, P61,<br>P70 to P77, P125 to P127, P130 | 40 | mA | | | | | Total of all pins | P40 to P47, P130 | 70 | mA | | <r></r> | | | 170 mA | P00 to P07, P10 to P17, P22 to P27,<br>P30 to P35, P50 to P57,<br>P60, P61, P70 to P77,<br>P125 to P127 | 100 | mA | | <r></r> | | lo <sub>L2</sub> | Per pin | P20, P21 | 1 | mA | | <r></r> | | | Total of all pins | | 2 | mA | | | Operating ambient | TA | In normal operation | n mode | -40 to +85 | °C | | | temperature | | In flash memory p | rogramming mode | | | | | Storage temperature | Tstg | | | -65 to +150 | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. #### 2.2 Oscillator Characteristics #### 2.2.1 X1 and XT1 oscillator characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Resonator | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------------|--------------------|------------------------------------------------------------------|------|--------|------|------| | X1 clock oscillation | Ceramic resonator/ | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | 1.0 | | 20.0 | MHz | | frequency (fx)Note | crystal resonator | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | 1.0 | | 16.0 | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.4 V | 1.0 | | 8.0 | | | | | $1.6 \text{ V} \le \text{V}_{DD} < 1.8 \text{ V}$ | 1.0 | | 4.0 | | | XT1 clock oscillation frequency (fxt)Note | Crystal resonator | | 32 | 32.768 | 35 | kHz | **Note** Indicates only permissible oscillator frequency ranges. Refer to **AC Characteristics** for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. **Remark** When using the X1 oscillator and XT1 oscillator, see **5.4 System Clock Oscillator** in the RL78/L13 User's Manual. #### 2.2.2 On-chip oscillator characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | TYP. | MAX. | Unit | |---------------------------------------------------------------------|--------|--------------|---------------------------------|------|------|------|------| | High-speed on-chip oscillator clock frequency <sup>Notes 1, 2</sup> | fıн | | | 1 | | 24 | MHz | | High-speed on-chip oscillator | | –20 to +85°C | $1.8~V \leq V_{DD} \leq 5.5~V$ | -1.0 | | +1.0 | % | | clock frequency accuracy | | | 1.6 V ≤ V <sub>DD</sub> < 1.8 V | -5.0 | | +5.0 | % | | | | –40 to −20°C | $1.8~V \leq V_{DD} \leq 5.5~V$ | -1.5 | | +1.5 | % | | | | | 1.6 V ≤ V <sub>DD</sub> < 1.8 V | -5.5 | | +5.5 | % | | Low-speed on-chip oscillator clock frequency | fıL | | | | 15 | | kHz | | Low-speed on-chip oscillator clock frequency accuracy | | | | -15 | | +15 | % | - **Notes 1.** The high-speed on-chip oscillator frequency is selected by bits 0 to 4 of the option byte (000C2H/010C2H) and bits 0 to 2 of the HOCODIV register. - 2. This indicates the oscillator characteristics only. Refer to **AC Characteristics** for the instruction execution time. <R> #### 2.3 DC Characteristics #### 2.3.1 Pin characteristics ## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|------|-------------------------|------| | Output current,<br>high <sup>Note 1</sup> | Іон1 | Per pin for P00 to P07, P10 to P17,<br>P22 to P27, P30 to P35, P40 to P47,<br>P50 to P57, P70 to P77, P125 to P127,<br>P130 | $1.6~V \leq V_{DD} \leq 5.5~V$ | | | -10.0 <sup>Note 2</sup> | mA | | | | Total of P00 to P07, P10 to P17, P22 to P27, P30 to P35, P40 to P47, P50 to P57, P70 to P77, P125 to P127, P130 | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -90.0 | mA | | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 4.0 \text{ V}$ | | | -15.0 | mA | | | | | $1.8 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | | | -7.0 | mA | | | | (When duty = 70% <sup>Note 3</sup> ) | $1.6 \text{ V} \le \text{V}_{DD} < 1.8 \text{ V}$ | | | -3.0 | mA | | | Іон2 | Per pin for P20 and P21 | $1.6~V \leq V_{DD} \leq 5.5~V$ | | | -0.1 <sup>Note 2</sup> | mA | | | | Total of all pins<br>(When duty = 70% <sup>Note 3</sup> ) | $1.6~V \leq V_{DD} \leq 5.5~V$ | | | -0.2 | mA | **Notes 1**. Value of the current at which the device operation is guaranteed even if the current flows from the V<sub>DD</sub> pin to an output pin - 2. Do not exceed the total current value. - 3. Output current value under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = (IoH × 0.7)/(n × 0.01) <Example> Where n = 80% and $I_{OH}$ = -90.0 mA Total output current of pins = $(-90.0 \times 0.7)/(80 \times 0.01) \approx -78.75$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. Caution P00, P04 to P07, P16, P17, P35, P42 to P44, P46, P47, P53 to P56, and P130 do not output high level in N-ch open-drain mode. <R> # $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|------|------------------------|------| | Output current, low <sup>Note 1</sup> | lo <sub>L</sub> 1 | Per pin for P00 to P07, P10 to P17,<br>P22 to P27, P30 to P35, P40 to P47,<br>P50 to P57, P70 to P77,<br>P125 to P127, P130 | | | | 20.0 <sup>Note 2</sup> | mA | | | | Per pin for P60 and P61 | | | | 15.0 <sup>Note 2</sup> | mA | | | | Total of P40 to P47, P130<br>(When duty = 70% <sup>Note 3</sup> ) | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 70.0 | mA | | | | | $2.7 \text{ V} \le V_{DD} \le 4.0 \text{ V}$ | | | 15.0 | mA | | | | | $1.8 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | | | 9.0 | mA | | | | | $1.6 \text{ V} \le \text{V}_{DD} < 1.8 \text{ V}$ | | | 4.5 | mA | | | | Total of P00 to P07, P10 to P17, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 90.0 | mA | | | | P22 to P27, | $2.7 \text{ V} \le V_{DD} \le 4.0 \text{ V}$ | | | 35.0 | mA | | | | P30 to P35, P50 to P57, P70 to P77, P125 to P127 | $1.8 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | | | 20.0 | mA | | | | (When duty = 70% <sup>Note 3</sup> ) | $1.6 \text{ V} \le \text{V}_{DD} < 1.8 \text{ V}$ | | | 10.0 | mA | | | | Total of all pins<br>(When duty = 70% <sup>Note 3</sup> ) | | | | 160.0 | mA | | | l <sub>OL2</sub> | Per pin for P20 and P21 | | | | 0.4 <sup>Note 2</sup> | mA | | | | Total of all pins<br>(When duty = 70% <sup>Note 3</sup> ) | $1.6~V \le V_{DD} \le 5.5~V$ | | | 0.8 | mA | **Notes 1**. Value of the current at which the device operation is guaranteed even if the current flows from an output pin to the Vss pin - 2. Do not exceed the total current value. - 3. Output current value under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = (IoL × 0.7)/(n × 0.01) <Example> Where n = 80% and IoL = 70.0 mA Total output current of pins = $(70.0 \times 0.7)/(80 \times 0.01) \approx 61.25$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------|-----------------|--------------------|------| | Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P22 to P27, P30 to P35, P40 to P47, P50 to P57, P70 to P77, P125 to P127, P130, P137 | Normal input buffer | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | > | | | V <sub>IH2</sub> | P03, P05, P06, P16, P17, P34, P43, P44, P46, P47, P53, P55 | TTL input buffer $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 2.2 | | V <sub>DD</sub> | V | | | | | TTL input buffer 3.3 V ≤ V <sub>DD</sub> < 4.0 V | 2.0 | | V <sub>DD</sub> | V | | | | | TTL input buffer 1.6 V ≤ V <sub>DD</sub> < 3.3 V | 1.5 | | $V_{DD}$ | V | | | V <sub>IH3</sub> | P20, P21 | | 0.7V <sub>DD</sub> | | $V_{DD}$ | V | | | V <sub>IH4</sub> | P60, P61 | 0.7V <sub>DD</sub> | | 6.0 | V | | | | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCLKS | 0.8V <sub>DD</sub> | | $V_{\text{DD}}$ | V | | | Input voltage, low | V <sub>IL1</sub> | P00 to P07, P10 to P17, P22 to P27, P30 to P35, P40 to P47, P50 to P57, P70 to P77, P125 to P127, P130, P137 | Normal input buffer | 0 | | 0.2V <sub>DD</sub> | < | | | V <sub>IL2</sub> | P03, P05, P06, P16, P17, P34, P43, P44, P46, P47, P53, P55 | TTL input buffer $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 0 | | 0.8 | V | | | | | TTL input buffer 3.3 V ≤ V <sub>DD</sub> < 4.0 V | 0 | | 0.5 | ٧ | | | | | TTL input buffer 1.6 V ≤ V <sub>DD</sub> < 3.3 V | 0 | | 0.32 | V | | | V <sub>IL3</sub> | P20, P21 | | 0 | | 0.3V <sub>DD</sub> | V | | | V <sub>IL4</sub> | P60, P61 | | 0 | | 0.3V <sub>DD</sub> | V | | | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCLKS | , RESET | 0 | | 0.2V <sub>DD</sub> | V | Caution The maximum value of V<sub>IH</sub> of pins P00, P04 to P07, P16, P17, P35, P42 to P44, P46, P47, P53 to P56, and P130 is V<sub>DD</sub>, even in the N-ch open-drain mode. $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------------------------|------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------|------|------|------| | Output voltage,<br>high | V <sub>OH1</sub> | P00 to P07, P10 to P17, P22 to P27, P30 to P35, P40 to P47, P50 to P57, | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OH1} = -10.0 \text{ mA}$ | V <sub>DD</sub> - 1.5 | | | V | | | | P70 to P77, P125 to P127, P130 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OH1} = -3.0 \text{ mA}$ | V <sub>DD</sub> - 0.7 | | | V | | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$I_{OH1} = -2.0 \text{ mA}$ | V <sub>DD</sub> - 0.6 | | | V | | | | | 1.8 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>Іон1 = $-1.5$ mA | V <sub>DD</sub> - 0.5 | | | V | | | | | $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OH1} = -1.0 \text{ mA}$ | V <sub>DD</sub> - 0.5 | | | V | | VoH2 | V <sub>OH2</sub> | P20 and P21 | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>I <sub>OH2</sub> = -100 $\mu$ A | V <sub>DD</sub> - 0.5 | | | V | | Output voltage, \ \ \ \ \ \ | V <sub>OL1</sub> | P00 to P07, P10 to P17, P22 to P27, P30 to P35, P40 to P47, P50 to P57, | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OL1} = 20 \text{ mA}$ | | | 1.3 | V | | | | | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OL1} = 8.5 \text{ mA}$ | | | 0.7 | V | | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$I_{OL1} = 3.0 \text{ mA}$ | | | 0.6 | V | | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OL1} = 1.5 \text{ mA}$ | | | 0.4 | V | | | | | $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OL1} = 0.6 \text{ mA}$ | | | 0.4 | V | | | | | $1.6 \text{ V} \le \text{V}_{DD} < 1.8 \text{ V},$ $I_{OL1} = 0.3 \text{ mA}$ | | | 0.4 | V | | | V <sub>OL2</sub> | P20 and P21 | $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$I_{OL2} = 400 \ \mu\text{A}$ | | | 0.4 | V | | | V <sub>OL3</sub> | P60 and P61 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OL3} = 15.0 \text{ mA}$ | | | 2.0 | V | | | | | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OL3} = 5.0 \text{ mA}$ | | | 0.4 | V | | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OL3} = 3.0 \text{ mA}$ | | | 0.4 | V | | | | | $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OL3} = 2.0 \text{ mA}$ | | | 0.4 | V | | | | | 1.6 V ≤ V <sub>DD</sub> < 1.8 V,<br>I <sub>OL3</sub> = 1.0 mA | | | 0.4 | V | Caution P00, P04 to P07, P16, P17, P35, P42 to P44, P46, P47, P53 to P56, and P130 do not output high level in N-ch open-drain mode. $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Cond | itions | | MIN. | TYP. | MAX. | Unit | |-----------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------------------------------------|------|------|------|------| | Input leakage current, high | Ішн1 | P00 to P07, P10 to P17,<br>P22 to P27, P30 to P35,<br>P40 to P47, P50 to P57,<br>P70 to P77, P125 to P127,<br>P130, P137 | V <sub>I</sub> = V <sub>DD</sub> | | | | 1 | μΑ | | | I <sub>LIH2</sub> | P20 and P21, RESET | VI = VDD | | | | 1 | μΑ | | | Ішнз | (X1, X2, XT1, XT2, EXCLK, and when extended to the state of | | In input port mode<br>and when external<br>clock is input | | | 1 | μА | | | | | | Resonator connected | | | 10 | μΑ | | Input leakage current, low | ILIL1 | P00 to P07, P10 to P17,<br>P22 to P27, P30 to P35,<br>P40 to P47, P50 to P57,<br>P70 to P77, P125 to P127,<br>P130, P137 | V <sub>I</sub> = V <sub>SS</sub> | | | -1 | μΑ | | | | I <sub>LIL2</sub> | P20 and P21, RESET | VI = VSS | | | | -1 | μΑ | | | ILIL3 | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) | Vı = Vss | In input port mode<br>and when external<br>clock is input | | | -1 | μΑ | | | | | | Resonator connected | | | -10 | μΑ | | On-chip pull-up | Ru <sub>1</sub> | P00 to P07, P10 to P17, | Vı = Vss | $2.4~\textrm{V} \leq \textrm{V}_\textrm{DD} < 5.5~\textrm{V}$ | 10 | 20 | 100 | kΩ | | resistance | | P22 to P27, P30 to P35,<br>P45 to P47, P50 to P57,<br>P70 to P77, P125 to P127,<br>P130 | | 1.6 V ≤ V <sub>DD</sub> < 2.4 V | 10 | 30 | 100 | kΩ | | | Ru <sub>2</sub> | P40 to P44 | VI = VSS | | 10 | 20 | 100 | kΩ | # 2.3.2 Supply current characteristics ## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ (1/2) | Parameter | Symbol | | | Conditions | | | MIN. | TYP. | MAX. | Unit | |-------------------------|------------------|-----------|-----------------------------------------------|------------------------------------------------------------------------|----------------------|-----------------------------------------|------|----------|------------|--------| | Supply | I <sub>DD1</sub> | Operating | HS (high- | f <sub>HOCO</sub> = 48 MHz <sup>Note 3</sup> , | Basic | V <sub>DD</sub> = 5.0 V | | 2.0 | | mA | | current <sup>Note</sup> | | mode | speed main)<br>mode <sup>Note 5</sup> | f <sub>IH</sub> = 24 MHz <sup>Note 3</sup> | operation | V <sub>DD</sub> = 3.0 V | | 2.0 | | mA | | | | | mode | | Normal | V <sub>DD</sub> = 5.0 V | | 3.8 | 6.5 | mA | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 3.8 | 6.5 | mA | | | | | | fHOCO = 24 MHz <sup>Note 3</sup> , | Basic | V <sub>DD</sub> = 5.0 V | | 1.7 | | mA | | | | | | f <sub>IH</sub> = 24 MHz <sup>Note 3</sup> | operation | V <sub>DD</sub> = 3.0 V | | 1.7 | | mA | | | | | | | Normal | V <sub>DD</sub> = 5.0 V | | 3.6 | 6.1 | mA | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 3.6 | 6.1 | mA | | | | | | f <sub>HOCO</sub> = 16 MHz <sup>Note 3</sup> , | Normal | V <sub>DD</sub> = 5.0 V | | 2.7 | 4.7 | mA | | | | | | f <sub>IH</sub> = 16 MHz <sup>Note 3</sup> | operation | V <sub>DD</sub> = 3.0 V | | 2.7 | 4.7 | mA | | | | | LS (low- | f <sub>HOCO</sub> = 8 MHz <sup>Note 3</sup> , | Normal | V <sub>DD</sub> = 3.0 V | | 1.2 | 2.1 | mA | | | | | speed main)<br>mode <sup>Note 5</sup> | f <sub>IH</sub> = 8 MHz <sup>Note 3</sup> | operation | V <sub>DD</sub> = 2.0 V | | 1.2 | 2.1 | mA | | | | | LV (low- | f <sub>HOCO</sub> = 4 MHz <sup>Note 3</sup> , | Normal | V <sub>DD</sub> = 3.0 V | | 1.2 | 1.8 | mA | | | | | voltage main)<br>mode <sup>Note 5</sup> | f <sub>IH</sub> = 4 MHz <sup>Note 3</sup> | operation | V <sub>DD</sub> = 2.0 V | | 1.2 | 1.8 | mA | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 3.0 | 5.1 | mA | | | | | speed main)<br>mode <sup>Note 5</sup> | $V_{DD} = 5.0 \text{ V}$ | operation | Resonator connection | | 3.2 | 5.2 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 2.9 | 5.1 | mA | | | | | | $V_{DD} = 3.0 \text{ V}$ | operation | Resonator connection | | 3.2 | 5.2 | mA | | | | | $f_{MX} = 16 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 2.5 | 4.4 | mA | | | | | | | V <sub>DD</sub> = 5.0 V | operation | Resonator connection | | 2.7 | 4.5 | mA | | | | | | $f_{MX} = 16 \text{ MHz}^{\text{Note 2}},$ | Nomal | Square wave input | | 2.5 | 4.4 | mA | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 2.7 | 4.5 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ $V_{DD} = 5.0 \text{ V}$ | Normal | Square wave input | | 1.9 | 3.0 | mA | | | | | | | operation | Resonator connection | | 1.9 | 3.0 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$<br>$V_{DD} = 3.0 \text{ V}$ | Normal | Square wave input | | 1.9 | 3.0 | mA | | | | | | | operation | Resonator connection | | 1.9 | 3.0 | mA | | | | | LS (low-<br>speed main) | $f_{MX} = 8 \text{ MHz}^{\text{Note 2}},$<br>$V_{DD} = 3.0 \text{ V}$ | Normal operation | Square wave input | | 1.1 | 2.0 | mA | | | | | mode <sup>Note 5</sup> | | · . | Resonator connection | | 1.1 | 2.0 | mA | | | | | | $f_{MX} = 8 \text{ MHz}^{\text{Note 2}},$<br>$V_{DD} = 2.0 \text{ V}$ | Normal operation | Square wave input | | 1.1 | 2.0 | mA | | | | | Cubauatana | | | Resonator connection | | 1.1 | 2.0 | mA<br> | | | | | Subsystem clock | $f_{SUB} = 32.768 \text{ kHz}^{Note}$ 4, | Normal operation | Square wave input Resonator connection | | 4.0 | 5.4<br>5.4 | μΑ | | | | | operation | T <sub>A</sub> = -40°C | · | Resortator conflection | | 4.3 | 5.4 | μΑ | | | | | | f <sub>SUB</sub> = 32.768 kHz Note | Normal | Square wave input | | 4.0 | 5.4 | μΑ | | | | | | <sup>4</sup> ,<br>T <sub>A</sub> = +25°C | operation | Resonator connection | | 4.3 | 5.4 | μΑ | | | | | | f <sub>SUB</sub> = 32.768 kHz <sup>Note</sup> | Normal | Square wave input | | 4.1 | 7.1 | μΑ | | | | | | <sup>4</sup> ,<br>T <sub>A</sub> = +50°C | operation | Resonator connection | | 4.4 | 7.1 | μΑ | | | | | f <sub>SUB</sub> = 32.768 kHz <sup>Note</sup> | Normal | Square wave input | | 4.3 | 8.7 | μΑ | | | | | | <sup>4</sup> ,<br>T <sub>A</sub> = +70°C | operation | Resonator connection | | 4.7 | 8.7 | μΑ | | | | | | | f <sub>SUB</sub> = 32.768 kHz <sup>Note</sup> | Normal | Square wave input | | 4.7 | 12.0 | μΑ | | | | | | <sup>4</sup> ,<br>T <sub>A</sub> = +85°C | operation | Resonator connection | | 5.2 | 12.0 | μΑ | | | <u> </u> | | | 1A .00 0 | <u> </u> | <u> </u> | | <u> </u> | | | (Notes and Remarks are listed on the next page.) - Notes 1. Total current flowing into V<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or V<sub>SS</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the LCD controller/driver, A/D converter, LVD circuit, comparator, I/O port, on-chip pull-up/pull-down resistors, and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When setting ultra-low power consumption oscillation (AMPHS1 = 1). The current flowing into the LCD controller/driver, 16-bit timer KB20, real-time clock 2, 12-bit interval timer, and watchdog timer is not included. - 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz}$ to 24 MHz $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V@1 MHz to 16 MHz}$ LS (low-speed main) mode: $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} \textcircled{2}1 \text{ MHz}$ to 8 MHz LV (low-voltage main) mode: $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} \textcircled{2}1 \text{ MHz}$ to 4 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fHoco: High-speed on-chip oscillator clock frequency (48 MHz max.) - 3. fil: High-speed on-chip oscillator clock frequency (24 MHz max.) - 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C ## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------------|-------------------------|------------------------|---------------------------------------------------|---------------------------------------------------|-------------------------|------|------|------|------| | Supply | I <sub>DD2</sub> Note 2 | HALT | HS (high-speed | f <sub>HOCO</sub> = 48 MHz <sup>Note 4</sup> , | V <sub>DD</sub> = 5.0 V | | 0.71 | 1.95 | mA | | current <sup>Note 1</sup> | | mode | main) mode <sup>Note</sup> | f <sub>IH</sub> = 24 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 3.0 V | | 0.71 | 1.95 | | | | | | | fHOCO = 24 MHzNote 4, | V <sub>DD</sub> = 5.0 V | | 0.49 | 1.64 | mA | | | | | | f <sub>IH</sub> = 24 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 3.0 V | | 0.49 | 1.64 | | | | | | | fHOCO = 16 MHz <sup>Note 4</sup> , | V <sub>DD</sub> = 5.0 V | | 0.43 | 1.11 | mA | | | | | | f <sub>IH</sub> = 16 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 3.0 V | | 0.43 | 1.11 | | | | | | LS (low-speed | fHOCO = 8 MHz Note 4, | V <sub>DD</sub> = 3.0 V | | 280 | 770 | μΑ | | | | | main) mode <sup>Note</sup> | f <sub>IH</sub> = 8 MHz Note 4 | V <sub>DD</sub> = 2.0 V | | 280 | 770 | | | | | | LV (low-voltage | f <sub>HOCO</sub> = 4 MHz <sup>Note 4</sup> , | V <sub>DD</sub> = 3.0 V | | 430 | 700 | μΑ | | | | | main) mode <sup>Note 7</sup> | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 2.0 V | | 430 | 700 | ,- | | | | | HS (high-speed | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input | | 0.31 | 1.42 | m/ | | | | | main) mode <sup>Note</sup> | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.48 | 1.42 | | | | | | | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input | | 0.29 | 1.42 | m/ | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.48 | 1.42 | | | | | | | f <sub>MX</sub> = 16 MHz <sup>Note 3</sup> , | Square wave input | | 0.26 | 0.86 | m/ | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.45 | 1.15 | | | | | | | f <sub>MX</sub> = 16 MHz <sup>Note 3</sup> , | Square wave input | | 0.25 | 0.86 | m/ | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.44 | 1.15 | | | | | | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> , | Square wave input | | 0.20 | 0.63 | m | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.28 | 0.71 | | | | | | | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> , | Square wave input | | 0.19 | 0.63 | m | | | | | LS | | $V_{DD} = 3.0 \text{ V}$ | Resonator connection | | 0.28 | 0.71 | | | | | | LS (low-speed main) mode <sup>Note 7</sup> | f <sub>MX</sub> = 8 MHz <sup>Note 3</sup> , | Square wave input | | 100 | 560 | μŀ | | | | | | $V_{DD}$ = 3.0 $V$ | Resonator connection | | 160 | 560 | | | | | | | f <sub>MX</sub> = 8 MHz <sup>Note 3</sup> , | Square wave input | | 100 | 560 | μŀ | | | | | | $V_{DD} = 2.0 \text{ V}$ | Resonator connection | | 160 | 560 | | | | | | Subsystem | f <sub>SUB</sub> = 32.768 kHz <sup>Note 5</sup> , | Square wave input | | 0.34 | 0.62 | μŀ | | | | | clock operation | T <sub>A</sub> = -40°C | Resonator connection | | 0.51 | 0.80 | | | | | | | f <sub>SUB</sub> = 32.768 kHz <sup>Note 5</sup> , | Square wave input | | 0.38 | 0.62 | μF | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.57 | 0.80 | | | | | | | f <sub>SUB</sub> = 32.768 kHz <sup>Note 5</sup> , | Square wave input | | 0.46 | 2.30 | μŀ | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.67 | 2.49 | | | | | | | f <sub>SUB</sub> = 32.768 kHz <sup>Note 5</sup> , | Square wave input | | 0.65 | 4.03 | μF | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 0.91 | 4.22 | | | | | | f <sub>SUB</sub> = 32.768 kHz <sup>Note 5</sup> , | Square wave input | | 1.00 | 8.04 | μP | | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.31 | 8.23 | | | | I <sub>DD3</sub> Note 6 | STOP | T <sub>A</sub> = -40°C | | | | 0.18 | 0.52 | μP | | | | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C | | | | 0.24 | 0.52 | | | | | | $T_A = +50$ °C $T_A = +70$ °C | | | | 0.33 | 2.21 | | | | | | | | | | 0.53 | 3.94 | _ | | | | | T <sub>A</sub> = +85°C | | | | 0.93 | 7.95 | | (Notes and Remarks are listed on the next page.) - Notes 1. Total current flowing into V<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or V<sub>SS</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the LCD controller/driver, A/D converter, LVD circuit, comparator, I/O port, on-chip pull-up/pull-down resistors, and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - 4. When high-speed system clock and subsystem clock are stopped. - 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the real-time clock 2 is included. However, not including the current flowing into the clock output/buzzer output, 12-bit interval timer, and watchdog timer. - **6.** Not including the current flowing into the real-time clock 2, clock output/buzzer output, 12-bit interval timer, and watchdog timer. - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: 2.7 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 24 MHz $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V@1 MHz}$ to 16 MHz LS (low-speed main) mode: $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} \textcircled{2}1 \text{ MHz to } 8 \text{ MHz}$ LV (low-voltage main) mode: $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} \textcircled{2}1 \text{ MHz to } 4 \text{ MHz}$ - 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fhoco: High-speed on-chip oscillator clock frequency (48 MHz max.) - 3. fil: High-speed on-chip oscillator clock frequency (24 MHz max.) - 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C ## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Condition | ns | | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------|-----------------------------------|-------------------------------------|--------------------------------------|----------------------------------|-----------------------------------------------------------------------------|------|------------|------------|----------| | Low-speed on-<br>chip oscillator<br>operating current | FIL Note 1 | | | | | | 0.20 | | μΑ | | RTC2 operating current | I <sub>RTC</sub> Notes 1, 2,<br>3 | f <sub>SUB</sub> = 32.768 kHz | | | | | 0.02 | | μΑ | | 12-bit interval timer operating current | I <sub>TMKA</sub> Notes 1, 2, | | | | | | 0.04 | | μΑ | | Watchdog timer operating current | Notes 1, 2, 5 | f∟ = 15 kHz | | | | | 0.22 | | μΑ | | A/D converter operating current | ADC Notes 1, 6 | When conversion at maximum speed | Normal mode | | $_{DD} = 5.0 \text{ V}$<br>= $V_{DD} = 3.0 \text{ V}$ | | 1.3<br>0.5 | 1.7<br>0.7 | mA<br>mA | | A/D converter reference voltage current | ADREFNote 1 | | 1 2 2 3 | | | | 75.0 | | μΑ | | Temperature sensor operating current | TMPS Note 1 | | | | | | 75.0 | | μΑ | | LVD operating current | <sub>LVD</sub> Notes 1, 7 | | | | | | 0.08 | | μΑ | | Comparator | ICMPNotes 1, 11 | V <sub>DD</sub> = 5.0 V, | Window mode | е | | | 12.5 | | μΑ | | operating current | | Regulator output | Comparator h | nigh-speed me | ode | | 6.5 | | μΑ | | | | voltage = 2.1 V | Comparator lo | ow-speed mo | de | | 1.7 | | μΑ | | | | V <sub>DD</sub> = 5.0 V, | | | | | | | μΑ | | | | Regulator output voltage = 1.8 V | Comparator h | nigh-speed me | ode | | 4.0 | | μΑ | | | | Voltage = 1.6 V | Comparator lo | ow-speed mo | de | | 1.3 | | μΑ | | Self-<br>programming<br>operating current | I <sub>FSP</sub> Notes 1, 9 | | | | | | 2.00 | 12.20 | mA | | BGO operating current | BGO <sup>Notes 1, 8</sup> | | | | | | 2.00 | 12.20 | mA | | SNOOZE | I <sub>SNOZ</sub> Note 1 | ADC operation | While the mod | de is shifting <sup>N</sup> | lote 10 | | 0.50 | 0.60 | mA | | operating current | | | During A/D co | - | • | | 1.20 | 1.44 | mA | | | | CSI/UART operation | | | | | 0.70 | 0.84 | mA | | LCD operating current | | External resistance division method | fLCD = fsuB<br>LCD clock =<br>128 Hz | 1/3 bias,<br>four time<br>slices | V <sub>DD</sub> = 5.0 V,<br>V <sub>L4</sub> = 5.0 V | | 0.04 | 0.20 | μΑ | | | I <sub>LCD2</sub> Note 1, 12 | Internal voltage boosting method | fLCD = fSUB<br>LCD clock =<br>128 Hz | 1/3 bias,<br>four time<br>slices | $V_{DD} = 3.0 \text{ V},$ $V_{L4} = 3.0 \text{ V}$ $(V_{LCD} = 04\text{H})$ | | 0.85 | 2.20 | μΑ | | | | | | | $V_{DD} = 5.0 \text{ V},$ $V_{L4} = 5.1 \text{ V}$ $(V_{LCD} = 12\text{H})$ | | 1.55 | 3.70 | μΑ | | | I <sub>LCD3</sub> Note 1, 12 | Capacitor split method | fLCD = fSUB<br>LCD clock =<br>128 Hz | 1/3 bias,<br>four time<br>slices | V <sub>DD</sub> = 3.0 V,<br>V <sub>L4</sub> = 3.0 V | | 0.20 | 0.50 | μА | (Notes and Remarks are listed on the next page.) #### Notes 1. Current flowing to VDD. - 2. When high speed on-chip oscillator and high-speed system clock are stopped. - 3. Current flowing only to the real-time clock 2 (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The value of the current for the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock 2 operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of real-time clock 2. - 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The value of the current for the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and ITMKA, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. - 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates. - **6.** Current flowing only to the A/D converter. The current value of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode. - 7. Current flowing only to the LVD circuit. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit operates. - 8. Current flowing only during data flash rewrite. - 9. Current flowing only during self programming. - 10. For shift time to the SNOOZE mode, see 21.3.3 SNOOZE mode in the RL78/L13 User's Manual. - **11.** Current flowing only to the comparator circuit. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ICMP when the comparator circuit operates. - 12. Current flowing only to the LCD controller/driver. The value of the current for the RL78 microcontrollers is the sum of the supply current (IDD1 or IDD2) and LCD operating current (ILCD1, ILCD2, or ILCD3), when the LCD controller/driver operates in operation mode or HALT mode. However, not including the current flowing into the LCD panel. Conditions of the TYP. value and MAX. value are as follows. - Setting 20 pins as the segment function and blinking all - Selecting fsuB for system clock when LCD clock = 128 Hz (LCDC0 = 07H) - Setting four time slices and 1/3 bias - **13.** Not including the current flowing into the external division resistor when using the external resistance division method. - Remarks 1. fil: Low-speed on-chip oscillator clock frequency - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 3. fclk: CPU/peripheral hardware clock frequency - **4.** The temperature condition for the TYP. value is $T_A = 25^{\circ}C$ . ## 2.4 AC Characteristics (TA = -40 to +85°C, 1.6 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Instruction cycle (minimum instruction execution time) | Тсу | Main system | HS (high-speed | 27 V < Vpp < 5.5 V | 0.0417 | | | | |--------------------------------------------------------|-----------------|-----------------------------------------------------------|----------------------------|--------------------------------------------------------------|-----------|------|------|--------------| | | | 1 1 (6 ) | | Z.1 V Z V DD Z J.J V | 0.0417 | | 1 | μs | | | | clock (fmain) | main) mode | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 0.0625 | | 1 | μs | | i | | operation | LS (low-speed main) mode | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0.125 | | 1 | μs | | | | | LV (low-voltage main) mode | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0.25 | | 1 | μs | | | | Subsystem clo | ock (fsuв) | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V | 28.5 | 30.5 | 31.3 | μs | | | | In the self | HS (high-speed | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 0.0417 | | 1 | μs | | | | programming mode | main) mode | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 0.0625 | | 1 | μs | | | | mode | LS (low-speed main) mode | $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 0.125 | | 1 | μs | | | | | LV (low-voltage main) mode | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0.25 | | 1 | μs | | External system clock | fex | 2.7 V ≤ V <sub>DD</sub> ≤ \$ | 5.5 V | | 1.0 | | 20.0 | MHz | | frequency | | 2.4 V ≤ V <sub>DD</sub> < 2 | 1.0 | | 16.0 | MHz | | | | | | 1.8 V ≤ V <sub>DD</sub> < 2 | 2.4 V | | 1.0 | | 8.0 | MHz | | | | 1.6 V ≤ V <sub>DD</sub> < | 1.8 V | | 1.0 | | 4.0 | MHz | | | fexs | | | 32 | | 35 | kHz | | | | texн, | $2.7 \text{ V} \leq V_{DD} \leq 3$ | 5.5 V | | 24 | | | ns | | high-level width, low-level width | <b>t</b> EXL | 2.4 V ≤ V <sub>DD</sub> < 2 | 2.7 V | | 30 | | | ns | | wiath | | $1.8 \text{ V} \leq \text{V}_{DD} < 2$ | 2.4 V | | 60 | | | ns | | | | $1.6 \text{ V} \leq \text{V}_{DD} < 1.6 \text{ V}$ | 1.8 V | | 120 | | | ns | | | texhs,<br>texhs | | | | 13.7 | | | μs | | | tтıн,<br>tтı∟ | | | | 1/fмск+10 | | | ns | | | fто | HS (high-speed main) mode 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | | | 12 | MHz | | TKBO01-0 to TKBO01-2 output frequency | | | | $2.7 \text{ V} \le V_{DD} \le 4.0 \text{ V}$ | | | 8 | MHz | | output frequency | | | | $2.4 \text{ V} \leq V_{DD} \leq 2.7 \text{ V}$ | | | 4 | MHz | | | | LV (low-voltag | e main) mode | $1.6~V \leq V_{DD} \leq 5.5~V$ | | | 2 | MHz | | | | LS (low-speed | l main) mode | $1.8~V \leq V_{DD} \leq 5.5~V$ | | | 4 | MHz | | PCLBUZ0, PCLBUZ1 output | <b>f</b> PCL | HS (high-spee | ed main) mode | $4.0 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}$ | | | 16 | MHz | | frequency | | | | 2.7 V ≤ V <sub>DD</sub> < 4.0 V | | | 8 | MHz | | | | | | $2.4 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | | | 4 | MHz | | | | LV (low-voltag | e main) mode | $1.8~V \leq V_{DD} \leq 5.5~V$ | | | 4 | MHz | | | | | | 1.6 V ≤ V <sub>DD</sub> < 1.8 V | | | 2 | MHz | | | | LS (low-speed | l main) mode | $1.8~V \leq V_{DD} \leq 5.5~V$ | | | 4 | MHz | | 1 | tinth,<br>tintl | INTP0 to INTF | P7 | $1.6~V \le V_{DD} \le 5.5~V$ | 1 | | | μs | | , , , | tkrh, tkrl | KR0 to KR7 | | $1.8~V \leq V_{DD} \leq 5.5~V$ | 250 | | | ns | | width, low-level width | | | | $1.6 \text{ V} \le \text{V}_{DD} \le 1.8 \text{ V}$ | 1 | | | μs | | IH-PWM output restart input high-level width | <b>t</b> ihr | INTP0 to INTF | 27 | | 2 | | | fclk | | TMKB2 forced output stop | tihr | INTP0 to INTF | 2 | | 2 | | | <b>f</b> clk | | input high-level width | | | | | | | | | (Note and Remark are listed on the next page.) **Note** Operation is not possible if 1.6 V $\leq$ V<sub>DD</sub> < 1.8 V in LV (low-voltage main) mode while the system is operating on the subsystem clock. Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn) m: Unit number (m = 0), n: Channel number (n = 0 to 7)) #### Minimum Instruction Execution Time during Main System Clock Operation - ---- When the high-speed on-chip oscillator clock is selected - --- During self programming - --- When high-speed system clock is selected Supply voltage VDD [V] ## **AC Timing Test Points** ## **External System Clock Timing** ## **TI/TO Timing** ## **Interrupt Request Input Timing** ## **Key Interrupt Input Timing** # **RESET** Input Timing ## 2.5 Peripheral Functions Characteristics ## **AC Timing Test Points** ## 2.5.1 Serial array unit ### (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | ` ` | HS (high-speed<br>main) Mode | | LS (low-speed main) Mode | | LV (low-voltage<br>main) Mode | | |-------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------|------|------------------------------|------|--------------------------|------|-------------------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate <sup>Note</sup> | | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | | fмск/6 | | fмск/6 | | fмск/6 | bps | | 1 | Theoretical value of the maximum transfer rate fMCK = fCLK Note 2 | | 4.0 | | 1.3 | | 0.6 | Mbps | | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V | | _ | | fмск/6 | | fмск/6 | bps | | | | Theoretical value of the maximum transfer rate<br>fmck = fcLk <sup>Note 2</sup> | | - | | 1.3 | | 0.6 | Mbps | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V | | _ | | _ | | fмск/6 | bps | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 2}$ | | - | | - | | 0.6 | Mbps | ## Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. 2. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 24 MHz (2.7 V $\leq$ VDD $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). **UART** mode connection diagram (during communication at same potential) ## UART mode bit width (during communication at same potential) (reference) Remarks 1. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3) 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) # (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Co | onditions | HS (high-<br>main) N | • | LS (low-s | • | LV (low-voltage main) Mode | | Unit | |--------------------------------|---------------|---------------------------------------------------|--------------------------------|-----------------------|------------|-----------------------|------------------------|----------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.$ | 5 V | 167 <sup>Note 1</sup> | | 500 <sup>Note 1</sup> | | 1000 <sup>Note 1</sup> | | ns | | | | 2.4 V ≤ V <sub>DD</sub> ≤ 5. | 5 V | 250 <sup>Note 1</sup> | | 500 <sup>Note 1</sup> | | 1000 <sup>Note 1</sup> | | ns | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 5. | 5 V | _ | | 500 <sup>Note 1</sup> | | 1000 <sup>Note 1</sup> | | ns | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 5. | _ | | _ | | 1000 <sup>Note 1</sup> | | ns | | | SCKp high-/low-level | <b>t</b> кн1, | $4.0 \text{ V} \leq V_{DD} \leq 5.$ | tkcy1/2-12 | | tkcy1/2-50 | | tkcy1/2-50 | | ns | | | width | <b>t</b> KL1 | $2.7 \text{ V} \leq V_{DD} \leq 5.$ | tkcy1/2-18 | | tkcy1/2-50 | | tkcy1/2-50 | | ns | | | | | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.$ | 5 V | tkcy1/2-38 | | tkcy1/2-50 | | tkcy1/2-50 | | ns | | | | $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.$ | 5 V | _ | | tkcy1/2-50 | | tkcy1/2-50 | | ns | | | | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.$ | 5 V | _ | | _ | | tkcy1/2-100 | | ns | | SIp setup time | tsıĸı | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.$ | 5 V | 44 | | 110 | | 110 | | ns | | (to SCKp↑) <sup>Note 2</sup> | | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.$ | 5 V | 75 | | 110 | | 110 | | ns | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 5. | 5 V | _ | | 110 | | 110 | | ns | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V | | _ | | _ | | 220 | | ns | | SIp hold time | <b>t</b> KSI1 | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.$ | 5 V | 19 | | 19 | | 19 | | ns | | (from SCKp↑) <sup>Note 3</sup> | | 1.8 V ≤ V <sub>DD</sub> ≤ 5. | 5 V | _ | | 19 | | 19 | | ns | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 5. | 5 V | _ | | _ | | 19 | | ns | | Delay time from | <b>t</b> KSO1 | C = 30 pF <sup>Note 5</sup> | $2.4~V \leq V_{DD} \leq 5.5~V$ | | 25 | | 25 | | 25 | ns | | SCKp↓ to | | | $1.8~V \leq V_{DD} \leq 5.5~V$ | | _ | | 25 | | 25 | ns | | SOp output <sup>Note 4</sup> | | | $1.6~V \leq V_{DD} \leq 5.5~V$ | | _ | | _ | | 25 | ns | Notes 1. The value must also be equal to or more than 2/fclk for CSI00 and equal to or more than 4/fclk for CSI10. - **2.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp $\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp $\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 5. C is the load capacitance of the SCKp and SOp output lines. Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). **Remarks 1.** p: CSI number (p = 00, 10), m: Unit number (m = 0), n: Channel number (n = 0, 2), g: PIM and POM numbers (g = 0, 1) 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 02)) # (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Con | ditions | ` • | h-speed<br>Mode | ` | v-speed<br>Mode | ` | -voltage<br>Mode | Unit | |---------------------------------------|------------------|---------------------------------------------|------------------------------------------------------------|-------------------|-----------------|------------|-----------------|------------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle | tkcy2 | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 | V fmck > 20 MHz | 8/fмск | | _ | | _ | | ns | | time <sup>Note 5</sup> | | | fмcк ≤ 20 MHz | 6/fмск | | 6/fмск | | 6/ƒмск | | ns | | | | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 | V f <sub>MCK</sub> > 16 MHz | 8/fмск | | _ | | _ | | ns | | | | | fmck ≤ 16 MHz | 6/fмск | | 6/fмск | | 6/ƒмск | | ns | | | | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 | V | 6/fмск<br>and 500 | | 6/ƒмск | | 6/ƒмск | | ns | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 | V | _ | | 6/ƒмск | | 6/ƒмск | | ns | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 | _ | | _ | | 6/ƒмск | | ns | | | lovol width | <b>t</b> кн2, | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ th | | | tkcy2/2-7 | | tkcy2/2-7 | | ns | | | t <sub>KL2</sub> | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5$ | V | tkcy2/2-8 | | tkcy2/2-8 | | tkcy2/2-8 | | ns | | | | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 | V | tkcy2/2-18 | | tkcy2/2-18 | | tkcy2/2-18 | | ns | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 | V | _ | | tkcy2/2-18 | | tkcy2/2-18 | | ns | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 | _ | | _ | | tkcy2/2-66 | | ns | | | SIp setup time | tsık2 | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5$ | V | 1/fmck+20 | | 1/fмск+30 | | 1/fмск+30 | | ns | | (to SCKp↑) <sup>Note 1</sup> | | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 | V | 1/fмск+30 | | 1/fмск+30 | | 1/fмск+30 | | ns | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 | V | _ | | 1/fмск+30 | | 1/fмск+30 | | ns | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 | V | _ | | _ | | 1/fмск+40 | | ns | | SIp hold time | tksi2 | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 | V | 1/fмск+31 | | 1/fмск+31 | | 1/fмск+31 | | ns | | (from<br>SCKp↑) <sup>Note 2</sup> | | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 | V | _ | | 1/fмск+31 | | 1/fмск+31 | | ns | | SCKp1)Mate2 | | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 | V | _ | | _ | | 1/fмск+250 | | ns | | Delay time from | tkso2 | C = 30 pF <sup>Note 4</sup> | $2.7~V \le V_{DD} \le 5.5~V$ | | 2/fмск+44 | | 2/fмск+110 | | 2/fмск+110 | ns | | SCKp↓ to SOp output <sup>Note 3</sup> | | | $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | | 2/fмск+75 | | 2/fмск+110 | | 2/fмск+110 | ns | | ουιρυι | | | $1.8~V \le V_{DD} \le 5.5~V$ | | _ | | 2/fмск+110 | | 2/fмск+110 | ns | | | | | $1.6~V \le V_{DD} \le 5.5~V$ | | _ | | _ | | 2/fмск+220 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - **2.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp $\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SOp output lines. - 5. Transfer rate in SNOOZE mode: MAX. 1 Mbps Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remarks 1.** p: CSI number (p = 00, 10), m: Unit number (m = 0), n: Channel number (n = 0, 2), g: PIM number (g = 0, 1) - 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 02)) #### CSI mode connection diagram (during communication at same potential) ## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 10) 2. m: Unit number, n: Channel number (mn = 00, 02) ### (4) During communication at same potential (simplified I<sup>2</sup>C mode) (Ta = -40 to +85°C, 1.6 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | | h-speed<br>Mode | - | v-speed<br>Mode | ` | -voltage<br>Mode | Unit | |-------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------|-----------------------------------------------|-----------------------|-----------------------------------------------|-----------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLr clock<br>frequency | fscL | $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | 1000 <sup>Note</sup> | | 400 <sup>Note 1</sup> | | 400 <sup>Note 1</sup> | kHz | | | | $ \begin{array}{c} 1.8 \; V \; (2.4 \; V^{\text{Note 3}}) \leq V_{\text{DD}} \leq 5.5 \; V, \\ C_{\text{b}} = 100 \; pF, \; R_{\text{b}} = 3 \; k\Omega \end{array} $ | | 400 <sup>Note 1</sup> | | 400 <sup>Note 1</sup> | | 400 <sup>Note 1</sup> | kHz | | | | $\begin{array}{l} 1.8 \; V \; (2.4 \; V^{\text{Note 3}}) \leq V_{\text{DD}} < 2.7 \; V, \\ C_{\text{b}} = 100 \; pF, \; R_{\text{b}} = 5 \; k\Omega \end{array}$ | | 300 <sup>Note 1</sup> | | 300 <sup>Note 1</sup> | | 300 <sup>Note 1</sup> | kHz | | | | 1.6 V $\leq$ V <sub>DD</sub> $<$ 1.8 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ | | _ | | - | | 250 <sup>Note 1</sup> | kHz | | Hold time when SCLr = "L" | tLOW | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 475 | | 1150 | | 1150 | | ns | | | | $\begin{array}{l} 1.8 \; V \; (2.4 \; V^{\text{Note 3}}) \leq V_{\text{DD}} \leq 5.5 \; V, \\ C_{\text{b}} = 100 \; pF, \; R_{\text{b}} = 3 \; k\Omega \end{array}$ | 1150 | | 1150 | | 1150 | | ns | | | | $\begin{array}{l} 1.8 \; V \; (2.4 \; V^{\text{Note 3}}) \leq V_{\text{DD}} < 2.7 \; V, \\ C_{\text{b}} = 100 \; pF, \; R_{\text{b}} = 5 \; k\Omega \end{array}$ | 1550 | | 1550 | | 1550 | | ns | | | | 1.6 V $\leq$ V <sub>DD</sub> $<$ 1.8 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ | _ | | _ | | 1850 | | ns | | Hold time when SCLr = "H" | <b>t</b> HIGH | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 475 | | 1150 | | 1150 | | ns | | | | | 1150 | | 1150 | | 1150 | | ns | | | | | 1550 | | 1550 | | 1550 | | ns | | | | 1.6 V $\leq$ V <sub>DD</sub> $<$ 1.8 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ | _ | | _ | | 1850 | | ns | | Data setup time (reception) | tsu:dat | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 1/f <sub>MCK</sub> +<br>85 <sup>Note 2</sup> | | 1/f <sub>MCK</sub> +<br>145 <sup>Note 2</sup> | | 1/f <sub>MCK</sub> +<br>145 <sup>Note 2</sup> | | ns | | | | $\begin{array}{l} 1.8 \; V \; (2.4 \; V^{\text{Note 3}}) \leq V_{\text{DD}} \leq 5.5 \; V, \\ C_{\text{b}} = 100 \; pF, \; R_{\text{b}} = 3 \; k\Omega \end{array}$ | 1/f <sub>MCK</sub> +<br>145 <sup>Note 2</sup> | | 1/f <sub>MCK</sub> +<br>145 <sup>Note 2</sup> | | 1/f <sub>MCK</sub> +<br>145 <sup>Note 2</sup> | | ns | | | | $\begin{array}{l} 1.8 \; V \; (2.4 \; V^{\text{Note 3}}) \leq V_{\text{DD}} < 2.7 \; V, \\ C_{\text{b}} = 100 \; pF, \; R_{\text{b}} = 5 \; k\Omega \end{array}$ | 1/f <sub>MCK</sub> +<br>230 <sup>Note 2</sup> | | 1/f <sub>MCK</sub> +<br>230 <sup>Note 2</sup> | | 1/f <sub>MCK</sub> +<br>230 <sup>Note 2</sup> | | ns | | | | 1.6 V $\leq$ V <sub>DD</sub> $<$ 1.8 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ | _ | | _ | | 1/f <sub>MCK</sub> +<br>290 <sup>Note 2</sup> | | ns | | Data hold time (transmission) | thd:dat | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 0 | 305 | 0 | 305 | 0 | 305 | ns | | | | $ \begin{array}{c} 1.8 \; V \; (2.4 \; V^{\text{Note 3}}) \leq V_{\text{DD}} \leq 5.5 \; V, \\ C_{\text{b}} = 100 \; pF, \; R_{\text{b}} = 3 \; k\Omega \end{array} $ | 0 | 355 | 0 | 355 | 0 | 355 | ns | | | | $\begin{array}{c} 1.8 \; V \; (2.4 \; V^{\text{Note 3}}) \leq V_{\text{DD}} < 2.7 \; V, \\ C_{\text{b}} = 100 \; pF, \; R_{\text{b}} = 5 \; k\Omega \end{array}$ | 0 | 405 | 0 | 405 | 0 | 405 | ns | | | | 1.6 V $\leq$ V <sub>DD</sub> < 1.8 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ | - | _ | - | - | 0 | 405 | ns | (Notes, Caution, and Remarks are listed on the next page.) - Notes 1. The value must also be equal to or less than fmck/4. - 2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H". - 3. Condition in the HS (high-speed main) mode Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential) Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) - **Remarks 1.** $R_b[\Omega]$ : Communication line (SDAr) pull-up resistance, $C_b[F]$ : Communication line (SDAr, SCLr) load capacitance - 2. r: IIC number (r = 00, 10), g: PIM and POM number (g = 0, 1) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0), n: Channel number (n = 0-3), mn = 00-03, 10-13) <R> ## (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | | | Conditions | | h-speed<br>Mode | | v-speed<br>Mode | ` | -voltage<br>Mode | Unit | |---------------|--------|-----------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|------|-----------------------------|------|-----------------------------|------| | | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate | | Reception | $2.7~V \leq V_b \leq 4.0~V$ | | | fmck/6 <sup>Note</sup> | | fмск/6 <sup>Note</sup><br>1 | | fмск/6 <sup>Note</sup><br>1 | bps | | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 3}$ | | 4.0 | | 1.3 | | 0.6 | Mbps | | | | | | $V \le V_{DD} < 4.0 \text{ V},$<br>$V \le V_{b} \le 2.7 \text{ V}$ | | fmck/6 <sup>Note</sup> | | fмск/6 <sup>Note</sup><br>1 | | fмск/6 <sup>Note</sup><br>1 | bps | | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note \ 3}$ | | 4.0 | | 1.3 | | 0.6 | Mbps | | | | | V, | $3 \text{ V } (2.4 \text{ V}^{\text{Note 4}}) \le \text{V}_{\text{DD}} < 3.3$<br>$3 \text{ V } \le \text{V}_{\text{b}} \le 2.0 \text{ V}$ | | fMCK/6<br>Note s1, 2 | | fMCK/6<br>Notes 1, 2 | | fMCK/6<br>Notes 1, 2 | bps | | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note \ 3}$ | | 4.0 | | 1.3 | | 0.6 | Mbps | Notes 1. Transfer rate in SNOOZE mode is 4800 bps only. 2. Use it with $V_{DD} \ge V_b$ . 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 24 MHz (2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ VDD $\leq$ 5.5 V) 4. Condition in the HS (high-speed main) mode Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vpd tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For Vih and Vil, see the DC characteristics with TTL input buffer selected. Remarks 1. V<sub>b</sub>[V]: Communication line voltage - 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) ## (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | ` • | h-speed<br>Mode | LS (low-speed main) Mode | | LV (low-voltage main) Mode | | Unit | |---------------|--------|------------------|------------------------------------------------------------------------------------------------------------------------|------|------------------------|--------------------------|------------------------|----------------------------|------------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate | | Trans<br>mission | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V}$ | | Note 1 | | Note 1 | | Note 1 | bps | | | | | Theoretical value of the maximum transfer rate $(C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V})$ | | 2.8 <sup>Note 2</sup> | | 2.8 <sup>Note 2</sup> | | 2.8 <sup>Note 2</sup> | Mbps | | | | | 2.7 V ≤ V <sub>DD</sub> < 4.0 V,<br>2.3 V ≤ V <sub>b</sub> ≤ 2.7 V | | Note 3 | | Note 3 | | Note 3 | bps | | | | | Theoretical value of the maximum transfer rate $(C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3 \text{ V})$ | | 1.2 <sup>Note 4</sup> | | 1.2 <sup>Note 4</sup> | | 1.2 <sup>Note 4</sup> | Mbps | | | | | | | Notes<br>5, 6 | | Notes<br>5, 6 | | Notes<br>5, 6 | bps | | | | | Theoretical value of the maximum transfer rate $(C_b = 50 \text{ pF}, R_b = 5.5 \text{ k}\Omega, V_b = 1.6 \text{ V})$ | | 0.43 <sup>Note 7</sup> | | 0.43 <sup>Note 7</sup> | | 0.43 <sup>Note 7</sup> | Mbps | **Notes 1.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 4.0 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V and 2.7 V $\leq$ V<sub>b</sub> $\leq$ 4.0 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **2.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 1** above to calculate the maximum transfer rate under conditions of the customer. - 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ VDD < 4.0 V and 2.3 V $\leq$ Vb $\leq$ 2.7 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$ [bps] Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 3** above to calculate the maximum transfer rate under conditions of the customer. - 5. Use it with $V_{DD} \ge V_b$ . **Notes 6.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 1.8 V (2.4 $V^{Note~8}$ ) $\leq$ $V_{DD}$ < 3.3 V and 1.6 V $\leq$ $V_{b}$ $\leq$ 2.0 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times ln (1 - \frac{1.5}{V_b})\} \times 3} [bps]$$ Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 6** above to calculate the maximum transfer rate under conditions of the customer. - 8. Condition in the HS (high-speed main) mode Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected. **UART** mode connection diagram (during communication at different potential) #### UART mode bit width (during communication at different potential) (reference) - Remarks 1. $R_b[\Omega]$ : Communication line (TxDq) pull-up resistance, $C_b[F]$ : Communication line (TxDq) load capacitance, $V_b[V]$ : Communication line voltage - 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) ## (6) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | HS (high | h-speed<br>Mode | , | /-speed<br>Mode | , | -voltage<br>Mode | Unit | |------------------------------------------------|---------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|------------------|-----------------|---------------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tксү1 | tkcy1 ≥ 2/fcLk | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, $ $ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 20 \ pF, \ R_b = 1.4 \ k\Omega $ | 200 | | 1150 | | 1150 | | ns | | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, \\ C_{b} = 20 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega $ | 300 | | 1150 | | 1150 | | ns | | SCKp high-level width | <b>t</b> кн1 | $4.0 \text{ V} \le \text{V}_{DD} \le 5$<br>$C_b = 20 \text{ pF}, R_b = 100 \text{ pF}$ | .5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, = 1.4 kΩ | tkcy1/2 – 50 | | tксү1/2 — 50 | | txcy1/2 - 50 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.$<br>$C_b = 20 \text{ pF}, R_b = 1.$ | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>= 2.7 kΩ | tkcy1/2 - 120 | | tксү1/2 —<br>120 | | tkcy1/2 - 120 | | ns | | SCKp low-level width | <b>t</b> KL1 | $4.0 \text{ V} \le \text{V}_{DD} \le 5$<br>$C_b = 20 \text{ pF}, R_b = 100 \text{ pF}$ | .5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, = 1.4 kΩ | tkcy1/2 – | | tксү1/2 —<br>50 | | tксү1/2 — 50 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.$<br>$C_b = 20 \text{ pF}, R_b = 1.$ | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>= 2.7 kΩ | tkcy1/2 – 10 | | tксү1/2 —<br>50 | | tксү1/2 — 50 | | ns | | SIp setup time<br>(to SCKp↑) <sup>Note 1</sup> | tsıĸı | $4.0 \text{ V} \le \text{V}_{DD} \le 5$<br>$C_b = 20 \text{ pF}, R_b = 100 \text{ pF}$ | .5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V,<br>= 1.4 kΩ | 58 | | 479 | | 479 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.$<br>$C_b = 20 \text{ pF}, R_b = 1.$ | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>= 2.7 kΩ | 121 | | 479 | | 479 | | ns | | SIp hold time<br>(from SCKp↑) <sup>Note</sup> | tksi1 | $4.0 \text{ V} \le \text{V}_{DD} \le 5$<br>$C_b = 20 \text{ pF}, R_b = 100 \text{ pF}$ | .5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V,<br>= 1.4 kΩ | 10 | | 10 | | 10 | | ns | | 1 | | $2.7 \text{ V} \le \text{V}_{DD} < 4.$<br>$C_b = 20 \text{ pF}, R_b = 1.$ | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>= 2.7 kΩ | 10 | | 10 | | 10 | | ns | | Delay time from SCKp↓ to | tkso1 | $4.0 \text{ V} \le \text{V}_{DD} \le 5$<br>$C_b = 20 \text{ pF}, R_b = 100 \text{ pF}$ | .5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, = 1.4 kΩ | | 60 | | 60 | | 60 | ns | | SOp output <sup>Note 1</sup> | | $2.7 \text{ V} \le \text{V}_{DD} < 4.$<br>$C_b = 20 \text{ pF}, R_b = 1.$ | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>= 2.7 kΩ | | 130 | | 130 | | 130 | ns | | SIp setup time<br>(to SCKp↓) <sup>Note 2</sup> | tsıĸ1 | $4.0 \text{ V} \le \text{V}_{DD} \le 5$<br>$C_b = 20 \text{ pF}, R_b = 100 \text{ pF}$ | .5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, = 1.4 kΩ | 23 | | 110 | | 110 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.$<br>$C_b = 20 \text{ pF}, R_b = 1.$ | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>= 2.7 kΩ | 33 | | 110 | | 110 | | ns | | SIp hold time<br>(from SCKp↓) <sup>Note</sup> | <b>t</b> KSI1 | $4.0 \text{ V} \le \text{V}_{DD} \le 5$<br>$C_b = 20 \text{ pF}, R_b = 100 \text{ pF}$ | .5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, = 1.4 kΩ | 10 | | 10 | | 10 | | ns | | 2 | | 2.7 V ≤ V <sub>DD</sub> < 4.<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>= 2.7 kΩ | 10 | | 10 | | 10 | | ns | | Delay time from SCKp↑ to | tkso1 | $4.0 \text{ V} \le \text{V}_{DD} \le 5$<br>$C_b = 20 \text{ pF}, R_b = 100 \text{ pF}$ | .5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V,<br>= 1.4 kΩ | | 10 | | 10 | | 10 | ns | | SOp output <sup>Note 2</sup> | | 2.7 V ≤ V <sub>DD</sub> < 4.<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>= 2.7 kΩ | | 10 | | 10 | | 10 | ns | (Notes, Caution and Remarks are listed on the next page.) - Notes 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. - 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - **Remarks 1.** R<sub>b</sub>[ $\Omega$ ]: Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage - 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),g: PIM and POM number (g = 1) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00)) - 4. This specification is valid only when CSI00's peripheral I/O redirect function is not used. RENESAS ## (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (1/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | bol Conditions | | HS (high | • | , | /-speed<br>Mode | , | -voltage<br>Mode | Unit | |------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------------------|-----------------|------------------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fcLk | $4.0 \ V \leq V_{DD} \leq 5.5 \ V,$ $2.7 \ V \leq V_b \leq 4.0 \ V,$ $C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega$ | 300 | | 1150 | | 1150 | | ns | | | | | $\begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \\ 2.3 \ V &\leq V_{b} \leq 2.7 \ V, \\ C_{b} &= 30 \ pF, \ R_{b} = 2.7 \ k\Omega \end{split}$ | 500 | | 1150 | | 1150 | | ns | | | | | $\begin{array}{l} 1.8 \; V \; (2.4 \; V^{\text{Note 1}}) \leq V_{\text{DD}} < 3.3 \\ V, \\ 1.6 \; V \leq V_{\text{b}} \leq 1.8 \; V^{\text{Note 2}}, \\ C_{\text{b}} = 30 \; \text{pF}, \; R_{\text{b}} = 5.5 \; \text{k}\Omega \end{array}$ | 1150 | | 1150 | | 1150 | | ns | | SCKp high-level width | <b>t</b> кн1 | $4.0 \text{ V} \le \text{V}_{DD} \le$<br>$C_b = 30 \text{ pF, R}$ | 5.5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V,<br>b = 1.4 k $\Omega$ | tkcy1/2 – 75 | | tkcy1/2 - 75 | | tксү1/2 —<br>75 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF, R}$ | $4.0 \text{ V}, 2.3 \text{ V} \leq \text{V}_\text{b} \leq 2.7 \text{ V},$ $_\text{b} = 2.7 \text{ k}\Omega$ | tkcy1/2 –<br>170 | | txcy1/2 —<br>170 | | tксү1/2 —<br>170 | | ns | | | | $1.8 \text{ V} (2.4 \text{ V}^{No})$<br>$1.6 \text{ V} \le \text{V}_b \le 2$<br>$C_b = 30 \text{ pF}, \text{ R}$ | • | tксү1/2 —<br>458 | | tkcy1/2 -<br>458 | | tксү1/2 –<br>458 | | ns | | SCKp low-level width | t <sub>KL1</sub> | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF, R}$ | $5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$ $_b = 1.4 \text{ k}Ω$ | tkcy1/2 – 12 | | tксү1/2 — 50 | | tксү1/2 — 50 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF, R}$ | 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br><sub>b</sub> = 2.7 kΩ | tkcy1/2 - | | tксү1/2 —<br>50 | | txcy1/2 - 50 | | ns | | | | 1.8 V (2.4 V <sup>No</sup> 1.6 V $\leq$ V <sub>b</sub> $\leq$ 2 C <sub>b</sub> = 30 pF, R | · | tксү1/2 —<br>50 | | tkcy1/2 - 50 | | tkcy1/2 - 50 | | ns | | SIp setup time<br>(to SCKp↑) <sup>Note 3</sup> | tsıĸı | $4.0 \text{ V} \le \text{V}_{DD} \le$<br>$C_b = 30 \text{ pF}, \text{ R}$ | $5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$ $_{b}$ = 1.4 kΩ | 81 | | 479 | | 479 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF, R}$ | 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br><sub>b</sub> = 2.7 kΩ | 177 | | 479 | | 479 | | ns | | | | 1.8 V (2.4 V <sup>No</sup> 1.6 V $\leq$ V <sub>b</sub> $\leq$ 2 C <sub>b</sub> = 30 pF, R | * | 479 | | 479 | | 479 | | ns | | SIp hold time<br>(from SCKp↑) <sup>Note</sup> | tksi1 | $4.0 \text{ V} \le \text{V}_{DD} \le$<br>$C_b = 30 \text{ pF, R}$ | $5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ $\text{V}_{\text{b}} = 1.4 \text{ k}\Omega$ | 19 | | 19 | | 19 | | ns | | 3 | | $2.7 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ R}$ | 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>l <sub>b</sub> = 2.7 kΩ | 19 | | 19 | | 19 | | ns | | | | 1.8 V (2.4 V <sup>NO</sup><br>1.6 V $\leq$ V <sub>b</sub> $\leq$ 2<br>C <sub>b</sub> = 30 pF, R | | 19 | | 19 | | 19 | | ns | | Delay time from SCKp↓ to | tkso1 | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF, R}$ | $5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$ $_b = 1.4 \text{ k}Ω$ | | 100 | | 100 | | 100 | ns | | SOp output <sup>Note 3</sup> | | $2.7 \text{ V} \le \text{V}_{DD} < C_b = 30 \text{ pF, R}$ | $4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$ $_b = 2.7 \text{ k}Ω$ | | 195 | | 195 | | 195 | ns | | | | 1.8 V (2.4 V <sup>NO</sup><br>1.6 V $\leq$ V <sub>b</sub> $\leq$ 2<br>C <sub>b</sub> = 30 pF, R | | | 483 | | 483 | | 483 | ns | (Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.) ## (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | ` ` | h-speed<br>Mode | ` | /-speed<br>Mode | | -voltage<br>Mode | Unit | |------------------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SIp setup time<br>(to SCKp↓) <sup>Note 4</sup> | tsıĸ1 | $ 4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \ 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, $ $ C_{\text{b}} = 30 \text{ pF}, \ R_{\text{b}} = 1.4 \text{ k}\Omega $ | 44 | | 110 | | 110 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, $ $ C_{\text{b}} = 30 \text{ pF}, \ R_{\text{b}} = 2.7 \text{ k}\Omega $ | 44 | | 110 | | 110 | | ns | | | | $\begin{split} &1.8 \text{ V } (2.4 \text{ V}^{\text{Note 1}}) \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}^{\text{Note 2}}, \\ &C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega \end{split}$ | 110 | | 110 | | 110 | | ns | | SIp hold time<br>(from SCKp↓) <sup>Note</sup> | <b>t</b> KSI1 | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 19 | | 19 | | 19 | | ns | | 4 | | $ 2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, $ $ C_{\text{b}} = 30 \text{ pF}, \ R_{\text{b}} = 2.7 \text{ k}\Omega $ | 19 | | 19 | | 19 | | ns | | | | $\begin{split} &1.8 \text{ V } (2.4 \text{ V}^{\text{Note 1}}) \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}^{\text{Note 2}}, \\ &C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega \end{split}$ | 19 | | 19 | | 19 | | ns | | Delay time from SCKp↑ to | tkso1 | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | | 25 | | 25 | | 25 | ns | | SOp output <sup>Note 4</sup> | | $ 2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, $ $ C_{\text{b}} = 30 \text{ pF}, \ R_{\text{b}} = 2.7 \text{ k}\Omega $ | | 25 | | 25 | | 25 | ns | | | | $\begin{split} &1.8 \text{ V } (2.4 \text{ V}^{\text{Note 1}}) \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}^{\text{Note 2}}, \\ &C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega \end{split}$ | | 25 | | 25 | | 25 | ns | Notes 1. Condition in HS (high-speed main) mode - 2. Use it with $V_{DD} \ge V_b$ . - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. - **4.** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VH and VIL, see the DC characteristics with TTL input buffer selected. #### CSI mode connection diagram (during communication at different potential) ## CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** R<sub>b</sub>[Ω]: Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage - 2. p: CSI number (p = 00, 10), m: Unit number, n: Channel number (mn = 00, 02), g: PIM and POM number (g = 0, 1) - fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00) ## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | | h-speed<br>Mode | LS (low<br>main) | r-speed<br>Mode | LV (low-<br>main) | - | Unit | |------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------|-----------------|------------------------------|-----------------|----------------------|-----------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle | tkcy2 | $4.0 \text{ V} \le V_{DD} \le 5.5 \text{ V},$ | 20 MHz < fмск | 12/fмск | | _ | | _ | | ns | | time <sup>Note 1</sup> | | 2.7 V ≤ V <sub>b</sub> ≤ | 8 MHz < f <sub>MCK</sub> ≤ 20 MHz | 10/fмск | | - | | _ | | ns | | | | 4.0 V | 4 MHz < fмcк ≤ 8 MHz | 8/fмск | | 16/fмск | | _ | | ns | | | | | fмcк ≤ 4 MHz | 6/fмск | | 10/fмск | | 10/fмск | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 4.0 \text{ V},$ | 20 MHz < fmck | <b>16/f</b> мск | | _ | | _ | | ns | | | | $2.3~V \leq V_b \leq$ | 16 MHz < fмск ≤ 20 MHz | 14/fмск | | _ | | _ | | ns | | | | 2.7 V | 8 MHz < fмcк ≤ 16 MHz | 12/fмск | | _ | | _ | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 8/fмск | | 16/fмск | | _ | | ns | | | | | fмcк ≤ 4 MHz | 6/fмск | | 10/fмск | | 10/fмск | | ns | | | | 1.8 V (2.4 V <sup>Note 2</sup> ) ≤ | 20 MHz < fmck | 36/fмск | | - | | - | | ns | | | | $V_{DD} < 3.3 V$ , | 16 MHz < fмск ≤ 20 MHz | 32/fмск | | - | | _ | | ns | | | | $1.6 \text{ V} \leq \text{V}_b \leq$ $2.0 \text{ V}^{\text{Note 3}}$ | 8 MHz < fмcк ≤ 16 MHz | 26/fмск | | _ | | _ | | ns | | | | 2.0 V | 4 MHz < fмcк ≤ 8 MHz | <b>16/f</b> мск | | 16/fмск | | _ | | ns | | | | | fмcк ≤ 4 MHz | 10/fмск | | 10/fмск | | 10/fмск | | ns | | SCKp high- | <b>t</b> кн2, | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ | 2.7 V ≤ V <sub>b</sub> ≤ 4.0 V | tkcy2/2 | | tkcy2/2 | | tkcy2/2 | | ns | | /low-level width | t <sub>KL2</sub> | | | - 12 | | - 50 | | - 50 | | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V},$ | $2.3 \text{ V} \le V_b \le 2.7 \text{ V}$ | tксү2/2<br>- 18 | | tксү2/2<br>- 50 | | tkcy2/2<br>- 50 | | ns | | | | $1.8 \text{ V } (2.4 \text{ V}^{\text{Note 2}}) \le V$<br>$1.6 \text{ V} \le V_b \le 2.0 \text{ V}^{\text{Note}}$ | | tксү2/2<br>- 50 | | t <sub>KCY2</sub> /2<br>- 50 | | t <sub>KCY2</sub> /2 | | ns | | SIp setup time<br>(to SCKp↑) <sup>Note 4</sup> | tsık2 | $4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V},$ | | 1/fмcк<br>+ 20 | | 1/fмск<br>+ 30 | | 1/fмcк<br>+ 30 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V},$ | $2.3~V \leq V_b \leq 2.7~V$ | 1/fмcк<br>+ 20 | | 1/fмcк<br>+ 30 | | 1/fмcк<br>+ 30 | | ns | | | | $\begin{array}{c} 1.8 \ V \ (2.4 \ V^{\text{Note 2}}) \leq V \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note}} \end{array}$ | | 1/fмcк<br>+ 30 | | 1/fмск<br>+ 30 | | 1/fмcк<br>+ 30 | | ns | | SIp hold time (from | tksi2 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ | $2.7 \text{ V} \le V_b \le 4.0 \text{ V}$ | 1/fмск<br>+ 31 | | 1/fмск<br>+ 31 | | 1/fмск<br>+ 31 | | ns | | SCKp↑) <sup>Note 5</sup> | | 2.7 V ≤ V <sub>DD</sub> < 4.0 V, | $2.3~V \leq V_b \leq 2.7~V$ | 1/fмск<br>+ 31 | | 1/fмск<br>+ 31 | | 1/fмск<br>+ 31 | | ns | | | | $1.8 \text{ V } (2.4 \text{ V}^{\text{Note 2}}) \le V$<br>$1.6 \text{ V} \le V_b \le 2.0 \text{ V}^{\text{Note}}$ | | 1/fмск<br>+ 31 | | 1/fмск<br>+ 31 | | 1/fмск<br>+ 31 | | ns | | Delay time<br>from SCKp↓ to | <b>t</b> KSO2 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $C_b = 30 \text{ pF}, R_b = 1.4$ | • | | 2/fмск<br>+ 120 | | 2/fмск<br>+ 573 | | 2/fмск<br>+ 573 | ns | | SOp output <sup>Note 6</sup> | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V},$ $C_b = 30 \text{ pF}, R_b = 2.7$ | , | | 2/fмск<br>+ 214 | | 2/fмск<br>+ 573 | | 2/fмск<br>+ 573 | ns | | | | $\begin{array}{c} 1.8 \; V \; (2.4 \; V^{\text{Note 2}}) \leq V \\ 1.6 \; V \leq V_b \leq 2.0 \; V^{\text{Note}} \\ C_b = 30 \; pF, \; R_b = 5.5 \end{array}$ | ÷ 3 <sub>,</sub> | | 2/fмск<br>+ 573 | | 2/fмск<br>+ 573 | | 2/fмск<br>+ 573 | ns | (Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.) - Notes 1. Transfer rate in SNOOZE mode: MAX. 1 Mbps - 2. Condition in HS (high-speed main) mode - 3. Use it with $V_{DD} \ge V_b$ . - **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - **5.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - **6.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Caution Select the TTL input buffer for the SIp pin and SCKp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. CSI mode connection diagram (during communication at different potential) ## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** $R_b[\Omega]$ : Communication line (SOp) pull-up resistance, $C_b[F]$ : Communication line (SOp) load capacitance, $V_b[V]$ : Communication line voltage - 2. p: CSI number (p = 00, 10), m: Unit number, n: Channel number (mn = 00, 02), g: PIM and POM number (g = 0, 1) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn) m: Unit number, n: Channel number (mn = 00, 02)) ## (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (1/2) (T<sub>A</sub> = -40 to +85°C, 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | | h-speed<br>Mode | | v-speed<br>Mode | , | v-voltage<br>) Mode | Unit | |---------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|-----------------------|------|-----------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLr clock<br>frequency | fscL | $\begin{aligned} 4.0 & \ V \leq V_{DD} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | | 1000 <sup>Note</sup> | | 300 <sup>Note 1</sup> | | 300 <sup>Note 1</sup> | kHz | | | | $\begin{split} 2.7 & \ V \le V_{DD} < 4.0 \ V, \\ 2.3 & \ V \le V_b \le 2.7 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | | 1000 <sup>Note</sup> | | 300 <sup>Note 1</sup> | | 300 <sup>Note 1</sup> | kHz | | | | $\begin{aligned} 4.0 & \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ \text{C}_{\text{b}} &= 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | | 400 <sup>Note 1</sup> | | 300 <sup>Note 1</sup> | | 300 <sup>Note 1</sup> | kHz | | | | $ 2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}, \\ 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}, \\ C_{b} = 100 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega $ | | 400 <sup>Note 1</sup> | | 300 <sup>Note 1</sup> | | 300 <sup>Note 1</sup> | kHz | | | | $\begin{aligned} &1.8 \text{ V } (2.4 \text{ V}^{\text{Note 2}}) \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}^{\text{Note 3}}, \\ &\text{C}_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned}$ | | 300 <sup>Note 1</sup> | | 300 <sup>Note 1</sup> | | 300 <sup>Note 1</sup> | kHz | | Hold time when SCLr = "L" | tLOW | $\begin{aligned} 4.0 & \ V \le V_{DD} \le 5.5 \ V, \\ 2.7 & \ V \le V_b \le 4.0 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | 475 | | 1550 | | 1550 | | ns | | | | $\begin{split} 2.7 & \ V \le V_{DD} < 4.0 \ V, \\ 2.3 & \ V \le V_b \le 2.7 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 475 | | 1550 | | 1550 | | ns | | | | $\begin{aligned} 4.0 & \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ \text{C}_{\text{b}} &= 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | 1150 | | 1550 | | 1550 | | ns | | | | $\begin{split} 2.7 & \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{split}$ | 1150 | | 1550 | | 1550 | | ns | | | | $ \begin{aligned} &1.8 \text{ V } (2.4 \text{ V}^{\text{Note 2}}) \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}^{\text{Note 3}}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned} $ | 1550 | | 1550 | | 1550 | | ns | | Hold time when SCLr = "H" | thigh | $\begin{aligned} 4.0 & \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} & = 50 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned}$ | 245 | | 610 | | 610 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ $C_{b} = 50 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega$ | 200 | | 610 | | 610 | | ns | | | | $ 4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V}, \\ C_{b} = 100 \text{ pF}, R_{b} = 2.8 \text{ k}\Omega $ | 675 | | 610 | | 610 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ $C_{b} = 100 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega$ | 600 | | 610 | | 610 | | ns | | | | $\begin{split} &1.8 \text{ V } (2.4 \text{ V}^{\text{Note 2}}) \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}^{\text{Note 3}}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega \end{split}$ | 610 | | 610 | | 610 | | ns | (Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.) ## (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (2/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (higl<br>main) | - | LS (low<br>main) | • | LV (low-<br>main) | - | Unit | |-------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------|-----------------------------------------------|------|-----------------------------------------------|------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Data setup time (reception) | tsu:dat | $\begin{aligned} 4.0 & \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned}$ | 1/f <sub>MCK</sub> +<br>135 <sup>Note 4</sup> | | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | ns | | | | $ \begin{aligned} &2.7 \; \text{V} \leq \text{V}_{\text{DD}} < 4.0 \; \text{V}, \\ &2.3 \; \text{V} \leq \text{V}_{\text{b}} \leq 2.7 \; \text{V}, \\ &C_{\text{b}} = 50 \; \text{pF}, \; R_{\text{b}} = 2.7 \; \text{k}\Omega \end{aligned} $ | 1/f <sub>MCK</sub> +<br>135 <sup>Note 4</sup> | | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | ns | | | | $ \begin{aligned} &4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned} $ | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | ns | | | | $ \begin{aligned} &2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, \\ &2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned} $ | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | ns | | | | $ \begin{aligned} &1.8 \text{ V } (2.4 \text{ V}^{\text{Note 2}}) \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}^{\text{Note 3}}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned} $ | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | 1/f <sub>MCK</sub> +<br>190 <sup>Note 4</sup> | | ns | | Data hold time (transmission) | thd:dat | $\begin{aligned} 4.0 & \ V \leq V_{DD} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | 0 | 305 | 0 | 305 | 0 | 305 | ns | | | | $ \begin{aligned} &2.7 \; V \leq V_{DD} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 0 | 305 | 0 | 305 | 0 | 305 | ns | | | | $ \begin{aligned} &4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned} $ | 0 | 355 | 0 | 355 | 0 | 355 | ns | | | | $ \begin{aligned} &2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \\ &2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, \\ &C_{b} = 100 \text{ pF}, \text{ R}_{b} = 2.7 \text{ k}\Omega \end{aligned} $ | 0 | 355 | 0 | 355 | 0 | 355 | ns | | | | $ \begin{aligned} &1.8 \text{ V } (2.4 \text{ V}^{\text{Note 2}}) \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}^{\text{Note 3}}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned} $ | 0 | 405 | 0 | 405 | 0 | 405 | ns | - **Notes 1.** The value must also be equal to or less than fmck/4. - 2. Condition in HS (high-speed main) mode - 3. Use it with $V_{DD} \ge V_b$ . - 4. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H". Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the N-ch open drain output (VDD tolerance) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) #### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential) ## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential) - Remarks 1. R<sub>b</sub>[Ω]: Communication line (SDAr, SCLr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance, V<sub>b</sub>[V]: Communication line voltage - 2. r: IIC number (r = 00, 10), g: PIM, POM number (g = 0, 1) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00, 02) ### 2.5.2 Serial interface IICA #### (1) I<sup>2</sup>C standard mode (1/2) (Ta = -40 to +85°C, 1.6 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | | Conditions | ` ` | h-speed<br>Mode | LS (low-speed main) Mode | | LV (low-voltage main) Mode | | Unit | |-----------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|-----------------|--------------------------|------|----------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock | fscL | Normal | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 0 | 100 | 0 | 100 | 0 | 100 | kHz | | frequency | | mode: fclk<br>≥ 1 MHz | $1.8 \text{ V } (2.4 \text{ V}^{\text{Note 3}}) \le V_{\text{DD}} \le 5.5 \text{ V}$ | 0 | 100 | 0 | 100 | 0 | 100 | kHz | | | | | $1.6~V \le V_{DD} \le 5.5~V$ | _ | _ | _ | _ | 0 | 100 | kHz | | Setup time of | tsu:sta | 2.7 V ≤ V <sub>DD</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μs | | restart condition | | $1.8 \text{ V } (2.4 \text{ V}^{\text{Note 3}}) \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ $1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | | 4.7 | | 4.7 | | 4.7 | | μs | | | | | | _ | _ | _ | _ | 4.7 | | μs | | Hold time <sup>Note 1</sup> | thd:STA | 2.7 V ≤ V <sub>DD</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μs | | | | 1.8 V (2.4 V | Note 3) $\leq$ V <sub>DD</sub> $\leq$ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μs | | | | 1.6 V ≤ V <sub>DD</sub> : | ≤ 5.5 V | _ | _ | _ | _ | 4.0 | | μs | | Hold time when | <b>t</b> LOW | 2.7 V ≤ V <sub>DD</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μs | | SCLA0 = "L" | | 1.8 V (2.4 V | Note 3) $\leq$ V <sub>DD</sub> $\leq$ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μs | | | | 1.6 V ≤ V <sub>DD</sub> : | ≤ 5.5 V | _ | _ | _ | _ | 4.7 | | μs | | Hold time when | <b>t</b> HIGH | 2.7 V ≤ V <sub>DD</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | SCLA0 = "H" | | $1.8 \text{ V } (2.4 \text{ V}^{\text{Note 3}}) \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | | 4.0 | | 4.0 | | 4.0 | | μS | | | | $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | | _ | _ | _ | _ | 4.0 | | μs | (Notes, Caution and Remark are listed on the next page.) #### (1) I<sup>2</sup>C standard mode (2/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | ` ` | h-speed<br>Mode | LS (low<br>main) | • | , | -voltage<br>Mode | Unit | |----------------------|--------------|---------------------------------------------------------------------------------------------|------|-----------------|------------------|------|------|------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Data setup time | tsu:dat | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 250 | | 250 | | 250 | | ns | | (reception) | | $1.8 \text{ V } (2.4 \text{ V}^{\text{Note 3}}) \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 250 | | 250 | | 250 | | ns | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V | - | _ | _ | _ | 250 | | ns | | Data hold time | thd:dat | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | μs | | (transmission)Note 2 | | $1.8 \text{ V } (2.4 \text{ V}^{\text{Note 3}}) \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | μs | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V | - | _ | _ | _ | 0 | 3.45 | μs | | Setup time of stop | tsu:sto | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 4.0 | | 4.0 | | 4.0 | | μs | | condition | | $1.8 \text{ V } (2.4 \text{ V}^{\text{Note 3}}) \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 4.0 | | 4.0 | | 4.0 | | μs | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V | 1 | _ | _ | _ | 4.0 | | μs | | Bus-free time | <b>t</b> BUF | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 4.7 | | 4.7 | | 4.7 | | μs | | | | $1.8 \text{ V } (2.4 \text{ V}^{\text{Note 3}}) \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 4.7 | | 4.7 | | 4.7 | | μs | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V | 1 | _ | _ | _ | 4.7 | | μs | Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. - 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. - 3. Condition in HS (high-speed main) mode Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination. **Remark** The maximum value of $C_b$ (communication line capacitance) and the value of $R_b$ (communication line pull-up resistor) at that time in each mode are as follows. Standard mode: $C_b = 400 \text{ pF}$ , $R_b = 2.7 \text{ k}\Omega$ #### (2) I2C fast mode $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | C | Conditions | ` ` | h-speed<br>Mode | ` | v-speed<br>Mode | , | -voltage<br>Mode | Unit | |-----------------------------|---------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Fast mode: fclk | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0 | 400 | 0 | 400 | 0 | 400 | kHz | | | | ≥ 3.5 MHz | 1.8 V $(2.4 \text{ V}^{\text{Note 3}})$<br>$\leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 0 | 400 | 0 | 400 | 0 | 400 | kHz | | Setup time of | tsu:sta | 2.7 V ≤ V <sub>DD</sub> | ≤ 5.5 V | 0.6 | | 0.6 | | 0.6 | | μS | | restart condition | | $1.8 \text{ V } (2.4 \text{ V}^{\text{Note 3}}) \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | | 0.6 | | 0.6 | | 0.6 | | μS | | Hold time <sup>Note 1</sup> | thd:STA | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | | 0.6 | | 0.6 | | 0.6 | | μS | | | | $1.8 \text{ V } (2.4 \text{ V}^{\text{Note 3}}) \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | | 0.6 | | 0.6 | | 0.6 | | μS | | Hold time when | tLOW | $2.7 \text{ V} \leq \text{V}_{DD}$ | ≤ 5.5 V | 1.3 | | 1.3 | | 1.3 | | μS | | SCLA0 ="L" | | 1.8 V (2.4 V | $^{\text{Note 3}}) \le V_{\text{DD}} \le 5.5 \text{ V}$ | 1.3 | | 1.3 | | 1.3 | | μS | | Hold time when | <b>t</b> HIGH | $2.7 \text{ V} \leq V_{DD}$ | ≤ 5.5 V | 0.6 | | 0.6 | | 0.6 | | μS | | SCLA0 ="H" | | 1.8 V (2.4 V | $^{\text{Note 3}}) \le V_{\text{DD}} \le 5.5 \text{ V}$ | 0.6 | | 0.6 | | 0.6 | | μS | | Data setup time | tsu:dat | 2.7 V ≤ V <sub>DD</sub> | ≤ 5.5 V | 100 | | 100 | | 100 | | ns | | (reception) | | 1.8 V (2.4 V | $^{\text{Note 3}}) \le V_{\text{DD}} \le 5.5 \text{ V}$ | 100 | | 100 | | 100 | | ns | | Data hold time | thd:dat | 2.7 V ≤ V <sub>DD</sub> | ≤ 5.5 V | 0 | 0.9 | 0 | 0.9 | 0 | 0.9 | μS | | (transmission)Note 2 | | 1.8 V (2.4 V | $^{\text{Note 3}}) \le V_{\text{DD}} \le 5.5 \text{ V}$ | 0 | 0.9 | 0 | 0.9 | 0 | 0.9 | μS | | Setup time of stop | tsu:sto | 2.7 V ≤ V <sub>DD</sub> | ≤ 5.5 V | 0.6 | | 0.6 | | 0.6 | | μS | | condition | | 1.8 V (2.4 V | $^{\text{Note 3}}) \le V_{\text{DD}} \le 5.5 \text{ V}$ | 0.6 | | 0.6 | | 0.6 | | μS | | Bus-free time | <b>t</b> BUF | 2.7 V ≤ V <sub>DD</sub> | ≤ 5.5 V | 1.3 | | 1.3 | | 1.3 | | μs | | | | 1.8 V (2.4 V | $^{\text{Note 3}}) \le V_{\text{DD}} \le 5.5 \text{ V}$ | 1.3 | | 1.3 | | 1.3 | | μs | Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. 3. Condition in HS (high-speed main) mode Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination. **Remark** The maximum value of $C_b$ (communication line capacitance) and the value of $R_b$ (communication line pull-up resistor) at that time in each mode are as follows. Fast mode: $C_b$ = 320 pF, $R_b$ = 1.1 k $\Omega$ <sup>2.</sup> The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. #### (3) I2C fast mode plus $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Cor | Conditions | | h-speed<br>Mode | , | /-speed<br>Mode | ` | -voltage<br>Mode | Unit | |-------------------------------------|---------------|-------------------------------------|---------------------------------|------|-----------------|------|-----------------|------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock<br>frequency | fscL | Fast mode<br>plus: fclk ≥<br>10 MHz | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0 | 1000 | - | - | - | - | kHz | | Setup time of restart condition | tsu:sta | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | | 0.26 | | - | | - | - | μs | | Hold time <sup>Note 1</sup> | thd:sta | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | | 0.26 | | _ | | _ | | μs | | Hold time when SCLA0 ="L" | tLOW | $2.7~V \le V_{DD} \le 5.5~V$ | | 0.5 | | - | | - | | μs | | Hold time when SCLA0 ="H" | <b>t</b> HIGH | 2.7 V ≤ V <sub>DD</sub> ≤ | $2.7~V \leq V_{DD} \leq 5.5~V$ | | | - | - | - | - | μs | | Data setup time (reception) | tsu:dat | 2.7 V ≤ V <sub>DD</sub> ≤ | ≤ 5.5 V | 50 | | - | _ | - | - | ns | | Data hold time (transmission)Note 2 | thd:dat | 2.7 V ≤ V <sub>DD</sub> ≤ | ≤ 5.5 V | 0 | 0.45 | - | - | - | - | μs | | Setup time of stop condition | tsu:sto | 2.7 V ≤ V <sub>DD</sub> ≤ | ≤ 5.5 V | 0.26 | | - | | - | | μs | | Bus-free time | <b>t</b> BUF | 2.7 V ≤ V <sub>DD</sub> ≤ | ≤ 5.5 V | 0.5 | | - | - | - | - | μs | Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination. **Remark** The maximum value of C<sub>b</sub> (communication line capacitance) and the value of R<sub>b</sub> (communication line pull-up resistor) at that time in each mode are as follows. Fast mode plus: $C_b$ = 120 pF, $R_b$ = 1.1 k $\Omega$ #### **IICA** serial transfer timing ### 2.6 Analog Characteristics #### 2.6.1 A/D converter characteristics #### Classification of A/D converter characteristics | Reference Voltage Input channel | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = V <sub>DD</sub><br>Reference voltage (-) = Vss | Reference voltage (+) = V <sub>BGR</sub><br>Reference voltage (-) = AV <sub>REFM</sub> | |------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | ANIO, ANI1 | _ | See 2.6.1 (2). | See <b>2.6.1 (3)</b> . | | ANI16 to ANI25 | See <b>2.6.1 (1)</b> . | | | | Internal reference voltage Temperature sensor output | See <b>2.6.1 (1)</b> . | | _ | | voltage | | | | (1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pins: ANI16 to ANI25, internal reference voltage, and temperature sensor output voltage $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V}, \text{ Reference voltage (+)} = \text{AV}_{REFP}, \text{ Reference voltage (-)} = \text{AV}_{REFM} = 0 \text{ V})$ | Parameter | Symbol | C | onditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------|--------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------|------|--------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V | | 1.2 | ±5.0 | LSB | | | | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $1.6~V \leq AV_{REFP} \leq 5.5~V^{\text{Note 4}}$ | | 1.2 | ±8.5 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 2.125 | | 39 | μs | | | | Target pin: | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 3.1875 | | 39 | μs | | | | ANI16 to ANI25 | $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 17 | | 39 | μs | | | | | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 57 | | 95 | μs | | | | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μs | | | | Target pin: Internal | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 3.5625 | | 39 | μs | | | | reference voltage,<br>and temperature<br>sensor output<br>voltage<br>(HS (high-speed<br>main) mode) | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | 17 | | 39 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup> | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V | | | ±0.35 | %FSR | | | | | $1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}^{\text{Note 4}}$ | | | ±0.60 | %FSR | | Full-scale errorNotes 1, 2 | Ers | 10-bit resolution | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V | | | ±0.35 | %FSR | | | | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $1.6~V \leq AV_{REFP} \leq 5.5~V^{\text{Note 4}}$ | | | ±0.60 | %FSR | | Integral linearity errorNote 1 | ILE | 10-bit resolution | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V | | | ±3.5 | LSB | | | | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $1.6~V \leq AV_{REFP} \leq 5.5~V^{\text{Note 4}}$ | | | ±6.0 | LSB | | Differential linearity errorNote 1 | DLE | 10-bit resolution | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V | | | ±2.0 | LSB | | | | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $1.6~V \leq AV_{REFP} \leq 5.5~V^{\text{Note 4}}$ | | | ±2.5 | LSB | | Analog input voltage | VAIN | ANI16 to ANI25 | | 0 | | AVREFP | V | | | | Internal reference voltage (2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, I | tage<br>HS (high-speed main) mode)) | V <sub>BGR</sub> Note 5 | | | V | | | | Temperature sensor of (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, | , | V <sub>TMPS25</sub> Note 5 | 5 | V | | (Notes are listed on the next page.) - **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 4$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.2\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add $\pm 2$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. - **4.** Values when the conversion time is set to 57 $\mu$ s (min.) and 95 $\mu$ s (max.). - 5. See 2.6.2 Temperature sensor/internal reference voltage characteristics. - (2) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = V<sub>SS</sub> (ADREFM = 0), target pins: ANI0, ANI1, ANI16 to ANI25, internal reference voltage, and temperature sensor output voltage $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V}, \text{Reference voltage (+)} = V_{DD}, \text{Reference voltage (-)} = V_{SS})$ | Parameter | Symbol | Co | nditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------|------|-------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall errorNotes 1, 2 | AINL | 10-bit resolution | $1.8~V \leq V_{DD} \leq 5.5~V$ | | 1.2 | ±7.0 | LSB | | | | | $1.6~V \leq V_{DD} \leq 5.5~V^{\text{Note 3}}$ | | 1.2 | ±10.5 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μs | | | | Target pin: | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 3.1875 | | 39 | μS | | | | ANI0, ANI1,<br>ANI16 to ANI25 <sup>Note 3</sup> | $1.8~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μS | | | | 7 4 4 7 6 7 4 4 2 5 | $1.6~V \leq V_{DD} \leq 5.5~V$ | 57 | | 95 | μS | | | | 10-bit resolution Target pin: Internal | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μS | | | | | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 3.5625 | | 39 | μs | | | | reference voltage, and<br>temperature sensor<br>output voltage<br>(HS (high-speed main)<br>mode) | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | 17 | | 39 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | ±0.60 | %FSR | | | | | $1.6~V \leq V_{DD} \leq 5.5~V^{\text{Note 3}}$ | | | ±0.85 | %FSR | | Full-scale errorNotes 1, 2 | Ers | 10-bit resolution | $1.8~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | | | | $1.6~V \leq V_{DD} \leq 5.5~V^{\text{Note 3}}$ | | | ±0.85 | %FSR | | Integral linearity errorNote 1 | ILE | 10-bit resolution | $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | | | ±4.0 | LSB | | | | | $1.6~V \leq V_{DD} \leq 5.5~V^{\text{Note 3}}$ | | | ±6.5 | LSB | | Differential linearity error Note | DLE | 10-bit resolution | $1.8~V \leq V_{DD} \leq 5.5~V$ | | | ±2.0 | LSB | | 1 | | | $1.6~V \leq V_{DD} \leq 5.5~V^{\text{Note 3}}$ | | | ±2.5 | LSB | | Analog input voltage | log input voltage V <sub>AIN</sub> ANIO, A | | NI25 | 0 | | VDD | V | | | | Internal reference voltage (2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, HS | | V <sub>BGR</sub> Note 4 | | V | | | | | Temperature sensor ou $(2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ H}_{S})$ | \ | /TMPS25 <sup>Note</sup> | 4 | ٧ | | Notes 1. Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** Values when the conversion time is set to 57 $\mu$ s (min.) and 95 $\mu$ s (max.). - 4. See 2.6.2 Temperature sensor/internal reference voltage characteristics. (3) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pins: ANI0, ANI16 to ANI25 (TA = -40 to +85°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = VBGR<sup>Note 3</sup>, Reference voltage (-) = AVREFM<sup>Note 4</sup> = 0 V, HS (high-speed main) mode) | Parameter | Symbol | Cond | MIN. | TYP. | MAX. | Unit | | |----------------------------------------|--------|------------------|--------------------------------------------------------------|------|------|-------------------------|------| | Resolution | RES | | | | 8 | | bit | | Conversion time | tconv | 8-bit resolution | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 17 | | 39 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 8-bit resolution | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | | | ±0.60 | %FSR | | Integral linearity errorNote 1 | ILE | 8-bit resolution | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | | | ±2.0 | LSB | | Differential linearity error Note 1 | DLE | 8-bit resolution | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | | | ±1.0 | LSB | | Analog input voltage | VAIN | | | 0 | | V <sub>BGR</sub> Note 3 | V | **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. See 2.6.2 Temperature sensor/internal reference voltage characteristics. - 4. When reference voltage (–) = $V_{SS}$ , the MAX. values are as follows. Zero-scale error: Add $\pm 0.35\%$ FSR to the AV<sub>REFM</sub> MAX. value. Integral linearity error: Add $\pm 0.5$ LSB to the AV<sub>REFM</sub> MAX. value. Differential linearity error: Add $\pm 0.2$ LSB to the AV<sub>REFM</sub> MAX. value. #### 2.6.2 Temperature sensor /internal reference voltage characteristics #### (TA = -40 to +85°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, HS (high-speed main) mode) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|---------------------|----------------------------------------------------|------|------|------|-------| | Temperature sensor output voltage | V <sub>TMPS25</sub> | ADS register = 80H, T <sub>A</sub> = +25°C | | 1.05 | | ٧ | | Internal reference output voltage | V <sub>BGR</sub> | ADS register = 81H | 1.38 | 1.45 | 1.5 | V | | Temperature coefficient | FVTMPS | Temperature sensor that depends on the temperature | | -3.6 | | mV/°C | | Operation stabilization wait time | tamp | | | | 5 | μs | #### 2.6.3 Comparator characteristics (Ta = -40 to +85°C, 1.6 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V ) | Parameter | Symbol | Co | nditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------------|--------|-----------------------------------------------------------------------|-------------------------------------------|---------------------|---------------------|-----------------------|------| | Input voltage range | Ivref | | | | | V <sub>DD</sub> – 1.4 | ٧ | | | Ivcmp | | | -0.3 | | V <sub>DD</sub> + 0.3 | V | | Output delay | td | V <sub>DD</sub> = 3.0 V<br>Input slew rate > 50 mV/μs | Comparator high-speed mode, standard mode | | | 1.2 | μs | | | | | Comparator high-speed mode, window mode | | | 2.0 | μs | | | | | Comparator low-speed mode, standard mode | | 3.0 | 5.0 | μs | | High-electric-potential reference voltage | VTW+ | Comparator high-speed mod window mode | le, | 0.66V <sub>DD</sub> | 0.76V <sub>DD</sub> | 0.86V <sub>DD</sub> | ٧ | | Low-electric-potential reference voltage | VTW- | Comparator high-speed mod window mode | le, | 0.14V <sub>DD</sub> | 0.24V <sub>DD</sub> | 0.34V <sub>DD</sub> | V | | Operation stabilization wait time | tсмр | | | 100 | | | μs | | Internal reference output voltage <sup>Note</sup> | VBGR | $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, HS (high$ | n-speed main) mode | 1.38 | 1.45 | 1.50 | V | **Note** Cannot be used in LS (low-speed main) mode, LV (low-voltage main) mode, subsystem clock operation, and STOP mode. #### 2.6.4 POR circuit characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------|------------------|-------------------------|------|------|------|------| | Detection voltage | V <sub>POR</sub> | When power supply rises | 1.47 | 1.51 | 1.55 | V | | | V <sub>PDR</sub> | When power supply falls | 1.46 | 1.50 | 1.54 | V | | Minimum pulse widthNote | T <sub>PW</sub> | | 300 | | | μs | Note This is the time required for the POR circuit to execute a reset operation when V<sub>DD</sub> falls below V<sub>PDR</sub>. When the microcontroller enters STOP mode and when the main system clock (f<sub>MAIN</sub>) has been stopped by setting bit 0 (HIOSTOP) and bit 7 (MSTOP) of the clock operation status control register (CSC), this is the time required for the POR circuit to execute a reset operation between when V<sub>DD</sub> falls below 0.7 V and when V<sub>DD</sub> rises to V<sub>POR</sub> or higher. ### 2.6.5 LVD circuit characteristics ### LVD Detection Voltage of Reset Mode and Interrupt Mode (Ta = -40 to +85°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------|----------------------|--------------------|-------------------------|------|------|------|------| | Detection | Supply voltage level | V <sub>LVD0</sub> | When power supply rises | 3.98 | 4.06 | 4.14 | V | | voltage | | | When power supply falls | 3.90 | 3.98 | 4.06 | V | | | | V <sub>LVD1</sub> | When power supply rises | 3.68 | 3.75 | 3.82 | V | | | | | When power supply falls | 3.60 | 3.67 | 3.74 | V | | | | V <sub>LVD2</sub> | When power supply rises | 3.07 | 3.13 | 3.19 | V | | | | | When power supply falls | 3.00 | 3.06 | 3.12 | V | | | | V <sub>LVD3</sub> | When power supply rises | 2.96 | 3.02 | 3.08 | V | | | | | When power supply falls | 2.90 | 2.96 | 3.02 | V | | | | V <sub>LVD4</sub> | When power supply rises | 2.86 | 2.92 | 2.97 | V | | | | | When power supply falls | 2.80 | 2.86 | 2.91 | V | | | | V <sub>LVD5</sub> | When power supply rises | 2.76 | 2.81 | 2.87 | V | | | | | When power supply falls | 2.70 | 2.75 | 2.81 | V | | | | V <sub>LVD6</sub> | When power supply rises | 2.66 | 2.71 | 2.76 | V | | | | | When power supply falls | 2.60 | 2.65 | 2.70 | V | | | | V <sub>LVD7</sub> | When power supply rises | 2.56 | 2.61 | 2.66 | V | | | | | When power supply falls | 2.50 | 2.55 | 2.60 | V | | | | V <sub>LVD8</sub> | When power supply rises | 2.45 | 2.50 | 2.55 | V | | | | | When power supply falls | 2.40 | 2.45 | 2.50 | V | | | | V <sub>LVD9</sub> | When power supply rises | 2.05 | 2.09 | 2.13 | V | | | | | When power supply falls | 2.00 | 2.04 | 2.08 | V | | | | VLVD10 | When power supply rises | 1.94 | 1.98 | 2.02 | V | | | | | When power supply falls | 1.90 | 1.94 | 1.98 | V | | | | V <sub>LVD11</sub> | When power supply rises | 1.84 | 1.88 | 1.91 | V | | | | | When power supply falls | 1.80 | 1.84 | 1.87 | V | | | | V <sub>LVD12</sub> | When power supply rises | 1.74 | 1.77 | 1.81 | V | | | | | When power supply falls | 1.70 | 1.73 | 1.77 | V | | | | VLVD13 | When power supply rises | 1.64 | 1.67 | 1.70 | V | | | | | When power supply falls | 1.60 | 1.63 | 1.66 | V | | Minimum pu | lse width | <b>t</b> LW | | 300 | | | μs | | Detection de | elay time | | | | | 300 | μs | #### LVD Detection Voltage of Interrupt & Reset Mode (Ta = -40 to +85°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | | Cond | ditions | MIN. | TYP. | MAX. | Unit | |---------------------|--------------------|----------|--------------------------------------------------|------------------------------|------|------|------|------| | Interrupt and reset | V <sub>LVD13</sub> | VPOC2, | V <sub>POC1</sub> , V <sub>POC0</sub> = 0, 0, 0, | falling reset voltage | 1.60 | 1.63 | 1.66 | V | | mode | V <sub>LVD12</sub> | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 1.74 | 1.77 | 1.81 | V | | | | | | Falling interrupt voltage | 1.70 | 1.73 | 1.77 | V | | | V <sub>LVD11</sub> | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 1.84 | 1.88 | 1.91 | V | | | | | | Falling interrupt voltage | 1.80 | 1.84 | 1.87 | V | | | V <sub>LVD4</sub> | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V | | | | | | Falling interrupt voltage | 2.80 | 2.86 | 2.91 | V | | | V <sub>LVD11</sub> | VPOC2, | V <sub>POC1</sub> , V <sub>POC0</sub> = 0, 0, 1, | falling reset voltage | 1.80 | 1.84 | 1.87 | V | | | V <sub>LVD10</sub> | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 1.94 | 1.98 | 2.02 | V | | | | | | Falling interrupt voltage | 1.90 | 1.94 | 1.98 | V | | | V <sub>LVD9</sub> | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.05 | 2.09 | 2.13 | V | | | | | | Falling interrupt voltage | 2.00 | 2.04 | 2.08 | V | | | V <sub>LVD2</sub> | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.07 | 3.13 | 3.19 | V | | | | | | Falling interrupt voltage | 3.00 | 3.06 | 3.12 | V | | | V <sub>LVD8</sub> | VPOC2, | V <sub>POC1</sub> , V <sub>POC0</sub> = 0, 1, 0, | falling reset voltage | 2.40 | 2.45 | 2.50 | V | | | V <sub>LVD7</sub> | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 2.56 | 2.61 | 2.66 | V | | | | | | Falling interrupt voltage | 2.50 | 2.55 | 2.60 | V | | | V <sub>LVD6</sub> | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.66 | 2.71 | 2.76 | V | | | | | | Falling interrupt voltage | 2.60 | 2.65 | 2.70 | V | | | V <sub>LVD1</sub> | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.68 | 3.75 | 3.82 | V | | | | | | Falling interrupt voltage | 3.60 | 3.67 | 3.74 | V | | | V <sub>LVD5</sub> | VPOC2, | V <sub>POC1</sub> , V <sub>POC0</sub> = 0, 1, 1, | falling reset voltage | 2.70 | 2.75 | 2.81 | V | | | V <sub>LVD4</sub> | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V | | | | | | Falling interrupt voltage | 2.80 | 2.86 | 2.91 | V | | | V <sub>LVD3</sub> | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.96 | 3.02 | 3.08 | V | | | | | | Falling interrupt voltage | 2.90 | 2.96 | 3.02 | V | | | V <sub>LVD0</sub> | VLVD0 LV | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.98 | 4.06 | 4.14 | V | | | | | | Falling interrupt voltage | 3.90 | 3.98 | 4.06 | V | ### 2.6.6 Supply voltage rising slope characteristics ### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------|------------------|------------|------|------|------|------| | V <sub>DD</sub> rising slope | SV <sub>DD</sub> | | | | 54 | V/ms | Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until V<sub>DD</sub> reaches the operating voltage range shown in 2.4 AC Characteristics. #### 2.7 LCD Characteristics #### 2.7.1 External resistance division method #### (1) Static display mode (TA = -40 to +85°C, VL4 (MIN.) $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|-----------------|------------|------|------|-----------------|------| | LCD drive voltage | V <sub>L4</sub> | | 2.0 | | V <sub>DD</sub> | V | #### (2) 1/2 bias method, 1/4 bias method (TA = -40 to +85°C, VL4 (MIN.) $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|-----------------|------------|------|------|-----------------|------| | LCD drive voltage | V <sub>L4</sub> | | 2.7 | | V <sub>DD</sub> | V | #### (3) 1/3 bias method (T<sub>A</sub> = -40 to +85°C, V<sub>L4</sub> (MIN.) $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|-----------------|------------|------|------|-----------------|------| | LCD drive voltage | V <sub>L4</sub> | | 2.5 | | V <sub>DD</sub> | V | #### 2.7.2 Internal voltage boosting method ### (1) 1/3 bias method $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Cond | litions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|-----------------|---------------------------------|-----------------|--------------------------|-------------------|-------------------|------| | LCD output voltage variation range | V <sub>L1</sub> | C1 to C4 <sup>Note 1</sup> | VLCD = 04H | 0.90 | 1.00 | 1.08 | V | | | | = $0.47 \mu F^{\text{Note 2}}$ | VLCD = 05H | 0.95 | 1.05 | 1.13 | V | | | | | VLCD = 06H | 1.00 | 1.10 | 1.18 | V | | | | | VLCD = 07H | 1.05 | 1.15 | 1.23 | V | | | | | VLCD = 08H | 1.10 | 1.20 | 1.28 | V | | | | | VLCD = 09H | 1.15 | 1.25 | 1.33 | V | | | | | VLCD = 0AH | 1.20 | 1.30 | 1.38 | V | | | | | VLCD = 0BH | 1.25 | 1.35 | 1.43 | V | | | | | VLCD = 0CH | 1.30 | 1.40 | 1.48 | V | | | | | VLCD = 0DH | 1.35 | 1.45 | 1.53 | V | | | | | VLCD = 0EH | 1.40 | 1.50 | 1.58 | V | | | | | VLCD = 0FH | 1.45 | 1.55 | 1.63 | V | | | | | VLCD = 10H | 1.50 | 1.60 | 1.68 | V | | | | | VLCD = 11H | 1.55 | 1.65 | 1.73 | V | | | | | VLCD = 12H | 1.60 | 1.70 | 1.78 | V | | | | | VLCD = 13H | 1.65 | 1.75 | 1.83 | V | | Doubler output voltage | V <sub>L2</sub> | C1 to C4 <sup>Note 1</sup> = | 0.47 μF | 2 V <sub>L1</sub> – 0.10 | 2 V <sub>L1</sub> | 2 V <sub>L1</sub> | V | | Tripler output voltage | V <sub>L4</sub> | C1 to C4 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 3 V <sub>L1</sub> – 0.15 | 3 V <sub>L1</sub> | 3 V <sub>L1</sub> | V | | Reference voltage setup time <sup>Note 2</sup> | tvwait1 | | | 5 | | | ms | | Voltage boost wait time <sup>Note 3</sup> | tvwait2 | C1 to C4 <sup>Note 1</sup> = | 0.47 μF | 500 | | | ms | Notes 1. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between V<sub>L1</sub> and GND - C3: A capacitor connected between $V_{L2}$ and GND - C4: A capacitor connected between $V_{L4}$ and GND - C1 = C2 = C3 = C4 = 0.47 $\mu$ F $\pm$ 30 % - 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1). - 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1). #### (2) 1/4 bias method $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Cor | nditions | MIN. | TYP. | MAX. | Unit | |------------------------------------|-----------------|-------------------------------------------------|-----------------|-------------------------|-------------------|-------------------|------| | LCD output voltage variation range | V <sub>L1</sub> | C1 to C5 <sup>Note 1</sup> | VLCD = 04H | 0.90 | 1.00 | 1.08 | V | | | | = 0.47 $\mu$ F <sup>Note 2</sup> | VLCD = 05H | 0.95 | 1.05 | 1.13 | V | | | | | VLCD = 06H | 1.00 | 1.10 | 1.18 | V | | | | | VLCD = 07H | 1.05 | 1.15 | 1.23 | V | | | | | VLCD = 08H | 1.10 | 1.20 | 1.28 | ٧ | | | | | VLCD = 09H | 1.15 | 1.25 | 1.33 | V | | | | | VLCD = 0AH | 1.20 | 1.30 | 1.38 | ٧ | | Doubler output voltage | V <sub>L2</sub> | C1 to C5 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 2 V <sub>L1</sub> -0.08 | 2 V <sub>L1</sub> | 2 V <sub>L1</sub> | V | | Tripler output voltage | V <sub>L3</sub> | C1 to C5 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 3 VL1-0.12 | 3 VL1 | 3 V <sub>L1</sub> | V | | Quadruply output voltage | V <sub>L4</sub> | C1 to $C5^{\text{Note 1}} = 0.47 \ \mu\text{F}$ | | 4 VL1-0.16 | 4 V <sub>L1</sub> | 4 V <sub>L1</sub> | V | | Reference voltage setup timeNote 2 | tvwait1 | | | 5 | | | ms | | Voltage boost wait timeNote 3 | tvwait2 | C1 to C5 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 500 | | | ms | Notes 1. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between V<sub>L1</sub> and GND - C3: A capacitor connected between V<sub>L2</sub> and GND - C4: A capacitor connected between VL3 and GND - C5: A capacitor connected between V<sub>L4</sub> and GND - C1 = C2 = C3 = C4 = C5 = 0.47 $\mu$ F $\pm$ 30% - 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1). - 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1). #### 2.7.3 Capacitor split method #### (1) 1/3 bias method $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.2 \text{ V} \le V_D \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------|-----------------|-------------------------------------------|---------------------------|---------------------|---------------------------|------| | V <sub>L4</sub> voltage | V <sub>L4</sub> | C1 to C4 = 0.47 µF <sup>Note 2</sup> | | V <sub>DD</sub> | | V | | V <sub>L2</sub> voltage | V <sub>L2</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 2/3 V <sub>L4</sub> – 0.1 | 2/3 V <sub>L4</sub> | 2/3 V <sub>L4</sub> + 0.1 | V | | V <sub>L1</sub> voltage | V <sub>L1</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 1/3 V <sub>L4</sub> – 0.1 | 1/3 V <sub>L4</sub> | 1/3 V <sub>L4</sub> + 0.1 | V | | Capacitor split wait timeNote 1 | tvwait | | 100 | | | ms | Notes 1. This is the wait time from when voltage bucking is started (VLCON = 1) until display is enabled (LCDON = 1). - 2. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between V<sub>L1</sub> and GND - C3: A capacitor connected between VL2 and GND - C4: A capacitor connected between VL4 and GND - C1 = C2 = C3 = C4 = 0.47 $\mu$ F $\pm$ 30% ### <R> 2.8 RAM Data Retention Characteristics #### $(T_A = -40 \text{ to } +85^{\circ}\text{C})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|------------|----------------------|------|------|------| | Data retention supply voltage | VDDDR | | 1.46 <sup>Note</sup> | | 5.5 | V | - <R> Note This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated. - <R> Caution Data in RAM are not retained if the CPU operates outside the specified operating voltage range. Therefore, place the CPU in STOP mode before the operating voltage drops below the specified range. #### 2.9 Flash Memory Programming Characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------|--------|---------------------------------------------|---------|-----------|------|-------| | System clock frequency | fclk | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V | 1 | | 24 | MHz | | Number of code flash rewrites <sup>Notes 1, 2, 3</sup> | Cerwr | Retained for 20 years TA = 85°C | 1,000 | | | Times | | Number of data flash rewrites <sup>Notes 1, 2, 3</sup> | | Retained for 1 year T <sub>A</sub> = 25°C | | 1,000,000 | | | | | | Retained for 5 years TA = 85°C | 100,000 | | | | | | | Retained for 20 years T <sub>A</sub> = 85°C | 10,000 | | | | - Notes 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the - 2. When using flash memory programmer and Renesas Electronics self programming library - 3. This characteristic indicates the flash memory characteristic and based on Renesas Electronics reliability test. Remark When updating data multiple times, use the flash memory as one for updating data. ### 2.10 Dedicated Flash Memory Programmer Communication (UART) (Ta = -40 to +85°C, 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|-----------|------| | Transfer rate | | During serial programming | 115,200 | | 1,000,000 | bps | ### 2.11 Timing Specifications for Switching Flash Memory Programming Modes $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------| | Time to complete the communication for the initial setting after the external reset is released | tsuinit | POR and LVD reset must be released before the external reset is released. | | | 100 | ms | | Time to release the external reset after the TOOL0 pin is set to the low level | tsu | POR and LVD reset must be released before the external reset is released. | 10 | | | μs | | Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) | tнo | POR and LVD reset must be released before the external reset is released. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset is released (POR and LVD reset must be released before the external reset is released.). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and completion the baud rate setting. **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period. tsu: Time to release the external reset after the TOOL0 pin is set to the low level thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) # 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C) This chapter describes the following electrical specifications. Target products G: Industrial applications $T_A = -40$ to +105°C R5F10WLAGFB, R5F10WLCGFB, R5F10WLDGFB, R5F10WLEGFB, R5F10WLGGFB R5F10WMAGFB, R5F10WMCGFB, R5F10WMGGFB, R5F10WMGGFB - Cautions 1. The RL78/L13 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - 2. The pins mounted depend on the product. See 2.1 Port Function to 2.2.1 With functions for each product in the RL78/L13 User's Manual. - Consult Renesas salesperson and distributor for derating when the product is used at T<sub>A</sub> = +85°C to +105°C. Note that derating means "systematically lowering the load from the rated value to improve reliability". - <R> Remark When RL78/L13 is used in the range of TA = -40 to +85°C, see CHAPTER 2 ELECTRICAL SPECIFICATIONS (TA = -40 to +85°C). "G: Industrial applications ( $T_A = -40$ to +105°C) differ from "A: Consumer applications" in function as follows: | Fields of Application | A: Consumer applications | G: Industrial applications | |----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Operating ambient temperature | $T_A = -40 \text{ to } +85^{\circ}\text{C}$ | TA = -40 to +105°C | | Operation mode operating voltage range | HS (high-speed main) mode: $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 24 \text{ MHz}$ $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 16 \text{ MHz}$ $LS \text{ (low-speed main) mode:}$ $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 8 \text{ MHz}$ $LV \text{ (low-voltage main) mode:}$ $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 4 \text{ MHz}$ | HS (high-speed main) mode only: $2.7~V \le V_{DD} \le 5.5~V @ 1~MHz~to~24~MHz$ $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz~to~16~MHz$ | | High-speed on-chip oscillator clock accuracy | 1.8 V ≤ VDD ≤ 5.5 V:<br>±1.0 % @ TA = -20 to +85°C<br>±1.5 % @ TA = -40 to -20°C<br>1.6 V ≤ VDD < 1.8 V:<br>±5.0 % @ TA = -20 to +85°C<br>±5.5 % @ TA = -40 to -20°C | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V:<br>±2.0 % @ T <sub>A</sub> = +85 to +105°C<br>±1.0 % @ T <sub>A</sub> = -20 to +85°C<br>±1.5 % @ T <sub>A</sub> = -40 to -20°C | | Serial array unit | UART CSI: fclk/2 (16 Mbps supported), fclk/4 Simplified I <sup>2</sup> C | UART CSI: fclk/4 Simplified I <sup>2</sup> C | | IICA | Standard mode Fast mode Fast mode plus | Standard mode Fase mode | | Voltage detector | • Rising: 1.67 V to 4.06 V (14 levels) • Falling: 1.63 V to 3.98 V (14 levels) | • Rising: 2.61 V to 4.06 V (8 levels) • Falling: 2.55 V to 3.98 V (8 levels) | **Remark** Electrical specifications of G: Industrial applications ( $T_A = -40$ to $+105^{\circ}$ C) differ from "A: Consumer applications". For details, see **3.1** to **3.11** below. #### 3.1 Absolute Maximum Ratings #### **Absolute Maximum Ratings (1/3)** | Parameter | Symbol | Conditions | Ratings | Unit | |------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------| | Supply voltage | V <sub>DD</sub> | | -0.5 to +6.5 | V | | REGC pin input voltage | VIREGC | REGC | -0.3 to +2.8<br>and $-0.3 \text{ to V}_{DD} +0.3^{\text{Note 1}}$ | V | | Input voltage | VII | P00 to P07, P10 to P17, P20 to P27, P30 to P35,<br>P40 to P47, P50 to P57, P60, P61, P70 to P77,<br>P121 to P127, P130, P137 | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | <b>V</b> | | | Vı2 | P60 and P61 (N-ch open-drain) | -0.3 to +6.5 | V | | | Vıз | EXCLK, EXCLKS, RESET | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | Output voltage | Vo1 | P00 to P07, P10 to P17, P20 to P27, P30 to P35, P40 to P47, P50 to P57, P60, P61, P70 to P77, P121 to P127, P130, P137 | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | > | | Analog input voltage | VAI1 | ANIO, ANI1, ANI16 to ANI26 | -0.3 to V <sub>DD</sub> +0.3 and -0.3 to AV <sub>REF(+)</sub> +0.3 <sup>Notes 2, 3</sup> | V | - **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. - 2. Must be 6.5 V or lower. - 3. Do not exceed $AV_{REF(+)} + 0.3 V$ in case of A/D conversion target pin. - Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. - **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - **2.** $AV_{REF (+)}$ : + side reference voltage of the A/D converter. - 3. Vss: Reference voltage ### **Absolute Maximum Ratings (2/3)** | Parameter | Symbol | | Conditions | Ratings | Unit | |-------------|-----------------|-------------------------------------------|-------------------------------------|--------------------------------------------------|------| | LCD voltage | V <sub>L1</sub> | V <sub>L1</sub> voltage <sup>Note 1</sup> | | -0.3 to +2.8 and<br>-0.3 to V <sub>L4</sub> +0.3 | ٧ | | | V <sub>L2</sub> | V <sub>L2</sub> voltage <sup>Note 1</sup> | | -0.3 to V <sub>L4</sub> +0.3 <sup>Note 2</sup> | V | | | V <sub>L3</sub> | V <sub>L3</sub> voltage <sup>Note 1</sup> | | -0.3 to V <sub>L4</sub> +0.3 <sup>Note 2</sup> | V | | | V <sub>L4</sub> | V <sub>L4</sub> voltage <sup>Note 1</sup> | | -0.3 to +6.5 | V | | | VLCAP | CAPL, CAPH volt | age <sup>Note 1</sup> | -0.3 to V <sub>L4</sub> +0.3 <sup>Note 2</sup> | V | | | Vouт | COM0 to COM7 | External resistance division method | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | | | SEG0 to SEG50 Capacitor split method | | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | | | output voltage | Internal voltage boosting method | -0.3 to V <sub>L4</sub> +0.3 <sup>Note 2</sup> | V | - **Notes 1.** This value only indicates the absolute maximum ratings when applying voltage to the V<sub>L1</sub>, V<sub>L2</sub>, V<sub>L3</sub>, and V<sub>L4</sub> pins; it does not mean that applying voltage to these pins is recommended. When using the internal voltage boosting method or capacitance split method, connect these pins to Vss via a capacitor (0.47 $\mu$ F $\pm$ 30%) and connect a capacitor (0.47 $\mu$ F $\pm$ 30%) between the CAPL and CAPH pins. - 2. Must be 6.5 V or lower. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark Vss: Reference voltage Absolute Maximum Ratings (TA = 25°C) (3/3) | | Parameter | Symbol | | Conditions | Ratings | Unit | |---------|----------------------|------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------|------| | <r></r> | Output current, high | Іон1 | Per pin | P00 to P07, P10 to P17, P22 to P27,<br>P30 to P35, P40 to P47,<br>P50 to P57, P60, P61,<br>P70 to P77, P125 to P127, P130 | -40 | mA | | <r></r> | | | Total of all pins<br>–170 mA | P00 to P07, P10 to P17, P22 to P27,<br>P30 to P35, P40 to P47,<br>P50 to P57, P60, P61,<br>P70 to P77, P125 to P127, P130 | <del>-</del> 170 | mA | | <r></r> | | Іон2 | Per pin | P20, P21 | -0.5 | mA | | | | | Total of all pins | | -1 | mA | | <r></r> | Output current, low | lo <sub>L1</sub> | Per pin | P00 to P07, P10 to P17, P22 to P27,<br>P30 to P35, P40 to P47,<br>P50 to P57, P60, P61,<br>P70 to P77, P125 to P127, P130 | 40 | mA | | | | | Total of all pins | P40 to P47, P130 | 70 | mA | | <r></r> | | | 170 mA | P00 to P07, P10 to P17, P22 to P27,<br>P30 to P35, P50 to P57, P60, P61,<br>P70 to P77, P125 to P127 | 100 | mA | | <r></r> | | lo <sub>L2</sub> | Per pin | P20, P21 | 1 | mA | | <r></r> | | | Total of all pins | | 2 | mA | | | Operating ambient | TA | In normal operation | on mode | -40 to +105 | °C | | | temperature | | In flash memory p | programming mode | | °C | | | Storage temperature | T <sub>stg</sub> | | | -65 to +150 | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. ### 3.2 Oscillator Characteristics #### 3.2.1 X1 and XT1 oscillator characteristics $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Resonator | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------------|--------------------|---------------------------------|------|--------|------|------| | X1 clock oscillation | Ceramic resonator/ | $2.7~V \leq V_{DD} \leq 5.5~V$ | 1.0 | | 20.0 | MHz | | frequency (fx)Note | crystal resonator | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 1.0 | | 16.0 | | | XT1 clock oscillation frequency (f <sub>XT</sub> ) <sup>Note</sup> | Crystal resonator | | 32 | 32.768 | 35 | kHz | **Note** Indicates only permissible oscillator frequency ranges. Refer to **AC Characteristics** for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. **Remark** When using the X1 oscillator and XT1 oscillator, see **5.4 System Clock Oscillator** in the RL78/L13 User's Manual. ### 3.2.2 On-chip oscillator characteristics $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------------------------------|--------|---------------|--------------------------------------------------------------|------|------|------|------| | High-speed on-chip oscillator clock frequency <sup>Notes 1, 2</sup> | fін | | | 1 | | 24 | MHz | | High-speed on-chip oscillator | | +85 to +105°C | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | -2 | | +2 | % | | clock frequency accuracy | | –20 to +85°C | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1 | | +1 | % | | | | -40 to −20°C | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.5 | | +1.5 | % | | Low-speed on-chip oscillator clock frequency | fı∟ | | | | 15 | | kHz | | Low-speed on-chip oscillator clock frequency accuracy | | | | -15 | | +15 | % | - **Notes 1.** The high-speed on-chip oscillator frequency is selected by bits 0 to 4 of the option byte (000C2H/010C2H) and bits 0 to 2 of the HOCODIV register. - 2. This indicates the oscillator characteristics only. Refer to **AC Characteristics** for the instruction execution time. ### 3.3 DC Characteristics ### 3.3.1 Pin characteristics ### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|------|------------------------|------| | Output current,<br>high <sup>Note 1</sup> | <b>І</b> он1 | Per pin for P00 to P07, P10 to P17, P22 to P27, P30 to P35, P40 to P47, P50 to P57, P70 to P77, P125 to P127, P130 | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | -3.0 <sup>Note 2</sup> | mA | | | | Total of P00 to P07, P10 to P17, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | -45.0 | mA | | | | P22 to P27, P30 to P35, P40 to P47, P50 | $2.7 \text{ V} \le \text{V}_{DD} \le 4.0 \text{ V}$ | | | -15.0 | mA | | | | to P57, P70 to P77, P125 to P127, P130<br>(When duty = 70% <sup>Note 3</sup> ) | $2.4 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | | | -7.0 | mA | | | <b>І</b> он2 | Per pin for P20 and P21 | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | -0.1 <sup>Note 2</sup> | mA | | | | Total of all pins<br>(When duty = 70% <sup>Note 3</sup> ) | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | -0.2 | mA | **Notes 1**. Value of the current at which the device operation is guaranteed even if the current flows from the V<sub>DD</sub> pin to an output pin - 2. Do not exceed the total current value. - 3. Output current value under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). - Total output current of pins = (IoH × 0.7)/(n × 0.01) - <Example> Where n = 80% and IoH = -45.0 mA Total output current of pins = $(-45.0 \times 0.7)/(80 \times 0.01) = -39.375$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. Caution P00, P04 to P07, P16, P17, P35, P42 to P44, P46, P47, P53 to P56, and P130 do not output high level in N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. <R> $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|------|------------------------|------| | Output current, low <sup>Note 1</sup> | lo <sub>L1</sub> | Per pin for P00 to P07, P10 to P17, P22 to P27, P30 to P35, P40 to P47, P50 to P57, P70 to P77, P125 to P127, P130 | | | | 8.5 <sup>Note 2</sup> | mA | | | | Per pin for P60 and P61 | | | | 15.0 <sup>Note 2</sup> | mA | | | | Total of P40 to P47, P130 | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 40.0 | mA | | | | (When duty = 70% <sup>Note 3</sup> ) | $2.7 \text{ V} \le \text{V}_{DD} \le 4.0 \text{ V}$ | | | 15.0 | mA | | | | | $2.4 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | | | 9.0 | mA | | | | Total of P00 to P07, P10 to P17, | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 60.0 | mA | | | | P22 to P27, P30 to P35, P50 to P57, | $2.7 \text{ V} \le \text{V}_{DD} \le 4.0 \text{ V}$ | | | 35.0 | mA | | | | P70 to P77, P125 to P127<br>(When duty = 70% <sup>Note 3</sup> ) | $2.4 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | | | 20.0 | mA | | | | Total of all pins (When duty = 70%Note 3) | | | | 100.0 | mA | | | lo <sub>L2</sub> | Per pin for P20 and P21 | | | | 0.4 <sup>Note 2</sup> | mA | | | | Total of all pins<br>(When duty = 70% <sup>Note 3</sup> ) | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | 0.8 | mA | - **Notes 1**. Value of the current at which the device operation is guaranteed even if the current flows from an output pin to the Vss pin - 2. Do not exceed the total current value. - 3. Output current value under conditions where the duty factor $\leq$ 70%. The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). - Total output current of pins = (IoL × 0.7)/(n × 0.01) - <Example> Where n = 80% and IoL = 40.0 mA Total output current of pins = $(40.0 \times 0.7)/(80 \times 0.01) = 35.0 \text{ mA}$ However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------|------|--------------------|----------| | Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P22 to P27, P30 to P35, P40 to P47, P50 to P57, P70 to P77, P125 to P127, P130, P137 | Normal input buffer | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | > | | | V <sub>IH2</sub> | P03, P05, P06, P16, P17, P34, P43, P44, P46, P47, P53, P55 | TTL input buffer $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 2.2 | | V <sub>DD</sub> | V | | | | | TTL input buffer $3.3 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | 2.0 | | V <sub>DD</sub> | V | | | | | TTL input buffer $2.4 \text{ V} \le \text{V}_{DD} < 3.3 \text{ V}$ | 1.5 | | V <sub>DD</sub> | V | | | V <sub>IH3</sub> | P20, P21 | | 0.7V <sub>DD</sub> | | $V_{DD}$ | V | | | V <sub>IH4</sub> | P60, P61 | | 0.7V <sub>DD</sub> | | 6.0 | V | | | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCLKS | S, RESET | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | V | | Input voltage, low | V <sub>IL1</sub> | P00 to P07, P10 to P17, P22 to P27, P30 to P35, P40 to P47, P50 to P57, P70 to P77, P125 to P127, P130, P137 | Normal input buffer | 0 | | 0.2V <sub>DD</sub> | > | | | V <sub>IL2</sub> | P03, P05, P06, P16, P17, P34, P43, P44, P46, P47, P53, P55 | TTL input buffer $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 0 | | 0.8 | V | | | | | TTL input buffer $3.3 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ | 0 | | 0.5 | V | | | | | TTL input buffer 2.4 V ≤ V <sub>DD</sub> < 3.3 V | 0 | | 0.32 | V | | | V <sub>IL3</sub> | P20, P21 | | 0 | | 0.3V <sub>DD</sub> | V | | | V <sub>IL4</sub> | P60, P61 | | 0 | | 0.3V <sub>DD</sub> | V | | | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCLKS | S, RESET | 0 | | 0.2V <sub>DD</sub> | <b>V</b> | Caution The maximum value of V<sub>IH</sub> of pins P00, P04 to P07, P16, P17, P35, P42 to P44, P46, P47, P53 to P56, and P130 is V<sub>DD</sub>, even in the N-ch open-drain mode. $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------|------|------|------| | Output voltage, high | V <sub>OH1</sub> | P00 to P07, P10 to P17, P22 to P27, P30 to P35, P40 to P47, P50 to P57, | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ Iон1 = $-3.0 \text{ mA}$ | V <sub>DD</sub> - 0.7 | | | V | | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OH1} = -2.0 \text{ mA}$ | V <sub>DD</sub> - 0.6 | | | V | | | | | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ Iон1 = -1.5 mA | V <sub>DD</sub> - 0.5 | | | V | | | V <sub>OH2</sub> | P20 and P21 | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$I_{OH2} = -100 \ \mu \text{ A}$ | V <sub>DD</sub> - 0.5 | | | V | | Output voltage, low | V <sub>OL1</sub> | P00 to P07, P10 to P17, P22 to P27, P30 to P35, P40 to P47, P50 to P57, | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OL1} = 8.5 \text{ mA}$ | | | 0.7 | V | | P70 to P77, P125 to P127, P130 | P70 to P77, P125 to P127, P130 | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $\text{I}_{\text{OL1}} = 3.0 \text{ mA}$ | | | 0.6 | V | | | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OL1} = 1.5 \text{ mA}$ | | | 0.4 | V | | | | | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$I_{OL1} = 0.6 \text{ mA}$ | | | 0.4 | V | | | V <sub>OL2</sub> | P20 and P21 | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$\text{I}_{OL2} = 400 \ \mu\text{A}$ | | | 0.4 | V | | | V <sub>OL3</sub> | P60 and P61 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $1_{OL3} = 15.0 \text{ mA}$ | | | 2.0 | V | | | | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $1_{OL3} = 5.0 \text{ mA}$ | | | 0.4 | V | | | | | | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $\text{I}_{\text{OL3}} = 3.0 \text{ mA}$ | | | 0.4 | V | | | | | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$I_{OL3} = 2.0 \text{ mA}$ | | | 0.4 | V | Caution P00, P04 to P07, P16, P17, P35, P42 to P44, P46, P47, P53 to P56, and P130 do not output high level in N-ch open-drain mode. $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Condition | าร | | MIN. | TYP. | MAX. | Unit | |-----------------------------|--------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------------------------------|------|------|------|------| | Input leakage current, high | Ішн1 | P00 to P07, P10 to P17,<br>P22 to P27, P30 to P35,<br>P40 to P47, P50 to P57,<br>P70 to P77, P125 to P127, P130,<br>P137 | V <sub>I</sub> = V <sub>DD</sub> | | | | 1 | μA | | | ILIH2 | P20 and P21, RESET | VI = VDD | | | | 1 | μΑ | | | Інз | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) | V <sub>I</sub> = V <sub>DD</sub> | In input port<br>mode and<br>when external<br>clock is input | | | 1 | μΑ | | | | | | Resonator connected | | | 10 | μΑ | | Input leakage current, low | ILIL1 | P00 to P07, P10 to P17,<br>P22 to P27, P30 to P35,<br>P40 to P47, P50 to P57,<br>P70 to P77, P125 to P127, P130,<br>P137 | V <sub>I</sub> = V <sub>SS</sub> | | | | -1 | μΑ | | | ILIL2 | P20 and P21, RESET | Vı = Vss | | | | -1 | μA | | | Ішз | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) | VI = VSS | In input port<br>mode and<br>when external<br>clock is input | | | -1 | μΑ | | | | | | Resonator connected | | | -10 | μΑ | | On-chip pull-up resistance | Ru1 | P00 to P07, P10 to P17,<br>P22 to P27, P30 to P35,<br>P45 to P47, P50 to P57,<br>P70 to P77, P125 to P127,<br>P130 | V <sub>I</sub> = V <sub>SS</sub> | | 10 | 20 | 100 | kΩ | | | Ru2 | P40 to P44 | Vı = Vss | | 10 | 20 | 100 | kΩ | ## 3.3.2 Supply current characteristics ## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ (1/2) | Parameter | Symbol | | | Conditions | | | MIN. | TYP. | MAX. | Unit | |-----------|-------------------------|----------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------|-------------------------|-------------------------|------|------|------|------| | Supply | I <sub>DD1</sub> Note 1 | Operating | HS (high- | f <sub>HOCO</sub> = 48 MHz <sup>Note</sup> | Basic | V <sub>DD</sub> = 5.0 V | | 2.0 | | mA | | current | | mode | speed main) | 3, | operation | V <sub>DD</sub> = 3.0 V | | 2.0 | | mA | | | | | mode <sup>Note 5</sup> | f <sub>IH</sub> = 24 MHz <sup>Note 3</sup> | Normal | V <sub>DD</sub> = 5.0 V | | 3.8 | 7.0 | mA | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 3.8 | 7.0 | mA | | | | | | f <sub>HOCO</sub> = 24 MHz <sup>Note</sup> | Basic | V <sub>DD</sub> = 5.0 V | | 1.7 | | mA | | | | | | $^{3}$ , operation $V_{DD} = 3.0 \text{ V}$ | V <sub>DD</sub> = 3.0 V | | 1.7 | | mA | | | | | | | f <sub>IH</sub> = 24 MHz <sup>Note 3</sup> | Normal | V <sub>DD</sub> = 5.0 V | | 3.6 | 6.5 | mA | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 3.6 | 6.5 | mA | | | | | | f <sub>HOCO</sub> = 16 MHz <sup>Note</sup> | Normal | V <sub>DD</sub> = 5.0 V | | 2.7 | 5.0 | mA | | | | | | <sup>3</sup> ,<br>f <sub>IH</sub> = 16 MHz <sup>Note 3</sup> | operation | V <sub>DD</sub> = 3.0 V | | 2.7 | 5.0 | mA | | | | | HS (high- | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> , | Normal | Square wave input | | 3.0 | 5.4 | mA | | | | | speed main) | V <sub>DD</sub> = 5.0 V | operation | Resonator connection | | 3.2 | 5.6 | mA | | | | mode <sup>Note 5</sup> | | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> , | Nomal | Square wave input | | 2.9 | 5.4 | mA | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 3.2 | 5.6 | mA | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 1.9 | 3.2 | mA | | | | | | | V <sub>DD</sub> = 5.0 V | operation | Resonator connection | | 1.9 | 3.2 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Nomal | Square wave input | | 1.9 | 3.2 | mA | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 1.9 | 3.2 | mA | | | | | Subsystem | f <sub>SUB</sub> = | Nomal | Square wave input | | 4.0 | 5.4 | μΑ | | | | | clock<br>operation | 32.768 kHz <sup>Note 4</sup> ,<br>$T_A = -40^{\circ}C$ | operation | Resonator connection | | 4.3 | 5.4 | μΑ | | | | | | fsub = | Normal | Square wave input | | 4.0 | 5.4 | μΑ | | | | | | 32.768 kHz Note 4,<br>T <sub>A</sub> = +25°C | operation | Resonator connection | | 4.3 | 5.4 | μΑ | | | | | | f <sub>SUB</sub> = | Nomal | Square wave input | | 4.1 | 7.1 | μΑ | | | | | | 32.768 kHz <sup>Note 4</sup> ,<br>T <sub>A</sub> = +50°C | operation | Resonator connection | | 4.4 | 7.1 | μΑ | | | | | | f <sub>SUB</sub> = | Nomal | Square wave input | | 4.3 | 8.7 | μΑ | | | | | 3.<br>T | 32.768 kHz <sup>Note 4</sup> ,<br>T <sub>A</sub> = +70°C | operation | Resonator connection | | 4.7 | 8.7 | μΑ | | | | | | f <sub>SUB</sub> = | Nomal | Square wave input | | 4.7 | 12.0 | μΑ | | | | 32.768 kHz <sup>Note 4</sup> ,<br>T <sub>A</sub> = +85°C | | operation | Resonator connection | | 5.2 | 12.0 | μΑ | | | | | | | f <sub>SUB</sub> = | Nomal | Square wave input | | 6.4 | 35.0 | μΑ | | | | | 32 | 32.768 kHz <sup>Note 4</sup> ,<br>T <sub>A</sub> = +105°C | operation | Resonator connection | | 6.6 | 35.0 | μΑ | (Notes and Remarks are listed on the next page.) - Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the LCD controller/driver, A/D converter, LVD circuit, comparator, I/O port, on-chip pull-up/pull-down resistors, and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When setting ultra-low power consumption oscillation (AMPHS1 = 1). The current flowing into the LCD controller/driver, 16-bit timer KB20, real-time clock 2, 12-bit interval timer, and watchdog timer is not included. - 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} \text{@} 1 \text{ MHz}$ to 24 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} \text{@} 1 \text{ MHz}$ to 16 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fHOCO: High-speed on-chip oscillator clock frequency (48 MHz max.) - **3.** fin: High-speed on-chip oscillator clock frequency (24 MHz max.) - 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C ## (Ta = -40 to +105°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | | |----------------|-------------------------|------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------|-------------------|------|-------|------|----| | Supply | I <sub>DD2</sub> Note 2 | HALT | HS (high- | fHOCO = 48 MHz <sup>Note 4</sup> , | V <sub>DD</sub> = 5.0 V | | 0.71 | 2.55 | mA | | | current Note 1 | | mode | speed main)<br>mode <sup>Note 7</sup> | f <sub>IH</sub> = 24 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 3.0 V | | 0.71 | 2.55 | mA | | | | | | | fHOCO = 24 MHz <sup>Note 4</sup> , | V <sub>DD</sub> = 5.0 V | | 0.49 | 1.95 | mA | | | | | | | f <sub>IH</sub> = 24 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 3.0 V | | 0.49 | 1.95 | mA | | | | | | | fHOCO = 16 MHzNote 4, | V <sub>DD</sub> = 5.0 V | | 0.43 | 1.50 | mA | | | | | | | f <sub>IH</sub> = 16 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 3.0 V | | 0.43 | 1.50 | mA | | | | | | HS (high- | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input | | 0.31 | 1.76 | mA | | | | | | speed main)<br>mode <sup>Note 7</sup> | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.48 | 1.92 | mA | | | | | | | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input | | 0.29 | 1.76 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.48 | 1.92 | mA | | | | | | | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> , | Square wave input | | 0.20 | 0.96 | mA | | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.28 | 1.07 | mA | | | | | | | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> , | Square wave input | | 0.19 | 0.96 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.28 | 1.07 | mA | | | | | | • | Subsystem | f <sub>SUB</sub> = 32.768 kHz <sup>Note 5</sup> , | Square wave input | | 0.34 | 0.62 | μΑ | | | | | clock | T <sub>A</sub> = -40°C | Resonator connection | | 0.51 | 0.80 | μΑ | | | | | | operation | f <sub>SUB</sub> = 32.768 kHz <sup>Note 5</sup> ,<br>T <sub>A</sub> = +25°C | Square wave input | | 0.38 | 0.62 | μΑ | | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.57 | 0.80 | μΑ | | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> , | Square wave input | | 0.46 | 2.30 | μΑ | | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.67 | 2.49 | μΑ | | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> , | Square wave input | | 0.65 | 4.03 | μΑ | | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 0.91 | 4.22 | μΑ | | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> , | Square wave input | | 1.00 | 8.04 | μΑ | | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.31 | 8.23 | μΑ | | | | | | | f <sub>SUB</sub> = 32.768 kHz <sup>Note 5</sup> , | Square wave input | | 3.05 | 27.00 | μΑ | | | | | | | T <sub>A</sub> = +105°C | Resonator connection | | 3.24 | 27.00 | μΑ | | | | I <sub>DD3</sub> Note 6 | STOP | T <sub>A</sub> = -40°C | | | | 0.18 | 0.52 | μΑ | | | | | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C | | | | 0.24 | 0.52 | μΑ | | | | | | T <sub>A</sub> = +50°C T <sub>A</sub> = +70°C T <sub>A</sub> = +85°C | | | | 0.33 | 2.21 | μΑ | | | | | | | | | | 0.53 | 3.94 | μΑ | | | | | | | | | 0.93 | 7.95 | μΑ | | | | | | | T <sub>A</sub> = +105°C | | | | 2.91 | 25.00 | μΑ | | (Notes and Remarks are listed on the next page.) - Notes 1. Total current flowing into V<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or V<sub>SS</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the LCD controller/driver, A/D converter, LVD circuit, comparator, I/O port, on-chip pull-up/pull-down resistors, and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - 4. When high-speed system clock and subsystem clock are stopped. - 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the real-time clock 2 is included. The current flowing into the clock output/buzzer output, 12-bit interval timer, and watchdog timer is not included. - **6.** The current flowing into the real-time clock 2, clock output/buzzer output, 12-bit interval timer, and watchdog timer is not included. - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: 2.7 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 24 MHz $2.4~V \leq V_{DD} \leq 5.5~V@1~MHz$ to 16 MHz - 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fHOCO: High-speed on-chip oscillator clock frequency (48 MHz max.) - 3. fin: High-speed on-chip oscillator clock frequency (24 MHz max.) - **4.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C ## (Ta = -40 to +105°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | | MIN. | TYP. | MAX. | Unit | | | | |-------------------------------------------------------|-------------------------------|-------------------------------------|------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------|------|------------|------------|----------| | Low-speed on-<br>chip oscillator<br>operating current | FILNote 1 | | | | | | 0.20 | | μА | | RTC2 operating current | IRTC Notes 1, 2, 3 | f <sub>SUB</sub> = 32.768 kHz | | | | | 0.02 | | μΑ | | 12-bit interval timer operating current | <sub>TMKA</sub> Notes 1, 2, 4 | | | | | | 0.04 | | μΑ | | Watchdog timer operating current | Notes 1, 2, 5 | f∟ = 15 kHz | | | | | 0.22 | | μΑ | | A/D converter operating current | ADC Notes 1, 6 | When conversion at maximum speed | Normal mode | | $p_{DD} = 5.0 \text{ V}$<br>$p_{DD} = V_{DD} = 3.0 \text{ V}$ | | 1.3<br>0.5 | 1.7<br>0.7 | mA<br>mA | | A/D converter reference voltage current | ADREF Note 1 | | 1 1 1 1 1 1 1 | | | | 75.0 | | μА | | Temperature sensor operating current | <sub>TMPS</sub> Note 1 | | | | | | 75.0 | | μА | | LVD operating current | I <sub>LVD</sub> Notes 1, 7 | | | | | | 0.08 | | μΑ | | Comparator | I <sub>CMP</sub> Notes 1, 11 | V <sub>DD</sub> = 5.0 V, | Window mod | е | | | 12.5 | | μΑ | | operating current | | Regulator output | Comparator | high-speed m | ode | | 6.5 | | μΑ | | | | voltage = 2.1 V | Comparator | low-speed mo | ode | | 1.7 | | μΑ | | | | $V_{DD} = 5.0 V,$ | Window mod | е | | | 8.0 | | μΑ | | | | Regulator output voltage = 1.8 V | Comparator | high-speed m | ode | | 4.0 | | μΑ | | | | voitage = 1.6 v | Comparator | low-speed mo | ode | | 1.3 | | μΑ | | Self-<br>programming<br>operating current | FSP <sup>Notes 1, 9</sup> | | | | | | 2.00 | 12.20 | mA | | BGO operating current | I <sub>BGO</sub> Notes 1, 8 | | | | | | 2.00 | 12.20 | mA | | SNOOZE | I <sub>SNOZ</sub> Note 1 | ADC operation | While the mo | de is shifting | Note 10 | | 0.50 | 0.60 | mA | | operating current | | | During A/D c<br>mode, AVREF | | _ | | 1.20 | 1.44 | mA | | | | CSI/UART operation | | | | | 0.70 | 0.84 | mA | | LCD operating current | LCD1 Notes 1, 12, | External resistance division method | fLCD = fSUB<br>LCD clock<br>= 128 Hz | 1/3 bias,<br>four time<br>slices | V <sub>DD</sub> = 5.0 V,<br>V <sub>L4</sub> = 5.0 V | | 0.04 | 0.20. | μΑ | | | LCD2 <sup>Note 1, 12</sup> | Internal voltage boosting method | fLCD = fSUB<br>LCD clock<br>= 128 Hz | 1/3 bias,<br>four time<br>slices | $V_{DD} = 3.0 \text{ V},$ $V_{L4} = 3.0 \text{ V}$ $(V_{LCD} = 04\text{H})$ | | 0.85 | 2.20 | μА | | | | | | | $V_{DD} = 5.0 \text{ V},$ $V_{L4} = 5.1 \text{ V}$ $(V_{LCD} = 12\text{H})$ | | 1.55 | 3.70 | μΑ | | | I <sub>LCD3</sub> Note 1, 12 | Capacitor split method | pacitor split $f_{LCD} = f_{SUB}$ 1/3 bias, $V_{DD} = 3.0 \text{ V}$ , | | | | 0.20 | 0.50 | μА | (Notes and Remarks are listed on the next page.) #### Notes 1. Current flowing to VDD. - 2. When high speed on-chip oscillator and high-speed system clock are stopped. - 3. Current flowing only to the real-time clock 2 (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The value of the current for the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock 2 operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of real-time clock 2. - **4.** Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The value of the current for the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and ITMKA, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. - 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates. - **6.** Current flowing only to the A/D converter. The current value of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode. - 7. Current flowing only to the LVD circuit. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit operates. - 8. Current flowing only during data flash rewrite. - 9. Current flowing only during self programming. - 10. For shift time to the SNOOZE mode, see 21.3.3 SNOOZE mode in the RL78/L13 User's Manual. - **11.** Current flowing only to the comparator circuit. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ICMP when the comparator circuit operates. - 12. Current flowing only to the LCD controller/driver. The value of the current for the RL78 microcontrollers is the sum of the supply current (IDD1 or IDD2) and LCD operating current (ILCD1, ILCD2, or ILCD3), when the LCD controller/driver operates in operation mode or HALT mode. However, not including the current flowing into the LCD panel. Conditions of the TYP. value and MAX. value are as follows. - Setting 20 pins as the segment function and blinking all - Selecting fsuB for system clock when LCD clock = 128 Hz (LCDC0 = 07H) - Setting four time slices and 1/3 bias - **13.** Not including the current flowing into the external division resistor when using the external resistance division method. - Remarks 1. fil: Low-speed on-chip oscillator clock frequency - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 3. fclk: CPU/peripheral hardware clock frequency - **4.** The temperature condition for the TYP. value is $T_A = 25^{\circ}C$ . ## 3.4 AC Characteristics ## (Ta = -40 to +105°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | | Coi | nditions | | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------|----------------------------|-----------------------------------------|------------|----------|-----------------------------------------------------|--------|------|------|------| | Instruction cycle (minimum | Tcy | Main system | HS (high | n-speed | $2.7~V \le V_{DD} \le 5.5~V$ | 0.0417 | | 1 | μs | | instruction execution time) | | clock (f <sub>MAIN</sub> )<br>operation | main) m | ode | $2.4 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | 0.0625 | | 1 | μs | | | | Subsystem clo | оск (fsuв) | | $2.4~V \le V_{DD} \le 5.5~V$ | 28.5 | 30.5 | 31.3 | μs | | | | In the self | HS (high | n-speed | $2.7~V \le V_{DD} \le 5.5~V$ | 0.0417 | | 1 | μs | | | | programming mode | main) m | ode | $2.4 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | 0.0625 | | 1 | μs | | External system clock | fex | 2.7 V ≤ V <sub>DD</sub> ≤ 5 | 5.5 V | | | 1.0 | | 20.0 | MHz | | frequency | | 2.4 V ≤ V <sub>DD</sub> < 2 | 2.7 V | | | 1.0 | | 16.0 | MHz | | | fexs | | | | | 32 | | 35 | kHz | | External system clock input | texh, texl | 2.7 V ≤ V <sub>DD</sub> ≤ 5 | 5.5 V | | | 24 | | | ns | | high-level width, low-level width | | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | | | 30 | | | ns | | | | texhs, texhs | | | | | 13.7 | | | μS | | TI00 to TI07 input high-level width, low-level width | <b>t</b> тін, <b>t</b> ті∟ | | | | 1/fмск+<br>10 | | | ns | | | TO00 to TO07, TKBO00 <sup>Note</sup> , | <b>f</b> то | HS (high-speed main) mode | | 4.0 V ≤ | $V_{DD} \le 5.5 \text{ V}$ | | | 12 | MHz | | TKBO01-0 to TKBO01-2 <sup>Note</sup> | | | | 2.7 V ≤ | V <sub>DD</sub> < 4.0 V | | | 8 | MHz | | output frequency | | | | 2.4 V ≤ | V <sub>DD</sub> < 2.7 V | | | 4 | MHz | | PCLBUZ0, PCLBUZ1 output | <b>f</b> PCL | HS (high-spee | d main) | 4.0 V ≤ | V <sub>DD</sub> ≤ 5.5 V | | | 16 | MHz | | frequency | | mode | | 2.7 V ≤ | V <sub>DD</sub> < 4.0 V | | | 8 | MHz | | | | | | 2.4 V ≤ | V <sub>DD</sub> < 2.7 V | | | 4 | MHz | | Interrupt input high-level width, low-level width | tinth, tintl | INTP0 to INTP | 77 | 2.4 V ≤ | V <sub>DD</sub> ≤ 5.5 V | 1 | | | μs | | Key interrupt input high-level width, low-level width | tkrh, tkrl | KR0 to KR7 | | 2.4 V ≤ | V <sub>DD</sub> ≤ 5.5 V | 250 | | | ns | | IH-PWM output restart input high-level width | tihr | INTP0 to INTP | 77 | | | 2 | | | fclk | | TMKB2 forced output stop input high-level width | tihr | INTP0 to INTP | 22 | | | 2 | | | fclk | | RESET low-level width | trsl | | | | | 10 | | | μs | (Note and Remark are listed on the next page.) Note Specification under conditions where the duty factor is 50%. Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn) m: Unit number (m = 0), n: Channel number (n = 0 to 7)) ### Minimum Instruction Execution Time during Main System Clock Operation ### **AC Timing Test Points** ### **External System Clock Timing** ## **TI/TO Timing** ### **Interrupt Request Input Timing** ### **Key Interrupt Input Timing** ## **RESET** Input Timing ### 3.5 Peripheral Functions Characteristics ## **AC Timing Test Points** ### 3.5.1 Serial array unit ### (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (high-speed main) Mode | | Unit | |-------------------------------|--------|---------------------------------------------------------------------------|---------------------------|---------|------| | | | | MIN. | MAX. | | | Transfer rate <sup>Note</sup> | | | | fмск/12 | bps | | | | Theoretical value of the maximum transfer rate fclk = 24 MHz, fmck = fclk | | 2.0 | Mbps | **Note** Transfer rate in the SNOOZE mode is 4800 bps only. Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). ### **UART** mode connection diagram (during communication at same potential) ### **UART** mode bit width (during communication at same potential) (reference) **Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3) 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) ## (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (high-speed | HS (high-speed main) Mode | | | |-------------------------------------------------------|-------------------|--------------------------------------------------------------|-----------------------|---------------------------|----|--| | | | | MIN. | MAX. | | | | SCKp cycle time | tkcy1 | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 334 <sup>Note 1</sup> | | ns | | | | | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | 500 <sup>Note 1</sup> | | ns | | | SCKp high-/low-level width | <b>t</b> кн1, | $4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | tkcy1/2 - 24 | | ns | | | | <b>t</b> KL1 | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | tkcy1/2 - 36 | | ns | | | | | $2.4 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}$ | tkcy1/2 - 76 | 3 | ns | | | SIp setup time (to SCKp↑)Note 2 | tsıĸ1 | $4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | 66 | | ns | | | | | $2.7 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}$ | 66 | | ns | | | | | $2.4 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}$ | 113 | | ns | | | SIp hold time (from SCKp↑)Note 3 | t <sub>KSI1</sub> | | 38 | | ns | | | Delay time from SCKp↓ to SOp output <sup>Note 4</sup> | tkso1 | C = 30 pF <sup>Note 5</sup> | | 50 | ns | | - Notes 1. The value must also be equal to or more than 4/fclk. - **2.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp $\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp $\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 5. C is the load capacitance of the SCKp and SOp output lines. Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). **Remarks 1.** p: CSI number (p = 00, 10), m: Unit number (m = 0), n: Channel number (n = 0, 2), g: PIM and POM numbers (g = 0, 1) 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 02)) ## (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Cond | ditions | HS (high-spee | d main) Mode | Unit | |-------------------------------------------------|----------------------------|-------------------------------------------------------|---------------------------------|------------------|--------------|------| | | | | | MIN. | MAX. | | | SCKp cycle timeNote 5 | tkcy2 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | f <sub>MCK</sub> > 20 MHz | 16/fмск | | ns | | | | | fмcк ≤ 20 MHz | 12/fмск | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | f <sub>MCK</sub> > 16 MHz | 16/fмск | | ns | | | | | fмcк ≤ 16 MHz | 12/fмск | | ns | | | | $2.4~V \le V_{DD} \le 5.5~V$ | | 12/fмск and 1000 | | ns | | SCKp high-/low-level width | <b>t</b> KH2, <b>t</b> KL2 | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V | | tkcy2/2-14 | | ns | | | | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | | tkcy2/2-16 | | ns | | | | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | | tксү2/2-36 | | ns | | SIp setup time | tsik2 | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | | 1/fмск+40 | | ns | | (to SCKp↑) <sup>Note 1</sup> | | $2.4~V \leq V_{DD} \leq 5.5~V$ | | 1/fмск+60 | | ns | | SIp hold time<br>(from SCKp↑) <sup>Note 2</sup> | tksi2 | | | 1/fмск+62 | | ns | | Delay time from SCKp↓ to | <b>t</b> KSO2 | C = 30 pF <sup>Note 4</sup> | $2.7~V \leq V_{DD} \leq 5.5~V$ | | 2/fмск+66 | ns | | SOp output <sup>Note 3</sup> | | | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | | 2/fмск+113 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - **2.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp $\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SOp output lines. - 5. Transfer rate in SNOOZE mode: MAX. 1 Mbps # Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remarks 1.** p: CSI number (p = 00, 10), m: Unit number (m = 0), n: Channel number (n = 0, 2), g: PIM number (g = 0, 1) - 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 02)) #### CSI mode connection diagram (during communication at same potential) ## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 10) 2. m: Unit number, n: Channel number (mn = 00, 02) ### (4) During communication at same potential (simplified I<sup>2</sup>C mode) (TA = -40 to +105°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | HS (high-speed | HS (high-speed main) Mode | | | |-------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------------------|-----|--| | | | | MIN. | MAX. | | | | SCLr clock frequency | fscL | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | | 400 <sup>Note 1</sup> | kHz | | | | | 2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ | | 100 <sup>Note 1</sup> | kHz | | | Hold time when SCLr = "L" | tLOW | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | 1200 | | ns | | | | | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 3 \text{ k}\Omega$ | 4600 | | ns | | | Hold time when SCLr = "H" | thigh | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 1200 | | ns | | | | | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 3 \text{ k}\Omega$ | 4600 | | ns | | | Data setup time (reception) | tsu:DAT | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 1/f <sub>MCK</sub> + 220 <sup>Note 2</sup> | | ns | | | | | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 3 \text{ k}\Omega$ | 1/f <sub>MCK</sub> + 580 <sup>Note 2</sup> | | ns | | | Data hold time (transmission) | thd:dat | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 0 | 770 | ns | | | | | 2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ | 0 | 1420 | ns | | Notes 1. The value must also be equal to or less than fmck/4. 2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H". Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). (Remarks are listed on the next page.) ### Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential) ### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) - **Remarks 1.** $R_b[\Omega]$ : Communication line (SDAr) pull-up resistance, $C_b[F]$ : Communication line (SDAr, SCLr) load capacitance - 2. r: IIC number (r = 00, 10), g: PIM and POM number (g = 0, 1) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0), n: Channel number (n = 0-3), mn = 00-03, 10-13) <R> ## (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | HS (high-spee | ed main) Mode | Unit | |---------------|--------|-----------|-------------------------------------------------------------------------------------------------|---------------|--------------------------------------|------| | | | | | MIN. | MAX. | | | Transfer rate | | Reception | $\begin{split} 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V \end{split}$ | | f <sub>MCK</sub> /12 <sup>Note</sup> | bps | | | | | Theoretical value of the maximum transfer rate fclk = 24 MHz, fmck = fclk | | 2.0 | Mbps | | | | | $\begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \\ 2.3 \ V &\leq V_{b} \leq 2.7 \ V \end{split}$ | | f <sub>MCK</sub> /12 <sup>Note</sup> | bps | | | | | Theoretical value of the maximum transfer rate fclk = 24 MHz, fmck = fclk | | 2.0 | Mbps | | | | | $2.4 \ V \le V_{DD} < 3.3 \ V,$ $1.6 \ V \le V_b \le 2.0 \ V$ | | f <sub>MCK</sub> /12 <sup>Note</sup> | bps | | | | | Theoretical value of the maximum transfer rate fclk = 24 MHz, fmck = fclk | | 2.0 | Mbps | Note Transfer rate in SNOOZE mode is 4800 bps only. Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vpd tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For Vih and Vil, see the DC characteristics with TTL input buffer selected. Remarks 1. V<sub>b</sub>[V]: Communication line voltage - 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3) - 3. fmcκ: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13) ## (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | HS (high-spee | ed main) Mode | Unit | |---------------|--------|--------------|------------------------------------------------------------------------------------------------------------------------|---------------|------------------------|------| | | | | | MIN. | MAX. | | | Transfer rate | | Transmission | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V}$ | | Note 1 | bps | | | | | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$ | | 2.0 <sup>Note 2</sup> | Mbps | | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$ | | Note 3 | bps | | | | | Theoretical value of the maximum transfer rate $C_b = 50$ pF, $R_b = 2.7$ k $\Omega$ , $V_b = 2.3$ V | | 1.2 <sup>Note 4</sup> | Mbps | | | | | $2.4 \text{ V} \le \text{V}_{DD} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V}$ | | Note 5 | bps | | | | | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ , $V_b$ = 1.6 V | | 0.43 <sup>Note 6</sup> | Mbps | **Notes 1.** The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 4.0 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V and 2.7 V $\leq$ V<sub>b</sub> $\leq$ 4.0 V $$\label{eq:maximum transfer rate} \text{Maximum transfer rate} = \frac{1}{\{-C_b \times R_b \times \text{In } (1-\frac{2.2}{V_b})\} \times 3} \text{[bps]}$$ Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer. - 3. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ V<sub>DD</sub> < 4.0 V and 2.3 V $\leq$ V<sub>b</sub> $\leq$ 2.7 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.0}{V_b})}\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 3** above to calculate the maximum transfer rate under conditions of the customer. **Notes 5.** The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.4 V $\leq$ VDD < 3.3 V and 1.6 V $\leq$ Vb $\leq$ 2.0 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times ln (1 - \frac{1.5}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{1.5}{V_b})}\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 5** above to calculate the maximum transfer rate under conditions of the customer. Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. **UART** mode connection diagram (during communication at different potential) ### UART mode bit width (during communication at different potential) (reference) - **Remarks 1.** R<sub>b</sub>[ $\Omega$ ]: Communication line (TxDq) pull-up resistance, C<sub>b</sub>[F]: Communication line (TxDq) load capacitance, V<sub>b</sub>[V]: Communication line voltage - 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) # (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (1/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | HS (high-speed | Unit | | |-------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|----| | | | | | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $ \begin{aligned} 4.0 & \ V \le V_{DD} \le 5.5 \ V, \\ 2.7 & \ V \le V_b \le 4.0 \ V, \\ C_b & = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 600 | | ns | | | | | $ \begin{aligned} &2.7 \; V \leq V_{DD} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 1000 | | ns | | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V,$ $1.6 \ V \leq V_b \leq 1.8 \ V,$ $C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega$ | 2300 | | ns | | SCKp high-level width | <b>t</b> кн1 | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ F}$ | $6.5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$ $R_b = 1.4 \text{ k}\Omega$ | tkcy1/2 – 150 | | ns | | | | $2.7 \text{ V} \leq \text{V}_{DD} \leq C_b = 30 \text{ pF, F}$ | $\begin{array}{l} 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ R_{\text{b}} = 2.7 \text{ k}\Omega \end{array} \label{eq:continuous}$ | tксү1/2 - 340 | | ns | | | | $2.4 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V},$ $C_{b} = 30 \text{ pF}, \ R_{b} = 5.5 \text{ k}\Omega$ | | tkcy1/2 - 916 | | ns | | SCKp low-level width | t <sub>KL1</sub> | $ 4.0 \; V \leq V_{DD} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V, $ $ C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega $ | | tксү1/2 – 24 | | ns | | | | $2.7~V \leq V_{DD} < 4.0~V,~2.3~V \leq V_b \leq 2.7~V,$ $C_b = 30~pF,~R_b = 2.7~k\Omega$ | | tксу1/2 - 36 | | ns | | | | $ 2.4 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V, $ $ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega $ | | tkcy1/2 - 100 | | ns | | SIp setup time (to SCKp↑) <sup>Note 1</sup> | tsık1 | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ F}$ | $6.5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$ $R_b = 1.4 \text{ k}\Omega$ | 162 | | ns | | | | $ 2.7 \; V \leq V_{DD} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V, $ $C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega $ | | 354 | | ns | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V,$ $C_{b} = 30 \ pF, \ R_{b} = 5.5 \ k\Omega$ | | 958 | | ns | | SIp hold time<br>(from SCKp↑) <sup>Note 1</sup> | t <sub>KSI1</sub> | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega $ | | 38 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ F}$ | $4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$R_b = 2.7 \text{ k}\Omega$ | 38 | | ns | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V,$ $C_{b} = 30 \ pF, \ R_{b} = 5.5 \ k\Omega$ | | 38 | | ns | | Delay time from SCKp↓ to SOp output <sup>Note 1</sup> | tkso1 | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ F}$ | $6.5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$<br>$R_b = 1.4 \text{ k}\Omega$ | | 200 | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ F}$ | $4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$R_b = 2.7 \text{ k}\Omega$ | | 390 | ns | | | | $2.4 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ F}$ | $3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V},$<br>$R_b = 5.5 \text{ k}\Omega$ | | 966 | ns | (Note, ${\bf Caution}$ and ${\bf Remark}$ are listed on the next page.) ## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (high-spee | HS (high-speed main) Mode | | | |-------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------|----|--| | | | | MIN. | MAX. | | | | SIp setup time<br>(to SCKp↓) <sup>Note 2</sup> | tsık1 | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 20 \ pF, \ R_b = 1.4 \ k\Omega $ | 88 | | ns | | | | | | 88 | | ns | | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V,$ $C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega$ | 220 | | ns | | | SIp hold time<br>(from SCKp↓) <sup>Note 2</sup> | <b>t</b> KSI1 | $ 4.0 \; V \leq V_{DD} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V, $ $ C_b = 20 \; pF, \; R_b = 1.4 \; k\Omega $ | 38 | | ns | | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, \\ C_{b} = 20 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $ | 38 | | ns | | | | | | 38 | | ns | | | Delay time from SCKp↑ to SOp output <sup>Note 2</sup> | tkso1 | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 20 \ pF, \ R_b = 1.4 \ k\Omega $ | | 50 | ns | | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_b \leq 2.7 \text{ V}, \\ C_b = 20 \text{ pF}, \ R_b = 2.7 \text{ k}\Omega $ | | 50 | ns | | | | | $2.4 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, 1.6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V},$ $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ | | 50 | ns | | #### CSI mode connection diagram (during communication at different potential) - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. - 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VH and VIL, see the DC characteristics with TTL input buffer selected. - **Remarks 1.** R<sub>b</sub>[Ω]: Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage - 2. p: CSI number (p = 00, 10), m: Unit number, n: Channel number (mn = 00, 02), g: PIM and POM number (g = 0, 1) - fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00)) ## CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remark** p: CSI number (p = 00, 10), m: Unit number, n: Channel number (mn = 00, 02), g: PIM and POM number (g = 0, 1) # (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ | Parameter | Symbol | C | Conditions | | ed main) Mode | Unit | |-------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-------------------------|---------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time Note 1 | tkcy2 | $4.0 \text{ V} \le V_{DD} \le 5.5 \text{ V},$ | 20 MHz < f <sub>MCK</sub> | 24/ <b>f</b> мск | | ns | | | | $2.7 \text{ V} \le V_b \le 4.0 \text{ V}$ | 8 MHz < f <sub>MCK</sub> ≤ 20 MHz | 20/fмск | | ns | | | | | 4 MHz < f <sub>MCK</sub> ≤ 8 MHz | 16/ <b>f</b> мск | | ns | | | | | fмcк ≤ 4 MHz | 12/ <b>f</b> мск | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 4.0 \text{ V},$ | 20 MHz < f <sub>MCK</sub> | 32/ <b>f</b> мск | | ns | | | | $2.3 \text{ V} \le V_b \le 2.7 \text{ V}$ | 16 MHz < f <sub>MCK</sub> ≤ 20 MHz | 28/ <b>f</b> мск | | ns | | | | | 8 MHz < f <sub>MCK</sub> ≤ 16 MHz | 24/ <b>f</b> мск | | ns | | | | | 4 MHz < f <sub>MCK</sub> ≤ 8 MHz | 16/ <b>f</b> мск | | ns | | | | | fмcк ≤ 4 MHz | 12/ <b>f</b> мск | | ns | | | | $2.4 \text{ V} \le \text{V}_{DD} \le 3.3 \text{ V},$ | 20 MHz < f <sub>MCK</sub> | 72/ <b>f</b> мск | | ns | | | | $1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V}$ | 16 MHz < f <sub>MCK</sub> ≤ 20 MHz | <b>64/f</b> мск | | ns | | | | | 8 MHz < f <sub>MCK</sub> ≤ 16 MHz | <b>52/f</b> мск | | ns | | | | | 4 MHz < f <sub>MCK</sub> ≤ 8 MHz | 32/ <b>f</b> мск | | ns | | | | | fмcк ≤ 4 MHz | 20/ <b>f</b> мск | | ns | | SCKp high-/low-level width | tkh2, tkl2 | $4.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le V_b \le 4.0 \text{ V}$ | | tkcy2/2 - 24 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} \le 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$ | | tkcy2/2 - 36 | | ns | | | | $2.4 \text{ V} \le \text{V}_{DD} \le 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V}$ | | tkcy2/2 - 100 | | ns | | SIp setup time | tsik2 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V}$ | | 1/f <sub>MCK</sub> + 40 | | ns | | (to SCKp↑) <sup>Note 2</sup> | | 2.7 V ≤ V <sub>DD</sub> < 4.0 V | , $2.3 \text{ V} \le V_b \le 2.7 \text{ V}$ | 1/f <sub>MCK</sub> + 40 | | ns | | | | 2.4 V ≤ V <sub>DD</sub> < 3.3 V | , $1.6 \text{ V} \le V_b \le 2.0 \text{ V}$ | 1/f <sub>MCK</sub> + 60 | | ns | | SIp hold time | tksi2 | $4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | , $2.7~V \leq V_b \leq 4.0~V$ | 1/fmck + 62 | | ns | | (from SCKp↑) <sup>Note 3</sup> | | $2.7 \text{ V} \leq \text{V}_{DD} \leq 4.0 \text{ V}$ | , 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V | 1/fmck + 62 | | ns | | | | $2.4 \text{ V} \leq \text{V}_{DD} \leq 3.3 \text{ V}$ | , 1.6 $V \leq V_b \leq 2.0~V$ | 1/fmck + 62 | | ns | | Delay time from SCKp↓ to SOp outputNote 4 | tkso2 | $ 4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, \ 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V}, $ $ C_{b} = 30 \text{ pF}, \ R_{b} = 1.4 \text{ k} \Omega $ | | | 2/fмск + 240 | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, $ $C_{b} = 30 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $ | | | 2/fмск + 428 | ns | | | | $2.4 \text{ V} \le \text{V}_{DD} < 3.3 \text{ V}$<br>$C_b = 30 \text{ pF}, R_b = 5.5$ | | | 2/fмск + 1146 | ns | (Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.) #### CSI mode connection diagram (during communication at different potential) - Notes 1. Transfer rate in SNOOZE mode: MAX. 1 Mbps - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp $\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Caution Select the TTL input buffer for the SIp pin and SCKp pin and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected. ## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** $R_b[\Omega]$ : Communication line (SOp) pull-up resistance, $C_b[F]$ : Communication line (SOp) load capacitance, $V_b[V]$ : Communication line voltage - 2. p: CSI number (p = 00, 10), m: Unit number, n: Channel number (mn = 00, 02), g: PIM and POM number (g = 0, 1) - 3. fmcx: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn) m: Unit number, n: Channel number (mn = 00, 02)) # (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (1/2) (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V) | Parameter | Symbol | Conditions | HS (high-spe | ed main) Mode | Unit | |---------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------|------| | | | | MIN. | MAX. | | | SCLr clock frequency | fscL | $ \begin{aligned} 4.0 \; V &\leq V_{DD} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b &= 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | | 400 <sup>Note 1</sup> | kHz | | | | | | 400 <sup>Note 1</sup> | kHz | | | | $ \begin{cases} 4.0 \; V \leq V_{DD} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{cases} $ | | 100 <sup>Note 1</sup> | kHz | | | | | | 100 <sup>Note 1</sup> | kHz | | | | $2.4 \text{ V} \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \ R_{\text{b}} = 5.5 \text{ k}\Omega$ | | 100 <sup>Note 1</sup> | kHz | | Hold time when SCLr = "L" | tLOW | $ \begin{aligned} 4.0 \; V &\leq V_{DD} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b &= 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 1200 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, \\ C_{b} = 50 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $ | 1200 | | ns | | | | | 4600 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, $ $ C_{\text{b}} = 100 \text{ pF}, \ R_{\text{b}} = 2.7 \text{ k}\Omega $ | 4600 | | ns | | | | $ 2.4 \text{ V} \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \ R_{\text{b}} = 5.5 \text{ k}\Omega $ | 4650 | | ns | | Hold time when SCLr = "H" | tніgн | $ \begin{aligned} 4.0 \; V &\leq V_{DD} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b &= 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 620 | | ns | | | | | 500 | | ns | | | | $ 4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \ 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, $ $ C_{\text{b}} = 100 \text{ pF}, \ R_{\text{b}} = 2.8 \text{ k}\Omega $ | 2700 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, $ $ C_{\text{b}} = 100 \text{ pF}, \ R_{\text{b}} = 2.7 \text{ k}\Omega $ | 2400 | | ns | | | | $ 2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \ R_{\text{b}} = 5.5 \text{ k}\Omega $ | 1830 | | ns | (Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.) # (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (2/2) (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | HS (high-speed | l main) Mode | Unit | |-------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------|------| | | | | MIN. | MAX. | | | Data setup time (reception) | tsu:dat | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $ | 1/f <sub>MCK</sub> + 340 <sup>Note 2</sup> | | ns | | | | | 1/f <sub>MCK</sub> + 340 <sup>Note 2</sup> | | ns | | | | | 1/f <sub>MCK</sub> + 760 <sup>Note 2</sup> | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega $ | 1/f <sub>MCK</sub> + 760 <sup>Note 2</sup> | | ns | | | | | 1/f <sub>MCK</sub> + 570 <sup>Note 2</sup> | | ns | | Data hold time (transmission) | thd:dat | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $ | 0 | 770 | ns | | | | | 0 | 770 | ns | | | | | 0 | 1420 | ns | | | | | 0 | 1420 | ns | | | | | 0 | 1215 | ns | Notes 1. The value must also be equal to or less than fmck/4. Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the N-ch open drain output (VDD tolerance) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) <sup>2.</sup> Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H". ## Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential) ## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential) - Remarks 1. R<sub>b</sub>[Ω]: Communication line (SDAr, SCLr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance, V<sub>b</sub>[V]: Communication line voltage - 2. r: IIC number (r = 00, 10), g: PIM, POM number (g = 0, 1) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 02) ## 3.5.2 Serial interface IICA $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS | (high-spee | ed main) M | lode | Unit | |-------------------------------------|---------------|--------------------------|---------------------|------------|---------------------|------|------| | | | | Standar | d Mode | Fast | Mode | | | | | | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Fast mode: fcLk≥ 3.5 MHz | - | _ | 0 | 400 | kHz | | | | Normal mode: fclk≥ 1 MHz | 0 | 100 | _ | _ | kHz | | Setup time of restart condition | tsu:sta | | 4.7 | | 0.6 | | μS | | Hold time <sup>Note 1</sup> | thd:sta | | 4.0 | | 0.6 | | μs | | Hold time when SCLA0 = "L" | tLOW | | 4.7 | | 1.3 | | μS | | Hold time when SCLA0 = "H" | <b>t</b> HIGH | | 4.0 | | 0.6 | | μs | | Data setup time (reception) | tsu:dat | | 250 | | 100 | | ns | | Data hold time (transmission)Note 2 | thd:dat | | O <sup>Note 3</sup> | 3.45 | O <sup>Note 3</sup> | 0.9 | μS | | Setup time of stop condition | tsu:sto | | 4.0 | | 0.6 | | μs | | Bus-free time | <b>t</b> BUF | | 4.7 | | 1.3 | | μs | - Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. - 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. **Remark** The maximum value of $C_b$ (communication line capacitance) and the value of $R_b$ (communication line pull-up resistor) at that time in each mode are as follows. Standard mode: $C_b$ = 400 pF, $R_b$ = 2.7 k $\Omega$ Fast mode: $C_b$ = 320 pF, $R_b$ = 1.1 k $\Omega$ ## **IICA** serial transfer timing ## 3.6 Analog Characteristics ## 3.6.1 A/D converter characteristics #### Classification of A/D converter characteristics | Reference Voltage Input channel | Reference voltage (+) = AV <sub>REFP</sub><br>Reference voltage (-) = AV <sub>REFM</sub> | Reference voltage (+) = V <sub>DD</sub><br>Reference voltage (-) = V <sub>SS</sub> | Reference voltage (+) = V <sub>BGR</sub><br>Reference voltage (-) = AV <sub>REFM</sub> | |--------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | ANIO, ANI1 | - | See <b>3.6.1 (2)</b> . | See 3.6.1 (3). | | ANI16 to ANI25 | See <b>3.6.1 (1)</b> . | | | | Internal reference voltage Temperature sensor output voltage | See <b>3.6.1 (1)</b> . | | _ | (1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pins: ANI16 to ANI25, internal reference voltage, and temperature sensor output voltage $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{REFP}, \text{Reference voltage (-)} = \text{AV}_{REFM} = 0 \text{ V})$ | Parameter | Symbol | Conditions | 3 | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------|----------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------|------|--------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $2.4~V \le V_{DD} \le 5.5~V$ | | 1.2 | ±5.0 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μs | | | | Target pin: ANI16 to ANI25 | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.1875 | | 39 | μs | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μs | | | | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μs | | | | Target pin: Internal reference | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.5625 | | 39 | μs | | | | voltage, and temperature<br>sensor output voltage<br>(HS (high-speed main) mode) | $2.4~V \le V_{DD} \le 5.5~V$ | 17 | | 39 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup> | $2.4~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | | | ±0.35 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | Ers | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup> | $2.4~V \le V_{DD} \le 5.5~V$ | | | ±0.35 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup> | $2.4~V \le V_{DD} \le 5.5~V$ | | | ±3.5 | LSB | | Differential linearity errorNote 1 | DLE | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup> | $2.4~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI16 to ANI25 | | 0 | | AVREFP | V | | | | Internal reference voltage (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode)) | | V <sub>BGR</sub> Note 4 | | | V | | | | Temperature sensor output vo (2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, HS (high- | · · | V <sub>TMPS25</sub> Note 4 | | | V | (Notes are listed on the next page.) - Notes 1. Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 4$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.2\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add $\pm 2$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. - 4. See 3.6.2 Temperature sensor/internal reference voltage characteristics. - (2) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = V<sub>SS</sub> (ADREFM = 0), target pins: ANI0, ANI1, ANI16 to ANI25, internal reference voltage, and temperature sensor output voltage $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V}, \text{Reference voltage (+)} = V_{DD}, \text{ Reference voltage (-)} = V_{SS})$ | Parameter | Symbol | Condition | ıs | MIN. | TYP. | MAX. | Unit | |------------------------------------|--------|---------------------------------------------------------------------------|------------------------------------------------------------|----------------------------|------|-------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | | 1.2 | ±7.0 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μs | | | | Target pin: | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.1875 | | 39 | μs | | | | ANI0, ANI1, ANI16 to ANI25 | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μs | | | | 10-bit resolution | $3.6 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | 2.375 | | 39 | μs | | | | Target pin: Internal reference | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 3.5625 | | 39 | μs | | | | voltage, and temperature sensor output voltage | $2.4~V \le V_{DD} \le 5.5~V$ | 17 | | 39 | μs | | | | (HS (high-speed main) mode) | | | | | | | Zero-scale errorNotes 1, 2 | Ezs | 10-bit resolution | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | | | ±0.60 | %FSR | | Full-scale errorNotes 1, 2 | Ers | 10-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | ±0.60 | %FSR | | Integral linearity errorNote 1 | ILE | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±4.0 | LSB | | Differential linearity errorNote 1 | DLE | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI0, ANI1, ANI16 to ANI25 | | 0 | | VDD | V | | | | Internal reference voltage (2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, HS (high | V <sub>BGR</sub> Note 3 | | | V | | | | | Temperature sensor output volume (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high | J | V <sub>TMPS25</sub> Note 3 | | | V | **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. See 3.6.2 Temperature sensor/internal reference voltage characteristics. (3) When reference voltage (+) = internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pins: ANI0, ANI16 to ANI25 (TA = -40 to +105°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = VBGR<sup>Note 3</sup>, Reference voltage (-) = AVREFM<sup>Note 4</sup> = 0 V, HS (high-speed main) mode) | Parameter | Symbol | Cond | MIN. | TYP. | MAX. | Unit | | |----------------------------------------|--------|------------------|---------------------------------|------|------|-------------------------|------| | Resolution | RES | | | | 8 | | bit | | Conversion time | tconv | 8-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | 17 | | 39 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 8-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | ±0.60 | %FSR | | Integral linearity errorNote 1 | ILE | 8-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | ±2.0 | LSB | | Differential linearity errorNote 1 | DLE | 8-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | ±1.0 | LSB | | Analog input voltage | VAIN | | | 0 | | V <sub>BGR</sub> Note 3 | V | Notes 1. Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. See 3.6.2 Temperature sensor/internal reference voltage characteristics. - 4. When reference voltage (–) = $V_{SS}$ , the MAX. values are as follows. Zero-scale error: Add $\pm 0.35\%$ FSR to the AV<sub>REFM</sub> MAX. value. Integral linearity error: Add $\pm 0.5$ LSB to the AV<sub>REFM</sub> MAX. value. Differential linearity error: Add $\pm 0.2$ LSB to the AV<sub>REFM</sub> MAX. value. ## 3.6.2 Temperature sensor/internal reference voltage characteristics ## (TA = -40 to +105°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, HS (high-speed main) mode) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|---------------------|----------------------------------------------------|------|------|------|----------| | Temperature sensor output voltage | V <sub>TMPS25</sub> | ADS register = 80H, T <sub>A</sub> = +25°C | | 1.05 | | ٧ | | Internal reference output voltage | V <sub>BGR</sub> | ADS register = 81H | 1.38 | 1.45 | 1.5 | <b>V</b> | | Temperature coefficient | Fvтмрs | Temperature sensor that depends on the temperature | | -3.6 | | mV/°C | | Operation stabilization wait time | tamp | | | | 5 | μs | ## 3.6.3 Comparator $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Co | nditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------------|------------------|------------------------------------------------------------------------|-------------------------------------------|---------------------|---------------------|-----------------------|-------------| | Input voltage range | Ivref | | | 0 | | V <sub>DD</sub> – 1.4 | <b>&gt;</b> | | | Ivcmp | | | -0.3 | | V <sub>DD</sub> + 0.3 | V | | Output delay td | td | V <sub>DD</sub> = 3.0 V<br>Input slew rate > 50 mV/μs | Comparator high-speed mode, standard mode | | | 1.2 | μs | | | | | Comparator high-speed mode, window mode | | | 2.0 | μs | | | | | Comparator low-speed mode, standard mode | | 3.0 | 5.0 | μs | | High-electric-potential reference voltage | VTW+ | Comparator high-speed mode window mode | 9, | 0.66V <sub>DD</sub> | 0.76V <sub>DD</sub> | 0.86V <sub>DD</sub> | <b>&gt;</b> | | Low-electric-potential reference voltage | VTW- | Comparator high-speed mode window mode | <b>)</b> , | 0.14V <sub>DD</sub> | 0.24V <sub>DD</sub> | 0.34V <sub>DD</sub> | V | | Operation stabilization wait time | tсмр | | | 100 | | | μs | | Internal reference output voltage <sup>Note</sup> | V <sub>BGR</sub> | $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, HS (high-$ | speed main) mode | 1.38 | 1.45 | 1.50 | V | Note Cannot be used in subsystem clock operation and STOP mode. ## 3.6.4 POR circuit characteristics $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------|------------------|-------------------------|------|------|------|------| | Detection voltage | V <sub>POR</sub> | When power supply rises | | 1.51 | 1.57 | V | | | V <sub>PDR</sub> | When power supply falls | 1.44 | 1.50 | 1.56 | V | | Minimum pulse widthNote | T <sub>PW</sub> | | 300 | | | μs | Note This is the time required for the POR circuit to execute a reset operation when V<sub>DD</sub> falls below V<sub>PDR</sub>. When the microcontroller enters STOP mode and when the main system clock (f<sub>MAIN</sub>) has been stopped by setting bit 0 (HIOSTOP) and bit 7 (MSTOP) of the clock operation status control register (CSC), this is the time required for the POR circuit to execute a reset operation between when V<sub>DD</sub> falls below 0.7 V and when V<sub>DD</sub> rises to V<sub>POR</sub> or higher. ## 3.6.5 LVD circuit characteristics ## LVD Detection Voltage of Reset Mode and Interrupt Mode (Ta = -40 to +105°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------|----------------------|-------------------|-------------------------|------|------|------|------| | Detection | Supply voltage level | V <sub>LVD0</sub> | When power supply rises | 3.90 | 4.06 | 4.22 | V | | voltage | | | When power supply falls | 3.83 | 3.98 | 4.13 | V | | | | V <sub>LVD1</sub> | When power supply rises | 3.60 | 3.75 | 3.90 | V | | | | | When power supply falls | 3.53 | 3.67 | 3.81 | V | | | | V <sub>LVD2</sub> | When power supply rises | 3.01 | 3.13 | 3.25 | V | | | | | When power supply falls | 2.94 | 3.06 | 3.18 | V | | | | V <sub>LVD3</sub> | When power supply rises | 2.90 | 3.02 | 3.14 | V | | | | | When power supply falls | 2.85 | 2.96 | 3.07 | V | | | | V <sub>LVD4</sub> | When power supply rises | 2.81 | 2.92 | 3.03 | V | | | | | When power supply falls | 2.75 | 2.86 | 2.97 | V | | | | V <sub>LVD5</sub> | When power supply rises | 2.71 | 2.81 | 2.92 | V | | | | | When power supply falls | 2.64 | 2.75 | 2.86 | V | | | | V <sub>LVD6</sub> | When power supply rises | 2.61 | 2.71 | 2.81 | V | | | | | When power supply falls | 2.55 | 2.65 | 2.75 | V | | | | V <sub>LVD7</sub> | When power supply rises | 2.51 | 2.61 | 2.71 | V | | | | | When power supply falls | 2.45 | 2.55 | 2.65 | V | | Minimum pu | lse width | tuw | | 300 | | | μs | | Detection de | elay time | | | | | 300 | μs | ## LVD Detection Voltage of Interrupt & Reset Mode $(T_A = -40 \text{ to } +105^{\circ}\text{C}, V_{PDR} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V})$ | Parameter | Symbol | | Cond | litions | MIN. | TYP. | MAX. | Unit | |---------------------|-------------------|----------|---------------------------|------------------------------|------|------|------|------| | Interrupt and reset | V <sub>LVD5</sub> | VPOC2, V | VPOC1, VPOC0 = 0, 1, 1, 1 | 2.64 | 2.75 | 2.86 | V | | | mode | V <sub>LVD4</sub> | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 2.81 | 2.92 | 3.03 | V | | | | | | Falling interrupt voltage | 2.75 | 2.86 | 2.97 | V | | | V <sub>LVD3</sub> | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V | | | | | | Falling interrupt voltage | 2.85 | 2.96 | 3.07 | V | | | V <sub>LVD0</sub> | l | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.90 | 4.06 | 4.22 | V | | | | | | Falling interrupt voltage | 3.83 | 3.98 | 4.13 | V | ## 3.6.6 Supply voltage rise time ## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------|------------------|------------|------|------|------|------| | V <sub>DD</sub> rise slope | SV <sub>DD</sub> | | | | 54 | V/ms | Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until V<sub>DD</sub> reaches the operating voltage range shown in 3.4 AC Characteristics. ## 3.7 LCD Characteristics ## 3.7.1 External resistance division method ## (1) Static display mode $(T_A = -40 \text{ to } +105^{\circ}\text{C}, V_{L4} \text{ (MIN.)} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|-----------------|------------|------|------|-----------------|------| | LCD drive voltage | V <sub>L4</sub> | | 2.0 | | V <sub>DD</sub> | V | ## (2) 1/2 bias method, 1/4 bias method $(T_A = -40 \text{ to } +105^{\circ}\text{C}, V_{L4} \text{ (MIN.)} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|-----------------|------------|------|------|-----------------|------| | LCD drive voltage | V <sub>L4</sub> | | 2.7 | | V <sub>DD</sub> | V | ## (3) 1/3 bias method (T<sub>A</sub> = -40 to +105°C, V<sub>L4</sub> (MIN.) $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|-----------------|------------|------|------|-----------------|------| | LCD drive voltage | V <sub>L4</sub> | | 2.5 | | V <sub>DD</sub> | V | ## 3.7.2 Internal voltage boosting method ## (1) 1/3 bias method (TA = -40 to +105°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Cond | itions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|-----------------|----------------------------------|-----------------|--------------------------|-------|-------------------|------| | LCD output voltage variation range | V <sub>L1</sub> | C1 to C4 <sup>Note 1</sup> | VLCD = 04H | 0.90 | 1.00 | 1.08 | V | | | | = 0.47 $\mu$ F <sup>Note 2</sup> | VLCD = 05H | 0.95 | 1.05 | 1.13 | V | | | | | VLCD = 06H | 1.00 | 1.10 | 1.18 | V | | | | | VLCD = 07H | 1.05 | 1.15 | 1.23 | V | | | | | VLCD = 08H | 1.10 | 1.20 | 1.28 | V | | | | | VLCD = 09H | 1.15 | 1.25 | 1.33 | V | | | | | VLCD = 0AH | 1.20 | 1.30 | 1.38 | V | | | | | VLCD = 0BH | 1.25 | 1.35 | 1.43 | V | | | | | VLCD = 0CH | 1.30 | 1.40 | 1.48 | V | | | | | VLCD = 0DH | 1.35 | 1.45 | 1.53 | V | | | | | VLCD = 0EH | 1.40 | 1.50 | 1.58 | V | | | | | VLCD = 0FH | 1.45 | 1.55 | 1.63 | V | | | | | VLCD = 10H | 1.50 | 1.60 | 1.68 | V | | | | | VLCD = 11H | 1.55 | 1.65 | 1.73 | V | | | | | VLCD = 12H | 1.60 | 1.70 | 1.78 | V | | | | | VLCD = 13H | 1.65 | 1.75 | 1.83 | V | | Doubler output voltage | V <sub>L2</sub> | C1 to C4 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 2 V <sub>L1</sub> – 0.10 | 2 VL1 | 2 V <sub>L1</sub> | V | | Tripler output voltage | V <sub>L4</sub> | C1 to C4 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 3 V <sub>L1</sub> – 0.15 | 3 VL1 | 3 VL1 | V | | Reference voltage setup time <sup>Note 2</sup> | tvwait1 | | | 5 | | | ms | | Voltage boost wait timeNote 3 | tvwait2 | C1 to C4 <sup>Note 1</sup> = | 0.47 μF | 500 | | | ms | Notes 1. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between V<sub>L1</sub> and GND - C3: A capacitor connected between $V_{L2}$ and GND - C4: A capacitor connected between $V_{L4}$ and GND - C1 = C2 = C3 = C4 = 0.47 $\mu$ F $\pm$ 30% - 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1). - 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1). #### (2) 1/4 bias method $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Cor | nditions | MIN. | TYP. | MAX. | Unit | |------------------------------------|----------------------------------|------------------------------|-----------------|--------------------------|-------------------|-------------------|------| | LCD output voltage variation range | V <sub>L1</sub> | C1 to C5 <sup>Note 1</sup> | VLCD = 04H | 0.90 | 1.00 | 1.08 | V | | | = 0.47 $\mu$ F <sup>Note 2</sup> | VLCD = 05H | 0.95 | 1.05 | 1.13 | V | | | | | | VLCD = 06H | 1.00 | 1.10 | 1.18 | V | | | | | VLCD = 07H | 1.05 | 1.15 | 1.23 | V | | | | | VLCD = 08H | 1.10 | 1.20 | 1.28 | ٧ | | | | | VLCD = 09H | 1.15 | 1.25 | 1.33 | V | | | | | VLCD = 0AH | 1.20 | 1.30 | 1.38 | ٧ | | Doubler output voltage | V <sub>L2</sub> | C1 to C5 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 2 V <sub>L1</sub> – 0.08 | 2 V <sub>L1</sub> | 2 V <sub>L1</sub> | V | | Tripler output voltage | V <sub>L3</sub> | C1 to C5 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 3 V <sub>L1</sub> – 0.12 | 3 V <sub>L1</sub> | 3 V <sub>L1</sub> | V | | Quadruply output voltage | V <sub>L4</sub> | C1 to C5 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 4 V <sub>L1</sub> – 0.16 | 4 V <sub>L1</sub> | 4 V <sub>L1</sub> | V | | Reference voltage setup timeNote 2 | tvwait1 | | | 5 | | | ms | | Voltage boost wait timeNote 3 | tvwait2 | C1 to C5 <sup>Note 1</sup> = | 0.47 μF | 500 | | | ms | - Notes 1. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between V<sub>L1</sub> and GND - C3: A capacitor connected between V<sub>L2</sub> and GND - C4: A capacitor connected between VL3 and GND - C5: A capacitor connected between V<sub>L4</sub> and GND - C1 = C2 = C3 = C4 = C5 = 0.47 $\mu$ F $\pm$ 30% - 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1). - 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1). ## 3.7.3 Capacitor split method #### (1) 1/3 bias method (TA = -40 to +105°C, 2.4 V $\leq$ VD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------|-----------------|-------------------------------------------|---------------------------|---------------------|---------------------------|------| | V <sub>L4</sub> voltage | V <sub>L4</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | | V <sub>DD</sub> | | V | | V <sub>L2</sub> voltage | V <sub>L2</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 2/3 V <sub>L4</sub> – 0.1 | 2/3 V <sub>L4</sub> | 2/3 V <sub>L4</sub> + 0.1 | V | | V <sub>L1</sub> voltage | V <sub>L1</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 1/3 V <sub>L4</sub> – 0.1 | 1/3 V <sub>L4</sub> | 1/3 V <sub>L4</sub> + 0.1 | V | | Capacitor split wait timeNote 1 | towait | | 100 | | | ms | - Notes 1. This is the wait time from when voltage bucking is started (VLCON = 1) until display is enabled (LCDON = 1). - 2. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between V<sub>L1</sub> and GND - C3: A capacitor connected between VL2 and GND - C4: A capacitor connected between VL4 and GND - $C1 = C2 = C3 = C4 = 0.47 \text{ pF} \pm 30 \%$ ## 3.8 RAM Data Retention Characteristics <R> <R> ## $(T_A = -40 \text{ to } +105^{\circ}\text{C})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|------------|----------------------|------|------|------| | Data retention supply voltage | VDDDR | | 1.44 <sup>Note</sup> | | 5.5 | V | <R> Note This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated. ## 3.9 Flash Memory Programming Characteristics #### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------|--------|-----------------------------------------|---------|-----------|------|-------| | System clock frequency | fclk | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | 1 | | 24 | MHz | | Number of code flash rewrites <sup>Note 1, 2, 3</sup> | Cerwr | Retained for 20 years TA = 85°C Note 4 | 1,000 | | | Times | | Number of data flash rewrites <sup>Note 1, 2, 3</sup> | | Retained for 1 year TA = 25°C | | 1,000,000 | | | | | | Retained for 5 years TA = 85°C Note 4 | 100,000 | | | | | | | Retained for 20 years TA = 85°C Note 4 | 10,000 | | | | - **Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite. - 2. When using flash memory programmer and Renesas Electronics self programming library - 3. This characteristic indicates the flash memory characteristic and based on Renesas Electronics reliability test. - **4.** This temperature is the average value at which data are retained. Remark When updating data multiple times, use the flash memory as one for updating data. ## 3.10 Dedicated Flash Memory Programmer Communication (UART) ## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|-----------|------| | Transfer rate | | During serial programming | 115,200 | | 1,000,000 | bps | ## 3.11 Timing Specifications for Switching Flash Memory Programming Modes $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------| | Time to complete the communication for the initial setting after the external reset is released | tsuinit | POR and LVD reset must be released before the external reset is released. | | | 100 | ms | | Time to release the external reset after the TOOL0 pin is set to the low level | tsu | POR and LVD reset must be released before the external reset is released. | 10 | | | μs | | Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) | tнo | POR and LVD reset must be released before the external reset is released. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset is released (POR and LVD reset must be released before the external reset is released.). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and completion the baud rate setting. **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period. tsu: Time to release the external reset after the TOOL0 pin is set to the low level thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) ## 4. PACKAGE DRAWINGS ## 4.1 64-pin Products R5F10WLAAFA, R5F10WLCAFA, R5F10WLDAFA, R5F10WLEAFA, R5F10WLFAFA, R5F10WLGAFA | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |---------------------|--------------|----------------|-----------------| | P-LQFP64-12x12-0.65 | PLQP0064JA-A | P64GK-65-UET-2 | 0.51 | ©2012 Renesas Electronics Corporation. All rights reserved. R5F10WLAAFB, R5F10WLCAFB, R5F10WLDAFB, R5F10WLEAFB, R5F10WLFAFB, R5F10WLGAFB, R5F10WLAGFB, R5F10WLCGFB, R5WLCGFB, R5WL ## 4.2 80-pin Products R5F10WMAAFA, R5F10WMCAFA, R5F10WMDAFA, R5F10WMEAFA, R5F10WMFAFA, R5F10WMGAFA | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |---------------------|--------------|----------------|-----------------| | P-LQFP80-14x14-0.65 | PLQP0080JB-E | P80GC-65-UBT-2 | 0.69 | | Referance | Dimens | sion in Mill | imeters | |-----------|--------|--------------|---------| | Symbol | Min | Nom | Max | | D | 13.80 | 14.00 | 14.20 | | Е | 13.80 | 14.00 | 14.20 | | HD | 17.00 | 17.20 | 17.40 | | HE | 17.00 | 17.20 | 17.40 | | Α | | | 1.70 | | A1 | 0.05 | 0.125 | 0.20 | | A2 | 1.35 | 1.40 | 1.45 | | A3 | _ | 0.25 | | | bp | 0.26 | 0.32 | 0.38 | | С | 0.10 | 0.145 | 0.20 | | L | | 0.80 | | | Lp | 0.736 | 0.886 | 1.036 | | L1 | 1.40 | 1.60 | 1.80 | | | 0° | 3° | 8° | | е | | 0.65 | | | х | | | 0.13 | | у | | | 0.10 | | ZD | | 0.825 | | | ZE | | 0.825 | | R5F10WMAAFB, R5F10WMCAFB, R5F10WMDAFB, R5F10WMEAFB, R5F10WMFAFB, R5F10WMGAFB, R5F10WMAGFB, R5F10WMCGFB, R5WMCGFB, R5WMCGF | <b>Revision History</b> | |-------------------------| |-------------------------| ## RL78/L13 Data Sheet | | | | Description | |------|--------------|--------|-----------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 0.01 | Apr 13, 2012 | - | First Edition issued | | 0.02 | Oct 31, 2012 | - | Change of the number of segment pins | | | | | • 64-pin products: 36 pins | | | | | • 80-pin products: 51 pins | | 2.10 | Aug 12, 2016 | 1 | Modification of features of 16-bit timer and 16-bit timer KB20 (IH) in 1.1 Features | | | | 5 | Addition of product name (RL78/L13) and description (Top View) in 1.3.1 64-pin products | | | | 6 | Addition of product name (RL78/L13) and description (Top View) in 1.3.2 80-pin products | | | | 10 | Modification of functional overview of main system clock in 1.6 Outline of Functions | | | | 15 | Modification of description in Absolute Maximum Ratings (3/3) | | | | 17, 18 | Modification of description in 2.3.1 Pin characteristics | | | | 38 | Modification of remark 3 in 2.5.1 (4) During communication at same potential (simplified I <sup>2</sup> C mode) | | | | 68 | Modification of the title and note, and addition of caution in 2.8 RAM Data Retention Characteristics | | | | 70 | Addition of Remark | | | | 74 | Modification of description in Absolute Maximum Ratings (T <sub>A</sub> = 25 °C) (3/3) | | | | 76 | Modification of description in 3.3.1 Pin characteristics | | | | 95 | Modification of remark 3 in 3.5.1 (4) During communication at same potential (simplified I <sup>2</sup> C mode) | | | | 118 | Modification of the title and note, and addition of caution in 3.8 RAM Data Retention Characteristics | All trademarks and registered trademarks are the property of their respective owners. SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan. Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc. #### NOTES FOR CMOS DEVICES - (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN). - (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. - (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. - (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. - (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. - (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device. #### Notice - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information - 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein - 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or - 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics. - 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges - 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics - 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics #### **SALES OFFICES** ## Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information. Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza. No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Treireads Electronics from Knotig Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141 © 2016 Renesas Electronics Corporation. All rights reserved. # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ## Renesas Electronics: ``` R5F10WLCGFB#30 R5F10WMDAFB#30 R5F10WMFAFB#50 R5F10WMFAFB#30 R5F10WMGAFB#50 R5F10WLEGFB#50 R5F10WLDAFB#30 R5F10WLGAFA#30 R5F10WLDAFB#30 R5F10WLDAFB#30 R5F10WLCAFB#30 R5F10WMFAFA#30 R5F10WLAAFA#30 R5F10WLDAFB#50 R5F10WMDAFA#30 R5F10WMGAFB#30 R5F10WMAAFB#30 R5F10WLFAFA#30 R5F10WLCAFB#30 R5F10WMEAFB#30 R5F10WMGAFB#30 R5F10WLAAFB#50 R5F10WLCAFB#50 R5F10WLEAFB#50 R5F10WMAAFA#50 R5F10WLGAFB#50 R5F10WLCGFB#50 R5F10WLGAFB#40 R5F10WLGAFB#30 R5F10WMAAFA#30 R5F10WLAAFB#30 R5F10WLCGFB#50 R5F10WLEAFB#30 R5F10WLGGFB#30 R5F10WLGGFB#30 R5F10WLGGFB#30 R5F10WLCAFA#30 R5F10WLEAFB#30 R5F10WLGGFB#30 R5F10WLGAFB#50 R5F10WLGAFB#50 R5F10WLCAFA#50 R5F10WLEAFB#30 R5F10WLGAFB#30 R5F10WLGAFB#50 R5F10WLGAFB#50 R5F10WLCAFA#50 R5F10WLGAFB#30 R5F10WLGAFB#30 R5F10WLGAFB#50 R5F10WMGGFB#50 R5F10WMGGFB#30 R5F10WMGGFB#30 R5F10WMGGFB#30 R5F10WMGGFB#30 R5F10WMGGFB#50 R5F10WMGGFB#50 ``` Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331