# Compact Smart Card Interface IC The NCN6001 is an integrated circuit dedicated to the smart card interface applications. The device handles any type of smart card through a simple and flexible microcontroller interface. On top of that, thanks to the built–in chip select pin, several couplers can be connected in parallel. The device is particularly suited for low cost, low power applications, with high extended battery life coming from extremely low quiescent current. #### **Features** - 100% Compatible with ISO 7816–3, EMV and GIE–CB Standards - Fully GSM Compliant - Wide Battery Supply Voltage Range: $2.7 < V_{CC} < 5.5 \text{ V}$ - Programmable CRD\_VCC Supply Handles 1.8 V, 3.0 V or 5.0 V Card Operation - Programmable Rise and Fall Card Clock Slopes - Programmable Card Clock Divider - Built-in Chip Select Logic Allows Parallel Coupling Operation - ESD Protection on Card Pins (8.0 kV, Human Body Model) - Supports up to 40 MHz Input Clock - Built-in Programmable CRD\_CLK Stop Function Handles Run or Low State - Programmable CRD\_CLK Slopes to Cope with Wide Operating Frequency Range - Fast CRD VCC Turn-on and Turn-off Sequence - These are Pb-Free Devices #### **Typical Applications** - E-Commerce Interface - Automatic Teller Machine (ATM) Smart Card - Point of Sales (POS) System - Pay TV System ## ON Semiconductor® http://onsemi.com ## MARKING DIAGRAMS TSSOP-20 DTB SUFFIX CASE 948E LLGA 20 CASE 513AC A = Assembly Location = Wafer Lot Y = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 34 of this data sheet. Figure 1. Pin Connections\* \*All the pin numbers used in the document refer to the TSSOP package Figure 2. Typical Application Figure 3. Block Diagram ## PIN FUNCTIONS AND DESCRIPTION | TSSOP | LLGA | Name | Туре | Description | |-------|------|-----------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 18 | I/O | Input/Output<br>Pullup | This pin is connected to an external microcontroller interface. A bidirectional level translator adapts the serial I/O signal between the smart card and the microcontroller. The level translator is enabled when $\overline{\text{CS}} = \text{L}$ , the sub address has been selected and the system operates in the Asynchronous mode. When a Synchronous card is in use, this pin is disconnected and the data and the transaction take place with the MISO b3 register. The internal pullup resistor connected on the $\mu\text{C}$ side is activated and visible by the selected chip only. | | 2 | 19 | ĪNT | OUTPUT<br>Pullup | This pin is activated LOW when a card has been inserted and detected by CRD_DET pin. Similarly, an interrupt is generated when the CRD_VCC output is overloaded, or when the card has been extracted whatever be the transaction status (running or standby). The INT signal is reset to High according to Table 7 and Figure 11. On the other hand, the pin is forced to a logic High when the input voltage V <sub>CC</sub> drops below 2.0 V. | | 3 | 20 | CLK_IN | CLOCK<br>INPUT<br>High<br>impedance | The built-in Schmitt trigger receiver makes this pin suitable for a large type of clock signal (Figure 30). This pin can be connected to either the microcontroller master clock, or to a crystal signal, to drive the external smart cards. The signal is fed to the internal clock selector circuit and translated to the CRD_CLK pin at either the same frequency, or divided by 2 or 4, depending upon the programming mode. Note: The chip guarantees the EMV 50% Duty Cycle when the clock divider ratio is 1/2 or 1/4, even when the CLK_IN signal is out of the 45% to 55% range specified by ISO and EMV specifications. Care must be observed, at PCB level, to minimize the pick-up noise coming from the CLK_IN line. | | 4 | 1 | MOSI | INPUT | Master Out Slave In: SPI Data Input from the external microcontroller. This byte contents the address of the selected chip among the four possible, together with the programming code for a given interface. | | 5 | 2 | CLK_SPI | INPUT | Clock Signal to synchronize the SPI data transfer. The built-in Schmitt trigger receiver makes this pin compatible with a wide range of input clock signal (Figure 30). This clock is fully independent from the CLK_IN signal and does not play any role with the data transaction. | | 6 | α | EN_RPU | INPUT, Logic | This pin is used to activate the I/O internal pullup resistor according to the here below true table: EN_RPU = Low → I/O Pullup resistor disconnected EN_RPU = High → I/O Pullup resistor connected When two or more NCN6001 chips shares the same I/O bus, one chip only shall have the internal pullup resistor enabled to avoid any overload of the I/O line. Moreover, when Asynchronous and Synchronous cards are handled by the interfaces, the activated I/O pullup resistor must preferably be the one associated with the Asynchronous circuit. On the other hand, since no internal pullup bias resistor is built in the chip, pin 6 must be connected to the right voltage level to make sure the logic function is satisfied. | | 7 | 4 | MISO | OUTPUT | Master In Slave Out: SPI Data Output from the NCN6001. This byte carries the state of the interface, the serial transfer being achieved according to the programmed mode (Table 2), using the same CLK_SPI signal and during the same MOSI time frame. The three high bits [b7:b5] have no meaning and shall be discarded by the microcontroller. An external 4.7 k $\Omega$ Pull down resistor might be necessary to avoid misunderstanding of the pin 7 voltage during the High Z state. | | 8 | 5 | CS | INPUT | This pin synchronizes the SPI communication and provides the chip address and selected functions. All the NCN6001 functions, both programming and card transaction, are disabled when $\overline{\text{CS}} = \text{H}$ . | | 9 | 6 | V <sub>CC</sub> | POWER | This pin is connected to the NCN6001 supply voltage and must be bypassed to ground by a 10 $\mu$ F/6.0 V capacitor. Since tantalum capacitors have relative high ESR, using low ESR ceramic type (MURATA X5R, Resr < 100 m $\Omega$ ) is highly recommended. | #### PIN FUNCTIONS AND DESCRIPTION | TSSOP | LLGA | Name | Type | Description | |-------|------|--------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | 7 | Lout_L | POWER | The Low Side of the external inductor is connected between this pin and pin 12 to provide the DC/DC function. The current flowing into this inductor is internally sensed and no external shunt resistor is used. Typically, Lout = 22 $\mu\text{H}$ , with DSR < 2.0 $\Omega$ , yields a good efficiency performance for a maximum 65 mA DC output load. Note: The inductor shall be sized to handle the 450 mA peak current flowing during | | | | DIA/D. CAID. | DOWER | the DC/DC operation (see CoilCraft manufacturer data sheet). | | 11 | 8 | PWR_GND | POWER | This pin is the Power Ground associated with the built-in DC/DC converter and must be connected to the system ground together with GROUND pin 16. Using good quality ground plane is recommended to avoid spikes on the logic signal lines. | | 12 | 9 | Lout_H | POWER | The High Side of the external inductor is connected between this pin and pin 10 to activate the DC/DC function. The built–in NMOS and PMOS devices provide the switching function together with the CRD_VCC voltage rectification (Figure 17). | | 13 | 10 | CRD_VCC | POWER | This pin provides the power to the external card. It is the logic level "1" for CRD_IO, CRD_RST, CRD_C4, CRD_C8 and CRD_CLK signals. | | | | | | The energy stored by the DC/DC external inductor Lout must be smoothed by a 10 $\mu F/Low$ ESR capacitor, connected across CRD_VCC and GND. Using ceramic type of capacitor (MURATA X5R, ESR < 50 m $\Omega$ ) is strongly recommended. In the event of a CRD_VCC U <sub>VLOW</sub> voltage, the NCN6001 detects the situation and feedback the information in the STATUS bit. The device does not take any further action, particularly the DC/DC converter is neither stopped nor re programmed by the NCN6001. It is up to the external MPU to handle the situation. However, when the CRD_VCC is overloaded, the NCN6001 shuts off the DC/DC converter, runs a Power Down ISO sequence and reports the fault in the STATUS register. | | | | | | Since high transient current flows from this pin to the load, care must be observed, at PCB level, to minimize the series ESR and ESL parasitic values. The NCN6001 demo board provides an example of a preferred PCB layout. | | 14 | 11 | C8/S1 | I/O | Auxiliary mixed analog/digital line to handle either a synchronous card, or as Chip Select Identification (MISO, Bit 0): see Figure 9. The pin is driven by an open drain stage, the pullup resistor being connected to the CRD_VCC supply. When the pin is used as a logic input (asynchronous cards), the positive logic condition applies: Connected to GND → Logic = Zero Connected to V <sub>CC</sub> or left Open → Logic = One A built–in accelerator circuit makes sure the output positive going rise time is fully within the ISO/EMV specifications. NOTE: The pin is capable of reading the logic level when the chip operates an asynchronous interface, but is not intended to read the data from the | | | | | | external card when operated in the synchronous mode. It merely returns the logic state forced during a write instruction to the card. | | 15 | 12 | C4/S0 | I/O | Auxiliary mixed analog/digital line to handle either a synchronous card, or as Chip Select Identification (MISO, Bit 1): see Figure 9. The pin is driven by an open drain stage, the pullup resistor being connected to the CRD_VCC supply. When the pin is used as a logic input (asynchronous cards), the positive logic condition applies: Connected to GND⊡→Logic = Zero Connected to V <sub>CC</sub> or left Open → Logic = One A built–in accelerator circuit makes sure the output positive going rise time is fully within the ISO/EMV specifications. | | | | | | NOTE: The pin is capable of reading the logic level when the chip operates an asynchronous interface, but is not intended to read the data from the external card when operated in the synchronous mode. It merely returns the logic state forced during a write instruction to the card. | | 16 | 13 | GND | SIGNAL | The logic and low level analog signals shall be connected to this ground pin. This pin must be externally connected to the PWR_GND pin 12. The designer must make sure no high current transients are shared with the low signal currents flowing into this pin. | | 17 | 14 | CRD_CLK | OUTPUT | This pin is connected to the CLK pin of the card connector. The CRD_CLK signal comes from the clock selector circuit output. An internal active pull down NMOS device forces this pin to Ground during either the CRD_VCC startup sequence, or when CRD_VCC = 0 V. The rise and fall slopes, either FAST or SLOW, of this signal can be programmed by the MOSI message (Table 2). Care must be observed, at PCB level, to minimize the pick-up noise coming from the CRD_CLK line. | ## PIN FUNCTIONS AND DESCRIPTION | N FUNCTIONS AND DESCRIPTION | | | | | | | | |-----------------------------|---------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | LLGA | Name | Type | Description | | | | | | 15 | CRD_DET | INPUT | The signal coming from the external card connector is used to detect the presence of the card. A built-in pullup low current source biases this pin High, making it active LOW, assuming one side of the external switch is connected to ground. A built-in digital filter protect the system against voltage spikes present on this pin. The polarity of the signal is programmable by the MOSI message, according to the logic state depicted Table 2. On the other hand, the meaning of the feedback message contained in the MISO register bit b4, depends upon the SPI mode of operation as defined here below: | | | | | | | | | SPI Normal Mode: The MISO bit b4 is High when a card is inserted, whatever be the polarity of the card detect switch. | | | | | | | | | SPI Special Mode: The MISO bit b4 copies the logic state of the Card detect switch as depicted here below, whatever be the polarity of the switch used to handle the detection: | | | | | | | | | CRD DET = Low → MISO/b4 = Low | | | | | | | | | CRD DET = High → MISO/b4 = High | | | | | | | | | In both cases, the chip must be programmed to control the right logic state (Table 2). | | | | | | | | | Since the bias current supplied by the chip is very low, typically 5.0 $\mu$ A, care must be observed to avoid low impedance or cross coupling when this pin is in the Open state. | | | | | | 16 | CRD_RST | OUTPUT | This pin is connected to the RESET pin of the card connector. A level translator adapts the RESET signal from the microcontroller to the external card. The output current is internally limited to 15 mA. The CRD_RST is validated when CS = Low and hard wired to Ground when the card is deactivated, by and internal active pull down circuit. | | | | | | | | | Care must be observed, at PCB design level, to avoid cross coupling between this signal and the CRD_CLK clock. | | | | | | 17 | CRD_IO | I/O<br>Pullup | This pin handles the connection to the serial I/O pin of the card connector. A bidirectional level translator adapts the serial I/O signal between the card and the microcontroller. An internal active pull down MOS device forces this pin to Ground during either the CRD_VCC startup sequence, or when CRD_VCC = 0 V. The CRD_IO pin current is internally limited to 15 mA. Care must be observed, at PCB design level, to avoid cross coupling between this signal and the CRD_CLK clock. | | | | | | | 15 | 15 CRD_DET | 15 CRD_DET INPUT 16 CRD_RST OUTPUT 17 CRD_IO I/O | | | | | ## **MAXIMUM RATINGS** ( $T_A = +25$ °C unless otherwise noted) | Rating | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------|----------------| | Power Supply Voltage | V <sub>CC</sub> | 6.0 | V | | Power Supply Current Note: This current represents the maximum peak current the pin can sustain, not the NCN6001 average consumption. | I <sub>bat</sub> | 500 | mA | | Power Supply Current | I <sub>CC</sub> | 150 (Internally Limited) | mA | | Digital Input Pins | V <sub>in</sub> | $-0.5 \text{ V} < V_{\text{in}} < V_{\text{CC}} + 0.5 \text{ V}, \text{ but } < 6.0 \text{ V}$ | V | | Digital Input Pins | I <sub>in</sub> | ±5.0 | mA | | Digital Output Pins | V <sub>out</sub> | $-0.5 \text{ V} < \text{V}_{\text{in}} < \text{V}_{\text{CC}} + 0.5 \text{ V}, \text{ but} < 6.0 \text{ V}$ | V | | Digital Output Pins | l <sub>out</sub> | ±10 | mA | | Card Interface Pins | V <sub>card</sub> | -0.5 V < V <sub>card</sub> < CRD_VCC +0.5 V | V | | Card Interface Pins, excepted CRD_CLK | I <sub>card</sub> | 15 (Internally Limited) | mA | | Inductor Current | I <sub>Lout</sub> | 500 (Internally Limited) | mA | | ESD Capability (Note 1) Standard Pins Card Interface Pins CRD_DET | V <sub>ESD</sub> | 2.0<br>8.0<br>4.0 | kV<br>kV<br>kV | | Power Dissipation @ Tamb = $+85^{\circ}$ C Thermal Resistance, Junction–to–Air ( $R_{\theta JA}$ ) | $P_{DS} \ R_{ hetaJA}$ | 320<br>125 | mW<br>°C/W | | Operating Ambient Temperature Range | T <sub>A</sub> | -25 to +85 | °C | | Operating Junction Temperature Range | T <sub>J</sub> | -25 to +125 | °C | | Maximum Junction Temperature (Note 2) | T <sub>Jmax</sub> | +150 | °C | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. <sup>1.</sup> Human Body Model, R = 1500 $\Omega$ , C = 100 pF. <sup>2.</sup> Absolute Maximum Rating beyond which damage to the device may occur. $\label{eq:Digital parameters} \begin{tabular}{ll} \hline \textbf{DIGITAL PARAMETERS} & @ 2.7 \ V < V_{CC} < 5.5 \ V \ (-25^{\circ}\text{C to } +85^{\circ}\text{C ambient temperature, unless otherwise noted).} \\ \hline \textbf{Note: Digital inputs undershoot} < -0.3 \ V \ to \ ground, \ Digital inputs overshoot} < 0.3 \ V \ to \ V_{CC}. \\ \hline \end{tabular}$ | Rating | Pin | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------|------------------------|--------|-----------------------|------| | Input Asynchronous Clock Duty Cycle = 50% @ V <sub>CC</sub> = 3.0 V Over the Temperature Range @ V <sub>CC</sub> = 5.0 V Over the Temperature Range | 3 | F <sub>CLKIN</sub> | | -<br>- | 30<br>40 | MHz | | Input Clock Rise Time | 3 | F <sub>tr</sub> | 2.5 | = | - | ns | | Input Clock Fall Time | | F <sub>tf</sub> | 2.5 | - | - | ns | | Input SPI Clock | 5 | F <sub>CLKSPI</sub> | _ | - | 15 | MHz | | Input CLK_SPI Rise/Fall Time @ Cout = 30 pF | 5 | tr <sub>spi</sub> , tf <sub>spi</sub> | - | - | 12 | ns | | Input MOSI Rise/Fall Time @ Cout = 30 pF | 4 | tr <sub>mosi</sub> ,<br>tf <sub>mosi</sub> | - | - | 12 | ns | | Output MISO Rise/Fall Time @ Cout = 30 pF | 7 | tr <sub>miso</sub> ,<br>tf <sub>miso</sub> | - | - | 12 | ns | | Input CS Rise/Fall Time | 8 | tr <sub>str</sub> , tf <sub>str</sub> | _ | - | 12 | ns | | I/O Data Transfer Switching Time, both directions (I/O and CRD_IO), @ Cout = 30 pF | 1, 20 | | | | | | | I/O Rise Time * (Note 4) | | t <sub>RIO</sub> | _ | - | 0.8 | μS | | I/O Fall Time | | t <sub>FIO</sub> | _ | - | 0.8 | μs | | INT Pullup Resistance | 2 | R <sub>ITA</sub> | 20 | 50 | 80 | kΩ | | Positive Going Input High Voltage Threshold (CLK_IN, MOSI, CLK_SPI, EN_RPU, CS) | 2, 3, 4, 5,<br>6, 8 | V <sub>IA</sub> | 0.70 * V <sub>CC</sub> | - | V <sub>CC</sub> | V | | Negative Going Input High Voltage Threshold (CLK_IN, MOSI, CLK_SPI, EN_RPU, CS) | 2, 3, 4, 5,<br>6, 8 | V <sub>ILLA</sub> | 0 | - | 0.3 * V <sub>CC</sub> | V | | Output High Voltage<br>ĪNT, MISO @ O <sub>H</sub> = -10 μA | 2, 7 | V <sub>OH</sub> | V <sub>CC</sub> -1.0 V | - | V <sub>CC</sub> | ٧ | | Output Low Voltage<br>INT, MISO @ O <sub>H</sub> = 200 μA | 2, 7 | V <sub>OL</sub> | _ | _ | 0.4 | V | | Delay Between Two Consecutive CLK_SPI Sequence | 5 | td <sub>clk</sub> | 33 | - | - | ns | <sup>3.</sup> Since a 20 kΩ (typical) pullup resistor is provided by the NCN6001, the external MPU can use an Open Drain connection. On the other hand, NMOS smart cards can be used straightforward. **POWER SUPPLY** @ $2.7 \text{ V} < \text{V}_{CC} < 5.5 \text{ V}$ ( $-25^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ ambient temperature, unless otherwise noted). | Rating | Pin | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------|----------------------|----------------------|----------------------|------| | Input Power Supply | 9 | V <sub>CC</sub> | 2.70 | - | 5.50V | V | | Standby Supply Current Conditions: INT = CLK_IN = CLK_SPI = CS = H I/O = MOSI = EN_RPU = H, No Card Inserted V <sub>CC</sub> = 3.0 V V <sub>CC</sub> = 5.0 V | 9 | ICC <sub>sb</sub> | _<br>_<br>_ | 25<br>35 | 50<br>60 | μΑ | | DC Operating Current CLK_IN = Low, All Card Pins Unloaded @ V <sub>CC</sub> = 3.3 V, CRD_VCC = 5.0 V @ V <sub>CC</sub> = 5.5 V, CRD_VCC = 5.0 V | 9 | ICC <sub>op</sub> | -<br>- | _<br>_<br>_ | 0.5<br>1.5 | mA | | V <sub>CC</sub> Under Voltage Detection <sub>High</sub> V <sub>CC</sub> Under Voltage Detection <sub>Low</sub> V <sub>CC</sub> Under Voltage (Note 6) | 9 | VCC <sub>LH</sub><br>VCC <sub>LL</sub><br>VCC <sub>POR</sub> | 2.20<br>2.00<br>1.50 | -<br>-<br>- | 2.70<br>2.60<br>2.20 | V | | Output Card Supply Voltage @ 2.7 V < V <sub>CC</sub> < 5.5 V CRD_VCC = 1.8 V @ Iload = 35 mA CRD_VCC = 3.0 V @ Iload = 60 mA CRD_VCC = 5.0 V @ Iload = 65 mA | 13 | V <sub>С2</sub> Н<br>V <sub>С3</sub> Н<br>V <sub>С5</sub> Н | 1.65<br>2.75<br>4.75 | 1.80<br>3.00<br>5.00 | 1.95<br>3.25<br>5.25 | V | | Maximum Continuous Output Current @ CRD_VCC = 1.8 V @ CRD_VCC = 3.0 V @ CRD_VCC = 5.0 V | 13 | ICC | 35<br>60<br>65 | -<br>-<br>- | -<br>-<br>- | mA | | Output Over Current Limit V <sub>CC</sub> = 3.3 V, CRD_VCC = 1.8 V, 3.0 V or 5.0 V V <sub>CC</sub> = 5.0 V, CRD_VCC = 1.8 V, 3.0 V or 5.0 V | 13 | Iccov | -<br>- | 100<br>150 | -<br>- | mA | | Output Dynamic Peak Current @ CRD_VCC = 1.8 V, 3.0 V or 5.0 V, Cout = 10 μF (Notes 4 and 5) | 13 | Iccd | 100 | - | _ | mA | | Output Card Supply Voltage Ripple<br>@ $V_{CC}$ = 3.6 V, Lout = 22 $\mu$ H, Cout1 = Cout2 = 4.7 $\mu$ F<br>Ceramic X7R, lout = 55 mA<br>CRD_VCC = 5.0 V<br>CRD_VCC = 3.0 V (Note 4)<br>CRD_VCC = 1.8 V | 13 | - | -<br>-<br>- | 35<br>35<br>35 | -<br>-<br>- | mV | | Output Card Supply Turn On Time @<br>Lout = 22 μF, Cout1 = 10 μF Ceramic<br>V <sub>CC</sub> = 2.7 V, CRD_VCC = 5.0 V | 13 | VCC <sub>TON</sub> | - | _ | 500 | μs | | Output Card Supply Shut Off Time @ Cout1 = 10 $\mu$ F, Ceramic V <sub>CC</sub> = 2.7 V, CRD_VCC = 5.0 V, VCC <sub>OFF</sub> < 0.4 V | 13 | VCC <sub>TOFF</sub> | _ | 100 | 250 | μs | <sup>4.</sup> Ceramic X7R, SMD type capacitors are mandatory to achieve the CRD\_VCC specifications. When an electrolytic capacitor is used, the external filter must include a 220 nF, max 50 mΩ ESR capacitor in parallel, to reduce both the high frequency noise and ripple to a minimum. Depending upon the PCB layout, it might be necessary to use two 4.7 μF/6.0 V/ceramic/X5R/SMD 0805 in parallel, yielding an improved CRD\_VCC ripple over the temperature range. 5. Pulsed current, according to ISO7816–3, paragraph 4.3.2. 6. No function externally available during the V<sub>CC</sub> POR sequence. $\textbf{SMART CARD INTERFACE} @ 2.7 \text{ V} < \text{V}_{CC} < 5.5 \text{ V} \text{ (}-25^{\circ}\text{C to } +85^{\circ}\text{C ambient temperature, unless otherwise noted).} \\ \textbf{Note: Digital inputs undershoot} < -0.3 \text{ V to ground, Digital inputs overshoot} < 0.3 \text{ V to V}_{CC}.$ | Rating | Pin | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------|------------------------------|-------------------------|-----------------------------------|---------------------------| | CRD_RST @ CRD_VCC = 1.8 V, 3.0 V, 5.0 V Output RESET $V_{OH}$ @ Irst = $-200 \mu A$ Output RESET $V_{OL}$ @ Irst = $200 \mu A$ Output RESET Rise Time @ Cout = $30 pF$ Output RESET Fall Time @Cout = $30 pF$ | 19 | V <sub>OH</sub><br>V <sub>OL</sub><br>t <sub>R</sub><br>t <sub>F</sub> | CRD_VCC - 0.5<br>0<br>-<br>- | | CRD_VCC<br>0.4<br>100<br>100 | V<br>V<br>ns<br>ns | | CRD_CLK as a function of CRD_VCC | 17 | | | | | | | CRD_VCC = +5.0 V or 3.0 V or 1.8V Output Frequency Output V <sub>OH</sub> @ lcrd_clk = -200 μA Output V <sub>OL</sub> @ lcrd_clk = 200 μA | | F <sub>CRDCLK</sub><br>V <sub>OH</sub><br>V <sub>OL</sub> | CRD_VCC - 0.5 | | 20<br>CRD_VCC<br>+0.4 | MHz<br>V<br>V | | CRD_CLK Output Duty Cycle CRD_VCC = 5.0 V CRD_VCC = 3.0 V CRD_VCC = 1.8 V (Note 7) | | F <sub>CRDDC</sub> | 45<br>40<br>40 | | 55<br>60<br>60 | %<br>%<br>% | | Rise & Fall time @ CRD_VCC = 1.80 V to 5.0 V Fast Mode Output CRD_CLK Rise time @ Cout = 30 pF Output CRD_CLK Fall time @ Cout = 30 pF | | t <sub>ress</sub><br>t <sub>fcs</sub> | - | 2.1<br>1.9 | 4<br>4 | ns<br>ns | | Rise & Fall time @ CRD_VCC = 1.80 V to 5.0 V<br>Slow Mode<br>Output CRD_CLK Rise time @ Cout = 30 pF<br>Output CRD_CLK Fall time @ Cout = 30 pF | | t <sub>rills</sub><br>t <sub>ulsa</sub> | -<br>- | 11.5<br>10.8 | 16<br>16 | ns<br>ns | | CRD_IO @ CRD_VCC = 1.8 V 3.0 V, 5.0 V CRD_IO Data Transfer Frequency CRD_IO Rise time @ Cout = 30 pF CRD_IO Fall time @ Cout = 30 pF Output $V_{OH}$ @ Icrd_clk = -20 $\mu$ A Output $V_{OL}$ @ Icrd_clk = 500 $\mu$ A, $V_{IL}$ = 0 V | 20 | F <sub>IO</sub><br>t <sub>RIO</sub><br>t <sub>FIO</sub><br>V <sub>OH</sub><br>V <sub>OL</sub> | -<br>-<br>-<br>CRD_VCC - 0.5 | 400<br>-<br>-<br>-<br>- | -<br>0.8<br>0.8<br>CRD_VCC<br>0.4 | kHz<br>μs<br>μs<br>V<br>V | | CRD_IO Pullup Resistor | 20 | R <sub>CRDPU</sub> | 14 | 20 | 26 | kΩ | | CRD_C8 Output Rise and Fall Time @ Cout = 30 pF | 14 | t <sub>RC8</sub> , t <sub>FC8</sub> | - | - | 100 | ns | | CRD_C4 Output Rise and Fall Time @ Cout = 30 pF | 15 | t <sub>RC4</sub> , t <sub>FC4</sub> | - | - | 100 | ns | | CRD_C4 and CRD_C8 Data Transfer Frequency | 14, 15 | F <sub>C48</sub> | - | 400 | - | kHz | | CRD_C8, CRD_C4 Output Voltages<br>High Level @ Irst = -200 μA<br>Low Level @ Irst = +200 μA | 14, 15 | V <sub>OH</sub> , V <sub>OL</sub> | CRD_VCC - 0.5 | | _<br>0.4 | V | | C8/S0 and C4/S0 Address Bias Current (Note 8) | 14, 15 | I <sub>bc4c8</sub> | - | 1.0 | _ | μΑ | | Card Detection Digital Filter Delay:<br>Card Insertion<br>Card Extraction | 18 | T <sub>CRDIN</sub><br>T <sub>CRDOFF</sub> | 25<br>25 | 50<br>50 | 150<br>150 | μs<br>μs | | Card Insertion or Extraction Positive Going Input High Voltage | 18 | V <sub>IHDET</sub> | 0.70 * V <sub>CC</sub> | - | V <sub>CC</sub> | V | | Card Insertion or Extraction Negative Going Input Low Voltage | 18 | V <sub>ILDET</sub> | 0 | - | 0.30 * V <sub>CC</sub> | V | | Card Detection Bias Pullup Current @ V <sub>CC</sub> = 5.0 V | 18 | I <sub>DET</sub> | - | 10 | _ | μΑ | | Output Peak Max Current Under Card Static Operation<br>Mode @ CRD_VCC = 3.0 V or = 5.0 V<br>CRD_RST, CRD_IO, CRD_C4, CRD_C8 | 1, 20 | lcrd_iorst | - | _ | 15 | mA | | Output Peak Max Current Under Card Static Operation<br>Mode @ CRD_VCC = 3.0 V or = 5.0 V<br>CRD_CLK | 17 | lcrd_clk | - | - | 70 | mA | Parameter guaranteed by design, function 100% production tested. Depending upon the environment, using and external pullup resistor might be necessary to cope with PCB surface leakage current. #### **PROGRAMMING** #### Write Register → WRT REG The WRT\_REG register handles three command bits [b5:b7] and five data bits [b0:b4] as depicted in Table 1. These bits are concatenated into a single byte to accelerate the programming sequence. The register can be updated when $\overline{\text{CS}}$ is low only. The CRD\_RST pin reflects the content of the MOSI WRT\_REG[b4] during the chip programming sequence. Since this bit shall be Low to address the internal register of the chip, care must be observed as this signal will be immediately transferred to the CRD\_RST pin. Table 1. WRT REG BITS DEFINITIONS ``` If (b7 + b6 + b5) <> 110 and (b7 + b6 + b5) <> 101 and (b7 + b6 + b5) <> 111 then Case 00 CRD VCC = 0 V Case 01 b0 CRD_VCC = 1.8 V h1 Case 10 CRD VCC = 3.0 V Case 11 CRD_VCC = 5.0 V Else if (b7 + b6 + b5) = 110 then b1 drives C4 b0 drives C8 Else if (b7 + b6 + b5) = 101 then Case (b4 + b3 + b2 + b1 + b0) = 0000 CRD DET = NO Case (b4 + b3 + b2 + b1 + b0) = 0001 CRD DET = NC Case (b4 + b3 + b2 + b1 + b0) = 0010 SPI MODE = Special Case (b4 + b3 + b2 + b1 + b0) = 0011 SPI MODE = Normal End if If (b7 + b6 + b5) \iff 110 and (b7 + b6 + b5) \iff 101 and (b7 + b6 + b5) \iff 111 then Case 00 CRD CLK = L Case 01 h2 CRD_CLK = CLK_IN b3 Case 10 CRD CLK = CLK IN/2 CRD CLK = CLK IN/4 Else if (b7 + b6 + b5) = 110 then b3 drives CRD CLK b2 drives CRD IO Else if (b7 + b6 + b5) = 101 then Case (b4 + b3 + b2 + b1 + b0) = 0000 CRD DET = NO Case (b4 + b3 + b2 + b1 + b0) = 0001 CRD DET = NC Case (b4 + b3 + b2 + b1 + b0) = 0010 SPI MODE = Special Case (b4 + b3 + b2 + b1 + b0) = 0011 SPI MODE = Normal End if Drives CRD_RST pin (Note 10) b4 000 Select Asynchronous Card #0 (Note 9), four chips bank CS signal b5, 001 Select Asynchronous Card #1 (Note 9), four chips bank CS signal b6. 010 Select Asynchronous Card #2 (Note 9), four chips bank CS signal b7 011 Select Asynchronous Card #3 (Note 9), four chips bank CS signal Select External Asynchronous Card, dedicated CS signal 100 110 Select External Synchronous Card, dedicated CS signal Set Card Detection Switch polarity, Set SPI_MODE normal or special. Set CRD_CLK slopes Fast or Slow. 101 Reserved for future use 111 ``` <sup>9.</sup> When operating in Asynchronous mode, [b5:b7] are compared with the external voltage levels present pins C4/S0 and C8/S1 (respectively pins 15 and 14). <sup>10.</sup> The CRD\_RST pin reflects the content of the MOSI WRT\_REG[b4] during the chip programming sequence. Since this bit shall be Low to address the internal register of the chip, care must be observed as this signal will be immediately transferred to the CRD\_RST pin. Table 2. WRT\_REG BITS DEFINITIONS AND FUNCTIONS | ADDRESS | | | | PARAI | METER | S | | | | | | |--------------|----|----|----|-------|-------|-----|----|----|----------------------|----------------------|----------------------| | CHIP<br>BANK | | | | | | | | | MOSI bits<br>[b3:b2] | MOSI bits<br>[b1:b0] | MOSI bits<br>[b7:b0] | | 1 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | CRD_CLK | CRD_VCC | CRD_DET | | 1 | 0 | Х | Х | RST | 0 | 0 | 0 | 0 | Low | 0 | - | | 1 | 0 | Х | Х | RST | 0 | 1 | 0 | 1 | 1/1 | 1.8 V | - | | 1 | 0 | Х | Х | RST | 1 | 0 | 1 | 0 | 1/2 | 3.0 V | - | | 1 | 0 | Х | Х | RST | 1 | 1 | 1 | 1 | 1/4 | 5.0 V | - | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | - | - | NO | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | - | - | NC | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | - | - | Special | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | - | - | Normal | | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | - | - | SLO_SLP | | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | - | - | FST_SLP | | 1 | 1 | 1 | 1 | = | - | _ | - | - | - | - | RFU | | 2 | 1 | 0 | 0 | RST | 0 | 0 | 0 | 0 | Low | 0 | - | | 2 | 1 | 0 | 0 | RST | 0 | 1 | 0 | 1 | 1/1 | 1.8 V | - | | 2 | 1 | 0 | 0 | RST | 1 | 0 | 1 | 0 | 1/2 | 3.0 V | - | | 2 | 1 | 0 | 0 | RST | 1 | 1 | 1 | 1 | 1/4 | 5.0 V | - | | 2 | 1 | 1 | 0 | RST | CLK | I/O | C4 | C8 | - | - | Data to Sync. Card | | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | - | - | NO | | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | = | - | NC | | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | - | - | Special | | 2 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | - | - | Normal | | 2 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | - | - | SLO_SLP | | 2 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | - | - | FST_SLP | | 2 | 1 | 1 | 1 | - | - | - | _ | - | - | _ | RFU | <sup>11.</sup> Chip Bank 1 = Asynchronous cards, four slots addresses 1 to 4. Chip Bank 2 = Asynchronous or synchronous card, single slot. Address 111 is reserved for future use. Although using the %111XXXXX code is harmless from a NCN6001 silicon standpoint, care must be observed to avoid uncontrolled operation of the interface sharing the same digital bus. When this code is presented on the digital bus, the CRD\_RST signal of any interface sharing the $\overline{\text{CS}}$ signal, immediately reflects the digital content of the MOSI bit b4 register. Similarly, the MISO register of the shared interface is presented on the SPI port. Consequently, data collision, at MISO level, and uncontrolled card operation are likely to happen if the system uses a common Chip Select line. It is strongly recommended to run a dedicated $\overline{\text{CS}}$ bit to any external circuit intended to use the \$111xxxxx code. On the other hand, the CRD\_RST signal will be forced to Low when the internal register of the chip is programmed to accommodate different hardware conditions (NO/NC, Special/Normal, SLO\_SLP/FST\_SLP). Generally speaking, such a configuration shall take place during the Power On Reset to avoid CRD\_RST activation. Only Bank 2 = Asynchronous or synchronous card, single slot. <sup>12.</sup> Address 101 and bits [b0: b4] not documented in the table are reserved for future use. #### Read Register → READ\_REG The READ\_REG register contains the data read from the interface and from the external card. The selected register is transferred to the MISO pin during the MOSI sequence $\overline{(CS)} = Low$ . Table 3 gives the bits definition. Depending upon the programmed SPI\_MODE, the content of READ\_REG is transferred on the MISO line either on the Positive going (SPI\_MODE = Special) or upon the Negative going slope (SPI\_MODE = Normal) of the CLK\_SPI signal. The external microcontroller shall discard the three high bytes since they carry no valid data. Table 3. MOSI AND MISO BITS IDENTIFICATIONS AND FUNCTIONS | MOSI | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Operating Mode | |------|----|----|----|-------------|-----|-----|-----------------|-----------------|-----------------------------| | | 0 | 0 | 0 | RST | CLK | CLK | V <sub>CC</sub> | V <sub>CC</sub> | Asynchronous, Program Chip | | | 0 | 0 | 1 | RST | CLK | CLK | $V_{CC}$ | $V_{CC}$ | Asynchronous, Program Chip | | | 0 | 1 | 0 | RST | CLK | CLK | $V_{CC}$ | $V_{CC}$ | Asynchronous, Program Chip | | | 0 | 1 | 1 | RST | CLK | CLK | $V_{CC}$ | $V_{CC}$ | Asynchronous, Program Chip | | | 1 | 0 | 0 | RST | CLK | CLK | $V_{CC}$ | $V_{CC}$ | Asynchronous, Program Chip | | | 1 | 1 | 0 | RST | CLK | I/O | C4 | C8 | Synchronous, Sets Card Bits | | MISO | z | z | z | Card Detect | I/O | C4 | C8 | PWR Monitor | Read Back Data | #### **ASYNCHRONOUS MODE** In this mode, the CRD\_C4 and CRD\_C8 pins are used to define the physical addresses of the interfaces when a bank of up to four NCN6001 share the same digital bus. #### SYNCHRONOUS MODE In this mode, CRD\_C4 and CRD\_C8 are connected to the smart card and it is no longer possible to share the $\overline{CS}$ signal with other device. Consequently, a dedicated Chip Select signal must be provided when the interfaces operate in a multiple operation mode (Figure 34). On the other hand, since bits [b4 - b0] of the MOSI register contain the smart card data, programming the STAA MOSI CRD\_VCC output voltage shall be done by sending a previous MOSI message according to Table 1 and Table 2. The CRD\_RST pin reflects the content of the MOSI WRT\_REG[b4] during the chip programming sequence. Since this bit shall be Low to address the internal register of the chip, care must be observed as this signal will be immediately transferred to the CRD\_RST pin. Since no physical address can exist when the chip operates in this mode, the MOSI register must use the format %100XXXXX to program the chip (%100 prefix, XXXXX data). ## Example: | LDAA | #%10010111 | ;set RST = H, $CLK = 1/1$ , $VCC = 5.0 \text{ V}$ | |------|------------|--------------------------------------------------------------| | STAA | MOSI | | | LDAA | #%11010011 | ;SYNC. Card: set RST = H, CLK = L, IO = L, C4 = H, C8= H | | STAA | MOSI | | | LDAA | #%00111110 | :ASYNC, Card: set RST = H, CLK = $\frac{1}{4}$ , VCC = 3.0 V | #### STARTUP DEFAULT CONDITIONS At startup, when the V<sub>CC</sub> power supply is turned on, the internal POR circuit sets the chip in the default conditions as defined in Table 4. **Table 4. STARTUP DEFAULT CONDITIONS** | CRD_DET | Normally Open | |----------|------------------------| | CRD_VCC | Off | | CRD_CLK | $t_r$ and $t_f$ = SLOW | | CRD_CLK | Low | | Protocol | Special Mode | #### **CARD DETECTION** The card is detected by the external switch connected pin 18. The internal circuit provides a positive bias of this pin and the polarity of the insertion/extraction is programmable by the MOSI protocol as depicted in Table 2. The bias current is 1.0 µA typical and care must be observed to avoid leakage to ground from this pin to maintain the logic function. In particular, using a low impedance probe (< $1.0 \,\mathrm{M}\Omega$ ) may lead to uncontrolled operation during the debug. Depending upon the programmed condition, the card can be detected either by a Normally Open (default condition) or a Normally Close switch (Table 2). On the other hand, the meaning of the feedback message contained in the MISO register bit b4, depends upon the SPI mode of operation as defined here below: SPI Normal Mode: the MISO bit b4 is High when a card is inserted, whatever be the polarity of the card detect switch. SPI Special Mode: the MISO bit b4 copies the logic state of the Card detect switch as depicted here below, whatever be the polarity of the switch used to handle the detection: $$CRD_DET = Low \rightarrow MISO/b4 = Low$$ $CRD_DET = High \rightarrow MISO/b4 = High$ ## CRD VCC OPERATION The built-in DC/DC converter provides the CRD VCC voltage and can be programmed to run one of the three possible values, 1.8 V, 3.0 V or 5.0 V, assuming the input voltage V<sub>CC</sub> is within the 2.7 V to 5.5 V range. In any case, CRD VCC is voltage regulated, together with a current overload detection. On the other hand, the power conversion is automatically switched to handle either a boost or a buck mode of operation, depending upon the difference between the input voltage V<sub>CC</sub> and the output supply CRD\_VCC. The CRD VCC output current is a function of the V<sub>CC</sub> input value as depicted in Table 5. Table 5. CRD\_VCC OUTPUT VOLTAGE RANGE | CRD_VCC | Comments | |---------|-----------------------------------| | 1.80 V | Maximum Output DC Current = 35 mA | | 3.0 V | Maximum Output DC Current = 60 mA | | 5.0 V | Maximum Output DC Current = 65 mA | Whatever the CRD\_VCC output voltage may be, a built-in comparator makes sure the voltage is within the ISO7816-3/EMV specifications. If the voltage is no longer within the minimum/maximum values, the DC/DC is switched Off, the Power Down sequence takes place and an interrupt is presented at the $\overline{INT}$ pin 2. #### **POWERUP SEQUENCE** The Powerup Sequence makes sure all the card related signals are Low during the CRD VCC positive going slope. These lines are validated when CRD VCC is above the minimum specified voltage (depending upon the programmed CRD VCC value). Figure 4. Typical Startup CRD\_VCC Sequence At powerup, the CRD\_VCC voltage rise time depends upon the current capability of the DC/DC converter associated with the external inductor L1 and the reservoir capacitor connected across CRD\_VCC and GROUND. During this sequence, the average input current is 300 mA typical (Figure 4), assuming the system is fully loaded during the startup. Finally, the application software is responsible for the smart card signal sequence. On the other hand, at turn off, the CRD\_VCC fall time depends upon the external reservoir capacitor and the peak current absorbed by the internal NMOS transistor built across CRD\_VCC and GROUND. These behaviors are depicted in Figure 5. Since these parameters have finite values, depending upon the external constraints, the designer must take care of these limits if the $t_{\rm ON}$ or the $t_{\rm OFF}$ provided by the data sheets does not meet his requirements. Figure 5. CRD VCC Typical Rise and Fall Time Figure 6. Startup Sequence with ATR #### **POWER DOWN SEQUENCE** The NCN6001 provides an automatic Power Down sequence, according to the ISO7816–3 specifications, and the communication session terminates immediately. The sequence is launched when the card is extracted, or when the CRD\_VCC voltage is overloaded as described by the ISO/CEI 7816–3 sequence depicted hereafter: ISO7816-3 sequence: - →Force RST to Low - →Force CLK to Low, unless it is already in this state - →Force C4 & C8 to Low - →Force CRD IO to Low - →Shut Off the CRD\_VCC supply Since the internal digital filter is activated for any card insertion or extraction, the physical power sequence will be activated 50 $\mu s$ (typical) after the card has been extracted. Of course, such a delay does not exist when the MPU intentionally launches the power down. Figure 7 shows the oscillogram captured in the NCN6001 demo board. The internal active pull down NMOS connected across CRD\_VCC and GND discharges the external reservoir capacitor in 100 $\mu$ s (typical), assuming Cout = 10 $\mu$ F. Typical delay between each signal is 500 ns Figure 7. Typical Power Down Sequence The internal active pull down NMOS connected across CRD\_VCC and GND discharges the external reservoir capacitor in $100 \,\mu s$ (typical), assuming Cout = $10 \,\mu F$ . #### **DATA I/O LEVEL SHIFTER** The level shifter accommodates the voltage difference that might exist between the microcontroller and the smart card. A pulsed accelerator built—in circuit provides the fast positive going transient according to the ISO7816-3 specifications. The basic I/O level shifter is depicted in Figure 8. Figure 8. Basic I/O Internal Circuit The transaction is valid when the Chip Select pin is Low, the I/O signal being Open Drain or Totem Pole on either sides. Since the device can operate either in a single or a multiple card system, provisions have been made to avoid CRD\_IO current overload. Depending upon the selected mode of operation (ASYNC. or Sync), the card I/O line is respectively connected to either I/O pin 1, or to the MOSI register byte bit 2. On the other hand, the logic level present at the card I/O is feedback to the $\mu$ C via the MISO register bit 3. The logic level present at pin 6 controls the connection of the internal pullup as depicted in Table 6. Table 6. I/O PULLUP RESISTOR TRUE TABLE | EN_RPU | I/O Pullup Resistor | Device<br>Operation | |--------|-------------------------------------|---------------------| | Low | Open, 18 k $\Omega$ disconnected | Parallel Mode | | High | Internal 18 $k\Omega$ pullup active | Single Device | NOTE: 18 kΩ typical value NOTE: Both sides of the interface run with open drain load (worst case condition). Figure 9. Typical I/O Rise and Fall Time ### GENERAL PURPOSE CRD\_C4 AND CRD\_C8 These two pins can be used as a logic input to define the address of a given interface (in the range \$00 to \$11), or as a standard C4/C8 access to the smart card's channels. Since these pins can be directly connected to the V<sub>CC</sub> power supply, both output stages are built with switched NMOS/PMOS totem pole as depicted in Figure 10. Figure 10. Typical CRD C4 Output Drive and Logic Control The C4 and C8 pins are biased by an internal current source to provide a logic one when the pin is left open. In this case, care must be observed to avoid relative low impedance to ground to make sure the pin is at a High logic level. However, it is possible to connect the pin to $V_{\rm CC}$ (battery supply) to force the logic input to a High level, regardless of the input bias. Thanks to the CONTROL internal signal, the system automatically adapts the mode of operation (chip address or data communication) and, except the leakage, no extra current is drawn from the battery to bias these pins when the logic level is High. When any of these pins is connected to GND, a continuous $1~\mu A$ typical sink current will be absorbed from the battery supply. The switched Totem Pole structure provides the fast positive going transient when the related pin is forced to the High state during a data transfer. In the event of a low impedance connected across C4 or C8 to ground, the current flow is limited to 15 mA, according to the ISO7816–3 specification. The two general purpose pins can transfer data from the external microcontroller to the card and read back the logic state, but none of these pins can read the data coming from the external smart card. On the other hand, both C4 and C8 can read input logic, hence the physical address of a given chip. In order to sustain the 8 kV ESD specified for these pins, an extra protection structure Q3 has been implemented to protect the MOS gates of the input circuit. #### **INTERRUPT** When the system is powered up, the INT pin is set to High upon POR signal. The interrupt pin 2 is forced LOW when either a card is inserted/extracted, or when a fault is developed across the CRD\_VCC output voltage. This signal is neither combined with the $\overline{CS}$ signal, nor with the chip address. Consequently, an interrupt is placed on the $\mu C$ input as soon as one of the condition is met. The INT signal is clear to High upon one of the condition given in Table 7. **Table 7. INTERRUPT RESET LOGIC** | Interrupt Source | CS | CRD_VCC | Chip Address | |------------------|----|---------|----------------------------------------------------------| | Card Insertion | L | > 0 | Selected Chip MOSI[b7: B5] = 0xx or MOSI[b7: B5] = 101 | | Card Insertion | L | = 0 | Selected Chip MOSI[b7:B5] = 0xx or MOSI[b7:B5] = 101 | | Over Load | L | = 0 | Selected Chip MOSI[b7 : B5] = 0xx or MOSI[b7 : B5] = 101 | When several interfaces share the same digital $\mu C$ bus, it is up to the software to pool the chips, using the MISO register to identify the source of the interrupt. Figure 11. Basic Interrupt Function #### **Table 8. INTERRUPT RESET LOGIC OPERATION** | T0 | A card has been inserted into the reader and detected by the CRD_DET signal. The NCN6001 pulls down the interrupt line. | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T1 | The $\mu$ C sets the $\overline{\text{CS}}$ signal to Low, the chip is now active, assuming the right address has been placed by the MOSI register. | | T2 | The $\mu$ C acknowledges the interrupt and resets the $\overline{\text{INT}}$ to High by the MOSI [B1 : B0 ] logic state: CRD_VCC is programmed higher than zero volt. | | Т3 | The card has been extracted from the reader, CRD_DET goes Low and an interrupt is set (INT = L). On the other hand, the PWR_DOWN sequence is activated by the NCN6001. | | T4 | The interrupt pin is clear by the zero volt programmed to the interface. | | T5 | Same as T0 | | T6 | The μC start the DC/DC converter, the interrupt is cleared (same as T2) | | T7 | An overload has been detected by the chip : the CRD_VCC voltage is zero, the INT goes Low. | | T8 | The card is extracted from the reader, CRD_DET goes Low and an interrupt is set (INT = L). | | T9 | The card is re–inserted before the interrupt is acknowledged by the μC: the INT pin stays Low. | | T10 | The $\mu$ C acknowledges the interrupt and reset the $\overline{\text{INT}}$ to High by the MOSI [B1 : B0 ] logic state: CRD_VCC is programmed higher than zero volt. | | T11 | The Chip Select signal goes High, all the related NCN6001 interface(s) are deactivated and no further programming or transaction can take place. | #### **SPI PORT** The product communicates to the external microcontroller by means of a serial link using a Synchronous Port Interface protocol, the CLK\_SPI being Low or High during the idle state. The NCN6001 is not intended to operate as a Master controller, but execute commands coming from the MPU. The CLK\_SPI, the $\overline{CS}$ and the MOSI signals are under the microcontroller's responsibility. The MISO signal is generated by the NCN6001, using the CLK SPI and $\overline{CS}$ lines to synchronize the bits carried out by the data byte. The basic timings are given in Figure 12 and Figure 13. The system runs with two internal registers associated with the MOSI and MISO data: WRT\_REG is a write only register dedicated to the MOSI data. READ\_REG is a read only register dedicated to the MISO data Figure 12. Basic SPI Timings and Protocol When the $\overline{\text{CS}}$ line is High, no data can be written or read on the SPI port. The two data lines becomes active when $\overline{\text{CS}}$ = Low, the internal shift register is cleared and the communication is synchronized by the negative going edge of the $\overline{\text{CS}}$ signal. The data present on the MOSI line is considered valid on the negative going edge of the CLK\_SPI clock and is transferred to the shift register on the next positive edge of the same CLK\_SPI clock. To accommodate the simultaneous MISO transmit, an internal logic identifies the chip address on the fly (reading and decoding the three first bits) and validates the right data present on the line. Consequently, the data format is MSB first to read the first three signal as bits B5, B6 and B7. The chip address is decoded from this logic value and validates the chip according to the C4 and C8 conditions (Figure 13). Figure 13. Chip Address Decoding Protocol and MISO Sequence When the eight bits transfer is completed, the content of the internal shift register is latched on the positive going edge of the $\overline{\text{CS}}$ signal and the NCN6001 related functions are updated accordingly. Figure 14. Basic Multi Command SPI Bytes Since the four chips present in the Asynchronous Bank have an individual physical address, the system can control several of these chips by sending the data content within the same $\overline{CS}$ frame as depicted in Figure 14. The bits are decoded on the fly and the related sub blocks are updated accordingly. According to the SPI general specification, no code or activity will be transferred to any chip when the $\overline{CS}$ is High. When two SPI bytes are sequentially transferred on the MOSI line, the CLK\_SPI sequence must be separated by at least one half positive period of this clock (see td<sub>clk</sub> parameter). The oscillograms shown in Figure 15 and Figure 16 illustrate the SPI communication protocol (source: NCN6001 demo board). Figure 15. Programming Sequence, Chip Address = \$03 Figure 16. MISO Read Out Sequences #### **DC/DC OPERATION** The power conversion is based on a full bridge structure capable to handle either step up or step down power supply (Figure 17). The operation is fully automatic and, beside the output voltage programming, does not need any further adjustments. Figure 17. Basic DC/DC Converter In order to achieve the 250 $\mu s$ max time to discharge CRD\_VCC to 400 mV called by the EMV specifications, an active pull down NMOS is provided (Q7) to discharge the external CRD\_VCC reservoir capacitor. This timing is guaranteed for a 10 $\mu F$ maximum load reservoir capacitor value (Figure 5). The system operates with a two cycles concept (all comments are referenced to Figure 17 and Figure 18): 1 – Cycle 1 Q1 and Q4 are switched ON and the inductor L1 is charged by the energy supplied by the external battery. During this phase, the pair Q2/Q3 and the pair Q5/Q6 are switched OFF. The current flowing the two MOSFET Q1 and Q4 is internally monitored and will be switched OFF when the Ipeak value (depending upon the programmed output voltage value) is reached. At this point, Cycle 1 is completed and Cycle 2 takes place. The ON time is a function of the battery voltage and the value of the inductor network (L and Zr) connected across pins 10/11. A 4 µs timeout structure ensures the system does run in a continuous Cycle 1 loop 2 – Cycle 2 Q2 and Q3 are switched ON and the energy stored into the inductor L1 is dumped into the external load through Q2. During this phase, the pair Q1/Q4 and the pair Q5/Q6 are switched OFF. The current flow period is constant (900 ns typical) and Cycle 1 repeats after this time if the CRD\_VCC voltage is below the specified value. When the output voltage reaches the specified value (1.8 V, 3.0 V or 5.0 V), Q2 and Q3 are switched OFF immediately to avoid over voltage on the output load. In the meantime, the two extra NMOS Q5 and Q6 are switched ON to fully discharge any current stored into the inductor, avoiding ringing and voltage spikes over the system. Figure 18 illustrates the theoretical waveforms present in the DC/DC converter. Figure 18. Theoretical DC/DC Operating Waveforms When the CRD\_VCC is programmed to zero volt, or when the card is extracted from the socket, the active pull down Q7 rapidly discharges the output reservoir capacitor, making sure the output voltage is below 0.4 V when the card slides across the ISO contacts. Based on the experiments carried out during the NCN6001 characterization, the best comprise, at time of printing this document, is to use two 4.7 $\mu F/10~V/$ ceramic/X7R capacitors in parallel to achieve the CRD\_VCC filtering. The ESR will not extend 50 m $\Omega$ over the temperature range and the combination of standard parts provide an acceptable -20% to +20% tolerance, together with a low cost. Table 9 gives a quick comparison between the most common type of capacitors. Obviously, the capacitor must be SMD type to achieve the extremely low ESR and ESL necessary for this application. Figure 19 illustrates the CRD\_VCC ripple observed in the NCN6001 demo board depending upon the type of capacitor used to filter the output voltage. Table 9. CERAMIC/ELECTROLYTIC CAPACITORS COMPARISON | Manufacturers | Type/Series | Format | Max Value | Tolerance | Typ. Z @ 500 kHz | |---------------|-----------------------|--------|--------------|-----------|------------------| | MURATA | CERAMIC/GRM225 | 0805 | 10 μF/6.3 V | -20%/+20% | 30 mΩ | | MURATA | CERAMIC/GRM225 | 0805 | 4.7 μF/6.3 V | -20%/+20% | 30 mΩ | | VISHAY | Tantalum/594C/593C | - | 10 μF/16 V | - | 450 mΩ | | VISHAY | Electrolytic/94SV | - | 10 μF/10 V | -20%/+20% | 400 mΩ | | _ | Electrolytic Low Cost | - | 10 μF/10 V | -35%/+50% | 2.0 Ω | The DC/DC converter is capable to start with a full load connected to the CRD\_VCC output as depicted in Figure 20. In this example, the converter is fully loaded when the system starts from zero. Iout = Maximum Specification Figure 19. Typical CRD\_VCC Ripple Voltage Figure 21. CRD VCC Efficiency as a Function of the **Input Supply Voltage** Figure 20. Output Voltage Startup Under Full Load **Conditions** The curves illustrate the typical behavior under full output current load (35 mA, 60 mA and 65 mA), according to EMV specifications. During the operation, the inductor is subject to high peak current as depicted Figure 22 and the magnetic core must sustain this level of current without damage. In particular, the ferrite material shall not be saturated to avoid uncontrolled current spike during the charge up cycle. Moreover, since the DC/DC efficiency depends upon the losses developed into the active and passive components, selecting a low ESR inductor is preferred to reduce these losses to a minimum. Figure 22. Typical Inductor Current According to the ISO7816-3 and EMV specifications, the interface shall limits the CRD\_VCC output current to 200 mA maximum, under short circuit conditions. The NCN6001 supports such a parameter, the limit being depending upon the input and output voltages as depicted in Figure 23. On the other hand, the circuit is designed to make sure no over current exist over the full temperature range. As a matter of fact, the output current limit is reduced when the temperature increases: see Figure 24. Figure 23. Output Current Limits Figure 24. Output Current Limit as a Function of the Temperature 115 #### **SMART CARD CLOCK DIVIDER** The main purpose of the built-in clock generator is threefold: - Adapts the voltage level shifter to cope with the different voltages that might exist between the MPU and the Smart Card. - 2. Provides a frequency division to adapt the Smart Card operating frequency from the external clock source. - 3. Controls the clock state according to the smart card specification. In addition, the NCN6001 adjusts the signal coming from the microprocessor to get the Duty Cycle window as defined by the ISO7816–3 specification. The byte content of the SPI port, B2 & B3, fulfills the programming functions when $\overline{CS}$ is Low as depicted in Figure 26 and Figure 25. The clock input stage (CLK\_IN) can handle a 20 MHz frequency maximum signal, the divider being capable to provide a 1:4 ratio. Of course, the ratio must be defined by the engineer to cope with the Smart Card considered in a given application and, in any case, the output clock [CRD\_CLK] shall be limited to 20 MHz maximum. In order to minimize the dI/dt and dV/dV developed in the CRD\_CLK line, the output stage includes a special function to adapt the slope of the clock signal for different applications. This function is programmed by the MOSI register (Table 2: WRT\_REG Bits Definitions and Functions) whatever be the clock division. In order to avoid any duty cycle out of the smart card ISO7816–3 specification, the divider is synchronized by the last flip flop, thus yielding a constant 50% duty cycle, whatever be the divider ratio (Figure 25). Consequently, the output CRD\_CLK frequency division can be delayed by four CLK\_IN pulses and the microcontroller software must take this delay into account prior to launch a new data transaction. On the other hand, the output signal Duty Cycle cannot be guaranteed 50% if the division ratio is 1 and if the input Duty Cycle signal is not within the 46–56% range. The input signals CLK\_IN and MOSI/b3 are automatically routed to the level shifter and control block according to the mode of operation. Figure 25. Typical Clock Divider Synchronization Figure 26. Basic Clock Divider and Level Shifter The input clock can be divided by 1/1, ½ or ¼, depending upon the specific application, prior to be applied to the smart card driver. On the other hand, the positive and negative going slopes of the output clock (CRD\_CLK) can be programmed to optimize the operation of the chip (Table 10). The slope of the output clock can be programmed on the fly, independently of either the CRD\_VCC voltage or the operating frequency, but care must be observed as the CRD\_RST will reflect the logic state present at MOSI/b4 register. Table 10. OUTPUT CLOCK RISE AND FALL TIME SELECTION | В0 | B1 | CRD_CLK Division Ratio | CRD_CLK<br>SLO_SLP | CRD_CLK<br>FST_SLP | |----|----|------------------------|--------------------|--------------------| | 0 | 0 | - | Output Clock = Low | Output Clock = Low | | 0 | 1 | 1 | 10 ns (typ.) | 2 ns (typ.) | | 1 | 0 | 1/2 | 10 ns (typ.) | 2 ns (typ.) | | 1 | 1 | 1/4 | 10 ns (typ.) | 2 ns (typ.) | Figure 27. Force CRD\_CLK to Low Figure 28. Force CRD CLK to Active Mode Figure 29. CRD\_CLK Programming Note: Waveforms recorded without external compensation network. Figure 30. CRD\_CLK Operating Low Speed (Top Trace), Full Speed (Bottom Trace) #### INPUT SCHMITT TRIGGERS All the Logic Input pins have built-in Schmitt trigger circuits to protect the NCN6001 against uncontrolled operation. The typical dynamic characteristics of the related pins are depicted in Figure 31. The output signal is guaranteed to go High when the input voltage is above 0.70\* $V_{CC}$ , and will go Low when the input voltage is below 0.30\* $V_{CC}$ . Figure 31. Typical Schmitt Trigger Characteristic #### **SECURITY FEATURES** In order to protect both the interface and the external smart card, the NCN6001 provides security features to prevent catastrophic failures as depicted hereafter. **Pin Current Limitation:** In the case of a short circuit to ground, the current forced by the device is limited to 15 mA for any pins, except CRD\_CLK pin. No feedback is provided to the external MPU. **DC/DC Operation:** The internal circuit continuously senses the CRD\_VCC voltage and, in the case of either over or under voltage situation, updates the READ\_REG register accordingly and forces $\overline{INT}$ pin to Low. This register can be read out by the MPU. **Battery Voltage:** Both the over and under voltage are detected by the NCN6001, the READ\_REG register being updated accordingly. The external MPU can read the register through the MISO pin to take whatever is appropriate to cope with the situation. #### **ESD PROTECTION** The NCN6001 includes silicon devices to protect the pins against the ESD spikes voltages. To cope with the different ESD voltages developed across these pins, the built-in structures have been designed to handle either 2.0 kV, when related to the microcontroller side, or 8.0 kV when connected with the external contacts. Practically, the CRD\_RST, CRD\_CLK, CRD\_IO, CRD\_C4, and CRD\_C8 pins can sustain 8.0 kV, the maximum short circuit current being limited to 15 mA. The CRD\_VCC pin has the same ESD protection, but can source up to 65 mA continuously, the absolute maximum current being internally limited to 150 mA. #### PRINTED CIRCUIT BOARD LAYOUT Since the NCN6001 carries high speed currents together with high frequency clock, the printed circuit board must be carefully designed to avoid the risk of uncontrolled operation of the interface. A typical single sided PCB layout is provided in Figure 33 highlighting the ground technique. Dual face printed circuit board may be necessary to solve ringing and cross talk with the rest of the system. Figure 32. NCN6001 Engineering Test Board Schematic Diagram Component Side (Top) Copper Side (Bottom) Figure 33. NCN6001 Demo Board Printed Circuit Board Layout Table 11. DEMO BOARD BILL OF MATERIAL | Desig. | Part Type | Footprint | Description | Supplier | Part Number | |--------|-----------------|------------------|----------------------|------------------|----------------------| | C1 | 10 μF | 1206 | Capacitor | MURATA | GRM40-X5R-106K6.3 | | C2 | 10 μF | 1206 | Capacitor | MURATA | GRM40-X5R-106K6.3 | | СЗ | 22 pF | 805 | Capacitor | MURATA | | | C7 | 4.7 μF | 1206 | Capacitor | MURATA | GRM40-034X5R-475K6.3 | | C8 | 4.7 μF | 1206 | Capacitor | MURATA | GRM40-034X5R-475K6.3 | | D1 | V <sub>CC</sub> | SIP2 | LED diode | Radio Spares | 180-8467 | | D4 | CRD_VCC | SIP2 | LED diode | Radio Spares | 180-8495 | | J1 | CONTROL & I/O | IDC50 | | Fujitsu | FCN-704Q050-AU/M | | J4 | SMARTCARD | SMARTCARD_ISO | Smart Card Connector | FCI | 7434-L01-35S01 | | J5 | CLK_SEL | SIP3 | Connector | | | | J9 | GROUND | GND_TEST | Connector | | | | L1 | 22 μΗ | 1008 | Inductor | CoilCraft | 1008PS-223-M | | P1 | EX_CLK | SMB | SMB Connector | Radio Spares | 112–2993 | | Q1 | 2N2222 | TO-18 | NPN | ON Semiconductor | | | R1 | 2.2 k | 805 | Radio Spares | | | | R4 | 2.2 k | 805 | Radio Spares | | | | R5 | 4.7 k | 805 | Radio Spares | | | | R6 | 47 k | 805 | Radio Spares | | | | R7 | 47 k | 805 | Radio Spares | | | | R8 | 47 R | 805 | Radio Spares | | | | R9 | 1.0 k | 805 | Radio Spares | | | | TP1 | CLK_IN | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP10 | RST | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP11 | CLK | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP12 | C4 | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP13 | C8 | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP14 | VCC | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP15 | GND | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP2 | INT | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP3 | I/O | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP4 | CS | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP5 | MISO | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP6 | CLK_SPI | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP7 | MOSI | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP8 | DET | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | TP9 | CRD_IO | TEST_POINT | TEST_POINT | Radio Spares | 203-4910 | | U1 | NCN6001 | ON Semiconductor | | | | <sup>13.</sup> All resistors are $\pm$ 5%, $\frac{1}{4}$ W , unless otherwise noted. All capacitors are ceramic, $\pm$ 10%, 6.3 V, unless otherwise noted. Figure 34. Typical Multiple Parallel Interfaces The five interfaces share a common microcontroller bus, a bank of four NCN6001 supporting asynchronous card with a dedicated $\overline{\text{CS}}$ line, the fifth one being used by to the synchronous or asynchronous transactions with a unique $\overline{CS}$ line. On the other hand, the only activated I/O pullup resistor shall be one of the Asynchronous bank. | Table of Contents | Figure 16. MISO Read Out Sequences | |------------------------------------------------------|------------------------------------------------------| | COMPACT SMART CARD INTERFACE IC 1 | Figure 17. Basic DC/DC Converter | | MAXIMUM RATINGS 6 | Figure 18. Theoretical DC/DC Operating Waveforms | | DIGITAL PARAMETERS SECTION 8 | 23 | | POWER SUPPLY SECTION 9 | Figure 19. Typical CRD_VCC Ripple Voltage 24 | | SMART CARD INTERFACE SECTION 10 | Figure 20. CRD_VCC Efficiency as a Function of the | | PROGRAMMING | Input Supply Voltage 24 | | STARTUP DEFAULT CONDITIONS 14 | Figure 21. CRD_VCC Efficiency as a Function of the | | CARD DETECTION | Input Supply Voltage 24 | | CRD_VCC OPERATION 14 | Figure 22. Typical Inductor Current | | POWERUP SEQUENCE | Figure 23. Output Current Limits | | POWER DOWN SEQUENCE | Figure 24. Output Current Limit as a Function of the | | DATA I/O LEVEL SHIFTER | Temperature | | GENERAL PURPOSE CRD_C4 and CRD_C8 18 | Figure 25. Typical Clock Divider Synchronization 20 | | INTERRUPT 19 | Figure 26. Basic Clock Divider and Level Shifter 20 | | SPI PORT | Figure 27. Force CRD_CLK to Low | | DC/DC OPERATION | Figure 28. Force CRD CLK to Active Mode 27 | | SMART CARD CLOCK DIVIDER | Figure 29. CRD CLK Programming | | INPUT SHITTY TRIGGERS | Figure 30. CRD_CLK Operating Low Speed (Top Trace), | | SECURITY FEATURES | Full Speed (Bottom Trace) | | ESD PROTECTION | Figure 31. Typical Schmitt Trigger Characteristic 28 | | PRINTED CIRCUIT BOARD LAY OUT 28 | Figure 32. NCN6001 Engineering Test Board Schematic | | TEST BOARD SCHEMATIC DIAGRAM 29 | Diagram 29 | | ABBREVIATIONS 34 | Figure 33. NCN6001 Demo Board Printed Circuit Board | | DIMENSIONS | Layout | | Figures Index | Figure 34. Typical Multiple Parallel Interfaces 32 | | Figure 1. Pin Connections | Tables Index | | Figure 2. Typical Application | DIGITAL PARAMETERS 8 | | Figure 3. Block Diagram | POWER SUPPLY | | Figure 4. Typical Startup CRD_VCC Sequence 14 | SMART CARD INTERFACE | | Figure 5. CRD_VCC Typical Rise and Fall Time 15 | Table 1. WRT_REG Bits Definitions | | Figure 6. Startup Sequence with ATR | Table 2. WRT_REG Bits Definitions and Functions 12 | | Figure 7. Typical Power Down Sequence 16 | Table 3. MOSI and MISO Bits Identifications and | | Figure 8. Basic I/O Internal Circuit | Functions | | Figure 9. Typical I/O Rise and Fall Time 17 | Table 4. Startup Default Conditions | | Figure 10. Typical CRD_C4 Output Drive and Logic | Table 5. CRD_VCC Output Voltage Range 14 | | Control | Table 6. I/O Pullup Resistor True Table | | Figure 11. Basic Interrupt Function | Table 7. Interrupt Reset Logic | | Figure 12. Basic SPI Timings and Protocol 20 | Table 8. Interrupt Reset Logic Operation 19 | | Figure 13. Chip Address Decoding Protocol and MISO | Table 9. Ceramic/Electrolytic Capacitors Comparison | | Sequence | | | Figure 14. Basic Multi Command SPI Bytes 21 | Table 10. Output Clock Rise and Fall Time Selection | | Figure 15. Programming Sequence, Chip Address = \$03 | | | | Table 11. Demo Board Bill of Material | #### **ABBREVIATIONS** | Lout_L and Lout_H | DC/DC External Inductor | |---------------------|-------------------------------------------------------------| | Cout | Output Capacitor | | Class A | 5V Smart Card | | Class B | 3V Smart Card | | CRD_C4 | Interface IC Card Digital Control | | CRD_C8 | Interface IC Card Digital Control | | CRD_CLK | Interface IC Card Clock Input | | CRD_DET | Card Insertion/Extraction Detection | | CRD_IO | Interface IC Card Data Link | | CRD_RST | Interface IC Card RESET Input | | CRD_VCC | Interface IC Card Power Supply Line | | CRD_V <sub>CC</sub> | Card Power Supply Input | | Cs | Parasitic Stray Capacitance | | CS | Chip Select | | EMV | Europay Master Card Visa | | FST_SLP | CRD_CLK Fast Slope (t <sub>r</sub> and t <sub>f</sub> ) | | GIE-CB | Groupement Inter Economique - Carte Bancaire | | ICC | Current at Card V <sub>CC</sub> pin | | INT | Interrupt | | ISO | International Standards Organization | | μC | Microcontroller | | MISO | Master In Slave Out: Data from the Interface | | MOSI | Master Out Slave In: Data from the External Microcontroller | | NC | Normally Close | | NO | Normally Open | | POR | Power On Reset | | RFU | Reserved Future Use | | SPI | Serial Port Interface | | ТО | Smart Card Data Transfer Procedure by Bytes | | T1 | Smart Card Data Transfer Procedure by Strings | | SLO_SLP | CRD_CLK Slow Slope (t <sub>r</sub> and t <sub>f</sub> ) | | VCC | MPU Power Supply Voltage | | L | 1 | ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|-----------------------|-----------------------| | NCN6001DTBR2G | TSSOP-20<br>(Pb-Free) | 2,500 / Tape & Reel | | NCN6001MUTWG | LLGA-20<br>(Pb-Free) | 2,500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS #### TSSOP-20 CASE 948E-02 **ISSUE C** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT - EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION - INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | |-----|----------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | C | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 | BSC | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | 7 | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 | | | M | 0° | 8° | 0° | 8° | | SOLDERIN | G FOOTPRINT* | |-------------|-------------------------| | 7. | 06 | | 1 | | | | | | | | | | | | | | | | | | | | | ↓ | ———— ¥ FIICH | | 16X<br>0.36 | <u> </u> | | 1.26 | DIMENSIONS: MILLIMETERS | \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS # **20 PIN LLGA, 6x5, 0.8P** CASE 513AC-01 ISSUE B details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and IIII are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Oppor #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Email: orderlit@onsemi.com Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331