### **General Description** The MAX17014A multiple-output power-supply controller generates all the supply rails for thin-film transistor (TFT) liquid-crystal display (LCD) panels in TVs and monitors operating from a regulated 12V input. It includes a step-down and a step-up regulator, a positive and a negative charge pump, two operational amplifiers, and a Dual Mode™ logic-controlled highvoltage switch control block. The MAX17014A can operate from 8V to 16.5V input voltages and is optimized for LCD TV panel and LCD monitor applications running directly from 12V supplies. The step-up and step-down regulators feature internal power MOSFETs and high-frequency operation allowing the use of small inductors and capacitors, resulting in a compact solution. Both switching regulators use fixed-frequency current-mode control architectures, providing fast load-transient response and easy compensation. A current-limit function for internal switches and output-fault shutdown protect the step-up and step-down power supplies against fault conditions. The MAX17014A provides soft-start functions to limit inrush current during startup. The MAX17014A provides adjustable power-up timing. The positive and negative charge-pump regulators provide TFT gate driver supply voltages. Both output voltages can be adjusted with external resistive voltage-dividers. The switch control block allows the manipulation of the positive TFT gate driver voltage. The MAX17014A includes two high-current operational amplifiers designed to drive the LCD backplane (VCOM). The amplifier features high output current (±150mA), fast slew rate (100V/µs), wide bandwidth (20MHz), and rail-to-rail inputs and outputs. A series p-channel MOSFET is integrated to sequence power to AVDD after the MAX17014A has proceeded through normal startup, and provides True Shutdown™. The MAX17014A is available in a small (7mm x 7mm), low-profile (0.8mm), 48-pin thin QFN package and operates over a -40°C to +85°C temperature range. **Applications** LCD TV Panels LCD Monitor Panels **Features** - ♦ Optimized for 10.8V to 13.2V Input Supply - ♦ 8V to 16.5V Input Supply Range - ♦ Selectable Frequency (600kHz/1.2MHz) - **♦** Current-Mode Step-Up Regulator Built-In 20V, 3.7A, 110mΩ n-Channel MOSFET **High-Accuracy Output Voltage (1%) True Shutdown Fast Load-Transient Response High Efficiency** 3ms Internal Soft-Start - **♦ Current-Mode Step-Down Regulator** Built-In 20V, 2.5A, 120mΩ n-Channel MOSFET **Fast Load-Transient Response** Adjustable Output Voltage Down to 1.25V Skip Mode at Light Load **High Efficiency** 3ms Internal Soft-Start - **♦** Adjustable Positive and Negative Charge-Pump Regulators - ♦ Soft-Start and Timer-Delay Fault Latch for All **Outputs** - **♦** Logic-Controlled High-Voltage Integrated Switches with Adjustable Delay - **♦ Two High-Speed Operational Amplifiers** ±150mA Short-Circuit Current 100V/µs Slew Rate 20MHz, -3dB Bandwidth - ♦ 120mΩ p-Channel FET for AVDD Sequencing - ♦ Input Undervoltage Lockout and Thermal-**Overload Protection** - ♦ 48-Pin, 7mm x 7mm Thin QFN Package ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |---------------|----------------|-------------| | MAX17014AETM+ | -40°C to +85°C | 48 Thin QFN | <sup>+</sup>Denotes a lead-free/RoHS-compatible package. Dual Mode is a trademark of Maxim Integrated Products, Inc. True Shutdown is a trademark of Maxim Integrated Products, Inc. Simplified Operating Circuit and Pin Configuration appear at end of data sheet. ### **ABSOLUTE MAXIMUM RATINGS** | V <sub>IN</sub> , IN2, OVIN, SUP, EN1, EN2, FSEI<br>GND1, OGND, CPGND to GND<br>MODE, DLP, CTL, THR, DEL1, DEL2, V<br>REF, FBP, FBN, FB1, FB2, COMP, | ±0.3V | |------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | OUT to GND | 0.3V to $(V_{VL} + 0.3V)$ | | SWI, SWO to GND | | | LX1 to GND1 | | | SWI to SWO | | | SWI to SUI | 0.3V to +7.5V | | POS1, NEG1, OUT1, POS2, NEG2, | | | OUT2 to OGND | $0.3V$ to $(V_{OVIN} + 0.3V)$ | | DRVN, DRVP to CPGND | 0.3V to $(V_{SUP} + 0.3V)$ | | LX2 to CPGND | | | BST to VL | 0.3V to +24V | | SRC to GND | 0.3V to +48V | | GON, DRN to GND | | | GON to DRN | | | POS_ to NEG_ RMS Current | 5mA (Note 1) | | | | | REF Short Circuit to GND | Continuous | |-------------------------------------------------------|----------------| | RMS LX1 Current (total for both pins) | 3.2A | | RMS GND1 Current (total for both pins) | 3.2A | | RMS IN2 Current (total for both pins) | 3.2A | | RMS LX2 Current (total for both pins) | 3.2A | | RMS CPGND Current | 0.8A | | RMS SWI Current | 2.4A | | RMS SWO Current | 2.4A | | RMS DRVN, DRVP Current | 0.8A | | RMS VL Current | 50mA | | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | | 48-Pin Thin QFN | | | (derate 38.5mW/°C above +70°C) | 3076.9mW | | Operating Temperature Range | 40°C to +85°C | | Junction Temperature | +160°C | | Storage Temperature Range | 65°C to +165°C | | Lead Temperature (soldering, 10s) | +300°C | | | | Note 1: See Figure 6 for the op amp clamp structures. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS** (Circuit of Figure 1, $V_{IN} = IN2 = 12V$ , $AV_{DD} = OVIN = SUP = 15V$ , $T_A = 0^{\circ}C$ to $+85^{\circ}C$ . Typical values are at $T_A = +25^{\circ}C$ , unless otherwise noted.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|---------| | GENERAL | | • | | | | | V <sub>IN</sub> , IN2 Input Voltage Range | | 8.0 | | 16.5 | V | | V <sub>IN</sub> + IN2 Quiescent Current | Only LX2 switching (V <sub>FB1</sub> = V <sub>FBP</sub> = 1.5V, V <sub>FBN</sub> = 0);<br>EN1 = EN2 = VL, V <sub>FSEL</sub> = 0 | | 8 | | mA | | V <sub>IN</sub> + IN2 Standby Current | LX2 not switching (V <sub>FB1</sub> = V <sub>FB2</sub> = V <sub>FBP</sub> = 1.5V,<br>V <sub>FBN</sub> = 0); EN1 = EN2 = VL, V <sub>FSEL</sub> = 0 | | 2 | | mA | | V <sub>IN</sub> + IN2 Shutdown Current | EN1 = EN2 = GND (shutdown) | | 300 | | μΑ | | SUP + OVIN Shutdown Current | EN1 = EN2 = GND (shutdown) | | 10 | | μΑ | | CMDC On anting Francisco | FSEL = V <sub>IN</sub> | 1020 | 1200 | 1380 | - kHz | | SMPS Operating Frequency | FSEL = GND | 510 | 600 | 690 | NIIZ | | Phase Difference Between Step-<br>Down/Positive and Step-Up/Negative<br>Regulators | | | 180 | | Degrees | | V <sub>IN</sub> Undervoltage Lockout Threshold | V <sub>IN</sub> rising edge, 200mV typical hysteresis | 6.0 | 7.0 | 8.0 | V | | VL REGULATOR | | | | | | | VL Output Voltage | I <sub>VL</sub> = 25mA, V <sub>FB1</sub> = V <sub>FB2</sub> = V <sub>FBP</sub> = 1.1V, V <sub>FBN</sub> = 0.4V (all regulators switching) | 4.9 | 5.0 | 5.1 | V | | VL Undervoltage Lockout Threshold | VL rising edge, 100mV typical hysteresis | 3.5 | 3.9 | 4.3 | V | ### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN} = IN2 = 12V$ , $AV_{DD} = OVIN = SUP = 15V$ , $T_A = 0^{\circ}C$ to +85°C. Typical values are at $T_A = +25^{\circ}C$ , unless otherwise noted.) | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------------------------|-------------------------------------|-----------------------------------|-----------------|------------------------|-----------------|--------| | REFERENCE | <u>'</u> | | | | | | | REF Output Voltage | No external load | | 1.235 | 1.250 | 1.265 | V | | REF Load Regulation | 0 < I <sub>LOAD</sub> < 50μA | | | | 10 | mV | | REF Sink Current | In regulation | | 10 | | | μΑ | | REF Undervoltage Lockout Threshold | Rising edge; 20mV typic | cal hysteresis | | 1.0 | 1.2 | V | | STEP-DOWN REGULATOR | | • | | | | | | | FB2 = GND, no load | 0°C < T <sub>A</sub> < +85°C | 3.25 | 3.30 | 3.35 | | | OUT Voltage in Fixed Mode | (Note 2) | T <sub>A</sub> = +25°C | 3.267 | | 3.333 | 3 V | | | $V_{OUT} = 2.5V$ , no load | 0°C < T <sub>A</sub> < +85°C | 1.23 | 1.25 | 1.27 | ., | | FB2 Voltage in Adjustable Mode | (Note 2) | T <sub>A</sub> = +25°C | 1.2375 | | 1.2625 | V | | FB2 Adjustable-Mode Threshold<br>Voltage | Dual-mode comparator | | 0.10 | 0.15 | 0.20 | V | | Output Voltage Adjust Range | Step-down output | | 1.5 | | 5.0 | V | | FB2 Fault Trip Level | Falling edge | | 0.96 | 1.00 | 1.04 | V | | FB2 Input Leakage Current | V <sub>FB2</sub> = 1.5V | | 50 | 125 | 200 | nA | | DC Load Regulation | 0A < I <sub>LOAD</sub> < 2A | | | 0.5 | | % | | DC Line Regulation | No load, 10.8V < V <sub>IN2</sub> < | 13.2V | | 0.1 | | %/V | | LX2-to-IN2 nMOS Switch<br>On-Resistance | | | | 120 | 240 | mΩ | | LX2-to-CPGND nMOS Switch<br>On-Resistance | | | 6 | 10 | 23 | Ω | | BST-to-VL PMOS Switch<br>On-Resistance | | | 7 | 12 | 20 | Ω | | Low-Frequency Operation OUT Threshold | Step-down only | | | 0.8 | | V | | Low-Frequency Operation | FSEL = V <sub>IN</sub> | | 217 | | | 1.1.1= | | Switching Frequency | FSEL = GND | | | 108 | | kHz | | LX2 Positive Current Limit | | | 2.50 | 3 | 3.50 | А | | Soft-Start Period | | | | 3 | | ms | | Soft-Start Step Size | | | | V <sub>REF</sub> / 128 | | V | | Maximum Duty Factor | | 70 | 80 | 90 | % | | | STEP-UP REGULATOR | | | 1 | | | | | Output Voltage Range | | | VVIN | | 20 | V | | Oscillator Maximum Duty Cycle | | | 69 | 75 | 81 | % | | Minimum toN | | | | 70 | | ns | | FB1 Regulation Voltage | FB1 = COMP,<br>CCOMP = 1nF | 0°C < T <sub>A</sub> < +85°C | 1.235<br>1.2375 | 1.25 | 1.265<br>1.2625 | V | | FB1 Fault Trip Level | | $COMP = 1nF$ $T_A = +25^{\circ}C$ | | 1.00 | 1.04 | V | ### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN}$ = IN2 = 12V, $AV_{DD}$ = OVIN = SUP = 15V, $T_A$ = 0°C to +85°C. Typical values are at $T_A$ = +25°C, unless otherwise noted.) | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------------|--------------------------------------------------|------------------------------|--------|----------------------------------------------------|--------|-------| | FB1 Load Regulation | 0 < I <sub>LOAD</sub> < full, transient | only | | -1 | | % | | FB1 Line Regulation | 10.8V < V <sub>VIN</sub> < 13.2V | | | 0.08 | 0.15 | %N | | FB1 Input Bias Current | $V_{FB1} = 1.25V$ | | 25 | 125 | 200 | nA | | FB1 Transconductance | $\Delta I = \pm 2.5 \mu A$ at COMP, FE | 31 = COMP | 150 | 320 | 560 | μS | | FB1 Voltage Gain | FB1 to COMP | | | 1400 | | V/V | | LX1 Leakage Current | $V_{FB1} = 1.5V, V_{LX1} = 20V$ | | | 4 | 40 | μΑ | | LX1 Current Limit | V <sub>FB1</sub> = 1.1V, duty cycle = | 25% | 3.2 | 3.7 | 4.2 | А | | Current-Sense Transresistance | | | 0.16 | 0.23 | 0.30 | V/A | | LX1 On-Resistance | | | | 110 | 220 | mΩ | | Soft-Start Period | | | | 3 | | ms | | Soft-Start Step Size | | | | I <sub>LIM</sub> /<br>128 | | А | | POSITIVE AND NEGATIVE CHARGE | PUMP REGULATORS | | | | | | | SUP Input Supply Range | | | 8.0 | | 18.5 | V | | SUP Input Supply Current | V <sub>FBP</sub> = 1.5V, V <sub>FBN</sub> = 0.15 | V (not switching) | | 0.2 | 0.4 | mA | | SUP Overvoltage Threshold | SUP rising edge, 250mV t | ypical hysteresis (Note 3) | 18.5 | 19.25 | 20 | V | | EDD Dogulation Valtage | 0°C < T <sub>A</sub> < +85°C | | 1.23 | 1.25 | 1.27 | ., | | FBP Regulation Voltage | $T_A = +25^{\circ}C$ | | 1.2375 | | 1.2625 | V | | FBP Line-Regulation Error | 11V < V <sub>SUP</sub> < 16V, not in | dropout | | | 0.2 | %/V | | FBP Input Bias Current | V <sub>FBP</sub> = 1.5V | | -50 | | +50 | nA | | DRVP p-Channel MOSFET<br>On-Resistance | | | | 1.0 | 3.0 | Ω | | DRVP n-Channel MOSFET<br>On-Resistance | | | | 0.5 | 1.0 | Ω | | FBP Fault Trip Level | Falling edge | | 0.96 | 1.00 | 1.04 | V | | Positive Charge-Pump Soft-Start Period | | | | 3 | | ms | | Positive Charge-Pump Soft-Start<br>Step Size | | | | V <sub>REF</sub> / 128 | | V | | | | 0°C < T <sub>A</sub> < +85°C | 0.988 | 1.000 | 1.012 | | | FBN Regulation Voltage | V <sub>REF</sub> - V <sub>FBN</sub> | T <sub>A</sub> = +25°C | 0.99 | 1.00 | 1.01 | V | | FBN Input Bias Current | V <sub>FBN</sub> = 0mV | | -50 | | +50 | nA | | FBN Line Regulation Error | 11V < V <sub>SUP</sub> < 16V, not in | dropout | | | 0.2 | %/V | | DRVN p-Channel On-Resistance | | | | 1.0 | 3.0 | Ω | | DRVN n-Channel On-Resistance | | | | 0.5 | 1.0 | Ω | | FBN Fault Trip Level | Rising edge | | 450 | 500 | 550 | mV | | Negative Charge-Pump Soft-Start | | | | 3 | | ms | | Negative Charge-Pump Soft-Start<br>Step Size | | | | (V <sub>REF</sub> -<br>V <sub>FBN</sub> ) /<br>128 | | V | ### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN}$ = IN2 = 12V, $AV_{DD}$ = OVIN = SUP = 15V, $T_A$ = 0°C to +85°C. Typical values are at $T_A$ = +25°C, unless otherwise noted.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|--------------------------------------------------------------------------------------------------|---------------------|----------------------------|-------|-------| | AV <sub>DD</sub> SWITCH | | | | | | | SWI Supply Range | | 8.0 | | 18.5 | V | | SWI Overvoltage Fault Threshold | SWI rising edge, 250mV typical hysteresis (Note 3) | 18.50 | 19.25 | 20.00 | V | | SWI-SWO Switch Resistance | | | 120 | 240 | mΩ | | SUI-SWI Pullup Resistance | EN2 = GND | | 30 | | Ω | | SUI Output Sink Current | EN2 = DEL2 = VL | 24 | 30 | 36 | μΑ | | SWI-SUI Done Threshold | EN2 = DEL2 = VL | 4.4 | 5.0 | 5.6 | V | | OPERATIONAL AMPLIFIERS | | | | | | | OVIN Supply Range | | 8 | | 18.5 | V | | OVIN Overvoltage Fault Threshold | OVIN rising edge, 250mV typical hysteresis (Note 3) | 18.5 | 19.25 | 20 | V | | OVIN Supply Current | Buffer configuration, V <sub>POSx</sub> = V <sub>OVIN</sub> / 2, no load | | 4.2 | 6 | mA | | Input Offset Voltage | 2V < (V <sub>NEGx</sub> , V <sub>POSx</sub> ) < (V <sub>OVIN</sub> - 2V), T <sub>A</sub> = +25°C | -10 | | +10 | mV | | Input Bias Current | 2V < (V <sub>NEGx</sub> , V <sub>POSx</sub> ) < (V <sub>OVIN</sub> - 2V) | -1 | | +1 | μΑ | | Input Common-Mode Voltage Range | | 0 | | Vovin | V | | Input Common-Mode Rejection | 2V < (V <sub>NEGx</sub> , V <sub>POSx</sub> ) < (V <sub>OVIN</sub> - 2V) | | 100 | | dB | | Output Voltage Swing High | I <sub>OUTx</sub> = 25mA | V <sub>OVIN</sub> - | V <sub>OVIN</sub> -<br>150 | | mV | | Output Voltage Swing Low | $I_{OUTx} = -25mA$ | | 150 | 300 | mV | | Large-Signal Voltage Gain | 2V < (V <sub>NEGx</sub> , V <sub>POSx</sub> ) < (V <sub>OVIN</sub> - 2V) | | 80 | | dB | | Slew Rate | 2V < (V <sub>NEGx</sub> , V <sub>POSx</sub> ) < (V <sub>OVIN</sub> - 2V) | | 100 | | V/µs | | -3dB Bandwidth | 2V < (V <sub>NEGx</sub> , V <sub>POSx</sub> ) < (V <sub>OVIN</sub> - 2V) | | 20 | | MHz | | Chart Circuit Current | Short to V <sub>OVIN</sub> / 2, sourcing | | 150 | | Λ | | Short-Circuit Current | Short to V <sub>OVIN</sub> / 2, sinking | | 250 | | mA | | HIGH-VOLTAGE SWITCH ARRAY | | | | | | | SRC Supply Range | | | | 44 | V | | SRC Supply Current | | | 200 | 500 | μΑ | | GON-to-SRC Switch On-Resistance | V <sub>DLP</sub> = 2V, CTL = VL | | 10 | 20 | Ω | | GON-to-SRC Switch Saturation Current | (V <sub>SRC</sub> - V <sub>GON</sub> ) > 5V | 150 | 390 | | mA | | GON-to-DRN Switch On-Resistance | V <sub>DLP</sub> = 2V, CTL = GND | | 20 | 50 | Ω | | GON-to-DRN Switch Saturation Current | (VGON - VDRN) > 5V | 75 | 180 | | mA | | GON-to-GND Switch On-Resistance | DLP = GND | 1.5 | 3.0 | 4.5 | kΩ | | CTL Input Low Voltage | | | | 0.6 | V | | CTL Input High Voltage | | 1.6 | | | V | | CTL Input Current | CTL = GND or VL | -1 | | +1 | μΑ | ### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN} = IN2 = 12V$ , $AV_{DD} = OVIN = SUP = 15V$ , $T_A = 0^{\circ}C$ to +85°C. Typical values are at $T_A = +25^{\circ}C$ , unless otherwise noted.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | |------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|-------|--| | CTL-to-GON Rising Propagation Delay | 1kΩ from DRN to GND, CTL = GND to VL step, no load on GON, measured from V <sub>CTL</sub> = 2V to GON = 20% | | 100 | | ns | | | CTL-to-GON Falling Propagation Delay | 1kΩ from DRN to GND, CTL = VL to GND step, no load on GON, measured from V <sub>CTL</sub> = 0.6V to GON = 80% | | 100 | | ns | | | MODE Switch On-Resistance | | | 1250 | | Ω | | | Mode 1 Voltage Threshold | V <sub>MODE</sub> rising edge | | 3.75 | 4.5 | V | | | MODE Capacitor Charge Current (Mode 2) | V <sub>MODE</sub> < MODE current-source stop voltage threshold | 40 | 50 | 60 | μΑ | | | MODE Voltage Threshold for<br>Enabling DRN Switch Control<br>in Mode 2 | GON connects to DRN | 1.20 | 1.25 | 1.30 | V | | | MODE Current-Source Stop<br>Voltage Threshold | MODE rising edge | 2 | | 3 | V | | | THR-to-GON Voltage Gain | | 9.4 | 10.0 | 10.6 | V/V | | | SEQUENCE CONTROL | | | | | | | | EN1, EN2, Input Low Voltage | | | | 0.6 | V | | | EN1, EN2 Input High Voltage | | 1.6 | | | V | | | EN1, EN2 Pulldown Resistance | | | 1 | | МΩ | | | DEL1, DEL2, DLP Charge Current | $V_{DEL1} = V_{DEL2} = V_{DLP} = 1V$ | 6 | 8 | 10 | μΑ | | | DEL1, DEL2, DLP Turn-On Threshold | | 1.19 | 1.25 | 1.31 | kV | | | DEL1, DEL2, DLP Discharge<br>Switch On-Resistance | EN1 = GND or fault tripped | | 10 | | Ω | | | FBN Discharge Switch On-Resistance | EN2 = GND or fault tripped | | 3 | | kΩ | | | FAULT DETECTION | | | | | | | | Duration to Trigger Fault | | | 50 | | ms | | | Duration to Restart After Fault | | | 160 | | ms | | | Number of Restart Attempts<br>Before Shutdown | | | 3 | | Times | | | Thermal-Shutdown Threshold | 15°C typical hysteresis | | +160 | | °C | | | SWITCHING FREQUENCY SELECTION | | | | | | | | FSEL Input Low Voltage | 600kHz | | | 0.6 | V | | | FSEL Input High Voltage | 1.2MHz | 1.6 | | | V | | | FSEL Pulldown Resistance | | | 1 | | МΩ | | ### **ELECTRICAL CHARACTERISTICS** (Circuit of Figure 1, $V_{IN}$ = IN2 = 12V, $AV_{DD}$ = OVIN = SUP = 15V, $T_A$ = -40°C to +85°C. Typical values are at $T_A$ = +25°C, unless otherwise noted.) (Note 4) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-------|-------| | GENERAL | | | | | • | | V <sub>IN</sub> , IN2 Input Voltage Range | | 8.0 | | 16.5 | V | | CMDC Operating Fraguency | FSEL = V <sub>IN</sub> | 1020 | | 1380 | kHz | | SMPS Operating Frequency | FSEL = GND | 510 | | 690 | KHZ | | V <sub>IN</sub> Undervoltage Lockout Threshold | V <sub>IN</sub> rising edge, 200mV typical hysteresis | 6.0 | | 8.0 | V | | VL REGULATOR | | | | | | | VL Output Voltage | I <sub>VL</sub> = 25mA, V <sub>FB1</sub> = V <sub>FB2</sub> = V <sub>FBP</sub> = 1.1V,<br>V <sub>FBN</sub> = 0.4V (all regulators switching) | 4.9 | | 5.1 | V | | VL Undervoltage Lockout Threshold | VL rising edge, 100mV typical hysteresis | 3.5 | | 4.3 | V | | REFERENCE | | | | | • | | REF Output Voltage | No external load | 1.235 | | 1.265 | V | | REF Load Regulation | 0 < I <sub>LOAD</sub> < 50μA | | | 10 | mV | | REF Undervoltage Lockout Threshold | Rising edge; 20mV typical hysteresis | | | 1.2 | V | | STEP-DOWN REGULATOR | | | | | | | OUT Voltage in Fixed Mode | FB2 = GND, no load (Note 2) | 3.25 | | 3.35 | V | | FB2 Voltage in Adjustable Mode | V <sub>OUT</sub> = 2.5V, no load (Note 2) | 1.23 | | 1.27 | V | | FB2 Adjustable-Mode<br>Threshold Voltage | Dual-mode comparator | 0.10 | | 0.20 | V | | Output Voltage Adjust Range | Step-down output | 1.5 | | 5.0 | V | | LX2-to-IN2 nMOS Switch<br>On-Resistance | | | | 240 | mΩ | | LX2-to-CPGND nMOS Switch<br>On-Resistance | | 6 | | 23 | Ω | | BST-to-VL pMOS Switch<br>On-Resistance | | 7 | | 20 | Ω | | LX2 Positive Current Limit | | 2.50 | | 3.50 | А | | Maximum Duty Factor | | 70 | | 90 | % | | STEP-UP REGULATOR | | | | | • | | Output Voltage Range | | V <sub>VIN</sub> | | 20 | V | | Oscillator Maximum Duty Cycle | | 69 | | 81 | % | | FB1 Regulation Voltage | FB1 = COMP, C <sub>COMP</sub> = 1nF | 1.23 | | 1.27 | V | | LX1 Current Limit | V <sub>FB1</sub> = 1.1V, duty cycle = 25% | 3.2 | | 4.2 | А | | Current-Sense Transresistance | | 0.16 | | 0.30 | V/A | | LX1 On-Resistance | | | | 220 | mΩ | ### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN}$ = IN2 = 12V, $AV_{DD}$ = OVIN = SUP = 15V, $T_A$ = -40°C to +85°C. Typical values are at $T_A$ = +25°C, unless otherwise noted.) (Note 4) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------|---------------------------------------------------------|-------------------------|-----|-------|-------| | POSITIVE- AND NEGATIVE-CHARGI | E-PUMP REGULATORS | | | | | | SUP Input Supply Range | | 8 | | 18.5 | V | | SUP Overvoltage Threshold | SUP rising edge, 200mV typical hysteresis (Note 3) | 18.5 | | 20 | V | | FBN Regulation Voltage | | 1.23 | | 1.27 | V | | DRVP p-Channel MOSFET<br>On-Resistance | | | | 3 | Ω | | DRVP n-Channel MOSFET<br>On-Resistance | | | | 1 | Ω | | FBN Regulation Voltage | VREF - VFBN | 0.985 | | 1.015 | V | | DRVN p-Channel On-Resistance | | | | 3 | Ω | | DRVN n-Channel On-Resistance | | | | 1 | Ω | | AVDD SWITCH | | • | | | | | SWI Supply Range | | 8.0 | | 18.5 | V | | SWI Overvoltage Fault Threshold | V <sub>OVIN</sub> = rising, hysteresis = 200mV (Note 3) | 18.5 | | 20 | V | | SWI-SWO Switch Resistance | | | | 240 | mΩ | | SUI Output Sink Current | EN2 = DEL2 = VL | 24 | | 36 | μΑ | | SWI-SUI Done Threshold | EN2 = DEL2 = VL | 4.4 | | 5.6 | V | | OPERATIONAL AMPLIFIERS | | | | | | | OVIN Supply Range | | 8 | | 18.5 | V | | OVIN Overvoltage Fault Threshold | SWI rising edge, 200mV typical hysteresis (Note 2) | 18.5 | | 20 | V | | Input Common-Mode Voltage Range | | 0 | | VOVIN | V | | Output Voltage Swing High | I <sub>OUTx</sub> = 25mA | V <sub>OVIN</sub> - 300 | | | mV | | Output Voltage Swing Low | I <sub>OUTx</sub> = -25mA | | | 300 | mV | | HIGH-VOLTAGE SWITCH ARRAY | | | | | | | SRC Supply Range | | | | 44 | V | | GON-to-SRC Switch On-Resistance | V <sub>DLP</sub> = 2V, CTL = VL | | | 20 | Ω | | GON-to-DRN Switch On-Resistance | V <sub>DLP</sub> = 2V, CTL = GND | | | 50 | Ω | | GON-to-GND Switch On-Resistance | DLP = GND | 1.5 | | 4.5 | kΩ | | CTL Input-Low Voltage | | | | 0.6 | V | | CTL Input-High Voltage | | 1.6 | | | V | | MODE 1 Voltage Threshold | V <sub>MODE</sub> rising edge | | | 4.5 | V | NIXIM ### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN} = IN2 = 12V$ , $AV_{DD} = OVIN = SUP = 15V$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ . Typical values are at $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 4) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------------------|---------------------|-----|-----|------|-------| | MODE Voltage Threshold for Enabling DRN Switch Control in Mode 2 | GON connects to DRN | 1.2 | | 1.3 | V | | MODE Current-Source Stop Voltage<br>Threshold | MODE rising edge | 2 | | 3 | V | | THR-to-GON Voltage Gain | | 9.4 | | 10.6 | V/V | | SEQUENCE CONTROL | | | | | | | EN1, EN2 Input Low Voltage | | | | 0.6 | V | | EN1, EN2 Input High Voltage | | 1.6 | | | V | | SWITCHING FREQUENCY SELECTION | | | | | | | FSEL Input Low Voltage | 600kHz | | | 0.6 | V | | FSEL Input High Voltage | 1.2MHz | 1.6 | | | V | - Note 2: When the inductor is in continuous conduction (EN2 = VL or heavy load), the output voltage has a DC regulation level lower than the error comparator threshold by 50% of the output voltage ripple. In discontinuous conduction (EN2 = GND with light load), the output voltage has a DC regulation level higher than the error comparator threshold by 50% of the output voltage ripple. - Note 3: Disables boost switching if either SUP, SWI, or OVIN exceeds the threshold. Switching resumes when no threshold is exceeded. - Note 4: Specifications to -40°C are guaranteed by design, not production tested. ### Typical Operating Characteristics (Circuit of Figure 1. $V_{IN} = V_{INL} = V_{SUPP} = 12V$ , $AV_{DD} = 16V$ , $V_{GON} = 34.5V$ , $V_{GOFF} = -6V$ , $V_{OUT1} = 3.3V$ , $T_A = +25^{\circ}C$ , unless otherwise noted.) ### Typical Operating Characteristics (continued) (Circuit of Figure 1. $V_{IN} = V_{INL} = V_{SUPP} = 12V$ , $AV_{DD} = 16V$ , $V_{GON} = 34.5V$ , $V_{GOFF} = -6V$ , $V_{OUT1} = 3.3V$ , $T_A = +25^{\circ}C$ , unless otherwise noted.) # STEP-UP REGULATOR SOFT-START (HEAVY LOAD) MAX17014A toc07 A: EN2, 5V/div B: DEL2, 5V/div E: INDUCTOR CURRENT, 1.00A/div C: AV<sub>DD</sub>, 5V/div ### Typical Operating Characteristics (continued) (Circuit of Figure 1. $V_{IN} = V_{INL} = V_{SUPP} = 12V$ , $AV_{DD} = 16V$ , $V_{GON} = 34.5V$ , $V_{GOFF} = -6V$ , $V_{OUT1} = 3.3V$ , $T_A = +25^{\circ}C$ , unless otherwise noted.) ### Typical Operating Characteristics (continued) (Circuit of Figure 1. $V_{IN} = V_{INL} = V_{SUPP} = 12V$ , $AV_{DD} = 16V$ , $V_{GON} = 34.5V$ , $V_{GOFF} = -6V$ , $V_{OUT1} = 3.3V$ , $T_A = +25^{\circ}C$ , unless otherwise noted.) ### Typical Operating Characteristics (continued) (Circuit of Figure 1. V<sub>IN</sub> = V<sub>INL</sub> = V<sub>SUPP</sub> = 12V, AV<sub>DD</sub> = 16V, V<sub>GON</sub> = 34.5V, V<sub>GOFF</sub> = -6V, V<sub>OUT1</sub> = 3.3V, T<sub>A</sub> = +25°C, unless other- #### **OPERATIONAL AMPLIFIER RAIL-TO-RAIL** INPUT/OUTPUT A: INPUT SIGNAL, 5V/div B: OUTPUT SIGNAL, 5V/div #### **OPERATIONAL AMPLIFIER** LOAD-TRANSIENT RESPONSE A: OUTPUT CURRENT, 50mA/div B: OUTPUT VOLTAGE, 500mV/div **OPERATIONAL AMPLIFIER LARGE-SIGNAL RESPONSE** A: INPUT SIGNAL, 5V/div B: OUTPUT SIGNAL, 5V/div #### **OPERATIONAL AMPLIFIER** SMALL-SIGNAL RESPONSE A: INPUT SIGNAL, 200mV/div B: OUTPUT SIGNAL, 200mV/div ### VIN SUPPLY CURRENT vs. VIN VOLTAGE #### **INL SUPPLY CURRENT vs. TEMPERATURE** B: V<sub>MODE</sub>, 5V/div ### **HIGH-VOLTAGE SWITCH CONTROL FUNCTION (MODE 2)** B: V<sub>MODE</sub>, 2V/div ### **Pin Description** | PIN | NAME | FUNCTION | |--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | POS1 | Operational Amplifier 1 Noninverting Input | | 2 | OUT1 | Operational Amplifier 1 Output | | 3 | THR | GON Low-Level Regulation Set-Point Input. Connect THR to the center of a resistive voltage-divider between AV <sub>DD</sub> and GND to set the V <sub>GON</sub> falling regulation level. The regulation level is 10 x V <sub>THR</sub> . See the <i>High-Voltage Switch Control</i> section for details. | | 4 | MODE | High-Voltage Switch-Control Block Mode Selection Input and Timing-Adjustment Input. See the High-Voltage Switch Control section for details. MODE is high impedance when it is connected to VL. MODE is internally pulled to GND by a $10\Omega$ resistor for $0.1\mu s$ typical when the high-voltage switch-control block is enabled. | | 5 | CTL | High-Voltage Switch-Control Block Timing Control Input. See the <i>High-Voltage Switch Control</i> section for details. | | 6 | DLP | GON Output Enable. See the High-Voltage Switch Control section for details. | | 7 | DRN | Switch Input. Drain of the internal high-voltage p-channel MOSFET between DRN and GON. | | 8 | GON | Internal High-Voltage MOSFET Switch Common Terminal. GON is the output of the high-voltage switch-control block. | | 9 | SRC | Switch Input. Source of the internal high-voltage p-channel MOSFET between SRC and GON. | | 10 | FBP | Positive Charge-Pump Regulator Feedback Input. Connect FBP to the center of a resistive voltage-divider between the positive charge-pump regulator output and GND to set the positive charge-pump regulator output voltage. Place the resistive voltage-divider within 5mm to FBP. | | 11 | CPGND | Charge Pump and Step-Down Regulator Power Ground | | 12 | DRVP | Positive Charge-Pump Driver Output. Connect DRVP to the positive charge-pump flying capacitor(s). | | 13 | SUP | Supply Input for the Charge-Pump Drivers. Connect this pin to the output of the boost regulator SWI and bypass to CPGND with a 0.1µF capacitor. | | 14 | DRVN | Negative Charge-Pump Driver Output. Connect DRVN to the negative charge-pump flying capacitor(s). | | 15, 34 | GND | Analog Ground | | 16 | FBN | Negative Charge-Pump Regulator Feedback Input. Connect FBN to the center of a resistive voltage-divider between the negative output and REF to set the negative charge-pump regulator output voltage. Place the resistive voltage-divider within 5mm of FBN. | | 17 | REF | Reference Output. Connect a 0.22µF capacitor from REF to GND. All power outputs are disabled until REF exceeds its UVLO threshold. REF is active whenever V <sub>IN</sub> is above V <sub>IN</sub> UVLO threshold. | | 18 | DEL1 | Negative Charge-Pump Delay Input. Connect a capacitor from DEL1 and GND to set the delay time between the step-down output and the negative output. An 8μA current source charges CDEL1. DEL1 is internally pulled to GND through 10Ω resistance when EN1 is low or VL is below its UVLO. | | 19 | N.C. | No Connection. Not internally connected. | | 20 | OUT | Step-Down Regulator Output-Voltage Sense. Connect OUT to the step-down regulator output. | | 21 | FB2 | Step-Down Regulator Feedback Input. Connect FB2 to GND to select the step-down converter's 3.3V fixed mode. For adjustable mode, connect FB2 to the center of a resistive voltage-divider between the step-down regulator output and GND to set the step-down regulator output voltage. Place the resistive voltage-divider within 5mm of FB2. | | 22 | BST | Step-Down Regulator Bootstrap Capacitor Connection for High-Side Gate Driver. Connect a 0.1µF ceramic capacitor from BST to LX2. | ### Pin Description (continued) | PIN | NAME | FUNCTION | | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 23, 24 | LX2 | Step-Down Regulator Switching Node. LX2 is the source of the internal n-channel MOSFET connected between IN2 and LX2. Connect the inductor and Schottky catch diode close to both LX2 pins to minimize the trace area for low EMI. | | | 25, 26 | Step-Down Regulator Power Input. Drain of the internal n-channel MOSFET connected betwee and LX2. | | | | 27 | V <sub>IN</sub> | Input of the Internal 5V Linear Regulator and the Startup Circuitry. Bypass V <sub>IN</sub> to GND with 0.22µF close to the IC. | | | 28 | FSEL | Frequency-Select Pin. Connect FSEL to GND for 600kHz operation. Connect to VL or V <sub>IN</sub> for 1.2MHz operation. | | | 29 | DEL2 | Step-Up Regulator and Positive Charge-Pump Delay Input. Connect a capacitor from DEL2 and GND to set the delay time between EN2 and the startup of these regulators, or between the step-down startup and the startup of these regulators if EN1 is high before the step-down starts. An 8 current source charges $C_{DEL2}$ . DEL2 is internally pulled to GND through $10\Omega$ resistance when EN2 is low or when VL is below its UVLO threshold. | | | 30 | VL | VL 5V Internal Linear Regulator Output. Bypass VL to GND with 1µF minimum. Provides power for th internal MOSFET driving circuit, the PWM controllers, charge-pump regulators, logic, and reference and other analog circuitry. Provides 25mA load current when all switching regulators are enabled VL is active whenever VIN is above VIN UVLO threshold. | | | 31 | COMP | Compensation Pin for the Step-Up Error Amplifier. Connect a series resistor and capacitor from COMP to ground. | | | 32 | Step-Up and Positive Charge-Pump Regulator Enable Input. Input HIGH also enables DEL2 pull current. EN2 is inactive when EN1 is low. See the <i>Power-Up Sequence</i> section for details. | | | | 33 | EN1 | Step-Down and Negative Charge-Pump Regulator Enable Input. Input HIGH also enables DEL1 pullup current. | | | 35, 36 | GND1 | Step-Up Regulator Power Ground. Source of the internal power n-channel MOSFET. | | | 37, 38 | LX1 | Step-Up Regulator Power MOSFET n-Channel Drain and Switching Node. Connect the inductor and Schottky catch diode to both LX1 pins and minimize the trace area for lowest EMI. | | | 39 | SWI Step-Up Regulator Internal p-Channel MOSFET Pass Switch Source Input. Connect to the control the step-up regulator Schottky catch diode. | | | | 40 | SUI | Step-Up Regulator Internal p-Channel MOSFET Pass Switch Gate Input. Connect a capacitor from SUI to SWI to set the delay time. A 30µA current source pulls down on C <sub>SUI</sub> when DEL2 is high. | | | 41 | Boost Regulator Feedback Input. Connect FB1 to the center of a resistive voltage-divider between the boost regulator output and GND to set the boost regulator output voltage. Place the resistive voltage-divider within 5mm of FB1. | | | | 42 | SWO | Step-Up Regulator Internal p-Channel MOSFET Pass Switch Drain Output | | | 43 | OVIN | Operational Amplifier Power Input | | | 44 | NEG2 | Operational Amplifier 2 Inverting Input | | | 45 | POS2 | Operational Amplifier 2 Noninverting Input | | | 46 | OUT2 | Operational Amplifier Output 2 | | | 47 | OGND | Operational Amplifier Power Ground | | | 48 | NEG1 | Operational Amplifier 1 Inverting Input | | | _ | EP | Exposed Pad = GND | | Figure 1. Typical Operating Circuit ### **Typical Operating Circuit** The typical operating circuit (Figure 1) of the MAX17014A is a complete power-supply system for TFT LCD panels in monitors and TVs. The circuit generates a +3.3V logic supply, a +16V source driver supply, a +34.5V positive gate driver supply, and a -6V negative gate driver supply from a $12V \pm 10\%$ input supply. Table 1 lists some selected components and Table 2 lists the contact information for component suppliers. **Table 1. Component List** | DESIGNATION | DESCRIPTION | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | C1, C2, C3 | 10µF ±20%, 16V X5R ceramic capacitors<br>(1206)<br>Taiyo Yuden EMK325BJ106MD<br>TDK C3225X7R1C106M | | C5 | 22µF ±10%, 6.3V X5R ceramic capacitor<br>(1206)<br>Taiyo Yuden JMK316BJ226KL<br>Murata GRM31CR60J226M | | C15, C16, C24 | 10µF ±20%, 25V X5R ceramic capacitors (1210) TDK C3225X5R1E106M | | D1, D2 | 3A, 30V Schottky diodes (M-Flat)<br>Toshiba CMS02 (TE12L,Q)<br>Central Semiconductor | | D3, D4, D5 | 200mA, 100V dual ultra-fast diodes<br>(SOT23)<br>Fairchild MMBD4148SE (top mark D4)<br>Central Semiconductor CMPD1001S lead<br>free (top mark L21) | | L1 | Low-profile 4.7µH, 3.5A inductor (2mm height) TOKO FDV0620-4R7M | | L2 | Low-profile 2.4µH, 2.6A inductor<br>(1.8mm height)<br>TOKO 1124BS-2R4M (2.4µH)<br>Wurth 744052002 (2.5µH) | ### **Detailed Description** The MAX17014A is a multiple-output power supply designed primarily for TFT LCD panels used in monitors and TVs. It contains a step-down switching regulator to generate the logic supply rail, a step-up switching regulator to generate the source driver supply, and two charge-pump regulators to generate the gate driver supplies. Each regulator features adjustable output voltage, digital soft-start, and timer-delayed fault protection. Both the step-down and step-up regulators use a fixed-frequency current-mode control architecture. The two switching regulators are 180° out-of-phase to minimize the input ripple. The internal oscillator offers two pin-selectable frequency options (600kHz/1.2MHz), allowing users to optimize their designs based on the specific application requirements. The MAX17014A includes two high-performance operational amplifiers designed to drive the LCD backplane (VCOM). The amplifiers feature high output current (±150mA), fast slew rate (100V/µs), wide bandwidth (20MHz), and railto-rail inputs and outputs. In addition, the MAX17014A features a high-voltage switch-control block, an internal 5V linear regulator, a 1.25V reference output, welldefined power-up and power-down sequences, and thermal-overload protection. Figure 2 shows the MAX17014A functional diagram. ### Step-Down Regulator The step-down regulator consists of an internal n-channel MOSFET with gate driver, a lossless current-sense network, a current-limit comparator, and a PWM controller block. The external power stage consists of a Schottky diode rectifier, an inductor, and output capacitors. The output voltage is regulated by changing the duty cycle of the n-channel MOSFET. A bootstrap circuit that uses a 0.1µF flying capacitor between LX2 and BST provides the supply voltage for the high-side gate driver. Although the MAX17014A also includes a $10\Omega$ (typ) low-side MOSFET, this switch is used to charge the bootstrap capacitor during startup and maintains fixed-frequency operation at light load and cannot be used as a synchronous rectifier. An external Schottky diode (D2 in Figure 1) is always required. **Table 2. Component Suppliers** | SUPPLIER | PHONE | FAX | WEBSITE | |-------------------------|--------------|--------------|-----------------------| | Fairchild Semiconductor | 408-822-2000 | 408-822-2102 | www.fairchildsemi.com | | Sumida | 847-545-6700 | 847-545-6720 | www.sumida.com | | TDK | 847-803-6100 | 847-390-4405 | www.component.tdk.com | | Toshiba | 949-455-2000 | 949-859-3963 | www.toshiba.com/taec | Figure 2. Functional Diagram #### **PWM Controller Block** The heart of the PWM control block is a multi-input, open-loop comparator that sums three signals: the output voltage signal with respect to the reference voltage, the current-sense signal, and the slope compensation. The PWM controller is a direct-summing type, lacking a traditional error amplifier and the phase shift associated with it. This direct-summing configuration approaches ideal cycle-by-cycle control over the output voltage. When EN1 and EN2 are high, the controller always operates in fixed-frequency PWM mode. Each pulse from the oscillator sets the main PWM latch that turns on the high-side switch until the PWM comparator changes state. When EN1 is high and EN2 is low, the controller operates in skip mode. The skip mode dramatically improves light-load efficiency by reducing the effective frequency, which reduces switching losses. It keeps the peak inductor current at about 0.9A (typ) in an active cycle, allowing subsequent cycles to be skipped. Skip mode transitions seamlessly to fixed-frequency PWM operation as load current increases. ### Current Limiting and Lossless Current Sensing The current-limit circuit turns off the high-side MOSFET switch whenever the voltage across the high-side MOSFET exceeds an internal threshold. The actual current limit is 3A (typ). For current-mode control, an internal lossless sense network derives a current-sense signal from the inductor DCR. The time constant of the current-sense network is not required to match the time constant of the inductor and has been chosen to provide sufficient current ramp signal for stable operation at both operating frequencies. The current-sense signal is AC-coupled into the PWM comparator, eliminating most DC output-voltage variation with load current. ### Low-Frequency Operation The step-down regulator of the MAX17014Å enters into low-frequency operating mode if the voltage on OUT is below 0.8V. In the low-frequency mode, the switching frequency of the step-down regulator is 1/6 the oscillator frequency. This feature prevents potentially uncontrolled inductor current if OUT is overloaded or shorted to ground. #### **Dual-Mode Feedback** The step-down regulator of the MAX17014A supports both fixed and adjustable output voltages. Connect FB2 to GND to enable the 3.3V fixed output voltage. Connect a resistive voltage-divider between OUT and GND with the center tap connected to FB2 to adjust the output voltage. Choose RB (resistance from FB2 to GND) to be between $5k\Omega$ and $50k\Omega$ , and solve for RA (resistance from OUT1 to FB1) using the equation: $$RA = RB \times \left( \frac{V_{OUT}}{V_{FB2}} - 1 \right)$$ where $V_{FB2} = 1.25V$ , and $V_{OUT}$ can vary from 1.25V to 5V. Because of FB2's (pin 21) close proximity to the noisy BST (pin 22), a noise filter is required for FB2 adjustable-mode operation. Place a 100pF capacitor from FB2 to GND to prevent unstable operation. No filter is required for 3.3V fixed-mode operation. #### Soft-Start The step-down regulator includes a 7-bit soft-start DAC that steps its internal reference voltage from 0 to 1.25V in 128 steps. The soft-start period is 3ms (typ) and FB1 fault detection is disabled during this period. The soft-start feature effectively limits the inrush current during startup (see the Step-Down Regulator Soft-Start (Heavy Load) waveforms in the *Typical Operating Characteristics*). ### Step-Up Regulator The step-up regulator employs a current-mode, fixed-frequency PWM architecture to maximize loop bandwidth and provide fast-transient response to pulsed loads typical of TFT LCD panel source drivers. The integrated MOSFET and the built-in digital soft-start function reduce the number of external components required while controlling inrush currents. The output voltage can be set from VVIN to 20V with an external resistive voltage-divider. The regulator controls the output voltage and the power delivered to the output by modulating the duty cycle (D) of the internal power MOSFET in each switching cycle. The duty cycle of the MOSFET is approximated by: $$D \approx \frac{V_{AVDD} - V_{VIN}}{V_{AVDD}}$$ where V<sub>AVDD</sub> is the output voltage of the step-up regulator. ### PWM Controller Block An error amplifier compares the signal at FB1 to 1.25V and changes the COMP output. The voltage at COMP sets the peak inductor current. As the load varies, the error amplifier sources or sinks current to the COMP output accordingly to produce the inductor peak current necessary to service the load. To maintain stability at high duty cycles, a slope compensation signal is summed with the current-sense signal. On the rising edge of the internal clock, the controller sets a flip-flop, turning on the n-channel MOSFET and applying the input voltage across the inductor. The current through the inductor ramps up linearly, storing energy in its magnetic field. Once the sum of the currentfeedback signal and the slope compensation exceed the COMP voltage, the controller resets the flip-flop and turns off the MOSFET. Since the inductor current is continuous. a transverse potential develops across the inductor that turns on the diode (D1). The voltage across the inductor then becomes the difference between the output voltage and the input voltage. This discharge condition forces the current through the inductor to ramp back down, transferring the energy stored in the magnetic field to the output capacitor and the load. The MOSFET remains off for the rest of the clock cycle. ### Step-Up Regulator Internal p-Channel MOSFET Pass Switch The MAX17014A includes an integrated 120m $\Omega$ high-voltage p-channel MOSFET to allow true shutdown of the step-up converter output (AVDD). This switch is typically connected in series between the step-up regulator's Schottky catch diode and its output capacitors. In addition to allowing step-up output to discharge completely when disabled, this switch also controls the startup inrush current into the step-up regulator's output capacitors. When EN2 is low, SUI is internally pulled up to SWI through an internal $1k\Omega$ resistor. Once EN2 is high and the step-down regulator is in regulation, the MAX17014A starts pulling down SUI with a 30µA internal current source. The internal p-channel MOSFET turns on and connects the cathode of the step-up regulator Schottky catch diode to the step-up regulator load capacitors, when V<sub>SUI</sub> falls below the turn-on threshold of the MOSFET. When V<sub>SUI</sub> reaches (V<sub>SWI</sub> - 5V), the step-up regulator and the positive charge pump are enabled and initiate a soft-start routine. #### Soft-Start The step-up regulator achieves soft-start by linearly ramping up its internal current limit. The soft-start terminates when the output reaches regulation or the full current limit has been reached. The current limit rises from zero to the full current limit in approximately 3ms. The soft-start feature effectively limits the inrush current during startup (see the Step-Up Regulator Soft-Start (Heavy Load) waveforms in the *Typical Operating Characteristics*). ### **Positive Charge-Pump Regulator** The positive charge-pump regulator is typically used to generate the positive supply rail for the TFT LCD gate driver ICs. The output voltage is set with an external resistive voltage-divider from its output to GND with the midpoint connected to FBP. The number of charge-pump stages and the setting of the feedback divider determine the output voltage of the positive charge-pump regulator. The charge pump includes a high-side p-channel MOSFET (P1) and a low-side n-channel MOSFET (N1) to control the power transfer as shown in Figure 3. Figure 3. Positive Charge-Pump Regulator Block Diagram During the first half-cycle, N1 turns on and charges flying capacitors C20 and C21 (Figure 3). During the second half cycle, N1 turns off and P1 turns on, level shifting C20 and C21 by V $_{SUP}$ volts. If the voltage across C23 plus a diode drop ( $_{VOUT}$ + $_{VD}$ ) is smaller than the level-shifted flying capacitor voltage ( $_{VC20}$ + $_{VSUP}$ ), charge flows from C20 to C23 until the diode (D5) turns off. The amount of charge transferred to the output is determined by the error amplifier that controls N1's on-resistance. The positive charge-pump regulator's startup can be delayed by connecting an external capacitor from DEL2 to GND. An internal constant-current source begins charging the DEL2 capacitor when EN2 is logichigh, and the step-down regulator reaches regulation. When the DEL2 voltage exceeds VREF, the positive charge-pump regulator is enabled. Each time it is enabled, the positive charge-pump regulator goes through a soft-start routine by ramping up its internal reference voltage from 0 to 1.25V in 128 steps. The soft-start period is 3ms (typ) and FBP fault detection is disabled during this period. The soft-start feature effectively limits the inrush current during startup. ### **Negative Charge-Pump Regulator** The negative charge-pump regulator is typically used to generate the negative supply rail for the TFT LCD gate driver ICs. The output voltage is set with an external resistive voltage-divider from its output to REF with the midpoint connected to FBN. The number of charge-pump stages and the setting of the feedback divider determine the output of the negative charge-pump regulator. The charge-pump controller includes a high-side p-channel MOSFET (P2) and a low-side n-channel MOSFET (N2) to control the power transfer as shown in Figure 4. During the first half cycle, P2 turns on, and flying capacitor C13 charges to V<sub>SUP</sub> minus a diode drop (Figure 4). During the second half cycle, P2 turns off, and N2 turns on, level shifting C13. This connects C13 in parallel with reservoir capacitor C12. If the voltage across C12 minus a diode drop is greater than the voltage across C13, charge flows from C12 to C13 until the diode (D3) turns off. The amount of charge transferred from the output is determined by the error amplifier, which controls N2's on-resistance. The negative charge-pump regulator is enabled when EN1 is logic-high and the step-down regulator reaches regulation. Each time it is enabled, the negative charge-pump regulator goes through a soft-start routine by ramping down its internal reference voltage from 1.25V to 250mV in 102 steps. The soft-start period is 3ms (typ) and FBN fault detection is disabled during this period. The soft-start feature effectively limits the inrush current during startup. Figure 4. Negative Charge-Pump Regulator Block Diagram ### **High-Voltage Switch Control** The MAX17014A's high-voltage switch control block (Figure 5) consists of two high-voltage p-channel MOSFETs: Q1, between SRC and GON and Q2, between GON and DRN. The switch control block is enabled when V<sub>DLP</sub> exceeds V<sub>REF</sub>. Q1 and Q2 are controlled by CTL and MODE. There are two different modes of operation (see the *Typical Operating Characteristics*). Figure 5. Switch Control Select the first mode by connecting MODE to VL. When CTL is logic-high, Q1 turns on and Q2 turns off, connecting GON to SRC. When CTL is logic-low, Q1 turns off and Q2 turns on, connecting GON to DRN. GON can then be discharged through a resistor connected between DRN and GND or AVDD. Q2 turns off and stops discharging GON when VGON reaches 10 times the voltage on THR. When VMODE is less than 0.8 x VVL, the switch control block works in the second mode. The rising edge of VCTL turns on Q1 and turns off Q2, connecting GON to SRC. An internal n-channel MOSFET, Q3, between MODE and GND is also turned on to discharge an external capacitor between MODE and GND. The falling edge of VCTL turns off Q3, and an internal 50µA current source starts charging the MODE capacitor. Once VMODE exceeds VVL/4, the switch control block turns off Q1 and turns on Q2, connecting GON to DRN. GON can then be discharged through a resisor connected between DRN and GND or AVDD. Q2 turns off and stops discharging GON when VGON reaches 10 times the voltage on THR. The switch control block is disabled and DLP is held low when EN1 or EN2 is low or the IC is in a fault state. ### **Operational Amplifiers** The MAX17014A has two operational amplifiers. The operational amplifiers are typically used to drive the LCD backplane (VCOM) or the gamma-correction divider string. They feature ±150mA output short-circuit current, 100V/µs slew rate, and 20MHz, -3dB bandwidth. While the op amp is a rail-to-rail input and output design, its accuracy is significantly degraded for input voltages within 2V of its supply rails (OVIN, OGND). ### Short-Circuit Current Limit and Input Clamp The operational amplifiers limit short-circuit current to approximately $\pm 150 \text{mA}$ (-250mA) if the output is directly shorted to OVIN (OGND). If the short-circuit condition persists, the junction temperature of the IC rises until it reaches the thermal-shutdown threshold (+160°C typ). Once the junction temperature reaches the thermal-shutdown threshold, an internal thermal sensor immediately sets the thermal-fault latch, shutting off all the IC's outputs. The device remains inactive until the input voltage is cycled. The operational amplifiers have 4V input clamp structures in series with a $500\Omega$ resistance (Figure 6). Figure 6. Op Amp Input Clamp Structure ### **Driving Pure Capacitive Load** The operational amplifiers are typically used to drive the LCD backplane (VCOM) or the gamma-correction divider string. The LCD backplane consists of a distributed series capacitance and resistance, a load that can be easily driven by the operational amplifier. However, if the operational amplifier is used in an application with a pure capacitive load, steps must be taken to ensure stable operation. As the operational amplifier's capacitive load increases, the amplifier's bandwidth decreases and gain peaking increases. A $5\Omega$ to $50\Omega$ small resistor placed between OUT\_ and the capacitive load reduces peaking, but also reduces the gain. An alternative method of reducing peaking is to place a series RC network (snubber) in parallel with the capacitive load. The RC network does not continuously load the output or reduce the gain. Typical values of the resistor are between $100\Omega$ and $200\Omega$ , and the typical value of the capacitor is 10nF. ### **Linear Regulator (VL)** The MAX17014A includes an internal linear regulator. VIN is the input of the linear regulator. The input voltage range is between 8V and 16.5V. The output voltage is set to 5V. The regulator powers the internal MOSFET drivers, PWM controllers, charge-pump regulators, and logic circuitry. The total external load capability is 25mA. Bypass VL to GND with a minimum 1µF ceramic capacitor. ### Reference Voltage (REF) The reference output is nominally 1.25V, and can source at least 50µA (see the *Typical Operating Characteristics*). VL is the input of the internal reference block. Bypass REF with a 0.22µF ceramic capacitor connected between REF and GND. ### Frequency Selection (FSEL) The step-down regulator and step-up regulator use the same internal oscillator. The FSEL input selects the switching frequency. Table 3 shows the switching frequency based on the FSEL connection. High-frequency (1.2MHz) operation optimizes the application for the smallest component size, trading off efficiency due to higher switching losses. Low-frequency (600kHz) operation offers the best overall efficiency at the expense of component size and board space. Table 3. Frequency Selection | FSEL | SWITCHING FREQUENCY (kHz) | | |------|---------------------------|--| | VIN | 1200 | | | GND | 600 | | ### **Power-Up Sequence** The step-down regulator starts up when the MAX17014A's internal reference voltage (REF) is above its undervoltage lockout (UVLO) threshold and EN1 is logic-high. Once the step-down regulator reaches regulation, the FB2 fault-detection circuit and the negative charge-pump delay block are enabled. An 8µA current source at DEL1 charges CDEL1 linearly. The negative charge-pump regulator soft-starts when VDEL1 reaches VREF. FBN fault detection is enabled once the negative charge-pump soft-start is done. The step-up regulator, p-channel MOSFET pass switch, and positive charge-pump startup sequence begin when the step-down regulator reaches regulation and EN2 is logic-high. An $8\mu A$ current source at DEL2 charges $C_{DEL2}$ linearly and the p-channel MOSFET pass switch is enabled when $V_{DEL2}$ reaches $V_{REF}$ . A $30\mu A$ current source pulls down on SUI, slowly turning on the p-channel MOSFET switch between SWI and SWO. The step-up regulator, positive charge pump, and the delay block for the high-voltage switch starts when the SWI to SUI voltage difference (VSWI - VSUI) reaches the SUI-done threshold (5V, typ). An $8\mu A$ current source charges $C_{DLP}$ linearly and when $V_{DLP}$ reaches $V_{REF}$ , the high-voltage switch is enabled and GON can be controlled by CTL. The FB1 fault-detection circuit is enabled after the stepup regulator reaches regulation, and similarly the FBP fault-detection circuit is enabled after the positive charge pump reaches regulation. For nondelayed startups, capacitors can be omitted from DEL1, DEL2, and DLP. When their current sources pull the floating pins above their thresholds, the associated outputs start. ### **Power-Down Control** The MAX17014A disables the step-up regulator, positive-charge-pump regulator input switch control block, delay block, and high-voltage switch control block when EN2 is logic-low, or when the fault latch is set. The step-down regulator and negative charge-pump regulator are disabled only when EN1 is logic-low or when the fault latch is set. Figure 7. Power-Up Sequence #### **Fault Protection** During steady-state operation, if any output of the four regulators (step-down regulator, step-up regulator, positive charge-pump regulator, and negative chargepump regulator) does not exceed its respective faultdetection threshold, the MAX17014A activates an internal fault timer. If any condition or the combination of conditions indicates a continuous fault for the fault timer duration (50ms, typ), the MAX17014A triggers a nonlatching output undervoltage fault. After triggering, the MAX17014A turns off for 160ms (typ) and then restarts according to the EN1 and EN2 logic states. If, after restarting, another 50ms fault timeout occurs, the MAX17014A shuts down for 160ms again, and then restarts. The restart sequence is repeated 3 times and after the 50ms fault timeout, the MAX17014A shuts down and latches off. Once the fault condition is removed, toggle either EN1 or EN2, or cycle the input voltage to clear the fault latch and restart the supplies. #### **Thermal-Overload Protection** The thermal-overload protection prevents excessive power dissipation from overheating the MAX17014A. When the junction temperature exceeds $T_J = +160^{\circ}\text{C}$ , a thermal sensor immediately activates the fault protection, which shuts down all the outputs except the reference and latches off, allowing the device to cool down. Once the device cools down by at least approximately 15°C, cycle the input voltage to clear the fault latch and restart the MAX17014A. The thermal-overload protection protects the controller in the event of fault conditions. For continuous operation, do not exceed the absolute maximum junction temperature rating of $T_J = +150$ °C. ### \_Design Procedure ### **Step-Down Regulator** #### **Inductor Selection** Three key inductor parameters must be specified: inductance value (L), peak current (IPEAK), and DC resistance (RDC). The following equation includes a constant, LIR, which is the ratio of peak-to-peak inductor ripple current to DC load current. A higher LIR value allows smaller inductance, but results in higher losses and higher ripple. A good compromise between size and losses is typically found at about 20% to 50% ripple-current to load-current ratio (LIR): $$L_{OUT} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times I_{OUT(MAX)} \times LIR}$$ where IOUT(MAX) is the maximum DC load current, and the switching frequency fsw is 1.2MHz when FSEL is connected to VL or 0.6MHz when FSEL is connected to GND. The exact inductor value is not critical and can be adjusted to make trade-offs among size, cost, and efficiency. Lower inductor values minimize size and cost, but they also increase the output ripple and reduce the efficiency due to higher peak currents. On the other hand, higher inductor values increase efficiency, but at some point resistive losses due to extra turns of wire exceed the benefit gained from lower AC current levels. The inductor's saturation current must exceed the peak inductor current. The peak current can be calculated by: $$I_{OUT\_RIPPLE} = \frac{V_{OUT} \times (V_{VIN} - V_{OUT})}{f_{SW} \times L_{OUT} \times V_{VIN}}$$ $$l_{OUT\_PEAK} = l_{OUT(MAX)} + \frac{l_{OUT\_RIPPLE}}{2}$$ The inductor's DC resistance should be low for good efficiency. Find a low-loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. Ferrite cores are often the best choice. Shielded-core geometries help keep noise, EMI, and switching waveform jitter low. Considering the typical operating circuit in Figure 1, the maximum load current (I<sub>OUT(MAX)</sub>) is 2A with a 3.3V output and a typical 12V input voltage. Choosing an LIR of 0.4 at this operating point: $$L_{OUT} = \frac{3.3V \times (12V - 3.3V)}{12V \times 1.2MHz \times 2A \times 0.4} \approx 2.6\mu H$$ At that operating point, the ripple current and the peak current are: $$I_{OUT\_RIPPLE} = \frac{3.3V \times (12V - 3.3V)}{1.2MHz \times 2.6\mu H \times 12} \approx 0.77A$$ $$I_{OUT\_PEAK} = 2A + \frac{0.77A}{2} = 2.39A$$ ### Input Capacitors The input filter capacitors reduce peak currents drawn from the power source and reduce noise and voltage ripple on the input caused by the regulator's switching. They are usually selected according to input ripple current requirements and voltage rating, rather than capacitance value. The input voltage and load current determine the RMS input ripple current (IRMS): $$I_{RMS} = I_{OUT} \times \frac{\sqrt{V_{OUT} \times (V_{VIN} - V_{OUT})}}{V_{VIN}}$$ 26 \_\_\_\_\_\_ /VI/XI/VI The worst case is $I_{RMS} = 0.5 \times I_{OUT}$ , which occurs at $V_{VIN} = 2 \times V_{OUT}$ . For most applications, ceramic capacitors are used because of their high ripple current and surge current capabilities. For optimal circuit long-term reliability, choose an input capacitor that exhibits less than +10°C temperature rise at the RMS input current corresponding to the maximum load current. ### **Output Capacitor Selection** Since the MAX17014A's step-down regulator is internally compensated, it is stable with any reasonable amount of output capacitance. However, the actual capacitance and equivalent series resistance (ESR) affect the regulator's output ripple voltage and transient response. The rest of this section deals with how to determine the output capacitance and ESR needs according to the ripple-voltage and load-transient requirements. The output voltage ripple has two components: variations in the charge stored in the output capacitor, and the voltage drop across the capacitor's ESR caused by the current into and out of the capacitor: $$V_{OUT\_RIPPLE(C)} = \frac{I_{OUT\_RIPPLE}}{8 \times C_{OUT} \times f_{SW}}$$ where I<sub>OUT\_RIPPLE</sub> is defined in the *Inductor Selection* of the *Step-Down Regulator* section, C<sub>OUT</sub> is the output capacitance, and R<sub>ESR\_OUT</sub> is the ESR of the output capacitor C<sub>OUT</sub>. In Figure 1's circuit, the inductor ripple current is 0.77A. If the voltage-ripple requirement of Figure 1's circuit is $\pm 1\%$ of the 3.3V output, then the total peak-to-peak ripple voltage should be less than 66mV. Assuming that the ESR ripple and the capacitive ripple each should be less than 50% of the total peak-to-peak ripple, then the ESR should be less than $43\text{m}\Omega$ and the output capacitance should be more than 2.43µF to meet the total ripple requirement. A 22µF capacitor with ESR (including PCB trace resistance) of $10\text{m}\Omega$ is selected for the standard application circuit in Figure 1, which easily meets the voltage-ripple requirement. The step-down regulator's output capacitor and ESR can also affect the voltage undershoot and overshoot when the load steps up and down abruptly. The step-down regulator's transient response is typically dominated by its loop response and the time constant of its internal integrator. However, excessive inductance or insufficient output capacitance can degrade the natural transient response. Calculating the ideal transient response of the inductor and capacitor, which assumes an ideal response from the regulator, can ensure that these components do not degrade the IC's natural response. The ideal undershoot and overshoot have two components: the voltage steps caused by ESR, and the voltage sag and soar due to the finite capacitance and the inductor current slew rate. Use the following formulas to check if the ESR is low enough and the output capacitance is large enough to prevent excessive soar and sag. The amplitude of the ESR step is a function of the load step and the ESR of the output capacitor: $$V_{OUT\_ESR\_STEP} = \Delta I_{OUT} \times R_{ESR\_OUT}$$ The amplitude of the capacitive sag is a function of the load step, the output capacitor value, the inductor value, the input-to-output voltage differential, and the maximum duty cycle: $$V_{OUT\_SAG} = \frac{L_{OUT} \times (\Delta I_{OUT})^2}{2 \times C_{OUT} \times (V_{VIN(MIN)} \times D_{MAX} - V_{OUT})}$$ The amplitude of the capacitive soar is a function of the load step, the output capacitor value, the inductor value, and the output voltage: $$V_{OUT\_SOAR} = \frac{L_{OUT} \times (\Delta l_{OUT})^2}{2 \times C_{OUT} \times V_{OUT}}$$ Keeping the full-load overshoot and undershoot less than 3% ensures that the step-down regulator's natural integrator response dominates. Given the component values in the circuit of Figure 1 and assuming a full 2A step load transient, the voltage step due to capacitor ESR is negligible. The voltage sag and soar are 44.3mV and 71.6mV, or a little over 1% and 2%, respectively. #### Rectifier Diode The MAX17014A's high switching frequency demands a high-speed rectifier. Schottky diodes are recommended for most applications because of their fast recovery time and low forward voltage. In general, a 2A Schottky diode works well in the MAX17014A's step-down regulator. ### Step-Up Regulator ### **Inductor Selection** The inductance value, peak current rating, and series resistance are factors to consider when selecting the inductor. These factors influence the converter's efficiency, maximum output load capability, transient response time, and output voltage ripple. Physical size and cost are also important factors to be considered. The maximum output current, input voltage, output voltage, and switching frequency determine the inductor value. Very high inductance values minimize the current ripple and therefore reduce the peak current, which decreases core losses in the inductor and I<sup>2</sup>R losses in the entire power path. However, large inductor values also require more energy storage and more turns of wire, which increase physical size and can increase I<sup>2</sup>R losses in the inductor. Low inductance values decrease the physical size but increase the current ripple and peak current. Finding the best inductor involves choosing the best compromise among circuit efficiency, inductor size, and cost. The equations used here include a constant, LIR, which is the ratio of the inductor peak-to-peak ripple current to the average DC inductor current at the full-load current. The best trade-off between inductor size and circuit efficiency for step-up regulators generally has an LIR between 0.2 and 0.5. However, depending on the AC characteristics of the inductor core material and ratio of inductor resistance to other power path resistances, the best LIR can shift up or down. If the inductor resistance is relatively high, more ripple can be accepted to reduce the number of turns required and increase the wire diameter. If the inductor resistance is relatively low, increasing inductance to lower the peak current can decrease losses throughout the power path. If extremely thin high-resistance inductors are used, as is common for smaller LCD panel applications, the best LIR can increase to between 0.5 and 1.0. Once a physical inductor is chosen, higher and lower values of the inductor should be evaluated for efficiency improvements in typical operating regions. Calculate the approximate inductor value using the typical input voltage ( $V_{VIN}$ ), the maximum output current ( $I_{AVDD(MAX)}$ ), the expected efficiency ( $\eta_{TYP}$ ) taken from an appropriate curve in the *Typical Operating Characteristics*, and an estimate of LIR based on the above discussion: $$L_{AVDD} = \left(\frac{V_{VIN}}{V_{AVDD}}\right)^{2} \left(\frac{V_{AVDD} - V_{VIN}}{I_{AVDD(MAX)} \times f_{SW}}\right) \left(\frac{\eta_{TYP}}{LIR}\right)$$ Choose an available inductor value from an appropriate inductor family. Calculate the maximum DC input current at the minimum input voltage $V_{VIN(MIN)}$ using conservation of energy and the expected efficiency at that operating point ( $\eta_{MIN}$ ) taken from an appropriate curve in the *Typical Operating Characteristics*: $$I_{VIN(DC,MAX)} = \frac{I_{AVDD(MAX)} \times V_{AVDD}}{V_{VIN(MIN)} \times \eta_{MIN}}$$ Calculate the ripple current at that operating point and the peak current required for the inductor: $$I_{AVDD\_RIPPLE} = \frac{V_{VIN(MIN)} \times (V_{AVDD} - V_{VIN(MIN)})}{L_{AVDD} \times V_{AVDD} \times f_{SW}}$$ $$I_{AVDD\_PEAK} = I_{VIN(DC,MAX)} + \frac{I_{AVDD\_RIPPLE}}{2}$$ The inductor's saturation current rating and the MAX17014A's LX1 current limit should exceed $I_{AVDD\_PEAK}$ and the inductor's DC current rating should exceed $I_{VIN(DC,MAX)}$ . For good efficiency, choose an inductor with less than $0.05\Omega$ series resistance. Considering the typical operating circuit in Figure 1, the maximum load current (IAVDD(MAX)) is 1.5A with a 16V output and a typical 12V input voltage. Choosing an LIR of 0.25 and estimating efficiency of 90% at this operating point: $$L_{AVDD} = \left(\frac{12V}{16V}\right)^{2} \left(\frac{16V - 12V}{1.5A \times 1.2MHz}\right) \left(\frac{0.90}{0.25}\right) \approx 4.7 \mu H$$ Using the circuit's minimum input voltage (10.8V) and estimating efficiency of 90% at that operating point: $$I_{VIN(DC,MAX)} = \frac{1.5A \times 16V}{10.8V \times 0.9} \approx 2.47A$$ The ripple current and the peak current are: $$I_{RIPPLE} = \frac{10.8V \times (16V - 10.8V)}{4.7\mu H \times 16V \times 1.2MHz} \approx 0.62A$$ $$I_{PEAK} = 2.47A + \frac{0.62A}{2} \approx 2.78A$$ ### **Output Capacitor Selection** The total output voltage ripple has two components: the capacitive ripple caused by the charging and discharging of the output capacitance, and the ohmic ripple due to the capacitor's ESR: $V_{AVDD}_{RIPPLE} = V_{AVDD}_{RIPPLE}(C) + V_{AVDD}_{RIPPLE}(ESR)$ $$V_{AVDD\_RIPPLE(C)} \approx \frac{I_{AVDD}}{C_{AVDD}} \left( \frac{V_{AVDD} - V_{VIN}}{V_{AVDD} f_{SW}} \right)$$ and: where IAVDD\_PEAK is the peak inductor current (see the *Inductor Selection* section). For ceramic capacitors, the output voltage ripple is typically dominated by VAVDD\_RIPPLE(C). The voltage rating and temperature characteristics of the output capacitor must also be considered. Note that all ceramic capacitors typically have large temperature coefficient and bias voltage coefficients. The actual capacitor value in circuit is typically significantly less than the stated value. ### Input Capacitor Selection The input capacitor reduces the current peaks drawn from the input supply and reduces noise injection into the IC. A 22µF ceramic capacitor is used in the typical operating circuit (Figure 1) because of the high source impedance seen in typical lab setups. Actual applications usually have much lower source impedance since the step-up regulator often runs directly from the output of another regulated supply. Typically, the input capacitance can be reduced below the values used in the typical operating circuit. #### Rectifier Diode The MAX17014A's high switching frequency demands a high-speed rectifier. Schottky diodes are recommended for most applications because of their fast recovery time and low forward voltage. In general, a 2A Schottky diode complements the internal MOSFET well. ### Output-Voltage Selection The output voltage of the step-up regulator can be adjusted by connecting a resistive voltage-divider from the output (VAVDD) to GND with the center tap connected to FB1 (see Figure 1). Select R4 in the $10k\Omega$ to $50k\Omega$ range. Calculate R3 with the following equation: $$R3 = R4 \times \left(\frac{V_{AVDD}}{V_{FB1}} - 1\right)$$ where V<sub>FB1</sub>, the step-up regulator's feedback set point, is 1.25V. Place R4 and R3 close to the IC. ### **Loop Compensation** Choose RCOMP (R5 in Figure 1) to set the high-frequency integrator gain for fast transient response. Choose CCOMP (C17 in Figure 1) to set the integrator zero to maintain loop stability. For low-ESR output capacitors, use the following equations to obtain stable performance and good transient response: $$R_{COMP} \approx \frac{125 \times V_{VIN} \times V_{AVDD} \times C_{AVDD}}{L_{AVDD} \times I_{AVDD(MAX)}}$$ $$C_{COMP} \approx \frac{V_{AVDD} \times C_{AVDD}}{1250 \times I_{AVDD(MAX)} \times R_{COMP}}$$ To further optimize transient response, vary R<sub>COMP</sub> in 20% steps and C<sub>COMP</sub> in 50% steps while observing transient response waveforms. ### **Charge-Pump Regulators** ### Selecting the Number of Charge-Pump Stages For highest efficiency, always choose the lowest number of charge-pump stages that meet the output requirement. The number of positive charge-pump stages is given by: $$n_{POS} = \frac{V_{GON} + V_{DROPOUT} - V_{AVDD}}{V_{SUP} - 2 \times V_{D}}$$ where npos is the number of positive charge-pump stages, $V_{GON}$ is the output of the positive charge-pump regulator, $V_{SUP}$ is the supply voltage of the charge-pump regulators, $V_{D}$ is the forward voltage drop of the charge-pump diode, and $V_{DROPOUT}$ is the dropout margin for the regulator. Use $V_{DROPOUT} = 300$ mV. The number of negative charge-pump stages is given by: $$n_{NEG} = \frac{-V_{GOFF} + V_{DROPOUT}}{V_{SLIP} - 2 \times V_{D}}$$ where $n_{NEG}$ is the number of negative charge-pump stages and $V_{GOFF}$ is the output of the negative charge-pump regulator. The above equations are derived based on the assumption that the first stage of the positive charge pump is connected to VAVDD and the first stage of the negative charge pump is connected to ground. Sometimes fractional stages are more desirable for better efficiency. This can be done by connecting the first stage to VOUT or another available supply. If the first charge-pump stage is powered from VOUT, then the above equations become: $$n_{POS} = \frac{V_{GON} + V_{DROPOUT} - V_{OUT}}{V_{SUP} - 2 \times V_{D}}$$ $$n_{NEG} = \frac{-V_{GOFF} + V_{DROPOUT} + V_{OUT}}{V_{SUP} - 2 \times V_{D}}$$ ### Flying Capacitors Increasing the flying capacitors (connected to DRVN and DRVP) value lowers the effective source impedance and increases the output-current capability. Increasing the capacitance indefinitely has a negligible effect on output-current capability because the internal switch resistance and the diode impedance place a lower limit on the source impedance. A 0.1µF ceramic capacitor works well in most low-current applications. The flying capacitor's voltage rating must exceed the following: $$V_{CX} > n \times V_{SLIP}$$ where n is the stage number in which the flying capacitor appears. ### Charge-Pump Output Capacitor Increasing the output capacitance or decreasing the ESR reduces the output ripple voltage and the peak-to-peak transient voltage. With ceramic capacitors, the output voltage ripple is dominated by the capacitance value. Use the following equation to approximate the required capacitor value: $$C_{OUT\_CP} \ge \frac{I_{LOAD\_CP}}{2f_{OSC}V_{RIPPLE}}$$ CP where Cout\_CP is the output capacitor of the charge pump, ILOAD\_CP is the load current of the charge pump, and $V_{RIPPLE\_CP}$ is the peak-to-peak value of the output ripple. #### Output Voltage Selection Adjust the positive charge-pump regulator's output voltage by connecting a resistive voltage-divider from the SRC output to GND with the center tap connected to FBP (Figure 1). Select the lower resistor of divider R17 in the $10k\Omega$ to $30k\Omega$ range. Calculate the upper resistor, R16, with the following equation: $$R17 = R16 \times \left( \frac{V_{GON}}{V_{FBP}} - 1 \right)$$ where $V_{FBP} = 1.25V$ (typ). Adjust the negative charge-pump regulator's output voltage by connecting a resistive voltage-divider from VGOFF to REF with the center tap connected to FBN (Figure 1). Select R2 in the $20k\Omega$ to $50k\Omega$ range. Calculate R1 with the following equation: $$R1 = R2 \times \frac{V_{FBN} - V_{GOFF}}{V_{RFF} - V_{FBN}}$$ where V<sub>FBN</sub> = 250mV, V<sub>REF</sub> = 1.25V. Note that REF can only source up to $50\mu$ A, using a resistor less than $20k\Omega$ for R1 results in higher bias current than REF can supply. ### **PCB Layout and Grounding** Careful PCB layout is important for proper operation. Use the following guidelines for good PCB layout: Minimize the area of respective high-current loops by placing each DC-DC converter's inductor, diode, and output capacitors near its input capacitors and its LX\_ and GND\_ pins. For the step-down regulator, the high-current input loop goes from the positive terminal of the input capacitor to the IC's IN pin, out of LX2, to the inductor, to the positive terminals of the output capacitors, reconnecting the output capacitor and input capacitor ground terminals. The high-current output loop is from the inductor to the positive terminals of the output capacitors, to the negative terminals of the output capacitors, and to the Schottky diode (D2). For the step-up regulator, the high-current input loop goes from the positive terminal of the input capacitor to the inductor, to the IC's LX1 pin, out of GND1, and to the input capacitor's negative terminal. The high-current output loop is from the positive terminal of the input capacitor to the inductor, to the output diode (D1), to the positive terminal of the output capacitors, reconnecting between the output capacitor and input capacitor ground terminals. Connect these loop components with short, wide connections. Avoid using vias in the high-current paths. If vias are unavoidable, use many vias in parallel to reduce resistance and inductance. Create a power ground island for the step-down regulator, consisting of the input and output capacitor grounds and the diode ground. Connect all these together with short, wide traces or a small ground plane. Similarly, create a power ground island (GND1) for the step-up regulator, consisting of the input and output capacitor grounds and the GND1 pin. Create a power ground island (CPGND) for the positive and negative charge pumps, consisting of SUP and output (SRC, VGOFF) capacitor grounds, and negative charge-pump diode ground. Connect CPGND ground plane to GND1 ground plane together with wide traces. Maximizing the width of the power ground traces improves efficiency and reduces output voltage ripple and noise spikes. Create an analog ground plane (GND) consisting of the GND pin, all the feedback divider ground connections, the COMP and DEL capacitor ground connections, and the device's exposed backside pad. Connect GND1 and GND islands by connecting the two ground pins directly to the exposed backside pad. Make no other connections between the GND1 and GND ground planes. - Place all feedback voltage-divider resistors as close to their respective feedback pins as possible. The divider's center trace should be kept short. Placing the resistors far away causes their FB traces to become antennas that can pick up switching noise. Care should be taken to avoid running any feedback trace near LX1, LX2, DRVP, or DRVN. - Place VIN pin, VL pin, and REF pin bypass capacitors as close to the device as possible. The ground connection of the VL bypass capacitor should be connected directly to the GND pin with a wide trace. - Minimize the length and maximize the width of the traces between the output capacitors and the load for best transient responses. - Minimize the size of the LX1 and LX2 nodes while keeping them wide and short. Keep the LX1 and LX2 nodes away from feedback nodes (FB1, FB2, FBP, and FBN) and analog ground. Use DC traces as a shield, if necessary. Refer to the MAX17014A evaluation kit for an example of proper board layout. ### Simplified Operating Circuit ### **Pin Configuration** ### **Chip Information** TRANSISTOR COUNT: 15,362 PROCESS: BICMOS ### Package Information For the latest package outline information and land patterns, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. | PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. | |--------------|--------------|----------------| | 48 TQFN | T4877+3 | <u>21-0144</u> | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331