

# System Basis Chip

## TLE9261QX

Mid-Range System Basis Chip Family

Body System IC with Integrated Voltage Regulators, Power Management Functions, HS-CAN Transceiver supporting CAN FD .

Featuring Multiple High-Side Switches and High-Voltage Wake Inputs.

# **Data Sheet**

Rev. 1.1, 2014-09-26

# **Automotive Power**



## **Table of Contents**

| l                                                                                                                                | Overview                                                                                                                                                                                                                                                                                                                                                                                                            | . 5                                                                                    |
|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| 2                                                                                                                                | Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                       | . 7                                                                                    |
| 3.1<br>3.2<br>3.3<br>3.4                                                                                                         | Pin Configuration Pin Assignment Pin Definitions and Functions Hints for Unused Pins Hints for Alternate Pin Functions                                                                                                                                                                                                                                                                                              | . 8<br>. 9<br>11                                                                       |
| <b>1</b><br>1.1<br>1.2<br>1.3<br>1.4                                                                                             | General Product Characteristics Absolute Maximum Ratings Functional Range Thermal Resistance Current Consumption                                                                                                                                                                                                                                                                                                    | 12<br>14<br>15                                                                         |
| 5.1<br>5.1.1<br>5.1.1.1<br>5.1.1.2<br>5.1.2<br>5.1.3<br>5.1.4<br>5.1.5<br>5.1.6<br>5.1.7<br>5.2.1<br>5.2.1.1<br>5.2.1.2<br>5.2.3 | Block Description of State Machine Device Configuration and SBC Init Mode Device Configuration SBC Init Mode SBC Init Mode SBC Stop Mode SBC Stop Mode SBC Step Mode SBC Sleep Mode SBC Restart Mode SBC Restart Mode SBC Fail-Safe Mode SBC Development Mode Wake Features Cyclic Sense Configuration and Operation of Cyclic Sense Cyclic Sense in Low Power Mode Cyclic Wake Internal Timer Supervision Features | 21<br>22<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>31<br>32<br>35<br>36<br>37 |
| 6.1<br>6.2<br>6.3                                                                                                                | Voltage Regulator 1  Block Description  Functional Description  Electrical Characteristics                                                                                                                                                                                                                                                                                                                          | 38<br>39<br>40                                                                         |
| 7.1<br>7.2<br>7.2.1<br>7.3                                                                                                       | Voltage Regulator 2  Block Description  Functional Description  Short to Battery Protection  Electrical Characteristics                                                                                                                                                                                                                                                                                             | 43<br>44<br>44                                                                         |
| 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.3                                                                                              | External Voltage Regulator 3  Block Description  Functional Description  External Voltage Regulator as Independent Voltage Regulator  External Voltage Regulator in Load Sharing Mode  External Components  Calculation of R                                                                                                                                                                                        | 48<br>49<br>50<br>51<br>52                                                             |



## **Table of Contents**

| 8.5<br>8.6                                                                         | Unused Pins                                                                                                                                                                                                                                          |                                        |
|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| 9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.2.3<br>9.2.4<br>9.2.5<br>9.3                     | High-Side Switch  Block Description  Functional Description  Over and Under Voltage Switch Off  Over Current Detection and Switch Off  Open Load Detection  HSx Operation in Different SBC Modes  PWM and Timer Function  Electrical Characteristics | 59<br>60<br>60<br>60<br>60<br>61       |
| 10.1<br>10.2<br>10.2.1<br>10.2.2<br>10.2.3<br>10.2.4<br>10.2.5<br>10.2.6<br>10.2.7 | High Speed CAN Transceiver  Block Description  Functional Description  CAN OFF Mode  CAN Normal Mode  CAN Receive Only Mode  CAN Wake Capable Mode  TXD Time-out Feature  Bus Dominant Clamping  Under Voltage Detection  Electrical Characteristics | 63<br>65<br>65<br>66<br>66<br>68<br>68 |
| 11<br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.2.1<br>11.2.2.2                     | Wake and Voltage Monitoring Inputs  Block Description  Functional Description  Wake Input Configuration  Alternate Measurement Function with WK1 and WK2  Block Description  Functional Description  Electrical Characteristics                      | 75<br>76<br>77<br>78<br>78<br>78       |
| <b>12</b><br>12.1<br>12.2                                                          | Interrupt Function                                                                                                                                                                                                                                   | 81                                     |
| 13<br>13.1<br>13.1.1<br>13.2                                                       | Fail Outputs  Block and Functional Description  General Purpose I/O Functionality of FO2 and FO3 as Alternate Function  Electrical Characteristics                                                                                                   | 84<br>85                               |
| 14<br>14.1<br>14.1.1<br>14.1.2<br>14.2                                             | Supervision Functions  Reset Function  Reset Output Description  Soft Reset Description  Watchdog Function                                                                                                                                           | 88<br>88<br>89                         |
| 14.2.1<br>14.2.2<br>14.2.3<br>14.2.4<br>14.2.5<br>14.3<br>14.4                     | Time-Out Watchdog                                                                                                                                                                                                                                    | 91<br>92<br>93<br>93<br>94             |

## **TLE9261QX**



## **Table of Contents**

| 14.5   | Over Voltage VSHS                                      | 95  |
|--------|--------------------------------------------------------|-----|
| 14.6   | VCC1 Over-/ Under Voltage and Under Voltage Prewarning |     |
| 14.6.1 | VCC1 Under Voltage and Under Voltage Prewarning        |     |
| 14.6.2 | VCC1 Over Voltage                                      |     |
| 14.7   | VCC1 Short Circuit and VCC3 Diagnostics                | 97  |
| 14.8   | VCC2 Undervoltage and VCAN Undervoltage                | 97  |
| 14.9   | Thermal Protection                                     | 98  |
| 14.9.1 | Individual Thermal Shutdown                            | 98  |
| 14.9.2 | Temperature Prewarning                                 | 99  |
| 14.9.3 | SBC Thermal Shutdown                                   |     |
| 14.10  | Electrical Characteristics                             | 100 |
| 15     | Serial Peripheral Interface                            | 103 |
| 15.1   | SPI Block Description                                  | 103 |
| 15.2   | Failure Signalization in the SPI Data Output           | 104 |
| 15.3   | SPI Programming                                        | 106 |
| 15.4   | SPI Bit Mapping                                        | 108 |
| 15.5   | SPI Control Registers                                  | 111 |
| 15.5.1 | General Control Registers                              |     |
| 15.6   | SPI Status Information Registers                       |     |
| 15.6.1 | General Status Registers                               |     |
| 15.6.2 | Family and Product Information Register                |     |
| 15.7   | Electrical Characteristics                             | 142 |
| 16     | Application Information                                | 144 |
| 16.1   | Application Diagram                                    | 144 |
| 16.2   | ESD Tests                                              | 148 |
| 16.3   | Thermal Behavior of Package                            | 149 |
| 17     | Package Outlines                                       | 151 |
| 18     | Revision History                                       | 152 |



#### Mid-Range System Basis Chip Family

**TLE9261QX** 





### 1 Overview

#### Scalable System Basis Chip Family

- Product family with various products for complete scalable application coverage.
- Dedicated Data Sheets are available for the different product variants
- Complete compatibility (hardware and software) across the family
- TLE9263 with 2 LIN transceivers, 3 voltage regulators
- TLE9262 with 1 LIN transceiver, 3 voltage regulators
- TLE9261 without LIN transceivers, 3 voltage regulators
- TLE9260 without LIN transceivers, 2 voltage regulators
- Product variants for 5V (TLE926xQX) and 3.3V (TLE926xQXV33) output voltage for main voltage regulator
- CAN Partial Networking variants for 5V (TLE926x-3QX) and 3.3V (TLE926x-3QXV33) output voltage



PG-VQFN-48-31

#### **Device Description**

The TLE9261QX is a monolithic integrated circuit in an exposed pad VQFN-48 (7mm x 7mm) power package with Lead Tip Inspection (LTI) feature to support Automatic Optical Inspection (AOI).

The device is designed for various CAN automotive applications as main supply for the microcontroller and as interface for a CAN bus network.

To support these applications, the System Basis Chip (SBC) provides the main functions, such as a 5V low-dropout voltage regulator (LDO) for e.g. a microcontroller supply, another 5V low-dropout voltage regulator with off-board protection for e.g. sensor supply, another 5V/3.3V regulator to drive an external PNP transistor, which can be used as an independent supply for off-board usage or in load sharing configuration with the main regulator VCC1, a HS-CAN transceiver supporting CAN FD for data transmission, high-side switches with embedded protective functions and a 16-bit Serial Peripheral Interface (SPI) to control and monitor the device. Also implemented are a configurable timeout / window watchdog circuit with a reset feature, three Fail Outputs and an under voltage reset feature.

The device offers low-power modes in order to minimize current consumption on applications that are connected permanently to the battery. A wake-up from the low-power mode is possible via a message on the buses, via the bi-level sensitive monitoring/wake-up inputs as well as via cyclic wake.

The device is designed to withstand the severe conditions of automotive applications.

| Туре      | Package       | Marking   |
|-----------|---------------|-----------|
| TLE9261QX | PG-VQFN-48-31 | TLE9261QX |

Data Sheet 5 Rev. 1.1, 2014-09-26



Overview

#### **Key Features**

- Very low quiescent current consumption in Stop- and Sleep Mode
- Periodic Cyclic Wake in SBC Normal- and Stop Mode
- Periodic Cyclic Sense in SBC Normal-, Stop- and Sleep Mode
- Low-Drop Voltage Regulator 5V, 250mA
- Low-Drop Voltage Regulator 5V, 100mA, protected features for off-board usage
- Low-Drop Voltage Regulator, driving an external PNP transistor 5V in load sharing configuration or 5V/3.3V in stand-alone configuration, protected features for off-board usage. Current limitation by shunt resistor (up to 350mA with 470mΩ external shunt resistor) in stand-alone configuration
- · High-Speed CAN Transceiver:
  - fully compliant to ISO11898-2 and ISO11898-5
  - suitable for chokeless operation up to 500kbps
  - supporting CAN FD communication up to 2 Mbps
- Fully compliant to "Hardware Requirements for LIN, CAN and FlexRay Interfaces in Automotive Applications" Revision 1.3, 2012-05-04
- Four High-Side Outputs 7Ω typ.
- Dedicated supply pin for High-Side Outputs
- Two General Purpose High-Voltage In- and Outputs (GPIOs) configurable as add. Fail Outputs, Wake Inputs, Low-Side switches or High-Side switches
- · Three universal High-Voltage Wake Inputs for voltage level monitoring
- · Alternate High-Voltage Measurement Function, e.g. for battery voltage sensing
- Configurable wake-up sources
- Reset Output
- · Configurable timeout and window watchdog
- Up to three Fail Outputs (depending on configuration)
- Over temperature and short circuit protection feature
- Wide supply input voltage and temperature range
- Software compatible to all SBC families TLE926x and TLE927x
- Green Product (RoHS compliant) & AEC Qualified
- PG-VQFN-48 leadless exposed-pad power package with Lead Tip Inspection (LTI) feature to support Automatic Optical Inspection (AOI)



**Block Diagram** 

## 2 Block Diagram



Figure 1 Block Diagram



## 3 Pin Configuration

## 3.1 Pin Assignment



Figure 2 Pin Configuration



## 3.2 Pin Definitions and Functions

| Pin | Symbol  | Function                                                                                                                                                                                                                                                                        |
|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | GND     | Ground                                                                                                                                                                                                                                                                          |
| 2   | n.c.    | not connected; internally not bonded.                                                                                                                                                                                                                                           |
| 3   | VCC3REF | VCC3REF; Collector connection for external PNP, reference input                                                                                                                                                                                                                 |
| 4   | VCC3B   | VCC3B; Base connection for external PNP                                                                                                                                                                                                                                         |
| 5   | VCC3SH  | VCC3SH; Emitter connection for external PNP, shunt connection                                                                                                                                                                                                                   |
| 6   | n.c.    | not connected; internally not bonded.                                                                                                                                                                                                                                           |
| 7   | n.c.    | not connected; internally not bonded.                                                                                                                                                                                                                                           |
| 8   | HS1     | High Side Output 1; typ. 7Ω                                                                                                                                                                                                                                                     |
| 9   | HS2     | High Side Output 2; typ. 7Ω                                                                                                                                                                                                                                                     |
| 10  | HS3     | High Side Output 3; typ. 7Ω                                                                                                                                                                                                                                                     |
| 11  | HS4     | High Side Output 4; typ. 7Ω                                                                                                                                                                                                                                                     |
| 12  | n.c     | not connected; internally not bonded.                                                                                                                                                                                                                                           |
| 13  | VSHS    | Supply Voltage HS and GPIO1/2 in HS configuration; Supply voltage for High-<br>Side Switches modules and respective UV-/OV supervision; Connected to<br>battery voltage with reverse protection diode and filter against EMC; connect<br>to VS if separate supply is not needed |
| 14  | VS      | Supply Voltage; Supply voltage for chip internal supply and voltage regulators; Connected to Battery Voltage with external reverse protection Diode and Filter against EMC                                                                                                      |
| 15  | VS      | Supply Voltage; Supply voltage for chip internal supply and voltage regulators; Connected to Battery Voltage with external reverse protection Diode and Filter against EMC                                                                                                      |
| 16  | n.c.    | not connected; internally not bonded.                                                                                                                                                                                                                                           |
| 17  | VCC1    | Voltage Regulator Output 1                                                                                                                                                                                                                                                      |
| 18  | VCC2    | Voltage Regulator Output 2                                                                                                                                                                                                                                                      |
| 19  | n.c.    | not connected; internally not bonded.                                                                                                                                                                                                                                           |
| 20  | GND     | GND                                                                                                                                                                                                                                                                             |
| 21  | FO1     | Fail Output 1                                                                                                                                                                                                                                                                   |
| 22  | WK1     | Wake Input 1; Alternative function: HV-measurement function input pin (only in combination with WK2, see Chapter 11.2.2)                                                                                                                                                        |
| 23  | WK2     | Wake Input 2; Alternative function: HV-measurement function output pin (only in combination with WK1, see Chapter 11.2.2)                                                                                                                                                       |
| 24  | WK3     | Wake Input 3                                                                                                                                                                                                                                                                    |
| 25  | N.U.    | Not Used; Used for internal testing purpose. Do not connect, leave open                                                                                                                                                                                                         |
| 26  | N.U.    | Not Used; Used for internal testing purpose. Do not connect, leave open                                                                                                                                                                                                         |
| 27  | CLK     | SPI Clock Input                                                                                                                                                                                                                                                                 |
| 28  | SDI     | SPI Data Input; into SBC (=MOSI)                                                                                                                                                                                                                                                |
| 29  | SDO     | SPI Data Output; out of SBC (=MISO)                                                                                                                                                                                                                                             |
| 30  | CSN     | SPI Chip Select Not Input                                                                                                                                                                                                                                                       |
|     |         | <u> </u>                                                                                                                                                                                                                                                                        |



| Pin            | Symbol   | Function                                                                                                                                                                                                             |
|----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31             | INT      | Interrupt Output; used as wake-up flag for microcontroller in SBC Stop or Normal Mode and for indicating failures. Active low.  During start-up used to set the SBC configuration. External pull-up sets config 1/3, |
|                |          | no external pull-up sets config 2/4.                                                                                                                                                                                 |
| 32             | RO       | Reset Output                                                                                                                                                                                                         |
| 33             | N.U.     | Not Used; Used for internal testing purpose. Do not connect, leave open                                                                                                                                              |
| 34             | N.U.     | Not Used; Used for internal testing purpose. Do not connect, leave open                                                                                                                                              |
| 35             | TXDCAN   | Transmit CAN                                                                                                                                                                                                         |
| 36             | RXDCAN   | Receive CAN                                                                                                                                                                                                          |
| 37             | VCAN     | Supply Input; for internal HS-CAN cell                                                                                                                                                                               |
| 38             | GND      | GND                                                                                                                                                                                                                  |
| 39             | CANL     | CAN Low Bus Pin                                                                                                                                                                                                      |
| 40             | CANH     | CAN High Bus Pin                                                                                                                                                                                                     |
| 41             | n.c.     | not connected; internally not bonded.                                                                                                                                                                                |
| 42             | N.U.     | Not Used; Used for internal testing purpose. Do not connect, leave open                                                                                                                                              |
| 43             | GND      | Ground                                                                                                                                                                                                               |
| 44             | N.U.     | Not Used; Used for internal testing purpose. Do not connect, leave open                                                                                                                                              |
| 45             | n.c.     | not connected; internally not bonded.                                                                                                                                                                                |
| 46             | n.c.     | not connected; internally not bonded.                                                                                                                                                                                |
| 47             | FO2      | Fail Output 2 - Side Indicator; Side indicators 1.25Hz 50% duty cycle output; Open drain. Active LOW.                                                                                                                |
|                |          | <b>Alternative Function: GPIO1</b> ; configurable pin as WK, or LS, or HS supplied by VSHS (default is FO2, see also <b>Chapter 13.1.1</b> )                                                                         |
| 48             | FO3/TEST | Fail Output 3 - Pulsed Light Output; Break/rear light 100Hz 20% duty cycle output; Open drain. Active LOW                                                                                                            |
|                |          | TEST; Connect to GND to activate SBC Software Development Mode;                                                                                                                                                      |
|                |          | Integrated pull-up resistor. Connect to VS with pull-up resistor or leave open for normal operation.                                                                                                                 |
|                |          | <b>Alternative Function: GPIO2</b> ; configurable pin as WK, or LS, or HS supplied by VSHS (default is FO3, see also <b>Chapter 13.1.1</b> )                                                                         |
| Cooling<br>Tab | g GND    | Cooling Tab - Exposed Die Pad; For cooling purposes only, do not use as an electrical ground. <sup>1)</sup>                                                                                                          |

<sup>1)</sup> The exposed die pad at the bottom of the package allows better power dissipation of heat from the SBC via the PCB. The exposed die pad is not connected to any active part of the IC an can be left floating or it can be connected to GND (recommended) for the best EMC performance.

Note: all VS Pins must be connected to battery potential or insert a reverse polarity diodes where required; all GND pins as well as the Cooling Tab must be connected to one common GND potential;



#### 3.3 Hints for Unused Pins

It must be ensured that the correct configurations are also selected, i.e. in case functions are not used that they are disabled via SPI:

- WK1/2/3: connect to GND and disable WK inputs via SPI
- HSx: leave open
- CANH/L, RXDCAN, TXDCAN: leave all pins open
- RO / FOx: leave open
- INT: leave open
- TEST: connect to GND during power-up to activate SBC Development Mode; connect to VS or leave open for normal user mode operation
- VCC2: leave open and keep disabled
- VCC3: See Chapter 8.5
- VCAN: connect to VCC1
- n.c.: not connected; internally not bonded; connect to GND
- N.U.: Not Used; Used for internal testing purposes only. Do not connect, leave open, i.e. not connected to any
  potential on the board. In case N.U. pins are connected on the board an open bridge has to be foreseen to
  avoid external disturbances. The bridge can be shorted by a 0 Ω resistance if signal is needed.

#### 3.4 Hints for Alternate Pin Functions

In case of alternate pin functions, selectable via SPI, it must be ensured that the correct configurations are also selected via SPI, in case it is not done automatically. Please consult the respective chapter. In addition, following topics shall be considered:

- WK1..2: The pins can be either used as HV wake / voltage monitoring inputs or for a voltage measurement function (via bit WK\_MEAS). In the second case, the WK1..2 pins shall not be used / assigned for any wake detection nor cyclic sense functionality, i.e. WK1 and WK2 must be disabled in the register WK\_CTRL\_2 and the level information is to be ignored in the register WK\_LVL\_STAT.
- FO2..3: The pins can also be configured as GPIOs in the GPIO\_CTRL register. In this case, the pins shall not
  be used for any fail output functionality. The default function after Power on Reset (POR) is FOx.

Data Sheet 11 Rev. 1.1, 2014-09-26



## 4 General Product Characteristics

## 4.1 Absolute Maximum Ratings

Table 1 Absolute Maximum Ratings<sup>1)</sup>

 $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                | Symbol                    |                              | Values | 5                           | Unit | Note /<br>Test Condition                           | Number   |
|------------------------------------------|---------------------------|------------------------------|--------|-----------------------------|------|----------------------------------------------------|----------|
|                                          |                           | Min.                         | Тур.   | Max.                        |      |                                                    |          |
| Voltages                                 |                           | '                            |        |                             | •    |                                                    |          |
| Supply Voltage (VS, VSHS)                | $VS_{x, max}$             | -0.3                         | _      | 28                          | V    | _                                                  | P_4.1.1  |
| Supply Voltage (VS, VSHS)                | VS <sub>x, max</sub>      | -0.3                         | _      | 40                          | V    | Load Dump,<br>max. 400 ms                          | P_4.1.2  |
| Voltage Regulator 1                      | $V_{\mathrm{CC1,max}}$    | -0.3                         | _      | 5.5                         | V    | _                                                  | P_4.1.3  |
| Voltage Regulator 2                      | $V_{ m CC2,max}$          | -0.3                         | -      | 28                          | V    | $V_{\rm CC2}$ = 40V for Load Dump, max. 400 ms;    | P_4.1.4  |
| Voltage Regulator 3<br>(VCC3REF)         | $V_{\mathrm{CC3REF,max}}$ | -0.3                         | -      | 28                          | V    | $V_{\rm CC3REF}$ = 40V for Load Dump, max. 400 ms; | P_4.1.5  |
| Voltage Regulator 3 (VCC3B)              | $V_{\mathrm{CC3B,max}}$   | -0.3                         | -      | V <sub>S</sub> + 10         | V    | $V_{\rm CC3B}$ = 40V for Load Dump, max. 400 ms;   | P_4.1.25 |
| Voltage Regulator 3<br>(VCC3SH)          | $V_{\mathrm{CC3SH,max}}$  | <i>V</i> <sub>S</sub> - 0.30 | _      | V <sub>S</sub> + 0.30       | V    | _                                                  | P_4.1.26 |
| Wake Inputs WK13                         | $V_{ m WK,\;max}$         | -0.3                         | _      | 40                          | V    | _                                                  | P_4.1.6  |
| Fail Pin FO1                             | $V_{ m FO1,max}$          | -0.3                         | _      | 40                          | V    | _                                                  | P_4.1.7  |
| Fail Pins FO2, FO3/TEST                  | $V_{FO2\_3,max}$          | -0.3                         | _      | <i>V</i> <sub>S</sub> + 0.3 | V    | -                                                  | P_4.1.23 |
| CANH, CANL                               | $V_{\mathrm{BUS,max}}$    | -27                          | _      | 40                          | V    | _                                                  | P_4.1.8  |
| Logic Input Pins (CSN, CLK, SDI, TXDCAN) | $V_{I,max}$               | -0.3                         | _      | V <sub>CC1</sub> + 0.3      | V    | -                                                  | P_4.1.9  |
| Logic Output Pins (SDO, RO, INT, RXDCAN) | $V_{ m O,\ max}$          | -0.3                         | _      | V <sub>CC1</sub> + 0.3      | V    | -                                                  | P_4.1.10 |
| VCAN Input Voltage                       | $V_{ m VCAN,max}$         | -0.3                         | _      | 5.5                         | V    | _                                                  | P_4.1.11 |
| High Side 14                             | $V_{ m HS,max}$           | -0.3                         | _      | V <sub>SHS</sub> + 0.3      | V    | -                                                  | P_4.1.12 |
| Currents                                 |                           | +                            | -      |                             |      | +                                                  |          |
| Wake input WK1                           | $I_{ m WK1,max}$          | 0                            | _      | 500                         | μΑ   | 2)                                                 | P_4.1.13 |
| Wake input WK2                           | $I_{ m WK2,max}$          | -500                         | _      | 0                           | μA   | 2)                                                 | P_4.1.14 |
| Temperatures                             | ,                         | 1                            | -      |                             | -    |                                                    | 1        |
| Junction Temperature                     | $T_{\rm j}$               | -40                          | _      | 150                         | °C   | _                                                  | P_4.1.15 |
| Storage Temperature                      | $T_{stg}$                 | -55                          | _      | 150                         | °C   | _                                                  | P 4.1.16 |



## Table 1 Absolute Maximum Ratings<sup>1)</sup> (cont'd)

 $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                              | Symbol                | Values   |      |      | Unit | Note /                | Number   |
|------------------------------------------------------------------------|-----------------------|----------|------|------|------|-----------------------|----------|
|                                                                        |                       | Min.     | Тур. | Max. |      | <b>Test Condition</b> |          |
| ESD Susceptibility                                                     |                       | <u> </u> |      |      |      | 1                     |          |
| ESD Resistivity                                                        | $V_{\rm ESD,11}$      | -2       | _    | 2    | kV   | HBM <sup>3)</sup>     | P_4.1.17 |
| ESD Resistivity to GND, HSx                                            | $V_{\rm ESD,12}$      | -2       | _    | 2    | kV   | HBM <sup>3)</sup>     | P_4.1.18 |
| ESD Resistivity to GND,<br>CANH, CANL                                  | $V_{\rm ESD,13}$      | -8       | _    | 8    | kV   | HBM <sup>4)3)</sup>   | P_4.1.19 |
| ESD Resistivity to GND                                                 | $V_{\mathrm{ESD,21}}$ | -500     | _    | 500  | V    | CDM <sup>5)</sup>     | P_4.1.20 |
| ESD Resistivity Pin 1,<br>12,13,24,25,36,37,48 (corner<br>pins) to GND | $V_{ESD,22}$          | -750     | -    | 750  | V    | CDM <sup>5)</sup>     | P_4.1.21 |

- 1) Not subject to production test, specified by design.
- 2) Applies only if WK1 and WK2 are configured as alternative HV-measurement function
- 3) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS-001 (1.5 k $\Omega$ , 100 pF)
- 4) For ESD "GUN" Resistivity 6KV (according to IEC61000-4-2 "gun test" (150pF, 330Ω)), will be shown in Application Information and test report will be provided from IBEE
- 5) ESD susceptibility, Charged Device Model "CDM" EIA/JESD22-C101 or ESDA STM5.3.1

#### **Notes**

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

Data Sheet 13 Rev. 1.1, 2014-09-26



## 4.2 Functional Range

Table 2 Functional Range

| Parameter            | Symbol                  | Values    |      |      | Unit | Note /                                           | Number  |
|----------------------|-------------------------|-----------|------|------|------|--------------------------------------------------|---------|
|                      |                         | Min.      | Тур. | Max. |      | <b>Test Condition</b>                            |         |
| Supply Voltage       | $V_{ m S,func}$         | $V_{POR}$ | -    | 28   | V    | 1) V <sub>POR</sub> see section Chapter 14.10    | P_4.2.1 |
| CAN Supply Voltage   | $V_{\mathrm{CAN,func}}$ | 4.75      | _    | 5.25 | V    | _                                                | P_4.2.3 |
| SPI frequency        | $f_{SPI}$               | _         | -    | 4    | MHz  | see Chapter 15.7 for $f_{\text{SPI},\text{max}}$ | P_4.2.4 |
| Junction Temperature | $T_{j}$                 | -40       | _    | 150  | °C   | _                                                | P_4.2.5 |

<sup>1)</sup> Including Power-On Reset, Over- and Under voltage Protection

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

Device Behavior Outside of Specified Functional Range:

- 28V < V<sub>S,func</sub> < 40V: Device will still be functional including the state machine; the specified electrical characteristics might not be ensured anymore. The regulators VCC1/2/3 are working properly, however, a thermal shutdown might occur due to high power dissipation. HSx switches might be turned OFF depending on VSHS\_OV configurations. The specified SPI communication speed is ensured; the absolute maximum ratings are not violated, however the device is not intended for continuous operation of VS >28V. The device operation at high junction temperatures for long periods might reduce the operating life time;
- V<sub>CAN</sub> < 4.75V: The undervoltage bit VCAN\_UV will be set in the SPI register BUS\_STAT\_1 and the transmitter
  will be disabled as long as the UV condition is present;</li>
- 5.25V < V<sub>CAN</sub> < 5.50V: CAN transceiver still functional. However, the communication might fail due to out-ofspec operation;
- V<sub>POR,f</sub> < VS < 5.5V: Device will still be functional; the specified electrical characteristics might not be ensured anymore.
  - The voltage regulators will enter the low-drop operation mode (applies for VCC3 only if bit VCC3\_VS\_ UV\_OFF is set),
  - A VCC1\_UV reset could be triggered depending on the Vrtx settings,
  - HSx switch behavior will depend on the respective configuration:
    - HS\_UV\_SD\_EN = '0' (default): HSx will be turned OFF for VSHS < VSHS\_UV and will stay OFF;
    - **HS\_UV\_SD\_EN** = '1': HSx stays on as long as possible. An unwanted over current shut down may occur. OC shut down bit set and the respective HSx switch will stay OFF;
  - FOx outputs will remain ON if they were enabled before VS > 5.5V,
  - The specified SPI communication speed is ensured.

Data Sheet 14 Rev. 1.1, 2014-09-26



## 4.3 Thermal Resistance

Table 3 Thermal Resistance<sup>1)</sup>

| Parameter                   | Symbol      | Values |      | Unit | Note / | Number         |         |
|-----------------------------|-------------|--------|------|------|--------|----------------|---------|
|                             |             | Min.   | Тур. | Max. |        | Test Condition |         |
| Junction to Soldering Point | $R_{thJSP}$ | _      | 6    | _    | K/W    | Exposed Pad    | P_4.3.1 |
| Junction to Ambient         | $R_{thJA}$  | _      | 33   | _    | K/W    | 2)             | P_4.3.2 |

<sup>1)</sup> Not subject to production test, specified by design.

Data Sheet 15 Rev. 1.1, 2014-09-26

<sup>2)</sup> According to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board for 1.5W. Board: 76.2x114.3x1.5mm³ with 2 inner copper layers (35µm thick), with thermal via array under the exposed pad contacting the first inner copper layer and 300mm2 cooling area on the bottom layer (70µm).



## 4.4 Current Consumption

**Table 4** Current Consumption

Current consumption values are specified at Tj = 25°C, VS = 13.5V, all outputs open (unless otherwise specified)

| Parameter                                                  | Symbol                    | Values |      | Unit | Note / Test Condition | Number                                                                                                                               |          |
|------------------------------------------------------------|---------------------------|--------|------|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                            |                           | Min.   | Тур. | Max. |                       |                                                                                                                                      |          |
| SBC Normal Mode                                            |                           | 1      | 1    | "    | l .                   |                                                                                                                                      | I        |
| Normal Mode current consumption                            | $I_{Normal}$              | _      | 3.5  | 6.5  | mA                    | $V_{\rm S}$ = 5.5 V to 28 V;<br>$T_{\rm j}$ = -40 °C to +150 °C;<br>VCC2, CAN, VCC3,<br>HSx = OFF                                    | P_4.4.1  |
| SBC Stop Mode                                              |                           | ·      | ·    | ·    | ·                     |                                                                                                                                      |          |
| Stop Mode current consumption                              | $I_{\mathrm{Stop\_1,25}}$ | _      | 44   | 60   | μΑ                    | 1)VCC2/3, HSx = OFF;<br>CAN, WKx not wake<br>capable;<br>Watchdog = OFF;<br>no load on VCC1;<br>I_PEAK_TH = '0'                      | P_4.4.2  |
| Stop Mode current consumption                              | $I_{\mathrm{Stop\_1,85}}$ | -      | 50   | 70   | μА                    | $^{1)2)}T_{\rm j}=85^{\circ}{\rm C};$ VCC2/3, HSx = OFF; CAN, WKx not wake capable; Watchdog = OFF; no load on VCC1; I_PEAK_TH = '0' | P_4.4.3  |
| Stop Mode current consumption (high active peak threshold) | $I_{\mathrm{Stop}\_2,25}$ | _      | 64   | 90   | μΑ                    | 1)VCC2/3, HSx = OFF;<br>CAN, WKx not wake<br>capable;<br>Watchdog = OFF;<br>no load on VCC1;<br>I_PEAK_TH = '1'                      | P_4.4.35 |
| Stop Mode current consumption (high active peak threshold) | $I_{\mathrm{Stop}\_2,85}$ | -      | 70   | 100  | μΑ                    | 1)2)Tj = 85°C;<br>VCC2/3, HSx = OFF;<br>CAN, WKx not wake<br>capable;<br>Watchdog = OFF;<br>no load on VCC1;<br>I_PEAK_TH = '1'      | P_4.4.36 |
| SBC Sleep Mode                                             |                           |        |      |      |                       |                                                                                                                                      |          |
| Sleep Mode current consumption                             | $I_{\mathrm{Sleep,25}}$   | _      | 15   | 25   | μΑ                    | VCC2/3, HSx = OFF;<br>CAN, WKx not wake<br>capable                                                                                   | P_4.4.5  |
| Sleep Mode current consumption                             | $I_{\mathrm{Sleep,85}}$   | _      | 25   | 35   | μА                    | $^{2)}T_{\rm j}$ = 85°C;<br>VCC2/3, HSx = OFF;<br>CAN, WKx not wake<br>capable                                                       | P_4.4.6  |



Table 4 Current Consumption (cont'd)

Current consumption values are specified at Tj = 25°C, VS = 13.5V, all outputs open (unless otherwise specified)

| Parameter                                                      | Symbol               | Values |      |      | Unit | Note / Test Condition                                                                                                          | Number   |  |
|----------------------------------------------------------------|----------------------|--------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------|----------|--|
|                                                                |                      | Min.   | Тур. | Max. |      |                                                                                                                                |          |  |
| Feature Incremental Curren                                     | t Consumpti          | on     | - 1  |      |      |                                                                                                                                | 1        |  |
| Current consumption for CAN module, recessive state            | $I_{CAN,rec}$        | -      | 2    | 3    | mA   | SBC Normal/Stop<br>Mode; CAN Normal<br>Mode; VCC1<br>connected to VCAN;<br>VTXDCAN = VCC1;<br>no RL on CAN                     | P_4.4.7  |  |
| Current consumption for CAN module, dominant state             | $I_{CAN,dom}$        | _      | 3    | 4.5  | mA   | <sup>2)</sup> SBC Normal/Stop<br>Mode; CAN Normal<br>Mode; VCC1<br>connected to VCAN;<br>VTXDCAN = GND;<br>no RL on CAN        | P_4.4.8  |  |
| Current consumption for CAN module, Receive Only Mode          | $I_{ m CAN,RcvOnly}$ | _      | 0.9  | 1.2  | mA   | <sup>2)</sup> SBC Normal/Stop<br>Mode; CAN Receive<br>Only Mode; VCC1<br>connected to VCAN;<br>VTXDCAN = VCC1;<br>no RL on CAN | P_4.4.9  |  |
| Current consumption for WK13 wake capability (all wake inputs) | $I_{ m Wake,WKx,25}$ | _      | 0.2  | 2    | μА   | 3)4)5) SBC Sleep Mode;<br>WK13 wake capable<br>(all WKx enabled);<br>CAN = OFF                                                 | P_4.4.13 |  |
| Current consumption for WK13 wake capability (all wake inputs) | $I_{Wake,WKx,85}$    | _      | 0.5  | 3    | μΑ   | $^{2)3)4)5)$ SBC Sleep<br>Mode; $T_j$ = 85°C;<br>WK13 wake capable;<br>(all WKx enabled);<br>CAN = OFF                         | P_4.4.14 |  |
| Current consumption for CAN wake capability                    | $I_{ m Wake,CAN,25}$ | _      | 4.5  | 6    | μΑ   | <sup>3)</sup> SBC Sleep Mode;<br>CAN wake capable;<br>WK13                                                                     | P_4.4.17 |  |
| Current consumption for CAN wake capability                    | $I_{ m Wake,CAN,85}$ | _      | 5.5  | 7    | μА   | $^{2)3)}$ SBC Sleep Mode;<br>$T_j$ = 85°C;<br>CAN wake capable;<br>WK13                                                        | P_4.4.18 |  |
| VCC2 Normal Mode current consumption                           | $I_{Normal,VCC2}$    | _      | 2.5  | 3.5  | mA   | $V_{\rm S}$ = 5.5 V to 28 V;<br>$T_{\rm j}$ = -40 °C to +150 °C;<br>VCC2 = ON (no load)                                        | P_4.4.32 |  |
| Current consumption for VCC2 in SBC Sleep Mode                 | $I_{Sleep,VCC2,25}$  | _      | 25   | 35   | μА   | 1)3)SBC Sleep Mode;<br>VCC2 = ON (no load);<br>CAN,<br>WK13 = OFF                                                              | P_4.4.19 |  |



Table 4 Current Consumption (cont'd)

Current consumption values are specified at Tj = 25°C, VS = 13.5V, all outputs open (unless otherwise specified)

| Parameter                                                                   | Symbol                       | Values |                | Unit | Note / Test Condition | Number                                                                                                        |          |  |
|-----------------------------------------------------------------------------|------------------------------|--------|----------------|------|-----------------------|---------------------------------------------------------------------------------------------------------------|----------|--|
|                                                                             |                              | Min.   | lin. Typ. Max. |      |                       |                                                                                                               |          |  |
| Current consumption for VCC2 in SBC Sleep Mode                              | $I_{\mathrm{Sleep,VCC2,85}}$ | -      | 30             | 40   | μА                    | $T_j = 85^{\circ}\text{C}$ ; VCC2 = ON (no load); CAN, WK13 = OFF                                             | P_4.4.20 |  |
| Current consumption for VCC3 in SBC Sleep Mode in stand-alone configuration | $I_{\mathrm{Sleep,VCC3,25}}$ | _      | 40             | 60   | μА                    | 1)3)SBC Sleep Mode;<br>VCC3 = ON (no load,<br>stand-along config.);<br>CAN,<br>WK13 = OFF                     | P_4.4.21 |  |
| Current consumption for VCC3 in SBC Sleep Mode in stand-alone configuration | $I_{ m Sleep,VCC3,85}$       | _      | 50             | 70   | μΑ                    | $T_{\rm j}$ = 85°C; VCC3 = ON (no load, stand-along config.); CAN, WK13 = OFF                                 | P_4.4.22 |  |
| Current consumption for HSx in SBC Stop Mode                                | $I_{\mathrm{Stop,HSx,25}}$   | _      | 525            | 650  | μΑ                    | 3)6)SBC Stop Mode;<br>Cyclic Sense & HSx=<br>ON (no load);<br>CAN,<br>WK13 = OFF                              | P_4.4.33 |  |
| Current consumption for HSx in SBC Stop Mode                                | $I_{\mathrm{Stop,HSx,85}}$   | -      | 575            | 700  | μА                    | $^{2)3)6)}$ SBC Stop Mode;<br>$T_{\rm j}$ = 85°C;<br>Cyclic Sense & HSx = ON (no load);<br>CAN,<br>WK13 = OFF | P_4.4.34 |  |
| Current consumption for cyclic sense function                               | $I_{\mathrm{Stop,CS25}}$     | _      | 20             | 26   | μΑ                    | <sup>3)7)8)</sup> SBC Stop Mode;<br>WD = OFF                                                                  | P_4.4.23 |  |
| Current consumption for cyclic sense function                               | $I_{\mathrm{Stop,CS85}}$     | _      | 24             | 35   | μΑ                    | $^{2)3)7)8)$ SBC Stop Mode;<br>$T_{\rm j}$ = 85°C;<br>WD = OFF                                                | P_4.4.27 |  |
| Current consumption for watchdog active in Stop Mode                        | $I_{\mathrm{Stop,WD25}}$     | _      | 20             | 26   | μΑ                    | <sup>2)</sup> SBC Stop Mode;<br>Watchdog running                                                              | P_4.4.30 |  |
| Current consumption for watchdog active in Stop Mode                        | $I_{\mathrm{Stop,WD85}}$     | _      | 24             | 35   | μΑ                    | <sup>2)</sup> SBC Stop Mode;<br>$T_{\rm j}$ = 85°C;<br>Watchdog running                                       | P_4.4.31 |  |
| Current consumption for active fail outputs (FO13)                          | $I_{\mathrm{Stop,FOx}}$      | _      | 1.0            | 2.0  | mA                    | $^{2)}$ all SBC Modes;<br>$T_{\rm j}$ = 25°C; FOx = ON (no load);                                             | P_4.4.24 |  |

<sup>1)</sup> If the load current on VCC1 will exceed the configured VCC1 active peak threshold I<sub>VCC1,lpeak1,r</sub> or I<sub>VCC1,lpeak2,r</sub>, the current consumption will increase by typ. 2.9mA to ensure optimum dynamic load behavior. Same applies to VCC2. For VCC3 the current consumption will increase by typ. 1.4mA. See also **Chapter 6**, **Chapter 7**, **Chapter 8**.

<sup>2)</sup> Not subject to production test, specified by design.

<sup>3)</sup> Current consumption adders of features defined for SBC Sleep Mode also apply for SBC Stop Mode and vice versa (unless otherwise specified).



- 4) No pull-up or pull-down configuration selected.
- 5) The specified WKx current consumption adder for wake capability applies regardless how many WK inputs are activated.
- 6) A typ.  $75\mu\text{A}$  / max  $125\mu\text{A}$  ( $T_{\rm j}$  =  $85^{\circ}\text{C}$ ) adder applies for every additionally activated HSx switch in SBC Stop Mode; In SBC Normal Mode every HSx switch consumes the typ.  $75\mu\text{A}$  / max  $125\mu\text{A}$  ( $T_{\rm j}$  =  $85^{\circ}\text{C}$ ) without the initial adder because the biasing is already enabled.
- 7) HS1 used for cyclic sense, Timer 2, 20ms period, 0.1ms on-time, no load on HS1.
  - In general the current consumption adder for cyclic sense in SBC Stop Mode can be calculated with below equation:  $IStop,CS = 18\mu A + (525\mu A *tON/TPer)$
- 8) Also applies to Cyclic Wake

Note: There is no additional current consumption contribution due to PWM generators.

Data Sheet 19 Rev. 1.1, 2014-09-26



## 5 System Features

This chapter describes the system features and behavior of the TLE9261QX:

- · State machine
- SBC mode control
- · Device configuration
- · State of supply and peripherals
- System functions such as cyclic sense or cyclic wake
- Supervision and diagnosis functions

The System Basis Chip (SBC) offers six operating modes:

- · SBC Init Mode: Power-up of the device and after a soft reset,
- SBC Normal Mode: The main operating mode of the device,
- SBC Stop Mode: The first-level power saving mode with the main voltage regulator VCC1 enabled,
- SBC Sleep Mode: The second-level power saving mode with VCC1 disabled,
- SBC Restart Mode: An intermediate mode after a wake event from SBC Sleep or Fail-Safe Mode or after a
  failure (e.g. WD failure, VCC1 under voltage reset) to bring the microcontroller into a defined state via a reset.
  Once the failure condition is not present anymore the device will automatically change to SBC Normal Mode
  after a delay time (t<sub>RD1</sub>).
- SBC Fail-Safe Mode: A safe-state mode after critical failures (e.g. WD failure, VCC1 under voltage reset) to bring the system into a safe state and to ensure a proper restart of the system. VCC1 is disabled. It is a permanent state until either a wake event (via CAN or WKx) occurs or the over temperature condition is not present anymore.

A special mode, called SBC Development Mode, is available during software development or debugging of the system. All above mentioned operating modes can be accessed in this mode. However, the watchdog counter is stopped and does not need to be triggered. This mode can be accessed by setting the TEST pin to GND during SBC Init Mode.

The device can be configured via hardware (external component) to determine the device behavior after a watchdog trigger failure. See **Chapter 5.1.1** for further information.

The System Basis Chip is controlled via a 16-bit SPI interface. A detailed description can be found in **Chapter 15**. The configuration as well as the diagnosis is handled via the SPI. The SPI mapping of the TLE9261QX is compatible to other devices of the TLE926x and TLE927x families.

Data Sheet 20 Rev. 1.1, 2014-09-26



## 5.1 Block Description of State Machine

The different SBC Modes are selected via SPI by setting the respective SBC MODE bits in the register M\_S\_CTRL. The SBC MODE bits are cleared when going through SBC Restart Mode and thus always show the current SBC mode.



Figure 3 State Diagram showing the SBC Operating Modes



### 5.1.1 Device Configuration and SBC Init Mode

The SBC starts up in SBC Init Mode after crossing the power-on reset  $V_{POR,r}$  threshold (see also **Chapter 14.3**) and the watchdog will start with a long open window ( $t_{LW}$ ).

During this power-on phase following configurations are stored in the device:

- The device behavior regarding a watchdog trigger failure and a VCC1 over voltage condition is determined by the external circuitry on the INT pin (see below)
- The selection of the normal device operation or the SBC Software Development Mode (watchdog disabled for debugging purposes) will be set depending on the voltage level of the FO3/TEST pin (see also Chapter 5.1.7).

#### 5.1.1.1 Device Configuration

The configuration selection is intended to select the SBC behavior regarding a watchdog trigger failure. Depending on the requirements of the application, the VCC1 output shall be switched OFF and the device shall go to SBC Fail-Safe Mode in case of a watchdog failure (1 or 2 fails). To set this configuration (Config 2/4), the INT pin does not need an external pull-up resistor. In case VCC1 should not be switched OFF (Config 1/3), the INT pin needs to have an external pull-up resistor connected to VCC1 (see application diagram in Chapter 16.1).

Figure 5 shows the timing diagram of the hardware configuration selection. The hardware configuration is defined during SBC Init Mode. The INT pin is internally pulled LOW with a weak pull-down resistor during the reset delay time  $t_{RD1}$ , i.e.after VCC1 crosses the reset threshold VRT1 and before the RO pin goes HIGH. The INT pin is monitored during this time (with a continuos filter time of  $t_{CFG\_F}$ ) and the configuration (depending on the voltage level at INT) is stored at the rising edge of RO.

Note: If the **POR** bit is not cleared then the internal pull-down resistor will be reactivated every time RO is pulled LOW the configuration will be updated at the rising edge of RO. Therefore it is recommended to clear the **POR** bit right after initialization. In case there is no stable signal at INT, then the default value '0' will taken as the config select value = SBC Fail-Safe Mode.



Figure 4 Hardware Configuration Selection Timing Diagram



There are four different device configurations (**Table 5**) available defining the watchdog failure and the VCC1 over voltage behavior. The configurations can be selected via the external connection on the INT pin and the SPI bit **CFG** in the **HW\_CTRL** register (see also **Chapter 15.4**):

- CFGP = '1': Config 1 and Config 3:
  - A watchdog trigger failure leads to SBC Restart Mode and depending on CFG the Fail Outputs (FOx) are activated after the 1st (Config 1) or 2nd (Config 3) watchdog trigger failure;
  - A VCC1 over voltage detection will lead to SBC Restart Mode if VCC1\_OV\_RST is set.
     VCC1\_OV will be set and the Fail Outputs are activated;
- CFGP = '0': Config 2 and Config 4:
  - A watchdog trigger failure leads to SBC Fail-Safe Mode and depending on CFG the Fail Outputs (FOx) are activated after the 1st (Config 2) or 2nd (Config 4) watchdog trigger failure. The first watchdog trigger failure in Config 4 will lead to SBC Restart Mode;
  - A VCC1 over voltage detection will lead to SBC Fail-Safe Mode if VCC1\_OV\_RST is set.
     VCC1\_OV will be set and the Fail Outputs are activated;

The respective device configuration can be identified by reading the SPI bit CFG in the HW\_CTRL register and the CFGP bit in the WK\_LVL\_STAT register.

**Table 5** shows the configurations and the device behavior in case of a watchdog trigger failure:

Table 5 Watchdog Trigger Failure Configuration

| Config | INT Pin (CFGP)   | SPI Bit CFG | Event                | FOx Activation       | SBC Mode Entry     |
|--------|------------------|-------------|----------------------|----------------------|--------------------|
| 1      | External pull-up | 1           | 1 x Watchdog Failure | after 1st WD Failure | SBC Restart Mode   |
| 2      | No ext. pull-up  | 1           | 1 x Watchdog Failure | after 1st WD Failure | SBC Fail-Safe Mode |
| 3      | External pull-up | 0           | 2 x Watchdog Failure | after 2nd WD Failure | SBC Restart Mode   |
| 4      | No ext. pull-up  | 0           | 2 x Watchdog Failure | after 2nd WD Failure | SBC Fail-Safe Mode |

**Table 6** shows the configurations and the device behavior in case of a VCC1 over voltage detection when **VCC1\_OV\_RST** is set:

Table 6 Device Behavior in Case of VCC1 Over Voltage Detection

| Config | INT Pin          | <b>CFG</b> Bit | VCC1_O | Event       | VCC1 | FOx Activation    | SBC Mode Entry     |
|--------|------------------|----------------|--------|-------------|------|-------------------|--------------------|
|        | (CFGP)           |                | V_RST  |             | _ ov |                   |                    |
| 1-4    | any value        | x              | 0      | 1 x VCC1 OV | 1    | no FOx activation | unchanged          |
| 1      | External pull-up | 1              | 1      | 1 x VCC1 OV | 1    | after 1st VCC1 OV | SBC Restart Mode   |
| 2      | No ext. pull-up  | 1              | 1      | 1 x VCC1 OV | 1    | after 1st VCC1 OV | SBC Fail-Safe Mode |
| 3      | External pull-up | 0              | 1      | 1 x VCC1 OV | 1    | after 1st VCC1 OV | SBC Restart Mode   |
| 4      | No ext. pull-up  | 0              | 1      | 1 x VCC1 OV | 1    | after 1st VCC1 OV | SBC Fail-Safe Mode |

The respective configuration will be stored for all conditions and can only be changed by powering down the device  $(VS < V_{POR,f})$ .



#### 5.1.1.2 SBC Init Mode

In SBC Init Mode, the device waits for the microcontroller to finish its startup and initialization sequence. In the SBC Init Mode any valid SPI command will bring the SBC to SBC Normal Mode. During the long open window the watchdog has to be triggered. Thereby the watchdog will be automatically configured.

A missing watchdog trigger during the long open window will cause a watchdog failure and the device will enter SBC Restart Mode.

Wake events are ignored during SBC Init Mode and will therefore be lost.

Note: Any SPI command will bring the SBC to SBC Normal Mode even if it is a illegal SPI command (see Chapter 15.2).

Note: For a safe start-up, it is recommended to use the first SPI command to trigger and to configure the watchdog (see **Chapter 14.2**).

Note: At power up no  $VCC1\_UV$  will be issued nor will FOx be triggered as long as VCC1 is below the  $V_{RT,x}$  threshold and if VS is below the VCC1 short circuit detection threshold  $V_{S,UV}$ . The RO pin will be kept low as long as VCC1 is below the selected  $V_{RT,x}$  threshold.

Data Sheet 24 Rev. 1.1, 2014-09-26



#### 5.1.2 SBC Normal Mode

The SBC Normal Mode is the standard operating mode for the SBC. All configurations have to be done in SBC Normal Mode before entering a low-power mode (see also **Chapter 5.1.6** for the device configuration defining the Fail-Safe Mode behavior). A wake-up event on CAN and WKx will create an interrupt on pin INT - however, no change of the SBC mode will occur. The configuration options are listed below:

- VCC1 is active
- VCC2 can be switched ON or OFF (default = OFF)
- VCC3 is configurable (OFF coming from SBC Init Mode; as previously programmed coming from SBC Restart Mode)
- CAN is configurable (OFF coming from SBC Init Mode; OFF or wake capable coming from SBC Restart Mode, see also Chapter 5.1.5)
- HS Outputs can be switched ON or OFF (default = OFF) or can be controlled by PWM; HS Outputs are OFF coming from SBC Restart Mode
- · Wake pins show the input level and can be selected to be wake capable (interrupt)
- Cyclic sense can be configured with HS1...4 and Timer1 or Timer 2
- Cyclic wake can be configured with Timer1 or Timer2
- · Watchdog is configurable
- All FOx outputs are OFF by default. Coming from SBC Restart Mode FOx can be active (due to a failure event, e.g. watchdog trigger failure, VCC1 short circuit, etc.) or inactive (no failure occurred)

In SBC Normal Mode, there is the possibility of testing the FO outputs, i.e. to verify if setting the FO pin to low will create the intended behavior within the system. The FO output can be enabled and then disabled again by the microcontroller by setting the FO\_ON SPI bit. This feature is only intended for testing purposes.

Data Sheet 25 Rev. 1.1, 2014-09-26



## 5.1.3 SBC Stop Mode

The SBC Stop Mode is the first level technique to reduce the overall current consumption by setting the voltage regulators VCC1, VCC2 and VCC3 into a low-power mode. In this mode VCC1 is still active and supplying the microcontroller, which can enter a power down mode. The VCC2 supply, CAN mode as well as the HSx outputs can be configured to stay enabled. All kind of settings have to be done before entering SBC Stop Mode. In SBC Stop Mode any kind of SPI WRITE commands are ignored and the SPI\_FAIL bit is set, except for changing to SBC Normal Mode, triggering a SBC Soft Reset, refreshing the watchdog as well as for reading and clearing the SPI status registers. A wake-up event on CAN and WKx will create an interrupt on pin INT - however, no change of the SBC mode will occur. The configuration options are listed below:

- VCC1 is ON
- VCC2 is fixed as configured in SBC Normal Mode
- VCC3 is fixed as configured in SBC Normal Mode
- · CAN mode is fixed as configured in SBC Normal Mode
- WK pins are fixed as configured in SBC Normal Mode
- HS Outputs are fixed as configured in SBC Normal Mode
- Cyclic sense is fixed as configured in SBC Normal Mode
- Cyclic wake is fixed as configured in SBC Normal Mode
- Watchdog is fixed as configured in SBC Normal Mode
- SBC Soft Reset can be triggered
- FOx outputs are fixed, i.e. the state from SBC Normal Mode is maintained

An interrupt is triggered on the pin INT when SBC Stop Mode is entered and not all wake source signalization flags from **WK\_STAT\_1** and **WK\_STAT\_2** were cleared.

Note: If switches are enabled during SBC Stop Mode, e.g. HSx on with or without PWM, then the SBC current consumption will increase (see **Chapter 4.4**).

Note: It is not possible to switch directly from SBC Stop Mode to SBC Sleep Mode. Doing so will also set the SPI FAIL flag and will bring the SBC into Restart Mode.

Note: When WK1 and WK2 are configured for the alternate measurement function (WK\_MEAS = 1) then the wake inputs cannot be selected as wake input sources.

Data Sheet 26 Rev. 1.1, 2014-09-26



## 5.1.4 SBC Sleep Mode

The SBC Sleep Mode is the second level technique to reduce the overall current consumption to a minimum needed to react on wake-up events or for the SBC to perform autonomous actions (e.g. cyclic sense). In this mode, VCC1 is OFF and not supplying the microcontroller anymore. The VCC2 supply as well as the HSx outputs can be configured to stay enabled. The settings have to be done before entering SBC Sleep Mode. A wake-up event on CAN or WKx will bring the device via SBC Restart Mode into SBC Normal Mode again and signal the wake source. The configuration options are listed below:

- VCC1 is OFF
- · VCC2 is fixed as configured in SBC Normal Mode
- VCC3 is fixed or OFF as configured in SBC Normal Mode
- CAN mode changes automatically from ON or Receive Only Mode to wake capable mode or can be selected to be OFF
- · WK pins are fixed as configured in SBC Normal Mode
- · HS Outputs are fixed as configured in SBC Normal Mode
- Cyclic sense is fixed as configured in SBC Normal Mode
- · Cyclic wake is not available
- · Watchdog is OFF
- FOx outputs are fixed, i.e. the state from SBC Normal Mode is maintained
- · As VCC1 is OFF during SBC Sleep Mode, no SPI communication is possible;
- The Sleep Mode entry is signalled in the SPI register DEV\_STAT with the bit DEV\_STAT

It is not possible to switch all wake sources off in SBC Sleep Mode. Doing so will set the **SPI\_FAIL** flag and will bring the SBC into SBC Restart Mode.

In order to enter SBC Sleep Mode successfully, all wake source signalization flags from **WK\_STAT\_1** and **WK\_STAT\_2** need to be cleared. A failure to do so will result in an immediate wake-up from SBC Sleep Mode by going via SBC Restart to Normal Mode.

All settings must be done before entering SBC Sleep Mode.

Note: If switches are enabled during SBC Sleep mode, e.g. HSx on with or without PWM, then the SBC current consumption will increase (see **Chapter 4.4**).

Note: Cyclic Sense function will not work properly anymore in case of an overcurrent, over temperature, under- or overvoltage (in case function is selected) event because the respective HS switch will be disabled.

Note: When WK1 and WK2 are configured for the alternate measurement function (WK\_MEAS = 1) then the wake inputs cannot be selected as wake input sources.



#### 5.1.5 SBC Restart Mode

There are multiple reasons to enter the SBC Restart Mode. The purpose of the SBC Restart Mode is to reset the microcontroller:

- in case of under voltage on VCC1 in SBC Normal and in SBC Stop Mode,
- in case of over voltage on VCC1 if the bit VCC1 OV RST is set and if CFGP = '1',
- due to 1st incorrect Watchdog triggering (only if Config1, Config3 or Config 4 is selected, otherwise SBC Fail-Safe Mode is immediately entered),
- In case of a wake event from SBC Sleep or SBC Fail-Safe Mode or a release of over temperature shutdown (TSD2) out of SBC Fail-Safe Mode this transition is used to ramp up VCC1 after a wake in a defined way.

From SBC Restart Mode, the SBC goes automatically to SBC Normal Mode, i.e the mode is left automatically by the SBC without any microcontroller influence. The SBC MODE bits are cleared. As shown in Figure 42 the Reset Output (RO) is pulled low when entering Restart Mode and is released at the transition to Normal Mode after the reset delay time ( $t_{RD1}$ ). The watchdog timer will start with a long open window starting from the moment of the rising edge of RO and the watchdog period setting in the register WD\_CTRL will be changed to the respective default value '100'.

Leaving the SBC Restart Mode will not result in changing / deactivating the Fail outputs.

The behavior of the blocks is listed below:

- All FOx outputs are activated in case of a 1st watchdog trigger failure (if Config1 or Config2 is selected) or in case of VCC1 over voltage detection (if VCC1\_OV\_RST is set)
- VCC1 is ON or ramping up
- VCC2 will be disabled if it was activated before
- VCC3 is fixed or ramping as configured in SBC Normal Mode
- CAN is "woken" due to a wake event or OFF depending on previous SBC and transceiver mode (see also Chapter 10). It is wake capable when it was in CAN Normal-, Receive Only or wake capable mode before SBC Restart Mode
- HS Outputs will be disabled if they were activated before
- · RO is pulled low during SBC Restart Mode
- · SPI communication is ignored by the SBC, i.e. it is not interpreted
- The Restart Mode entry is signalled in the SPI register DEV\_STAT with the bits DEV\_STAT

Table 7 Reasons for Restart - State of SPI Status Bits after Return to Normal Mode

| Prev. SBC Mode | Event                    | DEV_STAT | WD_FAIL                             | VCC1_UV | VCC1_OV | VCC1_SC |
|----------------|--------------------------|----------|-------------------------------------|---------|---------|---------|
| Normal         | 1x Watchdog Failure      | 01       | 01                                  | х       | х       | Х       |
| Normal         | 2x Watchdog Failure      | 01       | 10                                  | х       | х       | Х       |
| Normal         | VCC1 under voltage reset | 01       | XX                                  | 1       | х       | х       |
| Normal         | VCC1 over voltage reset  | 01       | xx                                  | х       | 1       | х       |
| Stop           | 1x Watchdog Failure      | 01       | 01                                  | х       | х       | Х       |
| Stop           | 2x Watchdog Failure      | 01       | 10                                  | Х       | х       | х       |
| Stop           | VCC1 under voltage reset | 01       | XX                                  | 1       | х       | х       |
| Stop           | VCC1 over voltage reset  | 01       | xx                                  | х       | 1       | х       |
| Sleep          | Wake-up event            | 10       | XX                                  | Х       | х       | х       |
| Fail-Safe      | Wake-up event            | 01       | see "Reasons for Fail Safe, Table 8 |         | ,       |         |
|                |                          | +        | +                                   |         |         |         |

Note: An over voltage event on VCC1 will only lead to SBC Restart Mode if the bit VCC1\_OV\_RST is set and if CFGP = '1' (Config 1/3).

Data Sheet 28 Rev. 1.1, 2014-09-26



Note: The content of the WD FAIL bits will depend on the device configuration, e.g. 1 or 2 watchdog failures.

#### 5.1.6 SBC Fail-Safe Mode

The purpose of this mode is to bring the system in a safe status after a failure condition by turning off the VCC1 supply and powering off the microcontroller. After a wake event the system is then able to restart again.

The Fail-Safe Mode is automatically reached for following events:

- after an SBC thermal shutdown (TSD2) (see also Chapter 14.9.3),
- in case of over voltage on VCC1 if the bit VCC1\_OV\_RST is set and if CFGP = '0',
- after a 1st incorrect watchdog trigger in Config2 (CFG = 1) and after a 2nd incorrect watchdog trigger in Config4 (CFG = 0) (see also Chapter 5.1.1),
- if VCC1 is shorted to GND (see also Chapter 14.7),
- After 4 consecutive VCC1 under voltage events (only if VS > V<sub>S,UV</sub>, see Chapter 14.6).

In this case, the default wake sources (CAN, WK1...3, see also registers WK\_CTRL\_2, BUS\_CTRL\_1) are activated, the wake events are cleared in the register WK\_STAT\_1, and all output drivers and all voltage regulators are switched off. When WK1 and WK2 are configured for the alternate measurement function (WK\_MEAS = 1) then WK1 and WK2 will stay configured for the measurement function when SBC Fail-Safe Mode is entered, i.e. they will not be activated as wake sources.

The SBC Fail-Safe Mode will be maintained until a wake event on the default wake sources occurs. To avoid any fast toggling behavior a filter time of typ. 100ms ( $t_{FS,min}$ ) is implemented. Wake events during this time will be stored and will automatically lead to entering SBC Restart Mode after the filter time.

In case of an VCC1 over temperature shutdown (TSD2) the SBC Restart Mode will be reached automatically after a filter time of typ. 1s ( $t_{TSD2}$ ) without the need of a wake event.

Leaving the SBC Fail-Safe Mode will not result in deactivation of the Fail Output pins.

The following functions are influenced during SBC Fail-Safe Mode:

- All FOx outputs are activated (see also Chapter 13)
- VCC1 is OFF
- VCC2 is OFF
- VCC3 is OFF
- CAN is wake capable
- HS Outputs are OFF
- WK pins are wake capable through static sense (with default 16µs filter time)
- Cyclic sense and Cyclic wake is disabled
- SPI communication is disabled because VCC1 is OFF
- The Fail-Safe Mode activation is signalled in the SPI register DEV\_STAT with the bits FAILURE and DEV\_STAT



Table 8 Reasons for Fail-Safe - State of SPI Status Bits after Return to Normal Mode

| Prev. SBC | Failure Event        | DEV_<br>STAT | TSD2 | WD_<br>FAIL | VCC1_<br>UV | VCC1_ | VCC1_ | VCC1_<br>SC |
|-----------|----------------------|--------------|------|-------------|-------------|-------|-------|-------------|
| Mode      |                      | SIAI         |      | FAIL        | UV          | UV_FS | ov    | 30          |
| Normal    | 1 x Watchdog Failure | 01           | X    | 01          | x           | Х     | Х     | Х           |
| Normal    | 2 x Watchdog Failure | 01           | x    | 10          | х           | х     | х     | х           |
| Normal    | TSD2                 | 01           | 1    | xx          | х           | х     | Х     | х           |
| Normal    | VCC1 short to GND    | 01           | х    | XX          | 1           | Х     | Х     | 1           |
| Normal    | 4x VCC1 UV           | 01           | х    | xx          | 1           | 1     | Х     | х           |
| Normal    | VCC1 over voltage    | 01           | х    | xx          | х           | х     | 1     | х           |
| Stop      | 1 x Watchdog Failure | 01           | х    | 01          | Х           | х     | Х     | х           |
| Stop      | 2 x Watchdog Failure | 01           | х    | 10          | Х           | х     | Х     | х           |
| Stop      | TSD2                 | 01           | 1    | xx          | Х           | х     | Х     | х           |
| Stop      | VCC1 short to GND    | 01           | х    | xx          | 1           | х     | Х     | 1           |
| Stop      | 4x VCC1 UV           | 01           | х    | xx          | 1           | 1     | Х     | х           |
| Stop      | VCC1 over voltage    | 01           | х    | xx          | х           | х     | 1     | х           |

Note: An over voltage event on VCC1 will only lead to SBC Fail-Safe Mode if the bit VCC1\_OV\_RST is set and if CFGP = '0' (Config 2/4).

Note: The content of the WD FAIL bits will depend on the device configuration, e.g. 1 or 2 watchdog failures.

Note: See Chapter 14.6.1 for detailed description of the 4x VCC1 under voltage behavior.

#### 5.1.7 SBC Development Mode

The SBC Development Mode is used during the development phase of the module. It is especially useful for software development.

Compared to the default SBC user mode operation, this mode is a super set of the state machine. The device will start also in SBC Init Mode and it is possible to use all the SBC Modes and functions with following differences:

- Watchdog is stopped and does not need to be triggered. Therefore no reset is triggered due to watchdog failure
- SBC Fail-Safe and SBC Restart Mode are not reached due to watchdog failure but the other reasons to enter these modes are still valid
- CAN and VCC2 default value in SBC INIT MODE and entering SBC Normal Mode from SBC Init Mode is ON instead of OFF

The SBC Software Development Mode is reached automatically if the FO3/TEST pin is set and kept LOW during SBC Init Mode. The voltage level monitoring is started as soon as VS >  $V_{POR,f}$ . The Software Development Mode is configured and maintained if SBC Init Mode is left by sending any SPI command while FO3/TEST is LOW. In case the FO3/TEST level will be HIGH for longer than  $t_{TEST}$  during the monitoring period then the SBC Development Mode is not reached .

The SBC will remain in this mode for all conditions and can only be left by powering down the device  $(VS < V_{POR,f})$ .



#### 5.2 Wake Features

Following wake sources are implemented in the device:

- Static Sense: WK inputs are permanently active (see Chapter 11)
- Cyclic Sense: WK inputs only active during on-time of cyclic sense period (see below)
- · Cyclic Wake: internal wake source controlled via internal timer (see below)
- CAN wake: Wake-up via CAN message (see Chapter 10)

## 5.2.1 Cyclic Sense

The cyclic sense feature is intended to reduce the quiescent current of the device and the application.

In the cyclic sense configuration, one or more high-side drivers are switched on periodically controlled by TIMER1\_CTRL and TIMER2\_CTRL. The respective high-side drivers supply external circuitries e.g. switches and/or resistor arrays, which are connected to one or more wake inputs (see Figure 5). Any edge change of the WKx input signal during the on-time of the cyclic sense period causes a wake. Depending on the SBC mode, either the INT is pulled low (SBC Normal Mode and Stop Mode) or the SBC is woken enabling the VCC1 (after SBC Sleep and SBC Fail-Safe Mode).



Figure 5 Cyclic Sense Working Principle



## 5.2.1.1 Configuration and Operation of Cyclic Sense

The correct sequence to configure the cyclic sense is shown in **Figure 6**. All the configurations have to be performed before the on-time is set in the TIMERx\_CTRL registers. The settings "OFF / LOW" and "OFF / HIGH" define the voltage level of the respective HS driver before the start of the cyclic sense. The intention of this selection is to avoid an unintentional wake due to a voltage level change at the start of the cyclic sense.

Cyclic Sense (=TimerX) will start as soon as the respective on-time has been selected independently from the assignment of the HS and filter configuration. The selection of the respective timer (Config C/D see Chapter 11.2.1) must therefore be done before starting the timer. The correct configuration sequence is as follows:

- Configure the initial level
- Mapping of a Timer to the respective HSx outputs
- Configuring the respective filter timing and WK pins
- · Configuring the timer period and on-time



Figure 6 Cyclic Sense: Configuration and Sequence

Note: All configurations of period and on-time can be selected. However, recommended on-times for cyclic sense are 0.1ms, 0.3ms and 1ms. The SPI\_FAIL will be set if the on-time is longer than the period.



The first sample of the WK input value (HIGH or LOW) is taken as the reference for the next cycle. A change of the WK input value between the first and second cycle recognized during the on-time of the second cycle will cause a wake from SBC Sleep Mode or an interrupt during SBC Normal or SBC Stop Mode.

A filter time of 16 $\mu$ s is implemented to avoid a parasitic wake-up due to transients or EMC disturbances. The filter time  $t_{FWK1}$  is triggered right at the end of the selected on-time and a wake signal is recognized if:

- the input level will not cross the switching threshold level of typ. 3V during the selected filter time (i.e. if the signal will keep the HIGH or LOW level) and
- there was an input level change between the current and previous cycle



A wake event due to cyclic sense in SBC Mode will set the respective bit WK1\_WU, WK2\_WU, or WK3\_WU. During Cyclic Sense, **WK\_LVL\_STAT** is updated only with the sampled voltage levels of the WKx pins in SBC Normal or SBC Stop Mode.

The functionality of the sampling and different scenarios are depicted in Figure 7 to Figure 9. The behavior in SBC Stop and SBC Sleep Mode is identical except that in Stop Mode INT will be triggered to signal a change of WK input levels and in SBC Sleep Mode, VCC1 will power-up instead.



Figure 7 Wake Input Timing



Figure 8 Cyclic Sense Example in SBC Stop Mode, HSx starts "OFF"/LOW, GND based WKx input





Figure 9 Cyclic Sense Example in SBC Sleep Mode, HSx starts "OFF"/HIGH, GND based WKx input

The cyclic sense function will not work properly anymore in case of following conditions:

- in case SBC Fail-Safe Mode is entered: The respective HS Switch will be disabled and the respective wake pin will be changed to static sensing
- In SBC Normal, Stop, or Sleep Mode in case of an overcurrent, overtemperature, under- or overvoltage (in case function is selected) event: the respective HS switch will be disabled

Note: The internal timers for cyclic sense are not disabled automatically in case the HS switch is turned off due to above mentioned failures. This must be considered to avoid loss of wake events.

#### 5.2.1.2 Cyclic Sense in Low Power Mode

If cyclic sense is intended for SBC Stop or SBC Sleep Mode mode, it is necessary to activate the cyclic sense in SBC Normal Mode before going to the low power mode. A wake event due to cyclic sense will set the respective bit WK1\_WU, WK2\_WU or WK3\_WU. In Stop Mode the wake event will trigger an interrupt, in Sleep Mode the wake event will send the device via Restart Mode to Normal Mode. Before returning to SBC Sleep Mode, the wake status register WK\_STAT\_1 and WK\_STAT\_2 needs to be cleared. Trying to go to SBC Sleep mode with uncleared wake flags, such as WKx\_WU the SBC will directly wake-up from Sleep Mode by going via Restart Mode to Normal Mode, a reset is issued. The WKx\_WU bit is seen as source for the wake. This is implemented in order not to loose an wake event during the transition.



## 5.2.2 Cyclic Wake

The cyclic wake feature is intended to reduce the guiescent current of the device and application.

For the cyclic wake feature one or both timers are configured as internal wake-up source and will periodically trigger an interrupt in SBC Normal and SBC Stop Mode.

The correct sequence to configure the cyclic wake is shown in Figure 10. The sequence is as follows:

- First, disable the timers to ensure that there is not unintentional interrupt when activating cyclic wake,
- Enable Timer1 and/or Timer2 as a wake-up source in the register WK\_CTRL\_1,
- Configure the respective period Timer1 and/or Timer2. Also an on-time (any value) must be selected to start the cyclic wake even if the value is ignored.



Figure 10 Cyclic Wake: Configuration and Sequence

As in cyclic sense, the cyclic wake function will start as soon as the on-time is configured. An interrupt is generated for every start of the on time except for the very first time when the timer is started



**System Features** 

### 5.2.3 Internal Timer

The integrated Timer1 and Timer2 are typically used to wake up the microcontroller periodically (cyclic wake) or to perform cyclic sense on the wake inputs. Therefore, the timers can be mapped to the dedicated HS switches by SPI (via **HS\_CTRL1**...2).

Following periods and on-times can be selected via the register TIMER1\_CTRL and TIMER2\_CTRL respectively:

- Period: 10ms / 20ms / 50ms / 100ms / 200ms / 1s / 2s
- On time: 0.1ms / 0.3ms / 1.0ms / 10ms / 20ms / OFF at HIGH or LOW

### 5.3 Supervision Features

The device offers various supervision features to support functional safety requirements. Please see **Chapter 14** for more information.



# 6 Voltage Regulator 1

# 6.1 Block Description



Figure 11 Module Block Diagram

#### **Functional Features**

- 5V low-drop voltage regulator
- Under voltage monitoring with adjustable reset level, VCC1 prewarning and VCC1 short circuit detection (V<sub>RT1/2/3/4</sub>, V<sub>PW,f</sub>). Please refer to Chapter 14.6 and Chapter 14.7 for more information.
- · Short circuit detection and switch off with under voltage fail threshold, device enters SBC Fail-Safe Mode
- ≥470nF ceramic capacitor at voltage output for stability, with ESR < 1Ω @ f = 10 kHz, to achieve the voltage regulator control loop stability based on the safe phase margin (bode diagram).
- Output current capability up to I<sub>VCC1.lim</sub>.



# 6.2 Functional Description

The Voltage Regulator 1 (=VCC1) is "ON" in SBC Normal and SBC Stop Mode and is disabled in SBC Sleep and in SBC Fail-Safe Mode. The regulator can provide an output current up to  $I_{VCC1,lim}$ .

For low-quiescent current reasons, the output voltage tolerance is decreased in SBC Stop Mode because only a low-power mode regulator with a lower accuracy ( $V_{CC1,out41}$ ) will be active for small loads. If the load current on VCC1 exceeds the selected threshold ( $I_{VCC1,lpeak1,r}$  or  $I_{VCC1,lpeak2,r}$ ) then the high-power mode regulator will be also activated to support an optimum dynamic load behavior. The current consumption will then increase by typ. 2.9mA. If the load current on VCC1 falls below the selected threshold ( $I_{VCC1,lpeak1,f}$  or  $I_{VCC1,lpeak2,f}$ ), then the low-quiescent current mode is resumed again by disabling the high-power mode regulator.

Both regulators (low-power mode and high-power mode) are active in SBC Normal Mode.

Two different active peak thresholds can be selected via SPI:

- I\_PEAK\_TH = '0'(default): the lower VCC1 active peak threshold 1 is selected with lowest quiescent current
  consumption in SBC Stop Mode (I<sub>Stop 1.25</sub>, I<sub>Stop 1.85</sub>);
- I\_PEAK\_TH = '1': the higher VCC1 active peak threshold 2 is selected with an increased quiescent current consumption in SBC Stop Mode (I<sub>Stop\_2,25</sub>, I<sub>Stop\_2,85</sub>);



### 6.3 Electrical Characteristics

**Table 9** Electrical Characteristics

 $V_{\rm S}$  = 5.5 V to 28 V;  $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                                                    | Symbol                 | Values |      |                    | Unit | Note / Test Condition                                                                            | Number   |
|--------------------------------------------------------------------------------------------------------------|------------------------|--------|------|--------------------|------|--------------------------------------------------------------------------------------------------|----------|
|                                                                                                              |                        | Min.   | Тур. | Max.               |      |                                                                                                  |          |
| Output Voltage including line and Load regulation                                                            | V <sub>CC1,out1</sub>  | 4.9    | 5.0  | 5.1                | V    | $^{1)}$ SBC Normal Mode; $^{10}\mu A < I_{VCC1} < 250 mA$ $^{6}V < V_{S} < 28 V$                 | P_6.3.1  |
| Output Voltage including line and Load regulation                                                            | V <sub>CC1,out2</sub>  | 4.9    | 5.0  | 5.1                | V    | $^{1)}$ SBC Normal Mode;<br>10 $\mu$ A < $I_{VCC1}$ < 150mA                                      | P_6.3.7  |
| Output Voltage including line and Load regulation                                                            | V <sub>CC1,out3</sub>  | 4.97   | _    | 5.07               | V    | 1)2)SBC Normal Mode;<br>20mA < IVCC1 < 90mA<br>8V < VS < 18V<br>25°C < Tj < 125°C                | P_6.3.12 |
| Output Voltage including line and Load regulation                                                            | V <sub>CC1,out41</sub> | 4.9    | 5.05 | 5.2                | V    | SBC Stop Mode;<br>1mA < $I_{\rm VCC1}$ < $I_{\rm VCC1,lpeak}$                                    | P_6.3.2  |
| Output Voltage including line and Load regulation                                                            | V <sub>CC1,out42</sub> | 4.9    | 5.05 | 5.25               | V    | SBC Stop Mode;<br>10 $\mu$ A < $I_{VCC1}$ < 1 $\mu$ A                                            | P_6.3.20 |
| Output Drop                                                                                                  | $V_{\rm CC1,d1}$       | _      | -    | 500                | mV   | $I_{\rm VCC1}$ = 50mA $V_{\rm S}$ =3V                                                            | P_6.3.3  |
| Output Drop                                                                                                  | $V_{\rm CC1,d2}$       | _      | -    | 500                | mV   | $I_{\rm VCC1}$ = 150mA $V_{\rm S}$ =5V                                                           | P_6.3.4  |
| VCC1 Active Peak Threshold 1<br>(Transition threshold between<br>low-power and high-power<br>mode regulator) | $I_{ m VCC1,lpeak1,r}$ | _      | 1.9  | 3.5                | mA   | $I_{\rm CC1}$ rising;<br>$V_{\rm S}$ = 13.5V<br>-40°C < $T_{\rm j}$ < 150°C;<br>I_PEAK_TH = '0'  | P_6.3.13 |
| VCC1 Active Peak Threshold 1<br>(Transition threshold between<br>high-power and low-power<br>mode regulator) | $I_{ m VCC1,lpeak1,f}$ | 0.5    | 1.3  | _                  | mA   | $I_{\rm CC1}$ falling;<br>$V_{\rm S}$ = 13.5V<br>-40°C < $T_{\rm j}$ < 150°C;<br>I_PEAK_TH = '0' | P_6.3.17 |
| VCC1 Active Peak Threshold 2<br>(Transition threshold between<br>low-power and high-power<br>mode regulator) | $I_{ m VCC1,lpeak2,r}$ | _      | 4.3  | 7.0                | mA   | $I_{\rm CC1}$ rising;<br>$V_{\rm S}$ = 13.5V<br>-40°C < $T_{\rm j}$ < 150°C;<br>I_PEAK_TH = '1'  | P_6.3.18 |
| VCC1 Active Peak Threshold 2 (Transition threshold between high-power and low-power mode regulator)          | $I_{ m VCC1,lpeak2,f}$ | 1.7    | 3.4  | _                  | mA   | $I_{\rm CC1}$ falling;<br>$V_{\rm S}$ = 13.5V<br>-40°C < $T_{\rm j}$ < 150°C;<br>I_PEAK_TH = '1' | P_6.3.19 |
| Over Current Limitation                                                                                      | $I_{ m VCC1,lim}$      | 250    | -    | 1200 <sup>2)</sup> | mA   | current flowing out of pin, $V_{\rm CC1}$ = 0V                                                   | P_6.3.6  |

<sup>1)</sup> In SBC Stop Mode, the specified output voltage tolerance applies when I<sub>VCC1</sub> has exceeded the selected active peak threshold (I<sub>VCC1,lpeak1,r</sub> or I<sub>VCC1,lpeak2,r</sub>) but with increased current consumption.

<sup>2)</sup> Not subject to production test, specified by design.





Figure 12 Typical on-resistance of VCC1 pass device during low drop operation for  $I_{\rm CC1}$  = 100mA





Figure 13 On-resistance range of VCC1 pass device during low drop operation for  $I_{\rm CC1}$  = 150mA

# 7 Voltage Regulator 2

# 7.1 Block Description



Figure 14 Module Block Diagram

#### **Functional Features**

- 5 V low-drop voltage regulator
- · Protected against short to battery voltage, e.g. for off-board sensor supply
- · Can also be used for CAN supply
- VCC2 under voltage monitoring. Please refer to Chapter 14.8 for more information
- Can be active in SBC Normal, SBC Stop, and SBC Sleep Mode (not SBC Fail-Safe Mode)
- VCC2 switch off after entering SBC Restart Mode. Switch off is latched, LDO must be enabled via SPI after shutdown.
- Over temperature protection
- ≥ 470nF ceramic capacitor at output voltage for stability, with ESR < 1Ω @ f = 10 kHz, to achieve the voltage regulator control loop stability based on the safe phase margin (bode diagram).
- Output current capability up to I<sub>VCC2 lim</sub>.



### 7.2 Functional Description

In SBC Normal Mode VCC2 can be switched on or off via SPI.

For SBC Stop- or Sleep Mode, the VCC2 has to be switched on or off before entering the respective SBC mode.

The regulator can provide an output current up to I<sub>VCC2.lim</sub>.

For low-quiescent current reasons, the output voltage tolerance is decreased in SBC Stop Mode because only a low-power mode regulator with a lower accuracy ( $V_{CC2,out5}$ ) will be active for small loads. If the load current on VCC2 exceeds  $I_{VCC2,lpeak,r}$  then the high-power mode regulator will also be enabled to support an optimum dynamic load behavior. The current consumption will then increase by typ. 2.9mA.

If the load current on VCC2 falls below the threshold ( $I_{\text{VCC2}} < I_{\text{VCC2,lpeak,f}}$ ), then the low-quiescent current mode is resumed again by disabling the high-power mode regulator.

Both regulators are active in SBC Normal Mode.

Note: If the VCC2 output voltage is supplying external off-board loads, the application must consider the series resonance circuit built by cable inductance and decoupling capacitor at the load. Sufficient damping must be provided.

# 7.2.1 Short to Battery Protection

The output stage is protected for short to VBAT.

Data Sheet 44 Rev. 1.1, 2014-09-26



### 7.3 Electrical Characteristics

**Table 10 Electrical Characteristics** 

 $V_{\rm S}$  = 5.5 V to 28 V;  $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                                                  | Symbol                | Values |      |                   | Unit | Note / Test Condition                                                                                     | n Number |  |
|------------------------------------------------------------------------------------------------------------|-----------------------|--------|------|-------------------|------|-----------------------------------------------------------------------------------------------------------|----------|--|
|                                                                                                            |                       | Min.   | Тур. | Max.              |      |                                                                                                           |          |  |
| Output Voltage including line and Load regulation (SBC Normal Mode)                                        | V <sub>CC2,out1</sub> | 4.9    | 5.0  | 5.1               | V    | $^{1)}$ SBC Normal Mode; $^{10}\mu A < I_{VCC2} < 100$ mA $^{6.5}V < V_{S} < 28V$                         | P_7.3.1  |  |
| Output Voltage including line and Load regulation (SBC Normal Mode)                                        | V <sub>CC2,out2</sub> | 4.9    | 5.0  | 5.1               | V    | 1)SBC Normal Mode;<br>10μA < IVCC2 < 80mA<br>6V < VS < 28V                                                | P_7.3.16 |  |
| Output Voltage including line and Load regulation (SBC Normal Mode)                                        | V <sub>CC2,out3</sub> | 4.9    | 5.0  | 5.1               | V    | $^{1)}$ SBC Normal Mode;<br>$10\mu$ A < $I_{VCC2}$ < $40m$ A                                              | P_7.3.2  |  |
| Output Voltage including line and Load regulation (SBC Normal Mode)                                        | V <sub>CC2,out4</sub> | 4.97   | _    | 5.07              | V    | $^{2)}$ SBC Normal Mode;<br>10 $\mu$ A < $I_{VCC2}$ < 5mA<br>8V < $V_{S}$ < 18V<br>25°C < $T_{j}$ < 125°C | P_7.3.14 |  |
| Output Voltage including line and Load regulation (SBC Stop/Sleep Mode)                                    | V <sub>CC2,out5</sub> | 4.9    | 5.05 | 5.2               | V    | Stop, Sleep Mode;<br>1mA < $I_{\rm VCC2}$ < $I_{\rm VCC2,lpeak}$                                          | P_7.3.3  |  |
| Output Voltage including line and Load regulation (SBC Stop/Sleep Mode)                                    | V <sub>CC2,out6</sub> | 4.9    | 5.05 | 5.25              | V    | Stop, Sleep Mode;<br>10 $\mu$ A < $I_{VCC2}$ < 1mA                                                        | P_7.3.18 |  |
| Output Drop                                                                                                | $V_{\rm CC2,d1}$      | _      | _    | 500               | mV   | $I_{\rm VCC2}$ = 30mA $V_{\rm S}$ = 5V                                                                    | P_7.3.4  |  |
| VCC2 Active Peak Threshold<br>Transition threshold between<br>ow-power and high-power<br>mode regulator)   | $I_{ m VCC2,lpeak,r}$ | _      | 1.9  | 3.5               | mA   | $^{2)}I_{CC2}$ rising;<br>$V_{S} = 13.5V$<br>$-40^{\circ}C < T_{j} < 150^{\circ}C$                        | P_7.3.15 |  |
| VCC2 Active Peak Threshold<br>(Transition threshold between<br>high-power and low-power<br>mode regulator) | $I_{ m VCC2,lpeak,f}$ | 0.5    | 1.3  | _                 | mA   | $^{2)}I_{CC2}$ falling;<br>$V_{S}$ = 13.5V<br>-40°C < $T_{j}$ < 150°C                                     | P_7.3.17 |  |
| Over Current limitation                                                                                    | $I_{ m VCC2,lim}$     | 100    | _    | 750 <sup>2)</sup> | mA   | current flowing out of pin, $V_{\rm CC2}$ = 0V                                                            | P_7.3.5  |  |

<sup>1)</sup> In SBC Stop Mode, the specified output voltage tolerance applies when I<sub>VCC2</sub> has exceeded the selected active peak threshold (I<sub>VCC2,lpeak,r</sub>) but with increased current consumption.

<sup>2)</sup> Not subject to production test, specified by design.





Figure 15 Typical on-resistance of VCC2 pass device during low drop operation for  $I_{\rm CC2}$  = 30mA





Figure 16 On-resistance range of VCC2 pass device during low drop operation for  $I_{\rm CC2}$  = 50mA

# 8 External Voltage Regulator 3

# 8.1 Block Description



Figure 17 Functional Block Diagram

#### **Functional Features**

- 5V / 3.3V low-drop voltage regulator with external PNP transistor (up to 350mA with 470mΩ shunt resistor)
- Four high-voltage pins are used: VS, VCC3B, VCC3SH, VCC3REF
- Configurable as stand-alone regulator (5V or 3.3V output voltage selectable via SPI) or in load-sharing mode with VCC1 (5V output voltage)
- ≥ 4.7µF ceramic capacitor at output voltage for stability, with ESR < 150mΩ @ f = 10 kHz to achieve the voltage regulator control loop stability based on the safe phase margin (bode diagram).
- · Overcurrent limitation with external shunt in stand-alone configuration
- Adjustable load current sharing ratio between VCC1 and VCC3 for load-sharing configuration
- Under voltage shutdown in stand-alone configuration only

Table 11 <sup>1)</sup>External Voltage Regulator Configurations depending on VCC1 output voltage

| VCC1 configuration | VCC3 voltage for VCC3_ V_CFG = 0 | VCC3 voltage for VCC3_ V_CFG = 1 |
|--------------------|----------------------------------|----------------------------------|
| VCC1 = 5.0V        | VCC3 = 5.0V                      | VCC3 = 3.3V                      |

<sup>1)</sup> This settings are valid only for the VCC3 stand-alone configuration. The bit VCC3\_ V\_CFG is ignored for VCC3 load sharing configuration



# 8.2 Functional Description

The external voltage regulator can be used as an independent voltage regulator or in load-sharing mode with VCC1. Setting VCC3\_ON in the M\_S\_CTRL register in SBC Normal Mode sets the stand-alone configuration of VCC3 as an independent voltage regulator. The load sharing configuration is set via the SPI bit VCC3\_LS in the HW\_CTRL register.



Figure 18 Selecting the Configuration of the VCC3 Regulator

Depending on the configuration the regulator will act in the respective SBC Mode as described in **Table 12**. After the VCC3 configuration has been selected, it cannot be changed anymore.

In stand-alone configuration the maximum current  $I_{\text{CC3max}}$  is defined by the current limitation determined by the used shunt. In load sharing configuration, the shunt is used to determine the current ratio between VCC1 and VCC3. Since the junction temperature of the external PNP transistor cannot be sensed by the SBC, it cannot be protected against over temperature by the SBC. Therefore the thermal behavior has to be analyzed by the application.

For low-quiescent current reasons, the output voltage tolerance is decreased in SBC Stop Mode because a low-power mode regulator with a lower accuracy will be active for small loads. If the base current on VCC3 exceeds  $I_{\text{VCC3base}} > I_{\text{VCC3base},\text{lpeak},\text{r}}$  then the high-power mode regulator is enabled additionally to support an optimum dynamic load behavior. If the base current on VCC3 falls below the threshold ( $I_{\text{VCC3base}} < I_{\text{VCC3base},\text{lpeak},\text{f}}$ ), then the low-quiescent current consumption is resumed again by disabling the high-power mode regulator. Only the high-power mode regulator is active in SBC Normal Mode.

The status of VCC3 is reported in the SUP\_STAT\_2 SPI register. The regulator will switch OFF in case of VS dropping below VS\_UV regardless of the VCC3 configuration and will be automatically enabled again when exceeding this threshold voltage unless the control bit VCC3\_VS\_ UV\_OFF is set. VCC3 will also stay active in SBC Stop Mode when the bit VCC3\_LS\_ STP\_ON is set and when load sharing is configured (for detailed protection features see Chapter 14.7 and Chapter 15.3).



Table 12 External Voltage Regulator State by SBC Mode

| SBC Mode       | Load Sharing Mode <sup>1)</sup> | Independent Voltage Regulator |
|----------------|---------------------------------|-------------------------------|
| INIT Mode      | OFF                             | OFF                           |
| Normal Mode    | Configurable                    | Configurable                  |
| Stop Mode      | OFF/Fixed <sup>2)</sup>         | Fixed                         |
| Sleep Mode     | OFF                             | Fixed                         |
| Restart Mode   | ON or ramping                   | Fixed                         |
| Fail-Safe Mode | OFF                             | OFF                           |

<sup>1)</sup> Behaves as VCC1 and has to be configured in SBC Normal Mode

Note: The configuration of the VCC3 voltage regulator behavior must be done immediately after power-up of the device and cannot be changed afterwards as long as the device is supplied.

Note: As soon as the bit VCC3\_ON or VCC3\_LS is set for the first time, the configuration for VCC3 cannot be changed anymore. This configuration is valid - also after a SBC Soft Reset - as long as the SBC is powered.

Note: If the VCC3 output voltage is supplying external off-board loads, the application must consider the series resonance circuit built by cable inductance and decoupling capacitor at the load. Sufficient damping must be provided (e.g. a 1000hm resistor between the PNP collector and VCC3REF with 10uF capacitor on collector - see also Figure 19).

# 8.2.1 External Voltage Regulator as Independent Voltage Regulator

Configured as an independent voltage regulator the SBC offers with VCC3 a third supply which could be used as off-board supply e.g. for sensors due to the integrated HV pins VCC3B, VCC3SH, VCC3REF.

This configuration is set and locked by enabling VCC3\_ON while keeping VCC3\_LS = 0. VCC3 can be switched ON or OFF but the configuration cannot be changed anymore. However, the SPI\_FAIL is not set while trying to change the configuration.

An over current limitation function is realized with the external shunt (see Chapter 8.4 for calculating the desired shunt value) and the output current shunt voltage threshold ( $V_{shunt\_threshold}$ ). If this threshold is reached, then ICC3 is limited and only the current limitation bit VCC3\_OC is set (no other reaction) and can be cleared via SPI once the over current condition is not present anymore. If the over current limitation feature is not needed, then connect the pins VCC3SH and VS together.

In this configuration VCC3 has the under voltage signalization enabled and an under voltage event is signaled with the bit VCC3\_UV in the SUP\_STAT\_2 SPI register.

Note: To avoid undesired current consumption increase of the device it must be ensured that VCC3 is not connected to VCC1 in this configuration.

<sup>2)</sup> Load Sharing operation in SBC Stop Mode is by default disabled for power saving reasons but VCC3\_LS bit will stay set. However, it can be also configured via the SPI bit VCC3\_LS\_ STP\_ON to stay enabled in SBC Stop Mode.





Figure 19 Protecting the VCC3 against inductive short circuits when configured as an independent voltage regulator for off-board supply

### 8.2.2 External Voltage Regulator in Load Sharing Mode

The purpose of the load sharing mode is to increase the total current capability of VCC1 without increase of the power dissipation within the SBC. The load current is shared between the VCC1 internal regulator and the external PNP transistor of VCC3. **Figure 20** shows the setup for Load Sharing. Load Sharing is active in SBC Normal Mode. It can also be configured via SPI to stay active in SBC Stop Mode.

An input voltage up to  $V_{\rm Sx,MAX}$  is regulated to  $V_{\rm CC3,nom}$  = 5.0 V with a precision of ±2% when used in the load sharing configuration in SBC Normal Mode.

This configuration is set and locked by enabling VCC3\_LS for the first time while VCC3\_ON has no function, i.e. keep VCC3\_ON = 0. Trying to change the VCC3 configuration after VCC3\_LS has been set will result in the SPI\_FAIL bit being set and keeping the VCC3 configurations unchanged. Load sharing will be automatically disabled (only if VCC3\_LS\_ STP\_ON = 0) during SBC Stop Mode due to power saving reasons but the bit will remain set to automatically switch back on after returning to SBC Normal Mode. It must be ensured that the same VCC3 output voltage level is selected as for VCC1.

In this configuration VCC3 has no undervoltage signalization. VCC3 shuts down if Fail-Safe Mode is reached, e.g. due to undervoltage shutdown ( $V_{S,UV}$  monitoring).

VCC3 has no over current limitation in this configuration and the shunt resistor is defining the load sharing ratio between the VCC1 and VCC3 load currents (see **Equation (2)** in **Chapter 8.4**). Thus, no over current condition **VCC3\_OC** will be signaled in this configuration.





Figure 20 VCC3 in Load Sharing Configuration

# 8.3 External Components

Characterization is performed with the BCP52-16 from Infineon ( $I_{CC3}$  < 200 mA) and with MJD253. Other PNP transistors can be used. However, the functionality must be checked in the application.

Figure 20 shows one hardware set up used.

Table 13 Bill of Materials for the  $V_{\rm CC3}$  Function with and without load sharing configuration

| Device | Vendor   | Reference / Value            |
|--------|----------|------------------------------|
| C2     | Murata   | 10 μF/10 V GCM31CR71A106K64L |
| RSHUNT | -        | 1 Ω (with / without LS)      |
| T1     | Infineon | BCP52-16                     |

Note: The SBC is not able to ensure a thermal protection of the external PNP transistor. The power handling capabilities for the application must therefore be chosen according to the selected PNP device, the PCB layout and properties of the application to prevent thermal damage, e.g. via the shunt current limitation in stand alone configuration or by selecting the proper ICC1/ICC3 ratio in load-sharing configuration.

Note: To ensure an optimum EMC behavior of the VCC3 regulator when the VCC3 output is leaving the PCB, it is necessary to optimize the PCB layout to have the PNP very close to the SBC. If this is not sufficient or possible, an external capacitance should be placed to the off-board connector (see also **Chapter 16.1**).



# 8.4 Calculation of R<sub>SHUNT</sub>

As a independent regulator, the maximum current  $I_{\rm CC3max}$  where the limit starts and the bit  $I_{\rm CC3} > I_{\rm CC3max}$  is set is determined by the shunt resistor  $R_{\rm SHUNT}$  and the Output Current Shunt Voltage Threshold  $V_{\rm shunt\ threshold}$ .

The resistor can be calculated as following:

$$R_{SHUNT} = \frac{U_{shunt\_threshold}}{I_{CC3 \text{ max}}} \tag{1}$$

If VCC3 is configured for load sharing, then the shunt resistor determines the load sharing ratio between VCC1 and VCC3. The ratio can be calculated as following:

$$\frac{I_{CC 3}}{I_{CC 1}} = \frac{110 \Omega / 105 - 15 mV / I_{CC 1}}{R_{SHUNT}}$$

$$I_{CC 3} = \frac{I_{CC 1} \cdot 110 \Omega / 105 - 15 mV}{R_{SHUNT}}$$
(a)
$$(b)$$

Example: A shunt resistor with  $470 \text{m}\Omega$  and a load current of 100mA out of VCC1 would result in  $I_{\text{CC3}}$  = 191mA.

#### 8.5 Unused Pins

In case the VCC3 is not used in the application, it is recommended to connect the unused pins of VCC3 as followed:

- Connect VCC3SH to VS or leave open;
- Leave VCC3B open;
- · Leave VCC3REF open
- Do not enable the VCC3 via SPI as this leads to increased current consumption



### 8.6 Electrical Characteristics

 $V_{\rm S}$  = 5.5 V to 28 V;  $T_{\rm j}$  = -40 °C to +150 °C; SBC Normal Mode; all outputs open; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

**Table 14 Electrical Characteristics** 

| Parameter                                                                                                   | Symbol                    |       | Values  | •     | Unit  | it Note / Test Condition                                                                                                                                       | Number   |
|-------------------------------------------------------------------------------------------------------------|---------------------------|-------|---------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                             |                           | Min.  | Тур.    | Max.  |       |                                                                                                                                                                |          |
| Parameters independent fro                                                                                  | m Test Set-up             | )     |         |       |       |                                                                                                                                                                | 1        |
| External Regulator Control Drive Current Capability                                                         | $I_{ m VCC3base}$         | 40    | 60      | 80    | mA    | $V_{\rm VCC3base}$ = 13.5 V                                                                                                                                    | P_8.6.1  |
| Input Current $V_{\rm CC3ref}$                                                                              | $I_{ m VCC3ref}$          | 0     | 3       | 10    | μΑ    | V <sub>VCC3ref</sub> = 5 V                                                                                                                                     | P_8.6.2  |
|                                                                                                             | $I_{ m VCC3shunt}$        | 0     | 3       | 10    | μΑ    | $V_{\text{VCC3shunt}} = V_{\text{S}}$                                                                                                                          | P_8.6.3  |
| Output Current Shunt<br>Voltage Threshold                                                                   | $V_{ m shunt\_threshold}$ | 180   | 245     | 310   | mV    | 1)                                                                                                                                                             | P_8.6.6  |
| Current increase regulation reaction time                                                                   | $t_{ m rlinc}$            | _     | -       | 5     | μs    | $^{4)}V_{\rm CC3}$ = 6 V to 0 V;<br>$I_{\rm CC3base}$ = 20 mA <b>Figure 21</b>                                                                                 | P_8.6.7  |
| Current decrease regulation reaction time                                                                   | $t_{\sf rldec}$           | _     | _       | 5     | μs    | $^{4)}V_{\rm CC3}$ = 0 V to 6 V; $I_{\rm CC3base}$ = 20 mA <b>Figure 21</b>                                                                                    | P_8.6.8  |
| Leakage current of VCC3base when VCC3 disabled                                                              | $I_{ m VCC3base\_lk}$     | _     | _       | 5     | μΑ    | $V_{\text{CC3base}} = V_{\text{S}};$ $T_{\text{j}} = 25^{\circ}\text{C}$                                                                                       | P_8.6.9  |
| Leakage current of $V_{\rm CC3shunt}$ when VCC3 disabled                                                    | $I_{ m VCC3shunt\_lk}$    | _     | _       | 5     | μΑ    | $V_{\text{CC3shunt}} = V_{\text{S}};$ $T_{\text{j}} = 25^{\circ}\text{C}$                                                                                      | P_8.6.11 |
| Base to emitter resistor                                                                                    | $R_{BE}$                  | 120   | 150     | 185   | kΩ    | $V_{\rm CC3} = {\sf OFF};$                                                                                                                                     | P_8.6.12 |
| Active Peak Threshold VCC3<br>(Transition threshold<br>between low-power and high-<br>power mode regulator) | $I_{ m VCC3base,lpeak,r}$ | -     | 50      | 65    | μΑ    | $^{4)}$ Drive current $I_{\rm VCC3base}$ ; $I_{\rm VCC3base}$ rising $V_{\rm S}$ =13.5V; $-40^{\circ}$ C < $T_{\rm j}$ < 150 $^{\circ}$ C                      | P_8.6.33 |
| Active Peak Threshold VCC3<br>(Transition threshold<br>between high-power and low-<br>power mode regulator) | $I_{ m VCC3base,lpeak,f}$ | 15    | 30      | _     | μА    | $^{4)}$ Drive current $I_{\rm VCC3base}$ ; $I_{\rm VCC3base}$ falling $V_{\rm S}$ =13.5V; $-40^{\circ}$ C < $T_{\rm j}$ < 150 $^{\circ}$ C                     | P_8.6.34 |
| Parameters dependent on the                                                                                 | he Test Set-up            | (with | externa | PNP d | evice | MJD-253)                                                                                                                                                       |          |
| External Regulator Output<br>Voltage (VCC3 = 5.0V)                                                          | V <sub>CC3.out1</sub>     | 4.9   | 5       | 5.1   | V     | <sup>2)</sup> SBC Normal Mode;<br>load sharing configuration<br>with 470 m $\Omega$ shunt<br>resistor;<br>10 μA < $I_{\rm VCC1}$ + $I_{\rm VCC3}$<br>< 300 mA; | P_8.6.13 |
| External Regulator Output<br>Voltage<br>(VCC3 = 5.0V)                                                       | V <sub>CC3,out2</sub>     | 4.9   | 5       | 5.1   | V     | $^{2)}$ SBC Normal Mode;<br>stand-alone configuration<br>10 mA < $I_{\rm VCC3}$ < 300 mA;                                                                      | P_8.6.14 |



Table 14 Electrical Characteristics (cont'd)

| Parameter                                             | Symbol                     |                | Values      | 5           | Unit | Note / Test Condition                                                                                                                                                 | Number   |
|-------------------------------------------------------|----------------------------|----------------|-------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                       |                            | Min. Typ. Max. |             |             |      |                                                                                                                                                                       |          |
| External Regulator Output<br>Voltage<br>(VCC3 = 5.0V) | V <sub>CC3,out3</sub>      | 4.8            | 5           | 5.2         | V    | <sup>2)</sup> SBC Stop-, Sleep Mode;<br>Stand-alone configuration<br>10μA < $I_{\rm VCC3}$ < $I_{\rm VCC3\_peak,r}$ <sup>3)</sup>                                     | P_8.6.15 |
| External Regulator Output<br>Voltage<br>(VCC3 = 3.3V) | V <sub>CC3,out4</sub>      | 3.23           | 3.3V        | 3.37        | V    | $^{2)}$ SBC Normal Mode;<br>stand-alone configuration<br>10 mA < $I_{VCC3}$ < 300 mA;                                                                                 | P_8.6.22 |
| External Regulator Output<br>Voltage<br>(VCC3 = 3.3V) | $V_{ m CC3,out5}$          | 3.15           | 3.3V        | 3.45        | V    | $^{2)}$ SBC Stop-, Sleep Mode;<br>Stand-alone configuration<br>10μA < $I_{\rm VCC3}$ < $I_{\rm VCC3\_peak,r}^{3)}$                                                    | P_8.6.23 |
| Load Sharing Ratio ICC1 : ICC3                        | Ratio <sub>LS_1,VCC3</sub> | 1 :<br>1.35    | 1 :<br>1.9  | 1 :<br>2.45 | _    | $^{4)5)}$ 6.0V < $V_{\rm S}$ < 28V;<br>SBC Normal Mode;<br>LS ratio for a 470 m $\Omega$<br>shunt resistor and total<br>load current of 300mA                         | P_8.6.16 |
| Load Sharing Ratio<br>ICC1 : ICC3                     | Ratio <sub>LS_2,VCC3</sub> | 1 :<br>0.67    | 1 :<br>0.95 | 1 :<br>1.23 | _    | $^{4)5)}$ 6.0V < $V_{\rm S}$ < 28V;<br>SBC Normal Mode;<br>LS ratio for a 1 $\Omega$ shunt<br>resistor and total load<br>current of 300mA                             | P_8.6.20 |
| Load Sharing Ratio<br>ICC1 : ICC3                     | Ratio <sub>LS_3,VCC3</sub> | 1 :<br>1.50    | 1 :<br>1.95 | 1 :<br>2.40 | _    | $^{4)5)}$ $T_{\rm j}$ = 150°C;<br>8.0V < $V_{\rm S}$ < 18V;<br>SBC Normal Mode;<br>LS ratio for a 470 m $\Omega$<br>shunt resistor and total<br>load current of 300mA | P_8.6.27 |
| Load Sharing Ratio<br>ICC1 : ICC3                     | Ratio <sub>LS_4,VCC3</sub> | 1:<br>0.75     | 1 :<br>0.98 | 1:          | _    | $^{4)5)}$ $T_{\rm j}$ = 150°C;<br>8.0V < $V_{\rm S}$ < 18V;<br>SBC Normal Mode;<br>LS ratio for a 1 $\Omega$ shunt<br>resistor and total load<br>current of 300mA     | P_8.6.28 |

<sup>1)</sup> Threshold at which the current limitation starts to operate. This threshold is only active when VCC3 is configured for standalone configuration.

<sup>2)</sup> Tolerance includes load regulation and line regulation.

<sup>3)</sup> I<sub>VCC3\_peak</sub> refers to the load current out of the collector of the external PNP device. This value can be calculated by multiplying the VCC3base active peak threshold (I<sub>VCC3base,lpeak</sub>) with the current gain of the PNP

<sup>4)</sup> Not subject to production test, specified by design.

<sup>5)</sup> a) Ratio will change depending on the chosen shunt resistor which value is correlating to the maximum power dissipation of the PNP pass device. See Chapter 8.4 for the ratio calculation. The ratio will also change at low-drop operation. For supply voltages of 5.5V < VS < 6V the accuracy applies only for a total load current of 250mA. The load sharing ratio in SBC Stop Mode has +/-10% wider limits than specified.</p>

b) The output voltage precision in load sharing in SBC Stop Mode is according to VCC1 +/-4% or better for loads up to 20mA and +/-2% with loads greater than 20mA.

In SBC Normal the +/-2% precision for 5V/3.3V tolerance is valid regardless of the applied load.



Note: At  $T_j > 125$ °C, the power transistor leakage could be increased, which has to be added to the quiescent current of the application independently if the regulator is turned on/off. To prevent an over-voltage condition at no load due to this increased leakage, an internal clamping structure will automatically turn on at typ. 200mV above the upper limit of the programmed output voltage.

Note: There is no thermal protection available for the external PNP transistor. Therefore, the application must be designed to avoid overheating of the PNP via the shunt current limitation in stand alone configuration and by selecting the proper ICC1/ICC3 ratio in load-sharing configuration.

Note: In SBC Stop Mode, the same output voltage tolerance applies as in SBC Normal Mode when  $I_{VCC3}$  has exceeded the selected active peak threshold ( $I_{VCC3base,lpeak}$ ) but with increased current consumption.



Timing diagram for regulator reaction time "current increase regulation reaction time" and "current decrease regulation reaction time"



Figure 21 Regulator Reaction Time

# Typical Load Sharing Characteristics using the BCP52-16 PNP transistor and a 1 $\Omega$ shunt resistor



Figure 22 Load Sharing Ratio ICC1: ICC3 vs. the total load current



Figure 23 Load Sharing Behavior of ICC1 vs. the total load current



# 9 High-Side Switch

# 9.1 Block Description



Figure 24 High-Side Module Block Diagram

#### **Features**

- Dedicated supply pin VSHS for high-side outputs
- Over voltage and under voltage switch off configurable via SPI
- Overcurrent detection and switch off
- Open load detection in ON-state
- PWM capability with internal timer configurable via SPI
- Switch recovery after removal of OV or UV condition configurable via SPI

### 9.2 Functional Description

The High-Side switches can be used for control of LEDs, as supply for the wake inputs and for other loads. The High-Side outputs can be controlled either directly via SPI by (HS\_CTRL1, HS\_CTRL2), by the integrated timers or by the integrated PWM generators.

The high-side outputs are supplied by a dedicated supply pin VSHS (different to VS). The topology supports improved cranking condition behavior.

The configuration of the High-Side (Permanent On, PWM, cyclic sense, etc.) drivers must be done in SBC Normal Mode. The configuration is taken over in SBC Stop- or SBC Sleep Mode and cannot be modified. When entering SBC Restart Mode or SBC Fail-Safe Mode the HSx outputs are disabled.



# 9.2.1 Over and Under Voltage Switch Off

All HS drivers in on-state are switched off in case of over voltage on VSHS ( $V_{SHS,OVD}$ ). If the voltage drops below the over voltage threshold the HS drivers are activated again. The feature can be disabled by setting the SPI bit HS\_OV\_SD\_EN.

The HS drivers are switched off in case of under voltage on VSHS ( $V_{SHS,UVD}$ ). If the voltage rises above the under voltage threshold the HS drivers are activated again. The feature can be disabled by setting the SPI bit  $HS_UV_SD_EN$ .

So after release of under voltage or over voltage condition the HS switch goes back to programmed state in which it was configured via SPI. This behavior is only valid if the bit **HS\_OV\_UV\_REC** is set to '1'. Otherwise the switches will stay off and the respective SPI control bits are cleared are cleared.

The over voltage and under voltage is signaled in the bits VSHS\_OV and VSHS\_UV, no other error bits are set.

#### 9.2.2 Over Current Detection and Switch Off

If the load current exceeds the over current shutdown threshold for a time longer then the over current shutdown filter time the output is switched off.

The over current condition and the switch off is signaled with the respective HSx\_OC\_OT bit in the register HS\_OC\_OT\_STAT. The HSx configuration is then reset to 000 by the SBC. To activate the High-Side again the HSx configuration has to be set to ON (001) or be programmed to a timer function. It is recommended to clear the over current bit before activation the High-Side switch, as the bits are not cleared automatically by the SBC.

### 9.2.3 Open Load Detection

Open load detection on the High-Side outputs is done during on state of the output. If the current in the activated output falls below then Open Load Detection current, the open load is detected and signaled via the respective bit HS1\_OL, HS2\_OL, HS3\_OL, or HS4\_OL in the register **HS\_OL\_STAT**. The High-Side output stays activated. If the open load condition disappears the Open Load bit in the SPI can be cleared. The bits are not cleared automatically by the SBC.

# 9.2.4 HSx Operation in Different SBC Modes

- During SBC Stop and SBC Sleep Mode the HSx outputs can be used for the cyclic sense feature. The open-load detection, over current shut down as well as over voltage and under voltage shutdown are available. The over current shutdown protection feature may influence the wake-up behavior<sup>1)</sup>.
- the HSx output can also be enabled for SBC Stop and SBC Sleep Mode as well as controlled by the PWMx generator. The HSx outputs must be configured in SBC Normal Mode before entering a low-power mode.
- The HSx outputs are switched off during SBC Restart or SBC Fail-Safe Mode. They can be enabled via SPI if the failure condition is removed.

Data Sheet 60 Rev. 1.1, 2014-09-26

<sup>1)</sup> For the wake feature, the forced over current shut down case must be considered in the user software for all SBC Modes, i.e. due to disabled HSx switches a level change might not be detected anymore at WKx pins.



#### 9.2.5 PWM and Timer Function

Two 8-bit PWM generators are dedicated to generate a PWM signal on the HS outputs, e.g. for brightness adjustment or compensation of supply voltage fluctuation. The PWM generators are mapped to the dedicated HS outputs, and the duty cycle can be independently configured with a 8bit resolution via SPI (PWM1\_CTRL, PWM2\_CTRL). Two different frequencies (200Hz, 400Hz) can be selected independently for every PWM generator in the register PWM\_FREQ\_CTRL.

#### **PWM Assignment and Configuration:**

- Configure duty cycle and frequency for respective PWM generator in PWM1\_CTRL/PWM2\_CTRL and PWM\_FREQ\_CTRL
- Assign PWM generator to respective HS switch(es) in HSx CTRL
- The PWM generation will start right after the HSx is assigned to the PWM generator (HS\_CTRL1, HS\_CTRL2)

#### Assignment options of HS1... HS4

- Timer 1
- Timer 2
- PWM 1
- PWM 2

Note: The min. On-time during PWM is limited by the actual Ton and Toff time of the respective HS switch, e.g. the PWM setting '0000 0001' could not be realized.

In addition, the minimum PWM setting for reliable detection of over-current and open-load measurement is 4 digits for a period of 400Hz and 2 digits for a period of 200Hz

Data Sheet 61 Rev. 1.1, 2014-09-26



### 9.3 Electrical Characteristics

### **Table 15 Target Specifications**

 $V_{\rm S}$  = 5.5 V to 28 V;  $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                   | Symbol                   |      | Values | S    | Unit | Note /<br>Test Condition                                            | Number   |
|---------------------------------------------|--------------------------|------|--------|------|------|---------------------------------------------------------------------|----------|
|                                             |                          | Min. | Тур.   | Max. |      |                                                                     |          |
| Output HS1, HS2, HS3, HS4                   |                          | ·    | ·      | ·    | ·    |                                                                     |          |
| Static Drain-Source ON<br>Resistance HS1HS4 | R <sub>ON,HS25</sub>     | _    | 7      | _    | Ω    | $I_{ds} = 60 \text{mA},$<br>$T_{j} < 25 ^{\circ} \text{C}$          | P_9.3.1  |
| Static Drain-Source ON<br>Resistance HS1HS4 | R <sub>ON,HS150</sub>    | _    | 11.5   | 16   | Ω    | $I_{ds} = 60 \text{mA},$<br>$T_{i} < 150 ^{\circ} \text{C}$         | P_9.3.2  |
| Leakage Current HSx / per<br>channel        | $I_{\rm leak,HS}$        | -    | -      | 2    | μА   | <sup>1)</sup> 0 V < VHSx<br>< VSHS;<br>Tj < 85°C                    | P_9.3.11 |
| Output Slew Rate (rising)                   | $SR_{\rm raise,HS}$      | 0.8  | -      | 2.5  | V/µs | $V_{\rm SHS} = 6 \text{ to } 18V$<br>$R_{\rm L} = 220\Omega$        | P_9.3.3  |
| Output Slew Rate (falling)                  | $SR_{fall,HS}$           | -2.5 | _      | -0.8 | V/µs | $V_{\rm SHS} = 6 \text{ to } 18V$<br>$R_{\rm L} = 220\Omega$        | P_9.3.4  |
| Switch-on time HSx                          | t <sub>ON,HS</sub>       | 3    | -      | 30   | μѕ   | CSN = HIGH to $0.8*VSHS$ ; $R_L = 220\Omega$ ; $V_{SHS} = 6$ to 18V | P_9.3.5  |
| Switch-off time HSx                         | t <sub>OFF,HS</sub>      | 3    | _      | 30   | μѕ   | CSN = HIGH to $0.2*VSHS$ ; $R_L = 220\Omega$ ; $V_{SHS} = 6$ to 18V | P_9.3.6  |
| Short Circuit Shutdown<br>Current           | $I_{\rm SD,HS}$          | 150  | 245    | 300  | mA   | $V_{\rm SHS}$ = 6 to 20V, hysteresis included                       | P_9.3.7  |
| Short Circuit Shutdown Filter Time          | $t_{\rm SD,HS}$          |      | 16     |      | μs   | 2), 3)                                                              | P_9.3.8  |
| Open Load Detection Current                 | $I_{OL,HS}$              | 0.4  | _      | 3    | mA   | hysteresis included                                                 | P_9.3.9  |
| Open Load Detection<br>hysteresis           | $I_{\mathrm{OL,HS,hys}}$ | -    | 0.45   | _    | mA   | 1)                                                                  | P_9.3.14 |
| Open Load Detection Filter<br>Time          | $t_{OL,HS}$              | -    | 64     | _    | μs   | 2), 3)                                                              | P_9.3.10 |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup> Not subject to production test, tolerance defined by internal oscillator tolerance.

<sup>3)</sup> The minimum PWM setting for reliable detection of over current and open load measurement is 5 digits for a period of 200Hz and 3 digits for a period of 150Hz.

# 10 High Speed CAN Transceiver

# 10.1 Block Description



Figure 25 Functional Block Diagram

### 10.2 Functional Description

The Controller Area Network (CAN) transceiver part of the SBC provides high-speed (HS) differential mode data transmission (up to 2 Mbaud) and reception in automotive and industrial applications. It works as an interface between the CAN protocol controller and the physical bus lines compatible to ISO/DIS 11898-2, 11898-5 and SAE J2284.

The CAN transceiver offers low power modes to reduce current consumption. This supports networks with partially powered down nodes. To support software diagnostic functions, a CAN Receive-only Mode is implemented.

It is designed to provide excellent passive behavior when the transceiver is switched off (mixed networks, clamp15/30 applications).

A wake-up from the CAN wake capable mode is possible via a message on the bus. Thus, the microcontroller can be powered down or idled and will be woken up by the CAN bus activities.

The CAN transceiver is designed to withstand the severe conditions of automotive applications and to support 12 V applications.

The different transceiver modes can be controlled via the SPI CAN bits.



Figure 26 shows the possible transceiver mode transitions when changing the SBC mode.



Figure 26 CAN Mode Control Diagram

### **CAN FD Support**

CAN FD stands for 'CAN with Flexible Data Rate'. It is based on the well established CAN protocol as specified in ISO 11898-1. CAN FD still uses the CAN bus arbitration method. The benefit is that the bit rate can be increased by switching to a shorter bit time at the end of the arbitration process and then to return to the longer bit time at the CRC delimiter, before the receivers transmit their acknowledge bits. See also **Figure 27**.

In addition, the effective data rate is increased by allowing longer data fields. CAN FD allows the transmission of up to 64 data bytes compared to the 8 data bytes from the standard CAN.



Figure 27 Bite Rate Increase with CAN FD vs. Standard CAN

Not only the physical layer must support CAN FD but also the CAN controller. In case the CAN controller is not able to support CAN FD then the respective CAN node must at least tolerate CAN FD communication. This CAN FD tolerant mode is realized in the physical layer in combination with CAN Partial Networking. The TLE926x-3QX variants of this family also support the CAN FD tolerant mode.



#### 10.2.1 CAN OFF Mode

The CAN OFF Mode is the default mode after power-up of the SBC. It is available in all SBC Modes and is intended to completely stop CAN activities or when CAN communication is not needed. The CANH/L bus interface acts as a high impedance input with a very small leakage current. In CAN OFF Mode, a wake-up event on the bus will be ignored.

#### 10.2.2 CAN Normal Mode

The CAN Transceiver is enabled via SPI in SBC Normal Mode. CAN Normal Mode is designed for normal data transmission/reception within the HS-CAN network. The Mode is available in SBC Normal Mode and in SBC Stop Mode. The bus biasing is set to VCAN/2.

#### **Transmission**

The signal from the microcontroller is applied to the TXDCAN input of the SBC. The bus driver switches the CANH/L output stages to transfer this input signal to the CAN bus lines.

#### **Enabling sequence**

The CAN transceiver requires an enabling time  $t_{CAN,EN}$  before a message can be sent on the bus. This means that the TXDCAN signal can only be pulled LOW after the enabling time. If this is not ensured, then the TXDCAN needs to be set back to HIGH (=recessive) until the enabling time is completed.

Only the next dominant bit will be transmitted on the bus.

Figure 28 shows different scenarios and explanations for CAN enabling.



Figure 28 CAN Transceiver Enabling Sequence

#### **Reduced Electromagnetic Emission**

To reduce electromagnetic emissions (EME), the bus driver controls CANH/L slopes symmetrically.

## Reception

Analog CAN bus signals are converted into digital signals at RXD via the differential input receiver.



# 10.2.3 CAN Receive Only Mode

In CAN Receive Only Mode (RXD only), the driver stage is de-activated but reception is still operational. This mode is accessible by an SPI command in Normal Mode and in Stop Mode. The bus biasing is set to VCAN/2.

# 10.2.4 CAN Wake Capable Mode

This mode can be used in SBC Stop, Sleep, Restart and Normal Mode and it is used to monitor bus activities. It is automatically accessed in SBC Fail-Safe Mode. Both bus pins CANH/L are connected to GND via the input resistors.

A wake-up signal on the bus results in a change of behavior of the SBC, as described in **Table 16**. The pins CANH/L are terminated to typ. 2.5V through the input resistors. As a wake-up signalization to the microcontroller, the RXD\_CAN pin is set LOW and will stay LOW until the CAN transceiver is changed to any other mode. After a wake-up event, the transceiver can be switched to CAN Normal Mode for communication via SPI.

As shown in **Figure 29**, a wake-up pattern is signaled on the bus by two consecutive dominant bus levels for at least  $t_{Wake1}$  (filter time  $t > t_{Wake1}$ ), each separated by a recessive bus level of less than  $t_{Wake2}$ .



Figure 29 WUP detection following the definition in ISO 11898-5



#### Rearming the Transceiver for Wake Capability

After a BUS wake-up event, the transceiver is woken. However, the **CAN** transceiver mode bits will still show wake capable (='01') so that the RXD signal will be pulled low. There are two possibilities how the CAN transceiver's wake capable mode is enabled again after a wake event:

- The CAN transceiver mode must be toggled, i.e. switched from Wake Capable Mode to CAN Normal Mode,
   CAN Receive Only Mode or CAN Off, before switching to CAN Wake Capable Mode again.
- Rearming is done automatically when the SBC is changed to SBC Stop, SBC Sleep, or SBC Fail-Safe Mode to ensure wake-up capability.

Note: It is not necessary to clear the CAN wake-up bit CAN\_WU to become wake capable again. It is sufficient to toggle the CAN mode.

Note: The CAN module is supplied by an internal voltage when in CAN Wake Capable Mode, i.e. the module must not be supplied through the VCAN pin during this time. Before changing the CAN Mode to Normal Mode, the supply of VCAN has to be activated first.

#### Wake-Up in SBC Stop and Normal Mode

In SBC Stop Mode, if a wake-up is detected, it is always signaled by the INT output and in the WK\_STAT\_1 SPI register. It is also signaled by RXDCAN pulled to low. The same applies for the SBC Normal Mode. The microcontroller should set the device from SBC Stop Mode to SBC Normal Mode, there is no automatic transition to Normal Mode.

For functional safety reasons, the watchdog will be automatically enabled in SBC Stop Mode after a Bus wake event in case it was disabled before (if bit **WD\_EN\_WK\_BUS** was configured to HIGH before).

#### Wake-Up in SBC Sleep Mode

Wake-up is possible via a CAN message (filter time  $t > t_{Wake1}$ ). The wake-up automatically transfers the SBC into the SBC Restart Mode and from there to Normal Mode the corresponding RXD pin in set to LOW. The microcontroller is able to detect the low signal on RXD and to read the wake source out of the WK\_STAT\_1 register via SPI. No interrupt is generated when coming out of Sleep Mode. The microcontroller can now for example switch the CAN transceiver into CAN Normal Mode via SPI to start communication.

Table 16 Action due to CAN Bus Wake-Up

| SBC Mode       | SBC Mode after Wake | VCC1       | INT  | RXD |
|----------------|---------------------|------------|------|-----|
| Normal Mode    | Normal Mode         | ON         | LOW  | LOW |
| Stop Mode      | Stop Mode           | ON         | LOW  | LOW |
| Sleep Mode     | Restart Mode        | Ramping Up | HIGH | LOW |
| Restart Mode   | Restart Mode        | ON         | HIGH | LOW |
| Fail-Safe Mode | Restart Mode        | Ramping up | HIGH | LOW |

Data Sheet 67 Rev. 1.1, 2014-09-26



#### 10.2.5 TXD Time-out Feature

If the TXD signal is dominant for a time  $t > t_{\text{TXD\_CAN\_TO}}$ , in CAN Normal Mode, the TXD time-out function deactivates the transmission of the signal at the bus. This is implemented to prevent the bus from being blocked permanently due to an error. The transmitter is disabled and the transceiver is switched to Receive Only Mode. The failure is stored in the SPI flag **CAN\_FAIL**. The CAN transmitter stage is activated again after the dominant time-out condition is removed and the transceiver is automatically switched back to CAN Normal Mode. The transceiver configuration stays unchanged.

### 10.2.6 Bus Dominant Clamping

If the HS CAN bus signal is dominant for a time  $t > t_{\text{BUS\_CAN\_TO}}$ , regardless of the CAN transceiver mode a bus dominant clamping is detected and the SPI bit **CAN\_FAIL** is set. The transceiver configuration stays unchanged.

### 10.2.7 Under Voltage Detection

The voltage at the CAN supply pin is monitored in CAN Normal Mode only. In case of VCAN under voltage a signalization via SPI bit VCAN\_UV is triggered and the SBC disables the transmitter stage. If the CAN supply reaches a higher level than the under voltage detection threshold (VCAN > VCAN\_UV), the transceiver is automatically switched back to CAN Normal Mode. The transceiver configuration stays unchanged.



# 10.3 Electrical Characteristics

#### **Table 17 Electrical Characteristics**

| Parameter                                                                 | Symbol                | Values |      |      | Unit | Note /                                                                                                                                                                                           | Number    |
|---------------------------------------------------------------------------|-----------------------|--------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                                                                           |                       | Min.   | Тур. | Max. |      | Test Condition                                                                                                                                                                                   |           |
| CAN Bus Receiver                                                          |                       |        |      |      |      |                                                                                                                                                                                                  |           |
| Differential Receiver<br>Threshold Voltage,<br>recessive to dominant edge | $V_{ m diff,rd\_N}$   | _      | 0.80 | 0.90 | V    | $\begin{split} V_{\text{diff}} &= V_{\text{CANH}} - \\ V_{\text{CANL}}; \\ -12 \text{V} &\leq V_{\text{CM}}(\text{CAN}) \\ &\leq +12 \text{ V}; \\ \text{CAN Normal} \\ \text{Mode} \end{split}$ | P_10.3.2  |
| Differential Receiver<br>Threshold Voltage,<br>dominant to recessive edge | $V_{ m diff,dr\_N}$   | 0.50   | 0.60 | _    | V    | $\begin{split} V_{\text{diff}} &= V_{\text{CANH}} - \\ V_{\text{CANL}}; \\ -12 \text{V} &\leq V_{\text{CM}}(\text{CAN}) \\ &\leq +12 \text{ V}; \\ \text{CAN Normal} \\ \text{Mode} \end{split}$ | P_10.3.3  |
| Common Mode Range                                                         | CMR                   | -12    | _    | 12   | V    | 1)                                                                                                                                                                                               | P_10.3.4  |
| CANH, CANL Input<br>Resistance                                            | $R_{in}$              | 20     | 40   | 50   | kΩ   | CAN Normal /<br>Wake capable<br>Mode;<br>Recessive state                                                                                                                                         | P_10.3.6  |
| Differential Input Resistance                                             | $R_{diff}$            | 40     | 80   | 100  | kΩ   | CAN Normal /<br>Wake capable<br>Mode;<br>Recessive state                                                                                                                                         | P_10.3.7  |
| Input Resistance Deviation between CANH and CANL                          | $\Delta R_{\rm i}$    | -3     | _    | 3    | %    | <sup>1)</sup> Recessive state                                                                                                                                                                    | P_10.3.38 |
| Input Capacitance CANH,<br>CANL versus GND                                | $C_{in}$              | _      | 20   | 40   | pF   | <sup>1)</sup> VTXD = 5V                                                                                                                                                                          | P_10.3.39 |
| Differential Input Capacitance                                            | $C_{diff}$            | _      | 10   | 20   | pF   | <sup>1)</sup> VTXD = 5V                                                                                                                                                                          | P_10.3.40 |
| Wake-up Receiver<br>Threshold Voltage,<br>recessive to dominant edge      | $V_{ m diff, rd\_W}$  | _      | 0.8  | 1.15 | V    | $-12V \le V_{\rm CM}({\rm CAN})$<br>$\le +12 \ {\rm V};$<br>${\rm CAN} \ {\rm Wake}$<br>${\rm Capable} \ {\rm Mode}$                                                                             | P_10.3.8  |
| Wake-up Receiver<br>Threshold Voltage,<br>dominant to recessive edge      | $V_{ m diff,\ dr\_W}$ | 0.4    | 0.7  | _    | V    | $-12V \le V_{\rm CM}({\rm CAN})$<br>$\le +12 \ {\rm V};$<br>${\rm CAN} \ {\rm Wake}$<br>${\rm Capable} \ {\rm Mode}$                                                                             | P_10.3.9  |



### Table 17 Electrical Characteristics (cont'd)

| Parameter                                                                                                             | Symbol                 | Values |      |      | Unit | Note /                                                                                                                                                                                           | Number    |
|-----------------------------------------------------------------------------------------------------------------------|------------------------|--------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                                                                                                                       |                        | Min.   | Тур. | Max. |      | Test Condition                                                                                                                                                                                   |           |
| CAN Bus Transmitter                                                                                                   |                        |        |      |      |      |                                                                                                                                                                                                  |           |
| CANH/CANL Recessive Output Voltage (CAN Normal Mode)                                                                  | V <sub>CANL/H_NM</sub> | 2.0    | _    | 3.0  | V    | CAN Normal Mode; $V_{\text{TXD}} = V_{\text{CC1}}$ ; no load                                                                                                                                     | P_10.3.11 |
| CANH/CANL Recessive Output Voltage (CAN Wake Capable Mode)                                                            | V <sub>CANL/H_LP</sub> | -0.1   | _    | 0.1  | V    | CAN Wake Capable Mode; $V_{\rm TXD} = V_{\rm CC1}$ ; no load                                                                                                                                     | P_10.3.43 |
| CANH, CANL Recessive Output Voltage Difference $V_{\rm diff} = V_{\rm CANH}$ - $V_{\rm CANL}$ (CAN Normal Mode)       | $V_{diff\_r\_N}$       | -500   | _    | 50   | mV   | CAN Normal Mode $V_{\text{TXD}} = V_{\text{CC1}}$ ; no load                                                                                                                                      | P_10.3.12 |
| CANH, CANL Recessive Output Voltage Difference $V_{\rm diff} = V_{\rm CANH}$ - $V_{\rm CANL}$ (CAN Wake Capable Mode) | $V_{diff\_r\_W}$       | -500   | _    | 50   | mV   | CAN Wake Capable Mode; $V_{\rm TXD} = V_{\rm CC1}$ ; no load                                                                                                                                     | P_10.3.41 |
| CANL Dominant Output<br>Voltage                                                                                       | $V_{CANL}$             | 0.5    | _    | 2.25 | V    | CAN Normal Mode; $V_{\text{TXD}} = 0 \text{ V};$ $V_{\text{CAN}} = 5 \text{ V};$ $50\Omega \le R_{\text{L}} \le 65\Omega$                                                                        | P_10.3.13 |
| CANH Dominant Output<br>Voltage                                                                                       | $V_{CANH}$             | 2.75   | _    | 4.5  | V    | CAN Normal Mode; $V_{\text{TXD}} = 0 \text{ V};$ $V_{\text{CAN}} = 5 \text{ V};$ $50\Omega \le R_{\text{L}} \le 65\Omega$                                                                        | P_10.3.14 |
| CANH, CANL Dominant Output Voltage Difference $V_{\rm diff}$ = $V_{\rm CANH}$ - $V_{\rm CANL}$                        | $V_{ m diff\_d\_N}$    | 1.5    | _    | 3.0  | V    | CAN Normal Mode; $V_{\text{TXD}} = 0 \text{ V};$ $V_{\text{CAN}} = 5 \text{ V};$ $50\Omega \le R_{\text{L}} \le 65\Omega$                                                                        | P_10.3.16 |
| Driver Symmetry $V_{\text{SYM}} = V_{\text{CANH}} + V_{\text{CANL}}$                                                  | $V_{SYM}$              | 4.5    | _    | 5.5  | V    | <sup>2)</sup> CAN Normal<br>Mode;<br>$V_{\text{TXD}} = 0 \text{ V / 5 V};$<br>$V_{\text{CAN}} = 5 \text{ V};$<br>$C_{\text{SPLIT}} = 4.7 \text{nF};$<br>$50\Omega \le R_{\text{L}} \le 60\Omega$ | P_10.3.42 |
| CANH Short Circuit Current                                                                                            | $I_{CANHsc}$           | -100   | -80  | -50  | mA   | CAN Normal Mode; $V_{\text{CANHshort}} = 0 \text{ V}$                                                                                                                                            | P_10.3.17 |



### Table 17 Electrical Characteristics (cont'd)

| Parameter                             | Symbol                               |                        | Values                  |                        |    | Note /                                                                                                                                                                  | Number    |
|---------------------------------------|--------------------------------------|------------------------|-------------------------|------------------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                                       |                                      | Min.                   | Тур.                    | Max.                   |    | Test Condition                                                                                                                                                          |           |
| CANL Short Circuit Current            | $I_{CANLsc}$                         | 50                     | 80                      | 100                    | mA | CAN Normal Mode $V_{\rm CANLshort}$ = 18 V                                                                                                                              | P_10.3.18 |
| Leakage Current<br>(unpowered device) | $I_{\rm CANH,lk} \\ I_{\rm CANL,lk}$ | _                      | 5                       | 7.5                    | μΑ | $\begin{split} V_{\rm S} &= V_{\rm CAN} = 0 {\rm V}; \\ 0 {\rm V} &< V_{\rm CANH,L} \le 5 {\rm V}; \\ ^{3)} R_{\rm test} &= 0 \; / \; 47 \; {\rm k} \Omega \end{split}$ | P_10.3.19 |
| Receiver Output RXD                   |                                      |                        |                         |                        |    |                                                                                                                                                                         |           |
| HIGH level Output Voltage             | $V_{RXD,H}$                          | 0.8 × V <sub>CC1</sub> | _                       | _                      | V  | CAN Normal Mode $I_{\text{RXD(CAN)}}$ = -2 mA;                                                                                                                          | P_10.3.21 |
| LOW Level Output Voltage              | $V_{RXD,L}$                          | -                      | _                       | 0.2 × V <sub>CC1</sub> | V  | CAN Normal Mode $I_{\text{RXD(CAN)}} = 2 \text{ mA};$                                                                                                                   | P_10.3.22 |
| Transmission Input TXD                |                                      |                        |                         |                        |    |                                                                                                                                                                         |           |
| HIGH Level Input Voltage<br>Threshold | $V_{TXD,H}$                          | _                      | _                       | 0.7 × V <sub>CC1</sub> | V  | CAN Normal<br>Mode<br>recessive state                                                                                                                                   | P_10.3.23 |
| LOW Level Input Voltage<br>Threshold  | $V_{TXD,L}$                          | 0.3 × V <sub>CC1</sub> | _                       | -                      | V  | CAN Normal<br>Mode<br>dominant state                                                                                                                                    | P_10.3.24 |
| TXD Input Hysteresis                  | $V_{TXD,hys}$                        | -                      | 0.12 × V <sub>CC1</sub> | _                      | mV | 1)                                                                                                                                                                      | P_10.3.25 |
| TXD Pull-up Resistance                | $R_{TXD}$                            | 20                     | 40                      | 80                     | kΩ | _                                                                                                                                                                       | P_10.3.26 |
| CAN Transceiver Enabling<br>Time      | $t_{CAN,EN}$                         | -                      | 10                      | _                      | μs | 4) CSN = HIGH to<br>first valid<br>transmitted TXD<br>dominant                                                                                                          | P_10.3.27 |
| Dynamic CAN-Transceiver               | Characteris                          | tics                   |                         |                        |    |                                                                                                                                                                         |           |
| Min. Dominant Time for Bus<br>Wake-up | t <sub>Wake1</sub>                   | 0.50                   | _                       | 3                      | μs | $-12V \le V_{\rm CM}({\rm CAN})$<br>$\le +12~{\rm V};$<br>CAN Wake<br>capable Mode                                                                                      | P_10.3.28 |
| Wake-up Time-out,<br>Recessive Bus    | t <sub>Wake2</sub>                   | 0.5                    | -                       | 10                     | ms | <sup>4)</sup> CAN Wake capable Mode                                                                                                                                     | P_10.3.29 |
| WUP Wake-up<br>Reaction Time          | t <sub>WU_WUP</sub>                  | _                      | _                       | 100                    | μs | <sup>4)5)6)</sup> Wake-up<br>reaction time after<br>a valid WUP on<br>CAN bus;                                                                                          | P_10.3.44 |



# Table 17 Electrical Characteristics (cont'd)

| Parameter                                                       | Symbol                | Values |      |      | Unit | Note /                                                                                                                                                                              | Number    |
|-----------------------------------------------------------------|-----------------------|--------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                                                                 |                       | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                                                                                                                               |           |
| Propagation Delay TXD-to-RXD LOW (recessive to dominant)        | $t_{\sf d(L),TR}$     | -      | 150  | 255  | ns   | $^{2)}$ CAN Normal Mode $C_{\rm L}$ = 100 pF; $R_{\rm L}$ = 60 Ω; $V_{\rm CAN}$ = 5 V; $C_{\rm RXD}$ = 15 pF                                                                        | P_10.3.30 |
| Propagation Delay<br>TXD-to-RXD HIGH<br>(dominant to recessive) | $t_{\sf d(H),TR}$     | _      | 150  | 255  | ns   | $^{2)}$ CAN Normal Mode $C_{\rm L}$ = 100 pF; $R_{\rm L}$ = 60 Ω; $V_{\rm CAN}$ = 5 V; $C_{\rm RXD}$ = 15 pF                                                                        | P_10.3.31 |
| Propagation Delay TXD LOW to bus dominant                       | $t_{\sf d(L),T}$      | _      | 50   | _    | ns   | CAN Normal Mode $C_{\rm L}$ = 100pF; $R_{\rm L}$ = 60 $\Omega$ ; $V_{\rm CAN}$ = 5 V;                                                                                               | P_10.3.32 |
| Propagation Delay TXD HIGH to bus recessive                     | $t_{\sf d(H),T}$      | _      | 50   | _    | ns   | CAN Normal Mode $C_{\rm L}$ = 100 pF; $R_{\rm L}$ = 60 $\Omega$ ; $V_{\rm CAN}$ = 5 V;                                                                                              | P_10.3.33 |
| Propagation Delay bus dominant to RXD LOW                       | $t_{\sf d(L),R}$      | _      | 100  | _    | ns   | CAN Normal Mode $C_{\rm L} = 100 \rm pF;$ $R_{\rm L} = 60 \ \Omega;$ $V_{\rm CAN} = 5 \ \rm V;$ $C_{\rm RXD} = 15 \ \rm pF$                                                         | P_10.3.34 |
| Propagation Delay bus recessive to RXD HIGH                     | $t_{\sf d(H),R}$      | _      | 100  | _    | ns   | CAN Normal Mode $C_{\rm L} = 100 \rm pF;$ $R_{\rm L} = 60 \ \Omega$ $V_{\rm CAN} = 5 \ \rm V;$ $C_{\rm RXD} = 15 \ \rm pF$                                                          | P_10.3.35 |
| Recessive Bit Width on RXD (CAN FD up to 2Mbps)                 | f <sub>bit(RXD)</sub> | 400    | -    | 550  | ns   | CAN Normal<br>Mode<br>$C_{\rm L}$ = 100pF;<br>$R_{\rm L}$ = 60 $\Omega$ ;<br>$V_{\rm CAN}$ = 5 V;<br>$C_{\rm RXD}$ = 15 pF;<br>$t_{\rm bit(TXD)}$ = 500ns;<br>Refer to<br>Figure 31 | P_10.3.46 |



### **High Speed CAN Transceiver**

### Table 17 Electrical Characteristics (cont'd)

 $V_{\rm S}$  = 5.5 V to 28 V;  $T_{\rm j}$  = -40 °C to +150 °C; 4.75 V <  $V_{\rm CAN}$  < 5.25 V;  $R_{\rm L}$  = 60 $\Omega$ ; CAN Normal Mode; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter              | Symbol                  | Values |      |      | Unit | Note /                   | Number    |
|------------------------|-------------------------|--------|------|------|------|--------------------------|-----------|
|                        |                         | Min.   | Тур. | Max. |      | Test Condition           |           |
| TXD Permanent Dominant | t <sub>TxD CAN TO</sub> | _      | 2    | _    | ms   | <sup>4)</sup> CAN Normal | P_10.3.36 |
| Time-out               |                         |        |      |      |      | Mode                     |           |
| BUS Permanent Dominant | t <sub>BUS CAN TO</sub> | _      | 2    | _    | ms   | <sup>4)</sup> CAN Normal | P_10.3.37 |
| Time-out               | 200_0/(                 |        |      |      |      | Mode                     |           |

- 1) Not subject to production test, specified by design.
- 2)  $f_{TXD}$  = 250 kHz rectangular signal, duty cycle = 50%;
- 3) Rtest between supply (VS / VCAN) and 0V (GND);
- 4) Not subject to production test, tolerance defined by internal oscillator tolerance;
- 5) Wake-up is signalized via INT pin activation in SBC Stop Mode and via VCC1 ramping up with wake from SBC Sleep Mode;
- 6) Time starts with end of last dominant phase of WUP;



Figure 30 Timing Diagrams for Dynamic Characteristics



# **High Speed CAN Transceiver**



Figure 31 Timing Diagrams for RXD recessive bit width definition  $t_{bit(RXD)}$ 



# 11 Wake and Voltage Monitoring Inputs

## 11.1 Block Description



Figure 32 Wake Input Block Diagram

### **Features**

- Three High-Voltage inputs with a 3V (typ.) threshold voltage
- Alternate Measurement function for high-voltage sensing via WK1 and WK2
- Wake-up capability for power saving modes
- Edge sensitive wake feature LOW to HIGH and HIGH to LOW
- · Pull-up and Pull-down current sources, configurable via SPI
- Selectable configuration for static sense or cyclic sense working with TIMER1, TIMER2
- In SBC Normal and SBC Stop Mode the level of the WK pin can be read via SPI even if the respective WK is not enabled as a wake source.



# 11.2 Functional Description

The wake input pins are edge-sensitive inputs with a switching threshold of typically 3V. This means that both transitions, HIGH to LOW and LOW to HIGH, result in a signalization by the SBC. The signalization occurs either in triggering the interrupt in SBC Normal Mode and SBC Stop Mode or by a wake up of the device in SBC Sleep and SBC Fail-Safe Mode.

Two different wake detection modes can be selected via SPI:

- Static sense: WK inputs are always active
- Cyclic sense: WK inputs are only active for a certain time period (see Chapter 5.2.1)

Two different filter times of 16µs or 64µs can be selected to avoid a parasitic wake-up due to transients or EMC disturbances in static sense configuration.

The filter time ( $t_{FWK1}$ ,  $t_{FWK2}$ ) is triggered by a level change crossing the switching threshold and a wake signal is recognized if the input level will not cross again the threshold during the selected filter time.

Figure 33 shows a typical wake-up timing and parasitic filter.



Figure 33 Wake-up Filter Timing for Static Sense

The wake-up capability for each WK pin can be enabled or disabled via SPI command in the WK\_CTRL\_2 register.

The wake source for a wake via a WKx pin can always be read in the register **WK\_STAT\_1** at the bits WK1\_WU, WK2\_WU, and WK3\_WU.

The actual voltage level of the WK pin (LOW or HIGH) can always be read in SBC Normal and SBC Stop Mode in the register **WK\_LVL\_STAT**. During Cyclic Sense, the register show the sampled levels of the respective WK pin.

If FO2...3 are configured as WK inputs in its alternative function (16µs static filter time), then the wake events will be signalled in the register **WK\_STAT\_2**.



# 11.2.1 Wake Input Configuration

To ensure a defined and stable voltage levels at the internal comparator input it is possible to configure integrated current sources via the SPI register WK\_PUPD\_CTRL. In addition, the wake detection modes (including the filter time) can be configured via the SPI register WK\_FLT\_CTRL. An example illustration for the automatic switching configuration is shown in Figure 34.

Table 18 Pull-Up / Pull-Down Resistor

| WKx_PUPD | WKx_PUPD | <b>Current Sources</b> | Note                                                                                                                               |
|----------|----------|------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| _1       | _0       |                        |                                                                                                                                    |
| 0        | 0        | no current source      | WKx input is floating if left open (default setting)                                                                               |
| 0        | 1        | pull-down              | WKx input internally pulled to GND                                                                                                 |
| 1        | 0        | pull-up                | WKx input internally pulled to internal 5V supply                                                                                  |
| 1        | 1        | Automatic switching    | If a high level is detected at the WKx input the pull-up source is activated, if low level is detected the pull down is activated. |

Note: If there is no pull-up or pull-down configured on the WK input, then the respective input should be tied to GND or VS on board to avoid unintended floating of the pin and subsequent wake events.



Figure 34 Illustration for Pull-Up / Down Current Sources with Automatic Switching Configuration

Table 19 Wake Detection Configuration and Filter Time

| WKx_FLT_1 | WKx_FLT_0 | Filter Time | Description                                                                                   |
|-----------|-----------|-------------|-----------------------------------------------------------------------------------------------|
| 0         | 0         | Config A    | static sense, 16µs filter time                                                                |
| 0         | 1         | Config B    | static sense, 64µs filter time                                                                |
| 1         | 0         | Config C    | Cyclic sense, Timer 1, 16µs filter time. Period, On-time configurable in register TIMER1_CTRL |
| 1         | 1         | Config D    | Cyclic sense, Timer 2, 16µs filter time. Period, On-time configurable in register TIMER2_CTRL |

Config A and B are intended for static sense with two different filter times.

Config C or D are intended for cyclic sense configuration. With the filter settings, the respective timer needs to be assigned to one or more HS output, which supplies an external circuit connected to the WKx pin, e.g. HS1 controlled by Timer 2 (HS1 = 010) and connected to WK3 via an switch circuitry - see also **Chapter 5.2**.



### 11.2.2 Alternate Measurement Function with WK1 and WK2

### 11.2.2.1 Block Description

This function provides the possibility to measure a voltage, e.g. the unbuffered battery voltage, with the protected WK1 HV-input. The measured voltage is routed out at WK2. It allows for example a voltage compensation for LED lighting by changing the duty cycle of the High-Side outputs. A simple voltage divider needs to be placed externally to provide the correct voltage level to the microcontroller A/D converter input.

The function is available in SBC Normal Mode and it is disabled in all other modes to allow a low-quiescent current operation. The measurement function can be used instead of the WK1 and WK2 wake and level signalling capability.

The benefits of the function is that the signal is measured by a HV-input pin and that there is no current flowing through the resistor divider during low-power modes.

The functionality is shown in a simplified application diagram in Figure 55.

### 11.2.2.2 Functional Description

This measurement function is by default disabled. In this case, WK1 and WK2 have the regular wake and voltage level signalization functionality. The switch S1 is open for this configuration (see **Figure 55**).

The measurement function can be enabled via the SPI bit WK\_MEAS.

If WK\_MEAS is set to '1', then the measurement function is enabled and switch S1 is closed in SBC Normal Mode. S1 is open in all other SBC modes. If this function the pull-up and down currents of WK1 and WK2 are disabled, and the internal WK1 and WK2 signals are gated. In addition, the settings for WK1 and WK2 in the registers WK\_PUPD\_CTRL, WK\_FLT\_CTRL and WK\_CTRL\_2 are ignored but changing these setting is not prevented. The registers WK\_STAT\_1 and WK\_LVL\_STAT are not updated with respect to the inputs WK1 and WK2. However, if only WK1 or WK2 are set as wake sources and a SBC Sleep Mode command is set, then the SPI\_FAIL flag will be set and the SBC will be changed into SBC Restart Mode (see Chapter 5.1 also for wake capability of WK1 and WK2).

Table 20 Differences between Normal WK Function and Measurement Function

| Affected Settings/Modules for WK1 and WK2 Inputs | WK_MEAS = 0                                                                             | WK_MEAS = 1                                                                                                                                                                                               |
|--------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S1 configuration                                 | 'open'                                                                                  | 'closed' in SBC Normal Mode,<br>'open' in all other SBC Modes                                                                                                                                             |
| Internal WK1 & WK2 signal processing             | Default wake and level signaling function, WK_STAT_1, WK_STAT_2 are updated accordingly | 'WK12 inputs are gated internally, WK_STAT_1, WK_STAT_2 are not updated                                                                                                                                   |
| WK1_EN, WK2_EN                                   | Wake-up via WK1 and WK2 possible if bits are set                                        | setting the bits is ignored and not prevented. If only WK1_EN, WK2_EN are set while trying to go to SBC Sleep Mode, then the SPI_FAIL flag will be set and the SBC will be changed into SBC Restart Mode. |
| WK_PUPD_CTRL                                     | normal configuration is possible                                                        | no pull-up or pull-down enabled                                                                                                                                                                           |
| WK_FLT_CTRL                                      | normal configuration is possible                                                        | setting the bits is ignored and not prevented                                                                                                                                                             |

Note: There is a diode in series to the switch S1 (not shown in the **Figure 55**), which will influence the temperature behavior of the switch.

Data Sheet 78 Rev. 1.1, 2014-09-26



## 11.3 Electrical Characteristics

### **Table 21 Electrical Characteristics**

| Parameter                               | Symbol             | ymbol Values Min. Typ. Max. |      | S   | Unit | Note / Test Condition                                                                                                                                                                                    | Number    |
|-----------------------------------------|--------------------|-----------------------------|------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                                         |                    |                             |      |     |      |                                                                                                                                                                                                          |           |
| WK1WK3 Input Pin C                      | haracteris         | tics                        |      |     |      | 1                                                                                                                                                                                                        |           |
| Wake-up/monitoring<br>threshold voltage | $V_{ m WKth}$      | 2                           | 3    | 4   | V    | without external serial resistor $R_{\rm S}$ (with $R_{\rm S}$ : $\Delta V = I_{\rm PD/PU} * R_{\rm S}$ ); hysteresis included                                                                           | P_12.3.1  |
| Threshold hysteresis                    | $V_{ m WKNth,hys}$ | 0.1                         | -    | 0.7 | V    | without external serial resistor $R_{\rm S}$ (with $R_{\rm S}$ : $\Delta V = I_{\rm PD/PU} * R_{\rm S}$ );                                                                                               | P_12.3.2  |
| WK pin Pull-up Current                  | $I_{PU\_WK}$       | -20                         | -10  | -3  | μΑ   | $V_{\rm WK\_IN}$ = 4V                                                                                                                                                                                    | P_12.3.3  |
| WK pin Pull-down<br>Current             | $I_{PD\_WK}$       | 3                           | 10   | 20  | μΑ   | $V_{\mathrm{WK\_IN}}$ = 2V                                                                                                                                                                               | P_12.3.4  |
| Input leakage current                   | $I_{LK,I}$         | -2                          |      | 2   | μA   | 0 V < V <sub>WK_IN</sub> < 40V                                                                                                                                                                           | P_12.3.5  |
| Drop Voltage across S1 switch           | $V_{Drop,S1}$      | _                           | 1000 | -   | mV   | <sup>1)</sup> Drop Voltage<br>between WK1 and<br>WK2 when enabled for<br>voltage measurement;<br>$I_{\text{WK1}} = 500 \mu\text{A};$<br>$T_{\text{j}} = 25^{\circ}\text{C}$<br>Refer to <b>Figure 35</b> | P_12.3.13 |
| Timing                                  |                    |                             |      |     |      |                                                                                                                                                                                                          |           |
| Wake-up filter time 1                   | t <sub>FWK1</sub>  | -                           | 16   | -   | μs   | <sup>2)</sup> SPI Setting                                                                                                                                                                                | P_12.3.6  |
| Wake-up filter time 2                   | $t_{FWK2}$         | -                           | 64   | -   | μs   | <sup>2)</sup> SPI Setting                                                                                                                                                                                | P_12.3.7  |

<sup>1)</sup> Not subject to production test; specified by design

<sup>2)</sup> Not subject to production test, tolerance defined by internal oscillator tolerance





Figure 35 Typical Drop Voltage Characteristics of S1 (between WK1 & WK2)



**Interrupt Function** 

# 12 Interrupt Function

## 12.1 Block and Functional Description



Figure 36 Interrupt Block Diagram

The interrupt is used to signalize special events in real time to the microcontroller. The interrupt block is designed as a push/pull output stage as shown in **Figure 36**. An interrupt is triggered and the INT pin is pulled low (active low) for  $t_{\text{INT}}$  in SBC Normal and Stop Mode and it is released again once  $t_{\text{INT}}$  is expired. The minimum HIGH-time of INT between two consecutive interrupts is  $t_{\text{INTD}}$ . An interrupt does not cause a SBC mode change.

Two different interrupt classes could be selected via the SPI bit INT\_ GLOBAL:

- Class 1 (wake interrupt INT\_ GLOBAL=0): all wake-up events stored in the wake status SPI register
  (WK\_STAT\_1 and WK\_STAT\_2) cause an interrupt (default setting). An interrupt is only triggered if the
  respective function is also enabled as a wake source (including GPIOx if configured as a wake input).
- Class 2 (global interrupt INT\_ GLOBAL=1): in addition to the wake-up events, all signalled failures stored in the other status registers cause an interrupt (the register WK\_LVL\_STAT is not generating interrupts)

Note: The errors which will cause SBC Restart or SBC Fail-Safe Mode (Vcc1\_UV, WD\_FAIL, VCC1\_SC, TSD2, FAILURE) are the exceptions of an INT generation on status bits. Also POR and DEV\_STAT\_x and will not generate interrupts.

In addition to this behavior, an INT will be triggered when the SBC is sent to SBC Stop Mode and not all bits were cleared in the WK STAT 1 and WK STAT 2register.

The SPI status registers are updated at every falling edge of the INT pulse. All interrupt events are stored in the respective register (except the register **WK\_LVL\_STAT**) until the register is read and cleared via SPI command. A second SPI read after reading out the respective status register is optional but recommended to verify that the interrupt event is not present anymore. The interrupt behavior is shown in **Figure 37** for class 1 interrupts. The behavior for class 2 is identical.

The INT pin is also used during SBC Init Mode to select the hardware configuration of the device. See **Chapter 5.1.1** for further information.



### **Interrupt Function**



Figure 37 Interrupt Signalization Behavior



**Interrupt Function** 

## 12.2 Electrical Characteristics

## **Table 22** Interrupt Output

| Parameter                        | Symbol             |                        | Value | S                      | Unit | Note /                                      | Number   |
|----------------------------------|--------------------|------------------------|-------|------------------------|------|---------------------------------------------|----------|
|                                  |                    | Min.                   | Тур.  | Max.                   |      | Test Condition                              |          |
| <b>Interrupt Output; Pin INT</b> |                    |                        |       |                        |      |                                             |          |
| INT High Output Voltage          | $V_{INT,H}$        | 0.8 × V <sub>CC1</sub> | _     | -                      | V    | $^{1)}I_{\text{INT}}$ = -1 mA;<br>INT = OFF | P_13.2.1 |
| INT Low Output Voltage           | $V_{INT,L}$        | _                      | _     | 0.2 × V <sub>CC1</sub> | V    | $^{1)}I_{\text{INT}}$ = 1 mA;<br>INT = ON   | P_13.2.2 |
| INT Pulse Width                  | $t_{INT}$          | _                      | 100   | _                      | μs   | 2)                                          | P_13.2.3 |
| INT Pulse Minimum Delay<br>Time  | $t_{INTD}$         | _                      | 100   | -                      | μs   | <sup>2)</sup> between consecutive pulses    | P_13.2.4 |
| Configuration Select; Pin        | INT                |                        |       |                        |      |                                             |          |
| Config Pull-down<br>Resistance   | $R_{CFG}$          | _                      | 250   | -                      | kΩ   | V <sub>INT</sub> = 5 V                      | P_13.2.5 |
| Config Select Filter Time        | t <sub>CFG_F</sub> | _                      | 7     | _                      | μs   | 2)                                          | P_13.2.6 |

<sup>1)</sup> Output Voltage Value also determines device configuration during SBC Init Mode

<sup>2)</sup> Not subject to production test, tolerance defined by internal oscillator tolerance.



# 13 Fail Outputs

## 13.1 Block and Functional Description



Figure 38 Simplified Fail Output Block Diagram for FO1/2 and for FO3/TEST

The fail outputs consist of a failure logic block and three open-drain outputs (FO1, FO2, FO3) with active-low signalization.

The fail outputs are activated due to following failure conditions:

- Watchdog trigger failure (For config 3&4 only after the 2nd watchdog trigger failure and for config 1&2 after 1st watchdog trigger failure)
- Thermal shutdown TSD2
- VCC1 short to GND
- VCC1 over voltage (only if the SPI bit VCC1\_OV\_RST is set)
- After 4 consecutive VCC1 under voltage event (see Chapter 14.6 for details)

At the same time SBC Fail-Safe Mode is entered (exceptions are watchdog trigger failures depending on selected configurations - see **Chapter 5.1.1**).

The fail output activation is signalled in the SPI bit FAILURE of the register DEV\_STAT.

For testing purposes only the Fail Outputs can also be activated via SPI by setting the bit FO\_ON. This bit is independent of the FO failure bits. In case that there is no failure condition, the FO outputs can also be turned off again via SPI, i.e. no successful watchdog trigger is needed.

The entry of SBC Fail-Safe Mode due to a watchdog failure can be configured as described in Chapter 5.1.1.

In order to deactivate the fail outputs in SBC Normal Mode the failure conditions must not be present anymore (e.g. TSD2, VCC1 short circuit, etc) and the bit **FAILURE** needs to be cleared via SPI command. In case of a **FAILURE** bit setting due to a watchdog fail, a successful WD trigger is needed in addition, i.e. **WD\_FAIL** must be cleared. **WD\_FAIL** will also be cleared when going to SBC Sleep or SBC Fail-Safe Mode due to another failure (not a WD failure) or if the watchdog is disabled in SBC Stop Mode.

Note: The Fail output pin is triggered for any of the above described failures. No FAILURE is caused for the 1st watchdog failure if selected for Config2.

The three fail outputs are activated simultaneously with following output functionalities:

- FO1: Static fail output
- FO2: 1.25Hz, 50% (typ.) duty cycle, e.g. to generate an indicator signal



FO3: 100Hz PWM, 20% (typ.) duty cycle, e.g. to generate a dimmed rear light from a break light.

Note: The duty cycle for FO3 can be configured via SPI option to 20%, 10%, 5% or 2.5%. Default value is 20%. See the register **FO DC** for configuration.

### 13.1.1 General Purpose I/O Functionality of FO2 and FO3 as Alternate Function

In case that FO2 and FO3 are not used in the application, those pins can also be configured with an alternate function as high-voltage (VSHS related) General Purpose I/O pins.



Figure 39 Simplified General Purpose I/O block diagram for FO2 and FO3/TEST

The pins are by default configured as FO pins. The configuration is done via the SPI register **GPIO\_CTRL**. The alternate function can be:

- Wake Inputs: The detection threshold V<sub>GPIOI,th</sub> is similar as for the WK inputs. The wake-up detection behavior
  is the same as for WKx pins. Wake events are stored and reported in WK\_STAT\_2.
- Low-Side Switches: The switch is able to drive currents of up to 10mA (see also V<sub>GPIOL,L1</sub>). It is self-protected
  with regards to current limitation. No other diagnosis is implemented.
- High-Side Switches: The switch is able to drive currents up to 10mA (see also V<sub>GPIOH,H1</sub>). It is self-protected
  with regards to current limitation. No other diagnosis is implemented.
- If configured as GPIO then the respective level at the pin will be shown in WK\_LVL\_STAT in SBC Normal and Stop Mode. This is also the case if configured as LS/HS and can serve as a feedback about the respective state. GPIO2 is shared with the TEST level bit.

Figure 40 describes the behavior of the FO/GPIO pins in their different configurations and SBC modes.

| Function | Normal Mode  | Stop Mode                    | Sleep Mode      | Fail-Safe Mode |
|----------|--------------|------------------------------|-----------------|----------------|
| FOx      |              | keeps the state              | keeps the state | active         |
| WK       | configurable | wake capable                 | wake capable    | OFF            |
| HS       | comigurable  | as configured in Normal Mode | OFF             | OFF            |
| LS       |              | as configured in Normal Mode | OFF             | OFF            |

Figure 40 FO / GPIO behavior for the respective SBC modes

Note: In order to avoid unintentional entry of SBC Development Mode care must be taken that the level of FO3/TEST is HIGH during device power up and SBC Init Mode.

Note: The FOx drivers are supplied via VS. However, the GPIO HS switches (FO2, FO3/TEST) are supplied by VSHS



# 13.2 Electrical Characteristics

### **Table 23** Interrupt Output

| Parameter                                 | Symbol                            |        | Values | <b>)</b> | Unit | Note /                                   | Number    |
|-------------------------------------------|-----------------------------------|--------|--------|----------|------|------------------------------------------|-----------|
|                                           |                                   | Min.   | Тур.   | Max.     |      | <b>Test Condition</b>                    |           |
| Pin FO1                                   |                                   | 1      |        | "        | 1    |                                          | ı         |
| FO1 low output voltage (active)           | $V_{FO,L1}$                       | _      | _      | 1.0      | V    | $I_{FO}$ = 4mA                           | P_14.2.1  |
| FO1 high output current (inactive)        | $I_{FO,H}$                        | 0      | _      | 2        | μA   | V <sub>FO</sub> = 28V                    | P_14.2.2  |
| Pin FO2                                   |                                   |        |        |          |      |                                          |           |
| FO2 side indicator frequency              | $f_{\sf FO2SI}$                   | 1.00   | 1.25   | 1.50     | Hz   | 3)                                       | P_14.2.3  |
| FO2 side indicator duty cycle             | $d_{FO2SI}$                       | _      | 50     | _        | %    | 3)                                       | P_14.2.4  |
| Pin FO3/TEST <sup>2)</sup>                | -                                 | 1      | 1      | <u> </u> |      |                                          |           |
| Pull-up Resistance at pin FO3/TEST        | $R_{TEST}$                        | 2.5    | 5      | 10       | kΩ   | $V_{TEST}$ =0V;<br>SBC Init Mode         | P_14.2.5  |
| TEST Input Filter Time                    | $t_{TEST}$                        | _      | 64     | _        | μs   | 3)                                       | P_14.2.6  |
| FO3 pulsed<br>light frequency             | $f_{\sf FO3PL}$                   | 80     | 100    | 120      | Hz   | 3)                                       | P_14.2.7  |
| FO3 pulsed light duty cycle               | $d_{FO3PL}$                       | _      | 20     | _        | %    | <sup>3)4)</sup> default setting          | P_14.2.8  |
| Alternate FO23 Electrical Characteristics | s: GPIO                           |        |        |          | ·    |                                          |           |
| GPIO low-side output voltage (active)     | $V_{\mathrm{GPIOL,L1}}$           | _      | _      | 1        | V    | $I_{\rm GPIO}$ = 10mA                    | P_14.2.9  |
| GPIO low-side output voltage (active)     | $V_{\mathrm{GPIOL,L2}}$           | _      | _      | 5        | mV   | $^{5)}I_{\text{GPIO}} = 50\mu\text{A}$   | P_14.2.17 |
| GPIO high-side output voltage (active)    | $V_{GPIOH,H1}$                    | VSHS-1 | _      | _        | V    | $I_{\mathrm{GPO}}$ = -10mA               | P_14.2.10 |
| GPIO high-side output voltage (active)    | $V_{\mathrm{GPIOH,H2}}$           | VSHS-5 | _      | _        | mV   | $^{5)}I_{\text{GPO}} = -50 \mu \text{A}$ | P_14.2.18 |
| GPIO input threshold voltage              | $V_{\mathrm{GPIOI,th}}$           | 1.5    | 2.5    | 3.5      | V    | 6) hysteresis included                   | P_14.2.11 |
| GPIO input threshold hysteresis           | $V_{\mathrm{GPIOI},\mathrm{hys}}$ | 100    | 400    | 700      | mV   | 5)                                       | P_14.2.12 |
| GPIO low-side current limitation          | $I_{\rm GPIOL,max}$               | 10     | _      | 30       | mA   | $V_{\rm GPIO}$ = 28V                     | P_14.2.13 |
| GPIO high-side current limitation         | $I_{\rm GPIOH,max}$               | -45    | _      | -10      | mA   | $V_{\mathrm{GPIO}}$ = 0V                 | P_14.2.14 |

<sup>1)</sup> The FOx drivers are supplied via VS. However, the GPIO HS switches (FO2, FO3/TEST) are supplied by VSHS



- 2) The external capacitance on this pin must be limited to less than 10nF to ensure proper detection of SBC Development Mode and SBC User Mode operation.
- 3) Not subject to production test, tolerance defined by internal oscillator tolerance.
- 4) The duty cyclic is adjustable via the SPI bits FO\_DC.
- 5) Not subject to production test, specified by design.
- 6) Applies also for TEST voltage input level



# 14 Supervision Functions

### 14.1 Reset Function



Figure 41 Reset Block Diagram

# 14.1.1 Reset Output Description

The reset output pin RO provides a reset information to the microcontroller, for example, in the event that the output voltage has fallen below the under voltage threshold  $V_{\text{RT1/2/3/4}}$ . In case of a reset event, the reset output RO is pulled to low after the filter time  $\mathbf{t}_{\text{RF}}$  and stays low as long as the reset event is present plus a reset delay time  $\mathbf{t}_{\text{RD1}}$ . When connecting the SBC to battery voltage, the reset signal remains LOW initially. When the output voltage  $V_{\text{cc1}}$  has reached the reset default threshold  $V_{\text{RT1,r}}$ , the reset output RO is released to HIGH after the reset delay time  $\mathbf{t}_{\text{RD1}}$ . A reset can also occur due to a watchdog trigger failure. The reset threshold can be adjusted via SPI, the default reset threshold is  $\mathbf{V}_{\text{RT1,f}}$ . The RO pin has an integrated pull-up resistor. In case reset is triggered, it will be pulled low for  $\mathbf{V}_{\text{cc1}} \ge 1\text{V}$  and for  $\text{VS} \ge \mathbf{V}_{\text{POR,f}}$  (see also Chapter 14.3).

The timings for the RO triggering regarding VCC1 under voltage and watchdog trigger is shown in Figure 42.





Figure 42 Reset Timing Diagram

## 14.1.2 Soft Reset Description

In SBC Normal and SBC Stop Mode, it is also possible to trigger a device internal reset via a SPI command in order to bring the SBC into a defined state in case of failures. In this case the microcontroller must send a SPI command and set the MODE bits to '11' in the M\_S\_CTRL register. As soon as this command becomes valid, the SBC is set back to SBC INIT Mode and all SPI registers are set to their default values (see SPI Chapter 15.5 and Chapter 15.6).

Two different soft reset configurations are possible via the SPI bit SOFT\_ RESET\_RO:

- The reset output (RO) is triggered when the soft reset is executed (default setting, the same reset delay time t<sub>RD1</sub> applies)
- · The reset output (RO) is not triggered when the soft reset is executed

Note: The device must be in SBC Normal Mode or SBC Stop Mode when sending this command. Otherwise, the command will be ignored.



# 14.2 Watchdog Function

The watchdog is used to monitor the software execution of the microcontroller and to trigger a reset if the microcontroller stops serving the watchdog due to a lock up in the software.

Two different types of watchdog functions are implemented and can be selected via the bit WD\_WIN:

- Time-Out Watchdog (default value)
- Window Watchdog

The respective watchdog functions can be selected and programmed in SBC Normal Mode. The configuration stays unchanged in SBC Stop Mode.

Please refer to Table 24 to match the SBC Modes with the respective watchdog modes.

Table 24 Watchdog Functionality by SBC Modes

| SBC Mode     | Watchdog Mode                | Remarks                                                              |
|--------------|------------------------------|----------------------------------------------------------------------|
| INIT Mode    | Starts with Long Open Window | Watchdog starts with Long Open Window after RO is released           |
| Normal Mode  | WD Programmable              | Window Watchdog, Time-Out watchdog or switched OFF for SBC Stop Mode |
| Stop Mode    | Watchdog is fixed or OFF     |                                                                      |
| Sleep Mode   | OFF                          | SBC will start with Long Open Window when entering SBC Normal Mode.  |
| Restart Mode | OFF                          | SBC will start with Long Open Window when entering SBC Normal Mode.  |

The watchdog timing is programmed via SPI command. As soon as the watchdog is programmed, the timer starts with the new setting and the watchdog must be served. The watchdog is triggered by sending a valid SPI-write command to the watchdog configuration register. The trigger SPI command is executed when the Chip Select input (CSN) becomes HIGH.

When coming from SBC Init, SBC Restart Mode or in certain cases from SBC Stop Mode, the watchdog timer is always started with a long open window. The long open window ( $t_{LW}$  = 200ms) allows the microcontroller to run its initialization sequences and then to trigger the watchdog via SPI.

The watchdog timer period can be selected via the watchdog timing bit field (WD\_TIMER) and is in the range of 10 ms to 1000 ms. This setting is valid for both watchdog types.

The following watchdog timer periods are available:

- WD Setting 1: 10ms
- WD Setting 2: 20ms
- WD Setting 3: 50ms
- WD Setting 4: 100ms
- WD Setting 5: 200ms
- · WD Setting 6: 500ms
- WD Setting 7: 1000ms

In case of a watchdog reset, SBC Restart or SBC Fail-Safe Mode is entered according to the configuration and the SPI bits **WD\_FAIL** are set. Once the RO goes HIGH again the watchdog immediately starts with a long open window the SBC enters automatically SBC Normal Mode.

In SBC Software Development Mode the watchdog is OFF and therefore no reset and interrupt are generated due to a watchdog failure.



Depending on the configuration, the WD\_FAIL bits will be set after a watchdog trigger failure as follows:

- In case an incorrect WD trigger is received (triggering in the closed watchdog window or when the watchdog
  counter expires without a valid trigger) then the WD\_FAIL bits will be increased (showing the number of
  incorrect WD triggers)
- For config 2: the bits can have the maximum value of '01'
- For config 1, 3 and 4: the bits can have the maximum value of '10'

The WD\_FAIL bits are cleared automatically when following conditions apply:

- · After a successful watchdog trigger
- When the watchdog is OFF: in SBC Stop Mode after successfully disabling it, in SBC Sleep Mode, or in SBC Fail-Safe Mode (except for a watchdog failure)

## 14.2.1 Time-Out Watchdog

The time-out watchdog is an easier and less secure watchdog than a window watchdog as the watchdog trigger can be done at any time within the configured watchdog timer period.

A correct watchdog service immediately results in starting a new watchdog timer period. Taking the tolerances of the internal oscillator into account leads to the safe trigger area as defined in **Figure 43**.

If the time-out watchdog period elapses, a watchdog reset is created by setting the reset output RO low and the SBC switches to SBC Restart or SBC Fail-Safe Mode.



Figure 43 Time-out Watchdog Definitions



# 14.2.2 Window Watchdog

Compared to the time-out watchdog the characteristic of the window watchdog is that the watchdog timer period is divided between an closed and an open window. The watchdog must be triggered within the open window.

A correct watchdog trigger results in starting the window watchdog period by a closed window followed by an open window.

The watchdog timer period is at the same time the typical trigger time and defines the middle of the open window. Taking the oscillator tolerances into account leads to a safe trigger area of:

 $t_{WD}$  x 0.72 < safe trigger area <  $t_{WD}$  x 1.20.

The typical closed window is defined to a width of 60% of the selected window watchdog timer period. Taking the tolerances of the internal oscillator into account leads to the timings as defined in **Figure 44**.

A correct watchdog service immediately results in starting the next closed window.

Should the trigger signal meet the closed window or should the watchdog timer period elapse, then a watchdog reset is created by setting the reset output RO low and the SBC switches to SBC Restart or SBC Fail-Safe Mode.



Figure 44 Window Watchdog Definitions

# 14.2.3 Watchdog Setting Check Sum

A check sum bit is part of the SPI commend to trigger the watchdog and to set the watchdog setting.

The sum of the 8 data bits in the register WWD\_CTRL needs to have even parity (see **Equation (3)**). This is realized by either setting the bit **CHECKSUM** to 0 or 1. If the check sum is wrong, then the SPI command is ignored, i.e. the watchdog is not triggered or the settings are not changed and the bit SPI\_FAIL is set.

The checksum is calculated by taking all 8 data bits into account. The written value of the reserved bit 3 of the WWD\_CTRL register is considered (even if read as '0' in the SPI output) for checksum calculation, i.e. if a 1 is written on the reserved bit position, then a 1 will be used in the checksum calculation.

(3)

 $CHKSUM = Bit15 \oplus ... \oplus Bit8$ 



# 14.2.4 Watchdog during SBC Stop Mode

The watchdog can be disabled for SBC Stop Mode in SBC Normal Mode. For safety reasons, there is a special sequence to be followed in order to disable the watchdog as described in **Figure 45**. Two different SPI bits (WD\_STM\_EN\_0, WD\_STM\_EN\_1) in the registers WK\_CTRL\_1 and WD\_CTRL need to be set.



Figure 45 Watchdog disabling sequence in SBC Stop Mode

If a sequence error occurs, then the bit **WD\_STM\_EN\_1** will be cleared and the sequence has to be started again. The watchdog can be enabled by triggering the watchdog in SBC Stop Mode or by switching back to SBC Normal Mode via SPI command. In both cases the watchdog will start with a long open window and the bits WD\_STM\_EN\_1 and WD\_STM\_EN\_0 are cleared. After the long open window the watchdog has to be served as configured in the **WD\_CTRL** register.

Note: The bit WD STM EN 0 will be cleared automatically when the sequence is started and it was 1 before.

### 14.2.5 Watchdog Start in SBC Stop Mode due to Bus Wake

In SBC Stop Mode the Watchdog can be disabled. In addition a feature is available which will start the watchdog with any BUS wake (CAN) during SBC Stop Mode. The feature is enabled by setting the bit **WD\_EN\_WK\_BUS** = 1 (= default value after POR). The bit can only be changed in SBC Normal Mode and needs to be programmed before starting the watchdog disable sequence.

A wake on CAN will generate an interrupt and the RXD pin for CAN is pulled to low. By these signals the microcontroller is informed that the watchdog is startedwith a long open window. After the long open window the watchdog has to be served as configured in the **WD\_CTRL** register.

To disable the watchdog again, the SBC needs to be switched to Normal Mode and the sequence needs to be sent again.



### 14.3 VS Power On Reset

At power up of the device, the VS Power on Reset is detected when VS >  $V_{POR,r}$  and the SPI bit POR is set to indicate that all SPI registers are set to POR default settings. VCC1 is starting up and the reset output will be kept LOW and will only be released once VCC1 has crossed  $V_{RT1,r}$  and after  $t_{RD1}$  has elapsed.

In case VS <  $V_{POR,f}$ , an device internal reset will be generated and the SBC is switched OFF and will restart in INIT mode at the next VS rising. This is shown in **Figure 46**.



Figure 46 Ramp up / down example of Supply Voltage



## 14.4 Under Voltage VS and VSHS

If the supply voltage VS reaches the under voltage threshold  $V_{S,UV}$  then the SBC does the following measures:

- SPI bit VS\_UV is set. No other error bits are set. The bit can be cleared once the condition is not present
  anymore,
- VCC3 is disabled (see Chapter 8.2) unless the control bit VCC3 VS UV OFF is set
- The VCC1 short circuit protection becomes inactive (see Chapter 14.7). However, the thermal protection of the device remains active.

If the under voltage threshold is exceeded (VS rising) then functions will be automatically enabled again.

If the supply voltage VSHS passes below the under voltage threshold ( $V_{SHS,UVD}$ ) the SBC does the following measures:

- HS1...4 are acting accordingly to the SPI setting (see Chapter 9)
- SPI bit VSHS\_UV is set. No other error bits are set. The bit can be cleared once the condition is not present
  anymore,
- VCC1, VCC2, WKx and CAN are not affected by VSHS under voltage

### 14.5 Over Voltage VSHS

If the supply voltage VSHS reaches the over voltage threshold ( $V_{SHS,OVD}$ ) the SBC triggers the following measures:

- HS1...4 are acting accordingly to the SPI setting (see Chapter 9)
- SPI bit VSHS\_OV is set. No other error bits are set. The bit can be cleared once the condition is not present
  anymore,
- VCC1, VCC2, VCC3, WKx and CAN are not affected by VS over voltage

## 14.6 VCC1 Over-/ Under Voltage and Under Voltage Prewarning

### 14.6.1 VCC1 Under Voltage and Under Voltage Prewarning

A first-level voltage detection threshold is implemented as a prewarning for the microcontroller. The prewarning event is signaled with the bit VCC1\_ WARN. No other actions are taken.

As described in Chapter 14.1 and Figure 47, a reset will be triggered (RO pulled 'low') when the  $V_{\rm CC1}$  output voltage falls below the selected under voltage threshold ( $V_{\rm RTx}$ ). The bit VCC1\_UV is set and the SBC will enter SBC Restart Mode.

Note: The VCC1\_WARN or VCC1\_UV bits are not set in Sleep Mode as  $V_{CC1}$  = 0V in this case

Data Sheet 95 Rev. 1.1, 2014-09-26





Figure 47 VCC1 Under Voltage Timing Diagram

An additional safety mechanism is implemented to avoid repetitive VCC1 under voltage resets due to high dynamic loads on VCC1:

- A counter is increased for every consecutive VCC1 under voltage event (regardless on the selected reset threshold),
- · The counter is active in SBC Init-, Normal-, and Stop Mode,
- For VS < V<sub>S,UV</sub> the counter will be stopped in SBC Normal Mode (i.e. the VS UV comparator is always enabled in SBC Normal Mode),
- A 4th consecutive VCC1 under voltage event will lead to SBC Fail-Safe Mode entry and to setting the bit VCC1\_UV\_FS
- · This counter is cleared:
  - when SBC Fail-Safe Mode is entered,
  - when the bit VCC1\_UV is cleared,
  - when a Soft Reset is triggered.

Note: It is recommended to clear the VCC1\_UV bit once it was set and detected.

### 14.6.2 VCC1 Over Voltage

For fail-safe reasons a configurable VCC1 over voltage detection feature is implemented. It is active in SBC Init-, Normal-, and Stop Mode.

In case the  $V_{\text{CC1,OV,r}}$  threshold is crossed, the SBC triggers following measures depending on the configuration:

- The bit VCC1\_ OV is always set;
- If the bit VCC1\_OV\_RST is set and CFGP = '1', then SBC Restart Mode is entered. The FOx outputs are
  activated. After the reset delay time (t<sub>RD1</sub>), the SBC Restart Mode is left and SBC Normal Mode is resumed
  even if the VCC1 over voltage event is still present (see also Figure 48). The VCC1\_OV\_RST bit is cleared
  automatically;
- If the bit VCC1\_OV\_RST is set and CFGP = '0', then SBC Fail-Safe Mode is entered and FOx outputs are
  activated.

Note: In case the VCC1 output current in SBC STOP Mode is below the active peak threshold (I<sub>VCC1,Ipeak</sub>) it should be considered to clear the bit VCC1\_OV\_RST before entering SBC Stop Mode to avoid unintentional SBC Restart or Fail-Safe Mode entry and to ignore the VCC1\_OV bit due to external noise.





Figure 48 VCC1 Over Voltage Timing Diagram

### 14.7 VCC1 Short Circuit and VCC3 Diagnostics

The short circuit protection feature for  $V_{\text{CC1}}$  is implemented as follows (VS needs to be higher than  $V_{\text{S,UV}}$ ):

- If VCC1 is not above the V<sub>RTx</sub> within t<sub>VCC1,SC</sub> after device power up or after waking from SBC Sleep Mode then
  the SPI bit VCC1\_SC bit is set, VCC1 is turned OFF, the FOx pins are enabled, FAILURE is set and SBC FailSafe Mode is entered. The SBC can be activated again via wake on CAN, WKx.
- The same behavior applies, if  $V_{\text{CC1}}$  falls below  $V_{\text{RTx}}$  for more than  $t_{\text{VCC1.SC}}$ .

VCC3 diagnosis features are implemented as follows:

- Load Sharing: The external PNP is disabled when VS < V<sub>S,UV</sub> if VCC3\_VS\_UV\_OFF = 0 or when in SBC Stop
  Mode if VCC3\_LS\_STP\_ON = '0'. All other diagnostic features are disabled because they are provided via
  VCC1.
- Stand-alone configuration: The external PNP is disabled when VCC3 < V<sub>s,uv</sub> if VCC3\_VS\_ UV\_OFF = 0. The
  overcurrent limitation is signalled via the bit VCC3\_OC according to the selected shunt resistor, VCC3
  undervoltage is signalled via the bit VCC3\_UV and the regulator is disabled due to VS undervoltage when
  V<sub>s,uv</sub> is reached.

Note: Neither VCC1\_SC nor VCC3\_UV flags are set during power up of  $V_{CC1}$  or turn on of  $V_{CC3}$  respectively.

### 14.8 VCC2 Undervoltage and VCAN Undervoltage

An undervoltage warning is implemented for VCC2 and VCAN as follows:

- $V_{\rm CC2}$  undervoltage Detection: In case  $V_{\rm CC2}$  will drop below the  $V_{\rm CC2,UV,f}$  threshold, then the SPI bit VCC2\_UV is set and can be only cleared via SPI.
- $V_{\text{CAN}}$  undvervoltage Detection: In case *the voltage on V\_{\text{CAN}}* will drop below the  $V_{\text{CAN\_UV}}$  threshold, then the SPI bit **VCAN\_UV** is set and can be only cleared via SPI.

Note: The VCC2\_UV flag is not set during turn-on or turn-off of  $V_{\rm CC2}$ 



### 14.9 Thermal Protection

Three independent and different thermal protection features are implemented in the SBC according to the system impact:

- Individual thermal shutdown of specific blocks
- Temperature prewarning of main microcontroller supply VCC1
- SBC thermal shutdown due to VCC1 over temperature

#### 14.9.1 Individual Thermal Shutdown

As a first-level protection measure the output stages VCC2, CAN, and HSx are independently switched OFF if the respective block reaches the temperature threshold  $T_{JTSD1}$ . Then the **TSD1** bit is set. This bit can only be cleared via SPI once the overtemperature is not present anymore. Independent of the SBC Mode the thermal shutdown protection is only active if the respective block is ON.

The respective modules behave as follows:

- VCC2: Is switched to OFF and the control bits VCC2\_ON are cleared. The status bit VCC2\_OT is set. Once
  the over temperature condition is not present anymore, then VCC2 has to be configured again by SPI.
- VCC3 as a stand-alone regulator: Is switched to OFF and the control bits VCC3\_ON are cleared. The status
  bit VCC3\_OT is set. Once the over temperature condition is not present anymore VCC3 has to be configured
  again by SPI. It is recommended to clear the VCC3\_OT bit before enabling the regulator again.
- VCC3 in load sharing configuration: in case of over temperature at VCC3 the bit VCC3\_OT is set and VCC3
  is switched off. The regulator will be switched on again automatically once the overtemperature event is not
  present anymore. Also in this case it is recommended to clear the VCC3\_OT bit right away.
- CAN: The transmitter is disabled and stays in CAN Normal Mode acting like CAN Receive only mode. The status bits CAN\_FAIL = '01' are set. Once the over temperature condition is not present anymore, then the CAN transmitter is automatically switched on.
- HSx: If one or more HSx switches reach the TSD1 threshold, then all HSx switches are turned OFF and the
  control bits for HSx are cleared (see registers HS\_CTRL1 and HS\_CTRL2). The status bits HSx\_OC\_OT are
  set (see register HS\_OC\_OT\_STAT). Once the over temperature condition is not present anymore, then HSx
  has to be configured again by SPI.

Note: The diagnosis bits are not cleared automatically and have to be cleared via SPI once the overtemperature condition is not present anymore.

Data Sheet 98 Rev. 1.1, 2014-09-26



# 14.9.2 Temperature Prewarning

As a next level of thermal protection a temperature prewarning is implemented if the main supply VCC1 reaches the thermal prewarning temperature threshold  $T_{jPW}$ . Then the status bit TPW is set. This bit can only be cleared via SPI once the overtemperature is not present anymore. Independent of the SBC Mode the thermal prewarning is only active if the VCC1 is ON.

#### 14.9.3 SBC Thermal Shutdown

As a highest level of thermal protection a temperature shutdown of the SBC is implemented if the main supply VCC1 reaches the thermal shutdown temperature threshold  $T_{jTSD2}$ . Once a TSD2 event is detected SBC Fail-Safe Mode is entered for  $t_{TSD2}$  to allow the device to cool down. After this time has expired, the SBC will automatically change via SBC Restart Mode to SBC Normal Mode (see also **Chapter 5.1.6**).

When a TSD2 event is detected, then the status bit **TSD2** is set. This bit can only be cleared via SPI in SBC Normal Mode once the overtemperature is not present anymore. Independent of the SBC Mode the thermal shutdown is only active if VCC1 is ON.

Data Sheet 99 Rev. 1.1, 2014-09-26



## 14.10 Electrical Characteristics

## Table 25 Electrical Specification

| Parameter                                         | Symbol               |                           | Value | S                        | Unit | Note /<br>Test Condition                                                                                | Number     |
|---------------------------------------------------|----------------------|---------------------------|-------|--------------------------|------|---------------------------------------------------------------------------------------------------------|------------|
|                                                   |                      | Min.                      | Тур.  | Max.                     |      |                                                                                                         |            |
| VCC1 Monitoring; VCC1 = 5                         | .0V Version          | 1                         |       |                          |      |                                                                                                         |            |
| Undervoltage Prewarning<br>Threshold Voltage PW,f | $V_{PW,f}$           | 4.6                       | 4.7   | 4.85                     | V    | VCC1 falling,<br>SPI bit is set                                                                         | P_15.10.1  |
| Reset Threshold<br>Voltage RT1,f                  | $V_{RT1,f}$          | 4.5                       | 4.6   | 4.75                     | V    | default setting;<br>VCC1 falling                                                                        | P_15.10.3  |
| Reset Threshold<br>Voltage RT1,r                  | $V_{RT1,r}$          | 4.6                       | 4.7   | 4.85                     | V    | default setting;<br>VCC1 rising                                                                         | P_15.10.4  |
| Reset Threshold<br>Voltage RT2,f                  | $V_{RT2,f}$          | 3.75                      | 3.9   | 4.05                     | V    | VCC1 falling                                                                                            | P_15.10.5  |
| Reset Threshold<br>Voltage RT2,r                  | $V_{RT2,r}$          | 3.85                      | 4.0   | 4.15                     | V    | VCC1 rising                                                                                             | P_15.10.6  |
| Reset Threshold<br>Voltage RT3,f                  | $V_{RT3,f}$          | 3.15                      | 3.3   | 3.45                     | V    | VS ≥ 4V;<br>VCC1 falling                                                                                | P_15.10.7  |
| Reset Threshold<br>Voltage RT3,r                  | $V_{RT3,r}$          | 3.25                      | 3.4   | 3.55                     | V    | VS ≥ 4V;<br>VCC1 rising                                                                                 | P_15.10.8  |
| Reset Threshold<br>Voltage RT4,f                  | $V_{RT4,f}$          | 2.4                       | 2.65  | 2.8                      | V    | VS ≥ 4V;<br>VCC1 falling                                                                                | P_15.10.9  |
| Reset Threshold<br>Voltage RT4,r                  | $V_{RT4,r}$          | 2.5                       | 2.75  | 2.9                      | V    | VS ≥ 4V;<br>VCC1 rising                                                                                 | P_15.10.10 |
| Reset Threshold Hysteresis                        | $V_{RT,hys}$         | 50                        | 100   | 200                      | mV   | _                                                                                                       | P_15.10.11 |
| VCC1 Over Voltage Detection Threshold Voltage     | $V_{\rm CC1,OV,r}$   | 5.2                       | _     | 5.5                      | V    | <sup>1)5)</sup> rising VCC1                                                                             | P_15.10.50 |
| VCC1 Short to GND Filter<br>Time                  | t <sub>VCC1,SC</sub> | _                         | 4     | -                        | ms   | 3)                                                                                                      | P_15.10.12 |
| Reset Generator; Pin RO                           |                      | <u>'</u>                  | "     | •                        |      |                                                                                                         |            |
| Reset Low Output Voltage                          | $V_{RO,L}$           | _                         | 0.2   | 0.4                      | V    | $I_{\mathrm{RO}}$ = 1 mA for $V_{\mathrm{CC1}}$ $\geq$ 1 V & $V_{\mathrm{S}}$ $\geq$ V <sub>POR,f</sub> | P_15.10.14 |
| Reset High Output Voltage                         | $V_{RO,H}$           | 0.8 x<br>V <sub>CC1</sub> | _     | V <sub>CC1</sub> + 0.3 V | V    | I <sub>RO</sub> = -20 μA                                                                                | P_15.10.15 |
| Reset Pull-up Resistor                            | $R_{RO}$             | 10                        | 20    | 40                       | kΩ   | $V_{RO}$ = 0 V                                                                                          | P_15.10.16 |
| Reset Filter Time                                 | $t_{RF}$             | 4                         | 10    | 26                       | μs   | $^{3)}V_{\rm CC1} < V_{\rm RT1x}$ to RO = L see also Chapter 14.3                                       | P_15.10.17 |
| Reset Delay Time                                  | $t_{RD1}$            | 1.5                       | 2     | 2.5                      | ms   | 2) 3)                                                                                                   | P_15.10.18 |
| VCC2 Monitoring                                   |                      |                           |       |                          |      |                                                                                                         |            |
| VCC2 Undervoltage<br>Threshold Voltage (falling)  | $V_{\rm CC2,UV,f}$   | 4.5                       | _     | 4.75                     | V    | VCC2 falling                                                                                            | P_15.10.19 |



# Table 25 Electrical Specification (cont'd)

| Parameter                                                     | Symbol                      |          | Value | S           | Unit | Note /                                                                                | Number     |
|---------------------------------------------------------------|-----------------------------|----------|-------|-------------|------|---------------------------------------------------------------------------------------|------------|
|                                                               |                             | Min.     | Тур.  | Max.        |      | Test Condition                                                                        |            |
| VCC2 Undervoltage<br>Threshold Voltage (rising)               | $V_{\rm CC2,UV,r}$          | 4.6      | _     | 4.9         | V    | VCC2 rising                                                                           | P_15.10.77 |
| $\overline{V_{\text{CC2}}}$ Undervoltage detection hysteresis | $V_{\mathrm{CC2,UV,hys}}$   | 20       | 100   | 250         | mV   | _                                                                                     | P_15.10.20 |
| VCC3 Monitoring                                               |                             |          |       |             |      |                                                                                       |            |
| $\overline{V_{\text{CC3}}}$ Undervoltage Detection            | $V_{\rm CC3,UV}$            | 4.0      | 4.25  | 4.5         | V    | hysteresis included                                                                   | P_15.10.21 |
| $\overline{V_{\text{CC3}}}$ Undervoltage Detection            | $V_{\rm CC3,UV}$            | 2.65     | 2.85  | 3.00        | V    | 3.3V option or VCC3_ V_CFG=1 hysteresis included                                      | P_15.10.47 |
| $\overline{V_{\text{CC3}}}$ Undervoltage detection hysteresis | $V_{\mathrm{CC3,UV,  hys}}$ | 20       | 100   | 250         | mV   | _                                                                                     | P_15.10.22 |
| VCAN Monitoring                                               |                             | •        |       |             |      |                                                                                       |            |
| CAN Supply under voltage detection threshold                  | $V_{CAN\_UV}$               | 4.45     | _     | 4.85        | V    | CAN Normal<br>Mode,<br>hysteresis<br>included;                                        | P_15.10.23 |
| Watchdog Generator                                            |                             |          |       |             |      |                                                                                       |            |
| Long Open Window                                              | $t_{LW}$                    | _        | 200   | _           | ms   | 3)                                                                                    | P_15.10.24 |
| Internal Oscillator                                           | $f_{\sf CLKSBC}$            | 0.8      | 1.0   | 1.2         | MHz  | _                                                                                     | P_15.10.25 |
| Minimum Waiting time during                                   |                             | Safe Mo  | de    |             |      |                                                                                       |            |
| Min. waiting time Fail-Safe                                   | $t_{FS,min}$                | _        | 100   | _           | ms   | 3)4)                                                                                  | P_15.10.75 |
| Power-on Reset, Over / Und                                    |                             | rotectio | n     | <del></del> | *    |                                                                                       | *          |
| VS Power on reset rising                                      | $V_{POR,r}$                 | _        |       | 4.5         | V    | VS increasing                                                                         | P_15.10.26 |
| VS Power on reset falling                                     | $V_{POR,f}$                 | _        |       | 3           | V    | VS decreasing                                                                         | P_15.10.27 |
| VS Under Voltage Detection<br>Threshold                       | $V_{S,UV}$                  | 5.3      | _     | 6.0         | V    | Supply UV<br>supervision for<br>VCC3 and VCC1<br>SC detection;<br>hysteresis included | P_15.10.13 |
| VSHS Over Voltage<br>Detection Threshold                      | $V_{SHS,OVD}$               | 20       |       | 22          | V    | Supply OV<br>supervision for<br>HSx;<br>hysteresis included                           | P_15.10.28 |
| VSHS Over Voltage<br>Detection hysteresis                     | $V_{\mathrm{SHS,OVD,hys}}$  | _        | 500   | _           | mV   | 5)                                                                                    | P_15.10.29 |
| VSHS Under Voltage<br>Detection Threshold                     | $V_{ m SHS,UVD}$            | 4.8      |       | 5.5         | V    | Supply UV<br>supervision for<br>HSx, and HS of<br>GPIOx;<br>hysteresis included       | P_15.10.30 |



## Table 25 Electrical Specification (cont'd)

| Parameter                                     | Symbol                     |      | Value | s    | Unit     | Note /<br>Test Condition | Number     |
|-----------------------------------------------|----------------------------|------|-------|------|----------|--------------------------|------------|
|                                               |                            | Min. | Typ.  | Max. |          |                          |            |
| VSHS Under Voltage<br>Detection hysteresis    | $V_{\mathrm{SHS,UVD,hys}}$ | _    | 200   | _    | mV       | 5)                       | P_15.10.31 |
| Over Temperature Shutdo                       | wn <sup>5)</sup>           | 1    |       |      | <u> </u> |                          | ,,         |
| Thermal Prewarning Temperature                | $T_{jPW}$                  | 125  | 145   | 165  | °C       |                          | P_15.10.32 |
| Thermal Shutdown TSD1                         | $T_{iTSD1}$                | 165  | 185   | 200  | °C       |                          | P_15.10.33 |
| Thermal Shutdown TSD2                         | $T_{iTSD2}$                | 165  | 185   | 200  | °C       |                          | P_15.10.34 |
| Thermal Shutdown hysteresis                   | $T_{jTSD,hys}$             | _    | 25    | _    | °C       |                          | P_15.10.68 |
| Deactivation time after thermal shutdown TSD2 | $t_{TSD2}$                 | _    | 1     | _    | s        | 3)                       | P_15.10.35 |

<sup>1)</sup> It is ensured that the threshold  $V_{\rm CC1,OV,r}$  is always higher than the highest regulated  $V_{\rm CC1}$  output voltage  $V_{\rm CC1,out42}$ .

- 2) The reset delay time will start when VCC1 crosses above the selected Vrtx threshold
- 3) Not subject to production test, tolerance defined by internal oscillator tolerance.
- 4) This time applies for all failure entries except a device thermal shutdown (TSD2 has a typ. 1s waiting time t<sub>TSD2</sub>)
- 5) Not subject to production test, specified by design.



# 15 Serial Peripheral Interface

# 15.1 SPI Block Description

The 16-bit wide Control Input Word is read via the data input SDI, which is synchronized with the clock input CLK provided by the microcontroller. The output word appears synchronously at the data output SDO (see **Figure 49**). The transmission cycle begins when the chip is selected by the input CSN (Chip Select Not), LOW active. After the CSN input returns from LOW to HIGH, the word that has been read is interpreted according to the content. The SDO output switches to tristate status (high impedance) at this point, thereby releasing the SDO bus for other use. The state of SDI is shifted into the input register with every falling edge on CLK. The state of SDO is shifted out of the output register after every rising edge on CLK. The SPI of the SBC is not daisy chain capable.



Figure 49 SPI Data Transfer Timing (note the reversed order of LSB and MSB shown in this figure compared to the register description)



# 15.2 Failure Signalization in the SPI Data Output

When the microcontroller sends a wrong SPI command to the SBC, the SBC ignores the information. Wrong SPI commands are either invalid SBC mode commands or commands which are prohibited by the state machine to avoid undesired device or system states (see below). In this case the diagnosis bit 'SPI\_FAIL' is set and the SPI Write command is ignored (mostly no partial interpretation). This bit can be only reset by actively clearing it via a SPI command.

### Invalid SPI Commands leading to SPI\_FAIL are listed below:

- Illegal state transitions: Going from SBC Stop to SBC Sleep Mode. In this case the SBC enters in addition the SBC Restart Mode;
  - Trying to go to SBC Stop or SBC Sleep mode from SBC Init Mode. In this case SBC Normal Mode is entered;
- Uneven parity in the data bit of the WD\_CTRL register. In this case the watchdog trigger is ignored or the new watchdog settings are ignored respectively;
- In SBC Stop Mode: attempting to change any SPI settings, e.g. changing the watchdog configuration, PWM settings and HS configuration settings during SBC Stop Mode, etc.;
   the SPI command is ignored in this case;
   only WD trigger, returning to Normal Mode, triggering a SBC Soft Reset, and Read & Clear status registers commands are valid SPI commands in SBC Stop Mode;
- When entering SBC Stop Mode and WK\_STAT\_1 and WK\_STAT\_2 are not cleared; SPI\_FAIL will not be set but the INT pin will be triggered;
- Changing from SBC Stop to Normal Mode and changing the other bits of the M\_S\_CTRL register. The other
  modifications will be ignored;
- SBC Sleep Mode: attempt to go to Sleep Mode when all bits in the BUS\_CTRL\_1 and WK\_CTRL\_2 registers are cleared. In this case the SPI\_FAIL bit is set and the SBC enters Restart Mode.
   Even though the Sleep Mode command is not entered in this case, the rest of the command (e.g modifying VCC2 or VCC3) is executed and the values stay unchanged during SBC Restart Mode;
  - Note: At least one wake source must be activated in order to avoid a deadlock situation in SBC Sleep Mode, i.e. the SBC would not be able to wake up anymore.
  - If the only wake source is a timer and the timer is OFF then the SBC will wake immediately from Sleep Mode and enter Restart Mode;
  - No failure handling is done for the attempt to go to SBC STOP Mode when all bits in the registers **BUS\_CTRL\_1** and **WK\_CTRL\_2** are cleared because the microcontroller can leave this mode via SPI;
- If VCC3 load sharing VCC3\_LS is enabled and the microcontroller tries to clear the bit, then the rest of the command executed but VCC3\_LS will remain set;
- Attempt to enter SBC Sleep Mode if WK\_MEAS is set to '1' and only WK1\_EN or WK2\_EN are set as wake sources. Also in this case the SPI\_FAIL bit is set and the SBC enters Restart Mode;
- Setting a longer or equal on-time than the timer period of the respective timer;
- SDI stuck at HIGH or LOW, e.g. SDI received all '0' or all '1';

Note: There is no SPI fail information for unused addresses.

#### Signalization of the ERR Flag (high active) in the SPI Data Output (see Figure 49):

The ERR flag presents an additional diagnosis possibility for the SPI communication. The ERR flag is being set for following conditions:

- in case the number of received SPI clocks is not 0 or 16,
- in case RO is LOW and SPI frames are being sent at the same time.

Note: In order to read the SPI ERR flag properly, CLK must be low when CSN is triggered, i.e. the ERR bit is not valid if the CLK is high on a falling edge of CSN

Data Sheet 104 Rev. 1.1, 2014-09-26



#### The number of received SPI clocks is not 0 or 16:

The number of received input clocks is supervised to be 0- or 16 clock cycles and the input word is discarded in case of a mismatch (0 clock cycle to enable ERR signalization). The error logic also recognizes if CLK was high during CSN edges. Both errors - 0 bit and 16 bit CLK mismatch or CLK high during CSN edges - are flagged in the following SPI output by a "HIGH" at the data output (SDO pin, bit ERR) before the first rising edge of the clock is received. The complete SPI command is ignored in this case.

### RO is LOW and SPI frames are being sent at the same time:

The ERR flag will be set when the RO pin is triggered (during SBC Restart) and SPI frames are being sent to the SBC at the same time. The behavior of the ERR flag will be signalized at the next SPI command for below conditions:

- if the command begins when RO is HIGH and it ends when RO is LOW,
- · if a SPI command will be sent while RO is LOW,
- If a SPI command begins when RO is LOW and it ends when RO is HIGH.

and the SDO output will behave as follows:

- · always when RO is LOW then SDO will be HIGH,
- when a SPI command begins with RO is LOW and ends when RO is HIGH, then the SDO should be ignored because wrong data will be sent.

Note: It is possible to quickly check for the ERR flag without sending any data bits. i.e. only the CSN is pulled low and SDO is observed - no SPI Clocks are sent in this case

Note: The ERR flag could also be set after the SBC has entered SBC Fail-Safe Mode because the SPI communication is stopped immediately.

Data Sheet 105 Rev. 1.1, 2014-09-26



## 15.3 SPI Programming

For the TLE9261QX, 7 bits are used or the address selection (BIT6...0). Bit 7 is used to decide between Read Only and Read & Clear for the status bits, and between Write and Read Only for configuration bits. For the actual configuration and status information, 8 data bits (BIT15...8) are used.

Writing, clearing and reading is done byte wise. The SPI status bits are not cleared automatically and must be cleared by the microcontroller, e.g. if the TSD2 was set due to over temperature. The configuration bits will be partially automatically cleared by the SBC - please refer to the individual registers description for detailed information. During SBC Restart Mode the SPI communication is ignored by the SBC, i.e. it is not interpreted.

There are two types of SPI registers:

- Control registers: Those are the registers to configure the SBC, e.g. SBC mode, watchdog trigger, etc
- Status registers: Those are the registers where the status of the SBC is signalled, e.g. wake events, warnings, failures, etc.

For the status registers, the requested information is given in the same SPI command in DO.

For the control registers, also the status of the respective byte is shown in the same SPI command. However, if the setting is changed this is only shown with the next SPI command (it is only valid after CSN high) of the same register.

The SBC status information from the SPI status registers, is transmitted in a compressed way with each SPI response on SDO in the so called Status Information Field register (see also **Figure 50**). The purpose of this register is to quickly signal the information to the microcontroller if there was a change in one of the SPI status registers. In this way, the microcontroller does not need to read constantly all the SPI status registers but only those registers, which were changed.

Each bit in the Status Information Field represents a SPI status register (see **Table 26**). As soon as one bit is set in one of the status registers, then the respective bit in the Status Information Field register will be set. The register **WK\_LVL\_STAT** is not included in the status Information field. This is listed in **Table 26**.

For Example if bit 0 in the Status Information Field is set to 1, one or more bits of the register 100 0001 (SUP\_STAT\_1) is set to 1. Then this register needs to be read in a second SPI command. The bit in the Status Information Field will be set to 0 when all bits in the register 100 0001 are set back to 0.

Table 26 Status Information Field

| Bit in Status<br>Information Field | Corresponding<br>Address Bit | Status Register Description                                                                       |
|------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------|
| 0                                  | 100 0001                     | SUP_STAT_1: Supply Status -VSHS fail, VCCx fail, POR                                              |
| 1                                  | 100 0010                     | THERM_STAT: Thermal Protection Status                                                             |
| 2                                  | 100 0011                     | DEV_STAT: Device Status - Mode before Wake, WD Fail, SPI Fail, Failure                            |
| 3                                  | 100 0100                     | BUS_STAT: Bus Failure Status: CAN;                                                                |
| 4                                  | 100 0110                     | WK_STAT_1, WK_STAT_2: Wake Source Status; Status bit is set as combinational OR of both registers |
| 5                                  | 100 0000                     | SUP_STAT_2: VCC1_WARN/OV, VCC3 Status                                                             |
| 6                                  | 101 0100                     | HS_OC_OT_STAT: High-Side Over Load Status                                                         |
| 7                                  | 101 0101                     | HS_OL_STAT: High-Side Open Load Status                                                            |





Figure 50 SPI Operation Mode



# 15.4 SPI Bit Mapping

The following figures show the mapping of the registers and the SPI bits of the respective registers.

The Control Registers '000 0000' to '001 1110' are Read/Write Register. Depending on bit 7 the bits are only read (setting bit 7 to '0') or also written (setting bit 7 to '1'). The new setting of the bit after write can be seen with a new read / write command.

The registers '100 0000' to '111 1110' are Status Registers and can be read or read with clearing the bit (if possible) depending on bit 7. To clear a Data Byte of one of the Status Registers bit 7 must be set to 1. The registers **WK\_LVL\_STAT**, and **FAM\_PROD\_STAT** are an exception as they show the actual voltage level at the respective WK pin (LOW/HIGH), or a fixed family/ product ID respectively and can thus not be cleared. It is recommended for proper diagnosis to clear respective status bits for wake events or failure. However, in general it is possible to enable drivers without clearing the respective failure flags.

When changing to a different SBC Mode, certain configurations bits will be cleared automatically or modified:

- The SBC Mode bits are updated to the actual status, e.g. when returning to Normal Mode
- When changing to a low-power mode (Stop/Sleep), the diagnosis bits of the switches and transceivers are not cleared. FOx will stay activated if it was triggered before.
- · When changing to SBC Stop Mode, the CAN control bits will not be modified.
- When changing to SBC Sleep Mode, the CAN control bits will be modified if they were not OFF or wake capable before.
- HSx, VCC2 and VCC3 will stay on when going to Sleep-/Stop Mode (configuration can only be done in Normal Mode). Diagnosis is active (OC, OL, OT). In case of a failure the switch is turned off and no wake-up is issued
- The configuration bits for HSx and VCC2 in stand-alone configuration are cleared in SBC Restart Mode. FOx
  will stay activated if it was triggered before. Depending on the respective configuration, CAN transceivers will
  be either OFF, woken or still wake capable.

Note: The detailed behavior of the respective SPI bits and control functions is described in **Chapter 15.5**, **Chapter 15.6**. and in the respective module chapter. The bit type be marked as 'rwh' in case the SBC will modify respective control bits.

Data Sheet 108 Rev. 1.1, 2014-09-26



|                   | 15 | 14         | 13   | 12      | 11    | 10           | 9  | 8 | 7    | 6 | 5    | 4       | 3    | 2              | 1  | 0   |                |                                 |  |
|-------------------|----|------------|------|---------|-------|--------------|----|---|------|---|------|---------|------|----------------|----|-----|----------------|---------------------------------|--|
|                   |    | 8          | Data | Bits    | lhits | 8 1 <i>!</i> | 51 |   | Reg. |   | 7 Ac | Idres   | Bits | [bits          | 06 | l . |                |                                 |  |
|                   |    |            |      | ation & |       |              |    |   | Type |   |      | for Rec |      |                |    | •   |                |                                 |  |
|                   |    |            |      |         | CTRL  |              |    |   | rw   |   |      |         | 0 0  |                |    |     |                |                                 |  |
|                   |    |            |      | HW_     | CTRL  |              |    |   | rw   |   |      | 0 0     | 0 0  | 0 1 0          |    |     |                |                                 |  |
|                   |    |            |      | WD_     |       |              |    |   | rw   |   |      | 0 0     | 0 0  | 0 1 1          |    |     |                |                                 |  |
|                   |    |            | E    | BUS_C   | TRL_  | 1            |    |   | rw   |   |      | 0 0     | 0 0  | 1 0 0          |    |     |                |                                 |  |
|                   |    |            | E    | BUS_C   | TRL_  | 2            |    |   | rw   |   |      | 0 0     | 0 0  | 1 0 1          |    |     |                |                                 |  |
| လွ                |    |            | 1    | WK_C    | TRL_1 |              |    |   | rw   |   |      | 0 0     | 0 0  | 1 1 0          |    |     |                |                                 |  |
| Ē                 |    |            | 1    | WK_C    | TRL_2 | 2            |    |   | rw   |   |      | 0 0     | 0 0  | 1 1 1          |    |     |                |                                 |  |
| <u>is</u>         |    |            | WI   | K_PUF   | D_CT  | RL           |    |   | rw   |   |      | 0 0     | 0 1  | 0 0 0          |    |     |                |                                 |  |
| eg                |    |            | V    | /K_FL   | Г_СТБ | RL.          |    |   | rw   |   |      | 0 0     | 0 1  | 0 0 1          |    |     |                |                                 |  |
| Ř                 |    |            | Т    | IMER'   | _CTR  | L            |    |   | rw   |   |      | 0 0     | 0 1  | 1 0 0          |    |     |                |                                 |  |
| <u></u>           |    |            | Т    | IMER2   | CTR   | L            |    |   | rw   |   |      | 0 0     | 0 1  | 1 0 1          |    |     |                |                                 |  |
| <b>_t</b>         |    | SW_SD_CTRL |      |         |       |              |    |   | rw   |   |      | 0 0     | 1 0  | 0 0 0          |    |     |                |                                 |  |
| Control Registers |    | HS_CTRL_1  |      |         |       |              |    |   | rw   |   |      | 0 0     | 1 0  | 1 0 0          |    |     |                |                                 |  |
| 0                 |    | HS_CTRL_1  |      |         |       |              |    |   | rw   |   |      | 0 0     | 1 0  | 101            |    |     |                |                                 |  |
|                   |    |            |      | GPIO_   |       |              |    |   | rw   |   |      | 0 0     | 1 0  | 1 1 1          |    |     |                |                                 |  |
|                   |    |            |      | PWM1    |       |              |    |   | rw   |   |      | 0 0     |      | 0 0 0          |    |     |                |                                 |  |
|                   |    |            |      | PWM2    |       |              |    |   | rw   |   |      | 0 0     |      | 0 0 1          |    |     |                |                                 |  |
|                   |    |            |      | M_FR    |       |              |    |   | rw   |   |      | 0 0     |      | 1 0 0          |    |     |                |                                 |  |
|                   |    |            |      | S_STA   |       |              |    |   | rw   |   |      | 0 0     |      | 1 1 0          |    |     | Ļ              |                                 |  |
|                   |    |            |      | SUP_S   |       |              |    |   | rc   |   |      | 1 0     |      | 0 0 0<br>0 0 1 |    |     | 5<br>0         | 4                               |  |
| S                 |    |            |      |         |       |              |    |   | rc   |   |      | 1 0     |      | 0 1 0          |    |     | ۲              | ō                               |  |
| te                |    |            |      | DEV     | STAT  | <u> </u>     |    |   | rc   |   |      | 1 0     |      | 0 1 0          |    |     | <del>ا</del> ٰ | Jat                             |  |
| yis               |    |            |      | BUS_S   |       | 1            |    |   | rc   |   |      | 1 0     |      | 100            |    |     | 3              | P. I                            |  |
| Registers         |    |            |      | WK_S    |       |              |    |   | rc   |   |      | 1 0     |      | 1 1 0          |    |     | 4              | s Inform<br>Field Bit           |  |
|                   |    |            |      | WK_S    |       |              |    |   | rc   |   |      | 1 0     |      | 1 1 0<br>1 1 1 |    |     | 7              | S                               |  |
| ns                |    |            |      | K_LV    |       |              |    |   | r    |   |      | 1 0     |      | 0 0 0          |    |     | H              | <u>ائ</u> ٿا                    |  |
| Status            |    |            |      | _OC_    |       |              |    |   | rc   |   |      | 1 0     |      | 100            |    |     | 6              | Status Information<br>Field Bit |  |
| လ                 |    |            |      | HS_OL   |       |              |    |   | rc   |   |      | 1 0     |      | 101            |    |     | 7              | -                               |  |
|                   |    |            |      | M_PR    |       |              |    |   | r    |   |      | 1 1     |      | 110            |    |     | Ė              |                                 |  |

Figure 51 SPI Register Mapping



|                     | 15           | 14            | 13          | 12             | 11            | 10           | 6              | 8            | 7          | 60      |
|---------------------|--------------|---------------|-------------|----------------|---------------|--------------|----------------|--------------|------------|---------|
| Register Short Name |              |               |             | Data Bit 158   |               |              |                |              | Access     | Address |
|                     | D7           | 9Q            | D2          | D4             | D3            | D2           | D1             | D0           | Mode       | A6A0    |
|                     |              |               |             | CONTROL R      | EGISTERS      |              |                |              |            |         |
| M_S_CTRL            | MODE_1       | MODE_0        | VCC3_ON     | VCC2_ON_1      | VCC2_ON_0     | VCC1_OV_RST  | VCC1_RT_1      | VCC1_RT_0    | read/write | 0000001 |
| HW_CTRL             | VCC3_V_CFG   | SOFT_RESET_RO | FO_ON       | VCC3_VS_UV_OFF | NCC3_LS       | peviesei     | VCC3_LS_STP_ON | CFG          | read/write | 0000010 |
| WD_CTRL             | CHECKSUM     | WD_STM_EN_0   | WD_WIN      | WD_EN_WK_BUS   | reserved      | WD_TIMER_2   | WD_TIMER_1     | WD_TIMER_0   | read/write | 0000011 |
| BUS_CTRL_1          | reserved     | reserved      | reserved    | reserved       | reserved      | peviesei     | CAN_1          | CAN_0        | read/write | 0000100 |
| BUS_CTRL_2          | reserved     | reserved      | I_PEAK_TH   | reserved       | reserved      | reserved     | reserved       | reserved     | read/write | 0000101 |
| WK_CTRL_1           | TIMER2_WK_EN | TIMER1_WK_EN  | reserved    | reserved       | reserved      | WD_STM_EN_1  | reserved       | reserved     | read/write | 0000110 |
| WK_CTRL_2           | INT_GLOBAL   | reserved      | WK_MEAS     | reserved       | reserved      | WK3_EN       | WK2_EN         | WK1_EN       | read/write | 0000111 |
| WK_PUPD_CTRL        | reserved     | reserved      | WK3_PUPD_1  | WK3_PUPD_0     | WK2_PUPD_1    | WK2_PUPD_0   | WK1_PUPD_1     | WK1_PUPD_0   | read/write | 0001000 |
| WK_FLT_CTRL         | reserved     | reserved      | WK3_FLT_1   | WK3_FLT_0      | WK2_FLT_1     | WK2_FLT_0    | WK1_FLT_1      | WK1_FLT_0    | read/write | 0001001 |
| TIMER1_CTRL         | reserved     | TIMER1_ON_2   | TIMER1_ON_1 | TIMER1_ON_0    | reserved      | TIMER1_PER_2 | TIMER1_PER_1   | TIMER1_PER_0 | read/write | 0001100 |
| TIMER2_CTRL         | reserved     | TIMER2_ON_2   | TIMER2_ON_1 | TIMER2_ON_0    | reserved      | TIMER2_PER_2 | TIMER2_PER_1   | TIMER2_PER_0 | read/write | 0001101 |
| SW_SD_CTRL          | reserved     | HS_OV_SD_EN   | HS_UV_SD_EN | HS_OV_UV_REC   | reserved      | pealael      | reserved       | reserved     | read/write | 0010000 |
| HS_CTRL_1           | reserved     | HS2_2         | HS2_1       | HS2_0          | reserved      | HS1_2        | HS1_1          | HS1_0        | read/write | 0010100 |
| HS_CTRL_2           | reserved     | HS4_2         | HS4_1       | HS4_0          | reserved      | HS3_2        | HS3_1          | HS3_0        | read/write | 0010101 |
| GPIO_CTRL           | FO_DC_1      | FO_DC_0       | GPI02_2     | GPI02_1        | GPIO2_0       | GPI01_2      | GPI01_1        | GPIO1_0      | read/write | 0010111 |
| PWM1_CTRL           | PWM1_DC_7    | PWM1_DC_6     | PWM1_DC_5   | PWM1_DC_4      | PWM1_DC_3     | PWM1_DC_2    | PWM1_DC_1      | PWM1_DC_0    | read/write | 0011000 |
| PWM2_CTRL           | PWM2_DC_7    | PWM2_DC_6     | PWM2_DC_5   | PWM2_DC_4      | PWM2_DC_3     | PWM2_DC_2    | PWM2_DC_1      | PWM2_DC_0    | read/write | 0011001 |
| PWM_FREQ_CTRL       | reserved     | reserved      | reserved    | reserved       | reserved      | PWM2_FREQ_0  | reserved       | PWM1_FREQ_0  | read/write | 0011100 |
| SYS_STAT_CTRL       | SYS_STAT_7   | SYS_STAT_6    | SYS_STAT_5  | SYS_STAT_4     | SYS_STAT_3    | SYS_STAT_2   | SYS_STAT_1     | SYS_STAT_0   | read/write | 0011110 |
|                     |              |               |             | STATUS RE      | REGISTERS     |              |                |              |            |         |
| SUP_STAT_2          | reserved     | VS_UV         | reserved    | 00_E22V        | VCC3_UV       | VCC3_OT      | VCC1_OV        | VCC1_WARN    | read/clear | 1000000 |
| SUP_STAT_1          | POR          | VSHS_UV       | VSHS_OV     | VCC2_OT        | VCC2_UV       | VCC1_SC      | VCC1_UV_FS     | VCC1_UV      | read/clear | 1000001 |
| THERM_STAT          | reserved     | reserved      | reserved    | reserved       | reserved      | TSD2         | TSD1           | TPW          | read/clear | 1000010 |
| DEV_STAT            | DEV_STAT_1   | DEV_STAT_0    | reserved    | reserved       | WD_FAIL_1     | WD_FAIL_0    | SPI_FAIL       | FAILURE      | read/clear | 1000011 |
| BUS_STAT_1          | reserved     | reserved      | reserved    | reserved       | reserved      | CAN_FAIL_1   | CAN_FAIL_0     | VCAN_UV      | read/clear | 1000100 |
| WK_STAT_1           | reserved     | reserved      | CAN_WU      | TIMER_WU       | reserved      | UW_EXW       | WK2_WU         | WK1_WU       | read/clear | 1000110 |
| WK_STAT_2           | reserved     | reserved      | GPIO2_WU    | GPIO1_WU       | reserved      | pealasel     | reserved       | reserved     | read/clear | 1000111 |
| WK_LVL_STAT         | SBC_DEV_LVL  | CFGP          | GPIO2_LVL   | GPIO1_LVL      | reserved      | WK3_LVL      | WK2_LVL        | WK1_LVL      | read       | 1001000 |
| HS_OC_OT_STAT       | reserved     | reserved      | reserved    | reserved       | HS4_OC_OT     | 10_00_ESH    | HS2_OC_OT      | HS1_OC_OT    | read/clear | 1010100 |
| HS_OL_STAT          | reserved     | reserved      |             |                | HS4_OL        | HS3_OL       | HS2_OL         | HS1_OL       | read/clear | 1010101 |
|                     |              |               | FAMILY      | LY AND PRODUCT | UCT REGISTERS | TERS         |                |              |            |         |
| FAM PROD STAT       | FAM 3        | FAM 2         | FAM 1       | FAM 0          | PROD 3        | PROD 2       | PROD 1         | PROD 0       | read       | 1111110 |
|                     |              |               |             |                |               |              |                |              |            | I       |

Figure 52 TLE9261QX SPI Bit Mapping



## 15.5 SPI Control Registers

READ/WRITE Operation (see also Chapter 15.3):

- The 'POR / Soft Reset Value' defines the register content after POR or SBC Reset.
- The 'Restart Value' defines the register content after SBC Restart, where 'x' means the bit is unchanged.
- One 16-bit SPI command consist of two bytes:
  - the 7-bit address and one additional bit for the register access mode and
  - following the data byte

The numbering of following bit definitions refers to the data byte and correspond to the bits D0...D7 and to the SPI bits 8...15 (see also figure before).

- There are three different bit types:
  - 'r' = READ: read only bits (or reserved bits)
  - 'rw' = READ/WRITE: readable and writable bits
  - 'rwh' = READ/WRITE/Hardware: readable/writable bits, which can also be modified by the SBC hardware
- Reserved bits are marked as "Reserved" and always read as "0". The respective bits shall also be programmed
  as "0".
- Reading a register is done byte wise by setting the SPI bit 7 to "0" (= Read Only).
- Writing to a register is done byte wise by setting the SPI bit 7 to "1".
- SPI control bits are in general not cleared or changed automatically. This must be done by the microcontroller via SPI programming. Exceptions to this behavior are stated at the respective register description and the respective bit type is marked with a 'h' meaning that the SBC is able to change the register content.

The registers are addressed wordwise.



# 15.5.1 General Control Registers

#### M\_S\_CTRL

Mode- and Supply Control (Address 000 0001<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 00x0 00xx<sub>B</sub>

| 7      | 6      | 5       | 4         | 3         | 2               | 1         | 0         |
|--------|--------|---------|-----------|-----------|-----------------|-----------|-----------|
| MODE_1 | MODE_0 | VCC3_ON | VCC2_ON_1 | VCC2_ON_0 | VCC1_OV_RS<br>T | VCC1_RT_1 | VCC1_RT_0 |
| rwh    | rwh    | rwh     | rwh       | rwh       | rwh             | rw        | rw        |

| Field     | Bits | Туре | Description                                                                  |
|-----------|------|------|------------------------------------------------------------------------------|
| MODE      | 7:6  | rwh  | SBC Mode Control                                                             |
|           |      |      | 00 <sub>B</sub> , SBC Normal Mode                                            |
|           |      |      | 01 <sub>B</sub> , SBC Sleep Mode                                             |
|           |      |      | 10 <sub>B</sub> , SBC Stop Mode                                              |
|           |      |      | 11 <sub>B</sub> , SBC Reset: Soft Reset is executed (configuration of RO     |
|           |      |      | triggering in bit SOFT_ RESET_RO)                                            |
| VCC3_ON   | 5    | rwh  | VCC3 Mode Control                                                            |
|           |      |      | 0 <sub>B</sub> , VCC3 OFF                                                    |
|           |      |      | 1 <sub>B</sub> , VCC3 is enabled (as independent voltage regulator)          |
| VCC2_ON   | 4:3  | rwh  | VCC2 Mode Control                                                            |
|           |      |      | 00 <sub>B</sub> , VCC2 off                                                   |
|           |      |      | 01 <sub>B</sub> , VCC2 on in Normal Mode                                     |
|           |      |      | 10 <sub>B</sub> , VCC2 on in Normal and Stop Mode                            |
|           |      |      | 11 <sub>B</sub> , VCC2 always on (except in SBC Fail-Safe Mode)              |
| VCC1_OV_R | 2    | rwh  | VCC1 Over Voltage leading to Restart / Fail-Safe Mode enable                 |
| ST        |      |      | 0 <sub>B</sub> , VCC1_ OV is set in case of VCC1_OV; no SBC Restart or Fail- |
|           |      |      | Safe is entered for VCC1_OV                                                  |
|           |      |      | 1 <sub>B</sub> , VCC1_ OV is set in case of VCC1_OV; depending on the        |
|           |      |      | device configuration SBC Restart or SBC Fail-Safe Mode is                    |
|           |      |      | entered (see Chapter 5.1.1);                                                 |
| VCC1_RT   | 1:0  | rw   | VCC1 Reset Threshold Control                                                 |
|           |      |      | 00 <sub>B</sub> , Vrt1 selected (highest threshold)                          |
|           |      |      | 01 <sub>B</sub> , Vrt2 selected                                              |
|           |      |      | 10 <sub>B</sub> , Vrt3 selected                                              |
|           |      |      | 11 <sub>B</sub> , Vrt4 selected                                              |

- 1. It is not possible to change from Stop to Sleep Mode via SPI Command. See also the State Machine Chapter
- 2. After entering SBC Restart Mode, the MODE bits will be automatically set to SBC Normal Mode. The VCC2\_ON bits will be automatically set to OFF after entering SBC Restart Mode and after OT.
- 3. The SPI output will always show the previously written state with a Write Command (what has been programmed before)



HW\_CTRL

Mode- and Supply Control (Address 000 0010<sub>B</sub>)

POR / Soft Reset Value: y000 y000<sub>B</sub>; Restart Value: xx0x x00x<sub>B</sub>

| 7          | 6                 | 5     | 4                  | 3       | 2        | 1                  | 0   |
|------------|-------------------|-------|--------------------|---------|----------|--------------------|-----|
| VCC3_V_CFG | SOFT_RESET<br>_RO | FO_ON | VCC3_VS_UV<br>_OFF | VCC3_LS | Reserved | VCC3_LS_ST<br>P_ON | CFG |
| rw         | rw                | rwh   | rw                 | rw      | r        | rw                 | rw  |

| Field              | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                              |
|--------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC3_<br>V_CFG     | 7    | rw   | VCC3 Output Voltage Configuration (if configured as independent voltage regulator)  0 <sub>B</sub> , VCC3 has same output voltage as VCC1  1 <sub>B</sub> , VCC3 is configured to either 3.3V or 1.8V (depending on VCC1 derivative)                                                                                                                     |
| SOFT_<br>RESET_RO  | 6    | rw   | Soft Reset Configuration  0 <sub>B</sub> , RO will be triggered (pulled low) during a Soft Reset  1 <sub>B</sub> , No RO triggering during a Soft Reset                                                                                                                                                                                                  |
| FO_ON              | 5    | rwh  | Failure Output Activation (FO13)  0 <sub>B</sub> , FOx not activated by software, FO can be activated by defined failures (see Chapter 13)  1 <sub>B</sub> , FOx activated by software (via SPI)                                                                                                                                                         |
| VCC3_VS_<br>UV_OFF | 4    | rw   | VCC3 VS_UV shutdown configuration  0 <sub>B</sub> , VCC3 will be disabled automatically at VS_UV  1 <sub>B</sub> , VCC3 will stay enabled even below VS_UV                                                                                                                                                                                               |
| VCC3_LS            | 3    | rw   | VCC3 Configuration  0 <sub>B</sub> , VCC3 operating as a stand-alone regulator  1 <sub>B</sub> , VCC3 in load sharing operation with VCC1                                                                                                                                                                                                                |
| Reserved           | 2    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                              |
| VCC3_LS_<br>STP_ON | 1    | rw   | <ul> <li>VCC3 Load Sharing in SBC Stop Mode configuration</li> <li>0<sub>B</sub> , VCC3 in LS configuration during SBC Stop Mode and high-power mode: disabled</li> <li>1<sub>B</sub> , VCC3 in LS configuration during SBC Stop Mode and high-power mode: enabled</li> </ul>                                                                            |
| CFG                | 0    | rw   | Configuration Select (see also Table 5)  0 <sub>B</sub> , Depending on hardware configuration, SBC Restart or Fail-Safe Mode is reached after the 2. watchdog trigger failure (=default) - Config 3/4  1 <sub>B</sub> , Depending on hardware configuration, SBC Restart or Fail-Safe Mode is reached after the 1. watchdog trigger failure - Config 1/2 |

Clearing the FO\_ON bit will not disable the FOx outputs for the case a failure occurred which triggered the FOx outputs. In this case the FOx outputs have to be disabled by clearing the FAILURE bit.
 If the FO\_ON bit is set by the software then it will be cleared by the SBC after SBC Restart Mode was entered and the FOx outputs will be disabled. See also Chapter 13 for FOx activation and deactivation.



- 2. After triggering a SBC Soft Reset the bits VCC3\_V\_CFG and VCC3\_LS are not reset if they were set before, i.e. it stays unchanged, which is stated by the 'y' in the POR / Soft Reset Value. POR value: 0000 0000 and Soft Reset value: xx00 x00x
- 3. VCC3\_LS\_STP\_ON: Is a combination of load sharing and VCC1 active peak in Stop mode

Data Sheet 114 Rev. 1.1, 2014-09-26



# WD\_CTRL

Watchdog Control (Address 000 0011<sub>B</sub>)

POR / Soft Reset Value: 0001 0100<sub>B</sub>; Restart Value: x0xx 0100<sub>B</sub>

| 7        | 6               | 5      | 4                | 3        | 2          | 1          | 0          |
|----------|-----------------|--------|------------------|----------|------------|------------|------------|
| CHECKSUM | WD_STM_<br>EN_0 | WD_WIN | WD_EN_<br>WK_BUS | Reserved | WD_TIMER_2 | WD_TIMER_1 | WD_TIMER_0 |
| rw       | rwh             | rw     | rw               | r        | rwh        | rwh        | rwh        |

| Field            | Bits | Туре | Description                                                                                                                                                                                                    |
|------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CHECKSUM         | 7    | rw   | Watchdog Setting Check Sum Bit The sum of bits 7:0 needs to have even parity (see Chapter 14.2.3)  0 <sub>B</sub> , Counts as 0 for checksum calculation 1 <sub>B</sub> , Counts as 1 for checksum calculation |
| WD_STM_<br>EN_0  | 6    | rwh  | Watchdog Deactivation during Stop Mode, bit 0 (Chapter 14.2.4)  0 <sub>B</sub> , Watchdog is active in Stop Mode  1 <sub>B</sub> , Watchdog is deactivated in Stop Mode                                        |
| WD_WIN           | 5    | rw   | Watchdog Type Selection  0 <sub>B</sub> , Watchdog works as a Time-Out watchdog  1 <sub>B</sub> , Watchdog works as a Window watchdog                                                                          |
| WD_EN_<br>WK_BUS | 4    | rwh  | Watchdog Enable after Bus (CAN) Wake in SBC Stop Mode  0 <sub>B</sub> , Watchdog will not start after a CAN wake  1 <sub>B</sub> , Watchdog starts with a long open window after CAN Wake                      |
| Reserved         | 3    | r    | Reserved, always reads as 0                                                                                                                                                                                    |
| WD_TIMER         | 2:0  | rwh  |                                                                                                                                                                                                                |

- 1. See also Chapter 14.2.4 for more information on disabling the watchdog in SBC Stop Mode.
- 2. See Chapter 14.2.5 for more information on the effect of the bit WD\_EN\_WK\_BUS.
- 3. See Chapter 14.2.3 for calculation of checksum.



BUS\_CTRL\_1

Bus Control (Address 000 0100<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 0000 00yy<sub>B</sub>

|   | 7        | 6        | 5        | 4        | 3        | 2        | 1     | 0     |
|---|----------|----------|----------|----------|----------|----------|-------|-------|
|   | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | CAN_1 | CAN_0 |
| • | r        | r        | r        | r        | r        | r        | rwh   | rwh   |

| Field    | Bits | Туре | Description                                                                                                                                                       |
|----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved | 7:3  | r    | Reserved, always reads as 0                                                                                                                                       |
| Reserved | 2    | r    | Reserved, always reads as 0                                                                                                                                       |
| CAN      | 1:0  | rwh  | HS-CAN Module Modes  00 <sub>B</sub> , CAN OFF  01 <sub>B</sub> , CAN is wake capable  10 <sub>B</sub> , CAN Receive Only Mode  11 <sub>B</sub> , CAN Normal Mode |

- 1. The reset values for the CAN transceivers are marked with 'y' because they will vary depending on the cause of change see below.
- 2. see Figure 26 for detailed state changes of CAN Transceiver for different SBC modes.
- 3. Failure Handling Mechanism: When the device enters Fail-Safe Mode due to a failure (TSD2, WD-Failure,...), then the wake registers BUS\_CTRL\_1, and WK\_CTRL\_2 are reset to following values (=wake sources) 'xxx0 1001', '0000 0001' and 'x0xx 0111' in order to ensure that the device can be woken again.



# BUS\_CTRL\_2

Bus Control (Address 000 0101<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 00x0 0000<sub>B</sub>

| 7        | 6        | 5         | 4        | 3        | 2        | 1        | 0        |
|----------|----------|-----------|----------|----------|----------|----------|----------|
| Reserved | Reserved | I_PEAK_TH | Reserved | Reserved | Reserved | Reserved | Reserved |
| r        | r        | rw        | r        | r        | r        | r        | r        |

| Field     | Bits | Type | Description                                                                                                                                                                             |
|-----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved  | 7:6  | r    | Reserved, always reads as 0                                                                                                                                                             |
| I_PEAK_TH | 5    | rw   | VCC1 Active Peak Threshold Selection  0 <sub>B</sub> , low VCC1 active peak threshold selected (ICC1,peak_1)  1 <sub>B</sub> , higher VCC1 active peak threshold selected (ICC1,peak_2) |
| Reserved  | 4:0  | r    | Reserved, always reads as 0                                                                                                                                                             |

#### **Notes**

- The bit I\_PEAK\_TH can be modified in SBC Init and Normal Mode. In SBC Stop Mode this bit is Read only but SPI\_FAIL will not be set when trying to modify the bit in SBC STOP Mode and no INT is triggered in case INT\_ GLOBAL is set.
- 2. see Figure 26 for detailed state changes of CAN Transceiver for different SBC modes
- 3. Failure Handling Mechanism: When the device enters Fail-Safe Mode due to a failure (TSD2, WD-Failure,...), then the wake registers BUS\_CTRL\_1, BUS\_CTRL\_2 and WK\_CTRL\_2 are reset to following values (=wake sources) 'xxx0 1001', '0000 0001' and 'x0xx 0111' in order to ensure that the device can be woken again.

Data Sheet 117 Rev. 1.1, 2014-09-26



# WK\_CTRL\_1

Internal Wake Input Control (Address 000 0110<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: xx00 0000<sub>B</sub>

| 7              | 6                   | 5        | 4        | 3        | 2               | 1        | 0        |
|----------------|---------------------|----------|----------|----------|-----------------|----------|----------|
| TIMER2_W<br>EN | K_ TIMER1_WK_<br>EN | Reserved | Reserved | Reserved | WD_STM_<br>EN_1 | Reserved | Reserved |
| rw             | rw                  | r        | r        | r        | rwh             | r        | r        |

| Field     | Bits | Туре | Description                                                    |
|-----------|------|------|----------------------------------------------------------------|
| TIMER2_WK | 7    | rw   | Timer2 Wake Source Control (for cyclic wake)                   |
| _EN       |      |      | 0 <sub>B</sub> , Timer2 wake disabled                          |
|           |      |      | 1 <sub>B</sub> , Timer2 is enabled as a wake source            |
| TIMER1_WK | 6    | rw   | Timer1 Wake Source Control (for cyclic wake)                   |
| _EN       |      |      | 0 <sub>B</sub> , Timer1 wake disabled                          |
|           |      |      | 1 <sub>B</sub> , Timer1 is enabled as a wake source            |
| Reserved  | 5:3  | r    | Reserved, always reads as 0                                    |
| WD_STM_   | 2    | rwh  | Watchdog Deactivation during Stop Mode, bit 1 (Chapter 14.2.4) |
| EN_1      |      |      | 0 <sub>B</sub> , Watchdog is active in Stop Mode               |
|           |      |      | 1 <sub>B</sub> , Watchdog is deactivated in Stop Mode          |
| Reserved  | 1:0  | r    | Reserved, always reads as 0                                    |



#### WK\_CTRL\_2

External Wake Source Control (Address 000 0111<sub>B</sub>)

POR / Soft Reset Value: 0000 0111<sub>B</sub>; Restart Value: x0x0 0xxx<sub>B</sub>

| 7          | 6        | 5       | 4        | 3        | 2      | 1      | 0      |
|------------|----------|---------|----------|----------|--------|--------|--------|
| INT_GLOBAL | Reserved | WK_MEAS | Reserved | Reserved | WK3_EN | WK2_EN | WK1_EN |
| rw         | r        | rw      | r        | r        | rw     | rw     | rw     |

| Field          | Bits | Туре | Description                                                                                                                                                                                                                                      |
|----------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INT_<br>GLOBAL | 7    | rw   | Global Interrupt Configuration (see also Chapter 12.1)  0 <sub>B</sub> , Only wake sources trigger INT (default)  1 <sub>B</sub> , All status information register bits will trigger INT (including all wake sources)                            |
| Reserved       | 6    | r    | Reserved, always reads as 0                                                                                                                                                                                                                      |
| WK_MEAS        | 5    | rw   | WK / Measurement selection (see also Chapter 11.2.2)  0 <sub>B</sub> , WK functionality enabled for WK1 and WK2  1 <sub>B</sub> , Measurement functionality enabled; WK1 & WK2 are disabled as wake sources, i.e. bits WK1/2_EN bits are ignored |
| Reserved       | 4:3  | r    | Reserved, always reads as 0                                                                                                                                                                                                                      |
| WK3_EN         | 2    | rw   | WK3 Wake Source Control  0 <sub>B</sub> , WK3 wake disabled  1 <sub>B</sub> , WK3 is enabled as a wake source                                                                                                                                    |
| WK2_EN         | 1    | rw   | WK2 Wake Source Control  0 <sub>B</sub> , WK2 wake disabled  1 <sub>B</sub> , WK2 is enabled as a wake source                                                                                                                                    |
| WK1_EN         | 0    | rw   | WK1 Wake Source Control  0 <sub>B</sub> , WK1 wake disabled  1 <sub>B</sub> , WK1 is enabled as a wake source                                                                                                                                    |

- 1. WK\_MEAS is by default configured for standard WK functionality (WK1 and WK2). The bits WK1\_EN and WK2\_EN are ignored in case WK\_MEAS is activated. If the bit is set to '1' then the measurement function is enabled during Normal Mode & the bits WK1\_EN and WK2\_EN are ignored. The bits WK1/"\_LVL bits need to be ignored as well.
- 2. The wake sources CAN are selected in the register **BUS\_CTRL\_1** by setting the respective bits to 'wake capable'
- 3. Failure Handling Mechanism: When the device enters Fail-Safe Mode due to a failure (TSD2, WD-Failure,...), then the wake registers **BUS\_CTRL\_1** and **WK\_CTRL\_2** are reset to following values (=wake sources) 'xxx0 1001', '0000 0001' and 'x0xx 0111' in order to ensure that the device can be woken again.



WK\_PUPD\_CTRL

Wake Input Level Control (Address 000 1000<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 00xx xxxx<sub>B</sub>

| 7        | 6        | 5          | 4          | 3          | 2          | 1          | 0          |
|----------|----------|------------|------------|------------|------------|------------|------------|
| Reserved | Reserved | WK3_PUPD_1 | WK3_PUPD_0 | WK2_PUPD_1 | WK2_PUPD_0 | WK1_PUPD_1 | WK1_PUPD_0 |
| r        | r        | rw         | rw         | rw         | rw         | rw         | rw         |

| Field    | Bits | Туре | Description                                                   |
|----------|------|------|---------------------------------------------------------------|
| Reserved | 7:6  | r    | Reserved, always reads as 0                                   |
| WK3_PUPD | 5:4  | rw   | WK3 Pull-Up / Pull-Down Configuration                         |
|          |      |      | 00 <sub>B</sub> , No pull-up / pull-down selected             |
|          |      |      | 01 <sub>B</sub> , Pull-down resistor selected                 |
|          |      |      | 10 <sub>B</sub> , Pull-up resistor selected                   |
|          |      |      | 11 <sub>B</sub> , Automatic switching to pull-up or pull-down |
| WK2_PUPD | 3:2  | rw   | WK2 Pull-Up / Pull-Down Configuration                         |
|          |      |      | 00 <sub>B</sub> , No pull-up / pull-down selected             |
|          |      |      | 01 <sub>B</sub> , Pull-down resistor selected                 |
|          |      |      | 10 <sub>B</sub> , Pull-up resistor selected                   |
|          |      |      | 11 <sub>B</sub> , Automatic switching to pull-up or pull-down |
| WK1_PUPD | 1:0  | rw   | WK1 Pull-Up / Pull-Down Configuration                         |
|          |      |      | 00 <sub>B</sub> , No pull-up / pull-down selected             |
|          |      |      | 01 <sub>B</sub> , Pull-down resistor selected                 |
|          |      |      | 10 <sub>B</sub> , Pull-up resistor selected                   |
|          |      |      | 11 <sub>B</sub> , Automatic switching to pull-up or pull-down |



## WK\_FLT\_CTRL

Wake Input Filter Time Control (Address 000 1001<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 00xx xxxx<sub>B</sub>

|   | 7        | 6        | 5         | 4         | 3         | 2         | 1         | 0         |
|---|----------|----------|-----------|-----------|-----------|-----------|-----------|-----------|
| ٠ | Reserved | Reserved | WK3_FLT_1 | WK3_FLT_0 | WK2_FLT_1 | WK2_FLT_0 | WK1_FLT_1 | WK1_FLT_0 |
|   | r        | r        | rw        | rw        | rw        | rw        | rw        | rw        |

| Field    | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved | 7:6  | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| WK3_FLT  | 5:4  | rw   | <ul> <li>WK3 Filter Time Configuration</li> <li>00<sub>B</sub> , Configuration A: Filter with 16μs filter time (static sensing)</li> <li>01<sub>B</sub> , Configuration B: Filter with 64μs filter time (static sensing)</li> <li>10<sub>B</sub> , Configuration C: Filtering at the end of the on-time; a filter time of 16μs (cyclic sensing) is selected, Timer1</li> <li>11<sub>B</sub> , Configuration D: Filtering at the end of the on-time; a filter time of 16μs (cyclic sensing) is selected, Timer2</li> </ul> |
| WK2_FLT  | 3:2  | rw   | <ul> <li>WK2 Filter Time Configuration</li> <li>00<sub>B</sub> , Configuration A: Filter with 16μs filter time (static sensing)</li> <li>01<sub>B</sub> , Configuration B: Filter with 64μs filter time (static sensing)</li> <li>10<sub>B</sub> , Configuration C: Filtering at the end of the on-time; a filter time of 16μs (cyclic sensing) is selected, Timer1</li> <li>11<sub>B</sub> , Configuration D: Filtering at the end of the on-time; a filter time of 16μs (cyclic sensing) is selected, Timer2</li> </ul> |
| WK1_FLT  | 1:0  | rw   | WK1 Filter Time Configuration  00 <sub>B</sub> , Configuration A: Filter with 16µs filter time (static sensing)  01 <sub>B</sub> , Configuration B: Filter with 64µs filter time (static sensing)  10 <sub>B</sub> , Configuration C: Filtering at the end of the on-time;  a filter time of 16µs (cyclic sensing) is selected, Timer1  11 <sub>B</sub> , Configuration D: Filtering at the end of the on-time;  a filter time of 16µs (cyclic sensing) is selected, Timer2                                               |

Note: When selecting a filter time configuration, the user must make sure to also assign the respective timer to at least one HS switch during cyclic sense operation



## TIMER1\_CTRL

Timer1 Control and Selection (Address 000 1100<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 0000 0000<sub>B</sub>

| 7        | 6               | 5               | 4               | 3        | 2                | 1                | 0                |
|----------|-----------------|-----------------|-----------------|----------|------------------|------------------|------------------|
| Reserved | TIMER1_<br>ON_2 | TIMER1_<br>ON_1 | TIMER1_<br>ON_0 | Reserved | TIMER1_<br>PER_2 | TIMER1_<br>PER_1 | TIMER1_<br>PER_0 |
| r        | rwh             | rwh             | rwh             | r        | rwh              | rwh              | rwh              |

| Field          | Bits | Type | Description                                                                                                                                                                                                                                                                                                          |
|----------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved       | 7    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                          |
| TIMER1_<br>ON  | 6:4  | rwh  | Timer1 On-Time Configuration $000_B$ , OFF / Low (timer not running, HSx output is low) $001_B$ , 0.1ms on-time $010_B$ , 0.3ms on-time $011_B$ , 1.0ms on-time $100_B$ , 10ms on-time $101_B$ , 20ms on-time $101_B$ , 20ms on-time $111_B$ , OFF / HIGH (timer not running, HSx output is high) $111_B$ , reserved |
| Reserved       | 3    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                          |
| TIMER1_<br>PER | 2:0  | rwh  | Timer1 Period Configuration $000_B$ , $10ms$ $001_B$ , $20ms$ $010_B$ , $50ms$ $011_B$ , $100ms$ $100_B$ , $200ms$ $101_B$ , $1s$ $110_B$ , $2s$ $111_B$ , reserved                                                                                                                                                  |

- 1. A timer must be first assigned and is then automatically activated as soon as the on-time is configured.
- 2. If cyclic sense is selected and the HS switches are cleared during SBC Restart Mode, then also the timer settings (period and on-time) are cleared to avoid incorrect switch detection.
- 3. in case the timer are set as wake sources and cyclic sense is running, then both cyclic sense and cyclic wake will be active at the same time.



# TIMER2\_CTRL

Timer2 Control and selection (Address 000 1101<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 0000 0000<sub>B</sub>

| 7        | 6               | 5               | 4               | 3        | 2                | 1                | 0                |
|----------|-----------------|-----------------|-----------------|----------|------------------|------------------|------------------|
| Reserved | TIMER2_<br>ON_2 | TIMER2_<br>ON_1 | TIMER2_<br>ON_0 | Reserved | TIMER2_<br>PER_2 | TIMER2_<br>PER_1 | TIMER2_<br>PER_0 |
| r        | rwh             | rwh             | rwh             | r        | rwh              | rwh              | rwh              |

| Field          | Bits | Туре | Description                                                                                                                                                                                                                                                                                                          |
|----------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved       | 7    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                          |
| TIMER2_<br>ON  | 6:4  | rwh  | Timer2 On-Time Configuration $000_B$ , OFF / Low (timer not running, HSx output is low) $001_B$ , 0.1ms on-time $010_B$ , 0.3ms on-time $011_B$ , 1.0ms on-time $100_B$ , 10ms on-time $101_B$ , 20ms on-time $101_B$ , 20ms on-time $110_B$ , OFF / HIGH (timer not running, HSx output is high) $111_B$ , reserved |
| Reserved       | 3    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                                          |
| TIMER2_<br>PER | 2:0  | rwh  | Timer2 Period Configuration $000_B$ , $10ms$ $001_B$ , $20ms$ $010_B$ , $50ms$ $011_B$ , $100ms$ $100_B$ , $200ms$ $101_B$ , $1s$ $110_B$ , $2s$ $111_B$ , reserved                                                                                                                                                  |

- 1. A timer must be first assigned and is then automatically activated as soon as the on-time is configured.
- 2. If cyclic sense is selected and the HS switches are cleared during SBC Restart Mode, then also the timer settings (period and on-time) are cleared to avoid incorrect switch detection.



SW\_SD\_CTRL

Switch Shutdown Control (Address 001 0000<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 0xxx 0000<sub>B</sub>

| 7        | 6               | 5               | 4                | 3        | 2        | 1        | 0        |
|----------|-----------------|-----------------|------------------|----------|----------|----------|----------|
| Reserved | HS_OV_SD_E<br>N | HS_UV_SD_E<br>N | HS_OV_UV_R<br>EC | Reserved | Reserved | Reserved | Reserved |
| r        | rw              | rw              | rw               | r        | r        | r        | r        |

| Field            | Bits | Туре | Description                                                                                                                                                                                       |
|------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved         | 7    | r    | Reserved, always reads as 0                                                                                                                                                                       |
| HS_OV_SD_<br>EN  | 6    | rw   | Shutdown Disabling of HS14 in case of VSHS OV  0 <sub>B</sub> , shutdown enabled in case of VSHS OV  1 <sub>B</sub> , shutdown disabled in case of VSHS OV                                        |
| HS_UV_SD_<br>EN  | 5    | rw   | Shutdown Disabling of HS14 in case of VSHS UV  0 <sub>B</sub> , shutdown enabled in case of VSHS UV  1 <sub>B</sub> , shutdown disabled in case of VSHS UV                                        |
| HS_OV_UV_<br>REC | 4    | rw   | Switch Recovery after Removal of VSHS OV/UV for HS14  0 <sub>B</sub> , Switch recovery is disabled  1 <sub>B</sub> , Previous state before VSHS OV/UV is enabled after OV/UV condition is removed |
| Reserved         | 3:0  | r    | Reserved, always reads as 0                                                                                                                                                                       |



HS\_CTRL1

High-Side Switch Control 1 (Address 001 0100<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 0000 0000<sub>B</sub>

| 7        | 6     | 5     | 4     | 3        | 2     | 1     | 0     |
|----------|-------|-------|-------|----------|-------|-------|-------|
| Reserved | HS2_2 | HS2_1 | HS2_0 | Reserved | HS1_2 | HS1_1 | HS1_0 |
| rw       | rwh   | rwh   | rwh   | r        | rwh   | rwh   | rwh   |

| Field    | Bits | Type | Description                                                                                                                                                                                                                                                                                |
|----------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved | 7    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                |
| HS2      | 6:4  | rwh  | HS2 Configuration  000 <sub>B</sub> , Off  001 <sub>B</sub> , On  010 <sub>B</sub> , Controlled by Timer1  011 <sub>B</sub> , Controlled by Timer2  100 <sub>B</sub> , Controlled by PWM1  101 <sub>B</sub> , Controlled by PWM2  110 <sub>B</sub> , Reserved  111 <sub>B</sub> , Reserved |
| Reserved | 3    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                |
| HS1      | 2:0  | rwh  | HS1 Configuration  000 <sub>B</sub> , Off  001 <sub>B</sub> , On  010 <sub>B</sub> , Controlled by Timer1  011 <sub>B</sub> , Controlled by Timer2  100 <sub>B</sub> , Controlled by PWM1  101 <sub>B</sub> , Controlled by PWM2  110 <sub>B</sub> , Reserved  111 <sub>B</sub> , Reserved |

Note: The bits for the switches are also reset in case of overcurrent and overtemperature.



HS\_CTRL2

High-Side Switch Control 2 (Address 001 0101<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 0000 0000<sub>B</sub>

| 7        | 6     | 5     | 4     | 3        | 2     | 1     | 0     |
|----------|-------|-------|-------|----------|-------|-------|-------|
| Reserved | HS4_2 | HS4_1 | HS4_0 | Reserved | HS3_2 | HS3_1 | HS3_0 |
| r        | rwh   | rwh   | rwh   | r        | rwh   | rwh   | rwh   |

| Field    | Bits | Type | Description                                                                                                                                                                                                                                                                                |
|----------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved | 7    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                |
| HS4      | 6:4  | rwh  | HS4 Configuration  000 <sub>B</sub> , Off  001 <sub>B</sub> , On  010 <sub>B</sub> , Controlled by Timer1  011 <sub>B</sub> , Controlled by Timer2  100 <sub>B</sub> , Controlled by PWM1  101 <sub>B</sub> , Controlled by PWM2  110 <sub>B</sub> , Reserved  111 <sub>B</sub> , Reserved |
| Reserved | 3    | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                                |
| HS3      | 2:0  | rwh  | HS3 Configuration  000 <sub>B</sub> , Off  001 <sub>B</sub> , On  010 <sub>B</sub> , Controlled by Timer1  011 <sub>B</sub> , Controlled by Timer2  100 <sub>B</sub> , Controlled by PWM1  101 <sub>B</sub> , Controlled by PWM2  110 <sub>B</sub> , Reserved  111 <sub>B</sub> , Reserved |

Note: The bits for the switches are also reset in case of overcurrent and overtemperature.



GPIO\_CTRL

**GPIO Configuration Control (Address 001 0111<sub>B</sub>)** 

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: xxxx xxxx<sub>B</sub>

| 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|---------|---------|---------|---------|---------|---------|---------|---------|
|         |         |         |         |         |         |         |         |
| FO_DC_1 | FO_DC_0 | GPIO2_2 | GPIO2_1 | GPIO2_0 | GPIO1_2 | GPIO1_1 | GPIO1_0 |
| rw      | rw      | rw      | rw      | rw      | nw.     | rw      | rw      |

| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                 |
|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FO_DC | 7:6  | rw   | Duty Cycle Configuration of FO3 (if selected)  00 <sub>B</sub> , 20%  01 <sub>B</sub> , 10%  10 <sub>B</sub> , 5%  11 <sub>B</sub> , 2.5%                                                                                                                                                                                                                   |
| GPIO2 | 5:3  | rw   | GPIO2 Configuration  000 <sub>B</sub> , FO3 selected  001 <sub>B</sub> , FO3 selected  010 <sub>B</sub> , FO3 selected  011 <sub>B</sub> , FO3 selected  100 <sub>B</sub> , OFF  101 <sub>B</sub> , Wake input enabled (16μs static filter)  110 <sub>B</sub> , Low-Side Switch ON  111 <sub>B</sub> , High-Side Switch ON                                  |
| GPIO1 | 2:0  | rw   | GPIO1 Configuration  000 <sub>B</sub> , FO2 selected  001 <sub>B</sub> , FO2 selected  010 <sub>B</sub> , FO2 selected  011 <sub>B</sub> , FO2 selected  100 <sub>B</sub> , FO2 selected  100 <sub>B</sub> , OFF  101 <sub>B</sub> , Wake input enabled (16µs static filter)  110 <sub>B</sub> , Low-Side Switch ON  111 <sub>B</sub> , High-Side Switch ON |

Note: When selecting a filter time configuration, the user must make sure to also assign the respective timer to at least one HS switch during cyclic sense operation



PWM1\_CTRL

PWM1 Configuration Control (Address 001 1000<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: xxxx xxxx<sub>B</sub>

| 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| PWM1_DC_7 | PWM1_DC_6 | PWM1_DC_5 | PWM1_DC_4 | PWM1_DC_3 | PWM1_DC_2 | PWM1_DC_1 | PWM1_DC_0 |
| rw        |

| Field   | Bits | Туре | Description                                         |
|---------|------|------|-----------------------------------------------------|
| PWM1_DC | 7:0  | rw   | PWM1 Duty Cycle (bit0=LSB; bit7=MSB)                |
|         |      |      | 0000 0000 <sub>B</sub> , 100% OFF                   |
|         |      |      | xxxx xxxx <sub>B</sub> , ON with DC fraction of 255 |
|         |      |      | 1111 1111 <sub>B</sub> , 100% ON                    |

Note: The min. On-time during PWM is limited by the actual Ton and Toff time of the respective HS switch, e.g. the PWM setting '000 0001' could not be realized.

#### PWM2\_CTRL

PWM2 Configuration Control (Address 001 1001<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: xxxx xxxx<sub>B</sub>

| 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| PWM2_DC_7 | PWM2_DC_6 | PWM2_DC_5 | PWM2_DC_4 | PWM2_DC_3 | PWM2_DC_2 | PWM2_DC_1 | PWM2_DC_0 |
| rw        |

| Field   | Bits | Туре | Description                                         |  |
|---------|------|------|-----------------------------------------------------|--|
| PWM2_DC | 7:0  | rw   | PWM2 Duty Cycle (bit0=LSB; bit7=MSB)                |  |
|         | 7    |      | 0000 0000 <sub>B</sub> , 100% OFF                   |  |
|         |      |      | xxxx xxxx <sub>B</sub> , ON with DC fraction of 255 |  |
| _       |      |      | 1111 1111 <sub>B</sub> , 100% ON                    |  |

Note: The min. On-time during PWM is limited by the actual Ton and Toff time of the respective HS switch, e.g. the PWM setting '000 0001' could not be realized.



#### PWM\_FREQ\_CTRL

PWM Frequency Configuration Control (Address 001 1100<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 0000 0x0x<sub>B</sub>

| 7        | 6        | 5        | 4        | 3        | 2         | 1        | 0         |
|----------|----------|----------|----------|----------|-----------|----------|-----------|
| Reserved | Reserved | Reserved | Reserved | Reserved | PWM2_FREQ | Reserved | PWM1_FREQ |
| r        | r        | r        | r        | r        | rw        | r        | rw        |

| Field    | Bits | Туре | Description                                                         |
|----------|------|------|---------------------------------------------------------------------|
| Reserved | 7:3  | r    | Reserved, always reads as 0                                         |
| PWM2_    | 2    | rw   | PWM2 Frequency Selection                                            |
| FREQ     |      |      | $0_{\rm B}$ , 200Hz configuration $1_{\rm B}$ , 400Hz configuration |
| Reserved | 1    | r    | Reserved, always reads as 0                                         |
| PWM1_    | 0    | rw   | PWM1 Frequency Selection                                            |
| FREQ     |      |      | $0_{\rm B}$ , 200Hz configuration $1_{\rm B}$ , 400Hz configuration |

Note: The min. On-time during PWM is limited by the actual Ton and Toff time of the respective HS switch, e.g. the PWM setting '000 0001' could not be realized.

#### SYS\_STATUS\_CTRL

System Status Control (Address 001 1110<sub>B</sub>)

POR Value: 0000 0000<sub>B</sub>; Restart Value/Soft Reset Value: xxxx xxxx<sub>B</sub>

| 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
|------------|------------|------------|------------|------------|------------|------------|------------|
|            |            |            |            |            |            |            |            |
| SYS_STAT_7 | SYS_STAT_6 | SYS_STAT_5 | SYS_STAT_4 | SYS_STAT_3 | SYS_STAT_2 | SYS_STAT_1 | SYS_STAT_0 |
|            |            |            |            |            |            |            |            |
| rw         |

| Field    | Bits | Туре | Description                                             |
|----------|------|------|---------------------------------------------------------|
| SYS_STAT | 7:0  | rw   | System Status Control Byte (bit0=LSB; bit7=MSB)         |
|          |      |      | Dedicated byte for system configuration, access only by |
|          |      |      | microcontroller. Cleared after power up and Soft Reset  |

- 1. The SYS\_STATUS\_CTRL register is an exception for the default values, i.e. it will keep its configured value also after a Soft Reset.
- This byte is intended for storing system configurations of the ECU by the microcontroller and is only accessible
  in SBC Normal Mode. The byte is not accessible by the SBC and is also not cleared after Fail-Safe or SBC
  Restart Mode. It allows the microcontroller to quickly store system configuration without loosing the data.



# 15.6 SPI Status Information Registers

READ/CLEAR Operation (see also Chapter 15.3):

- One 16-bit SPI command consist of two bytes:
  - the 7-bit address and one additional bit for the register access mode and
  - following the data byte

The numbering of following bit definitions refers to the data byte and correspond to the bits D0...D7 and to the SPI bits 8...15 (see also figure).

- There are two different bit types:
  - 'r' = READ: read only bits (or reserved bits)
  - 'rc' = READ/CLEAR: readable and clearable bits
- Reading a register is done byte wise by setting the SPI bit 7 to "0" (= Read Only)
- Clearing a register is done byte wise by setting the SPI bit 7 to "1"
- SPI status registers are in general not cleared or changed automatically (an exception are the WD\_FAIL bits).
   This must be done by the microcontroller via SPI command

The registers are addressed wordwise.



# 15.6.1 General Status Registers

# SUP\_STAT\_2

Supply Voltage Fail Status (Address 100 0000<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 0x0x xxxx<sub>B</sub>

| 7        | 6     | 5        | 4       | 3       | 2       | 1       | 0         |
|----------|-------|----------|---------|---------|---------|---------|-----------|
| Reserved | vs_uv | Reserved | vcc3_oc | VCC3_UV | vcc3_от | VCC1_OV | VCC1_WARN |
| r        | rc    | r        | rc      | rc      | rc      | rc      | rc        |

| Field         | Bits | Туре | Description                                                                                                                                                 |
|---------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved      | 7    | r    | Reserved, always reads as 0                                                                                                                                 |
| VS_UV         | 6    | rc   | VS Under-Voltage Detection (V <sub>S,UV</sub> )  0 <sub>B</sub> , No VS under voltage detected  1 <sub>B</sub> , VS under voltage detected                  |
| Reserved      | 5    | r    | Reserved, always reads as 0                                                                                                                                 |
| VCC3_OC       | 4    | rc   | VCC3 Over Current Detection 0 <sub>B</sub> , No OC 1 <sub>B</sub> , OC detected                                                                             |
| VCC3_UV       | 3    | rc   | VCC3 Under Voltage Detection  0 <sub>B</sub> , No VCC3 UV detection  1 <sub>B</sub> , VCC3 UV Fail detected                                                 |
| VCC3_OT       | 2    | rc   | VCC3 Over Temperature Detection  0 <sub>B</sub> , No over temperature  1 <sub>B</sub> , VCC3 over temperature detected                                      |
| VCC1_<br>OV   | 1    | rc   | VCC1 Over Voltage Detection (V <sub>CC1,oV,r</sub> )  0 <sub>B</sub> , No VCC1 over voltage warning  1 <sub>B</sub> , VCC1 over voltage detected            |
| VCC1_<br>WARN | 0    | rc   | VCC1 Undervoltage Prewarning (V <sub>PW,f</sub> )  0 <sub>B</sub> , No VCC1 undervoltage prewarning  1 <sub>B</sub> , VCC1 undervoltage prewarning detected |

#### **Notes**

1. The VCC1 undervoltage prewarning threshold  $V_{PW,f}/V_{PW,r}$  is a fixed threshold and independent of the VCC1 undervoltage reset thresholds.



# SUP\_STAT\_1 Supply Voltage Fail Status (Address 100 0001<sub>B</sub>)

POR / Soft Reset Value: y000 0000<sub>B</sub>; Restart Value: xxxx xx0x<sub>B</sub>

| 7   | 6       | 5       | 4       | 3       | 2       | 1          | 0       |
|-----|---------|---------|---------|---------|---------|------------|---------|
| POR | VSHS_UV | vshs_ov | VCC2_OT | VCC2_UV | VCC1_SC | VCC1_UV_FS | VCC1_UV |
| rc  | rc      | rc      | rc      | rc      | rc      | rc         | rc      |

| Field          | Bits | Туре | Description                                                                                                                                                                          |
|----------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POR            | 7    | rc   | Power-On Reset Detection 0 <sub>B</sub> , No POR 1 <sub>B</sub> , POR occurred                                                                                                       |
| VSHS_UV        | 6    | rc   |                                                                                                                                                                                      |
| VSHS_OV        | 5    | rc   |                                                                                                                                                                                      |
| VCC2_OT        | 4    | rc   | VCC2 Over Temperature Detection  0 <sub>B</sub> , No over temperature  1 <sub>B</sub> , VCC2 over temperature detected                                                               |
| VCC2_UV        | 3    | rc   | VCC2 Under Voltage Detection (V <sub>CC2,UV,f</sub> )  0 <sub>B</sub> , No VCC2 Under voltage  1 <sub>B</sub> , VCC2 under voltage detected                                          |
| VCC1_SC        | 2    | rc   | VCC1 Short to GND Detection ( <vrtx for="" t="">4ms after switch on)  0<sub>B</sub> , No short  1<sub>B</sub> , VCC1 short to GND detected</vrtx>                                    |
| VCC1_UV<br>_FS | 1    | rc   | VCC1 UV-Detection (due to Vrtx reset)  0 <sub>B</sub> , No Fail-Safe Mode entry due to 4th consecutive VCC1_UV  1 <sub>B</sub> , Fail-Safe Mode entry due to 4th consecutive VCC1_UV |
| VCC1_UV        | 0    | rc   | VCC1 UV-Detection (due to Vrtx reset)  0 <sub>B</sub> , No VCC1_UV detection  1 <sub>B</sub> , VCC1 UV-Fail detected                                                                 |

- 1. The MSB of the POR/Soft Reset value is marked as 'y': the default value of the POR bit is set after Power-on reset (POR value = 1000 0000). However it will be cleared after a SBC Soft Reset command (Soft Reset value = 0000 0000).
- 2. During Sleep Mode, the bits VCC1\_SC, VCC1\_OV and VCC1\_UV will not be set when VCC1 is off
- 3. The VCC1\_UV bit is never updated in SBC Restart Mode, in SBC Init Mode it is only updated after RO was released for the first time, it is always updated in SBC Normal and Stop Mode, and it is always updated in any SBC modes in a VCC1\_SC condition (after VCC1\_UV = 1 for >4ms).



# THERM\_STAT

Thermal Protection Status (Address 100 0010<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 0000 0xxx<sub>B</sub>

| 7        | 6        | 5        | 4        | 3        | 2    | 1    | 0   |
|----------|----------|----------|----------|----------|------|------|-----|
| Reserved | Reserved | Reserved | Reserved | Reserved | TSD2 | TSD1 | TPW |
| r        | r        | r        | r        | r        | rc   | rc   | rc  |

| Field    | Bits | Type | Description                                                                                                                         |
|----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| Reserved | 7:3  | r    | Reserved, always reads as 0                                                                                                         |
| TSD2     | 2    | rc   | TSD2 Thermal Shut-Down Detection  0 <sub>B</sub> , No TSD2 event  1 <sub>B</sub> , TSD2 OT detected - leading to SBC Fail-Safe Mode |
| TSD1     | 1    | rc   | TSD1 Thermal Shut-Down Detection  0 <sub>B</sub> , No TSD1 fail  1 <sub>B</sub> , TSD1 OT detected                                  |
| TPW      | 0    | rc   | Thermal Pre Warning  0 <sub>B</sub> , No Thermal Pre warning  1 <sub>B</sub> , Thermal Pre warning detected                         |

Note: TSD1 and TSD2 are not reset automatically, even if the temperature pre warning or TSD1 OT condition is not present anymore. Also TSD2 is not reset.



#### **DEV STAT**

Device Information Status (Address 100 0011<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: xx00 xxxx<sub>B</sub>

| 7          | 6          | 5        | 4        | 3         | 2         | 1        | 0       |
|------------|------------|----------|----------|-----------|-----------|----------|---------|
| DEV_STAT_1 | DEV_STAT_0 | Reserved | Reserved | WD_FAIL_1 | WD_FAIL_0 | SPI_FAIL | FAILURE |
| rc         | rc         | r        | r        | rh        | rh        | rc       | rc      |

| Field    | Bits | Туре | Description                                                                                                                                                                                                                                                                          |
|----------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEV_STAT | 7:6  | rc   | Device Status before Restart Mode  00 <sub>B</sub> , Cleared (Register must be actively cleared)  01 <sub>B</sub> , Restart due to failure (WD fail, TSD2, VCC1_UV); also after a wake from Fail-Safe Mode  10 <sub>B</sub> , Sleep Mode  11 <sub>B</sub> , Reserved                 |
| Reserved | 5:4  | r    | Reserved, always reads as 0                                                                                                                                                                                                                                                          |
| WD_FAIL  | 3:2  | rh   | Number of WD-Failure Events (1/2 WD failures depending on CFG)  00 <sub>B</sub> , No WD Fail  01 <sub>B</sub> , 1x WD Fail, FOx activation - Config 2 selected  10 <sub>B</sub> , 2x WD Fail, FOx activation - Config 1 / 3 / 4 selected  11 <sub>B</sub> , Reserved (never reached) |
| SPI_FAIL | 1    | rc   | SPI Fail Information  0 <sub>B</sub> , No SPI fail  1 <sub>B</sub> , Invalid SPI command detected                                                                                                                                                                                    |
| FAILURE  | 0    | rc   | Activation of Fail Output FO  0 <sub>B</sub> , No Failure  1 <sub>B</sub> , Failure occurred                                                                                                                                                                                         |

- 1. The bits DEV\_STAT show the status of the device before it went through Restart. Either the device came from regular Sleep Mode ('10') or a failure ('01' SBC Restart or SBC Fail-Safe Mode: WD fail, TSD2 fail, VCC\_UV fail or VCC1\_OV if bit VCC1\_OV\_RST is set) occurred. Failure is also an illegal command from SBC Stop to SBC Sleep Mode or going to SBC Sleep Mode without activation of any wake source. Coming from SBC Sleep Mode ('10') will also be shown if there was a trial to enter SBC Sleep Mode without having cleared all wake flags before.
- 2. The WD\_FAIL bits are configured as a counter and are the only status bits, which are cleared automatically by the SBC. They are cleared after a successful watchdog trigger and when the watchdog is stopped (also in SBC Sleep and Fail-Safe Mode unless it was reached due to a watchdog failure). See also Chapter 13.1.
- 3. The SPI\_FAIL bit is cleared only by SPI command
- 4. In case of Config 2/4 the WD\_Fail counter is frozen in case of WD trigger failure until a successful WD trigger.
- 5. If CFG = '0' then a 1st watchdog failure will not trigger the FO outputs or the FAILURE bit but only force the SBC into SBC Restart Mode.



## BUS\_STAT\_1

Bus Communication Status (Address 100 0100<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 0000 0xxx<sub>B</sub>

| 7        | 6        | 5        | 4        | 3        | 2          | 1          | 0       |
|----------|----------|----------|----------|----------|------------|------------|---------|
| Reserved | Reserved | Reserved | Reserved | Reserved | CAN_FAIL_1 | CAN_FAIL_0 | VCAN_UV |
| r        | r        | r        | r        | r        | rc         | rc         | rc      |

| Field    | Bits | Туре | Description                                                                                                                                                                                                               |
|----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved | 7    | r    | Reserved, always reads as 0                                                                                                                                                                                               |
| Reserved | 6:5  | r    | Reserved, always reads as 0                                                                                                                                                                                               |
| Reserved | 4:3  | r    | Reserved, always reads as 0                                                                                                                                                                                               |
| CAN_FAIL | 2:1  | rc   | CAN Failure Status  00 <sub>B</sub> , No error  01 <sub>B</sub> , CAN TSD  10 <sub>B</sub> , CAN_TXD_DOM: TXD dominant time out for more than 4ms  11 <sub>B</sub> , CAN_BUS_DOM: BUS dominant time out for more than 4ms |
| VCAN_UV  | 0    | rc   | Under Voltage CAN Bus Supply  0 <sub>B</sub> , Normal operation  1 <sub>B</sub> , CAN Supply under voltage detected. Transmitter disabled                                                                                 |

## **Notes**

1. The VCAN\_UV comparator is enabled if the mode bit CAN\_1 = '1', i.e. in CAN Normal or CAN Receive Only Mode.

Data Sheet 135 Rev. 1.1, 2014-09-26



 $\label{eq:wk_stat} WK\_STAT\_1 \\ Wake-up Source and Information Status (Address 100 0110_B) \\ POR / Soft Reset Value: 0000 0000_B; \qquad Restart Value: 00xx 0xxx_B \\$ 

| 7        | 6        | 5      | 4        | 3        | 2      | 1      | 0      |
|----------|----------|--------|----------|----------|--------|--------|--------|
| Reserved | Reserved | CAN_WU | TIMER_WU | Reserved | WK3_WU | WK2_WU | WK1_WU |
| r        | r        | rc     | rc       | r        | rc     | rc     | rc     |

| Field    | Bits | Туре | Description                                                                |
|----------|------|------|----------------------------------------------------------------------------|
| Reserved | 7    | r    | Reserved, always reads as 0                                                |
| Reserved | 6    | r    | Reserved, always reads as 0                                                |
| CAN_WU   | 5    | rc   | Wake up via CAN Bus  0 <sub>B</sub> , No Wake up  1 <sub>B</sub> , Wake up |
| TIMER_WU | 4    | rc   | Wake up via TimerX  0 <sub>B</sub> , No Wake up  1 <sub>B</sub> , Wake up  |
| Reserved | 3    | r    | Reserved, always reads as 0                                                |
| WK3_WU   | 2    | rc   | Wake up via WK3  0 <sub>B</sub> , No Wake up  1 <sub>B</sub> , Wake up     |
| WK2_WU   | 1    | rc   | Wake up via WK2  0 <sub>B</sub> , No Wake up  1 <sub>B</sub> , Wake up     |
| WK1_WU   | 0    | rc   | Wake up via WK1 0 <sub>B</sub> , No Wake up 1 <sub>B</sub> , Wake up       |

Note: The respective wake source bit will also be set when the device is woken from SBC Fail-Safe Mode



# WK\_STAT\_2

Wake-up Source and Information Status (Address 100 0111 $_{\rm B}$ ) POR / Soft Reset Value: 0000 0000 $_{\rm B}$ ; Restart Value: 00xx 0000 $_{\rm B}$ 

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved | Reserved | GPIO2_WU | GPIO1_WU | Reserved | Reserved | Reserved | Reserved |
| r        | r        | rc       | rc       | r        | r        | r        | r        |

| Field    | Bits | Туре | Description                                                              |  |
|----------|------|------|--------------------------------------------------------------------------|--|
| Reserved | 7:6  | r    | Reserved, always reads as 0                                              |  |
| GPIO2_WU | 5    | rc   | Wake up via GPIO2  0 <sub>B</sub> , No Wake up  1 <sub>B</sub> , Wake up |  |
| GPIO1_WU | 4    | rc   | Wake up via GPIO1  0 <sub>B</sub> , No Wake up  1 <sub>B</sub> , Wake up |  |
| Reserved | 3:0  | r    | Reserved, always reads as 0                                              |  |



WK\_LVL\_STAT

WK Input Level (Address 100  $1000_{\rm B}$ )

POR / Soft Reset Value: xxx00 0xxx<sub>B</sub>; Restart Value: xxxx 0xxx<sub>B</sub>

| 7               | 6    | 5         | 4         | 3        | 2       | 1       | 0       |
|-----------------|------|-----------|-----------|----------|---------|---------|---------|
| SBC_DEV<br>_LVL | CFGP | GPIO2_LVL | GPIO1_LVL | Reserved | WK3_LVL | WK2_LVL | WK1_LVL |
| r               | r    | r         | r         | r        | r       | r       | r       |

| Field     | Bits | Туре | Description                                                                 |
|-----------|------|------|-----------------------------------------------------------------------------|
| SBC_DEV   | 7    | r    | Status of SBC Operating Mode at FO3/TEST Pin                                |
| _LVL      |      |      | 0 <sub>B</sub> , User Mode activated                                        |
|           |      |      | 1 <sub>B</sub> , SBC Software Development Mode activated                    |
| CFGP      | 6    | r    | Device Configuration Status                                                 |
|           |      |      | 0 <sub>B</sub> , No external pull-up resistor connected on INT (Config 2/4) |
|           |      |      | 1 <sub>B</sub> , External pull-up resistor connected on INT (Config 1/3)    |
| GPIO2_LVL | 5    | r    | Status of GPIO2 (if selected as GPIO)                                       |
|           |      |      | 0 <sub>B</sub> , Low Level (=0)                                             |
|           |      |      | 1 <sub>B</sub> , High Level (=1)                                            |
| GPIO1_LVL | 4    | r    | Status of GPIO1 (if selected as GPIO)                                       |
|           |      |      | 0 <sub>B</sub> , Low Level (=0)                                             |
|           |      |      | 1 <sub>B</sub> , High Level (=1)                                            |
| Reserved  | 3    | r    | Reserved, always reads as 0                                                 |
| WK3_LVL   | 2    | r    | Status of WK3                                                               |
| _         |      |      | 0 <sub>B</sub> , Low Level (=0)                                             |
|           |      |      | 1 <sub>B</sub> , High Level (=1)                                            |
| WK2_LVL   | 1    | r    | Status of WK2                                                               |
| _         |      |      | 0 <sub>B</sub> , Low Level (=0)                                             |
|           |      |      | 1 <sub>B</sub> , High Level (=1)                                            |
| WK1_LVL   | 0    | r    | Status of WK1                                                               |
| _         |      |      | 0 <sub>B</sub> , Low Level (=0)                                             |
|           |      |      | 1 <sub>B</sub> , High Level (=1)                                            |

Note: GPIOx\_LVL is updated in SBC Normal and Stop Mode if configured as wake input, low-side switch or high-side switch.

In cyclic sense or wake mode, the registers contain the sampled level, i.e. the registers are updated after every sampling. The GPIOs are not capable of cyclic sensing.

If selected as GPIO then the respective level is shown even if configured as low-side or high-side.



HS\_OC\_OT\_STAT

High-Side Switch Overload Status (Address 101 0100<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 0000 xxxx<sub>B</sub>

|   | 7        | 6        | 5        | 4        | 3         | 2         | 1         | 0         |
|---|----------|----------|----------|----------|-----------|-----------|-----------|-----------|
| ٠ | Reserved | Reserved | Reserved | Reserved | HS4_OC_OT | нѕз_ос_от | HS2_OC_OT | HS1_OC_OT |
|   | r        | r        | r        | r        | rc        | rc        | rc        | rc        |

| Field     | Bits | Туре | Description                                                                                                     |
|-----------|------|------|-----------------------------------------------------------------------------------------------------------------|
| Reserved  | 7:4  | r    | Reserved, always reads as 0                                                                                     |
| HS4_OC_OT | 3    | rc   | Over-Current & Over-Temperature Detection HS4  0 <sub>B</sub> , No OC or OT  1 <sub>B</sub> , OC or OT detected |
| HS3_OC_OT | 2    | rc   | Over-Current & Over-Temperature Detection HS3  0 <sub>B</sub> , No OC or OT  1 <sub>B</sub> , OC or OT detected |
| HS2_OC_OT | 1    | rc   | Over-Current & Over-Temperature Detection HS2  0 <sub>B</sub> , No OC or OT  1 <sub>B</sub> , OC or OT detected |
| HS1_OC_OT | 0    | rc   | Over-Current & Over-Temperature Detection HS1  0 <sub>B</sub> , No OC or OT  1 <sub>B</sub> , OC or OT detected |

Note: The OC/OT bit might be set for  $V_{POR,f} < VS < 5.5V$  (see also Chapter 4.2)



HS\_OL\_STAT

High-Side Switch Open-Load Status (Address 101 0101<sub>B</sub>)

POR / Soft Reset Value: 0000 0000<sub>B</sub>; Restart Value: 0000 xxxx<sub>B</sub>

| 7        | 6        | 5        | 4        | 3      | 2      | 1      | 0      |
|----------|----------|----------|----------|--------|--------|--------|--------|
| Reserved | Reserved | Reserved | Reserved | HS4_OL | HS3_OL | HS2_OL | HS1_OL |
| r        | r        | r        | r        | rc     | rc     | rc     | rc     |

| Field    | Bits | Туре | Description                                                                   |
|----------|------|------|-------------------------------------------------------------------------------|
| Reserved | 7:4  | r    | Reserved, always reads as 0                                                   |
| HS4_OL   | 3    | rc   | Open-Load Detection HS4  0 <sub>B</sub> , No OL  1 <sub>B</sub> , OL detected |
| HS3_OL   | 2    | rc   | Open-Load Detection HS3 0 <sub>B</sub> , No OL 1 <sub>B</sub> , OL detected   |
| HS2_OL   | 1    | rc   | Open-Load Detection HS2 0 <sub>B</sub> , No OL 1 <sub>B</sub> , OL detected   |
| HS1_OL   | 0    | rc   | Open-Load Detection HS1  0 <sub>B</sub> , No OL  1 <sub>B</sub> , OL detected |



# 15.6.2 Family and Product Information Register

# FAM\_PROD\_STAT

Family and Product Identification Register (Address 111  $1110_B$ ) POR / Soft Reset Value: 0011 yyyy  $_B$ ; Restart Value: 0011 yyyy $_B$ 

| 7     | 6     | 5     | 4     | 3      | 2      | 1      | 0      |
|-------|-------|-------|-------|--------|--------|--------|--------|
| FAM_3 | FAM_2 | FAM_1 | FAM_0 | PROD_3 | PROD_2 | PROD_1 | PROD_0 |
| r     | r     | r     | r     | r      | r      | r      | r      |

| Field | Bits | Type | Description                                                    |
|-------|------|------|----------------------------------------------------------------|
| FAM   | 7:4  | r    | SBC Family Identifier (bit4=LSB; bit7=MSB)                     |
|       |      |      | 0 0 01 <sub>B</sub> , Driver SBC Family                        |
|       |      |      | 0 0 10 <sub>B</sub> , DC/DC-SBC Family                         |
|       |      |      | 0 0 11 <sub>B</sub> , Mid-Range SBC Family                     |
|       |      |      | $x \times x \times_{B}$ , reserved for future products         |
| PROD  | 3:0  | r    | SBC Product Identifier (bit0=LSB; bit3=MSB)                    |
|       |      |      | 0 0 0 0 <sub>B</sub> , TLE9260QX (5V, no LIN, no VCC3, no SWK) |
|       |      |      | 0 1 0 0 <sub>B</sub> , TLE9261QX (5V, no LIN, VCC3, no SWK)    |
|       |      |      | 1 0 0 0 <sub>B</sub> , TLE9262QX (5V, 1 LIN, VCC3, no SWK)     |
|       |      |      | 1 1 0 0 <sub>B</sub> , TLE9263QX (5V, 2 LIN, VCC3, no SWK)     |

- 1. The actual default register value after POR, Soft Reset or Restart of PROD will depend on the respective product. Therefore the value 'y' is specified.
- 2. SWK = Selective Wake feature in CAN Partial Networking standard



# 15.7 Electrical Characteristics

**Table 27 Electrical Characteristics** 

 $V_{\rm S}$  = 5.5 V to 28 V,  $T_{\rm j}$  = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                      | er Symbol Values      |                          | Unit                      | Note /                   | Number |                                                                                                                           |          |
|------------------------------------------------|-----------------------|--------------------------|---------------------------|--------------------------|--------|---------------------------------------------------------------------------------------------------------------------------|----------|
|                                                |                       | Min.                     | Тур.                      | Max.                     |        | Test Condition                                                                                                            |          |
| SPI frequency                                  |                       |                          |                           |                          |        |                                                                                                                           |          |
| Maximum SPI frequency                          | $f_{\rm SPI,max}$     | _                        | _                         | 4.0                      | MHz    | 1)                                                                                                                        | P_16.7.1 |
| SPI Interface; Logic Inputs S                  |                       | d CSN                    |                           |                          |        |                                                                                                                           |          |
| H-input Voltage Threshold                      | $V_{IH}$              | _                        | _                         | 0.7*<br>V <sub>CC1</sub> | V      | _                                                                                                                         | P_16.7.2 |
| L-input Voltage Threshold                      | $V_{IL}$              | 0.3*<br>V <sub>CC1</sub> | _                         | _                        | V      | _                                                                                                                         | P_16.7.3 |
| Hysteresis of input Voltage                    | $V_{IHY}$             | _                        | 0.12*<br>V <sub>CC1</sub> | _                        | V      | 1)                                                                                                                        | P_16.7.4 |
| Pull-up Resistance at pin CSN                  | $R_{ICSN}$            | 20                       | 40                        | 80                       | kΩ     | $V_{\rm CSN}$ = 0.7 x $V_{\rm CC1}$                                                                                       | P_16.7.5 |
| Pull-down Resistance at pin SDI and CLK        | R <sub>ICLK/SDI</sub> | 20                       | 40                        | 80                       | kΩ     | $V_{\rm SDI/CLK}$ = 0.2 x $V_{\rm CC1}$                                                                                   | P_16.7.6 |
| Input Capacitance at pin CSN, SDI or CLK       | $C_{I}$               | _                        | 10                        | _                        | pF     | 1)                                                                                                                        | P_16.7.7 |
| Logic Output SDO                               |                       | "                        |                           | '                        |        |                                                                                                                           |          |
| H-output Voltage Level                         | $V_{SDOH}$            | V <sub>CC1</sub> - 0.4   | V <sub>CC1</sub> - 0.2    | _                        | V      | I <sub>DOH</sub> = -1.6 mA                                                                                                | P_16.7.8 |
| L-output Voltage Level                         | $V_{SDOL}$            | _                        | 0.2                       | 0.4                      | V      | $I_{\rm DOL}$ = 1.6 mA                                                                                                    | P_16.7.9 |
| Tristate Leakage Current                       | $I_{SDOLK}$           | -10                      | _                         | 10                       | μΑ     | $\begin{split} V_{\mathrm{CSN}} &= V_{\mathrm{CC1}}; \\ 0 \ \mathrm{V} &< V_{\mathrm{DO}} < V_{\mathrm{CC1}} \end{split}$ | P_16.7.1 |
| Tristate Input Capacitance                     | $C_{SDO}$             | _                        | 10                        | 15                       | pF     | 1)                                                                                                                        | P_16.7.1 |
| Data Input Timing <sup>1)</sup>                |                       |                          | <u> </u>                  | -                        |        |                                                                                                                           |          |
| Clock Period                                   | $t_{pCLK}$            | 250                      | _                         | _                        | ns     | _                                                                                                                         | P_16.7.1 |
| Clock High Time                                | $t_{CLKH}$            | 125                      | _                         | _                        | ns     | _                                                                                                                         | P_16.7.1 |
| Clock Low Time                                 | $t_{CLKL}$            | 125                      | _                         | _                        | ns     | _                                                                                                                         | P_16.7.1 |
| Clock Low before CSN Low                       | $t_{bef}$             | 125                      | _                         | _                        | ns     | _                                                                                                                         | P_16.7.1 |
| CSN Setup Time                                 | $t_{lead}$            | 250                      | _                         | _                        | ns     | _                                                                                                                         | P_16.7.1 |
| CLK Setup Time                                 | $t_{\text{lag}}$      | 250                      | _                         | _                        | ns     | _                                                                                                                         | P_16.7.1 |
| Clock Low after CSN High                       | $t_{beh}$             | 125                      | _                         | _                        | ns     | _                                                                                                                         | P_16.7.1 |
| SDI Set-up Time                                | $t_{DISU}$            | 100                      | _                         | _                        | ns     | _                                                                                                                         | P_16.7.1 |
| SDI Hold Time                                  | $t_{\sf DIHO}$        | 50                       | _                         | _                        | ns     | _                                                                                                                         | P_16.7.2 |
| Input Signal Rise Time at pin SDI, CLK and CSN | $t_{\sf rIN}$         | -                        | _                         | 50                       | ns     | _                                                                                                                         | P_16.7.2 |
| Input Signal Fall Time at pin SDI, CLK and CSN | $t_{fIN}$             | _                        | _                         | 50                       | ns     | _                                                                                                                         | P_16.7.2 |
| Delay Time for Mode<br>Changes <sup>2)</sup>   | $t_{Del,Mode}$        | -                        | _                         | 6                        | μs     | includes internal oscillator tolerance                                                                                    | P_16.7.2 |



## Table 27 Electrical Characteristics (cont'd)

 $V_{\rm S}$  = 5.5 V to 28 V,  $T_{\rm j}$  = -40 °C to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                        | Symbol              | Values |      |      | Unit | Note /                | Number    |
|----------------------------------|---------------------|--------|------|------|------|-----------------------|-----------|
|                                  |                     | Min.   | Тур. | Max. |      | <b>Test Condition</b> |           |
| CSN High Time                    | $t_{\rm CSN(high)}$ | 3      | _    | _    | μs   | _                     | P_16.7.24 |
| Data Output Timing <sup>1)</sup> |                     | '      | "    | "    |      |                       |           |
| SDO Rise Time                    | $t_{rSDO}$          | _      | 30   | 80   | ns   | $C_{\rm L}$ = 100 pF  | P_16.7.25 |
| SDO Fall Time                    | $t_{fSDO}$          | _      | 30   | 80   | ns   | $C_{\rm L}$ = 100 pF  | P_16.7.26 |
| SDO Enable Time                  | $t_{\sf ENSDO}$     | _      | _    | 50   | ns   | low impedance         | P_16.7.27 |
| SDO Disable Time                 | $t_{\sf DISSDO}$    | _      | _    | 50   | ns   | high impedance        | P_16.7.28 |
| SDO Valid Time                   | $t_{\sf VASDO}$     | _      | _    | 50   | ns   | $C_{\rm L}$ = 100 pF  | P_16.7.29 |

- 1) Not subject to production test; specified by design
- 2) Applies to all mode changes triggered via SPI commands



Figure 53 SPI Timing Diagram

Note: Numbers in drawing correlate to the last 2 digits of the Number field in the Electrical Characteristics table.



# 16 Application Information

# 16.1 Application Diagram

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.



Figure 54 Simplified Application Diagram



Note: Unused outputs are recommended to be left unconnected on the application board. If unused output pins are routed to an external connector which leaves the ECU, then these pins should have provision for a zero ohm jumper (depopulated if unused) or ESD protection.

Table 28 Bill of Material for Simplified Application Diagram

| Ref.   | Typical Value            | Purpose / Comment                                                                                                                                                             |
|--------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Capac  | citances                 |                                                                                                                                                                               |
| C1     | 68µF                     | Buffering capacitor to cut off battery spikes, depending on application                                                                                                       |
| C2     | 100nF                    | EMC, blocking capacitor                                                                                                                                                       |
| C3     | 22μF                     | Buffering capacitor to cut off battery spikes from VSHS as separate supply input; Depending on application, only needed if VSHS is not connected to VS;                       |
| C4     | 2.2μF low ESR            | As required by application, min. 470nF for stability                                                                                                                          |
| C5     | 100nF ceramic            | Spike filtering, improve stability of supply for microcontroller; not needed for SBC                                                                                          |
| C6     | 2.2μF low ESR            | Blocking capacitor, min. 470nF for stability; if used for CAN supply place a 100nF ceramic capacitor in addition very close to VCAN pin for optimum EMC behavior              |
| C7     | 33nF                     | As required by application, mandatory protection for off-board connections                                                                                                    |
| C8     | 33nF                     | As required by application, mandatory protection for off-board connections                                                                                                    |
| C17    | 47pF                     | Only required in case of off-board connection to optimize EMC behavior, place close to pin                                                                                    |
| C18    | 47pF                     | Only required in case of off-board connection to optimize EMC behavior, place close to pin                                                                                    |
| C9     | 10nF                     | Spike filtering, as required by application, mandatory protection for off-board connections (see also Simplified Application Diagram with the Alternate Measurement Function) |
| C10    | 10nF                     | Spike filtering, as required by application, mandatory protection for off-board connections                                                                                   |
| C11    | 10nF                     | Spike filtering, as required by application, mandatory protection for off-board connections                                                                                   |
| C12    | 4.7nF / OEM dependent    | Split termination stability                                                                                                                                                   |
| C13    | 10μF low ESR             | Stability of VCC3, e.g. Murata 10 µF/10 V GCM31CR71A106K64L                                                                                                                   |
| C14    | 47nF                     | Only required in case of off-board connection to optimize EMC behavior, place close to connector                                                                              |
| Resist | tances                   |                                                                                                                                                                               |
| R1     | 10kΩ                     | Wetting current of the switch, as required by application                                                                                                                     |
| R2     | 10kΩ                     | Limit the WK pin current, e.g. for ISO pulses                                                                                                                                 |
| R3     | 10kΩ                     | Wetting current of the switch, as required by application                                                                                                                     |
| R4     | 10kΩ                     | Limit the WK pin current, e.g. for ISO pulses                                                                                                                                 |
| R5     | 10kΩ                     | Wetting current of the switch, as required by application                                                                                                                     |
| R6     | 10kΩ                     | Limit the WK pin current, e.g. for ISO pulses                                                                                                                                 |
| R7     | depending on LED config. | LED current limitation, as required by application                                                                                                                            |
| R8     | depending on LED config. | LED current limitation, as required by application                                                                                                                            |



Table 28 Bill of Material for Simplified Application Diagram (cont'd)

| Ref.   | Typical Value                                                                   | Purpose / Comment                                                                                                                                                                                           |
|--------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R9     | 47kΩ                                                                            | Selection of hardware configuration 1/3, i.e. in case of WD failure SBC Restart Mode is entered.  If not connected, then hardware configuration 2/4 is selected                                             |
| R10    | 60Ω / OEM dependent                                                             | CAN bus termination                                                                                                                                                                                         |
| R11    | 60Ω / OEM dependent                                                             | CAN bus termination                                                                                                                                                                                         |
| R12    | $1\Omega$ shunt, depending on required current limitation or load sharing ratio | Sense shunt for ICC3 current limitation (configured to typ. 235mA with $1\Omega$ shunt) for stand-alone configuration;<br>Setting of load sharing ratio (here ICC3/ICC1 = 1) in load sharing configuration. |
| R15    | 10kΩ                                                                            | WK1 pin current limitation, e.g. for ISO pulses, for alternate measurement function (see also Simplified Application Diagram with the Alternate Measurement Function)                                       |
| R16    | depending on application and microcontroller                                    | Voltage Divider resistor to adjust measurement voltage to microcontroller ADC input range (see also Simplified Application Diagram with the Alternate Measurement Function)                                 |
| R17    | depending on application and microcontroller                                    | Voltage Divider resistor to adjust measurement voltage to microcontroller ADC input range (see also Simplified Application Diagram with the Alternate Measurement Function)                                 |
| Active | Components                                                                      |                                                                                                                                                                                                             |
| D1     | e.g. BAS 3010A, Infineon                                                        | Reverse polarity protection for VS supply pins                                                                                                                                                              |
| D2     | e.g. BAS 3010A, Infineon                                                        | Reverse polarity protection for VSHS supply pin; if separate supplies are not needed, then connect VSHS to VS pins                                                                                          |
| D3     | LED                                                                             | As required by application, configure series resistor accordingly                                                                                                                                           |
| D4     | LED                                                                             | As required by application, configure series resistor accordingly                                                                                                                                           |
| T1     | e.g. BCR191W                                                                    | High active FO control                                                                                                                                                                                      |
| T2     | BCP 52-16, Infineon                                                             | Power element of VCC3, current limit or load sharing ratio to be configured via shunt                                                                                                                       |
|        | MJD 253, ON Semi                                                                | Alternative power element of VCC3                                                                                                                                                                           |
| μC     | e.g. TC2xxx                                                                     | Microcontroller                                                                                                                                                                                             |

Note: This is a simplified example of an application circuit. The function must be verified in the real application.





Figure 55 Simplified Application Diagram with the Alternate Measurement Function via WK1 and WK2

Note: This is a very simplified example of an application circuit. The function must be verified in the real application. WK1 must be connected to signal to be measured and WK2 is the output to the microcontroller supervision function. The maximum current into WK1 must be <500uA. The minimum current into WK1 should be >5uA to ensure proper operation.



## 16.2 ESD Tests

Note: Tests for ESD robustness according to IEC61000-4-2 "gun test" (150pF, 330Ω) will been performed. The results and test condition will be available in a test report. The target values for the test are listed in **Table 29** below.

Table 29 ESD "Gun Test"

| Performed Test                                                    | Result | Unit | Remarks                        |
|-------------------------------------------------------------------|--------|------|--------------------------------|
| ESD at pin CANH, CANL,<br>VS, WK13, HSx, VCC2,<br>VCC3 versus GND | >6     | kV   | <sup>1)2)</sup> positive pulse |
| ESD at pin CANH, CANL,<br>VS, WK13, HSx, VCC2,<br>VCC3 versus GND | < -6   | kV   | <sup>1)2)</sup> negative pulse |

<sup>1)</sup>ESD Test "Gun Test" is specified with external components for pins VS, WK1..3, HSx, VCC3 and VCC2. See the application diagram in **Chapter 16.1** for more information.

EMC and ESD susceptibility tests according to SAE J2962-2 (2010) have been performed. Tested by external test house (UL LLC, Test report Nr. 2013-474A)

Data Sheet 148 Rev. 1.1, 2014-09-26

<sup>2)</sup> ESD susceptibility "ESD GUN" according LIN EMC 1.3 Test Specification, Section 4.3 (IEC 61000-4-2). Tested by external test house (IBEE Zwickau, EMC Test report Nr. 07-10-13)

# 16.3 Thermal Behavior of Package

Below figure shows the thermal resistance ( $R_{\rm th\_JA}$ ) of the device vs. the cooling area on the bottom of the PCB for Ta = 85°C. Every line reflects a different PCB and thermal via design.



Figure 56 Thermal Resistance ( $R_{\rm th\_JA}$ ) vs. Cooling Area





Figure 57 Board Setup

Board setup is defined according to JESD 51-2,-5,-7.

Board: 76.2x114.3x1.5mm³ with 2 inner copper layers (35μm thick), with thermal via array under the exposed pad contacting the first inner copper layer and 300mm² cooling area on the bottom layer (70μm).



**Package Outlines** 

# 17 Package Outlines



Figure 58 PG-VQFN-48-31

Note: For assembly recommendations please also refer to the documents "Recommendations for Board Assembly (VQFN and IQFN)" and "VQFN48 Layout Hints" on the Infineon website (www.infineon.com).

The PG-VQFN-48-31 package is a leadless exposed pad power package featuring Lead Tip Inspection (LTI) to support Automatic Optical Inspection (AOI).

## **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Revision History** 

# 18 Revision History

# Table 30 Revision History

| Revision | Date       | Changes         |
|----------|------------|-----------------|
| Rev 1.1  | 2014-09-26 | Initial Release |

Edition 2014-09-26

Published by Infineon Technologies AG 81726 Munich, Germany © 2014 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### **Warnings**

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Infineon:

TLE9261QXXUMA2 TLE9261QX



Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию.

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

#### Наши контакты:

Телефон: +7 812 627 14 35

Электронная почта: sales@st-electron.ru

Адрес: 198099, Санкт-Петербург,

Промышленная ул, дом № 19, литера Н,

помещение 100-Н Офис 331