# Layerscape FRWY-LS1046A Board Reference Manual

Supports FRWY-LS1046A Board Revision B



## Contents

| Chapter 1 FRWY-LS1046A Overview               |  |
|-----------------------------------------------|--|
| 1.1 Acronyms and abbreviations                |  |
| 1.2 Related documentation.                    |  |
| 1.3 Block diagram                             |  |
| 1.4 Board features                            |  |
| 1.5 Board top/bottom views                    |  |
|                                               |  |
| Chapter 2 FRWY-LS1046A Functional Description |  |
| 2.1 Power supplies                            |  |
| 2.1.1 Primary power supply                    |  |
| 2.1.2 Secondary power supplies                |  |
| 2.1.3 Power supply sequence                   |  |
| 2.1.4 VDD current/power measurement           |  |
| 2.2 Clocks                                    |  |
| 2.3 DDR interface                             |  |
| 2.4 SerDes interface                          |  |
| 2.4.1 Ethernet interface                      |  |
| 2.4.2 M.2 PCIe slots                          |  |
| 2.5 USB interface                             |  |
| 2.6 IFC interface                             |  |
| 2.6.1 QSPI NOR flash memory                   |  |
| 2.6.2 NAND flash memory                       |  |
| 2.7 SDHC interface                            |  |
| 2.8 UART interface                            |  |
| 2.9 Serial peripheral interface               |  |
| 2.10 MikroBUS socket                          |  |
| 2.11 I2C interface                            |  |
| 2.12 JTAG header                              |  |
| 2.13 GPIOs                                    |  |
| 2.14 Interrupt handling                       |  |
| 2.15 Temperature measurement                  |  |
| 2.16 DIP switch                               |  |
| 2.17 LEDs                                     |  |
| 2.18 System reset                             |  |

| Appendix A Revision History. | 41 |
|------------------------------|----|
|------------------------------|----|

## Chapter 1 FRWY-LS1046A Overview

The Layerscape<sup>®</sup> LS1046A Freeway (FRWY-LS1046A) board is a high-performance development platform that supports the QorlQ<sup>®</sup> LS1046A architecture processor capable of supporting more than 32000 CoreMark<sup>®</sup> performance. The FRWY-LS1046A board supports the QorlQ LS1046A processor, onboard DDR4 memories, multiple Gigabit Ethernet ports, USB 3.0 ports, M.2 Key-E slots for Wi-Fi, and expansion board options via a mikroBUS<sup>™</sup> socket.

The FRWY-LS1046A board comes preloaded with Layerscape software development kit (LSDK) image. The board is lead-free and RoHS-compliant.

Following are orderable part numbers for the board:

- FRWY-LS1046A-TP
- FRWY-LS1046A-AC
- FRWY-LS1046A-PA

This document provides detailed information about FRWY-LS1046A board interfaces, power supplies, clocks, DIP switch, and LEDs.

## 1.1 Acronyms and abbreviations

The table below lists and explains the acronyms and abbreviations used in this document.

#### Table 1. Acronyms and abbreviations

| Term  | Description                                                               |
|-------|---------------------------------------------------------------------------|
| CD    | Card detect                                                               |
| CTS   | Clear to send                                                             |
| DDR   | Double data rate                                                          |
| DIP   | Dual inline package                                                       |
| DQS   | Data strobe                                                               |
| DUT   | Device under test                                                         |
| ECC   | Error correcting code                                                     |
| EMI   | Ethernet management interface                                             |
| eSDHC | Enhanced secure digital host controller                                   |
| GIC   | Generic interrupt controller                                              |
| GPIO  | General purpose input/output                                              |
| 12C   | Inter-integrated circuit                                                  |
| IFC   | Integrated flash controller                                               |
| JTAG  | Joint Test Action Group (IEEE <sup>®</sup> Standard 1149.1 <sup>™</sup> ) |
| MAC   | Media access control                                                      |
| MT/s  | MegaTransfers/second                                                      |
| NFC   | Near field communication                                                  |

Table continues on the next page...

| Term   | Description                                     |
|--------|-------------------------------------------------|
| PBL    | Pre-boot loader                                 |
| PLL    | Phase-locked loop                               |
| PMIC   | Power management integrated circuit             |
| POR    | Power-on reset                                  |
| PWM    | Pulse width modulation                          |
| QSGMII | Quad serial gigabit media independent interface |
| QSPI   | Quad serial peripheral interface                |
| RCW    | Reset configuration word                        |
| RTC    | Real-time clock                                 |
| RTS    | Request to send                                 |
| SDHC   | Secure digital host controller                  |
| SDRAM  | Synchronous dynamic random-access memory        |
| SerDes | Serializer/deserializer                         |
| SPD    | Serial presence detect                          |
| SPI    | Serial peripheral interface                     |
| UART   | Universal asynchronous receiver/transmitter     |
| USB    | Universal serial bus                            |
| WP     | Write protect                                   |

## Table 1. Acronyms and abbreviations (continued)

## 1.2 Related documentation

The table below lists and explains the additional documents and resources that you can refer to for more information on the FRWY-LS1046A. Some of the documents listed below may be available only under a non-disclosure agreement (NDA). To request access to these documents, contact your local field applications engineer (FAE) or sales representative.

### Table 2. Related documentation

| Document                                                   | Description                                                                                                             | Link / how to access               |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| Layerscape FRWY-<br>LS1046A Board Getting<br>Started Guide | Describes the FRWY-LS1046A board settings and explains steps to set up and boot the board                               | FRWY-LS1046AGSG.pdf                |
| Layerscape FRWY-<br>LS1046A Board Errata                   | Describes known errata and workarounds for the FRWY-LS1046A board                                                       | Contact FAE / sales representative |
| QorlQ LS1046A Product<br>Brief                             | Provides a brief overview of the LS1046A processor                                                                      | LS1046APB.pdf                      |
| QorlQ LS1046A Data Sheet                                   | Provides information about LS1046A electrical characteristics, hardware design considerations, and ordering information | LS1046A.pdf                        |

Table continues on the next page ...

| Table 2. | Related | documentation | (continued) |  |
|----------|---------|---------------|-------------|--|
|----------|---------|---------------|-------------|--|

| Document                                                                                   | Description                                                                                                                                                                                                                                                | Link / how to access                  |
|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| QorlQ LS1046A Reference<br>Manual                                                          | Provides a detailed description about the QorIQ LS1046A<br>multicore processor and its features, such as memory map,<br>serial interfaces, power supply, chip features, and clock<br>information                                                           | LS1046ARM.pdf                         |
| QorlQ LS1046A Chip Errata                                                                  | Lists the details of all known silicon errata for the LS1046A                                                                                                                                                                                              | Contact FAE / sales<br>representative |
| QorlQ LS1046A Design<br>Checklist (AN5252)                                                 | This document provides recommendations for new designs<br>based on the LS1046A. This document can also be used to<br>debug newly designed systems by highlighting those aspects of<br>a design that merit special attention during initial system startup. | AN5252.pdf                            |
| Layerscape Software<br>Development Kit User<br>Guide                                       | This document describes how to work with LSDK, which is a complete Linux kit for NXP QorIQ Arm-based SoCs and the reference and evaluation boards available for them.                                                                                      | LSDKUG.pdf                            |
| CodeWarrior Development<br>Studio for QorIQ LS series -<br>ARM V8 ISA, Targeting<br>Manual | This manual explains how to use the CodeWarrior Development<br>Studio for QorIQ LS series - ARM V8 ISA product.                                                                                                                                            | CWARMv8TM.pdf                         |
| CodeWarrior TAP Probe<br>User Guide                                                        | Provides details of CodeWarrior <sup>®</sup> TAP, which enables target system debugging through a standard debug port (usually JTAG) while connected to a developer workstation through Ethernet or USB                                                    | CWTAPUG.pdf                           |

## 1.3 Block diagram

The figure below shows the FRWY-LS1046A block diagram.



## 1.4 Board features

The table below describes the features of the FRWY-LS1046A.

## Table 3. FRWY-LS1046A features

| Board feature | Processor feature used                                                 | Description                                                                                                                                        |
|---------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Processor     |                                                                        | QorIQ LS1046A processor                                                                                                                            |
|               |                                                                        | <b>NOTE</b><br>For details on the LS1046A processor,<br>see <i>QorlQ LS1046A Reference Manual</i> .                                                |
| DDR           | One 32-/64-bit DDR4 SDRAM<br>memory controller with ECC                | Supports data rates of up to 2133 MT/s                                                                                                             |
|               |                                                                        | Supports 64-bit data bus                                                                                                                           |
|               |                                                                        | <ul> <li>Supports five onboard 512 Mbit x16 discrete memory<br/>modules (eight data byte lanes + ECC)</li> </ul>                                   |
|               |                                                                        | Supports double-bit error detection and single-bit error correction ECC (8-bit check word across 64-bit data)                                      |
|               |                                                                        | Supports single chip select                                                                                                                        |
| SerDes        | Two SerDes modules (SerDes1 and                                        | SerDes1:                                                                                                                                           |
|               | SerDes2), each having four lanes<br>with speeds of up to 10 Gbit/s     | <ul> <li>Lane 2: Supports a QSGMII PHY, provides four 1.25<br/>GbE ports</li> </ul>                                                                |
|               |                                                                        | SerDes2:                                                                                                                                           |
|               |                                                                        | <ul> <li>Lane 1: Supports a PCIe x1 (Gen 1/2/3) M.2 Key-E slot<br/>for 1630/2230 Wi-Fi module</li> </ul>                                           |
|               |                                                                        | <ul> <li>Lane 3: Supports a PCIe x1 (Gen 1/2/3) M.2 Key-E slot<br/>for 1630/2230 Wi-Fi module</li> </ul>                                           |
| Ethernet      | QSGMII interface                                                       | <ul> <li>Supports four 1G/100M/10BaseT Ethernet ports through<br/>two 1x2 RJ45 connectors with link and activity status</li> </ul>                 |
| USB 3.0       | Two USB 3.0 controllers (USB1 and USB2) with integrated PHYs           | <ul> <li>Supports super-speed (5 Gbit/s), high-speed (480<br/>Mbit/s), full-speed (12 Mbit/s), and low-speed (1.5 Mbit/s<br/>operations</li> </ul> |
|               |                                                                        | <ul> <li>Two USB 3.0 ports are configured as host with a 1x2<br/>USB Type A connector</li> </ul>                                                   |
| IFC 2.0       | Integrated flash controller (NOR, NAND)                                | 64 MB onboard QSPI NOR flash memory (1.8 V) - as<br>boot source                                                                                    |
|               |                                                                        | <ul> <li>4 Gbit (512 Mbit x 8) SLC NAND flash memory (1.8 V)<br/>with ECC support</li> </ul>                                                       |
| SDHC          | One enhanced secure digital host controller (eSDHC)                    | <ul> <li>Supports a micro-SDHC connector for connecting an<br/>external micro-SD 3.0 card</li> </ul>                                               |
|               |                                                                        | • Operates at 3.3 V                                                                                                                                |
| UART          | Two DUART modules (DUART1 and<br>DUART2), each containing two<br>UARTs | DUART1:                                                                                                                                            |

Table continues on the next page ...

## Table 3. FRWY-LS1046A features (continued)

| Board feature | Processor feature used                       | Description                                                                                                                                  |
|---------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|               |                                              | • UART1 is routed to USB-UART bridge and supports USB port to access the serial port as console, requires a jumper to be placed on a header  |
|               |                                              | <ul> <li>UART1 can be used without flow control on an<br/>expansion header, requires the jumper to be removed<br/>from the header</li> </ul> |
|               |                                              | <ul> <li>UART3 can be used to interface with a click board<br/>plugged-in into mikroBUS socket</li> </ul>                                    |
|               |                                              | DUART2:                                                                                                                                      |
|               |                                              | <ul> <li>UART2 can be used with/without flow control on an<br/>expansion header</li> </ul>                                                   |
|               |                                              | UART4 can be used on the same expansion header                                                                                               |
| SPI           | One serial peripheral interface (SPI)        | <ul> <li>Connects to a click board plugged-in into mikroBUS<br/>socket using PCS0 (3.3 V)</li> </ul>                                         |
|               |                                              | <ul> <li>Supports SPI expansion header using PCS[1:3] (3.3 V)</li> </ul>                                                                     |
| I2C           | Three I2C controllers (I2C1, I2C3, and I2C4) | <ul> <li>I2C1: Controls all system devices and can be accessed<br/>remotely through an I2C expansion header (I2C1)</li> </ul>                |
|               |                                              | <ul> <li>I2C3: Can be accessed remotely through an I2C<br/>expansion header (I2C3)</li> </ul>                                                |
|               |                                              | <ul> <li>I2C4: Can be accessed remotely through an I2C expansion header (I2C4)</li> </ul>                                                    |
| Power supply  |                                              | 12 V input power from DC input adapter                                                                                                       |
|               |                                              | <ul> <li>1/0.9 V for core VDD, USB_SVDD, USB_SDVDD, and<br/>SVDD</li> </ul>                                                                  |
|               |                                              | 1.2 V for DDR4 G1VDD                                                                                                                         |
|               |                                              | 0.6 V for DDR4 VTT/VREF                                                                                                                      |
|               |                                              | 2.5 V for DDR4 VPP                                                                                                                           |
|               |                                              | 3.3 V for DVDD                                                                                                                               |
|               |                                              | • 3.3 V for EVDD                                                                                                                             |
|               |                                              | 3.3 V for USB_HVDD                                                                                                                           |
|               |                                              | <ul> <li>1.8 V for OVDD and LVDD</li> </ul>                                                                                                  |
|               |                                              | 1.35 V for XVDD                                                                                                                              |
|               |                                              | 2.5 V for TVDD                                                                                                                               |
|               |                                              | 1.8 V / GND for TA_PROG_SFP (GPIO-controlled)                                                                                                |
|               |                                              | • 1/0.9 V for TA_BB_VDD                                                                                                                      |
|               |                                              | 2.5 V for QSGMII PHY VDD25, VDD25A                                                                                                           |

Table continues on the next page...

## Table 3. FRWY-LS1046A features (continued)

| Board feature | Processor feature used | Description                                                                                   |
|---------------|------------------------|-----------------------------------------------------------------------------------------------|
|               |                        | 2.1 V for QSGMII PHY core                                                                     |
|               |                        | <ul> <li>3.3 V for M.2 Key-E slots</li> </ul>                                                 |
|               |                        | 5 V for USB port                                                                              |
|               |                        | <ul> <li>5 V and 3.3 V for mikroBUS socket</li> </ul>                                         |
| Clock         |                        | SYSCLK:                                                                                       |
|               |                        | <ul> <li>Supports single-ended SYSCLK and DDRCLK clock<br/>input = 100 MHz (fixed)</li> </ul> |
|               |                        | <ul> <li>Supports single-source differential DIFF_SYCLK = 100<br/>MHz (fixed)</li> </ul>      |
|               |                        | SerDes:                                                                                       |
|               |                        | <ul> <li>Provides clocks to all SerDes blocks and slots</li> </ul>                            |
|               |                        | 100 MHz for SD1_REF_CLK2                                                                      |
|               |                        | <ul> <li>100 MHz for SD2_REF_CLK1 and SD2_REF_CLK2</li> </ul>                                 |
|               |                        | <ul> <li>100 MHz for M.2 Key-E slots M2_1_REFCLK and<br/>M2_2_REFCLK</li> </ul>               |
|               |                        | RTC:                                                                                          |
|               |                        | Supports 32.768 kHz for LS1046A RTC                                                           |
|               |                        | Ethernet:                                                                                     |
|               |                        | Supports differential 125 MHz for F104S8A QSGMII PHY                                          |
| Debug         |                        | Supports Arm Cortex 10-pin JTAG connector                                                     |
|               |                        | <ul> <li>Supports micro-USB port to access serial port as console<br/>for debug</li> </ul>    |
| GPIO          |                        | • Supports a 2x10 GPIO header (1.8 V)                                                         |
|               |                        | Supports bi-directional (configurable) inputs/outputs                                         |

## 1.5 Board top/bottom views

The figure below shows the top-side view of the FRWY-LS1046A.



The figure below shows the bottom-side view of the FRWY-LS1046A.

## FRWY-LS1046A Overview



## Chapter 2 FRWY-LS1046A Functional Description

This chapter describes the features and functions of the FRWY-LS1046A. For details of the LS1046A processor features, see *QorIQ LS1046A Reference Manual*.

The chapter is divided into the following sections:

- Power supplies
- Clocks
- DDR interface
- SerDes interface
- USB interface
- IFC interface
- SDHC interface
- UART interface
- · Serial peripheral interface
- MikroBUS socket
- I2C interface
- JTAG header
- GPIOs
- Interrupt handling
- Temperature measurement
- DIP switch
- LEDs
- System reset

## 2.1 Power supplies

The FRWY-LS1046A gets 12 V input power from an external DC power supply. The power supply devices on the board use the 12 V power to generate required power supplies for the LS1046A processor, DDR4 SDRAMs, PHY, and numerous other peripherals. The figure below shows the FRWY-LS1046A power supply block diagram.



Note that several power supplies have onboard low-pass filters to prevent board switching noise from coupling into sensitive analog supplies. The figure below shows the filters used.



## 2.1.1 Primary power supply

The FRWY-LS1046A is powered up using an external 12 V DC power adapter. The table below describes the 12 V power adapter.

### Table 4.12 V power adpater

| Part number                 | Input power specifications                                                                  | Output power specifications                                                                                                            |
|-----------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| GST60A12-P1J (MEAN<br>WELL) | <ul> <li>Input: 110 - 230 VAC, 50 - 60 Hz</li> <li>3-pole AC inlet (IEC 320 C14)</li> </ul> | <ul> <li>Output: 12 V, 0 - 5 A DC power supply adapter (160 W) - standard</li> <li>DC jack (2-pin, 2.1 mm x 5.5 mm x 11 mm)</li> </ul> |

The table below shows the details of the power jack on the board to connect external 12 V power adapter.

Table 5. Power jack

| Part identifier | Part number | Description                      |
|-----------------|-------------|----------------------------------|
| J1              | PJ-063AH    | Plug/mating plug specifications: |
|                 |             | Inside diameter: 2.1 mm          |
|                 |             | Outside diameter: 5.5 mm         |
|                 |             | Rating: 8 A                      |

## 2.1.2 Secondary power supplies

The table below describes the FRWY-LS1046A power supply devices that generate secondary power supplies for the board.

#### Table 6. FRWY-LS1046A power supply devices

| Reference<br>designator | Device                           | Power supply voltage          | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------|----------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | (From 12 V power adapter)        | 12V0 (12 V at 5 A)            | Supply for LTC7150S, LT8609SEV, and LT8642SEV power supply devices                                                                                                                                                                                                                                                                                                                                                            |
| U557                    | LTC7150S (Linear<br>Technology)  | CPU_VDD (1/0.9 V ±3% at 20 A) | <ul> <li>Supply for processor cores and platform (VDD)</li> <li>Filtered VDD also powers USB (USB_SDVDD and USB_SVDD) and SerDes (SVDD) power supplies of the LS1046A processor</li> <li>Jumper-enabled VDD also powers TA_BB_VDD and FA_VL supplies of the LS1046A processor</li> <li>VDD is 1 V or 0.9 V depending on the jumper setting on header J8</li> </ul>                                                            |
| U1                      | LT8609SEV (Linear<br>Technology) | 5V0 (5 V at 2 A)              | <ul><li>Supply for dual-port USB 3.0 connector</li><li>Supply for mikroBUS socket connector J57</li></ul>                                                                                                                                                                                                                                                                                                                     |
| U560                    | LT8642SEV (Linear<br>Technology) | 3V3 (3.3 V at 10 A)           | <ul> <li>Supply for processor DVDD and EVDD</li> <li>Filtered 3V3 power for USB (USB_HVDD)<br/>power supply of the LS1046A processor</li> <li>Supply for the following board components: <ul> <li>Si5332FD10253-GM2 clock generator</li> <li>M.2 Key-E slots</li> <li>Micro-SDHC connector</li> <li>RTC</li> <li>I2C EEPROM</li> <li>Current monitor (INA220A)</li> <li>Temperature sensor (SA56004ED)</li> </ul> </li> </ul> |

Table continues on the next page...

## Table 6. FRWY-LS1046A power supply devices (continued)

| Reference<br>designator                                  | Device | Power supply voltage             | Description                                                                                               |
|----------------------------------------------------------|--------|----------------------------------|-----------------------------------------------------------------------------------------------------------|
|                                                          |        |                                  | — UART and SPI expansion headers                                                                          |
|                                                          |        |                                  | <ul> <li>— MikroBUS socket connector J56</li> </ul>                                                       |
|                                                          |        |                                  | — CP2102N UART-USB bridge                                                                                 |
|                                                          |        |                                  | <ul> <li>Misc. components (buffers and<br/>translators)</li> </ul>                                        |
|                                                          |        |                                  | Supply for PC33PF8100EAES PMIC                                                                            |
| J561 PC33PF8100EAES<br>(NXP Semiconductors) <sup>1</sup> |        |                                  | ator with six switched outputs, one LDO output (VDD ntrol output to the LS1046A processor. Six switched   |
|                                                          |        | SW1LX: 1V0_F104 (1 V<br>at 1 A)  | Supply for the QSGMII PHY VDD and VDDA                                                                    |
|                                                          |        | SW2LX: OVDD (1.8 V at 2 A)       | <ul> <li>Supply for processor OVDD, LVDD, and<br/>TH_VDD</li> </ul>                                       |
|                                                          |        |                                  | <ul> <li>Filtered OVDD powers for processor<br/>AVDD_CGA[1:2], AVDD_PLAT, and AVDD_D1</li> </ul>          |
|                                                          |        |                                  | <ul> <li>Supply for GPIO3_24 controlled processor<br/>power TA_PROG_SFP (for fuse programming)</li> </ul> |
|                                                          |        |                                  | <ul> <li>Jumper-enabled OVDD also powers<br/>PROG_MTR</li> </ul>                                          |
|                                                          |        |                                  | OVDD for board components:                                                                                |
|                                                          |        |                                  | <ul> <li>SLC NAND and QSPI memories</li> </ul>                                                            |
|                                                          |        |                                  | <ul> <li>— Si5332FD10253-GM2 clock generator<br/>VDD05</li> </ul>                                         |
|                                                          |        |                                  | <ul> <li>Misc. components (buffers and translators)</li> </ul>                                            |
|                                                          |        | SW3LX: 1V35 (1.35 V at 400 mA)   | Filtered 1.35 V is supplied to processor XVDD,<br>AVDD_SD[1:2]_PLL1, and AVDD_SD[1:2]_PLL2                |
|                                                          |        | SW5LX: GVDD (1.2 V 3             | Supply for DDR controller input/output (GVDD)                                                             |
|                                                          |        | A)                               | Supply for DDR4 SDRAM memory chips                                                                        |
|                                                          |        | SW6LX: DDR_VTT (0.6<br>V at 1 A) | Supply for DDR address and control bus terminatio (VTT)                                                   |
|                                                          |        |                                  | NOTE<br>VTT_Mode is enabled (sink<br>current is up to 700 mA<br>(typical)).                               |

Table continues on the next page...

| Reference designator | Device | Power supply voltage         | Description                                                                                                         |
|----------------------|--------|------------------------------|---------------------------------------------------------------------------------------------------------------------|
|                      |        | SW7LX: 2V5 (2.5 V at 1<br>A) | <ul> <li>Supply for processor TVDD</li> <li>Supply for QSGMII PHY VDD25, VDD25A, and<br/>DDR4 memory VPP</li> </ul> |

Table 6. FRWY-LS1046A power supply devices (continued)

1. The PC33PF8100EAES is a programmable PMIC that generates most of the LS1046A power. Power configurations are stored in its one-time programmable (OTP) memory. The configuration in volatile memory can be changed through the I2C1\_CH0 interface. The device is accessible at 0x08 I2C 7-bit address.

## 2.1.3 Power supply sequence

The FRWY-LS1046A is configured to switch ON automatically when the 12 V power adapter (12 V power supply source) is switched ON and is connected to power jack (J1) on the board. When the 12 V supply is available to power regulators on the board, the power good signals of these regulators enable all board power supplies in correct sequence.

**NOTE** The board does not have a power ON/OFF switch. To power ON/OFF the board, plug/unplug the 12 V power adapter to/from the board.

The figure below shows the FRWY-LS1046A power supply sequence.



NOTE

The FRWY-LS1046A follows the power supply sequencing requirements mentioned in *QorIQ LS1046A Data Sheet.* 

## 2.1.4 VDD current/power measurement

The FRWY-LS1046A facilitates onboard measurement of current and power for its VDD power supply. Current/power measurement facility is not available for other power supplies as they are considered as low-current/incidental supplies. The table below provides details of VDD current/power measurement.

**Measurement device** 

INA220AIDGST

2.2 Clocks

LS1046A.

The VDD supply powers the LS1046A core (1/0.9 V), USB

(USB\_SDVDD and USB\_SVDD), and SerDes (SVDD) power

| _                                                     | VDD_DIG/VDD_XTAL/VDDA     | 3V3<br>VDDO[0:4]                 | VDDO[5]   |                  |                                                      |                | ••••••                                     | F104S8A<br>(QSGMII PHY)                   |
|-------------------------------------------------------|---------------------------|----------------------------------|-----------|------------------|------------------------------------------------------|----------------|--------------------------------------------|-------------------------------------------|
| equire                                                |                           |                                  |           | OUT0 -           | 125 MHz LVDS                                         | _              |                                            | LS1046A                                   |
| losc i                                                |                           | Nuts                             |           | OUT1             | 100 MHz (LVDS33)                                     |                |                                            | DIFF_SYSCLK_P/N                           |
| Internal Crystal<br>No External Crystal/OS C required |                           | No.45<br>Gyrat<br>Dyrat<br>Dyrat |           | OUT2             | 100 MHz HCSL 3.3 V 50 Ohms - Interr                  | al Termination | ••••••                                     | SD1_REFCLK2_P/N                           |
| Interna<br>No Ex                                      | 120 7-82 Address = 0x6A   | 7.01<br>10.07<br>10.07           |           | OUT3 •<br>OUT4 • | 100 MHz HCSL 3.3 V 50 Ohms - Interr                  | al Termination | ·<br>· · · · · · · · · · · · · · · · · · · | SD2_REFCLK2_P/N                           |
|                                                       | HWI Signal<br>Control     | SVT                              | ler<br>er | OUT5             | 100 MHz HCSL 3.3 V 50 Ohms -<br>Internal Termination |                |                                            | SD2_REFCLK1_P/N                           |
|                                                       |                           |                                  |           | OUT7             | 100 MHz LVCMOS (in-phase) 1.8 V                      | ·              | <u>∻</u> →                                 | SYSCLK                                    |
|                                                       |                           | ¥.                               |           | OUT7B            | 100 MHz LVCMOS (in-phase) 1.8 V                      | ŕ              | <b>∧</b> ►                                 | DDRCLK                                    |
|                                                       |                           |                                  |           | INPUT2           | M2_1_REFCLK_EN_B                                     |                | 100 MHz HCSL<br>Internal Termination       | M.2 Key-E slot 1<br>REFCLK_P0<br>CLKREQ0  |
|                                                       | Silicon Lab<br>Si5332FD10 |                                  | И2        | INPUT3           | M2_2_REFCLK_EN_B                                     |                | 100 MHz HCSL                               | M.2 Key-E slot 2<br>REFCLK_P0<br>CLKRE Q0 |

Notes

supplies

The FRWY-LS1046A has a clock generator (Si5332FD10253-GM2), which generates most of the clocks required for the functioning of the LS1046A processor and different board peripherals. The figure below shows the clock diagram of the FRWY-

## Table 7. VDD current/power measurement

Shunt resistor value

0.001

NOTE

Si5332FD10253-GM2 uses an internal 50 MHz crystal oscillator to generate different frequencies.

The table below provides details of different clocks of the FRWY-LS1046A.

## Table 8. FRWY-LS1046A clocks

| Clock generator        | Clocks                                                          | Specifications                                                                                        | Destination                             |
|------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------|
| U50: Si5332FD10253-GM2 | OUT0:<br>QSGPHY_REFCLK_125M_[P,N]                               | <ul> <li>Frequency: 125 MHz</li> <li>Output type: LVDS</li> <li>Operating voltage: 3.3 V</li> </ul>   | QSGMII PHY                              |
|                        | OUT1:<br>DIFF_SYSCLK_[P, N]                                     | <ul> <li>Frequency: 100 MHz</li> <li>Output type: LVDS</li> <li>Operating voltage: 3.3 V</li> </ul>   | DIFF_SYSCLK                             |
|                        | OUT2:<br>SD1_REFCLK2_[P, N]                                     | <ul> <li>Frequency: 100 MHz</li> <li>Output type: HCSL</li> <li>Operating voltage: 3.3 V</li> </ul>   | SerDes1 controller<br>(PLL 2)           |
|                        | OUT3,5 <sup>1</sup> :<br>M2_1_REFCLK_[P,N]<br>M2_2_REFCLK_[P,N] | <ul> <li>Frequency: 100 MHz</li> <li>Output type: HCSL</li> <li>Operating voltage: 3.3 V</li> </ul>   | M.2 PCIe x1 slot 1<br>and slot 2        |
|                        | OUT4,6:<br>SD2_REFCLK2_[P, N]<br>SD2_REFCLK1_[P, N]             | <ul> <li>Frequency: 100 MHz</li> <li>Output type: HCSL</li> <li>Operating voltage: 3.3 V</li> </ul>   | SerDes2 controller<br>(PLL 2 and PLL 1) |
|                        | OUT7:<br>SYS_CLK_100MHz_LVCMOS<br>DDR_CLK_100MHz_LVCMOS         | <ul> <li>Frequency: 100 MHz</li> <li>Output type: LVCMOS</li> <li>Operating voltage: 1.8 V</li> </ul> | SYSCLK<br>DDRCLK                        |
| U523: PCF2129AT        | CLK_32KHZ                                                       | <ul><li>Frequency: 32.768 kHz</li><li>Operating voltage: 3.3 V</li></ul>                              | LS1046A RTC                             |

 The clock generator also controls the enable/disable for 100 MHz clocks to M.2 PCIe x1 slots. When the clock generator detects a card in any of the M.2 slots, it enables clocks to the slots. Clocks are enabled for both slots even if only one slot is populated with a card.

## 2.3 DDR interface

The FRWY-LS1046A has five onboard x16 DDR4 SDRAM memory chips with four chips supporting data transfer and one chip supporting ECC. The figure below shows the DDR diagram of the FRWY-LS1046A.

#### FRWY-LS1046A Functional Description



The part number of the SDRAM memory chips is MT40A512M16JY-083E:B (from Micron Technology). Following are the characteristics of the FRWY-LS1046A DDR interface:

- Supports data rates of up to 2133 MT/s
- Supports 64-bit data bus
- · Supports x16 discrete memory modules (eight data byte lanes + ECC)
- Supports double-bit error detection and single-bit error correction ECC (8- bit check word across 64-bit data)
- Supports single chip select (D1\_MCS0\_B)

The address and control signals to the DDR4 SDRAM memory chips are routed as per Fly-by topology and are terminated at VTT (0.6 V). The data bus and associated signals, such as MDM and MDQS have one-to-one connections with individual x16 DDR4 memories. The ECC nibble goes to the fifth DDR4 memory.

The different components of the FRWY-LS1046A DDR interface are powered by the following power supplies generated by the PF8100 power management integrated circuit (PMIC):

- 1.2 V (GVDD) for DDR controller input/output
- 1.2 V and 2.5 V (VPP) for DDR4 SDRAM memory chips
- 0.6 V (VTT) for DDR address and control bus termination

For more information on board power supplies, see Secondary power supplies.

## 2.4 SerDes interface

The FRWY-LS1046A supports serializer/deserializer (SerDes) connections on three of the eight lanes of SerDes1 and SerDes2 modules of the LS1046A processor. The figure below shows the SerDes diagram of the FRWY-LS1046A.



The table below describes the FRWY-LS1046A SerDes assignments.

#### Table 9. SerDes assignments

| SerDes module | Lane   | Connectivity                                  | Port                                                |
|---------------|--------|-----------------------------------------------|-----------------------------------------------------|
| SerDes1       | Lane 2 | NXP F104S8A 1.25 GbE quad-<br>port QSGMII PHY | Two 1.25 GbE 1x2 RJ45 ports on QSGMII MAC interface |
| SerDes2       | Lane 1 | PCIe (Gen 1/2/3)                              | PCIe x1 M.2 Key-E slot for 1630/2230 Wi-Fi module   |
|               | Lane 3 | PCIe (Gen 1/2/3)                              | PCIe x1 M.2 Key-E slot for 1630/2230 Wi-Fi module   |

The figure below shows the possible SerDes1 protocol combinations that can be used on the FRWY-LS1046A.

| SRDS_PRTCL_S1<br>RCW[128-143]<br>(in hex) | D<br>SD1_RX0_P/N<br>SD1_TX0_P/N | and the second second second | B<br>SD1_RX2_P/N<br>SD1_TX2_P/N | man and the second distances | PLL  | PCIe Gen3 PLL<br>Mapping |
|-------------------------------------------|---------------------------------|------------------------------|---------------------------------|------------------------------|------|--------------------------|
| 3040                                      | SGMII.9                         | Unused                       | QSGMII.<br>6,5,10,1             | Unused                       | 2222 | not available            |

## Figure 10. SerDes1 protocol combinations

The figure below shows the possible SerDes2 protocol combinations that can be used on the FRWY-LS1046A.

Fig

| SRDS_PRTCL_S2<br>RCW[144-159] | A<br>SD2_RX0_P/<br>N<br>SD2_RX0_P/<br>N | SD2_RX1_P/N |        | D<br>SD2_RX3_P/N<br>SD2_RX3_P/N | PCIe Gen1/2<br>PLL Mapping | PCle Gen3<br>PLL<br>Mapping |
|-------------------------------|-----------------------------------------|-------------|--------|---------------------------------|----------------------------|-----------------------------|
| 0506                          | Unused                                  | PCIe.2 x1   | Unused | PCIe.3 x1                       | 2222                       | 1111                        |

## 2.4.1 Ethernet interface

The onboard Ethernet PHY, NXP F104S8A PHY (U123), connects four Gigabit Ethernet ports to the LS1046A processor using QSGMII protocol over SerDes1 lane 2/B. The figure below shows the FRWY-LS1046A Ethernet diagram.



The EMI2 MDIO/MDC signals control the QSGMII PHY transceiver. EMI2 operates at TVDD (2.5 V) levels. The figure below shows the EMI connections.



The table below shows the hardware bootstrap settings required for the QSGMII PHY. These configuration settings are controlled through onboard resistors.

#### Table 10. Hardware bootstrap settings for QSGMII PHY

| Feature          | Settings                                                                 |
|------------------|--------------------------------------------------------------------------|
| PHY address      | PHYADD[4:2] = 0x1C - 0x1F                                                |
| REFCLK selection | REFCLK_SEL[1:0] = 00: 125 MHz clock is used as REFCLK                    |
| COMA_MODE        | COMA_MODE = 0: PHY comes out of reset as soon as reset<br>is de-asserted |

## 2.4.2 M.2 PCIe slots

The FRWY-LS1046A supports two M.2 Key-E slots (J46 and J52), which are supported through SerDes2 lane 1 and lane 3, respectively. These connectors support only 1630 and 2230 PCIe Gen 1/2/3 card types to provide wireless connectivity, including Wi-Fi and NFC. Note that:

- · M.2 connectors have PCIe x1 (upto Gen 3) connectivity through the LS1046A processor
- M.2 connectors do not have UART, SDIO, or USB 2.0 connectivity through the LS1046A processor. Therefore, it could be possible that some of the features related to these interfaces would not work in plugged-in M.2 modules.
- M.2 connectors have test points for coexistence signals. Because coexistence signal assignments on M.2 connectors is vendor dependent, refer to vendor-specific documentation of M.2 modules for details.

### 2.4.2.1 Adapters for M.2 PCIe slots

You can use an adapter to convert an M.2 PCIe slot to a slot that supports PCIe Gen 1 and Gen 2 compliant endpoints. See links below for more detail on such adapters:

- P11S-P11F Duo PCI-E to M.2 (NGFF) Extender Board
- P11S-P11F M.2 (NGFF) to PCI-E Extender Board

## 2.5 USB interface

The FRWY-LS1046A supports universal serial bus (USB) 3.0 connections with USB1 and USB2 controllers of the LS1046A processor through a dual-port USB Type A connector. The figure below shows the USB diagram of the FRWY-LS1046A.



The table below describes the FRWY-LS1046A USB connections.

#### Table 11. USB connections

| USB controller | Connector                                     | Supported mode | Supported speed                                                                                         |
|----------------|-----------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------|
| USB1           | Stacked 1x2 USB 3.0<br>Type A connector (J70: | Host           | Super-speed (5 Gbit/s), high-speed (480 Mbit/s), full-<br>speed (12 Mbit/s), and low-speed (1.5 Mbit/s) |
| USB2           | GSB311231HR)                                  | Host           | Super-speed (5 Gbit/s), high-speed (480 Mbit/s), full-<br>speed (12 Mbit/s), and low-speed (1.5 Mbit/s) |

The USBx\_DRVVBUS and USBx\_PWRFAULT pins of each USB controller are connected to a programmable-current USB switch, NX5P3090UK (U40 and U550), for individual port management. Each USB switch is powered from the 5 V power supply. To indicate power fault conditions, a USB switch sends a PWRFAULT signal to the corresponding USB controller. For each port of the dual-port USB connector, the corresponding USB switch drives a VBUS signal when USBx\_DRVVBUS = 1.

The USB2\_DRVVBUS and USB2\_PWRFAULT signals are muxed with I2C3\_SCL and I2C3\_SDA signals, respectively. A multiplexer NX3DV42GU (from NXP) is used to demux the muxed signals. The GPIO3\_23 signal (I2C3\_USB2\_SEL) controls the routing of the demuxed signals to the appropriate board peripheral, as follows:

- I2C3\_USB2\_SEL = 0: I2C3\_SCL/SDA signals are routed to I2C3 header J64 (default setting)
- I2C3\_USB2\_SEL = 1: USB2\_DRVVBUS/PWRFAULT signals are routed to USB2 port management switch U550

The maximum allowed current consumption of a USB connected device is 900 mA per channel.

Each port of the dual-port USB connector has an LED (USB1\_5V and USB2\_5V) to indicate its status, the LED is active when the 5 V power supply is enabled for the port.

## 2.6 IFC interface

The FRWY-LS1046A supports integrated flash controller (IFC) 2.0 connections with the LS1046A processor through NAND flash and QSPI NOR flash memories. The figure below shows the IFC diagram of the FRWY-LS1046A.



The subsections below describe the IFC devices supported by the FRWY-LS1046A:

- NAND flash memory
- QSPI NOR flash memory

## 2.6.1 QSPI NOR flash memory

The FRWY-LS1046A supports QSPI as the primary system boot source. The table below describes the QSPI NOR flash memory used in FRWY-LS1046A.

| Table 12. | QSPI | NOR | flash | memory |
|-----------|------|-----|-------|--------|
|-----------|------|-----|-------|--------|

| Part identifier | Part number           | Description                   |
|-----------------|-----------------------|-------------------------------|
| U532            | MT25QU512ABB8ESF-0SIT | Type: Serial NOR flash memory |
|                 |                       | Density: 512 Mbit (64 MB)     |
|                 |                       | Operating voltage: 1.8 V      |

## 2.6.2 NAND flash memory

The table below describes the NAND flash memory used in FRWY-LS1046A.

| Table 13. | NAND | flash | memory |
|-----------|------|-------|--------|
|-----------|------|-------|--------|

| Part identifier | Part number       | Description                                    |
|-----------------|-------------------|------------------------------------------------|
| U522            | S34MS04G200BHI000 | Type: SLC NAND flash memory                    |
|                 |                   | Density: 4 Gbit                                |
|                 |                   | <ul> <li>I/O bus width: 8 bits (x8)</li> </ul> |
|                 |                   | Page size: (2048+128) bytes                    |
|                 |                   | Block size: 64 pages                           |
|                 |                   | Device size: 512 MB                            |

## 2.7 SDHC interface

The FRWY-LS1046A supports connections with the enhanced secure digital host controller (eSDHC) of the LS1046A processor through a micro-SDHC connector that accepts an external micro-SD 3.0 card. The micro-SD card is one of the primary boot sources of the board. The figure below shows the SDHC diagram of the FRWY-LS1046A.



The micro-SD card available with the board does not support ultra high-speed (UHS) modes.

The part number of the micro-SDHC connector J55 is 95220030-14RRF. The table below shows the pinout details of the micro-SDHC connector.

| Table 14. | Micro-SDHC connector | pinout  |
|-----------|----------------------|---------|
|           |                      | philout |

| Pin number | SDHC signals | Direction with respect to LS1046A | I/O voltage |
|------------|--------------|-----------------------------------|-------------|
| 1          | SD_DATA2     | Bidirectional                     | 3.3 V       |
| 2          | SD_DATA3     | Bidirectional                     |             |
| 3          | SD_CMD       | From LS1046A                      |             |

Table continues on the next page ...

| Pin number | SDHC signals | Direction with respect to LS1046A | I/O voltage |
|------------|--------------|-----------------------------------|-------------|
| 4          | 3V3          |                                   |             |
| 5          | SD_CLK       | From LS1046A                      |             |
| 6          | GND          |                                   |             |
| 7          | SD_DATA0     | Bidirectional                     |             |
| 8          | SD_DATA1     | Bidirectional                     |             |
| 9          | SDHC_CD_B    | To LS1046A                        |             |

#### Table 14. Micro-SDHC connector pinout (continued)

The SDHC\_CD\_B signal of the micro-SDHC connector indicates presence/absence of card in the connector slot. This signal goes to I2C2 controller through the IIC2\_SCL pin of the controller. The IIC2\_SCL pin must be programmed in RCW (by setting RCW[I2C2\_EXT] to 001) to serve as the SDHC\_CD\_B pin for the eSDHC controller. This happens automatically when the micro-SD card is selected as the boot source for the board.

## 2.8 UART interface

The LS1046A processor has two dual universal asynchronous receiver/transmitter (DUART) modules, DUART1 and DUART2, each containing two UARTs. Each DUART module can work as one UART with flow control or two UARTs without flow control.

The FRWY-LS1046A supports both DUART modules of the LS1046A processor; however, it does not support flow control on DUART1 module, it means, this DUART module works as two UARTs (UART1 and UART3) on the board. Flow control is supported on DUART2 module, which can work as one UART (UART2) or two UARTs (UART2 and UART4). The figure below shows the UART diagram of the FRWY-LS1046A.



NOTE

It is recommended to use UART1 as a debug port.

The FRWY-LS1046A supports following UART features:

- UART1 is routed to CP2102N USB-UART bridge and supports micro-USB port to access the serial port as console. This connection requires placing a jumper on header J72.
- UART1 can be used without flow control on expansion header J73 (3.3 V). This connection requires removing the jumper from header J72.
- UART3 signals can be used to communicate with click board plugged-in into mikroBUS socket
- UART2 can be used with/without flow control on expansion header J60 (3.3 V). A remote UART connection can be made from the expansion header using an FTDI standard 3.3 V cable (TTL-232R-3V3) or by connecting to an RS-232/RS-485/ RS-422 expansion card.
- UART4 can be used on expansion header J60 (3.3 V)

The table below shows pinout details of UART expansion header J73.

#### Table 15. UART expansion header J73 pinout

| Pin number | UART signals | Direction with respect to LS1046A | I/O voltage |
|------------|--------------|-----------------------------------|-------------|
| 1          | 3V3          |                                   | 3.3 V       |
| 2          | UART1_SOUT   | From LS1046A                      |             |
| 3          | UART1_SIN    | To LS1046A                        |             |
| 4          | GND          |                                   |             |

The table below shows pinout details of UART expansion header J60.

#### Table 16. UART expansion header J60 pinout

| Pin number | UART signals           | Direction with respect to LS1046A | I/O voltage |
|------------|------------------------|-----------------------------------|-------------|
| 1          | GND                    |                                   | 3.3 V       |
| 2          | UART2_RTS_B/UART4_SOUT | From LS1046A                      |             |
| 3          | 3V3                    |                                   |             |
| 4          | UART2_SIN              | To LS1046A                        |             |
| 5          | UART2_SOUT             | From LS1046A                      |             |
| 6          | UART2_CTS_B/UART4_SIN  | To LS1046A                        |             |

## 2.9 Serial peripheral interface

The FRWY-LS1046A supports serial peripheral interface (SPI) connections to the LS1046A processor through a mikroBUS socket and SPI expansion header. The figure below shows the SPI diagram of the FRWY-LS1046A.



NOTE

The LS1046A SPI signals are on 1.8 V (OVDD) and they are converted to 3.3 V level using level translators.

The table below describes chip select mapping for FRWY-LS1046A SPI interface.

#### Table 17. SPI chip select mapping

| Chip select | Connected device |
|-------------|------------------|
| SPI_PCS0    | MikroBUS socket  |
| SPI_PCS1    | Expansion header |
| SPI_PCS2    | Expansion header |
| SPI_PCS3    | Expansion header |

The table below shows pinout details of SPI expansion header J66.

#### Table 18. SPI expansion header J66 pinout

| Pin number | SPI signals    | Direction with respect to LS1046A | I/O voltage |
|------------|----------------|-----------------------------------|-------------|
| 1          | 3V3            |                                   | 3.3 V       |
| 2          | CONN_SPI_MOSI  | From LS1046A                      |             |
| 3          | CONN_SPI_MISO  | To LS1046A                        |             |
| 4          | CONN_SPI_CLK   | From LS1046A                      |             |
| 5          | GND            |                                   |             |
| 6          | CONN_SPI_CS1_B | From LS1046A                      |             |

Table continues on the next page...

| Pin number | SPI signals    | Direction with respect to LS1046A | I/O voltage |
|------------|----------------|-----------------------------------|-------------|
| 7          | CONN_SPI_CS2_B | From LS1046A                      |             |
| 8          | CONN_SPI_CS3_B | From LS1046A                      |             |

#### Table 18. SPI expansion header J66 pinout (continued)

## 2.10 MikroBUS socket

The FRWY-LS1046A provides one mikroBUS socket supporting two connectors, J56 and J57. A mikroBUS socket is a pair of 1×8 female headers with a proprietary pin configuration and silkscreen markings, as shown in the figure below. The mikroBUS socket allows maximum hardware expandability with smallest number of pins.



The FRWY-LS1046A mikroBUS socket supports different types of add-on boards, called *click boards*, which can be accessed through SPI, UART3, PWM, or I2C interface. On the FRWY-LS1046A, following interfaces are used with the LS1046A processor for click boards:

- · SPI on click boards can be accessed through SPI of the LS1046A processor using CS0
- · UART on click boards can be accessed through UART3 of the LS1046A processor
- · I2C on click boards can be accessed through I2C1 of the LS1046A processor using I2C multiplexer

The figure below shows the FRWY-LS1046A mikroBUS socket diagram.



Click boards are plug and play solutions to add new functionality to the board design. A click board has two columns each of eight pins, which connect to the two 1x8 headers of a mikroBUS socket. The table below lists some of the click boards that can be added on the FRWY-LS1046A mikroBUS socket.

| Part number | Name        | Supported<br>communication<br>interface | Operating<br>voltage | Description                                                                                                                                                                        |
|-------------|-------------|-----------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MIKROE-1597 | BLE P click | SPI                                     | 3.3 V                | Contains a Bluetooth <sup>®</sup> low energy chip. This module communicates with FRWY-LS1046A through SPI (CS, SCK, MISO, MOSI), INT (RDY), and AN (ACT) lines on mikroBUS socket. |
| MIKROE-987  | BEE click   | SPI                                     | 3.3 V                | Contains a 2.4 GHz IEEE 802.15.4 radio transceiver module to support wireless communication applications                                                                           |
| MIKROE-2395 | NFC click   | I2C, GPIO                               | 3.3 V                | Contains a near field communication (NFC) controller, PN7120, from NXP                                                                                                             |
| MIKROE-1194 | Accel click | I2C, GPIO, SPI                          | 3.3 V                | Contains a 3-axis accelerometer module with ultra-<br>low power and high resolution (13-bit) measurement                                                                           |

#### Table 19. Supported click boards

## 2.11 I2C interface

The LS1046A processor supports four I2C controllers. However, in the FRWY-LS1046A, all system devices are accessed via I2C1 controller over I2C1 bus. The figure below shows the I2C diagram of the FRWY-LS1046A.



I2C2 should be programmed to be used for SDHC\_CD\_B and SDHC\_WP.

The I2C1 bus has an I2C multiplexer (PCA9546APW) to isolate address conflicts and effectively manage large number of I2C devices. The multiplexer partitions the I2C1 bus into four sub-buses, called "channels". Software must program the multiplexer to access one of the four I2C1 channels. All boot-software-dependant devices are placed on channel 0, or "I2C1\_CH0" as it is named. Channel 0 is the default selection upon reset so that software has immediate access to critical resources.

The table below shows the I2C bus device map for the FRWY-LS1046A.

| Table 20. | 12C t | ous de | vice | map |
|-----------|-------|--------|------|-----|
|-----------|-------|--------|------|-----|

| I2C bus      | 7-bit address | Device       | Description                                             | Notes                                                        |
|--------------|---------------|--------------|---------------------------------------------------------|--------------------------------------------------------------|
| (All)        | -             | FRWY-LS1046A | I2C master                                              |                                                              |
| I2C1         | 0x77          | PCA9546APW   | I2C bus multiplexer (U525)                              | Converts I2C1 bus into four channels                         |
| I2C1_CH<br>0 | 0x08          | PF8100       | Power management<br>integrated circuit (PMIC)<br>(U561) | Generates 1 V, 1.8 V, 1.2 V, 1.35 V, 0.6 V, 2.5 V, and 1.8 V |
|              | 0x40          | INA220AIDGST | VDD voltage/current/power<br>monitor (U558)             | Reports voltage, current, and power data for VDD             |

Table continues on the next page ...

| I2C bus      | 7-bit address                                                 | Device          | Description                               | Notes                                                                                       |
|--------------|---------------------------------------------------------------|-----------------|-------------------------------------------|---------------------------------------------------------------------------------------------|
|              | 0x4C                                                          | SA56004ED       | Temperature sensor (U28)                  | Monitors processor thermal diode                                                            |
|              | 0x51                                                          | PCF2129AT       | Battery-backed clock<br>(U523)            | Provides time and date functionality with battery backup option                             |
|              | 0x52 and 0x53                                                 | CAT24C04WI-G    | System ID EEPROM<br>(U524)                | Stores board-specific data, such as MAC addresses and serial number / errata                |
| I2C1_CH<br>1 | I2C address is<br>defined by the<br>plugged-in PCIe card      | PCIe M.2 slot   | Key E - based M.2 PCIe x1<br>slot 1 (J46) | Provides I2C path for J46, which<br>supports Wi-Fi cards on lane 1 of<br>SerDes2 controller |
| l2C1_CH<br>2 | I2C address is<br>defined by the<br>plugged-in PCIe card      | PCIe M.2 slot   | Key E - based M.2 PCIe x1<br>slot 2 (J52) | Provides I2C path for J52, which<br>supports Wi-Fi cards on lane 3 of<br>SerDes2 controller |
| I2C1_CH<br>3 | I2C address is<br>defined by the<br>plugged-in click<br>board | MikroBUS socket | MikroBUS socket                           | Provides I2C connectivity to the click<br>board plugged-in into the mikroBUS<br>socket      |

#### Table 20. I2C bus device map (continued)

NOTE

A 7-bit address does not include the read/write (R/W) bit as an address member, though some datasheets might do so. For consistency, all I2C addresses above are of 7 bits only.

The FRWY-LS1046A also provides I2C headers for remotely accessing I2C buses. The table below describes the I2C headers.

#### Table 21. I2C headers

| Part identifier | Header name       | Header type   | Purpose                     |
|-----------------|-------------------|---------------|-----------------------------|
| J65             | I2C1              | 1x3 connector | To access I2C1 bus remotely |
| J64             | I2C3 <sup>1</sup> | 1x3 connector | To access I2C3 bus remotely |
| J63             | I2C4              | 1x3 connector | To access I2C4 bus remotely |

1. I2C3\_SCL/SDA signals are muxed with USB2\_DRVVBUS/PWRFAULT signals and are demuxed with using a multiplexer NX3DV42GU and controlled using GPIO3\_23.

## 2.12 JTAG header

The FRWY-LS1046A provides an Arm JTAG header, which allows connections with a CodeWarrior TAP for debugging the board. The figure below shows the JTAG diagram of the FRWY-LS1046A.

#### FRWY-LS1046A Functional Description



The table below describes the JTAG header.

#### Table 22. JTAG header

| Part identifier | Part number        | Description | Purpose                                                 |
|-----------------|--------------------|-------------|---------------------------------------------------------|
| J15             | FTSH-105-01-L-DV-K | 1           | Provides access to the processor for debugging purposes |

## 2.13 GPIOs

The LS1046A processor has no dedicated general-purpose input/output (GPIO) pins. Instead, GPIO functions are multiplexed internally onto other signals, which must be disabled before using the GPIO functions. For the FRWY-LS1046A, GPIO access is provided through the IFC, EC1, and EC2 pins but only when those pins are not used for their primary purposes. The table below shows the GPIO mapping in the FRWY-LS1046A.

#### Table 23. GPIO mapping

| Processor signal |                  | Board function            | Description                           |
|------------------|------------------|---------------------------|---------------------------------------|
| GPIO function    | Primary function |                           |                                       |
|                  | GF               | PIOs for system configura | tion                                  |
| GPIO2_13         | IFC_PAR0         | BRD_REV0                  | PCB revision (BRD_REV[1:0]):          |
| GPIO2_14         | IFC_PAR1         | BRD_REV1                  | 00: Revision A                        |
|                  |                  |                           | 01: Revision B                        |
| GPIO3_19         | EC2_TX_EN        | CPU_ID                    | CPU ID (CPU_ID):                      |
|                  |                  |                           | • 1: LS1046A CPU                      |
|                  |                  |                           | • 0: Others                           |
| GPIO2_15         | IFC_PERR_B       | SYS_STATUS#               | Controls system status LED            |
| GPIO3_21         | EC2_GTX_CLK125   | uBUS1_PWM                 | Provides PWM input to mikroBUS socket |

Table continues on the next page ...

## Table 23. GPIO mapping (continued)

| Processor signal     |                       | Board function  | ı          | Descript                                                                | ion                                                                                                                                                                                                                    |                                                                                            |
|----------------------|-----------------------|-----------------|------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| GPIO function        | Primary function      |                 |            |                                                                         |                                                                                                                                                                                                                        |                                                                                            |
| GPIO3_23             | EC2_RXD2              | I2C3_USB2_S     | EL_IO      | USB2_D<br>• 0: I2<br>head<br>• 1: U                                     | the routing of the I2C3<br>RVVBUS/PWRFAULT<br>C3_SCL/SDA signals a<br>der J64 (default setting)<br>SB2_DRVVBUS/PWRF<br>routed to USB2 port ma<br>0                                                                     | signals:<br>re routed to I2C:<br>AULT signals                                              |
| GPIO3_18             | EC2_TXD0              | RSV_IO          |            | Reserve                                                                 | d for general purpose in                                                                                                                                                                                               | put/output                                                                                 |
|                      |                       | GPIOs for res   | et control |                                                                         |                                                                                                                                                                                                                        |                                                                                            |
| GPIO3_25             | EC2_RXD0              | SW_uBUS1_F      | RST        | Resets r                                                                | nikroBUS socket                                                                                                                                                                                                        |                                                                                            |
| GPIO3_20             | EC2_GTX_CLK           | SW_SLOT1_F      | RST_B      | Resets N                                                                | M.2 PCIe slot 1                                                                                                                                                                                                        |                                                                                            |
| GPIO3_26             | EC2_RX_CLK            | SW_SLOT2_F      | RST_B      | Resets N                                                                | M.2 PCIe slot 2                                                                                                                                                                                                        |                                                                                            |
| GPIO3_27             | EC2_RX_DV             | SW_QSGPHY<br>B  | ′1_RST_    | Resets (                                                                | QSGMII PHY                                                                                                                                                                                                             |                                                                                            |
|                      |                       | GPIO for fuse p | rogrammir  | ng                                                                      |                                                                                                                                                                                                                        |                                                                                            |
| GPIO3_24             | EC2_RXD1              | GPIO_FUSE_      | PROG       | The GPI<br>power su<br>processo<br>• Whe<br>TA_<br>prog<br>• Whe<br>TA_ | s to the 1x2 PROG_SFF<br>O_FUSE_PROG signal<br>upply to the TA_PROG_<br>or:<br>en GPIO_FUSE_PROG<br>PROG_SFP pin is 1.8 V<br>gramming enable)<br>en GPIO_FUSE_PROG<br>PROG_SFP pin is 0 V (<br>gramming disable) (defa | controls the<br>SFP pin of the<br>is low, power to<br>' (fuse<br>is high, power to<br>fuse |
|                      |                       | GPIO expansi    | on header  |                                                                         |                                                                                                                                                                                                                        |                                                                                            |
| GPIO3_06<br>GPIO3_11 | EC1_TX_EN<br>EC1_RXD1 | -               |            |                                                                         | J67) for general purpose                                                                                                                                                                                               | e input/output.                                                                            |
| GPIO3_04             | EC1_TXD1              | Pin number      | Signal n   | ame                                                                     | Direction (type)                                                                                                                                                                                                       | I/O voltage                                                                                |
| GPIO3_04<br>GPIO3_12 | EC1_RXD0              | 1               | GPIO3_     |                                                                         | Bidirectional (input/                                                                                                                                                                                                  | 1.8 V                                                                                      |
| GPIO3_02             | EC1_TXD3              | _               |            |                                                                         | output)                                                                                                                                                                                                                |                                                                                            |
| GPIO3_05             | EC1_TXD0              | 2 GPIO3_        |            | 11                                                                      | Bidirectional (input/<br>output)                                                                                                                                                                                       |                                                                                            |
| GPIO3_03             | EC1_TXD2              | 3               | GPIO3_     | 04                                                                      | Bidirectional (input/                                                                                                                                                                                                  | -                                                                                          |
| GPIO3_08             | EC1_GTX_CLK125        |                 | 0,100_     | <u> </u>                                                                | output)                                                                                                                                                                                                                |                                                                                            |
| GPIO3_07             | EC1_GTX_CLK           | 4               | GPIO3_     | 12                                                                      | Bidirectional (input/                                                                                                                                                                                                  |                                                                                            |
| GPIO3_14             | EC1_RX_DV             | -               |            |                                                                         | output)                                                                                                                                                                                                                |                                                                                            |

Table continues on the next page...

| Processor signal |                  | Board function | ר ב        | Description                        |             |
|------------------|------------------|----------------|------------|------------------------------------|-------------|
| GPIO function    | Primary function |                |            |                                    |             |
| GPIO3_10         | EC1_RXD2         |                |            |                                    |             |
| GPIO3_15         | EC2_TXD3         | Pin number     | Signal nar | me Direction (type)                | I/O voltage |
| GPIO3_13         | EC1_RX_CLK       | 5              | GPIO3_02   | 2 Bidirectional (input/<br>output) |             |
| GPIO3_16         | EC2_TXD2         | 6              | GPIO3_05   |                                    | _           |
| GPIO3_09         | EC1_RXD3         |                |            | output)                            |             |
| GPIO3_17         | EC2_TXD1         | 7              | GND        |                                    |             |
|                  |                  | 8              | GND        |                                    |             |
|                  |                  | 9              | GPIO3_03   | Bidirectional (input/<br>output)   |             |
|                  |                  | 10             | GPIO3_08   | Bidirectional (input/<br>output)   |             |
|                  |                  | 11             | GPIO3_07   | 7 Bidirectional (input/<br>output) |             |
|                  |                  | 12             | GPIO3_14   | Bidirectional (input/<br>output)   |             |
|                  |                  | 13             | GND        |                                    |             |
|                  |                  | 14             | GND        |                                    |             |
|                  |                  | 15             | GPIO3_10   | ) Bidirectional (input/<br>output) |             |
|                  |                  | 16             | GPIO3_15   | 5 Bidirectional (input/<br>output) |             |
|                  |                  | 17             | GPIO3_13   | Bidirectional (input/<br>output)   |             |
|                  |                  | 18             | GPIO3_16   | Bidirectional (input/<br>output)   |             |
|                  |                  | 19             | GPIO3_09   | Bidirectional (input/<br>output)   |             |
|                  |                  | 20             | GPIO3_17   | 7 Bidirectional (input/<br>output) |             |

## Table 23. GPIO mapping (continued)

## 2.14 Interrupt handling

Apart from handling interrupts from interrupt sources within the processor, the generic interrupt controller (GIC) of the LS1046A processor can handle interrupts from external interrupt sources. In the FRWY-LS1046A, the onboard interrupt sources are connected to interrupt controller through IRQ01, IRQ03-IRQ07 pins of the processor for interrupt controller to handle their interrupt signals. The figure below shows the mapping between the onboard interrupt sources and IRQ pins of the processor.



The table below further explains the FRWY-LS1046A interrupt assignments.

#### Table 24. Interrupt assignments

| Interrupt controller signal | Interrupt signal on board | Description                          |
|-----------------------------|---------------------------|--------------------------------------|
| IRQ01                       | QSGPHY1_INT_B             | QSGMII PHY interrupt                 |
| IRQ03                       | THERM_WARN_B              | Temperature sensor warning interrupt |
| IRQ04                       | THERM_FAULT_B             | Temperature sensor fault interrupt   |
| IRQ05                       | IRQ_RTC_B                 | RTC interrupt                        |
| IRQ06                       | PMIC_INT_B                | PF8100 PMIC interrupt                |
| IRQ07                       | uBUS1_INT                 | MikroBUS click board interrupt       |

## 2.15 Temperature measurement

The FRWY-LS1046A has a digital temperature sensor (thermal monitor), which can be used to measure the LS1046A die temperature through the thermal diode of the processor. The LS1046A processor sends temperature readings (through TD1\_ANODE and TD1\_CATHODE signals) to the temperature sensor. Upon detecting thermal problems, the temperature sensor sends alarm signals (through THERM\_WARN\_B and THERM\_FAULT\_B interrupt signals) to the processor. These interrupts can be used to power down the system to protect the processor from over-temperature damage. The figure below shows thermal management in the FRWY-LS1046A.



The table below describes the temperature sensor. The I2C address can be used for remotely accessing the temperature sensor.

## Table 25. Temperature sensor

| Part identifier | Part number | I2C sub-bus | I2C address | Operating voltage |
|-----------------|-------------|-------------|-------------|-------------------|
| U28             | SA56004ED   | I2C1_CH0    | 0x4C        | 3.3 V             |

## 2.16 DIP switch

The FRWY-LS1046A has a 10-pin dual inline package (DIP) switch, SW1, which helps to perform some most common board configuration tasks. For SW1:

- "ON" setting corresponds to 1
- "OFF" setting corresponds to 0

The table below describes SW1 settings.

## Table 26. SW1 settings

| Switch   | Supported function                     | Settings                                                                                                                                                            |
|----------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SW1[1:9] | RCW fetch location<br>CFG_RCW_SRC[0:8] | <ul> <li>0_0100_0100: QSPI NOR flash (default setting)</li> <li>0_0100_0000: Micro-SD card</li> </ul>                                                               |
|          |                                        | <ul> <li>1_0000_01xx: NAND flash (8-bit bus, 2 KB page, 64 pages/block)<br/>(LS1043A only)<sup>1</sup></li> <li>0_1001_1110: Hard-coded RCW</li> </ul>              |
| SW1[10]  | System clock source<br>CFG_ENG_USE0    | <ul> <li>0: DIFF_SYSCLK/DIFF_SYSCLK_B (differential clock) - 100 MHz (fixed) (default setting)</li> <li>1: SYSCLK (single-ended clock) - 100 MHz (fixed)</li> </ul> |

1. The LS1046A processor does not support booting from NAND flash.

## 2.17 LEDs

The FRWY-LS1046A has light-emitting diodes (LEDs) to monitor system functions, such as power-on, reset, board faults, and so on. The information collected from LEDs can be used for debugging purposes. The table below describes the FRWY-LS1046A LEDs.

## Table 27. FRWY-LS1046A LEDs

| Reference designator | LED color | LED name  | Description (when LED is ON)                                                                                                  |
|----------------------|-----------|-----------|-------------------------------------------------------------------------------------------------------------------------------|
| D2                   | Yellow    | ASLEEP    | The processor has not exited Sleep mode, which generally indicates:                                                           |
|                      |           |           | Improper RCW source selection                                                                                                 |
|                      |           |           | <ul> <li>Boot memory does not contain a valid<br/>RCW/PBL</li> </ul>                                                          |
|                      |           |           | <ul> <li>PLL multipliers in the RCW data are not<br/>compatible with the fixed SYSCLK, DDRCLK,<br/>or SDCLK values</li> </ul> |
| D4                   | Green     | USB1_5V   | USB1 port of the dual-port USB connector (J70) is powered with 5 V supply for external USB device                             |
| D508                 | Green     | USB2_5V   | USB2 port of the dual-port USB connector (J70) is powered with 5 V supply for external USB device                             |
| D510 <sup>1</sup>    | Green     | M.2 Card1 | The M.2 PCIe module on M.2 PCIe slot 1 (J46) is<br>powered properly and its transmitter is ready to<br>transmit               |
| D511                 | Green     | M.2 Card2 | The M.2 PCIe module on M.2 PCIe slot 2 (J52) is<br>powered properly and its transmitter is ready to<br>transmit               |
| D509                 | Green     | 4_GRN_LED | Four stacked LEDs to indicate:                                                                                                |
|                      |           |           | Power status                                                                                                                  |
|                      |           |           | System readyness                                                                                                              |
|                      |           |           | PROG_SFP fuse programming power enable                                                                                        |

1. It is placed on the bottom side of PCB next to J46 connector.

## 2.18 System reset

The figure below shows the reset diagram for the FRWY-LS1046A.



System reset can be triggered from various sources, as described in the table below.

#### Table 28. Reset sources

| Reset source                | Reset reason                       | Actions taken                                                                                                       |
|-----------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| Power ON / power<br>failure | Initialization after a power cycle | All the onboard devices are reset after a power cycle. PLL and clock circuitry initialize to default configuration. |
| SW6                         | Reset switch is pressed            | All devices are reset                                                                                               |
| RESET_REQ_B1                | Reset request from processor       | All devices are reset                                                                                               |
| CPU JTAG header<br>(J15)    | Reset JTAG debugger                | PORESET is asserted to the processor                                                                                |

1. RESET\_REQ\_B only works when a jumper is placed on header J14.

## Appendix A Revision History

The table below summarizes the revisions to this document.

### Table 29. Revision history

| Revision | Date    | Topic cross-reference  | Change description                                                                |
|----------|---------|------------------------|-----------------------------------------------------------------------------------|
| Rev. 1   | 05/2020 |                        | Replaced FRWY-LS1046A BSP references throughout the document with LSDK references |
|          |         | FRWY-LS1046A Overview  | Added new FRWY-LS1046A part number, FRWY-<br>LS1046A-TP                           |
|          |         | Board top/bottom views | Updated Figure 2                                                                  |
| Rev. 0   | 04/2019 |                        | Initial public release                                                            |

How To Reach Us

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/ SalesTermsandConditions.

While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP, the NXP logo, Freescale, the Freescale logo, CodeWarrior, Layerscape, and QorlQ are trademarks of NXP B.V. All other product or service names are the property of their respective owners. Arm and Cortex are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved.

© NXP B.V. 2020.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

> Date of release: 05/2020 Document identifier: FRWY-LS1046ARM





Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию.

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

#### Наши контакты:

Телефон: +7 812 627 14 35

Электронная почта: sales@st-electron.ru

Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331