#### MAX96711 ## 14-Bit GMSL Serializer with High-Immunity/ Bandwidth Mode and Coax/STP Cable Drive #### **General Description** The MAX96711 is a compact serializer with features especially suited for automotive camera applications. In high-bandwidth mode, the parallel-clock maximum is 116MHz for 12-bit linear or combined HDR data types. Line-fault circuitry detects open/short faults on the link cable. The embedded control channel operates at 9.6kbps to 1Mbps in UART, I<sup>2</sup>C, and mixed UART/I<sup>2</sup>C modes, allowing programming of serializer, deserializer, and camera registers independent of video timing. Line-fault circuitry detects open/short faults on the link cable. For driving longer cables, the IC has programmable pre/deemphasis. Programmable spread spectrum is available on the serial output. The serial output meets ISO 10605 and IEC 61000-4-2 ESD standards. The core supply range is 1.7V to 1.9V, and the I/O supply range is 1.7V to 3.6V. The MAX96711 is available in a 32-pin (5mm x 5mm) TQFN package with 0.5mm lead pitch, and operates over the -40°C to +115°C temperature range. ### **Applications** Automotive Camera Applications #### Simplified Block Diagram Ordering Information appears at end of data sheet. #### **Benefits and Features** - Ideal for Safety Camera Applications - Works with Low-Cost 50Ω Coax (100Ω STP) Cables - · Error Detection of Video/Control Data - High-Immunity Mode for Robust Control-Channel EMC Tolerance - Retransmission of Control Data Upon Error Detection - Best-in-Class Supply Current: 93mA (max) - Pre/Deemphasis Allows 15m Cable at Full Speed - 32-Pin (5mm x 5mm) TQFN Package with 0.5mm Lead Pitch - High-Speed Data Serialization for Megapixel Cameras - Up to 1.74Gbps Serial-Bit Rate - 12.5MHz to 87MHz x 12-Bit + H/V Data - 36.66MHz to 116MHz x 12-Bit + H/V Data (through Internal Encoding) - Multiple Modes for System Flexibility - 9.6kbps to 1Mbps Control Channel in UART, I<sup>2</sup>C (with Clock Stretch), or UART-to-I<sup>2</sup>C Modes - · Crosspoint Switch Accepts Any Input Bitmap - · Modes for Encoded VSYNC and HSYNC - Reduces EMI and Shielding Requirements - Programmable Output Spread Spectrum - Tracks Spread Spectrum Applied at the Parallel Input - 1.7V to 3.6V I/O Supply - Peripheral Features for Camera Power-Up and Verification - Line Fault Detects Shorts to Ground/Battery and Open - · Built-In PRBS Generator for BER Testing - Dedicated GPO for Camera Frame-Sync Trigger and Other Uses - · Remote/Local Wake-Up from Sleep Mode - Meets AEC-Q100 Automotive Specification - -40°C to +115°C Operating Temperature - ±8kV Contact and ±15kV Air IEC 61000-4-2 and ISO 10605 ESD Protection ## **TABLE OF CONTENTS** | General Description | | |-----------------------------------------------------------|----| | Applications | | | Benefits and Features | | | Simplified Block Diagram | | | Absolute Maximum Ratings | | | Package Information | | | 32-Pin TQFN-EP | | | DC Electrical Characteristics | | | AC Electrical Characteristics | | | Typical Operating Characteristics | | | Pin Configuration | | | Pin Description | | | Functional Block Diagram | 20 | | Detailed Description | | | Serial Link Signaling and Data Format | | | Operating Modes | | | Video/Configuration Link | | | Single/Double Mode | | | HS/VS Encoding | | | Error Detection | | | Bus Widths | | | Control Channel and Register Programming | | | Forward Control Channel | | | Reverse Control Channel | | | UART Interface | | | I <sup>2</sup> C Interface | | | Remote-End Operation | | | Clock-Stretch Timing | | | Packet-Based I <sup>2</sup> C | | | Packet Protocol Summary | | | Control-Channel Error Detection and Packet Retransmission | 31 | | GPO/GPI Control | | | Spread Spectrum | | | Cable Type Configuration | | | Crossbar Switch | | | Video Timing Generator | | | Shutdown/Sleep Modes | | | TABLE OF CONTENTS (CONTINUED) | | |-------------------------------|----| | Configuration Link | | | Serialization Disable | 33 | | Sleep Mode | 33 | | Power-Down Mode | 34 | | Link Startup Procedure | 34 | | Register Map | 35 | | GMSL Register Map | 35 | | seraddr (0x00) | 39 | | desaddr (0x01) | 39 | | ss (0x02) | 40 | | sdiv (0x03) | 40 | | main_control (0x04) | 41 | | prbs_len (0x05) | 42 | | cmllvl_preemp (0x06) | 43 | | config (0x07) | 44 | | rsvd_8 (0x08) | 44 | | i2c_source (0x09, 0x0B) | 45 | | i2c_dest (0x0A, 0x0C) | 45 | | i2c_config (0x0D) | 46 | | gpio_en (0x0E) | | | gpio_out (0x0F) | 47 | | gpio_in (0x10) | | | errg (0x11) | 49 | | rsvd_12 (0x12) | | | pd (0x13) | | | pktcc_lock (0x14) | | | input_status (0x15) | | | max_rt_err (0x16) | | | rsvd_17 (0x17) | | | crc (0x18 to 0x1B) | | | cc_crc_errcnt (0x1C) | | | rsvd_1d (0x1D) | | | id (0x1E) | | | revision (0x1F) | | | crossbar (0x20 to 0x3E) | | | crossbar_hs (0x3F) | | | crossbar_vs (0x40) | | | crossbar_de (0x41) | 55 | | TABLE OF CONTENTS (CONT | INUED) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | link_config (0x42) | 56 | | sync_gen_config (0x43) | 57 | | vs_dly (0x44 to 0x46) | 58 | | vs_h (0x47 to 0x49) | 58 | | vs_I (0x4A to 0x4C) | 58 | | cxtp (0x4D) | 59 | | hs_dly (0x4E to 0x50) | 60 | | rsvd (0x51 to 0x53, 0x5D to 0x5F) | 60 | | hs_h (0x54, 0x55) | 60 | | hs_I (0x56, 0x57) | 60 | | hs_cnt (0x58, 0x59) | | | de_dly (0x5A to 0x5C) | | | de_h (0x60, 0x61) | | | de_I (0x62, 0x63) | 62 | | de_cnt (0x64, 0x65) | 62 | | prbs_type (0x66) | 62 | | dbl_align_to (0x67) | 63 | | cc_crc_length (0x68) | 63 | | hi_lo (0x69) | 64 | | rsvd_96 (0x96) | 64 | | rsvd_97 (0x97) | 65 | | rsvd_98 (0x98) | 65 | | rsvd_99 (0x99) | 66 | | pktcc_en (0x9A) | 66 | | If (0xC8) | 67 | | rsvd_c9 (0xC9) | 67 | | rsvd_fc (0xFC) | 68 | | rsvd_fd (0xFD) | 68 | | rsvd_fe (0xFE) | 69 | | rsvd_ff (0xFF) | 69 | | Applications Information | | | Parallel Interface | 70 | | Bus Data Width | 70 | | Bus Data Rates | 70 | | Crossbar-Switch Programming | 71 | | Recommended Crossbar-Switch Program Procedure | | | Timing-Generator Programming | 74 | | Double-Mode Alignment | 74 | | The state of s | | | TABLE OF CONTENTS (CONTINUED) | | |---------------------------------------------------|------| | External High/Low Signal | <br> | | Align from HS or DE | 74 | | Control-Channel Interfaces | 74 | | I <sup>2</sup> C | 74 | | I <sup>2</sup> C Bit Rate | 74 | | Software Programming of Device Addresses | | | I <sup>2</sup> C Address Translation | | | Configuration Blocking | | | Cascaded/Parallel Devices | | | UART | | | Base Mode | | | UART Timing | | | UART-to-I <sup>2</sup> C Conversion | | | UART Bypass Mode | | | Device Address | | | Spread Spectrum | | | Manual Programming of the Spread-Spectrum Divider | | | Equation: | | | Board Layout | 79 | | Power-Supply Circuits and Bypassing | 79 | | High-Frequency Signals | 79 | | ESD Protection | 79 | | Compatibility with Other GMSL Devices | | | Device Configuration and Component Selection | | | Internal Input Pulldowns | | | Three-Level Configuration Inputs | | | I <sup>2</sup> C/UART Pullup Resistors | 81 | | AC-Coupling Capacitors | 81 | | Cables and Connectors | | | PRBS | | | GPI/GPO | | | Fast Detection of Loss-of-Lock | | | Providing a Frame Sync (Camera Applications) | | | Entering/Exiting Sleep Mode | | | Typical Application Circuits | 83 | | Ordering Information | 83 | | Revision History | 84 | ## MAX96711 ## 14-Bit GMSL Serializer with High-Immunity/ Bandwidth Mode and Coax/STP Cable Drive | LIST OF FIGURES | | |-----------------------------------------------------------------------------------------------------------|----| | Figure 1. Serial-Output Parameters | 20 | | Figure 2. Output Waveforms at OUT+, OUT | 21 | | Figure 3. Single-Ended Output Template | 21 | | Figure 4. Line-Fault Detector Circuit | 21 | | Figure 5. Worst-Case Pattern Input | 22 | | Figure 6. Parallel Clock Input Requirements | 22 | | Figure 7. I <sup>2</sup> C Timing Parameters | 22 | | Figure 8. Differential Output Template | 23 | | Figure 9. Input Setup and Hold Times | 23 | | Figure 10. GPI-to-GPO Delay | 23 | | Figure 11. Serializer Delay | 24 | | Figure 12. Link Startup Time | 24 | | Figure 13. Power-Up Delay | 25 | | Figure 14. 24-Bit Mode Serial-Data Format | 27 | | Figure 15. 27-Bit High-Bandwidth Mode Serial-Data Format | 28 | | Figure 16. 32-Bit Mode Serial-Data Format | 29 | | Figure 17. Coax Connection | 31 | | Figure 18. Crossbar Switch Dataflow | 32 | | Figure 19. Sync-Signal Format For Video-Timing Generation | 32 | | Figure 20. State Diagram | 33 | | Figure 21. Crossbar-Switch Default Mapping | 73 | | Figure 22. GMSL-UART Data Format for Base Mode | 76 | | Figure 23. GMSL-UART Protocol for Base Mode | 76 | | Figure 24. SYNC Byte (0x79) | 76 | | Figure 25. ACK Byte (0xC3) | 76 | | Figure 26. Format Conversion Between GMSL UART and I <sup>2</sup> C with Register Address (I2CMETHOD = 0) | 77 | | Figure 27. Format Conversion Between GMSL UART and I <sup>2</sup> C with Register Address (I2CMETHOD = 1) | 77 | | Figure 28. Human Body Model ESD Test Circuit | 79 | | Figure 29. IEC 61000-4-2 Contact Discharge ESD Test Circuit | 79 | | Figure 30. ISO 10605 Contact Discharge ESD Test Circuit | 79 | ## MAX96711 | LIST OF TABLES | | |--------------------------------------------------------------------------|----| | Table 1. Reverse Control-Channel Modes | 30 | | Table 2. Link-Startup Procedure | 34 | | Table 3. Input Data-Width Selection | 70 | | Table 4. Data-Rate Selection | 70 | | Table 5. Crossbar Output to Serial Link Map (D23:0) | 71 | | Table 6. Crossbar Output to Serial Link Map (D31:24 and Special Packets) | 72 | | Table 7. Legend | 73 | | Table 8. Timing-Generator Parameter Restrictions | | | Table 9. Output Spread | 78 | | Table 10. Spread Limitations | 78 | | Table 11. Modulation Coefficients and Maximum SDIV Settings | 79 | | Table 12. Feature Compatibility | 80 | | Table 13. Three-Level Configuration Input Map | 80 | | Table 14. Suggested Connectors and Cables for GMSL | 81 | ### **Absolute Maximum Ratings** | AVDD to EP* | 0.5V to +1.9V | |------------------------------------|------------------------| | DVDD to EP* | 0.5V to +1.9V | | IOVDD to EP* | 0.5V to +3.9V | | OUT+, OUT- to EP* | 0.5V to +1.9V | | All Other Pins to EP* | 0.5V to (IOVDD + 0.5V) | | OUT+, OUT- Short Circuit to Ground | or SupplyContinuous | | LMIN_ to EP* (15mA current limit) | 0.5 to +3.9V | | Continuous Power Dissipation, $T_A = +70^{\circ}C$ | | |----------------------------------------------------|----------------| | TQFN (derate 34.5 mW/°C above +70°C). | 2758.6mW | | Operating Temperature Range | 40°C to +115°C | | Junction Temperature | +125°C | | Storage Temperature Range | 40°C to +150°C | | Soldering Temperature (reflow) | +260°C | | | | <sup>\*</sup>EP connected to IC ground. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. #### 32-Pin TQFN-EP | Package Code | T3255+8 | |-----------------------------------------------------------|----------------| | Outline Number | <u>21-0140</u> | | Land Pattern Number | 90-0013 | | Single-Layer Board: | | | Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> ) | 47 | | Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 1.7 | | Four-Layer Board: | | | Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ) | 29 | | Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 1.7 | Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. #### **DC Electrical Characteristics** $(V_{DVDD} = V_{AVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +115^{\circ}\text{C}, \text{ EP connected to PCB ground, typical values are at } V_{DVDD} = V_{AVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.)} \text{ (Note 1)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |--------------------------------------|------------------|-----------------------------------------------------------------------|------------------------------|-----|------------------------------|-------|--| | SINGLE-ENDED INPUTS (DI | N_, PCLKIN, I | HS, VS, DE, DBL, HIM, MS, HVEN, PWDNB) | | | | | | | High-Level Input Voltage | V <sub>IH</sub> | | 0.65 x<br>V <sub>IOVDD</sub> | | | V | | | Low-Level Input Voltage | V <sub>IL</sub> | | | | 0.35 x<br>V <sub>IOVDD</sub> | V | | | Input Current | I <sub>IN</sub> | V <sub>IN</sub> = 0 to V <sub>IOVDD</sub> | -20 | | +20 | μA | | | THREE-LEVEL INPUTS (CO | NF0, CONF1) | | | | | | | | High-Level Input Voltage | V <sub>IH</sub> | | 0.7 x<br>V <sub>IOVDD</sub> | | | V | | | Low-Level Input Voltage | V <sub>IL</sub> | | | | 0.3 x<br>V <sub>IOVDD</sub> | V | | | Mid-Level Input Current | I <sub>INM</sub> | Open or connected to a driver with output in high impedance (Note 2) | -10 | | +10 | μΑ | | | Input Current | I <sub>IN</sub> | High or low, PWDNB high or low | -220 | | +220 | μA | | | SINGLE-ENDED OUTPUT (G | PO) | | | | | | | | High-Level Output<br>Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2mA | V <sub>IOVDD</sub><br>- 0.2 | | | V | | | Low-Level Output<br>Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2mA | | | 0.2 | V | | | Output Short Circuit Current | laa | $V_{O} = 0V, V_{IOVDD} = 3.0V \text{ to } 3.6V$ | -16 | -35 | -64 | mA | | | Output Short-Circuit Current | los | $V_{O} = 0V, V_{IOVDD} = 1.7V \text{ to } 1.9V$ | -3 | -12 | -21 | IIIA | | | UART/I <sup>2</sup> C and GENERAL-PU | JRPOSE I/Os | (RX/SDA, TX/SCL, $GPIO$ ) with $OPEN$ -DRA | IN OUTPUT | S | | | | | High-Level Input Voltage | V <sub>IH</sub> | | 0.7 x<br>V <sub>IOVDD</sub> | | | V | | | Low-Level Input Voltage | V <sub>IL</sub> | | | | 0.3 x<br>V <sub>IOVDD</sub> | V | | | Input Current | I <sub>IN</sub> | V <sub>IN</sub> = 0 to V <sub>IOVDD</sub> (Note 3),<br>RX/SDA, TX/SCL | -110 | | +5 | μA | | | | | V <sub>IN</sub> = 0 to V <sub>IOVDD</sub> (Note 3), GPIO_ | -80 | | +5 | | | | Low-Level Open-Drain | V | I <sub>OL</sub> = 3mA, V <sub>IOVDD</sub> = 1.7V to 1.9V | | | 0.4 | ., | | | Output Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3mA, V <sub>IOVDD</sub> = 3.0V to 3.6V | | | 0.3 | V | | | Input Capacitance | C <sub>IN</sub> | Each pin (Note 4) | | | 10 | pF | | ## **DC Electrical Characteristics (continued)** $(V_{DVDD} = V_{AVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +115^{\circ}\text{C}, EP \text{ connected to PCB ground, typical values are at, } V_{DVDD} = V_{AVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.)}$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------------------------|------------------|-----------------------------------------------|------|-----|------------------------|-------| | DIFFERENTIAL OUTPUTS ( | OUT+, OUT-) | | | | | | | | | Preemphasis off, high drive (Figure 1) | 300 | 400 | 500 | | | Differential Output Voltage | V <sub>OD</sub> | 3.3dB preemphasis, high drive (Figure 2) | 350 | | 610 | mV | | | | 3.3dB deemphasis, high drive (Figure 2) | 240 | | 425 | | | Change in V <sub>OD</sub> Between<br>Complementary Output<br>States | ΔV <sub>OD</sub> | | | | 25 | mV | | Output Offset Voltage<br>(V <sub>OUT+</sub> + V <sub>OUT-</sub> )/2 = V <sub>OS</sub> | V <sub>OS</sub> | Preemphasis off | 1.1 | 1.4 | 1.56 | V | | Change in V <sub>OS</sub> Between<br>Complementary Output<br>States | ΔV <sub>OS</sub> | | | | 25 | mV | | Output Short Circuit Current | 1 | V <sub>OUT+</sub> or V <sub>OUT-</sub> = 0V | -60 | | | m A | | Output Short-Circuit Current | los | V <sub>OUT+</sub> or V <sub>OUT-</sub> = 1.9V | | | 25 | mA | | Magnitude of Differential Output Short-Circuit Current | I <sub>OSD</sub> | V <sub>OD</sub> = 0V | | | 25 | mA | | Output-Termination Resistance (Internal) | R <sub>O</sub> | From OUT+ or OUT- to AVDD | 45 | 54 | 63 | Ω | | REVERSE CONTROL-CHAN | NEL RECEIV | ER OUTPUTS (OUT+, OUT-) | • | | | | | High Cwitching Throchold | V | Legacy | | | 27 | mV | | High-Switching Threshold | V <sub>CHR</sub> | High immunity | | | 40 | IIIV | | Low-Switching Threshold | Vo. 5 | Legacy | -27 | | | mV | | Low-Switching Threshold | V <sub>CLR</sub> | High immunity | -40 | | | ] "" | | SINGLE-ENDED SERIAL OU | TPUTS (OUT | + or OUT-) | | | | | | Cinala Fadad Outaut | | Preemphasis off, high drive (Figure 3) | 375 | 500 | 625 | | | Single-Ended Output<br>Voltage | Vo | 3.3dB preemphasis, high drive (Figure 2) | 435 | | 765 | mV | | | | 3.3dB deemphasis, high drive (Figure 2) | 300 | | 535 | | | Output Short-Circuit Current | loo | V <sub>OUT+</sub> or V <sub>OUT-</sub> = 0V | -69 | | | mA | | Output Short-Circuit Current | los | V <sub>OUT+</sub> or V <sub>OUT-</sub> = 1.9V | | | 32 | | | Output-Termination<br>Resistance (Internal) | R <sub>O</sub> | From OUT+ or OUT- to AVDD | 45 | 54 | 63 | Ω | | LINE-FAULT DETECTION IN | PUT (LMN0, L | MN1) | | | | | | Short-to-GND Threshold | V <sub>TG</sub> | (Figure 4) | | | 0.3 | V | | Normal Threshold | V <sub>TN</sub> | (Figure 4) | 0.57 | | 1.07 | V | | Open Threshold | V <sub>TO</sub> | (Figure 4) | 1.45 | | V <sub>IO</sub> + 0.06 | V | | Open Input Voltage | V <sub>IO</sub> | (Figure 4) | 1.47 | | 1.75 | V | | Short-to-Battery Threshold | V <sub>TE</sub> | (Figure 4) | 2.47 | | | V | ## **DC Electrical Characteristics (continued)** $(V_{DVDD} = V_{AVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +115^{\circ}\text{C}, \text{ EP Connected to PCB ground, typical values are at, } V_{DVDD} = V_{AVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.)} \text{ (Note 1)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------|------------------|----------------------------------------------------------------------------------------------------|-----|------|------|-------| | POWER SUPPLY | | | | | | • | | | | f <sub>PCLKIN</sub> = 116MHz, HIBW = 0, BWS = 0,<br>default register values, AVDD + DVDD<br>(1.9V) | | 64 | 90 | | | | | f <sub>PCLKIN</sub> = 116MHz, HIBW = 0, BWS = 0, default register values, IOVDD (3.6V) | | 1.8 | 2.7 | | | | | f <sub>PCLKIN</sub> = 116MHz, HIBW = 0, BWS = 0, default register values, IOVDD (1.9V) (Note 4) | | 0.45 | 0.69 | 3 mA | | 0 l | | f <sub>PCLKIN</sub> = 116MHz, HIBW = 1, BWS = 0,<br>default register values, AVDD + DVDD<br>(1.9V) | | 62 | 83 | | | Supply Current, Worst-Case Pattern (Figure 5) | lwcs | f <sub>PCLKIN</sub> = 116MHz, HIBW = 1, BWS = 0, default register values, IOVDD (3.6V) | | 1.8 | 2.7 | | | | | f <sub>PCLKIN</sub> = 116MHz, HIBW = 1, BWS = 0, default register values, IOVDD (1.9V) (Note 4) | | 0.45 | 0.69 | | | | | f <sub>PCLKIN</sub> = 87MHz, BWS = 1,<br>default register values, AVDD + DVDD<br>(1.9V) | | 61 | 85 | | | | | f <sub>PCLKIN</sub> = 87MHz, BWS = 1, default register values, IOVDD (3.6V) | | 1.4 | 2.0 | | | | | f <sub>PCLKIN</sub> = 87MHz, BWS = 1, default register values, IOVDD (1.9V) (Note 4) | | 0.37 | 0.61 | | | Sleep-Mode Supply Current | Iccs | Wake-up receiver enabled | | 40 | 100 | μA | | Power-Down Supply Current | I <sub>CCZ</sub> | PWDNB = low | | 15 | 70 | μA | | ESD PROTECTION | | | | | | | | | V <sub>ESD</sub> | Human Body Model, $R_D = 1.5kΩ$ , $C_S = 100pF$ | | ±8 | | | | OUT+, OUT- (Note 5) | | IEC 61000-4-2, $R_D$ = 330 $\Omega$ , $C_S$ = 150pF, Contact Discharge | | ±8 | | | | | | IEC 61000-4-2, $R_D$ = 330Ω, $C_S$ = 150pF, Air Discharge | | ±15 | | kV | | | | ISO 10605, $R_D = 2k\Omega$ , $C_S = 330pF$ ,<br>Contact Discharge | | ±8 | | | | | | ISO 10605, $R_D$ = 2k $\Omega$ , $C_S$ = 330pF,<br>Air Discharge | | ±15 | | | | All Other Pins (Note 6) | V <sub>ESD</sub> | Human Body Model, $R_D = 1.5kΩ$ , $C_S = 100pF$ | | ±4 | | kV | #### **AC Electrical Characteristics** $(V_{DVDD} = V_{AVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +115^{\circ}\text{C}, EP \text{ connected to PCB ground, typical values are at, } V_{DVDD} = V_{AVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.)} \text{ (Note 1)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------|--------------------------------|------------------------------------------------------------------------------------------|-------|---------|------|-------| | PARALLEL CLOCK INPUT (F | PCLKIN) | • | | | | | | | | BWS = 0, HIBW = 0, single input | | | 58 | | | | | BWS = 0, HIBW = 1, single input | | | 58 | | | Ola ala Faranzana | | BWS = 1, single input | 12.5 | | 43.5 | 1 | | Clock Frequency | <sup>†</sup> PCLKIN | BWS = 0, HIBW = 0, double input | 33.32 | | 116 | MHz | | | | BWS = 0, HIBW = 1, double input | 73.33 | | 116 | | | | | BWS = 1, double input | 25 | | 87 | ] | | Clock Duty Cycle | DC | t <sub>HIGH</sub> /t <sub>T</sub> or t <sub>LOW</sub> /t <sub>T</sub> (Note 4, Figure 6) | 35 | 50 | 65 | % | | Clock Transition Time | t <sub>R,</sub> t <sub>F</sub> | (Note 4, Figure 6) | | | 4 | ns | | Clock Jitter | t <sub>J</sub> | 1.74Gbps bit rate, 300kHz sinusoidal jitter (Note 4) | | | 800 | ps | | I <sup>2</sup> C/UART PORT TIMING | | | | | | | | I <sup>2</sup> C/UART Bit Rate | | | 9.6 | | 1000 | kbps | | Output Rise Time | t <sub>R</sub> | 30% to 70%, $C_L$ = 10pF to 100pF, 1kΩ pullup to IOVDD | 20 | | 150 | ns | | Output Fall Time | t <sub>F</sub> | 70% to 30%, $C_L$ = 10pF to 100pF, 1kΩ pullup to IOVDD | 20 | | 150 | ns | | I <sup>2</sup> C TIMING (Figure 7) | | | | , | | | | | f <sub>SCL</sub> | Low f <sub>SCL</sub> range: (I2CMSTBT = 010, I2CSLVSH = 10) | 9.6 | 9.6 | | kHz | | SCL Clock Frequency | | Mid f <sub>SCL</sub> range: (I2CMSTBT 101, I2CSLVSH = 01) | > 100 | | 400 | | | | | High f <sub>SCL</sub> range: (I2CMSTBT = 111, I2CSLVSH = 00) | > 400 | 400 100 | | | | | | f <sub>SCL</sub> range, low | 4 | | | | | START Condition Hold Time | t <sub>HD:STA</sub> | f <sub>SCL</sub> range, mid | 0.6 | | | μs | | | | f <sub>SCL</sub> range, high | 0.26 | | | 1 | | | | f <sub>SCL</sub> range, low | 4.7 | , | | | | Low Period of SCL Clock | t <sub>LOW</sub> | f <sub>SCL</sub> range, mid | 1.3 | , | | μs | | | - | f <sub>SCL</sub> range, high | 0.5 | , | | 1 | | | | f <sub>SCL</sub> range, low | 4 | , | | | | High Period of SCL Clock | tHIGH | f <sub>SCL</sub> range, mid | | | | μs | | | | f <sub>SCL</sub> range, high | 0.26 | | | 1 | | | | f <sub>SCL</sub> range, low | 4.7 | | | | | Repeated START Condition | t <sub>SU:STA</sub> | f <sub>SCL</sub> range, mid | 0.6 | | | μs | | Setup Time | -30.31A | f <sub>SCL</sub> range, high | 0.26 | | | 1 | ## **AC Electrical Characteristics (continued)** $(V_{DVDD} = V_{AVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +115^{\circ}\text{C}, \text{ EP connected to PCB ground, typical values are at, } V_{DVDD} = V_{AVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.)} \text{ (Note 1)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|---------|--| | | | f <sub>SCL</sub> range, low | 0 | | | | | | Data Hold Time | t <sub>HD:DAT</sub> | f <sub>SCL</sub> range, mid | 0 | | | ns | | | | | f <sub>SCL</sub> range, high | -1 | | ] | | | | | | f <sub>SCL</sub> range, low | 250 | | | | | | Data Setup Time | t <sub>SU:DAT</sub> | f <sub>SCL</sub> range, mid | 100 | | | ns | | | | | f <sub>SCL</sub> range, high | 50 | | | 1 | | | 0.4 = 4.0=0 | | f <sub>SCL</sub> range, low | 4 | | | | | | Setup Time for STOP Condition | t <sub>SU:STO</sub> | f <sub>SCL</sub> range, mid | 0.6 | | | μs | | | Condition | | f <sub>SCL</sub> range, high | 0.26 | - | | | | | | | f <sub>SCL</sub> range, low | 4.7 | | | | | | Bus-Free Time | t <sub>BUF</sub> | f <sub>SCL</sub> range, mid | 1.3 | | | μs | | | | | f <sub>SCL</sub> range, high | 0.5 | | | ] | | | | | f <sub>SCL</sub> range, low | | | 3.45 | μs | | | Data Valid Time | t <sub>VD:DAT</sub> | f <sub>SCL</sub> range, mid | | | 0.9 | | | | | | f <sub>SCL</sub> range, high | | | 0.45 | <u></u> | | | Data Valid-Acknowledge<br>Time | t <sub>VD:ACK</sub> | f <sub>SCL</sub> range, low | | | 3.45 | μs | | | | | f <sub>SCL</sub> range, mid | | | 0.9 | | | | Time | | f <sub>SCL</sub> range, high | | | 0.45 | | | | D. I. M. III. 60 II | t <sub>SP</sub> | f <sub>SCL</sub> range, low | | | 50 | | | | Pulse Width of Spikes<br>Suppressed | | f <sub>SCL</sub> range, mid | | | 50 | ns | | | Оирргозоси | | f <sub>SCL</sub> range, high | | | 50 | ] | | | Capacitive Load of Each<br>Bus Line | C <sub>B</sub> | Note 4 | | | 100 | pF | | | SWITCHING CHARACTERIS | TICS (Note 4) | | | | | | | | Differential/Single-Ended<br>Output Rise/Fall Time | t <sub>R,</sub> t <sub>F</sub> | 20% to 80%, $V_{OD}$ , 400mV differential $R_L$ = 100Ω, 500mV single-ended $R_L$ = 50Ω, serial bit rate = 1.74Gbps | | | 250 | ps | | | Total Serial-Output Jitter (Differential Output) | t <sub>TSOJ1</sub> | 1.74Gbps PRBS, measured at V <sub>OD</sub> = 0V differential, preemphasis disabled (Figure 8) | | 0.25 | | UI | | | Deterministic Serial-Output<br>Jitter (Differential Output) | t <sub>DSOJ2</sub> | 1.74Gbps PRBS, measured at V <sub>OD</sub> = 0V differential, preemphasis disabled (Figure 8)) | | 0.15 | | UI | | | Total Serial-Output Jitter (Single-Ended Output) | t <sub>TSOJ1</sub> | 1.74Gbps PRBS, measured at V <sub>O</sub> /2, preemphasis disabled (Figure 3) | | 0.25 | | UI | | | Deterministic Serial-Output<br>Jitter (Single-Ended Output) | t <sub>DSOJ2</sub> | 1.74Gbps PRBS, measured at V <sub>O</sub> /2, preemphasis disabled (Figure 3) | | 0.15 | | UI | | | Parallel Data-Input Setup<br>Time | t <sub>SET</sub> | (Figure 9) | 2 | | | ns | | #### **AC Electrical Characteristics (continued)** $(V_{DVDD} = V_{AVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +115^{\circ}\text{C}, EP \text{ connected to PCB ground, typical values are at, } V_{DVDD} = V_{AVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.)} \text{ (Note 1)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|-------------------|---------------------------------------------------|-----|-----|------|-------| | Parallel Data Input Hold<br>Time | tHOLD | (Figure 9) (Note 4) | 1 | | | ns | | GPI-to-GPO Delay | t <sub>GPIO</sub> | Deserializer GPI to serializer GPO (Figure 10) | | | 350 | μs | | Serializer Delay | t <sub>SD</sub> | Spread spectrum enabled (Figure 11) (Notes 4, 7) | | | 2065 | Bits | | | | Spread spectrum disabled (Figure 11) (Notes 4, 7) | | | 1095 | | | Link Start Time | t <sub>LOCK</sub> | (Figure 12) | | | 2 | ms | | Power-Up Time | t <sub>PU</sub> | (Figure 13) | | | 7 | ms | - **Note 1:** Limits are 100% production tested at T<sub>A</sub> = +115°C. Limits over the operating temperature range are guaranteed by design and characterization, unless otherwise noted. - Note 2: To provide a mid-level voltage, leave the input open; or, if driven, put the driver in high-impedance state. High-impedance leakage current must be less than ±10µA. - Note 3: I<sub>IN</sub> min is due to voltage drop across the internal pullup resistor. - Note 4: Not production tested. Guaranteed by design. - Note 5: Specified pin to ground. - Note 6: Specified pin to all supply/ground. - Note 7: Measured in serial link bit times. Bit time = 1/(30 x f<sub>PCLKIN</sub>) for BWS = 0; bit time = 1/(40 x f<sub>PCLKIN</sub>) for BWS = 1. ## **Typical Operating Characteristics** $(V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25$ °C, unless otherwise noted.) ## Typical Operating Characteristics (continued) $(V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}C$ , unless otherwise noted.) MAXIMUM PIXEL CLOCK FREQUENCY vs. STP CABLE LENGTH SERIAL LINK SWITCHING PATTERN WITH 4.4dB PREEMPHASIS **OUTPUT POWER SPECTRUM vs.** PCLK FREQUENCY MAXIMUM PIXEL CLOCK FREQUENCY vs. COAX CABLE LENGTH (BER < 10-10) SERIAL LINK SWITCHING PATTERN WITH 3.3dB PREEMPHASIS ## **Pin Configuration** ## **Pin Description** | PIN | NAME | FUNCTION | REF SUPPLY | TYPE | |-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------| | POWER | | | | | | 5, 22 | AVDD | 1.8V Analog Power Supply. Bypass AVDD to EP with 0.1µF, and 0.001µF capacitors as close as possible to the device with the smaller value capacitor closest to AVDD. | | Power | | 12 | IOVDD | I/O Supply Voltage. 1.8V to 3.3V logic I/O power supply. Bypass IOVDD to EP with 0.1µF and 0.001µF capacitors as close as possible to the device with the smaller value capacitor closest to IOVDD. | | Power | | 29 | DVDD | 1.8V Digital Power Supply. Bypass DVDD to EP with 0.1µF, and 0.001µF capacitors as close as possible to the device with the smaller value capacitor closest to DVDD. | | Power | | EP | _ | Exposed Pad. EP is internally connected to device ground. Must connect EP to the PCB ground plane through a via array for proper thermal and electrical performance. | | Power | ## **Pin Description (continued)** | PIN | NAME | FUNCTION | REF SUPPLY | TYPE | |---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------| | HIGH-SPEE | DIGITAL | | | | | Single Funct | ion | | | | | 1 | DIN6 | Parallel Data Input. Internal pulldown to EP. | IOVDD | Digital | | 2 | DIN7 | Parallel Data Input. Internal pulldown to EP. | IOVDD | Digital | | 3 | DIN8 | Parallel Data Input. Internal pulldown to EP. | IOVDD | Digital | | 4 | DIN9 | Parallel Data Input. Internal pulldown to EP. | IOVDD | Digital | | 25 | PCLKIN | Parallel Clock Input with Internal Pulldown to EP. Latches parallel data inputs and provides the PLL reference clock. | IOVDD | Digital | | 26 | DIN0 | Parallel Data Input. Internal pulldown to EP. | IOVDD | Digital | | 27 | DIN1 | Parallel Data Input. Internal pulldown to EP. | IOVDD | Digital | | 28 | DIN2 | Parallel Data Input. Internal pulldown to EP. | IOVDD | Digital | | 30 | DIN3 | Parallel Data Input. Internal pulldown to EP. | IOVDD | Digital | | 31 | DIN4 | Parallel Data Input. Internal pulldown to EP. | IOVDD | Digital | | 32 | DIN5 | Parallel Data Input. Internal pulldown to EP. | IOVDD | Digital | | Multifunction | 1 | | 1 | | | 6 | DIN10/GPIO2 | Parallel Data Input/GPIO. Defaults to parallel data input on powerup. Parallel data input has internal pulldown to EP. GPIO2 has an open-drain input/output with internal $60k\Omega$ pullup to IOVDD. | IOVDD | Digital | | 7 | DIN11/GPIO3 | Parallel Data Input/GPIO. Defaults to parallel data input on powerup. Parallel data input has internal pulldown to EP. GPIO3 has an open-drain input/output with internal $60k\Omega$ pullup to IOVDD. | IOVDD | Digital | | 10 | DIN12/HS | Parallel Data Input/Horizontal Sync with Internal Pulldown to EP. Defaults to parallel data input on power-up. Defaults to horizontal-sync input when HS/VS encoding is enabled, or when in high-bandwidth mode. | IOVDD | Digital | | 11 | DIN13/VS | Parallel Data Input/Vertical Sync with Internal Pulldown to EP. Defaults to parallel data input on power-up. Defaults to vertical- sync input when HS/VS encoding is enabled, or when in high- bandwidth mode. | IOVDD | Digital | | Configuratio | n and Interface | | | | | 13 | GPO/HIM | General-Purpose Output/High-Immunity Mode Input with Internal Pulldown to EP. HIM is latched at power-up or when resuming from power-down mode (PWDNB = low), and switches to GPO output automatically after power-up. Connect HIM to IOVDD with a $30k\Omega$ resistor to set high, or leave open to set low. HIGHIMM can be programmed to a different value after power-up. HIGHIMM in the deserializer must be set to the same value. GPO output follows the state of the GPI (or INT) input on the GMSL deserializer. GPO is low upon power-up or when PWDNB is low. | IOVDD | Digital | | 14 | LFLTB/<br>GPIO1 | Open-Drain, Line-Fault Output/General-Purpose Input/Output with Internal $60k\Omega$ Pullup to IOVDD. LFLTB low indicates a line fault at LMN0 and/or LMN1. LFLTB high means no fault is detected. Set GPIO1_SEL = 1 to use LFLTB/GPIO1 as a GPIO. Set GPIO1_SEL = 0 to use LFLTB/GPIO1 as LFLTB. LFLTB is output high when PWDNB is low. | IOVDD | Digital | ## **Pin Description (continued)** | PIN | NAME | FUNCTION | REF SUPPLY | TYPE | |------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------| | 15 | MS | Mode-Select Input with Internal Pulldown to EP. Set MS low to select base mode. Set MS high to select bypass mode. | IOVDD | Digital | | 16 | PWDNB | Active-Low, Power-Down Input with Internal Pulldown to EP. To reduce power consumption, set PWDNB low to enter power-down mode. | IOVDD | Digital | | 18 | CONF0 | Configuration 0. Three-level configuration input ( <u>Table 13</u> ). CONF0 pin value is latched at power-up, or when resuming from power-down mode. | IOVDD | 3-Level | | 19 | CONF1 | Configuration 1. Three-level configuration input ( <u>Table 13</u> ). CONF1 pin value is latched at power up or when resuming from power-down mode. | IOVDD | 3-Level | | 23 | RX/SDA | Receive/Serial Data. Input/output with internal $30k\Omega$ pullup to IOVDD. In UART mode, RX/SDA is the Rx input of the serializer's UART. In I <sup>2</sup> C mode, RX/SDA is the SDA input/output of the serializer's I <sup>2</sup> C master/slave. RX/SDA has an open-drain driver and requires a pullup resistor. | IOVDD | Digital | | 24 | TX/SCL | Transmit/Serial Clock. Input/output with internal $30k\Omega$ pullup to IOVDD. In UART mode, TX/SCL is the Tx output of the serializer's UART. In I²C mode, TX/SCL is the SCL input/output of the serializer's I²C master/slave. TX/SCL has an open-drain driver and requires a pullup resistor. | IOVDD | Digital | | OTHER PINS | | | | | | 8 | LMN0 | Noninverting Line-Fault Monitor Input | _ | <u> </u> | | 9 | LMN1 | Inverting Line-Fault Monitor Input | _ | _ | | 17 | RSVD | Connect to IOVDD | IOVDD | Digital | | 20 | OUT- | Inverting Coax/Twisted-Pair Serial Output. | _ | Digital | | 21 | OUT+ | Noninverting Coax/Twisted-Pair Serial Output | _ | Digital | ## **Functional Block Diagram** Figure 1. Serial-Output Parameters Figure 2. Output Waveforms at OUT+, OUT- Figure 3. Single-Ended Output Template Figure 4. Line-Fault Detector Circuit Figure 5. Worst-Case Pattern Input Figure 6. Parallel Clock Input Requirements Figure 7. I<sup>2</sup>C Timing Parameters Figure 8. Differential Output Template Figure 9. Input Setup and Hold Times Figure 10. GPI-to-GPO Delay Figure 11. Serializer Delay Figure 12. Link Startup Time Figure 13. Power-Up Delay ## **Detailed Description** The MAX96711 is a compact device with features especially suited for automotive camera applications. The device operates at a variety of input widths and word rates up to a total serial-data rate up to 1.74Gbps. High-bandwidth mode offers a 116MHz parallel clock rate with 12 bits of video data and 2 bits of sync (HS/VS) data. An embedded 9.6kbps to 1Mbps control channel programs the serializer, deserializer, and any attached UART or I<sup>2</sup>C peripherals. To promote safety applications, the device features CRC protection of video and control data. In addition, control-channel retransmission and high-immunity modes reduce the effects of bit errors corrupting communication. Preemphasis and a PRBS tester allow for in-system evaluation and optimization of the link quality. This MAX96711 operates over the -40°C to +115°C automotive temperature range. #### Serial Link Signaling and Data Format The serializer scrambles the input parallel data and combines this with the forward control data. The data is then encoded for transmission and output as a single-serialized bitstream at several times the input word rate (depending on bus width). The deserializer receives the serial data and recovers the clock signal. The data is then deserialized, decoded, and descrambled into parallel output data and forward control data. #### **Operating Modes** The GMSL devices are configurable to operate in many modes depending on the application. These modes allow for a more efficient use of serial bandwidth. Most of these settings are set during system design, and are configured using the external configuration pins or through register bits. #### Video/Configuration Link In normal operation, the serializer runs in video link mode (serializer SEREN = 1) with video data and control data sent across the serial link. Set SEREN = 0 in the serializer to turn off serialization. The serializer powers up in video link mode and requires a valid PCLK for operation. A configuration link is available to set up the serializer, deserializer, and peripherals when PCLK is not available. Set SEREN = 0 and CLINK = 1 in the serializer to enable the configuration link (SEREN = 1 forces the serializer into video link mode). Once PCLK has been established, turn on the video link (SEREN = 1). By default, video link mode requires a valid PCLK for operation. Set AUTO\_CLINK bit = 1 and SEREN = 1 in the serializer to have the device automatically switch between the video link and configuration link whenever PCLK is not present. #### Single/Double Mode Single-/double-mode operation configures the available 1.74Gbps bandwidth into a variety of widths and word rates. Single-mode operation is compatible with all GMSL devices and serializers, yielding one parallel word for each serial word. Double mode serializes two half-width parallel words for each serial word, resulting in a 2x increase in the parallel word rate range (compared to single mode). Set DBL = 0 for single-mode operation and DBL = 1 for double-mode operation. #### **HS/VS Encoding** By default, GMSL assigns a video bit slot to HSYNC, VSYNC, and DE (if used). With HS/VS encoding, the device instead encodes special packets to sync signals to free up additional video bit slots. HS/VS encoding is on by default when the device is in high-bandwidth mode (HIBW = 1). DE is encoded only when HIBW = 1 and DE\_EN = 1. Set HVEN = 1 to turn on HS/VS encoding when HIBW = 0 (DE, if enabled, uses up a video bit). HS/VS encoding requires that HSYNC, VSYNC, and DE (if used) remain high during the active video and low during the blanking period. Use HS/VS inversion when using reverse-polarity sync signals. #### **Error Detection** The serial link's 8b/10b encoding/decoding and 1-bit parity detect bit errors that occur on the serial link. An optional 6-bit CRC check is available at the expense of 6 video bits (when HIBW = 0). To activate 6-bit CRC mode, set PXL\_CRC = 1 in the remote-side device first, then in the local-side device. When using 6-bit CRC mode, the available internal bus width is reduced by 6 bits in single-input mode (DBL = 0) and 3 bits in double-input mode (DBL = 1). Note that the input bus width may already have been reduced due to pin availability of the serializer or deserializer; thus, the reduction of bandwidth from CRC may not be visible (see Table 3). An additional 32-bit video line CRC is available by setting LINE\_CRC\_EN = 1. When enabled, the serializer calculates the 32-bit CRC of the video line and sends this information during the blanking period. The deserializer compares the received CRC with the video line data. The deserializer's LINE\_CRC\_ERR bit latches when a CRC error is detected. LINE\_CRC\_ERR clears when read. #### **Bus Widths** The serial link has multiple bus-width settings that determine the parallel bus width and the resulting parallel word rate. The serial link operates to a maximum serial bit rate of 1.74Gbps. The BWS bit determines if each serial packet is 30 or 40 bits long, which translates to a maximum serial packet rate (and resulting maximum parallel word rate) of 58MHz or 43.5MHz when BWS = 0 or 1 respectively. Encoding translates the 24, 27, or 32 parallel bits into 30- or 40-bit serial packets. One bit is used for parity, while a second is reserved for the control channel. An additional 6 bits are used during optional 6-bit CRC. In addition, double mode splits the remaining word size in half, if used. The remaining bits can be used for video bits (minus any sync bits if H/V encoding is not used) The following modes list the internal bus widths. The number of available input and output pins may limit the actual bus width available. • 24-Bit Mode (Figure 14) When BWS = 0 and HIBW = 0, the 30-bit serial packet corresponds with three 8b/10b symbols representing 24 bits (24-bit mode). After the parity and control channel, this leaves 16/22 bits of video data if CRC is/or is not used (single mode), or 8/11 bits of video data if CRC is/or is not used (double mode). • 27-Bit High-Bandwidth Mode (Figure 15) When BWS = 0 and HIBW = 1 (high-bandwidth mode), the 30-bit serial packet represents three 9b/10b symbols representing 27 bits. After the parity and control channel, this leaves 19/25 bits of video data if CRC is/or is not used (single mode), or 9/12 bits of video data if CRC is/or is not used (double mode). • 32-Bit Mode (Figure 16) When BWS = 1, the 40-bit serial packet corresponds with four 8b/10b symbols representing 32 bits (32-bit mode). After parity and control channel, this leaves 24/30 bits of video data if CRC is/or is not used (single mode), or 12/15 bits of video data if CRC is/or is not used (double mode). Figure 14. 24-Bit Mode Serial-Data Format Figure 15. 27-Bit High-Bandwidth Mode Serial-Data Format Figure 16. 32-Bit Mode Serial-Data Format #### **Control Channel and Register Programming** The control channel sends information across the serial link for control of the serializer, deserializer, and any attached peripherals. The control channel is multiplexed onto the serial link and is available with or without the video channel. #### **Forward Control Channel** Control data sent from the serializer to the deserializer is sent on the forward control channel. The data is encoded as one of the serial bits in the forward high-speed link. After deserialization, the forward control-channel data is extracted from the serial link. The forward control-channel bandwidth exceeds the maximum external control data rate, and all data sent on the forward control channel appears on the remote side after transmission delay of a few bit times. #### **Reverse Control Channel** Control data sent from the deserializer to the serializer is sent on the reverse control channel. The data is encoded as a series of 1µs pulses, with a maximum raw data rate of 1Mbps. High-immunity mode is available to increase the robustness of the reverse control channel at a reduced raw bit rate of 500kbps. In Table 1, setting the REV\_FAST bit = 1 increases this rate back to 1Mbps. In I<sup>2</sup>C mode, when the input data rate (after encoding) exceeds the reverse data rate, the input clock is held through clock stretching to slow the external clock to match the internal bit rate. #### **UART Interface** The UART interface, compatible with all GMSL devices, sends commands from device to device through several UART packets. Two modes are available: base mode and bypass mode. Base mode is used to communicate with the serializer, deserializer, and to I<sup>2</sup>C peripherals using UART-to-I<sup>2</sup>C translation. Bypass mode allows for full-duplex UART communication to peripherals using any UART protocol. #### I<sup>2</sup>C Interface The serial link connects the serializer and deserializer I<sup>2</sup>C interfaces together through the control channel. When an I<sup>2</sup>C master sends a command to one side of the link (local side) the control channel forwards this information to and from the other side of the link (remote side), allowing a single microcontroller to configure the serializer, deserializer, and peripherals. The microcontroller can be located on the serializer side (display applications) and the deserializer side (camera applications). Dual microcontroller operations are supported as long as a software-arbitration method is used. The serial link assumes that only one microcontroller is talking at any given time. #### **Remote-End Operation** When an I<sup>2</sup>C master initiates communication on the local slave device (the serializer/deserializer directly connected to the master), the remote-side device acts as a master device that sends data forwarded from the local-side device, and forwards any data received from peripherals attached to the remote-side device. This remote-side master device operates according to the timing settings in the I<sup>2</sup>C master setting register. Set the master settings to match the timing settings used by the external microcontroller. #### **Clock-Stretch Timing** The I<sup>2</sup>C interface uses clock stretching to allow time for data to be forwarded across the serial link. The master microcontroller, along with any attached peripherals, must accept clock stretching of the GMSL devices. #### Packet-Based I<sup>2</sup>C A packet-based control channel is available for enhanced error handling of the control channel. This control-channel method handles simultaneous GPI/GPO and I<sup>2</sup>C transmission, along with error detection and retransmission. **Table 1. Reverse Control-Channel Modes** | HIM PIN SETTING | REVFAST BIT | REVERSE<br>CONTROL-CHANNEL MODE | MAXIMUM<br>UART/I <sup>2</sup> C BIT RATE (kBPS) | |-----------------|-------------|--------------------------------------------------------------------------------|--------------------------------------------------| | Low | X | Legacy reverse control-channel mode (compatible with all GMSL devices) | 1000 | | | 0 | High-immunity mode | 500 | | High | 1 | Fast high-immunity mode<br>(requires HIBW = 0, serial-data<br>rate > 1.25Gbps) | 1000 | X = Don't care. #### **Packet Protocol Summary** The packet-based control channel uses a synchronous, symbol-based system to send data across the control channel. Data to be sent across the control channel is split into symbols and stored in a transmit queue and then sent across the link. If both GPI and I<sup>2</sup>C data needs to be sent (e.g., when GPI transitions during an I<sup>2</sup>C transmission), the symbols from both commands are combined in the queue. If the transmit queue is empty, idle packets are sent across the link to maintain control-channel lock. Received I<sup>2</sup>C packets are output as determined by the microcontroller SCL rate (local device) or the programmed master bit rate (remote device). The device holds SCL low (clock stretch) until data has been received from the remote-side device. ## **Control-Channel Error Detection and Packet Retransmission** When the packet-based control channel is used, all packets are checked for errors through CRC. Using 1, 5, or 8 bits, CRC detects 1, 3, or 4 random bit errors in a packet. The transmitter retransmits packets whenever an error is detected. The transmitter sets a flag if a number of retries exceed a programmed threshold. The receiver filters out packets with errors. #### **GPO/GPI Control** GPO on the serializer follows GPI transitions on the deserializer. This GPO/GPI function can be used to transmit signals such as a frame sync in a surround-view camera system (see the <u>Providing a Frame Sync (Camera Applications)</u> section). Optionally, GPO can be set directly by register bits. #### **Spread Spectrum** The serializer contains a programmable spread-spectrum output to lower emission levels by spreading the clock-frequency peaks across a frequency spectrum. In addition, the serializer and deserializer can track a spread input clock, eliminating the need for multiple spread clocks. #### **Cable Type Configuration** The driver output is programmable for two kinds of cable, $100\Omega$ twisted pair and $50\Omega$ coax (contact the factory for devices compatible with $75\Omega$ cables). In coax mode, connect OUT+ to IN+ of the deserializer. Leave the unused IN\_ pin unconnected, or connect it to ground through $50\Omega$ , and a capacitor for increased power-supply rejection. Connect OUT- to $V_{DD}$ through a $50\Omega$ resistor (Figure 17). #### **Crossbar Switch** The crossbar switch routes data between the parallel input/output and the SerDes. The anything-to-anything routing assures the mapping between the video source and destination. For each crossbar output (XBO\_) an input multiplexer selects from the available crossbar inputs (XBI\_) using the CROSSBAR\_ register bits (Figure 18). Multiple crossbar outputs can use the same crossbar input. By default, the sync signals share the same inputs as the MSBs of the video data. #### **Video Timing Generator** The serializer includes a programmable video timing generator to generate/retime the input sync signals. The timing generator can be used to modify a camera's input timing, filter out glitches in the sync signals, or to reduce the number of required input sync signals. Each sync signal can be individually retimed or left unmodified. Several registers determine the length of the timing parameters (in PCLK cycles) shown in Figure 19. Timing parameters include high/low period length, line count, and delay from the input VS signal. The timing generator uses three different trigger modes, tracking, single trigger, and autorun. Tracking mode looks at the input VSYNC and locks once it receives three consecutive identical VSYNC signals. The tracker then continues to output the same identical signal, erasing any glitches that may appear on VSYNC. The tracker attempts to relock to a new signal if three consecutive input waveforms do not match the locked signal. Single trigger generates one generated frame for each input VSYNC edge. Autorun generates a new frame at the rate determined by the VSYNC high/low period. If a new VSYNC signal appears before a frame is complete in either single trigger or autorun modes, a new frame immediately starts, cutting the previous frame short. Figure 17. Coax Connection Figure 18. Crossbar Switch Dataflow Figure 19. Sync-Signal Format For Video-Timing Generation Figure 20. State Diagram #### Shutdown/Sleep Modes Several sleep and shutdown modes are available when full operation is not needed. #### **Configuration Link** When the high-speed video link is not needed, or unavailable, a configuration link can be used in its place. In configuration link mode, the parallel digital input/output is disabled, the LOCK pin remains low, and the serial link internally generates its own clock to allow full operation of the control channel (UART/I<sup>2</sup>C and GPIO). #### Serialization Disable When the serial link is not needed, such as when downstream devices are powered off, the user can disable serialization. In this mode, all forward communication is shut down. The user can reenable serialization either locally, or through the reverse channel. #### Sleep Mode To reduce power consumption further, the devices can be put into sleep mode. In this mode, all registers keep their programmed values, and all functions in the device are powered down except for the wake-up detectors on the local control interface, and the serial link. Any activity seen by the wake-up detectors temporarily turns on the control-channel interface. During this time, a microcontroller can command the device to exit sleep mode. See the <u>Shutdown/Sleep Modes</u> section. #### MAX96711 ## 14-Bit GMSL Serializer with High-Immunity/ Bandwidth Mode and Coax/STP Cable Drive #### **Power-Down Mode** The lowest power consumption mode is power-down mode. In this mode, all functions are powered down, and all register values are lost. #### **Link Startup Procedure** Table 2 lists the startup procedure for image-sensing applications. The control channel is available after the video link or the configuration link is established. If the deserializer powers up after the serializer, the control channel becomes unavailable until 2ms after power-up. **Table 2. Link-Startup Procedure** | NO. | μС | SERIALIZER | DESERIALIZER | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------| | _ | μC Connected to Deserializer | Set Configuration Inputs | Set Configuration Inputs | | 1 | Powers up (wait t <sub>PU</sub> ). | Powers up and loads default settings. Establishes video link when valid PCLK is available. | Powers up and loads default settings. Locks to video link signal if available. | | 1a | If no PCLK, programs CLINKEN, SEREN, and/or AUTOCLINK bits. Wait 5ms after each command. | Establishes configuration link. | Locks to configuration link if available. | | 1b | If not locked, sets any additional configuration bits that are mismatched between the serializer and deserializer (e.g., BWS, CX/TP). Wait 5ms for lock after each command. | Configuration changed. Reestablishes configuration/video link if needed. | Configuration changed. Locks to configuration/video link. | | 2 | Sets register 0x07 configuration bits in the serializer (DBL, BWS, HIBW, PXL_CRC, etc.). Wait 2ms. | Configuration changed. Reestablishes configuration/video link if needed. | Loss-of-lock may occur. | | 3 | Sets register 0x07 configuration bits in the deserializer (DBL, BWS, HIBW, PXL_CRC, etc.). Wait 5ms for lock to reestablish. | _ | Configuration changed. Locks to configuration/video link. | | 4 | Writes rest of serializer/deserializer configuration bits. | Configuration changed. | Configuration changed. | | 5 | Writes camera/peripheral configuration bits. | Forwards commands from $\mu C$ to serializer. | Forwards commands to camera/peripherals. | | 5a | If in configuration link, when PCLK is available, set SEREN = 1. Wait 5ms for lock. | Enables video link. | Locks to video link. | ## **Register Map** ## **GMSL Register Map** | OFFSET | NAME | MSB | | | | | | | LSB | |--------|---------------|-----------------|----------------------------|----------|-----------|----------------|----------------|----------------|----------------| | 0x00 | seraddr | | | S | ERADDR[6: | :0] | • | • | CFG-<br>BLOCK | | 0x01 | desaddr | | DESADDR[6:0] | | | | | | RSVD | | 0x02 | ss | | SS[2:0] RSVD PRNG[1:0] SRN | | | | | G[1:0] | | | 0x03 | sdiv | AUTO | FM[1:0] | | | SDI\ | /[5:0] | | | | 0x04 | main_control | SEREN | CLINKEN | PRBSEN | SLEEP | INTTY | PE[1:0] | REVCCEN | FWDCCEN | | 0x05 | prbs_len | I2C-<br>METHOD | RSVD | PRBS_I | _EN[1:0] | RSVD | RSVD | RSVD | RSVD | | 0x06 | cmllvl_preemp | | CMLL | /L[3:0] | | | PREE | MP[3:0] | | | 0x07 | config | DBL | HIBW | BWS | ES | RSVD | HVEN | RSVD | PXL_CRC | | 0x08 | rsvd_8 | RSVD | 0x09 | i2c_source A | | | 120 | C_SRC_A[6 | 5:0] | | | RSVD | | 0x0A | i2c_dest A | | | 120 | C_DST_A[6 | :0] | | | RSVD | | 0x0B | i2c_source B | | | 120 | C_SRC_B[6 | 5:0] | | | RSVD | | 0x0C | i2c_dest B | | | 120 | C_DST_B[6 | :0] | | | RSVD | | 0x0D | i2c_config | I2C_LOC_<br>ACK | I2C_SLV | _SH[1:0] | 120 | C_MST_BT[ | 2:0] | I2C_SLV | /_TO[1:0] | | 0x0E | gpio_en | RSVD | RSVD | RSVD | RSVD | GPIO_<br>EN_3 | GPIO_<br>EN_2 | GPIO_<br>EN_1 | GPIO_<br>SEL_1 | | 0x0F | gpio_out | EN_SET_<br>GPO | RSVD | RSVD | RSVD | GPIO_<br>OUT_3 | GPIO_<br>OUT_2 | GPIO_<br>OUT_1 | SET_GPO | | 0x10 | gpio_in | RSVD | RSVD | RSVD | RSVD | GPIO_<br>IN_3 | GPIO_<br>IN_2 | GPIO_<br>IN_1 | GPO_L | | 0x11 | errg | ERRG_F | RATE[1:0] | ERRG_T | YPE[1:0] | ERRG_0 | CNT[1:0] | ERRG_<br>PER | ERRG_EN | | 0x12 | rsvd_12 | RSVD | RSVD | RSVD | | | RSVD[4:0] | | | | 0x13 | pd | SOFT_PD | RSVD | RSVD | RSVD | RSVD | RSVD | RSVI | D[1:0] | | 0x14 | pktcc_lock | RSV | D[1:0] | RSVD | RSVD | RSVD | RSVD | CC_<br>WBLOCK | REM_<br>CCLOCK | | 0x15 | input_status | RSVD | RSVD | RSVD | RSVD | RSVD | RSVD | OUT-<br>PUTEN | PCLKDET | | 0x16 | max_rt_err | RSVD | MAX_RT_<br>ERR | | | RSVI | D[5:0] | | | | 0x17 | rsvd_17 | | | | RSVI | D[7:0] | | | | | 0x18 | crc 0 | | | | CRC_VAL | UE_0[7:0] | | | | | 0x19 | crc 1 | | | | CRC_VAL | UE_1[7:0] | | | | | 0x1A | crc 2 | | CRC_VALUE_2[7:0] | | | | | | | | 0x1B | crc 3 | | CRC_VALUE_3[7:0] | | | | | | | | 0x1C | cc_crc_errcnt | | | ( | CC_CRC_E | RRCNT[7:0 | ] | | | | 0x1D | rsvd_1d | | | | RSVI | D[7:0] | | | | ## **GMSL Register Map (continued)** | OFFSET | NAME | MSB | | | | | | | LSB | | |--------|-------------|------|------------------|-------------------|------------------|-----------------|-----------|---------|-----|--| | 0x1E | id | | 1 | | ID[7 | 7:0] | | 1 | | | | 0x1F | revision | RSVD | RSVD | RSVD | HDCPCAP | | REVISI | ON[3:0] | | | | 0x20 | crossbar 0 | RSVD | FORCE_<br>MUX_0 | INVERT_<br>MUX_0 | CROSSBAR_0[4:0] | | | | | | | 0x21 | crossbar 1 | RSVD | FORCE_<br>MUX_1 | INVERT_<br>MUX_1 | | CROSSBAR_1[4:0] | | | | | | 0x22 | crossbar 2 | RSVD | FORCE_<br>MUX_2 | INVERT_<br>MUX_2 | | CR | OSSBAR_2 | [4:0] | | | | 0x23 | crossbar 3 | RSVD | FORCE_<br>MUX_3 | INVERT_<br>MUX_3 | | CR | OSSBAR_3 | [4:0] | | | | 0x24 | crossbar 4 | RSVD | FORCE_<br>MUX_4 | INVERT_<br>MUX_4 | | CR | OSSBAR_4 | [4:0] | | | | 0x25 | crossbar 5 | RSVD | FORCE_<br>MUX_5 | INVERT_<br>MUX_5 | | CR | OSSBAR_5 | [4:0] | | | | 0x26 | crossbar 6 | RSVD | FORCE_<br>MUX_6 | INVERT_<br>MUX_6 | | CR | OSSBAR_6 | [4:0] | | | | 0x27 | crossbar 7 | RSVD | FORCE_<br>MUX_7 | INVERT_<br>MUX_7 | | CR | OSSBAR_7 | [4:0] | | | | 0x28 | crossbar 8 | RSVD | FORCE_<br>MUX_8 | INVERT_<br>MUX_8 | CROSSBAR_8[4:0] | | | | | | | 0x29 | crossbar 9 | RSVD | FORCE_<br>MUX_9 | INVERT_<br>MUX_9 | CROSSBAR_9[4:0] | | | | | | | 0x2A | crossbar 10 | RSVD | FORCE_<br>MUX_10 | INVERT_<br>MUX_10 | CROSSBAR 1014-01 | | | | | | | 0x2B | crossbar 11 | RSVD | FORCE_<br>MUX_11 | INVERT_<br>MUX_11 | | CRO | DSSBAR_11 | 1[4:0] | | | | 0x2C | crossbar 12 | RSVD | FORCE_<br>MUX_12 | INVERT_<br>MUX_12 | | CRC | SSBAR_12 | 2[4:0] | | | | 0x2D | crossbar 13 | RSVD | FORCE_<br>MUX_13 | INVERT_<br>MUX_13 | | CRC | SSBAR_13 | 3[4:0] | | | | 0x2E | crossbar 14 | RSVD | FORCE_<br>MUX_14 | INVERT_<br>MUX_14 | | CRC | SSBAR_1 | 1[4:0] | | | | 0x2F | crossbar 15 | RSVD | FORCE_<br>MUX_15 | INVERT_<br>MUX_15 | | CRC | SSBAR_1 | 5[4:0] | | | | 0x30 | crossbar 16 | RSVD | FORCE_<br>MUX_16 | INVERT_<br>MUX_16 | | CRC | SSBAR_16 | 6[4:0] | | | | 0x31 | crossbar 17 | RSVD | FORCE_<br>MUX_17 | INVERT_<br>MUX_17 | CROSSBAR 17[4:0] | | | | | | | 0x32 | crossbar 18 | RSVD | FORCE_<br>MUX_18 | INVERT_<br>MUX_18 | CROSSBAR 18I4:01 | | | | | | | 0x33 | crossbar 19 | RSVD | FORCE_<br>MUX_19 | INVERT_<br>MUX_19 | CROSSBAR_19[4:0] | | | | | | | 0x34 | crossbar 20 | RSVD | FORCE_<br>MUX_20 | INVERT_<br>MUX_20 | CROSSBAR_20[4:0] | | | | | | ### **GMSL Register Map (continued)** | OFFSET | NAME | MSB | | | | | | | LSB | |--------------|------------------|------------------------|------------------|-------------------|------------------|---------------|---------------------|----------------|----------| | 0x35 | crossbar 21 | RSVD | FORCE_<br>MUX_21 | INVERT_<br>MUX_21 | | CRC | SSBAR_21 | [4:0] | | | 0x36 | crossbar 22 | RSVD | FORCE_<br>MUX_22 | INVERT_<br>MUX_22 | CROSSBAR_22[4:0] | | | | | | 0x37 | crossbar 23 | RSVD | FORCE_<br>MUX_23 | INVERT_<br>MUX_23 | | CRC | SSBAR_23 | B[4:0] | | | 0x38 | crossbar 24 | RSVD | FORCE_<br>MUX_24 | INVERT_<br>MUX_24 | | CRC | SSBAR_24 | <b>!</b> [4:0] | | | 0x39 | crossbar 25 | RSVD | FORCE_<br>MUX_25 | INVERT_<br>MUX_25 | | CRC | SSBAR_25 | 5[4:0] | | | 0x3A | crossbar 26 | RSVD | FORCE_<br>MUX_26 | INVERT_<br>MUX_26 | | CRC | SSBAR_26 | 6[4:0] | | | 0x3B | crossbar 27 | RSVD | FORCE_<br>MUX_27 | INVERT_<br>MUX_27 | | CRC | SSBAR_27 | <b>7</b> [4:0] | | | 0x3C | crossbar 28 | RSVD | FORCE_<br>MUX_28 | INVERT_<br>MUX_28 | | CRC | SSBAR_28 | 3[4:0] | | | 0x3D | crossbar 29 | RSVD | FORCE_<br>MUX_29 | INVERT_<br>MUX_29 | | CRC | SSBAR_29 | 9[4:0] | | | 0x3E | crossbar 30 | RSVD | FORCE_<br>MUX_30 | INVERT_<br>MUX_30 | CROSSBAR_30[4:0] | | | | | | 0x3F | crossbar_hs | RSVD | FORCE_<br>MUX_HS | INVERT_<br>MUX_HS | CROSSBARHS[4:0] | | | | | | 0x40 | crossbar_vs | RSVD | FORCE_<br>MUX_VS | INVERT_<br>MUX_VS | | CRO | OSSBARVS | [4:0] | | | 0x41 | crossbar_de | RSVD | FORCE_<br>MUX_DE | INVERT_<br>MUX_DE | | CRO | SSBARDE | [4:0] | | | 0x42 | link_config | | _CRC_<br>[1:0] | LINE_<br>CRC_EN | MAX_<br>RT_EN | RSVD | GPI_<br>COMP_<br>EN | GPI_RT_<br>EN | GPO_EN | | 0x43 | sync_gen_config | RSVD | RSVD | GEN_VS | GEN_HS | GEN_DE | VS_<br>TRIG | VTG_M | ODE[1:0] | | 0x44 | vs_dly 2 | | | | VS_DI | _Y[7:0] | | | | | 0x45 | vs_dly 1 | | | | VS_DI | _Y[7:0] | | | | | 0x46 | vs_dly 0 | | | | | _Y[7:0] | | | | | 0x47 | vs_h 2 | VS_H[7:0] | | | | | | | | | 0x48 | vs_h 1 | VS_H[7:0] | | | | | | | | | 0x49<br>0x4A | vs_h 0<br>vs_l 2 | VS_H[7:0]<br>VS_L[7:0] | | | | | | | | | 0x4B | vs_i 2<br>vs_l 1 | VS_L[7:0] | | | | | | | | | 0x4C | vs_I 0 | | VS_L[7:0] | | | | | | | | 0x4D | cxtp | RSVD | СХТР | RSVD | RSVD | VSYNC_<br>INV | HSYNC_<br>INV | DE_INV | RSVD | | 0x4E | hs_dly 2 | | 1 | | HS_D | _Y[7:0] | | 1 | | ### **GMSL Register Map (continued)** | OFFSET | NAME | MSB | | | | | | | LSB | | |--------|---------------|------|-------------------------------|------------------|-------|-----------|-----------------------------|---------|------------------------|--| | 0x4F | hs_dly 1 | | | | HS_D | LY[7:0] | | | | | | 0x50 | hs_dly_51 0 | | | | HS_D | LY[7:0] | | | | | | 0x51 | rsvd_52 | | RSVD[7:0] | | | | | | | | | 0x52 | rsvd_52 | | RSVD[7:0] | | | | | | | | | 0x53 | rsvd_53 | | | | RSV | D[7:0] | | | | | | 0x54 | hs_h 1 | | | | HS_I | H[7:0] | | | | | | 0x55 | hs_h 0 | | | | HS_I | H[7:0] | | | | | | 0x56 | hs_I 1 | | | | HS_ | L[7:0] | | | | | | 0x57 | hs_I 0 | | | | HS_ | L[7:0] | | | | | | 0x58 | hs_cnt 1 | | | | HS_C | NT[7:0] | | | | | | 0x59 | hs_cnt 0 | | | | HS_C | NT[7:0] | | | | | | 0x5A | de_dly 2 | | | | DE_D | LY[7:0] | | | | | | 0x5B | de_dly 1 | | | | DE_D | LY[7:0] | | | | | | 0x5C | de_dly 0 | | | | DE_D | LY[7:0] | | | | | | 0x5D | rsvd _5D | | | | RSV | D[7:0] | | | | | | 0x5E | rsvd _5E | | | | RSV | D[7:0] | | | | | | 0x5F | rsvd _5F | | | | RSV | D[7:0] | | | | | | 0x60 | de_h 1 | | | | DE_I | H[7:0] | | | | | | 0x61 | de_h 0 | | | | DE_I | H[7:0] | | | | | | 0x62 | de_I 1 | | | | DE_ | L[7:0] | | | | | | 0x63 | de_I 0 | | | | DE_ | L[7:0] | | | | | | 0x64 | de_cnt 1 | | | | | T_1[7:0] | | | | | | 0x65 | de_cnt 0 | | | | DE_CN | T_0[7:0] | | | | | | 0x66 | prbs_type | RSV | RSVD[1:0] PRBS_ RE<br>TYPE FA | | | DE_EN | DIS_<br>RWAKE | RSVD | CXSEL | | | 0x67 | dbl_align_to | RSV | RSVD[1:0] AUTO_ CLINK RSVD | | | | RSVD RSVD DBL_ALIGN_TO[2:0] | | | | | 0x68 | cc_crc_length | RSVD | D RSVD[2:0] | | | RSVD[1:0] | | | CC_CRC_<br>LENGTH[1:0] | | | 0x69 | hi_lo | RSVD | EN_HI_<br>LO | INVERT_<br>HI_LO | | CROS | SBAR_HI_L | _O[4:0] | | | | 0x96 | rsvd_96 | RSVD | RSVD | RSVD | RSVD | RSVD | RSVD | RSVI | D[1:0] | |------|----------|------|--------|------|-----------|--------------|------|-----------|--------| | 0x97 | rsvd_97 | RSVD | RSVD | RSVD | RSVD | RSVD | | RSVD[2:0] | | | 0x98 | rsvd_98 | RSVI | D[1:0] | | RSVD[2:0] | | | RSVD[2:0] | | | 0x99 | rsvd_99 | RSVD | RSVD | RSVD | RSVD | RSVD | RSVD | RSVI | D[1:0] | | 0x9A | pktcc_en | RSVI | D[1:0] | RSVI | D[1:0] | PKTCC_<br>EN | RSVI | D[1:0] | RSVD | ### **GMSL Register Map (continued)** | OFFSET | NAME | MSB | | | | | | | LSB | |--------|---------|---------------------|------|------|------|-------------|------|-------|---------| | 0xC8 | If | RSVD | RSVD | RSVD | RSVD | LF_NEG[3:2] | | LF_PC | )S[1:0] | | 0xC9 | rsvd_c9 | RSVD[7:0] | | | | | | | | | 0xFC | rsvd_fc | RSVD | 0xFD | rsvd_fd | | | | RSVI | 0[7:0] | | | | | 0xFE | rsvd_fe | RSVD[3:0] RSVD[3:0] | | | | | | | | | 0xFF | rsvd_ff | RSVD | RSVD | RSVD | RSVD | RSVD[3:0] | | | | ### seraddr (0x00) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|--------------|---------|---|-------------|---|---|---|-------------|--| | Field | SERADDR[6:0] | | | | | | | | | | Reset | | 1000000 | | | | | | | | | Access Type | | | | Write, Read | | | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------|------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | SERADDR | 7:1 | Serializer Address: Serializer device address | 0000000: Write/read device address is 0x00/0x01 0000001: Write/read device address is 0x02/0x03 1111111: Write/read device address is 0xFE/0xFF | | CFG-<br>BLOCK | 0 | Configuration Block: Set to 1 to make all registers read-only. Set PWDNB low, or a power-on reset to clear this bit. | 0: Make all registers read/write 1: Make all registers read-only | #### desaddr (0x01) | ( , , , , , , , , , , , , , , , , , , , | | | | | | | | | | | |-----------------------------------------|--------------|---------------|--|-------------|--|--|--|-------------|--|--| | BIT | 7 | 7 6 5 4 3 2 1 | | | | | | | | | | Field | DESADDR[6:0] | | | | | | | | | | | Reset | | 1001000b | | | | | | | | | | Access Type | | | | Write, Read | | | | Write, Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | DESADDR | 7:1 | Deserializer Address: Deserializer device address | 0000000: Write/read device address is 0x00/0x01 0000001: Write/read device address is 0x02/0x03 1111111: Write/read device address is 0xFE/0xFF | | RSVD | 0 | Reserved: Do not change from default value | 0: Reserved | ### ss (0x02) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|-------------|---|---|-------------|--------|--------|-------------|---|--| | Field | SS[2:0] | | | RSVD | PRNO | G[1:0] | SRNG[1:0] | | | | Reset | 000b | | | 1b | 11b | | 11b | | | | Access Type | Write, Read | | | Write, Read | Write, | Read | Write, Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SS | 7:5 | Spread Spectrum: Spread-spectrum setting | 000: Spread is off 001: 0.5% Spread setting 010: 1.5% Spread setting 011: 2% Spread setting 100: Spread is off 101: 1% Spread setting 110: 3% Spread setting 111: 4% Spread setting | | RSVD | 4 | Reserved: Do not change from default value | 1: Reserved | | PRNG | 3:2 | Pixel Clock Range: Pixel clock-range selection Stated ranges depend on DBL = setting | 00: Select 12.5MHz to 25MHz (DBL = 0) or 25MHz to 50MHz (DBL = 1) pixel clock range 01: Select 25MHz to 58MHz (DBL = 0) or 50MHz to 116MHz (DBL = 1) pixel clock range 10: Automatically detect pixel clock range 11: Automatically detect pixel clock range. | | SRNG | 1:0 | Serial-Data Rate Range | 00: 0.5Gbps to 1Gbps serial-data range 01: 1Gbps to 1.74Gbps serial-data range 10: Automatically detect serial-data range 11: Automatically detect serial-data range | #### sdiv (0x03) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------------|--------|---------|-------------|---|------|-----------|---|---|--|--|--| | Field | AUTOF | FM[1:0] | | | SDIV | SDIV[5:0] | | | | | | | Reset | 00 | Ob | 000000b | | | | | | | | | | Access Type | Write, | Read | Write, Read | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | AUTOFM | 7:6 | Automatic Frequency Modulation: Modulation-<br>rate calibration interval | 00: Calibration occurs once 01: Calibration occurs every 2ms 10: Calibration occurs every 16ms 11: Calibration occurs every 256ms | | SDIV | 5:0 | Sawtooth Divider: Sawtooth divider value 0x00 sets the sawtooth divider to autocalibrate mode | 000000: Sawtooth divider automatically calibrates the divider value 000001: Sawtooth divider set to 1 111111: Sawtooth divider set to 63 | ### main\_control (0x04) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-------------|-------------|-------------|--------------|----|-------------|-------------| | Field | SEREN | CLINKEN | PRBSEN | SLEEP | INTTYPE[1:0] | | REVCCEN | FWDCCEN | | Reset | 1b | 0b | 0b | 0b | 0b | 1b | 1b | 1b | | Access Type | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | | Write, Read | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SEREN | 7 | <b>Serialization Enable:</b> Requires a valid PCLK for serialization | 0: Disable serialization 1: Enable serialization | | | | CLINKEN | 6 | Configuration Link Enable: Configuration link enabled only when the video link is not enabled (SEREN = 1) | 0: Disable configuration link 1: Enable configuration link | | | | PRBSEN | 5 | PRBS Test Enable: See the PRBS test section for more details | 0: Disable PRBS test<br>1: Enable PRBS test | | | | SLEEP | 4 | Sleep Mode Enable: Activates sleep mode (see the <u>Shutdown/Sleep Modes</u> section for more information) | 0: Disable sleep mode<br>1: Enable sleep mode | | | | INTTYPE | 3:2 | UART/I <sup>2</sup> C Interface Type: Local control-channel interface when in UART/UART or UART/I <sup>2</sup> C mode (I2CSEL = 0) | 00: Device performs UART-to-I <sup>2</sup> C conversion when functioning as the remote device 01: Device outputs UART packets when functioning as the remote device 10: Tx/Rx input/outputs disabled when functioning as the remote device 11: Tx/Rx input/outputs disabled when functioning as the remote device | | | | REVCCEN | 1 | Reverse Control-Channel Enable: Enable reverse control-channel receiver (data from deserializer) | Disable reverse control-channel receiver Enable reverse control-channel receiver | | | | FWDCCEN | 0 | Forward Control-Channel Enable: Enable forward control channel receiver (data to deserializer) | Disable forward control channel transmitter Enable forward control channel transmitter | | | ### MAX96711 # 14-Bit GMSL Serializer with High-Immunity/ Bandwidth Mode and Coax/STP Cable Drive ### prbs\_len (0x05) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|----------------|-------------|---------------|-------------|------|-------------|-------------|-------------| | Field | I2C-<br>METHOD | RSVD | PRBS_LEN[1:0] | | RSVD | RSVD | RSVD | RSVD | | Reset | 0b | 0b | 00b | | 0b | 0b | 0b | 0b | | Access Type | Write, Read | Write, Read | Write, | Write, Read | | Write, Read | Write, Read | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | I2CMETHOD | 7 | <b>UART-to-I<sup>2</sup>C Method:</b> When set, skip the sending of the register address when converting UART to I <sup>2</sup> C (I <sup>2</sup> CSEL = 0). | 0: Do not skip the sending of the register address 1: Skip the sending of the register address | | RSVD | 6 | Reserved: Do not change from default value. | 0: Reserved | | PRBS_LEN | 5:4 | PRBS Length: PRBS test pattern length | 00: Continuous bit pattern (infinite length) 01: 9.8Mbit length 10: 167.1Mbit length 11: 1341.5Mbit length | | RSVD | 3 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 2 | Reserved: Do not change from default value. | 0: Reserved | | RSVD | 1 | Reserved: Do not change from default value. | 0: Reserved | | RSVD | 0 | Reserved: Do not change from default value. | 0: Reserved | ### cmllvl\_preemp (0x06) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|---|--------|---------|---|-------------|---|---|---|--| | Field | | CMLL\ | /L[3:0] | | PREEMP[3:0] | | | | | | Reset | | 10> | (0b | | 0000b | | | | | | Access Type | | Write, | Read | | Write, Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CMLLVL | 7:4 | CML Level: Output CML signal level = (register value) x 50mV Default level depends on cable type (CXTP) | 0000: Do not use 0001: Do not use 00010: 100mV output 0011: 150mV output 0100: 200mV output 0101: 250mV output 0110: 300mV output 0111: 350mV output 1000: 400mV output 1000: 450mV output (STP default) 1001: 450mV output 1010: 500mV output (coax default) 1011: Do not use 1100: Do not use 111X: Do not use | | PREEMP | 3:0 | Preemphasis Level: Preemphasis setting Negative preemphasis levels denote deemphasis | 0000: Preemphasis off 0001: 1.2dB deemphasis 0010: 2.5dB deemphasis 0011: 4.1dB deemphasis 0100: 6.0dB deemphasis 0101: Do not use 011X: Do not use 1000: 1.1dB preemphasis 1001: 2.2dB preemphasis 1010: 3.3dB preemphasis 1011: 4.4dB preemphasis 1100: 6.0dB preemphasis 1101: 8.0dB preemphasis 1111: 14.0dB preemphasis | ### config (0x07) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | Field | DBL | HIBW | BWS | ES | RSVD | HVEN | RSVD | PXL_CRC | | Reset | 0b | 0b | 0B | Xb | 0b | 0b | 0b | 0b | | Access Type | Write, Read | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|--------------------|----------------------------------------------|---------------------------------------------|--|--| | DBL | 7 | Double-Input Mode Enable: Set high to enable | 0: Single-input mode | | | | | | double-input mode | 1: Double-input mode | | | | HIBW | 6 | High-Bandwidth Mode Enable: High-bandwidth | 0: Use 24-bit mode when BWS = 0 | | | | ПРАЛ | · · | mode select (effective only when BWS = 0) | 1: Use high-bandwidth mode when BWS = 0 | | | | BWS | 5 Bus-Width Select | | 0: 24-bit and high-bandwidth mode | | | | BVVS | 3 | Bus-width Select | 1: 32-bit mode | | | | ES | 4 | Edge Select: Default value is determined by | 0: Parallel data clocked in on rising edge | | | | LS | 7 | CONF[1:0] pins at power-up | 1: Parallel data clocked in on falling edge | | | | RSVD | 3 | Reserved: Do not change from default value. | 0: Reserved | | | | HVEN | 2 | HSYNC/VSYNC Encoding Enable | 0: Disable HS/VS encoding | | | | TIVEN | | 113114C/V3114C Elicouning Eliable | 1: Enable HS/VS encoding | | | | RSVD | 1 | Reserved: Do not change from default value. | 0: Reserved | | | | DVI CDC | 0 | Pivel CPC Type: pivel error detection type | 0: Serial data uses 1-bit parity | | | | PXL_CRC | U | Pixel CRC Type: pixel error-detection type | 1: Serial data uses 6-bit CRC | | | ### rsvd\_8 (0x08) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | Field | RSVD | Reset | 0b | Access Type | Write, Read | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------------------------------|-------------| | RSVD | 7 | Reserved: Do not change from default value. | 0: Reserved | | RSVD | 6 | Reserved: Do not change from default value. | 0: Reserved | | RSVD | 5 | Reserved: Do not change from default value. | 0: Reserved | | RSVD | 4 | Reserved: Do not change from default value. | 0: Reserved | | RSVD | 3 | Reserved: Do not change from default value. | 0: Reserved | | RSVD | 2 | Reserved: Do not change from default value. | 0: Reserved | | RSVD | 1 | Reserved: Do not change from default value. | 0: Reserved | | RSVD | 0 | Reserved: Do not change from default value. | 0: Reserved | ### i2c\_source (0x09, 0x0B) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|---|--------------|---|---|---|---|---|---|--| | Field | | I2C_SRC[6:0] | | | | | | | | | Reset | | 0000000b | | | | | | | | | Access Type | | Write, Read | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | I2C_SRC | 7:1 | I2C Source: I2C address translator source | 0000000: Write/read device address is 0x00/0x01 0000001: Write/read device address is 0x02/0x03 1111111: Write/read device address is 0xFE/0xFF | | | | RSVD | 0 | Reserved: Do not change from default value. | 0: Reserved | | | ### i2c\_dest (0x0A, 0x0C) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|--------------|---------|---|-------------|---|---|---|-------------| | Field | I2C_DST[6:0] | | | | | | | RSVD | | Reset | | 000000b | | | | | | | | Access Type | | | | Write, Read | | | | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | I2C_DST | 7:1 | I <sup>2</sup> C Destination: I <sup>2</sup> C address translator destination | 0000000: Write/read device address is 0x00/0x01 0000001: Write/read device address is 0x02/0x03 1111111: Write/read device address is 0xFE/0xFF | | | | RSVD | 0 | Reserved: Do not change from default value. | 0: Reserved | | | ### i2c\_config (0x0D) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|-----------------|---------|-----------|----------------------|-----------------|------|---|----|----| | Field | I2C_LOC_<br>ACK | I2C_SLV | V_SH[1:0] | | I2C_SLV_TO[1:0] | | | | | | Reset | 1b | 0′ | 1b | 101b | | 101b | | 10 | Ob | | Access Type | Write, Read | Write, | Read | Write, Read Write, R | | Read | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I2C_LOC_<br>ACK | 7 | I <sup>2</sup> C Local Acknowledge: I <sup>2</sup> C-to-I <sup>2</sup> C slave generates local acknowledge when forward channel is not available | O: Do not send local autoacknowledge when control channel is absent Send local autoacknowledge when control channel is absent | | I2C_SLV_<br>SH | 6:5 | I <sup>2</sup> C Slave Setup/Hold Time: I <sup>2</sup> C-to-I <sup>2</sup> C slave setup and hold-time setting (setup, hold) (typ) | 00: (352ns, 117ns) setup/hold time<br>01: (469ns, 234ns) setup/hold time<br>10: (938ns, 352ns) setup/hold time<br>11: (1406ns, 469ns) setup/hold time | | I2C_MST_<br>BT | 4:2 | I2C Master Bit Rate: I2C-to-I2C master bit-rate setting (min, typ, max) | 000: (6.61, 8.47, 9.92) kbps<br>001: (22.1, 28.3, 33.2) kbps<br>010: (66.1, 84.7, 99.2) kbps<br>011: (82, 105, 123) kbps<br>100: (136, 173, 203) kbps<br>101: (265, 339, 397) kbps<br>110: (417, 533, 625) kbps<br>111: (654, 837, 980) kbps | | I2C_SLV_<br>TO | 1:0 | I <sup>2</sup> C Slave Timeout: I <sup>2</sup> C-to-I <sup>2</sup> C slave remote-side timeout setting (typ). | 00: 64µs slave timeout 01: 256µs slave timeout 10: 1024µs slave timeout 11: Slave timeout disabled | ### gpio\_en (0x0E) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-------------|-------------|-------------|---------------|---------------|---------------|----------------| | Field | RSVD | RSVD | RSVD | RSVD | GPIO_<br>EN_3 | GPIO_<br>EN_2 | GPIO_<br>EN_1 | GPIO_<br>SEL_1 | | Reset | 0b | 0b | 0b | 0b | 0b | 0b | 1b | 0b | | Access Type | Write, Read | BITFIELD | BITS | DESCRIPTION | DECODE | |------------|------|--------------------------------------------|-----------------------------------------------------------------| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 6 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 5 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 4 | Reserved: Do not change from default value | 0: Reserved | | GPIO_EN_3 | 3 | GPIO Enable: Disabled by default | 0: Pin functions as a parallel input 1: Pin functions as a GPIO | | GPIO_EN_2 | 2 | GPIO Enable: Disabled by default | 0: Pin functions as a parallel input 1: Pin functions as a GPIO | | GPIO_EN_1 | 1 | GPIO Enable: Disabled by default | 0: Pin functions as parallel input 1: Pin functions as GPIO | | GPIO_SEL_1 | 0 | GPIO1 Select: Set GPIO/FLTB function | 0: Pin functions as LFLTB 1: Pin functions as GPIO | ### gpio\_out (0x0F) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|----------------|-------------|-------------|-------------|----------------|----------------|----------------|-------------| | Field | EN_SET_<br>GPO | RSVD | RSVD | RSVD | GPIO_<br>OUT_3 | GPIO_<br>OUT_2 | GPIO_<br>OUT_1 | SET_GPO | | Reset | 0b | 0b | 1b | 1b | 1b | 1b | 1b | 0b | | Access Type | Write, Read | BITFIELD | BITS | DESCRIPTION | DECODE | |------------|------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------| | EN_SET_GPO | 7 | <b>Enable Set GPO:</b> Set to 1 to enable setting of GPO from SET_GPO | Disable setting of GPO through SET_GPO Enable setting of GPO through SET_GPO | | RSVD | 6 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 5 | Reserved: Do not change from default value | 1: Reserved | | RSVD | 4 | Reserved: Do not change from default value | 1: Reserved | | GPIO_OUT_3 | 3 | GPIO Output Level: Pull down GPIO when 0 | 0: Set GPIO output leve 1: Set GPIO output level high | | GPIO_OUT_2 | 2 | GPIO Output Level: Pull down GPIO when 0 | 0: Set GPIO output level low 1: Set GPIO output level high | | GPIO_OUT_1 | 1 | GPIO Output Level: Pull down GPIO when 0 | 0: Set GPIO output level low 1: Set GPIO output level high | | SET_GPO | 0 | Set GPO Level: Set GPO output high or low (when EN_SET_GPO = 1) | 0: Set GPO output low 1: Set GPO output high | ### MAX96711 # 14-Bit GMSL Serializer with High-Immunity/ Bandwidth Mode and Coax/STP Cable Drive ### gpio\_in (0x10) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Field | RSVD | RSVD | RSVD | RSVD | GPIO_IN_3 | GPIO_IN_2 | GPIO_IN_1 | GPO_L | | Reset | 0b | 0b | Xb | Xb | Xb | Xb | Xb | Xb | | Access Type | Read Only | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|-------------------------------------------|--------------------------------------------------------| | RSVD | 7 | Reserved | 0: Reserved | | RSVD | 6 | Reserved | 0: Reserved | | RSVD | 5 | Reserved | X: Reserved | | RSVD | 4 | Reserved | X: Reserved | | GPIO_IN_3 | 3 | GPIO Input Level: Input pin level of GPIO | 0: GPIO input is low 1: GPIO input is high | | GPIO_IN_2 | 2 | GPIO Input Level: Input pin level of GPIO | 0: GPIO input is low 1: GPIO input is high | | GPIO_IN_1 | 1 | GPIO Input Level: Input pin level of GPIO | 0: GPIO input is low 1: GPIO input is high | | GPO_L | 0 | GPO Output Level | 0: GPI output level is low 1: GPO output level is high | ### errg (0x11) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|--------|-----------|--------------------|-------------|---------------|-------------|----------|-------------| | Field | ERRG_R | RATE[1:0] | :0] ERRG_TYPE[1:0] | | ERRG_CNT[1:0] | | ERRG_PER | ERRG_EN | | Reset | 0 | 0b 0b | | b | 0 | b | 0b | 0b | | Access Type | Write, | Read | Write, | Write, Read | | Write, Read | | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | ERRG_RATE | 7:6 | Error-Generation Rate: Error-generation rate, on average | 00: Generate errors every 2560 bits 01: Generate errors every 40,960 bits 10: Generate errors every 655,360 bits 11: Generate errors every 10,485,760 bits | | ERRG_TYPE | 5:4 | Error-Generation Type: Type of generated errors | 00: Single-bit errors 01: 2 8b/10b symbols 10: 3 8b/10b symbols 11: 4 8b/10b symbols | | ERRG_CNT | 3:2 | Error-Generation Count: Number of generated errors | 00: Generate errors continuously 01: Generate16 errors 10: Generate 128 errors 11: Generate 1024 errors | | ERRG_PER | 1 | Periodic Error Generation Enable | O: Generator creates errors randomly (based on error rate) 1: Generator creates errors periodically (based on error rate) | | ERRG_EN | 0 | Error Generator Enable | Disable error generator Enable error generator | ### rsvd\_12 (0x12) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-------------|-------------|-------------|---|---|---|---| | Field | RSVD | RSVD | RSVD | RSVD[4:0] | | | | | | Reset | 0b | 1b | 0b | 00000b | | | | | | Access Type | Write, Read | Write, Read | Write, Read | Write, Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------|-----------------| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 6 | Reserved: Do not change from default value | 1: Reserved | | RSVD | 5 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 4:0 | Reserved: Do not change from default value | 00000: Reserved | #### pd (0x13) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------------------|-------------|-------------|-------------|-------------|-------------|--------|--------| | Field | SOFT_PD | RSVD | RSVD | RSVD | RSVD | RSVD | RSVI | D[1:0] | | Reset | 0b | 0b | 0b | 0b | 0b | 0b | 10 | )b | | Access Type | Write 1 to<br>Set, Read | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | Write, | Read | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|--| | SOFT_PD | 7 | <b>Soft Power Down:</b> Set this bit to 1 to reset the device; this bit is cleared after the device resets | O: Normal operation 1: Reset the device (bit clears itself) | | | | RSVD | 6 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 5 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 4 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 3 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 2 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 1:0 | Reserved: Do not change from default value | 10: Reserved | | | #### pktcc\_lock (0x14) | \ | • | | | | | | | | |-------------|-----------|-----------|-----------|-----------|--------------------|-----------|---------------|----------------| | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | RSVI | RSVD[1:0] | | RSVD | RSVD | RSVD | CC_<br>WBLOCK | REM_<br>CCLOCK | | Reset | X | XXb | | Xb | Xb | Xb | Xb | Xb | | Access Type | Read Only | | Read Only | Read Only | Read Clears<br>All | Read Only | Read Only | Read Only | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------|------|--------------------------------------|-----------------------------------------------------------------------------------------| | RSVD | 7:6 | Reserved | XX: Reserved | | RSVD | 5 | Reserved | X: Reserved | | RSVD | 4 | Reserved | X: Reserved | | RSVD | 3 | Reserved | X: Reserved | | RSVD | 2 | Reserved | X: Reserved | | CC_<br>WBLOCK | 1 | Control-Channel Word Boundary Locked | Control-channel word boundary is not locked Control-channel word boundary is locked | | REM_<br>CCLOCK | 0 | Remote-Side Control Channel Locked | Remote side control channel is not locked Remote side control channel is locked | ### input\_status (0x15) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----------|-----------|-------------|-----------|-----------|-----------|-----------|-----------| | Field | CX_TP | RSVD | RSVD | RSVD | RSVD | RSVD | OUTPUTEN | PCLKDET | | Reset | Xb | Xb | Xb | 0b | 0b | 0b | Xb | Xb | | Access Type | Read Only | Read Only | Write, Read | Read Only | Read Only | Read Only | Read Only | Read Only | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |---------------|------|--------------------------------------------|--------------------------------------------------|--|--| | CX_TP | 7 | Coax/Twisted Pair level: CX_TP pin level | 0: CX/TP input is low 1: CX/TP input is high | | | | RSVD | 6 | Reserved: Do not change from default value | X: Reserved | | | | RSVD | 5 | Reserved | X: Reserved | | | | RSVD | 4 | Reserved | 0: Reserved | | | | RSVD | 3 | Reserved | 0: Reserved | | | | RSVD | 2 | Reserved | 0: Reserved | | | | OUT-<br>PUTEN | 1 | Output Enabled | O: Output disabled Output enabled | | | | PCLKDET | 0 | PCLK Detected: Valid PCLK detected | 0: No valid PCLK detected 1: Valid PCLK detected | | | ### max\_rt\_err (0x16) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----------|--------------------|-----------|---|------|------|---|---| | Field | RSVD | MAX_RT_<br>ERR | RSVD[5:0] | | | | | | | Reset | 0b | Xb | XXXXXXb | | | | | | | Access Type | Read Only | Read Clears<br>All | | | Read | Only | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | RSVD | 7 | Reserved | 0: Reserved | | MAX_RT_ERR | 6 | Maximum Retransmission Error: maximum retransmission error bit Goes high if packet control channel hits maximum retransmission limit. Cleared when read. | Device has not reached maximum retransmission limit. Device has reached maximum retransmission limit. | | RSVD | 5:0 | Reserved | XXXXXX: Reserved | #### rsvd\_17 (0x17) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|---|-----------|---|---|---|---|---|---|--| | Field | | RSVD[7:0] | | | | | | | | | Reset | | XXXXXXXXb | | | | | | | | | Access Type | | Read Only | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | |----------|------|-------------|-------------------|--| | RSVD | 7:0 | Reserved | XXXXXXX: Reserved | | #### crc (0x18 to 0x1B) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|----------------|---|------|------|---|---|---| | Field | | CRC_VALUE[7:0] | | | | | | | | Reset | | XXXXXXXb | | | | | | | | Access Type | | | | Read | Only | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------| | CRC_VALUE | 7:0 | CRC Value: CRC output for latest line CRC_VALUE_3 to CRC_VALUE_0 represents CRC[31:0] | 00000000: Value is 0<br>00000001: Value is 1<br>11111111: Value is 255 | ### cc\_crc\_errcnt (0x1C) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----------|--------------------|---|---|---|---|---|---| | Field | | CC_CRC_ERRCNT[7:0] | | | | | | | | Reset | | XXXXXXXXb | | | | | | | | Access Type | Read Only | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-------------------|------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------| | CC_CRC_<br>ERRCNT | 7:0 | Control-Channel CRC Error Count: Packet-<br>based control-channel CRC error counter | 00000000: Value is 0<br>00000001: Value is 1<br>11111111: Value is 255 | #### rsvd\_1d (0x1D) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|-----------|---|------|------|---|---|---| | Field | | RSVD[7:0] | | | | | | | | Reset | | XXXXXXXXb | | | | | | | | Access Type | | | | Read | Only | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------|--------------------| | RSVD | 7:0 | Reserved | XXXXXXXX: Reserved | ### MAX96711 # 14-Bit GMSL Serializer with High-Immunity/ Bandwidth Mode and Coax/STP Cable Drive #### id (0x1E) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|-----------|---|------|------|---|---|---| | Field | | ID[7:0] | | | | | | | | Reset | | XXXXXXXXb | | | | | | | | Access Type | | | | Read | Only | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------------------------------------------------------------|-------------------------------| | ID | 7:0 | <b>Device ID:</b> 8-bit value depends on the GMSL device attached | 01000011 Device is a MAX96711 | ### revision (0x1F) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----------|-----------|-----------|-----------|---------------|-----------|---|---| | Field | RSVD | RSVD | RSVD | HDCPCAP | REVISION[3:0] | | | | | Reset | 0b | 0b | 0b | Xb | | XXXXb | | | | Access Type | Read Only | Read Only | Read Only | Read Only | | Read Only | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|--------------------------------------------------------------------------------|--------------------------------------------------------|--|--| | RSVD | 7 | Reserved | 0: Reserved | | | | RSVD | 6 | Reserved | 0: Reserved | | | | RSVD | 5 | Reserved | 0: Reserved | | | | HDCPCAP | 4 | HDCP Capability: 1 = HDCP capable | 0: Device does not have HDCP 1: Device is HDCP capable | | | | REVISION | 3:0 | 3:0 <b>Device Revision</b> 0000: Value is 0 0001: Value is 1 1111: Value is 15 | | | | ### crossbar (0x20 to 0x3E) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|---------------|----------------|---------------|---|---|---|---| | Field | RSVD | FORCE_<br>MUX | INVERT_<br>MUX | CROSSBAR[4:0] | | | | | | Reset | 0b | 0b | 0b | XXXXXb | | | | | | Access Type | Write, Read | Write, Read | Write, Read | Write, Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | |----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | | FORCE_<br>MUX | 6 | Force Mux Output | 0: Input mapped to mux output 1: Force mux output low | | | INVERT_<br>MUX | 5 | Invert Mux Output | 0: Do not invert mux output 1: Invert mux output | | | CROSS-<br>BAR | 4:0 | Crossbar Setting Select 1 of 32 input signals. Default values connect Mux N with input N for flow-through routing (i.e., DIN_ mapped to DOUT_). | 00000: Mux outputs data from input 0<br>00001: Mux outputs data from input 1<br>11111: Mux outputs data from input 31 | | ### crossbar\_hs (0x3F) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|------------------|-------------------|-----------------|---|---|---|---| | Field | RSVD | FORCE_<br>MUX_HS | INVERT_<br>MUX_HS | CROSSBARHS[4:0] | | | | | | Reset | 0b | 0b | 0b | 01100b | | | | | | Access Type | Write, Read | Write, Read | Write, Read | Write, Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | |-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | | FORCE_<br>MUX_HS | 6 | Force Mux Output | 0: Input mapped to mux output<br>1: Force mux output low | | | INVERT_<br>MUX_HS | 5 | Invert Mux Output | 0: Do not invert mux output 1: Invert mux output | | | CROSS-<br>BARHS | 4:0 | Crossbar Setting HS: Select 1 of 16 input pins for HS. Default values connect HS with the corresponding named input pin. Use unconnected inputs (DIN14, DIN15) when generating sync signals with the timing generator. | 00000: Mux sync signal from DIN0<br>00001: Mux sync signal from DIN1<br>01111: Mux sync signal from DIN15<br>1XXXX: <b>Do Not Use</b> | | #### crossbar\_vs (0x40) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|------------------|-------------------|-----------------|---|---|---|---| | Field | RSVD | FORCE_<br>MUX_VS | INVERT_<br>MUX_VS | CROSSBARVS[4:0] | | | | | | Reset | 0b | 0b | 0b | 01101b | | | | | | Access Type | Write, Read | Write, Read | Write, Read | Write, Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | |-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | | FORCE_<br>MUX_VS | 6 | Force Mux Output | Input mapped to mux output Force mux output low | | | INVERT_<br>MUX_VS | 5 | Invert Mux Output | 0: Do not invert mux output 1: Invert mux output | | | CROSS-<br>BARVS | 4:0 | Crossbar Setting VS: Select 1 of 16 input pins for VS. Default values connect VS with the corresponding named input pin. Use unconnected inputs (DIN14, DIN15) when generating sync signals with the timing generator. | 00000: Mux sync signal from DIN0<br>00001: Mux sync signal from DIN1<br>01111: Mux sync signal from DIN15<br>1XXXX: <b>Do Not Use</b> | | #### crossbar\_de (0x41) | | , , | | | | | | | | |-------------|-------------|------------------|-------------------|-----------------|---|---|---|---| | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | RSVD | FORCE_<br>MUX_DE | INVERT_<br>MUX_DE | CROSSBARDE[4:0] | | | | | | Reset | 0b | 0b | 0b | 01011b | | | | | | Access Type | Write, Read | Write, Read | Write, Read | Write, Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | |-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | | FORCE_<br>MUX_DE | 6 | Force Mux Output | Input mapped to mux output. Force mux output low. | | | INVERT_<br>MUX_DE | 5 | Invert Mux Output | 0: Do not invert mux output. 1: Invert mux output. | | | CROSS-<br>BARDE | 4:0 | Crossbar Setting DE: Select 1 of 16 input pins for DE. Default values connect DE with DIN11. Use unconnected inputs (DIN14, DIN15) when generating sync signals with the timing generator. | 00000: Mux sync signal from DIN0<br>00001: Mux sync signal from DIN1<br>01111: Mux sync signal from DIN15<br>1XXXX: <b>Do Not Use</b> | | ### MAX96711 # 14-Bit GMSL Serializer with High-Immunity/ Bandwidth Mode and Coax/STP Cable Drive ### link\_config (0x42) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------------|---|-----------------|---------------|-------------|-----------------|-------------|-------------| | Field | LINE_CRC_LOC[1:0] | | LINE_CRC_<br>EN | MAX_RT_<br>EN | RSVD | GPI_<br>COMP_EN | GPI_RT_EN | GPO_EN | | Reset | 01b | | 0b | 1b | 1b | 0b | 1b | 1b | | Access Type | Write, Read | | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------------|------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | LINE_CRC_<br>LOC | 7:6 | Line CRC Location: Video line CRC insertion location | 00: CRC insertion at [14] 01: CRC insertion at [58] 10: CRC insertion at [912] 11: CRC insertion at [1316] | | LINE_CRC_<br>EN | 5 | Line CRC Enable: Video line CRC enable | 0: Disable CRC<br>1: Enable CRC | | MAX_RT_EN | 4 | Maximum Retransmission Limit Enable | Disable maximum retransmission limit Enable maximum retransmission limit | | RSVD | 3 | Reserved: Do not change from default value | 1: Reserved | | GPI_COMP_<br>EN | 2 | GPI Compensation Enable | Disable GPI compensation Enable GPI compensation | | GPI_RT_EN | 1 | GPI Retransmission Enable | Disable GPI retransmission Enable GPI retransmission | | GPO_EN | 0 | GPO Enable: Enable GPO pin | 0: Disable GPO pin<br>1: Enable GPO pin | #### sync\_gen\_config (0x43) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|--------|----------| | Field | RSVD | RSVD | GEN_VS | GEN_HS | GEN_DE | VS_TRIG | VTG_M0 | DDE[1:0] | | Reset | 0b | 0b | 0b | 0b | 0b | 1b | 0′ | 1b | | Access Type | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | Write, | Read | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |--------------|------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 6 | Reserved: Do not change from default value | 0: Reserved | | | | GEN_VS | 5 | VSYNC Generation: Enable to generate VS output according to the timing definition | O: Disable VS output generation (VS used from input) 1: Enable VS output generation (VS internally generated) | | | | GEN_HS | 4 | HSYNC Generation: Enable to generate HS utput according to the timing definition | 0: Disable HS output generation (HS used from input) 1: Enable HS output generation (HS internally generated) | | | | GEN_DE | 3 | <b>DE Generation:</b> Enable to generate DE output according to the timing definition | 0: Disable DE output generation (DE used from input) 1: Enable DE output generation (DE internally generated) | | | | VS_TRIG | 2 | VSYNC Trigger Edge Select | 0: VS trigger uses falling edge 1: VS trigger uses rising edge | | | | VTG_<br>MODE | 1:0 | Video Timing Generator Mode | 00: VS input is tracked and then locked after three consecutive matches (three consecutive mismatches unlock tracking) 01: VS edge triggers one VS frame (current frame is extended/cut short to adjust timing to next trigger) 10: VS edge triggers VS generation (current frame is extended/cut short to adjust timing to next trigger) 11: Same as above | | | ### vs\_dly (0x44 to 0x46) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|---|-------------|---|---|---|---|---|---|--| | Field | | VS_DLY[7:0] | | | | | | | | | Reset | | 0000000b | | | | | | | | | Access Type | | Write, Read | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------------------------------------------|------------------------| | | | VSYNC Delay: VS delay in terms of PCLK cycles; | 00000000: Value is 0 | | VS_DLY | 7:0 | the output VS delay by VS_DELAY cycles from the | 00000001: Value is 1 | | | | input VS. | 11111111: Value is 255 | #### vs\_h (0x47 to 0x49) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|---|-------------|---|---|---|---|---|---|--| | Field | | VS_H[7:0] | | | | | | | | | Reset | | 0000000b | | | | | | | | | Access Type | | Write, Read | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------|------------------------------------------------------------------------| | VS_H | 7:0 | VSYNC High: VS high period in terms of PCLK cycles. | 00000000: Value is 0<br>00000001: Value is 1<br>11111111: Value is 255 | ### vs\_I (0x4A to 0x4C) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|---|-------------|---|---|---|---|---|---|--| | Field | | VS_L[7:0] | | | | | | | | | Reset | | 0000000b | | | | | | | | | Access Type | | Write, Read | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------------|------------------------------------------------------------------------| | VS_L | 7:0 | VSYNC Low: VS low period in terms of PCLK cycles | 00000000: Value is 0<br>00000001: Value is 1<br>11111111: Value is 255 | ### MAX96711 # 14-Bit GMSL Serializer with High-Immunity/ Bandwidth Mode and Coax/STP Cable Drive ### cxtp (0x4D) | <u> </u> | | | | | | | | | |-------------|-------------|-------------|-------------|-------------|---------------|---------------|-------------|-------------| | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | RSVD | CXTP | RSVD | RSVD | VSYNC_<br>INV | HSYNC_<br>INV | DE_INV | RSVD | | Reset | Xb | 0b | Access Type | Write, Read | BITFIELD | BITS | DESCRIPTION | DECODE | | | |---------------|------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--| | RSVD | 7 | Reserved: Do not change from default value | X: Reserved | | | | CXTP | 6 | Coax/Twisted Pair Select Default value depends on the state of the CONF0, CONF1 inputs | 0: Use differential output (STP mode) 1: Use dual single ended outputs (coax) | | | | RSVD | 5 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 4 | Reserved: Do not change from default value | 0: Reserved | | | | VSYNC_<br>INV | 3 | VSYNC Inversion: Invert output VSYNC in TIMING GEN | Do not invert VS in timing generator I: Invert VS in timing generator | | | | HSYNC_<br>INV | 2 | HSYNC Inversion: Invert output HSYNC in TIMING GEN | Do not invert HS in timing generator I: Invert HS in timing generator | | | | DE_INV | 1 | DE Inversion: Invert output DE in TIMING GEN | Do not invert DE in timing generator Invert DE in timing generator | | | | RSVD | 0 | Reserved: Do not change from default value | 0: Reserved | | | #### hs\_dly (0x4E to 0x50) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|-------------|---|--------|------|---|---|---| | Field | | HS_DLY[7:0] | | | | | | | | Reset | | 0000000b | | | | | | | | Access Type | | | | Write, | Read | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------| | HS_DLY | 7:0 | VSYNC to HSYNC Delay: VS edge to the rising edge of the first HS in terms of PCLK cycles (bits [15:8]) | 00000000: Value is 0<br>00000001: Value is 1<br>11111111: Value is 255 | ### rsvd (0x51 to 0x53, 0x5D to 0x5F) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|-------------|-------------|---|---|---|---|---|---|--| | Field | RSVD[7:0] | RSVD[7:0] | | | | | | | | | Reset | 0000000b | 0000000b | | | | | | | | | Access Type | Write, Read | Write, Read | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------|--------------------| | RSVD | 7:0 | Reserved: Do not change from default value | 00000000: Reserved | #### hs\_h (0x54, 0x55) | ` | , | | | | | | | | | |-------------|---|-----------|---|--------|------|---|---|---|--| | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Field | | HS_H[7:0] | | | | | | | | | Reset | | 0000000b | | | | | | | | | Access Type | | | | Write, | Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------------|------------------------------------------------------------------------| | HS_H | 7:0 | HSYNC High Period: HS high period in terms of PCLK cycles | 00000000: Value is 0<br>00000001: Value is 1<br>11111111: Value is 255 | #### hs\_I (0x56, 0x57) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|---|-------------|---|---|---|---|---|---|--| | Field | | HS_L[7:0] | | | | | | | | | Reset | | 0000000b | | | | | | | | | Access Type | | Write, Read | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|-----------------------------------------------------------------|------------------------------------------------------------------------|--|--| | HS_L | 7:0 | <b>HSYNC Low Period:</b> HS low period in terms of PCLK cycles. | 00000000: Value is 0<br>00000001: Value is 1<br>11111111: Value is 255 | | | ### hs\_cnt (0x58, 0x59) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|---|-------------|---|---|---|---|---|---|--| | Field | | HS_CNT[7:0] | | | | | | | | | Reset | | 0000000b | | | | | | | | | Access Type | | Write, Read | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|--------------------------------------------|------------------------------------------------------------------------|--|--| | HS_CNT | 7:0 | HSYNC Count: Lines per panel (bits [7:0]). | 00000000: Value is 0<br>00000001: Value is 1<br>11111111: Value is 255 | | | ### de\_dly (0x5A to 0x5C) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-------------|---|---|---|---|---|---| | Field | DE_DLY[7:0] | | | | | | | | | Reset | | 0000000b | | | | | | | | Access Type | | Write, Read | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------| | DE_DLY | 7:0 | VSYNC to DE VS falling edge to the rising edge of the first DE in terms of PCLK cycles. | 00000000: Value is 0.<br>00000001: Value is 1.<br>11111111: Value is 255. | #### de\_h (0x60, 0x61) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----------|-------------|---|---|---|---|---|---| | Field | DE_H[7:0] | | | | | | | | | Reset | | 0000000b | | | | | | | | Access Type | | Write, Read | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|----------------------------------------------------------------|------------------------------------------------------------------------| | DE_H | 7:0 | <b>DE High Period:</b> DE high period in terms of PCLK cycles. | 00000000: Value is 0<br>00000001: Value is 1<br>11111111: Value is 255 | #### de\_I (0x62, 0x63) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|-----------|---|--------|------|---|---|---| | Field | | DE_L[7:0] | | | | | | | | Reset | | 0000000b | | | | | | | | Access Type | | | | Write, | Read | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------------------------------------------------------|------------------------------------------------------------------------| | DE_L | 7:0 | <b>DE Low Period:</b> DE low period in terms of PCLK cycles | 00000000: Value is 0<br>00000001: Value is 1<br>11111111: Value is 255 | ### de\_cnt (0x64, 0x65) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|---|-------------|---|--------|------|---|---|---|--| | Field | | DE_CNT[7:0] | | | | | | | | | Reset | | 0000000b | | | | | | | | | Access Type | | | | Write, | Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|----------------------------------|------------------------------------------------------------------------| | DE_CNT | 7:0 | DE Count: Active lines per panel | 00000000: Value is 0<br>00000001: Value is 1<br>11111111: Value is 255 | ### prbs\_type (0x66) | | , | | | | | | | | |-------------|-------------|---|---------------|-------------|-------------|---------------|-------------|-------------| | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | RSVD[1:0] | | PRBS_<br>TYPE | REV_FAST | DE_EN | DIS_<br>RWAKE | RSVD | CXSEL | | Reset | 01b | | 1b | 0b | 0b | 0b | 0b | 1b | | Access Type | Write, Read | | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------|------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | RSVD | 7:6 | Reserved: Do not change from default value | 01: Reserved | | PRBS_<br>TYPE | 5 | PRBS Type: PRBS type select | 0: Select legacy PRBS mode 1: Select MAX9271–MAX9273 PRBS mode | | REV_<br>FAST | 4 | Reverse Channel Fast-Mode Enable | Disable reverse channel fast mode Enable reverse channel fast mode | | DE_EN | 3 | <b>DE Enable:</b> Enable processing separate HS and DE signals | 0: Disable separate processing of HS and DE signals 1: Enable separate processing of HS and DE signals | | DIS_<br>RWAKE | 2 | Disable Remote Wake-Up: Disable wake-up receiver | Do not disable remote wake-up receiver Disable remote wake-up receiver | | RSVD | 1 | Reserved: Do not change from default value | 0: Reserved | | CXSEL | 0 | Coax Select | Coax cable connected to inverting output Coax cable connected to noninverting output | ### dbl\_align\_to (0x67) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|---|----------------|-------------|-------------|----|-------------------|---| | Field | RSVD[1:0] | | AUTO_<br>CLINK | RSVD | RSVD | DB | DBL_ALIGN_TO[2:0] | | | Reset | 11b | | 0b | 0b | 0b | | 111b | | | Access Type | Write, Read | | Write, Read | Write, Read | Write, Read | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | RSVD | 7:6 | Reserved: Do not change from default value | 11: Reserved | | | | AUTO_<br>CLINK | 5 | Auto Configuration Link: Automatic control of configuration link | 0: Enable configuration link only when CLINKEN = 1 and SEREN = 0 1: Automatically enable configuration link when SEREN = 1 and PCLKDET = 0 | | | | RSVD | 4 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 3 | Reserved: Do not change from default value | 0: Reserved | | | | DBL_<br>ALIGN_TO | 2:0 | Double Alignment Mode: Sets the alignment mode when DBL = 1 in the serializer and DBL = 0 in the deserializer. Set DBL_ALIGN_TO = 000 when an external high-low signal is used (EN_HI_LO =1). | 000: Align at each rising edge of HS. Turn off alignment after HS is low (MAX9286). Use this setting when an external high/low signal is used. 001: Do not use 010: Force align 011: Do not use 100: Align at each rising edge of HS 101: Align at each rising edge of DE 110: Force align 111: No alignment done while in DBL mode | | | ### cc\_crc\_length (0x68) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|-------------|---|-------------|---|-------------|-----------|-------------|--------------------|--| | Field | RSVD | | RSVD[2:0] | | | RSVD[1:0] | | CC_CRC_LENGTH[1:0] | | | Reset | 0b | | 001b | | 10 | Ob | 0. | 1b | | | Access Type | Write, Read | | Write, Read | | Write, Read | | Write, Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |-------------------|------|--------------------------------------------|----------------------------------------------------------------------------------------|--|--| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 6:4 | Reserved: Do not change from default value | 001: Reserved | | | | RSVD | 3:2 | Reserved: Do not change from default value | 10: Reserved | | | | CC_CRC_<br>LENGTH | 1:0 | Control-Channel CRC Length | 00: 1-bit CC CRC length 01: 5-bit CC CRC length 10: 8-bit CC CRC length 11: Do not use | | | #### hi\_lo (0x69) | ` | | | | | | | | | |-------------|-------------|-------------|------------------|---------------------|---|---|---|---| | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | RSVD | EN_HI_LO | INVERT_<br>HI_LO | CROSSBAR_HI_LO[4:0] | | | | | | Reset | 0b | 0b | 0b | 01111b | | | | | | Access Type | Write, Read | Write, Read | Write, Read | Write, Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |-------------------------|------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | | | EN_HI_LO | 6 | Enable High/Low Signal Alignment | 0: Do not align using a Hi-Lo signal 1: Use a Hi-Lo signal to align input data | | | | INVERT_<br>HI_LO | 5 | Invert High/Low Signal Alignment | 0: Do not invert Hi-Lo signal<br>1: Invert Hi-Lo signal | | | | CROSS-<br>BAR_HI_<br>LO | 4:0 | Crossbar High Low: Select 1 of 16 input pins for the Hi-Lo signal. (effective when DBL_ALIGN_TO = 000). | 00000: Mux Hi-Lo signal from DIN0<br>00001: Mux Hi-Lo signal from DIN1<br>01111: Mux Hi-Lo signal from DIN15<br>1XXXX: <b>Do Not Use</b> | | | ### rsvd\_96 (0x96) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|--------|--------| | Field | RSVD | RSVD | RSVD | RSVD | RSVD | RSVD | RSVI | D[1:0] | | Reset | 0b | 0b | 0b | 0b | 0b | 0b | 10 | Ob | | Access Type | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | Write, | Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------|--------------| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 6 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 5 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 4 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 3 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 2 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 1:0 | Reserved: Do not change from default value | 10: Reserved | ### rsvd\_97 (0x97) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-------------|-------------|-------------|-------------|---|-------------|---| | Field | RSVD | RSVD | RSVD | RSVD | RSVD | | RSVD[2:0] | | | Reset | 0b | 0b | 0b | 1b | 1b | | 111b | | | Access Type | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------|---------------| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 6 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 5 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 4 | Reserved: Do not change from default value | 1: Reserved | | RSVD | 3 | Reserved: Do not change from default value | 1: Reserved | | RSVD | 2:0 | Reserved: Do not change from default value | 111: Reserved | #### rsvd\_98 (0x98) | | | | , | | | | | | |-------------|--------|--------|-----------|-------------|---|-----------|-------------|---| | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | RSVI | D[1:0] | RSVD[2:0] | | | RSVD[2:0] | | | | Reset | 01 | 1b | 001b | | | 010b | | | | Access Type | Write, | Read | | Write, Read | | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------|---------------| | RSVD | 7:6 | Reserved: Do not change from default value | 01: Reserved | | RSVD | 5:3 | Reserved: Do not change from default value | 001: Reserved | | RSVD | 2:0 | Reserved: Do not change from default value | 010: Reserved | ### rsvd\_99 (0x99) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|--------|--------| | Field | RSVD | RSVD | RSVD | RSVD | RSVD | RSVD | RSVI | D[1:0] | | Reset | 0b | 0b | 0b | 0b | 1b | 1b | 0′ | 1b | | Access Type | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read | Write, | Read | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|--------------------------------------------|--------------|--|--| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 6 | Reserved | 0: Reserved | | | | RSVD | 5 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 4 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 3 | Reserved: Do not change from default value | 1: Reserved | | | | RSVD | 2 | Reserved: Do not change from default value | 1: Reserved | | | | RSVD | 1:0 | Reserved: Do not change from default value | 01: Reserved | | | #### pktcc\_en (0x9A) | <u> </u> | | | | | | | | | |-------------|--------|--------|-----------|-------------|----------|-----------|------|-------------| | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Field | RSVI | D[1:0] | RSVD[1:0] | | PKTCC_EN | RSVD[1:0] | | RSVD | | Reset | 00 | )b | 0. | 1b | 0b | 00 | )b | 0b | | Access Type | Write, | Read | Write, | Write, Read | | Write, | Read | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | | |--------------|------|--------------------------------------------|----------------------------------------------------------------------------------------|--| | RSVD | 7:6 | Reserved: Do not change from default value | 00: Reserved | | | RSVD | 5:4 | Reserved: Do not change from default value | 01: Reserved | | | PKTCC_<br>EN | 3 | Packet-Based Control-Channel-Mode Enable | Disable packet-based control-channel mode Enable packet-based control-channel mode | | | RSVD | 2:1 | Reserved: Do not change from default value | 00: Reserved | | | RSVD | 0 | Reserved: Do not change from default value | 0: Reserved | | ### If (0xC8) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-----------|-----------|-----------|--------------------|------|---------|------| | Field | RSVD | RSVD | RSVD | RSVD | LF_NEG[3:2] LF_POS | | DS[1:0] | | | Reset | 0b | Xb | Xb | Xb | 0b | 0b | 0b | 0b | | Access Type | Write, Read | Read Only | Read Only | Read Only | Read | Only | Read | Only | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------|------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | | | RSVD | 6 | Reserved | X: Reserved | | | | RSVD | 5 | Reserved | X: Reserved | | | | RSVD | 4 | Reserved | X: Reserved | | | | LF_NEG | 3:2 | Line Fault: Line-fault status of the serial link | 00: Short to battery detected 01: Short to ground detected 10: Normal operation 11: Open cable detected | | | | LF_POS | 1:0 | Line Fault: Line-fault status of the serial link | 11: Open cable detected 00: Short to battery detected 01: Short to ground detected 10: Normal operation 11: Open cable detected | | | ### rsvd\_c9 (0xC9) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|---|-----------|---|---|---|---|---|---|--| | Field | | RSVD[7:0] | | | | | | | | | Reset | | XXXXXXXXb | | | | | | | | | Access Type | | Read Only | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------|--------------------| | RSVD | 7:0 | Reserved | XXXXXXXX: Reserved | ### rsvd\_fc (0xFC) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | Field | RSVD | Reset | 0b | Access Type | Write, Read | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------|-------------| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 6 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 5 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 4 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 3 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 2 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 1 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 0 | Reserved: Do not change from default value | 0: Reserved | ### rsvd\_fd (0xFD) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | |-------------|---|-----------|---|--------|-------|---|---|---|--|--|--|--|--|--|--|--| | Field | | RSVD[7:0] | | | | | | | | | | | | | | | | Reset | | | | 00000 | 0000b | | | | | | | | | | | | | Access Type | | | | Write, | Read | | | | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------|--------------------| | RSVD | 7:0 | Reserved: Do not change from default value | 00000000: Reserved | #### rsvd\_fe (0xFE) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|--------|--------|---|---|--------|--------|---| | Field | | RSVI | D[3:0] | | | RSVI | D[3:0] | | | Reset | | 000 | 00b | | | 000 | 00b | | | Access Type | | Write, | Read | | | Write, | Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------|----------------| | RSVD | 7:4 | Reserved: Do not change from default value | 0000: Reserved | | RSVD | 3:0 | Reserved: Do not change from default value | 0000: Reserved | ### rsvd\_ff (0xFF) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|-------------|-------------|-------------|---|------|--------|---| | Field | RSVD | RSVD | RSVD | RSVD | | RSVI | D[3:0] | | | Reset | 0b | 0b | 0b | 0b | | XXX | ΚXb | | | Access Type | Write, Read | Write, Read | Write, Read | Write, Read | | Read | Only | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------------------------|----------------| | RSVD | 7 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 6 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 5 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 4 | Reserved: Do not change from default value | 0: Reserved | | RSVD | 3:0 | Reserved | XXXX: Reserved | #### **Applications Information** #### **Parallel Interface** The CMOS parallel interface-data width is programmable and depends on the application. Using a larger width (BWS = 1) results in a lower-pixel clock rate, while a smaller width (BWS = 0) allows a higher-pixel clock rate. #### **Bus Data Width** The bus data width depends on the selected modes. The available bus width is less when using error detection or when in double mode (DBL = 1). <u>Table 3</u> shows the available bit widths and default mapping for various modes. #### **Bus Data Rates** The bus data rate depends on the settings for BWS and DBL. <u>Table 4</u> lists the available PCLK rates available for different bus-width settings. For lower PCLK rates, set DBL = 0 (if DBL = 1 in both the serializer and deserializer). **Table 3. Input Data-Width Selection** | | REG | SISTER BIT SETT | INGS | | INDUT MADDING | |-----|-----|-----------------|---------|------|------------------| | DBL | BWS | HIBW | PXL_CRC | HVEN | INPUT MAPPING | | 1 | 1 | _ | 1 | 1 | DIN11:0, HS, VS | | 1 | 1 | _ | 1 | 0 | DIN11:0 | | 1 | 1 | _ | 0 | 1 | DIN11:0*, HS, VS | | 1 | 1 | _ | 0 | 0 | DIN13:0* | | 1 | 0 | 1 | 1 | _ | DIN8:0, HS, VS | | 1 | 0 | 1 | 0 | _ | DIN11:0, HS, VS | | 1 | 0 | 0 | 1 | 1 | DIN7:0, HS, VS | | 1 | 0 | 0 | 1 | 0 | DIN7:0 | | 1 | 0 | 0 | 0 | 1 | DIN10:0, HS, VS | | 1 | 0 | 0 | 0 | 0 | DIN10:0 | | 0 | 1 | _ | 1 | 1 | DIN11:0*, HS, VS | | 0 | 1 | _ | 1 | 0 | DIN13:0* | | 0 | 1 | _ | 0 | 1 | DIN11:0*, HS, VS | | 0 | 1 | _ | 0 | 0 | DIN13:0* | | 0 | 0 | 1 | - | _ | DIN11:0*, HS, VS | | 0 | 0 | 0 | 1 | 1 | DIN11:0*, HS, VS | | 0 | 0 | 0 | 1 | 0 | DIN13:0* | | 0 | 0 | 0 | 0 | 1 | DIN11:0*, HS, VS | | 0 | 0 | 0 | 0 | 0 | DIN13:0* | <sup>\*</sup> The input bit width is limited by the number of available inputs. **Table 4. Data-Rate Selection** | DBL | BWS | HIBW | PCLK RANGE (MHz) | |-----|-----|------|------------------| | 1 | 1 | 0 | 25 to 87 | | 1 | 0 | 0 | 33.3 to 116 | | 1 | 0 | 1 | 73.3 to 116 | | 0 | 1 | 0 | 12.5 to 43.5 | | 0 | 0 | 0 | 16.7 to 58 | | 0 | 0 | 1 | 36.6 to 58 | #### **Crossbar Switch** By default, the crossbar switch connects the serializer input pins DIN\_ and HS/VS (when HV encoding is used) to the corresponding deserializer output pins DOUT\_ and HS/VS. Reprogram the crossbar switch when changing the input or output pin assignments, or when connecting to devices that do not have a DBL = 1 mode. #### **Crossbar-Switch Programming** Each crossbar-switch output can select any of the 14 DIN\_ inputs for either high or low words (when DBL = 1) for a total of 32 possible inputs. Multiple outputs can share the same input. HS, VS, and DE remain the same for both word halves, and should be programmed to use the low-word input of the corresponding pin. To invert an input data bit, set the respective INVERT\_MUX\_ = 1. To force an output low, (and ignore the input) set the FORCE\_MUX\_ bit = 1. To force an output high set both INVERT\_MUX\_ and FORCE\_MUX\_ = 1. #### **Recommended Crossbar-Switch Program Procedure** The procedure to program the crossbar switch depends on the DBL settings on the serializer and deserializer. Devices without double mode can be assumed to have DBL = 0. - Both Devices' DBL Set to the Same Value - 1. For the crossbar-output equivalent of DIN0 (XBO0, XBO16) select which pin to map (e.g., DIN4 $\rightarrow$ XBI4, XBI20). - 2. Set the low- and high-input crossbar bits (CROSSBAR0, CROSSBAR 16) to the desired selected mapped input (e.g., CROSSBAR0 = 00100, CROSSBAR16 = 10100). - 3. Repeat for the other crossbar outputs, making sure the set of high and low crossbar outputs are assigned to the same crossbar input set. In general, XBO[i] and XBO[i+16] should be assigned to XBI[i] and XBI[i+16]. - 4. For XBOHS, XBOVS, and XBODE, set crossbar to use the low-input pins (CROSSBAR\_ = 00000 to 01111). Note that HS, VS, and DE use both the low and high input. - Both Devices' DBL Do Not Match - 1. <u>Table 5</u>, <u>Table 6</u>, and <u>Table 7</u> list which crossbar output (XBO ) maps to each serial bit. - 2. For each crossbar output, select which pin and high/low clock cycle (if needed) to map (e.g., DIN4 low input). - 3. Set the crossbar bits (CROSSBAR\_) to select the desired selected mapped input (e.g., CROSSBAR0 = 00100 maps DIN4 low input to XBO0). - 4. Repeat for the other crossbar outputs; any unused serial bits should have a force low mapped to the respective crossbar output. - 5. For XBOHS, XBOVS, and XBODE, set crossbar to use the low-input pins (CROSSBAR\_ = 00000 to 01111). Note that HS, VS, and DE use both the low and high input. Table 5. Crossbar Output to Serial Link Map (D23:0) | | _ | | | | | | SERIAL BITS | | | | | | | | | | | | | $\neg$ | | | | | | | | | | |----|----|-------|------|----|----|----|-------------|----|----|----|----|----|----|----|----|----|------|------|----|--------|----|----|----|----|----|----|----|----|----| | | В | IT SI | ETTI | NG | | | | | | | | | | | | SI | ERIA | L BI | TS | | | | | | | | | | | | DB | ΗV | BW | НВ | CR | DE | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | | 0 | 0 | 0 | 0 | 0 | Χ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | Z | Z | Z | Z | Z | Z | F | Р | | 0 | 0 | 0 | 0 | 1 | Χ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | F | Е | Е | Е | Е | Е | Е | Р | | 0 | 0 | 0 | 1 | 0 | Χ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | Z | Z | Z | Z | Z | Z | F | Р | | 0 | 0 | 0 | 1 | 1 | Χ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | Z | Z | Z | F | Е | Е | Е | Р | | 0 | 0 | 1 | 0 | 0 | Χ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | Z | Z | Z | Z | Z | Z | Z | Ζ | | 0 | 0 | 1 | 0 | 1 | Χ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | Z | Z | Z | Z | Z | Z | Ζ | Ζ | | 0 | 1 | 0 | 0 | 0 | Χ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | Z | Z | Z | Z | Z | Z | F | Р | | 0 | 1 | 0 | 0 | 1 | Χ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | F | Е | Е | Е | Е | Е | Е | Р | | 0 | 1 | 1 | 0 | 0 | Χ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | Z | Z | Z | Z | Z | Z | Z | Ζ | | 0 | 1 | 1 | 0 | 1 | Χ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | Z | Z | Z | Z | Z | Z | Ζ | Ζ | | 1 | 0 | 0 | 0 | 0 | Х | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | F | Р | | 1 | 0 | 0 | 0 | 1 | Х | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | F | Е | Е | Е | Е | Е | Е | Р | | 1 | 0 | 0 | 1 | 0 | Х | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | Z | F | Р | Table 5. Crossbar Output to Serial Link Map (D23:0) (continued) | | В | IT SI | ΞΤΤΙ | NG | | | | | | | | | | | | SE | ERIA | L BI | TS | | | | | | | | | | | |----|----|-------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|----|----|----|----|----|----|----|----|----|----|----| | DB | ΗV | вw | нв | CR | DE | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | | 1 | 0 | 0 | 1 | 1 | Х | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | Z | F | Е | Е | Е | Р | | 1 | 0 | 1 | 0 | 0 | Χ | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | 1 | 0 | 1 | 0 | 1 | 1 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | DH | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | DL | | 1 | 0 | 1 | 0 | 1 | 0 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | 1 | 1 | 0 | 0 | 0 | 1 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | DH | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | DL | F | Р | | 1 | 1 | 0 | 0 | 0 | 0 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | F | Р | | 1 | 1 | 0 | 0 | 1 | 1 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | DH | 0 | 1 | 2 | 3 | 4 | 5 | 6 | DL | F | Е | Е | Е | Е | Е | Е | Р | | 1 | 1 | 0 | 0 | 1 | 0 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | F | Е | Е | Е | Е | Е | Е | Р | | 1 | 1 | 1 | 0 | 0 | Χ | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | 1 | 1 | 1 | 0 | 1 | 1 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | DH | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | DL | | 1 | 1 | 1 | 0 | 1 | 0 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | Table 6. Crossbar Output to Serial Link Map (D31:24 and Special Packets) | | | BIT S | ETTIN | IG | | | | | | | | | | | | SPECI | AL PA | CKETS | | | |----|----|-------|-------|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|-------|------|----| | DB | HV | BW | нв | CR | DE | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | C0 | C1 | C2 | C3 | HS | vs | DE | | 0 | 0 | 0 | 0 | 0 | Х | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 0 | 0 | 0 | 0 | 1 | Х | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 0 | 0 | 0 | 1 | 0 | Х | Z | Z | Z | _ | _ | _ | _ | _ | Z | Z | Z | Z | Н | V | D | | 0 | 0 | 0 | 1 | 1 | Х | Е | Е | Е | _ | _ | _ | _ | _ | Z | Z | Z | Z | Н | V | D | | 0 | 0 | 1 | 0 | 0 | Χ | Z | Z | Z | Z | Z | Z | F | Р | _ | _ | _ | _ | _ | | _ | | 0 | 0 | 1 | 0 | 1 | Х | F | Е | Е | Е | Е | Е | Е | Р | _ | | | _ | _ | _ | _ | | 0 | 1 | 0 | 0 | 0 | Х | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | Н | V | _ | | 0 | 1 | 0 | 0 | 1 | Х | _ | _ | | _ | _ | | _ | _ | _ | _ | _ | _ | Н | V | _ | | 0 | 1 | 1 | 0 | 0 | Х | Z | Z | Z | Z | Z | Z | F | Р | _ | _ | _ | _ | Н | V | _ | | 0 | 1 | 1 | 0 | 1 | Х | F | Е | E | E | E | Е | Е | Р | _ | _ | _ | _ | Н | V | _ | | 1 | 0 | 0 | 0 | 0 | Х | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 1 | 0 | 0 | 0 | 1 | Х | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | | 1 | 0 | 0 | 1 | 0 | Х | 9 | 10 | 11 | _ | _ | _ | _ | _ | Α | Z | Α | Α | Н | V | D | | 1 | 0 | 0 | 1 | 1 | Х | Е | Е | Е | _ | _ | _ | _ | _ | Α | Z | Α | Α | Н | V | D | | 1 | 0 | 1 | 0 | 0 | Х | 9 | 10 | 11 | 12 | 13 | 14 | F | Р | _ | _ | | _ | | | | | 1 | 0 | 1 | 0 | 1 | 1 | F | Е | Е | Е | Е | Е | Е | Р | _ | _ | _ | _ | _ | | | | 1 | 0 | 1 | 0 | 1 | 0 | F | Е | Е | Е | Е | Е | Е | Р | _ | _ | _ | _ | _ | _ | | | 1 | 1 | 0 | 0 | 0 | 1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | HH/L | VH/L | _ | | 1 | 1 | 0 | 0 | 0 | 0 | _ | | | _ | _ | | _ | _ | _ | _ | _ | _ | HH/L | VH/L | | | 1 | 1 | 0 | 0 | 1 | 1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | HH/L | VH/L | _ | | 1 | 1 | 0 | 0 | 1 | 0 | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | HH/L | VH/L | | | 1 | 1 | 1 | 0 | 0 | Х | 9 | 10 | 11 | 12 | 13 | 14 | F | Р | | _ | | _ | HH/L | VH/L | | | 1 | 1 | 1 | 0 | 1 | 1 | F | Е | Е | Е | Е | Е | Е | Р | _ | _ | _ | _ | HH/L | VH/L | | | 1 | 1 | 1 | 0 | 1 | 0 | F | Е | Е | Ε | Ε | Е | Е | Р | - | - | - | - | HH/L | VH/L | - | Table 7. Legend | BIT SET | TINGS | MAP INF | PUTS | |-----------------|-------------------------------------------------------|---------|-------------------------------------------| | DB | Double-mode bit DBL | Н | HSYNC ( when DBL = 0 or HIBW = 1) | | HV | H/V Encoding bit HVEN | V | VSYNC ( when DBL = 0 or HIBW = 1) | | BW | BWS bit | D | DE ( when DBL = 0 or HIBW = 1) | | HB | HIBW bit | HH | HSYNC (high word, DBL = 1) | | CR | PXL_CRC bit | VH | VSYNC (high word, DBL = 1) | | DE | DE = 1 when DEEN = 1 and not processed in RGB888 mode | DH | DE (high word, DBL = 1) | | Х | 1 or 0 | HL | HSYNC (low word, DBL = 1) | | SPECIAL PACKETS | | VL | VSYNC (low word, DBL = 1) | | C0 | CNT_0 | DL | DE (low word, DBL = 1) | | C1 | CNT_1 | # | XBO output from crossbar switch | | C2 | CNT_2 | F | Internal forward control-channel bit | | С3 | CNT_3 | E | Internal pixel CRC bit | | BIT CO | LOR | Р | Internal pixel parity bit | | | Output bits from crossbar | _ | Serial bit not sent | | | Internal bits | Z | Zero | | | Other output bits | Α | Internal alignment bit (used when HIBW=1) | | | Output bits from sync | | | Figure 21. Crossbar-Switch Default Mapping ## **Timing-Generator Programming** Timing-generator parameters are stored in the registers as unsigned integers as PCLK periods. To prevent output glitches, program all timing-generator parameters while the device is in configuration-link mode, or when PCLK is not applied. By default, the timing generator is set to single trigger, and is disabled. Figure 19 show the timing waveforms under the default conditions with rising-edge trigger, and noninverted signals. Do not program the HSYNC or DE signals such that the total length exceeds the length of a VSYNC period (Table 8). All delay parameters are positive. To implement a negative delay, set the delay value subtracted from the VSYNC period (e.g., a delay value of VS\_HIGH + VS\_LOW - N creates a delay of -N PCLK cycles). Do not set any delay lengths larger than the VSYNC period. #### **Double-Mode Alignment** When DBL = 1 in both the serializer and deserializer, GMSL automatically keeps the pixels in order. Use double-mode alignment when DBL = 1 in the serializer and DBL = 0 (or is not supported) in the deserializer. Two different methods are available for double-mode alignment. ## **External High/Low Signal** To use an external alignment signal, set EN\_HI\_LO = 1, DBL\_ALIGN\_TO = 000, and select which input DIN\_pin to use by setting the CROSSBAR\_HI\_LO bits. The external signal designates whether the clocked word is the high or low word (e.g., for pixels [1H, 1L, 2H, 2L...] the high/low signal would be [1, 0, 1, 0...]). #### Align from HS or DE To align from a sync signal, set the DBL\_ALIGN\_TO to select the input signal. When using this mode, ensure that the signal used for alignment uses the same value for both the high and low word (e.g., for pixels [1H, 1L, 2H, 2L...], aligning on DE requires values of [DE1, DE1, DE2, DE2...]). #### **Control-Channel Interfaces** #### 120 Set I2CSEL = 1 to configure the control channel for I2C to I2C. In this mode, the control channel forwards I2C commands from the microcontroller side to the other side of the GMSL link. The remote device acts as an I2C master to the other peripherals connected to the remote-side device. I2C-to-I2C mode uses clock stretching to hold the microcontroller until the data and an acknowledge or not acknowledge have been sent across the link. #### I<sup>2</sup>C Bit Rate The I<sup>2</sup>C interface accepts bit rates from 9.6kbps to 1Mbps. The local I<sup>2</sup>C rate is set by the microcontroller. The remote I<sup>2</sup>C rate is set by the remote device. By default, the control channel is set up for a 400kbps I<sup>2</sup>C bit rate. Program the I<sup>2</sup>C\_MSTBT and SLV\_SH bits (register 0x0D) to match the desired microcontroller I<sup>2</sup>C rate. **Table 8. Timing-Generator Parameter Restrictions** | SIGNAL | SIZE (BITS) | MIN VALUE<br>(HEX) | MAXIMUM VALUE RESTRICTION (HEX) | |---------|-------------|--------------------|------------------------------------------------| | VS_HIGH | 24 | 1 | VS_HIGH + VS_LOW < 0xFFFFFF | | VS_LOW | 24 | 1 | VS_HIGH + VS_LOW < 0xFFFFFF | | VS_DLY | 24 | 0 | VS_DLY < VS_HIGH + VS_LOW | | HS_HIGH | 16 | 1 | (HS_HIGH + HS_LOW) x HS_CNT < VS_HIGH + VS_LOW | | HS_LOW | 16 | 1 | (HS_HIGH + HS_LOW) x HS_CNT < VS_HIGH + VS_LOW | | HS_CNT | 16 | 1 | (HS_HIGH + HS_LOW) x HS_CNT < VS_HIGH + VS_LOW | | HS_DLY | 24 | 0 | HS_DLY < VS_HIGH + VS_LOW | | DE_HIGH | 16 | 1 | (DE_HIGH + DE_LOW) x DE_CNT < VS_HIGH + VS_LOW | | DE_LOW | 16 | 1 | (DE_HIGH + DE_LOW) x DE_CNT < VS_HIGH + VS_LOW | | DE_CNT | 16 | 1 | (DE_HIGH + DE_LOW) x DE_CNT < VS_HIGH + VS_LOW | | DE_DLY | 24 | 0 | DE_DLY < VS_HIGH + VS_LOW | #### **Software Programming of Device Addresses** The serializer and deserializer have programmable device addresses. This allows multiple GMSL devices, along with I<sup>2</sup>C peripherals, to coexist on the same control channel. The serializer device address is in register 0x00 of each device, while the deserializer device address is in register 0x01 of each device. To change a device address, first write to the device whose address changes (register 0x00 of the serializer for serializer device address change, or register 0x01 of the deserializer for deserializer device address change). Then, write the same address into the corresponding register on the other device (register 0x00 of the deserializer for serializer device address change, or register 0x01 of the serializer for deserializer device address change). #### I<sup>2</sup>C Address Translation The device supports I<sup>2</sup>C address translation for up to two device addresses. Use address translation to assign unique device addresses to peripherals with limited I<sup>2</sup>C addresses. Source addresses (address to translate from) are stored in registers 0x09 and 0x0B. Destination addresses (address to translate to) are stored in registers 0x0A and 0x0C. #### **Configuration Blocking** The device can block changes to its registers. Set CFGBLOCK to make all registers read-only. Once set, the registers remain blocked until the supplies are removed or until PWDNB is low. ## Cascaded/Parallel Devices GMSL supports both cascaded and parallel devices connected through I<sup>2</sup>C. When cascading or using parallel links, all I<sup>2</sup>C commands are forwarded to all links. Each link attempts to hold the control channel until it receives an acknowledge/not acknowledge from the remote-side device. It is important to keep the control channel active between links to prevent timeout. If a link is unused, keep the control channel clear by turning on the configuration link, disconnecting the I<sup>2</sup>C lines, or powering down the unused device. #### Dual µC Control Most systems use a single microcontroller; however $\mu$ Cs can reside on each side simultaneously and trade off in running the control channel. Contention occurs if both $\mu$ Cs attempt to use the control channel at the same time. It is up to the user to prevent this contention by implementing a higher level protocol. In addition, the control channel does not provide arbitration between I<sup>2</sup>C masters on both sides of the link. An acknowledge frame is not generated when communication fails due to contention. If communication across the serial link is not required, the $\mu$ Cs can disable the forward and reverse control channel using the FWDCCEN and REVCCEN bits (0x04, D[1:0]) in the serializer/deserializer. Communication across the serial link is stopped and contention between $\mu$ Cs cannot occur. #### **UART** Set I2CSEL = 0 to configure the control channel for UART or UART-to-I<sup>2</sup>C mode. In this mode, the control channel forwards UART commands from the microcontroller side to the other side of the GMSL link. When INTTYPE = 00, the remote device acts as an I<sup>2</sup>C master to the other peripherals connected to the remote-side device. UART-to-I<sup>2</sup>C mode does not support devices that use clock stretching. #### **Base Mode** In base mode, UART packets control the serializer, deserializer, and attached peripherals. #### **UART Timing** In base mode, the UART idles high (through a pullup resistor). Each GMSL UART byte consists of a START bit, 8 data bits, an even-parity bit, and a STOP bit (Figure 22). Keep the idle time between bytes of the same UART packet to less than 4 bit times. The GMSL-UART protocol is listed in Figure 23. Awrite packet consists of a SYNC byte (Figure 24), device address byte, starting register address byte, number of bytes to write, and the data bytes. The slave device responds with an ACK byte (Figure 25) if the write was successful. A read packet consists of a SYNC byte, device address byte, starting register address byte, and number of bytes to read. The slave device responds with an ACK byte, and the read data bytes. Figure 22. GMSL-UART Data Format for Base Mode Figure 23. GMSL-UART Protocol for Base Mode Figure 24. SYNC Byte (0x79) Figure 25. ACK Byte (0xC3) ### **UART-to-I<sup>2</sup>C Conversion** When using the UART control channel, the remote-side device can communicate to I<sup>2</sup>C peripherals through UART-to-I<sup>2</sup>C conversion. Set the INTTYPE bits in the remote-side device to 00 to activate UART-to-I<sup>2</sup>C conversion. The converted I<sup>2</sup>C bit rate is the same as the incoming UART bit rate. I<sup>2</sup>C peripherals must not use clock stretching in order to be compatible with UART-to-I<sup>2</sup>C conversion. There are two possible methods the devices use to convert UART to $I^2C$ . In the first method ( $I^2CMETHOD = 0$ ), the register address is sent with the $I^2C$ communication (Figure 26). For devices that do not use a register address (such as the MAX7324), set $I^2CMETHOD = 1$ and send a dummy byte in place of the register address (Figure 27). In this method, the remote device omits sending the register address. Figure 26. Format Conversion Between GMSL UART and I<sup>2</sup>C with Register Address (I2CMETHOD = 0) Figure 27. Format Conversion Between GMSL UART and I<sup>2</sup>C with Register Address (I2CMETHOD = 1) ## **UART Bypass Mode** In UART bypass mode, the control channel acts as a full-duplex 9.6kbps to 1Mbps link that forwards UART commands across the serial link without responding to the packets themselves. Set MS high to enter bypass mode (wait 1ms after setting bypass mode if the $\mu$ C is connected on the deserializer side). Bypass uses bit rates from 9.6kbps to 1Mbps. Do not send a logic-low value longer than 100 $\mu$ s when using the GPI/GPO functionality. #### **Device Address** The serializer/deserializer both have a 7-bit-long slave address stored in registers 0x00 and 0x01. The bit following a 7-bit slave address is the R/W bit, which is low for a write command and high for a read command. The default slave address is 0x80. After startup, a microcontroller can reprogram the slave address as needed. ## **Spread Spectrum** Program the SS bits in the serializer to turn on spread spectrum in the serializer (Table 9). If the deserializer driven by the serializer has programmable spread spectrum, do not enable spread for both at the same time or their interaction cancels benefits. The deserializer tracks the serializer's spread and passes the spread to the deserializer output. Some spread-spectrum ampli- tudes can only be used at lower PCLKIN frequencies (Table 10). When the spread spectrum is turned on or off, the serial link stops for several microseconds and then restarts in order for the deserializer to lose and relock to the new serial-data stream. Changing the spread-spectrum amplitude does not cause a loss of lock. # Manual Programming of the Spread-Spectrum Divider By default, autodetection of the PCLKIN operation range guarantees a spread-spectrum modulation frequency within 20kHz to 40kHz. Additionally, manual configuration of the sawtooth divider (SDIV: 0x03,D[5:0]) allows the user to set a modulation frequency (typically 20kHz) according to the PCLKIN frequency. #### **Equation:** Relation of modulation rate to the PCLKIN frequency: $f_M = f_{PCLKIN}/(MOD \times SDIV)$ where: f<sub>M</sub> = Modulation frequency f<sub>PCLKIN</sub> = PCLKIN frequency MOD = Modulation coefficient given in Table 11 SDIV = 6-bit SDIV setting, manually programmed by the $\mu C$ **Table 9. Output Spread** | SS | SPREAD (%) | |-----|---------------------------------------| | 000 | Power-up default (no spread spectrum) | | 001 | ±0.5% spread spectrum | | 010 | ±1.5% spread spectrum | | 011 | ±2% spread spectrum | | 100 | No spread spectrum | | 101 | ±1% spread spectrum | | 110 | ±3% spread spectrum | | 111 | ±4% spread spectrum | ## **Table 10. Spread Limitations** | BWS = 0 MODE, PCLKIN<br>FREQUENCY (MHz) | BWS = 1 MODE, PCLKIN<br>FREQUENCY (MHz) | SERIAL LINK BIT RATE<br>(MBPS) | AVAILABLE SPREAD RATES | | |-----------------------------------------|-----------------------------------------|--------------------------------|------------------------|--| | < 33.3 (DBL = 0) | < 25 (DBL = 0) | < 1000 | All rates available | | | < 66.6 (DBL = 1) | < 50 (DBL = 1) | < 1000 | All rates available | | | 33.3 to 58 (DBL = 0) | 25 to 43.5 (DBL = 0) | ≥ 1000 | 1.50/ 10/ 0.50/ | | | 66.6 to 116 (DBL = 1) | 50 to 87 (DBL = 1) | 2 1000 | 1.5%, 1%, 0.5% | | Table 11. Modulation Coefficients and Maximum SDIV Settings | BWS | SPREAD-<br>SPECTRUM<br>SETTING (%) | MODULATION<br>COEFFICIENT<br>(DEC) | SDIV UPPER<br>LIMIT (DEC) | |-----|------------------------------------|------------------------------------|---------------------------| | | 1 | 104 | 40 | | | 0.5 | 104 | 63 | | 1 | 3 | 152 | 27 | | ' | 1.5 | 152 | 54 | | | 4 | 204 | 15 | | | 2 | 204 | 30 | | | 1 | 80 | 52 | | | 0.5 | 80 | 63 | | | 3 | 112 | 37 | | 0 | 1.5 | 112 | 63 | | | 4 | 152 | 21 | | | 2 | 152 | 42 | To program the SDIV setting, first look up the modulation coefficient according to the desired bus-width and spread-spectrum settings. Solve the above equation for SDIV using the desired pixel clock and modulation frequencies. If the calculated SDIV value is larger than the maximum allowed SDIV value in Table 11, set SDIV to the maximum value. ## **Board Layout** #### **Power-Supply Circuits and Bypassing** The serializer uses an AVDD and DVDD of 1.7V to 1.9V. All inputs and outputs, except for the serial output, derive power from an IOVDD of 1.7V to 3.6V that scales with IOVDD. Proper voltage-supply bypassing is essential for high-frequency circuit stability. #### **High-Frequency Signals** Separate the LVCMOS logic signals and CML/coax high-speed signals to prevent crosstalk. Use a four-layer PCB with separate layers for power, ground, CML/coax, and LVCMOS logic signals. Layout STP-PCB traces close to each other for a $100\Omega$ differential characteristic impedance. The trace dimensions depend on the type of trace used (microstrip or stripline). **Note:** Two $50\Omega$ PCB traces do not have $100\Omega$ differential impedance when brought close together; the impedance goes down when the traces are brought closer. Use a $50\Omega$ trace for the single-ended output when driving coax. Route the PCB traces for differential CML in parallel to maintain the differential characteristic impedance. Avoid via arrays. Keep PCB traces that make up a differential pair equal in length to avoid skew within the differential pair. Figure 28. Human Body Model ESD Test Circuit Figure 29. IEC 61000-4-2 Contact Discharge ESD Test Circuit Figure 30. ISO 10605 Contact Discharge ESD Test Circuit #### **ESD Protection** ESD tolerance is rated for Human Body Model, IEC 61000-4-2, and ISO 10605. The ISO 10605 and IEC 61000-4-2 standards specify ESD tolerance for electronic systems. The serial outputs are rated for ISO 10605 ESD protection and IEC 61000-4-2 ESD protection. All pins are tested for the Human Body Model. The Human Body Model discharge components are CS = 100pF and RD = $1.5k\Omega$ (Figure 28). The IEC 61000-4-2 discharge components are CS = 150pF and RD ## **Compatibility with Other GMSL Devices** The device is designed to pair with the MAX96711–MAX96711 family of devices, but interoperates with any GMSL device. See Table 12 for operating limitations. # **Device Configuration and Component Selection Internal Input Pulldowns** The control and configuration inputs (except three-level inputs) include a pulldown resistor to GND; external pulldown resistors are not needed. ## **Three-Level Configuration Inputs** CONF1 and CONF0 are three-level inputs that control the serial interface configuration and power-up defaults (Table 13). Connect CONF1 or CONF0 to IOVDD to set a high level, to GND to set a low level, or open to set a mid level. For digital control, use three-state logic to drive the three-level logic inputs. CONF pin values are latched at power-up or resuming from power-down mode. #### **Multifunction GPO/HIM** Functions as the GPO output, and as a configuration pin. On power-up, or when reverting from a power-down state, the pins act as the HIM input. After latching the input state, the pin becomes the GPO output. Connect a configuration input through a $30k\Omega$ resistor to IOVDD to set a high level. Leave the configuration input open to set a low level. **Table 12. Feature Compatibility** | SERIALIZER FEATURE | GMSL DESERIALIZER | |--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HSYNC/VSYNC Encoding | If feature not supported in the deserializer, turn off in the serializer. | | I <sup>2</sup> C to I <sup>2</sup> C | If feature not supported in the deserializer, use UART to I <sup>2</sup> C or UART to UART. | | Packet Control Channel | If feature not supported in the deserializer, use legacy control channel. | | CRC Error Detection | If feature not supported in the deserializer, turn off in the serializer. | | Double Input | If feature not supported in the deserializer, data is output as a single word at half the input frequency. Use crossbar switch to correct input mapping. | | Coax | If feature not supported in the deserializer, connect unused serial input through 200nF and 50Ω in series to AVDD, and set the reverse control-channel amplitude to 100mV. | | I <sup>2</sup> S Encoding | If supported in the deserializer, disable I <sup>2</sup> S in the deserializer. | | High-Bandwidth Mode | If feature not supported in the deserializer, turn off in the serializer. | | High-Immunity Mode | If feature not supported in the deserializer, turn off in the serializer. | | Low-Speed Mode | If supported in the deserializer, set DRS to 0 in the deserializer. | **Table 13. Three-Level Configuration Input Map** | | | | • | | |-------|-------|---------------------------------|---------------------------|------------------------------------------| | CONF1 | CONF0 | CXTP<br>(OUT+/OUT- OUTPUT TYPE) | ES<br>(PCLKIN LATCH EDGE) | I2CSEL<br>(CONTROL-CHANNEL TYPE) | | Low | Low | 1 (coax) | 1 (falling) | 1 (I <sup>2</sup> C o I <sup>2</sup> C) | | Low | Mid | 1 (coax) | 1 (falling) | 0 (UART to I <sup>2</sup> C/UART) | | Low | High | 1 (coax) | 0 (rising) | 1 (I <sup>2</sup> C to I <sup>2</sup> C) | | Mid | Low | 1 (coax) | 0 (rising) | 0 (UART to I <sup>2</sup> C/UART) | | Mid | Mid | 0 (STP) | 1 (falling) | 1 (I <sup>2</sup> C to I <sup>2</sup> C) | | Mid | High | 0 (STP) | 1 (falling) | 0 (UART to I <sup>2</sup> C/UART) | | High | Low | 0 (STP) | 0 (rising) | 1 (I <sup>2</sup> C to I <sup>2</sup> C) | | High | Mid | 0 (STP) | 0 (rising) | 0 (UART to I <sup>2</sup> C/UART) | | High | High | Do not use | Do not use | Do not use | **VENDOR** CONNECTOR **CABLE TYPE** 59S2AX-400A5-Y Rosenberger Dacar 302 Coax STP Rosenberger D4S10A-40ML5-Z Dacar 538 Nissei GT11L-2S F-2WME AWG28 STP JAF MX38-FF A-BW-Lxxxxx STP **Table 14. Suggested Connectors and Cables for GMSL** ## I<sup>2</sup>C/UART Pullup Resistors The I2C and UART open-drain lines require a pullup resistor to provide a logic-high level. There are tradeoffs between power dissipation and speed, and a compromise may be required when choosing pullup resistor values. Every device connected to the bus introduces some capacitance even when the device is not in operation. I2C specifies 300ns rise times (30% to 70%) for fast mode, which is defined for data rates up to 400kbps (see the I2C/UART Port Timing section in the AC Electrical Characteristics table for details). To meet the fast-mode rise-time requirement, choose the pullup resistors so that rise time $t_R = 0.85 \times R_{PULLUP} \times C_{BUS} < 300 ns$ . The waveforms are not recognized if the transition time becomes too slow. GMSL supports I2C/UART rates up to 1Mbps (UART-to-I2C mode) and 400kbps (I2C-to-I2C mode). #### **AC-Coupling Capacitors** Voltage droop and the digital-sum variation (DSV) of transmitted symbols cause signal transitions to start from different voltage levels. Because the transition time is fixed, starting the signal transition from different voltage levels causes timing jitter. The time constant for an AC-coupled link needs to be chosen to reduce droop and litter to an acceptable level. The RC network for an AC-coupled link consists of the CML/coax receiver termination resistor (RTR), the CML/coax-driver termination resistor (R<sub>TD</sub>), and the series AC-coupling capacitors (C). The RC time constant for four equal-value series capacitors is (C x (R<sub>TD</sub> + R<sub>TR</sub>))/4. R<sub>TD</sub> and R<sub>TR</sub> are required to match the transmission-line impedance (usually $100\Omega$ differential, $50\Omega$ single-ended). This leaves the capacitor selection to change the system time constant. Use 0.2µF or larger high-frequency, surface-mount ceramic capacitors with sufficient voltage rating to withstand a short to battery, to pass the lower speed reverse control-channel signal. Use capacitors with a case size less than 3.2mm x 1.6mm to have lower-parasitic effects to the high-speed signal. #### **Cables and Connectors** Interconnect for CML typically has a differential impedance of 100 $\Omega$ . Use cables and connectors that have matched differential impedance to minimize impedance discontinuities. Coax cables typically have a characteristic impedance of 50 $\Omega$ ; contact the factory for 75 $\Omega$ operation). Table 14 lists the suggested cables and connectors used in the GMSL link. #### **PRBS** The serializer includes a PRBS pattern generator that works with bit-error verification in the deserializer. To run the PRBS test, set PRBSEN = 1 (0x04, D5) in the deserializer, then in the serializer. To exit the PRBS test, set PRBSEN = 0 (0x04, D5) in the serializer. The deserializer automatically ends PRBS checking and sets the PRBS\_OK bit high. During PRBS mode, the forward control channel is not available except to exit PRBS mode if autoacknowledge is enabled in the deserializer; otherwise, the remote control channel is not available at all. To run the PRBS with a 3Gbps SerDes, or when HIBW = 1, first set the PRBS\_TYPE bit = 0 in the MAX967XX. Then set PRBSEN = 1 (0x04, D5) in the serializer and then in the deserializer. To exit the PRBS test, set PRBSEN = 0 (0x04, D5) in the deserializer, then in the serializer. During PRBS test, ERRB function changes to reflect PRBS errors only. ERRB goes low when any PRBS errors occur. ERRB goes high when the PRBS error counter is reset when PRBS\_ERR is read. Normal ERRB function resumes when exiting the PRBS test. #### **GPI/GPO** GPO on the serializer follows GPI transitions on the deserializer. By default, the GPI-to-GPO delay is 0.35ms (max). Keep the time between GPI transitions to a minimum 0.35ms. GPI\_IN the deserializer stores the GPI input state. GPO is low after power-up. The $\mu C$ can set GPO by writing to the SET\_GPO register bit. Do not send a logic-low value on the deserializer RX/SDA input (UART mode) longer than 100 $\mu s$ in either base or bypass mode to ensure proper GPO/GPI functionality. #### **Fast Detection of Loss-of-Lock** A measure of link quality is the recovery time from loss-of-synchronization. The host can be quickly notified of loss-of-lock by connecting the deserializer's LOCK output to the GPI input (when PKTCC\_EN = 0). If other sources use the GPI input, such as a touch-screen controller, the $\mu C$ can implement a routine to distinguish between interrupts from loss-of-sync and normal interrupts. Reverse control-channel communication does not require an active forward link to operate and accurately tracks the LOCK status of the GMSL link. LOCK asserts for video link only and not for the configuration link. #### **Providing a Frame Sync (Camera Applications)** The GPI and GPO provide a simple solution for camera applications that require a frame-sync signal from the ECU (e.g., surround-view systems). Connect the ECU frame-sync signal to the GPI input and connect the GPO output to the camera frame-sync input. GPI/GPO have a typical delay of 275µs in legacy mode and 21µs in packet mode (with 5-bit CRC). Skew between multiple GPI/ GPO channels is 115µs (max) in legacy mode and 21µs (max) in packet mode. If a lower skew signal is required in legacy mode, connect the camera's frame-sync input to one of the serializer's GPIOs and use an I2C broadcast-write command to change the GPIO output state. This has a maximum skew of 1.5µs, independent from the used I2C bit rate. In packet-based control-channel mode, set GPI COMP EN = 1 in both the serializer and deserializer to turn on GPI/GPO compensation. This reduces the device-to-device skew to 0.35µs. #### **Entering/Exiting Sleep Mode** The procedure for entering and exiting sleep mode depends on the location of the microcontroller, and the type of control-channel interface used. If wake up from a remote (deserializer) side microcontroller is not needed or desired, set the DIS\_RWAKE bit = 1 to shut down remote wake-up for further power savings. #### **Legacy Control Channel:** To enter sleep mode, set SLEEP = 1. The device sleeps after 8ms. To wake up the device, send an arbitrary control-channel command to the serializer (the serializer does not send an acknowledge), wait for 5ms for the chip to power up and then set SLEEP = 0 to make the wake-up permanent. #### **Packet-Based Control Channel:** - When μC is on the deserializer side, set SLEEP = 1 in serializer. Next set REVCCEN = 0 in the deserializer to stop reverse-control transmission to the serializer. The device sleeps after 8ms. - To wake up the serializer, first set REVCCEN = 1, wait 8ms for the device to wake up and then set SLEEP = 0 to exit sleep mode permanently. - When μC is on the serializer side, first set SLEEP = in the deserializer. If the deserializer must remain awake, switch to legacy control-channel mode. Next, set SLEEP = 1 in the serializer. The device sleeps after 8ms. To wake up the device, send an arbitrary controlchannel command to the serializer (the serializer does not send an acknowledge). Wait for 5ms for the chip to power up and then set SLEEP = 0 to make the wakeup permanent. The deserializer wakes up and clears its SLEEP bit when serialization is enabled and it locks to the serializer. # **Typical Application Circuits** # **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |-----------------|-----------------|-------------| | MAX96711GTJ+ | -40°C to +115°C | 32 TQFN-EP* | | MAX96711GTJ+T | -40°C to +115°C | 32 TQFN-EP* | | MAX96711GTJ/V+ | -40°C to +115°C | 32 TQFN-EP* | | MAX96711GTJ/V+T | -40°C to +115°C | 32 TQFN-EP* | /V denotes an automotive qualified product. <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. <sup>\*</sup>EP = Exposed pad T = Tape and reel. ## MAX96711 # 14-Bit GMSL Serializer with High-Immunity/ Bandwidth Mode and Coax/STP Cable Drive # **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|---------------------------------------------------------------------|------------------| | 0 | 2/16 | Initial release | _ | | 1 | 3/16 | Removed future product designations from Ordering Information table | 83 | For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance. Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331