# HIGH SPEED 4K X 8 DUAL-PORT STATIC RAM WITH SEMAPHORE ## IDT71342SA/LA ## **Features** - High-speed access - Commercial: 20/25/35/45/55/70ns (max.) - Industrial: 25ns (max.) - Low-power operation - IDT71342SA Active: 700mW (typ.) Standby: 5mW (typ.) - IDT71342LA Active: 700mW (typ.) Standby: 1mW (typ.) - Fully asynchronous operation from either port - Full on-chip hardware support of semaphore signalling between ports - Battery backup operation—2V data retention (LA only) - TTL-compatible; single 5V (±10%) power supply - Available in plastic packages - Industrial temperature range (-40°C to +85°C) is available for selected speeds ## **Functional Block Diagram** **SEPTEMBER 2012** ©2012 Integrated Device Technology, Inc. ## **Description** The IDT71342 is a high-speed $4K \times 8$ Dual-Port Static RAM with full on-chip hardware support of semaphore signalling between the two ports. The IDT71342 provides two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. To assist in arbitrating between ports, a fully independent semaphore logic block is provided. This block contains unassigned flags which can be accessed by either side; however, only one side can control the flag at any time. An automatic power down feature, controlled by $\overline{\text{CE}}$ and $\overline{\text{SEM}}$ , permits the on-chip circuitry of each port to enter a very low standby power mode (both $\overline{\text{CE}}$ and $\overline{\text{SEM}}$ HIGH). Fabricated using CMOS high-performance technology, this device typically operates on only 700mW of power. Low-power (LA) versions offer battery backup data retention capability, with each port typically consuming 200µW from a 2V battery. The device is packaged in either a 64-pin TQFP or a 52-pin PLCC. ## Pin Configurations(1,2,3) - 1. All Vcc pins must be connected to power supply. - 2. All GND pins must be connected to ground supply. - J52 package body is approximately .79 in x .79 in x .17 in. PN64 package body is approximately 14mm x 14mm x 1.4mm. - 4. This package code is used to reference the package diagram. - 5. This text does not indicate orientation of the actual part-marking. # **Absolute Maximum Ratings**(1) | Symbol | Rating | Commercial & Industrial | Unit | |----------------------|--------------------------------------|-------------------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | ٧ | | TBIAS | Temperature<br>Under Bias | -55 to +125 | °C | | Тѕтс | Storage<br>Temperature | -65 to +150 | °C | | Рт | Power<br>Dissipation | 1.5 | W | | ЮИТ | DC Output<br>Current | 50 | mA | #### NOTES - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10 ns maximum, and is limited to ≤ 20mA for the period of VTERM ≥ Vcc +10%. # Capacitance<sup>(1)</sup> (TA = +25°C, f = 1.0MHz) | Symbol | Parameter | Conditions <sup>(2)</sup> | Max. | Unit | |--------|--------------------|---------------------------|------|------| | CIN | Input Capacitance | VIN = 3dV | 9 | pF | | Соит | Output Capacitance | Vout = 3dV | 10 | pF | ### NOTES: - This parameter is determined by device characterization but is not production tested. - 3dv references the interpolated capacitance when the input and output signals switch from 0V to 3V and from 3V to 0V. # Maximum Operating Temperature and Supply Voltage<sup>(1,2)</sup> | | | P - J - | <del>-</del> | |------------|------------------------|---------|-------------------| | Grade | Ambient<br>Temperature | GND | Vcc | | Commercial | 0°C to +70°C | 0V | 5.0V <u>+</u> 10% | | Industrial | -40°C to +85°C | 0V | 5.0V <u>+</u> 10% | #### NOTES: 2721 tbl 01 2721 tbl 02 2721 th 103 1. This is the parameter TA. This is the "instant on" case temperature. # Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | | | | | | |--------|--------------------|---------------------|------|--------|------|--|--|--|--|--| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | V | | | | | | | GND | Ground | 0 | 0 | 0 | V | | | | | | | VIH | Input High Voltage | 2.2 | _ | 6.0(2) | V | | | | | | | VIL | Input Low Voltage | -0.5 <sup>(1)</sup> | _ | 0.8 | V | | | | | | 2721 tbl 04 NOTES: - 1. V<sub>IL</sub> (min.) $\geq$ -1.5V for pulse width less than 10ns. - 2. VTERM must not exceed Vcc + 10%. DC Electrical Characteristics Over the Operating Temperature and Supply Voltage (Vcc = 5V ± 10%) | | | | 71342SA | | 7134 | | | |--------|--------------------------------------|--------------------------------------------|---------|------|------|------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Min. | Max. | Unit | | Li | Input Leakage Current <sup>(1)</sup> | Vcc = 5.5V, Vin = 0V to Vcc | _ | 10 | | 5 | μΑ | | ILO | Output Leakage Current | $\overline{CE} = V_{H}$ , Vout = 0V to Vcc | _ | 10 | _ | 5 | μΑ | | Vol | Output Low Voltage | loL = 6mA | _ | 0.4 | _ | 0.4 | V | | | | loL = 8mA | _ | 0.5 | _ | 0.5 | V | | Voh | Output High Voltage | IOH = -4mA | 2.4 | _ | 2.4 | _ | V | #### NOTE 1. At Vcc ≤ 2.0V input leakages are undefined. 2721 tb105 # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1)</sup> (Vcc = 5.0V ± 10%) | | | | | | 7134:<br>Com'l | | 7134:<br>Com'l | | 7134:<br>Com'l | | | |--------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------------------|------------|---------------------|------------|---------------------|------------|------| | Symbol | Parameter | Test Condition | Versi | on | Typ. <sup>(2)</sup> | Max. | Typ. <sup>(2)</sup> | Max. | Typ. <sup>(2)</sup> | Max. | Unit | | lcc | Dynamic Operating Current (Both Ports Active) | CE = V <sub>II</sub> ,<br>Outputs Disabled | COM'L | SA<br>LA | 170<br>170 | 280<br>240 | 160<br>160 | 280<br>240 | 150<br>150 | 260<br>200 | mA | | | $\overline{\text{SEM}} = \text{Don't Care}$ $f = f_{\text{MAX}}^{(3)}$ | IND | SA<br>LA | | | 160<br>160 | 310<br>260 | 150<br>150 | 300<br>250 | | | | ISB1 | Standby Current<br>(Both Ports - TTL | $\overline{\text{CEL}}$ and $\overline{\text{CER}}$ = VIH<br>$\overline{\text{SEML}}$ = $\overline{\text{SEMR}}$ $\geq$ VIH<br>$f = f_{MAX}^{(3)}$ | COM'L | SA<br>LA | 25<br>25 | 80<br>80 | 25<br>25 | 80<br>50 | 25<br>25 | 75<br>45 | mA | | Level Inputs) | 1 = 1MAX <sup>(v)</sup> | IND | SA<br>LA | | | 25<br>25 | 100<br>80 | 25<br>25 | 75<br>55 | | | | ISB2 | Standby Current<br>(One Port - TTL | $\overline{CE}^*A^* = V_{IL}$ and $\overline{CE}^*B^* = V_{IH}$<br>Active Port Outputs Disabled, | COM'L | SA<br>LA | 105<br>105 | 180<br>150 | 95<br>95 | 180<br>150 | 85<br>85 | 170<br>140 | mA | | | Level Inputs) | f=fMAX <sup>(3)</sup> | IND | SA<br>LA | | | 95<br>95 | 210<br>170 | 85<br>85 | 200<br>160 | | | ISB3 | Full Standby Current (Both Ports - | Both Ports CEL and CER > Vcc - 0.2V, | COM'L | SA<br>LA | 1.0<br>0.2 | 15<br>4.5 | 1.0<br>0.2 | 15<br>4.0 | 1.0<br>0.2 | 15<br>4.0 | mA | | CMOS Level Inputs) | $\frac{V_{IN} \geq V_{CC} - 0.2V}{SEML} = \frac{0.2V}{SEMR} = \frac{0.2V}{V_{CC}}$ $V_{CC} = \frac{0.2V}{V_{CC}}$ | IND | SA<br>LA | | | 1.0<br>0.2 | 30<br>10 | 1.0<br>0.2 | 30<br>10 | | | | ISB4 | Full Standby Current<br>(One Port -<br>CMOS Level Inputs) | One Port CE"A" or<br>CE"B" > Vcc - 0.2V | COM'L | SA<br>LA | 105<br>105 | 170<br>130 | 95<br>95 | 170<br>120 | 85<br>85 | 150<br>110 | mA | | | Owos Level Inpuis) | | IND | SA<br>LA | - | _ | 95<br>95 | 210<br>190 | 85<br>85 | 190<br>130 | | 2721 tbl 06a | | | | Mandan | | 7134:<br>Com'l | | 71342<br>Com'l | | 7134:<br>Com'l | | | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------|---------------------|------------|---------------------|------------|---------------------|------------|------| | Symbol | Parameter | Test Condition | Versi | on | Typ. <sup>(2)</sup> | Max. | Typ. <sup>(2)</sup> | Max. | Typ. <sup>(2)</sup> | Max. | Unit | | lcc | Dynamic Operating Current (Both Ports Active) | CE = VL,<br>Outputs Disabled | COM'L | SA<br>LA | 140<br>140 | 240<br>200 | 140<br>140 | 240<br>200 | 140<br>140 | 240<br>200 | mA | | | $f = f_{MAX}(3)$ | SEM = Don't Care<br>f = f <sub>MAX</sub> (3) | IND | SA<br>LA | | 1 1 | 140<br>140 | 270<br>220 | | | | | ISB1 | Standby Current<br>(Both Ports - TTL | CEL and CER = VIH<br>SEML = SEMR ≥ VIH | COM'L | SA<br>LA | 25<br>25 | 70<br>40 | 25<br>25 | 70<br>40 | 25<br>25 | 70<br>40 | mA | | | Level Inputs) f = fmax <sup>(3)</sup> | T = TMAX <sup>(4)</sup> | IND | SA<br>LA | | 11 | 25<br>25 | 70<br>50 | | | | | ISB2 | Standby Current<br>(One Port - TTL | CE"A" = VIL and CE"B" = VIH Active Port Outputs Disabled, f=fMaX <sup>(3)</sup> | COM'L | SA<br>LA | 75<br>75 | 160<br>130 | 75<br>75 | 160<br>130 | 75<br>75 | 160<br>130 | mA | | | Level Inputs) | T=IMAX <sup>(*)</sup> | IND | SA<br>LA | | | 75<br>75 | 180<br>150 | | | | | ISB3 | Full Standby Current (Both Ports - | Both Ports CEL and CER > Vcc - 0.2V, | COM'L | SA<br>LA | 1.0<br>0.2 | 15<br>4.0 | 1.0<br>0.2 | 15<br>4.0 | 1.0<br>0.2 | 15<br>4.0 | mA | | | CMOS Level Inputs) $\frac{V \text{IN} \geq V \text{CC} - 0.2 \text{V or VIN} \leq 0.2 \text{V}}{\text{SEML}} = \frac{\text{SEMR}}{\text{SEMR}} \geq V \text{CC} - 0.2 \text{V}$ $f = 0^{(3)}$ | SEML = SEMR > Vcc - 0.2V | IND | SA<br>LA | | 11 | 1.0<br>2.0 | 30<br>10 | | | | | ISB4 | Full Standby Current<br>(One Port - | One Port CE*A* or CE*B* > Vcc - 0.2V | COM'L | SA<br>LA | 75<br>75 | 150<br>100 | 75<br>75 | 150<br>100 | 75<br>75 | 150<br>100 | mA | | | CMOS Level Inputs) | $\begin{array}{l} \underline{V\mathbb{N}} \geq V\mathbb{CC} - 0.2V \text{ or } V\mathbb{N} \leq 0.2V \\ \overline{SEML} = \overline{SEMR} \geq V\mathbb{CC} - 0.2V \\ Active Port Outputs Disabled, \\ f = f_{MAX}(^3) \end{array}$ | IND | SA<br>LA | _ | _ | 75<br>75 | 170<br>120 | _ | _ | | ### NOTES: - 1. 'X' in part number indicates power rating (SA or LA). - 2. Vcc = 5V, TA = +25°C for typical, and parameters are not production tested. - 3. fMAX = 1/tRC = All inputs cycling at f = 1/tRC (except Output Enable). f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby ISB3. 2721 tbl 06b ## **Data Retention Characteristics** ## (LA Version Only) VLC = 0.2V, VHC = VCC - 0.2V | Symbol | Parameter | Test Cond | Min. | Typ. <sup>(1)</sup> | Max. | Unit | | |-------------------|--------------------------------------|---------------------------------|---------------|---------------------|------|------|----| | VDR | Vcc for Data Retention | _ | | 2.0 | | _ | V | | ICCDR | Data Retention Current | Vcc = 2V, $\overline{CE}$ ≥ VHC | COM'L. & IND. | - | 100 | 1500 | μΑ | | tcor(3) | Chip Deselect to Data Retention Time | SEM > VHC | | 0 | _ | - | ns | | tR <sup>(3)</sup> | Operation Recovery Time | VIN ≥ VHC or ≤ VLC | | tRC <sup>(2)</sup> | _ | _ | ns | #### NOTES: 2721 tbl 07 - 1. Vcc = 2V, TA = +25°C, and are not production tested. - 2. trc = Read Cycle Time. - 3. This parameter is guaranteed by device characterization, but is not production tested. ## **Data Rention Waveform** ## **AC Test Conditions** | Input Pulse Levels | GND to 3.0V | |-------------------------------|-----------------| | Input Rise/Fall Times | 5ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | Figures 1 and 2 | 2721 tbl 08 Figure 1. AC Output Test Load Figure 2. Output Test Load (for tLz, tHz, twz, tow) \*Including scope and jig # AC Electrical Characteristics Over the Operating Temperature and Supply Voltage<sup>(5)</sup> | _ | ig romporatar outpery | | 2X20<br>I Only | 71342X25<br>Com'l & Ind | | 71342X35<br>Com'l Only | | | |------------|------------------------------------------------|------|----------------|-------------------------|------|------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | | | | | | | | | trc | Read Cycle Time | 20 | _ | 25 | _ | 35 | _ | ns | | taa | Address Access Time | | 20 | _ | 25 | | 35 | ns | | tace | Chip Enable Access Time <sup>(3)</sup> | 1 | 20 | _ | 25 | 1 | 35 | ns | | taoe | Output Enable Access Time | | 15 | _ | 15 | | 20 | ns | | tон | Output Hold from Address Change | 0 | | 0 | | 0 | | ns | | t.z | Output Low-Z Time <sup>(1,2)</sup> | 0 | _ | 0 | | 0 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 15 | _ | 15 | _ | 20 | ns | | ten | Chip Enable to Power Up Time <sup>(2)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | tPD | Chip Disable to Power Down Time <sup>(2)</sup> | _ | 50 | _ | 50 | _ | 50 | ns | | tsop | SEM Flag Update Pulse (OE or SEM) | 10 | _ | 10 | _ | 15 | _ | ns | | twdd | Write Pulse to Data Delay <sup>(4)</sup> | _ | 40 | _ | 50 | _ | 60 | ns | | todd | Write Data Valid to Read Data Delay (4) | _ | 30 | _ | 30 | _ | 35 | ns | | tsaa | Semaphore Address Access Time | _ | _ | _ | 25 | _ | 35 | ns | 2721 tbl 09a | | | | 2X45<br>I Only | | 71342X55<br>Com'l Only | | 71342X70<br>Com'l Only | | |------------|----------------------------------------------------|------|----------------|------|------------------------|------|------------------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | | | | | | | | | trc | Read Cycle Time | 45 | — | 55 | _ | 70 | _ | ns | | taa | Address Access Time | _ | 45 | _ | 55 | _ | 70 | ns | | tace | Chip Enable Access Time <sup>(3)</sup> | _ | 45 | | 55 | _ | 70 | ns | | taoe | Output Enable Access Time | — | 25 | _ | 30 | _ | 40 | ns | | tон | Output Hold from Address Change | 0 | _ | 0 | | 0 | _ | ns | | t.z | Output Low-Z Time <sup>(1,2)</sup> | 5 | — | 5 | _ | 5 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | — | 20 | _ | 25 | _ | 30 | ns | | t⊵u | Chip Enable to Power Up Time <sup>(2)</sup> | 0 | _ | 0 | | 0 | _ | ns | | tPD | Chip Disable to Power Down Time <sup>(2)</sup> | _ | 50 | _ | 50 | _ | 50 | ns | | tsop | SEM Flag Update Pulse (OE or SEM) | 15 | _ | 20 | | 20 | _ | ns | | twdd | Write Pulse to Data Delay <sup>(4)</sup> | _ | 70 | _ | 80 | _ | 90 | ns | | todd | Write Data Valid to Read Data Delay <sup>(4)</sup> | _ | 45 | _ | 55 | _ | 70 | ns | | tsaa | Semaphore Address Access Time | _ | 45 | _ | 55 | _ | 70 | ns | NOTES 2721 tbl 09b - 1. Transition is measured 0mV from Low or High-impedance voltage with the Ouput Test Load (Figure 2). - 2. This parameter is guaranteed by device characterization, but is <u>not</u> production <u>tested</u>. - 3. To access SRAM, $\overline{CE}$ = ViL, $\overline{SEM}$ = ViH. To access semaphore, $\overline{CE}$ = ViH, and $\overline{SEM}$ = ViL. - 4. 'X' in part number indicates power rating (SA or LA). - 5. Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveform of Write with Port-to-Port Read". # Timing Waveform of Read Cycle No. 1, Either Side<sup>(1,2,4)</sup> # Timing Waveform of Read Cycle No. 2, Either Side<sup>(1,3)</sup> #### NOTES: - 1. Timing depends on which signal is asserted last, $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . - 2. Timing depends on which signal is de-asserted first, $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . - 3. $R/\overline{W} = V_{IH}$ and $\overline{OE} = V_{IL}$ , unless otherwise noted. - 4. Start of valid data depends on which timing becomes effective last; tAOE, tACE, or tAA - 5. To access SRAM, $\overline{CE}$ = VIL and SEM = VII. To access semaphore, $\overline{CE}$ = VII. tax is for SRAM Address Access and tsxx is for Semaphore Address Access. # Timing Waveform of Write with Port-to-Port Read(2,3) - 1. Write cycle parameters should be adhered to, in order to ensure proper writing. - 2. $\overline{CE}L = \overline{CE}R = VIL$ . $\overline{CE}"B" = VIL$ . - 3. Port "A" may be either left or right port. Port "B" is the opposite from port "A". # **AC Electrical Characteristics Over the** Operating Temperature Supply Voltage<sup>(5)</sup> | | | | 2X20<br>I Only | | 2X25<br>& Ind | 71342X35<br>Com'l Only | | | |-------------|----------------------------------------------------|------|----------------|------|---------------|------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CYCLE | | | | | | | | | | twc | Write Cycle Time | 20 | _ | 25 | _ | 35 | _ | ns | | tew | Chip Enable to End-of-Write <sup>(3)</sup> | 15 | _ | 20 | _ | 30 | _ | ns | | taw | Address Valid to End-of-Write | 15 | _ | 20 | _ | 30 | _ | ns | | tas | Address Set-up Time | 0 | _ | 0 | _ | 0 | _ | ns | | twp | Write Pulse Width | 15 | _ | 20 | _ | 25 | _ | ns | | twr | Write Recovery Time | 0 | _ | 0 | _ | 0 | _ | ns | | tow | Data Valid to End-of-Write | 15 | _ | 15 | _ | 20 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 15 | _ | 15 | _ | 20 | ns | | tон | Data Hold Time <sup>(4)</sup> | 0 | _ | 0 | _ | 3 | _ | ns | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | _ | 15 | _ | 15 | _ | 20 | ns | | tow | Output Active from End-of-Write <sup>(1,2,4)</sup> | 3 | _ | 3 | _ | 3 | _ | ns | | tswr | SEM Flag Write to Read Time | 10 | _ | 10 | _ | 10 | _ | ns | | tsps | SEM Flag Contention Window | 10 | _ | 10 | _ | 10 | _ | ns | 2721 tbl 10a | | | | 71342X45<br>Com'l Only | | 71342X55<br>Com'l Only | | 71342X70<br>Com'l Only | | |-------------|----------------------------------------------------|------|------------------------|------|------------------------|------|------------------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CYCLE | | | | | | | | | | twc | Write Cycle Time | 45 | _ | 55 | _ | 70 | _ | ns | | tew | Chip Enable to End-of-Write <sup>(3)</sup> | 40 | _ | 50 | _ | 60 | _ | ns | | taw | Address Valid to End-of-Write | 40 | _ | 50 | _ | 60 | _ | ns | | tas | Address Set-up Time | 0 | _ | 0 | | 0 | _ | ns | | twp | Write Pulse Width | 40 | _ | 50 | _ | 60 | _ | ns | | twr | Write Recovery Time | 0 | _ | 0 | Ī | 0 | _ | ns | | tow | Data Valid to End-of-Write | 20 | _ | 25 | ĺ | 30 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 20 | _ | 25 | _ | 30 | ns | | tон | Data Hold Time <sup>(4)</sup> | 3 | _ | 3 | _ | 3 | _ | ns | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | _ | 20 | _ | 25 | _ | 30 | ns | | tow | Output Active from End-of-Write <sup>(1,2,4)</sup> | 3 | _ | 3 | _ | 3 | _ | ns | | tswr | SEM Flag Write to Read Time | 10 | _ | 10 | _ | 10 | _ | ns | | tsps | SEM Flag Contention Window | 10 | _ | 10 | _ | 10 | _ | ns | ## NOTES: 2721 tbl 10b - Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 2). This parameter is guaranteed by device characterization but is not production tested. - To access SRAM, $\overline{\text{CE}} = \text{V}\text{IL}$ and $\overline{\text{SEM}} = \text{V}\text{IH}$ . To access semaphore, $\overline{\text{CE}} = \text{V}\text{IH}$ and $\overline{\text{SEM}} = \text{V}\text{IL}$ . Either condition must be valid for the entire tew time. - The specification for IDH must be met by the device supplying write data to the SRAM under all operating conditions. Although IDH and tow values will vary over voltage and temperature, the actual toH will always be smaller than the actual tow. - 5. 'X' in part number indicates power rating (SA or LA). ## TIMING WAVEFORM OF WRITE CYCLE NO. 1, R/w CONTROLLED TIMING(1,5,8) ## 2721 drw 10 # Timing Waveform of Write Cycle No. 2, $\overline{\text{CE}}$ Controlled Timing<sup>(1, 5)</sup> - 1. R/W or CE must be HIGH during all address transitions. - 2. A write occurs during the overlap (tew or twp) of either $\overline{CE}$ or $\overline{SEM} = V_{IL}$ and $R/\overline{W} = V_{IL}$ . - 3. twn is measured from the earlier of $\overline{\text{CE}}$ or $R/\overline{W}$ going HIGH to the end-of-write cycle. - 4. During this period, the I/O pins are in the output state, and input signals must not be applied. - 5. If the CE LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the High-impedance state. - 6. Timing depends on which enable signal ( $\overline{\text{CE}}$ or $R/\overline{W}$ ) is asserted last. - 7. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load (Figure 2). - 8. If $\widetilde{OE}$ is LOW during a R/ $\overline{W}$ controlled write cycle, the write pulse width must be the larger of twp or (twz + tow) to allow the I/O drivers to turn off data to be placed on the bus for the required tow. If $\overline{OE}$ is HIGH during an R/ $\overline{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. - 9. To access SRAM, CE = VIL and SEM = VIH. To access semaphore, CE = VIH and SEM = VIL. Either condition must be valid for the entire tew time. # Timing Waveform of Semaphore Read After Write Timing, Either Side<sup>(1)</sup> #### NOTE 1. $\overline{CE} = V_{IH}$ for the duration of the above timing (both write and read cycle). # Timing Waveform of Semaphore Condition(1,3,4) - 1. Dor = Dol = Vil., $\overline{CER} = \overline{CEL} = ViH$ , Semaphore Flag is released from both sides (reads as ones from both sides) at cycle start. - 2. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A". - 3. This parameter is measured from the point where RW "A" or SEM "A" goes HIGH until R/W "B" or SEM "B" goes HIGH. - 4. If tsps is violated, the semaphore will fall positively to one side or the other, but there is no guarantee which side will obtain the flag. ## **FUNCTIONAL DESCRIPTION** The IDT71342 is an extremely fast Dual-Port 4K x 8 CMOS Static RAM with an additional 8 address locations dedicated to binary semaphore flags. These flags allow either processor on the left or right side of the Dual-Port RAM to claim a privilege over the other processor for functions defined by the system designer's software. As an example, the semaphore can be used by one processor to inhibit the other from accessing a portion of the Dual-Port RAM or any other shared resource. The Dual-Port RAM features a fast access time, and both ports are completely independent of each other. This means that the activity on the left port in no way slows the access time of the right port. Both ports are identical in function to standard CMOS Static RAMs and can be read from or written to at the same time, with the only possible conflict arising from the simultaneous writing of, or a simultaneous READ/WRITE of, a non-semaphore location. Semaphores are protected against such ambiguous situations and may be used by the system program to avoid any conflicts in the non-semaphore portion of the Dual-Port SRAM. These devices have an automatic power-down feature controlled by $\overline{\text{CE}}$ , the Dual-Port SRAM enable, and $\overline{\text{SEM}}$ , the semaphore enable. The $\overline{\text{CE}}$ and $\overline{\text{SEM}}$ pins control on-chip power down circuitry that permits the respective port to go into standby mode when not selected. This is the condition which is shown in Truth Table I where $\overline{\text{CE}}$ and $\overline{\text{SEM}}$ are both HIGH. Systems which can best use the IDT71342 contain multiple processors or controllers and are typically very high-speed systems which are software controlled or software intensive. These systems can benefit from a performance increase offered by the IDT71342's hardware semaphores, which provide a lockout mechanism without requiring complex programming. Software handshaking between processors offers the maximum in system flexibility by permitting shared resources to be allocated in varying configurations. The IDT71342 does not use its semaphore flags to control any resources through hardware, thus allowing the system designer total flexibility in system architecture. An advantage of using semaphores rather than the more common methods of hardware arbitration is that wait states are never incurred in either processor. This can prove to be a major advantage in very high-speed systems. ## **How the Semaphore Flags Work** The semaphore logic is a set of eight latches which are independent of the Dual-Port RAM. These latches can be used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphores provide a hardware assist for a use assignment method called "Token Passing Allocation." In this method, the state of a semaphore latch is used as a token indicating that a shared resource is in use. If the left processor wants to use this resource, it requests the token by setting the latch. This processor then verifies its success in setting the latch by reading it. If it was successful, it proceeds to assume control over the shared resource. If it was not successful in setting the latch, it determines that the right side processor had set the latch first, has the token and is using the shared resource. The left processor can then either repeatedly request that semaphore's status or remove its request for that semaphore to perform another task and occasionally attempt again to gain control of the token via the set and test sequence. Once the right side has relinquished the token, the left side should succeed in gaining control. The semaphore flags are active LOW. A token is requested by writing a zero into a semaphore latch and is released when the same side writes a one to that latch. The eight semaphore flags reside within the IDT71342 in a separate memory space from the Dual-Port RAM. This address space is accessed by placing a LOW input on the $\overline{\text{SEM}}$ pin (which acts as a chip select for the semaphore flags) and using the other control pins (Address, $\overline{\text{OE}}$ , and $\overline{\text{R/W}}$ ) as they would be used in accessing a standard Static RAM. Each of the flags has a unique address which can be accessed by either side through the address pins A0–A2. When accessing the semaphores, none of the other address pins has any effect. When writing to a semaphore, only data pin Do is used. If a LOW level is written into an unused semaphore location, that flag will be set to a zero on that side and a one on the other (see Truth Table II). That semaphore can now only be modified by the side showing the zero. When a one is written into the same location from the same side, the flag will be set to a one for both sides (unless a semaphore request from the other side is pending) and then can be written to by both sides. The fact that the side which is able to write a zero into a semaphore subsequently locks out writes from the other side is what makes semaphore flags useful in interprocessor communications. (A thorough discussion on the use of this feature follows shortly.) A zero written into the same location from the other side will be stored in the semaphore request latch for that side until the semaphore is freed by the first side. When a semaphore flag is read, its value is spread into all data bits so that a flag that is a one reads as a one in all data bits and a flag containing a zero reads as all zeros. The read value is latched into one side's output register when that side's semaphore select $(\overline{SEM})$ and output enable $(\overline{OE})$ signals go active. This serves to disallow the semaphore from changing state in the middle of a read cycle due to a write cycle from the other side. Because of this latch, a repeated read of a semaphore in a test loop must cause either signal $(\overline{SEM} \text{ or } \overline{OE})$ to go inactive or the output will never change. A sequence of WRITE/READ must be used by the semaphore in order to guarantee that no system level contention will occur. A processor requests access to shared resources by attempting to write a zero into a semaphore location. If the semaphore is already in use, the semaphore request latch will contain a zero, yet the semaphore flag will appear as a one, a fact which the processor will verify by the subsequent read (see Truth Table II). As an example, assume a processor writes a zero in the left port at a free semaphore location. On a subsequent read, the processor will verify that it has written successfully to that location and will assume control over the resource in question. Meanwhile, if a processor on the right side attempts to write a zero to the same semaphore flag it will fail, as will be verified by the fact that a one will be read from that semaphore on the right side during a subsequent read. Had a sequence of READ/WRITE been used instead, system contention problems could have occurred during the gap between the read and write cycles. It is important to note that a failed semaphore request must be followed by either repeated reads or by writing a one into the same location. The reason for this is easily understood by looking at the simple logic diagram of the semaphore flag in Figure 3. Two semaphore #### High-Speed 4K x 8 Dual-Port Static RAM with Semaphore request latches feed into a semaphore flag. Whichever latch is first to present a zero to the semaphore flag will force its side of the semaphore flag LOW and the other side HIGH. This condition will continue until a one is written to the same semaphore request latch. Should the other side's semaphore request latch have been written to a zero in the meantime, the semaphore flag will now stay LOW until its semaphore request latch is written to a one. From this it is easy to understand that, if a semaphore is requested and the processor which requested it no longer needs the resource, the entire system can hang up until a one is written into that semaphore request latch. The critical case of semaphore timing is when both sides request a single token by attempting to write a zero into it at the same time. The semaphore logic is specially designed to resolve this problem. If simultaneous requests are made, the logic guarantees that only one side receives the token. If one side is earlier than the other in making the request, the first side to make the request will receive the token. If both requests arrive at the same time, the assignment will be arbitrarily made to one port or the other. One caution that should be noted when using semaphores is that semaphores alone do not guarantee that access to a resource is secure. As with any powerful programming technique, if semaphores are misused or misinterpreted, a software error can easily happen. Code integrity is of the utmost importance when semaphores are used instead of slower, more restrictive hardware intensive schemes. Initialization of the semaphores is not automatic and must be handled via the initialization program at power up. Since any semaphore request flag which contains a zero must be reset to a one, all # Truth Table I — Non-Contention Read/Write Control<sup>(2)</sup> | Left or Right Port <sup>(1)</sup> | | | t Port <sup>(1)</sup> | | | |-----------------------------------|----|-----|-----------------------|---------|----------------------------------------------| | R/W | CE | SEM | ŌĒ | D0-7 | Function | | Х | Н | Н | Х | Z | Port Disabled and in Power Down Mode | | Н | Н | L | L | DATAout | Data in Semaphore Flag Output on Port | | Х | Х | Х | Н | Z | Output Disabled | | <b>↑</b> | Н | L | Х | DATAIN | Port Data Bit Do Written Into Semaphore Flag | | Н | L | Н | L | DATAout | Data in Memory Output on Port | | L | L | Н | Χ | DATAIN | Data on Port Written Into Memory | | Х | L | L | Χ | _ | Not Allowed | NOTE: 2721 tbl 11 - 1. AOL A11L ≠ A0R A11R. - 2. "H" = VIH, "L" = VIL, "X" = Don't Care, "Z" = High-Impedance. # Truth Table II — Example Semaphore Procurement Sequence (1,2,3) | Functions | Do - D15 Left | Do - D15 Right | Status | |------------------------------------|---------------|----------------|--------------------------------------------------------| | No Action | 1 | 1 | Semaphore free | | Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token | | Right Port Writes "0" to Semaphore | 0 | 1 | No change. Right side has no write access to semaphore | | Left Port Writes "1" to Semaphore | 1 | 0 | Right port obtains semaphore token | | Left Port Writes "0" to Semaphore | 1 | 0 | No change. Left port has no write access to semaphore | | Right Port Writes "1" to Semaphore | 0 | 1 | Left port obtains semaphore token | | Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | | Right Port Writes "0" to Semaphore | 1 | 0 | Right port has semaphore token | | Right Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | | Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token | | Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | NOTE: 2721 tbl 12 - 1. This table denotes a sequence of events for only one of the eight semaphores on the IDT71342. - 2. There are eight semaphore flags written to via I/Oo and read from all I/O's. These eight semaphores are addressed by Ao-A2. - 3. CE = VIH, SEM = VIL to access the semaphores. Refer to the semaphore Read/Write Control Truth Table. semaphores on both sides should have a one written into them at initialization from both sides to assure that they will be free when needed # Using Semaphores–Some examples Perhaps the simplest application of semaphores is their application as resource markers for the IDT71342's Dual-Port RAM. Say the $4K \times 8$ RAM was to be divided into two $2K \times 8$ blocks which were to be dedicated at any one time to servicing either the left or right port. Semaphore 0 could be used to indicate the side which would control the lower section of memory, and Semaphore 1 could be defined as the indicator for the upper section of the memory. To take a resource, in this example the lower 2K of Dual-Port RAM, the processor on the left port could write and then read a zero into Semaphore 0. If this task were successfully completed (a zero was read back rather than a one), the left processor would assume control of the lower 2K. Meanwhile, the right processor would attempt to perform the same function. Since this processor was attempting to gain control of the resource after the left processor, it would read back a one in response to the zero it had attempted to write into Semaphore 0. At this point, the software could choose to try and gain control of the second 2K section by writing, then reading a zero into Semaphore 1. If it succeeded in gaining control, it would lock out the left side. Once the left side was finished with its task, it would write a one to Semaphore 0 and may then try to gain access to Semaphore 1. If Semaphore 1 was still occupied by the right side, the left side could undo its semaphore request and perform other tasks until it was able to write, then read a zero into Semaphore 1. If the right processor performs a similar task with Semaphore 0, this protocol would allow the two processors to swap 2K blocks of Dual-Port RAM with each other. The blocks do not have to by any particular size and can even be variable, depending upon the complexity of the software using the semaphore flags. All eight semaphores could be used to divide the Dual-Port RAM or other shared resources into eight parts. Semaphores can even be assigned different meanings on different sides rather than being given a common meaning as was shown in the example above. Semaphores are a useful form of arbitration in systems like disk interfaces where the CPU must be locked out of a section of memory during a transfer and the I/O device cannot tolerate any wait states. With the use of semaphores, once the two devices had determined which memory area was "off limits" to the CPU, both the CPU and the I/O devices could access their assigned portions of memory continuously without any wait states. Semaphores are also useful in applications where no memory "WAIT" state is available on one or both sides. Once a semaphore handshake has been performed, both processors can access their assigned RAM segments at full speed. Another application is in the area of complex data structures. In this case, block arbitration is very important. For this application one processor may be responsible for building and updating a data structure. The other processor then reads and interprets that data structure. If the interpreting processor reads an incomplete data structure, a major error condition may exist. Therefore, some sort of arbitration must be used between the two different processors. The building processor arbitrates for the block, locks it and then is able to go in and update the data structure. When the update is completed, the data structure block is released. This allows the interpreting processor to come back and read the complete data structure, thereby guaranteeing a consistent data structure. Figure 3. IDT71342 Semaphore Logic ## **Ordering Information** ## **Datasheet Document History** | 01/12/99: | | Initiated datasheet document history | |-----------|---------------|---------------------------------------------------------------------------------------------------------| | | | Converted to new format | | | | Cosmetic and typographical corrections | | | | Added additional notes to pin configurations | | 06/09/99: | | Changed drawing format | | 10/01/99: | | Added Industrial Temperature Ranges and removed corresponding notes | | 11/10/99: | | Replaced IDT Logo | | 12/22/99: | Page 1 | Made corrections to drawing | | 06/26/00: | Page 3 | Increased storage temperature parameters | | | | Clarified Taparameter | | | Page 4 | DC Electrical parameters-changed wording from "open" to "disabled" | | | | Changed ±500mV to 0mV in notes | | 01/12/00: | Pages 1 & 2 | Moved "Description" to page 2 and adjusted page layouts | | | Page 1 | Added "(LA only)" to paragraph | | | Page 2 | Fixed J52 package description in notes | | | Page 8 | Replaced bottom table with correct 10b table | | 01/29/09: | Page 14 | Removed "IDT" from orderable part number | | 09/26/12: | Page 1 | Industrial speed access update for 35 & 55 | | | Page 2 | Removed "IDT's" from description text | | | Page 3 | Removed footnote notation from PT in Absolute Maximum Ratings table 01 | | | Page 4, 6 & 8 | Replaced "& Ind" with Com'l only for speed grades 35 & 55 in the DC Chars, AC Chars Read & Write tables | | | • | 06a, 06b, 09a, 09b, 10a & 10b | | | Page 12 | Added the word "system" to How the Semaphore Flags Work paragraph | | | Page 12 | Corrected equation for footnote 1 . Changed symbol "=" to - and "1" to not equal (≠) | | | Page 14 | Added T&R and Green indicators to the ordering information as well as updated the "commercial only" | | | | offering for speed grades 35 & 55 | ## **CORPORATE HEADQUARTERS** 6024 Silver Creek Valley Road San Jose, CA 95138 ### for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: 408-284-2794 DualPortHelp@idt.com The IDT logo is a registered trademark of Integrated Device Technology, Inc. Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научно-исследовательскими институтами России. С нами вы становитесь еще успешнее! ### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331