# PIC18F2331/2431/4331/4431 Data Sheet 28/40/44-Pin Enhanced Flash Microcontrollers with nanoWatt Technology, High-Performance PWM and A/D ### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2010, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 978-1-60932-490-2 Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 === # 28/40/44-Pin Enhanced Flash Microcontrollers with nanoWatt Technology, High-Performance PWM and A/D ### 14-Bit Power Control PWM Module: - · Up to 4 Channels with Complementary Outputs - · Edge or Center-Aligned Operation - · Flexible Dead-Band Generator - · Hardware Fault Protection Inputs - · Simultaneous Update of Duty Cycle and Period: - Flexible Special Event Trigger output #### **Motion Feedback Module:** - · Three Independent Input Capture Channels: - Flexible operating modes for period and pulse-width measurement - Special Hall sensor interface module - Special Event Trigger output to other modules - · Quadrature Encoder Interface: - 2-phase inputs and one index input from encoder - High and low position tracking with direction status and change of direction interrupt - Velocity measurement ### High-Speed, 200 ksps 10-Bit A/D Converter: - · Up to 9 Channels - · Simultaneous, Two-Channel Sampling - · Sequential Sampling: 1, 2 or 4 Selected Channels - · Auto-Conversion Capability - · 4-Word FIFO with Selectable Interrupt Frequency - · Selectable External Conversion Triggers - · Programmable Acquisition Time ### **Flexible Oscillator Structure:** - Four Crystal modes up to 40 MHz - · Two External Clock modes up to 40 MHz - · Internal Oscillator Block: - 8 user-selectable frequencies: 31 kHz to 8 MHz - OSCTUNE can compensate for frequency drift - · Secondary Oscillator using Timer1 @ 32 kHz - · Fail-Safe Clock Monitor: - Allows for safe shutdown of device if clock fails ### **Power-Managed Modes:** - · Run: CPU on, Peripherals on - · Idle: CPU off, Peripherals on - · Sleep: CPU off, Peripherals off - Ultra Low. 50 nA Input Leakage - Idle mode Currents Down to 5.8 μA, Typical - Sleep Current Down to 0.1 μA, Typical - Timer1 Oscillator, 1.8 μA, Typical, 32 kHz, 2V - Watchdog Timer (WDT), 2.1 μA, typical - · Oscillator Two-Speed Start-up - Fast wake from Sleep and Idle, 1 µs, typical ### **Peripheral Highlights:** - · High-Current Sink/Source 25 mA/25 mA - Three External Interrupts - · Two Capture/Compare/PWM (CCP) modules - · Enhanced USART module: - Supports RS-485, RS-232 and LIN/J2602 - Auto-wake-up on Start bit - Auto-Baud Detect ### **Special Microcontroller Features:** - 100,000 Erase/Write Cycle Enhanced Flash Program Memory, Typical - 1,000,000 Erase/Write Cycle Data EEPROM Memory, Typical - Flash/Data EEPROM Retention: 100 Years - · Self-Programmable under Software Control - Priority Levels for Interrupts - 8 x 8 Single-Cycle Hardware Multiplier - Extended Watchdog Timer (WDT): - Programmable period from 41 ms to 131s - Single-Supply In-Circuit Serial Programming™ (ICSP™) via Two Pins - · In-Circuit Debug (ICD) via Two Pins: - Drives PWM outputs safely when debugging | | Progi | ram Memory | Data | ata Memory | | | | S | SP | | <u> </u> | | | |------------|------------------|------------------------------|-----------------|-------------------|-----|--------------------|-----|-----|----------------------------|--------|----------------------|-----------------------|--------------------| | Device | Flash<br>(bytes) | #Single-Word<br>Instructions | SRAM<br>(bytes) | EEPROM<br>(bytes) | I/O | 10-Bit<br>A/D (ch) | ССР | SPI | Slave<br>I <sup>2</sup> C™ | EUSART | Quadratur<br>Encoder | 14-Bit<br>PWM<br>(ch) | Timers<br>8/16-Bit | | PIC18F2331 | 8192 | 4096 | 768 | 256 | 24 | 5 | 2 | Υ | Υ | Y | Υ | 6 | 1/3 | | PIC18F2431 | 16384 | 8192 | 768 | 256 | 24 | 5 | 2 | Υ | Υ | Υ | Υ | 6 | 1/3 | | PIC18F4331 | 8192 | 4096 | 768 | 256 | 36 | 9 | 2 | Υ | Υ | Y | Υ | 8 | 1/3 | | PIC18F4431 | 16384 | 8192 | 768 | 256 | 36 | 9 | 2 | Υ | Υ | Υ | Υ | 8 | 1/3 | ### **Pin Diagrams** ### Pin Diagrams (Continued) Note 1: RC3 is the alternate pin for T0CKI/T5CKI; RC4 is the alternate pin for SDI/SDA; RC5 is the alternate pin for SCK/SCL. - 2: RD4 is the alternate pin for $\overline{\text{FLTA}}$ . - 3: RD5 is the alternate pin for PWM4. ### Pin Diagrams (Continued) ### Pin Diagrams (Continued) - Note 1: RC3 is the alternate pin for T0CKI/T5CKI; RC4 is the alternate pin for SDI/SDA; RC5 is the alternate pin for SCK/SCL. - 2: For the QFN package, it is recommended that the bottom pad be connected to Vss. - 3: RD4 is the alternate pin for FLTA. - 4: RD5 is the alternate pin for PWM4. ### **Table of Contents** | 1.0 | Device Overview | | |-------|---------------------------------------------------------------------------|-----| | 2.0 | Guidelines for Getting Started with PIC18F Microcontrollers | 25 | | 3.0 | Oscillator Configurations | 29 | | 4.0 | Power-Managed Modes | 39 | | 5.0 | Reset | 47 | | 6.0 | Memory Organization | 61 | | 7.0 | Data EEPROM Memory | 79 | | 8.0 | Flash Program Memory | 85 | | 9.0 | 8 x 8 Hardware Multiplier | 95 | | 10.0 | Interrupts | 97 | | 11.0 | I/O Ports | 113 | | 12.0 | Timer0 Module | 127 | | 13.0 | Timer1 Module | 131 | | 14.0 | Timer2 Module | 136 | | 15.0 | Timer5 Module | 139 | | 16.0 | Capture/Compare/PWM (CCP) Modules | 145 | | 17.0 | Motion Feedback Module | 151 | | 18.0 | Power Control PWM Module | 173 | | 19.0 | Synchronous Serial Port (SSP) Module | 205 | | 20.0 | Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) | 217 | | 21.0 | 10-Bit High-Speed Analog-to-Digital Converter (A/D) Module | 239 | | 22.0 | Low-Voltage Detect (LVD) | 257 | | 23.0 | Special Features of the CPU | 263 | | 24.0 | Instruction Set Summary | 283 | | 25.0 | Development Support | 325 | | 26.0 | Electrical Characteristics | 329 | | 27.0 | Packaging Information | 363 | | Appe | endix A: Revision History | 375 | | Appe | endix B: Device Differences | 375 | | Appe | endix C: Conversion Considerations | 376 | | Appe | endix D: Migration from Baseline to Enhanced Devices | 376 | | Appe | endix E: Migration From Mid-Range to Enhanced Devices | 377 | | Appe | endix F: Migration From High-End to Enhanced Devices | 377 | | INDE | EX | 379 | | The I | Microchip Web Site | 389 | | | tomer Change Notification Service | | | Custo | tomer Support | 389 | | Read | der Response | 390 | | Prod | fuct Identification System | 301 | ### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - · Microchip's Worldwide Web site; http://www.microchip.com - · Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. ### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. NOTES: ### 1.0 DEVICE OVERVIEW This document contains device-specific information for the following devices: PIC18F2331 PIC18F2431 PIC18F2431 PIC18F4331 PIC18F4331 PIC18F4431 PIC18F4431 This family offers the advantages of all PIC18 microcontrollers — namely, high computational performance at an economical price, with the addition of high-endurance enhanced Flash program memory and a high-speed 10-bit A/D Converter. On top of these features, the PIC18F2331/2431/4331/4431 family introduces design enhancements that make these microcontrollers a logical choice for many high-performance, power control and motor control applications. These special peripherals include: - 14-Bit Resolution Power Control PWM module (PCPWM) with Programmable Dead-Time Insertion - Motion Feedback Module (MFM), including a 3-Channel Input Capture (IC) module and Quadrature Encoder Interface (QEI) - High-Speed 10-Bit A/D Converter (HSADC) The PCPWM can generate up to eight complementary PWM outputs with dead-band time insertion. Overdrive current is detected by off-chip analog comparators or the digital Fault inputs (FLTA, FLTB). The MFM Quadrature Encoder Interface provides precise rotor position feedback and/or velocity measurement. The MFM 3x input capture or external interrupts can be used to detect the rotor state for electrically commutated motor applications using Hall sensor feedback, such as BLDC motor drives. PIC18F2331/2431/4331/4431 devices also feature Flash program memory and an internal RC oscillator with built-in LP modes. #### 1.1 New Core Features ### 1.1.1 nanoWatt Technology All of the devices in the PIC18F2331/2431/4331/4431 family incorporate a range of features that can significantly reduce power consumption during operation. Key items include: - Alternate Run Modes: By clocking the controller from the Timer1 source or the internal oscillator block, power consumption during code execution can be reduced by as much as 90%. - Multiple Idle Modes: The controller can also run with its CPU core disabled, but the peripherals are still active. In these states, power consumption can be reduced even further, to as little as 4% of normal operation requirements. - On-the-Fly Mode Switching: The powermanaged modes are invoked by user code during operation, allowing the user to incorporate power-saving ideas into their application's software design. - Lower Consumption in Key Modules: The power requirements for both Timer1 and the Watchdog Timer have been reduced by up to 80%, with typical values of 1.1 and 2.1 μA, respectively. # 1.1.2 MULTIPLE OSCILLATOR OPTIONS AND FEATURES All of the devices in the PIC18F2331/2431/4331/4431 family offer nine different oscillator options, allowing users a wide range of choices in developing application hardware. These include: - Four Crystal modes, using crystals or ceramic resonators. - Two External Clock modes, offering the option of using two pins (oscillator input and a divide-by-4 clock output) or one pin (oscillator input, with the second pin reassigned as general I/O). - Two External RC Oscillator modes, with the same pin options as the External Clock modes. - An internal oscillator block, which provides an 8 MHz clock and an INTRC source (approximately 31 kHz, stable over temperature and VDD), as well as a range of 6 user-selectable clock frequencies (from 125 kHz to 4 MHz) for a total of 8 clock frequencies. - A Phase Lock Loop (PLL) frequency multiplier, available to both the High-Speed Crystal and Internal Oscillator modes, which allows clock speeds of up to 40 MHz. Used with the internal oscillator, the PLL gives users a complete selection of clock speeds, from 31 kHz to 32 MHz – all without using an external crystal or clock circuit. - Fail-Safe Clock Monitor: This option constantly monitors the main clock source against a reference signal provided by the internal oscillator. If a clock failure occurs, the controller is switched to the internal oscillator block, allowing for continued low-speed operation or a safe application shutdown. - Two-Speed Start-up: This option allows the internal oscillator to serve as the clock source from Power-on Reset, or wake-up from Sleep mode, until the primary clock source is available. ### 1.2 Other Special Features - Memory Endurance: The enhanced Flash cells for both program memory and data EEPROM are rated to last for many thousands of erase/write cycles – up to 100,000 for program memory and 1,000,000 for EEPROM. Data retention without refresh is conservatively estimated to be greater than 100 years. - Self-Programmability: These devices can write to their own program memory spaces under internal software control. By using a bootloader routine located in the protected boot block at the top of program memory, it becomes possible to create an application that can update itself in the field. - Power Control PWM Module: In PWM mode, this module provides 1, 2 or 4 modulated outputs for controlling half-bridge and full-bridge drivers. Other features include auto-shutdown on Fault detection and auto-restart to reactivate outputs once the condition has cleared. - Enhanced Addressable USART: This serial communication module is capable of standard RS-232 operation and provides support for the LIN/J2602 bus protocol. Other enhancements include automatic baud rate detection and a 16-bit Baud Rate Generator for improved resolution. When the microcontroller is using the internal oscillator block, the EUSART provides stable operation for applications that talk to the outside world without using an external crystal (or its accompanying power requirement). - Extended Watchdog Timer (WDT): This enhanced version incorporates a 16-bit prescaler, allowing an extended time-out range that is stable across operating voltage and temperature. See Section 26.0 "Electrical Characteristics" for time-out periods. - High-Speed 10-Bit A/D Converter: This module incorporates programmable acquisition time, allowing for a channel to be selected and a conversion to be initiated without waiting for a sampling period and thus, reducing code overhead. - Motion Feedback Module (MFM): This module features a Quadrature Encoder Interface (QEI) and an Input Capture (IC) module. The QEI accepts two phase inputs (QEA, QEB) and one index input (INDX) from an incremental encoder. The QEI supports high and low precision position tracking, direction status and change of direction interrupt and velocity measurement. The input capture features 3 channels of independent input capture with Timer5 as the time base, a Special Event Trigger to other modules and an adjustable noise filter on each IC input. - Extended Watchdog Timer (WDT): This enhanced version incorporates a 16-bit prescaler, allowing a time-out range from 4 ms to over 2 minutes, that is stable across operating voltage and temperature. # 1.3 Details on Individual Family Members Devices in the PIC18F2331/2431/4331/4431 family are available in 28-pin (PIC18F2331/2431) and 40/44-pin (PIC18F4331/4431) packages. The block diagram for the two groups is shown in Figure 1-1. The devices are differentiated from each other in three ways: - 1. Flash program memory (8 Kbytes for PIC18F2331/4331 devices, 16 Kbytes for PIC18F2431/4431). - 2. A/D channels (5 for PIC18F2331/2431 devices, 9 for PIC18F4331/4431 devices). - I/O ports (3 bidirectional ports on PIC18F2331/ 2431 devices, 5 bidirectional ports on PIC18F4331/4431 devices). All other features for devices in this family are identical. These are summarized in Table 1-1. The pinouts for all devices are listed in Table 1-2 and Table 1-3. Like all Microchip PIC18 devices, members of the PIC18F2331/2431/4331/4431 family are available as both standard and low-voltage devices. Standard devices with Enhanced Flash memory, designated with an "F" in the part number (such as PIC18F2331), accommodate an operating VDD range of 4.2V to 5.5V. Low-voltage parts, designated by "LF" (such as PIC18LF2331), function over an extended VDD range of 2.0V to 5.5V. TABLE 1-1: DEVICE FEATURES | Features | PIC18F2331 | PIC18F2431 | PIC18F4331 | PIC18F4431 | |---------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | Operating Frequency | DC – 40 MHz | DC – 40 MHz | DC – 40 MHz | DC – 40 MHz | | Program Memory (Bytes) | 8192 | 16384 | 8192 | 16384 | | Program Memory (Instructions) | 4096 | 8192 | 4096 | 8192 | | Data Memory (Bytes) | 768 | 768 | 768 | 768 | | Data EEPROM Memory (Bytes) | 256 | 256 | 256 | 256 | | Interrupt Sources | 22 | 22 | 34 | 34 | | I/O Ports | Ports A, B, C | Ports A, B, C | Ports A, B, C, D, E | Ports A, B, C, D, E | | Timers | 4 | 4 | 4 | 4 | | Capture/Compare/PWM modules | 2 | 2 | 2 | 2 | | 14-Bit Power Control PWM | (6 Channels) | (6 Channels) | (8 Channels) | (8 Channels) | | Motion Feedback Module | 1 QEI | 1 QEI | 1 QEI | 1 QEI | | (Input Capture/Quadrature | or | or | or | or | | Encoder Interface) | 3x IC | 3x IC | 3x IC | 3x IC | | Serial Communications | SSP, | SSP, | SSP, | SSP, | | | Enhanced USART | Enhanced USART | Enhanced USART | Enhanced USART | | 10-Bit High-Speed<br>Analog-to-Digital Converter module | 5 Input Channels | 5 Input Channels | 9 Input Channels | 9 Input Channels | | Resets (and Delays) | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | | Programmable Low-Voltage Detect | Yes | Yes | Yes | Yes | | Programmable Brown-out Reset | Yes | Yes | Yes | Yes | | Instruction Set | 75 Instructions | 75 Instructions | 75 Instructions | 75 Instructions | | Packages | 28-pin SPDIP<br>28-pin SOIC<br>28-pin QFN | 28-pin SPDIP<br>28-pin SOIC<br>28-pin QFN | 40-pin PDIP<br>44-pin TQFP<br>44-pin QFN | 40-pin PDIP<br>44-pin TQFP<br>44-pin QFN | DS39616D-page 14 TABLE 1-2: PIC18F2331/2431 PINOUT I/O DESCRIPTIONS | | Pin Number | | Din | Buffer | | | | |----------------------------------------------------------------|----------------|-----|------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin Name | SPDIP,<br>SOIC | QFN | Pin<br>Type | Туре | Description | | | | MCLR/VPP<br>MCLR<br>VPP | 1 | 26 | I<br>P | ST | Master Clear (input) or programming voltage (input). Master Clear (Reset) input. This pin is an active-low Reset to the device. High-voltage ICSP™ programming enable pin. | | | | OSC1/CLKI/RA7<br>OSC1<br>CLKI | 0 | 6 | 1 | ST<br>CMOS | Oscillator crystal or external clock input. Oscillator crystal input or external clock source input. ST buffer when configured in RC mode; CMOS otherwise. External clock source input. Always associated with pin function OSC1. (See related OSC1/CLKI, OSC2/CLKO | | | | RA7 | | | I/O | TTL | pins.) General purpose I/O pin. | | | | OSC2/CLKO/RA6<br>OSC2 | 10 | 7 | 0 | _ | Oscillator crystal or clock output. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. | | | | CLKO | | | 0 | _ | In RC mode, OSC2 pin outputs CLKO, which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate. | | | | RA6 | | | I/O | TTL | General purpose I/O pin. | | | | RA0/AN0<br>RA0<br>AN0 | 2 | 27 | I/O<br>I | TTL<br>Analog | PORTA is a bidirectional I/O port. Digital I/O. Analog Input 0. | | | | RA1/AN1<br>RA1<br>AN1 | 3 | 28 | I/O<br>I | TTL<br>Analog | Digital I/O.<br>Analog Input 1. | | | | RA2/AN2/VREF-/CAP1/INDX<br>RA2<br>AN2<br>VREF-<br>CAP1<br>INDX | 4 | 1 | I/O<br> <br> <br> <br> | TTL<br>Analog<br>Analog<br>ST<br>ST | Digital I/O. Analog Input 2. A/D reference voltage (low) input. Input Capture Pin 1. Quadrature Encoder Interface index input pin. | | | | RA3/AN3/VREF+/CAP2/QEA<br>RA3<br>AN3<br>VREF+<br>CAP2<br>QEA | 5 | 2 | I/O<br> <br> <br> <br> | TTL<br>Analog<br>Analog<br>ST<br>ST | Digital I/O. Analog Input 3. A/D reference voltage (high) input. Input Capture Pin 2. Quadrature Encoder Interface Channel A input pin. | | | | RA4/AN4/CAP3/QEB<br>RA4<br>AN4<br>CAP3<br>QEB | 6 | 3 | I/O<br> <br> <br> | TTL<br>Analog<br>ST<br>ST | Digital I/O.<br>Analog Input 4.<br>Input Capture Pin 3.<br>Quadrature Encoder Interface Channel B input pin. | | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output CMOS = CMOS compatible input or output I = Input P = Power TABLE 1-2: PIC18F2331/2431 PINOUT I/O DESCRIPTIONS (CONTINUED) | | Pin Number | | Pin | Buffer | | | | | |-------------------------------------------------|----------------|-----|----------------------|-------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--| | Pin Name | SPDIP,<br>SOIC | QFN | Туре | Туре | Description | | | | | | | | | | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. | | | | | RB0/PWM0<br>RB0<br>PWM0 | 21 | 18 | I/O<br>O | TTL<br>TTL | Digital I/O.<br>PWM Output 0. | | | | | RB1/PWM1<br>RB1<br>PWM1 | 22 | 19 | I/O<br>O | TTL<br>TTL | Digital I/O.<br>PWM Output 1. | | | | | RB2/PWM2<br>RB2<br>PWM2 | 23 | 20 | I/O<br>O | TTL<br>TTL | Digital I/O. PWM Output 2. | | | | | RB3/PWM3<br>RB3<br>PWM3 | 24 | 21 | I/O<br>O | TTL<br>TTL | Digital I/O. PWM Output 3. | | | | | RB4/KBI0/PWM5<br>RB4<br>KBI0<br>PWM5 | 25 | 22 | I/O<br>I<br>O | TTL<br>TTL<br>TTL | Digital I/O. Interrupt-on-change pin. PWM Output 5. | | | | | RB5/KBI1/PWM4/PGM<br>RB5<br>KBI1<br>PWM4<br>PGM | 26 | 23 | I/O<br>I<br>O<br>I/O | TTL<br>TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>PWM Output 4.<br>Single-Supply ICSP™ Programming entry pin. | | | | | RB6/KBI2/PGC<br>RB6<br>KBI2<br>PGC | 27 | 24 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O. Interrupt-on-change pin. In-Circuit Debugger and ICSP programming clock pin. | | | | | RB7/KBI3/PGD<br>RB7<br>KBI3<br>PGD | 28 | 25 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP programming data pin. | | | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output CMOS = CMOS compatible input or output I = Input P = Power TABLE 1-2: PIC18F2331/2431 PINOUT I/O DESCRIPTIONS (CONTINUED) | | Pin Number | | Pin | Buffer | | | | | |-------------------------------------------------------|----------------|-------|------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin Name | SPDIP,<br>SOIC | QFN | Туре | Туре | Description | | | | | RC0/T1OSO/T1CKI<br>RC0<br>T1OSO<br>T1CKI | 11 | 8 | I/O<br>O<br>I | ST<br>—<br>ST | PORTC is a bidirectional I/O port. Digital I/O. Timer1 oscillator output. Timer1 external clock input. | | | | | RC1/T1OSI/CCP2/FLTA<br>RC1<br>T1OSI<br>CCP2<br>FLTA | 12 | 9 | I/O<br>I<br>I/O<br>I | ST<br>Analog<br>ST<br>ST | Digital I/O. Timer1 oscillator input. Capture 2 input, Compare 2 output, PWM2 output. Fault interrupt input pin. | | | | | RC2/CCP1<br>RC2<br>CCP1 | 13 | 10 | I/O<br>I/O | ST<br>ST | Digital I/O. Capture 1 input/Compare 1 output/PWM1 output. | | | | | RC3/T0CKI/T5CKI/INT0<br>RC3<br>T0CKI<br>T5CKI<br>INT0 | 14 | 11 | I/O<br> <br> <br> <br> | ST<br>ST<br>ST<br>ST | Digital I/O. Timer0 alternate clock input. Timer5 alternate clock input. External Interrupt 0. | | | | | RC4/INT1/SDI/SDA<br>RC4<br>INT1<br>SDI<br>SDA | 15 | 12 | I/O<br>I<br>I<br>I/O | ST<br>ST<br>ST<br>I <sup>2</sup> C | Digital I/O. External Interrupt 1. SPI data in. I <sup>2</sup> C™ data I/O. | | | | | RC5/INT2/SCK/SCL<br>RC5<br>INT2<br>SCK<br>SCL | 16 | 13 | I/O<br>I<br>I/O<br>I/O | ST<br>ST<br>ST<br>I <sup>2</sup> C | Digital I/O. External Interrupt 2. Synchronous serial clock input/output for SPI mode. Synchronous serial clock input/output for I <sup>2</sup> C mode. | | | | | RC6/TX/CK/SS<br>RC6<br>TX<br>CK<br>SS | 17 | 14 | I/O<br>O<br>I/O<br>I | ST<br>—<br>ST<br>TTL | Digital I/O. EUSART asynchronous transmit. EUSART synchronous clock (see related RX/DT). SPI slave select input. | | | | | RC7/RX/DT/SDO<br>RC7<br>RX<br>DT<br>SDO | 18 | 15 | I/O<br>I<br>I/O<br>O | ST<br>ST<br>ST | Digital I/O. EUSART asynchronous receive. EUSART synchronous data (see related TX/CK). SPI data out. | | | | | Vss | 8, 19 | 5, 16 | Р | _ | Ground reference for logic and I/O pins. | | | | | VDD | 7, 20 | 4, 17 | Р | <u> </u> | Positive supply for logic and I/O pins. | | | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output CMOS = CMOS compatible input or output I = Input P = Power TABLE 1-3: PIC18F4331/4431 PINOUT I/O DESCRIPTIONS | Pin Name | Pin Nama | | Pin Number | | | Decemination | | | | |-----------------------|----------|------|------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Fill Name | PDIP | TQFP | QFN | Туре | Type | Description | | | | | MCLR/VPP/RE3<br>MCLR | 1 | 18 | 18 | ı | ST | Master Clear (input) or programming voltage (input). Master Clear (Reset) input. This pin is an active-low Reset to the device. | | | | | VPP<br>RE3 | | | | P<br>I | ST | Programming voltage input. Digital input. Available only when MCLR is disabled. | | | | | OSC1/CLKI/RA7<br>OSC1 | 13 | 30 | 32 | I | ST | Oscillator crystal or external clock input. Oscillator crystal input or external clock source input. ST buffer when configured in RC mode; CMOS otherwise. | | | | | CLKI | | | | I | CMOS | External clock source input. Always associated with pin function OSC1. (See related OSC1/CLKI, OSC2/CLKO pins.) | | | | | RA7 | | | | I/O | TTL | General purpose I/O pin. | | | | | OSC2/CLKO/RA6<br>OSC2 | 14 | 31 | 33 | 0 | _ | Oscillator crystal or clock output. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. | | | | | CLKO | | | | 0 | _ | In RC mode, OSC2 pin outputs CLKO, which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate. | | | | | RA6 | | | | I/O | TTL | General purpose I/O pin. | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels I = Input P = Power O = Output **Note 1:** RC3 is the alternate pin for T0CKI/T5CKI; RC4 is the alternate pin for SDI/SDA; RC5 is the alternate pin for SCK/SCL; RC7 is the alternate pin for SDO. - 2: RD4 is the alternate pin for $\overline{\text{FLTA}}$ . - 3: RD5 is the alternate pin for PWM4. TABLE 1-3: PIC18F4331/4431 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | | | Pin Buffer | | Description | | | | |--------------------------------------------------------------------|------------|------|-----|-----------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pili Naille | PDIP | TQFP | QFN | Туре | Туре | Description | | | | | | | | | | | PORTA is a bidirectional I/O port. | | | | | RA0/AN0<br>RA0<br>AN0 | 2 | 19 | 19 | I/O<br>I | TTL<br>Analog | Digital I/O.<br>Analog Input 0. | | | | | RA1/AN1<br>RA1<br>AN1 | 3 | 20 | 20 | I/O<br>I | TTL<br>Analog | Digital I/O.<br>Analog Input 1. | | | | | RA2/AN2/VREF-/CAP1/<br>INDX<br>RA2<br>AN2<br>VREF-<br>CAP1<br>INDX | 4 | 21 | 21 | I/O<br> <br> <br> <br> <br> | TTL<br>Analog<br>Analog<br>ST<br>ST | Digital I/O. Analog Input 2. A/D reference voltage (low) input. Input Capture Pin 1. Quadrature Encoder Interface index input pin. | | | | | RA3/AN3/VREF+/<br>CAP2/QEA<br>RA3<br>AN3<br>VREF+<br>CAP2<br>QEA | 5 | 22 | 22 | I/O<br> <br> <br> <br> <br> | TTL<br>Analog<br>Analog<br>ST<br>ST | Digital I/O. Analog Input 3. A/D reference voltage (high) input. Input Capture Pin 2. Quadrature Encoder Interface Channel A input pin. | | | | | RA4/AN4/CAP3/QEB<br>RA4<br>AN4<br>CAP3<br>QEB | 6 | 23 | 23 | I/O<br>I<br>I | TTL<br>Analog<br>ST<br>ST | Digital I/O. Analog Input 4. Input Capture Pin 3. Quadrature Encoder Interface Channel B input pin. | | | | | RA5/AN5/LVDIN<br>RA5<br>AN5<br>LVDIN | 7 | 24 | 24 | I/O<br>I<br>I | TTL<br>Analog<br>Analog | Digital I/O.<br>Analog Input 5.<br>Low-Voltage Detect input. | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output = Input ST = Schmitt Trigger input with CMOS levels = Output P = Power **Note 1:** RC3 is the alternate pin for T0CKI/T5CKI; RC4 is the alternate pin for SDI/SDA; RC5 is the alternate pin for SCK/SCL; RC7 is the alternate pin for SDO. 2: RD4 is the alternate pin for FLTA. 3: RD5 is the alternate pin for PWM4. TABLE 1-3: PIC18F4331/4431 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pi | Pin Number | | | Buffer | Description | | | | |--------------------------------------|------|------------|-----|-----------------|-------------------|---------------------------------------------------------------------------------------------------------------|--|--|--| | Pin Name | PDIP | TQFP | QFN | Туре | Туре | Description | | | | | | | | | | | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. | | | | | RB0/PWM0<br>RB0<br>PWM0 | 33 | 8 | 9 | I/O<br>O | TTL<br>TTL | Digital I/O. PWM Output 0. | | | | | RB1/PWM1<br>RB1<br>PWM1 | 34 | 9 | 10 | I/O<br>O | TTL<br>TTL | Digital I/O. PWM Output 1. | | | | | RB2/PWM2<br>RB2<br>PWM2 | 35 | 10 | 11 | I/O<br>O | TTL<br>TTL | Digital I/O. PWM Output 2. | | | | | RB3/PWM3<br>RB3<br>PWM3 | 36 | 11 | 12 | I/O<br>O | TTL<br>TTL | Digital I/O. PWM Output 3. | | | | | RB4/KBI0/PWM5<br>RB4<br>KBI0<br>PWM5 | 37 | 14 | 14 | I/O<br>I<br>O | TTL<br>TTL<br>TTL | Digital I/O. Interrupt-on-change pin. PWM Output 5. | | | | | RB5/KBI1/PWM4/<br>PGM<br>RB5 | 38 | 15 | 15 | I/O | TTL | Digital I/O. | | | | | KBI1<br>PWM4<br>PGM | | | | | TTL<br>TTL<br>ST | Interrupt-on-change pin. PWM Output 4. Single-Supply ICSP™ Programming entry pin. | | | | | RB6/KBI2/PGC<br>RB6<br>KBI2<br>PGC | 39 | 16 | 16 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O. Interrupt-on-change pin. In-Circuit Debugger and ICSP programming clock pin. | | | | | RB7/KBI3/PGD<br>RB7<br>KBI3<br>PGD | 40 | 17 | 17 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP programming data pin. | | | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output CMOS = CMOS compatible input or output I = Input P = Power Note 1: RC3 is the alternate pin for T0CKI/T5CKI; RC4 is the alternate pin for SDI/SDA; RC5 is the alternate pin for SCK/SCL; RC7 is the alternate pin for SDO. - 2: RD4 is the alternate pin for $\overline{\text{FLTA}}$ . - 3: RD5 is the alternate pin for PWM4. TABLE 1-3: PIC18F4331/4431 PINOUT I/O DESCRIPTIONS (CONTINUED) | Din Name | Pin Number | | | Pin Buffer | | Description | | | |-----------------------------------------------------------------------------------------|------------|----------|----------|------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin Name | PDIP | TQFP | QFN | Туре | Туре | Description | | | | RC0/T1OSO/T1CKI<br>RC0<br>T1OSO<br>T1CKI<br>RC1/T1OSI/CCP2/ | 15 | 32<br>35 | 34<br>35 | I/O<br>O<br>I | ST<br>—<br>ST | PORTC is a bidirectional I/O port. Digital I/O. Timer1 oscillator output. Timer1 external clock input. | | | | FLTA RC1 T1OSI CCP2 FLTA | | | | I/O<br>I<br>I/O<br>I | ST<br>CMOS<br>ST<br>ST | Digital I/O.<br>Timer1 oscillator input.<br>Capture 2 input, Compare 2 output, PWM2 output.<br>Fault interrupt input pin. | | | | RC2/CCP1/FLTB<br>RC2<br>CCP1<br>FLTB | 17 | 36 | 36 | I/O<br>I/O<br>I | ST<br>ST<br>ST | Digital I/O. Capture 1 input/Compare 1 output/PWM1 output. Fault interrupt input pin. | | | | RC3/T0CKI/T5CKI/<br>INT0<br>RC3<br>T0CKI <sup>(1)</sup><br>T5CKI <sup>(1)</sup><br>INT0 | 18 | 37 | 37 | I/O<br> <br> <br> <br> | ST<br>ST<br>ST<br>ST | Digital I/O. Timer0 alternate clock input. Timer5 alternate clock input. External Interrupt 0. | | | | RC4/INT1/SDI/SDA<br>RC4<br>INT1<br>SDI <sup>(1)</sup><br>SDA <sup>(1)</sup> | 23 | 42 | 42 | I/O<br>I<br>I<br>I/O | ST<br>ST<br>ST<br>I <sup>2</sup> C | Digital I/O.<br>External Interrupt 1.<br>SPI data in.<br>I <sup>2</sup> C™ data I/O. | | | | RC5/INT2/SCK/SCL<br>RC5<br>INT2<br>SCK <sup>(1)</sup><br>SCL <sup>(1)</sup> | 24 | 43 | 43 | I/O<br>I<br>I/O<br>I/O | ST<br>ST<br>ST<br>I <sup>2</sup> C | Digital I/O. External Interrupt 2. Synchronous serial clock input/output for SPI mode. Synchronous serial clock input/output for I <sup>2</sup> C mode. | | | | RC6/TX/CK/SS<br>RC6<br>TX<br>CK<br>SS | 25 | 44 | 44 | I/O<br>O<br>I/O<br>I | ST<br>—<br>ST<br>ST | Digital I/O. EUSART asynchronous transmit. EUSART synchronous clock (see related RX/DT). SPI slave select input. | | | | RC7/RX/DT/SDO<br>RC7<br>RX<br>DT<br>SDO <sup>(1)</sup> | 26 | 1 | 1 | I/O<br>I<br>I/O<br>O | ST<br>ST<br>ST | Digital I/O. EUSART asynchronous receive. EUSART synchronous data (see related TX/CK). SPI data out. | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels I = Input O = Output P = Power **Note 1:** RC3 is the alternate pin for T0CKI/T5CKI; RC4 is the alternate pin for SDI/SDA; RC5 is the alternate pin for SCK/SCL; RC7 is the alternate pin for SDO. 2: RD4 is the alternate pin for $\overline{\text{FLTA}}$ . 3: RD5 is the alternate pin for PWM4. **TABLE 1-3:** PIC18F4331/4431 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | | | Pin | Buffer | Decembries | | | | | |----------------------------------------------------------------|------------|------|-----|-------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Pili Name | PDIP | TQFP | QFN | Туре | Туре | Description | | | | | | | | | | | | PORTD is a bidirectional I/O port. | | | | | | RD0/T0CKI/T5CKI<br>RD0<br>T0CKI<br>T5CKI | 19 | 38 | 38 | I/O<br>I<br>I | ST<br>ST<br>ST | Digital I/O. Timer0 external clock input. Timer5 input clock. | | | | | | RD1/SDO<br>RD1<br>SDO <sup>(1)</sup> | 20 | 39 | 39 | I/O<br>O | ST<br>— | Digital I/O.<br>SPI data out. | | | | | | RD2/SDI/SDA<br>RD2<br>SDI <sup>(1)</sup><br>SDA <sup>(1)</sup> | 21 | 40 | 40 | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O.<br>SPI data in.<br>I <sup>2</sup> C™ data I/O. | | | | | | RD3/SCK/SCL<br>RD3<br>SCK <sup>(1)</sup><br>SCL <sup>(1)</sup> | 22 | 41 | 41 | I/O<br>I/O<br>I/O | ST<br>ST<br>ST | Digital I/O. Synchronous serial clock input/output for SPI mode. Synchronous serial clock input/output for I <sup>2</sup> C mode. | | | | | | RD4/FLTA<br>RD4<br>FLTA <sup>(2)</sup> | 27 | 2 | 2 | I/O<br>I | ST<br>ST | Digital I/O.<br>Fault interrupt input pin. | | | | | | RD5/PWM4<br>RD5<br>PWM4 <sup>(3)</sup> | 28 | 3 | 3 | I/O<br>O | ST<br>TTL | Digital I/O.<br>PWM Output 4. | | | | | | RD6/PWM6<br>RD6<br>PWM6 | 29 | 4 | 4 | I/O<br>O | ST<br>TTL | Digital I/O.<br>PWM Output 6. | | | | | | RD7/PWM7<br>RD7<br>PWM7 | 30 | 5 | 5 | I/O<br>O | ST<br>TTL | Digital I/O.<br>PWM Output 7. | | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels = Input = Output Ρ = Power Note 1: RC3 is the alternate pin for T0CKI/T5CKI; RC4 is the alternate pin for SDI/SDA; RC5 is the alternate pin for SCK/SCL; RC7 is the alternate pin for SDO. - 2: RD4 is the alternate pin for FLTA. - 3: RD5 is the alternate pin for PWM4. TABLE 1-3: PIC18F4331/4431 PINOUT I/O DESCRIPTIONS (CONTINUED) | Din Name | Pin Number | | | Pin Buffe | | Description | | | | |----------|------------|---------|--------|-----------|--------|------------------------------------------|--|--|--| | Pin Name | PDIP | TQFP | QFN | Туре | Туре | Description | | | | | | | | | | | PORTE is a bidirectional I/O port. | | | | | RE0/AN6 | 8 | 25 | 25 | | | | | | | | RE0 | | | | I/O | ST | Digital I/O. | | | | | AN6 | | | | I | Analog | Analog Input 6. | | | | | RE1/AN7 | 9 | 26 | 26 | | | | | | | | RE1 | | | | I/O | ST | Digital I/O. | | | | | AN7 | | | | - 1 | Analog | Analog Input 7. | | | | | RE2/AN8 | 10 | 27 | 27 | | | | | | | | RE2 | | | | I/O | ST | Digital I/O. | | | | | AN8 | | | | I | Analog | Analog Input 8. | | | | | Vss | 12, | 6, 29 | 6, 30, | Р | _ | Ground reference for logic and I/O pins. | | | | | | 31 | | 31 | | | | | | | | VDD | 11, | 7, 28 | 7, 8, | Р | _ | Positive supply for logic and I/O pins. | | | | | | 32 | | 28, 29 | | | | | | | | NC | _ | 12, 13, | 13 | NC | NC | No connect. | | | | | | | 33, 34 | | | | | | | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output CMOS = CMOS compatible input or output I = Input P = Power **Note 1:** RC3 is the alternate pin for T0CKI/T5CKI; RC4 is the alternate pin for SDI/SDA; RC5 is the alternate pin for SCK/SCL; RC7 is the alternate pin for SDO. 2: RD4 is the alternate pin for $\overline{\text{FLTA}}$ . 3: RD5 is the alternate pin for PWM4. # 2.0 GUIDELINES FOR GETTING STARTED WITH PIC18F MICROCONTROLLERS ### 2.1 Basic Connection Requirements Getting started with the PIC18F2331/2431/4331/4431 family of 8-bit microcontrollers requires attention to a minimal set of device pin connections before proceeding with development. The following pins must always be connected: - All VDD and Vss pins (see Section 2.2 "Power Supply Pins") - All AVDD and AVSs pins, regardless of whether or not the analog device features are used (see Section 2.2 "Power Supply Pins") - MCLR pin (see Section 2.3 "Master Clear (MCLR) Pin") These pins must also be connected if they are being used in the end application: - PGC/PGD pins used for In-Circuit Serial Programming™ (ICSP™) and debugging purposes (see Section 2.4 "ICSP Pins") - OSCI and OSCO pins when an external oscillator source is used (see Section 2.5 "External Oscillator Pins") Additionally, the following pins may be required: VREF+/VREF- pins are used when external voltage reference for analog modules is implemented Note: The AVDD and AVSS pins must always be connected, regardless of whether any of the analog modules are being used. The minimum mandatory connections are shown in Figure 2-1. # FIGURE 2-1: RECOMMENDED MINIMUM CONNECTIONS #### Key (all values are recommendations): C1 through C6: 0.1 µF, 20V ceramic R1: 10 kΩ R2: $100\Omega$ to $470\Omega$ Note 1: The example shown is for a PIC18F device with five VDD/Vss and AVDD/AVss pairs. Other devices may have more or less pairs; adjust the number of decoupling capacitors appropriately. ### 2.2 Power Supply Pins ### 2.2.1 DECOUPLING CAPACITORS The use of decoupling capacitors on every pair of power supply pins, such as VDD, VSS, AVDD and AVSS, is required. Consider the following criteria when using decoupling capacitors: - Value and type of capacitor: A 0.1 $\mu$ F (100 nF), 10-20V capacitor is recommended. The capacitor should be a low-ESR device, with a resonance frequency in the range of 200 MHz and higher. Ceramic capacitors are recommended. - Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended to place the capacitors on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is no greater than 0.25 inch (6 mm). - Handling high-frequency noise: If the board is experiencing high-frequency noise (upward of tens of MHz), add a second ceramic type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01 μF to 0.001 μF. Place this second capacitor next to each primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible (e.g., 0.1 μF in parallel with 0.001 μF). - Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum, thereby reducing PCB trace inductance. #### 2.2.2 TANK CAPACITORS On boards with power traces running longer than six inches in length, it is suggested to use a tank capacitor for integrated circuits, including microcontrollers, to supply a local power source. The value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device, and the maximum current drawn by the device in the application. In other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. Typical values range from 4.7 $\mu$ F to 47 $\mu$ F. ### 2.2.3 CONSIDERATIONS WHEN USING BOR When the Brown-out Reset (BOR) feature is enabled, a sudden change in VDD may result in a spontaneous BOR event. This can happen when the microcontroller is operating under normal operating conditions, regardless of what the BOR set point has been programmed to, and even if VDD does not approach the set point. The precipitating factor in these BOR events is a rise or fall in VDD with a slew rate faster than $0.15V/\mu s$ . An application that incorporates adequate decoupling between the power supplies will not experience such rapid voltage changes. Additionally, the use of an electrolytic tank capacitor across VDD and Vss, as described above, will be helpful in preventing high slew rate transitions. If the application has components that turn on or off, and share the same VDD circuit as the microcontroller, the BOR can be disabled in software by using the SBOREN bit before switching the component. Afterwards, allow a small delay before re-enabling the BOR. By doing this, it is ensured that the BOR is disabled during the interval that might cause high slew rate changes of VDD. Note: Not all devices incorporate software BOR control. See **Section 5.0** "**Reset**" for device-specific information. ### 2.3 Master Clear (MCLR) Pin The MCLR pin provides two specific device functions: Device Reset, and Device Programming and Debugging. If programming and debugging are not required in the end application, a direct connection to VDD may be all that is required. The addition of other components, to help increase the application's resistance to spurious Resets from voltage sags, may be beneficial. A typical configuration is shown in Figure 2-1. Other circuit designs may be implemented, depending on the application's requirements. During programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the $\overline{\text{MCLR}}$ pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R1 and C1 will need to be adjusted based on the application and PCB requirements. For example, it is recommended that the capacitor, C1, be isolated from the $\overline{\text{MCLR}}$ pin during programming and debugging operations by using a jumper (Figure 2-2). The jumper is replaced for normal run-time operations. Any components associated with the $\overline{MCLR}$ pin should be placed within 0.25 inch (6 mm) of the pin. FIGURE 2-2: EXAMPLE OF MCLR PIN CONNECTIONS - Note 1: R1 $\leq$ 10 k $\Omega$ is recommended. A suggested starting value is 10 k $\Omega$ . Ensure that the MCLR pin VIH and VIL specifications are met. - 2: $R2 \le 470\Omega$ will limit any current flowing into $\overline{MCLR}$ from the external capacitor, C, in the event of $\overline{MCLR}$ pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). Ensure that the $\overline{MCLR}$ pin VIH and VIL specifications are met. ### 2.4 ICSP Pins The PGC and PGD pins are used for In-Circuit Serial Programming $^{\text{TM}}$ (ICSP $^{\text{TM}}$ ) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of ohms, not to exceed $100\Omega$ . Pull-up resistors, series diodes, and capacitors on the PGC and PGD pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements. For device emulation, ensure that the "Communication Channel Select" (i.e., PGCx/PGDx pins) programmed into the device matches the physical connections for the ICSP to the Microchip debugger/emulator tool. For more information on available Microchip development tools connection requirements, refer to **Section 25.0 "Development Support"**. ### 2.5 External Oscillator Pins Many microcontrollers have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to **Section 3.0 "Oscillator Configurations"** for details). The oscillator circuit should be placed on the same side of the board as the device. Place the oscillator circuit close to the respective oscillator pins with no more than 0.5 inch (12 mm) between the circuit components and the pins. The load capacitors should be placed next to the oscillator itself, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate it from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. Layout suggestions are shown in Figure 2-4. In-line packages may be handled with a single-sided layout that completely encompasses the oscillator pins. With fine-pitch packages, it is not always possible to completely surround the pins and components. A suitable solution is to tie the broken guard sections to a mirrored ground layer. In all cases, the guard trace(s) must be returned to ground. In planning the application's routing and I/O assignments, ensure that adjacent port pins and other signals in close proximity to the oscillator are benign (i.e., free of high frequencies, short rise and fall times, and other similar noise). For additional information and design guidance on oscillator circuits, please refer to these Microchip Application Notes, available at the corporate web site (www.microchip.com): - AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC™ and PICmicro® Devices" - AN849, "Basic PICmicro<sup>®</sup> Oscillator Design" - AN943, "Practical PICmicro<sup>®</sup> Oscillator Analysis and Design" - AN949, "Making Your Oscillator Work" ### 2.6 Unused I/Os Unused I/O pins should be configured as outputs and driven to a logic low state. Alternatively, connect a 1 k $\Omega$ to 10 k $\Omega$ resistor to Vss on unused pins and drive the output to logic low. FIGURE 2-3: SUGGESTED PLACEMENT OF THE OSCILLATOR CIRCUIT # 3.0 OSCILLATOR CONFIGURATIONS ### 3.1 Oscillator Types The PIC18F2331/2431/4331/4431 devices can be operated in 10 different oscillator modes. The user can program the Configuration bits, FOSC<3:0>, in Configuration Register 1H to select one of these 10 modes: | . • . | | | | | | | | |-------|--------|-----------------------------------------------------------------|--|--|--|--|--| | 1. | LP | Low-Power Crystal | | | | | | | 2. | XT | Crystal/Resonator | | | | | | | 3. | HS | High-Speed Crystal/Resonator | | | | | | | 4. | HSPLL | High-Speed Crystal/Resonator with PLL Enabled | | | | | | | 5. | RC | External Resistor/Capacitor with Fosc/4 Output on RA6 | | | | | | | 6. | RCIO | External Resistor/Capacitor with I/O on RA6 | | | | | | | 7. | INTIO1 | Internal Oscillator with Fosc/4<br>Output on RA6 and I/O on RA7 | | | | | | | 8. | INTIO2 | Internal Oscillator with I/O on RA6 and RA7 | | | | | | | 9. | EC | External Clock with Fosc/4 Output | | | | | | | 10. | ECIO | External Clock with I/O on RA6 | | | | | | | | | | | | | | | # 3.2 Crystal Oscillator/Ceramic Resonators In XT, LP, HS or HSPLL Oscillator modes, a crystal or ceramic resonator is connected to the OSC1 and OSC2 pins to establish oscillation. Figure 3-1 shows the pin connections. The oscillator design requires the use of a parallel resonant crystal. **Note:** Use of a series resonant crystal may give a frequency out of the crystal manufacturers' specifications. # FIGURE 3-1: CRYSTAL/CERAMIC RESONATOR OPERATION (XT, LP, HS OR HSPLL CONFIGURATION) Note 1: See Table 3-1 and Table 3-2 for initial values of C1 and C2. - **2:** A series resistor (Rs) may be required for AT strip resonant crystals. - 3: RF varies with the oscillator mode chosen. TABLE 3-1: CAPACITOR SELECTION FOR CERAMIC RESONATORS | Typical Capacitor Values Used: | | | | | | | |--------------------------------|---------------------|----------------|----------------|--|--|--| | Mode | Freq | OSC1 OSC2 | | | | | | XT | 455 kHz<br>2.0 MHz | 56 pF<br>47 pF | 56 pF<br>47 pF | | | | | | 4.0 MHz | 33 pF | 33 pF | | | | | HS | 8.0 MHz<br>16.0 MHz | 27 pF<br>22 pF | 27 pF<br>22 pF | | | | ### Capacitor values are for design guidance only. These capacitors were tested with the resonators listed below for basic start-up and operation. **These values are not optimized**. Different capacitor values may be required to produce acceptable oscillator operation. The user should test the performance of the oscillator over the expected VDD and temperature range for the application. See the notes following Table 3-2 for additional information. | Resonators Used: | | | | | | | |------------------|---------|--|--|--|--|--| | 455 kHz | 4.0 MHz | | | | | | | 2.0 MHz | 8.0 MHz | | | | | | | 16.0 MHz | | | | | | | TABLE 3-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR | Osc Type | Crystal<br>Freq | Typical Capacitor Values<br>Tested: | | | | |----------|-----------------|-------------------------------------|-------|--|--| | | rreq | C1 | C2 | | | | LP | 32 kHz | 33 pF | 33 pF | | | | | 200 kHz | 15 pF | 15 pF | | | | XT | 1 MHz | 33 pF | 33 pF | | | | | 4 MHz | 27 pF | 27 pF | | | | HS | 4 MHz | 27 pF | 27 pF | | | | | 8 MHz | 22 pF | 22 pF | | | | | 20 MHz | 15 pF | 15 pF | | | Capacitor values are for design guidance only. These capacitors were tested with the crystals listed below for basic start-up and operation. **These values are not optimized.** Different capacitor values may be required to produce acceptable oscillator operation. The user should test the performance of the oscillator over the expected VDD and temperature range for the application. See the notes following this table for additional information. | Crystals Used: | | | | | | |----------------|--------|--|--|--|--| | 32 kHz | 4 MHz | | | | | | 200 kHz | 8 MHz | | | | | | 1 MHz | 20 MHz | | | | | - Note 1: Higher capacitance increases the stability of oscillator, but also increases the start-up time. - 2: When operating below 3V VDD, or when using certain ceramic resonators at any voltage, it may be necessary to use the HS mode or switch to a crystal oscillator. - 3: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components. - **4:** Rs may be required to avoid overdriving crystals with low drive level specification. - **5:** Always verify oscillator performance over the VDD and temperature range that is expected for the application. An external clock source may also be connected to the OSC1 pin in the HS mode, as shown in Figure 3-2. FIGURE 3-2: EXTERNAL CLOCK INPUT OPERATION (HS OSC CONFIGURATION) ### 3.3 PLL Frequency Multiplier A Phase Locked Loop (PLL) circuit is provided as an option for users who wish to use a lower frequency oscillator circuit or to clock the device up to its highest rated frequency from a crystal oscillator. This may be useful for those concerned with EMI from high-frequency crystals or users requiring higher clock speeds from an internal oscillator. ### 3.3.1 HSPLL OSCILLATOR MODE The HSPLL mode uses the HS Oscillator mode for frequencies up to 10 MHz. A PLL circuit then multiplies the oscillator output frequency by four to produce an internal clock frequency up to 40 MHz. The PLLEN bit is not available in this oscillator mode. The PLL is only available to the crystal oscillator when the FOSC<3:0> Configuration bits are programmed for HSPLL mode ('0110'). FIGURE 3-3: PLL BLOCK DIAGRAM ### 3.4 External Clock Input The EC and ECIO Oscillator modes require an external clock source to be connected to the OSC1 pin. There is no oscillator start-up time required after a Power-on Reset or after an exit from Sleep mode. In the EC Oscillator mode, the oscillator frequency divided by 4 is available on the OSC2 pin. This signal may be used for test purposes or to synchronize other logic. Figure 3-4 shows the pin connections for the EC Oscillator mode. FIGURE 3-4: EXTERNAL CLOCK INPUT OPERATION (EC CONFIGURATION) The ECIO Oscillator mode functions like the EC mode, except that the OSC2 pin becomes an additional general purpose I/O pin. The I/O pin becomes bit 6 of PORTA (RA6). Figure 3-5 shows the pin connections for the ECIO Oscillator mode. FIGURE 3-5: EXTERNAL CLOCK INPUT OPERATION (ECIO CONFIGURATION) #### 3.5 RC Oscillator For timing-insensitive applications, the "RC" and "RCIO" device options offer additional cost savings. The actual oscillator frequency is a function of several factors: - · Supply voltage - Values of the external resistor (REXT) and capacitor (CEXT) - · Operating temperature Given the same device, operating voltage and temperature, and component values, there will also be unit-to-unit frequency variations. These are due to factors, such as: - · Normal manufacturing variation - Difference in lead frame capacitance between package types (especially for low CEXT values) - Variations within the tolerance of limits of REXT and CEXT In the RC Oscillator mode (Figure 3-6), the oscillator frequency divided by 4 is available on the OSC2 pin. This signal may be used for test purposes or to synchronize other logic. FIGURE 3-6: RC OSCILLATOR MODE The RCIO Oscillator mode (Figure 3-7) functions like the RC mode, except that the OSC2 pin becomes an additional general purpose I/O pin. The I/O pin becomes bit 6 of PORTA (RA6). FIGURE 3-7: RCIO OSCILLATOR MODE #### 3.6 Internal Oscillator Block The PIC18F2331/2431/4331/4431 devices include an internal oscillator block, which generates two different clock signals; either can be used as the system's clock source. This can eliminate the need for external oscillator circuits on the OSC1 and/or OSC2 pins. The main output (INTOSC) is an 8 MHz clock source, which can be used to directly drive the system clock. It also drives a postscaler, which can provide a range of clock frequencies from 125 kHz to 4 MHz. The INTOSC output is enabled when a system clock frequency from 125 kHz to 8 MHz is selected. The other clock source is the internal RC oscillator (INTRC), which provides a 31 kHz output. The INTRC oscillator is enabled by selecting the internal oscillator block as the system clock source, or when any of the following are enabled: - · Power-up Timer - · Fail-Safe Clock Monitor - · Watchdog Timer - · Two-Speed Start-up These features are discussed in greater detail in Section 23.0 "Special Features of the CPU". The clock source frequency (INTOSC direct, INTRC direct or INTOSC postscaler) is selected by configuring the IRCF bits of the OSCCON register (Register 3-2). ### 3.6.1 INTIO MODES Using the internal oscillator as the clock source can eliminate the need for up to two external oscillator pins, which can then be used for digital I/O. Two distinct configurations are available: - In INTIO1 mode, the OSC2 pin outputs Fosc/4, while OSC1 functions as RA7 for digital input and output. - In INTIO2 mode, OSC1 functions as RA7 and OSC2 functions as RA6, both for digital input and output. ### 3.6.2 INTRC OUTPUT FREQUENCY The internal oscillator block is calibrated at the factory to produce an INTOSC output frequency of 8.0 MHz. This changes the frequency of the INTRC source from its nominal 31.25 kHz. Peripherals and features that depend on the INTRC source will be affected by this shift in frequency. #### 3.6.3 OSCTUNE REGISTER The internal oscillator's output has been calibrated at the factory, but can be adjusted in the user's application. This is done by writing to the OSCTUNE register (Register 3-1). Each increment may adjust the FRC frequency by varying amounts and may not be monotonic. The next closest frequency may be multiple steps apart. When the OSCTUNE register is modified, the INTOSC and INTRC frequencies will begin shifting to the new frequency. Code execution continues during this shift. There is no indication that the shift has occurred. Operation of features that depend on the INTRC clock source frequency, such as the WDT, Fail-Safe Clock Monitor and peripherals, will also be affected by the change in frequency. #### 3.6.4 INTOSC FREQUENCY DRIFT The factory calibrates the internal oscillator block output (INTOSC) for 8 MHz. This frequency, however, may drift as the VDD or temperature changes, which can affect the controller operation in a variety of ways. The INTOSC frequency can be adjusted by modifying the value in the OSCTUNE register. This has no effect on the INTRC clock source frequency. Tuning the INTOSC source requires knowing when to make an adjustment, in which direction it should be made, and in some cases, how large a change is needed. Three compensation techniques are discussed in Section 3.6.4.1 "Compensating with the EUSART", Section 3.6.4.2 "Compensating with the Timers" and Section 3.6.4.3 "Compensating with the CCP Module in Capture Mode", but other techniques may be used. #### REGISTER 3-1: OSCTUNE: OSCILLATOR TUNING REGISTER | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|-------|-------|-------|-------| | _ | _ | TUN5 | TUN4 | TUN3 | TUN2 | TUN1 | TUN0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **TUN<5:0>:** Frequency Tuning bits 011111 = Maximum frequency • 000001 000000 = Center frequency. Oscillator module is running at the calibrated frequency. 111111 • 100000 = Minimum frequency ### 3.6.4.1 Compensating with the EUSART An adjustment may be required when the EUSART begins generating framing errors or receives data with errors while in Asynchronous mode. Framing errors frequently indicate that the device clock frequency is too high. To adjust for this, decrement the value in the OSCTUNE register to reduce the clock frequency. Conversely, errors in data may suggest that the clock speed is too low; to compensate, increment the OSCTUNE register to increase the clock frequency. ### 3.6.4.2 Compensating with the Timers This technique compares the device clock speed to that of a reference clock. Two timers may be used: one timer clocked by the peripheral clock and the other by a fixed reference source, such as the Timer1 oscillator. Both timers are cleared, but the timer clocked by the reference generates interrupts. When an interrupt occurs, the internally clocked timer is read and both timers are cleared. If the internally clocked timer value is greater than expected, the internal oscillator block is running too fast. To adjust for this, decrement the OSCTUNE register. # 3.6.4.3 Compensating with the CCP Module in Capture Mode A CCP module can use free-running Timer1 (or Timer3), clocked by the internal oscillator block and an external event with a known period (such as the AC power frequency). The time of the first event is captured in the CCPRxH:CCPRxL registers and recorded for later use. When the second event causes a capture, the time of the first event is subtracted from the time of the second event. Since the period of the external event is known, the time difference between events can be calculated. If the measured time is much greater than the calculated time, the internal oscillator block is running too fast. To compensate for this, decrement the OSCTUNE register. If the measured time is much less than the calculated time, the internal oscillator block is running too slow and the OSCTUNE register should be incremented. ### 3.7 Clock Sources and Oscillator Switching Like previous PIC18 devices, the PIC18F2331/2431/4331/4431 devices include a feature that allows the system clock source to be switched from the main oscillator to an alternate low-frequency clock source. PIC18F2331/2431/4331/4431 devices offer two alternate clock sources. When enabled, these give additional options for switching to the various power-managed operating modes. Essentially, there are three clock sources for these devices: - · Primary oscillators - · Secondary oscillators - · Internal oscillator block The **primary oscillators** include the External Crystal and Resonator modes, the External RC modes, the External Clock modes and the internal oscillator block. The particular mode is defined on POR by the contents of Configuration Register 1H. The details of these modes are covered earlier in this chapter. The **secondary oscillators** are those external sources not connected to the OSC1 or OSC2 pins. These sources may continue to operate even after the controller is placed in a power-managed mode. PIC18F2331/2431/4331/4431 devices offer only the Timer1 oscillator as a secondary oscillator. This oscillator, in all power-managed modes, is often the time base for functions such as a Real-Time Clock (RTC). Most often, a 32.768 kHz watch crystal is connected between the RC0/T1OSO/T1CKI and RC1/T1OSI/CCP2/FLTA pins. Like the LP Oscillator mode circuit, loading capacitors are also connected from each pin to ground. The Timer1 oscillator is discussed in greater detail in **Section 13.2** "Timer1 Oscillator". In addition to being a primary clock source, the **internal oscillator block** is available as a power-managed mode clock source. The INTRC source is also used as the clock source for several special features, such as the WDT and Fail-Safe Clock Monitor. The clock sources for the PIC18F2331/2431/4331/4431 devices are shown in Figure 3-8. See **Section 13.0** "**Timer1 Module**" for further details of the Timer1 oscillator. See **Section 23.1** "**Configuration Bits**" for Configuration register details. #### 3.7.1 OSCILLATOR CONTROL REGISTER The OSCCON register (Register 3-2) controls several aspects of the system clock's operation, both in full-power operation and in power-managed modes. The System Clock Select bits, SCS<1:0>, select the clock source that is used when the device is operating in power-managed modes. The available clock sources are the primary clock (defined in Configuration Register 1H), the secondary clock (Timer1 oscillator) and the internal oscillator block. The clock selection has no effect until a SLEEP instruction is executed and the device enters a power-managed mode of operation. The SCS bits are cleared on all forms of Reset. The Internal Oscillator Select bits, IRCF<2:0>, select the frequency output of the internal oscillator block that is used to drive the system clock. The choices are the INTRC source, the INTOSC source (8 MHz) or one of the six frequencies derived from the INTOSC post-scaler (125 kHz to 4 MHz). If the internal oscillator block is supplying the system clock, changing the states of these bits will have an immediate change on the internal oscillator's output. On device Resets, the default output frequency of the internal oscillator block is set at 32 kHz. The OSTS, IOFS and T1RUN bits indicate which clock source is currently providing the system clock. The OSTS indicates that the Oscillator Start-up Timer has timed out, and the primary clock is providing the system clock in Primary Clock modes. The IOFS bit indicates when the internal oscillator block has stabilized, and is providing the system clock in RC Clock modes. The T1RUN bit (T1CON<6>) indicates when the Timer1 oscillator is providing the system clock in Secondary Clock modes. In power-managed modes, only one of these three bits will be set at any time. If none of these bits are set, the INTRC is providing the system clock, or the internal oscillator block has just started and is not yet stable. The IDLEN bit controls the selective shutdown of the controller's CPU in power-managed modes. The use of these bits is discussed in more detail in **Section 4.0** "Power-Managed Modes" - Note 1: The Timer1 oscillator must be enabled to select the secondary clock source. The Timer1 oscillator is enabled by setting the T1OSCEN bit in the Timer1 Control register (T1CON<3>). If the Timer1 oscillator is not enabled, then any attempt to select a secondary clock source, when executing a SLEEP instruction, will be ignored. - 2: It is recommended that the Timer1 oscillator be operating and stable before executing the SLEEP instruction, or a very long delay may occur while the Timer1 oscillator starts. ### FIGURE 3-8: PIC18F2331/2431/4331/4431 CLOCK DIAGRAM ### REGISTER 3-2: OSCCON: OSCILLATOR CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R <sup>(1)</sup> | R-0 | R/W-0 | R/W-0 | |-------|-------|-------|-------|------------------|------|-------|-------| | IDLEN | IRCF2 | IRCF1 | IRCF0 | OSTS | IOFS | SCS1 | SCS0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 IDLEN: Idle Enable bit 1 = Idle mode enabled; CPU core is not clocked in power-managed modes 0 = Run mode enabled; CPU core is clocked in power-managed modes bit 6-4 IRCF<2:0>: Internal Oscillator Frequency Select bits 111 = 8 MHz (8 MHz source drives clock directly) 110 = 4 MHz (default) 101 = 2 MHz 100 = 1 MHz 011 = 500 kHz 010 = 250 kHz 001 = **125** kHz 000 = 31 kHz (INTRC source drives clock directly)(2) bit 3 OSTS: Oscillator Start-up Timer Time-out Status bit<sup>(1)</sup> 1 = Oscillator Start-up Timer time-out has expired; primary oscillator is running 0 = Oscillator Start-up Timer time-out is running; primary oscillator is not ready bit 2 **IOFS:** INTOSC Frequency Stable bit 1 = INTOSC frequency is stable 0 = INTOSC frequency is not stable bit 1-0 SCS<1:0>: System Clock Select bits 1x = Internal oscillator block 01 = Secondary (Timer1) oscillator 00 = Primary oscillator Note 1: Depends on the state of the IESO bit in Configuration Register 1H. 2: Default output frequency of INTOSC on Reset. ### 3.7.2 OSCILLATOR TRANSITIONS The PIC18F2331/2431/4331/4431 devices contain circuitry to prevent clocking "glitches" when switching between clock sources. A short pause in the system clock occurs during the clock switch. The length of this pause is between 8 and 9 clock periods of the new clock source. This ensures that the new clock source is stable and that its pulse width will not be less than the shortest pulse width of the two clock sources. Clock transitions are discussed in greater detail in **Section 4.1.2 "Entering Power-Managed Modes"**. # 3.8 Effects of Power-Managed Modes on the Various Clock Sources When PRI\_IDLE mode is selected, the designated primary oscillator continues to run without interruption. For all other power-managed modes, the oscillator using the OSC1 pin is disabled. The OSC1 pin (and OSC2 pin, if used by the oscillator) will stop oscillating. When the device executes a SLEEP instruction, the system is switched to one of the power-managed modes, depending on the state of the IDLEN and SCS<1:0> bits of the OSCCON register. See Section 4.0 "Power-Managed Modes" for details. In secondary clock modes (SEC\_RUN and SEC\_IDLE), the Timer1 oscillator is operating and providing the system clock. The Timer1 oscillator may also run in all power-managed modes if required to clock Timer1. In internal oscillator modes (RC\_RUN and RC\_IDLE), the internal oscillator block provides the system clock source. The INTRC output can be used directly to provide the system clock and may be enabled to support various special features, regardless of the power-managed mode (see Section 23.2 "Watchdog Timer (WDT)" through Section 23.4 "Fail-Safe Clock Monitor"). The INTOSC output at 8 MHz may be used directly to clock the system, or may be divided down first. The INTOSC output is disabled if the system clock is provided directly from the INTRC output. If the Sleep mode is selected, all clock sources are stopped. Since all the transistor switching currents have been stopped, Sleep mode achieves the lowest current consumption of the device (only leakage currents). Enabling any on-chip feature that will operate during Sleep will increase the current consumed during Sleep. The INTRC is required to support WDT operation. The Timer1 oscillator may be operating to support a Real-Time Clock. Other features may be operating that do not require a system clock source (i.e., SSP slave, INTx pins, A/D conversions and others). ### 3.9 Power-up Delays Power-up delays are controlled by two timers, so that no external Reset circuitry is required for most applications. The delays ensure that the device is kept in Reset until the device power supply is stable under normal circumstances, and the primary clock is operating and stable. For additional information on power-up delays, see Section 5.3 "Power-on Reset (POR)" through Section 5.4 "Brown-out Reset (BOR)". The first timer is the Power-up Timer (PWRT), which provides a fixed delay on power-up (parameter 33, Table 26-8), if enabled, in Configuration Register 2L. The second timer is the Oscillator Start-up Timer (OST), intended to keep the chip in Reset until the crystal oscillator is stable (LP, XT and HS modes). The OST does this by counting 1024 oscillator cycles before allowing the oscillator to clock the device. When the HSPLL Oscillator mode is selected, the device is kept in Reset for an additional 2 ms, following the HS mode OST delay, so the PLL can lock to the incoming clock frequency. TABLE 3-3: OSC1 AND OSC2 PIN STATES IN SLEEP MODE | OSC Mode | OSC1 Pin | OSC2 Pin | |---------------|-------------------------------------------------------|-------------------------------------------------------| | RC, INTIO1 | Floating, external resistor should pull high | At logic low (clock/4 output) | | RCIO, INTIO2 | Floating, external resistor should pull high | Configured as PORTA, bit 6 | | ECIO | Floating, pulled by external clock | Configured as PORTA, bit 6 | | EC | Floating, pulled by external clock | At logic low (clock/4 output) | | LP, XT and HS | Feedback inverter disabled at quiescent voltage level | Feedback inverter disabled at quiescent voltage level | Note: See Table 5-1 in Section 5.0 "Reset" for time-outs due to Sleep and MCLR Reset. NOTES: ### 4.0 POWER-MANAGED MODES PIC18F2331/2431/4331/4431 devices offer a total of seven operating modes for more efficient power management. These modes provide a variety of options for selective power conservation in applications where resources may be limited (i.e., battery-powered devices). There are three categories of power-managed modes: - · Run modes - · Idle modes - · Sleep mode These categories define which portions of the device are clocked, and sometimes, what speed. The Run and Idle modes may use any of the three available clock sources (primary, secondary or internal oscillator block); the Sleep mode does not use a clock source. The power-managed modes include several power-saving features offered on previous PIC® devices. One is the clock switching feature, offered in other PIC18 devices, allowing the controller to use the Timer1 oscillator in place of the primary oscillator. Also included is the Sleep mode, offered by all PIC devices, where all device clocks are stopped. ### 4.1 Selecting Power-Managed Modes Selecting a power-managed mode requires two decisions: if the CPU is to be clocked or not and the selection of a clock source. The IDLEN bit (OSCCON<7>) controls CPU clocking, while the SCS<1:0> bits (OSCCON<1:0>) select the clock source. The individual modes, bit settings, clock sources and affected modules are summarized in Table 4-1. #### 4.1.1 CLOCK SOURCES The SCS<1:0> bits allow the selection of one of three clock sources for power-managed modes. They are: - the primary clock, as defined by the FOSC<3:0> Configuration bits - the secondary clock (the Timer1 oscillator) - the internal oscillator block (for RC modes) # 4.1.2 ENTERING POWER-MANAGED MODES Switching from one power-managed mode to another begins by loading the OSCCON register. The SCS<1:0> bits select the clock source and determine which Run or Idle mode is to be used. Changing these bits causes an immediate switch to the new clock source, assuming that it is running. The switch may also be subject to clock transition delays. These are discussed in Section 4.1.3 "Clock Transitions and Status Indicators" and subsequent sections. Entry to the power-managed Idle or Sleep modes is triggered by the execution of a SLEEP instruction. The actual mode that results depends on the status of the IDLEN bit. Depending on the current mode and the mode being switched to, a change to a power-managed mode does not always require setting all of these bits. Many transitions may be done by changing the oscillator select bits, or changing the IDLEN bit, prior to issuing a SLEEP instruction. If the IDLEN bit is already configured correctly, it may only be necessary to perform a SLEEP instruction to switch to the desired mode. TABLE 4-1: POWER-MANAGED MODES | Mode | OSCCON | l Bits<7,1:0> | Module | Clocking | - Available Clock and Oscillator Source | | | | | |----------|----------------------|---------------|---------|-------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Wode | IDLEN <sup>(1)</sup> | SCS<1:0> | CPU | Peripherals | | | | | | | Sleep | 0 | N/A | Off | Off | None – All clocks are disabled | | | | | | PRI_RUN | N/A | 00 | Clocked | Clocked | Primary – LP, XT, HS, HSPLL, RC, EC and Internal Oscillator Block. (2) This is the normal, full-power execution mode. | | | | | | SEC_RUN | N/A | 01 | Clocked | Clocked | Secondary – Timer1 Oscillator | | | | | | RC_RUN | N/A | 1x | Clocked | Clocked | Internal Oscillator Block <sup>(2)</sup> | | | | | | PRI_IDLE | 1 | 00 | Off | Clocked | Primary – LP, XT, HS, HSPLL, RC, EC | | | | | | SEC_IDLE | 1 | 01 | Off | Clocked | Secondary – Timer1 Oscillator | | | | | | RC_IDLE | 1 | 1x | Off | Clocked | Internal Oscillator Block <sup>(2)</sup> | | | | | **Note 1:** IDLEN reflects its value when the SLEEP instruction is executed. 2: Includes INTOSC and INTOSC postscaler, as well as the INTRC source. # 4.1.3 CLOCK TRANSITIONS AND STATUS INDICATORS The length of the transition between clock sources is the sum of two cycles of the old clock source and three to four cycles of the new clock source. This formula assumes that the new clock source is stable. Three bits indicate the current clock source and its status. They are: - OSTS (OSCCON<3>) - IOFS (OSCCON<2>) - T1RUN (T1CON<6>) In general, only one of these bits will be set while in a given power-managed mode. When the OSTS bit is set, the primary clock is providing the device clock. When the IOFS bit is set, the INTOSC output is providing a stable, 8 MHz clock source to a divider that actually drives the device clock. When the T1RUN bit is set, the Timer1 oscillator is providing the clock. If none of these bits are set, then either the INTRC clock source is clocking the device, or the INTOSC source is not yet stable. If the internal oscillator block is configured as the primary clock source by the FOSC<3:0> Configuration bits, then both the OSTS and IOFS bits may be set when in PRI\_RUN or PRI\_IDLE modes. This indicates that the primary clock (INTOSC output) is generating a stable, 8 MHz output. Entering another power-managed RC mode at the same frequency would clear the OSTS bit. - Note 1: Caution should be used when modifying a single IRCF bit. If VDD is less than 3V, it is possible to select a higher clock speed than is supported by the low VDD. Improper device operation may result if the VDD/Fosc specifications are violated. - 2: Executing a SLEEP instruction does not necessarily place the device into Sleep mode. It acts as the trigger to place the controller into either the Sleep mode or one of the Idle modes, depending on the setting of the IDLEN bit. ### 4.1.4 MULTIPLE SLEEP COMMANDS The power-managed mode that is invoked with the SLEEP instruction is determined by the setting of the IDLEN bit at the time the instruction is executed. If another SLEEP instruction is executed, the device will enter the power-managed mode specified by IDLEN at that time. If IDLEN has changed, the device will enter the new power-managed mode specified by the new setting. ### 4.2 Run Modes In the Run modes, clocks to both the core and peripherals are active. The difference between these modes is the clock source. ### 4.2.1 PRI RUN MODE The PRI\_RUN mode is the normal, full-power execution mode of the microcontroller. This is also the default mode upon a device Reset unless Two-Speed Start-up is enabled (see Section 23.3 "Two-Speed Start-up" for details). In this mode, the OSTS bit is set. The IOFS bit may be set if the internal oscillator block is the primary clock source (see Section 3.7.1 "Oscillator Control Register"). ### 4.2.2 SEC RUN MODE The SEC\_RUN mode is the compatible mode to the "clock switching" feature offered in other PIC18 devices. In this mode, the CPU and peripherals are clocked from the Timer1 oscillator. This gives users the option of lower power consumption while still using a high-accuracy clock source. SEC\_RUN mode is entered by setting the SCS<1:0> bits to '01'. The device clock source is switched to the Timer1 oscillator (see Figure 4-1), the primary oscillator is shut down, the T1RUN bit (T1CON<6>) is set and the OSTS bit is cleared. Note: The Timer1 oscillator should already be running prior to entering SEC\_RUN mode. If the T1OSCEN bit is not set when the SCS<1:0> bits are set to '01', entry to SEC\_RUN mode will not occur. If the Timer1 oscillator is enabled, but not yet running, device clocks will be delayed until the oscillator has started. In such situations, initial oscillator operation is far from stable and unpredictable operation may result. On transitions from SEC\_RUN mode to PRI\_RUN, the peripherals and CPU continue to be clocked from the Timer1 oscillator while the primary clock is started. When the primary clock becomes ready, a clock switch back to the primary clock occurs (see Figure 4-2). When the clock switch is complete, the T1RUN bit is cleared, the OSTS bit is set and the primary clock is providing the clock. The IDLEN and SCS bits are not affected by the wake-up; the Timer1 oscillator continues to run. #### FIGURE 4-1: TRANSITION TIMING FOR ENTRY TO SEC RUN MODE #### FIGURE 4-2: TRANSITION TIMING FROM SEC RUN MODE TO PRI RUN MODE (HSPLL) #### 4.2.3 RC RUN MODE In RC RUN mode, the CPU and peripherals are clocked from the internal oscillator block using the INTOSC multiplexer. In this mode, the primary clock is shut down. When using the INTRC source, this mode provides the best power conservation of all the Run modes, while still executing code. It works well for user applications which are not highly timing-sensitive or do not require high-speed clocks at all times. If the primary clock source is the internal oscillator block (either INTRC or INTOSC), there are no distinguishable differences between PRI\_RUN and RC\_RUN modes during execution. However, a clock switch delay will occur during entry to and exit from RC RUN mode. Therefore, if the primary clock source is the internal oscillator block, the use of RC RUN mode is not recommended. This mode is entered by setting the SCS1 bit to '1'. Although it is ignored, it is recommended that the SCS0 bit also be cleared; this is to maintain software compatibility with future devices. When the clock source is switched to the INTOSC multiplexer (see Figure 4-3). the primary oscillator is shut down and the OSTS bit is cleared. The IRCF bits may be modified at any time to immediately change the clock speed. Caution should be used when modifying a Note: single IRCF bit. If VDD is less than 3V. it is possible to select a higher clock speed than is supported by the low VDD. Improper device operation may result if the VDD/FOSC specifications are violated. If the IRCF bits and the INTSRC bit are all clear, the INTOSC output is not enabled and the IOFS bit will remain clear; there will be no indication of the current clock source. The INTRC source is providing the device clocks. If the IRCF bits are changed from all clear (thus, enabling the INTOSC output), or if INTSRC is set, the IOFS bit becomes set after the INTOSC output becomes stable. Clocks to the device continue while the INTOSC source stabilizes, after an interval of TIOBST. If the IRCF bits were previously at a non-zero value, or if INTSRC was set before setting SCS1 and the INTOSC source was already stable, the IOFS bit will remain set. On transitions from RC\_RUN mode to PRI\_RUN mode, the device continues to be clocked from the INTOSC multiplexer while the primary clock is started. When the primary clock becomes ready, a clock switch to the primary clock occurs (see Figure 4-4). When the clock switch is complete, the IOFS bit is cleared, the OSTS bit is set and the primary clock is providing the device clock. The IDLEN and SCS bits are not affected by the switch. The INTRC source will continue to run if either the WDT or the Fail-Safe Clock Monitor is enabled. #### FIGURE 4-3: TRANSITION TIMING TO RC RUN MODE #### FIGURE 4-4: TRANSITION TIMING FROM RC RUN MODE TO PRI RUN MODE Clock transition typically occurs within 2-4 Tosc. ### 4.3 Sleep Mode The power-managed Sleep mode in the PIC18F2331/2431/4331/4431 devices is identical to the legacy Sleep mode offered in all other PIC devices. It is entered by clearing the IDLEN bit (the default state on device Reset) and executing the SLEEP instruction. This shuts down the selected oscillator (Figure 4-5). All clock source status bits are cleared. Entering the Sleep mode from any other mode does not require a clock switch. This is because no clocks are needed once the controller has entered Sleep. If the WDT is selected, the INTRC source will continue to operate. If the Timer1 oscillator is enabled, it will also continue to run. When a wake event occurs in Sleep mode (by interrupt, Reset or WDT time-out), the device will not be clocked until the clock source, selected by the SCS<1:0> bits, becomes ready (see Figure 4-6), or it will be clocked from the internal oscillator block if either the Two-Speed Start-up or the Fail-Safe Clock Monitor is enabled (see Section 23.0 "Special Features of the CPU"). In either case, the OSTS bit is set when the primary clock is providing the device clocks. The IDLEN and SCS bits are not affected by the wake-up. ### 4.4 Idle Modes The Idle modes allow the controller's CPU to be selectively shut down while the peripherals continue to operate. Selecting a particular Idle mode allows users to further manage power consumption. If the IDLEN bit is set to a '1' when a SLEEP instruction is executed, the peripherals will be clocked from the clock source selected using the SCS<1:0> bits; however, the CPU will not be clocked. The clock source status bits are not affected. Setting IDLEN and executing a SLEEP instruction provides a quick method of switching from a given Run mode to its corresponding Idle mode. If the WDT is selected, the INTRC source will continue to operate. If the Timer1 oscillator is enabled, it will also continue to run. Since the CPU is not executing instructions, the only exits from any of the Idle modes are by interrupt, WDT time-out or a Reset. When a wake event occurs, CPU execution is delayed by an interval of TcsD (Parameter 38, Table 26-8) while it becomes ready to execute code. When the CPU begins executing code, it resumes with the same clock source for the current Idle mode. For example, when waking from RC\_IDLE mode, the internal oscillator block will clock the CPU and peripherals (in other words, RC\_RUN mode). The IDLEN and SCS bits are not affected by the wake-up. While in any Idle mode or Sleep mode, a WDT timeout will result in a WDT wake-up to the Run mode currently specified by the SCS<1:0> bits. ### 4.4.1 PRI IDLE MODE This mode is unique among the three low-power Idle modes, in that it does not disable the primary device clock. For timing-sensitive applications, this allows for the fastest resumption of device operation with its more accurate primary clock source, since the clock source does not have to "warm-up" or transition from another oscillator. PRI\_IDLE mode is entered from PRI\_RUN mode by setting the IDLEN bit and executing a SLEEP instruction. If the device is in another Run mode, set IDLEN first, then clear the SCS bits and execute SLEEP. Although the CPU is disabled, the peripherals continue to be clocked from the primary clock source specified by the FOSC<3:0> Configuration bits. The OSTS bit remains set (see Figure 4-7). When a wake event occurs, the CPU is clocked from the primary clock source. A delay of interval, Tcsp, is required between the wake event and when code execution starts. This is required to allow the CPU to become ready to execute instructions. After the wake-up, the OSTS bit remains set. The IDLEN and SCS bits are not affected by the wake-up (see Figure 4-8). ### 4.4.2 SEC IDLE MODE In SEC\_IDLE mode, the CPU is disabled but the peripherals continue to be clocked from the Timer1 oscillator. This mode is entered from SEC\_RUN by setting the IDLEN bit and executing a SLEEP instruction. If the device is in another Run mode, set the IDLEN bit first, then set the SCS<1:0> bits to '01' and execute SLEEP. When the clock source is switched to the Timer1 oscillator, the primary oscillator is shut down, the OSTS bit is cleared and the T1RUN bit is set. When a wake event occurs, the peripherals continue to be clocked from the Timer1 oscillator. After an interval of Tcsp, following the wake event, the CPU begins executing code being clocked by the Timer1 oscillator. The IDLEN and SCS bits are not affected by the wake-up; the Timer1 oscillator continues to run (see Figure 4-8). Note: The Timer1 oscillator should already be running prior to entering SEC\_IDLE mode. If the T1OSCEN bit is not set when the SLEEP instruction is executed, the SLEEP instruction will be ignored and entry to SEC\_IDLE mode will not occur. If the Timer1 oscillator is enabled but not yet running, peripheral clocks will be delayed until the oscillator has started. In such situations, initial oscillator operation is far from stable and unpredictable operation may result. FIGURE 4-8: TRANSITION TIMING FOR WAKE FROM IDLE TO RUN MODE ### 4.4.3 RC\_IDLE MODE In RC\_IDLE mode, the CPU is disabled but the peripherals continue to be clocked from the internal oscillator block using the INTOSC multiplexer. This mode allows for controllable power conservation during Idle periods. From RC\_RUN, this mode is entered by setting the IDLEN bit and executing a SLEEP instruction. If the device is in another Run mode, first set IDLEN, then set the SCS1 bit and execute SLEEP. Although its value is ignored, it is recommended that SCS0 also be cleared; this is to maintain software compatibility with future devices. The INTOSC multiplexer may be used to select a higher clock frequency by modifying the IRCF bits before executing the SLEEP instruction. When the clock source is switched to the INTOSC multiplexer, the primary oscillator is shut down and the OSTS bit is cleared. If the IRCF bits are set to any non-zero value, or the INTSRC bit is set, the INTOSC output is enabled. The IOFS bit becomes set, after the INTOSC output becomes stable, after an interval of TIOBST (Parameter 39, Table 26-8). Clocks to the peripherals continue while the INTOSC source stabilizes. If the IRCF bits were previously at a non-zero value, or INTSRC was set before the SLEEP instruction was executed, and the INTOSC source was already stable, the IOFS bit will remain set. If the IRCF bits and INTSRC are all clear, the INTOSC output will not be enabled, the IOFS bit will remain clear and there will be no indication of the current clock source. When a wake event occurs, the peripherals continue to be clocked from the INTOSC multiplexer. After a delay of TCSD, following the wake event, the CPU begins executing code being clocked by the INTOSC multiplexer. The IDLEN and SCS bits are not affected by the wake-up. The INTRC source will continue to run if either the WDT or the Fail-Safe Clock Monitor is enabled. ### 4.5 Exiting Idle and Sleep Modes An exit from Sleep mode or any of the Idle modes, is triggered by an interrupt, a Reset or a WDT time-out. This section discusses the triggers that cause exits from power-managed modes. The clocking subsystem actions are discussed in more detail in each of the sections that relate to the power-managed modes (see Section 4.2 "Run Modes", Section 4.3 "Sleep Mode" and Section 4.4 "Idle Modes"). ### 4.5.1 EXIT BY INTERRUPT Any of the available interrupt sources can cause the device to exit from an Idle mode or Sleep mode to a Run mode. To enable this functionality, an interrupt source must be enabled by setting its enable bit in one of the INTCON or PIE registers. The exit sequence is initiated when the corresponding interrupt flag bit is set. On all exits from Idle or Sleep modes by interrupt, code execution branches to the interrupt vector if the GIE/ GIEH bit (INTCON<7>) is set. Otherwise, code execution continues or resumes without branching (see Section 10.0 "Interrupts"). A fixed delay of interval, TCSD, following the wake event, is required when leaving Sleep and Idle modes. This delay is required for the CPU to prepare for execution. Instruction execution resumes on the first clock cycle following this delay. ### 4.5.2 EXIT BY WDT TIME-OUT A WDT time-out will cause different actions depending on which power-managed mode the device is in when the time-out occurs. If the device is not executing code (all Idle modes and Sleep mode), the time-out will result in an exit from the power-managed mode (see Section 4.2 "Run Modes" and Section 4.3 "Sleep Mode"). If the device is executing code (all Run modes), the time-out will result in a WDT Reset (see Section 23.2 "Watchdog Timer (WDT)"). The WDT timer and postscaler are cleared by executing a SLEEP or CLRWDT instruction, the loss of a currently selected clock source (if the Fail-Safe Clock Monitor is enabled) and modifying the IRCF bits in the OSCCON register if the internal oscillator block is the device clock source. ### 4.5.3 EXIT BY RESET Normally, the device is held in Reset by the Oscillator Start-up Timer (OST) until the primary clock becomes ready. At that time, the OSTS bit is set and the device begins executing code. If the internal oscillator block is the new clock source, the IOFS bit is set instead. The exit delay time from Reset to the start of code execution depends on both the clock sources before and after the wake-up, and the type of oscillator if the new clock source is the primary clock. Exit delays are summarized in Table 4-2. Code execution can begin before the primary clock becomes ready. If either the Two-Speed Start-up (see Section 23.3 "Two-Speed Start-up") or Fail-Safe Clock Monitor (see Section 23.4 "Fail-Safe Clock Monitor") is enabled, the device may begin execution as soon as the Reset source has cleared. Execution is clocked by the INTOSC multiplexer driven by the internal oscillator block. Execution is clocked by the internal oscillator block until either the primary clock becomes ready or a power-managed mode is entered before the primary clock becomes ready; the primary clock is then shut down. # 4.5.4 EXIT WITHOUT AN OSCILLATOR START-UP DELAY Certain exits from power-managed modes do not invoke the OST at all. There are two cases: - PRI\_IDLE mode, where the primary clock source is not stopped; and - the primary clock source is not any of the LP, XT, HS or HSPLL modes. In these instances, the primary clock source either does not require an oscillator start-up delay since it is already running (PRI\_IDLE), or normally does not require an oscillator start-up delay (RC, EC and INTIO Oscillator modes). However, a fixed delay of interval, TCSD, following the wake event, is still required when leaving Sleep and Idle modes to allow the CPU to prepare for execution. Instruction execution resumes on the first clock cycle following this delay. TABLE 4-2: EXIT DELAY ON WAKE-UP BY RESET FROM SLEEP MODE OR ANY IDLE MODE (BY CLOCK SOURCES) | Clock Source<br>Before Wake-up | Clock Source<br>After Wake-up | Exit Delay | Clock Ready Status<br>Bit (OSCCON) | |--------------------------------|-------------------------------|----------------------------|------------------------------------| | | LP, XT, HS | | | | Primary Device Clock | HSPLL | Tcsp <sup>(1)</sup> | OSTS | | (PRI_IDLE mode) | EC, RC | ICSD( ) | | | | INTOSC <sup>(2)</sup> | | IOFS | | | LP, XT, HS | Tost <sup>(3)</sup> | | | T4000 | HSPLL | Tost + t <sub>rc</sub> (3) | OSTS | | T10SC | EC, RC | Tcsp <sup>(1)</sup> | | | | INTOSC <sup>(2)</sup> | Tiobst <sup>(4)</sup> | IOFS | | | LP, XT, HS | Tost <sup>(3)</sup> | | | INTOSC <sup>(3)</sup> | HSPLL | Tost + t <sub>rc</sub> (3) | OSTS | | INTOSCO | EC, RC | Tcsp <sup>(1)</sup> | | | | INTOSC <sup>(2)</sup> | None | IOFS | | | LP, XT, HS | Tost <sup>(3)</sup> | | | None | HSPLL | Tost + t <sub>rc</sub> (3) | OSTS | | (Sleep mode) | EC, RC | Tcsp <sup>(1)</sup> | | | | INTOSC <sup>(2)</sup> | Tiobst <sup>(4)</sup> | IOFS | **Note 1:** TCSD (Parameter 38) is a required delay when waking from Sleep and all Idle modes, and runs concurrently with any other required delays (see **Section 4.4 "Idle Modes"**). <sup>2:</sup> Includes both the INTOSC 8 MHz source and postscaler derived frequencies. **<sup>3:</sup>** Tost is the Oscillator Start-up Timer (Parameter 32). t<sub>rc</sub> is the PLL Lock-out Timer (Parameter F12); it is also designated as TPLL. <sup>4:</sup> Execution continues during TIOBST (Parameter 39), the INTOSC stabilization period. ### 5.0 RESET The PIC18F2331/2431/4331/4431 devices differentiate between various kinds of Reset: - a) Power-on Reset (POR) - b) MCLR Reset during normal operation - c) MCLR Reset during Sleep - d) Watchdog Timer (WDT) Reset (during execution) - e) Programmable Brown-out Reset (BOR) - f) RESET Instruction - g) Stack Full Reset - h) Stack Underflow Reset This section discusses Resets generated by MCLR, POR and BOR, and the operation of the various start-up timers. Stack Reset events are covered in Section 6.1.2.4 "Stack Full/Underflow Resets". WDT Resets are covered in Section 23.2 "Watchdog Timer (WDT)". A simplified block diagram of the On-Chip Reset Circuit is shown in Figure 5-1. ### FIGURE 5-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT ### 5.1 RCON Register Device Reset events are tracked through the RCON register (Register 5-1). The lower five bits of the register indicate that a specific Reset event has occurred. In most cases, these bits can only be cleared by the event and must be set by the application after the event. The state of these flag bits, taken together, can be read to indicate the type of Reset that just occurred. This is described in more detail in Section 5.6 "Reset State of Registers". The RCON register also has control bits for setting interrupt priority (IPEN) and software control of the BOR (SBOREN). Interrupt priority is discussed in Section 10.0 "Interrupts". BOR is covered in Section 5.4 "Brown-out Reset (BOR)". - Note 1: If the BOREN Configuration bit is set (Brown-out Reset enabled), the BOR bit is '1' on a Power-on Reset. After a Brown-out Reset has occurred, the BOR bit will be cleared and must be set by firmware to indicate the occurrence of the next Brown-out Reset. - 2: It is recommended that the POR bit be set after a Power-on Reset has been detected, so that subsequent Power-on Resets may be detected. ### REGISTER 5-1: RCON: RESET CONTROL REGISTER | R/W-0 | U-0 | U-0 | R/W-1 | R-1 | R-1 | R/W-0 | R/W-0 | |-------|-----|-----|-------|-----|-----|--------------------|--------------------| | IPEN | _ | _ | RI | TO | PD | POR <sup>(2)</sup> | BOR <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | | Legend: | | | | | |--------------|----------|---------------------------------------|------------------------|--------------------| | R = Reada | ıble bit | W = Writable bit | U = Unimplemented bit, | read as '0' | | -n = Value | at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | L:4 <b>7</b> | IDEN, In | to an and Daire aits a French le leit | | | | bit 7 | IPEN: In | terrupt Priority Enable bit | | | | | 1 = Enable priority levels on interrupts | |---------|--------------------------------------------------------------------------| | | 0 = Disable priority levels on interrupts (PIC16CXXX Compatibility mode) | | bit 6-5 | Unimplemented: Read as '0' | bit 4 RI: RESET Instruction Flag bit 1 = The RESET instruction was not executed (set by firmware only) 0 = The RESET instruction was executed causing a device Reset (must be set in software after a Brown-out Reset occurs) bit 3 TO: Watchdog Time-out Flag bit 1 = Set by power-up, CLRWDT instruction or SLEEP instruction 0 = A WDT time-out occurred bit 2 **PD:** Power-Down Detection Flag bit 1 = Set by power-up or by the CLRWDT instruction 0 = Set by execution of the SLEEP instruction bit 1 POR: Power-on Reset Status bit<sup>(2)</sup> 1 = A Power-on Reset has not occurred (set by firmware only) 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs) bit 0 **BOR**: Brown-out Reset Status bit<sup>(1)</sup> 1 = A Brown-out Reset has not occurred (set by firmware only) 0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs) **Note 1:** If SBOREN is enabled, its Reset state is '1'; otherwise, it is '0'. 2: The actual Reset value of POR is determined by the type of device Reset. See the notes following this register and Section 5.6 "Reset State of Registers" for additional information. **Note 1:** It is recommended that the POR bit be set after a Power-on Reset has been detected so that subsequent Power-on Resets may be detected. 2: Brown-out Reset is said to have occurred when $\overline{BOR}$ is '0' and $\overline{POR}$ is '1' (assuming that POR was set to '1' by software immediately after a Power-on Reset). ### 5.2 Master Clear (MCLR) The MCLR pin can trigger an external Reset of the device by holding the pin low. These devices have a noise filter in the MCLR Reset path that detects and ignores small pulses. The MCLR pin is not driven low by any internal Resets, including the Watchdog Timer. In PIC18F2331/2431/4331/4431 devices, the MCLR input can be disabled with the MCLRE Configuration bit. When MCLR is disabled, the pin becomes a digital input. For more information, see Section 11.5 "PORTE, TRISE and LATE Registers". ### 5.3 Power-on Reset (POR) A Power-on Reset pulse is generated on-chip whenever VDD rises above a certain threshold. This allows the device to start in the initialized state when VDD is adequate for operation. To take advantage of the POR circuitry, tie the $\overline{MCLR}$ pin through a resistor (1 k $\Omega$ to 10 k $\Omega$ ) to VDD. This will eliminate external RC components usually needed to create a Power-on Reset delay. The minimum rise rate for VDD is specified (Parameter D004). For a slow rise time, see Figure 5-2. When the device starts normal operation (i.e., exits the Reset condition), device operating parameters (such as voltage, frequency and temperature) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met. Power-on Reset events are captured by the $\overline{POR}$ bit (RCON<1>). The state of the bit is set to '0' whenever a POR occurs and does not change for any other Reset event. $\overline{POR}$ is not reset to '1' by any hardware event. To capture multiple events, the user manually resets the bit to '1' in software following any Power-on Reset. **Note:** The following decoupling method is recommended: - 1. A 1 $\mu F$ capacitor should be connected across AVDD and AVss. - 2. A similar capacitor should be connected across VDD and VSS. ### FIGURE 5-2: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP) - Note 1: External Power-on Reset circuit is required only if the VDD power-up slope is too slow. The diode, D, helps discharge the capacitor quickly when VDD powers down. - 2: $R < 40 \text{ k}\Omega$ is recommended to make sure that the voltage drop across R does not violate the device's electrical specification. - 3: R1 $\geq$ 1 k $\Omega$ will limit any current flowing into $\overline{MCLR}$ from external capacitor, C, in the event of $\overline{MCLR}/VPP$ pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). ### 5.4 Brown-out Reset (BOR) A Configuration bit, BOREN, can disable (if clear/ programmed) or enable (if set) the Brown-out Reset circuitry. If VDD falls below VBOR (Parameter D005A through D005F) for greater than TBOR (Parameter 35), the brown-out situation will reset the chip. A Reset may not occur if VDD falls below VBOR for less than TBOR. The chip will remain in Brown-out Reset until VDD rises above VBOR. If the Power-up Timer is enabled, it will be invoked after VDD rises above VBOR; it then will keep the chip in Reset for an additional time delay TPWRT (Parameter 33). If VDD drops below VBOR while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be initialized. Once VDD rises above VBOR, the Power-up Timer will execute the additional time delay. Enabling the Brown-out Reset does not automatically enable the PWRT. ### 5.5 Device Reset Timers PIC18F2331/2431/4331/4431 devices incorporate three separate on-chip timers that help regulate the Power-on Reset process. Their main function is to ensure that the device clock is stable before code is executed. These timers are: - Power-up Timer (PWRT) - Oscillator Start-up Timer (OST) - · PLL Lock Time-out ### 5.5.1 POWER-UP TIMER (PWRT) The Power-up Timer (PWRT) of PIC18F2331/2431/4331/4431 devices is an 11-bit counter that uses the INTRC source as the clock input. This yields an approximate time interval of 2,048 x 32 $\mu$ s = 65.6 ms. While the PWRT is counting, the device is held in Reset. The power-up time delay depends on the INTRC clock and will vary from chip to chip due to temperature and process variation. See DC Parameter 33 for details. The PWRT is enabled by clearing the PWRTEN Configuration bit. # 5.5.2 OSCILLATOR START-UP TIMER (OST) The Oscillator Start-up Timer (OST) provides a 1,024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over (Parameter 33). This ensures that the crystal oscillator or resonator has started and stabilized. The OST time-out is invoked only for XT, LP, HS and HSPLL modes, and on Power-on Reset or on exit from most power-managed modes. ### 5.5.3 PLL LOCK TIME-OUT With the PLL enabled in its PLL mode, the time-out sequence following a Power-on Reset is slightly different from other oscillator modes. A separate timer is used to provide a fixed time-out that is sufficient for the PLL to lock to the main oscillator frequency. This PLL Lock Time-out (TPLL) is typically 2 ms and follows the oscillator start-up time-out. ### 5.5.4 TIME-OUT SEQUENCE On power-up, the time-out sequence is as follows: - After the POR pulse has cleared, the PWRT time-out is invoked (if enabled). - 2. Then, the OST is activated. The total time-out will vary based on oscillator configuration and the status of the PWRT. Figure 5-3 through Figure 5-7 depict time-out sequences on power-up, with the Power-up Timer enabled and the device operating in HS Oscillator mode. Figure 5-3 through Figure 5-6 also apply to devices operating in XT or LP modes. For devices in RC mode, and with the PWRT disabled, there will be no time-out at all. Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, all time-outs will expire. Bringing MCLR high will begin execution immediately (Figure 5-5). This is useful for testing purposes or synchronization of more than one PIC18FXXXX device operating in parallel. TABLE 5-1: TIME-OUT IN VARIOUS SITUATIONS | Oscillator | Power-up <sup>(2)</sup> ar | Power-up <sup>(2)</sup> and Brown-out | | | | | | | |----------------|--------------------------------------------------------|---------------------------------------|---------------------------------|--|--|--|--|--| | Configuration | PWRTEN = 0 | PWRTEN = 1 | Power-Managed Mode | | | | | | | HSPLL | 66 ms <sup>(1)</sup> + 1024 Tosc + 2 ms <sup>(2)</sup> | 1024 Tosc + 2 ms <sup>(2)</sup> | 1024 Tosc + 2 ms <sup>(2)</sup> | | | | | | | HS, XT, LP | 66 ms <sup>(1)</sup> + 1024 Tosc | 1024 Tosc | 1024 Tosc | | | | | | | EC, ECIO | 66 ms <sup>(1)</sup> | _ | _ | | | | | | | RC, RCIO | 66 ms <sup>(1)</sup> | _ | _ | | | | | | | INTIO1, INTIO2 | 66 ms <sup>(1)</sup> | _ | _ | | | | | | Note 1: 66 ms (65.5 ms) is the nominal Power-up Timer (PWRT) delay. 2: 2 ms is the nominal time required for the 4x PLL to lock. ### 5.6 Reset State of Registers Most registers are unaffected by a Reset. Their status is unknown on POR and unchanged by all other Resets. The other registers are forced to a "Reset state" depending on the type of Reset that occurred. Most registers are not affected by a WDT wake-up, since this is viewed as the resumption of normal operation. Status bits from the RCON register ( $\overline{RI}$ , $\overline{TO}$ , $\overline{PD}$ , $\overline{POR}$ and $\overline{BOR}$ ) are set or cleared differently in different Reset situations, as indicated in Table 5-2. These bits are used in software to determine the nature of the Reset. Table 5-3 describes the Reset states for all of the Special Function Registers. These are categorized by Power-on and Brown-out Resets, Master Clear and WDT Resets, and WDT wake-ups. FIGURE 5-3: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD, VDD RISE < TPWRT) FIGURE 5-4: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1 FIGURE 5-5: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2 FIGURE 5-6: SLOW RISE TIME (MCLR TIED TO VDD, VDD RISE > TPWRT) TABLE 5-2: STATUS BITS, THEIR SIGNIFICANCE AND THE INITIALIZATION CONDITION FOR RCON REGISTER | | 1 | 1 | | | | | | | | |-----------------------------------------------------------|-----------------------|------------------|----|----|----|-----|-----|--------|--------| | Condition | Program<br>Counter | RCON<br>Register | RI | TO | PD | POR | BOR | STKFUL | STKUNF | | Power-on Reset | 0000h | 01 1100 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | RESET Instruction | 0000h | 00 uuuu | 0 | u | u | u | u | u | u | | Brown-out | 0000h | 01 11u- | 1 | 1 | 1 | u | 0 | u | u | | MCLR Reset during power-managed Run modes | 0000h | 0u 1uuu | u | 1 | u | u | u | u | u | | MCLR Reset during power-managed Idle and Sleep modes | 0000h | 0u 10uu | u | 1 | 0 | u | u | u | u | | WDT Time-out during full power or power-managed Run modes | 0000h | 0u 0uuu | u | 0 | u | u | u | u | u | | MCLR Reset during full-power execution | | | | | | | | u | u | | Stack Full Reset (STVREN = 1) | 0000h | 0u uuuu | u | u | u | u | u | 1 | u | | Stack Underflow Reset (STVREN = 1) | | | | | | | | u | 1 | | Stack Underflow Error (not an actual Reset, STVREN = 0) | 0000h | uu uuuu | u | u | u | u | u | u | 1 | | WDT time-out during power-managed Idle or Sleep modes | PC + 2 | uu 00uu | u | 0 | 0 | u | u | u | u | | Interrupt exit from power-managed modes | PC + 2 <sup>(1)</sup> | uu u0uu | u | u | 0 | u | u | u | u | **Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0'. Note 1: When the wake-up is due to an interrupt and the GIEH or GIEL bits are set, the PC is loaded with the interrupt vector (0x000008h or 0x000018h). TABLE 5-3: INITIALIZATION CONDITIONS FOR ALL REGISTERS | Register | App | olicabl | able Devices | | Power-on Reset,<br>Brown-out Reset | MCLR Resets<br>WDT Reset<br>RESET Instruction<br>Stack Resets | Wake-up via WDT<br>or Interrupt | |----------|------|---------|--------------|------|------------------------------------|---------------------------------------------------------------|---------------------------------| | TOSU | 2331 | 2431 | 4331 | 4431 | 0 0000 | 0 0000 | 0 uuuu <b>(3)</b> | | TOSH | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu <sup>(3)</sup> | | TOSL | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu <sup>(3)</sup> | | STKPTR | 2331 | 2431 | 4331 | 4431 | 00-0 0000 | uu-0 0000 | uu-u uuuu <sup>(3)</sup> | | PCLATU | 2331 | 2431 | 4331 | 4431 | 0 0000 | 0 0000 | u uuuu | | PCLATH | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PCL | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | PC + 2 <sup>(2)</sup> | | TBLPTRU | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | TBLPTRH | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | TBLPTRL | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | TABLAT | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PRODH | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PRODL | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | INTCON | 2331 | 2431 | 4331 | 4431 | 0000 000x | 0000 000u | uuuu uuuu(1) | | INTCON2 | 2331 | 2431 | 4331 | 4431 | 1111 -1-1 | 1111 -1-1 | uuuu -u-u <sup>(1)</sup> | | INTCON3 | 2331 | 2431 | 4331 | 4431 | 11-0 0-00 | 11-0 0-00 | uu-u u-uu <b>(1)</b> | | INDF0 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | POSTINC0 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | POSTDEC0 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | PREINC0 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | PLUSW0 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | FSR0H | 2331 | 2431 | 4331 | 4431 | xxxx | uuuu | uuuu | | FSR0L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | WREG | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | INDF1 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | POSTINC1 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | POSTDEC1 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | PREINC1 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | PLUSW1 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - 4: See Table 5-2 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** Bit 3 of PORTE and LATE are enabled if MCLR functionality is disabled. When not enabled as the PORTE pin, they are disabled and read as '0'. The 28-pin devices do not have only RE3 implemented. TABLE 5-3: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | Power-on Reset,<br>Brown-out Reset | MCLR Resets WDT Reset RESET Instruction Stack Resets | Wake-up via WDT<br>or Interrupt | | | |---------------------|--------------------|------|------------------------------------|------------------------------------------------------|---------------------------------|-----------|-----------| | FSR1H | 2331 | 2431 | 4331 | 4431 | 0000 | uuuu | uuuu | | FSR1L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | BSR | 2331 | 2431 | 4331 | 4431 | 0000 | 0000 | uuuu | | INDF2 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | POSTINC2 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | POSTDEC2 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | PREINC2 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | PLUSW2 | 2331 | 2431 | 4331 | 4431 | N/A | N/A | N/A | | FSR2H | 2331 | 2431 | 4331 | 4431 | 0000 | uuuu | uuuu | | FSR2L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | STATUS | 2331 | 2431 | 4331 | 4431 | x xxxx | u uuuu | u uuuu | | TMR0H | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | TMR0L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | T0CON | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | OSCCON | 2331 | 2431 | 4331 | 4431 | 0000 q000 | 0000 q000 | uuuu uuuu | | LVDCON | 2331 | 2431 | 4331 | 4431 | 00 0101 | 00 0101 | uu uuuu | | WDTCON | 2331 | 2431 | 4331 | 4431 | 00 | 00 | uu | | RCON <sup>(4)</sup> | 2331 | 2431 | 4331 | 4431 | 01 11q0 | 0q qquu | uu qquu | | TMR1H | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR1L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | T1CON | 2331 | 2431 | 4331 | 4431 | 0000 0000 | u0uu uuuu | uuuu uuuu | | TMR2 | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PR2 | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | 1111 1111 | | T2CON | 2331 | 2431 | 4331 | 4431 | -000 0000 | -000 0000 | -uuu uuuu | | SSPBUF | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | SSPADD | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPSTAT | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPCON | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | - **Note 1:** One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - 4: See Table 5-2 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** Bit 3 of PORTE and LATE are enabled if MCLR functionality is disabled. When not enabled as the PORTE pin, they are disabled and read as '0'. The 28-pin devices do not have only RE3 implemented. TABLE 5-3: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | Power-on Reset,<br>Brown-out Reset | MCLR Resets WDT Reset RESET Instruction Stack Resets | Wake-up via WDT<br>or Interrupt | | | |----------|--------------------|------|------------------------------------|------------------------------------------------------|---------------------------------|-----------|-----------| | ADRESH | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADRESL | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON0 | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | ADCON1 | 2331 | 2431 | 4331 | 4431 | 00-0 0000 | 00-0 0000 | uu-u uuuu | | ADCON2 | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | ADCON3 | 2331 | 2431 | 4331 | 4431 | 00-0 0000 | 00-0 0000 | uu-u uuuu | | ADCHS | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | CCPR1H | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCPR1L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCP1CON | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | CCPR2H | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCPR2L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCP2CON | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | ANSEL1 | 2331 | 2431 | 4331 | 4431 | 1 | 1 | u | | ANSEL0 | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | T5CON | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | QEICON | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | SPBRGH | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | SPBRG | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | RCREG | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | TXREG | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | TXSTA | 2331 | 2431 | 4331 | 4431 | 0000 -010 | 0000 -010 | uuuu -uuu | | RCSTA | 2331 | 2431 | 4331 | 4431 | 0000 000x | 0000 000x | uuuu uuuu | | BAUDCON | 2331 | 2431 | 4331 | 4431 | -1-1 0-00 | -1-1 0-00 | -u-u u-uu | | EEADR | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | EEDATA | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | EECON2 | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | 0000 0000 | | EECON1 | 2331 | 2431 | 4331 | 4431 | xx-0 x000 | uu-0 u000 | uu-0 u000 | | IPR3 | 2331 | 2431 | 4331 | 4431 | 1 1111 | 1 1111 | u uuuu | | PIE3 | 2331 | 2431 | 4331 | 4431 | 0 0000 | 0 0000 | u uuuu | | PIR3 | 2331 | 2431 | 4331 | 4431 | 0 0000 | 0 0000 | u uuuu | - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - 3: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - 4: See Table 5-2 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** Bit 3 of PORTE and LATE are enabled if MCLR functionality is disabled. When not enabled as the PORTE pin, they are disabled and read as '0'. The 28-pin devices do not have only RE3 implemented. TABLE 5-3: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | | ces | Power-on Reset,<br>Brown-out Reset | MCLR Resets WDT Reset RESET Instruction Stack Resets | Wake-up via WDT<br>or Interrupt | |----------------------|--------------------|------|------|------|------------------------------------|------------------------------------------------------|---------------------------------| | IPR2 | 2331 | 2431 | 4331 | 4431 | 11 -1-1 | 11 -1-1 | uu -u-u | | PIR2 | 2331 | 2431 | 4331 | 4431 | 00 -0-0 | 00 -0-0 | uu -u-u | | PIE2 | 2331 | 2431 | 4331 | 4431 | 00 -0-0 | 00 -0-0 | uu -u-u | | IPR1 | 2331 | 2431 | 4331 | 4431 | -111 1111 | -111 1111 | -uuu uuuu | | PIR1 | 2331 | 2431 | 4331 | 4431 | -000 0000 | -000 0000 | -uuu uuuu <sup>(1)</sup> | | | 2331 | 2431 | 4331 | 4431 | -000 0000 | -000 0000 | -uuu uuuu <sup>(1)</sup> | | PIE1 | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | | 2331 | 2431 | 4331 | 4431 | -000 0000 | -000 0000 | -uuu uuuu | | OSCTUNE | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | TRISE <sup>(6)</sup> | 2331 | 2431 | 4331 | 4431 | 111 | 111 | uuu | | TRISD | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISC | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISB | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISA <sup>(5)</sup> | 2331 | 2431 | 4331 | 4431 | 1111 1111 <sup>(5)</sup> | 1111 1111(5) | uuuu uuuu <sup>(5)</sup> | | PR5H | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | PR5L | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | LATE <sup>(6)</sup> | 2331 | 2431 | 4331 | 4431 | xxx | uuu | uuu | | LATD | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | LATC | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | LATB | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | LATA <sup>(5)</sup> | 2331 | 2431 | 4331 | 4431 | XXXX XXXX <sup>(5)</sup> | uuuu uuuu <sup>(5)</sup> | uuuu uuuu <sup>(5)</sup> | | TMR5H | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR5L | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTE <sup>(6)</sup> | 2331 | 2431 | 4331 | 4431 | xxxx | xxxx | uuuu | | PORTD | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTC | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTB | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTA <sup>(5)</sup> | 2331 | 2431 | 4331 | 4431 | xx0x 0000 <b>(5)</b> | uu0u 0000 <b>(5)</b> | uuuu uuuu(5) | - **Note 1:** One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - 4: See Table 5-2 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** Bit 3 of PORTE and LATE are enabled if MCLR functionality is disabled. When not enabled as the PORTE pin, they are disabled and read as '0'. The 28-pin devices do not have only RE3 implemented. TABLE 5-3: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | | ces | Power-on Reset,<br>Brown-out Reset | MCLR Resets WDT Reset RESET Instruction Stack Resets | Wake-up via WDT<br>or Interrupt | |----------------------|--------------------|------|------|------|------------------------------------|------------------------------------------------------|---------------------------------| | PTCON0 | 2331 | 2431 | 4331 | 4431 | 0000 0000 | uuuu uuuu | uuuu uuuu | | PTCON1 | 2331 | 2431 | 4331 | 4431 | 00 | 00 | uu | | PTMRL | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTMRH | 2331 | 2431 | 4331 | 4431 | 0000 | 0000 | uuuu | | PTPERL | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | PTPERH | 2331 | 2431 | 4331 | 4431 | 1111 | 1111 | uuuu | | PDC0L | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PDC0H | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | PDC1L | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PDC1H | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | PDC2L | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PDC2H | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | PDC3L | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | PDC3H | 2331 | 2431 | 4331 | 4431 | 00 0000 | 00 0000 | uu uuuu | | SEVTCMPL | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | SEVTCMPH | 2331 | 2431 | 4331 | 4431 | 0000 | 0000 | uuuu | | PWMCON0 | 2331 | 2431 | 4331 | 4431 | -111 0000 | -111 0000 | -uuu uuuu | | PWMCON1 | 2331 | 2431 | 4331 | 4431 | 0000 0-00 | 0000 0-00 | uuuu u-uu | | DTCON | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | FLTCONFIG | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | OVDCOND | 2331 | 2431 | 4331 | 4431 | 1111 1111 | 1111 1111 | uuuu uuuu | | OVDCONS | 2331 | 2431 | 4331 | 4431 | 0000 0000 | 0000 0000 | uuuu uuuu | | CAP1BUFH/<br>VELRH | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CAP1BUFL/<br>VELRL | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CAP2BUFH/<br>POSCNTH | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CAP2BUFL/<br>POSCNTL | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CAP3BUFH/<br>MAXCNTH | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - **4:** See Table 5-2 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** Bit 3 of PORTE and LATE are enabled if MCLR functionality is disabled. When not enabled as the PORTE pin, they are disabled and read as '0'. The 28-pin devices do not have only RE3 implemented. TABLE 5-3: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED) | Register | Applicable Devices | | Power-on Reset,<br>Brown-out Reset | MCLR Resets WDT Reset RESET Instruction Stack Resets | Wake-up via WDT<br>or Interrupt | | | |----------------------|--------------------|------|------------------------------------|------------------------------------------------------|---------------------------------|-----------|-----------| | CAP3BUFL/<br>MAXCNTL | 2331 | 2431 | 4331 | 4431 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CAP1CON | 2331 | 2431 | 4331 | 4431 | -0 0000 | -0 0000 | -u uuuu | | CAP2CON | 2331 | 2431 | 4331 | 4431 | -0 0000 | -0 0000 | -u uuuu | | CAP3CON | 2331 | 2431 | 4331 | 4431 | -0 0000 | -0 0000 | -u uuuu | | DFLTCON | 2331 | 2431 | 4331 | 4431 | -000 0000 | -000 0000 | -uuu uuuu | - **Legend:** u = unchanged, x = unknown, = unimplemented bit, read as '0', q = value depends on condition. Shaded cells indicate conditions do not apply for the designated device. - Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up). - 2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h). - **3:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack. - **4:** See Table 5-2 for Reset value for specific condition. - **5:** Bits 6 and 7 of PORTA, LATA and TRISA are enabled depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'. - **6:** Bit 3 of PORTE and LATE are enabled if MCLR functionality is disabled. When not enabled as the PORTE pin, they are disabled and read as '0'. The 28-pin devices do not have only RE3 implemented. **NOTES:** ### 6.0 MEMORY ORGANIZATION There are three memory types in enhanced MCU devices. These memory types are: - Program Memory - · Data RAM - Data EEPROM As Harvard architecture devices, the data and program memories use separate buses, enabling concurrent access of the two memory spaces. The data EEPROM, for practical purposes, can be regarded as a peripheral device, since it is addressed and accessed through a set of control registers. Additional detailed information on the operation of the Flash program memory is provided in **Section 8.0 "Flash Program Memory"**. Data EEPROM is discussed separately in **Section 7.0 "Data EEPROM Memory"**. FIGURE 6-1: PROGRAM MEMORY MAP AND STACK FOR PIC18F2331/4331 ### 6.1 Program Memory Organization PIC18 microcontrollers implement a 21-bit program counter that can address a 2-Mbyte program memory space. Accessing a location between the upper boundary of the physically implemented memory and the 2-Mbyte address will return all '0's (a NOP instruction). The PIC18F2331/4331 devices each have 8 Kbytes of Flash memory and can store up to 4,096 single-word instructions. The PIC18F2431/4431 devices each have 16 Kbytes of Flash memory and can store up to 8,192 single-word instructions. PIC18 devices have two interrupt vectors. The Reset vector address is at 000000h and the interrupt vector addresses are at 000008h and 000018h. The program memory maps for PIC18F2331/4331 and PIC18F2431/4431 devices are shown in Figure 6-1 and Figure 6-2, respectively. FIGURE 6-2: PROGRAM MEMORY MAP AND STACK FOR PIC18F2431/4431 #### 6.1.1 PROGRAM COUNTER The Program Counter (PC) specifies the address of the instruction to fetch for execution. The PC is 21 bits wide and contained in three 8-bit registers. The low byte, known as the PCL register, is both readable and writable. The high byte (PCH register) contains the PC<15:8> bits and is not directly readable or writable. Updates to the PCH register are performed through the PCLATH register. The upper byte is the PCU register and contains the bits, PC<20:16>. This register is also not directly readable or writable. Updates to the PCU register are performed through the PCLATU register. The contents of PCLATH and PCLATU are transferred to the program counter by any operation that writes to the PCL. Similarly, the upper two bytes of the program counter are transferred to PCLATH and PCLATU by an operation that reads PCL. This is useful for computed offsets to the PC (see Section 6.1.4.1 "Computed GOTO"). The PC addresses bytes in the program memory. To prevent the PC from becoming misaligned with word instructions, the Least Significant bit of the PCL is fixed to a value of '0'. The PC increments by two to address sequential instructions in the program memory. The CALL, RCALL, GOTO and program branch instructions write to the program counter directly. For these instructions, the contents of PCLATH and PCLATU are not transferred to the program counter. ### 6.1.2 RETURN ADDRESS STACK The return address stack allows any combination of up to 31 program calls and interrupts to occur. The PC (Program Counter) is pushed onto the stack when a CALL or RCALL instruction is executed, or an interrupt is Acknowledged. The PC value is pulled off the stack on a RETURN, RETLW or a RETFIE instruction. PCLATU and PCLATH are not affected by any of the RETURN or CALL instructions. The stack operates as a 31-word by 21-bit RAM and a 5-bit Stack Pointer, with the Stack Pointer initialized to 00000b after all Resets. There is no RAM associated with Stack Pointer, 00000b. This is only a Reset value. During a CALL type instruction, causing a push onto the stack, the Stack Pointer is first incremented and the RAM location pointed to by the Stack Pointer is written with the contents of the PC (already pointing to the instruction following the CALL). During a RETURN type instruction, causing a pop from the stack, the contents of the RAM location pointed to by the STKPTR are transferred to the PC and then the Stack Pointer is decremented. The stack space is not part of either program or data space. The Stack Pointer is readable and writable, and the address on the top of the stack is readable and writable through the Top-of-Stack (TOS) Special Function Registers. Data can also be pushed to, or popped from, the stack using the Top-of-Stack SFRs. Status bits indicate if the stack is full. has overflowed or underflowed. ### 6.1.2.1 Top-of-Stack Access The top of the stack is readable and writable. Three register locations, TOSU, TOSH and TOSL, hold the contents of the stack location pointed to by the STKPTR register (Figure 6-3). This allows users to implement a software stack if necessary. After a CALL, RCALL or interrupt, the software can read the pushed value by reading the TOSU, TOSH and TOSL registers. These values can be placed on a user-defined software stack. At return time, the software can replace the TOSU, TOSH and TOSL and do a return. The user must disable the global interrupt enable bits while accessing the stack to prevent inadvertent stack corruption. ### 6.1.2.2 Return Stack Pointer (STKPTR) The STKPTR register (Register 6-1) contains the Stack Pointer value, the STKFUL (Stack Full) status bit and the STKUNF (Stack Underflow) status bits. The value of the Stack Pointer can be 0 through 31. The Stack Pointer increments before values are pushed onto the stack and decrements after values are popped off the stack. At Reset, the Stack Pointer value will be zero. The user may read and write the Stack Pointer value. This feature can be used by a Real-Time Operating System (RTOS) for return stack maintenance. After the PC is pushed onto the stack 31 times (without popping any values off the stack), the STKFUL bit is set. The STKFUL bit is cleared by software or by a POR. The action that takes place when the stack becomes full depends on the state of the STVREN (Stack Overflow Reset Enable) Configuration bit. (Refer to Section 23.1 "Configuration Bits" for a description of the device Configuration bits.) If STVREN is set (default), the 31st push will push the (PC + 2) value onto the stack, set the STKFUL bit and reset the device. The STKFUL bit will remain set and the Stack Pointer will be set to zero. If STVREN is cleared, the STKFUL bit will be set on the 31st push and the Stack Pointer will increment to 31. Any additional pushes will not overwrite the 31st push and STKPTR will remain at 31. Note: When the stack has been popped enough times to unload the stack, the next pop will return a value of zero to the PC and set the STKUNF bit, while the Stack Pointer remains at zero. The STKUNF bit will remain set until cleared by software or a POR occurs. Returning a value of zero to the PC on an underflow has the effect of vectoring the program to the Reset vector, where the stack conditions can be verified and appropriate actions can be taken. This is not the same as a Reset as the contents of the SFRs are not affected. ### FIGURE 6-3: RETURN ADDRESS STACK AND ASSOCIATED REGISTERS ### REGISTER 6-1: STKPTR: STACK POINTER REGISTER | R/C-0 | R/C-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | | |-----------------------|-----------------------|-----|-------|-------|-------|-------|-------|--|--|--|--| | STKFUL <sup>(1)</sup> | STKUNF <sup>(1)</sup> | _ | SP4 | SP3 | SP2 | SP1 | SP0 | | | | | | bit 7 | bit 7 bit 0 | | | | | | | | | | | | Legend: | C = Clearable bit | | | | | |-------------------|-------------------|------------------------------------|--------------------|--|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | bit 7 STKFUL: Stack Full Flag bit<sup>(1)</sup> 1 = Stack became full or overflowed 0 = Stack has not become full or overflowed bit 6 **STKUNF**: Stack Underflow Flag bit<sup>(1)</sup> 1 = Stack underflow occurred0 = Stack underflow did not occur bit 5 **Unimplemented:** Read as '0' bit 4-0 **SP<4:0>:** Stack Pointer Location bits **Note 1:** Bit 7 and bit 6 are cleared by user software or by a POR. #### 6.1.2.3 PUSH and POP Instructions Since the Top-of-Stack (TOS) is readable and writable, the ability to push values onto the stack and pull values off the stack without disturbing normal program execution is a desirable option. To push the current PC value onto the stack, a PUSH instruction can be executed. This will increment the Stack Pointer and load the current PC value onto the stack. TOSU, TOSH and TOSL can then be modified to place data or a return address on the stack. The PUSH instruction places the current PC value onto the stack. This increments the Stack Pointer and loads the current PC value onto the stack. The POP instruction discards the current TOS by decrementing the Stack Pointer. The previous value pushed onto the stack then becomes the TOS value. ### 6.1.2.4 Stack Full/Underflow Resets These Resets are enabled by programming the STVREN bit in Configuration Register 4L. When the STVREN bit is cleared, a full or underflow condition will set the appropriate STKFUL or STKUNF bit, but not cause a device Reset. When the STVREN bit is set, a full or underflow condition will set the appropriate STKFUL or STKUNF bit and then cause a device Reset. The STKFUL or STKUNF bits are cleared by the user software or a Power-on Reset. ### 6.1.3 FAST REGISTER STACK A Fast Register Stack is provided for the STATUS, WREG and BSR registers, to provide a "fast return" option for interrupts. The stack for each register is only one level deep and is neither readable nor writable. It is loaded with the current value of the corresponding register when the processor vectors for an interrupt. All interrupt sources will push values into the stack registers. The values in the registers are then loaded back into their associated registers if the RETFIE, FAST instruction is used to return from the interrupt. If both low and high-priority interrupts are enabled, the stack registers cannot be used reliably to return from low-priority interrupts. If a high-priority interrupt occurs while servicing a low-priority interrupt, the stack register values stored by the low-priority interrupt will be overwritten. In these cases, users must save the key registers in software during a low-priority interrupt. If interrupt priority is not used, all interrupts may use the Fast Register Stack for returns from interrupt. If no interrupts are used, the Fast Register Stack can be used to restore the STATUS, WREG and BSR registers at the end of a subroutine call. To use the Fast Register Stack for a subroutine call, a CALL label, FAST instruction must be executed to save the STATUS, WREG and BSR registers to the Fast Register Stack. A RETURN, FAST instruction is then executed to restore these registers from the Fast Register Stack. Example 6-1 shows a source code example that uses the Fast Register Stack during a subroutine call and return. # EXAMPLE 6-1: FAST REGISTER STACK CODE EXAMPLE # 6.1.4 LOOK-UP TABLES IN PROGRAM MEMORY There may be programming situations that require the creation of data structures, or look-up tables, in program memory. For PIC18 devices, look-up tables can be implemented two ways: - Computed GOTO - · Table Reads ### 6.1.4.1 Computed GOTO A computed GOTO is accomplished by adding an offset to the program counter. An example is shown in Example 6-2. A look-up table can be formed with an ADDWF PCL instruction and a group of RETLW *nn* instructions. The W register is loaded with an offset into the table before executing a call to that table. The first instruction of the called routine is the ADDWF PCL instruction. The next instruction executed will be one of the RETLW *nn* instructions that returns the value "*nn*" to the calling function. The offset value (in WREG) specifies the number of bytes that the program counter should advance and should be multiples of 2 (LSb = 0). In this method, only one data byte can be stored in each instruction location and room on the return address stack is required. EXAMPLE 6-2: COMPUTED GOTO USING AN OFFSET VALUE | Γ | | MOVFW | OFFSET | | |---|-------|--------|--------|--| | | | CALL | TABLE | | | | ORG | 0xnn00 | | | | | TABLE | ADDWF | PCL | | | | | RETLW | 0xnn | | | | | RETLW | 0xnn | | | | | RETLW | 0xnn | | | | | • | | | | | | • | | | | | | • | | | ### 6.1.4.2 Table Reads and Table Writes A better method of storing data in program memory allows two bytes of data to be stored in each instruction location. Look-up table data may be stored, two bytes per program word, by using table reads and writes. The Table Pointer register (TBLPTR) specifies the byte address and the Table Latch register (TABLAT) contains the data that is read from or written to program memory. Data is transferred to or from program memory, one byte at a time. Table read and table write operations are discussed further in Section 8.1 "Table Reads and Table Writes". # 6.2 Clocking Scheme/Instruction Cycle The clock input (from OSC1) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the Program Counter (PC) is incremented every Q1, the instruction is fetched from the program memory and latched into the Instruction Register (IR) in Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow are shown in Figure 6-4. ### 6.3 Instruction Flow/Pipelining An "Instruction Cycle" consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle, while decode and execute take another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g., GOTO), then two cycles are required to complete the instruction (Example 6-3). A fetch cycle begins with the Program Counter (PC) incrementing in Q1. In the execution cycle, the fetched instruction is latched into the "Instruction Register" (IR) in cycle, Q1. This instruction is then decoded and executed during the Q2, Q3 and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write). ### **EXAMPLE 6-3:** INSTRUCTION PIPELINE FLOW All instructions are single cycle, except for any program branches. These take two cycles since the fetch instruction is "flushed" from the pipeline, while the new instruction is being fetched and then executed. ### 6.4 Instructions in Program Memory The program memory is addressed in bytes. Instructions are stored as two bytes or four bytes in program memory. The Least Significant Byte of an instruction word is always stored in a program memory location with an even address (LSB = 0). Figure 6-5 shows an example of how instruction words are stored in the program memory. To maintain alignment with instruction boundaries, the PC increments in steps of 2 and the LSB will always read '0' The CALL and GOTO instructions have the absolute program memory address embedded into the instruction. Since instructions are always stored on word boundaries, the data contained in the instruction is a word address. The word address is written to PC<20:1>, which accesses the desired byte address in program memory. Instruction 2 in Figure 6-5 shows how the instruction, 'GOTO 000006h', is encoded in the program memory. Program branch instructions, which encode a relative address offset, operate in the same manner. The offset value stored in a branch instruction represents the number of single-word instructions that the PC will be offset by. Section 24.0 "Instruction Set Summary" provides further details of the instruction set. ### 6.4.1 TWO-WORD INSTRUCTIONS The standard PIC18 instruction set has four two-word instructions: CALL, MOVFF, GOTO and LSFR. In all cases, the second word of the instructions always has '1111' as its four Most Significant bits; the other 12 bits are literal data, usually a data memory address. The use of '1111' in the four MSbs of an instruction specifies a special form of NOP. If the instruction is executed in proper sequence, immediately after the first word, the data in the second word is accessed and used by the instruction sequence. If the first word is skipped for some reason and the second word is executed by itself, a NOP is executed instead. This is necessary for cases when the two-word instruction is preceded by a conditional instruction that changes the PC. Example 6-4 shows how this works. Note: For information on two-word instructions in the extended instruction set, see Section 24.2 "Instruction Set". ### FIGURE 6-5: INSTRUCTIONS IN PROGRAM MEMORY | FIGURE 0-3. | INSTRUCTIONS IN PROGRAM MEMORY | | | | | | | | | | |-------------|--------------------------------|------------|--------------------|---------|---------|----------------|--|--|--|--| | | | | | LSB = 1 | LSB = 0 | Word Address ↓ | | | | | | | | Program M | | | | 000000h | | | | | | | | Byte Locat | ions $\rightarrow$ | | | 000002h | | | | | | | | | | | | 000004h | | | | | | | | | | | | 000006h | | | | | | | Instruction 1: | MOVLW | 055h | 0Fh | 55h | 000008h | | | | | | | Instruction 2: | GOTO | 000006h | EFh | 03h | 00000Ah | | | | | | | | | | F0h | 00h | 00000Ch | | | | | | | Instruction 3: | MOVFF | 123h, 456h | C1h | 23h | 00000Eh | | | | | | | | | | F4h | 56h | 000010h | | | | | | | | | | | | 000012h | | | | | | | | | | | | 000014h | | | | | ### **EXAMPLE 6-4:** TWO-WORD INSTRUCTIONS | CASE 1: | | | | | | | | | | | |---------------------|------------------|------------------------------|--|--|--|--|--|--|--|--| | Object Code | Source Code | | | | | | | | | | | 0110 0110 0000 0000 | TSTFSZ REG1 | ; is RAM location 0? | | | | | | | | | | 1100 0001 0010 0011 | MOVFF REG1, REG2 | ; No, skip this word | | | | | | | | | | 1111 0100 0101 0110 | | ; Execute this word as a NOP | | | | | | | | | | 0010 0100 0000 0000 | ADDWF REG3 | ; continue code | | | | | | | | | | CASE 2: | | | | | | | | | | | | Object Code | Source Code | | | | | | | | | | | 0110 0110 0000 0000 | TSTFSZ REG1 | ; is RAM location 0? | | | | | | | | | | 1100 0001 0010 0011 | MOVFF REG1, REG2 | ; Yes, execute this word | | | | | | | | | | 1111 0100 0101 0110 | | ; 2nd word of instruction | | | | | | | | | | 0010 0100 0000 0000 | ADDWF REG3 | ; continue code | | | | | | | | | ### 6.5 Data Memory Organization The data memory in PIC18 devices is implemented as static RAM. Each register in the data memory has a 12-bit address, allowing up to 4,096 bytes of data memory. The memory space is divided into as many as 16 banks that contain 256 bytes each. PIC18F2331/2431/4331/4431 devices implement all 16 banks. Figure 6-6 shows the data memory organization for the PIC18F2331/2431/4331/4431 devices. The data memory contains Special Function Registers (SFRs) and General Purpose Registers (GPRs). The SFRs are used for control and status of the controller and peripheral functions, while GPRs are used for data storage and scratchpad operations in the user's application. Any read of an unimplemented location will read as '0's. The instruction set and architecture allow operations across all banks. The entire data memory may be accessed by Direct, Indirect or Indexed Addressing modes. Addressing modes are discussed later in this subsection. To ensure that commonly used registers (SFRs and select GPRs) can be accessed in a single cycle, PIC18 devices implement an Access Bank. This is a 256-byte memory space that provides fast access to SFRs and the lower portion of GPR Bank 0 without using the BSR. **Section 6.5.2 "Access Bank"** provides a detailed description of the Access RAM. FIGURE 6-6: DATA MEMORY MAP FOR PIC18F2331/2431/4331/4431 DEVICES ### 6.5.1 BANK SELECT REGISTER (BSR) Large areas of data memory require an efficient addressing scheme to make rapid access to any address possible. Ideally, this means that an entire address does not need to be provided for each read or write operation. For PIC18 devices, this is accomplished with a RAM banking scheme. This divides the memory space into 16 contiguous banks of 256 bytes. Depending on the instruction, each location can be addressed directly by its full 12-bit address, or an 8-bit low-order address and a four-bit Bank Pointer. Most instructions in the PIC18 instruction set make use of the Bank Pointer, known as the Bank Select Register (BSR). This SFR holds the four Most Significant bits of a location's address; the instruction itself includes the eight Least Significant bits. Only the four lower bits of the BSR are implemented (BSR<3:0>). The upper four bits are unused; they will always read '0' and cannot be written to. The BSR can be loaded directly by using the MOVLB instruction. The value of the BSR indicates the bank in data memory. The eight bits in the instruction show the location in the bank and can be thought of as an offset from the bank's lower boundary. The relationship between the BSR's value and the bank division in data memory is shown in Figure 6-6. Since up to 16 registers may share the same low-order address, the user must always be careful to ensure that the proper bank is selected before performing a data read or write. For example, writing what should be program data to the eight-bit address of F9h, while the BSR is 0Fh, will end up resetting the program counter. While any bank can be selected, only those banks that are actually implemented can be read or written to. Writes to unimplemented banks are ignored, while reads from unimplemented banks will return '0's. Even so, the STATUS register will still be affected as if the operation was successful. The data memory map in Figure 6-5 indicates which banks are implemented. In the core PIC18 instruction set, only the MOVFF instruction fully specifies the 12-bit address of the source and target registers. This instruction ignores the BSR completely when it executes. All other instructions include only the low-order address as an operand and must use either the BSR or the Access Bank to locate their target registers. ### 6.5.2 ACCESS BANK While the use of the BSR with an embedded 8-bit address allows users to address the entire range of data memory, it also means that the user must always ensure that the correct bank is selected; otherwise, data may be read from or written to the wrong location. This can be disastrous if a GPR is the intended target of an operation, but an SFR is written to instead. Verifying and/or changing the BSR for each read or write to data memory can become very inefficient. To streamline access for the most commonly used data memory locations, the data memory is configured with an Access Bank, which allows users to access a mapped block of memory without specifying a BSR. The Access Bank consists of the first 128 bytes of memory (00h-7Fh) in Bank 0 and the last 128 bytes of memory (80h-FFh) in Block 15. The lower half is known as the "Access RAM" and is composed of GPRs. This upper half is also where the device's SFRs are mapped. These two areas are mapped contiguously in the Access Bank and can be addressed in a linear fashion by an 8-bit address (Figure 6-6). The Access Bank is used by core PIC18 instructions that include the Access RAM bit (the 'a' parameter in the instruction). When 'a' is equal to '1', the instruction uses the BSR and the 8-bit address included in the opcode for the data memory address. When 'a' is '0', however, the instruction is forced to use the Access Bank address map; the current value of the BSR is ignored entirely. Using this "forced" addressing allows the instruction to operate on a data address in a single cycle, without updating the BSR first. For 8-bit addresses of 80h and above, this means that users can evaluate and operate on SFRs more efficiently. The Access RAM below 80h is a good place for data values that the user might need to access rapidly, such as immediate computational results or common program variables. Access RAM also allows for faster and more code efficient context saving and switching of variables. # 6.5.3 GENERAL PURPOSE REGISTER (GPR) FILE PIC18 devices may have banked memory in the GPR area. This is data RAM, which is available for use by all instructions. GPRs start at the bottom of Bank 0 (address 000h) and grow upwards towards the bottom of the SFR area. GPRs are not initialized by a Power-on Reset and are unchanged on all other Resets. ### 6.5.4 SPECIAL FUNCTION REGISTERS The Special Function Registers (SFRs) are registers used by the CPU and peripheral modules for controlling the desired operation of the device. These registers are implemented as static RAM. A list of these registers is given in Table 6-1 and Table 6-2. The SFRs can be classified into two sets: those associated with the "core" function and those related to the peripheral functions. Those registers related to the "core" are described in this section, while those related to the operation of the peripheral features are described in the section of that peripheral feature. The SFRs are typically distributed among the peripherals whose functions they control. The unused SFR locations will be unimplemented and read as '0's. TABLE 6-1: SPECIAL FUNCTION REGISTER MAP FOR PIC18F2331/2431/4331/4431 DEVICES | Address | Name | Address | Name | Address | Name | Address | Name | Address | Name | |---------|-------------------------|---------|-------------------------|---------|---------|---------|----------------------|---------|----------------------| | FFFh | TOSU | FDFh | INDF2 <sup>(1)</sup> | FBFh | CCPR1H | F9Fh | IPR1 | F7Fh | PTCON0 | | FFEh | TOSH | FDEh | POSTINC2 <sup>(1)</sup> | FBEh | CCPR1L | F9Eh | PIR1 | F7Eh | PTCON1 | | FFDh | TOSL | FDDh | POSTDEC2 <sup>(1)</sup> | FBDh | CCP1CON | F9Dh | PIE1 | F7Dh | PTMRL | | FFCh | STKPTR | FDCh | PREINC2 <sup>(1)</sup> | FBCh | CCPR2H | F9Ch | (2) | F7Ch | PTMRH | | FFBh | PCLATU | FDBh | PLUSW2 <sup>(1)</sup> | FBBh | CCPR2L | F9Bh | OSCTUNE | F7Bh | PTPERL | | FFAh | PCLATH | FDAh | FSR2H | FBAh | CCP2CON | F9Ah | ADCON3 | F7Ah | PTPERH | | FF9h | PCL | FD9h | FSR2L | FB9h | ANSEL1 | F99h | ADCHS | F79h | PDC0L | | FF8h | TBLPTRU | FD8h | STATUS | FB8h | ANSEL0 | F98h | (2) | F78h | PDC0H | | FF7h | TBLPTRH | FD7h | TMR0H | FB7h | T5CON | F97h | (2) | F77h | PDC1L | | FF6h | TBLPTRL | FD6h | TMR0L | FB6h | QEICON | F96h | TRISE(3) | F76h | PDC1H | | FF5h | TABLAT | FD5h | T0CON | FB5h | (2) | F95h | TRISD(3) | F75h | PDC2L | | FF4h | PRODH | FD4h | (2) | FB4h | (2) | F94h | TRISC | F74h | PDC2H | | FF3h | PRODL | FD3h | OSCCON | FB3h | (2) | F93h | TRISB | F73h | PDC3L <sup>(3)</sup> | | FF2h | INTCON | FD2h | LVDCON | FB2h | (2) | F92h | TRISA | F72h | PDC3H <sup>(3)</sup> | | FF1h | INTCON2 | FD1h | WDTCON | FB1h | (2) | F91h | PR5H | F71h | SEVTCMPL | | FF0h | INTCON3 | FD0h | RCON | FB0h | SPBRGH | F90h | PR5L | F70h | SEVTCMPH | | FEFh | INDF0 <sup>(1)</sup> | FCFh | TMR1H | FAFh | SPBRG | F8Fh | (2) | F6Fh | PWMCON0 | | FEEh | POSTINCO <sup>(1)</sup> | FCEh | TMR1L | FAEh | RCREG | F8Eh | (2) | F6Eh | PWMCON1 | | FEDh | POSTDEC0 <sup>(1)</sup> | FCDh | T1CON | FADh | TXREG | F8Dh | LATE <sup>(3)</sup> | F6Dh | DTCON | | FECh | PREINC0 <sup>(1)</sup> | FCCh | TMR2 | FACh | TXSTA | F8Ch | LATD <sup>(3)</sup> | F6Ch | FLTCONFIG | | FEBh | PLUSW0 <sup>(1)</sup> | FCBh | PR2 | FABh | RCSTA | F8Bh | LATC | F6Bh | OVDCOND | | FEAh | FSR0H | FCAh | T2CON | FAAh | BAUDCON | F8Ah | LATB | F6Ah | OVDCONS | | FE9h | FSR0L | FC9h | SSPBUF | FA9h | EEADR | F89h | LATA | F69h | CAP1BUFH | | FE8h | WREG | FC8h | SSPADD | FA8h | EEDATA | F88h | TMR5H | F68h | CAP1BUFL | | FE7h | INDF1 <sup>(1)</sup> | FC7h | SSPSTAT | FA7h | EECON2 | F87h | TMR5L | F67h | CAP2BUFH | | FE6h | POSTINC1 <sup>(1)</sup> | FC6h | SSPCON | FA6h | EECON1 | F86h | (2) | F66h | CAP2BUFL | | FE5h | POSTDEC1 <sup>(1)</sup> | FC5h | (2) | FA5h | IPR3 | F85h | (2) | F65h | CAP3BUFH | | FE4h | PREINC1 <sup>(1)</sup> | FC4h | ADRESH | FA4h | PIR3 | F84h | PORTE | F64h | CAP3BUFL | | FE3h | PLUSW1 <sup>(1)</sup> | FC3h | ADRESL | FA3h | PIE3 | F83h | PORTD <sup>(3)</sup> | F63h | CAP1CON | | FE2h | FSR1H | FC2h | ADCON0 | FA2h | IPR2 | F82h | PORTC | F62h | CAP2CON | | FE1h | FSR1L | FC1h | ADCON1 | FA1h | PIR2 | F81h | PORTB | F61h | CAP3CON | | FE0h | BSR | FC0h | ADCON2 | FA0h | PIE2 | F80h | PORTA | F60h | DFLTCON | Note 1: This is not a physical register. - 2: Unimplemented registers are read as '0'. - 3: This register is not available on 28-pin devices. TABLE 6-2: REGISTER FILE SUMMARY (PIC18F2331/2431/4331/4431) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | | |-----------|------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------|-----------------|-----------------|-----------------|------------------|---------|-------------------|--| | TOSU | — — Top-of-Stack Upper Byte (TOS<20:16>) | | | | | | | | | | | TOSH | Top-of-Stack H | ligh Byte (TOS | <15:8>) | • | | | | | 0000 0000 | | | TOSL | Top-of-Stack L | op-of-Stack Low Byte (TOS<7:0>) | | | | | | | | | | STKPTR | STKFUL | STKUNF | _ | SP4 | SP3 | SP2 | SP1 | SP0 | 00-0 0000 | | | PCLATU | _ | | bit 21 <sup>(3)</sup> | Holding Regis | ter for PC<20:1 | 6> | | • | 0 0000 | | | PCLATH | Holding Regis | ter for PC<15:8 | 3> | • | | | | | 0000 0000 | | | PCL | PC Low Byte ( | PC<7:0>) | | | | | | | 0000 0000 | | | TBLPTRU | _ | <ul> <li>bit 21<sup>(3)</sup> Program Memory Table Pointer Upper Byte (TBLPTR&lt;20:16&gt;)</li> </ul> | | | | | | | | | | TBLPTRH | Program Mem | ory Table Point | ter High Byte (T | BLPTR<15:8> | ) | | | | 0000 0000 | | | TBLPTRL | Program Mem | ory Table Point | er Low Byte (T | BLPTR<7:0>) | | | | | 0000 0000 | | | TABLAT | Program Mem | ory Table Latch | 1 | | | | | | 0000 0000 | | | PRODH | Product Regis | ter High Byte | | | | | | | xxxx xxxx | | | PRODL | Product Regis | ter Low Byte | | | | | | | xxxx xxxx | | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 0000 000x | | | INTCON2 | RBPU | INTEDG0 | INTEDG1 | INTEDG2 | _ | TMR0IP | _ | RBIP | 1111 -1-1 | | | INTCON3 | INT2IP | INT1IP | _ | INT2IE | INT1IE | _ | INT2IF | INT1IF | 11-0 0-00 | | | INDF0 | Uses contents | of FSR0 to add | dress data mer | nory – value of | FSR0 not char | ged (not a phy | sical register) | • | N/A | | | POSTINC0 | Uses contents | of FSR0 to add | dress data mer | nory – value of | FSR0 post-inci | remented (not a | a physical regis | ster) | N/A | | | POSTDEC0 | Uses contents | of FSR0 to add | dress data mer | nory – value of | FSR0 post-dec | cremented (not | a physical regi | ster) | N/A | | | PREINC0 | Uses contents | of FSR0 to add | dress data mer | nory – value of | FSR0 pre-incre | emented (not a | physical regist | er) | N/A | | | PLUSW0 | Uses contents | of FSR0 to add | dress data mer | nory – value of | FSR0 offset by | W (not a phys | ical register) | | N/A | | | FSR0H | _ | - | _ | _ | Indirect Data N | Memory Addres | s Pointer 0 Hig | jh | xxxx | | | FSR0L | Indirect Data N | Memory Addres | s Pointer 0 Lov | w Byte | | | | | xxxx xxxx | | | WREG | Working Regis | ter | | | | | | | xxxx xxxx | | | INDF1 | Uses contents | of FSR1 to add | dress data mer | nory – value of | FSR1 not char | iged (not a phy | sical register) | | N/A | | | POSTINC1 | Uses contents | of FSR1 to add | dress data mer | nory – value of | FSR1 post-inci | remented (not a | a physical regis | ster) | N/A | | | POSTDEC1 | Uses contents | of FSR1 to add | dress data mer | nory – value of | FSR1 post-dec | cremented (not | a physical regi | ster) | N/A | | | PREINC1 | Uses contents | of FSR1 to ad | dress data mer | nory – value of | FSR1 pre-incre | emented (not a | physical regist | er) | N/A | | | PLUSW1 | Uses contents | of FSR1 to ad | dress data mer | nory – value of | FSR1 offset by | W (not a phys | ical register) | | N/A | | | FSR1H | _ | - | _ | _ | Indirect Data N | Memory Addres | s Pointer 1 Hig | jh Byte | 0000 | | | FSR1L | Indirect Data N | Memory Addres | s Pointer 1 Lov | w Byte | | | | | xxxx xxxx | | | BSR | _ | _ | _ | _ | Bank Select R | egister | | | 0000 | | | INDF2 | Uses contents | of FSR2 to add | dress data mer | nory – value of | FSR2 not char | iged (not a phy | sical register) | | N/A | | | POSTINC2 | Uses contents | of FSR2 to add | dress data mer | nory – value of | FSR2 post-inci | remented (not a | a physical regis | ster) | N/A | | | POSTDEC2 | Uses contents | of FSR2 to add | dress data mer | nory – value of | FSR2 post-dec | cremented (not | a physical regi | ster) | N/A | | | PREINC2 | Uses contents | of FSR2 to add | dress data mer | nory – value of | FSR2 pre-incre | emented (not a | physical regist | er) | N/A | | | PLUSW2 | Uses contents | of FSR2 to add | dress data mer | nory – value of | FSR2 offset by | W (not a phys | ical register) | | N/A | | | FSR2H | _ | - | _ | _ | Indirect Data N | Memory Addres | ss Pointer 2 Hig | jh Byte | 0000 | | | FSR2L | Indirect Data N | Memory Addres | s Pointer 2 Lov | w Byte | | | | | xxxx xxxx | | | STATUS | _ | _ | _ | N | OV | Z | DC | С | x xxxx | | | TMR0H | Timer0 Regist | er High Byte | | | | | | | 0000 0000 | | | TMR0L | Timer0 Regist | er Low Byte | | | | | | | xxxx xxxx | | | T0CON | TMR00N | T016BIT | T0CS | T0SE | PSA | T0PS2 | T0PS1 | T0PS0 | 1111 1111 | | $\textbf{Legend:} \quad \textbf{x} = \text{unknown}, \textbf{u} = \text{unchanged}, - = \text{unimplemented}, \textbf{q} = \text{value depends on condition}. \label{eq:legend:} Shaded cells are unimplemented.}$ Note 1: RA6 and associated bits are configured as port pins in RCIO, ECIO and INTIO2 (with port function on RA6) Oscillator modes only and read '0' in all other oscillator modes. - 2: RA7 and associated bits are configured as port pins in INTIO2 Oscillator mode only and read '0' in all other modes. - 3: Bit 21 of the PC is only available in Test mode and Serial Programming modes. - 4: These registers and/or bits are not implemented on the PIC18F2331/2431 devices and read as '0'. - 5: The RE3 port bit is only available for PIC18F4331/4431 devices when the MCLRE fuse (CONFIG3H<7>) is programmed to '0'; otherwise, RE3 reads '0'. This bit is read-only. TABLE 6-2: REGISTER FILE SUMMARY (PIC18F2331/2431/4331/4431) (CONTINUED) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | | | |-----------|---------------------|------------------------------------|---------------------|-------------|----------------|------------------------------|-----------|---------------------|-------------------|--|--| | OSCCON | IDLEN | IRCF2 | IRCF1 | IRCF0 | OSTS | IOFS | SCS1 | SCS0 | 0000 q000 | | | | LVDCON | _ | _ | IRVST | LVDEN | LVDL3 | LVDL2 | LVDL1 | LVDL0 | 00 0101 | | | | WDTCON | WDTW | _ | _ | _ | _ | _ | _ | SWDTEN | 00 | | | | RCON | IPEN | _ | _ | RI | TO | PD | POR | BOR | 01 11q0 | | | | TMR1H | Timer1 Regist | mer1 Register High Byte | | | | | | | | | | | TMR1L | Timer1 Regist | er Low Byte | | | | | | | xxxx xxxx | | | | T1CON | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 0000 0000 | | | | TMR2 | Timer2 Regist | ner2 Register | | | | | | | | | | | PR2 | Timer2 Period | Register | | | | | | | 1111 1111 | | | | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | | | | SSPBUF | SSP Receive | P Receive Buffer/Transmit Register | | | | | | | | | | | SSPADD | SSP Address | Register in I <sup>2</sup> C | ™ Slave mode. | SSP Baud Ra | te Reload Regi | ster in I <sup>2</sup> C Mas | ter mode. | | 0000 0000 | | | | SSPSTAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 0000 0000 | | | | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | | | | ADRESH | A/D Result Re | gister High Byt | e | | • | • | • | | xxxx xxxx | | | | ADRESL | A/D Result Re | gister Low Byte | 9 | | | | | | xxxx xxxx | | | | ADCON0 | _ | _ | ACONV | ACSCH | ACMOD1 | ACMOD0 | GO/DONE | ADON | 00 0000 | | | | ADCON1 | VCFG1 | VCFG0 | _ | FIFOEN | BFEMT | BFOVFL | ADPNT1 | ADPNT0 | 00-0 0000 | | | | ADCON2 | ADFM | ACQT3 | ACQT2 | ACQT1 | ACQT0 | ADCS2 | ADCS1 | ADCS0 | 0000 0000 | | | | ADCON3 | ADRS1 | ADRS0 | _ | SSRC4 | SSRC3 | SSRC2 | SSRC1 | SSRC0 | 00-0 0000 | | | | ADCHS | GDSEL1 | GDSEL0 | GBSEL1 | GBSEL0 | GCSEL1 | GCSEL0 | GASEL1 | GASEL0 | 0000 0000 | | | | CCPR1H | Capture/Comp | oare/PWM Reg | ister 1 High Byt | е | | | | | xxxx xxxx | | | | CCPR1L | Capture/Comp | oare/PWM Reg | ister 1 Low Byte | Э | | | | | xxxx xxxx | | | | CCP1CON | _ | _ | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 0000 | | | | CCPR2H | Capture/Comp | oare/PWM Reg | ister 2 High Byt | е | | | | | xxxx xxxx | | | | CCPR2L | Capture/Comp | oare/PWM Reg | ister 2 Low Byte | Э | | | | | xxxx xxxx | | | | CCP2CON | _ | _ | DC2B1 | DC2B0 | CCP2M3 | CCP2M2 | CCP2M1 | CCP2M0 | 00 0000 | | | | ANSEL1 | _ | _ | ı | ı | _ | _ | _ | ANS8 <sup>(4)</sup> | 1 | | | | ANSEL0 | ANS7 <sup>(4)</sup> | ANS6 <sup>(4)</sup> | ANS5 <sup>(4)</sup> | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 1111 1111 | | | | T5CON | T5SEN | RESEN <sup>(4)</sup> | T5MOD | T5PS1 | T5PS0 | T5SYNC | TMR5CS | TMR5ON | 0000 0000 | | | | QEICON | VELM | QERR | UP/DOWN | QEIM2 | QEIM1 | QEIM0 | PDEC1 | PDEC0 | 0000 0000 | | | | SPBRGH | EUSART Bau | d Rate General | or Register Hig | h Byte | • | • | • | • | 0000 0000 | | | | SPBRG | EUSART Bau | d Rate General | or Register Lov | v Byte | | | | | 0000 0000 | | | | RCREG | EUSART Rec | eive Register | | | | | | | 0000 0000 | | | | TXREG | EUSART Tran | smit Register | | | | | | | 0000 0000 | | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | | | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | | | | BAUDCON | | RCIDL | | SCKP | BRG16 | | WUE | ABDEN | -1-1 0-00 | | | **Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition. Shaded cells are unimplemented. - 2: RA7 and associated bits are configured as port pins in INTIO2 Oscillator mode only and read '0' in all other modes. - 3: Bit 21 of the PC is only available in Test mode and Serial Programming modes. - 4: These registers and/or bits are not implemented on the PIC18F2331/2431 devices and read as '0'. - 5: The RE3 port bit is only available for PIC18F4331/4431 devices when the MCLRE fuse (CONFIG3H<7>) is programmed to '0'; otherwise, RE3 reads '0'. This bit is read-only. Note 1: RA6 and associated bits are configured as port pins in RCIO, ECIO and INTIO2 (with port function on RA6) Oscillator modes only and read '0' in all other oscillator modes. TABLE 6-2: REGISTER FILE SUMMARY (PIC18F2331/2431/4331/4431) (CONTINUED) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | |----------------------|-----------------------|-----------------------|------------------|-----------------|----------------------|--------------------|--------------------|---------------------|-------------------| | EEADR | EEPROM Add | Iress Register | | | | | | | 0000 0000 | | EEDATA | EEPROM Data | a Register | | | | | | | 0000 0000 | | EECON2 | EEPROM Cor | ntrol Register 2 | (not a physical | register) | | | | | 0000 0000 | | EECON1 | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | xx-0 x000 | | IPR3 | _ | _ | _ | PTIP | IC3DRIP | IC2QEIP | IC1IP | TMR5IP | 1 1111 | | PIR3 | _ | _ | _ | PTIF | IC3DRIF | IC2QEIF | IC1IF | TMR5IF | 0 0000 | | PIE3 | _ | _ | _ | PTIE | IC3DRIE | IC2QEIE | IC1IE | TMR5IE | 0 0000 | | IPR2 | OSCFIP | _ | _ | EEIP | _ | LVDIP | _ | CCP2IP | 11 -1-1 | | PIR2 | OSCFIF | _ | _ | EEIF | _ | LVDIF | _ | CCP2IF | 00 -0-0 | | PIE2 | OSCFIE | _ | _ | EEIE | _ | LVDIE | _ | CCP2IE | 00 -0-0 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | -111 1111 | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | -000 0000 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | -000 0000 | | OSCTUNE | _ | _ | TUN5 | TUN4 | TUN3 | TUN2 | TUN1 | TUN0 | 00 0000 | | ADCON3 | ADRS1 | ADRS0 | _ | SSRC4 | SSRC3 | SSRC2 | SSRC1 | SSRC0 | 00-0 0000 | | ADCHS | GDSEL1 | GDSEL0 | GBSEL1 | GBSEL0 | GCSEL1 | GCSEL0 | GASEL1 | GASEL0 | 0000 0000 | | TRISE <sup>(4)</sup> | _ | _ | _ | _ | _ | PORTE Data | Direction Regis | ster <sup>(4)</sup> | 111 | | TRISD <sup>(4)</sup> | PORTD Data | Direction Regis | ter | | | | | | 1111 1111 | | TRISC | PORTC Data | Direction Regis | ter | | | | | | 1111 1111 | | TRISB | PORTB Data I | Direction Regis | ter | | | | | | 1111 1111 | | TRISA | TRISA7 <sup>(2)</sup> | TRISA6 <sup>(1)</sup> | PORTA Data I | Direction Regis | ter | | | | 1111 1111 | | PR5H | Timer5 Period | Register High | Byte | | | | | | 1111 1111 | | PR5L | Timer5 Period | Register Low | Byte | | | | | | 1111 1111 | | LATE <sup>(4)</sup> | _ | _ | _ | _ | _ | LATE Data Ou | ıtput Register | | xxx | | LATD <sup>(4)</sup> | LATD Data Ou | utput Register | | | | | | | xxxx xxxx | | LATC | LATC Data Ou | utput Register | | | | | | | xxxx xxxx | | LATB | LATB Data Ou | ıtput Register | | | | | | | xxxx xxxx | | LATA | LATA7 <sup>(2)</sup> | LATA6 <sup>(1)</sup> | LATA Data Ou | tput Register | | | | | xxxx xxxx | | TMR5H | Timer5 Regist | er High Byte | | | | | | | xxxx xxxx | | TMR5L | Timer5 Regist | er Low Byte | | | | | | | xxxx xxxx | | PORTE | _ | _ | _ | _ | RE3 <sup>(4,5)</sup> | RE2 <sup>(4)</sup> | RE1 <sup>(4)</sup> | RE0 <sup>(4)</sup> | xxxx | | PORTD <sup>(4)</sup> | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 | xxxx xxxx | | PORTC | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | xxxx xxxx | | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | xxxx xxxx | | PORTA | RA7 <sup>(2)</sup> | RA6 <sup>(1)</sup> | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | xx0x 0000 | | PTCON0 | PTOPS3 | PTOPS2 | PTOPS1 | PTOPS0 | PTCKPS1 | PTCKPS0 | PTMOD1 | PTMOD0 | 0000 0000 | | PTCON1 | PTEN | PTDIR | | | _ | | | _ | 00 | | PTMRL | PWM Time Ba | se Register (lo | wer 8 bits) | | | | | | 0000 0000 | | PTMRH | | UNU | ISED | | PWM Time Ba | ıse Register (u | oper 4 bits) | | 0000 | | PTPERL | PWM Time Ba | se Period Reg | ister (lower 8 b | its) | | | | | 1111 1111 | | PTPERH | | UNL | ISED | | PWM Time Ba | se Period Reg | ister (upper 4 b | oits) | 1111 | $\textbf{Legend:} \quad \textbf{x} = \text{unknown}, \textbf{u} = \text{unchanged}, - = \text{unimplemented}, \textbf{q} = \text{value depends on condition}. Shaded cells are unimplemented}.$ - 2: RA7 and associated bits are configured as port pins in INTIO2 Oscillator mode only and read '0' in all other modes. - **3:** Bit 21 of the PC is only available in Test mode and Serial Programming modes. - 4: These registers and/or bits are not implemented on the PIC18F2331/2431 devices and read as '0'. - 5: The RE3 port bit is only available for PIC18F4331/4431 devices when the MCLRE fuse (CONFIG3H<7>) is programmed to '0'; otherwise, RE3 reads '0'. This bit is read-only. Note 1: RA6 and associated bits are configured as port pins in RCIO, ECIO and INTIO2 (with port function on RA6) Oscillator modes only and read '0' in all other oscillator modes. TABLE 6-2: REGISTER FILE SUMMARY (PIC18F2331/2431/4331/4431) (CONTINUED) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | |----------------------|--------------------------------------------------------------------|----------------------------------------------------------------------|------------------------|-----------------------|------------------|---------------|-----------------|------------|-------------------| | PDC0L | PWM Duty Cy | WM Duty Cycle #0L Register (lower 8 bits) | | | | | | | | | PDC0H | UNU | SED | PWM Duty Cy | cle #0H Regist | er (upper 6 bits | ) | | | 00 0000 | | PDC1L | PWM Duty Cy | cle #1L Registe | er (lower 8 bits) | | | | | | 0000 0000 | | PDC1H | UNU | ISED | PWM Duty Cy | cle #1H Regist | er (upper 6 bits | ) | | | 00 0000 | | PDC2L | PWM Duty Cy | cle #2L Registe | er (lower 8 bits) | | | | | | 0000 0000 | | PDC2H | UNU | ISED | PWM Duty Cy | cle #2H Regist | er (upper 6 bits | ) | | | 00 0000 | | PDC3L <sup>(4)</sup> | PWM Duty Cy | cle #3L Registe | er (lower 8 bits) | | | | | | 0000 0000 | | PDC3H <sup>(4)</sup> | UNU | ISED | PWM Duty Cy | cle #3H Regist | er (upper 6 bits | ) | | | 00 0000 | | SEVTCMPL | PWM Special | Event Compare | e Register (lowe | er 8 bits) | | | | | 0000 0000 | | SEVTCMPH | | UNU | ISED | | PWM Special | Event Compare | e Register (upp | er 4 bits) | 0000 | | PWMCON0 | _ | PWMEN2 | PWMEN1 | PWMEN0 | PMOD3 | PMOD2 | PMOD1 | PMOD0 | -111 0000 | | PWMCON1 | SEVOPS3 | SEVOPS2 | SEVOPS1 | SEVOPS0 | SEVTDIR | _ | UDIS | OSYNC | 0000 0-00 | | DTCON | DTPS1 | DTPS0 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | 0000 0000 | | FLTCONFIG | BRFEN | FLTBS <sup>(4)</sup> | FLTBMOD <sup>(4)</sup> | FLTBEN <sup>(4)</sup> | FLTCON | FLTAS | FLTAMOD | FLTAEN | 0000 0000 | | OVDCOND | POVD7 <sup>(4)</sup> | POVD6 <sup>(4)</sup> | POVD5 | POVD4 | POVD3 | POVD2 | POVD1 | POVD0 | 1111 1111 | | OVDCONS | POUT7 <sup>(4)</sup> | POUT6 <sup>(4)</sup> | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | 0000 0000 | | CAP1BUFH/<br>VELRH | Capture 1 Reg | gister High Byte | e/Velocity Regis | ter High Byte | | | | | xxxx xxxx | | CAP1BUFL/<br>VELRL | Capture 1 Rec | gister Low Byte | Velocity Regist | ter Low Byte | | | | | xxxx xxxx | | CAP2BUFH/<br>POSCNTH | Capture 2 Rec | gister High Byte | e/QEI Position ( | Counter Registe | er High Byte | | | | xxxx xxxx | | CAP2BUFL/<br>POSCNTL | Capture 2 Reg | Capture 2 Register Low Byte/QEI Position Counter Register Low Byte | | | | | | xxxx xxxx | | | CAP3BUFH/<br>MAXCNTH | Capture 3 Rec | Capture 3 Register High Byte/QEI Max. Count Limit Register High Byte | | | | | | xxxx xxxx | | | CAP3BUFL/<br>MAXCNTL | Capture 3 Register Low Byte/QEI Max. Count Limit Register Low Byte | | | | | xxxx xxxx | | | | | CAP1CON | _ | CAP1REN | _ | _ | CAP1M3 | CAP1M2 | CAP1M1 | CAP1M0 | -0 0000 | | CAP2CON | _ | CAP2REN | _ | _ | CAP2M3 | CAP2M2 | CAP2M1 | CAP2M0 | -0 0000 | | CAP3CON | _ | CAP3REN | _ | _ | CAP3M3 | CAP3M2 | CAP3M1 | CAP3M0 | -0 0000 | | DFLTCON | _ | FLT4EN | FLT3EN | FLT2EN | FLT1EN | FLTCK2 | FLTCK1 | FLTCK0 | -000 0000 | $\textbf{Legend:} \quad \textbf{x} = \text{unknown}, \textbf{u} = \text{unchanged}, - = \text{unimplemented}, \textbf{q} = \text{value depends on condition}. \text{ Shaded cells are unimplemented}.$ - 2: RA7 and associated bits are configured as port pins in INTIO2 Oscillator mode only and read '0' in all other modes. - 3: Bit 21 of the PC is only available in Test mode and Serial Programming modes. - 4: These registers and/or bits are not implemented on the PIC18F2331/2431 devices and read as '0'. - 5: The RE3 port bit is only available for PIC18F4331/4431 devices when the MCLRE fuse (CONFIG3H<7>) is programmed to '0'; otherwise, RE3 reads '0'. This bit is read-only. Note 1: RA6 and associated bits are configured as port pins in RCIO, ECIO and INTIO2 (with port function on RA6) Oscillator modes only and read '0' in all other oscillator modes. #### 6.6 STATUS Register The STATUS register, shown in Register 6-2, contains the arithmetic status of the ALU. The STATUS register can be the operand for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC, C, OV or N bits, then the write to these five bits is disabled. These bits are set or cleared according to the device logic. Therefore, the result of an instruction with the STATUS register as destination may be different than intended. For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged). It is recommended, therefore, that only BCF, BSF, SWAPF, MOVFF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect the Z, C, DC, OV or N bits in the STATUS register. For other instructions not affecting any Status bits, see Table 24-2. Note: The C and DC bits operate as a Borrow and Digit Borrow bit respectively, in subtraction. #### **REGISTER 6-2: STATUS REGISTER** | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | |-------|-----|-----|-------|-------|-------|-------------------|------------------| | _ | _ | _ | N | OV | Z | DC <sup>(1)</sup> | C <sup>(2)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-5 **Unimplemented:** Read as '0' bit 4 N: Negative bit This bit is used for signed arithmetic (2's complement). It indicates whether the result was negative (ALU MSB = 1). 1 = Result was negative 0 = Result was positive bit 3 **OV:** Overflow bit This bit is used for signed arithmetic (2's complement). It indicates an overflow of the 7-bit magnitude which causes the sign bit (bit 7) to change state. 1 = Overflow occurred for signed arithmetic (in this arithmetic operation) 0 = No overflow occurred bit 2 **Z**: Zero bit 1 = The result of an arithmetic or logic operation is zero 0 = The result of an arithmetic or logic operation is not zero bit 1 **DC:** Digit Carry/Borrow bit<sup>(1)</sup> For ADDWF, ADDLW, SUBLW and SUBWF instructions: 1 = A carry-out from the 4th low-order bit of the result occurred 0 = No carry-out from the 4th low-order bit of the result bit 0 C: Carry/Borrow bit<sup>(2)</sup> For ADDWF, ADDLW, SUBLW and SUBWF instructions: 1 = A carry-out from the Most Significant bit of the result occurred 0 = No carry-out from the Most Significant bit of the result occurred **Note 1:** For Borrow, the polarity is reversed. A subtraction is executed by adding the 2's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either bit 4 or bit 3 of the source register. 2: For Borrow, the polarity is reversed. A subtraction is executed by adding the 2's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high or low-order bit of the source register. #### 6.7 Data Addressing Modes The data memory space can be addressed in several ways. For most instructions, the addressing mode is fixed. Other instructions may use up to three modes, depending on which operands are used and whether or not the extended instruction set is enabled. The addressing modes are: - Inherent - Literal - · Direct - Indirect # 6.7.1 INHERENT AND LITERAL ADDRESSING Many PIC18 control instructions do not need any argument at all. They either perform an operation that globally affects the device or they operate implicitly on one register. This addressing mode is known as Inherent Addressing. Examples include SLEEP, RESET and DAW. Other instructions work in a similar way but require an additional explicit argument in the opcode. This is known as Literal Addressing mode because they require some literal value as an argument. Examples include ADDLW and MOVLW, which respectively, add or move a literal value to the W register. Other examples include CALL and GOTO, which include a 20-bit program memory address. #### 6.7.2 DIRECT ADDRESSING Direct Addressing specifies all or part of the source and/or destination address of the operation within the opcode itself. The options are specified by the arguments accompanying the instruction. In the core PIC18 instruction set, bit-oriented and byteoriented instructions use some version of Direct Addressing by default. All of these instructions include some 8-bit literal address as their Least Significant Byte. This address specifies either a register address in one of the banks of data RAM (Section 6.5.4 "Special Function Registers") or a location in the Access Bank (Section 6.5.2 "Access Bank") as the data source for the instruction. The Access RAM bit, 'a', determines how the address is interpreted. When 'a' is '1', the contents of the BSR (Section 6.5.1 "Bank Select Register (BSR)") are used with the address to determine the complete 12-bit address of the register. When 'a' is '0', the address is interpreted as being a register in the Access Bank. Addressing that uses the Access RAM is sometimes also known as Direct Forced Addressing mode. A few instructions, such as MOVFF, include the entire 12-bit address (either source or destination) in their op codes. In these cases, the BSR is ignored entirely. The destination of the operation's results is determined by the destination bit, 'd'. When 'd' is '1', the results are stored back in the source register, overwriting its original contents. When 'd' is '0', the results are stored in the W register. Instructions without the 'd' argument have a destination that is implicit in the instruction; their destination is either the target register being operated on or the W register. #### 6.7.3 INDIRECT ADDRESSING Indirect Addressing allows the user to access a location in data memory without giving a fixed address in the instruction. This is done by using File Select Registers (FSRs) as pointers to the locations to be read or written to. Since the FSRs are themselves located in RAM as Special Function Registers, they can also be directly manipulated under program control. This makes FSRs very useful in implementing data structures, such as tables and arrays in data memory. The registers for Indirect Addressing are also implemented with Indirect File Operands (INDFs) that permit automatic manipulation of the pointer value with auto-incrementing, auto-decrementing or offsetting with another value. This allows for efficient code, using loops, such as the example of clearing an entire RAM bank in Example 6-5. # EXAMPLE 6-5: HOW TO CLEAR RAM (BANK 1) USING INDIRECT ADDRESSING | | LFSR | FSR0, 100h | ; | | |---------|-------|------------|---|----------------| | NEXT | CLRF | POSTINC0 | ; | Clear INDF | | | | | ; | register then | | | | | ; | inc pointer | | | BTFSS | FSROH, 1 | ; | All done with | | | | | ; | Bank1? | | | BRA | NEXT | ; | NO, clear next | | CONTINU | Ε | | ; | YES, continue | # 6.7.3.1 FSR Registers and the INDF Operand At the core of Indirect Addressing are three sets of registers: FSR0, FSR1 and FSR2. Each represents a pair of 8-bit registers, FSRnH and FSRnL. The four upper bits of the FSRnH register are not used so each FSR pair holds a 12-bit value. This represents a value that can address the entire range of the data memory in a linear fashion. The FSR register pairs, then, serve as pointers to data memory locations. Indirect Addressing is accomplished with a set of Indirect File Operands: INDF0 through INDF2. These can be thought of as "virtual" registers; they are mapped in the SFR space but are not physically implemented. Reading or writing to a particular INDF register actually accesses its corresponding FSR register pair. A read from INDF1, for example, reads the data at the address indicated by FSR1H:FSR1L. Instructions that use the INDF registers as operands actually use the contents of their corresponding FSR as a pointer to the instruction's target. The INDF operand is just a convenient way of using the pointer. Because Indirect Addressing uses a full 12-bit address, data RAM banking is not necessary. Thus, the current contents of the BSR and the Access RAM bit have no effect on determining the target address. # 6.7.3.2 FSR Registers and POSTINC, POSTDEC, PREINC and PLUSW In addition to the INDF operand, each FSR register pair also has four additional indirect operands. Like INDF, these are "virtual" registers that cannot be indirectly read or written to. Accessing these registers actually accesses the associated FSR register pair, but also performs a specific action on its stored value. They are: - POSTDEC: accesses the FSR value, then automatically decrements it by 1 afterwards - POSTINC: accesses the FSR value, then automatically increments it by 1 afterwards - PREINC: increments the FSR value by 1, then uses it in the operation - PLUSW: adds the signed value of the W register (range of -127 to 128) to that of the FSR and uses the new value in the operation. In this context, accessing an INDF register uses the value in the FSR registers without changing them. Similarly, accessing a PLUSW register gives the FSR value offset by that in the W register; neither value is actually changed in the operation. Accessing the other virtual registers changes the value of the FSR registers. Operations on the FSRs with POSTDEC, POSTINC and PREINC affect the entire register pair; that is, rollovers of the FSRnL register from FFh to 00h carry over to the FSRnH register. On the other hand, results of these operations do not change the value of any flags in the STATUS register (e.g., Z, N, OV, etc.). FIGURE 6-7: INDIRECT ADDRESSING The PLUSW register can be used to implement a form of Indexed Addressing in the data memory space. By manipulating the value in the W register, users can reach addresses that are fixed offsets from pointer addresses. In some applications, this can be used to implement some powerful program control structure, such as software stacks, inside of data memory. #### 6.7.3.3 Operations by FSRs on FSRs Indirect Addressing operations that target other FSRs or virtual registers represent special cases. For example, using an FSR to point to one of the virtual registers will not result in successful operations. As a specific case, assume that FSR0H:FSR0L contain FE7h, the address of INDF1. Attempts to read the value of the INDF1 using INDF0 as an operand will return 00h. Attempts to write to INDF1 using INDF0 as the operand will result in a NOP. On the other hand, using the virtual registers to write to an FSR pair may not occur as planned. In these cases, the value will be written to the FSR pair but without any incrementing or decrementing. Thus, writing to INDF2 or POSTDEC2 will write the same value to the FSR2H:FSR2L. Since the FSRs are physical registers mapped in the SFR space, they can be manipulated through all direct operations. Users should proceed cautiously when working on these registers, particularly if their code uses Indirect Addressing. Similarly, operations by Indirect Addressing are generally permitted on all other SFRs. Users should exercise the appropriate caution that they do not inadvertently change settings that might affect the operation of the device. NOTES: #### 7.0 DATA EEPROM MEMORY The data EEPROM is readable and writable during normal operation over the entire VDD range. The data memory is not directly mapped in the register file space. Instead, it is indirectly addressed through the Special Function Registers (SFR). There are four SFRs used to read and write the program and data EEPROM memory. These registers are: - EECON1 - EECON2 - EEDATA - EEADR The EEPROM data memory allows byte read and write. When interfacing to the data memory block, EEDATA holds the 8-bit data for read/write and EEADR holds the address of the EEPROM location being accessed. These devices have 256 bytes of data EEPROM with an address range from 00h to FFh. The EEPROM data memory is rated for high erase/ write cycle endurance. A byte write automatically erases the location and writes the new data (erase-before-write). The write time is controlled by an on-chip timer. The write time will vary with voltage and temperature, as well as from chip-to-chip. Please refer to Parameter D122 (Table 26-1 in Section 26.0 "Electrical Characteristics") for exact limits. #### 7.1 EEADR The Address register can address 256 bytes of data EEPROM. #### 7.2 EECON1 and EECON2 Registers Access to the data EEPROM is controlled by two registers: EECON1 and EECON2. These are the same registers which control access to the program memory and are used in a similar manner for the data EEPROM. The EECON1 register (Register 7-1) is the control register for data and program memory access. Control bit, EEPGD, determines if the access will be to program or data EEPROM memory. When clear, operations will access the data EEPROM memory. When set, program memory is accessed. Control bit, CFGS, determines if the access will be to the Configuration registers or to program memory/data EEPROM memory. When set, subsequent operations access Configuration registers. When CFGS is clear, the EEPGD bit selects either Flash program or data EEPROM memory. The WREN bit, when set, will allow a write operation. On power-up, the WREN bit is clear. The WRERR bit is set in hardware when the WREN bit is set and cleared when the internal programming timer expires and the write operation is complete. Note: During normal operation, the WRERR bit is read as '1'. This can indicate that a write operation was prematurely terminated by a Reset or a write operation was attempted improperly. The WR control bit initiates write operations. The bit cannot be cleared, only set, in software; it is cleared in hardware at the completion of the write operation. **Note:** The EEIF interrupt flag bit (PIR2<4>) is set when the write is complete. It must be cleared in software. Control bits, RD and WR, start read and erase/write operations, respectively. These bits are set by firmware and cleared by hardware at the completion of the operation. The RD bit cannot be set when accessing program memory (EEPGD = 1). Program memory is read using table read instructions. See Section 7.3 "Reading the Data EEPROM Memory" regarding table reads. The EECON2 register is not a physical register. It is used exclusively in the memory write and erase sequences. Reading EECON2 will read all '0's. #### REGISTER 7-1: EECON1: EEPROM CONTROL REGISTER 1 | R/W-x | R/W-x | U-0 | R/W-0 | R/W-x | R/W-0 | R/S-0 | R/S-0 | |-------|-------|-----|-------|----------------------|-------|-------|-------| | EEPGD | CFGS | _ | FREE | WRERR <sup>(1)</sup> | WREN | WR | RD | | bit 7 | | | | | | | bit 0 | Legend:S = Settable bit (cannot be cleared in software)R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown bit 7 **EEPGD:** Flash Program or Data EEPROM Memory Select bit 1 = Access Flash program memory 0 = Access data EEPROM memory bit 6 CFGS: Flash Program/Data EEPROM or Configuration Select bit 1 = Access Configuration registers 0 = Access Flash program or data EEPROM memory bit 5 **Unimplemented:** Read as '0' bit 4 FREE: Flash Row Erase Enable bit 1 = Erase the program memory row addressed by TBLPTR on the next WR command (cleared by completion of erase operation) 0 = Perform write only bit 3 WRERR: Flash Program/Data EEPROM Error Flag bit(1) 1 = A write operation is prematurely terminated (any Reset during self-timed programming in normal operation, or an improper write attempt) 0 = The write operation completed bit 2 WREN: Flash Program/Data EEPROM Write Enable bit 1 = Allows write cycles to Flash program/data EEPROM 0 = Inhibits write cycles to Flash program/data EEPROM bit 1 WR: Write Control bit 1 = Initiates a data EEPROM erase/write cycle or a program memory erase cycle or write cycle (The operation is self-timed and the bit is cleared by hardware once write is complete. The WR bit can only be set (not cleared) in software.) 0 = Write cycle to the EEPROM is complete bit 0 RD: Read Control bit 1 = Initiates an EEPROM read (Read takes one cycle. RD is cleared in hardware. The RD bit can only be set (not cleared) in software. RD bit cannot be set when EEPGD = 1 or CFGS = 1.) 0 = Does not initiate an EEPROM read Note 1: When a WRERR occurs, the EEPGD and CFGS bits are not cleared. This allows tracing of the error condition. # 7.3 Reading the Data EEPROM Memory To read a data memory location, the user must write the address to the EEADR register, clear the EEPGD control bit (EECON1<7>) and then set control bit, RD (EECON1<0>). The data is available for the very next instruction cycle; therefore, the EEDATA register can be read by the next instruction. EEDATA will hold this value until another read operation, or until it is written to by the user (during a write operation). The basic process is shown in Example 7-1. # 7.4 Writing to the Data EEPROM Memory To write an EEPROM data location, the address must first be written to the EEADR register and the data written to the EEDATA register. The sequence in Example 7-2 must be followed to initiate the write cycle. The write will not begin if this sequence is not exactly followed (write 55h to EECON2, write 0AAh to EECON2, then set WR bit) for each byte. It is strongly recommended that interrupts be disabled during this code segment. Additionally, the WREN bit in EECON1 must be set to enable writes. This mechanism prevents accidental writes to data EEPROM due to unexpected code execution (i.e., runaway programs). The WREN bit should be kept clear at all times, except when updating the EEPROM. The WREN bit is not cleared by hardware. After a write sequence has been initiated, EECON1, EEADR and EEDATA cannot be modified. The WR bit will be inhibited from being set unless the WREN bit is set. The WREN bit must be set on a previous instruction. Both WR and WREN cannot be set with the same instruction. At the completion of the write cycle, the WR bit is cleared in hardware and the EEPROM Interrupt Flag bit (EEIF) is set. The user may either enable this interrupt or poll this bit. EEIF must be cleared by software. #### 7.5 Write Verify Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit. #### 7.6 Protection Against Spurious Write There are conditions when the device may not want to write to the data EEPROM memory. To protect against spurious EEPROM writes, various mechanisms have been built-in. On power-up, the WREN bit is cleared. Also, the Power-up Timer (72 ms duration) prevents EEPROM write. The write initiate sequence and the WREN bit together help prevent an accidental write during brown-out, power glitch, or software malfunction. #### EXAMPLE 7-1: DATA EEPROM READ ``` MOVLW DATA_EE_ADDR ; MOVWF EEADR ; Data Memory Address to read BCF EECON1, EEPGD ; Point to DATA memory BSF EECON1, RD ; EEPROM Read MOVF EEDATA, W ; W = EEDATA ``` #### **EXAMPLE 7-2: DATA EEPROM WRITE** ``` MOVLW DATA_EE_ADDR MOVWF EEADR ; Data Memory Address to write MOVLW DATA_EE_DATA MOVWF EEDATA ; Data Memory Value to write BCF EECON1, EEPGD ; Point to DATA memory EECON1, CFGS BCF ; Access EEPROM BSF EECON1, WREN ; Enable writes BCF INTCON, GIE ; Disable Interrupts MOVLW 55h Required MOVWF EECON2 ; Write 55h MOVIW OAAh Sequence ; Write OAAh MOVWF EECON2 EECON1, WR ; Set WR bit to begin write BTFSC EECON1, WR ; Wait for write to complete COTO $-2 INTCON, GIE ; Enable interrupts ``` #### 7.7 Operation During Code-Protect Data EEPROM memory has its own code-protect bits in Configuration Words. External read and write operations are disabled if either of these mechanisms are enabled. The microcontroller itself can both read and write to the internal data EEPROM, regardless of the state of the code-protect Configuration bit. Refer to Section 23.0 "Special Features of the CPU" for additional information. #### 7.8 Protection Against Spurious Write There are conditions when the device may not want to write to the data EEPROM memory. To protect against spurious EEPROM writes, various mechanisms have been implemented. On power-up, the WREN bit is cleared. In addition, writes to the EEPROM memory are blocked during the Power-up Timer period (TPWRT, Parameter 33). The write/initiate sequence, and the WREN bit together, help prevent an accidental write during Brown-out Reset, power glitch or software malfunction. #### 7.9 Using the Data EEPROM The data EEPROM is a high-endurance, byte-addressable array that has been optimized for the storage of frequently changing information (e.g., program variables or other data that are updated often). Frequently changing values will typically be updated more often than Specification D124. If this is not the case, an array refresh must be performed. For this reason, variables that change infrequently (such as constants, IDs, calibration, etc.) should be stored in Flash program memory. A simple data EEPROM refresh routine is shown in Example 7-3. Note: If data EEPROM is only used to store constants and/or data that changes rarely, an array refresh is likely not required. See Specification D124. #### **EXAMPLE 7-3:** DATA EEPROM REFRESH ROUTINE ``` ; Start at address 0 EECON1, CFGS ; Set for memory BCF BCF EECON1, EEPGD ; Set for Data EEPROM BCF INTCON, GIE ; Disable interrupts BSF EECON1, WREN ; Enable writes LOOP ; Loop to refresh array BSF EECON1. RD ; Read current address MOVLW 55h EECON2 MOVWF ; Write 55h Required MOVLW 0AAh MOVWF EECON2 ; Write OAAh Sequence EECON1, WR ; Set WR bit to begin write BSF BTFSC EECON1, WR ; Wait for write to complete $-2 INCFSZ EEADR, F ; Increment address BRA LOOP ; Not zero, do it again BCF EECON1, WREN ; Disable writes BSF INTCON, GIE ; Enable interrupts ``` TABLE 7-1: REGISTERS ASSOCIATED WITH DATA EEPROM MEMORY | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values on<br>page | |--------|-------------------------------|----------------|---------------|--------------|---------|--------|--------|--------|----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | EEADR | EEADR EEPROM Address Register | | | | | | | 56 | | | EEDATA | EEPROM D | ata Register | | | | | | | 56 | | EECON2 | EEPROM C | ontrol Registe | er 2 (not a p | ohysical reg | gister) | | | | 56 | | EECON1 | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | 56 | | IPR2 | OSCFIP | _ | _ | EEIP | _ | LVDIP | _ | CCP2IP | 57 | | PIR2 | OSCFIF | _ | _ | EEIF | _ | LVDIF | _ | CCP2IF | 57 | | PIE2 | OSCFIE | _ | _ | EEIE | _ | LVDIE | _ | CCP2IE | 57 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used during Flash/EEPROM access. NOTES: #### 8.0 FLASH PROGRAM MEMORY The Flash program memory is readable, writable and erasable during normal operation over the entire VDD range. A read from program memory is executed on one byte at a time. A write to program memory is executed on blocks of 8 bytes at a time. Program memory is erased in blocks of 64 bytes at a time. A bulk erase operation may not be issued from user code. While writing or erasing program memory, instruction fetches cease until the operation is complete. The program memory cannot be accessed during the write or erase, therefore, code cannot execute. An internal programming timer terminates program memory writes and erases. A value written to program memory does not need to be a valid instruction. Executing a program memory location that forms an invalid instruction results in a NOP. #### 8.1 Table Reads and Table Writes In order to read and write program memory, there are two operations that allow the processor to move bytes between the program memory space and the data RAM: - Table Read (TBLRD) - Table Write (TBLWT) The program memory space is 16 bits wide, while the data RAM space is 8 bits wide. Table reads and table writes move data between these two memory spaces through an 8-bit register (TABLAT). Table read operations retrieve data from program memory and place it into TABLAT in the data RAM space. Figure 8-1 shows the operation of a table read with program memory and data RAM. Table write operations store data from TABLAT in the data memory space into holding registers in program memory. The procedure to write the contents of the holding registers into program memory is detailed in **Section 8.5 "Writing to Flash Program Memory"**. Figure 8-2 shows the operation of a table write with program memory and data RAM. Table operations work with byte entities. A table block containing data, rather than program instructions, is not required to be word-aligned. Therefore, a table block can start and end at any byte address. If a table write is being used to write executable code into program memory, program instructions will need to be word-aligned, (TBLPTRL<0) = 0. FIGURE 8-1: TABLE READ OPERATION #### FIGURE 8-2: TABLE WRITE OPERATION Note 1: The Table Pointer actually points to one of eight holding registers, the address of which is determined by TBLPTRL<2:0>. The process for physically writing data to the program memory array is discussed in Section 8.5 "Writing to Flash Program Memory". #### 8.2 Control Registers Several control registers are used in conjunction with the TBLRD and TBLWT instructions. These include the: - · EECON1 register - · EECON2 register - · TABLAT register - TBLPTR registers #### 8.2.1 EECON1 AND EECON2 REGISTERS EECON1 is the control register for memory accesses. EECON2 is not a physical register. Reading EECON2 will read all '0's. The EECON2 register is used exclusively in the memory write and erase sequences. Control bit, EEPGD, determines if the access will be to program or data EEPROM memory. When clear, operations will access the data EEPROM memory. When set, program memory is accessed. Control bit, CFGS, determines if the access will be to the Configuration registers or to program memory/data EEPROM memory. When set, subsequent operations access Configuration registers, regardless of EEPGD. (See Section 23.0 "Special Features of the CPU".) When CFGS is clear, the EEPGD bit selects either program Flash or data EEPROM memory. The FREE bit controls program memory erase operations. When the FREE bit is set, the erase operation is initiated on the next WR command. When FREE is clear, only writes are enabled. A write operation is allowed when the WREN bit (EECON1<2>) is set. On power-up, the WREN bit is clear. The WRERR bit (EECON1<3>) is set in hardware when the WR bit (EECON1<1>) is set and cleared when the internal programming timer expires and the write operation is complete. **Note:** During normal operation, the WRERR may read as '1'. This can indicate that a write operation was prematurely terminated by a Reset or a write operation was attempted improperly. The WR control bit initiates write operations. The bit cannot be cleared, only set, in software. The bit is cleared in hardware at the completion of the write operation. **Note:** The EEIF interrupt flag bit (PIR2<4>) is set when the write is complete. It must be cleared in software. #### REGISTER 8-1: EECON1: DATA EEPROM CONTROL REGISTER 1 | R/W-x | R/W-x | U-0 | R/W-0 | R/W-x | R/W-0 | R/S-0 | R/S-0 | |-------|-------|-----|-------|----------------------|-------|-------|-------| | EEPGD | CFGS | _ | FREE | WRERR <sup>(1)</sup> | WREN | WR | RD | | bit 7 | | | | | | | bit 0 | | Legend: | S = Settable bit (cannot be | S = Settable bit (cannot be cleared in software) | | | | | | |-------------------|-----------------------------------------------------|--------------------------------------------------|--------------------|--|--|--|--| | R = Readable bit | W = Writable bit U = Unimplemented bit, read as '0' | | | | | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | | | bit 7 **EEPGD:** Flash Program or Data EEPROM Memory Select bit 1 = Access Flash program memory0 = Access data EEPROM memory 0 - Access data EEFROW Memory CFGS: Flash Program/Data EEPROM or Configuration Select bit 1 = Access Configuration registers 0 = Access Flash program or data EEPROM memory bit 5 **Unimplemented:** Read as '0' bit 6 bit 4 FREE: Flash Row Erase Enable bit 1 = Erase the program memory row addressed by TBLPTR on the next WR command (cleared by completion of erase operation) 0 = Perform write only bit 3 WRERR: Flash Program/Data EEPROM Error Flag bit(1) 1 = A write operation is prematurely terminated (any Reset during self-timed programming in normal operation, or an improper write attempt) 0 = The write operation completed bit 2 WREN: Flash Program/Data EEPROM Write Enable bit 1 = Allows write cycles to Flash program/data EEPROM 0 = Inhibits write cycles to Flash program/data EEPROM bit 1 WR: Write Control bit 1 = Initiates a data EEPROM erase/write cycle or a program memory erase cycle or write cycle (The operation is self-timed and the bit is cleared by hardware once write is complete. The WR bit can only be set (not cleared) in software.) 0 = Write cycle to the EEPROM is complete bit 0 RD: Read Control bit 1 = Initiates an EEPROM read (Read takes one cycle. RD is cleared in hardware. The RD bit can only be set (not cleared) in software. RD bit cannot be set when EEPGD = 1 or CFGS = 1.) 0 = Does not initiate an EEPROM read **Note 1:** When a WRERR occurs, the EEPGD and CFGS bits are not cleared. This allows tracing of the error condition. #### 8.2.2 TABLAT – TABLE LATCH REGISTER The Table Latch (TABLAT) is an 8-bit register mapped into the SFR space. The Table Latch is used to hold 8-bit data during data transfers between program memory and data RAM. # 8.2.3 TBLPTR – TABLE POINTER REGISTER The Table Pointer (TBLPTR) addresses a byte within the program memory. The TBLPTR is comprised of three SFR registers: Table Pointer Upper Byte, Table Pointer High Byte and Table Pointer Low Byte (TBLPTRU:TBLPTRH:TBLPTRL). These three registers join to form a 22-bit wide pointer. The low-order 21 bits allow the device to address up to 2 Mbytes of program memory space. Setting the 22nd bit allows access to the Device ID, the User ID and the Configuration bits. The TBLPTR is used by the TBLRD and TBLWT instructions. These instructions can update the TBLPTR in one of four ways based on the table operation. These operations are shown in Table 8-1. These operations on the TBLPTR only affect the low-order 21 bits. #### 8.2.4 TABLE POINTER BOUNDARIES TBLPTR is used in reads, writes and erases of the Flash program memory. When a TBLRD is executed, all 22 bits of the Table Pointer determine which byte is read from program or configuration memory into TABLAT. When a TBLWT is executed, the three LSbs of the Table Pointer (TBLPTR<2:0>) determine which of the eight program memory holding registers is written to. When the timed write to program memory (long write) begins, the 19 MSbs of the Table Pointer, TBLPTR (TBLPTR<21:3>), will determine which program memory block of 8 bytes is written to (TBLPTR<2:0> are ignored). For more detail, see Section 8.5 "Writing to Flash Program Memory". When an erase of program memory is executed, the 16 MSbs of the Table Pointer (TBLPTR<21:6>) point to the 64-byte block that will be erased. The Least Significant bits (TBLPTR<5:0>) are ignored. Figure 8-3 describes the relevant boundaries of TBLPTR based on Flash program memory operations. | TARIE Q_1. | TABLE POINTER OPERATIONS WITH TRURD AND TRUMT INSTRUCTION | 21 | |------------|-----------------------------------------------------------|----| | IADLE 0-1. | TABLE PUINTER OPERATIONS WITH TRUKD AND TRUKT INSTRUCTION | 43 | | Example | Operation on Table Pointer | |--------------------|---------------------------------------------| | TBLRD* TBLWT* | TBLPTR is not modified | | TBLRD*+<br>TBLWT*+ | TBLPTR is incremented after the read/write | | TBLRD*-<br>TBLWT*- | TBLPTR is decremented after the read/write | | TBLRD+* TBLWT+* | TBLPTR is incremented before the read/write | #### FIGURE 8-3: TABLE POINTER BOUNDARIES BASED ON OPERATION # 8.3 Reading the Flash Program Memory The TBLRD instruction is used to retrieve data from program memory and place it into data RAM. Table reads from program memory are performed one byte at a time. TBLPTR points to a byte address in program space. Executing a TBLRD instruction places the byte pointed to into TABLAT. In addition, TBLPTR can be modified automatically for the next table read operation. The internal program memory is typically organized by words. The Least Significant bit of the address selects between the high and low bytes of the word. Figure 8-4 shows the interface between the internal program memory and the TABLAT. FIGURE 8-4: READS FROM FLASH PROGRAM MEMORY #### EXAMPLE 8-1: READING A FLASH PROGRAM MEMORY WORD ``` MOVLW CODE_ADDR_UPPER ; Load TBLPTR with the base MOVWF TBLPTRU ; address of the word MOVLW CODE_ADDR_HIGH MOVWF TBLPTRH CODE ADDR LOW MOVLW MOVWF TBLPTRL READ_WORD TBLRD*+ ; read into TABLAT and increment TBLPTR MOVF TABLAT,W ; get data WORD_EVEN MOVWF TBLRD*+ ; read into TABLAT and increment TBLPTR MOVF {\tt TABLAT}, {\tt W} ; get data MOVWF WORD_ODD ``` #### 8.4 Erasing Flash Program Memory The minimum erase block is 32 words or 64 bytes. Larger blocks of program memory can be bulk erased only through the use of an external programmer or ICSP control. Word erase in the Flash array is not supported. When initiating an erase sequence from the micro-controller itself, a block of 64 bytes of program memory is erased. The Most Significant 16 bits of the TBLPTR<21:6> point to the block being erased; TBLPTR<5:0> are ignored. The EECON1 register commands the erase operation. The EEPGD bit (EECON1<7>) must be set to point to the Flash program memory. The WREN bit (EECON1<2>) must be set to enable write operations. The FREE bit (EECON1<4>) is set to select an erase operation. For protection, the write initiate sequence using EECON2 must be used. A long write is necessary for erasing the internal Flash. Instruction execution is halted while in a long write cycle. The long write will be terminated by the internal programming timer. # 8.4.1 FLASH PROGRAM MEMORY ERASE SEQUENCE The sequence of events for erasing a block of internal program memory location is: - 1. Load the Table Pointer with the address of the row being erased. - Set the EECON1 register for the erase operation: - set the EEPGD bit to point to program memory; - clear the CFGS bit to access program memory; - set the WREN bit to enable writes; - set the FREE bit to enable the erase. - 3. Disable interrupts. - 4. Write 55h to EECON2. - 5. Write 0AAh to EECON2. - Set the WR bit. This will begin the row erase cycle. - The CPU will stall for the duration of the erase (about 2 ms using internal timer). - Execute a NOP. - 9. Re-enable interrupts. #### **EXAMPLE 8-2: ERASING A FLASH PROGRAM MEMORY ROW** ``` MOVLW CODE_ADDR_UPPER ; load TBLPTR with the base MOVWF TBLPTRU ; address of the memory block MOVLW CODE_ADDR_HIGH MOVWF TBLPTRH MOVLW CODE ADDR LOW MOVWF TBLPTRL ERASE ROW EECON1, EEPGD ; point to Flash program memory BSF EECON1, CFGS ; access Flash program memory BSF EECON1, WREN ; enable write to memory EECON1, FREE BSF ; enable Row Erase operation INTCON, GIE BCF ; disable interrupts MOVLW 55h EECON2 ; write 55H MOVWF Required MOVLW 0AAh MOVWE ; write OAAH Sequence EECON2 BSF EECON2, WR ; start erase (CPU stall) NOP INTCON, GIE BSF ; re-enable interrupts ``` operation. #### 8.5 Writing to Flash Program Memory The programming block size is 4 words or 8 bytes. Word or byte programming is not supported. Table writes are used internally to load the holding registers needed to program the Flash memory. There are 8 holding registers used by the table writes for programming. Since the Table Latch (TABLAT) is only a single byte, the TBLWT instruction has to be executed 8 times for each programming operation. All of the table write operations will essentially be short writes, because only the holding registers are written. At the end of updating 8 registers, the EECON1 register must be written to, to start the programming operation with a long write. The long write is necessary for programming the internal Flash. Instruction execution is halted while in a long write cycle. The long write will be terminated by the internal programming timer. The EEPROM on-chip timer controls the write time. The write/erase voltages are generated by an on-chip charge pump, rated to operate over the voltage range of the device. Note: The default value of the holding registers on device Resets and after write operations is FFh. A write of FFh to a holding register does not modify that byte. This means that individual bytes of program memory may be modified, provided that the modification does not attempt to change any bit from a '0' to a '1'. When modifying individual bytes, it is not necessary to load all 64 holding registers before executing a write FIGURE 8-5: TABLE WRITES TO FLASH PROGRAM MEMORY # 8.5.1 FLASH PROGRAM MEMORY WRITE SEQUENCE The sequence of events for programming an internal program memory location should be: - 1. Read 64 bytes into RAM. - 2. Update data values in RAM as necessary. - 3. Load Table Pointer with address being erased. - Do the row erase procedure (see Section 8.4.1 "Flash Program Memory Erase Sequence"). - 5. Load Table Pointer with the address of the first byte being written. - Write the first 8 bytes into the holding registers with auto-increment. - 7. Set the EECON1 register for the write operation by doing the following: - Set the EEPGD bit to point to program memory - Clear the CFGS bit to access program memory - · Set the WREN bit to enable byte writes - 8. Disable interrupts. - 9. Write 55h to EECON2. - 10. Write 0AAh to EECON2. - 11. Set the WR bit. This will begin the write cycle. - 12. The CPU will stall for the duration of the write (about 2 ms using internal timer). - 13. Execute a NOP. - 14. Re-enable interrupts. - 15. Repeat Steps 6-14 seven times to write 64 bytes. - 16. Verify the memory (table read). This procedure will require about 18 ms to update one row of 64 bytes of memory. An example of the required code is given in Example 8-3. #### **EXAMPLE 8-3: WRITING TO FLASH PROGRAM MEMORY** ``` MOVLW D'64' ; number of bytes in erase block MOVWF COUNTER MOVLW BUFFER_ADDR_HIGH ; point to buffer MOVWF FSR0H MOVLW BUFFER_ADDR_LOW MOVWF FSR0L MOVLW CODE_ADDR_UPPER ; Load TBLPTR with the base MOVWF TBLPTRU ; address of the memory block MOVLW CODE_ADDR_HIGH MOVWF TBLPTRH MOVLW CODE_ADDR_LOW ; 6 LSB = 0 MOVWF TBLPTRL READ BLOCK TBLRD*+ ; read into TABLAT, and inc MOVF TABLAT,W ; get data MOVWF POSTINCO ; store data and increment FSR0 DECFSZ COUNTER ; done? BRA READ_BLOCK ; repeat MODIFY_WORD MOVLW DATA_ADDR_HIGH ; point to buffer MOVWF FSR0H MOVLW DATA_ADDR_LOW MOVWF FSR0L ; update buffer word and increment FSR0 MOVLW NEW_DATA_LOW MOVWF POSTINC0 MOVLW NEW_DATA_HIGH ; update buffer word MOVWF INDFO ERASE_BLOCK MOVLW CODE_ADDR_UPPER ; load TBLPTR with the base MOVWF TBLPTRU ; address of the memory block MOVLW CODE_ADDR_HIGH MOVWF TBLPTRH ; 6 LSB = 0 MOVLW CODE_ADDR_LOW MOVWF TBLPTRL BCF EECON1, CFGS ; point to PROG/EEPROM memory EECON1, EEPGD ; point to Flash program memory BSF EECON1, WREN ; enable write to memory EECON1, FREE ; enable Row Erase operation ; disable interrupts BCF INTCON, GIE MOVLW 55h ; Required sequence ; write 55h MOVWF EECON2 MOVLW 0AAh MOVWF EECON2 ; write OAAh BSF EECON1, WR ; start erase (CPU stall) MOP BSF INTCON, GIE ; re-enable interrupts WRITE_BUFFER_BACK MOVLW 8 ; number of write buffer groups of 8 bytes MOVWF COUNTER_HI MOVLW BUFFER_ADDR_HIGH ; point to buffer MOVWF FSR0H BUFFER_ADDR_LOW MOVLW MOVWF FSR0L PROGRAM_LOOP MOVLW 8 ; number of bytes in holding register MOVWF COUNTER WRITE_WORD_TO_HREGS MOVF POSTINCO, F ; get low byte of buffer data and increment FSRO MOVWF TABLAT ; present data to table latch TBLWT+* ; short write ; to internal TBLWT holding register, increment ; TBLPTR DECFSZ COUNTER ; loop until buffers are full WRITE_WORD_TO_HREGS ``` #### **EXAMPLE 8-3: WRITING TO FLASH PROGRAM MEMORY (CONTINUED)** ``` PROGRAM_MEMORY INTCON, GIE ; disable interrupts MOVLW 55h ; required sequence MOVWF EECON2 ; write 55h MOVLW 0AAh MOVWF EECON2 ; write OAAh BSF EECON1, WR ; start program (CPU stall) NOP BSF INTCON, GIE ; re-enable interrupts DECFSZ COUNTER_HI ; loop until done GOTO PROGRAM_LOOP EECON1, WREN ; disable write to memory BCF ``` #### 8.5.2 WRITE VERIFY Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit. # 8.5.3 UNEXPECTED TERMINATION OF WRITE OPERATION If a write is terminated by an unplanned event, such as loss of power or an unexpected Reset, the memory location just programmed should be verified and reprogrammed if needed. The WRERR bit is set when a write operation is interrupted by a MCLR Reset, or a WDT Time-out Reset during normal operation. In these situations, users can check the WRERR bit and rewrite the location. # 8.6 Flash Program Operation During Code Protection See Section 23.5 "Program Verification and Code Protection" for details on code protection of Flash program memory. TABLE 8-2: REGISTERS ASSOCIATED WITH PROGRAM FLASH MEMORY | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on Page: | |---------|-------------------------------|-------------|-----------------------|-------------|--------------|-------------|---------------|-------------|-----------------------------| | TBLPTRU | _ | _ | bit 21 <sup>(1)</sup> | Program M | lemory Table | Pointer Upp | er Byte (TBLI | PTR<20:16>) | 54 | | TBPLTRH | Program M | lemory Tabl | e Pointer I | High Byte ( | TBLPTR<15 | :8>) | | | 54 | | TBLPTRL | Program N | lemory Tabl | e Pointer I | Low Byte ( | TBLPTR<7:0 | >) | | | 54 | | TABLAT | AT Program Memory Table Latch | | | | | | 54 | | | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | EECON2 | EEPROM | Control Reg | ister 2 (no | t a physica | l register) | | | | 56 | | EECON1 | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | 56 | | IPR2 | OSCFIP | _ | _ | EEIP | _ | LVDIP | _ | CCP2IP | 57 | | PIR2 | OSCFIF | _ | _ | EEIF | _ | LVDIF | _ | CCP2IF | 57 | | PIE2 | OSCFIE | _ | _ | EEIE | _ | LVDIE | _ | CCP2IE | 57 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used during Flash/EEPROM access. Note 1: Bit 21 of the PC is only available in Test mode and Serial Programming modes. #### 9.0 8 x 8 HARDWARE MULTIPLIER #### 9.1 Introduction All PIC18 devices include an 8 x 8 hardware multiplier as part of the ALU. The multiplier performs an unsigned operation and yields a 16-bit result that is stored in the product register pair, PRODH:PRODL. The multiplier's operation does not affect any flags in the STATUS register. Making multiplication a hardware operation allows it to be completed in a single instruction cycle. This has the advantages of higher computational throughput and reduced code size for multiplication algorithms, and allows the PIC18 devices to be used in many applications previously reserved for digital signal processors. A comparison of various hardware and software multiply operations, along with the savings in memory and execution time, is shown in Table 9-1. #### 9.2 Operation Example 9-1 shows the sequence to do an 8 x 8 unsigned multiply. Only one instruction is required when one argument of the multiply is already loaded in the WREG register. Example 9-2 shows the sequence to do an 8 x 8 signed multiply. To account for the sign bits of the arguments, each argument's Most Significant bit (MSb) is tested and the appropriate subtractions are done. # EXAMPLE 9-1: 8 x 8 UNSIGNED MULTIPLY ROUTINE | MOVF | ARG1, W | ; | |-------|---------|------------------| | MULWF | ARG2 | ; ARG1 * ARG2 -> | | | | ; PRODH:PRODL | # EXAMPLE 9-2: 8 x 8 SIGNED MULTIPLY ROUTINE | MOVF | ARG1, W | | |-------|----------|------------------| | MULWF | ARG2 | ; ARG1 * ARG2 -> | | | | ; PRODH:PRODL | | BTFSC | ARG2, SB | ; Test Sign Bit | | SUBWF | PRODH, F | ; PRODH = PRODH | | | | ; - ARG1 | | MOVF | ARG2, W | | | BTFSC | ARG1, SB | ; Test Sign Bit | | SUBWF | PRODH, F | ; PRODH = PRODH | | | | ; - ARG2 | #### TABLE 9-1: PERFORMANCE COMPARISON | D. C. | | Program | Cycles | Time | | | | |------------------|---------------------------|-------------------|--------|----------|----------|---------|--| | Routine | Multiply Method | Memory<br>(Words) | (Max) | @ 40 MHz | @ 10 MHz | @ 4 MHz | | | 0 v 0 I Incigned | Without Hardware Multiply | 13 | 69 | 6.9 μs | 27.6 μs | 69 μs | | | 8 x 8 Unsigned | Hardware Multiply | 1 | 1 | 100 ns | 400 ns | 1 μs | | | 0 0 0: | Without Hardware Multiply | 33 | 91 | 9.1 μs | 36.4 μs | 91 μs | | | 8 x 8 Signed | Hardware Multiply | 6 | 6 | 600 ns | 2.4 μs | 6 μs | | | 16 v 16 Unaigned | Without Hardware Multiply | 21 | 242 | 24.2 μs | 96.8 μs | 242 μs | | | 16 x 16 Unsigned | Hardware Multiply | 24 | 24 | 2.4 μs | 9.6 μs | 24 μs | | | 16 v 16 Signed | Without Hardware Multiply | 52 | 254 | 25.4 μs | 102.6 μs | 254 μs | | | 16 x 16 Signed | Hardware Multiply | 36 | 36 | 3.6 μs | 14.4 μs | 36 μs | | Example 9-3 shows the sequence to do a 16 x 16 unsigned multiply. Equation 9-1 shows the algorithm that is used. The 32-bit result is stored in four registers, RES<3:0>. # EQUATION 9-1: 16 x 16 UNSIGNED MULTIPLICATION ALGORITHM ``` RES<3:0> = ARG1H:ARG1L • ARG2H:ARG2L = (ARG1H • ARG2H • 2^{16}) + (ARG1H • ARG2L • 2^{8}) + (ARG1L • ARG2H • 2^{8}) + (ARG1L • ARG2L) ``` # EXAMPLE 9-3: 16 x 16 UNSIGNED MULTIPLY ROUTINE ``` MOVF ARG1L, W MULWF ARG2L ; ARG1L * ARG2L -> ; PRODH: PRODL PRODH, RES1 ; MOVFF PRODL, RESO ; MOVFF MOVF ARG1H, W MULWF ARG2H ; ARG1H * ARG2H -> ; PRODH:PRODL MOVFF PRODH, RES3 ; MOVFF PRODL, RES2 ; ARG1T. W MOVE MULWF ARG2H ; ARG1L * ARG2H -> ; PRODH:PRODL MOVF PRODL, W ; Add cross ADDWF RES1, F MOVF PRODH, W ; products ADDWFC RES2, F CLRF WREG ADDWFC RES3, F MOVF ARG1H, W MULWF ARG2L ; ARG1H * ARG2L -> ; PRODH:PRODL PRODL, W MOVE ADDWF RES1, F ; Add cross MOVF PRODH, W ; products ADDWFC RES2, F CLRF WREG ADDWFC RES3, F ``` Example 9-4 shows the sequence to do a 16 x 16 signed multiply. Equation 9-2 shows the algorithm used. The 32-bit result is stored in four registers, RES<3:0>. To account for the sign bits of the arguments, each argument pair's Most Significant bit (MSb) is tested and the appropriate subtractions are done. # EQUATION 9-2: 16 x 16 SIGNED MULTIPLICATION ALGORITHM ``` RES<3:0> = ARG1H:ARG1L • ARG2H:ARG2L = (ARG1H • ARG2H • 2<sup>16</sup>) + (ARG1H • ARG2L • 2<sup>8</sup>) + (ARG1L • ARG2H ² 2<sup>8</sup>) + (ARG1L • ARG2L)+ (-1 • ARG2H<7> • ARG1H:ARG1L • 2<sup>16</sup>) + (-1 • ARG1H<7> • ARG2H:ARG2L • 2<sup>16</sup>) ``` # EXAMPLE 9-4: 16 x 16 SIGNED MULTIPLY ROUTINE ``` ARG1L, W MOVE MULWF ARG2L ; ARG1L * ARG2L -> ; PRODH:PRODL PRODH, RES1 ; MOVFF PRODL, RESO ; ARG1H, W MOVF MULWF ARG2H ; ARG1H * ARG2H -> ; PRODH:PRODL MOVFF PRODH, RES3 ; MOVFF PRODL, RES2 ; MOVF ARG1L,W ; ARG1L * ARG2H -> MULWF ARG2H ; PRODH:PRODL MOVE PRODI. W ADDWF RES1, F ; Add cross MOVF PRODH, W ; products ADDWFC RES2, F CLRF WREG ; ADDWFC RES3, F ; MOVF ARG1H, W ; ARG1H * ARG2L -> MULWF ARG2L ; PRODH:PRODL MOVF PRODL, W ADDWF RES1, F ; Add cross MOVF PRODH, W ; products ADDWFC RES2, F CLRF WREG ; ADDWFC RES3, F BTFSS ARG2H, 7 ; ARG2H:ARG2L neg? ; no, check ARG1 BRA SIGN_ARG1 MOVE ARG1L, W SUBWF RES2 MOVF ARG1H, W SUBWFB RES3 SIGN_ARG1 BTFSS ARG1H, 7 ; ARG1H:ARG1L neg? BRA CONT_CODE ; no, done MOVF ARG2L, W SUBWF RES2 MOVF ARG2H, W SUBWFB RES3 CONT_CODE : ``` #### 10.0 INTERRUPTS The PIC18F2331/2431/4331/4431 devices have multiple interrupt sources and an interrupt priority feature that allows each interrupt source to be assigned a high-priority level or a low-priority level. The high-priority interrupt vector is at 000008h and the low-priority interrupt vector is at 000018h. High-priority interrupt events will interrupt any low-priority interrupts that may be in progress. There are thirteen registers which are used to control interrupt operation. These registers are: - RCON - INTCON - INTCON2 - INTCON3 - · PIR1, PIR2, PIR3 - · PIE1, PIE2, PIE3 - · IPR1, IPR2, IPR3 It is recommended that the Microchip header files supplied with MPLAB® IDE be used for the symbolic bit names in these registers. This allows the assembler/compiler to automatically take care of the placement of these bits within the specified register. In general, each interrupt source has three bits to control its operation. The functions of these bits are: - Flag bit to indicate that an interrupt event occurred - Enable bit that allows program execution to branch to the interrupt vector address when the flag bit is set - Priority bit to select high priority or low priority (most interrupt sources have priority bits) The interrupt priority feature is enabled by setting the IPEN bit (RCON<7>). When interrupt priority is enabled, there are two bits which enable interrupts globally. Setting the GIEH bit (INTCON<7>) enables all interrupts that have the priority bit set (high priority). Setting the GIEL bit (INTCON<6>) enables all interrupts that have the priority bit cleared (low priority). When the interrupt flag, enable bit and appropriate global interrupt enable bit are set, the interrupt will vector immediately to address 000008h or 000018h depending on the priority bit setting. Individual interrupts can be disabled through their corresponding enable bits. When the IPEN bit is cleared (default state), the interrupt priority feature is disabled and interrupts are compatible with PIC® mid-range devices. In Compatibility mode, the interrupt priority bits for each source have no effect. INTCON<6> is the PEIE bit, which enables/disables all peripheral interrupt sources. INTCON<7> is the GIE bit, which enables/disables all interrupt sources. All interrupts branch to address 000008h in Compatibility mode. When an interrupt is responded to, the global interrupt enable bit is cleared to disable further interrupts. If the IPEN bit is cleared, this is the GIE bit. If interrupt priority levels are used, this will be either the GIEH or GIEL bit. High-priority interrupt sources can interrupt a low-priority interrupt. Low-priority interrupts are not processed while high-priority interrupts are in progress. The return address is pushed onto the stack and the PC is loaded with the interrupt vector address (000008h or 000018h). Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bits must be cleared in software before re-enabling interrupts to avoid recursive interrupts. The "return from interrupt" instruction, RETFIE, exits the interrupt routine and sets the GIE bit (GIEH or GIEL if priority levels are used), which re-enables interrupts. For external interrupt events, such as the INTx pins or the PORTB input change interrupt, the interrupt latency will be three to four instruction cycles. The exact latency is the same for one or two-cycle instructions. Individual interrupt flag bits are set, regardless of the status of their corresponding enable bit or the GIE bit. Note: Do not use the MOVFF instruction to modify any of the Interrupt Control registers while **any** interrupt is enabled. Doing so may cause erratic microcontroller behavior. FIGURE 10-1: **INTERRUPT LOGIC** Note: #### 10.1 INTCON Registers The INTCON registers are readable and writable registers which contain various enable, priority and flag bits. Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling. #### REGISTER 10-1: INTCON: INTERRUPT CONTROL REGISTER | R/W-0 R/W-x | |----------|-----------|--------|--------|-------|--------|--------|-------| | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |------------------|--------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | -n = Value at PO | R '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 7 GIE/GIEH: Global Interrupt Enable bit When IPEN = 0: 1 = Enables all unmasked interrupts 0 = Disables all interrupts When IPEN = 1: 1 = Enables all high-priority interrupts 0 = Disables all high-priority interrupts bit 6 **PEIE/GIEL:** Peripheral Interrupt Enable bit When IPEN = 0: 1 = Enables all unmasked peripheral interrupts 0 = Disables all peripheral interrupts When IPEN = 1: 1 = Enables all low-priority peripheral interrupts 0 = Disables all low-priority peripheral interrupts bit 5 **TMR0IE:** TMR0 Overflow Interrupt Enable bit 1 = Enables the TMR0 overflow interrupt 0 = Disables the TMR0 overflow interrupt bit 4 INT0IE: INT0 External Interrupt Enable bit 1 = Enables the INT0 external interrupt0 = Disables the INT0 external interrupt RBIE: RB Port Change Interrupt Enable bit 1 = Enables the RB port change interrupt for RB<7:4> pins 0 = Disables the RB port change interrupt for RB<7:4> pins bit 2 TMR0IF: TMR0 Overflow Interrupt Flag bit 1 = TMR0 register has overflowed (must be cleared in software) 0 = TMR0 register did not overflow bit 1 INT0IF: INT0 External Interrupt Flag bit 1 = The INT0 external interrupt occurred (must be cleared in software) 0 = The INT0 external interrupt did not occur bit 0 RBIF: RB Port Change Interrupt Flag bit 1 = At least one of the RB<7:4> pins changed state (must be cleared in software) 0 = None of the RB<7:4> pins have changed state bit 3 #### REGISTER 10-2: INTCON2: INTERRUPT CONTROL REGISTER 2 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | U-0 | R/W-1 | U-0 | R/W-1 | |-------|---------|---------|---------|-----|--------|-----|-------| | RBPU | INTEDG0 | INTEDG1 | INTEDG2 | _ | TMR0IP | | RBIP | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 RBPU: PORTB Pull-up Enable bit 1 = All PORTB pull-ups are disabled 0 = PORTB pull-ups are enabled by individual port latch values bit 6 INTEDG0: External Interrupt 0 Edge Select bit 1 = Interrupt on rising edge0 = Interrupt on falling edge bit 5 INTEDG1: External Interrupt 1 Edge Select bit 1 = Interrupt on rising edge0 = Interrupt on falling edge bit 4 INTEDG2: External Interrupt 2 Edge Select bit 1 = Interrupt on rising edge 0 = Interrupt on falling edge bit 3 **Unimplemented:** Read as '0' bit 2 TMR0IP: TMR0 Overflow Interrupt Priority bit 1 = High priority0 = Low priority bit 1 **Unimplemented:** Read as '0' bit 0 RBIP: RB Port Change Interrupt Priority bit 1 = High priority0 = Low priority **Note:** Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling. #### REGISTER 10-3: INTCON3: INTERRUPT CONTROL REGISTER 3 | R/W-1 | R/W-1 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | |--------|--------|-----|--------|--------|-----|--------|--------| | INT2IP | INT1IP | _ | INT2IE | INT1IE | | INT2IF | INT1IF | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 INT2IP: INT2 External Interrupt Priority bit 1 = High priority 0 = Low priority bit 6 INT1IP: INT1 External Interrupt Priority bit 1 = High priority0 = Low priority bit 5 **Unimplemented:** Read as '0' bit 4 INT2IE: INT2 External Interrupt Enable bit 1 = Enables the INT2 external interrupt0 = Disables the INT2 external interrupt bit 3 INT1IE: INT1 External Interrupt Enable bit 1 = Enables the INT1 external interrupt 0 = Disables the INT1 external interrupt bit 2 Unimplemented: Read as '0' bit 1 INT2IF: INT2 External Interrupt Flag bit 1 = The INT2 external interrupt occurred (must be cleared in software) 0 = The INT2 external interrupt did not occur bit 0 INT1IF: INT1 External Interrupt Flag bit 1 = The INT1 external interrupt occurred (must be cleared in software) 0 = The INT1 external interrupt did not occur **Note:** Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling. #### 10.2 PIR Registers The PIR registers contain the individual flag bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are three Peripheral Interrupt Request (Flag) Registers (PIR1, PIR2 and PIR3). - Note 1: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Interrupt Enable bit, GIE (INTCON<7>). - 2: User software should ensure the appropriate interrupt flag bits are cleared prior to enabling an interrupt and after servicing that interrupt. #### REGISTER 10-4: PIR1: PERIPHERAL INTERRUPT REQUEST (FLAG) REGISTER 1 | U-0 | R/W-0 | R-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|------|------|-------|--------|--------|--------| | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | | bit 7 | | | | | | | bit 0 | | | _ | ~ | _ | | ᆈ | | |---|---|----|---|---|---|--| | _ | e | 01 | е | n | u | | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 **Unimplemented:** Read as '0' bit 6 ADIF: A/D Converter Interrupt Flag bit 1 = An A/D conversion completed (must be cleared in software) 0 = The A/D conversion is not complete bit 5 RCIF: EUSART Receive Interrupt Flag bit 1 = The EUSART receive buffer, RCREG, is full (cleared when RCREG is read) 0 = The EUSART receive buffer is empty bit 4 **TXIF:** EUSART Transmit Interrupt Flag bit 1 = The EUSART transmit buffer, TXREG, is empty (cleared when TXREG is written) 0 = The EUSART transmit buffer is full bit 3 SSPIF: Synchronous Serial Port Interrupt Flag bit 1 = The transmission/reception is complete (must be cleared in software) 0 = Waiting to transmit/receive bit 2 CCP1IF: CCP1 Interrupt Flag bit #### Capture mode: 1 = A TMR1 register capture occurred (must be cleared in software) 0 = No TMR1 register capture occurred #### Compare mode: 1 = A TMR1 register compare match occurred (must be cleared in software) 0 = No TMR1 register compare match occurred #### PWM mode: Unused in this mode. bit 1 TMR2IF: TMR2 to PR2 Match Interrupt Flag bit 1 = TMR2 to PR2 match occurred (must be cleared in software) 0 = No TMR2 to PR2 match occurred bit 0 TMR1IF: TMR1 Overflow Interrupt Flag bit 1 = TMR1 register overflowed (must be cleared in software) 0 = TMR1 register did not overflow #### REGISTER 10-5: PIR2: PERIPHERAL INTERRUPT REQUEST (FLAG) REGISTER 2 | R/W-0 | U-0 | U-0 | R/W-0 | U-0 | R/W-0 | U-0 | R/W-0 | |--------|-----|-----|-------|-----|-------|-----|--------| | OSCFIF | _ | _ | EEIF | _ | LVDIF | _ | CCP2IF | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 OSCFIF: Oscillator Fail Interrupt Flag bit 1 = Device oscillator failed, clock input has changed to INTOSC (must be cleared in software) 0 = Device clock operating bit 6-5 **Unimplemented:** Read as '0' bit 4 **EEIF:** EEPROM or Flash Write Operation Interrupt Flag bit 1 = The write operation is complete (must be cleared in software)0 = The write operation is not complete or has not been started bit 3 Unimplemented: Read as '0' bit 2 LVDIF: Low-Voltage Detect Interrupt Flag bit 1 = The supply voltage has fallen below the specified LVD voltage (must be cleared in software) 0 = The supply voltage is greater than the specified LVD voltage bit 1 **Unimplemented:** Read as '0' bit 0 CCP2IF: CCP2 Interrupt Flag bit Capture mode: 1 = A TMR1 register capture occurred (must be cleared in software) 0 = No TMR1 register capture occurred Compare mode: 1 = A TMR1 register compare match occurred (must be cleared in software) 0 = No TMR1 register compare match occurred PWM mode: Not used in this mode. #### REGISTER 10-6: PIR3: PERIPHERAL INTERRUPT REQUEST (FLAG) REGISTER 3 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-------|---------|---------|-------|--------| | _ | _ | _ | PTIF | IC3DRIF | IC2QEIF | IC1IF | TMR5IF | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-5 **Unimplemented:** Read as '0' bit 4 PTIF: PWM Time Base Interrupt bit - 1 = PWM time base matched the value in the PTPER registers. Interrupt is issued according to the postscaler settings. PTIF must be cleared in software. - 0 = PWM time base has not matched the value in the PTPER registers - bit 3 IC3DRIF: IC3 Interrupt Flag/Direction Change Interrupt Flag bit #### IC3 Enabled (CAP3CON<3:0>): - 1 = TMR5 value was captured by the active edge on CAP3 input (must be cleared in software) - 0 = TMR5 capture has not occurred #### QEI Enabled (QEIM<2:0>): - 1 = Direction of rotation has changed (must be cleared in software) - 0 = Direction of rotation has not changed - bit 2 IC2QEIF: IC2 Interrupt Flag/QEI Interrupt Flag bit #### IC2 Enabled (CAP2CON<3:0>): - 1 = TMR5 value was captured by the active edge on CAP2 input (must be cleared in software) - 0 = TMR5 capture has not occurred #### QEI Enabled (QEIM<2:0>): - 1 = The QEI position counter has reached the MAXCNT value, or the index pulse, INDX, has been detected. Depends on the QEI operating mode enabled. Must be cleared in software. - 0 = The QEI position counter has not reached the MAXCNT value or the index pulse has not been detected #### bit 1 IC1 Enabled (CAP1CON<3:0>): - 1 = TMR5 value was captured by the active edge on CAP1 input (must be cleared in software) - 0 = TMR5 capture has not occurred #### QEI Enabled (QEIM<2:0>), Velocity Measurement Mode Enabled (VELM = 0 in QEICON register): - 1 = Timer5 value was captured by the active velocity edge (based on PHA or PHB input). CAP1REN bit must be set in CAP1CON register. IC1IF must be cleared in software. - 0 = Timer5 value was not captured by the active velocity edge #### bit 0 TMR5IF: Timer5 Interrupt Flag bit - 1 = Timer5 time base matched the PR5 value (must be cleared in software) - 0 = Timer5 time base did not match the PR5 value U = Unimplemented bit, read as '0' x = Bit is unknown #### 10.3 PIE Registers Legend: R = Readable bit The PIE registers contain the individual enable bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are three Peripheral Interrupt Enable Registers (PIE1, PIE2 and PIE3). When IPEN = 0, the PEIE bit must be set to enable any of these peripheral interrupts. #### REGISTER 10-7: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1 W = Writable bit | U-0 | R/W-0 |-------|-------|-------|-------|-------|--------|--------|--------| | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | | bit 7 | | | | | | | bit 0 | | -n = Value at | POR | '1' = Bit is set | '0' = Bit is cleared | |---------------|----------------|------------------------------------------------------------|----------------------| | | | | | | bit 7 | Unimplement | ted: Read as '0' | | | bit 6 | ADIE: A/D Co | nverter Interrupt Enable bit | | | | | ne A/D interrupt<br>he A/D interrupt | | | bit 5 | RCIE: EUSAF | RT Receive Interrupt Enable b | oit | | | | ne EUSART receive interrupt<br>he EUSART receive interrupt | | | bit 4 | TXIE: EUSAR | RT Transmit Interrupt Enable t | oit | | | | ne EUSART transmit interrup<br>he EUSART transmit interrup | | | bit 3 | SSPIE: Synch | nronous Serial Port Interrupt E | Enable bit | | | | ne SSP interrupt<br>he SSP interrupt | | | bit 2 | CCP1IE: CCF | 1 Interrupt Enable bit | | | | | ne CCP1 interrupt<br>he CCP1 interrupt | | | bit 1 | TMR2IE: TMF | R2 to PR2 Match Interrupt En | able bit | | | | ne TMR2 to PR2 match interr<br>he TMR2 to PR2 match inter | • | | bit 0 | TMR1IE: TMF | R1 Overflow Interrupt Enable | bit | | | | ne TMR1 overflow interrupt | | | | 0 = Disables t | he TMR1 overflow interrupt | | #### REGISTER 10-8: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2 | R/W-0 | U-0 | U-0 | R/W-0 | U-0 | R/W-0 | U-0 | R/W-0 | |--------|-----|-----|-------|-----|-------|-----|--------| | OSCFIE | _ | _ | EEIE | _ | LVDIE | _ | CCP2IE | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 OSCFIE: Oscillator Fail Interrupt Enable bit 1 = Enabled 0 = Disabled bit 6-5 **Unimplemented:** Read as '0' bit 4 **EEIE:** Interrupt Enable bit 1 = Enabled 0 = Disabled bit 3 **Unimplemented:** Read as '0' bit 2 LVDIE: Low-Voltage Detect Interrupt Enable bit 1 = Enabled 0 = Disabled bit 1 **Unimplemented:** Read as '0' bit 0 CCP2IE: CCP2 Interrupt Enable bit 1 = Enabled 0 = Disabled #### REGISTER 10-9: PIE3: PERIPHERAL INTERRUPT ENABLE REGISTER 3 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-------|---------|---------|-------|--------| | _ | _ | _ | PTIE | IC3DRIE | IC2QEIE | IC1IE | TMR5IE | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-5 **Unimplemented:** Read as '0' bit 4 PTIE: PWM Time Base Interrupt Enable bit 1 = PTIF enabled0 = PTIF disabled bit 3 IC3DRIE: IC3 Interrupt Enable/Direction Change Interrupt Enable bit IC3 Enabled (CAP3CON<3:0>):1 = IC3 interrupt enabled0 = IC3 interrupt disabledQEI Enabled (QEIM<2:0>): 1 = Change of direction interrupt enabled0 = Change of direction interrupt disabled bit 2 IC2QEIE: IC2 Interrupt Flag/QEI Interrupt Flag Enable bit IC2 Enabled (CAP2CON<3:0>): 1 = IC2 interrupt enabled) 0 = IC2 interrupt disabled QEI Enabled (QEIM<2:0>): 1 = QEI interrupt enabled 0 = QEI interrupt disabled bit 1 IC1IE: IC1 Interrupt Enable bit 1 = IC1 interrupt enabled0 = IC1 interrupt disabled bit 0 **TMR5IE:** Timer5 Interrupt Enable bit 1 = Timer5 interrupt enabled0 = Timer5 interrupt disabled #### 10.4 IPR Registers The IPR registers contain the individual priority bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are three peripheral interrupt priority registers (IPR1, IPR2 and IPR3). Using the priority bits requires that the Interrupt Priority Enable (IPEN) bit be set. #### REGISTER 10-10: IPR1: PERIPHERAL INTERRUPT PRIORITY REGISTER 1 | U-0 | R/W-1 |-------|-------|-------|-------|-------|-------|--------|--------| | _ | ADIP | RCIP | TXIP | SSPIP | CCPIP | TMR2IP | TMR1IP | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read | d as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | bit 7 | Unimplemented: Read as '0' | |-------|---------------------------------------------------------------| | bit 6 | ADIP: A/D Converter Interrupt Priority bit | | | 1 = High priority<br>0 = Low priority | | bit 5 | RC1IP: EUSART Receive Interrupt Priority bit | | | 1 = High priority<br>0 = Low priority | | bit 4 | TX1IP: EUSART Transmit Interrupt Priority bit | | | 1 = High priority<br>0 = Low priority | | bit 3 | <b>SSP1IP:</b> Synchronous Serial Port Interrupt Priority bit | | | 1 = High priority<br>0 = Low priority | | bit 2 | CCP1IP: CCP1 Interrupt Priority bit | | | 1 = High priority<br>0 = Low priority | | bit 1 | TMR2IP: TMR2 to PR2 Match Interrupt Priority bit | | | 1 = High priority<br>0 = Low priority | | bit 0 | TMR1IP: TMR1 Overflow Interrupt Priority bit | | | 1 = High priority<br>0 = Low priority | ### REGISTER 10-11: IPR2: PERIPHERAL INTERRUPT PRIORITY REGISTER 2 | R/W-1 | U-0 | U-0 | R/W-1 | U-0 | R/W-1 | U-0 | R/W-1 | |--------|-----|-----|-------|-----|-------|-----|--------| | OSCFIP | _ | _ | EEIP | _ | LVDIP | _ | CCP2IP | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 OSCFIP: Oscillator Fail Interrupt Priority bit 1 = High priority 0 = Low priority bit 6-5 **Unimplemented:** Read as '0' bit 4 **EEIP:** Interrupt Priority bit 1 = High priority0 = Low priority bit 3 **Unimplemented:** Read as '0' bit 2 LVDIP: Low-Voltage Detect Interrupt Priority bit 1 = High priority 0 = Low priority bit 1 **Unimplemented:** Read as '0' bit 0 CCP2IP: CCP2 Interrupt Priority bit 1 = High priority0 = Low priority ### REGISTER 10-12: IPR3: PERIPHERAL INTERRUPT PRIORITY REGISTER 3 | U-0 | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | |-------|-----|-----|-------|---------|---------|-------|--------| | _ | _ | _ | PTIP | IC3DRIP | IC2QEIP | IC1IP | TMR5IP | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-5 **Unimplemented:** Read as '0' bit 4 PTIP: PWM Time Base Interrupt Priority bit 1 = High priority 0 = Low priority bit 3 IC3DRIP: IC3 Interrupt Priority/Direction Change Interrupt Priority bit IC3 Enabled (CAP3CON<3:0>): 1 = IC3 interrupt high priority 0 = IC3 interrupt low priority QEI Enabled (QEIM<2:0>): 1 = Change of direction interrupt high priority0 = Change of direction interrupt low priority bit 2 IC2QEIP: IC2 Interrupt Priority/QEI Interrupt Priority bit IC2 Enabled (CAP2CON<3:0>):1 = IC2 interrupt high priority0 = IC2 interrupt low priorityQEI Enabled (QEIM<2:0>): 1 = High priority0 = Low priority bit 1 IC1IP: IC1 Interrupt Priority bit 1 = High priority0 = Low priority bit 0 TMR5IP: Timer5 Interrupt Priority bit 1 = High priority 0 = Low priority ### 10.5 RCON Register The RCON register contains bits used to determine the cause of the last Reset or wake-up from a power-managed mode. RCON also contains the bit that enables interrupt priorities (IPEN). ### **REGISTER 10-13: RCON: RESET CONTROL REGISTER** | R/W-0 | U-0 | U-0 | R/W-1 | R-1 | R-1 | R/W-0 | R/W-0 | |-------|-----|-----|-------|-----|-----|-------|-------| | IPEN | _ | _ | RI | TO | PD | POR | BOR | | bit 7 | | | | | | | bit 0 | | Legend: | | | | | |-------------------|-----------|-----------------------------|------------------------|--------------------| | R = Read | lable bit | W = Writable bit | U = Unimplemented bit, | , read as '0' | | -n = Value at POR | | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | IDEN L | Local Division Facility 19 | | | | bit 7 | | terrupt Priority Enable bit | ·a | | | bit 7 | IPEN: Interrupt Priority Enable bit | |---------|--------------------------------------------------------------------------| | | 1 = Enable priority levels on interrupts | | | 0 = Disable priority levels on interrupts (PIC16CXXX Compatibility mode) | | bit 6-5 | Unimplemented: Read as '0' | | bit 4 | RI: RESET Instruction Flag bit | | | For details of bit operation, see Register 5-1. | | bit 3 | TO: Watchdog Timer Time-out Flag bit | | | For details of bit operation, see Register 5-1. | | bit 2 | PD: Power-Down Detection Flag bit | | | For details of bit operation, see Register 5-1. | | bit 1 | POR: Power-on Reset Status bit | | | For details of bit operation, see Register 5-1. | | bit 0 | BOR: Brown-out Reset Status bit | | | For details of bit operation, see Register 5-1. | ### 10.6 INTx Pin Interrupts External interrupts on the INT0, INT1 and INT2 pins are edge-triggered. If the corresponding INTEDGx bit in the INTCON2 register is set (= 1), the interrupt is triggered by a rising edge. If the bit is clear, the trigger is on the falling edge. When a valid edge appears on the INTx pin, the corresponding flag bit, INTxIF, is set. This interrupt can be disabled by clearing the corresponding enable bit, INTxIE. Before re-enabling the interrupt, the flag bit, INTxIF, must be cleared in software in the Interrupt Service Routine. All external interrupts (INT0, INT1 and INT2) can wakeup the processor from the Idle or Sleep modes if bit, INTxIE, was set prior to going into those modes. If the Global Interrupt Enable bit, GIE, is set, the processor will branch to the interrupt vector following wake-up. Interrupt priority for INT1 and INT2 is determined by the value contained in the Interrupt Priority bits, INT1IP (INTCON3<6>) and INT2IP (INTCON3<7>). There is no priority bit associated with INT0. It is always a high-priority interrupt source. ### 10.7 TMR0 Interrupt In 8-bit mode (which is the default), an overflow (FFh $\rightarrow$ 00h) in the TMR0 register will set flag bit, TMR0IF. In 16-bit mode, an overflow (FFFFh $\rightarrow$ 0000h) in the TMR0H:TMR0L registers will set flag bit, TMR0IF. The interrupt can be enabled/disabled by setting/clearing enable bit, TMR0IE (INTCON<5>). Interrupt priority for Timer0 is determined by the value contained in the interrupt priority bit, TMR0IP (INTCON2<2>). See Section 12.0 "Timer0 Module" for further details. ### 10.8 PORTB Interrupt-on-Change An input change on PORTB<7:4> sets flag bit, RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit, RBIE (INTCON<3>). Interrupt priority for PORTB interrupt-on-change is determined by the value contained in the interrupt priority bit, RBIP (INTCON2<0>). ### 10.9 Context Saving During Interrupts During interrupts, the return PC address is saved on the stack. Additionally, the WREG, STATUS and BSR registers are saved on the fast return stack. If a fast return from interrupt is not used (see Section 6.1.3 "Fast Register Stack"), the user may need to save the WREG, STATUS and BSR registers on entry to the Interrupt Service Routine. Depending on the user's application, other registers may also need to be saved. Example 10-1 saves and restores the WREG, STATUS and BSR registers during an Interrupt Service Routine. ### EXAMPLE 10-1: SAVING STATUS, WREG AND BSR REGISTERS IN RAM ``` MOVWF W TEMP ; W TEMP is in virtual bank MOVFF STATUS, STATUS_TEMP ; STATUS_TEMP located anywhere MOVEE BSR, BSR_TEMP ; BSR_TMEP located anywhere ; USER ISR CODE BSR_TEMP, BSR ; Restore BSR MOVF W_TEMP, W ; Restore WREG MOVEE STATUS_TEMP, STATUS ; Restore STATUS ``` ### 11.0 I/O PORTS Depending on the device selected and features enabled, there are up to five ports available. Some pins of the I/O ports are multiplexed with an alternate function from the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin. Each port has three registers for its operation. These registers are: - TRIS register (Data Direction register) - PORT register (reads the levels on the pins of the device) - LAT register (Data Latch) The Data Latch (LAT register) is useful for read-modifywrite operations on the value that the I/O pins are driving. A simplified model of a generic I/O port without the interfaces to other peripherals is shown in Figure 11-1. FIGURE 11-1: GENERIC I/O PORT OPERATION # 11.1 PORTA, TRISA and LATA Registers PORTA is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin). Reading the PORTA register reads the status of the pins, whereas writing to it, will write to the port latch. The Data Latch register (LATA) is also memory mapped. Read-modify-write operations on the LATA register read and write the latched output value for PORTA. The RA<4:2> pins are multiplexed with three input capture pins and Quadrature Encoder Interface pins. Pins, RA6 and RA7, are multiplexed with the main oscillator pins. They are enabled as oscillator or I/O pins by the selection of the main oscillator in Configuration Register 1H (see Section 23.1 "Configuration Bits" for details). When they are not used as port pins, RA6 and RA7 and their associated TRIS and LAT bits are read as '0' The other PORTA pins are multiplexed with analog inputs, the analog VREF+ and VREF- inputs and the comparator voltage reference output. The operation of pins RA<3:0> and RA5 as A/D Converter inputs is selected by clearing/setting the control bits in the ANSEL0 and ANSEL1 registers. - **Note 1:** On a Power-on Reset, RA<5:0> are configured as analog inputs and read as '0'. - **2:** RA5 I/F is available only on 40-pin devices (PIC18F4331/4431). The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs. **EXAMPLE 11-1: INITIALIZING PORTA** | CLRF PORT | A ; Initialize PORTA by | |------------|---------------------------| | | ; clearing output | | | ; data latches | | CLRF LATA | ; Alternate method | | | ; to clear output | | | ; data latches | | MOVLW 0x3F | ; Configure A/D | | MOVWF ANSE | LO ; for digital inputs | | MOVLW 0xCF | ; Value used to | | | ; initialize data | | | ; direction | | MOVWF TRIS | A ; Set RA<3:0> as inputs | | | ; RA<5:4> as outputs | TABLE 11-1: PORTA I/O SUMMARY | Pin | Function | TRIS<br>Setting | I/O | I/O<br>Type | Description | |----------------|----------|-----------------|-----|-------------|------------------------------------------------------------------------------------------| | RA0/AN0 | RA0 | 0 | 0 | DIG | LATA<0> data output; not affected by analog input. | | | | 1 | I | TTL | PORTA<0> data input; disabled when analog input is enabled. | | | AN0 | 1 | I | ANA | A/D Input Channel 0. Default input configuration on POR; does not affect digital output. | | RA1/AN1 | RA1 | 0 | 0 | DIG | LATA<1> data output; not affected by analog input. | | | | 1 | - | TTL | PORTA<1> data input; disabled when analog input is enabled. | | | AN1 | 1 | _ | ANA | A/D Input Channel 1. Default input configuration on POR; does not affect digital output. | | RA2/AN2/VREF-/ | RA2 | 0 | 0 | DIG | LATA<2> data output; not affected by analog input. | | CAP1/INDX | | 1 | I | TTL | PORTA<2> data input. Disabled when analog input is enabled. | | | AN2 | 1 | I | ANA | A/D Input Channel 2. Default input configuration on POR. | | | VREF- | 1 | I | ANA | A/D voltage reference low input. | | | CAP1 | 1 | I | ST | Input Capture Pin 1. Disabled when analog input is enabled. | | | INDX | 1 | _ | ST | Quadrature Encoder Interface index input pin. Disabled when analog input is enabled. | | RA3/AN3/VREF+/ | RA3 | 0 | 0 | DIG | LATA<3> data output; not affected by analog input. | | CAP2/QEA | | 1 | I | TTL | PORTA<3> data input; disabled when analog input is enabled. | | | AN3 | 1 | ı | ANA | A/D Input Channel 3. Default input configuration on POR. | | | VREF+ | 1 | I | ANA | A/D voltage reference high input. | | | CAP2 | 1 | I | ST | Input Capture Pin 2. Disabled when analog input is enabled. | | | QEA | 1 | I | ST | Quadrature Encoder Interface Channel A input pin. Disabled when analog input is enabled. | | RA4/AN4/CAP3/ | RA4 | 0 | 0 | DIG | LATA<4> data output; not affected by analog input. | | QEB | | 1 | ı | ST | PORTA<4> data input; disabled when analog input is enabled. | | | AN4 | 1 | I | ANA | A/D Input Channel 4. Default input configuration on POR. | | | CAP3 | 1 | I | ST | Input Capture Pin 3. Disabled when analog input is enabled. | | | QEB | 1 | I | ST | Quadrature Encoder Interface Channel B input pin. Disabled when analog input is enabled. | | RA5/AN5/LVDIN | RA5 | 0 | 0 | DIG | LATA<5> data output; not affected by analog input. | | | | 1 | - | TTL | PORTA<5> data input; disabled when analog input is enabled. | | | AN5 | 1 | | ANA | A/D Input Channel 5. Default configuration on POR. | | | LVDIN | 1 | | ANA | Low-Voltage Detect external trip point input. | | OSC2/CLKO/RA6 | OSC2 | х | 0 | ANA | Main oscillator feedback output connection (XT, HS and LP modes). | | | CLKO | х | 0 | DIG | System cycle clock output (Fosc/4) in RC, INTIO1 and EC Oscillator modes. | | | RA6 | 0 | 0 | DIG | LATA<6> data output. Enabled in RCIO, INTIO2 and ECIO modes only. | | | | 1 | I | TTL | PORTA<6> data input. Enabled in RCIO, INTIO2 and ECIO modes only. | | OSC1/CLKI/RA7 | OSC1 | х | I | ANA | Main oscillator input connection. | | | CLKI | х | I | ANA | Main clock input connection. | | | RA7 | 0 | 0 | DIG | LATA<7> data output. Disabled in external oscillator modes. | | | | 1 | I | TTL | PORTA<7> data input. Disabled in external oscillator modes. | **Legend:** DIG = Digital level output; TTL = TTL input buffer; ST = Schmitt Trigger input buffer; ANA = Analog level input/output; x = Don't care (TRIS bit does not affect port direction or is overridden for this option). TABLE 11-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |--------|-----------------------|-----------------------|---------------------|--------------------------|------------|--------|--------|---------------------|-----------------------| | PORTA | RA7 <sup>(1)</sup> | RA6 <sup>(1)</sup> | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | 57 | | LATA | LATA7 <sup>(1)</sup> | LATA6 <sup>(1)</sup> | LATA Data | ATA Data Output Register | | | | | | | TRISA | TRISA7 <sup>(1)</sup> | TRISA6 <sup>(1)</sup> | PORTA Da | ata Directio | n Register | | | | 57 | | ADCON1 | VCFG1 | VCFG0 | _ | FIFOEN | BFEMT | BFOVFL | ADPNT1 | ADPNT0 | 56 | | ANSEL0 | ANS7 <sup>(2)</sup> | ANS6 <sup>(2)</sup> | ANS5 <sup>(2)</sup> | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 56 | | ANSEL1 | _ | | _ | _ | _ | _ | _ | ANS8 <sup>(2)</sup> | 56 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by PORTA. **Note 1:** RA<7:6> and their associated latch and data direction bits are enabled as I/O pins based on oscillator configuration; otherwise, they are read as '0'. 2: ANS5 through ANS8 are available only on the PIC18F4331/4431 devices. # 11.2 PORTB, TRISB and LATB Registers PORTB is an 8-bit wide, bidirectional port. The corresponding Data Direction register is TRISB. Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., put the contents of the output latch on the selected pin). The Data Latch register (LATB) is also memory mapped. Read-modify-write operations on the LATB register read and write the latched output value for PORTB. #### **EXAMPLE 11-2: INITIALIZING PORTB** | CLRF | PORTB | ; Initialize PORTB by | |-------|-------|-------------------------| | | | ; clearing output | | | | ; data latches | | CLRF | LATB | ; Alternate method | | | | ; to clear output | | | | ; data latches | | MOVLW | 0xCF | ; Value used to | | | | ; initialize data | | | | ; direction | | MOVWF | TRISB | ; Set RB<3:0> as inputs | | | | ; RB<5:4> as outputs | | | | ; RB<7:6> as inputs | | | | | Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit RBPU (INTCON2<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset. Four of the PORTB pins (RB<7:4>) have an interrupt-on-change feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB<7:4> pin configured as an output is excluded from the interrupt-on-change comparison). The input pins (of RB<7:4>) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB<7:4> are ORed together to generate the RB port change interrupt with flag bit, RBIF (INTCON<0>). This interrupt can wake the device from Sleep. The user, in the Interrupt Service Routine, can clear the interrupt in the following manner: - a) Any read or write of PORTB (except with the ${\tt MOVFF}$ (ANY), PORTB instruction). - b) NOP (or any 1 Tcy delay). - c) Clear flag bit, RBIF. A mismatch condition will continue to set flag bit, RBIF. Reading PORTB and waiting 1 Tcy will end the mismatch condition and allow flag bit, RBIF, to be cleared. Also, if the port pin returns to its original state, the mismatch condition will be cleared. The interrupt-on-change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt-on-change feature. Polling of PORTB is not recommended while using the interrupt-on-change feature. RB<3:0> and RB4 pins are multiplexed with the 14-bit PWM module for PWM<3:0> and PWM5 output. The RB5 pin can be configured by the Configuration bit, PWM4MX, as the alternate pin for PWM4 output. TABLE 11-3: PORTB I/O SUMMARY | Pin | Function | TRIS<br>Setting | I/O | I/O<br>Type | Description | |---------------|---------------------|-----------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------| | RB0/PWM0 | RB0 | 0 | 0 | DIG | LATB<0> data output; not affected by analog input. | | | | 1 | I | TTL | PORTB<0> data input; weak pull-up when RBPU bit is cleared. Disabled when analog input is enabled. | | | PWM0 | 0 | 0 | DIG | PWM Output 0. | | RB1/PWM1 | RB1 | 0 | 0 | DIG | LATB<1> data output; not affected by analog input. | | | | 1 | I | TTL | PORTB<1> data input; weak pull-up when RBPU bit is cleared. Disabled when analog input is enabled. | | | PWM1 | 0 | 0 | DIG | PWM Output 1. | | RB2/PWM2 | RB2 | 0 | 0 | DIG | LATB<2> data output; not affected by analog input. | | | | 1 | I | TTL | PORTB<2> data input; weak pull-up when RBPU bit is cleared. Disabled when analog input is enabled. | | | PWM2 | 0 | 0 | DIG | PWM Output 2. | | RB3/PWM3 | RB3 | 0 | 0 | DIG | LATB<3> data output; not affected by analog input. | | | | 1 | I | TTL | PORTB<3> data input; weak pull-up when RBPU bit is cleared. Disabled when analog input is enabled. | | | PWM3 | 0 | 0 | DIG | PWM Output 3. | | RB4/KBI0/PWM5 | RB4 | 0 | 0 | DIG | LATB<4> data output; not affected by analog input. | | | | 1 | I | TTL | PORTB<4> data input; weak pull-up when RBPU bit is cleared. Disabled when analog input is enabled. | | | KBI0 | 1 | I | TTL | Interrupt-on-change pin. | | | PWM5 | 0 | 0 | DIG | PWM Output 5. | | RB5/KBI1/ | RB5 | 0 | 0 | DIG | LATB<5> data output. | | PWM4/PGM | | 1 | I | TTL | PORTB<5> data input; weak pull-up when RBPU bit is cleared. | | | KBI1 | 1 | ı | TTL | Interrupt-on-change pin. | | | PWM4 <sup>(3)</sup> | 0 | 0 | DIG | PWM Output 4; takes priority over port data. | | | PGM <sup>(2)</sup> | х | _ | ST | Single-Supply Programming mode entry (ICSP™). Enabled by LVP Configuration bit; all other pin functions are disabled. | | RB6/KBI2/PGC | RB6 | 0 | 0 | DIG | LATB<6> data output. | | | | 1 | - 1 | TTL | PORTB<6> data input; weak pull-up when RBPU bit is cleared. | | | KBI2 | 1 | 1 | TTL | Interrupt-on-change pin. | | | PGC | х | ı | ST | Serial execution (ICSP™) clock input for ICSP and ICD operation. (1) | | RB7/KBI3/PGD | RB7 | 0 | 0 | DIG | LATB<7> data output. | | | | 1 | 1 | TTL | PORTB<7> data input; weak pull-up when RBPU bit is cleared. | | | KBI3 | 1 | ı | TTL | Interrupt-on-change pin. | | | PGD | х | 0 | DIG | Serial execution data output for ICSP and ICD operation. <sup>(1)</sup> | | | | х | - | ST | Serial execution data input for ICSP and ICD operation. <sup>(1)</sup> | **Legend:** DIG = Digital level output; TTL = TTL input buffer; ST = Schmitt Trigger input buffer; ANA = Analog level input/output; x = Don't care (TRIS bit does not affect port direction or is overridden for this option). Note 1: All other pin functions are disabled when ICSP or ICD is enabled. 2: Single-Supply Programming must be enabled. 3: RD5 is the alternate pin for PWM4. TABLE 11-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |---------|-----------|-----------------|---------|---------|--------|--------|--------|--------|-----------------------| | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | 57 | | LATB | LATB Data | | 57 | | | | | | | | TRISB | PORTB Dat | ta Direction Re | egister | | | | | | 57 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | INTCON2 | RBPU | INTEDG0 | INTEDG1 | INTEDG2 | _ | TMR0IP | _ | RBIP | 54 | | INTCON3 | INT2IP | INT1IP | _ | INT2IE | INT1IE | _ | INT2IF | INT1IF | 54 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by PORTB. # 11.3 PORTC, TRISC and LATC Registers PORTC is an 8-bit wide, bidirectional port. The corresponding Data Direction register is TRISC. Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., put the contents of the output latch on the selected pin). The Data Latch register (LATC) is also memory mapped. Read-modify-write operations on the LATC register read and write the latched output value for PORTC. PORTC is multiplexed with several peripheral functions (Table 11-5). The pins have Schmitt Trigger input buffers. When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTC pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. The user should refer to the corresponding peripheral section for the correct TRIS bit settings. **Note:** On a Power-on Reset, these pins are configured as digital inputs. The contents of the TRISC register are affected by peripheral overrides. Reading TRISC always returns the current contents, even though a peripheral device may be overriding one or more of the pins. External interrupts, IN0, INT1 and INT2, are placed on RC3, RC4 and RC5 pins, respectively. SSP alternate interface pins, SDI/SDA, SCK/SCL and SDO are placed on RC4, RC5 and RC7 pins, respectively. These pins are multiplexed on PORTC and PORTD by using the SSPMX bit in the CONFIG3L register. EUSART pins RX/DT and TX/CK are placed on RC7 and RC6 pins, respectively. The alternate Timer5 external clock input, T5CKI, and the alternate TMR0 external clock input, T0CKI, are placed on RC3 and are multiplexed with the PORTD (RD0) pin using the EXCLKMX Configuration bit in CONFIG3H. Fault inputs to the 14-bit PWM module, FLTA and FLTB, are located on RC1 and RC2. FLTA input on RC1 is multiplexed with RD4 using the FLTAMX bit. The contents of the TRISC register are affected by peripheral overrides. Reading TRISC always returns the current contents, even though a peripheral device may be overriding one or more of the pins. #### **EXAMPLE 11-3: INITIALIZING PORTC** | CLRF | PORTC | ; Initialize PORTC by ; clearing output | |-------|-------|------------------------------------------------------------------------| | CLRF | LATC | <pre>; data latches ; Alternate method</pre> | | | | ; to clear output<br>; data latches | | MOVLW | 0xCF | ; Value used to<br>; initialize data<br>; direction | | MOVWF | TRISC | ; Set RC<3:0> as inputs<br>; RC<5:4> as outputs<br>; RC<7:6> as inputs | TABLE 11-5: PORTC I/O SUMMARY | Pin | Function | TRIS<br>Setting | I/O | I/O<br>Type | Description | | | | |---------------|----------------------|-----------------|-----|---------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--| | RC0/T1OSO/ | RC0 | 0 | 0 | DIG | LATC<0> data output. | | | | | T1CKI | | 1 | | ST | PORTC<0> data input. | | | | | | T10S0 | х | 0 | ANA | Timer1 oscillator output; enabled when Timer1 oscillator is enabled. Disables digital I/O. | | | | | | T1CKI | 1 | ı | ST | Timer1/Timer3 counter input. | | | | | RC1/T10SI/ | RC1 | 0 | 0 | DIG | LATC<1> data output. | | | | | CCP2/FLTA | | 1 | - | I ST PORTC<1> data input. | | | | | | | T10SI | х | _ | ANA | Timer1 oscillator input; enabled when Timer1 oscillator is enabled. Disables digital I/O. | | | | | | CCP2 | 0 | 0 | DIG | CCP2 compare and PWM output; takes priority over port data. | | | | | | | 1 | ı | ST | CCP2 capture input. | | | | | | FLTA | 1 | 1 | ST | Fault Interrupt Input Pin A. | | | | | RC2/CCP1/FLTB | RC2 | 0 | 0 | DIG | LATC<2> data output. | | | | | | | 1 | 1 | ST | PORTC<2> data input. | | | | | | CCP1 | 0 | 0 | DIG | CCP1 compare or PWM output; takes priority over port data. | | | | | FLTB | | 1 | ı | ST | CCP1 capture input. | | | | | | | 1 | ı | ST | Fault Interrupt Input Pin B. | | | | | RC3/T0CKI/ | RC3 | 0 | 0 | DIG | LATC<3> data output. | | | | | T5CKI/INT0 | | 1 | ı | ST | PORTC<3> data input. | | | | | | T0CKI <sup>(1)</sup> | 1 | I | ST | Timer0 alternate clock input. | | | | | | T5CKI <sup>(1)</sup> | 1 | 1 | ST | Timer5 alternate clock input. | | | | | | INT0 | 1 | 1 | ST | External Interrupt 0. | | | | | RC4/INT1/SDI/ | RC4 | 0 | 0 | DIG | LATC<4> data output. | | | | | SDA | | 1 | ı | ST | PORTC<4> data input. | | | | | | INT1 | 1 | ı | ST | External Interrupt 1. | | | | | | SDI <sup>(1)</sup> | 1 | I | ST | SPI data input (SSP module). | | | | | | SDA <sup>(1)</sup> | 0 | 0 | DIG | I <sup>2</sup> C™ data output (SSP module); takes priority over port data. | | | | | | | 1 | 1 | I <sup>2</sup> C | I <sup>2</sup> C data input (SSP module). | | | | | RC5/INT2/SCK/ | RC5 | 0 | 0 | DIG | LATC<5> data output. | | | | | SCL | | 1 | 1 | ST | PORTC<5> data input. | | | | | | INT2 | 1 | | ST | External Interrupt 2. | | | | | | SCK <sup>(1)</sup> | 0 | 0 | DIG | SPI clock output (SSP module); takes priority over port data. | | | | | | | 1 | - | ST | SPI clock input (SSP module). | | | | | | SCL <sup>(1)</sup> | 0 | 0 | DIG | I <sup>2</sup> C clock output (SSP module); takes priority over port data. | | | | | | | 1 | - | I <sup>2</sup> C | I <sup>2</sup> C clock input (SSP module); input type depends on module setting. | | | | | RC6/TX/CK/SS | RC6 | 0 | 0 | DIG | LATC<6> data output. | | | | | | | 1 | | ST | PORTC<6> data input. | | | | | | TX | 0 | 0 | DIG | Asynchronous serial transmit data output (EUSART module); takes priority over port data. User must configure as an output. | | | | | | CK | 0 | 0 | DIG | Synchronous serial clock output (EUSART module); takes priority over port data. | | | | | | | 1 | ı | ST | Synchronous serial clock input (EUSART module). | | | | | | SS | 1 | I | ST | SPI slave select input. | | | | **Legend:** DIG = Digital level output; TTL = TTL input buffer; ST = Schmitt Trigger input buffer; ANA = Analog level input/output; x = Don't care (TRIS bit does not affect port direction or is overridden for this option). Note 1: RD0 is the alternate pin for T0CKI/T5CKI; RD2 is the alternate pin for SDI/SDA; RD3 is the alternate pin for SCK/SCL; RD1 is the alternate pin for SD0. TABLE 11-5: PORTC I/O SUMMARY (CONTINUED) | Pin | Function | TRIS<br>Setting | I/O | I/O<br>Type | Description | | | |---------------|--------------------|-----------------|-----|-------------------------|---------------------------------------------------------------------------------|--|--| | RC7/RX/DT/SDO | RC7 | 0 | 0 | DIG | G LATC<7> data output. | | | | | | 1 | ı | ST PORTC<7> data input. | | | | | | RX | 1 | 1 | ST | Asynchronous serial receive data input (EUSART module). | | | | | DT | 0 | 0 | DIG | Synchronous serial data output (EUSART module); takes priority over port data. | | | | | | 1 | I | ST | Synchronous serial data input (EUSART module). User must configure as an input. | | | | | SDO <sup>(1)</sup> | 0 | 0 | DIG | SPI data out; takes priority over port data. | | | **Legend:** DIG = Digital level output; TTL = TTL input buffer; ST = Schmitt Trigger input buffer; ANA = Analog level input/output; x = Don't care (TRIS bit does not affect port direction or is overridden for this option). Note 1: RD0 is the alternate pin for T0CKI/T5CKI; RD2 is the alternate pin for SDI/SDA; RD3 is the alternate pin for SCK/SCL; RD1 is the alternate pin for SDO. TABLE 11-6: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | | |---------|-----------|-------------------------------|---------|---------|--------|--------|--------|--------|-----------------------|--| | PORTC | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | 57 | | | LATC | LATC Data | ATC Data Output Register | | | | | | | | | | TRISC | PORTC Da | PORTC Data Direction Register | | | | | | | | | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | | INTCON2 | RBPU | INTEDG0 | INTEDG1 | INTEDG2 | _ | TMR0IP | _ | RBIP | 54 | | | INTCON3 | INT2IP | INT1IP | 1 | INT2IE | INT1IE | _ | INT2IF | INT1IF | 54 | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by PORTC. # 11.4 PORTD, TRISD and LATD Registers **Note:** PORTD is only available on PIC18F4331/ 4431 devices. PORTD is an 8-bit wide, bidirectional port. The corresponding Data Direction register is TRISD. Setting a TRISD bit (= 1) will make the corresponding PORTD pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISD bit (= 0) will make the corresponding PORTD pin an output (i.e., put the contents of the output latch on the selected pin). The Data Latch register (LATD) is also memory mapped. Read-modify-write operations on the LATD register read and write the latched output value for PORTD. All pins on PORTD are implemented with Schmitt Trigger input buffers. Each pin is individually configurable as an input or output. **Note:** On a Power-on Reset, these pins are configured as digital inputs. PORTD includes PWM<7:6> complementary fourth channel PWM outputs. PWM4 is the complementary output of PWM5 (the third channel), which is multiplexed with the RB5 pin. This output can be used as the alternate output using the PWM4MX Configuration bit in CONFIG3H when the Single-Supply Programming pin (PGM) is used on RB5. RD1, RD2 and RD3 can be used as the alternate output for SDO, SDI/SDA and SCK/SCL using the SSPMX Configuration bit in CONFIG3H. RD4 an be used as the alternate output for FLTA using the FLTAMX Configuration bit in CONFIG3H. ### **EXAMPLE 11-4: INITIALIZING PORTD** | CLRF | PORTD | ; Initialize PORTD by | |-------|-------|-------------------------| | | | ; clearing output | | | | ; data latches | | CLRF | LATD | ; Alternate method | | | | ; to clear output | | | | ; data latches | | MOVLW | 0xCF | ; Value used to | | | | ; initialize data | | | | ; direction | | MOVWF | TRISD | ; Set RD<3:0> as inputs | | | | ; RD<5:4> as outputs | | | | ; RD<7:6> as inputs | | | | | TABLE 11-7: PORTD I/O SUMMARY | Pin | Function | TRIS<br>Setting | I/O | I/O<br>Type | Description | |-----------------|-----------------------------|-----------------|----------------------|------------------|----------------------------------------------------------------------------------| | RD0/T0CKI/ | RD0 | 0 | 0 | DIG | LATD<0> data output. | | T5CKI | | 1 | I | ST | PORTD<0> data input. | | | T0CKI <sup>(1)</sup> | 1 | I | ST | Timer0 alternate clock input. | | | T5CKI <sup>(1)</sup> | 1 | I | ST | Timer5 alternate clock input. | | RD1/SDO | RD1 | 0 | 0 | DIG | LATD<1> data output. | | | 1 I ST PORTD<1> data input. | | PORTD<1> data input. | | | | | SDO <sup>(1)</sup> | 0 | 0 | DIG | SPI data out; takes priority over port data. | | RD2/SDI/SDA | RD2 | 0 | 0 | DIG | LATD<2> data output. | | | | 1 | I | ST | PORTD<2> data input. | | | SDI <sup>(1)</sup> | 1 | I | ST | SPI data input (SSP module). | | | SDA <sup>(1)</sup> | 0 | 0 | DIG | I <sup>2</sup> C™ data output (SSP module); takes priority over port data. | | | | 1 | I | I <sup>2</sup> C | I <sup>2</sup> C data input (SSP module). | | RD3/SCK/SCL RD3 | | 0 | 0 | DIG | LATD<3> data output. | | | | 1 | I | ST | PORTD<3> data input. | | | SCK <sup>(1)</sup> | 0 | 0 | DIG | SPI clock output (SSP module); takes priority over port data. | | | | 1 | I | ST | SPI clock input (SSP module). | | | SCL <sup>(1)</sup> | 0 | 0 | DIG | I <sup>2</sup> C clock output (SSP module); takes priority over port data. | | | | 1 | I | I <sup>2</sup> C | 1 <sup>2</sup> C clock input (SSP module); input type depends on module setting. | | RD4/FLTA | RD4 | 0 | 0 | DIG | LATD<4> data output. | | | | 1 | I | ST | PORTD<4> data input. | | | FLTA <sup>(2)</sup> | 1 | I | ST | Fault Interrupt Input Pin A. | | RD5/PWM4 | RD5 | 0 | 0 | DIG | LATD<5> data output. | | | | 1 | ı | ST | PORTD<5> data input. | | | PWM4 <sup>(3)</sup> | 0 | 0 | DIG | PWM Output 4; takes priority over port data. | | RD6/PWM6 | RD6 | 0 | 0 | DIG | LATD<6> data output. | | | | 1 | I | ST | PORTD<6> data input. | | | PWM6 | 0 | 0 | DIG | PWM Output 6; takes priority over port data. | | RD7/PWM7 | RD7 | 0 | 0 | DIG | LATD<7> data output. | | | | 1 | I | ST | PORTD<7> data input. | | | PWM7 | 0 | 0 | DIG | PWM Output 7; takes priority over port data. | **Legend:** DIG = Digital level output; TTL = TTL input buffer; ST = Schmitt Trigger input buffer; x = Don't care (TRIS bit does not affect port direction or is overridden for this option). Note 1: RC3 is the alternate pin for T0CKI/T5CKI; RC4 is the alternate pin for SDI/SDA; RC5 is the alternate pin for SCK/SCL; RC7 is the alternate pin for SDO. 2: RC1 is the alternate pin for $\overline{\text{FLTA}}$ . 3: RB5 is the alternate pin for PWM4. TABLE 11-8: SUMMARY OF REGISTERS ASSOCIATED WITH PORTD | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |-------|-----------|------------------------------|-------|-------|-------|-------|-------|-------|-----------------------| | PORTD | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 | 57 | | LATD | LATD Data | ATD Data Output Register | | | | | | | | | TRISD | PORTD Da | ORTD Data Direction Register | | | | | | | | # 11.5 PORTE, TRISE and LATE Registers Note: PORTE is only available on PIC18F4331/ 4431 devices. PORTE is a 4-bit wide, bidirectional port. Three pins (RE0/AN6, RE1/AN7 and RE2/AN8) are individually configurable as inputs or outputs. These pins have Schmitt Trigger input buffers. When selected as an analog input, these pins will read as '0's. The corresponding Data Direction register is TRISE. Setting a TRISE bit (= 1) will make the corresponding PORTE pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISE bit (= 0) will make the corresponding PORTE pin an output (i.e., put the contents of the output latch on the selected pin). TRISE controls the direction of the RE pins, even when they are being used as analog inputs. The user must make sure to keep the pins configured as inputs when using them as analog inputs. **Note:** On a Power-on Reset, RE<2:0> are configured as analog inputs. The Data Latch register (LATE) is also memory mapped. Read-modify-write operations on the LATE register read and write the latched output value for PORTE. The fourth pin of PORTE ( $\overline{MCLR}/VPP/RE3$ ) is an input only pin available for PIC18F4331/4431 devices. Its operation is controlled by the MCLRE Configuration bit in Configuration Register 3H (CONFIG3H<7>). When selected as a port pin (MCLRE = 0), it functions as a digital input-only pin. As such, it does not have TRIS or LAT bits associated with its operation. Otherwise, it functions as the device's master clear input. In either configuration, RE3 also functions as the programming voltage input during programming. Note: On a Power-on Reset, RE3 is enabled as a digital input only if Master Clear functionality is disabled. ### **EXAMPLE 11-5: INITIALIZING PORTE** | | CLRF | PORTE | | ; | Initialize PORTE by | |---|-------|---------------|---|---|---------------------| | ١ | | | | ; | clearing output | | | | | | ; | data latches | | | CLRF | LATE | | ; | Alternate method | | | | | | ; | to clear output | | | | | | ; | data latches | | | MOVLW | 0x3F | | ; | Configure A/D | | | MOVWF | ANSEL0 | | ; | for digital inputs | | | BCF | ANSEL1, | 0 | ; | | | | MOVLW | $0 \times 03$ | | ; | Value used to | | | | | | ; | initialize data | | | | | | ; | direction | | | MOVWF | TRISE | | ; | Set RE<0> as input | | | | | | ; | RE<1> as output | | | | | | ; | RE<2> as input | | | | | | | | #### 11.5.1 PORTE IN 28-PIN DEVICES For PIC18F2331/2431 devices, PORTE is not available. It is only available for PIC18F4331/4431 devices. ### **REGISTER 11-1: TRISE REGISTER** | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | |-------|-----|-----|-----|-----|--------|--------|--------| | _ | _ | _ | _ | _ | TRISE2 | TRISE1 | TRISE0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-3 Unimplemented: Read as '0' bit 2 TRISE2: RE2 Direction Control bit 1 = Input0 = Output bit 1 TRISE1: RE1 Direction Control bit 1 = Input 0 = Output bit 0 TRISEO: RE0 Direction Control bit 1 = Input 0 = Output TABLE 11-9: PORTE I/O SUMMARY | Pin | Function | TRIS<br>Setting | I/O | I/O<br>Type | Description | | | |-----------------------------|---------------------------------------------------------|------------------|---------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------|--|--| | RE0/AN6 | RE0 | 0 | 0 | DIG | LATE<0> data output; not affected by analog input. | | | | | | 1 | 1 | ST | PORTE<0> data input; disabled when analog input is enabled. | | | | | AN6 | 1 | - | ANA | A/D Input Channel 6. Default input configuration on POR. | | | | RE1/AN7 | RE1 | 0 | 0 | DIG | LATE<1> data output; not affected by analog input. | | | | | | 1 | 1 | ST | PORTE<1> data input; disabled when analog input is enabled. | | | | | AN7 | 1 I ANA A/D Inpu | | ANA | A/D Input Channel 7. Default input configuration on POR. | | | | RE2/AN8 | RE2 | 0 | 0 | DIG | LATE<2> data output; not affected by analog input. | | | | | | 1 | I | ST | PORTE<2> data input; disabled when analog input is enabled. | | | | | AN8 | 1 | 1 | ANA | A/D Input Channel 8. Default input configuration on POR. | | | | MCLR/VPP/RE3 <sup>(1)</sup> | 3 <sup>(1)</sup> MCLR — I ST External Master Clear inpu | | External Master Clear input; enabled when MCLRE Configuration bit is set. | | | | | | | VPP | _ | I | ANA | High-Voltage Detection; used for ICSP™ mode entry detection. Always available, regardless of pin mode. | | | | | RE3 | (2) | Ţ | ST | PORTE<3> data input; enabled when MCLRE Configuration bit is clear. | | | **Legend:** DIG = Digital level output; TTL = TTL input buffer; ST = Schmitt Trigger input buffer; ANA = Analog level input/output; x = Don't care (TRIS bit does not affect port direction or is overridden for this option). Note 1: All PORTE pins are only implemented on 40/44-pin devices. 2: RE3 does not have a corresponding TRIS bit to control data direction. TABLE 11-10: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |--------|---------------------|---------------------|---------------------|-------|--------------------|-------------------------------|-------|---------------------|-----------------------| | PORTE | _ | _ | _ | _ | RE3 <sup>(1)</sup> | RE2 | RE1 | RE0 | 57 | | LATE | _ | _ | _ | _ | _ | LATE Data Output Register | | | 57 | | TRISE | _ | _ | | _ | _ | PORTE Data Direction Register | | | 57 | | ANSEL0 | ANS7 <sup>(2)</sup> | ANS6 <sup>(2)</sup> | ANS5 <sup>(2)</sup> | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 56 | | ANSEL1 | | | | | 1 | _ | 1 | ANS8 <sup>(2)</sup> | 56 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by PORTE. **Note 1:** Implemented only when Master Clear functionality is disabled (CONFIG3H<7> = 0). It is available for PIC18F4331/4431 devices only. 2: ANS5 through ANS8 are available only on PIC18F4331/4431 devices. NOTES: ### 12.0 TIMERO MODULE The Timer0 module has the following features: - Software selectable as an 8-bit or 16-bit timer/counter - · Readable and writable - · Dedicated 8-bit software programmable prescaler - · Clock source selectable to be external or internal - Interrupt-on-overflow from FFh to 00h in 8-bit mode and FFFFh to 0000h in 16-bit mode - · Edge select for external clock Figure 12-1 shows a simplified block diagram of the Timer0 module in 8-bit mode and Figure 12-2 shows a simplified block diagram of the Timer0 module in 16-bit mode. The T0CON register (Register 12-1) is a readable and writable register that controls all the aspects of Timer0, including the prescale selection. ### REGISTER 12-1: TOCON: TIMERO CONTROL REGISTER | R/W-1 |--------|---------|-------|-------|-------|-------|-------|-------| | TMR00N | T016BIT | T0CS | T0SE | PSA | T0PS2 | T0PS1 | T0PS0 | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read | d as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | bit 7 | TMR0ON: Timer0 On/Off Control bit | |---------|-----------------------------------------------------------------------------------| | | 1 = Enables Timer0 | | | 0 = Stops Timer0 | | bit 6 | T016BIT: Timer0 16-Bit Control bit | | | 1 = Timer0 is configured as an 8-bit timer/counter | | | 0 = Timer0 is configured as a 16-bit timer/counter | | bit 5 | T0CS: Timer0 Clock Source Select bit | | | 1 = Transition on T0CKI pin input edge | | | 0 = Internal clock (Fosc/4) | | bit 4 | T0SE: Timer0 Source Edge Select bit | | | 1 = Increment on high-to-low transition on T0CKI pin | | | 0 = Increment on low-to-high transition on T0CKI pin | | bit 3 | PSA: Timer0 Prescaler Assignment bit | | | 1 = TImer0 prescaler is not assigned. Timer0 clock input bypasses prescaler. | | | 0 = Timer0 prescaler is assigned. Timer0 clock input comes from prescaler output. | | bit 2-0 | T0PS<2:0>: Timer0 Prescaler Select bits | | | 111 = 1:256 Prescale value | | | 110 = 1:128 Prescale value | | | 101 = 1:64 Prescale value | | | 100 = 1:32 Prescale value | | | 011 = 1:16 Prescale value<br>010 = 1:8 Prescale value | | | 001 = 1:4 Prescale value | | | 000 = 1:2 Prescale value | | | | ### FIGURE 12-1: TIMERO BLOCK DIAGRAM (8-BIT MODE) ### FIGURE 12-2: TIMERO BLOCK DIAGRAM (16-BIT MODE) ### 12.1 Timer0 Operation Timer0 can operate as a timer or as a counter. Timer mode is selected by clearing the T0CS bit. In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register. Counter mode is selected by setting the T0CS bit. In Counter mode, Timer0 will increment, either on every rising or falling edge of pin, RC3/T0CKI/T5CKI/INT0. The incrementing edge is determined by the Timer0 Source Edge Select bit (T0SE). Clearing the T0SE bit selects the rising edge. When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization. #### 12.2 Prescaler An 8-bit counter is available as a prescaler for the Timer0 module. The prescaler is not readable or writable. The PSA and T0PS<2:0> bits determine the prescaler assignment and prescale ratio. Clearing bit, PSA, will assign the prescaler to the Timer0 module. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF $\,$ TMR0 , $\,$ MOVWF $\,$ TMR0 , $\,$ BSF $\,$ TMR0 , $\,$ x..., etc.) will clear the prescaler count. **Note:** Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment. ## 12.2.1 SWITCHING PRESCALER ASSIGNMENT The prescaler assignment is fully under software control (i.e., it can be changed "on-the-fly" during program execution). ### 12.3 Timer0 Interrupt The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h in 8-bit mode, or FFFFh to 0000h in 16-bit mode. This overflow sets the TMR0IF bit. The interrupt can be masked by clearing the TMR0IE bit. The TMR0IF bit must be cleared in software by the Timer0 module Interrupt Service Routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from Sleep mode, since the timer requires clock cycles, even when T0CS is set. # 12.4 16-Bit Mode Timer Reads and Writes TMR0H is not the high byte of the timer/counter in 16-bit mode, but is actually a buffered version of the high byte of Timer0 (refer to Figure 12-2). The high byte of the Timer0 counter/timer is not directly readable nor writable. TMR0H is updated with the contents of the high byte of Timer0 during a read of TMR0L. This provides the ability to read all 16 bits of Timer0 without having to verify that the read of the high and low byte were valid due to a rollover between successive reads of the high and low byte. A write to the high byte of Timer0 must also take place through the TMR0H Buffer register. Timer0 high byte is updated with the contents of TMR0H when a write occurs to TMR0L. This allows all 16 bits of Timer0 to be updated at once. TABLE 12-1: REGISTERS ASSOCIATED WITH TIMERO | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |--------------------------------|---------------------------------------------------------------------------|----------------|--------|--------|-------|--------|--------|-------|-----------------------| | TMR0L Timer0 Register Low Byte | | | | | | | | | 55 | | TMR0H | Timer0 Regis | ster High Byte | | | | | | | 55 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | T0CON | TMR0ON T016BIT T0CS T0SE PSA T0PS2 T0PS1 T0PS0 | | | | | | | | 55 | | TRISA | TRISA7 <sup>(1)</sup> TRISA6 <sup>(1)</sup> PORTA Data Direction Register | | | | | | | 57 | | Legend: Shaded cells are not used by Timer0. Note 1: RA6 and RA7 are enabled as I/O pins depending on the oscillator mode selected in Configuration Word 1H. NOTES: ### 13.0 TIMER1 MODULE The Timer1 timer/counter module has the following features: - 16-bit timer/counter (two 8-bit registers; TMR1H and TMR1L) - · Readable and writable (both registers) - · Internal or external clock select - · Interrupt-on-overflow from FFFFh to 0000h - Reset from CCP module Special Event Trigger - · Status of system clock operation Figure 13-1 is a simplified block diagram of the Timer1 module. Register 13-1 details the Timer1 Control register. This register controls the operating mode of the Timer1 module and contains the Timer1 Oscillator Enable bit (T1OSCEN). Timer1 can be enabled or disabled by setting or clearing control bit, TMR1ON (T1CON<0>). The Timer1 oscillator can be used as a secondary clock source in power-managed modes. When the T1RUN bit is set, the Timer1 oscillator provides the system clock. If the Fail-Safe Clock Monitor is enabled and the Timer1 oscillator fails while providing the system clock, polling the T1RUN bit will indicate whether the clock is being provided by the Timer1 oscillator or another source. Timer1 can also be used to provide Real-Time Clock (RTC) functionality to applications with only a minimal addition of external components and code overhead. #### REGISTER 13-1: T1CON: TIMER1 CONTROL REGISTER | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|---------|---------|---------|--------|--------|--------| | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, | , read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 7 RD16: 16-Bit Read/Write Mode Enable bit 1 = Enables register read/write of TImer1 in one 16-bit operation0 = Enables register read/write of Timer1 in two 8-bit operations bit 6 T1RUN: Timer1 System Clock Status bit 1 = Device clock is derived from Timer1 oscillator0 = Device clock is derived from another source bit 5-4 T1CKPS<1:0>: Timer1 Input Clock Prescale Select bits 11 = 1:8 Prescale value 10 = 1:4 Prescale value 01 = 1:2 Prescale value 00 = 1:1 Prescale value bit 3 T10SCEN: Timer1 Oscillator Enable bit 1 = Timer1 oscillator is enabled0 = Timer1 oscillator is shut off The oscillator inverter and feedback resistor are turned off to eliminate power drain. bit 2 T1SYNC: Timer1 External Clock Input Synchronization Select bit When TMR1CS = 1 (External Clock): 1 = Do not synchronize external clock input 0 = Synchronize external clock input When TMR1CS = 0 (Internal Clock): This bit is ignored. Timer1 uses the internal clock when TMR1CS = 0. bit 1 TMR1CS: Timer1 Clock Source Select bit 1 = External clock from pin RC0/T1OSO/T1CKI (on the rising edge) 0 = Internal clock (Fosc/4) bit 0 **TMR1ON:** Timer1 On bit 1 = Enables Timer1 0 = Stops Timer1 ### 13.1 Timer1 Operation Timer1 can operate in one of these modes: - · As a timer - · As a synchronous counter - · As an asynchronous counter The operating mode is determined by the Timer1 Clock Select bit, TMR1CS (T1CON<1>). When TMR1CS = 0, Timer1 increments every instruction cycle. When TMR1CS = 1, Timer1 increments on every rising edge of the external clock input or the Timer1 oscillator, if enabled. When the Timer1 oscillator is enabled (T1OSCEN is set), the RC1/T1OSI/CCP2/FLTA and RC0/T1OSO/T1CKI pins become inputs. That is, the TRISC<1:0> value is ignored and the pins are read as '0'. Timer1 also has an internal "Reset input". This Reset can be generated by the CCP module (see Section 16.4.4 "Special Event Trigger"). ### FIGURE 13-1: TIMER1 BLOCK DIAGRAM ### FIGURE 13-2: TIMER1 BLOCK DIAGRAM (16-BIT READ/WRITE MODE) ### 13.2 Timer1 Oscillator A crystal oscillator circuit is built in-between pins, T1OSI (input) and T1OSO (amplifier output). It is enabled by setting control bit, T1OSCEN (T1CON<3>). The oscillator is a low-power oscillator rated for 32 kHz crystals. It will continue to run during all power-managed modes. The circuit for a typical LP oscillator is shown in Figure 13-3. Table 13-1 shows the capacitor selection for the Timer1 oscillator. The user must provide a software time delay to ensure proper start-up of the Timer1 oscillator. FIGURE 13-3: EXTERNAL COMPONENTS FOR THE TIMER1 LP OSCILLATOR TABLE 13-1: CAPACITOR SELECTION FOR THE TIMER OSCILLATOR | Osc Type | Freq | C1 | C2 | |----------|--------|----------------------|----------------------| | LP | 32 kHz | 27 pF <sup>(1)</sup> | 27 pF <sup>(1)</sup> | - **Note 1:** Microchip suggests this value as a starting point in validating the oscillator circuit. - **2:** Higher capacitance increases the stability of the oscillator, but also increases the start-up time. - 3: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components. - **4:** Capacitor values are for design guidance only. ## 13.3 Timer1 Oscillator Layout Considerations The Timer1 oscillator for PIC18F2331/2431/4331/4431 devices incorporates an additional low-power feature. When this option is selected, it allows the oscillator to automatically reduce its power consumption when the microcontroller is in Sleep mode. During normal device operation, the oscillator draws full current. As high noise environments may cause excessive oscillator instability in Sleep mode, this option is best suited for low noise applications, where power conservation is an important design consideration. The low-power option is enabled by clearing the T10SCMX bit (CONFIG3L<5>). By default, the option is disabled, which results in a more or less constant current draw for the Timer1 oscillator. Due to the low-power nature of the oscillator, it may also be sensitive to rapidly changing signals in close proximity. The oscillator circuit, shown in Figure 13-3, should be located as close as possible to the microcontroller. There should be no circuits passing within the oscillator circuit boundaries other than Vss or VDD. Refer to Section 2.0 "Guidelines for Getting Started with PIC18F Microcontrollers" for additional information ### 13.4 Timer1 Interrupt The TMR1 register pair (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The Timer1 interrupt, if enabled, is generated on overflow, which is latched in Timer1 Interrupt Flag bit, TMR1IF (PIR1<0>). This interrupt can be enabled/disabled by setting/clearing Timer1 Interrupt Enable bit, TMR1IE (PIE1<0>). ### 13.5 Resetting Timer1 Using a CCP Trigger Output If the CCP1 module is configured in Compare mode to generate a "Special Event Trigger" (CCP1M<3:0> = 1011), this signal will reset Timer1 and start an A/D conversion if the A/D module is enabled (see **Section 16.4.4** "**Special Event Trigger**" for more information). **Note:** The Special Event Triggers from the CCP1 module will not set interrupt flag bit, TMR1IF (PIR1<0>). Timer1 must be configured for either Timer or Synchronized Counter mode to take advantage of this feature. If Timer1 is running in Asynchronous Counter mode, this Reset operation may not work. In the event that a write to Timer1 coincides with a Special Event Trigger from CCP1, the write will take precedence. In this mode of operation, the CCPR1H:CCPR1L register pair effectively becomes the Period register for Timer1. ### 13.6 Timer1 16-Bit Read/Write Mode Timer1 can be configured for 16-bit reads and writes (see Figure 13-2). When the RD16 control bit (T1CON<7>) is set, the address for TMR1H is mapped to a buffer register for the high byte of Timer1. A read from TMR1L will load the contents of the high byte of Timer1 into the Timer1 High Byte Buffer register. This provides the user with the ability to accurately read all 16 bits of Timer1 without having to determine whether a read of the high byte, followed by a read of the low byte, is valid due to a rollover between reads. A write to the high byte of Timer1 must also take place through the TMR1H Buffer register. Timer1 high byte is updated with the contents of TMR1H when a write occurs to TMR1L. This allows a user to write all 16 bits to both the high and low bytes of Timer1 at once. The high byte of Timer1 is not directly readable or writable in this mode. All reads and writes must take place through the Timer1 High Byte Buffer register. Writes to TMR1H do not clear the Timer1 prescaler. The prescaler is only cleared on writes to TMR1L. # 13.7 Using Timer1 as a Real-Time Clock (RTC) Adding an external LP oscillator to Timer1 (such as the one described in **Section 13.2** "**Timer1 Oscillator**") gives users the option to include RTC functionality to their applications. This is accomplished with an inexpensive watch crystal to provide an accurate time base, and several lines of application code to calculate the time. When operating in Sleep mode and using a battery or supercapacitor as a power source, it can completely eliminate the need for a separate RTC device and battery backup. The application code routine, RTCisr, shown in Example 13-1, demonstrates a simple method to increment a counter at one-second intervals using an Interrupt Service Routine. Incrementing the TMR1 register pair to overflow triggers the interrupt and calls the routine, which increments the seconds counter by one. Additional counters for minutes and hours are incremented as the previous counter overflow. Since the register pair is 16 bits wide, counting up to overflow the register directly from a 32.768 kHz clock would take 2 seconds. To force the overflow at the required one-second intervals, it is necessary to preload it. The simplest method is to set the MSb of TMR1H with a BSF instruction. Note that the TMR1L register is never preloaded or altered; doing so may introduce cumulative error over many cycles. For this method to be accurate, Timer1 must operate in Asynchronous mode and the Timer1 overflow interrupt must be enabled (PIE1<0> = 1) as shown in the routine, RTCinit. The Timer1 oscillator must also be enabled and running at all times. ### EXAMPLE 13-1: IMPLEMENTING A REAL-TIME CLOCK USING A TIMER1 INTERRUPT SERVICE ``` RTCinit MOVLW 0x80 ; Preload TMR1 register pair MOVWF TMR1H ; for 1 second overflow CLRF TMR1L MOVLW b'00001111'; Configure for external clock, MOVWF T1CON ; Asynchronous operation, external oscillator ; Initialize timekeeping registers CLRF secs CLRF mins MOVLW .12 MOVWF hours BSF PIE1, TMR1IE ; Enable Timer1 interrupt RETURN RTCisr BSF TMR1H, 7 ; Preload for 1 sec overflow PIR1, TMR1IF ; Clear interrupt flag BCF INCF secs, F ; Increment seconds MOVLW .59 ; 60 seconds elapsed? CPFSGT secs , NO, done CLKF secs ; Clear seconds INCF mins, F ; Increment minutes MOVLW .59 ; 60 minutes ; 60 minutes elapsed? CPFSGT mins ; No, done RETURN CLRF mins ; clear minutes INCF hours, F ; Increment hours MOVLW .23 ; 24 hours elapsed? CPFSGT hours RETURN ; No, done MOVLW .01 MOVWF hours ; Reset hours to 1 RETURN ; Done ``` ### TABLE 13-2: REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |--------|----------------------------|-----------|---------|---------|---------|--------|--------|--------|-----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 57 | | TMR1L | L Timer1 Register Low Byte | | | | | | | | | | TMR1H | Timer1 Register High Byte | | | | | | | | 55 | | T1CON | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 55 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module. ### 14.0 TIMER2 MODULE The Timer2 module has the following features: - 8-bit Timer register (TMR2) - 8-bit Period register (PR2) - Readable and writable (both registers) - Software programmable prescaler (1:1, 1:4, 1:16) - Software programmable postscaler (1:1 to 1:16) - · Interrupt on TMR2 match with PR2 - SSP module optional use of TMR2 output to generate clock shift Timer2 has a control register, shown in Register 14-1. TMR2 can be shut off by clearing control bit, TMR2ON (T2CON<2>), to minimize power consumption. Figure 14-1 is a simplified block diagram of the Timer2 module. Register 14-1 shows the Timer2 Control register. The prescaler and postscaler selection of Timer2 are controlled by this register. ### 14.1 Timer2 Operation Timer2 can be used as the PWM time base for the PWM mode of the CCP module. The TMR2 register is readable and writable, and is cleared on any device Reset. The input clock (Fosc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits, T2CKPS<1:0> (T2CON<1:0>). The match output of TMR2 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR2 interrupt, latched in flag bit, TMR2IF (PIR1<1>). The TMR2 and PR2 registers are both directly readable and writable. The TMR2 register is cleared on any device Reset, while the PR2 register initializes at FFh. The prescaler and postscaler counters are cleared when any of the following occurs: - · A write to the TMR2 register - · A write to the T2CON register - Any device Reset (Power-on Reset, MCLR Reset, Watchdog Timer Reset or Brown-out Reset) TMR2 is not cleared when T2CON is written. #### REGISTER 14-1: T2CON: TIMER2 CONTROL REGISTER | U-0 | R/W-0 |-------|-------------------|-------|---------|---------|--------|---------|---------| | _ | — TOUTPS3 TOUTPS2 | | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | | bit 7 | | | | | | | bit 0 | ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 **Unimplemented:** Read as '0' bit 6-3 **TOUTPS<3:0>:** Timer2 Output Postscale Select bits 0000 = 1:1 Postscale 0001 = 1:2 Postscale • 1111 = 1:16 Postscale bit 2 TMR2ON: Timer2 On bit 1 = Timer2 is on 0 = Timer2 is off bit 1-0 T2CKPS<1:0>: Timer2 Clock Prescale Select bits 00 = Prescaler is 1 01 = Prescaler is 4 1x = Prescaler is 16 ### 14.2 Timer2 Interrupt Timer2 can also generate an optional device interrupt. The Timer2 output signal (TMR2 to PR2 match) provides the input for the 4-bit output counter/postscaler. This counter generates the TMR2 match interrupt flag which is latched in TMR2IF (PIR1<1>). The interrupt is enabled by setting the TMR2 Match Interrupt Enable bit, TMR2IE (PIE1<1>). A range of 16 postscale options (from 1:1 through 1:16 inclusive) can be selected with the postscaler control bits, T2OUTPS<3:0> (T2CON<6:3>). ### 14.3 Output of TMR2 The unscaled output of TMR2 is available primarily to the CCP modules, where it is used as a time base for operations in PWM mode. Timer2 can be optionally used as the shift clock source for the SSP module operating in SPI mode. For additional information, see Section 19.0 "Synchronous Serial Port (SSP) Module". FIGURE 14-1: TIMER2 BLOCK DIAGRAM TABLE 14-1: REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |--------|------------|---------------|---------|---------|---------|--------|---------|---------|-----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 57 | | TMR2 | Timer2 Re | gister | | | | | | | 55 | | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | 55 | | PR2 | Timer2 Per | riod Register | • | | | | | | 55 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the Timer2 module. NOTES: ### 15.0 TIMER5 MODULE The Timer5 module implements these features: - 16-bit timer/counter operation - · Synchronous and Asynchronous Counter modes - Continuous Count and Single-Shot Operating modes - Four programmable prescaler values (1:1 to 1:8) - · Interrupt generated on period match - · Special Event Trigger Reset function - Double-buffered registers - · Operation during Sleep - · CPU wake-up from Sleep - Selectable hardware Reset input with a wake-up feature Timer5 is a general purpose timer/counter that incorporates additional features for use with the Motion Feedback Module (see Section 17.0 "Motion Feedback Module"). It may also be used as a general purpose timer or a Special Event Trigger delay timer. When used as a general purpose timer, it can be configured to generate a delayed Special Event Trigger (e.g., an ADC Special Event Trigger) using a preprogrammed period delay. Timer5 is controlled through the Timer5 Control register (T5CON), shown in Register 15-1. The timer can be enabled or disabled by setting or clearing the control bit TMR5ON (T5CON<0>). A block diagram of Timer5 is shown in Figure 15-1. ### REGISTER 15-1: T5CON: TIMER5 CONTROL REGISTER | R/W-0 |-------|----------------------|-------|-------|-------------|-------|--------|--------| | T5SEN | RESEN <sup>(1)</sup> | T5MOD | T5PS1 | T5PS1 T5PS0 | | TMR5CS | TMR5ON | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read | d as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 7 **T5SEN:** Timer5 Sleep Enable bit 1 = Timer5 is enabled during Sleep 0 = Timer5 is disabled during Sleep bit 6 RESEN: Special Event Trigger Reset Enable bit (1) 1 = Special Event Trigger Reset is disabled 0 = Special Event Trigger Reset is enabled bit 5 **T5MOD:** Timer5 Mode bit 1 = Single-Shot mode is enabled 0 = Continuous Count mode is enabled bit 4-3 T5PS<1:0>: Timer5 Input Clock Prescale Select bits 11 = 1:8 10 = 1:4 01 = 1:2 00 = 1:1 bit 2 **T5SYNC:** Timer5 External Clock Input Synchronization Select bit<sup>(2)</sup> ### When TMR5CS = 1: 1 = Do not synchronize external clock input 0 = Synchronize external clock input When TMR5CS = 0: This bit is ignored. Timer5 uses the internal clock when TMR5CS = 0. bit 1 TMR5CS: Timer5 Clock Source Select bit 1 = External clock from the T5CKI pin 0 = Internal clock (Tcy) bit 0 TMR5ON: Timer5 On bit 1 = Timer5 is enabled 0 = Timer5 is disabled Note 1: These bits are not implemented on PIC18F2331/2431 devices and read as '0'. 2: For Timer5 to operate during Sleep mode, T5SYNC must be set. TIMER5 BLOCK DIAGRAM (16-BIT READ/WRITE MODE SHOWN) **FIGURE 15-1:** #### 15.1 **Timer5 Operation** Timer5 combines two 8-bit registers to function as a 16-bit timer. The TMR5L register is the actual low byte of the timer; it can be read and written to directly. The high byte is contained in an unmapped register; it is read and written to through TMR5H, which serves as a buffer. Each register increments from 00h to FFh. A second register pair, PR5H and PR5L, serves as the Period register; it sets the maximum count for the TMR5 register pair. When TMR5 reaches the value of PR5, the timer rolls over to 00h and sets the TMR5IF interrupt flag. A simplified block diagram of the Timer5 module is shown in Figure 2-1. The Timer5 may be used as a general pur-Note: pose timer and as the time base resource to the Motion Feedback Module (Input Capture or Quadrature Encoder Interface). Timer5 supports three configurations: - · 16-Bit Synchronous Timer - · 16-Bit Synchronous Counter - · 16-Bit Asynchronous Counter In Synchronous Timer configuration, the timer is clocked by the internal device clock. The optional Timer5 prescaler divides the input by 2, 4, 8 or not at all (1:1). The TMR5 register pair increments on Q1. Clearing TMR5CS (= 0) selects the internal device clock as the timer sampling clock. In Synchronous Counter mode configuration, the timer is clocked by the external clock (T5CKI) with the optional prescaler. The external T5CKI is selected by setting the TMR5CS bit (TMR5CS = 1); the internal clock is selected by clearing TMR5CS. The external clock is synchronized to the internal clock by clearing the $\overline{\text{T5SYNC}}$ bit. The input on T5CKI is sampled on every Q2 and Q4 of the internal clock. The low to rise transition is decoded on three adjacent samples and the Timer5 is incremented on the next Q1. The T5CKI minimum pulse-width high and low time must be greater than Tcy/2. In Asynchronous Counter mode configuration, Timer5 is clocked by the external clock (T5CKI) with the optional prescaler. In this mode, T5CKI is not synchronized to the internal clock. By setting TMR5CS, the external input clock (T5CKI) can be used as the counter sampling clock. When T5SYNC is set, the external clock is not synchronized to the internal device clock. The timer count is not reset automatically when the module is disabled. The user may write the Counter register to initialize the counter. Note: The Timer5 module does NOT prevent writes to the PR5 registers (PR5H:PR5L) while the timer is enabled. Writing to PR5 while the timer is enabled may result in unexpected period match events. ## 15.1.1 CONTINUOUS COUNT AND SINGLE-SHOT OPERATION Timer5 has two operating modes: Continuous Count and Single-Shot. Continuous Count mode is selected by clearing the T5MOD control bit (= 0). In this mode, the Timer5 time base will start incrementing according to the prescaler settings until a TMR5/PR5 match occurs, or until TMR5 rolls over (FFFFh to 0000h). The TMR5IF interrupt flag is set, the TMR5 register is reset on the following input clock edge and the timer continues to count for as long as the TMR5ON bit remains set. Single-Shot mode is selected by setting T5MOD (= 1). In this mode, the Timer5 time base begins to increment according to the prescaler settings until a TMR5/PR5 match occurs. This causes the TMR5IF interrupt flag to be set, the TMR5 register pair to be cleared on the following input clock edge and the TMR5ON bit to be cleared by the hardware to halt the timer. The Timer5 time base can only start incrementing in Single-Shot mode under two conditions: - 1. Timer5 is enabled (TMR5ON is set), or - Timer5 is disabled and a Special Event Trigger Reset is present on the Timer5 Reset input. (See Section 15.7 "Timer5 Special Event Trigger Reset Input" for additional information.) #### 15.2 16-Bit Read/Write and Write Modes As noted, the actual high byte of the Timer5 register pair is mapped to TMR5H, which serves as a buffer. Reading TMR5L will load the contents of the high byte of the register pair into the TMR5H register. This allows the user to accurately read all 16 bits of the register pair without having to determine whether a read of the high byte, followed by the low byte, is valid due to a rollover between reads. Since the actual high byte of the Timer5 register pair is not directly readable or writable, it must be read and written to through the Timer5 High Byte Buffer register (TMR5H). The T5 high byte is updated with the contents of TMR5H when a write occurs to TMR5L. This allows a user to write all 16 bits to both the high and low bytes of Timer5 at once. Writes to TMR5H do not clear the Timer5 prescaler. The prescaler is only cleared on writes to TMR5L. #### 15.2.1 16-BIT READ-MODIFY-WRITE Read-modify-write instructions, like BSF and BCF, will read the contents of a register, make the appropriate changes and place the result back into the register. The write portion of a read-modify-write instruction of TMR5H will not update the contents of the high byte of TMR5 until a write of TMR5L takes place. Only then will the contents of TMR5H be placed into the high byte of TMR5. ### 15.3 Timer5 Prescaler The Timer5 clock input (either Tcy or the external clock) may be divided by using the Timer5 programmable prescaler. The prescaler control bits, T5PS<1:0> (T5CON<4:3>), select a prescale factor of 2, 4, 8 or no prescale. The Timer5 prescaler is cleared by any of the following: - A write to the Timer5 register - Disabling Timer5 (TMR5ON = 0) - A device Reset such as Master Clear, POR or BOR **Note:** Writing to the T5CON register does not clear the Timer5. ### 15.4 Noise Filter The Timer5 module includes an optional input noise filter, designed to reduce spurious signals in noisy operating environments. The filter ensures that the input is not permitted to change until a stable value has been registered for three consecutive sampling clock cycles. The noise filter is part of the input filter network associated with the Motion Feedback Module (see Section 17.0 "Motion Feedback Module"). All of the filters are controlled using the Digital Filter Control (DFLTCON) register (Register 17-3). The Timer5 filter can be individually enabled or disabled by setting or clearing the FLT4EN bit (DFLTCON<6>). It is disabled on all Brown-out Resets. For additional information, refer to **Section 17.3** "**Noise Filters**" in the Motion Feedback Module. ### 15.5 Timer5 Interrupt Timer5 has the ability to generate an interrupt on a period match. When the PR5 register is loaded with a new period value (00FFh), the Timer5 time base increments until its value is equal to the value of PR5. When a match occurs, the Timer5 interrupt is generated on the rising edge of Q4; TMR5IF is set on the next Tcy. The interrupt latency (i.e., the time elapsed from the moment Timer5 rolls over until TMR5IF is set) will not exceed 1 Tcy. When the Timer5 clock input is prescaled and a TMR5/PR5 match occurs, the interrupt will be generated on the first Q4 rising edge after TMR5 resets. ### 15.6 Timer5 Special Event Trigger Output A Timer5 Special Event Trigger is generated on a TMR5/PR5 match. The Special Event Trigger is generated on the falling edge of Q3. Timer5 must be configured for either Synchronous mode (Counter or Timer) to take advantage of the Special Event Trigger feature. If Timer5 is running in Asynchronous Counter mode, the Special Event Trigger may not work and should not be used. ### 15.7 Timer5 Special Event Trigger Reset Input In addition to the Special Event Trigger output, Timer5 has a Special Event Trigger Reset input that may be used with Input Capture Channel 1 (IC1) of the Motion Feedback Module. To use the Special Event Trigger Reset, the Capture 1 Control register, CAP1CON, must be configured for one of the Special Event Trigger modes (CAP1M<3:0> = 1110 or 1111). The Special Event Trigger Reset can be disabled by setting the RESEN control bit (T5CON<6>). The Special Event Trigger Reset resets the Timer5 time base. This Reset occurs in either Continuous Count or Single-Shot modes. #### 15.7.1 WAKE-UP ON IC1 EDGE The Timer5 Special Event Trigger Reset input can act as a Timer5 wake-up and a start-up pulse. Timer5 must be in Single-Shot mode and disabled (TMR5ON = 0). An active edge on the CAP1 input pin will set TMR5ON. The timer is subsequently incremented on the next following clock according to the prescaler and the Timer5 clock settings. A subsequent hardware time-out (such as TMR5/PR5 match) will clear the TMR5ON bit and stop the timer. ### 15.7.2 DELAYED ACTION EVENT TRIGGER An active edge on CAP1 can also be used to initiate some later action delayed by the Timer5 time base. In this case, Timer5 increments as before after being triggered. When the hardware time-out occurs, the Special Event Trigger output is generated and used to trigger another action, such as an A/D conversion. This allows a given hardware action to be referenced from a capture edge on CAP1 and delayed by the timer. The event timing for the delayed action event trigger is discussed further in **Section 17.1 "Input Capture"**. ## 15.7.3 SPECIAL EVENT TRIGGER RESET WHILE TIMER5 IS INCREMENTING In the event that a bus write to Timer5 coincides with a Special Event Trigger Reset, the bus write will always take precedence over the Special Event Trigger Reset. ### 15.8 Operation in Sleep Mode When Timer5 is configured for asynchronous operation, it will continue to increment each timer clock (or prescale multiple of clocks). Executing the SLEEP instruction will either stop the timer or let the timer continue, depending on the setting of the Timer5 Sleep Enable bit, T5SEN. If T5SEN is set (= 1), the timer continues to run when the SLEEP instruction is executed and the external clock is selected (TMR5CS = 1). If T5SEN is cleared, the timer stops when a SLEEP instruction is executed, regardless of the state of the TMR5CS bit. To summarize, Timer5 will continue to increment when a SLEEP instruction is executed only if all of these bits are set: - TMR5ON - T5SEN - TMR5CS - T5SYNC ### 15.8.1 INTERRUPT DETECT IN SLEEP MODE When configured as described above, Timer5 will continue to increment on each rising edge on T5CKI while in Sleep mode. When a TMR5/PR5 match occurs, an interrupt is generated which can wake the part. TABLE 15-1: REGISTERS ASSOCIATED WITH TIMER5 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |---------|---------------------------|--------------|-----------|--------|---------|---------|--------|--------|-----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | IPR3 | _ | _ | _ | PTIP | IC3DRIP | IC2QEIP | IC1IP | TMR5IP | 56 | | PIE3 | _ | _ | | PTIE | IC3DRIE | IC2QEIE | IC1IE | TMR5IE | 56 | | PIR3 | _ | _ | _ | PTIF | IC3DRIF | IC2QEIF | IC1IF | TMR5IF | 56 | | TMR5H | Timer5 Register High Byte | | | | | | | | | | TMR5L | Tlmer5 Re | gister Low B | yte | | | | | | 57 | | PR5H | Timer5 Per | iod Register | High Byte | | | | | | 57 | | PR5L | Timer5 Per | iod Register | Low Byte | | | | | | 57 | | T5CON | T5SEN | RESEN | T5MOD | T5PS1 | T5PS0 | T5SYNC | TMR5CS | TMR5ON | 56 | | CAP1CON | _ | CAP1REN | _ | _ | CAP1M3 | CAP1M2 | CAP1M1 | CAP1M0 | 59 | | DFLTCON | _ | FLT4EN | FLT3EN | FLT2EN | FLT1EN | FLTCK2 | FLTCK1 | FLTCK0 | 59 | **Legend:** — = unimplemented. Shaded cells are not used by the Timer5 module. NOTES: # 16.0 CAPTURE/COMPARE/PWM (CCP) MODULES The CCP (Capture/Compare/PWM) module contains a 16-bit register that can operate as a 16-bit Capture register, a 16-bit Compare register or a PWM Master/Slave Duty Cycle register. Table 16-1 shows the timer resources required for each of the CCP module modes. The operation of CCP1 is identical to that of CCP2, with the exception of the Special Event Trigger. Therefore, operation of a CCP module is described with respect to CCP1, except where noted. #### 16.1 CCP1 Module Capture/Compare/PWM Register 1 (CCPR1) is comprised of two 8-bit registers: CCPR1L (low byte) and CCPR1H (high byte). The CCP1CON register controls the operation of CCP1. All are readable and writable. # TABLE 16-1: CCP MODE – TIMER RESOURCES | CCP Mode | Timer Resources | |----------|-----------------| | Capture | Timer1 | | Compare | Timer1 | | PWM | Timer2 | #### 16.2 CCP2 Module Capture/Compare/PWM Register 2 (CCPR2) is comprised of two 8-bit registers: CCPR2L (low byte) and CCPR2H (high byte). The CCP2CON register controls the operation of CCP2. All are readable and writable. #### REGISTER 16-1: CCPxCON: CCPx CONTROL REGISTER | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|--------|--------|--------|--------| | _ | _ | DCxB1 | DCxB0 | CCPxM3 | CCPxM2 | CCPxM1 | CCPxM0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 **Unimplemented:** Read as '0' bit 5-4 **DCxB<1:0>**: PWM Duty Cycle bit 1 and bit 0 Capture mode: Unused. Compare mode: Unused. PWM mode: These bits are the two LSBs (bit 1 and bit 0) of the 10-bit PWM duty cycle. The upper eight bits (DCxB<9:2>) of the duty cycle are found in CCPRxL. bit 3-0 CCPxM<3:0>: CCPx Mode Select bits 0000 = Capture/Compare/PWM disabled (resets CCPx module) 0001 = Reserved 0010 = Compare mode; toggle output on match (CCPxIF bit is set) 0011 = Reserved 0100 = Capture mode; every falling edge 0101 = Capture mode; every rising edge 0110 = Capture mode; every 4th rising edge 0111 = Capture mode; every 16th rising edge 1000 = Compare mode; initialize CCPx pin low; on compare match, force CCPx pin high (CCPxIF bit is set) 1001 = Compare mode; initialize CCPx pin high; on compare match, force CCPx pin low (CCPxIF bit is set) 1010 = Compare mode; generate software interrupt on compare match (CCPxIF bit is set, CCPx pin is unaffected) 1011 = Compare mode; Special Event Trigger (CCPxIF bit is set) 11xx = PWM mode ### 16.3 Capture Mode In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin RC2/CCP1. An event is defined as one of the following: - · every falling edge - · every rising edge - · every 4th rising edge - · every 16th rising edge The event is selected by control bits, CCP1M<3:0> (CCP1CON<3:0>). When a capture is made, the interrupt request flag bit, CCP1IF (PIR1<2>), is set; it must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value is overwritten by the new captured value. #### 16.3.1 CCP PIN CONFIGURATION In Capture mode, the RC2/CCP1 pin should be configured as an input by setting the TRISC<2> bit. **Note:** If the RC2/CCP1 pin is configured as an output, a write to the port can cause a capture condition. #### 16.3.2 TIMER1 MODE SELECTION Timer1 must be running in Timer mode or Synchronized Counter mode to be used with the capture feature. In Asynchronous Counter mode, the capture operation may not work. #### 16.3.3 SOFTWARE INTERRUPT When the Capture mode is changed, a false capture interrupt may be generated. The user should keep bit, CCP1IE (PIE1<2>), clear to avoid false interrupts and should clear the flag bit, CCP1IF, following any such change in operating mode. #### 16.3.4 CCP PRESCALER There are four prescaler settings specified by bits CCP1M<3:0>. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. This means that any Reset will clear the prescaler counter. Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore, the first capture may be from a non-zero prescaler. Example 16-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt. # EXAMPLE 16-1: CHANGING BETWEEN CAPTURE PRESCALERS | CLRF | CCP1CON | ; Turn CCP module off | |-------|-------------|-----------------------| | MOVLW | NEW_CAPT_PS | ; Load WREG with the | | | | ; new prescaler mode | | | | ; value and CCP ON | | MOVWF | CCP1CON | ; Load CCP1CON with | | | | ; this value | | 1 | | | #### FIGURE 16-1: CAPTURE MODE OPERATION BLOCK DIAGRAM #### 16.4 Compare Mode In Compare mode, the 16-bit CCPR1 (CCPR2) register value is constantly compared against the TMR1 register pair value. When a match occurs, the RC2/CCP1 (RC1/CCP2) pin: - · is driven high - · is driven low - toggles output (high-to-low or low-to-high) - remains unchanged (interrupt only) The action on the pin is based on the value of control bits, CCP1M<3:0> (CCP2M<3:0>). At the same time, interrupt flag bit CCP1IF (CCP2IF) is set. #### 16.4.1 CCP PIN CONFIGURATION The user must configure the CCP1 pin as an output by clearing the appropriate TRISC bit. Note: Clearing the CCPxCON register will force the RC1 or RC2 compare output latch to the default low level. This is not the PORTC I/O data latch. #### 16.4.2 TIMER1 MODE SELECTION Timer1 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work. #### 16.4.3 SOFTWARE INTERRUPT MODE When generate software interrupt is chosen, the CCP1 pin is not affected. Only a CCP interrupt is generated (if enabled). #### 16.4.4 SPECIAL EVENT TRIGGER In this mode, an internal hardware trigger is generated which may be used to initiate an action. The Special Event Trigger output of CCP1 resets the TMR1 register pair. This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1. The Special Event Trigger output of CCP2 resets the TMR1 register pair. Additionally, the CCP2 Special Event Trigger will start an A/D conversion if the A/D module is enabled. Note: The Special Event Trigger from the CCP2 module will not set the Timer1 interrupt flag bit. #### FIGURE 16-2: COMPARE MODE OPERATION BLOCK DIAGRAM TABLE 16-2: REGISTERS ASSOCIATED WITH CAPTURE, COMPARE AND TIMER1 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |---------|------------|---------------|--------------|-------------|---------|--------|--------|--------|-----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 57 | | TRISC | PORTC Da | ata Direction | Register | | | | | | 57 | | TMR1L | Timer1 Re | gister Low B | yte | | | | | | 55 | | TMR1H | Timer1 Re | gister High E | 3yte | | | | | | 55 | | T1CON | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 55 | | CCPR1L | Capture/Co | ompare/PWI | M Register | 1 Low Byte | | | | | 56 | | CCPR1H | Capture/Co | ompare/PWI | M Register | 1 High Byte | | | | | 56 | | CCP1CON | _ | _ | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 56 | | CCPR2L | Capture/Co | ompare/PWI | M Register 2 | 2 Low Byte | | | | | 56 | | CCPR2H | Capture/Co | ompare/PWI | M Register 2 | 2 High Byte | | | | | 56 | | CCP2CON | _ | _ | DC2B1 | DC2B0 | CCP2M3 | CCP2M2 | CCP2M1 | CCP2M0 | 56 | | PIR2 | OSCFIF | _ | _ | EEIF | _ | LVDIF | _ | CCP2IF | 57 | | PIE2 | OSCFIE | _ | _ | EEIE | _ | LVDIE | _ | CCP2IE | 57 | | IPR2 | OSCFIP | _ | _ | EEIP | _ | LVDIP | _ | CCP2IP | 57 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by Capture, Compare and Timer1. #### 16.5 PWM Mode In Pulse-Width Modulation (PWM) mode, the CCP1 pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTC data latch, the TRISC<2> bit must be cleared to make the CCP1 pin an output. Note: Clearing the CCP1CON register will force the CCP1 PWM output latch to the default low level. This is not the PORTC I/O data Figure 16-3 shows a simplified block diagram of the CCP1 module in PWM mode. For a step-by-step procedure on how to set up the CCP1 module for PWM operation, see **Section 16.5.3** "**Setup for PWM Operation**". # FIGURE 16-3: SIMPLIFIED PWM BLOCK DIAGRAM A PWM output (Figure 16-4) has a time base (period) and a time that the output is high (duty cycle). The frequency of the PWM is the inverse of Q clock or 2 bits of the prescaler to create #### FIGURE 16-4: PWM OUTPUT the period (1/period). 10-bit time base. #### 16.5.1 PWM PERIOD The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following equation: #### **EQUATION 16-1:** PWM frequency is defined as 1/[PWM period]. When TMR2 is equal to PR2, the following three events occur on the next increment cycle: · TMR2 is cleared Note: - The CCP1 pin is set (if PWM duty cycle = 0%, the CCP1 pin will not be set) - The PWM duty cycle is copied from CCPR1L into CCPR1H The Timer2 postscaler (see Section 14.0 "Timer2 Module") is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output. #### 16.5.2 PWM DUTY CYCLE The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available. The CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. The PWM duty cycle is calculated by the following equation: #### **EQUATION 16-2:** PWM Duty Cycle = (CCPR1L:CCP1CON<5:4>) • Tosc • (TMR2 Prescale Value) CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not copied into CCPR1H until a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read-only register. The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation. When the CCPR1H and 2-bit latch match TMR2, concatenated with an internal 2-bit Q clock or two bits of the TMR2 prescaler, the CCP1 pin is cleared. The maximum PWM resolution (bits) for a given PWM frequency is given by the following equation: #### **EQUATION 16-3:** PWM Resolution (max) = $$\frac{\log\left(\frac{FOSC}{FPWM}\right)}{\log(2)} \text{ bits}$$ **Note:** If the PWM duty cycle value is longer than the PWM period, the CCP1 pin will not be cleared. #### 16.5.3 SETUP FOR PWM OPERATION The following steps should be taken when configuring the CCP1 module for PWM operation: - 1. Set the PWM period by writing to the PR2 register. - 2. Set the PWM duty cycle by writing to the CCPR1L register and CCP1CON<5:4> bits. - Make the CCP1 pin an output by clearing the TRISC<2> bit. - 4. Set the TMR2 prescale value and enable Timer2 by writing to T2CON. - 5. Configure the CCP1 module for PWM operation. ### TABLE 16-3: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 40 MHz | PWM Frequency | 2.44 kHz | 9.77 kHz | 39.06 kHz | 156.25 kHz | 312.50 kHz | 416.67 kHz | |----------------------------|----------|----------|-----------|------------|------------|------------| | Timer Prescaler (1, 4, 16) | 16 | 4 | 1 | 1 | 1 | 1 | | PR2 Value | FFh | FFh | FFh | 3Fh | 1Fh | 17h | | Maximum Resolution (bits) | 10 | 10 | 10 | 8 | 7 | 6.58 | TABLE 16-4: REGISTERS ASSOCIATED WITH PWM AND TIMER2 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |---------|------------------------------------------|--------------|--------------|-----------|---------|--------|---------|---------|-----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 57 | | TRISC | PORTC Da | ta Direction | Register | | | | | | 57 | | TMR2 | Timer2 Reg | gister | | | | | | | 55 | | PR2 | Timer2 Per | iod Register | | | | | | | 55 | | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | 55 | | CCPR1L | Capture/Co | mpare/PWM | Register 1 | Low Byte | | | | | 56 | | CCPR1H | Capture/Co | mpare/PWM | l Register 1 | High Byte | | | | | 56 | | CCP1CON | _ | _ | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 56 | | CCPR2L | Capture/Compare/PWM Register 2 Low Byte | | | | | | | 56 | | | CCPR2H | Capture/Compare/PWM Register 2 High Byte | | | | | | 56 | | | | CCP2CON | _ | _ | DC2B1 | DC2B0 | CCP2M3 | CCP2M2 | CCP2M1 | CCP2M0 | 56 | **Legend:** x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by PWM and Timer2. #### 17.0 MOTION FEEDBACK MODULE The Motion Feedback Module (MFM) is a special purpose peripheral designed for motion feedback applications. Together with the Power Control PWM (PCPWM) module (see Section 18.0 "Power Control PWM Module"), it provides a variety of control solutions for a wide range of electric motors. The module actually consists of two hardware submodules: - Input Capture (IC) - · Quadrature Encoder Interface (QEI) Together with Timer5 (see Section 15.0 "Timer5 Module"), these modules provide a number of options for motion and control applications. Many of the features for the IC and QEI submodules are fully programmable, creating a flexible peripheral structure that can accommodate a wide range of in-system uses. An overview of the available features is presented in Table 17-1. A simplified block diagram of the entire Motion Feedback Module is shown in Figure 17-1. Note: Because the same input pins are common to the IC and QEI submodules, only one of these two submodules may be used at any given time. If both modules are on, the QEI submodule will take precedence. TABLE 17-1: SUMMARY OF MOTION FEEDBACK MODULE FEATURES | Submodule | Mode(s) | Features | Timer | Function | |-----------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IC (3x) | Synchronous Input Capture | <ul> <li>Flexible Input Capture modes</li> <li>Available Prescaler</li> <li>Selectable Time Base Reset</li> <li>Special Event Trigger for ADC<br/>Sampling/Conversion or Optional<br/>TMR5 Reset Feature (CAP1 only)</li> <li>Wake-up from Sleep function</li> <li>Selectable Interrupt Frequency</li> <li>Optional Noise Filter</li> </ul> | TMR5 | <ul> <li>3x Input Capture (edge capture, pulse width, period measurement, capture on change)</li> <li>Special Event Triggers the A/D Conversion on the CAP1 Input</li> </ul> | | QEI | QEI | <ul> <li>Detect Position</li> <li>Detect Direction of Rotation</li> <li>Large Bandwidth (Fcy/16)</li> <li>Optional Noise Filter</li> </ul> | 16-Bit<br>Position<br>Counter | <ul><li>Position Measurement</li><li>Direction of Rotation Status</li></ul> | | | Velocity<br>Measurement | <ul> <li>2x and 4x Update modes</li> <li>Velocity Event Postscaler</li> <li>Counter Overflow Flag for Low<br/>Rotation Speed</li> <li>Utilizes Input Capture 1 Logic<br/>(IC1)</li> <li>High and Low Velocity Support</li> </ul> | TMR5 | Precise Velocity Measurement Direction of Rotation Status | DS39616D-page 152 ### 17.1 Input Capture The Input Capture (IC) submodule implements the following features: - Three channels of independent input capture (16-bits/channel) on the CAP1, CAP2 and CAP3 pins - Edge-Trigger, Period or Pulse-Width Measurement Operating modes for each channel - Programmable prescaler on every input capture channel - Special Event Trigger output (IC1 only) - · Selectable noise filters on each capture input Input Channel 1 (IC1) includes a Special Event Trigger that can be configured for use in Velocity Measurement mode. Its block diagram is shown in Figure 17-2. IC2 and IC3 are similar, but lack the Special Event Trigger features or additional velocity measurement logic. A representative block diagram is shown in Figure 17-3. Please note that the time base is Timer5. #### FIGURE 17-2: INPUT CAPTURE BLOCK DIAGRAM FOR IC1 © 2010 Microchip Technology Inc. #### FIGURE 17-3: INPUT CAPTURE BLOCK DIAGRAM FOR IC2 AND IC3 Note: The three input capture channels are controlled through the Input Capture Control registers, CAP1CON, CAP2CON and CAP3CON. Each channel is configured independently with its dedicated register. The implementation of the registers is identical except for the Special Event Trigger (see Section 17.1.8 "Special Event Trigger (CAP1 Only)"). The typical Capture Control register is shown in Register 17-1. Throughout this section, references to registers and bit names that may be associated with a specific capture channel will be referred to generically by the use of the term 'x' in place of the channel number. For example, 'CAPxREN' may refer to the Capture Reset Enable bit in CAP1CON, CAP2CON or CAP3CON. #### REGISTER 17-1: CAPXCON: INPUT CAPTURE x CONTROL REGISTER | U-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|---------|-----|-----|--------|--------|--------|--------| | _ | CAPxREN | _ | | CAPxM3 | CAPxM2 | CAPxM1 | CAPxM0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 **Unimplemented:** Read as '0' bit 6 CAPxREN: Time Base Reset Enable bit 1 = Enabled 0 = Disable selected time base Reset on capture bit 5-4 **Unimplemented:** Read as '0' bit 3-0 **CAPxM<3:0>:** Input Capture x (ICx) Mode Select bits 1111 = Special Event Trigger mode; the trigger occurs on every rising edge on CAP1 input<sup>(1)</sup> 1110 = Special Event Trigger mode; the trigger occurs on every falling edge on CAP1 input(1) 1101 = Unused 1100 = Unused 1011 = Unused 1010 = Unused 1001 = Unused 1000 = Capture on every CAPx input state change 0111 = Pulse-Width Measurement mode, every rising to falling edge 0110 = Pulse-Width Measurement mode, every falling to rising edge 0101 = Frequency Measurement mode, every rising edge 0100 = Capture mode, every 16th rising edge 0011 = Capture mode, every 4th rising edge 0010 = Capture mode, every rising edge 0001 = Capture mode, every falling edge 0000 = Input Capture x (ICx) off Note 1: Special Event Trigger is only available on CAP1. For CAP2 and CAP3, this configuration is unused. When in Counter mode, the counter must be configured as the synchronous counter only $(\overline{T5SYNC} = 0)$ . When configured in Asynchronous mode, the IC module will not work properly. - **Note 1:** Input capture prescalers are reset (cleared) when the input capture module is disabled (CAPxM = 0000). - 2: When the Input Capture mode is changed, without first disabling the module and entering the new Input Capture mode, a false interrupt (or Special Event Trigger on IC1) may be generated. The user should either: (1) disable the input capture before entering another mode, or (2) disable IC interrupts to avoid false interrupts during IC mode changes. - **3:** During IC mode changes, the prescaler count will not be cleared, therefore, the first capture in the new IC mode may be from the non-zero prescaler. #### 17.1.1 EDGE CAPTURE MODE In this mode, the value of the time base is captured either on every rising edge, every falling edge, every 4th rising edge, or every 16th rising edge. The edge present on the input capture pin (CAP1, CAP2 or CAP3) is sampled by the synchronizing latch. The signal is used to load the Input Capture Buffer (ICxBUF register) on the following Q1 clock (see Figure 17-4). Consequently, Timer5 is either reset to '0' (Q1 immediately following the capture event) or left free running, depending on the setting of the Capture Reset Enable bit, CAPxREN, in the CAPxCON register. On the first capture edge following the setting of the Input Capture mode (i.e., MOVWF CAP1CON), Timer5 contents are always captured into the corresponding Input Capture Buffer (i.e., CAPxBUF). Timer5 can optionally be reset; however, this is dependent on the setting of the Capture Reset Enable bit, CAPxREN (see Figure 17-4). #### FIGURE 17-4: EDGE CAPTURE MODE TIMING Note: - Note 1: TMR5 is a synchronous time base input to the input capture; prescaler = 1:1. It increments on the Q1 rising edge. - 2: IC1 is configured in Edge Capture mode (CAP1M<3:0> = 0010) with the time base reset upon edge capture (CAP1REN = 1) and no noise filter. - 3: TMR5 value is latched by CAP1BUF on Tcy. In the event that a write to TMR5 coincides with an input capture event, the write will always take precedence. All Input Capture Buffers, CAP1BUF, CAP2BUF and CAP3BUF, are updated with the incremented value of the time base on the next Tcy clock edge when the capture event takes place (see Note 4 when Reset occurs). - **4:** TMR5 Reset is normally an asynchronous Reset signal to TMR5. When used with the input capture, it is active immediately after the time base value is captured. - 5: TMR5 Reset pulse is disabled by clearing the CAP1REN bit (e.g., BCF CAP1CON, CAP1REN). #### 17.1.2 PERIOD MEASUREMENT MODE The Period Measurement mode is selected by setting CAPxM<3:0> = 0101. In this mode, the value of Timer5 is latched into the CAPxBUF register on the rising edge of the input capture trigger and Timer5 is subsequently reset to 0000h (optional by setting CAPxREN = 1) on the next TcY (see capture and Reset relationship in Figure 17-4). # 17.1.3 PULSE-WIDTH MEASUREMENT MODE The Pulse-Width Measurement mode can be configured for two different edge sequences, such that the pulse width is based on either the falling to rising edge of the CAPx input pin (CAPxM<3:0> = 0110), or on the rising to falling edge (CAPxM<3:0> = 0111). Timer5 is always reset on the edge when the measurement is first initiated. For example, when the measurement is based on the falling to rising edge, Timer5 is first reset on the falling edge, and thereafter, the timer value is captured on the rising edge. Upon entry into the Pulse-Width Measurement mode, the very first edge detected on the CAPx pin is always captured. The TMR5 value is reset on the first active edge (see Figure 17-5). #### FIGURE 17-5: PULSE-WIDTH MEASUREMENT MODE TIMING - Note 1: TMR5 is a synchronous time base input to the input capture; prescaler = 1:1. It increments on every Q1 rising edge. - 2: IC1 is configured in Pulse-Width Measurement mode (CAP1M<3:0> = 0111, rising to falling pulse-width measurement). No noise filter on CAP1 input is used. The MOVWF instruction loads CAP1CON when W = 0111. - 3: TMR5 value is latched by CAP1BUF on TcY rising edge. In the event that a write to TMR5 coincides with an input capture event, the write will always take precedence. All Input Capture Buffers, CAP1BUF, CAP2BUF and CAP3BUF, are updated with the incremented value of the time base on the next TcY clock edge when the capture event takes place (see Note 4 when Reset occurs). - 4: TMR5 Reset is normally an asynchronous Reset signal to TMR5. When used in Pulse-Width Measurement mode, it is always present on the edge that first initiates the pulse-width measurement (i.e., when configured in the rising to falling Pulse-Width Measurement mode); it is active on each rising edge detected. In the falling to rising Pulse-Width Measurement mode, it is active on each falling edge detected. - 5: TMR5 Reset pulse is activated on the capture edge. The CAP1REN bit has no bearing in this mode. #### 17.1.3.1 Pulse-Width Measurement Timing Pulse-width measurement accuracy can only be ensured when the pulse-width high and low present on the CAPx input exceeds one Tcy clock cycle. The limitations depend on the mode selected: - When CAPxM<3:0> = 0110 (rising to falling edge delay), the CAPx input high pulse width (TccH) must exceed Tcy + 10 ns. - When CAPxM<3:0> = 0111 (falling to rising edge delay), the CAPx input low pulse width (TccL) must exceed Tcy + 10 ns. - Note 1: The Period Measurement mode will produce valid results upon sampling of the second rising edge of the input capture. CAPxBUF values latched during the first active edge after initialization are invalid. - 2: The Pulse-Width Measurement mode will latch the value of the timer upon sampling of the first input signal edge by the input capture. # 17.1.4 INPUT CAPTURE ON STATE CHANGE When CAPxM<3:0> = 1000, the value is captured on every signal change on the CAPx input. If all three capture channels are configured in this mode, the three input captures can be used as the Hall effect sensor state transition detector. The value of Timer5 can be captured, Timer5 reset and the interrupt generated. Any change on CAP1, CAP2 or CAP3 is detected and the associated time base count is captured. For position and velocity measurement in this mode, the timer can be optionally reset (see **Section 17.1.6** "Timer5 Reset" for Reset options). #### FIGURE 17-6: INPUT CAPTURE ON STATE CHANGE (HALL EFFECT SENSOR MODE) - Note 1: TMR5 can be selected as the time base for input capture. The time base can be optionally reset when the Capture Reset Enable bit is set (CAPxREN = 1). - 2: Detailed CAPxBUF event timing (all modes reflect the same capture and Reset timing) is shown in Figure 17-4. There are six commutation BLDC Hall effect sensor states shown. The other two remaining states (i.e., 000h and 111h) are invalid in the normal operation. They remain to be decoded by the CPU firmware in BLDC motor application. DS39616D-page 158 # 17.1.5 ENTERING INPUT CAPTURE MODE AND CAPTURE TIMING The following is a summary of functional operation upon entering any of the Input Capture modes: - After the module is configured for one of the Capture modes by setting the Capture Mode Select bits (CAPxM<3:0>), the first detected edge captures the Timer5 value and stores it in the CAPxBUF register. The timer is then reset (depending on the setting of CAPxREN bit) and starts to increment according to its settings (see Figure 17-4, Figure 17-5 and Figure 17-6). - On all edges, the capture logic performs the following: - Input Capture mode is decoded and the active edge is identified. - The CAPxREN bit is checked to determine whether Timer5 is reset or not. - On every active edge, the Timer5 value is recorded in the Input Capture Buffer (CAPxBUF). - d) Reset Timer5 after capturing the value of the timer when the CAPxREN bit is enabled. Timer5 is reset on every active capture edge in this case. - e) On all continuing capture edge events, repeat steps (a) through (d) until the operational mode is terminated, either by user firmware, POR or BOR. - f) The timer value is not affected when switching into and out of various Input Capture modes. #### 17.1.6 TIMER5 RESET Every input capture trigger can optionally reset (TMR5). The Capture Reset Enable bit, CAPxREN, gates the automatic Reset of the time base of the capture event with this enable Reset signal. All capture events reset the selected timer when CAPxREN is set. Resets are disabled when CAPxREN is cleared (see Figure 17-4, Figure 17-5 and Figure 17-6). **Note:** The CAPxREN bit has no effect in Pulse-Width Measurement mode. #### 17.1.7 IC INTERRUPTS There are four operating modes for which the IC module can generate an interrupt and set one of the Interrupt Capture Flag bits (IC1IF, IC2QEIF or IC3DRIF). The interrupt flag that is set depends on the channel in which the event occurs. The modes are: - Edge Capture (CAPxM<3:0> = 0001, 0010, 0011 or 0100) - Period Measurement Event (CAPxM<3:0> = 0101) - Pulse-Width Measurement Event (CAPxM<3:0> = 0110 or 0111) - State Change Event (CAPxM<3:0> = 1000) Note: The Special Event Trigger is generated only in the Special Event Trigger mode on the CAP1 input (CAP1M<3:0> = 1110 and 1111). IC1IF interrupt is not set in this mode. The timing of interrupt and Special Event Trigger events is shown in Figure 17-7. Any active edge is detected on the rising edge of Q2 and propagated on the rising edge of Q4 rising edge. If an active edge happens to occur any later than this (on the falling edge of Q2, for example), then it will be recognized on the next Q2 rising edge. #### FIGURE 17-7: CAPX INTERRUPTS AND IC1 SPECIAL EVENT TRIGGER Note 1: Timer5 is only reset and enabled (assuming TMR5ON = 0 and T5MOD = 1) when the Special Event Trigger Reset is enabled for the Timer5 Reset input. The TMR5ON bit is asserted and Timer5 is reset on the Q1 rising edge following the event capture. With the Special Event Trigger Reset disabled, Timer5 cannot be reset by the Special Event Trigger Reset on the CAP1 input. In order for the Special Event Trigger Reset to work as the Reset trigger to Timer5, IC1 must be configured in the Special Event Trigger mode (CAP1M<3:0> = 1110 or 1111). # 17.1.8 SPECIAL EVENT TRIGGER (CAP1 ONLY) The Special Event Trigger mode of IC1 (CAP1M<3:0> = 1110 or 1111) enables the Special Event Trigger signal. The trigger signal can be used as the Special Event Trigger Reset input to TMR5, resetting the timer when the specific event happens on IC1. The events are summarized in Table 17-2. TABLE 17-2: SPECIAL EVENT TRIGGER | CAP1M<3:0> | Description | |------------|--------------------------------------------------------------------| | 1110 | The trigger occurs on every <b>falling</b> edge on the CAP1 input. | | 1111 | The trigger occurs on every <b>rising</b> edge on the CAP1 input. | #### 17.1.9 OPERATING MODES SUMMARY Table 17-3 shows a summary of the input capture configuration when used in conjunction with the TMR5 timer resource. #### 17.1.10 OTHER OPERATING MODES Although the IC and QEI submodules are mutually exclusive, the IC can be reconfigured to work with the QEI module to perform specific functions. In effect, the QEI "borrows" hardware from the IC to perform these operations. For velocity measurement, the QEI uses dedicated hardware in channel IC1. The CAP1BUF registers are remapped, becoming the VELR registers. Its operation and use are described in **Section 17.2.6** "Velocity Measurement". While in QEI mode, the CAP2BUF and CAP3BUF registers of channel IC2 and IC3 are used for position determination. They are remapped as the POSCNT and MAXCNT Buffer registers, respectively. TABLE 17-3: INPUT CAPTURE TIME BASE RESET SUMMARY | Pin | CAPxM | Mode | Timer | Reset Timer on Capture | Description | |------|-----------|------------------------------------------------|-------|-------------------------|-----------------------------------------------------------------------------------------| | CAP1 | 0001-0100 | Edge Capture | TMR5 | optional <sup>(1)</sup> | Simple Edge Capture mode (includes a selectable prescaler). | | | 0101 | Period Measurement | TMR5 | optional <sup>(1)</sup> | Captures Timer5 on period boundaries. | | | 0110-0111 | Pulse-Width<br>Measurement | TMR5 | always | Captures Timer5 on pulse boundaries. | | | 1000 | Input Capture on State<br>Change | TMR5 | optional <sup>(1)</sup> | Captures Timer5 on state change. | | | 1110-1111 | Special Event Trigger (rising or falling edge) | TMR5 | optional <sup>(2)</sup> | Used as a Special Event Trigger to be used with the Timer5 or other peripheral modules. | | CAP2 | 0001-0100 | Edge Capture | TMR5 | optional <sup>(1)</sup> | Simple Edge Capture mode (includes a selectable prescaler). | | | 0101 | Period Measurement | TMR5 | optional <sup>(1)</sup> | Captures Timer5 on period boundaries. | | | 0110-0111 | Pulse-Width<br>Measurement | TMR5 | always | Captures Timer5 on pulse boundaries. | | | 1000 | Input Capture on State<br>Change | TMR5 | optional <sup>(1)</sup> | Captures Timer5 on state change. | | CAP3 | 0001-0100 | Edge Capture | TMR5 | optional <sup>(1)</sup> | Simple Edge Capture mode (includes a selectable prescaler). | | | 0101 | Period Measurement | TMR5 | optional <sup>(1)</sup> | Captures Timer5 on period boundaries. | | | 0110-0111 | Pulse-Width<br>Measurement | TMR5 | always | Captures Timer5 on pulse boundaries. | | | 1000 | Input Capture on State<br>Change | TMR5 | optional <sup>(1)</sup> | Captures Timer5 on state change. | Note 1: Timer5 may be reset on capture events only when CAPxREN = 1. 2: Trigger mode will not reset Timer5 unless $\overline{RESEN} = 0$ in the T5CON register. #### 17.2 **Quadrature Encoder Interface** The Quadrature Encoder Interface (QEI) decodes speed and motion sensor information. It can be used in any application that uses a quadrature encoder for feedback. The interface implements these features: - · Three QEI inputs: two phase signals (QEA and QEB) and one index signal (INDX) - · Direction of movement detection with a direction change interrupt (IC3DRIF) - 16-bit up/down position counter - · Standard and High-Precision Position Tracking modes - Two Position Update modes (x2 and x4) - Velocity measurement with a programmable postscaler for high-speed velocity measurement - Position counter interrupt (IC2QEIF in the PIR3 register) - Velocity control interrupt (IC1IF in the PIR3 register) The QEI submodule has three main components: the QEI control logic block, the position counter and velocity postscaler. The QEI control logic detects the leading edge on the QEA or QEB phase input pins and generates the count pulse, which is sent to the position counter logic. It also samples the index input signal (INDX) and generates the direction of the rotation signal (up/down) and the velocity event signals. The position counter acts as an integrator for tracking distance traveled. The QEA and QEB input edges serve as the stimulus to create the input clock which advances the Position Counter register (POSCNT). The register is incremented on either the QEA input edge, or the QEA and QEB input edges, depending on the operating mode. It is reset either by a rollover on match to the Period register, MAXCNT, or on the external index pulse input signal (INDX). An interrupt is generated on a Reset of POSCNT if the position counter interrupt is enabled. The velocity postscaler down samples the velocity pulses used to increment the velocity counter by a specified ratio. It essentially divides down the number of velocity pulses to one output per so many inputs, preserving the pulse width in the process. A simplified block-diagram of the QEI module is shown in Figure 17-8. **FIGURE 17-8: QEI BLOCK DIAGRAM** #### 17.2.1 QEI CONFIGURATION The QEI module shares its input pins with the Input Capture (IC) module. The inputs are mutually exclusive; only the IC module or the QEI module (but not both) can be enabled at one time. Also, because the IC and QEI are multiplexed to the same input pins, the programmable noise filters can be dedicated to one module only. The operation of the QEI is controlled by the QEICON Configuration register (see Register 17-2). Note: In the event that both QEI and IC are enabled, QEI will take precedence and IC will remain disabled. #### REGISTER 17-2: QEICON: QUADRATURE ENCODER INTERFACE CONTROL REGISTER | R/W-0 | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|---------------------|---------|------------------------|------------------------|------------------------|-------|-------| | VELM | QERR <sup>(1)</sup> | UP/DOWN | QEIM2 <sup>(2,3)</sup> | QEIM1 <sup>(2,3)</sup> | QEIM0 <sup>(2,3)</sup> | PDEC1 | PDEC0 | | bit 7 | | | | | | | bit 0 | | R = Readable bit | W = Writable bit | U = Unimplemented bit, read | l as '0' | |-------------------|------------------|-----------------------------|--------------------| | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 7 **VELM:** Velocity Mode bit 1 = Velocity mode disabled 0 = Velocity mode enabled bit 6 **QERR:** QEI Error bit<sup>(1)</sup> Legend: 1 = Position counter overflow or underflow<sup>(4)</sup> 0 = No overflow or underflow bit 5 **UP/DOWN:** Direction of Rotation Status bit 1 = Forward 0 = Reverse bit 4-2 **QEIM<2:0>:** QEI Mode bits<sup>(2,3)</sup> 111 = Unused 110 = QEI enabled in 4x Update mode; position counter is reset on period match (POSCNT = MAXCNT) 101 = QEI enabled in 4x Update mode; INDX resets the position counter 100 = Unused 010 = QEI enabled in 2x Update mode; position counter is reset on period match (POSCNT = MAXCNT) 001 = QEI enabled in 2x Update mode; INDX resets the position counter 000 = QEI off bit 1-0 PDEC<1:0>: Velocity Pulse Reduction Ratio bits 11 = 1:64 10 = 1:16 01 = 1:4 00 = 1:1 Note 1: QEI must be enabled and in Index mode. - 2: QEI mode select must be cleared (= 000) to enable CAP1, CAP2 or CAP3 inputs. If QEI and IC modules are both enabled, QEI will take precedence. - 3: Enabling one of the QEI operating modes remaps the IC Buffer registers, CAP1BUFH, CAP1BUFL, CAP2BUFH, CAP2BUFH, CAP3BUFH and CAP3BUFL, as the VELRH, VELRL, POSCNTH, POSCNTL, MAXCNTH and MAXCNTL registers (respectively) for the QEI. - 4: The QERR bit must be cleared in software. #### 17.2.2 QEI MODES Position measurement resolution depends on how often the Position Counter register, POSCNT, is incremented. There are two QEI Update modes to measure the rotor's position: QEI x2 and QEI x4. TABLE 17-4: QEI MODES | QEIM<2:0> | Mode/<br>Reset | Description | | | |-----------|-------------------------------|---------------------------------------------------------------------------------------|--|--| | 000 | | QEI disabled. <sup>(1)</sup> | | | | 001 | x2 update/<br>index pulse | Two clocks per QEA pulse. INDX resets POSCNT. | | | | 010 | x2 update/<br>period<br>match | Two clocks per QEA pulse. POSCNT is reset by the period match (MAXCNT). | | | | 011 | _ | Unused. | | | | 100 | _ | Unused. | | | | 101 | x4 update/<br>index pulse | Four clocks per QEA and QEB pulse pair. INDX resets POSCNT. | | | | 110 | x4 update/<br>period<br>match | Four clocks per QEA and QEB pulse pair. POSCNT is reset by the period match (MAXCNT). | | | | 111 | _ | Unused. | | | **Note 1:** QEI module is disabled. The position counter and the velocity measurement functions are fully disabled in this mode. #### 17.2.2.1 QEI x2 Update Mode QEI x2 Update mode is selected by setting the QEI Mode Select bits (QEIM<2:0>) to '001' or '010'. In this mode, the QEI logic detects every edge on the QEA input only. Every rising and falling edge on the QEA signal clocks the position counter. The position counter can be reset by either an input on the INDX pin (QEIM<2:0> = 001), or by a period match, even when the POSCNT register pair equals MAXCNT (QEIM<2:0> = 010). #### 17.2.2.2 QEI x4 Update Mode QEI x4 Update mode provides for a finer resolution of the rotor position, since the counter increments or decrements more frequently for each QEA/QEB input pulse pair than in QEI x2 mode. This mode is selected by setting the QEI mode select bits to '101' or '110'. In QEI x4, the phase measurement is made on the rising and the falling edges of both QEA and QEB inputs. The position counter is clocked on every QEA and QEB edge. Like QEI x2 mode, the position counter can be reset by an input on the pin (QEIM<2:0> = 101), or by the period match event (QEIM<2:0> = 010). #### 17.2.3 QEI OPERATION The Position Counter register pair (POSCNTH: POSCNTL) acts as an integrator, whose value is proportional to the position of the sensor rotor that corresponds to the number of active edges detected. POSCNT can either increment or decrement, depending on a number of selectable factors which are decoded by the QEI logic block. These include the Count mode selected, the phase relationship of QEA to QEB ("lead/lag"), the direction of rotation and if a Reset event occurs. The logic is detailed in the sections that follow. #### 17.2.3.1 Edge and Phase Detect In the first step, the active edges of QEA and QEB are detected, and the phase relationship between them is determined. The position counter is changed based on the selected QEI mode. In QEI x2 Update mode, the position counter increments or decrements on every QEA edge based on the phase relationship of the QEA and QEB signals. In QEI x4 Update mode, the position counter increments or decrements on every QEA and QEB edge based on the phase relationship of the QEA and QEB signals. For example, if QEA leads QEB, the position counter is incremented by '1'. If QEB lags QEA, the position counter is decremented by '1'. #### 17.2.3.2 Direction of Count The QEI control logic generates a signal that sets the UP/DOWN bit (QEICON<5>); this, in turn, determines the direction of the count. When QEA leads QEB, UP/DOWN is set (= 1) and the position counter increments on every active edge. When QEA lags QEB, UP/DOWN is cleared and the position counter decrements on every active edge. TABLE 17-5: DIRECTION OF ROTATION | Current | P | Previous Signal<br>Detected | | | | | | |-----------------|-----|-----------------------------|-----|------|-------------------------------|--|--| | Signal Detected | Ris | sing | Fal | ling | Pos.<br>Cntrl. <sup>(1)</sup> | | | | | QEA | QEB | QEA | QEB | | | | | QEA Rising | | | | Х | INC | | | | | | Х | | | DEC | | | | QEA Falling | | | | Х | DEC | | | | | | Х | | | INC | | | | QEB Rising | Х | | | | INC | | | | | | | Х | | DEC | | | | QEB Falling | | | Х | | INC | | | | | Х | | | | DEC | | | Note 1: When UP/DOWN = 1, the position counter is incremented. When UP/DOWN = 0, the position counter is decremented. #### 17.2.3.3 Reset and Update Events The position counter will continue to increment or decrement until one of the following events takes place. The type of event and the direction of rotation when it happens determines if a register Reset or update occurs. 1. An index pulse is detected on the INDX input (QEIM<2:0> = 001). If the encoder is traveling in the **forward** direction, POSCNT is reset (00h) on the next clock edge after the index marker, INDX, has been detected. The position counter resets on the QEA or QEB edge once the INDX rising edge has been detected. If the encoder is traveling in the **reverse** direction, the value in the MAXCNT register is loaded into POSCNT on the next quadrature pulse edge (QEA or QEB) after the falling edge on INDX has been detected. A POSTCNT/MAXCNT period match occurs (QEIM<2:0> = 010). If the encoder is traveling in the **forward** direction, POSCNT is reset (00h) on the next clock edge when POSCNT = MAXCNT. An interrupt event is triggered on the next Tcy after the Reset (see Figure 17-10) If the encoder is traveling in the **reverse** direction and the value of POSCNT reaches 00h, POSCNT is loaded with the contents of the MAXCNT register on the next clock edge. An interrupt event is triggered on the next Tcy after the load operation (see Figure 17-10). The value of the position counter is not affected during QEI mode changes, nor when the QEI is disabled altogether. #### 17.2.4 QEI INTERRUPTS The position counter interrupt occurs and the interrupt flag (IC2QEIF) is set, based on the following events: - A POSCNT/MAXCNT period match event (QEIM<2:0> = 010 or 110) - A POSCNT rollover (FFFFh to 0000h) in Period mode only (QEIM<2:0> = 010 or 110) - · An index pulse detected on INDX The interrupt timing diagrams for IC2QEIF are shown in Figure 17-10 and Figure 17-11. When the direction has changed, the direction change interrupt flag (IC3DRIF) is set on the following Tcy clock (see Figure 17-10). If the position counter rolls over in Index mode, the QERR bit will be set. #### 17.2.5 QEI SAMPLE TIMING The quadrature input signals, QEA and QEB, may vary in quadrature frequency. The minimum quadrature input period, TQEI, is 16 TCY. The position count rate, FPOS, is directly proportional to the rotor's RPM, line count D and QEI Update mode (x2 versus x4); that is. #### **EQUATION 17-1:** $$FPOS = \frac{4D \cdot RPM}{60}$$ Note: The number of incremental lines in the position encoder is typically set at D = 1024 and the QEI Update mode = x4. The maximum position count rate (i.e., x4 QEI Update mode, D = 1024) with FcY = 10 MIPS is equal to 2.5 MHz, which corresponds to FQEI of 625 kHz. Figure 17-9 shows QEA and QEB quadrature input timing when sampled by the noise filter. #### FIGURE 17-10: QEI MODULE RESET TIMING ON PERIOD MATCH - Note 1: The POSCNT register is shown in QEI x4 Update mode (POSCNT increments on every rising and every falling edge of QEA and QEB input signals). Asynchronous external QEA and QEB inputs are synchronized to the TcY clock by the input sampling FF in the noise filter (see Figure 17-14). - 2: When POSCNT = MAXCNT, POSCNT is reset to '0' on the next QEA rising edge. POSCNT is set to MAXCNT when POSCNT = 0 (when decrementing), which occurs on the next QEA falling edge. - 3: IC2QEIF is generated on the Q4 rising edge. - 4: Position counter is loaded with '0' (which is a rollover event in this case) on POSCNT = MAXCNT. - 5: Position counter is loaded with MAXCNT value (1527h) on underflow. - 6: IC2QEIF must be cleared in software. FIGURE 17-11: QEI MODULE RESET TIMING WITH THE INDEX INPUT - Note 1: POSCNT register is shown in QEI x4 Update mode (POSCNT increments on every rising and every falling edge of QEA and QEB input signals). - 2: When an INDX Reset pulse is detected, POSCNT is reset to '0' on the next QEA or QEB edge. POSCNT is set to MAXCNT when POSCNT = 0 (when decrementing), which occurs on the next QEA or QEB edge. a similar Reset sequence occurs for the reverse direction, except that the INDX signal is recognized on its falling edge. The Reset is generated on the next QEA or QEB edge. - 3: IC2QEIF is enabled for one Tcy clock cycle. - 4: The position counter is loaded with 0000h (i.e., Reset) on the next QEA or QEB edge when the INDX is high. - 5: The position counter is loaded with a MAXCNT value (e.g., 1527h) on the next QEA or QEB edge following the INDX falling edge input signal detect). - 6: IC2QEIF must be cleared in software. #### 17.2.6 VELOCITY MEASUREMENT The velocity pulse generator, in conjunction with the IC1 and the synchronous TMR5 (in synchronous operation), provides a method for high accuracy speed measurements at both low and high mechanical motor speeds. The Velocity mode is enabled when the VELM bit is cleared (= 0) and QEI is set to one of its operating modes (see Table 17-6). To optimize register space, the Input Capture Channel 1 (IC1) is used to capture TMR5 counter values. Input Capture Buffer register, CAP1BUF, is redefined in Velocity Measurement mode, $\overline{\text{VELM}} = 0$ , as the Velocity Register Buffer (VELRH, VELRL). TABLE 17-6: VELOCITY PULSES | QEIM<2:0> | Velocity Event Mode | |-----------|---------------------------------------| | 001 | x2 Velocity Event mode. The velocity | | 010 | pulse is generated on every QEA edge. | | 101 | x4 Velocity Event mode. The velocity | | 110 | pulse is generated on every QEA and | | | QEB active edge. | #### 17.2.6.1 Velocity Event Timing The event pulses are reduced by a fixed ratio by the velocity pulse divider. The divider is useful for high-speed measurements where the velocity events happen frequently. By producing a single output pulse for a given number of input event pulses, the counter can track larger pulse counts (i.e., distance travelled) for a given time interval. Time is measured by utilizing the TMR5 time base. Each velocity pulse serves as a capture pulse. With the TMR5 in Synchronous Timer mode, the value of TMR5 is captured on every output pulse of the postscaler. The counter is subsequently reset to '0'. TMR5 is reset upon a capture event. Figure 17-13 shows the velocity measurement timing diagram. #### FIGURE 17-12: VELOCITY MEASUREMENT BLOCK DIAGRAM FIGURE 17-13: VELOCITY MEASUREMENT TIMING<sup>(1)</sup> - Note 1: Timing shown is for QEIM<2:0> = 101, 110 or 111 (x4 Update mode enabled) and the velocity postscaler divide ratio is set to divide-by-4 (PDEC<1:0> = 01). - 2: The VELR register latches the TMR5 count on the "velcap" capture pulse. Timer5 must be set to the Synchronous Timer or Counter mode. In this example, it is set to the Synchronous Timer mode, where the TMR5 prescaler divide ratio = 1 (i.e., Timer5 Clock = TcY). - 3: The TMR5 counter is reset on the next Q1 clock cycle following the "velcap" pulse. The TMR5 value is unaffected when the Velocity Measurement mode is first enabled (VELM = 0). The velocity postscaler values must be reconfigured to their previous settings when re-entering Velocity Measurement mode. While making speed measurements of very slow rotational speeds (e.g., servo-controller applications), the Velocity Measurement mode may not provide sufficient precision. The Pulse-Width Measurement mode may have to be used to provide the additional precision. In this case, the input pulse is measured on the CAP1 input pin. - 4: IC1IF interrupt is enabled by setting IC1IE as follows: BSF PIE2, IC1IE. Assume IC1E bit is placed in the PIE2 (Peripheral Interrupt Enable 2) register in the target device. The actual IC1IF bit is written on the Q2 rising edge. - 5: The post decimation value is changed from PDEC = 01 (decimate by 4) to PDEC = 00 (decimate by 1). #### 17.2.6.2 Velocity Postscaler The velocity event pulse (velcap, see Figure 17-12) serves as the TMR5 capture trigger to IC1 while in the Velocity mode. The number of velocity events are reduced by the velocity postscaler before they are used as the input capture clock. The velocity event reduction ratio can be set with the PDEC<1:0> control bits (QEICON<1:0>) to 1:4, 1:16, 1:64 or no reduction (1:1). The velocity postscaler settings are automatically reloaded from their previous values as the Velocity mode is re-enabled. ### 17.2.6.3 CAP1REN in Velocity Mode The TMR5 value can be reset (TMR5 register pair = 0000h) on a velocity event capture by setting the CAP1REN bit (CAP1CON<6>). When CAP1REN is cleared, the TMR5 time base will not be reset on any velocity event capture pulse. The VELR register pair, however, will continue to be updated with the current TMR5 value. #### 17.3 Noise Filters Legend: R = Readable bit -n = Value at POR The Motion Feedback Module includes three noise rejection filters on RA2/AN2/VREF-/CAP1/INDX, RA3/AN3/VREF+/CAP2/QEA and RA4/AN4/CAP3/QEB. The filter block also includes a fourth filter for the T5CKI pin. They are intended to help reduce spurious noise spikes which may cause the input signals to become corrupted at the inputs. The filter ensures that the input signals are not permitted to change until a stable value has been registered for three consecutive sampling clock cycles. The filters are controlled using the Digital Filter Control (DFLTCON) register (see Register 17-3). The filters can be individually enabled or disabled by setting or clearing the corresponding FLTxEN bit in the DFLTCON register. The sampling frequency, which must be the same for all three noise filters, can be programmed by the FLTCK<2:0> Configuration bits. TcY is used as the clock reference to the clock divider block. The noise filters can either be added or removed from the input capture, or QEI signal path, by setting or clearing the appropriate FLTxEN bit, respectively. Each capture channel provides for individual enable control of the filter output. The FLT4EN bit enables or disables the noise filter available on the T5CKI input in the Timer5 module. The filter network for all channels is disabled on Power-on and Brown-out Resets, as the DFLTCON register is cleared on Resets. The operation of the filter is shown in the timing diagram in Figure 17-14. x = Bit is unknown #### REGISTER 17-3: DFLTCON: DIGITAL FILTER CONTROL REGISTER | U-0 | R/W-0 |-------|--------|-----------------------|-----------------------|-----------------------|--------|--------|--------| | _ | FLT4EN | FLT3EN <sup>(1)</sup> | FLT2EN <sup>(1)</sup> | FLT1EN <sup>(1)</sup> | FLTCK2 | FLTCK1 | FLTCK0 | | bit 7 | | | | | | | bit 0 | U = Unimplemented bit, read as '0' '0' = Bit is cleared | bit 7 | Unimplemented: Read as '0' | |---------|----------------------------------------------------------------------------------------------------------| | bit 6 | <b>FLT4EN:</b> Noise Filter Output Enable bit (T5CKI input) 1 = Enabled 0 = Disabled | | bit 5 | <b>FLT3EN:</b> Noise Filter Output Enable bit (CAP3/QEB input) <sup>(1)</sup> 1 = Enabled 0 = Disabled | | bit 4 | <b>FLT2EN:</b> Noise Filter Output Enable bit (CAP2/QEA input) <sup>(1)</sup> 1 = Enabled 0 = Disabled | | bit 3 | <b>FLT1EN:</b> Noise Filter Output Enable bit (CAP1/INDX Input) <sup>(1)</sup> 1 = Enabled 0 = Disabled | | bit 2-0 | FLTCK<2:0>: Noise Filter Clock Divider Ratio bits 111 = Unused 110 = 1:128 101 = 1:64 100 = 1:32 | W = Writable bit '1' = Bit is set **Note 1:** The noise filter output enables are functional in both QEI and IC Operating modes. Note: The noise filter is intended for random high-frequency filtering and not continuous high-frequency filtering. 011 = 1:16 010 = 1:4 001 = 1:2 000 = 1:1 - CAP3/QEB pins. - 2: Noise filtering occurs in the shaded portions of the CAP1 input. - 3: Filter's group delay: TGD = 3 TCY. #### 17.4 IC and QEI Shared Interrupts The IC and QEI submodules can each generate three distinct interrupt signals; however, they share the use of the same three interrupt flags in register, PIR3. The meaning of a particular interrupt flag at any given time depends on which module is active at the time the interrupt is set. The meaning of the flags in context are summarized in Table 17-7. When the IC submodule is active, the three flags (IC1IF, IC2QEIF and IC3DRIF) function as interrupt-on-capture event flags for their respective input capture channels. The channel must be configured for one of the events that will generate an interrupt (see Section 17.1.7 "IC **Interrupts**" for more information). When the QEI is enabled, the IC1IF interrupt flag indicates an interrupt caused by a velocity measurement event, usually an update of the VELR register. The IC2QEIF interrupt indicates that a position measurement event has occurred. IC3DRIF indicates that a direction change has been detected. **TABLE 17-7: MEANING OF IC AND QEI** INTERRUPT FLAGS | Interrupt | Meaning | | | | | | |-----------|-------------------|--------------------------------|--|--|--|--| | Flag | IC Mode | QEI Mode | | | | | | IC1IF | IC1 Capture Event | Velocity Register Update | | | | | | IC2QEIF | IC2 Capture Event | Position Measurement<br>Update | | | | | | IC3DRIF | IC3 Capture Event | Direction Change | | | | | #### 17.5 **Operation in Sleep Mode** #### 3x INPUT CAPTURE IN SLEEP 17.5.1 MODE Since the input capture can operate only when its time base is configured in a Synchronous mode, the input capture will not capture any events. This is because the device's internal clock has been stopped and any internal timers in Synchronous modes will not increment. The prescaler will continue to count the events (not synchronized). When the specified capture event occurs, the CAPx interrupt will be set. The Capture Buffer register will be updated upon wake-up from sleep to the current TMR5 value. If the CAPx interrupt is enabled, the device will wake-up from Sleep. This effectively enables all input capture channels to be used as the external interrupts. #### **QEI IN SLEEP MODE** 17.5.2 All QEI functions are halted in Sleep mode. TABLE 17-8: REGISTERS ASSOCIATED WITH THE MOTION FEEDBACK MODULE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | | |----------------------|-------------------------------------------------------------------------------------|---------------|-----------|--------|---------|---------|--------|--------|-----------------------|--| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | | IPR3 | _ | _ | _ | PTIP | IC3DRIP | IC2QEIP | IC1IP | TMR5IP | 56 | | | PIE3 | _ | _ | _ | PTIE | IC3DRIE | IC2QEIE | IC1IE | TMR5IE | 56 | | | PIR3 | _ | _ | _ | PTIF | IC3DRIF | IC2QEIF | IC1IF | TMR5IF | 56 | | | TMR5H | Timer5 Register High Byte | | | | | | | | | | | TMR5L | Timer5 Reg | gister Low B | yte | | | | | | 57 | | | PR5H | Timer5 Per | riod Register | High Byte | | | | | | 57 | | | PR5L | Timer5 Per | riod Register | Low Byte | | | | | | 57 | | | T5CON | T5SEN | RESEN | T5MOD | T5PS1 | T5PS0 | T5SYNC | TMR5CS | TMR5ON | 57 | | | CAP1BUFH/<br>VELRH | Capture 1 Register High Byte/Velocity Register High Byte <sup>(1)</sup> | | | | | | | | | | | CAP1BUFL/<br>VELRL | Capture 1 Register Low Byte/Velocity Register Low Byte <sup>(1)</sup> | | | | | | | | | | | CAP2BUFH/<br>POSCNTH | Capture 2 Register High Byte/QEI Position Counter Register High Byte <sup>(1)</sup> | | | | | | | | | | | CAP2BUFL/<br>POSCNTL | Capture 2 Register Low Byte/QEI Position Counter Register Low Byte <sup>(1)</sup> | | | | | | | | 58 | | | CAP3BUFH/<br>MAXCNTH | Capture 3 Register High Byte/QEI Max. Count Limit Register High Byte <sup>(1)</sup> | | | | | | | | 58 | | | CAP3BUFL/<br>MAXCNTL | Capture 3 Register Low Byte/QEI Max. Count Limit Register Low Byte <sup>(1)</sup> | | | | | | | | 58 | | | CAP1CON | _ | CAP1REN | _ | _ | CAP1M3 | CAP1M2 | CAP1M1 | CAP1M0 | 59 | | | CAP2CON | _ | CAP2REN | _ | _ | CAP2M3 | CAP2M2 | CAP2M1 | CAP2M0 | 59 | | | CAP3CON | _ | CAP3REN | _ | _ | CAP3M3 | CAP3M2 | CAP3M1 | CAP3M0 | 59 | | | DFLTCON | _ | FLT4EN | FLT3EN | FLT2EN | FLT1EN | FLTCK2 | FLTCK1 | FLTCK0 | 59 | | | QEICON | VELM | QERR | UP/DOWN | QEIM2 | QEIM1 | QEIM0 | PDEC1 | PDEC0 | 56 | | **Legend:** — = unimplemented. Shaded cells are not used by the Motion Feedback Module. **Note 1:** Register name and function determined by which submodule is selected (IC/QEI, respectively). See **Section 17.1.10 "Other Operating Modes"** for more information. NOTES: # 18.0 POWER CONTROL PWM MODULE The Power Control PWM module simplifies the task of generating multiple, synchronized Pulse-Width Modulated (PWM) outputs for use in the control of motor controllers and power conversion applications. In particular, the following power and motion control applications are supported by the PWM module: - Three-Phase and Single-Phase AC Induction Motors - · Switched Reluctance Motors - · Brushless DC (BLDC) Motors - Uninterruptible Power Supplies (UPS) - · Multiple DC Brush Motors The PWM module has the following features: - Up to eight PWM I/O pins with four duty cycle generators. Pins can be paired to get a complete half-bridge control. - Up to 14-bit resolution, depending upon the PWM period. - "On-the-fly" PWM frequency changes. - · Edge and Center-Aligned Output modes. - · Single-Pulse Generation mode. - Programmable dead-time control between paired PWMs. - Interrupt support for asymmetrical updates in Center-Aligned mode. - Output override for Electrically Commutated Motor (ECM) operation; for example, BLDC. - Special Event Trigger comparator for scheduling other peripheral events. - PWM outputs disable feature sets PWM outputs to their inactive state when in Debug mode. The Power Control PWM module supports three PWM generators and six output channels on PIC18F2331/2431 devices, and four generators and eight channels on PIC18F4331/4431 devices. A simplified block diagram of the module is shown in Figure 18-1. Figure 18-2 and Figure 18-3 show how the module hardware is configured for each PWM output pair for the Complementary and Independent Output modes. Each functional unit of the PWM module will be discussed in subsequent sections. FIGURE 18-1: POWER CONTROL PWM MODULE BLOCK DIAGRAM - Note 1: Only PWM Generator 3 is shown in detail. The other generators are identical; their details are omitted for clarity. - 2: PWM Generator 3 and its logic, PWM Channels 6 and 7, and FLTB and its associated logic are not implemented on PIC18F2331/2431 devices. FIGURE 18-2: PWM MODULE BLOCK DIAGRAM, ONE OUTPUT PAIR, COMPLEMENTARY MODE FIGURE 18-3: PWM MODULE BLOCK DIAGRAM, ONE OUTPUT PAIR, INDEPENDENT MODE This module contains four duty cycle generators, numbered 0 through 3. The module has eight PWM output pins, numbered 0 through 7. The eight PWM outputs are grouped into output pairs of even and odd numbered outputs. In Complementary modes, the even PWM pins must always be the complement of the corresponding odd PWM pin. For example, PWM0 will be the complement of PWM1, PWM2 will be the complement of PWM3 and so on. The dead-time generator inserts an OFF period called "dead time" between the going OFF of one pin to the going ON of the complementary pin of the paired pins. This is to prevent damage to the power switching devices that will be connected to the PWM output pins. The time base for the PWM module is provided by its own 12-bit timer, which also incorporates selectable prescaler and postscaler options. ### 18.1 Control Registers The operation of the PWM module is controlled by a total of 22 registers. Eight of these are used to configure the features of the module: - PWM Timer Control Register 0 (PTCON0) - PWM Timer Control Register 1 (PTCON1) - PWM Control Register 0 (PWMCON0) - PWM Control Register 1 (PWMCON1) - Dead-Time Control Register (DTCON) - Output Override Control Register (OVDCOND) - Output State Register (OVDCONS) - Fault Configuration Register (FLTCONFIG) There are also 14 registers that are configured as seven register pairs of 16 bits. These are used for the configuration values of specific features. They are: - PWM Time Base Registers (PTMRH and PTMRL) - PWM Time Base Period Registers (PTPERH and PTPERL) - PWM Special Event Trigger Compare Registers (SEVTCMPH and SEVTCMPL) - PWM Duty Cycle #0 Registers (PDC0H and PDC0L) - PWM Duty Cycle #1 Registers (PDC1H and PDC1L) - PWM Duty Cycle #2 Registers (PDC2H and PDC2L) - PWM Duty Cycle #3 Registers (PDC3H and PDC3L) All of these register pairs are double-buffered. ### 18.2 Module Functionality The PWM module supports several modes of operation that are beneficial for specific power and motor control applications. Each mode of operation is described in subsequent sections. The PWM module is composed of several functional blocks. The operation of each is explained separately in relation to the several modes of operation: - PWM Time Base - PWM Time Base Interrupts - PWM Period - · PWM Duty Cycle - · Dead-Time Generators - · PWM Output Overrides - · PWM Fault Inputs - · PWM Special Event Trigger #### 18.3 PWM Time Base The PWM time base is provided by a 12-bit timer with prescaler and postscaler functions. A simplified block diagram of the PWM time base is shown in Figure 18-4. The PWM time base is configured through the PTCON0 and PTCON1 registers. The time base is enabled or disabled by respectively setting or clearing the PTEN bit in the PTCON1 register. **Note:** The PTMR register pair (PTMRL:PTMRH) is not cleared when the PTEN bit is cleared in software. PTMR Register PTMR Clock Timer Reset Up/Down Zero Match Comparator Timer ➤ PTDIR Direction Period Match Comparator Control **Duty Cycle Load** PTMOD1 **PTPER** Period Load PTPER Buffer Update Disable (UDIS) -Zero Match -Period Match Clock PTMOD1 - PTMR Clock Control PTMOD0 Prescaler 1:1, 1:4, 1:16, 1:64 Fosc/4 **PTEN** Postscaler 1:1-1:16 Zero Match Interrupt PTIF Control Period Match PTMOD1 PTMOD0 FIGURE 18-4: PWM TIME BASE BLOCK DIAGRAM The PWM time base can be configured for four different modes of operation: - · Free-Running mode - · Single-Shot mode - · Continuous Up/Down Count mode - Continuous Up/Down Count mode with interrupts for double updates These four modes are selected by the PTMOD<1:0> bits in the PTCON0 register. The Free-Running mode produces edge-aligned PWM generation. The Continuous Up/Down Count modes produce center-aligned PWM generation. The Single-Shot mode allows the PWM module to support pulse control of certain Electronically Commutated Motors (ECMs) and produces edge-aligned operation. #### REGISTER 18-1: PTCON0: PWM TIMER CONTROL REGISTER 0 | R/W-0 |--------|--------|--------|--------|---------|---------|--------|--------| | PTOPS3 | PTOPS2 | PTOPS1 | PTOPS0 | PTCKPS1 | PTCKPS0 | PTMOD1 | PTMOD0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-4 PTOPS<3:0>: PWM Time Base Output Postscale Select bits 0000 = 1:1 Postscale 0001 = 1:2 Postscale . . 1111 = 1:16 Postscale bit 3-2 PTCKPS<1:0>: PWM Time Base Input Clock Prescale Select bits 00 = PWM time base input clock is Fosc/4 (1:1 prescale) 01 = PWM time base input clock is Fosc/16 (1:4 prescale) 10 = PWM time base input clock is Fosc/64 (1:16 prescale) 11 = PWM time base input clock is Fosc/256 (1:64 prescale) bit 1-0 PTMOD<1:0>: PWM Time Base Mode Select bits 11 = PWM time base operates in a Continuous Up/Down Count mode with interrupts for double PWM updates 10 = PWM time base operates in a Continuous Up/Down Count mode 01 = PWM time base configured for Single-Shot mode 00 = PWM time base operates in a Free-Running mode #### REGISTER 18-2: PTCON1: PWM TIMER CONTROL REGISTER 1 | R/W-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |-------|-------|-----|-----|-----|-----|-----|-------| | PTEN | PTDIR | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 PTEN: PWM Time Base Timer Enable bit 1 = PWM time base is on 0 = PWM time base is off bit 6 PTDIR: PWM Time Base Count Direction Status bit 1 = PWM time base counts down0 = PWM time base counts up bit 5-0 **Unimplemented:** Read as '0' #### REGISTER 18-3: PWMCON0: PWM CONTROL REGISTER 0 | U-0 | R/W-1 <sup>(1)</sup> | R/W-1 <sup>(1)</sup> | R/W-1 <sup>(1)</sup> | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|----------------------|----------------------|----------------------|----------------------|-------|-------|-------| | _ | PWMEN2 | PWMEN1 | PWMEN0 | PMOD3 <sup>(3)</sup> | PMOD2 | PMOD1 | PMOD0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 Unimplemented: Read as '0' bit 6-4 **PWMEN<2:0>:** PWM Module Enable bits<sup>(1)</sup> 111 = All odd PWM I/O pins are enabled for PWM output(2) 110 = PWM1, PWM3 pins are enabled for PWM output 101 = All PWM I/O pins are enabled for PWM output(2) 100 = PWM0, PWM1, PWM2, PWM3, PWM4 and PWM5 pins are enabled for PWM output 011 = PWM0, PWM1, PWM2 and PWM3 I/O pins are enabled for PWM output 010 = PWM0 and PWM1 pins are enabled for PWM output 001 = PWM1 pin is enabled for PWM output 000 = PWM module is disabled; all PWM I/O pins are general purpose I/O bit 3-0 **PMOD<3:0>:** PWM Output Pair Mode bits For PMOD0: 1 = PWM I/O pin pair (PWM0, PWM1) is in the Independent mode 0 = PWM I/O pin pair (PWM0, PWM1) is in the Complementary mode For PMOD1: 1 = PWM I/O pin pair (PWM2, PWM3) is in the Independent mode 0 = PWM I/O pin pair (PWM2, PWM3) is in the Complementary mode For PMOD2: 1 = PWM I/O pin pair (PWM4, PWM5) is in the Independent mode 0 = PWM I/O pin pair (PWM4, PWM5) is in the Complementary mode For PMOD3:(3) 1 = PWM I/O pin pair (PWM6, PWM7) is in the Independent mode 0 = PWM I/O pin pair (PWM6, PWM7) is in the Complementary mode Note 1: Reset condition of the PWMEN bits depends on the PWMPIN Configuration bit. 2: When PWMEN<2:0> = 101, PWM<5:0> outputs are enabled for PIC18F2331/2431 devices; PWM<7:0> outputs are enabled for PIC18F4331/4431 devices. When PWMEN<2:0> = 111, PWM Outputs 1, 3 and 5 are enabled in PIC18F2331/2431 devices; PWM Outputs 1, 3, 5 and 7 are enabled in PIC18F4331/4431 devices. 3: Unimplemented in PIC18F2331/2431 devices; maintain these bits clear. #### REGISTER 18-4: PWMCON1: PWM CONTROL REGISTER 1 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | |---------|---------|---------|---------|---------|-----|-------|-------| | SEVOPS3 | SEVOPS2 | SEVOPS1 | SEVOPS0 | SEVTDIR | _ | UDIS | OSYNC | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-4 SEVOPS<3:0>: PWM Special Event Trigger Output Postscale Select bits 0000 = 1:1 Postscale 0001 = 1:2 Postscale . . 1111 = 1:16 Postscale bit 3 SEVTDIR: Special Event Trigger Time Base Direction bit 1 = A Special Event Trigger will occur when the PWM time base is counting downwards 0 = A Special Event Trigger will occur when the PWM time base is counting upwards bit 2 Unimplemented: Read as '0' bit 1 UDIS: PWM Update Disable bit 1 = Updates from Duty Cycle and Period Buffer registers are disabled 0 = Updates from Duty Cycle and Period Buffer registers are enabled bit 0 OSYNC: PWM Output Override Synchronization bit 1 = Output overrides via the OVDCON register are synchronized to the PWM time base 0 = Output overrides via the OVDCON register are asynchronous #### 18.3.1 FREE-RUNNING MODE In the Free-Running mode, the PWM Time Base registers (PTMRL and PTMRH) will begin counting upwards until the value in the PWM Time Base Period register, PTPER (PTPERL and PTPERH), is matched. The PTMR registers will be reset on the following input clock edge and the time base will continue counting upwards as long as the PTEN bit remains set. #### 18.3.2 SINGLE-SHOT MODE In the Single-Shot mode, the PWM time base will begin counting upwards when the PTEN bit is set. When the value in the PTMR register matches the PTPER register, the PTMR register will be reset on the following input clock edge and the PTEN bit will be cleared by the hardware to halt the time base. # 18.3.3 CONTINUOUS UP/DOWN COUNT MODES In Continuous Up/Down Count modes, the PWM time base counts upwards until the value in the PTPER register matches with the PTMR register. On the following input clock edge, the timer counts downwards. The PTDIR bit in the PTCON1 register is read-only and indicates the counting direction. The PTDIR bit is set when the timer counts downwards. Note: Since the PWM compare outputs are driven to the active state when the PWM time base is counting downwards and matches the duty cycle value, the PWM outputs are held inactive during the first half of the first period of the Continuous Up/Down Count mode until PTMR begins to count down from the PTPER value. ### 18.3.4 PWM TIME BASE PRESCALER The input clock to PTMR (Fosc/4) has prescaler options of 1:1, 1:4, 1:16 or 1:64. These are selected by control bits, PTCKPS<1:0>, in the PTCON0 register. The prescaler counter is cleared when any of the following occurs: - · Write to the PTMR register - Write to the PTCON (PTCON0 or PTCON1) register - · Any device Reset **Note:** The PTMR register is not cleared when PTCONx is written. Table 18-1 shows the minimum PWM frequencies that can be generated with the PWM time base and the prescaler. An operating frequency of 40 MHz (FCYC = 10 MHz) and PTPER = 0xFFF is assumed in the table. The PWM module must be capable of generating PWM signals at the line frequency (50 Hz or 60 Hz) for certain power control applications. TABLE 18-1: MINIMUM PWM FREQUENCY | Minimum PWM Frequencies vs. Prescaler Value for Fcyc = 10 MIPS (PTPER = 0FFFh) | | | | | | | | | | |--------------------------------------------------------------------------------|------------------|---------|--|--|--|--|--|--|--| | Prescale PWM Frequency Edge-Aligned PWM Frequency Center-Aligned | | | | | | | | | | | 1:1 | 2441 Hz | 1221 Hz | | | | | | | | | 1:4 | 610 Hz | 305 Hz | | | | | | | | | 1:16 | 76 Hz | | | | | | | | | | 1:64 | 1:64 38 Hz 19 Hz | | | | | | | | | #### 18.3.5 PWM TIME BASE POSTSCALER The match output of PTMR can optionally be postscaled through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate an interrupt. The postscaler counter is cleared when any of the following occurs: - · Write to the PTMR register - · Write to the PTCON register - · Any device Reset The PTMR register is not cleared when PTCON is written. ## 18.4 PWM Time Base Interrupts The PWM timer can generate interrupts based on the modes of operation selected by the PTMOD<1:0> bits and the postscaler bits (PTOPS<3:0>). # 18.4.1 INTERRUPTS IN FREE-RUNNING MODE When the PWM time base is in the Free-Running mode (PTMOD<1:0> = 00), an interrupt event is generated each time a match with the PTPER register occurs. The PTMR register is reset to zero in the following clock edge. Using a postscaler selection other than 1:1 will reduce the frequency of interrupt events. FIGURE 18-5: PWM TIME BASE INTERRUPT TIMING, FREE-RUNNING MODE # 18.4.2 INTERRUPTS IN SINGLE-SHOT MODE When the PWM time base is in the Single-Shot mode (PTMOD<1:0> = 01), an interrupt event is generated when a match with the PTPER register occurs. The PWM Time Base register (PTMR) is reset to zero on the following input clock edge and the PTEN bit is cleared. The postscaler selection bits have no effect in this Timer mode. # 18.4.3 INTERRUPTS IN CONTINUOUS UP/DOWN COUNT MODE In the Continuous Up/Down Count mode (PTMOD<1:0> = 10), an interrupt event is generated each time the value of the PTMR register becomes zero and the PWM time base begins to count upwards. The postscaler selection bits may be used in this mode of the timer to reduce the frequency of the interrupt events. Figure 18-7 shows the interrupts in Continuous Up/Down Count mode. ### FIGURE 18-6: PWM TIME BASE INTERRUPT TIMING, SINGLE-SHOT MODE # 18.4.4 INTERRUPTS IN DOUBLE UPDATE MODE This mode is available in Continuous Up/Down Count mode. In the Double Update mode (PTMOD<1:0> = 11), an interrupt event is generated each time the PTMR register is equal to zero and each time the PTMR matches with PTPER register. Figure 18-8 shows the interrupts in Continuous Up/Down Count mode with double updates. The Double Update mode provides two additional functions to the user in Center-Aligned mode. - The control loop bandwidth is doubled because the PWM duty cycles can be updated twice per period. - 2. Asymmetrical center-aligned PWM waveforms can be generated, which are useful for minimizing output waveform distortion in certain motor control applications. Note: Do not change the PTMOD bits while PTEN is active; it will yield unexpected results. To change the PWM Timer mode of operation, first clear the PTEN bit, load the PTMOD bits with the required data and then set PTEN. # FIGURE 18-8: PWM TIME BASE INTERRUPT, CONTINUOUS UP/DOWN COUNT MODE WITH DOUBLE UPDATES #### 18.5 PWM Period The PWM period is defined by the PTPER register pair (PTPERL and PTPERH). The PWM period has 12-bit resolution by combining 4 LSBs of PTPERH and 8 bits of PTPERL. PTPER is a double-buffered register used to set the counting period for the PWM time base. The PTPER register contents are loaded into the PTPER register at the following times: - Free-Running and Single-Shot modes: When the PTMR register is reset to zero after a match with the PTPER register. - Continuous Up/Down Count modes: When the PTMR register is zero. The value held in the PTPER register is automatically loaded into the PTPER register when the PWM time base is disabled (PTEN = 0). Figure 18-9 and Figure 18-10 indicate the times when the contents of the PTPER register are loaded into the actual PTPER register. The PWM period can be calculated from the following formulas: EQUATION 18-1: PWM PERIOD FOR FREE-RUNNING MODE $$TPWM = \frac{(PTPER + 1) \times PTMRPS}{FOSC/4}$$ # EQUATION 18-2: PWM PERIOD FOR UP/DOWN COUNT MODE $$TPWM = \frac{(2 \text{ x PTPER}) \text{ x PTMRPS}}{\frac{FOSC}{4}}$$ The PWM frequency is the inverse of period; or: ### **EQUATION 18-3: PWM FREQUENCY** PWM Frequency = $$\frac{1}{\text{PWM Period}}$$ The maximum resolution (in bits) for a given device oscillator and PWM frequency can be determined from the following formula: #### **EQUATION 18-4: PWM RESOLUTION** Resolution = $$\frac{\log\left(\frac{FOSC}{FPWM}\right)}{\log(2)}$$ The PWM resolutions and frequencies are shown for a selection of execution speeds and PTPER values in Table 18-2. The PWM frequencies in Table 18-2 are calculated for Edge-Aligned PWM mode. For Center-Aligned mode, the PWM frequencies will be approximately one-half the values indicated in this table. TABLE 18-2: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS | | PWM Frequency = 1/Tpwm | | | | | | | | | | |--------|------------------------|----------------|-------------------|------------------|--|--|--|--|--|--| | Fosc | MIPS | PTPER<br>Value | PWM<br>Resolution | PWM<br>Frequency | | | | | | | | 40 MHz | 10 | 0FFFh | 14 bits | 2.4 kHz | | | | | | | | 40 MHz | 10 | 07FFh | 13 bits | 4.9 kHz | | | | | | | | 40 MHz | 10 | 03FFh | 12 bits | 9.8 kHz | | | | | | | | 40 MHz | 10 | 01FFh | 11 bits | 19.5 kHz | | | | | | | | 40 MHz | 10 | FFh | 10 bits | 39.0 kHz | | | | | | | | 40 MHz | 10 | 7Fh | 9 bits | 78.1 kHz | | | | | | | | 40 MHz | 10 | 3Fh | 8 bits | 156.2 kHz | | | | | | | | 40 MHz | 10 | 1Fh | 7 bits | 312.5 kHz | | | | | | | | 40 MHz | 10 | 0Fh | 6 bits | 625 kHz | | | | | | | | 25 MHz | 6.25 | 0FFFh | 14 bits | 1.5 kHz | | | | | | | | 25 MHz | 6.25 | 03FFh | 12 bits | 6.1 kHz | | | | | | | | 25 MHz | 6.25 | FFh | 10 bits | 24.4 kHz | | | | | | | | 10 MHz | 2.5 | 0FFFh | 14 bits | 610 Hz | | | | | | | | 10 MHz | 2.5 | 03FFh | 12 bits | 2.4 kHz | | | | | | | | 10 MHz | 2.5 | FFh | 10 bits | 9.8 kHz | | | | | | | | 5 MHz | 1.25 | 0FFFh | 14 bits | 305 Hz | | | | | | | | 5 MHz | 1.25 | 03FFh | 12 bits | 1.2 kHz | | | | | | | | 5 MHz | 1.25 | FFh | 10 bits | 4.9 kHz | | | | | | | | 4 MHz | 1 | 0FFFh | 14 bits | 244 Hz | | | | | | | | 4 MHz | 1 | 03FFh | 12 bits | 976 Hz | | | | | | | | 4 MHz | 1 | FFh | 10 bits | 3.9 kHz | | | | | | | **Note:** For center-aligned operation, PWM frequencies will be approximately 1/2 the value indicated in the table. FIGURE 18-9: PWM PERIOD BUFFER UPDATES IN FREE-RUNNING MODE ## FIGURE 18-10: PWM PERIOD BUFFER UPDATES IN CONTINUOUS UP/DOWN COUNT MODE ### 18.6 PWM Duty Cycle PWM duty cycle is defined by the PDCx (PDCxL and PDCxH) registers. There are a total of four PWM Duty Cycle registers for four pairs of PWM channels. The Duty Cycle registers have 14-bit resolution by combining six LSbs of PDCxH with the 8 bits of PDCxL. PDCx is a double-buffered register used to set the counting period for the PWM time base. #### 18.6.1 PWM DUTY CYCLE REGISTERS There are four 14-bit Special Function Registers used to specify duty cycle values for the PWM module: - PDC0 (PDC0L and PDC0H) - PDC1 (PDC1L and PDC1H) - PDC2 (PDC2L and PDC2H) - PDC3 (PDC3L and PDC3H) The value in each Duty Cycle register determines the amount of time that the PWM output is in the active state. The upper 12 bits of PDCx holds the actual duty cycle value from PTMRH/L<11:0>, while the lower 2 bits control which internal Q clock the duty cycle match will occur. This 2-bit value is decoded from the Q clocks as shown in Figure 18-11 (when the prescaler is 1:1 or PTCKPS<1:0> = 00). In Edge-Aligned mode, the PWM period starts at Q1 and ends when the Duty Cycle register matches the PTMR register as follows. The duty cycle match is considered when the upper 12 bits of the PDCx are equal to the PTMR and the lower 2 bits are equal to Q1, Q2, Q3 or Q4, depending on the lower two bits of the PDCx (when the prescaler is 1:1 or PTCKPS<1:0> = 00). Note: When the prescaler is not 1:1 (PTCKPS<1:0> ≠ ~00), the duty cycle match occurs at the Q1 clock of the instruction cycle when the PTMR and PDCx match occurs. Each compare unit has logic that allows override of the PWM signals. This logic also ensures that the PWM signals will complement each other (with dead-time insertion) in Complementary mode (see Section 18.7 "Dead-Time Generators"). FIGURE 18-11: DUTY CYCLE COMPARISON #### 18.6.2 DUTY CYCLE REGISTER BUFFERS The four PWM Duty Cycle registers are double-buffered to allow glitchless updates of the PWM outputs. For each duty cycle block, there is a Duty Cycle Buffer register that is accessible by the user and a second Duty Cycle register that holds the actual compare value used in the present PWM period. In Edge-Aligned PWM Output mode, a new duty cycle value will be updated whenever a PTMR match with the PTPER register occurs and PTMR is reset as shown in Figure 18-12. Also, the contents of the duty cycle buffers are automatically loaded into the Duty Cycle registers when the PWM time base is disabled (PTEN = 0). When the PWM time base is in the Continuous Up/Down Count mode, new duty cycle values will be updated when the value of the PTMR register is zero and the PWM time base begins to count upwards. The contents of the duty cycle buffers are automatically loaded into the Duty Cycle registers when the PWM time base is disabled (PTEN = 0). Figure 18-13 shows the timings when the duty cycle update occurs for the Continuous Up/Down Count mode. In this mode, up to one entire PWM period is available for calculating and loading the new PWM duty cycle before changes take effect. When the PWM time base is in the Continuous Up/Down Count mode with double updates, new duty cycle values will be updated when the value of the PTMR register is zero and when the value of the PTMR register matches the value in the PTPER register. The contents of the duty cycle buffers are automatically loaded into the Duty Cycle registers during both of the previously described conditions. Figure 18-14 shows the duty cycle updates for Continuous Up/Down Count mode with double updates. In this mode, only up to half of a PWM period is available for calculating and loading the new PWM duty cycle before changes take effect. #### 18.6.3 EDGE-ALIGNED PWM Edge-aligned PWM signals are produced by the module when the PWM time base is in the Free-Running mode or the Single-Shot mode. For edge-aligned PWM outputs, the output for a given PWM channel has a period specified by the value loaded in PTPER and a duty cycle specified by the appropriate Duty Cycle register (see Figure 18-12). The PWM output is driven active at the beginning of the period (PTMR = 0) and is driven inactive when the value in the Duty Cycle register matches PTMR. A new cycle is started when PTMR matches the PTPER as explained in the PWM period section. If the value in a particular Duty Cycle register is zero, then the output on the corresponding PWM pin will be inactive for the entire PWM period. In addition, the output on the PWM pin will be active for the entire PWM period if the value in the Duty Cycle register is greater than the value held in the PTPER register. FIGURE 18-12: EDGE-ALIGNED PWM FIGURE 18-13: DUTY CYCLE UPDATE TIMES IN CONTINUOUS UP/DOWN COUNT MODE FIGURE 18-14: DUTY CYCLE UPDATE TIMES IN CONTINUOUS UP/DOWN COUNT MODE WITH DOUBLE UPDATES #### 18.6.4 CENTER-ALIGNED PWM Center-aligned PWM signals are produced by the module when the PWM time base is configured in a Continuous Up/Down Count mode (see Figure 18-15). The PWM compare output is driven to the active state when the value of the Duty Cycle register matches the value of PTMR and the PWM time base is counting downwards (PTDIR = 1). The PWM compare output will be driven to the inactive state when the PWM time base is counting upwards (PTDIR = 0) and the value in the PTMR register matches the duty cycle value. If the value in a particular Duty Cycle register is zero, then the output on the corresponding PWM pin will be inactive for the entire PWM period. In addition, the output on the PWM pin will be active for the entire PWM period if the value in the Duty Cycle register is equal to or greater than the value in the PTPER register. Note: When the PWM is started in Center-Aligned mode, the PWM Time Base Period register (PTPER) is loaded into the PWM Time Base register (PTMR) and the PTMR is configured automatically to start down counting. This is done to ensure that all the PWM signals don't start at the same time. FIGURE 18-15: START OF CENTER-ALIGNED PWM # 18.6.5 COMPLEMENTARY PWM OPERATION The Complementary mode of PWM operation is useful to drive one or more power switches in half-bridge configuration as shown in Figure 18-16. This inverter topology is typical for a 3-phase induction motor, brushless DC motor or a 3-phase Uninterruptible Power Supply (UPS) control applications. Each upper/lower power switch pair is fed by a complementary PWM signal. Dead time may be optionally inserted during device switching, where both outputs are inactive for a short period (see Section 18.7 "Dead-Time Generators"). In Complementary mode, the duty cycle comparison units are assigned to the PWM outputs as follows: - PDC0 register controls PWM1/PWM0 outputs - PDC1 register controls PWM3/PWM2 outputs - PDC2 register controls PWM5/PWM4 outputs - PDC3 register controls PWM7/PWM6 outputs PWM1/3/5/7 are the main PWMs that are controlled by the PDCx registers and PWM0/2/4/6 are the complemented outputs. When using the PWMs to control the half bridge, the odd numbered PWMs can be used to control the upper power switch and the even numbered PWMs used for the lower switches. # FIGURE 18-16: TYPICAL LOAD FOR COMPLEMENTARY PWM OUTPUTS The Complementary mode is selected for each PWM I/O pin pair by clearing the appropriate PMODx bit in the PWMCON0 register. The PWM I/O pins are set to Complementary mode by default upon all kinds of device Resets. #### 18.7 **Dead-Time Generators** In power inverter applications, where the PWMs are used in Complementary mode to control the upper and lower switches of a half-bridge, a dead-time insertion is highly recommended. The dead-time insertion keeps both outputs in inactive state for a brief time. This avoids any overlap in the switching during the state change of the power devices due to Ton and Toff characteristics. Because the power output devices cannot switch instantaneously, some amount of time must be provided between the turn-off event of one PWM output in a complementary pair and the turn-on event of the other transistor. The PWM module allows dead time to be programmed. The following sections explain the dead-time block in detail. #### 18.7.1 DEAD-TIME INSERTION Each complementary output pair for the PWM module has a 6-bit down counter used to produce the dead-time insertion. As shown in Figure 18-17, each dead-time unit has a rising and falling edge detector connected to the duty cycle comparison output. The dead time is loaded into the timer on the detected PWM edge event. Depending on whether the edge is rising or falling, one of the transitions on the complementary outputs is delayed until the timer counts down to zero. A timing diagram, indicating the dead-time insertion for one pair of PWM outputs, is shown in Figure 18-18. **FIGURE 18-17:** **FIGURE 18-18:** DEAD-TIME INSERTION FOR COMPLEMENTARY PWM #### REGISTER 18-5: DTCON: DEAD-TIME CONTROL REGISTER | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | DTPS1 | DTPS0 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 **DTPS<1:0>:** Dead-Time Unit A Prescale Select bits 11 = Clock source for dead-time unit is Fosc/16 10 = Clock source for dead-time unit is Fosc/8 01 = Clock source for dead-time unit is Fosc/4 00 = Clock source for dead-time unit is Fosc/2 bit 5-0 **DT<5:0>:** Unsigned 6-Bit Dead-Time Value for Dead-Time Unit bits #### 18.7.2 DEAD-TIME RANGES The amount of dead time provided by the dead-time unit is selected by specifying the input clock prescaler value and a 6-bit unsigned value defined in the DTCON register. Four input clock prescaler selections have been provided to allow a suitable range of dead times based on the device operating frequency. Fosc/2, Fosc/4, Fosc/8 and Fosc/16 are the clock prescaler options available using the DTPS<1:0> control bits in the DTCON register. After selecting an appropriate prescaler value, the dead time is adjusted by loading a 6-bit unsigned value into DTCON<5:0>. The dead-time unit prescaler is cleared on any of the following events: - On a load of the down timer due to a duty cycle comparison edge event; - · On a write to the DTCON register; or - · On any device Reset. # 18.7.3 DECREMENTING THE DEAD-TIME COUNTER The dead-time counter is clocked from any of the Q clocks based on the following conditions. - 1. The dead-time counter is clocked on Q1 when: - The DTPS bits are set to any of the following dead-time prescaler settings: Fosc/4, Fosc/8, Fosc/16 - The PWM Time Base Prescale bits (PTCKPS) are set to any of the following prescale ratios: Fosc/16, Fosc/64, Fosc/256 - The dead-time counter is clocked by a pair of Q clocks when the PWM Time Base Prescale bits are set to 1:1 (PTCKPS<1:0> = 00, Fosc/4) and the dead-time counter is clocked by the Fosc/2 (DTPS<1:0> = 00). - The dead-time counter is clocked using every other Q clock, depending on the two LSbs in the Duty Cycle registers: - If the PWM duty cycle match occurs on Q1 or Q3, then the dead-time counter is clocked using every Q1 and Q3. - If the PWM duty cycle match occurs on Q2 or Q4, then the dead-time counter is clocked using every Q2 and Q4. - 4. When the DTPS<1:0> bits are set to any of the other dead-time prescaler settings (i.e., Fosc/4, Fosc/8 or Fosc/16) and the PWM time base prescaler is set to 1:1, the dead-time counter is clocked by the Q clock corresponding to the Q clocks on which the PWM duty cycle match occurs. The actual dead time is calculated from the DTCON register as follows: Dead Time = Dead-Time Value/(Fosc/Prescaler) Table 18-3 shows example dead-time ranges as a function of the input clock prescaler selected and the device operating frequency. TABLE 18-3: EXAMPLE DEAD-TIME RANGES | Fosc<br>(MHz) | MIPS | Prescaler<br>Selection | Dead-Time<br>Min | Dead-Time<br>Max | |---------------|------|------------------------|------------------|------------------| | 40 | 10 | Fosc/2 | 50 ns | 3.2 μs | | 40 | 10 | Fosc/4 | 100 ns | 6.4 μs | | 40 | 10 | Fosc/8 | 200 ns | 12.8 μs | | 40 | 10 | Fosc/16 | 400 ns | 25.6 μs | | 32 | 8 | Fosc/2 | 62.5 ns | 4 μs | | 32 | 8 | Fosc/4 | 125 ns | 8 μs | | 32 | 8 | Fosc/8 | 250 ns | 16 μs | | 32 | 8 | Fosc/16 | 500 ns | 32 μs | | 25 | 6.25 | Fosc/2 | 80 ns | 5.12 μs | | 25 | 6.25 | Fosc/4 | 160 ns | 10.2 μs | | 25 | 6.25 | Fosc/8 | 320 ns | 20.5 μs | | 25 | 6.25 | Fosc/16 | 640 ns | 41 μs | | 20 | 5 | Fosc/2 | Fosc/2 100 ns | | | 20 | 5 | Fosc/4 | 200 ns | 12.8 μs | | 20 | 5 | Fosc/8 | 400 ns | 25.6 μs | | 20 | 5 | Fosc/16 | 800 ns | 51.2 μs | | 10 | 2.5 | Fosc/2 | 200 ns | 12.8 μs | | 10 | 2.5 | Fosc/4 | 400 ns | 25.6 μs | | 10 | 2.5 | Fosc/8 | 800 ns | 51.2 μs | | 10 | 2.5 | Fosc/16 | 1.6 μs | 102.4 μs | | 5 | 1.25 | Fosc/2 | 400 ns | 25.6 μs | | 5 | 1.25 | Fosc/4 | 800 ns | 51.2 μs | | 5 | 1.25 | Fosc/8 | 1.6 μs | 102.4 μs | | 5 | 1.25 | Fosc/16 | 3.2 μs | 204.8 μs | | 4 | 1 | Fosc/2 | 0.5 μs | 32 μs | | 4 | 1 | Fosc/4 | 1 μs | 64 μs | | 4 | 1 | Fosc/8 | 2 μs | 128 μs | | 4 | 1 | Fosc/16 | 4 μs | 256 μs | #### 18.7.4 DEAD-TIME DISTORTION - Note 1: For small PWM duty cycles, the ratio of dead time to the active PWM time may become large. In this case, the inserted dead time will introduce distortion into waveforms produced by the PWM module. The user can ensure that dead-time distortion is minimized by keeping the PWM duty cycle at least three times larger than the dead time. A similar effect occurs for duty cycles at or near 100%. The maximum duty cycle used in the application should be chosen such that the minimum inactive time of the signal is at least three times larger than the dead time. If the dead time is greater or equal to the duty cycle of one of the PWM output pairs, then that PWM pair will be inactive for the whole period. - 2: Changing the dead-time values in DTCON when the PWM is enabled may result in an undesired situation. Disable the PWM (PTEN = 0) before changing the dead-time value ### 18.8 Independent PWM Output Independent PWM mode is used for driving the loads (as shown in Figure 18-19) for driving one winding of a switched reluctance motor. A particular PWM output pair is configured in the Independent Output mode when the corresponding PMOD bit in the PWMCON0 register is set. No dead-time control is implemented between the PWM I/O pins when the module is operating in the Independent PWM mode and both I/O pins are allowed to be active simultaneously. This mode can also be used to drive stepper motors. # 18.8.1 DUTY CYCLE ASSIGNMENT IN THE INDEPENDENT PWM MODE In the Independent PWM mode, each duty cycle generator is connected to both PWM output pins in a given PWM output pair. The odd and even PWM output pins are driven with a single PWM duty cycle generator. PWM1 and PWM0 are driven by the PWM channel which uses the PDC0 register to set the duty cycle, PWM3 and PWM2 with PDC1, PWM5 and PWM4 with PDC2, and PWM7 and PWM6 with PDC3 (see Figure 18-3 and Register 18-4). #### 18.8.2 PWM CHANNEL OVERRIDE PWM output may be manually overridden for each PWM channel by using the appropriate bits in the OVDCOND and OVDCONS registers. The user may select the following signal output options for each PWM output pin operating in the Independent PWM mode: - · I/O pin outputs PWM signal - · I/O pin inactive - · I/O pin active Refer to Section 18.10 "PWM Output Override" for details for all the override functions. FIGURE 18-19: CENTER CONNECTED LOAD ## 18.9 Single-Pulse PWM Operation The single-pulse PWM operation is available only in Edge-Aligned mode. In this mode, the PWM module will produce single-pulse output. Single-pulse operation is configured when the PTMOD<1:0> bits are set to '01' in the PTCON0 register. This mode of operation is useful for driving certain types of ECMs. In Single-Pulse mode, the PWM I/O pin(s) are driven to the active state when the PTEN bit is set. When the PWM timer match with the Duty Cycle register occurs, the PWM I/O pin is driven to the inactive state. When the PWM timer match with the PTPER register occurs, the PTMR register is cleared, all active PWM I/O pins are driven to the inactive state, the PTEN bit is cleared and an interrupt is generated if the corresponding interrupt bit is set. **Note:** PTPER and PDCx values are held as they are after the single-pulse output. To have another cycle of single pulse, only PTEN has to be enabled. #### 18.10 PWM Output Override The PWM output override bits allow the user to manually drive the PWM I/O pins to specified logic states, independent of the duty cycle comparison units. The PWM override bits are useful when controlling various types of ECMs like a BLDC motor. OVDCOND and OVDCONS registers are used to define the PWM override options. The OVDCOND register contains eight bits, POVD<7:0>, that determine which PWM I/O pins will be overridden. The OVDCONS register contains eight bits, POUT<7:0>, that determine the state of the PWM I/O pins when a particular output is overridden via the POVD bits. The POVD bits are active-low control bits. When the POVD bits are set, the corresponding POUT bit will have no effect on the PWM output. In other words, the pins corresponding to POVD bits that are set will have the duty PWM cycle set by the PDCx registers. When one of the POVD bits is cleared, the output on the corresponding PWM I/O pin will be determined by the state of the POUT bit. When a POUT bit is set, the PWM pin will be driven to its active state. When the POUT bit is cleared, the PWM pin will be driven to its inactive state. #### 18.10.1 COMPLEMENTARY OUTPUT MODE The even numbered PWM I/O pins have override restrictions when a pair of PWM I/O pins are operating in the Complementary mode (PMODx = 0). In Complementary mode, if the even numbered pin is driven active by clearing the corresponding POVD bit and by setting POUT bits in the OVDCOND and OVDCONS registers, the output signal is forced to be the complement of the odd numbered I/O pin in the pair (see Figure 18-2 for details). #### 18.10.2 OVERRIDE SYNCHRONIZATION If the OSYNC bit in the PWMCON1 register is set, all output overrides performed via the OVDCOND and OVDCONS registers will be synchronized to the PWM time base. Synchronous output overrides will occur on the following conditions: - When the PWM is in Edge-Aligned mode, synchronization occurs when PTMR is zero. - When the PWM is in Center-Aligned mode, synchronization occurs when PTMR is zero and when the value of PTMR matches PTPER. - Note 1: In the Complementary mode, the even channel cannot be forced active by a Fault or override event when the odd channel is active. The even channel is always the complement of the odd channel with dead time inserted, before the odd channel can be driven to its active state, as shown in Figure 18-20. - 2: Dead time is inserted in the PWM channels even when they are in Override mode. ### FIGURE 18-20: PWM OVERRIDE BITS IN COMPLEMENTARY MODE - 1. Even override bits have no effect in Complementary mode. - 2. Odd override bit is activated, which causes the even PWM to deactivate. - 3. Dead-time insertion. - 4. Odd PWM activated after the dead time. - 5. Odd override bit is deactivated, which causes the odd PWM to deactivate. - 6. Dead-time insertion. - 7. Even PWM is activated after the dead time. #### 18.10.3 OUTPUT OVERRIDE EXAMPLES Figure 18-21 shows an example of a waveform that might be generated using the PWM output override feature. The figure shows a six-step commutation sequence for a BLDC motor. The motor is driven through a 3-phase inverter as shown in Figure 18-16. When the appropriate rotor position is detected, the PWM outputs are switched to the next commutation state in the sequence. In this example, the PWM outputs are driven to specific logic states. The OVDCOND and OVDCONS register values used to generate the signals in Figure 18-21 are given in Table 18-4. The PWM Duty Cycle registers may be used in conjunction with the OVDCOND and OVDCONS registers. The Duty Cycle registers control the average voltage across the load and the OVDCOND and OVDCONS registers control the commutation sequence. Figure 18-22 shows the waveforms, while Table 18-4 and Table 18-5 show the OVDCOND and OVDCONS register values used to generate the signals. #### REGISTER 18-6: OVDCOND: OUTPUT OVERRIDE CONTROL REGISTER | R/W-1 |----------------------|----------------------|-------|-------|-------|-------|-------|-------| | POVD7 <sup>(1)</sup> | POVD6 <sup>(1)</sup> | POVD5 | POVD4 | POVD3 | POVD2 | POVD1 | POVD0 | | bit 7 | | | | | | | bit 0 | ### bit 7-0 **POVD<7:0>:** PWM Output Override bits - 1 = Output on PWM I/O pin is controlled by the value in the Duty Cycle register and the PWM time base - 0 = Output on PWM I/O pin is controlled by the value in the corresponding POUT bit Note 1: Unimplemented in PIC18F2331/2431 devices; maintain these bits clear. ### REGISTER 18-7: OVDCONS: OUTPUT STATE REGISTER<sup>(1,2)</sup> | R/W-0 |----------------------|----------------------|-------|-------|-------|-------|-------|-------| | POUT7 <sup>(1)</sup> | POUT6 <sup>(1)</sup> | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 7-0 **POUT<7:0>:** PWM Manual Output bits - 1 = Output on PWM I/O pin is active when the corresponding PWM output override bit is cleared - 0 = Output on PWM I/O pin is inactive when the corresponding PWM output override bit is cleared ### Note 1: Unimplemented in PIC18F2331/2431 devices; maintain these bits clear. 2: With PWMs configured in Complementary mode, the output of even numbered PWM (PM0,2,4) will be complementary of the output of odd PWM (PWM1,3,5), irrespective of the POUT bit setting. FIGURE 18-21: PWM OUTPUT OVERRIDE EXAMPLE #1 TABLE 18-4: PWM OUTPUT OVERRIDE EXAMPLE #1 | State | OVDCOND (POVD) | OVDCONS (POUT) | |-------|----------------|----------------| | 1 | 0000000b | 00100100b | | 2 | 00000000b | 00100001b | | 3 | 00000000b | 00001001b | | 4 | 00000000b | 00011000b | | 5 | 00000000b | 00010010b | | 6 | 0000000b | 00000110b | TABLE 18-5: PWM OUTPUT OVERRIDE EXAMPLE #2 | State | OVDCOND (POVD) | OVDCONS (POUT) | | | |-------|----------------|----------------|--|--| | 1 | 11000011b | 0000000b | | | | 2 | 11110000b | 00000000b | | | | 3 | 00111100b | 00000000b | | | | 4 | 00001111b | 0000000b | | | FIGURE 18-22: PWM OUTPUT OVERRIDE EXAMPLE #2 ### 18.11 PWM Output and Polarity Control There are three device Configuration bits associated with the PWM module that provide PWM output pin control defined in the CONFIG3L Configuration register. They are: - HPOL - LPOL - PWMPIN These three Configuration bits work in conjunction with the three PWM Enable bits (PWMEN<2:0>) in the PWMCON0 register. The Configuration bits and PWM enable bits ensure that the PWM pins are in the correct states after a device Reset occurs. #### 18.11.1 OUTPUT PIN CONTROL The PWMEN<2:0> control bits enable each PWM output pin as required in the application. All PWM I/O pins are general purpose I/O. When a pair of pins are enabled for PWM output, the PORT and TRIS registers controlling the pins are disabled. Refer to Figure 18-23 for details. #### 18.11.2 OUTPUT POLARITY CONTROL The polarity of the PWM I/O pins is set during device programming via the HPOL and LPOL Configuration bits in the CONFIG3L Configuration register. The HPOL Configuration bit sets the output polarity for the high side PWM outputs: PWM1, PWM3, PWM5 and PWM7. The polarity is active-low when HPOL is cleared (= 0), and active-high when it is set (= 1). The LPOL Configuration bit sets the output polarity for the low side PWM outputs: PWM0, PWM2, PWM4 and PWM6. As with HPOL, they are active-low when LPOL is cleared and active-high when it is set. All output signals generated by the PWM module are referenced to the polarity control bits, including those generated by Fault inputs or manual override (see Section 18.10 "PWM Output Override"). The default polarity Configuration bits have the PWM I/O pins in active-high output polarity. #### FIGURE 18-23: PWM I/O PIN BLOCK DIAGRAM #### 18.11.3 PWM OUTPUT PIN RESET STATES The PWMPIN Configuration bit determines the PWM output pins to be PWM output pins or digital I/O pins, after the device comes out of Reset. If the PWMPIN Configuration bit is unprogrammed (default), the PWMEN<2:0> control bits will be cleared on a device Reset. Consequently, all PWM outputs will be tri-stated and controlled by the corresponding PORT and TRIS registers. If the PWMPIN Configuration bit is programmed low, the PWMEN<2:0> control bits will be set, as follows, on a device Reset: - PWMEN<2:0> = 101 if device has 8 PWM pins (PIC18F4331/4431 devices) - PWMEN<2:0> = 100 if device has 6 PWM pins (PIC18F2331/2431 devices) All PWM pins will be enabled for PWM output and will have the output polarity defined by the HPOL and LPOL Configuration bits. ### 18.12 PWM Fault Inputs There are two Fault inputs associated with the PWM module. The main purpose of the input Fault pins is to disable the PWM output signals and drive them into an inactive state. The action of the Fault inputs is performed directly in hardware so that when a Fault occurs, it can be managed quickly and the PWM outputs are put into an inactive state to save the power devices connected to the PWMs. The PWM Fault inputs are FLTA and FLTB, which can come from I/O pins, the CPU or another module. The FLTA and FLTB pins are active-low inputs so it is easy to "OR" many sources to the same input. FLTB and its associated logic are not implemented on PIC18F2331/2431 devices. The FLTCONFIG register (Register 18-8) defines the settings of FLTA and FLTB inputs. Note: The inactive state of the PWM pins are dependent on the HPOL and LPOL Configuration bit settings, which define the active and inactive state for PWM outputs. #### 18.12.1 FAULT PIN ENABLE BITS By setting the bits, FLTAEN and FLTBEN in the FLTCONFIG register, the corresponding Fault inputs are enabled. If both bits are cleared, then the Fault inputs have no effect on the PWM module. ### 18.12.2 MFAULT INPUT MODES The FLTAMOD and FLTBMOD bits in the FLTCONFIG register determine the modes of PWM I/O pins that are deactivated when they are overridden by Fault input. The FLTAS and FLTBS bits in the FLTCONFIG register give the status of Fault A and Fault B inputs. Each of the Fault inputs have two modes of operation: #### • Inactive Mode (FLTxMOD = 0) This is a Catastrophic Fault Management mode. When the Fault occurs in this mode, the PWM outputs are deactivated. The PWM pins will remain in Inactivate mode until the Fault is cleared (Fault input is driven high) and the corresponding Fault Status bit has been cleared in software. The PWM outputs are enabled immediately at the beginning of the following PWM period, after the Fault Status bit (FLTxS) is cleared. #### • Cycle-by-Cycle Mode (FLTxMOD = 1) When the Fault occurs in this mode, the PWM outputs are deactivated. The PWM outputs will remain in the defined Fault states (all PWM outputs inactive) for as long as the Fault pin is held low. After the Fault pin is driven high, the PWM outputs will return to normal operation at the beginning of the following PWM period and the FLTxS bit is automatically cleared. # 18.12.3 PWM OUTPUTS WHILE IN FAULT CONDITION While in the Fault state (i.e., one or both FLTA and FLTB inputs are active), the PWM output signals are driven into their inactive states. The selection of which PWM outputs are deactivated (while in the Fault state) is determined by the FLTCON bit in the FLTCONFIG register as follows: - FLTCON = 1: When FLTA or FLTB is asserted, the PWM outputs (i.e., PWM<7:0>) are driven into their inactive state. - FLTCON = 0: When FLTA or FLTB is asserted, only PWM<5:0> outputs are driven inactive, leaving PWM<7:6> activated. Note: Disabling only three PWM channels and leaving one PWM channel enabled when in the Fault state, allows the flexibility to have at least one PWM channel enabled. None of the PWM outputs can be enabled (driven with the PWM Duty Cycle registers) while FLTCON = 1 and the Fault condition is present. #### 18.12.4 PWM OUTPUTS IN DEBUG MODE The BRFEN bit in the FLTCONFIG register controls the simulation of a Fault condition, when a breakpoint is hit, while debugging the application using an In-Circuit Emulator (ICE) or an In-Circuit Debugger (ICD). Setting the BRFEN to high, enables the Fault condition on breakpoint, thus driving the PWM outputs to the inactive state. This is done to avoid any continuous keeping of status on the PWM pin, which may result in damage of the power devices connected to the PWM outputs. If BRFEN = 0, the Fault condition on breakpoint is disabled. Note: It is highly recommended to enable the Fault condition on breakpoint if a debugging tool is used while developing the firmware and high-power circuitry. When the device is ready to program after debugging the firmware, the BRFEN bit can be disabled. #### REGISTER 18-8: FLTCONFIG: FAULT CONFIGURATION REGISTER | R/W-0 |-------|----------------------|------------------------|-----------------------|-----------------------|-------|---------|--------| | BRFEN | FLTBS <sup>(1)</sup> | FLTBMOD <sup>(1)</sup> | FLTBEN <sup>(1)</sup> | FLTCON <sup>(2)</sup> | FLTAS | FLTAMOD | FLTAEN | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 BRFEN: Breakpoint Fault Enable bit 1 = Enable Fault condition on a breakpoint (i.e., only when PWMPIN = 1) 0 = Disable Fault condition bit 6 **FLTBS:** Fault B Status bit<sup>(1)</sup> $1 = \overline{\mathsf{FLTB}}$ is asserted: if FLTBMOD = 0, cleared by the user; if FLTBMOD = 1, cleared automatically at beginning of the new period when FLTB is deasserted 0 = No Fault bit 5 **FLTBMOD**: Fault B Mode bit<sup>(1)</sup> 1 = Cycle-by-Cycle mode: Pins are inactive for the remainder of the current PWM period or until FLTB is deasserted; FLTBS is cleared automatically when FLTB is inactive (no Fault present) 0 = Inactive mode: Pins are deactivated (catastrophic failure) until FLTB is deasserted and FLTBS is cleared by the user only bit 4 FLTBEN: Fault B Enable bit<sup>(1)</sup> 1 = Enable Fault B 0 = Disable Fault B bit 3 **FLTCON:** Fault Configuration bit<sup>(2)</sup> 1 = FLTA, FLTB or both deactivates all PWM outputs 0 = FLTA or FLTB deactivates PWM<5:0> bit 2 FLTAS: Fault A Status bit $1 = \overline{\mathsf{FLTA}}$ is asserted: if FLTAMOD = 0, cleared by the user; if FLTAMOD = 1, cleared automatically at beginning of the new period when FLTA is deasserted 0 = No Fault bit 1 FLTAMOD: Fault A Mode bit 1 = Cycle-by-Cycle mode: Pins are inactive for the remainder of the current PWM period or until FLTA is deasserted; FLTAS is cleared automatically 0 = Inactive mode: Pins are deactivated (catastrophic failure) until FLTA is deasserted and FLTAS is cleared by the user only bit 0 FLTAEN: Fault A Enable bit 1 = Enable Fault A 0 = Disable Fault A Note 1: Unimplemented in PIC18F2331/2431 devices; maintain these bits clear. 2: PWM<7:6> are implemented only on PIC18F4331/4431 devices. On PIC18F2331/2431 devices, setting or clearing FLTCON has no effect. ### 18.13 PWM Update Lockout For a complex PWM application, the user may need to write up to four Duty Cycle registers and the PWM Time Base Period register, PTPER, at a given time. In some applications, it is important that all buffer registers be written before the new duty cycle and period values are loaded for use by the module. A PWM update lockout feature may optionally be enabled so the user may specify when new duty cycle buffer values are valid. The PWM update lockout feature is enabled by setting the control bit, UDIS, in the PWMCON1 register. This bit affects all Duty Cycle Buffer registers and the PWM Time Base Period register, PTPER. To perform a PWM update lockout: - 1. Set the UDIS bit. - 2. Write all Duty Cycle registers and PTPER, if applicable. - 3. Clear the UDIS bit to re-enable updates. - With this, when UDIS bit is cleared, the buffer values will be loaded to the actual registers. This makes a synchronous loading of the registers. ### 18.14 PWM Special Event Trigger The PWM module has a Special Event Trigger capability that allows A/D conversions to be synchronized to the PWM time base. The A/D sampling and conversion time may be programmed to occur at any point within the PWM period. The Special Event Trigger allows the user to minimize the delay between the time when A/D conversion results are acquired and the time when the duty cycle value is updated. The PWM 16-bit Special Event Trigger register, SEVTCMP (high and low), and five control bits in the PWMCON1 register are used to control its operation. The PTMR value for which a Special Event Trigger should occur is loaded into the SEVTCMP register pair. The SEVTDIR bit in the PWMCON1 register specifies the counting phase when the PWM time base is in a Continuous Up/Down Count mode. If the SEVTDIR bit is cleared, the Special Event Trigger will occur on the upward counting cycle of the PWM time base. If SEVTDIR is set, the Special Event Trigger will occur on the downward count cycle of the PWM time base. The SEVTDIR bit has effect only when the PWM timer is in the Continuous Up/Down Count mode. #### 18.14.1 SPECIAL EVENT TRIGGER ENABLE The PWM module will always produce Special Event Trigger pulses. This signal may optionally be used by the A/D module. Refer to Section 21.0 "10-Bit High-Speed Analog-to-Digital Converter (A/D) Module" for details. # 18.14.2 SPECIAL EVENT TRIGGER POSTSCALER The PWM Special Event Trigger has a postscaler that allows a 1:1 to 1:16 postscale ratio. The postscaler is configured by writing the SEVOPS<3:0> control bits in the PWMCON1 register. The Special Event Trigger output postscaler is cleared on any write to the SEVTCMP register pair, or on any device Reset. TABLE 18-6: REGISTERS ASSOCIATED WITH THE POWER CONTROL PWM MODULE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on Page: | |-------------------------|---------------------------------------------------|----------------------|------------------------|-----------------------|---------------------------------------------------|--------------|---------------|-------------|-----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | IPR3 | _ | _ | _ | PTIP | IC3DRIP | IC2QEIP | IC1IP | TMR5IP | 56 | | PIE3 | _ | _ | - | PTIE | IC3DRIE | IC2QEIE | IC1IE | TMR5IE | 56 | | PIR3 | _ | _ | _ | PTIF | IC3DRIF | IC2QEIF | IC1IF | TMR5IF | 56 | | PTCON0 | PTOPS3 | PTOPS2 | PTOPS1 | PTOPS0 | PTCKPS1 | PTCKPS0 | PTMOD1 | PTMOD0 | 58 | | PTCON1 | PTEN | PTDIR | _ | _ | _ | _ | _ | _ | 58 | | PTMRL <sup>(1)</sup> | PWM Time | Base Registe | er (lower 8 bits) | | | | | | 58 | | PTMRH <sup>(1)</sup> | | UN | USED | | PWM Time I | Base Registe | er (upper 4 b | oits) | 58 | | PTPERL <sup>(1)</sup> | PWM Time | Base Period | Register (lowe | r 8 bits) | | | | | 58 | | PTPERH <sup>(1)</sup> | | UN | USED | | PWM Time I | Base Period | Register (up | per 4 bits) | 58 | | SEVTCMPL <sup>(1)</sup> | PWM Speci | al Event Con | npare Register | (lower 8 bits) | | | | | 58 | | SEVTCMPH <sup>(1)</sup> | | UN | USED | | PWM Special Event Compare Register (upper 4 bits) | | | | 58 | | PWMCON0 | _ | PWMEN2 | PWMEN1 | PWMEN0 | PMOD3 <sup>(2)</sup> | PMOD2 | PMOD1 | PMOD0 | 58 | | PWMCON1 | SEVOPS3 | SEVOPS2 | SEVOPS1 | SEVOPS0 | SEVTDIR | _ | UDIS | OSYNC | 58 | | DTCON | DTPS1 | DTPS0 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | 58 | | FLTCONFIG | BRFEN | FLTBS <sup>(2)</sup> | FLTBMOD <sup>(2)</sup> | FLTBEN <sup>(2)</sup> | FLTCON | FLTAS | FLTAMOD | FLTAEN | 58 | | OVDCOND | POVD7 <sup>(2)</sup> | POVD6 <sup>(2)</sup> | POVD5 | POVD4 | POVD3 | POVD2 | POVD1 | POVD0 | 58 | | OVDCONS | POUT7 <sup>(2)</sup> | POUT6 <sup>(2)</sup> | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | 58 | | PDC0L <sup>(1)</sup> | PWM Duty | Cycle #0L Re | gister (lower 8 | bits) | | | | | 58 | | PDC0H <sup>(1)</sup> | UNU | ISED | PWM Duty Cy | cle #0H Regi | ster (upper 6 | bits) | | | 58 | | PDC1L <sup>(1)</sup> | PWM Duty | Cycle #1L reo | gister (lower 8 l | oits) | | | | | 58 | | PDC1H <sup>(1)</sup> | UNUSED PWM Duty Cycle #1H Register (upper 6 bits) | | | | | | | 58 | | | PDC2L <sup>(1)</sup> | PWM Duty | Cycle #2L Re | gister (lower 8 | bits) | | | | | 58 | | PDC2H <sup>(1)</sup> | UNU | ISED | PWM Duty Cy | cle #2H Regi | ster (upper 6 | bits) | | | 58 | | PDC3L <sup>(1,2)</sup> | PWM Duty | Cycle #3L Re | gister (lower 8 | bits) | | | | | 58 | | PDC3H <sup>(1,2)</sup> | UNU | ISED | PWM Duty Cy | cle #3H Regi | ster (upper 6 | bits) | | | 58 | **Legend:** — = Unimplemented, read as '0'. Shaded cells are not used with the power control PWM. **Note 1:** Double-buffered register pairs. Refer to text for explanation of how these registers are read and written to. 2: Unimplemented in PIC18F2331/2431 devices; maintain these bits clear. Reset values shown are for PIC18F4331/4431 devices. **NOTES:** # 19.0 SYNCHRONOUS SERIAL PORT (SSP) MODULE ### 19.1 SSP Module Overview The Synchronous Serial Port (SSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D Converters, etc. The SSP module can operate in one of two modes: - · Serial Peripheral Interface (SPI) - Inter-Integrated Circuit (I<sup>2</sup>C<sup>™</sup>) An overview of I<sup>2</sup>C operations and additional information on the SSP module can be found in the "PIC® Mid-Range MCU Family Reference Manual" (DS33023). Refer to application note AN578, "Use of the SSP Module in the $I^2C^{TM}$ Multi-Master Environment" (DS00578). #### 19.2 SPI Mode This section contains register definitions and operational characteristics of the SPI module. Additional information on the SPI module can be found in the "PIC® Mid-Range MCU Family Reference Manual" (DS33023). SPI mode allows 8 bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, typically three pins are used: - Serial Data Out (SDO) - · Serial Data In (SDI) - Serial Clock (SCK) Additionally, a fourth pin may be used when in a Slave mode of operation: · Slave Select (SS) When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON (SSPCON<5:0>) and SSPSTAT<7:6> registers. These control bits allow the following to be specified: - · Master mode (SCK is the clock output) - Slave mode (SCK is the clock input) - · Clock polarity (Idle state of SCK) - Clock edge (output data on rising/falling edge of SCK) - · Clock rate (Master mode only) - Slave Select mode (Slave mode only) #### REGISTER 19-1: SSPSTAT: SYNCHRONOUS SERIAL PORT STATUS REGISTER | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | |-------|-------|-----|-----|-----|-----|-----|-------| | SMP | CKE | D/Ā | Р | S | R/W | UA | BF | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 **SMP:** Sample bit SPI Master mode: 1 = Input data sampled at end of data output time 0 = Input data sampled at middle of data output time SPI Slave mode: SMP must be cleared when SPI is used in Slave mode. bit 6 **CKE**: SPI Clock Edge Select bit (Figure 19-2, Figure 19-3 and Figure 19-4) SPI mode, CKP = 0: 1 = Data transmitted on rising edge of SCK 0 = Data transmitted on falling edge of SCK SPI mode, CKP = 1: 1 = Data transmitted on falling edge of SCK 0 = Data transmitted on rising edge of SCK I<sup>2</sup>C™ mode: This bit must be maintained clear. bit 5 **D/A**: Data/Address bit (I<sup>2</sup>C mode only) 1 = Indicates that the last byte received or transmitted was data 0 = Indicates that the last byte received or transmitted was address bit 4 **P**: Stop bit (I<sup>2</sup>C mode only) This bit is cleared when the SSP module is disabled or when the Start bit is detected last; SSPEN is 1 = Indicates that a Stop bit has been detected last (this bit is '0' on Reset) 0 = Stop bit was not detected last bit 3 **S**: Start bit (I<sup>2</sup>C mode only) This bit is cleared when the SSP module is disabled or when the Stop bit is detected last; SSPEN is cleared. 1 = Indicates that a Start bit has been detected last (this bit is '0' on Reset) 0 = Start bit was not detected last bit 2 **R/W**: Read/Write Information bit (I<sup>2</sup>C mode only) This bit holds the $R/\overline{W}$ bit information following the last address match. This bit is only valid from the address match to the next Start bit, Stop bit or $\overline{ACK}$ bit. 1 = Read 0 = Write bit 1 **UA**: Update Address bit (10-Bit I<sup>2</sup>C mode only) 1 = Indicates that the user needs to update the address in the SSPADD register 0 = Address does not need to be updated bit 0 **BF**: Buffer Full Status bit Receive (SPI and I<sup>2</sup>C modes): 1 = Receive complete, SSPBUF is full 0 = Receive not complete, SSPBUF is empty Transmit (I<sup>2</sup>C mode only): 1 = Transmit in progress, SSPBUF is full 0 = Transmit complete, SSPBUF is empty #### REGISTER 19-2: SSPCON: SYNCHRONOUS SERIAL PORT CONTROL REGISTER | R/W-0 |-------|----------------------|----------------------|-------|----------------------|----------------------|----------------------|----------------------| | WCOL | SSPOV <sup>(1)</sup> | SSPEN <sup>(2)</sup> | CKP | SSPM3 <sup>(3)</sup> | SSPM2 <sup>(3)</sup> | SSPM1 <sup>(3)</sup> | SSPM0 <sup>(3)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 WCOL: Write Collision Detect bit - 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software) - 0 = No collision - bit 6 SSPOV: Receive Overflow Indicator bit<sup>(1)</sup> #### In SPI mode: - 1 = A new byte is received while the SSPBUF register is still holding the previous data. In case of overflow, the data in SSPSR is lost. Overflow can only occur in Slave mode. The user must read the SSPBUF, even if only transmitting data, to avoid setting overflow. In Master mode, the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register. - 0 = No overflow ## In I<sup>2</sup>C™ mode: - 1 = A byte is received while the SSPBUF register is still holding the previous byte. SSPOV is a "don't care" in Transmit mode. SSPOV must be cleared in software in either mode. - 0 = No overflow - bit 5 SSPEN: Synchronous Serial Port Enable bit (2) #### In SPI mode: - 1 = Enables serial port and configures SCK, SDO and SDI as serial port pins - 0 = Disables serial port and configures these pins as I/O port pins ### In I<sup>2</sup>C mode: - 1 = Enables the serial port and configures the SDA and SCL pins as serial port pins - 0 = Disables serial port and configures these pins as I/O port pins In both modes, when enabled, these pins must be properly configured as input or output. bit 4 **CKP**: Clock Polarity Select bit #### In SPI mode: - 1 = Idle state for clock is a high level - 0 = Idle state for clock is a low level #### In I<sup>2</sup>C mode: SCK release control. - 1 = Enables clock - 0 = Holds clock low (clock stretch). (Used to ensure data setup time.) - **Note 1:** In Master mode, the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register. - 2: When enabled, these pins must be properly configured as inputs or outputs. - 3: Bit combinations not specifically listed here are either reserved or implemented in I<sup>2</sup>C™ mode only. ### REGISTER 19-2: SSPCON: SYNCHRONOUS SERIAL PORT CONTROL REGISTER (CONTINUED) bit 3-0 SSPM<3:0>: Synchronous Serial Port Mode Select bits<sup>(3)</sup> 0000 = SPI Master mode, Clock = Fosc/4 0001 = SPI Master mode, Clock = Fosc/16 0010 = SPI Master mode, Clock = Fosc/64 0011 = SPI Master mode, Clock = TMR2 output/2 0100 = SPI Slave mode, Clock = SCK pin, SS pin control enabled 0101 = SPI Slave mode, Clock = SCK pin, SS pin control disabled, SS can be used as I/O pin 0110 = I<sup>2</sup>C Slave mode, 7-bit address 0111 = I<sup>2</sup>C Slave mode, 10-bit address 1011 = I<sup>2</sup>C Slave mode, 7-bit address with Start and Stop bit interrupts enabled 1111 = I<sup>2</sup>C Slave mode, 10-bit address with Start and Stop bit interrupts enabled - **Note 1:** In Master mode, the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register. - **2:** When enabled, these pins must be properly configured as inputs or outputs. - 3: Bit combinations not specifically listed here are either reserved or implemented in I<sup>2</sup>C™ mode only. FIGURE 19-1: SSP BLOCK DIAGRAM (SPI MODE) To enable the serial port, SSP Enable bit, SSPEN (SSPCON<5>), must be set. To reset or reconfigure SPI mode, clear bit SSPEN, reinitialize the SSPCON register and then set bit SSPEN. This configures the SDI, SDO, SCK and SS pins as serial port pins. For the pins to behave as the serial port function, they must have their data direction bits (in the TRISC register) appropriately programmed. That is: - Serial Data Out (SDO) RC7/RX/DT/SDO or RD1/SDO - SDI must have TRISC<4> or TRISD<2> set - SDO must have TRISC<7> or TRISD<1> cleared - SCK (Master mode) must have TRISC<5> or TRISD<3> cleared - SCK (Slave mode) must have TRISC<5> or TRISD<3> set - SS must have TRISA<6> set - Note 1: When the SPI is in Slave mode, with the SS pin control enabled, (SSPCON<3:0> = 0100), the SPI module will reset if the SS pin is set to - 2: If the SPI is used in Slave mode with CKE = 1, then the SS pin control must be enabled. - 3: When the SPI is in Slave mode with \$\overline{SS}\$ pin control enabled (SSPCON<3:0> = 0100), the state of the \$\overline{SS}\$ pin can affect the state read back from the TRISC<6> bit. The peripheral OE signal from the SSP module into PORTC controls the state that is read back from the TRISC<6> bit (see Section 11.3 "PORTC, TRISC and LATC Registers" for information on PORTC). If Read-Modify-Write instructions, such as BSF, are performed on the TRISC register while the \$\overline{SS}\$ pin is high, this will cause the TRISC<6> bit to be set, thus disabling the SDO output. FIGURE 19-2: SPI MODE TIMING, MASTER MODE ## FIGURE 19-3: SPI MODE TIMING (SLAVE MODE WITH CKE = 0) TABLE 19-1: REGISTERS ASSOCIATED WITH SPI OPERATION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |---------|---------------------------------------------------------------------------|-----------|--------|--------|-------|--------|--------|--------|-----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | TRISC | PORTC Data Direction Register | | | | | | | | 57 | | SSPBUF | SSP Receive Buffer/Transmit Register | | | | | | | 55 | | | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 55 | | TRISA | TRISA7 <sup>(1)</sup> TRISA6 <sup>(2)</sup> PORTA Data Direction Register | | | | | | | 57 | | | SSPSTAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 55 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the SSP in SPI mode. **Note 1:** RA7 and associated bits are configured as port pins in INTIO2 Oscillator mode only and read '0' in all other oscillator modes. **2:** RA6 and associated bits are configured as port pins in RCIO, ECIO and INTIO2 (with port function on RA6) Oscillator modes only and read '0' in all other oscillator modes. ## 19.3 SSP I<sup>2</sup>C Operation The SSP module, in I<sup>2</sup>C mode, fully implements all slave functions except general call support and provides interrupts on Start and Stop bits in hardware to facilitate firmware implementations of the master functions. The SSP module implements the standard mode specifications, as well as 7-bit and 10-bit addressing. Two pins are used for data transfer. These are the SCK/SCL pin, which is the clock (SCL), and the SDI/SDA pin, which is the data (SDA). The user must configure these pins as inputs or outputs through the TRISC<5:4> or TRISD<3:2> bits. The SSP module functions are enabled by setting SSP Enable bit SSPEN (SSPCON<5>). # FIGURE 19-5: SSP BLOCK DIAGRAM (I<sup>2</sup>C™ MODE) The SSP module has five registers for $I^2C$ operation. These are the: SCK/SCL is multiplexed to the RD3 pin, SDA/ SDI is multiplexed to the RD2 pin and SDO is - SSP Control Register (SSPCON) - SSP Status Register (SSPSTAT) - Serial Receive/Transmit Buffer (SSPBUF) multiplexed to pin, RD1. - SSP Shift Register (SSPSR) Not directly accessible - SSP Address Register (SSPADD) The SSPCON register allows control of the I<sup>2</sup>C operation. Four mode selection bits (SSPCON<3:0>) allow one of the following I<sup>2</sup>C modes to be selected: - I<sup>2</sup>C Slave mode (7-bit address) - I<sup>2</sup>C Slave mode (10-bit address) - I<sup>2</sup>C Slave mode (7-bit address), with Start and Stop bit interrupts enabled to support Firmware Controlled Master mode - I<sup>2</sup>C Slave mode (10-bit address), with Start and Stop bit interrupts enabled to support Firmware Controlled Master mode - I<sup>2</sup>C Start and Stop bit interrupts enabled to support Firmware Controlled Master mode; Slave is Idle Selection of any I<sup>2</sup>C mode, with the SSPEN bit set, forces the SCL and SDA pins to be open-drain, provided these pins are programmed as inputs by setting the appropriate TRISC or TRISD bits. Pull-up resistors must be provided externally to the SCL and SDA pins for proper operation of the I<sup>2</sup>C module. Additional information on SSP I<sup>2</sup>C operation can be found in the "PIC® Mid-Range MCU Family Reference Manual" (DS33023). #### 19.3.1 SLAVE MODE In Slave mode, the SCL and SDA pins must be configured as inputs (TRISC<5:4> or TRISD<3:2> set). The SSP module will override the input state with the output data when required (slave-transmitter). When an address is matched, or the data transfer after an address match is received, the hardware automatically will generate the Acknowledge (ACK) pulse and then load the SSPBUF register with the received value currently in the SSPSR register. There are certain conditions that will cause the SSP module not to give this $\overline{ACK}$ pulse. They include (either or both): - The Buffer Full bit, BF (SSPSTAT<0>), was set before the transfer was received. - The SSP Overflow bit, SSPOV (SSPCON<6>), was set before the transfer was received. In this case, the SSPSR register value is not loaded into the SSPBUF, but bit, SSPIF (PIR1<3>), is set. Table 19-2 shows what happens when a data transfer byte is received, given the status of bits BF and SSPOV. The shaded cells show the condition where user software did not properly clear the overflow condition. Flag bit, BF, is cleared by reading the SSPBUF register, while bit, SSPOV, is cleared through software. The SCL clock input must have a minimum high and low for proper operation. The high and low times of the I<sup>2</sup>C specification, as well as the requirements of the SSP module, are shown in timing Parameter 100 and Parameter 101. #### 19.3.1.1 Addressing Once the SSP module has been enabled, it waits for a Start condition to occur. Following the Start condition, the 8 bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPSR<7:1> is compared to the value of the SSPADD register. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match, and the BF and SSPOV bits are clear, the following events occur: - The SSPSR register value is loaded into the SSPBUF register. - b) The Buffer Full bit, BF, is set. - c) An ACK pulse is generated. - d) SSP Interrupt Flag bit, SSPIF (PIR1<3>), is set (interrupt is generated if enabled) on the falling edge of the ninth SCL pulse. In 10-Bit Addressing mode, two address bytes need to be received by the slave (Figure 19-7). The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit $R/\overline{W}$ (SSPSTAT<2>) must specify a write so the slave device will receive the second address byte. For a 10-bit address, the first byte would equal '1111 0 A9 A8 0', where A9 and A8 are the two MSbs of the address. The sequence of events for 10-Bit Addressing mode is as follows, with Steps 7-9 for slave-transmitter: - Receive first (high) byte of address (SSPIF, BF and UA bits are set). - Update the SSPADD register with second (low) byte of address (clears bit, UA, and releases the SCL line). - Read the SSPBUF register (clears bit, BF) and clear flag bit, SSPIF. - Receive second (low) byte of address (SSPIF, BF and UA bits are set). - Update the SSPADD register with the first (high) byte of address. If match releases SCL line, this will clear bit, UA. - 6. Read the SSPBUF register (clears bit, BF) and clear flag bit, SSPIF. - 7. Receive Repeated Start condition. - 8. Receive first (high) byte of address (SSPIF and BF bits are set). - Read the SSPBUF register (clears bit, BF) and clear flag bit, SSPIF. TABLE 19-2: DATA TRANSFER RECEIVED BYTE ACTIONS | | its as Data<br>s Received | SSPSR → SSPBUF | Generate ACK Pulse | Set SSPIF Bit<br>(SSP interrupt occurs<br>if enabled) | | | |----|---------------------------|----------------|--------------------|-------------------------------------------------------|--|--| | BF | SSPOV | | Puise | | | | | 0 | 0 | Yes | Yes | Yes | | | | 1 | 0 | No | No | Yes | | | | 1 | 1 | No | No | Yes | | | | 0 | 1 | No | No | Yes | | | **Note:** Shaded cells show the conditions where the user software did not properly clear the overflow condition. ### 19.3.1.2 Reception When the $R/\overline{W}$ bit of the address byte is clear and an address match occurs, the $R/\overline{W}$ bit of the SSPSTAT register is cleared. The received address is loaded into the SSPBUF register. When the address byte overflow condition exists, then the no Acknowledge (ACK) pulse is given. An overflow condition is defined as either bit BF (SSPSTAT<0>) is set, or bit SSPOV (SSPCON<6>) is set. This is an error condition due to the user's firmware. An SSP interrupt is generated for each data transfer byte. Flag bit, SSPIF (PIR1<3>), must be cleared in software. The SSPSTAT register is used to determine the status of the byte. ## FIGURE 19-6: I<sup>2</sup>C™ WAVEFORMS FOR RECEPTION (7-BIT ADDRESS) ### 19.3.1.3 Transmission When the $R/\overline{W}$ bit of the incoming address byte is set and an address match occurs, the $R/\overline{W}$ bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The $\overline{ACK}$ pulse will be sent on the ninth bit and pin, SCK/SCL, is held low. The transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then, pin, SCK/SCL, should be enabled by setting bit, CKP (SSPCON<4>). The master must monitor the SCL pin prior to asserting another clock pulse. The slave devices may be holding off the master by stretching the clock. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 19-7). An SSP interrupt is generated for each data transfer byte. Flag bit, SSPIF, must be cleared in software and the SSPSTAT register is used to determine the status of the byte. Flag bit, SSPIF, is set on the falling edge of the ninth clock pulse. As a slave-transmitter, the $\overline{ACK}$ pulse from the master-receiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line was high (not $\overline{ACK}$ ), then the data transfer is complete. When the $\overline{ACK}$ is latched by the slave, the slave logic is reset and the slave then monitors for another occurrence of the Start bit. If the SDA line was low ( $\overline{ACK}$ ), the transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then pin, SCK/SCL, should be enabled by setting bit CKP. ## FIGURE 19-7: I<sup>2</sup>C™ WAVEFORMS FOR TRANSMISSION (7-BIT ADDRESS) #### 19.3.2 MASTER MODE Master mode of operation is supported in firmware using interrupt generation on the detection of the Start and Stop conditions. The Stop (P) and Start (S) bits are cleared from a Reset or when the SSP module is disabled. The Stop (P) and Start (S) bits will toggle based on the Start and Stop conditions. Control of the $I^2C$ bus may be taken when the P bit is set, or the bus is Idle and both the S and P bits are clear. In Master mode, the SCL and SDA lines are manipulated by clearing the corresponding TRISC<5:4> or TRISD<3:2> bits. The output level is always low, regardless of the value(s) in PORTC<5:4> or PORTD<3:2>. So when transmitting data, a '1' data bit must have the TRISC<4> bit set (input) and a '0' data bit must have the TRISC<4> bit cleared (output). The same scenario is true for the SCL line with the TRISC<4> or TRISD<2> bit. Pull-up resistors must be provided externally to the SCL and SDA pins for proper operation of the I<sup>2</sup>C module. The following events will cause the SSP Interrupt Flag bit, SSPIF, to be set (SSP interrupt will occur if enabled): - · Start condition - · Stop condition - · Data transfer byte transmitted/received Master mode of operation can be done with either the Slave mode Idle (SSPM<3:0> = 1011) or with the Slave active. When both Master and Slave modes are enabled, the software needs to differentiate the source(s) of the interrupt. #### 19.3.3 MULTI-MASTER MODE In Multi-Master mode, the interrupt generation on the detection of the Start and Stop conditions allows the determination of when the bus is free. The Stop (P) and Start (S) bits are cleared from a Reset or when the SSP module is disabled. The Stop (P) and Start (S) bits will toggle based on the Start and Stop conditions. Control of the I<sup>2</sup>C bus may be taken when bit P (SSPSTAT<4>) is set, or the bus is Idle and both the S and P bits clear. When the bus is busy, enabling the SSP interrupt will generate the interrupt when the Stop condition occurs. In Multi-Master mode, the SDA line must be monitored to see if the signal level is the expected output level. This check only needs to be done when a high level is output. If a high level is expected and a low level is present, the device needs to release the SDA and SCL lines (set TRISC<5:4> or TRISD<3:2>). There are two stages where this arbitration can be lost, these are: - · Address Transfer - Data Transfer When the slave logic is enabled, the slave continues to receive. If arbitration was lost during the address transfer stage, communication to the device may be in progress. If addressed, an ACK pulse will be generated. If arbitration was lost during the data transfer stage, the device will need to retransfer the data at a later time. TABLE 19-3: REGISTERS ASSOCIATED WITH I<sup>2</sup>C™ OPERATION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |----------------------|----------------------------------------------|--------------------|--------|--------|-------|--------|--------|--------|-----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | SSPBUF | SSP Receive Buffer/Transmit Register | | | | | | | | 55 | | SSPADD | SSP Address Register (I <sup>2</sup> C mode) | | | | | | | 55 | | | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 55 | | SSPSTAT | SMP <sup>(1)</sup> | CKE <sup>(1)</sup> | D/Ā | Р | S | R/W | UA | BF | 55 | | TRISC <sup>(2)</sup> | PORTC Data Direction Register | | | | | | | 57 | | | TRISD <sup>(2)</sup> | PORTD Data Direction Register | | | | | | | 57 | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the SSP module in I<sup>2</sup>C mode. **Note 1:** Maintain these bits clear in I<sup>2</sup>C mode. 2: Depending upon the setting of SSPMX in CONFIG3H, these pins are multiplexed to PORTC or PORTD. # 20.0 ENHANCED UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (EUSART) The Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is one of the two serial I/O modules available in the PIC18F2331/2431/4331/4431 family of microcontrollers. EUSART is also known as a Serial Communications Interface or SCI. The EUSART can be configured as a full-duplex asynchronous system that can communicate with peripheral devices, such as CRT terminals and personal computers. It can also be configured as a half-duplex synchronous system that can communicate with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs, etc. The EUSART module implements additional features, including automatic baud rate detection and calibration, automatic wake-up on Sync Break reception and 12-bit Break character transmit. These features make it ideally suited for use in Local Interconnect Network (LIN/J2602) bus systems. The EUSART can be configured in the following modes: - · Asynchronous (full-duplex) with: - Auto-wake-up on character reception - Auto-baud calibration - 12-bit Break character transmission - Synchronous Master (half-duplex) with selectable clock polarity - Synchronous Slave (half-duplex) with selectable clock polarity In order to configure pins, TX and RX, as the Enhanced Universal Synchronous Asynchronous Receiver Transmitter: - SPEN (RCSTA<7>) bit must be set ( = 1), - TRISC<6> bit must be set ( = 1), and - TRISC<7> bit must be set ( = 1). **Note:** The EUSART control will automatically reconfigure the pin from input to output as needed. The operation of the Enhanced USART module is controlled through three registers: - Transmit Status and Control (TXSTA) - · Receive Status and Control (RCSTA) - Baud Rate Control (BAUDCON) These are detailed on the following pages in Register 20-1, Register 20-2 and Register 20-3, respectively. # 20.1 Asynchronous Operation in Power-Managed Modes The EUSART may operate in Asynchronous mode while the peripheral clocks are being provided by the internal oscillator block. This makes it possible to remove the crystal or resonator that is commonly connected as the primary clock on the OSC1 and OSC2 pins. The factory calibrates the internal oscillator block output (INTOSC) for 8 MHz (see Table 26-6). However, this frequency may drift as VDD or temperature changes, and this directly affects the asynchronous baud rate. Two methods may be used to adjust the baud rate clock, but both require a reference clock source of some kind. The first (preferred) method uses the OSCTUNE register to adjust the INTOSC output back to 8 MHz. Adjusting the value in the OSCTUNE register allows for fine resolution changes to the system clock source (see Section 3.6.4 "INTOSC Frequency Drift" for more information). The other method adjusts the value in the Baud Rate Generator (BRG). There may not be fine enough resolution when adjusting the Baud Rate Generator to compensate for a gradual change in the peripheral clock frequency. #### REGISTER 20-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-1 | R/W-0 | |-------|-------|---------------------|-------|-------|-------|------|-------| | CSRC | TX9 | TXEN <sup>(1)</sup> | SYNC | SENDB | BRGH | TRMT | TX9D | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 CSRC: Clock Source Select bit Asynchronous mode: Don't care. Synchronous mode: 1 = Master mode (clock generated internally from BRG) 0 = Slave mode (clock from external source) bit 6 TX9: 9-Bit Transmit Enable bit 1 = Selects 9-bit transmission 0 = Selects 8-bit transmission bit 5 **TXEN:** Transmit Enable bit<sup>(1)</sup> 1 = Transmit enabled 0 = Transmit disabled bit 4 SYNC: EUSART Mode Select bit 1 = Synchronous mode 0 = Asynchronous mode bit 3 SENDB: Send Break Character bit Asynchronous mode: 1 = Send Sync Break on next transmission (cleared by hardware upon completion) 0 = Sync Break transmission completed Synchronous mode: Don't care. bit 2 BRGH: High Baud Rate Select bit Asynchronous mode: 1 = High speed 0 = Low speed Synchronous mode: Unused in this mode. bit 1 TRMT: Transmit Shift Register Status bit 1 = TSR is empty 0 = TSR is full bit 0 **TX9D:** 9th Bit of Transmit Data Can be address/data bit or a parity bit. Note 1: SREN/CREN overrides TXEN in Sync mode. #### REGISTER 20-2: RCSTA: RECEIVE STATUS AND CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | R-x | |-------|-------|-------|-------|-------|------|------|-------| | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 SPEN: Serial Port Enable bit 1 = Serial port enabled0 = Serial port disabled bit 6 **RX9:** 9-Bit Receive Enable bit 1 = Selects 9-bit reception0 = Selects 8-bit reception bit 5 SREN: Single Receive Enable bit Asynchronous mode: Don't care. Synchronous mode - Master: 1 = Enables single receive 0 = Disables single receive This bit is cleared after reception is complete. Synchronous mode - Slave: Don't care. bit 4 CREN: Continuous Receive Enable bit Asynchronous mode: 1 = Enables receiver 0 = Disables receiver Synchronous mode: 1 = Enables continuous receive until enable bit, CREN, is cleared (CREN overrides SREN) 0 = Disables continuous receive bit 3 ADDEN: Address Detect Enable bit Asynchronous mode 9-Bit (RX9 = 1): 1 = Enables address detection, enables interrupt and loads the receive buffer when RSR<8> is set 0 = Disables address detection, all bytes are received and ninth bit can be used as parity bit Asynchronous mode 8-Bit (RX9 = 0): Don't care. bit 2 **FERR:** Framing Error bit 1 = Framing error (can be cleared by reading RCREGx register and receiving next valid byte) 0 = No framing error bit 1 **OERR:** Overrun Error bit 1 = Overrun error (can be cleared by clearing bit, CREN) 0 = No overrun error bit 0 RX9D: 9th Bit of Received Data This can be address/data bit or a parity bit and must be calculated by user firmware. #### REGISTER 20-3: BAUDCON: BAUD RATE CONTROL REGISTER | U-0 | R-1 | U-0 | R/W-1 | R/W-0 | U-0 | R/W-0 | R/W-0 | |-------|-------|-----|-------|-------|-----|-------|-------| | _ | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 **Unimplemented:** Read as '0' bit 6 RCIDL: Receive Operation Idle Status bit 1 = Receiver is Idle0 = Receive in progress bit 5 **Unimplemented:** Read as '0' bit 4 SCKP: Synchronous Clock Polarity Select bit Asynchronous mode: Unused in this mode. Synchronous mode: 1 = Idle state for clock (CK) is a high level 0 = Idle state for clock (CK) is a low level bit 3 BRG16: 16-Bit Baud Rate Register Enable bit 1 = 16-bit Baud Rate Generator - SPBRGH and SPBRG 0 = 8-bit Baud Rate Generator - SPBRG only (Compatible mode), SPBRGH value ignored bit 2 Unimplemented: Read as '0' bit 1 WUE: Wake-up Enable bit Asynchronous mode: 1 = EUSART will continue to sample the RX pin – interrupt generated on falling edge; bit cleared in hardware on following rising edge 0 = RX pin not monitored or rising edge detected Synchronous mode: Unused in this mode. bit 0 ABDEN: Auto-Baud Detect Enable bit Asynchronous mode: 1 = Enable baud rate measurement on the next character – requires reception of a Sync field (55h); cleared in hardware upon completion. 0 = Baud rate measurement disabled or completed Synchronous mode: Unused in this mode. # 20.2 EUSART Baud Rate Generator (BRG) The BRG is a dedicated 8-bit or 16-bit generator, that supports both the Asynchronous and Synchronous modes of the EUSART. By default, the BRG operates in 8-bit mode. Setting the BRG16 bit (BAUDCON<3>) selects 16-bit mode. The SPBRGH:SPBRG register pair controls the period of a free-running timer. In Asynchronous mode, bits BRGH (TXSTA<2>) and BRG16 also control the baud rate. In Synchronous mode, bit BRGH is ignored. Table 20-1 shows the formula for computation of the baud rate for different EUSART modes, which only apply in Master mode (internally generated clock). Given the desired baud rate and Fosc, the nearest integer value for the SPBRGH:SPBRG registers can be calculated using the formulas in Table 20-1. From this, the error in baud rate can be determined. An example calculation is shown in Example 20-1. Typical baud rates and error values for the various Asynchronous modes are shown in Table 20-2. It may be advantageous to use the high baud rate (BRGH = 1), or the 16-bit BRG, to reduce the baud rate error or achieve a slow baud rate for a fast oscillator frequency. Writing a new value to the SPBRGH:SPBRG registers causes the BRG timer to be reset (or cleared). This ensures the BRG does not wait for a timer overflow before outputting the new baud rate. ### 20.2.1 POWER-MANAGED MODE OPERATION The system clock is used to generate the desired baud rate. However, when a power-managed mode is entered, the clock source may be operating at a different frequency than in PRI\_RUN mode. In Sleep mode, no clocks are present and in PRI\_IDLE, the primary clock source continues to provide clocks to the Baud Rate Generator. However, in other power-managed modes, the clock frequency will probably change. This may require the value in SPBRG to be adjusted. If the system clock is changed during an active receive operation, a receive error or data loss may result. To avoid this problem, check the status of the RCIDL bit and make sure that the receive operation is Idle before changing the system clock. #### 20.2.2 SAMPLING The data on the RC7/RX/DT/SDO pin is sampled three times by a majority detect circuit to determine if a high or a low level is present at the RX pin. TABLE 20-1: BAUD RATE FORMULAS | C | onfiguration B | its | BRG/EUSART Mode | Baud Rate Formula | | | | |------|----------------|------|---------------------|-------------------|--|--|--| | SYNC | BRG16 | BRGH | BRG/EUSART Mode | baud Rate Formula | | | | | 0 | 0 | 0 | 8-Bit/Asynchronous | Fosc/[64 (n + 1)] | | | | | 0 | 0 | 1 | 8-Bit/Asynchronous | F000/[16 (p ± 1)] | | | | | 0 | 1 | 0 | 16-Bit/Asynchronous | Fosc/[16 (n + 1)] | | | | | 0 | 1 | 1 | 16-Bit/Asynchronous | | | | | | 1 | 0 | х | 8-Bit/Synchronous | Fosc/[4 (n + 1)] | | | | | 1 | 1 x | | 16-Bit/Synchronous | | | | | **Legend:** x = Don't care, n = value of SPBRGH:SPBRG register pair ### **EXAMPLE 20-1: CALCULATING BAUD RATE ERROR** For a device with Fosc of 16 MHz, desired baud rate of 9600, Asynchronous mode, 8-bit BRG: Desired Baud Rate = Fosc/(64 ([SPBRGH:SPBRG] + 1)) Solving for SPBRGH:SPBRG: X = ((Fosc/Desired Baud Rate)/64) - 1 = ((16000000/9600)/64) - 1 = [25.042] = 25 Calculated Baud Rate = 16000000/(64 (25 + 1)) = 9615 Error = (Calculated Baud Rate – Desired Baud Rate)/Desired Baud Rate = (9615 - 9600)/9600 = 0.16% ### TABLE 20-2: REGISTERS ASSOCIATED WITH BAUD RATE GENERATOR | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |---------|----------|-------------|-------------|--------------|---------|-------|-------|-------|-----------------------| | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 56 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 56 | | BAUDCON | _ | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 56 | | SPBRGH | EUSART E | Baud Rate ( | Generator F | Register Hig | ıh Byte | | | | 56 | | SPBRG | EUSART E | Baud Rate ( | Generator F | Register Lov | w Byte | | | | 56 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the BRG. ### TABLE 20-3: BAUD RATES FOR ASYNCHRONOUS MODES | | | | | | <b>SYNC</b> = 0, <b>BRGH</b> = 0, <b>BRG16</b> = 0 | | | | | | | | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|----------------------------------------------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------------|-----------------------------|--|--| | BAUD<br>RATE | Fosc | = 40.000 | ) MHz | Fosc | = 20.000 | ) MHz | Fosc | = 10.000 | ) MHz | Fos | Fosc = 8.000 MHz | | | | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | | 0.3 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | | | | 1.2 | _ | _ | _ | 1.221 | 1.73 | 255 | 1.202 | 0.16 | 129 | 1.201 | -0.16 | 103 | | | | 2.4 | 2.441 | 1.73 | 255 | 2.404 | 0.16 | 129 | 2.404 | 0.16 | 64 | 2.403 | -0.16 | 51 | | | | 9.6 | 9.615 | 0.16 | 64 | 9.766 | 1.73 | 31 | 9.766 | 1.73 | 15 | 9.615 | -0.16 | 12 | | | | 19.2 | 19.531 | 1.73 | 31 | 19.531 | 1.73 | 15 | 19.531 | 1.73 | 7 | _ | _ | _ | | | | 57.6 | 56.818 | -1.36 | 10 | 62.500 | 8.51 | 4 | 52.083 | -9.58 | 2 | _ | _ | _ | | | | 115.2 | 125.000 | 8.51 | 4 | 104.167 | -9.58 | 2 | 78.125 | -32.18 | 1 | _ | _ | _ | | | | | | | S | YNC = 0, E | BRGH = 0 | , BRG16 = | 0 | | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--| | BAUD<br>RATE | Fos | c = 4.000 | MHz | Fos | c = 2.000 | MHz | Fosc = 1.000 MHz | | | | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | 0.3 | 0.300 | 0.16 | 207 | 0.300 | -0.16 | 103 | 0.300 | -0.16 | 51 | | | 1.2 | 1.202 | 0.16 | 51 | 1.201 | -0.16 | 25 | 1.201 | -0.16 | 12 | | | 2.4 | 2.404 | 0.16 | 25 | 2.403 | -0.16 | 12 | _ | _ | _ | | | 9.6 | 8.929 | -6.99 | 6 | _ | _ | _ | _ | _ | _ | | | 19.2 | 20.833 | 8.51 | 2 | _ | _ | _ | _ | _ | _ | | | 57.6 | 62.500 | 8.51 | 0 | _ | _ | _ | _ | _ | _ | | | 115.2 | 62.500 | | | _ | _ | _ | _ | _ | _ | | TABLE 20-3: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED) | | | | | | SYNC = 0, BRGH = 1, BRG16 = 0 | | | | | | | | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|-------------------------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--|--| | BAUD<br>RATE | Fosc | = 40.000 | ) MHz | Fosc | = 20.000 | ) MHz | Fosc | = 10.000 | ) MHz | Fosc = 8.000 MHz | | | | | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | | 2.4 | _ | _ | _ | _ | _ | _ | 2.441 | 1.73 | 255 | 2.403 | -0.16 | 207 | | | | 9.6 | 9.766 | 1.73 | 255 | 9.615 | 0.16 | 129 | 9.615 | 0.16 | 64 | 9.615 | -0.16 | 51 | | | | 19.2 | 19.231 | 0.16 | 129 | 19.231 | 0.16 | 64 | 19.531 | 1.73 | 31 | 19.230 | -0.16 | 25 | | | | 57.6 | 58.140 | 0.94 | 42 | 56.818 | -1.36 | 21 | 56.818 | -1.36 | 10 | 55.555 | 3.55 | 8 | | | | 115.2 | 113.636 | -1.36 | 21 | 113.636 | -1.36 | 10 | 125.000 | 8.51 | 4 | _ | _ | _ | | | | | | | SYNC = 0, BRGH = 1, BRG16 = 0 | | | | | | | | | | | | | | |-------------|-----------------------|------------|-------------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--|--|--|--|--|--|--| | BAUD | Fosc | = 4.000 | MHz | Fos | c = 2.000 | MHz | Fos | c = 1.000 | MHz | | | | | | | | | RATE<br>(K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | | | | | | | 0.3 | _ | _ | _ | _ | _ | _ | 0.300 | -0.16 | 207 | | | | | | | | | 1.2 | 1.202 | 0.16 | 207 | 1.201 | -0.16 | 103 | 1.201 | -0.16 | 51 | | | | | | | | | 2.4 | 2.404 | 0.16 | 103 | 2.403 | -0.16 | 51 | 2.403 | -0.16 | 25 | | | | | | | | | 9.6 | 9.615 | 0.16 | 25 | 9.615 | -0.16 | 12 | _ | _ | _ | | | | | | | | | 19.2 | 19.231 | 0.16 | 12 | _ | _ | _ | _ | _ | _ | | | | | | | | | 57.6 | 62.500 | 8.51 | 3 | _ | _ | _ | _ | _ | _ | | | | | | | | | 115.2 | 125.000 | 8.51 | 1 | _ | _ | _ | _ | _ | _ | | | | | | | | | | | | | | SYNC = 0, BRGH = 0, BRG16 = 1 | | | | | | | | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|-------------------------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--|--| | BAUD<br>RATE | Fosc | = 40.000 | ) MHz | Fosc | = 20.000 | ) MHz | Fosc | = 10.000 | ) MHz | Fos | c = 8.000 | MHz | | | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | | 0.3 | 0.300 | 0.00 | 8332 | 0.300 | 0.02 | 4165 | 0.300 | 0.02 | 2082 | 0.300 | -0.04 | 1665 | | | | 1.2 | 1.200 | 0.02 | 2082 | 1.200 | -0.03 | 1041 | 1.200 | -0.03 | 520 | 1.201 | -0.16 | 415 | | | | 2.4 | 2.402 | 0.06 | 1040 | 2.399 | -0.03 | 520 | 2.404 | 0.16 | 259 | 2.403 | -0.16 | 207 | | | | 9.6 | 9.615 | 0.16 | 259 | 9.615 | 0.16 | 129 | 9.615 | 0.16 | 64 | 9.615 | -0.16 | 51 | | | | 19.2 | 19.231 | 0.16 | 129 | 19.231 | 0.16 | 64 | 19.531 | 1.73 | 31 | 19.230 | -0.16 | 25 | | | | 57.6 | 58.140 | 0.94 | 42 | 56.818 | -1.36 | 21 | 56.818 | -1.36 | 10 | 55.555 | 3.55 | 8 | | | | 115.2 | 113.636 | -1.36 | 21 | 113.636 | -1.36 | 10 | 125.000 | 8.51 | 4 | _ | _ | _ | | | | | | | s | YNC = 0, E | BRGH = 0 | , BRG16 = | 1 | | | | |--------------|-----------------------|-------------------------|-----|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--| | BAUD<br>RATE | Fosc | c = 4.000 | MHz | Fos | c = 2.000 | MHz | Fosc = 1.000 MHz | | | | | (K) | Actual<br>Rate<br>(K) | % SPBRG value (decimal) | | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | | 0.3 | 0.300 | 0.04 | 832 | 0.300 | -0.16 | 415 | 0.300 | -0.16 | 207 | | | 1.2 | 1.202 | 0.16 | 207 | 1.201 | -0.16 | 103 | 1.201 | -0.16 | 51 | | | 2.4 | 2.404 | 0.16 | 103 | 2.403 | -0.16 | 51 | 2.403 | -0.16 | 25 | | | 9.6 | 9.615 | 0.16 | 25 | 9.615 | -0.16 | 12 | _ | _ | _ | | | 19.2 | 19.231 | 0.16 | 12 | _ | _ | _ | _ | _ | _ | | | 57.6 | 62.500 | 8.51 | 3 | _ | _ | _ | _ | _ | _ | | | 115.2 | 125.000 | 8.51 | 1 | - | _ | _ | _ | _ | _ | | TABLE 20-3: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED) | | | | | SYNC = 0 | , BRGH = | = 1, BRG16 | = 1 or SY | NC = 1, | BRG16 = 1 | | | | |--------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------| | BAUD<br>RATE | Fosc | = 40.000 | ) MHz | Fosc | = 20.000 | ) MHz | Fosc | = 10.000 | ) MHz | Fosc | c = 8.000 | MHz | | (K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | 0.3 | 0.300 | 0.00 | 33332 | 0.300 | 0.00 | 16665 | 0.300 | 0.00 | 8332 | 0.300 | -0.01 | 6665 | | 1.2 | 1.200 | 0.00 | 8332 | 1.200 | 0.02 | 4165 | 1.200 | 0.02 | 2082 | 1.200 | -0.04 | 1665 | | 2.4 | 2.400 | 0.02 | 4165 | 2.400 | 0.02 | 2082 | 2.402 | 0.06 | 1040 | 2.400 | -0.04 | 832 | | 9.6 | 9.606 | 0.06 | 1040 | 9.596 | -0.03 | 520 | 9.615 | 0.16 | 259 | 9.615 | -0.16 | 207 | | 19.2 | 19.193 | -0.03 | 520 | 19.231 | 0.16 | 259 | 19.231 | 0.16 | 129 | 19.230 | -0.16 | 103 | | 57.6 | 57.803 | 0.35 | 172 | 57.471 | -0.22 | 86 | 58.140 | 0.94 | 42 | 57.142 | 0.79 | 34 | | 115.2 | 114.943 | -0.22 | 86 | 116.279 | 0.94 | 42 | 113.636 | -1.36 | 21 | 117.647 | -2.12 | 16 | | | | SYN | IC = 0, BR | GH = 1, BF | RG16 = 1 | or SYNC = | 1, BRG1 | 6 = 1 | | |-------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------| | BAUD | Fos | c = 4.000 | MHz | Fos | c = 2.000 | MHz | Fosc = 1.000 MHz | | | | RATE<br>(K) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | | 0.3 | 0.300 | 0.01 | 3332 | 0.300 | -0.04 | 1665 | 0.300 | -0.04 | 832 | | 1.2 | 1.200 | 0.04 | 832 | 1.201 | -0.16 | 415 | 1.201 | -0.16 | 207 | | 2.4 | 2.404 | 0.16 | 415 | 2.403 | -0.16 | 207 | 2.403 | -0.16 | 103 | | 9.6 | 9.615 | 0.16 | 103 | 9.615 | -0.16 | 51 | 9.615 | -0.16 | 25 | | 19.2 | 19.231 | 0.16 | 51 | 19.230 | -0.16 | 25 | 19.230 | -0.16 | 12 | | 57.6 | 58.824 | 2.12 | 16 | 55.555 | 3.55 | 8 | _ | _ | _ | | 115.2 | 111.111 | -3.55 | 8 | _ | _ | _ | _ | _ | _ | #### 20.2.3 AUTO-BAUD RATE DETECT The Enhanced USART module supports the automatic detection and calibration of baud rate. This feature is active only in Asynchronous mode and while the WUE bit is clear. The automatic baud rate measurement sequence (Figure 20-1) begins whenever a Start bit is received and the ABDEN bit is set. The calculation is self-averaging. In the Auto-Baud Rate Detect (ABD) mode, the clock to the BRG is reversed. Rather than the BRG clocking the incoming RX signal, the RX signal is timing the BRG. In ABD mode, the internal Baud Rate Generator is used as a counter to time the bit period of the incoming serial byte stream. Once the ABDEN bit is set, the state machine will clear the BRG and look for a Start bit. The Auto-Baud Detect must receive a byte with the value of 55h (ASCII "U", which is also the LIN/J2602 bus Sync character) in order to calculate the proper bit rate. The measurement takes over both a low and a high bit time in order to minimize any effects caused by asymmetry of the incoming signal. After a Start bit, the SPBRG begins counting up, using the preselected clock source on the first rising edge of RX. After eight bits on the RX pin, or the fifth rising edge, an accumulated value totalling the proper BRG period is left in the SPBRGH:SPBRG registers. Once the 5th edge is seen (should correspond to the Stop bit), the ABDEN bit is automatically cleared. While calibrating the baud rate period, the BRG registers are clocked at 1/8th the preconfigured clock rate. The BRG clock can be configured by the BRG16 and BRGH bits. The BRG16 bit must be set to use both SPBRG and SPBRGH as a 16-bit counter. This allows the user to verify that no carry occurred for 8-bit modes by checking for 00h in the SPBRGH register. Refer to Table 20-4 for counter clock rates to the BRG. While the ABD sequence takes place, the EUSART state machine is held in Idle. The RCIF interrupt is set once the fifth rising edge on RX is detected. The value in the RCREG needs to be read to clear the RCIF interrupt. RCREG content should be discarded. - Note 1: If the WUE bit is set with the ABDEN bit, Auto-Baud Rate Detection will occur on the byte *following* the Break character (see Section 20.3.4 "Auto-Wake-up on Sync Break Character"). - 2: It is up to the user to determine that the incoming character baud rate is within the range of the selected BRG clock source. Some combinations of oscillator frequency and EUSART baud rates are not possible due to bit error rates. Overall system timing and communication baud rates must be taken into consideration when using the Auto-Baud Rate Detection feature. - **3:** To maximize baud rate range, setting the BRG16 bit is recommended if the auto-baud feature is used. TABLE 20-4: BRG COUNTER CLOCK RATES | BRG16 | BRGH | BRG Counter Clock | |-------|------|-------------------| | 0 | 0 | Fosc/512 | | 0 | 1 | Fosc/256 | | 1 | 0 | Fosc/128 | | 1 | 1 | Fosc/32 | ### 20.3 EUSART Asynchronous Mode The Asynchronous mode of operation is selected by clearing the SYNC bit (TXSTA<4>). In this mode, the EUSART uses standard Non-Return-to-Zero (NRZ) format (one Start bit, eight or nine data bits and one Stop bit). The most common data format is 8 bits. An on-chip dedicated 8-bit/16-bit Baud Rate Generator can be used to derive standard baud rate frequencies from the oscillator. The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but use the same data format and baud rate. The Baud Rate Generator produces a clock, either x16 or x64 of the bit shift rate, depending on the BRGH and BRG16 bits (TXSTA<2> and BAUDCON<3>). Parity is not supported by the hardware but can be implemented in software and stored as the 9th data bit. Asynchronous mode is available in all Low-Power modes; it is available in Sleep mode only when Auto-Wake-up on Sync Break is enabled. When in PRI\_IDLE mode, no changes to the Baud Rate Generator values are required; however, other Low-Power mode clocks may operate at another frequency than the primary clock. Therefore, the Baud Rate Generator values may need to be adjusted. When operating in Asynchronous mode, the EUSART module consists of the following important elements: - · Baud Rate Generator - · Sampling Circuit - · Asynchronous Transmitter - · Asynchronous Receiver - · Auto-Wake-up on Sync Break Character - · 12-Bit Break Character Transmit - · Auto-Baud Rate Detection # 20.3.1 EUSART ASYNCHRONOUS TRANSMITTER The EUSART transmitter block diagram is shown in Figure 20-2. The heart of the transmitter is the Transmit (Serial) Shift Register (TSR). The Shift register obtains its data from the Read/Write Transmit Buffer register, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the Stop bit has been transmitted from the previous load. As soon as the Stop bit is transmitted, the TSR is loaded with new data from the TXREG register (if available). Once the TXREG register transfers the data to the TSR register (occurs in one TcY), the TXREG register is empty and flag bit, TXIF (PIR1<4>), is set. This interrupt can be enabled/disabled by setting/clearing enable bit, TXIE (PIE1<4>). Flag bit, TXIF, will be set, regardless of the state of enable bit TXIE and cannot be cleared in software. Flag bit, TXIF, is not cleared immediately upon loading the Transmit Buffer register, TXREG. TXIF becomes valid in the second instruction cycle following the load instruction. Polling TXIF immediately following a load of TXREG will return invalid results. While flag bit, TXIF, indicates the status of the TXREG register, another bit, TRMT (TXSTA<1>), shows the status of the TSR register. Status bit, TRMT, is a read-only bit, which is set when the TSR register is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR register is empty. - **Note 1:** The TSR register is not mapped in data memory, so it is not available to the user. - **2:** Flag bit, TXIF, is set when enable bit, TXEN, is set. To set up an Asynchronous Transmission: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - 2. Enable the asynchronous serial port by clearing bit, SYNC, and setting bit, SPEN. - 3. If interrupts are desired, set enable bit, TXIE. - 4. If 9-bit transmission is desired, set transmit bit, TX9. Can be used as address/data bit. - Enable the transmission by setting bit, TXEN, which will also set bit, TXIF. - 6. If 9-bit transmission is selected, the ninth bit should be loaded in bit, TX9D. - 7. Load data to the TXREG register (starts transmission). If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. ### FIGURE 20-2: EUSART TRANSMIT BLOCK DIAGRAM ### FIGURE 20-3: ASYNCHRONOUS TRANSMISSION ### FIGURE 20-4: ASYNCHRONOUS TRANSMISSION (BACK TO BACK) TABLE 20-5: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | | |---------|------------|----------------------------------|------------|-----------|-------|--------|--------|--------|-----------------------|--| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 57 | | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 56 | | | TXREG | EUSART Tra | nsmit Regist | er | | | | | | 56 | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 56 | | | BAUDCON | _ | - RCIDL - SCKP BRG16 - WUE ABDEN | | | | | | | | | | SPBRGH | EUSART Ba | | 56 | | | | | | | | | SPBRG | EUSART Ba | ud Rate Gene | erator Reg | ister Low | Byte | | | | 56 | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for asynchronous transmission. # 20.3.2 EUSART ASYNCHRONOUS RECEIVER The receiver block diagram is shown in Figure 20-5. The data is received on the RC7/RX/DT/SDO pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at x16 times the baud rate, whereas the main receive serial shifter operates at the bit rate or at Fosc. This mode would typically be used in RS-232 systems. To set up an Asynchronous Reception: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - Enable the asynchronous serial port by clearing bit, SYNC, and setting bit, SPEN. - 3. If interrupts are desired, set enable bit, RCIE. - 4. If 9-bit reception is desired, set bit, RX9. - 5. Enable the reception by setting bit, CREN. - Flag bit, RCIF, will be set when reception is complete and an interrupt will be generated if enable bit, RCIE, was set. - Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If any error occurred, clear the error by clearing enable bit, CREN. - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. # 20.3.3 SETTING UP 9-BIT MODE WITH ADDRESS DETECT This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - 2. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit. - 3. If interrupts are required, set the RCEN bit and select the desired priority level with the RCIP bit. - 4. Set the RX9 bit to enable 9-bit reception. - 5. Set the ADDEN bit to enable address detect. - 6. Enable reception by setting the CREN bit. - The RCIF bit will be set when reception is complete. The interrupt will be Acknowledged if the RCIE and GIE bits are set. - 8. Read the RCSTA register to determine if any error occurred during reception, as well as read bit 9 of data (if applicable). - Read RCREG to determine if the device is being addressed. - 10. If any error occurred, clear the CREN bit. - 11. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and interrupt the CPU. #### FIGURE 20-5: EUSART RECEIVE BLOCK DIAGRAM To set up an Asynchronous Transmission: - Initialize the SPBRG register for the appropriate baud rate. If a high-speed baud rate is desired, set bit, BRGH (see Section 20.2 "EUSART Baud Rate Generator (BRG)"). - Enable the asynchronous serial port by clearing bit, SYNC, and setting bit, SPEN. - 3. If interrupts are desired, set enable bit, TXIE. - If 9-bit transmission is desired, set transmit bit, TX9. Can be used as address/data bit. - Enable the transmission by setting bit, TXEN, which will also set bit, TXIF. - 6. If 9-bit transmission is selected, the ninth bit should be loaded in bit, TX9D. - 7. Load data to the TXREG register (starts transmission). If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. ### FIGURE 20-6: ASYNCHRONOUS RECEPTION #### TABLE 20-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | | |---------|-----------|----------------------------------------------|--------|--------|-------|--------|--------|--------|-----------------------|--| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 57 | | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 56 | | | RCREG | EUSART Re | ceive Register | - | | | | | | 56 | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 56 | | | BAUDCON | _ | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 56 | | | SPBRGH | EUSART Ba | | 56 | | | | | | | | | SPBRG | EUSART Ba | EUSART Baud Rate Generator Register Low Byte | | | | | | | | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for asynchronous reception. # 20.3.4 AUTO-WAKE-UP ON SYNC BREAK CHARACTER During Sleep mode, all clocks to the EUSART are suspended. Because of this, the Baud Rate Generator is inactive and a proper byte reception cannot be performed. The auto-wake-up feature allows the controller to wake-up due to activity on the RX/DT line, while the EUSART is operating in Asynchronous mode. The auto-wake-up feature is enabled by setting the WUE bit (BAUDCON<1>). Once set, the typical receive sequence on RX/DT is disabled and the EUSART remains in an Idle state, monitoring for a wake-up event independent of the CPU mode. A wake-up event consists of a high-to-low transition on the RX/DT line. (This coincides with the start of a Sync Break or a Wake-up Signal character for the LIN/J2602 protocol.) Following a wake-up event, the module generates an RCIF interrupt. The interrupt is generated synchronously to the Q clocks in normal operating modes (Figure 20-7), and asynchronously if the device is in Sleep mode (Figure 20-8). The interrupt condition is cleared by reading the RCREG register. The WUE bit is automatically cleared once a low-tohigh transition is observed on the RX line following the wake-up event. At this point, the EUSART module is in Idle mode and returns to normal operation. This signals to the user that the Sync Break event is over. # 20.3.4.1 Special Considerations Using Auto-Wake-up Since Auto-Wake-up functions by sensing rising edge transitions on RX/DT, information with any state changes before the Stop bit may signal a false end-of-character and cause data or framing errors. To work properly, therefore, the initial characters in the transmission must be all '0's. This can be 00h (8 bits) for standard RS-232 devices, or 000h (12 bits) for LIN/J2602 bus. Oscillator start-up time must also be considered, especially in applications using oscillators with longer start-up intervals (i.e., LP, XT or HS/PLL mode). The Sync Break (or Wake-up Signal) character must be of sufficient length, and be followed by a sufficient interval, to allow enough time for the selected oscillator to start and provide proper initialization of the EUSART. # 20.3.4.2 Special Considerations Using the WUE Bit The timing of WUE and RCIF events may cause some confusion when it comes to determining the validity of received data. As noted, setting the WUE bit places the EUSART in an Idle mode. The wake-up event causes a receive interrupt by setting the RCIF bit. The WUE bit is cleared after this when a rising edge is seen on RX/DT. The interrupt condition is then cleared by reading the RCREG register. Ordinarily, the data in RCREG will be dummy data and should be discarded. The fact that the WUE bit has been cleared (or is still set), and the RCIF flag is set, should not be used as an indicator of the integrity of the data in RCREG. Users should consider implementing a parallel method in firmware to verify received data integrity. To assure that no actual data is lost, check the RCIDL bit to verify that a receive operation is not in process. If a receive operation is not occurring, the WUE bit may then be set just prior to entering the Sleep mode. ### FIGURE 20-7: AUTO-WAKE-UP BIT (WUE) TIMINGS DURING NORMAL OPERATION ### FIGURE 20-8: AUTO-WAKE-UP BIT (WUE) TIMINGS DURING SLEEP The EUSART remains in Idle while the WUE bit is set. ### 20.3.5 BREAK CHARACTER SEQUENCE The Enhanced USART module has the capability of sending the special Break character sequences that are required by the LIN/J2602 bus standard. The Break character transmit consists of a Start bit, followed by twelve '0' bits and a Stop bit. The Frame Break character is sent whenever the SENDB and TXEN bits (TXSTA<3> and TXSTA<5>) are set while the Transmit Shift register is loaded with data. Note that the value of data written to TXREG will be ignored and all '0's will be transmitted. The SENDB bit is automatically reset by hardware after the corresponding Stop bit is sent. This allows the user to preload the transmit FIFO with the next transmit byte following the Break character (typically, the Sync character in the LIN/J2602 specification). Note that the data value written to the TXREG for the Break character is ignored. The write simply serves the purpose of initiating the proper sequence. The TRMT bit indicates when the transmit operation is active or Idle, just as it does during normal transmission. See Figure 20-9 for the timing of the Break character sequence. #### 20.3.5.1 Break and Sync Transmit Sequence The following sequence will send a message frame header made up of a Break, followed by an Auto-Baud Sync byte. This sequence is typical of a LIN/J2602 bus master. - 1. Configure the EUSART for the desired mode. - Set the TXEN and SENDB bits to setup the Break character. - 3. Load the TXREG with a dummy character to initiate transmission (the value is ignored). - Write '55h' to TXREG to load the Sync character into the transmit FIFO buffer. - After the Break has been sent, the SENDB bit is reset by hardware. The Sync character now transmits in the preconfigured mode. When the TXREG becomes empty, as indicated by the TXIF, the next data byte can be written to TXREG. #### 20.3.6 RECEIVING A BREAK CHARACTER The Enhanced USART module can receive a Break character in two ways. The first method forces configuration of the baud rate at a frequency of 9/13 of the typical speed. This allows for the Stop bit transition to be at the correct sampling location (13 bits for Break versus Start bit and 8 data bits for typical data). The second method uses the auto-wake-up feature described in **Section 20.3.4** "Auto-Wake-up on Sync Break Character". By enabling this feature, the EUSART will sample the next two transitions on RX/DT, cause an RCIF interrupt and receive the next data byte followed by another interrupt. Note that following a Break character, the user will typically want to enable the Auto-Baud Rate Detect feature. For both methods, the user can set the ABD bit before placing the EUSART in its Sleep mode. # 20.4 EUSART Synchronous Master Mode The Synchronous Master mode is entered by setting the CSRC bit (TXSTA<7>). In this mode, the data is transmitted in a half-duplex manner (i.e., transmission and reception do not occur at the same time). When transmitting data, the reception is inhibited and vice versa. Synchronous mode is entered by setting bit SYNC (TXSTA<4>). In addition, enable bit SPEN (RCSTA<7>) is set in order to configure the RC6/TX/CK/SS and RC7/RX/DT/SDO I/O pins to CK (clock) and DT (data) lines, respectively. The Master mode indicates that the processor transmits the master clock on the CK line. Clock polarity is selected with the SCKP bit (BAUDCON<4>). Setting SCKP sets the Idle state on CK as high, while clearing the bit, sets the Idle state low. This option is provided to support Microwire devices with this module. # 20.4.1 EUSART SYNCHRONOUS MASTER TRANSMISSION The EUSART transmitter block diagram is shown in Figure 20-2. The heart of the transmitter is the Transmit (Serial) Shift Register (TSR). The Shift register obtains its data from the Read/Write Transmit Buffer register, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from the TXREG (if available). Once the TXREG register transfers the data to the TSR register (occurs in one TCYCLE), the TXREG is empty and interrupt bit, TXIF (PIR1<4>), is set. The interrupt can be enabled/disabled by setting/clearing enable bit, TXIE (PIE1<4>). Flag bit, TXIF, will be set, regardless of the state of enable bit, TXIE, and cannot be cleared in software. It will reset only when new data is loaded into the TXREG register. While flag bit, TXIF, indicates the status of the TXREG register, another bit, TRMT (TXSTA<1>), shows the status of the TSR register. TRMT is a read-only bit which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user must poll this bit in order to determine if the TSR register is empty. The TSR is not mapped in data memory, so it is not available to the user. To set up a Synchronous Master Transmission: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - Enable the synchronous master serial port by setting bits, SYNC, SPEN and CSRC. - 3. If interrupts are desired, set enable bit, TXIE. - 4. If 9-bit transmission is desired, set bit, TX9. - 5. Enable the transmission by setting bit, TXEN. - 6. If 9-bit transmission is selected, the ninth bit should be loaded in bit, TX9D. - 7. Start transmission by loading data to the TXREG register. - 8. If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. ### FIGURE 20-10: SYNCHRONOUS TRANSMISSION FIGURE 20-11: SYNCHRONOUS TRANSMISSION (THROUGH TXEN) TABLE 20-7: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | | |---------|-----------------------------------------------|----------------------------------|--------|--------|-------|--------|--------|--------|-----------------------|--| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 57 | | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 56 | | | TXREG | EUSART Ti | ransmit Regis | ster | | | | | | 56 | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 56 | | | BAUDCON | _ | - RCIDL - SCKP BRG16 - WUE ABDEN | | | | | | | | | | SPBRGH | EUSART Baud Rate Generator Register High Byte | | | | | | | | | | | SPBRG | EUSART Baud Rate Generator Register Low Byte | | | | | | | | | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for synchronous master transmission. # 20.4.2 EUSART SYNCHRONOUS MASTER RECEPTION Once Synchronous mode is selected, reception is enabled by setting either the Single Receive Enable bit, SREN (RCSTA<5>), or the Continuous Receive Enable bit, CREN (RCSTA<4>). Data is sampled on the RC7/RX/DT/SDO pin on the falling edge of the clock. If enable bit SREN is set, only a single word is received. If enable bit CREN is set, the reception is continuous until CREN is cleared. If both bits are set, then CREN takes precedence. To set up a Synchronous Master Reception: - Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - 2. Enable the synchronous master serial port by setting bits, SYNC, SPEN and CSRC. - 3. Ensure bits, CREN and SREN, are clear. - 4. If interrupts are desired, set enable bit, RCIE. - 5. If 9-bit reception is desired, set bit, RX9. - 6. If a single reception is required, set bit, SREN. For continuous reception, set bit, CREN. - 7. Interrupt flag bit, RCIF, will be set when reception is complete and an interrupt will be generated if the enable bit, RCIE, was set. - 8. Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If any error occurred, clear the error by clearing bit, CREN. - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. ### FIGURE 20-12: SYNCHRONOUS RECEPTION (MASTER MODE, SREN) TABLE 20-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |---------|-----------|----------------------------------|-------------|----------|-------|--------|--------|--------|-----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 57 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 56 | | RCREG | EUSART R | eceive Registe | er | | | | | | 56 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 56 | | BAUDCON | _ | — RCIDL — SCKP BRG16 — WUE ABDEN | | | | | | | | | SPBRGH | EUSART Ba | | 56 | | | | | | | | SPBRG | EUSART Ba | aud Rate Gen | erator Regi | ster Low | Byte | | | | 56 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for synchronous master reception. # 20.5 EUSART Synchronous Slave Mode Synchronous Slave mode is entered by clearing bit, CSRC (TXSTA<7>). This mode differs from the Synchronous Master mode in that the shift clock is supplied externally at the RC6/TX/CK/SS pin (instead of being supplied internally in Master mode). This allows the device to transfer or receive data while in any low-power mode. # 20.5.1 EUSART SYNCHRONOUS SLAVE TRANSMIT The operation of the Synchronous Master and Slave modes are identical, except in the case of Sleep mode. If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur: - a) The first word will immediately transfer to the TSR register and transmit. - b) The second word will remain in TXREG register. - c) Flag bit, TXIF, will not be set. - d) When the first word has been shifted out of TSR, the TXREG register will transfer the second word to the TSR and flag bit, TXIF, will now be set. - e) If enable bit, TXIE, is set, the interrupt will wake the chip from Sleep. If the global interrupt is enabled, the program will branch to the interrupt vector. To set up a Synchronous Slave Transmission: - Enable the synchronous slave serial port by setting bits, SYNC and SPEN, and clearing bit, CSRC. - 2. Clear bits, CREN and SREN. - 3. If interrupts are desired, set enable bit, TXIE. - 4. If 9-bit transmission is desired, set bit, TX9. - Enable the transmission by setting enable bit, TXEN. - If 9-bit transmission is selected, the ninth bit should be loaded in bit, TX9D. - Start transmission by loading data to the TXREG register. - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. TABLE 20-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |---------|------------|----------------------------------|------------|-----------|-------|--------|--------|--------|-----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 57 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 56 | | TXREG | EUSART Tra | ansmit Regist | er | | | | | | 56 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 56 | | BAUDCON | _ | - RCIDL - SCKP BRG16 - WUE ABDEN | | | | | | | | | SPBRGH | EUSART Ba | | 56 | | | | | | | | SPBRG | EUSART Ba | ud Rate Gen | erator Reg | ister Low | Byte | • | • | | 56 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for synchronous slave transmission. # 20.5.2 EUSART SYNCHRONOUS SLAVE RECEPTION The operation of the Synchronous Master and Slave modes is identical, except in the case of Sleep, or any Idle mode and bit SREN, which is a "don't care" in Slave mode. If receive is enabled by setting the CREN bit prior to entering Sleep or any Idle mode, then a word may be received while in this Low-Power mode. Once the word is received, the RSR register will transfer the data to the RCREG register. If the RCIE enable bit is set, the interrupt generated will wake the chip from Low-Power mode. If the global interrupt is enabled, the program will branch to the interrupt vector. To set up a Synchronous Slave Reception: - Enable the synchronous master serial port by setting bits, SYNC and SPEN, and clearing bit, CSRC. - 2. If interrupts are desired, set enable bit, RCIE. - 3. If 9-bit reception is desired, set bit, RX9. - 4. To enable reception, set enable bit, CREN. - Flag bit, RCIF, will be set when reception is complete. An interrupt will be generated if enable bit, RCIE, was set. - Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception. - 7. Read the 8-bit received data by reading the RCREG register. - If any error occurred, clear the error by clearing bit, CREN. - If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set TABLE 20-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |---------|-----------|----------------------------------|-------------|------------|-------|--------|--------|--------|-----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 57 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 56 | | RCREG | EUSART Re | ceive Registe | er | | | | | | 56 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 56 | | BAUDCON | _ | — RCIDL — SCKP BRG16 — WUE ABDEN | | | | | | | | | SPBRGH | EUSART Ba | | 56 | | | | | | | | SPBRG | EUSART Ba | ud Rate Gene | erator Regi | ster Low I | Byte | | | | 56 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for synchronous slave reception. # 21.0 10-BIT HIGH-SPEED ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE The high-speed Analog-to-Digital (A/D) Converter module allows conversion of an analog signal to a corresponding 10-bit digital number. The A/D module supports up to 5 input channels on PIC18F2331/2431 devices, and up to 9 channels on the PIC18F4331/4431 devices. This high-speed 10-bit A/D module offers the following features: - Up to 200K samples per second - Two sample and hold inputs for dual-channel simultaneous sampling - Selectable Simultaneous or Sequential Sampling modes - · 4-word data buffer for A/D results - · Selectable data acquisition timing - · Selectable A/D event trigger - · Operation in Sleep using internal oscillator These features lend themselves to many applications including motor control, sensor interfacing, data acquisition and process control. In many cases, these features will reduce the software overhead associated with standard A/D modules. The module has 9 registers: - A/D Result High Register (ADRESH) - A/D Result Low Register (ADRESL) - A/D Control Register 0 (ADCON0) - A/D Control Register 1 (ADCON1) - A/D Control Register 2 (ADCON2) - A/D Control Register 3 (ADCON3) - A/D Channel Select Register (ADCHS) - Analog I/O Select Register 0 (ANSEL0) - Analog I/O Select Register 1 (ANSEL1) #### REGISTER 21-1: ADCON0: A/D CONTROL REGISTER 0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|--------|--------|---------|-------| | _ | _ | ACONV | ACSCH | ACMOD1 | ACMOD0 | GO/DONE | ADON | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 **Unimplemented:** Read as '0' bit 5 ACONV: Auto-Conversion Continuous Loop or Single-Shot Mode Select bit 1 = Continuous Loop mode enabled0 = Single-Shot mode enabled bit 4 ACSCH: Auto-Conversion Single or Multi-Channel Mode bit 1 = Multi-Channel mode enabled, Single Channel mode disabled0 = Single Channel mode enabled, Multi-Channel mode disabled bit 3-2 ACMOD<1:0>: Auto-Conversion Mode Sequence Select bits If ACSCH = 1: 00 = Sequential Mode 1 (SEQM1); two samples are taken in sequence: 1st sample: Group A<sup>(1)</sup> 2nd sample: Group B<sup>(1)</sup> 01 = Sequential Mode 2 (SEQM2); four samples are taken in sequence: 1st sample: Group A<sup>(1)</sup> 2nd sample: Group B<sup>(1)</sup> 3rd sample: Group C<sup>(1)</sup> 4th sample: Group D<sup>(1)</sup> 10 = Simultaneous Mode 1 (STNM1); two samples are taken simultaneously: 1st sample: Group A and Group B<sup>(1)</sup> 11 = Simultaneous Mode 2 (STNM2); two samples are taken simultaneously: 1st sample: Group A and Group B<sup>(1)</sup> 2nd sample: Group C and Group D<sup>(1)</sup> If ACSCH = 0, Auto-Conversion Single Channel Sequence Mode Enabled: 00 = Single Channel Mode 1 (SCM1); Group A is taken and converted<sup>(1)</sup> 01 = Single Channel Mode 2 (SCM2); Group B is taken and converted(1) 10 = Single Channel Mode 3 (SCM3); Group C is taken and converted (1) 11 = Single Channel Mode 4 (SCM4); Group D is taken and converted (1) #### bit 1 GO/DONE: A/D Conversion Status bit - 1 = A/D conversion cycle in progress. Setting this bit starts the A/D conversion cycle. If Auto-Conversion Single-Shot mode is enabled (ACONV = 0), this bit is automatically cleared by hardware when the A/D conversion (single or multi-channel depending on ACMOD settings) has completed. If Auto-Conversion Continuous Loop mode is enabled (ACONV = 1), this bit remains set after the user/trigger has set it (continuous conversions). It may be cleared manually by the user to stop the conversions. - 0 = A/D conversion or multiple conversions completed/not in progress bit 0 ADON: A/D On bit - 1 = A/D Converter module is enabled (after brief power-up delay, starts continuous sampling) - 0 = A/D Converter module is disabled Note 1: Groups A, B, C, and D refer to the ADCHS register. #### REGISTER 21-2: ADCON1: A/D CONTROL REGISTER 1 | R/W-0 | R/W-0 | U-0 | R/W-0 | R-0 | R-0 | R-0 | R-0 | |-------|-------|-----|--------|-------|-------|--------|--------| | VCFG1 | VCFG0 | - | FIFOEN | BFEMT | BFOVL | ADPNT1 | ADPNT0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 VCFG<1:0>: A/D VREF+ and A/D VREF- Source Selection bits 00 = VREF+ = AVDD, VREF- = AVSS (AN2 and AN3 are analog inputs or digital I/O) 01 = VREF+ = External VREF+, VREF- = AVSS (AN2 is an analog input or digital I/O) 10 = VREF+ = AVDD, VREF- = External VREF- (AN3 is an analog input or digital I/O) 11 = VREF+ = External VREF-, VREF- = External VREF- bit 5 Unimplemented: Read as '0' bit 4 FIFOEN: FIFO Buffer Enable bit 1 = FIFO is enabled 0 = FIFO is disabled bit 3 **BFEMT**: Buffer Empty bit 1 = FIFO is empty 0 = FIFO is not empty (at least one of four locations has unread A/D result data) bit 2 **BFOVFL**: Buffer Overflow bit 1 = A/D result has overwritten a buffer location that has unread data 0 = A/D result has not overflowed bit 1-0 ADPNT<1:0>: Buffer Read Pointer Location bits Designates the location to be read next. 00 = Buffer Address 0 01 = Buffer Address 1 10 = Buffer Address 2 11 = Buffer Address 3 #### REGISTER 21-3: ADCON2: A/D CONTROL REGISTER 2 | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | ADFM | ACQT3 | ACQT2 | ACQT1 | ACQT0 | ADCS2 | ADCS1 | ADCS0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 ADFM: A/D Result Format Select bit 1 = Right justified 0 = Left justified bit 6-3 ACQT<3:0>: A/D Acquisition Time Select bits 0000 = No delay (conversion starts immediately when GO/DONE is set)(1) 0001 **= 2** TAD 0010 **= 4 T**AD 0011 **= 6** TAD 0100 **= 8 T**AD 0101 = 10 TAD 0110 = 12 TAD 0111 = 16 TAD 1000 **= 20 T**AD 1001 **= 24 T**AD 1010 = 28 TAD 1011 = 32 TAD 1100 = 36 TAD 1101 **= 40 T**AD 1110 = 48 TAD 1111 = 64 TAD bit 2-0 ADCS<2:0>: A/D Conversion Clock Select bits 000 = Fosc/2 001 = Fosc/8 010 = Fosc/32 011 = FRC/4 100 = Fosc/4 101 = Fosc/16 110 = Fosc/64 111 = FRC (Internal A/D RC Oscillator) Note 1: If the A/D RC clock source is selected, a delay of one Tcy (instruction cycle) is added before the A/D clock starts. This allows the SLEEP instruction to be executed before starting a conversion. #### REGISTER 21-4: ADCON3: A/D CONTROL REGISTER 3 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|-----|----------------------|----------------------|----------------------|----------------------|----------------------| | ADRS1 | ADRS0 | _ | SSRC4 <sup>(1)</sup> | SSRC3 <sup>(1)</sup> | SSRC2 <sup>(1)</sup> | SSRC1 <sup>(1)</sup> | SSRC0 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown bit 7-6 ADRS<1:0>: A/D Result Buffer Depth Interrupt Select Control for Continuous Loop Mode bits The ADRS bits are ignored in Single-Shot mode. 00 = Interrupt is generated when each word is written to the buffer 01 = Interrupt is generated when the 2nd and 4th words are written to the buffer 10 = Interrupt is generated when the 4th word is written to the buffer 11 = Unimplemented bit 5 **Unimplemented:** Read as '0' bit 4-0 SSRC<4:0>: A/D Trigger Source Select bits<sup>(1)</sup> 00000 = All triggers disabled xxxx1 = External interrupt RC3/INT0 starts A/D sequence xxx1x = Timer5 starts A/D sequence xx1xx =Input Capture 1 (IC1) starts A/D sequence x1xxx = CCP2 compare match starts A/D sequence 1xxxx = Power Control PWM module rising edge starts A/D sequence **Note 1:** The SSRC<4:0> bits can be set such that any of the triggers will start a conversion (e.g., SSRC<4:0> = 00101 will trigger the A/D conversion sequence when RC3/INT0 or Input Capture 1 event occurs). #### REGISTER 21-5: ADCHS: A/D CHANNEL SELECT REGISTER | R/W-0 |--------|--------|--------|--------|--------|--------|--------|--------| | GDSEL1 | GDSEL0 | GBSEL1 | GBSEL0 | GCSEL1 | GCSEL0 | GASEL1 | GASEL0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 **GDSEL<1:0>**: Group D Select bits S/H-2 positive input. 00 = AN3 01 = AN7<sup>(1)</sup> 1x = Reserved bit 5-4 GBSEL<1:0>: Group B Select bits S/H-2 positive input. 00 **= AN1** $01 = AN5^{(1)}$ 1x = Reserved bit 3-2 GCSEL<1:0>: Group C Select bits S/H-1 positive input. 00 = AN2 01 = AN6<sup>(1)</sup> 1x = Reserved bit 1-0 GASEL<1:0>: Group A Select bits S/H-1 positive input. 00 = AN0 01 **= AN4** 10 = AN8<sup>(1)</sup> 11 = Reserved Note 1: AN5 through AN8 are available only in PIC18F4331/4431 devices. ### REGISTER 21-6: ANSEL0: ANALOG SELECT REGISTER 0<sup>(1)</sup> | R/W-1 |---------------------|---------------------|---------------------|-------|-------|-------|-------|-------| | ANS7 <sup>(2)</sup> | ANS6 <sup>(2)</sup> | ANS5 <sup>(2)</sup> | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-0 ANS<7:0>: Analog Input Function Select bits Correspond to pins, AN<7:0>. 1 = Analog input 0 = Digital I/O - **Note 1:** Setting a pin to an analog input disables the digital input buffer. The corresponding TRIS bit should be set for an input and cleared for an output (analog or digital). The ANSx bits directly correspond to the ANx pins (e.g., ANS0 = AN0, ANS1 = AN1, etc.). Unused ANSx bits are read as '0'. - 2: ANS7 through ANS5 are available only on PIC18F4331/4431 devices. ### REGISTER 21-7: ANSEL1: ANALOG SELECT REGISTER 1<sup>(1)</sup> | U-0 R/W-1 | |-------|-----|-----|-----|-----|-----|-----|---------------------| | _ | _ | _ | _ | _ | _ | _ | ANS8 <sup>(2)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-1 **Unimplemented:** Read as '0' bit 0 ANS8: Analog Input Function Select bit (2) 1 = Analog input 0 = Digital I/O - Note 1: Setting a pin to an analog input disables the digital input buffer. The corresponding TRIS bit should be set for an input and cleared for an output (analog or digital). The ANSx bits directly correspond to the ANx pins (e.g., ANS8 = AN8, ANS9 = AN9, etc.). Unused ANSx bits are read as '0'. - 2: ANS8 is available only on PIC18F4331/4431 devices. The A/D channels are grouped into four sets of 2 or 3 channels. For the PIC18F2331/2431 devices, AN0 and AN4 are in Group A, AN1 is in Group B, AN2 is in Group C and AN3 is in Group D. For the PIC18F4331/ 4431 devices, AN0, AN4 and AN8 are in Group A, AN1 and AN5 are in Group B, AN2 and AN6 are in Group C and AN3 and AN7 are in Group D. The selected channel in each group is selected by configuring the A/D Channel Select Register, ADCHS. The analog voltage reference is software selectable to either the device's positive and negative analog supply voltage (AVDD and AVSS), or the voltage level on the RA3/AN3/VREF+/CAP2/QEA and RA2/AN2/VREF-/ CAP1/INDX, or some combination of supply and external sources. Register ADCON1 controls the voltage reference settings. The A/D Converter has a unique feature of being able to operate while the device is in Sleep mode. To operate in Sleep, the A/D conversion clock must be derived from the A/D's internal RC oscillator. A device Reset forces all registers to their Reset state. This forces the A/D module to be turned off and any conversion in progress is aborted. Each port pin associated with the A/D Converter can individually be configured as an analog input or digital I/O using the ANSEL0 and ANSEL1 registers. The ADRESH and ADRESL registers contain the value in the result buffer pointed to by ADPNT<1:0> (ADCON1<1:0>). The result buffer is a 4-deep circular buffer that has a Buffer Empty status bit, BFEMT (ADCON1<3>), and a Buffer Overflow status bit, BFOVFL (ADCON1<2>). **FIGURE 21-1:** A/D BLOCK DIAGRAM ### 21.1 Configuring the A/D Converter The A/D Converter has two types of conversions, two modes of operation and eight different Sequencing modes. These features are controlled by the ACONV bit (ADCON0<5>), ACSCH bit (ADCON0<4>) and ACMOD<1:0> bits (ADCON0<3:2>). In addition, the A/D channels are divided into four groups as defined in the ADCHS register. Table 21-1 shows the sequence configurations as controlled by the ACSCH and ACMOD<1:0> bits. #### 21.1.1 CONVERSION TYPE Two types of conversions exist in the high-speed 10-bit A/D Converter module that are selected using the ACONV bit. Single-Shot mode allows a single conversion or sequence to be enabled when ACONV = 0. At the end of the sequence, the GO/DONE bit will be automatically cleared and the interrupt flag, ADIF, will be set. When using Single-Shot mode and configured for Simultaneous mode, STNM2, acquisition time must be used to ensure proper conversion of the analog input signals. Continuous Loop mode allows the defined sequence to be executed in a continuous loop when ACONV = 1. In this mode, either the user can trigger the start of conversion by setting the GO/DONE bit, or one of the A/D triggers can start the conversion. The interrupt flag, ADIF, is set based on the configuration of the bits, ADRS<1:0> (ADCON3<7:6>). In Simultaneous modes, STNM1 and STNM2 acquisition time must be configured to ensure proper conversion of the analog input signals. #### 21.1.2 CONVERSION MODE The ACSCH bit (ADCON0<4>) controls how many channels are used in the configured sequence. When clear, the A/D is configured for single channel conversion and will convert the group selected by the ACMOD<1:0> bits and the channel selected by the GxSEL<1:0> bits (ADCHS register). When ACSCH = 1, the A/D is configured for multiple channel conversion and the sequence is defined by ACMOD<1:0>. TABLE 21-1: AUTO-CONVERSION SEQUENCE CONFIGURATIONS | Mode | ACSCH | ACMOD<1:0> | Description | |-------------------------------------------|-------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Multi-Channel Sequential Mode 1 (SEQM1) | 1 | 00 | Groups A and B are sampled and converted sequentially. | | Multi-Channel Sequential Mode 2 (SEQM2) | 1 | 01 | Groups A, B, C and D are sampled and converted sequentially. | | Multi-Channel Simultaneous Mode 1 (STNM1) | 1 | 10 | Groups A and B are sampled simultaneously and converted sequentially. | | Multi-Channel Simultaneous Mode 2 (STNM2) | 1 | 11 | Groups A and B are sampled simultaneously, then converted sequentially. Then, Group C and D are sampled simultaneously, then converted sequentially. | | Single Channel Mode 1 (SCM1) | 0 | 00 | Group A is sampled and converted. | | Single Channel Mode 2 (SCM2) | 0 | 01 | Group B is sampled and converted. | | Single Channel Mode 3 (SCM3) | 0 | 10 | Group C is sampled and converted. | | Single Channel Mode 4 (SCM4) | 0 | 11 | Group D is sampled and converted. | #### 21.1.3 CONVERSION SEQUENCING The ACMOD<1:0> bits control the sequencing of the A/D conversions. When ACSCH = 0, the A/D is configured to sample and convert a single channel. The ACMOD bits select which group to perform the conversions and the GxSEL<1:0> bits select which channel in the group is to be converted. If Single-Shot mode is enabled, the A/D interrupt flag will be set after the channel is converted. If Continuous Loop mode is enabled, the A/D interrupt flag will be set according to the ADRS<1:0> bits. When ACSCH = 1, multiple channel sequencing is enabled and two submodes can be selected. The first mode is Sequential mode with two settings. The first setting is called SEQM1, and first samples and converts the selected Group A channel, and then samples and converts the selected Group B channel. The second mode is called SEQM2, and it samples and converts a Group A channel, Group B channel, Group C channel and finally, a Group D channel. The second multiple channel sequencing submode is Simultaneous Sampling mode. In this mode, there are also two settings. The first setting is called STNM1, and uses the two sample and hold circuits on the A/D module. The selected Group A and B channels are simultaneously sampled and then the Group A channel is converted followed by the conversion of the Group B channel. The second setting is called STNM2, and starts the same as STNM1, but follows it with a simultaneous sample of Group C and D channels. The A/D module will then convert the Group C channel followed by the Group D channel. #### 21.1.4 TRIGGERING A/D CONVERSIONS The PIC18F2331/2431/4331/4431 devices are capable of triggering conversions from many different sources. The same method used by all other microcontrollers of setting the GO/DONE bit still works. The other trigger sources are: - RC3/INT0 Pin - · Timer5 Overflow - Input Capture 1 (IC1) - · CCP2 Compare Match - · Power Control PWM Rising Edge These triggers are enabled using the SSRC<4:0> bits (ADCON3<4:0>). Any combination of the five sources can trigger a conversion by simply setting the corresponding bit in ADCON3. When the trigger occurs, the GO/DONE bit is automatically set by the hardware and then cleared once the conversion completes. # 21.1.5 A/D MODULE INITIALIZATION STEPS The following steps should be followed to initialize the A/D module: - 1. Configure the A/D module: - Configure the analog pins, voltage reference and digital I/O. - b) Select the A/D input channels. - Select the A/D Auto-Conversion mode (Single-Shot or Continuous Loop). - d) Select the A/D conversion clock. - e) Select the A/D conversion trigger. - 2. Configure the A/D interrupt (if required): - a) Set the GIE bit. - b) Set the PEIE bit. - c) Set the ADIE bit. - d) Clear the ADIF bit. - e) Select the A/D trigger setting. - f) Select the A/D interrupt priority. - 3. Turn on ADC: - a) Set the ADON bit in the ADCON0 register. - b) Wait the required power-up setup time, about 5-10 $\mu$ s. - 4. Start the sample/conversion sequence: - a) Sample for a minimum of 2 TAD and start the conversion by setting the GO/DONE bit. The GO/DONE bit is set by the user in software or by the module if initiated by a trigger. - b) If TACQ is assigned a value (multiple of TAD), then setting the GO/DONE bit starts a sample period of the TACQ value, then starts a conversion. - 5. Wait for A/D conversion/conversions to complete using one of the following options: - a) Poll for the GO/DONE bit to be cleared if in Single-Shot mode. - b) Wait for the A/D Interrupt Flag (ADIF) to be set - Poll for the BFEMT bit to be cleared to signify that at least the first conversion has completed. - 6. Read the A/D results, clear the ADIF flag, reconfigure the trigger. #### 21.2 A/D Result Buffer The A/D module has a 4-level result buffer with an address range of 0 to 3, enabled by setting the FIFOEN bit in the ADCON1 register. This buffer is implemented in a circular fashion, where the A/D result is stored in one location and the address is incremented. If the address is greater than 3, the pointer is wrapped back around to 0. The result buffer has a Buffer Empty Flag, BFEMT, indicating when any data is in the buffer. It also has a Buffer Overflow Flag, BFOVFL, which indicates when a new sample has overwritten a location that was not previously read. Associated with the buffer is a pointer to the address for the next read operation. The ADPNT<1:0> bits configure the address for the next read operation. These bits are read-only. The Result Buffer also has a configurable interrupt trigger level that is configured by the ADRS<1:0> bits. The user has three selections: interrupt flag set on every write to the buffer, interrupt on every second write to the buffer, or interrupt on every fourth write to the buffer. ADPNT<1:0> are reset to '00' every time a conversion sequence is started (either by setting the GO/DONE bit or on a trigger). Note: When right justified, reading ADRESL increments the ADPNT<1:0> bits. When left justified, reading ADRESH increments the ADPNT<1:0> bits. ### 21.3 A/D Acquisition Requirements For the A/D Converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 21-2. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 2.5 k $\Omega$ . After the analog input channel is selected (changed), the channel must be sampled for at least the minimum acquisition time before starting a conversion. **Note:** When the conversion is started, the holding capacitor is disconnected from the input pin. To calculate the minimum acquisition time, Equation 21-1 may be used. This equation assumes that 1/2 LSb error is used (1024 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified resolution. Example 21-1 shows the calculation of the minimum required acquisition time TACQ. In this case, the converter module is fully powered up at the outset and therefore, the amplifier settling time, TAMP, is negligible. This calculation is based on the following application system assumptions: CHOLD = 9 pF Rs = $100\Omega$ Conversion Error $\leq 1/2$ LSb VDD = 5V → Rss = 6 kΩ Temperature = 50°C (system max.) VHOLD = 0V @ time = 0 ### **EQUATION 21-1: ACQUISITION TIME** TACQ = Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient = TAMP + TC + TCOFF #### **EQUATION 21-2: MINIMUM A/D HOLDING CAPACITOR CHARGING TIME** ``` \begin{array}{lll} V_{HOLD} & = & (V_{REF} - (V_{REF}/2048)) \bullet (1 - e^{(-T_C/C_{HOLD}(R_{IC} + R_{SS} + R_S))}) \\ \text{or} \\ T_C & = & -(C_{HOLD})(R_{IC} + R_{SS} + R_S) \ln(1/2048) \end{array} ``` ### **EXAMPLE 21-1: CALCULATING THE MINIMUM REQUIRED ACQUISITION TIME** TACQ = TAMP + TC + TCOFF TAMP = Negligible $T\text{COFF} \quad = \quad (Temp - 25^{\circ}C)(0.005~\mu\text{s}/^{\circ}C)$ $(50^{\circ}\text{C} - 25^{\circ}\text{C})(0.005 \text{ }\mu\text{s}/^{\circ}\text{C}) = .13 \text{ }\mu\text{s}$ Temperature coefficient is only required for temperatures > 25 °C. Below 25 °C, TCOFF = 0 $\mu$ s. TC = -(CHOLD) (RIC + RSS + RS) $ln(1/2047) \mu s$ $-(9 \text{ pF}) (1 \text{ k}\Omega + 6 \text{ k}\Omega + 100\Omega) \ln(0.0004883) \,\mu\text{s} = .49 \,\mu\text{s}$ TACQ = $0 + .49 \mu s + .13 \mu s = .62 \mu s$ Note: If the converter module has been in Sleep mode, TAMP is 2.0 μs from the time the part exits Sleep mode. #### FIGURE 21-2: ANALOG INPUT MODEL ### 21.4 A/D Voltage References If external voltage references are used instead of the internal AVDD and AVSS sources, the source impedance of the VREF+ and VREF- voltage sources must be considered. During acquisition, currents supplied by these sources are insignificant. However, during conversion, the A/D module sinks and sources current through the reference sources. In order to maintain the A/D accuracy, the voltage reference source impedances should be kept low to reduce voltage changes. These voltage changes occur as reference currents flow through the reference source impedance. Note: When using external references, the source impedance of the external voltage references must be less than $75\Omega$ in order to achieve the specified ADC resolution. A higher reference source impedance will increase the ADC offset and gain errors. Resistive voltage dividers will not provide a low enough source impedance. To ensure the best possible ADC performance, external VREF inputs should be buffered with an op amp or other low-impedance circuit. # 21.5 Selecting and Configuring Automatic Acquisition Time The ADCON2 register allows the user to select an acquisition time that occurs each time an A/D conversion is triggered. When the GO/DONE bit is set, sampling is stopped and a conversion begins. The user is responsible for ensuring the required acquisition time has passed between selecting the desired input channel and the start of conversion. This occurs when the ACQT<3:0> bits (ADCON2<6:3>) remain in their Reset state ('0000'). If desired, the ACQT bits can be set to select a programmable acquisition time for the A/D module. When triggered, the A/D module continues to sample the input for the selected acquisition time, then automatically begins a conversion. Since the acquisition time is programmed, there may be no need to wait for an acquisition time between selecting a channel and triggering the A/D. If an acquisition time is programmed, there is nothing to indicate if the acquisition time has ended or if the conversion has begun. # 21.6 Selecting the A/D Conversion Clock The A/D conversion time per bit is defined as TAD. The A/D conversion requires 12 TAD per 10-bit conversion. The source of the A/D conversion clock is software selectable. There are eight possible options for TAD: - 2 Tosc - 4 Tosc - 8 Tosc - 16 Tosc - 32 Tosc - 64 Tosc - Internal RC Oscillator - Internal RC Oscillator/4 For correct A/D conversions, the A/D conversion clock (TAD) must be as short as possible, but greater than the minimum TAD (approximately 416 ns, see parameter A11 for more information). Table 21-2 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected. | TARI F 21-2. | TAD VS DEVICE | <b>OPERATING FREQUENCIES</b> | |--------------|----------------|------------------------------| | | IAD VS. DEVICE | | | AD Clock So | urce (TAD) | Maximum Device Frequency | | | |---------------------|------------|--------------------------|----------------------------|--| | Operation | ADCS<2:0> | PIC18FXX31 | PIC18LFXX31 <sup>(4)</sup> | | | 2 Tosc | 000 | 4.8 MHz | 666 kHz | | | 4 Tosc | 100 | 9.6 MHz | 1.33 MHz | | | 8 Tosc | 001 | 19.2 MHz | 2.66 MHz | | | 16 Tosc | 101 | 38.4 MHz | 5.33 MHz | | | 32 Tosc | 010 | 40.0 MHz | 10.65 MHz | | | 64 Tosc | 110 | 40.0 MHz | 21.33 MHz | | | RC/4 <sup>(3)</sup> | 011 | 1.00 MHz <sup>(1)</sup> | 1.00 MHz <sup>(2)</sup> | | | RC <sup>(3)</sup> | 111 | 4.0 MHz <sup>(2)</sup> | 4.0 MHz <sup>(2)</sup> | | - Note 1: The RC source has a typical TAD time of 2-6 $\mu$ s. - 2: The RC source has a typical TAD time of 0.5-1.5 $\mu s$ . - **3:** For device frequencies above 1 MHz, the device must be in Sleep for the entire conversion or the A/D accuracy may be out of specification unless in Single-Shot mode. - 4: Low-power devices only. # 21.7 Operation in Power-Managed Modes The selection of the automatic acquisition time and A/D conversion clock is determined in part by the clock source and frequency while in a power-managed mode. If the A/D is expected to operate while the device is in a power-managed mode, the ACQT<3:0> and ADCS<2:0> bits in ADCON2 should be updated in accordance with the power-managed mode clock that will be used. After the power-managed mode is entered (either of the power-managed Run modes), an A/D acquisition or conversion may be started. Once an acquisition or conversion is started, the device should continue to be clocked by the same power-managed mode clock source until the conversion has been completed. If desired, the device may be placed into the corresponding power-managed Idle mode during the conversion. If the power-managed mode clock frequency is less than 1 MHz, the A/D RC clock source should be selected. Operation in Sleep mode requires the A/D RC clock to be selected. If bits, ACQT<3:0>, are set to '0000' and a conversion is started, the conversion will be delayed one instruction cycle to allow execution of the SLEEP instruction and entry to Sleep mode. The IDLEN and SCS bits in the OSCCON register must have already been cleared prior to starting the conversion. Note: The A/D can operate in Sleep mode only when configured for Single-Shot mode. If the part is in Sleep mode, and it is possible for a source other than the A/D module to wake the part, the user must poll ADCON0<GO/DONE> to ensure it is clear before reading the result. ### 21.8 Configuring Analog Port Pins The ANSEL0, ANSEL1, TRISA and TRISE registers all configure the A/D port pins. The port pins needed as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted. The A/D operation is independent of the state of the ANSEL0, ANSEL1 and TRIS bits. - Note 1: When reading the PORT register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs will convert an analog input. Analog levels on a digitally configured input will be accurately converted. - 2: Analog levels on any pin defined as a digital input may cause the digital input buffer to consume current out of the device's specification limits. #### 21.9 A/D Conversions Figure 21-3 shows the operation of the A/D Converter after the GO/DONE bit has been set and the ACQT<2:0> bits are cleared. A conversion is started after the following instruction to allow entry into Sleep mode before the conversion begins. The internal A/D RC oscillator must be selected to perform a conversion in Sleep. Figure 21-4 shows the operation of the A/D Converter after the GO/DONE bit has been set, the ACQT<3:0> bits are set to '010' and a 4 TAD acquisition time is selected before the conversion starts. Clearing the GO/DONE bit during a conversion will abort the current conversion. The resulting buffer location will contain the partially completed A/D conversion sample. This will not set the ADIF flag, therefore, the user must read the buffer location before a conversion sequence overwrites it. After the A/D conversion is completed or aborted, a 2 TAD wait is required before the next acquisition can be started. After this wait, acquisition on the selected channel is automatically started. Note: The GO/DONE bit should NOT be set in the same instruction that turns on the A/D. ## FIGURE 21-3: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 000, TACQ = 0) ## FIGURE 21-4: A/D CONVERSION TAD CYCLES (ACQT<3:0> = 0010, TACQ = 4 TAD) #### 21.9.1 A/D RESULT REGISTER The ADRESH:ADRESL register pair is the location where the 10-bit A/D result is loaded at the completion of the A/D conversion. This register pair is 16 bits wide. The A/D module gives the flexibility to left or right justify the 10-bit result in the 16-bit result register. The A/D Format Select bit (ADFM) controls this justification. Figure 21-5 shows the operation of the A/D result justification. The extra bits are loaded with '0's. When an A/D result will not overwrite these locations (A/D disable), these registers may be used as two general purpose 8-bit registers. ### FIGURE 21-5: A/D RESULT JUSTIFICATION #### **EQUATION 21-3: CONVERSION TIME FOR MULTI-CHANNEL MODES** #### Sequential Mode: $T = (TACQ)_A + (TCON)_A + [(TACQ)_B - 12 TAD] + (TCON)_B + [(TACQ)_C - 12 TAD] + (TCON)_C + [(TACQ)_D - 12 TAD] + (TCON)_D + [(TACQ)_C - 12 TAD] + (TCON)_C [(TAC$ #### Simultaneous Mode: $\mathsf{T} = \mathsf{TACQ} + (\mathsf{TCON})_A + (\mathsf{TCON})_B + \mathsf{TACQ} + (\mathsf{TCON})_C + (\mathsf{TCON})_D$ TABLE 21-3: SUMMARY OF A/D REGISTERS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset Values on Page: | |----------------------|-----------------------|-----------------------|---------------------|---------------|----------------------|--------------------|--------------------|---------------------|-----------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 54 | | PIR1 | _ | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 57 | | PIE1 | _ | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 57 | | IPR1 | _ | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 57 | | PIR2 | OSCFIF | _ | _ | EEIF | _ | LVDIF | _ | CCP2IF | 57 | | PIE2 | OSCFIE | _ | _ | EEIE | _ | LVDIE | _ | CCP2IE | 57 | | IPR2 | OSCFIP | _ | _ | EEIP | _ | LVDIP | _ | CCP2IP | 57 | | ADRESH | A/D Result | Register Hig | h Byte | | | | | | 56 | | ADRESL | A/D Result | Register Lov | v Byte | | | | | | 56 | | ADCON0 | _ | _ | ACONV | ACSCH | ACMOD1 | ACMOD0 | GO/DONE | ADON | 56 | | ADCON1 | VCFG1 | VCFG0 | _ | FIFOEN | BFEMT | BFOVFL | ADPNT1 | ADPNT0 | 56 | | ADCON2 | ADFM | ACQT3 | ACQT2 | ACQT1 | ACQT0 | ADCS2 | ADCS1 | ADCS0 | 56 | | ADCON3 | ADRS1 | ADRS0 | _ | SSRC4 | SSRC3 | SSRC2 | SSRC1 | SSRC0 | 56 | | ADCHS | GDSEL1 | GDSEL0 | GBSEL1 | GBSEL0 | GCSEL1 | GCSEL0 | GASEL1 | GASEL0 | 56 | | ANSEL0 | ANS7 <sup>(6)</sup> | ANS6 <sup>(6)</sup> | ANS5 <sup>(6)</sup> | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 56 | | ANSEL1 | _ | _ | _ | _ | _ | _ | _ | ANS8 <sup>(5)</sup> | 56 | | PORTA | RA7 <sup>(4)</sup> | RA6 <sup>(4)</sup> | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | 57 | | TRISA | TRISA7 <sup>(4)</sup> | TRISA6 <sup>(4)</sup> | PORTA D | ata Direction | n Register | | | | 57 | | PORTE <sup>(2)</sup> | _ | _ | _ | _ | RE3 <sup>(1,3)</sup> | RA2 <sup>(3)</sup> | RA1 <sup>(3)</sup> | RA0 <sup>(3)</sup> | 57 | | TRISE(3) | _ | _ | _ | _ | _ | PORTE Da | ata Direction R | egister | 57 | | LATE <sup>(3)</sup> | _ | _ | _ | _ | _ | LATE Data | Output Regis | ter | 57 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for A/D conversion. **Note 1:** The RE3 port bit is available only as an input pin when the MCLRE bit in the CONFIG3H register is '0'. - 2: This register is not implemented on PIC18F2331/2431 devices. - **3:** These bits are not implemented on PIC18F2331/2431 devices. - **4:** These pins may be configured as port pins depending on the oscillator mode selected. - 5: ANS5 through ANS8 are available only on the PIC18F4331/4431 devices. - 6: Not available on 28-pin devices. NOTES: ## 22.0 LOW-VOLTAGE DETECT (LVD) PIC18F2331/2431/4331/4431 devices have a Low-Voltage Detect module (LVD), a programmable circuit that enables the user to specify a device voltage trip point. If the device experiences an excursion below the trip point, an interrupt flag is set. If the interrupt is enabled, the program execution will branch to the interrupt vector address and the software can then respond to the interrupt. The Low-Voltage Detect Control register (Register 22-1) completely controls the operation of the LVD module. This allows the circuitry to be "turned off" by the user under software control, which minimizes the current consumption for the device. The block diagram for the LVD module is shown in Figure 22-1. The module is enabled by setting the LVDEN bit, but the circuitry requires some time to stabilize each time that it is enabled. The IRVST bit is a read-only bit used to indicate when the circuit is stable. The module can only generate an interrupt after the circuit is stable and the IRVST bit is set. The module monitors for drops in VDD below a predetermined set point. #### REGISTER 22-1: LVDCON: LOW-VOLTAGE DETECT CONTROL REGISTER | U-0 | U-0 | R-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-1 | |-------|-----|-------|-------|----------------------|----------------------|----------------------|----------------------| | _ | _ | IRVST | LVDEN | LVDL3 <sup>(1)</sup> | LVDL2 <sup>(1)</sup> | LVDL1 <sup>(1)</sup> | LVDL0 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit | t, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 7-6 **Unimplemented:** Read as '0' bit 5 IRVST: Internal Reference Voltage Stable Flag bit - 1 = Indicates that the Low-Voltage Detect logic will generate the interrupt flag at the specified voltage range - 0 = Indicates that the Low-Voltage Detect logic will not generate the interrupt flag at the specified voltage range and the LVD interrupt should not be enabled bit 4 LVDEN: Low-Voltage Detect Power Enable bit 1 = Enables LVD, powers up LVD circuit0 = Disables LVD, powers down LVD circuit LVDL<3:0>: Low-Voltage Detection Limit bits<sup>(1)</sup> 1111 = External analog input is used (input comes from the LVDIN pin) 1110 = Maximum setting • bit 3-0 \_ 0010 = Minimum setting 0001 = Reserved 0000 = Reserved Note 1: LVDL<3:0> bit modes, which result in a trip point below the valid operating voltage of the device, are not tested. Externally Generated Trip Point Vdd Vdd LVDL<3:0> LVDCON Register LVDIN VDIRMAG LVDEN LVDIN Set LVDIF 16-to-1 MUX LVDEN Internal Voltage Reference **BOREN** **FIGURE 22-1:** LVD MODULE BLOCK DIAGRAM (WITH EXTERNAL INPUT) ### 22.1 Operation When the LVD module is enabled, a comparator uses an internally generated reference voltage as the set point. The set point is compared with the trip point, where each node in the resistor divider represents a trip point voltage. The "trip point" voltage is the voltage level at which the device detects a low-voltage event, depending on the configuration of the module. When the supply voltage is equal to the trip point, the voltage tapped off of the resistor array is equal to the internal reference voltage generated by the voltage reference module. The comparator then generates an interrupt signal by setting the LVDIF bit. The trip point voltage is software programmable to any one of 16 values, selected by programming the LVDL<3:0> bits (LVDCON<3:0>). The LVD module has an additional feature that allows the user to supply the trip voltage to the module from an external source. This mode is enabled when bits, LVDL<3:0>, are set to '1111'. In this state, the comparator input is multiplexed from the external input pin, LVDIN. This gives users flexibility because it allows them to configure the Low-Voltage Detect interrupt to occur at any voltage in the valid operating range. ## 22.2 LVD Setup The following steps are needed to set up the LVD module: - Disable the module by clearing the LVDEN bit (LVDCON<4>). - 2. Write the value to the LVDL<3:0> bits that selects the desired LVD trip point. - Enable the LVD module by setting the LVDEN bit. - Clear the LVD interrupt flag (PIR2<2>), which may have been set from a previous interrupt. - Enable the LVD interrupt, if interrupts are desired, by setting the LVDIE and GIE bits (PIE<2> and INTCON<7>). An interrupt will not be generated until the IRVST bit is set. ### 22.3 Current Consumption When the module is enabled, the LVD comparator and voltage divider are enabled and will consume static current. The total current consumption, when enabled, is specified in electrical specification Parameter D022B. Depending on the application, the LVD module does not need to be operating constantly. To decrease the current requirements, the LVD circuitry may only need to be enabled for short periods where the voltage is checked. After doing the check, the LVD module may be disabled. ## 22.4 LVD Start-up Time The internal reference voltage of the LVD module, specified in electrical specification Parameter D420, may be used by other internal circuitry, such as the Programmable Brown-out Reset. If the LVD, or other circuits using the voltage reference, are disabled to lower the device's current consumption, the reference voltage circuit will require time to become stable before a low-voltage condition can be reliably detected. This start-up time, TIRVST, is an interval that is independent of device clock speed. It is specified in electrical specification Parameter 36. The LVD interrupt flag is not enabled until TIRVST has expired and a stable reference voltage is reached. For this reason, brief excursions beyond the set point may not be detected during this interval (refer to Figure 22-2). FIGURE 22-2: LOW-VOLTAGE DETECT WAVEFORMS ## 22.5 Operation During Sleep When enabled, the LVD circuitry continues to operate during Sleep. If the device voltage crosses the trip point, the LVDIF bit will be set and the device will wake-up from Sleep. Device execution will continue from the interrupt vector address if interrupts have been globally enabled. #### 22.6 Effects of a Reset A device Reset forces all registers to their Reset state. This forces the LVD module to be turned off. ## 22.7 Applications Figure 22-3 shows a possible application voltage curve (typically for batteries). Over time, the device voltage decreases. When the device voltage equals voltage, VA, the LVD logic generates an interrupt. This occurs at time, TA. The application software then has the time, until the device voltage is no longer in valid operating range, to perform "housekeeping tasks" and to shut down the system. Voltage point, VB, is the minimum valid operating voltage specification. This occurs at time, TB. The difference, TB – TA, is the total time for shutdown. TABLE 22-1: REGISTERS ASSOCIATED WITH LOW-VOLTAGE DETECT MODULE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|----------|-----------|--------|--------|-------|--------|--------|--------| | LVDCON | _ | _ | IRVST | LVDEN | LVDL3 | LVDL2 | LVDL1 | LVDL0 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | | IPR2 | OSCFIP | _ | _ | EEIP | _ | LVDIP | _ | CCP2IP | | PIR2 | OSCFIF | _ | _ | EEIF | _ | LVDIF | _ | CCP2IF | | PIE2 | OSCFIE | _ | _ | EEIE | _ | LVDIE | _ | CCP2IE | **Legend:** — = unimplemented, read as '0'. Shaded cells are unused by the LVD module. NOTES: # 23.0 SPECIAL FEATURES OF THE CPU PIC18F2331/2431/4331/4431 devices include several features intended to maximize system reliability and minimize cost through elimination of external components. These are: - · Oscillator Selection - · Resets: - Power-on Reset (POR) - Power-up Timer (PWRT) - Oscillator Start-up Timer (OST) - Brown-out Reset (BOR) - Interrupts - Watchdog Timer (WDT) - · Fail-Safe Clock Monitor - · Two-Speed Start-up - · Code Protection - · ID Locations - In-Circuit Serial Programming™ (ICSP™) The oscillator can be configured for the application depending on frequency, power, accuracy and cost. All of the options are discussed in detail in **Section 3.0** "Oscillator Configurations". A complete discussion of device Resets and interrupts is available in previous sections of this data sheet. In addition to their Power-up and Oscillator Start-up Timers provided for Resets, PIC18F2331/2431/4331/4431 devices have a Watchdog Timer, which is either permanently enabled via the Configuration bits, or software-controlled (if configured as disabled). The inclusion of an internal RC oscillator also provides the additional benefits of a Fail-Safe Clock Monitor (FSCM) and Two-Speed Start-up. FSCM provides for background monitoring of the peripheral clock and automatic switchover in the event of its failure. Two-Speed Start-up enables code to be executed almost immediately on start-up, while the primary clock source completes its start-up delays. All of these features are enabled and configured by setting the appropriate Configuration register bits. ### 23.1 Configuration Bits The Configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1'), to select various device configurations. These bits are mapped starting at program memory location 300000h. The user will note that address 300000h is beyond the user program memory space. In fact, it belongs to the configuration memory space (300000h-3FFFFFh), which can only be accessed using table reads and table writes. Programming the Configuration registers is done in a manner similar to programming the Flash memory. The EECON1 register WR bit starts a self-timed write to the Configuration register. In normal operation mode, a TBLWT instruction with the TBLPTR pointing to the Configuration register sets up the address and the data for the Configuration register write. Setting the WR bit starts a long write to the Configuration register. The Configuration registers are written a byte at a time. To write or erase a configuration cell, a TBLWT instruction can write a '1' or a '0' into the cell. For additional details on Flash programming, refer to Section 8.5 "Writing to Flash Program Memory". TABLE 23-1: CONFIGURATION BITS AND DEVICE IDs | File | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Default/<br>Unprogrammed<br>Value | |---------|-----------------------|----------------------|-------|---------|------------------------|-----------------------|----------------------|--------|-----------------------|-----------------------------------| | 300000h | CONFIG1L | _ | _ | 1 | 1 | 1 | | - | _ | | | 300001h | CONFIG1H | IESO | FCMEN | | | FOSC3 | FOSC2 | FOSC1 | FOSC0 | 11 1111 | | 300002h | CONFIG2L | 1 | _ | 1 | ı | BORV1 | BORV0 | BOREN | PWRTEN | 1111 | | 300003h | CONFIG2H | _ | _ | WINEN | WDTPS3 | WDTPS2 | WDTPS1 | WDTPS0 | WDTEN | 11 1111 | | 300004h | CONFIG3L | _ | _ | T10SCMX | HPOL | LPOL | PWMPIN | - | _ | 11 11 | | 300005h | CONFIG3H | MCLRE <sup>(1)</sup> | _ | - | EXCLKMX <sup>(1)</sup> | PWM4MX <sup>(1)</sup> | SSPMX <sup>(1)</sup> | - | FLTAMX <sup>(1)</sup> | 11 11-1 | | 300006h | CONFIG4L | DEBUG | _ | 1 | 1 | 1 | LVP | 1 | STVREN | 11-1 | | 300007h | CONFIG4H | _ | _ | 1 | 1 | - | _ | _ | _ | | | 300008h | CONFIG5L | - | _ | 1 | - | CP3 <sup>(1)</sup> | CP2 <sup>(1)</sup> | CP1 | CP0 | 1111 | | 300009h | CONFIG5H | CPD | CPB | 1 | 1 | 1 | 1 | 1 | 1 | 11 | | 30000Ah | CONFIG6L | _ | _ | | 1 | WRT3 <sup>(1)</sup> | WRT2 <sup>(1)</sup> | WRT1 | WRT0 | 1111 | | 30000Bh | CONFIG6H | WRTD | WRTB | WRTC | 1 | 1 | 1 | 1 | 1 | 111 | | 30000Ch | CONFIG7L | - | _ | | - | EBTR3 <sup>(1)</sup> | EBTR2 <sup>(1)</sup> | EBTR1 | EBTR0 | 1111 | | 30000Dh | CONFIG7H | _ | EBTRB | | | | | | | -1 | | 3FFFEh | DEVID1 <sup>(2)</sup> | DEV2 | DEV1 | DEV0 | REV4 | REV3 | REV2 | REV1 | REV0 | xxxx xxxx(2) | | 3FFFFFh | DEVID2 <sup>(2)</sup> | DEV10 | DEV9 | DEV8 | DEV7 | DEV6 | DEV5 | DEV4 | DEV3 | 0000 0101 | Legend: x = unknown, u = unchanged, - = unimplemented. Shaded cells are unimplemented, read as '0'. Note 1: Unimplemented in PIC18F2331/4331 devices; maintain this bit set. 2: See Register 23-13 for DEVID1 values. DEVID registers are read-only and cannot be programmed by the user. ### REGISTER 23-1: CONFIG1H: CONFIGURATION REGISTER 1 HIGH (BYTE ADDRESS 300001h) | R/P-1 | R/P-1 | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |-------|-------|-----|-----|-------|-------|-------|-------| | IESO | FCMEN | _ | _ | FOSC3 | FOSC2 | FOSC1 | FOSC0 | | bit 7 | | | | | | | bit 0 | #### Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7 IESO: Internal External Switchover bit 1 = Internal External Switchover mode enabled 0 = Internal External Switchover mode disabled bit 6 FCMEN: Fail-Safe Clock Monitor Enable bit 1 = Fail-Safe Clock Monitor enabled 0 = Fail-Safe Clock Monitor disabled bit 5-4 Unimplemented: Read as '0' bit 3-0 **FOSC<3:0>:** Oscillator Selection bits 11xx = External RC oscillator, CLKO function on RA6 1001 = Internal oscillator block, CLKO function on RA6 and port function on RA7 (INTIO1) 1000 = Internal oscillator block, port function on RA6 and port function on RA7 (INTIO2) 0111 = External RC oscillator, port function on RA6 0110 = HS oscillator, PLL enabled (clock frequency = 4 x FOSC1) 0101 = EC oscillator, port function on RA6 (ECIO) 0100 = EC oscillator, CLKO function on RA6 (EC) 0010 = HS oscillator 0001 = XT oscillator 0000 = LP oscillator ## REGISTER 23-2: CONFIG2L: CONFIGURATION REGISTER 2 LOW (BYTE ADDRESS 300002h) | U-0 | U-0 | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |-------|-----|-----|-----|-------|-------|----------------------|-----------------------| | _ | _ | _ | _ | BORV1 | BORV0 | BOREN <sup>(1)</sup> | PWRTEN <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7-4 Unimplemented: Read as '0' bit 3-2 **BORV<1:0>:** Brown-out Reset Voltage bits 11 = Reserved 10 = VBOR set to 2.7V 01 = VBOR set to 4.2V 00 = VBOR set to 4.5V bit 1 BOREN: Brown-out Reset Enable bit<sup>(1)</sup> 1 = Brown-out Reset is enabled0 = Brown-out Reset is disabled bit 0 **PWRTEN**: Power-up Timer Enable bit<sup>(1)</sup> 1 = PWRT is disabled 0 = PWRT is enabled **Note 1:** Having BOREN = 1 does not automatically override the PWRTEN to '0', nor automatically enables the Power-up Timer. ### REGISTER 23-3: CONFIG2H: CONFIGURATION REGISTER 2 HIGH (BYTE ADDRESS 300003h) | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |-------|-----|-------|--------|--------|--------|--------|-------| | _ | _ | WINEN | WDTPS3 | WDTPS2 | WDTPS1 | WDTPS0 | WDTEN | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7-6 **Unimplemented:** Read as '0' bit 5 WINEN: Watchdog Timer Window Enable bit 1 = WDT window is disabled 0 = WDT window is enabled bit 4-1 WDTPS<3:0>: Watchdog Timer Postscale Select bits 1111 = 1:32,768 1110 = 1:16,384 1101 = 1:8,192 1100 = 1:4,096 1011 = 1:2,048 1010 = 1:1,024 1001 = 1:512 1000 = 1:256 0111 = 1:128 0110 = 1:64 0101 = 1:32 0100 = 1:16 0011 = 1:8 0010 = 1:4 0001 = 1:2 0000 = 1:1 bit 0 WDTEN: Watchdog Timer Enable bit 1 = WDT is enabled 0 = WDT is disabled (control is placed on the SWDTEN bit) ### REGISTER 23-4: CONFIG3L: CONFIGURATION REGISTER 3 LOW (BYTE ADDRESS 300004h) | U-0 | U | R/P-1 | R/P-1 | R/P-1 | R/P-1 | U | U | |-------|---|---------|---------------------|---------------------|-----------------------|---|-------| | _ | _ | T10SCMX | HPOL <sup>(1)</sup> | LPOL <sup>(1)</sup> | PWMPIN <sup>(3)</sup> | _ | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7-6 **Unimplemented:** Read as '0' bit 5 T10SCMX: Timer1 Oscillator Mode bit 1 = Low-power Timer1 operation when microcontroller is in Sleep mode 0 = Standard (legacy) Timer1 oscillator operation bit 4 **HPOL:** High Side Transistors Polarity bit (i.e., Odd PWM Output Polarity Control bit)<sup>(1)</sup> 1 = PWM1, 3, 5 and 7 are active-high (default)(2) $0 = PWM1, 3, 5 \text{ and } 7 \text{ are active-low}^{(2)}$ bit 3 LPOL: Low Side Transistors Polarity bit (i.e., Even PWM Output Polarity Control bit)<sup>(1)</sup> 1 = PWM0, 2, 4 and 6 are active-high (default)(2) 0 = PWM0, 2, 4 and 6 are active-low<sup>(2)</sup> bit 2 **PWMPIN:** PWM Output Pins Reset State Control bit<sup>(3)</sup> 1 = PWM outputs are disabled upon Reset (default) 0 = PWM outputs drive active states upon Reset bit 1-0 **Unimplemented:** Read as '0' **Note 1:** Polarity control bits, HPOL and LPOL, define PWM signal output active and inactive states; PWM states generated by the Fault inputs or PWM manual override. 2: PWM6 and PWM7 output channels are only available on PIC18F4331/4431 devices. 3: When PWMPIN = 0, PWMEN<2:0> = 101 if the device has eight PWM output pins (40 and 44-pin devices) and PWMEN<2:0> = 100 if the device has six PWM output pins (28-pin devices). PWM output polarity is defined by HPOL and LPOL. ### REGISTER 23-5: CONFIG3H: CONFIGURATION REGISTER 3 HIGH (BYTE ADDRESS 300005h) | R/P-1 | U | U | R/P-1 | R/P-1 | R/P-1 | U | R/P-1 | |----------------------|---|---|------------------------|-----------------------|----------------------|---|-----------------------| | MCLRE <sup>(1)</sup> | _ | _ | EXCLKMX <sup>(1)</sup> | PWM4MX <sup>(1)</sup> | SSPMX <sup>(1)</sup> | _ | FLTAMX <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7 MCLRE: MCLR Pin Enable bit(1) 1 = MCLR pin is enabled; RE3 input pin is disabled 0 = RE3 input pin is enabled; MCLR is disabled bit 6-5 **Unimplemented:** Read as '0' bit 4 **EXCLKMX:** TMR0/T5CKI External Clock MUX bit<sup>(1)</sup> 1 = TMR0/T5CKI external clock input is multiplexed with RC3 0 = TMR0/T5CKI external clock input is multiplexed with RD0 bit 3 **PWM4MX**: PWM4 MUX bit<sup>(1)</sup> 1 = PWM4 output is multiplexed with RB50 = PWM4 output is multiplexed with RD5 bit 2 SSPMX: SSP I/O MUX bit<sup>(1)</sup> 1 = SCK/SCL clocks and SDA/SDI data are multiplexed with RC5 and RC4, respectively. SDO output is multiplexed with RC7. 0 = SCK/SCL clocks and SDA/SDI data are multiplexed with RD3 and RD2, respectively. SDO output is multiplexed with RD1. bit 1 **Unimplemented:** Read as '0' bit 0 **FLTAMX**: FLTA MUX bit<sup>(1)</sup> 1 = FLTA input is multiplexed with RC1 0 = FLTA input is multiplexed with RD4 Note 1: Unimplemented in PIC18F2331/2431 devices; maintain this bit set. ## REGISTER 23-6: CONFIG4L: CONFIGURATION REGISTER 4 LOW (BYTE ADDRESS 300006h) | R/P-1 | U-0 | U-0 | U-0 | U-0 | R/P-1 | U-0 | R/P-1 | |-------|-----|-----|-----|-----|-------|-----|--------| | DEBUG | _ | _ | _ | _ | LVP | _ | STVREN | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7 DEBUG: Background Debugger Enable bit 1 = Background debugger is disabled; RB6 and RB7 are configured as general purpose I/O pins 0 = Background debugger is enabled; RB6 and RB7 are dedicated to In-Circuit Debug bit 6-3 **Unimplemented:** Read as '0' bit 2 LVP: Single-Supply ICSP™ Enable bit 1 = Single-Supply ICSP is enabled 0 = Single-Supply ICSP is disabled bit 1 Unimplemented: Read as '0' bit 0 STVREN: Stack Full/Underflow Reset Enable bit 1 = Stack full/underflow will cause Reset0 = Stack full/underflow will not cause Reset ### REGISTER 23-7: CONFIG5L: CONFIGURATION REGISTER 5 LOW (BYTE ADDRESS 300008h) | U-0 | U-0 | U-0 | U-0 | R/C-1 | R/C-1 | R/C-1 | R/C-1 | |-------|-----|-----|-----|----------------------|----------------------|--------------------|--------------------| | _ | _ | _ | _ | CP3 <sup>(1,2)</sup> | CP2 <sup>(1,2)</sup> | CP1 <sup>(2)</sup> | CP0 <sup>(2)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit C = Clearable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7-4 Unimplemented: Read as '0' CP3: Code Protection bit (1,2) bit 3 1 = Block 3 is not code-protected 0 = Block 3 is code-protected CP2: Code Protection bit(1,2) bit 2 1 = Block 2 is not code-protected 0 = Block 2 is code-protected bit 1 CP1: Code Protection bit<sup>(2)</sup> 1 = Block 1 is not code-protected 0 = Block 1 is code-protected **CP0:** Code Protection bit<sup>(2)</sup> bit 0 1 = Block 0 is not code-protected 0 = Block 0 is code-protected Note 1: Unimplemented in PIC18F2331/4331 devices; maintain this bit set. Refer to Figure 23-5 for block boundary addresses. #### REGISTER 23-8: CONFIG5H: CONFIGURATION REGISTER 5 HIGH (BYTE ADDRESS 300009h) | R/C-1 | R/C-1 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |--------------------|--------------------|-----|-----|-----|-----|-----|-------| | CPD <sup>(1)</sup> | CPB <sup>(1)</sup> | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: bit 6 R = Readable bit C = Clearable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state CPD: Data EEPROM Code Protection bit(1) bit 7 > 1 = Data EEPROM is not code-protected 0 = Data EEPROM is code-protected CPB: Boot Block Code Protection bit(1) 1 = Boot Block is not code-protected 0 = Boot Block is code-protected bit 5-0 Unimplemented: Read as '0' Note 1: Refer to Figure 23-5 for block boundary addresses. ## REGISTER 23-9: CONFIG6L: CONFIGURATION REGISTER 6 LOW (BYTE ADDRESS 30000Ah) | U-0 | U-0 | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |-------|-----|-----|-----|-----------------------|-----------------------|---------------------|---------------------| | _ | _ | _ | _ | WRT3 <sup>(1,2)</sup> | WRT2 <sup>(1,2)</sup> | WRT1 <sup>(2)</sup> | WRT0 <sup>(2)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7-4 Unimplemented: Read as '0' WRT3: Write Protection bit (1,2) bit 3 1 = Block 3 is not write-protected 0 = Block 3 is write-protected WRT2: Write Protection bit(1,2) bit 2 1 = Block 2 is not write-protected 0 = Block 2 is write-protected WRT1: Write Protection bit(2) bit 1 1 = Block 1 is not write-protected 0 = Block 1 is write-protected WRT0: Write Protection bit<sup>(2)</sup> bit 0 1 = Block 0 is not write-protected 0 = Block 0 is write-protected Note 1: Unimplemented in PIC18F2331/4331 devices; maintain this bit set. 2: Refer to Figure 23-5 for block boundary addresses. #### REGISTER 23-10: CONFIG6H: CONFIGURATION REGISTER 6 HIGH (BYTE ADDRESS 30000Bh) | R/P-1 | R/P-1 | R-1 | U-0 | U-0 | U-0 | U-0 | U-0 | |---------------------|---------------------|-----------------------|-----|-----|-----|-----|-------| | WRTD <sup>(2)</sup> | WRTB <sup>(2)</sup> | WRTC <sup>(1,2)</sup> | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: bit 6 R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7 WRTD: Data EEPROM Write Protection bit<sup>(2)</sup> 1 = Data EEPROM is not write-protected 0 = Data EEPROM is write-protected WRTB: Boot Block Write Protection bit(2) 1 = Boot block is not write-protected 0 = Boot block is write-protected bit 5 WRTC: Configuration Register Write Protection bit<sup>(1,2)</sup> 1 = Configuration registers are not write-protected0 = Configuration registers are write-protected bit 4-0 **Unimplemented:** Read as '0' Note 1: This bit is read-only in normal execution mode; it can be written only in Program mode. 2: Refer to Figure 23-5 for block boundary addresses. ## REGISTER 23-11: CONFIG7L: CONFIGURATION REGISTER 7 LOW (BYTE ADDRESS 30000Ch) | U-0 | U-0 | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |-------|-----|-----|-----|--------------------------|--------------------------|------------------------|------------------------| | _ | _ | _ | _ | EBTR3 <sup>(1,2,3)</sup> | EBTR2 <sup>(1,2,3)</sup> | EBTR1 <sup>(2,3)</sup> | EBTR0 <sup>(2,3)</sup> | | bit 7 | | | | | | | bit 0 | #### Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7-4 Unimplemented: Read as '0' bit 3 **EBTR3**: Table Read Protection bit<sup>(1,2,3)</sup> 1 = Block 3 is not protected from table reads executed in other blocks0 = Block 3 is protected from table reads executed in other blocks bit 2 **EBTR2**: Table Read Protection bit<sup>(1,2,3)</sup> 1 = Block 2 is not protected from table reads executed in other blocks 0 = Block 2 is protected from table reads executed in other blocks bit 1 **EBTR1:** Table Read Protection bit<sup>(2,3)</sup> 1 = Block 1 is not protected from table reads executed in other blocks 0 = Block 1 is protected from table reads executed in other blocks bit 0 **EBTR0**: Table Read Protection bit<sup>(2,3)</sup> 1 = Block 0 is not protected from table reads executed in other blocks 0 = Block 0 is protected from table reads executed in other blocks Note 1: Unimplemented in PIC18F2331/4331 devices; maintain this bit set. 2: Refer to Figure 23-5 for block boundary addresses. 3: Enabling the corresponding CPx bit is recommended to protect the block from external read operations. #### REGISTER 23-12: CONFIG7H: CONFIGURATION REGISTER 7 HIGH (BYTE ADDRESS 30000Dh) | U-0 | R/P-1 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |-------|------------------------|-----|-----|-----|-----|-----|-------| | _ | EBTRB <sup>(1,2)</sup> | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | #### Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7 Unimplemented: Read as '0' bit 6 **EBTRB:** Boot Block Table Read Protection bit<sup>(1,2)</sup> 1 = Boot block is not protected from table reads executed in other blocks 0 = Boot block is protected from table reads executed in other blocks bit 5-0 **Unimplemented:** Read as '0' Note 1: Enabling the corresponding CPx bit is recommended to protect the block from external read operations. 2: Refer to Figure 23-5 for block boundary addresses. #### REGISTER 23-13: DEVID1: DEVICE ID REGISTER 1 FOR PIC18F2331/2431/4331/4431 DEVICES | R | R | R | R | R | R | R | R | |-------|------|------|------|------|------|------|-------| | DEV2 | DEV1 | DEV0 | REV4 | REV3 | REV2 | REV1 | REV0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7-5 **DEV<2:0>:** Device ID bits These bits are used with the DEV<10:3> bits in the Device ID Register 2 to identify the part number. 000 = PIC18F4331 001 = PIC18F4431 100 = PIC18F2331 101 = PIC18F2431 bit 4-0 **REV<4:0>:** Revision ID bits These bits are used to indicate the device revision. #### REGISTER 23-14: DEVID2: DEVICE ID REGISTER 2 FOR PIC18F2331/2431/4331/4431 DEVICES | R | R | R | R | R | R | R | R | |----------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | DEV10 <sup>(1)</sup> | DEV9 <sup>(1)</sup> | DEV8 <sup>(1)</sup> | DEV7 <sup>(1)</sup> | DEV6 <sup>(1)</sup> | DEV5 <sup>(1)</sup> | DEV4 <sup>(1)</sup> | DEV3 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed U = Unchanged from programmed state bit 7-0 **DEV<10:3>:** Device ID bits<sup>(1)</sup> These bits are used with the DEV<2:0> bits in the Device ID Register 1 to identify the part number 0000 0101 = PIC18F2331/2431/4331/4431 devices **Note 1:** These values for DEV<10:3> may be shared with other devices. The specific device is always identified by using the entire DEV<10:0> bit sequence. ## 23.2 Watchdog Timer (WDT) For PIC18F2331/2431/4331/4431 devices, the WDT is driven by the INTRC source. When the WDT is enabled, the clock source is also enabled. The nominal WDT period is 4 ms and has the same stability as the INTRC oscillator. The 4 ms period of the WDT is multiplied by a 16-bit postscaler. Any output of the WDT postscaler is selected by a multiplexer, controlled by bits in Configuration Register 2H (see Register 23-3). Available periods range from 4 ms to 131.072 seconds (2.18 minutes). The WDT and postscaler are cleared when any of the following events occur: execute a SLEEP or CLRWDT instruction, the IRCF bits (OSCCON<6:4>) are changed or a clock failure has occurred (see Section 23.4.1 "FSCM and the Watchdog Timer"). Adjustments to the internal oscillator clock period using the OSCTUNE register also affect the period of the WDT by the same factor. For example, if the INTRC period is increased by 3%, then the WDT period is increased by 3%. - **Note 1:** The CLRWDT and SLEEP instructions clear the WDT and postscaler counts when executed. - 2: Changing the setting of the IRCF bits (OSCCON<6:4>) clears the WDT and postscaler counts. - **3:** When a CLRWDT instruction is executed, the postscaler count will be cleared. - 4: If WINEN = 0, then CLRWDT must be executed only when WDTW = 1; otherwise, a device Reset will result. #### 23.2.1 CONTROL REGISTER Register 23-15 shows the WDTCON register. This is a readable and writable register. The SWDTEN bit allows software to enable or disable the WDT, but only if the Configuration bit has disabled the WDT. The WDTW bit is a read-only bit that indicates when the WDT count is in the fourth quadrant (i.e., when the 8-bit WDT value is b'11000000' or greater). FIGURE 23-1: WDT BLOCK DIAGRAM #### REGISTER 23-15: WDTCON: WATCHDOG TIMER CONTROL REGISTER | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | |-------|-----|-----|-----|-----|-----|-----|-----------------------| | WDTW | _ | _ | _ | | _ | | SWDTEN <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 WDTW: Watchdog Timer Window bit 1 = WDT count is in fourth quadrant 0 = WDT count is not in fourth quadrant bit 6-1 **Unimplemented**: Read as '0' bit 0 **SWDTEN:** Software Enable/Disable for Watchdog Timer bit<sup>(1)</sup> 1 = WDT is turned on 0 = WDT is turned off **Note 1:** If the WDTEN Configuration bit = 1, then WDT is always enabled, irrespective of this control bit. If WDTEN Configuration bit = 0, then it is possible to turn WDT on/off with this control bit. TABLE 23-2: SUMMARY OF WATCHDOG TIMER REGISTERS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|--------|--------|--------|--------|--------| | CONFIG2H | _ | 1 | WINEN | WDTPS3 | WDTPS2 | WDTPS2 | WDTPS0 | WDTEN | | RCON | IPEN | _ | _ | RI | TO | PD | POR | BOR | | WDTCON | WDTW | _ | _ | _ | _ | _ | _ | SWDTEN | Legend: Shaded cells are not used by the Watchdog Timer. ## 23.3 Two-Speed Start-up The Two-Speed Start-up feature helps to minimize the latency period from oscillator start-up to code execution by allowing the microcontroller to use the INTRC oscillator as a clock source until the primary clock source is available. It is enabled by setting the IESO bit in Configuration Register 1H (CONFIG1H<7>). Two-Speed Start-up is available only if the primary oscillator mode is LP, XT, HS or HSPLL (Crystal-Based modes). Other sources do not require a OST start-up delay; for these, Two-Speed Start-up is disabled. When enabled, Resets and wake-ups from Sleep mode cause the device to configure itself to run from the internal oscillator block as the clock source, following the time-out of the Power-up Timer after a Power-on Reset is enabled. This allows almost immediate code execution while the primary oscillator starts and the OST is running. Once the OST times out, the device automatically switches to PRI RUN mode. Because the OSCCON register is cleared on Reset events, the INTOSC (or postscaler) clock source is not initially available after a Reset event; the INTRC clock is used directly at its base frequency. To use a higher clock speed on wake-up, the INTOSC or postscaler clock sources can be selected to provide a higher clock speed by setting bits IRCF<2:0> immediately after Reset. For wake-ups from Sleep, the INTOSC or postscaler clock sources can be selected by setting IRCF<2:0> prior to entering Sleep mode. In all other power-managed modes, Two-Speed Startup is not used. The device will be clocked by the currently selected clock source until the primary clock source becomes available. The setting of the IESO Configuration bit is ignored. # 23.3.1 SPECIAL CONSIDERATIONS FOR USING TWO-SPEED START-UP While using the INTRC oscillator in Two-Speed Startup, the device still obeys the normal command sequences for entering power-managed modes, including serial SLEEP instructions (refer to Section 4.1.4 "Multiple Sleep Commands"). In practice, this means that user code can change the SCS<1:0> bit settings and issue SLEEP commands before the OST times out. This would allow an application to briefly wake-up, perform routine "housekeeping" tasks and return to Sleep before the device starts to operate from the primary oscillator. User code can also check if the primary clock source is currently providing the system clocking by checking the status of the OSTS bit (OSCCON<3>). If the bit is set, the primary oscillator is providing the system clock. Otherwise, the internal oscillator block is providing the clock during wake-up from Reset or Sleep mode. #### 23.4 Fail-Safe Clock Monitor The Fail-Safe Clock Monitor (FSCM) allows the microcontroller to continue operation, in the event of an external oscillator failure, by automatically switching the system clock to the internal oscillator block. The FSCM function is enabled by setting the Fail-Safe Clock Monitor Enable bit, FCMEN (CONFIG1H<6>). When FSCM is enabled, the INTRC oscillator runs at all times to monitor clocks to peripherals and provide an instant backup clock in the event of a clock failure. Clock monitoring (shown in Figure 23-3) is accomplished by creating a sample clock signal, which is the INTRC output divided by 64. This allows ample time between FSCM sample clocks for a peripheral clock edge to occur. The peripheral system clock and the sample clock are presented as inputs to the Clock Monitor latch (CM). The CM is set on the falling edge of the system clock source, but cleared on the rising edge of the sample clock. FIGURE 23-3: FSCM BLOCK DIAGRAM Clock failure is tested for on the falling edge of the sample clock. If a sample clock falling edge occurs while the CM is still set, a clock failure has been detected (Figure 23-4). This causes the following: - the FSCM generates an oscillator fail interrupt by setting bit, OSCFIF (PIR2<7>); - the system clock source is switched to the internal oscillator block (OSCCON is not updated to show the current clock source – this is the fail-safe condition); and - · the WDT is reset. Since the postscaler frequency from the internal oscillator block may not be sufficiently stable, it may be desirable to select another clock configuration and enter an alternate power-managed mode (see Section 23.3.1 "Special Considerations for Using Two-Speed Start-up" and Section 4.1.4 "Multiple Sleep Commands" for more details). This can be done to attempt a partial recovery or execute a controlled shutdown. To use a higher clock speed on wake-up, the INTOSC or postscaler clock sources can be selected to provide a higher clock speed by setting bits, IRCF<2:0>, immediately after Reset. For wake-ups from Sleep, the INTOSC or postscaler clock sources can be selected by setting the IRCF<2:0> bits prior to entering Sleep mode. Adjustments to the internal oscillator block using the OSCTUNE register also affect the period of the FSCM by the same factor. This can usually be neglected, as the clock frequency being monitored is generally much higher than the sample clock frequency. The FSCM will detect failures of the primary or secondary clock sources only. If the internal oscillator block fails, no failure would be detected, nor would any action be possible. #### 23.4.1 FSCM AND THE WATCHDOG TIMER Both the FSCM and the WDT are clocked by the INTRC oscillator. Since the WDT operates with a separate divider and counter, disabling the WDT has no effect on the operation of the INTRC oscillator when the FSCM is enabled. As already noted, the clock source is switched to the INTOSC clock when a clock failure is detected. Depending on the frequency selected by the IRCF<2:0> bits, this may mean a substantial change in the speed of code execution. If the WDT is enabled with a small prescale value, a decrease in clock speed allows a WDT time-out to occur and a subsequent device Reset. For this reason, Fail-Safe Clock Monitor events also reset the WDT and postscaler, allowing it to start timing from when execution speed was changed and decreasing the likelihood of an erroneous time-out. ### 23.4.2 EXITING FAIL-SAFE OPERATION The fail-safe condition is terminated by either a device Reset, or by entering a power-managed mode. On Reset, the controller starts the primary clock source specified in Configuration Register 1H (with any required start-up delays that are required for the oscillator mode, such as the OST or PLL timer). The INTOSC multiplexer provides the system clock until the primary clock source becomes ready (similar to a Two-Speed Start-up). The clock system source is then switched to the primary clock (indicated by the OSTS bit in the OSCCON register becoming set). The Fail-Safe Clock Monitor then resumes monitoring the peripheral clock. The primary clock source may never become ready during start-up. In this case, operation is clocked by the INTOSC multiplexer. The OSCCON register will remain in its Reset state until a power-managed mode is entered. Entering a power-managed mode by loading the OSCCON register and executing a SLEEP instruction will clear the fail-safe condition. When the fail-safe condition is cleared, the clock monitor will resume monitoring the peripheral clock. # 23.4.3 FSCM INTERRUPTS IN POWER-MANAGED MODES As previously mentioned, entering a power-managed mode clears the fail-safe condition. By entering a power-managed mode, the clock multiplexer selects the clock source selected by the OSCCON register. Fail-safe monitoring of the power-managed clock source resumes in the power-managed mode. If an oscillator failure occurs during power-managed operation, the subsequent events depend on whether or not the oscillator failure interrupt is enabled. If enabled (OSCFIF = 1), code execution will be clocked by the INTOSC multiplexer. An automatic transition back to the failed clock source will not occur. If the interrupt is disabled, the device will not exit the power-managed mode on oscillator failure. Instead, the device will continue to operate as before, but clocked by the INTOSC multiplexer. While in Idle mode, subsequent interrupts will cause the CPU to begin executing instructions while being clocked by the INTOSC multiplexer. The device will not transition to a different clock source until the fail-safe condition is cleared. #### 23.4.4 POR OR WAKE FROM SLEEP The FSCM is designed to detect oscillator failure at any point after the device has exited Power-on Reset (POR) or low-power Sleep mode. When the primary system clock is EC, RC or INTRC modes, monitoring can begin immediately following these events. For oscillator modes involving a crystal or resonator (HS, HSPLL, LP or XT), the situation is somewhat different. Since the oscillator may require a start-up time considerably longer than the FCSM sample clock time, a false clock failure may be detected. To prevent this, the internal oscillator block is automatically configured as the system clock and functions until the primary clock is stable (the OST and PLL timers have timed out). This is identical to Two-Speed Start-up mode. Once the primary clock is stable, the INTRC returns to its role as the FSCM source. Note: The same logic that prevents false oscillator failure interrupts on POR or wake from Sleep will also prevent the detection of the oscillator's failure to start at all following these events. This can be avoided by monitoring the OSTS bit and using a timing routine to determine if the oscillator is taking too long to start. Even so, no oscillator failure interrupt will be flagged. As noted in Section 23.3.1 "Special Considerations for Using Two-Speed Start-up", it is also possible to select another clock configuration, and enter an alternate power-managed mode, while waiting for the primary system clock to become stable. When the new powered-managed mode is selected, the primary clock is disabled. # 23.5 Program Verification and Code Protection The overall structure of the code protection on the PIC18 Flash devices differs significantly from other PIC® devices. The user program memory is divided into five blocks. One of these is a Boot Block of 512 bytes. The remainder of the memory is divided into four blocks on binary boundaries. Each of the five blocks has three code protection bits associated with them. They are: - Code-Protect bit (CPn) - · Write-Protect bit (WRTn) - External Block Table Read bit (EBTRn) Figure 23-5 shows the program memory organization for 8 and 16-Kbyte devices, and the specific code protection bit associated with each block. The actual locations of the bits are summarized in Table 23-3. FIGURE 23-5: CODE-PROTECTED PROGRAM MEMORY FOR PIC18F2331/2431/4431/4431 | | | MEMORY SIZE/DEVIO | CE | | |-------------------------------|------------------|--------------------------------|------------------|-----------------------------------------| | | | | | Block Code Protection<br>Controlled By: | | 8 Kbytes<br>(PIC18F2331/4331) | Address<br>Range | 16 Kbytes<br>(PIC18F2431/4431) | Address<br>Range | | | Boot Block | 0000h<br>0FFFh | Boot Block | 0000h<br>01FFh | CPB, WRTB, EBTRB | | Block 0 | 0200h<br>0FFFh | Block 0 | 0200h<br>0FFFh | CP0, WRT0, EBTR0 | | Block 1 | 1000h<br>1FFFh | Block 1 | 1000h<br>1FFFh | CP1, WRT1, EBTR1 | | Unimplemented | | Block 2 | 2000h<br>2FFFh | CP2, WRT2, EBTR2 | | Read '0's | 3FFFh | Block 3 | 3000h<br>3FFFh | CP3, WRT3, EBTR3 | TABLE 23-3: SUMMARY OF CODE PROTECTION REGISTERS | File I | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-------|-------|-------|-------|----------------------|----------------------|-------|-------| | 300008h | CONFIG5L | _ | _ | _ | _ | CP3 <sup>(1)</sup> | CP2 <sup>(1)</sup> | CP1 | CP0 | | 300009h | CONFIG5H | CPD | СРВ | _ | _ | _ | _ | | _ | | 30000Ah | CONFIG6L | _ | _ | _ | _ | WRT3 <sup>(1)</sup> | WRT2 <sup>(1)</sup> | WRT1 | WRT0 | | 30000Bh | CONFIG6H | WRTD | WRTB | WRTC | _ | _ | _ | _ | _ | | 30000Ch | CONFIG7L | _ | _ | _ | _ | EBTR3 <sup>(1)</sup> | EBTR2 <sup>(1)</sup> | EBTR1 | EBTR0 | | 30000Dh | CONFIG7H | _ | EBTRB | _ | _ | _ | _ | _ | _ | Legend: Shaded cells are unimplemented. Note 1: Unimplemented in PIC18F2331/4331 devices; maintain this bit set. # 23.5.1 PROGRAM MEMORY CODE PROTECTION The program memory may be read to, or written from, any location using the table read and table write instructions. The Device ID may be read with table reads. The Configuration registers may be read and written with the table read and table write instructions. In normal execution mode, the CPn bits have no direct effect. CPn bits inhibit external reads and writes. A block of user memory may be protected from table writes if the WRTn Configuration bit is '0'. The EBTRn bits control table reads. For a block of user memory with the EBTRn bit set to '0', a table read instruction that executes from within that block is allowed to read. A table read instruction that executes from a location outside of that block is not allowed to read, and will result in reading '0's. Figures 23-6 through 23-8 illustrate table write and table read protection. Code protection bits may only be written to a '0' from a '1' state. It is not possible to write a '1' to a bit in the '0' state. Code protection bits are only set to '1' by a full chip erase or block erase function. The full chip erase and block erase functions can only be initiated via ICSP or an external programmer. FIGURE 23-6: TABLE WRITE (WRTn) DISALLOWED Note: FIGURE 23-7: EXTERNAL BLOCK TABLE READ (EBTRn) DISALLOWED FIGURE 23-8: EXTERNAL BLOCK TABLE READ (EBTRn) ALLOWED # 23.5.2 DATA EEPROM CODE PROTECTION The entire data EEPROM is protected from external reads and writes by two bits: CPD and WRTD. CPD inhibits external reads and writes of data EEPROM. WRTD inhibits external writes to data EEPROM. The CPU can continue to read and write data EEPROM regardless of the protection bit settings. # 23.5.3 CONFIGURATION REGISTER PROTECTION The Configuration registers can be write-protected. The WRTC bit controls protection of the Configuration registers. In normal execution mode, the WRTC bit is readable only. WRTC can only be written via ICSP or an external programmer. #### 23.6 ID Locations Eight memory locations (200000h-200007h) are designated as ID locations, where the user can store checksum or other code identification numbers. These locations are both readable and writable during normal execution through the TBLRD and TBLWT instructions, or during program/verify. The ID locations can be read when the device is code-protected. ## 23.7 In-Circuit Serial Programming PIC18F2331/2431/4331/4431 microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed. ## 23.8 In-Circuit Debugger When the DEBUG bit in the CONFIG4L Configuration register is programmed to a '0', the In-Circuit Debugger functionality is enabled. This function allows simple debugging functions when used with MPLAB® IDE. When the microcontroller has this feature enabled, some resources are not available for general use. Table 23-4 shows which resources are required by the background debugger. TABLE 23-4: DEBUGGER RESOURCES | I/O pins: | RB6, RB7 | |-----------------|-----------| | Stack: | 2 levels | | Program Memory: | <1 Kbytes | | Data Memory: | 16 bytes | To use the In-Circuit Debugger function of the micro-controller, the design must implement In-Circuit Serial Programming connections to MCLR/VPP, VDD, VSS, RB7 and RB6. This will interface to the In-Circuit Debugger module available from Microchip or one of the third party development tool companies. # 23.9 Single-Supply ICSP™ Programming The LVP bit in Configuration Register 4L (CONFIG4L<2>) enables Single-Supply ICSP Programming. When LVP is enabled, the microcontroller can be programmed without requiring high voltage being applied to the MCLR/VPP pin, but the RB5/PGM pin is then dedicated to controlling Program mode entry and is not available as a general purpose I/O pin. LVP is enabled in erased devices. While programming, using <u>Single-Supply Programming</u>, VDD is applied to the MCLR/VPP pin as in normal execution mode. To enter Programming mode, VDD is applied to the PGM pin. - Note 1: High-voltage programming is always available, regardless of the state of the LVP bit or the PGM pin, by applying VIHH to the MCLR pin. - **2:** When Single-Supply Programming is enabled, the RB5 pin can no longer be used as a general purpose I/O pin. - **3:** When LVP is enabled externally, pull the PGM pin to Vss to allow normal program execution. If Single-Supply ICSP Programming mode will not be used, the LVP bit can be cleared and RB5/PGM becomes available as the digital I/O pin RB5. The LVP bit may be set or cleared only when using standard high-voltage programming (VIHH applied to the MCLR/VPP pin). Once LVP has been disabled, only the standard high-voltage programming is available and must be used to program the device. Memory that is not code-protected can be erased using either a block erase, or erased row by row, then written at any specified VDD. If code-protected memory is to be erased, a block erase is required. If a block erase is to be performed when using Single-Supply Programming, the device must be supplied with VDD of 4.5V to 5.5V. ### 24.0 INSTRUCTION SET SUMMARY The PIC18 instruction set adds many enhancements to the previous PIC<sup>®</sup> instruction sets, while maintaining an easy migration from these PIC instruction sets. Most instructions are a single program memory word (16 bits), but there are three instructions that require two program memory locations. Each single-word instruction is a 16-bit word divided into an opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction. The instruction set is highly orthogonal and is grouped into four basic categories: - · Byte-oriented operations - · Bit-oriented operations - · Literal operations - · Control operations The PIC18 instruction set summary in Table 24-2 lists byte-oriented, bit-oriented, literal and control operations. Table 24-1 shows the opcode field descriptions. Most **byte-oriented** instructions have three operands: - 1. The file register (specified by 'f') - 2. The destination of the result (specified by 'd') - 3. The accessed memory (specified by 'a') The file register designator, 'f', specifies which file register is to be used by the instruction. The destination designator, 'd', specifies where the result of the operation is to be placed. If 'd' is '0', the result is placed in the WREG register. If 'd' is '1', the result is placed in the file register specified in the instruction. All **bit-oriented** instructions have three operands: - 1. The file register (specified by 'f') - 2. The bit in the file register (specified by 'b') - 3. The accessed memory (specified by 'a') The bit field designator, 'b', selects the number of the bit affected by the operation, while the file register designator, 'f', represents the number of the file in which the bit is located. The **literal** instructions may use some of the following operands: - A literal value to be loaded into a file register (specified by 'k') - The desired FSR register to load the literal value into (specified by 'f') - No operand required (specified by '—') The **control** instructions may use some of the following operands: - A program memory address (specified by 'n') - The mode of the call or return instructions (specified by 's') - The mode of the table read and table write instructions (specified by 'm') - No operand required (specified by '—') All instructions are a single word, except for three double-word instructions. These three instructions were made double word instructions so that all the required information is available in these 32 bits. In the second word, the 4 MSbs are '1's. If this second word is executed as an instruction (by itself), it will execute as a All single-word instructions are executed in a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of the instruction. In these cases, the execution takes two instruction cycles with the additional instruction cycle(s) executed as a NOP. The double word instructions execute in two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 $\mu s$ . If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 $\mu s$ . Two-word branch instructions (if true) would take 3 $\mu s$ . Figure 24-1 shows the general formats that the instructions can have. All examples use the format 'nnh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit. The Instruction Set Summary, shown in Table 24-2, lists the instructions recognized by the Microchip Assembler (MPASM<sup>TM</sup> Assembler). Section 24.2 "Instruction Set" provides a description of each instruction. ### 24.1 Read-Modify-Write Operations Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction or the destination designator, 'd'. A read operation is performed on a register even if the instruction writes to that register. For example, a "BCF PORTB, 1" instruction will read PORTB, clear bit 1 of the data, then write the result back to PORTB. The read operation would have the unintended result that any condition that sets the RBIF flag would be cleared. The R-M-W operation may also copy the level of an input pin to its corresponding output latch. ## TABLE 24-1: OPCODE FIELD DESCRIPTIONS | TABLE 24-1: | DESCRIPTIONS Description | | | | | | | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | | · | | | | | | | | a | RAM access bit: a = 0: RAM location in Access RAM (BSR register is ignored) a = 1: RAM bank is specified by BSR register | | | | | | | | bbb | Bit address within an 8-bit file register (0 to 7). | | | | | | | | BSR | Bank Select Register. Used to select the current RAM bank. | | | | | | | | d | Destination select bit: | | | | | | | | | d = 0: store result in WREG | | | | | | | | | d = 1: store result in file register f | | | | | | | | dest | Destination either the WREG register or the specified register file locations. | | | | | | | | f | 8-bit register file address (0x00 to 0xFF). | | | | | | | | fs | 12-bit register file address (0x000 to 0xFFF). This is the source address. | | | | | | | | fd. | 12-bit register file address (0x000 to 0xFFF). This is the destination address. | | | | | | | | k | Literal field, constant data or label (may be either an 8-bit, 12-bit or a 20-bit value). | | | | | | | | label | Label name. | | | | | | | | mm | The mode of the TBLPTR register for the table read and table write instructions. Only used with table read and table write instructions: | | | | | | | | * | No Change to register (such as TBLPTR with table reads and writes). | | | | | | | | | | | | | | | | | *+ | Post-Increment register (such as TBLPTR with table reads and writes). | | | | | | | | ^ -<br> + * | Post-Decrement register (such as TBLPTR with table reads and writes). | | | | | | | | | Pre-Increment register (such as TBLPTR with table reads and writes). | | | | | | | | n | The relative address (2's complement number) for relative branch instructions, or the direct address for Call/Branch and Return instructions. | | | | | | | | PRODH | Product of Multiply High Byte. | | | | | | | | PRODL | Product of Multiply Low Byte. | | | | | | | | s | Fast Call/Return Mode Select bit: | | | | | | | | | s = 0: do not update into/from Shadow registers | | | | | | | | | s = 1: certain registers loaded into/from shadow registers (Fast mode) | | | | | | | | u | Unused or Unchanged. | | | | | | | | WREG | Working register (accumulator). | | | | | | | | x | Don't care ('0' or '1'). The assembler will generate code with $x = 0$ . It is the recommended form of use for compatibility with all | | | | | | | | | Microchip software tools. | | | | | | | | TBLPTR | 21-bit Table Pointer (points to a Program Memory location). | | | | | | | | TABLAT | 8-bit Table Latch. | | | | | | | | TOS | Top-of-Stack. | | | | | | | | PC | Program Counter. | | | | | | | | PCL | Program Counter Low Byte. | | | | | | | | PCH | Program Counter High Byte. | | | | | | | | PCLATH | Program Counter High Byte Latch. | | | | | | | | PCLATU | Program Counter Upper Byte Latch. | | | | | | | | GIE | Global Interrupt Enable bit. | | | | | | | | WDT | Watchdog Timer. | | | | | | | | TO | Time-out bit. | | | | | | | | PD | Power-Down bit. | | | | | | | | C, DC, Z, OV, N | | | | | | | | | [ ] | Optional. | | | | | | | | ( ) | Contents. | | | | | | | | $\rightarrow$ | Assigned to. | | | | | | | | < > | Register bit field. | | | | | | | | € | In the set of. | | | | | | | | italics | User-defined term (font is Courier New). | | | | | | | | 2 | ·- ·- ·- ·- ·- ·- ·- ·- ·- ·- ·- ·- | | | | | | | ## FIGURE 24-1: GENERAL FORMAT FOR INSTRUCTIONS #### Byte-oriented file register operations **Example Instruction** 15 OPCODE f (FILE #) d а ADDWF MYREG, W, B d = 0 for result destination to be WREG register d = 1 for result destination to be file register (f) a = 0 to force Access Bank a = 1 for BSR to select bank f = 8-bit file register address Byte to Byte move operations (2-word) 12 11 **OPCODE** f (Source FILE #) MOVFF MYREG1, MYREG2 15 12 11 0 1111 f (Destination FILE #) f = 12-bit file register address Bit-oriented file register operations 12 11 15 987 OPCODE b (BIT#) a f (FILE #) BSF MYREG, bit, B b = 3-bit position of bit in file register (f) a = 0 to force Access Bank a = 1 for BSR to select bank f = 8-bit file register address Literal operations 15 8 7 **OPCODE** MOVLW 0x7F k (literal) k = 8-bit immediate value **Control** operations CALL, GOTO and Branch operations 15 0 OPCODE n<7:0> (literal) GOTO Label 15 n<19:8> (literal) 1111 n = 20-bit immediate value 15 CALL MYFUNC OPCODE n<7:0> (literal) 0 15 12 11 n<19:8> (literal) S = Fast bit 15 11 10 n BRA MYFUNC **OPCODE** n<10:0> (literal) 8 7 15 **OPCODE** n<7:0> (literal) BC MYFUNC TABLE 24-2: PIC18FXXXX INSTRUCTION SET | Mnemonic,<br>Operands | | Description | Cycles | 16-Bit Instruction Word | | | | Status | Notes | |----------------------------------------|---------------------------------------|------------------------------------------|------------|-------------------------|-------|------|------|-----------------|------------| | | | | | MSb | | | LSb | Affected | Notes | | BYTE-ORIENTED FILE REGISTER OPERATIONS | | | | | | | | | | | ADDWF | f, d, a | Add WREG and f | 1 | 0010 | 01da | ffff | ffff | C, DC, Z, OV, N | 1, 2 | | ADDWFC | f, d, a | Add WREG and Carry bit to f | 1 | 0010 | 00da | ffff | ffff | C, DC, Z, OV, N | 1, 2 | | ANDWF | f, d, a | AND WREG with f | 1 | 0001 | 01da | ffff | ffff | Z, N | 1,2 | | CLRF | f, a | Clear f | 1 | 0110 | 101a | ffff | ffff | Z | 2 | | COMF | f, d, a | Complement f | 1 | 0001 | 11da | ffff | ffff | Z, N | 1, 2 | | CPFSEQ | f, a | Compare f with WREG, Skip = | 1 (2 or 3) | 0110 | 001a | ffff | ffff | None | 4 | | CPFSGT | f, a | Compare f with WREG, Skip > | 1 (2 or 3) | 0110 | 010a | ffff | ffff | None | 4 | | CPFSLT | f, a | Compare f with WREG, Skip < | 1 (2 or 3) | 0110 | 000a | ffff | ffff | None | 1, 2 | | DECF | f, d, a | Decrement f | 1 | 0000 | 01da | ffff | ffff | C, DC, Z, OV, N | 1, 2, 3, 4 | | DECFSZ | f, d, a | Decrement f, Skip if 0 | 1 (2 or 3) | 0010 | 11da | ffff | ffff | None | 1, 2, 3, 4 | | DCFSNZ | f, d, a | Decrement f, Skip if Not 0 | 1 (2 or 3) | 0100 | 11da | ffff | ffff | None | 1, 2 | | INCF | f, d, a | Increment f | 1 | 0010 | 10da | ffff | ffff | C, DC, Z, OV, N | 1, 2, 3, 4 | | INCFSZ | f, d, a | Increment f, Skip if 0 | 1 (2 or 3) | 0011 | 11da | ffff | ffff | None | 4 | | INFSNZ | f, d, a | Increment f, Skip if Not 0 | 1 (2 or 3) | 0100 | 10da | ffff | ffff | None | 1, 2 | | IORWF | f, d, a | Inclusive OR WREG with f | 1 | 0001 | 00da | ffff | ffff | Z, N | 1, 2 | | MOVF | f, d, a | Move f | 1 | 0101 | 00da | ffff | ffff | Z, N | 1 | | MOVFF | $f_s, f_d$ | Move f <sub>s</sub> (source) to 1st word | 2 | 1100 | ffff | ffff | ffff | None | | | | | f <sub>d</sub> (destination) 2nd word | | 1111 | ffff | ffff | ffff | | | | MOVWF | f, a | Move WREG to f | 1 | 0110 | 111a | ffff | ffff | None | | | MULWF | f, a | Multiply WREG with f | 1 | 0000 | 001a | ffff | ffff | None | | | NEGF | f, a | Negate f | 1 | 0110 | 110a | ffff | ffff | C, DC, Z, OV, N | 1, 2 | | RLCF | f, d, a | Rotate Left f through Carry | 1 | 0011 | 01da | ffff | ffff | C, Z, N | | | RLNCF | f, d, a | Rotate Left f (No Carry) | 1 | 0100 | 01da | ffff | ffff | Z, N | 1, 2 | | RRCF | f, d, a | Rotate Right f through Carry | 1 | 0011 | 00da | ffff | ffff | C, Z, N | | | RRNCF | f, d, a | Rotate Right f (No Carry) | 1 | 0100 | 00da | ffff | ffff | Z, N | | | SETF | f, a | Set f | 1 | 0110 | 100a | ffff | ffff | None | | | SUBFWB | f, d, a | Subtract f from WREG with | 1 | 0101 | 01da | ffff | ffff | C, DC, Z, OV, N | 1, 2 | | | | Borrow | | | | | | | | | SUBWF | f, d, a | Subtract WREG from f | 1 | 0101 | 11da | ffff | ffff | C, DC, Z, OV, N | | | SUBWFB | f, d, a | Subtract WREG from f with | 1 | 0101 | 10da | ffff | ffff | C, DC, Z, OV, N | 1, 2 | | | | Borrow | | | | | | | | | SWAPF | f, d, a | Swap Nibbles in f | 1 | 0011 | 10da | ffff | ffff | None | 4 | | TSTFSZ | f, a | Test f, Skip if 0 | 1 (2 or 3) | 0110 | 011a | ffff | ffff | None | 1, 2 | | XORWF | f, d, a | Exclusive OR WREG with f | 1 | 0001 | 10da | ffff | ffff | Z, N | | | BIT-ORIEN | BIT-ORIENTED FILE REGISTER OPERATIONS | | | | | | | | ' | | BCF | f, b, a | Bit Clear f | 1 | 1001 | bbba | ffff | ffff | None | 1, 2 | | BSF | f, b, a | Bit Set f | 1 | 1000 | bbba | ffff | ffff | None | 1, 2 | | BTFSC | f, b, a | Bit Test f, Skip if Clear | 1 (2 or 3) | 1011 | bbba | ffff | ffff | None | 3, 4 | | BTFSS | f, b, a | Bit Test f, Skip if Set | 1 (2 or 3) | 1010 | bbba | ffff | ffff | None | 3, 4 | | BTG | f, b, a | Bit Toggle f | 1 | 0111 | bbba | ffff | ffff | None | 1, 2 | | | ., ~, ~ | | l . | | -322G | | | 1 | -, - | Note 1: When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as an input and is driven low by an external device, the data will be written back with a '0'. 5: If the table write starts the write cycle to internal memory, the write will continue until terminated. <sup>2:</sup> If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned. <sup>3:</sup> If the Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. <sup>4:</sup> Some instructions are 2-word instructions. The second word of these instructions will be executed as a NOP unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction. TABLE 24-2: PIC18FXXXX INSTRUCTION SET (CONTINUED) | Mnemonic,<br>Operands | | Description | Cycles | 16-Bit Instruction Word | | | | Status | Neter | |-----------------------|------|--------------------------------|--------|-------------------------|------|------|------|-----------|-------| | | | | | MSb | | | LSb | Affected | Notes | | CONTROL OPERATIONS | | | | | | | | | | | ВС | n | Branch if Carry | 1 (2) | 1110 | 0010 | nnnn | nnnn | None | | | BN | n | Branch if Negative | 1 (2) | 1110 | 0110 | nnnn | nnnn | None | | | BNC | n | Branch if Not Carry | 1 (2) | 1110 | 0011 | nnnn | nnnn | None | | | BNN | n | Branch if Not Negative | 1 (2) | 1110 | 0111 | nnnn | nnnn | None | | | BNOV | n | Branch if Not Overflow | 1 (2) | 1110 | 0101 | nnnn | nnnn | None | | | BNZ | n | Branch if Not Zero | 2 | 1110 | 0001 | nnnn | nnnn | None | | | BOV | n | Branch if Overflow | 1 (2) | 1110 | 0100 | nnnn | nnnn | None | | | BRA | n | Branch Unconditionally | 1 (2) | 1101 | 0nnn | nnnn | nnnn | None | | | BZ | n | Branch if Zero | 1 (2) | 1110 | 0000 | nnnn | nnnn | None | | | CALL | n, s | Call Subroutine 1st word | 2 | 1110 | 110s | kkkk | kkkk | None | | | | | 2nd word | | 1111 | kkkk | kkkk | kkkk | | | | CLRWDT | _ | Clear Watchdog Timer | 1 | 0000 | 0000 | 0000 | 0100 | TO, PD | | | DAW | _ | Decimal Adjust WREG | 1 | 0000 | 0000 | 0000 | 0111 | C, DC | | | GOTO | n | Go to Address 1st word | 2 | 1110 | 1111 | kkkk | kkkk | None | | | | | 2nd word | | 1111 | kkkk | kkkk | kkkk | | | | NOP | _ | No Operation | 1 | 0000 | 0000 | 0000 | 0000 | None | | | NOP | _ | No Operation | 1 | 1111 | xxxx | xxxx | xxxx | None | 4 | | POP | _ | Pop Top of Return Stack (TOS) | 1 | 0000 | 0000 | 0000 | 0110 | None | | | PUSH | _ | Push Top of Return Stack (TOS) | 1 | 0000 | 0000 | 0000 | 0101 | None | | | RCALL | n | Relative Call | 2 | 1101 | 1nnn | nnnn | nnnn | None | | | RESET | | Software Device Reset | 1 | 0000 | 0000 | 1111 | 1111 | All | | | RETFIE | S | Return from Interrupt Enable | 2 | 0000 | 0000 | 0001 | 000s | GIE/GIEH, | | | | | | | | | | | PEIE/GIEL | | | RETLW | k | Return with Literal in WREG | 2 | 0000 | 1100 | kkkk | kkkk | None | | | RETURN | S | Return from Subroutine | 2 | 0000 | 0000 | 0001 | 001s | None | | | SLEEP | _ | Go into Standby mode | 1 | 0000 | 0000 | 0000 | 0011 | TO, PD | | - Note 1: When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as an input and is driven low by an external device, the data will be written back with a '0'. - 2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned. - **3:** If the Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. - **4:** Some instructions are 2-word instructions. The second word of these instructions will be executed as a NOP unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction. - 5: If the table write starts the write cycle to internal memory, the write will continue until terminated. TABLE 24-2: PIC18FXXXX INSTRUCTION SET (CONTINUED) | Mnemonic,<br>Operands | | Description | Cycles | 16-Bit Instruction Word | | | | Status | Notes | |-----------------------|------------------------|---------------------------------|--------|-------------------------|------|------|------|-----------------|-------| | | | | | MSb | | | LSb | Affected | Notes | | LITERAL OPERATIONS | | | | | | | | | | | ADDLW | k | Add Literal and WREG | 1 | 0000 | 1111 | kkkk | kkkk | C, DC, Z, OV, N | | | ANDLW | k | AND Literal with WREG | 1 | 0000 | 1011 | kkkk | kkkk | Z, N | | | IORLW | k | Inclusive OR Literal with WREG | 1 | 0000 | 1001 | kkkk | kkkk | Z, N | | | LFSR | f, k | Load Literal (12-bit) 2nd word | 2 | 1110 | 1110 | OOff | kkkk | None | | | | | to FSRx 1st word | | 1111 | 0000 | kkkk | kkkk | | | | MOVLB | k | Move Literal to BSR<3:0> | 1 | 0000 | 0001 | 0000 | kkkk | None | | | MOVLW | k | Move Literal to WREG | 1 | 0000 | 1110 | kkkk | kkkk | None | | | MULLW | k | Multiply Literal with WREG | 1 | 0000 | 1101 | kkkk | kkkk | None | | | RETLW | k | Return with Literal in WREG | 2 | 0000 | 1100 | kkkk | kkkk | None | | | SUBLW | k | Subtract WREG from Literal | 1 | 0000 | 1000 | kkkk | kkkk | C, DC, Z, OV, N | | | XORLW | k | Exclusive OR Literal with WREG | 1 | 0000 | 1010 | kkkk | kkkk | Z, N | | | DATA ME | $MORY \leftrightarrow$ | PROGRAM MEMORY OPERATI | ONS | | | | | | | | TBLRD* | | Table Read | 2 | 0000 | 0000 | 0000 | 1000 | None | | | TBLRD*+ | | Table Read with Post-Increment | | 0000 | 0000 | 0000 | 1001 | None | | | TBLRD*- | | Table Read with Post-Decrement | | 0000 | 0000 | 0000 | 1010 | None | | | TBLRD+* | | Table Read with Pre-Increment | | 0000 | 0000 | 0000 | 1011 | None | | | TBLWT* | | Table Write | 2 (5) | 0000 | 0000 | 0000 | 1100 | None | | | TBLWT*+ | | Table Write with Post-Increment | | 0000 | 0000 | 0000 | 1101 | None | | | TBLWT*- | | Table Write with Post-Decrement | | 0000 | 0000 | 0000 | 1110 | None | | | TBLWT+* | | Table Write with Pre-Increment | | 0000 | 0000 | 0000 | 1111 | None | | - Note 1: When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as an input and is driven low by an external device, the data will be written back with a '0'. - 2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned. - **3:** If the Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. - 4: Some instructions are 2-word instructions. The second word of these instructions will be executed as a NOP unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction. - 5: If the table write starts the write cycle to internal memory, the write will continue until terminated. #### 24.2 Instruction Set | ADD | LW | ADD Literal to W | | | | | |--------------------------|------------------------------------|---------------------|-------------------------------------------------------------------------------------|---|---------------|--| | Synta | ax: | [label] Al | DDLW | k | | | | Oper | ands: | $0 \le k \le 255$ | $0 \leq k \leq 255$ | | | | | Oper | Operation: $(W) + k \rightarrow W$ | | | | | | | Statu | s Affected: | N, OV, C, [ | OC, Z | | | | | Encoding: 0000 1111 kkkk | | | kkkk | | | | | Description: | | | The contents of W are added to the 8-bit literal 'k' and the result is placed in W. | | | | | Word | ls: | 1 | 1 | | | | | Cycle | es: | 1 | 1 | | | | | Q Cycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | | Decode | Read<br>literal 'k' | Proce<br>Data | | Write to<br>W | | Example: ADDLW 0x15 Before Instruction W = 0x10After Instruction W = 0x25 | ADD | )WF | ADD W to | f f | | | |----------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|-----------| | Synta | ax: | [ label ] AD | DWF | f [,d [,a]] | | | Oper | ands: | $\begin{array}{l} 0 \leq f \leq 255 \\ d \in [0,1] \\ a \in [0,1] \end{array}$ | | | | | Oper | ation: | $(W) + (f) \rightarrow$ | dest | | | | Status Affected: N, OV, C, DC, Z | | | | | | | Enco | ding: | 0010 | 01da | ffff | ffff | | Description: | | Add W to register, 'f'. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register, 'f'. If 'a' is '0', the Access Bank will be selected. If 'a' is '1', the BSR is used. | | | | | Word | ls: | 1 | | | | | Cycle | es: | 1 | | | | | Q Cycle Activity: | | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | Decode | Read | Proce | | Vrite to | | | | register 'f' | Data | a de | stination | Example: ADDWF REG, W Before Instruction W = 0x17 REG = 0xC2 After Instruction W = 0xD9 REG = 0xC2 f [,d [,a]] ### ADDWFC ADD W and Carry bit to f Syntax: [ label ] ADDWFC Operands: $0 \le f \le 255$ $\begin{array}{l} d \in [0,1] \\ a \in [0,1] \end{array}$ Operation: $(W) + (f) + (C) \rightarrow dest$ Status Affected: N, OV, C, DC, Z Encoding: 0010 00da ffff ffff Description: Add W, the Carry flag and data memory location, 'f'. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed in data memory location, 'f'. If 'a' is '0', the Access Bank will be selected. If 'a' is '1', the BSR will not be overridden. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: ADDWFC REG, W Before Instruction Carry bit = 1 REG = 0x02W = 0x4D After Instruction $\begin{array}{lll} \text{Carry bit} & = & 0 \\ \text{REG} & = & 0x02 \\ \text{W} & = & 0x50 \end{array}$ ANDLW AND Literal with W Syntax: [ label ] ANDLW k Operands: $0 \le k \le 255$ Operation: (W) .AND. $k \rightarrow W$ Status Affected: N, Z Encoding: 0000 1011 kkkk kkkk Description: The contents of W are ANDed with the 8-bit literal 'k'. The result is placed in W. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|----------| | Decode | Read literal | Process | Write to | | | 'k' | Data | W | Example: ANDLW 0x5F Before Instruction W = 0xA3 After Instruction W = 0x03 ANDWF AND W with f Syntax: [ label ] ANDWF f [,d [,a]] Operands: $0 \leq f \leq 255 \\ d \in [0,1] \\ a \in [0,1]$ Operation: (W) .AND. (f) $\rightarrow$ dest Status Affected: N, Z Encoding: 0001 01da ffff ffff Description: The contents of W are ANDed with register, 'f'. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register, 'f'. If 'a' is '0', the Access Bank will be selected. If 'a' is '1', the BSR will not be overridden. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: ANDWF REG, W Before Instruction W = 0x17 REG = 0xC2 After Instruction W = 0x02 REG = 0xC2 BC Branch if Carry Syntax: [label] BC n Operands: $-128 \le n \le 127$ Operation: if Carry bit is '1', ration: If Carry bit is $\pm$ , (PC) + 2 + 2n $\rightarrow$ PC Status Affected: None Encoding: 1110 0010 nnnn nnnn Description: If the Carry bit is '1', then the program will branch. The 2's complement number, '2n', is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-----------| | Decode | Read literal | Process | Write to | | | ʻn' | Data | PC | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | ʻn' | Data | operation | Example: HERE BC JUMP Before Instruction PC = address (HERE) After Instruction If Carry = 1; PC = address (JUMP) If Carry = 0; PC = address (HERE + 2) | BCF | • | Bit Clear f | | | | |-------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|-----------------------| | Synta | ax: | [label] Bo | CF f,b[, | a] | | | Oper | perands: $ 0 \le f \le 255 \\ 0 \le b \le 7 \\ a \in [0,1] $ | | | | | | Oper | ation: | $0 \rightarrow f < b >$ | | | | | Statu | s Affected: | None | | | | | Enco | ding: | 1001 | bbba | ffff | ffff | | Description: | | Bit 'b' in register, 'f', is cleared. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. | | | | | Word | ls: | 1 | | | | | Cycle | es: | 1 | | | | | Q Cycle Activity: | | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | Decode | Read register 'f' | Proce<br>Data | | Write<br>register 'f' | Example: BCF FLAG\_REG, 7 Before Instruction FLAG\_REG = 0xC7 After Instruction $FLAG_REG = 0x47$ | BN | Branch if Negative | | | | |-------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------| | Syntax: | [label] BN n | | | | | Operands: | -128 ≤ n ≤ 127 | | | | | Operation: | if Negative bit is '1', $(PC) + 2 + 2n \rightarrow PC$ | | | | | Status Affected: | None | | | | | Encoding: | 1110 | 0110 | nnnn | nnnn | | Description: | If the Nega<br>program w<br>The 2's co<br>added to the<br>incremental<br>instruction<br>PC + 2 + 2<br>two-cycle | will branch<br>implemen<br>he PC. Sir<br>ed to fetch<br>i, the new<br>2n. This in | t number,<br>nce the PC<br>n the next<br>address wastruction is | 2n', is<br>will have | | Words: | 1 | | | | | Cycles: | 1(2) | | | | | Q Cycle Activity: | | | | | If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-----------| | Decode | Read literal | Process | Write to | | | 'n' | Data | PC | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | ʻn' | Data | operation | Example: HERE BN Jump Before Instruction address (HERE) After Instruction If Negative PC address (Jump) If Negative PC address (HERE + 2) BNC Branch if Not Carry Syntax: [label] BNC n Operands: $-128 \le n \le 127$ Operation: if Carry bit is '0', $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None Encoding: 1110 0011 nnnn nnnn Description: If the Carry bit is '0', then the program will branch. The 2's complement number, '2n', is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-----------| | Decode | Read literal | Process | Write to | | | ʻn' | Data | PC | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | ʻn' | Data | operation | Example: HERE BNC Jump Before Instruction PC = address (HERE) After Instruction If Carry = 0 PC = address (Jump) If Carry = 1; PC = address (HERE + 2) BNN Branch if Not Negative Syntax: [label] BNN n Operands: $-128 \le n \le 127$ Operation: if Negative bit is '0', (PC) + 2 + 2n $\rightarrow$ PC Status Affected: None Encoding: 1110 0111 nnnn nnnn Description: If the Negative bit is '0', then the program will branch. The 2's complement number, '2n', is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | | |-----------|--------------|-----------|-----------|---| | Decode | Read literal | Process | Write to | | | | ʻn' | Data | PC | | | No | No | No | No | _ | | operation | operation | operation | operation | | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | ʻn' | Data | operation | Example: HERE BNN Jump Before Instruction PC = address (HERE) After Instruction If Negative = 0; PC = address (Jump) If Negative = 1; PC = address (HERE + 2) | ow | |----| | | Syntax: [ label ] BNOV n Operands: $-128 \le n \le 127$ Operation: if Overflow bit is '0', $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None Encoding: 1110 0101 nnnn nnnn Description: If the Overflow bit is '0', then the 1(2) program will branch. The 2's complement number, '2n', is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then a two-cycle instruction. Words: 1 Cycles: Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | | |-----------|--------------|-----------|-----------|--| | Decode | Read literal | Process | Write to | | | | ʻn' | Data | PC | | | No | No | No | No | | | operation | operation | operation | operation | | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | ʻn' | Data | operation | Example: HERE BNOV Jump Before Instruction PC = address (HERE) After Instruction If Overflow = 0 PC = address (Jump) If Overflow = 1; PC = address (HERE + 2) | BNZ | Branch if Not Zero | |-----|--------------------| | | | Syntax: [label] BNZ n Operands: $-128 \le n \le 127$ Operation: if Zero bit is '0', $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None Encoding: 1110 0001 nnnn nnnn Description: If the Zero bit is '0', then the program will branch. The 2's complement number, '2n', is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-------------| | Decode | Read literal | Process | Write to PC | | | ʻn' | Data | | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | ʻn' | Data | operation | Example: HERE BNZ Jump Before Instruction PC = address (HERE) After Instruction If Zero = 0; PC = address (Jump) If Zero = 1; PC = address (HERE + 2) #### BRA Unconditional Branch Syntax: [ label ] BRA n Operands: $-1024 \le n \le 1023$ Operation: $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None Encoding: 1101 Onnn nnnn nnnn Description: Add the 2's complement number, '2n', to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is a two-cycle instruction. Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q: | 2 Q3 | Q4 | |----------|----------|--------------|---------------| | Decode | e Read I | iteral Proce | ss Write to | | | 'n' | Data | a PC | | No | No No | | No | | operatio | on opera | tion operat | ion operation | Example: HERE BRA Jump Before Instruction PC = address (HERE) After Instruction PC = address (Jump) Syntax: [label] BSF f,b[,a] Operands: $0 \leq f \leq 255$ $0 \le b \le 7$ $a \in \left[0,1\right]$ Operation: $1 \rightarrow f < b >$ Status Affected: None bbba Encoding: 1000 ffff ffff Bit Set f Description: Bit 'b' in register, 'f', is set. If 'a' is '0', Access Bank will be selected, over- riding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. Words: 1 Cycles: 1 Q Cycle Activity: **BSF** | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | Example: BSF FLAG\_REG, 7 Before Instruction FLAG REG = 0x0A After Instruction $FLAG_REG = 0x8A$ | BTF | SC | Bit Test Fi | le, Skip if Cl | ear | BTF | SS | Bit Test Fi | le, Skip if Se | et | |------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------| | Synta | IX: | [label] BTF | SC f,b[,a] | | Synta | ax: | [label] BTF | SS f,b[,a] | | | Oper | ands: | $0 \le f \le 255$<br>$0 \le b \le 7$<br>$a \in [0,1]$ | | Oper | Operands: $0 \le f \le 255$ $0 \le b < 7$ $a \in [0,1]$ | | | | | | Oper | ation: | skip if (f <b>)</b> | = 0 | | Oper | ation: | skip if (f <b></b> | ) = 1 | | | • | s Affected: | None | | | | s Affected: | None | , | | | Enco | dina: | 1011 | bbba ff | ff ffff | Enco | ding: | 1010 | bbba ff | ff ffff | | Encoding: Description: | | If bit 'b' in register, 'f', is '0', then the next instruction is skipped. If bit 'b' is '0', then the next instruction fetched during the current instruction execution is discarded, and a NOP is executed instead, making this a two-cycle instruction. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. | | | ung. | If bit 'b' in reinstruction is If bit 'b' is '1 fetched duri execution, is executed instruction. I will be select value. If 'a': | egister, 'f', is '1'<br>s skipped.<br>', then the next<br>ng the current<br>s discarded and | tinstruction instruction da NOP is his a two-cycle Access Bank the BSR ank will be | | | Word | s: | 1 | | | Word | ls: | 1 | | | | Cycle | | 1(2)<br><b>Note:</b> 3 cy | ycles if skip an<br>a 2-word instru | | Cycle | es: | 1(2)<br><b>Note:</b> 3 c | cycles if skip ar<br>a 2-word instru | | | Q C | cle Activity: | | | | QC | ycle Activity: | | | | | | Q1 | Q2 | Q3 | Q4 | | Q1 | Q2 | Q3 | Q4 | | | Decode | Read register 'f' | Process<br>Data | No<br>operation | | Decode | Read register 'f' | Process<br>Data | No operation | | If sk | p: | | | | If sk | ip: | | | • | | | Q1 | Q2 | Q3 | Q4 | | Q1 | Q2 | Q3 | Q4 | | | No | No | No | No | | No | No | No | No<br> | | If ok | operation | operation d by 2-word ins | operation | operation | If ale | operation | operation | operation | operation | | II SK | Q1 | Q2 | Q3 | Q4 | II SK | ip and followed<br>Q1 | d by 2-word ins<br>Q2 | Q3 | Q4 | | | No | No No | No | No | | No | No No | No No | No No | | | operation | operation | operation | operation | | operation | operation | operation | operation | | | No | No | No | No | | No | No | No | No | | | operation | operation | operation | operation | | operation | operation | operation | operation | | Exam | nple: | HERE B'S | TFSC FLAC | G, 1 | Exan | nple: | HERE B' FALSE : TRUE : | TFSS FLAG | ;, 1 | | | Before Instruction | | | | Before Instruc | tion | | | | | | PC | = add | ress (HERE) | | | PC | = add | dress (HERE) | 1 | | | After Instruction If FLAG< PC If FLAG< | 1> = 0;<br>= add | ress (TRUE) | | | After Instruction If FLAG< PC If FLAG< | 1> = 0;<br>= add | dress (FALSE | Ξ) | | | PC | = add | ress (FALSE | E ) | | PC | = add | dress (TRUE) | ı | BTG Bit Toggle f Syntax: [ label ] BTG f,b[,a] Operands: $0 \le f \le 255 \\ 0 \le b < 7 \\ a \in [0,1]$ Operation: $(\overline{f < b >}) \rightarrow f < b >$ Status Affected: None Encoding: 0111 bbba ffff ffff Description: Bit 'b' in data memory location, 'f', is inverted. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | Example: BTG PORTC, 4 Before Instruction: PORTC = $0111 \ 0101 \ [0x75]$ After Instruction: PORTC = 0110 0101 [0x65] BOV Branch if Overflow Syntax: [ label ] BOV n Operands: $-128 \le n \le 127$ Operation: if Overflow bit is '1', $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None Encoding: 1110 0100 nnnn nnnn Description: If the Overflow bit is '1', then the program will branch. The 2's complement number, '2n', is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-----------| | Decode | Read literal | Process | Write to | | | ʻn' | Data | PC | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | ʻn' | Data | operation | Example: HERE BOV JUMP Before Instruction PC = address (HERE) After Instruction If Overflow = 1; PC = address (JUMP) If Overflow = 0; PC = address (HERE + 2) | BZ | Branch if Zero | |----|----------------| | | | Syntax: [label] BZ n Operands: $-128 \le n \le 127$ Operation: if Zero bit is '1', $(PC) + 2 + 2n \rightarrow PC$ Status Affected: None Encoding: 1110 0000 nnnn nnnn Description: If the Zero bit is '1', then the program will branch. The 2's complement number, '2n', is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is then a two-cycle instruction. Words: 1 Cycles: 1(2) Q Cycle Activity: If Jump: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|-----------|-----------| | Decode | Read literal | Process | Write to | | | ʻn' | Data | PC | | No | No | No | No | | operation | operation | operation | operation | If No Jump: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read literal | Process | No | | | ʻn' | Data | operation | Example: HERE BZ Jump Before Instruction PC = address (HERE) After Instruction If Zero = 1; PC = address (Jump) If Zero = 0; PC = address (HERE + 2) CALL Subroutine Call Syntax: [ label ] CALL k [,s] Operands: $0 \le k \le 1048575$ $s \in [0,1]$ Operation: (PC) + 4 $\rightarrow$ TOS, $k \to PC<20:1>$ ; if s = 1: $(W) \rightarrow WS$ , $(STATUS) \rightarrow STATUSS$ , $(BSR) \rightarrow BSRS$ Status Affected: None Encoding: 1st word (k<7:0>) 2nd word(k<19:8>) 1110 110s k<sub>7</sub>kkk kkkk<sub>0</sub> 1111 k<sub>19</sub>kkk kkkk kkkk kkkk<sub>8</sub> Description: Subroutine call of entire 2-Mbyte memory range. First, the return address (PC + 4) is pushed onto the return stack. If 's' = 1, the W, STATUS and BSR registers are also pushed into their respective shadow registers, WS, STATUSS and BSRS. If 's' = 0, no update occurs. Then, the 20-bit value, 'k', is loaded into PC<20:1>. CALL is a two-cycle instruction. Words: 2 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|--------------|------------|--------------| | Decode | Read literal | Push PC to | Read literal | | | 'k'<7:0>, | Stack | 'k'<19:8>, | | | | | Write to PC | | No | No | No | No | | operation | operation | operation | operation | Example: HERE CALL THERE, FAST Before Instruction PC = address (HERE) After Instruction PC = address (THERE) TOS = address (HERE + 4) WS = W BSRS = BSR STATUSS = STATUS **CLRWDT** Operands: Operation: Status Affected: Encoding: Syntax: | CLRF | Clear f | | | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----|----| | Syntax: | [ label ] CL | RF f[,a | 1] | | | Operands: | $0 \le f \le 255$ $a \in [0,1]$ | • • • | | | | Operation: | $000h \to f, \\ 1 \to Z$ | | | | | Status Affected: | Z | | | | | Encoding: | 0110 101a ffff ffff | | | | | Description: | Clears the contents of the specified register. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. | | | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | Write register 'f' | | • | | | | | |-------|----------------|------------------------------------------------------|-------------|-------------|---------| | Desc | ription: | CLRWDT ins<br>Watchdog<br>scaler of th<br>PD are set | Timer. It a | also resets | | | Word | ls: | 1 | | | | | Cycle | es: | 1 | | | | | QC | ycle Activity: | | | | | | | Q1 | Q2 | Q3 | 1 | Q4 | | | Decode | No | Proce | ss | No | | | | operation | Data | а ор | eration | | | | | | | | **Clear Watchdog Timer** $\begin{array}{c} 000h \xrightarrow{\longrightarrow} WDT \text{ postscaler,} \\ 1 \xrightarrow{} \overline{TO}, \end{array}$ 0000 0000 0100 [label] CLRWDT 000h $\rightarrow$ WDT, None $1 \to \overline{PD}$ $\overline{TO}, \overline{PD}$ 0000 Example: CLRF FLAG\_REG Before Instruction Read register 'f' **Process** Data $FLAG_REG = 0x5A$ After Instruction Decode $FLAG_REG = 0x00$ | CON | ИF | Complement f | | | | | |-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------|--------------------|--| | Synta | ax: | [label] C | OMF f | [,d [,a]] | | | | Oper | ands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | a ∈ [0,1] | | | | | Oper | ation: | $(\bar{f}) \rightarrow dest$ | | | | | | Statu | s Affected: | N, Z | | | | | | Enco | oding: | 0001 11da ffff ffff | | | | | | Desc | eription: | The contents of register, 'f', are complemented. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register, 'f'. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. | | | | | | Word | ds: | 1 | | | | | | Cycle | es: | 1 | | | | | | QC | ycle Activity: | | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | | Decode | Read<br>register 'f' | Proce<br>Data | | Vrite to stination | | | <u>Exan</u> | nple: | COMF | REG, | W | | | Before Instruction REG = 0x13After Instruction REG = 0x13W = 0xEC | CPFSEQ | Compare | Compare f with W, Skip if f = W | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------|------| | Syntax: | [label] C | PFSEQ | f [,a] | | | Operands: | $0 \le f \le 255$ $a \in [0,1]$ | 5 | | | | Operation: | (f) – (W),<br>skip if (f) =<br>(unsigned | ` ' | on) | | | Status Affected: | None | | | | | Encoding: | 0110 | 001a | ffff | ffff | | Description: | Compares the contents of data memory location, 'f', to the contents of W by performing an unsigned subtraction. If 'f' = W, then the fetched instruction is discarded and a NOP is executed instead, making this a two-cycle instruction. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. | | | | | Words: | 1 | | | | | Cycles: | 1(2) | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | No | | | register 'f' | Data | operation | **Note:** 3 cycles if skip and followed by a 2-word instruction. If skip: | Q1 | Q2 | Q3 | Q4 | | |-----------|-----------|-----------|-----------|--| | No | No | No | No | | | operation | operation | operation | operation | | If skip and followed by 2-word instruction: | Q1 Q2 | | Q3 | Q4 | |-----------------|--|--------------|--------------| | No No operation | | No operation | No operation | | No No operation | | No operation | No operation | Example: HERE CPFSEQ REG NEQUAL : Before Instruction PC Address = HERE W = ? REG = ? After Instruction If REG = W; PC = Address (EQUAL) $\text{If REG} \qquad \neq \quad W;$ PC = Address (NEQUAL) #### CPFSGT Compare f with W, Skip if f > W Syntax: [label] CPFSGT f[,a] Operation: (f) - (W), skip if (f) > (W) (unsigned comparison) Status Affected: None Encoding: 0110 010a fffff ffff Description: Compares the contents of data memory location, 'f', to the contents of the W by performing an unsigned subtraction. If the contents of 'f' are greater than the contents of WREG, then the fetched instruction is discarded and a NOP is executed instead, making this a two- executed instead, making this a two-cycle instruction. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. Words: 1 Cycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. #### Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | |--------|--------------|---------|-----------|--| | Decode | Read | Process | No | | | | register 'f' | Data | operation | | #### If skip: | Q1 | Q2 | Q3 | Q4 | | |-----------|-----------|-----------|-----------|--| | No | No | No | No | | | operation | operation | operation | operation | | If skip and followed by 2-word instruction: | Q1 Q2 | | Q3 | Q4 | | |-----------|--------------------|-----------|-----------|--| | No No | | No | No | | | operation | peration operation | | operation | | | No No | | No | No | | | operation | operation | operation | operation | | Example: HERE CPFSGT REG NGREATER GREATER Before Instruction PC = Address (HERE) W = ? After Instruction If REG > W: PC = Address (GREATER) If REG ≤ W; PC = Address (NGREATER) #### CPFSLT Compare f with W, Skip if f < W Syntax: [ label ] CPFSLT f [,a] Operands: $0 \le f \le 255$ a ∈ [0,1] Operation: (f) - (W), skip if (f) < (W) (unsigned comparison) Status Affected: None Encoding: 0110 000a ffff ffff Description: Compares the contents of data memory location, 'f', to the contents of W by performing an unsigned subtraction. If the contents of 'f' are less than the contents of W, then the fetched instruction is discarded and a NOP is executed instead, making this a two-cycle instruction. If 'a' is '0', the Access Bank will be selected. If 'a' is '1', the BSR will not be overridden. Words: 1 Cycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. #### Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | |--------|--------------|---------|-----------|--| | Decode | Read | Process | No | | | | register 'f' | Data | operation | | #### If skip: | Q1 | Q2 | Q3 | Q4 | | |-----------|-----------|-----------|-----------|--| | No | No | No | No | | | operation | operation | operation | operation | | If skip and followed by 2-word instruction: | Q1 Q2 | | Q3 | Q4 | | |-----------------|-----------------|--------------|-----------------|--| | No<br>operation | No operation | No operation | No operation | | | No<br>operation | No<br>operation | No operation | No<br>operation | | Example: HERE CPFSLT REG NLESS : Before Instruction PC = Address (HERE) W = ? After Instruction If REG < W; PC = Address (LESS) If REG ≥ W; PC = Address (NLESS) | DAW Decimal Adjust W Register | | | | |-------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------| | Syntax: | [ label ] | DAW | | | Operands: | None | | | | Operation: | (W<3:0>)<br>else, | >> 9] or [DC = 1<br>+ 6 $\rightarrow$ W<3:0>;<br>$\rightarrow$ W<3:0>; | | | | (W<7:4>)<br>else, | > 9] or [C = 1] th<br>+ 6 $\rightarrow$ W<7:4>;<br>$\rightarrow$ W<7:4> | | | Status Affected: | C, DC | | | | Encoding: | 0000 | 0000 00 | 00 0111 | | Description: | resulting to variables and produce result. The | ists the 8-bit valifrom the earlier at<br>(each in packed<br>uces a correct per Carry bit may<br>s of its setting pond. | addition of two<br>I BCD format)<br>acked BCD<br>be set by DAW | | Words: | 1 | | | | Cycles: | 1 | | | | Q Cycle Activity: | | | | | Q1 | Q2 | Q3 | Q4 | | Decode | Read | Process | Write | | Evenne 1: | register W | Data | W | | Example 1: | DAW | | | | Before Instru<br>W<br>C | = 0xA5<br>= 0 | | | | DC | = 0 | | | | After Instructi<br>W | on<br>= 0x05 | | | | C | = 1 | | | | DC | = 0 | | | | Example 2: | | | | | Before Instru | ction | | | | W | = 0xCE | | | | C<br>DC | = 0<br>= 0 | | | | After Instructi | | | | | W | = 0x34 | | | | C<br>DC | = 1<br>= 0 | | | | DC | - 0 | | | | DECF | Decrement f | | | | | |-------------------|------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------|------------------------------------------------|--| | Syntax: | [label] Di | ECF f[, | d [,a]] | | | | Operands: | $\begin{array}{l} 0 \leq f \leq 255 \\ d \in [0,1] \\ a \in [0,1] \end{array}$ | d ∈ [0,1] | | | | | Operation: | $(f) - 1 \rightarrow de$ | est | | | | | Status Affected: | C, DC, N, C | OV, Z | | | | | Encoding: | 0000 | 01da | ffff | ffff | | | | result is sto<br>result is sto<br>is '0', the A<br>overriding the<br>the bank wi<br>BSR value. | red back<br>ccess Ba<br>he BSR v<br>Il be sele | in registe<br>ank will be<br>value. If 'a | er, 'f'. If 'a'<br>e selected,<br>a' = 1, then | | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Q Cycle Activity: | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | Decode | Read | Proce | ess \ | Vrite to | | | DECFSZ | Decreme | nt f, Skip if ( | ) | DCF | SNZ | Decreme | nt f, Skip if N | Not 0 | |---------------------------------------------------------|----------------------------------------------|-------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------| | Syntax: | [label] Di | ECFSZ f[,d[ | ,a]] | Synt | ax: | [label] Do | [ label ] DCFSNZ f [,d [,a]] | | | Operands: $0 \le f \le 255$ $d \in [0,1]$ $a \in [0,1]$ | | Ope | rands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | Operation: | (f) $-1 \rightarrow d\epsilon$ skip if resul | | | Ope | ration: | (f) $-1 \rightarrow de$ skip if resul | | | | Status Affected: | None | | | Statu | us Affected: | None | | | | Encoding: | 0010 | 11da ffi | f ffff | Enco | oding: | 0100 | 11da fff | f ffff | | | | Desc | cription: | decremented placed in William placed back of the result instruction, discarded, instead, mainstruction. Will be selected value. If 'a' | ts of register, 'ed. If 'd' is '0',<br>/. If 'd' is '1', the<br>k in register, 'f<br>is not '0', the<br>which is alrea<br>and a NOP is e<br>aking it a two-colf 'a' is '0', the<br>cted, overridin<br>= 1, then the least of the service of the service<br>per the BSR | the result is th | | | | Words: | 1 | | | Word | ds: | 1 | poo 20. t | | | Cycles: | 1(2)<br><b>Note:</b> 3 cy | ycles if skip ar<br>a 2-word instru | | Cycle | | 1(2)<br><b>Note:</b> 3 c | ycles if skip ar<br>a 2-word instr | | | Q Cycle Activity: | • | | | QC | cycle Activity: | · | | | | Q1 | Q2 | Q3 | Q4 | | Q1 | Q2 | Q3 | Q4 | | Decode | Read | Process | Write to | | Decode | Read | Process | Write to | | If a life. | register 'f' | Data | destination | 16 -1 | | register 'f' | Data | destination | | If skip:<br>Q1 | Q2 | Q3 | Q4 | If sk | αp:<br>Q1 | Q2 | Q3 | Q4 | | No | No No | No No | No | | No | No | No No | No No | | operation | operation | operation | operation | | operation | operation | operation | operation | | If skip and follow | ed by 2-word in | • | | If sk | rip and followe | d by 2-word in | • | | | Q1 | Q2 | Q3 | Q4 | | Q1 | Q2 | Q3 | Q4 | | No | No | No | No | | No | No | No | No | | operation | operation | operation | operation | | operation | operation | operation | operation | | No operation | No operation | No operation | No operation | | No operation | No operation | No operation | No operation | | Example: | HERE<br>CONTINUE | DECFSZ<br>GOTO | CNT<br>LOOP | <u>Exar</u> | mple: | ZERO | OCFSNZ TEM: | MP | | Before Instru<br>PC | | S (HERE) | | | Before Instruc | etion = | ? | | | If CNT | = CNT - ?<br>= 0;<br>= Address<br>≠ 0; | 1<br>S (CONTINUE<br>S (HERE + 2 | | | After Instruction TEMP If TEMP PC If TEMP PC | on =<br>=<br>=<br>=<br>≠<br>= | TEMP – 1,<br>0;<br>Address (2<br>0;<br>Address (1 | , | ### GOTO Unconditional Branch Syntax:[ label ]GOTO kOperands: $0 \le k \le 1048575$ Operation: $k \to PC < 20:1 >$ Status Affected: None Encoding: 1st word (k<7:0>) 2nd word(k<19:8>) 1110 1111 k<sub>7</sub>kkk kkkk<sub>0</sub> 1111 k<sub>19</sub>kkk kkkk kkkk<sub>8</sub> into PC<20:1>. GOTO is always a Description: GOTO allows an unconditional branch anywhere within entire 2-Mbyte memory range. The 20-bit value, 'k', is loaded two-cycle instruction. Words: 2 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | |--------------|-------------------------------|--------------|-------------------------------------------|--| | Decode | Decode Read literal 'k'<7:0>, | | Read literal<br>'k'<19:8>,<br>Write to PC | | | No operation | No operation | No operation | No operation | | Example: GOTO THERE After Instruction PC = Address (THERE) | nt f | |------| | | Syntax: [label] INCF f[,d[,a]] Operands: $0 \le f \le 255$ $\begin{array}{l} d \in [0,1] \\ a \in [0,1] \end{array}$ Operation: (f) + 1 $\rightarrow$ dest Status Affected: C, DC, N, OV, Z Encoding: 0010 10da ffff ffff The contents of register, 'f', are incremented. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed back in register, 'f'. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. Words: 1 Cycles: 1 Q Cycle Activity: Description: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: INCF CNT, Before Instruction $\begin{array}{rcl} \mathsf{CNT} & = & \mathsf{0xFF} \\ \mathsf{Z} & = & \mathsf{0} \end{array}$ C = ? DC = ? After Instruction CNT = 0x00 Z = 1 C = 1 DC = 1 | INCFS | SZ | Incremen | t f, Skip if 0 | | INF | SNZ | Incremen | t f, Skip if N | ot 0 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------|----------------------------|----------------|--------------------------------------------------------------------|----------------|-------------| | Syntax | | [ label ] INCFSZ f [,d [,a]] | | Synt | ax: | [ label ] IN | NFSNZ f[,d | [,a]] | | | Operands: $ 0 \leq f \leq 255 \\ d \in [0,1] \\ a \in [0,1] $ | | Oper | ands: | $\begin{array}{l} 0 \leq f \leq 255 \\ d \in [0,1] \\ a \in [0,1] \end{array}$ | | | | | | | Operation: (f) + 1 $\rightarrow$ dest,<br>skip if result = 0 | | Oper | ration: | (f) + 1 $\rightarrow$ deskip if resul | • | | | | | | Status | Affected: | None | | | Statu | is Affected: | None | | | | Encodi | ng: | 0011 | 11da ff | ff ffff | Enco | oding: | 0100 | 10da ff | ff ffff | | Description: The contents of register, 'f', are incremented. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed back in register, 'f'. If the result is '0', the next instruction, which is already fetched, is discarded, and it a two-cycle instruction. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the Description: The contents of register, 'f', are incremented. If he contents of incremented. If placed in W. the result is replaced in W. If the result is replaced in the placed in W. If 'a' is '0', the instruction, who instead, making it a two-cycle instruction. If 'a' is '0', the | | e contents of register, 'f', are emented. If 'd' is '0', the result is ced in W. If 'd' is '1', the result is ced back in register, 'f'. The result is not '0', the next ruction, which is already fetched, is carded, and a NOP is executed ead, making it a two-cycle ruction. If 'a' is '0', the Access Bank be selected, overriding the BSR are. If 'a' = 1, then the bank will be ected as per the BSR value. | | | | | | | | | Words: | | 1 | | | Word | ds: | 1 | | | | Cycles | : | , | cles if skip an<br>2-word instru | | Cycle | es: | 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. | | | | Q Cyc | le Activity: | | | | QC | ycle Activity: | | | | | • | Q1 | Q2 | Q3 | Q4 | | Q1 | Q2 | Q3 | Q4 | | | Decode | Read | Process | Write to | | Decode | Read | Process | Write to | | | | register 'f' | Data | destination | 16 - 1 | | register 'f' | Data | destination | | If skip | :<br>Q1 | Q2 | Q3 | Q4 | If sk | up:<br>Q1 | Q2 | Q3 | Q4 | | Г | No | No | No No | No No | | No | No | No No | No No | | | operation | operation | operation | operation | | operation | operation | operation | operation | | <u> </u> | • | d by 2-word in: | | | lf sk | | d by 2-word in | | - cp c. ac. | | • | Q1 | Q2 | Q3 | Q4 | | Q1 | Q2 | Q3 | Q4 | | | No | No | No | No | | No | No | No | No | | | operation | operation | operation | operation | | operation | operation | operation | operation | | | No | No | No | No | | No | No | No | No | | L | operation | operation | operation | operation | | operation | operation | operation | operation | | Example: HERE INCFSZ CNT NZERO : ZERO : | | Exar | nple: | HERE ZERO<br>NZERO | INFSNZ REG | 3 | | | | | Before Instruction PC = Address (HERE) | | | Before Instruc | | S (HERE) | | | | | | PC = Address (HERE) After Instruction CNT = CNT + 1 If CNT = 0; PC = Address (ZERO) If CNT ≠ 0; PC = Address (NZERO) | | | After Instruction REG If REG PC If REG PC | = REG +<br>≠ 0;<br>= Address<br>= 0; | 1<br>S (NZERO)<br>S (ZERO) | | | | | | IORLW | Inclusive OR Literal with W | | | | |------------------|------------------------------------------------------------------------------------|--|--|--| | Syntax: | [label] IORLW k | | | | | Operands: | $0 \leq k \leq 255$ | | | | | Operation: | (W) .OR. $k \rightarrow W$ | | | | | Status Affected: | N, Z | | | | | Encoding: | 0000 1001 kkkk kkkk | | | | | Description: | The contents of W are ORed with the 8-bit literal, 'k'. The result is placed in W. | | | | Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------|---------|----------| | Decode | Read | Process | Write to | | | literal 'k' | Data | W | Example: IORLW 0x35 Before Instruction W = 0x9A After Instruction W = 0xBF | IOR | IORWF Inclusive OR W with f | | | | | |-------|-----------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------| | Synta | ax: | [label] I | ORWF | f [,d [,a]] | | | Oper | rands: | $\begin{array}{l} 0 \leq f \leq 255 \\ d \in [0,1] \\ a \in [0,1] \end{array}$ | | | | | Oper | ation: | (W) .OR. (f | $\rightarrow$ dest | | | | Statu | is Affected: | N, Z | | | | | Enco | oding: | 0001 | 00da | ffff | ffff | | Desc | eription: | Inclusive C '0', the result is 'a' is '0', the selected, o 'a' = 1, ther per the BS | ult is places placed be Access everriding in the ban | ced in W. In pack in reg<br>Bank will<br>the BSR v | f 'd' is '1',<br>jister, 'f'. If<br>be<br>value. If | | Word | ds: | 1 | | | | | Cycle | es: | 1 | | | | | Q C | ycle Activity: | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | Decode | Read | Proce | ess V | Vrite to | Example: IORWF RESULT, W register 'f' Data destination Before Instruction RESULT = 0x13 W = 0x91 After Instruction RESULT = 0x13 W = 0x93 | LFSR | Load FSR | | | | |------------------|-----------------------------------------------------------------------------------|--|--|--| | Syntax: | [label] LFSR f,k | | | | | Operands: | $\begin{array}{l} 0 \leq f \leq 2 \\ 0 \leq k \leq 4095 \end{array}$ | | | | | Operation: | $k \to FSRf$ | | | | | Status Affected: | None | | | | | Encoding: | 1110 1110 00ff k <sub>11</sub> kkk<br>1111 0000 k <sub>7</sub> kkk kkkk | | | | | Description: | The 12-bit literal 'k' is loaded into the file select register pointed to by 'f'. | | | | | Words: | 2 | | | | Words: 2 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|---------------| | Decode | Read literal | Process | Write | | | 'k' MSB | Data | literal 'k' | | | | | MSB to | | | | | FSRfH | | Decode | Read literal | Process | Write literal | | | 'k' LSB | Data | 'k' to FSRfL | Example: LFSR 2, 0x3AB After Instruction FSR2H = 0x03FSR2L = 0xAB | MΟ\ | /F | Move f | | | | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------|------------------------------------------------------------------------|------------|--| | Synta | ax: | [ label ] MOVF f [,d [,a]] | | | | | | Oper | ands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | Oper | ration: | $f \to dest \\$ | | | | | | Statu | s Affected: | N, Z | | | | | | Enco | oding: | 0101 | 00da | ffff | ffff | | | | Description: The contents of register, 'f', are mo to a destination dependent upon th status of 'd'. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed back in register, 'f'. Location can be anywhere in the 256-byte b If 'a' is '0', the Access Bank will be selected, overriding the BSR value 'a' = 1, then the bank will be selected per the BSR value. | | | sult is<br>sult is<br>cation, 'f',<br>yte bank.<br>ill be<br>value. If | | | | Word | ds: | 1 | | | | | | Cycle | es: | 1 | | | | | | QC | ycle Activity: | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | Decode | Read<br>register 'f' | Proce<br>Data | | Write<br>W | | Example: MOVF REG, W Before Instruction REG = 0x22 W = 0xFF After Instruction REG = 0x22W = 0x22 #### MOVFF Move f to f Syntax: [ label ] MOVFF f<sub>s</sub>,f<sub>c</sub> $0 \le f_s \le 4095$ $0 \le f_d \le 4095$ Operation: $(f_s) \rightarrow f_d$ Status Affected: None Encoding: 1st word (source) 2nd word (destin.) Operands: | 1100 | ffff | ffff | ffffs | |------|------|------|-------| | 1111 | ffff | ffff | ffffd | Description: The contents of source register, ' $f_s$ ', are moved to destination register, ' $f_d$ '. Location of source, ' $f_s$ ', can be anywhere in the 4096-byte data space (000h to FFFh) and location of destination, ' $f_d$ ', can also be anywhere from 000h to FFFh. Either source or destination can be W (a useful special situation). MOVFF is particularly useful for transferring a data memory location to a peripheral register (such as the transmit buffer or an I/O port). The ${\tt MOVFF}$ instruction cannot use the PCL, TOSU, TOSH or TOSL as the destination register. The MOVFF instruction should not be used to modify interrupt settings while any interrupt is enabled (see the note on page 97). Words: 2 Cycles: 2 (3) Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------------------------------|-----------------|---------------------------------| | Decode | Read<br>register 'f'<br>(src) | Process<br>Data | No<br>operation | | Decode | No<br>operation<br>No dummy<br>read | No<br>operation | Write<br>register 'f'<br>(dest) | Example: MOVFF REG1, REG2 Before Instruction REG1 = 0x33 REG2 = 0x11 After Instruction $\begin{array}{rcl} \mathsf{REG1} & = & \mathsf{0x33} \\ \mathsf{REG2} & = & \mathsf{0x33} \end{array}$ | MOVLB | Move Literal to Low Nibble in BS | |-------|----------------------------------| | | | Syntax: [ label ] MOVLB k $\begin{tabular}{lll} Operands: & 0 \le k \le 255 \\ Operation: & k \to BSR \\ Status \ Affected: & None \\ \end{tabular}$ Encoding: 0000 0001 0000 kkkk Description: The 8-bit literal, 'k', is loaded into the Bank Select Register (BSR). Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|----------------| | Decode | Read literal | Process | Write | | | 'k' | Data | literal 'k' to | | | | | BSR | Example: MOVLB 5 Before Instruction BSR register = 0x02 After Instruction BSR register = 0x05 | MOVLW | | Move Lit | Move Literal to W | | | | | |-------------------|--------|-------------------------------------------|---------------------|-----|---|---------------|--| | Synta | ax: | [ label ] | MOVLW | k | | | | | Operands: | | $0 \le k \le 25$ | $0 \leq k \leq 255$ | | | | | | Operation: | | $k\toW$ | | | | | | | Status Affected: | | None | | | | | | | Encoding: | | 0000 | 1110 | kkk | k | kkkk | | | Description: | | The 8-bit literal, 'k', is loaded into W. | | | | | | | Word | ls: | 1 | | | | | | | Cycles: | | 1 | | | | | | | Q Cycle Activity: | | | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | | Decode | Read<br>literal 'k' | Proce<br>Data | | V | /rite to<br>W | | Example: MOVLW 0x5A > After Instruction 0x5A | MOVWF | Move W t | o f | | | |-------------------|--------------------------------------------------------------------------|----------------------------------------|------------------------------------------|-------------------------------| | Syntax: | [label] N | IOVWF | f [,a] | | | Operands: | $\begin{array}{l} 0 \leq f \leq 255 \\ a \in [0,1] \end{array}$ | | | | | Operation: | $(W) \to f$ | | | | | Status Affected: | None | | | | | Encoding: | 0110 | 111a | ffff | ffff | | | Location, 'f<br>256-byte ba<br>Bank will be<br>BSR value.<br>be selected | ank. If 'a'<br>e selecte<br>If 'a' = 1 | is '0', the<br>d, overridi<br>, then the | Access<br>ng the<br>bank will | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | Decode | Read | Proce | ess | Write | Example: MOVWF REG Before Instruction 0x4F 0xFF W REG After Instruction W REG 0x4F 0x4F #### MULLW Multiply Literal with W Syntax: [ label ] MULLW Operands: $0 \le k \le 255$ Operation: (W) $x k \rightarrow PRODH:PRODL$ Status Affected: None Encoding: 0000 1101 kkkk kkkk Description: An unsigned multiplication is carried out between the contents of W and the 8-bit literal, 'k'. The 16-bit result is placed in PRODH:PRODL register pair. PRODH contains the high byte. W is unchanged. None of the Status flags are affected. Note that neither Overflow nor Carry is possible in this operation. A Zero result is possible but not detected. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------|---------|-----------| | Decode | Read | Process | Write | | | literal 'k' | Data | registers | | | | | PRODH: | | | | | PRODL | Example: MULLW 0xC4 Before Instruction $\begin{array}{lll} W & = & 0xE2 \\ PRODH & = & ? \\ PRODL & = & ? \end{array}$ After Instruction W = 0xE2 PRODH = 0xAD PRODL = 0x08 | MULWF | Multiply W with f | |-------|-------------------| |-------|-------------------| Syntax: [ label ] MULWF f [,a] Operands: $0 \le f \le 255 \\ a \in [0,1]$ Operation: (W) x (f) $\rightarrow$ PRODH:PRODL Status Affected: None Encoding: 0000 001a ffff ffff Description: An unsigned multiplication is carried out between the contents of W and the register file location, 'f'. The 16-bit result is stored in the PRODH:PRODL register pair. PRODH contains the high byte. Both W and 'f' are unchanged. None of the Status flags are affected. Note that neither Overflow nor Carry is possible in this operation. A Zero result is possible but not detected. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a'= 1, then the bank will be selected as per the BSR value. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | Write | | | register 'f' | Data | registers | | | | | PRODH: | | | | | PRODL | Example: MULWF REG Before Instruction W = 0xC4 REG = 0xB5 PRODH = ? PRODL = ? After Instruction W = 0xC4 REG = 0xB5 PRODH = 0x8A PRODL = 0x94 | NEGF | Negate f | | | | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Syntax: | [ label ] NEGF f [,a] | | | | | Operands: | $0 \le f \le 255$<br>$a \in [0,1]$ | | | | | Operation: | $(\overline{f}) + 1 \rightarrow f$ | | | | | Status Affected: | N, OV, C, DC, Z | | | | | Encoding: | 0110 110a ffff ffff | | | | | Description: | Location, 'f', is negated using two's complement. The result is placed in the data memory location, 'f'. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. | | | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | | | | | | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|--------------| | Decode | Read | Process | Write | | | register 'f' | Data | register 'f' | Example: NEGF REG, 1 Before Instruction REG = $0011 \ 1010 \ [0x3A]$ After Instruction REG = $1100 \ 0110 \ [0xC6]$ | NOF | • | No Opera | ition | | | | |-------------------|--------|---------------|--------------|------------|----|---------------| | Synta | ax: | [label] N | IOP | | | | | Oper | ands: | None | | | | | | Oper | ation: | No operation | on | | | | | Status Affected: | | None | | | | | | Encoding: | | 0000<br>1111 | 0000<br>xxxx | 000<br>xxx | | 0000<br>xxxx | | Description: | | No operation. | | | | | | Word | ls: | 1 | | | | | | Cycles: | | 1 | | | | | | Q Cycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | Decode | No operation | No<br>operat | | ор | No<br>eration | Example: None. | POP | Pop Top of Return Stack | |------------------|--------------------------------| | Syntax: | [ label ] POP | | Operands: | None | | Operation: | $(TOS) \rightarrow bit bucket$ | | Status Affected: | None | Encoding: Description: The TOS value is pulled off the return stack and is discarded. The TOS value then becomes the previous value that was pushed onto the return stack. This instruction is provided to enable the user to properly manage the return stack to incorporate a software stack. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-----------|---------|-----------| | Decode | No | POP TOS | No | | | operation | value | operation | Example: POP GOTO NEW Before Instruction TOS = 0x0031A2Stack (1 level down) = 0x014332 After Instruction TOS = 0x014332PC = NEW | Push Top of Return Stack | PUSH | Push Top of Return | Stack | |--------------------------|------|--------------------|-------| | | | | | Syntax: [ label ] PUSH Operands: None Operation: $(PC + 2) \rightarrow TOS$ Status Affected: None Encoding: 0000 0000 0000 0101 Description: The PC + 2 is pushed onto the top of the return stack. The previous TOS value is pushed down on the stack. This instruction allows to implement a software stack by modifying TOS, and then push it onto the return stack. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|-----------|-----------| | Decode | PUSH | No | No | | | PC + 2 onto | operation | operation | | | return stack | | | Example: PUSH Before Instruction TOS = 0x00345APC = 0x000124 After Instruction PC = 0x000126 TOS = 0x000126 Stack (1 level down) = 0x00345A | RCALL | Relative Call | | | | | |------------------|-------------------------------------------------------------------------------|--|--|--|--| | Syntax: | [label] RCALL n | | | | | | Operands: | $-1024 \le n \le 1023$ | | | | | | Operation: | $(PC) + 2 \rightarrow TOS,$<br>$(PC) + 2 + 2n \rightarrow PC$ | | | | | | Status Affected: | None | | | | | | Encoding: | 1101 1nnn nnnn nnnn | | | | | | Description: | Subroutine call with a jump up to 1K from the current location. First, return | | | | | from the current location. First, return address (PC + 2) is pushed onto the stack. Then, add the 2's complement number '2n' to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 2 + 2n. This instruction is a two-cycle instruction. Words: 1 Cycles: 2 Q Cycle Activity: | | Q1 | Q2 | Q3 | Q4 | |---|-----------|---------------------|-----------|-------------| | | Decode | Read literal | Process | Write to PC | | | | ʻn' | Data | | | | | PUSH PC to<br>stack | | | | Ī | No | No | No | No | | | operation | operation | operation | operation | Example: HERE RCALL Jump Before Instruction PC = Address (HERE) After Instruction PC = Address (Jump) TOS = Address (HERE + 2) | RES | ET | Reset | | | | | |----------------|----------------|-----------------------------|----------|-----|----|---------| | Synta | ax: | [label] R | RESET | | | | | Operands: None | | | | | | | | Oper | ation: | Reset all re<br>affected by | · | | _ | at are | | Statu | s Affected: | All | | | | | | Encoding: | | 0000 | 0000 | 111 | .1 | 1111 | | Desc | ription: | This instruction | <u>-</u> | | | • | | Word | ls: | 1 | | | | | | Cycles: | | 1 | | | | | | QC | ycle Activity: | | | | | | | | Q1 | Q2 | Q3 | | | Q4 | | | Decode | Start | No | | | No | | | | Reset | operat | ion | ор | eration | Example: RESET After Instruction Registers = Reset Value Flags\* = Reset Value ### RETFIE Return from Interrupt Operands: $s \in [0,1]$ Operation: $(TOS) \rightarrow PC$ , Syntax: $1 \rightarrow GIE/GIEH$ or PEIE/GIEL; $if s = 1: \\ (WS) \rightarrow W,$ $(STATUSS) \rightarrow STATUS,$ $(BSRS) \rightarrow BSR,$ [label] RETFIE [s] PCLATU, PCLATH are unchanged Status Affected: GIE/GIEH, PEIE/GIEL. Encoding: 0000 0000 0001 000s Description: Return from interrupt. Stack is popped and Top-of-Stack (TOS) is loaded into the PC. Interrupts are enabled by setting either the high or low-priority global interrupt enable bit. If 's' = 1, the contents of the shadow registers, WS, STATUSS and BSRS, are loaded into their corresponding registers, W, STATUS and BSR. If 's' = 0, no update of these registers occurs. Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-------------| | Decode | No | No | POP PC | | | operation | operation | from stack | | | | | Set GIEH or | | | | | GIEL | | No | No | No | No | | operation | operation | operation | operation | Example: RETFIE 1 After Interrupt PC = TOS W = WS BSR = BSRS STATUS = STATUSS GIE/GIEH, PEIE/GIEL = 1 RETLW Return Literal to W Syntax: [ label ] RETLW k Operands: $0 \le k \le 255$ Operation: $k \to W$ , $(TOS) \to PC$ , PCLATU, PCLATH are unchanged Status Affected: None Encoding: 0000 1100 kkkk kkkk Description: W is loaded with the 8-bit literal, 'k'. The program counter is loaded from the top of the stack (the return address). The high address latch (PCLATH) remains unchanged. Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|-------------|-----------|-------------| | Decode | Read | Process | POP PC | | | literal 'k' | Data | from stack, | | | | | Write to W | | No | No | No | No | | operation | operation | operation | operation | #### Example: CALL TABLE ; W contains table ; offset value ; W now has ; table value : TABLE > ADDWF PCL ; W = offset RETLW k0 ; Begin table RETLW k1 ; : RETLW kn ; End of table Before Instruction W = 0x07 After Instruction W = value of kn | RETURN | Return from Subroutine | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Syntax: | [label] RETURN [s] | | | | | | Operands: | $s \in [0,1]$ | | | | | | Operation: | (TOS) → PC;<br>if s = 1:<br>(WS) → W,<br>(STATUSS) → STATUS,<br>(BSRS) → BSR,<br>PCLATU, PCLATH are unchanged | | | | | | Status Affected: | None | | | | | | Encoding: | 0000 0000 0001 001s | | | | | | Description: | Return from subroutine. The stack is popped and the top of the stack (TOS) is loaded into the program counter. If 's'= 1, the contents of the shadow registers, WS, STATUSS and BSRS, are loaded into their corresponding registers, W, STATUS and BSR. If 's' = 0, no update of these registers occurs. | | | | | | Words: | 1 | | | | | | Cycles: | 2 | | | | | | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|------------| | Decode | No | Process | POP PC | | | operation | Data | from stack | | No | No | No | No | | operation | operation | operation | operation | Example: RETURN After Interrupt PC = TOS Q Cycle Activity: | RLC | LCF Rotate Left f through Carry | | | | rry | | |-------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------|-------------------|--| | Synta | ax: | [ label ] | RLCF | f [,d [,a]] | | | | Oper | ands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | Oper | ation: | $(f) \rightarrow dest,$<br>$(f<7>) \rightarrow C,$<br>$(C) \rightarrow dest<0>$ | | | | | | Statu | Status Affected: C, N, Z | | | | | | | Enco | ding: | 0011 | 01da | ffff | ffff | | | | ription: | The contents of register, 'f', are rotated one bit to the left through the Carry flag. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is stored back in register, 'f'. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the BSR value. | | | | | | Word | ls: | 1 | | | | | | Cycle | es: | 1 | | | | | | QC | ycle Activity: | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | Decode | Read<br>register 'f' | Proces<br>Data | _ | rite to stination | | | | | | | | | | $\underline{\text{Example:}} \hspace{1cm} \texttt{RLCF} \hspace{1cm} \texttt{REG, W}$ Before Instruction REG = 1110 0110 C = 0 After Instruction REG = 1110 0110 W = 1100 1100 C = 1 | RLNCF Rotate Left f (No Carry) | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------|---------|---------------------------------------------------------------|---------| | Synta | ax: | [ label ] | RLNCF | f [,d [,a]] | | | Oper | ands: | $0 \le f \le 255$<br>d $\in [0,1]$<br>a $\in [0,1]$ | 5 | | | | Operation: $(f < n >) \rightarrow dest < n + 1 >$ ,<br>$(f < 7 >) \rightarrow dest < 0 >$ | | | | | | | Statu | s Affected: | N, Z | | | | | Enco | oding: | 0100 | 01da | ffff | ffff | | Description: The contents of register, 'f', are roone bit to the left. If 'd' is '0', the replaced in W. If 'd' is '1', the result stored back in register, 'f'. If 'a' is 'Access Bank will be selected, overing the BSR value. If 'a' is '1', the bank will be selected as per the B value. The contents of register, 'f', are roone in the left of the register re | | | | e result is<br>sult is<br>is '0', the<br>overrid-<br>then the | | | Word | ds: | 1 | | | | | Cycles: | | 1 | | | | | QC | ycle Activity: | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | Decode | Read | Process | s W | rite to | register 'f' Example: REG REG register 'f' RLNCF Example: RRCF REG, W Before Instruction 1010 1011 Before Instruction **REG** 1110 0110 After Instruction 0 0101 0111 After Instruction REG 1110 0110 destination Data **RRCF** Syntax: Operands: Operation: Encoding: Words: Cycles: Q Cycle Activity: Q1 Decode W С Description: Status Affected: Rotate Right f through Carry [ label ] RRCF f [,d [,a]] $(f < n >) \rightarrow dest < n - 1 >$ 00da The contents of register, 'f', are rotated one bit to the right through the Carry Flag. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed back in register, 'f'. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' is '1', then the bank will be selected as per the BSR value. register f Q3 **Process** Data ffff ffff Q4 Write to destination $0 \le f \le 255$ $d \in \left[0,1\right]$ $a \in \left[0,1\right]$ $(f<0>) \rightarrow C$ , $(C) \rightarrow dest<7>$ C, N, Z 0011 С 1 1 Q2 Read 0111 0011 | RRNCF | Rotate Right f (No Carry) | | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|------|--| | Syntax: | [ label ] F | RRNCF | f [,d [,a]] | | | | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | | | Operation: | (f <n>) → dest<n 1="" –="">,<br/>(f&lt;0&gt;) → dest&lt;7&gt;</n></n> | | | | | | Status Affected: | N, Z | | | | | | Encoding: | 0100 | 00da | ffff | ffff | | | Description: | The contents of register, 'f', are rotated one bit to the right. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed back in register, 'f', If 'a' is '0'. | | | | | one bit to the right. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed back in register, 'f'. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' is '1', then the bank will be selected as per the BSR value. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example 1: RRNCF REG, 1, 0 Before Instruction REG = 1101 0111 After Instruction REG = 1110 1011 Example 2: RRNCF REG, W Before Instruction W = ? REG = 1101 0111 After Instruction W = 1110 1011 REG = 1101 0111 | SET | F | Set f | | | | | |-------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|------------|--| | Synta | ax: | [ label ] SE | TF f[,a | ] | | | | Oper | ands: | $0 \le f \le 255$<br>$a \in [0,1]$ | | | | | | Oper | ration: | $FFh \to f$ | | | | | | Statu | s Affected: | None | | | | | | Enco | oding: | 0110 | 100a | ffff | ffff | | | Desc | ription: | The contents of the specified register are set to FFh. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' is '1', then the bank will be selected as per the BSR value. | | | | | | Word | ls: | 1 | | | | | | Cycle | es: | 1 | | | | | | Q Cycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | Decode | Read | Proce | | Write | | | | | register 'f' | Data | a req | gister 'f' | | Example: SETF REG Before Instruction REG = 0x5A After Instruction REG = 0xFF | SLE | EP | Enter SI | Enter Sleep Mode | | | | |-------------------|-------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--| | Synta | ax: | [ label ] | SLEEP | | | | | Oper | ands: | None | | | | | | Oper | ration: | | | | | | | Statu | s Affected: | TO, PD | | | | | | Enco | ding: | 0000 | 0000 | 0000 | 0011 | | | Desc | ription: | cleared. T<br>is set. Wa<br>scaler are<br>The proce | The Power-Down status bit (\$\overline{PD}\$) is cleared. The Time-out status bit (\$\overline{TO}\$) is set. Watchdog Timer and its post-scaler are cleared. The processor is put into Sleep mode with the oscillator stopped. | | | | | Word | ls: | 1 | | | | | | Cycle | es: | 1 | | | | | | Q Cycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | Decode | No | Proces | SS | Go to | | | Example: | | SLEEP | |-------------|--------|-------| | Before Ins | struct | tion | | TO | = | ? | | PD | = | ? | | After Instr | uctio | n | | TO | = | 1 † | | <u>DD</u> | _ | Λ | † If WDT causes wake-up, this bit is cleared. operation Data Sleep | SUBFWB | Subtract | f from W w | ith Borrow | | | |--------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|--| | Syntax: | [ label ] | SUBFWB f | [,d [,a]] | | | | Operands: | $\begin{aligned} 0 &\leq f \leq 255 \\ d &\in [0,1] \end{aligned}$ | $0 \le f \le 255$<br>$d \in [0,1]$ | | | | | | a ∈ [0,1] | | | | | | Operation: | (W) - (f) - | $(\overline{C}) \rightarrow dest$ | | | | | Status Affected: | N, OV, C, | DC, Z | | | | | Encoding: | 0101 | 01da ff | ff ffff | | | | Description: | (borrow) from method). If in W. If 'd' in register, 'f'. will be sele value. If 'a' | egister, 'f', and om W (2's com W (2's com W (2's com is '1', the result of 'a' is '0', the rected, overriding is '1', then the sper the BSR | plement<br>esult is stored<br>t is stored in<br>Access Bank<br>g the BSR<br>bank will be | | | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Q Cycle Activity: | | | | | | | Q1 | Q2 | Q3 | Q4 | | | | Decode | Read register 'f' | Process<br>Data | Write to destination | | | | Example 1: | SUBFWB F | REG | | | | | Before Instruction REG W C After Instruction REG W C Z | = 0x03<br>= 0x02<br>= 0x01 | ; result is neg | ative | | | | Example 2: | SUBFWB | REG, 0, 0 | ) | | | | Before Instruc<br>REG | etion = 2 | | | | | | 7 (110) 1110(140(1 | 0 | | | |--------------------|-------|--------|----------------------| | REG | = | 2 | | | W | = | 3 | | | С | = | 1 | | | Z | = | 0 | | | N | = | 0 | ; result is positive | | Example 3: | 5 | SUBFWB | REG, 1, 0 | | Before Instru | ction | | | | REG | = | 1 | | | W | = | 2 | | | С | = | 0 | | | After Instructi | on | | | | REG | = | 0 | | | W | = | 2 | | | С | = | 1 | | | Z | = | 1 | ; result is zero | | N | = | 0 | | | | | | | | | | | | | | | | | W After Instruction | SUBLW | Subtract W from Literal | SUBWF | Subtract W from f | |------------------------|------------------------------------------|--------------------------|---------------------------------------------------------------------------------| | Syntax: | [ label ] SUBLW k | Syntax: | [ label ] SUBWF f [,d [,a]] | | Operands: | $0 \leq k \leq 255$ | Operands: | $0 \leq f \leq 255$ | | Operation: | $k-(W)\toW$ | | $d \in [0,1]$ | | Status Affected: | N, OV, C, DC, Z | Operation | $a \in [0,1]$ | | Encoding: | 0000 1000 kkkk kkkk | Operation: | $(f) - (W) \rightarrow dest$ | | Description: | W is subtracted from the 8-bit | Status Affected: | N, OV, C, DC, Z | | | literal, 'k'. The result is placed in W. | Encoding: | 0101 11da ffff ffff | | Words: | 1 | Description: | Subtract W from register, 'f' (2's complement method). If 'd' is '0', the | | Cycles: | 1 | | result is stored in W. If 'd' is '1', the | | Q Cycle Activity: | | | result is stored back in register, 'f'. | | Q1 | Q2 Q3 Q4 | | If = 'a' is '0', the Access Bank will be selected, overriding the BSR value. If | | Decode | Read Process Write to literal 'k' Data W | | 'a' is '1', then the bank will be selected | | | | | as per the BSR value. | | Example 1: | SUBLW 0x02 | Words: | 1 | | Before Instructi<br>W | on<br>= 1 | Cycles: | 1 | | | = 1<br>= ? | Q Cycle Activity: | | | After Instruction | 1 | Q1 | Q2 Q3 Q4 | | • • | = 1 | Decode | Read Process Write to register 'f' Data destination | | | = 1 ; result is positive<br>= 0 | <u> </u> | | | | = 0 | Example 1: | SUBWF REG | | Example 2: | SUBLW 0x02 | Before Instruction REG = | | | Before Instructi | | REG | | | | = 2 | C = | | | С | = ? | After Instruction | | | After Instruction | | REG =<br>W = | • | | <u> </u> | = 0<br>= 1 ; result is zero | C = | | | | = 1 | Z = | - | | N | = 0 | N = | = 0 | | Example 3: | SUBLW 0x02 | Example 2: | SUBWF REG, W | | Before Instructi | | Before Instructio | | | • • | = 3<br>= ? | REG =<br>W = | _ | | | | C = | | | After Instructior<br>W | ו<br>= FF ; (2's complement) | After Instruction | | | С | = 0 ; result is negative | REG =<br>W = | _ | | <del>-</del> | = 0 | VV =<br>C = | | | N | = 1 | Z = | = 1 | | | | N = | = 0 | | | | Example 3: | SUBWF REG | | | | Before Instruction | | | | | REG =<br>W = | **** | | | | VV =<br>C = | ****= | | | | After Instruction | | | | | REG = | , ( ) | | | | W = | ****= | | | | Z = | | | | | <u> </u> | - 004 | 0x01 | SUE | BWFB | Subtract \ | W from f wit | n Borrow | 5 | SWAPF | Swap f | | | |-------|---------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------|---------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------| | Synt | ax: | [label] S | UBWFB f[,d | [,a]] | 5 | Syntax: | [ label ] | SWAPF f[,d | [,a]] | | Ope | rands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | ( | Operands: | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ | | | | Ope | ration: | (f) - (W) - ( | $\overline{\mathbb{C}}$ ) $\rightarrow$ dest | | ( | Operation: | (f<3:0>) → | | | | Statu | us Affected: | N, OV, C, D | OC, Z | | | N-4 A 6641 | (f<7:4>) → | dest<3:0> | | | Enco | oding: | 0101 | 10da fff | f ffff | | Status Affected: | None | | | | Desc | cription: | from registe<br>method). If '<br>W. If 'd' is '1<br>register, 'f'. I<br>will be selec<br>value. If 'a' is | and the Carry fl<br>r, 'f' (2's comple<br>d' is '0', the res<br>', the result is s<br>ff 'a' is '0', the A<br>cted, overriding<br>s '1', then the b<br>per the BSR va | ement<br>ult is stored in<br>tored back in<br>ccess Bank<br>the BSR<br>ank will be | | Encoding:<br>Description: | 'f', are exchis placed in re<br>placed in re<br>Access Bar<br>ing the BSF | nanged. If 'd' is<br>W. If 'd' is '1'<br>egister, 'f'. If 'ank will be sele | oles of register,<br>s '0', the result<br>, the result is<br>' is '0', the<br>cted, overrid-<br>s '1', then the | | Cycl | | 1 | | | ٧ | Vords: | 1 | | | | - | | 1 | | | ( | Cycles: | 1 | | | | QC | Cycle Activity:<br>Q1 | Q2 | Q3 | Q4 | | Q Cycle Activity: | | | | | | Decode | Read | Process | Write to | Ī | Q1 | Q2 | Q3 | Q4 | | | | register 'f' | Data | destination | | Decode | Read | Process | Write to | | Exar | mple 1: | SUBWFB | REG, 1, 0 | | | | register 'f' | Data | destination | | | Before Instruct | etion<br>= 0x19 | (0001 100 | 11 ) | <u>E</u> | <u>xample:</u> | SWAPF F | REG | | | | W | = 0x10 | (0001 100 | | | Before Instruc | | | | | | С | = 0x01 | | | | REG | = 0x53 | | | | | After Instruction REG W C Z | = 0x0C<br>= 0x0D<br>= 0x01<br>= 0x00<br>= 0x00 | (0000 103<br>(0000 110 | 01) | | After Instruction REG | = 0x35 | | | | Evor | | | ; result is po | Silive | | | | | | | Exal | mple 2: | | REG, 0, 0 | | | | | | | | | REG<br>W<br>C | = 0x1B<br>= 0x1A<br>= 0x00 | (0001 103<br>(0001 103 | | | | | | | | | REG<br>W<br>C<br>Z | = 0x1B<br>= 0x00<br>= 0x01<br>= 0x01 | (0001 101); result is ze | | | | | | | | _ | N | = 0x00 | | | | | | | | | Exar | mple 3: | SUBWFB | REG, 1, 0 | | | | | | | | | Before Instruc<br>REG<br>W<br>C | etion<br>= 0x03<br>= 0x0E<br>= 0x01 | (0000 003 | | | | | | | | | After Instruction REG W C | = 0xF5<br>= 0x0E<br>= 0x00 | (1111 010; [2's comp] | | | | | | | | | Z<br>N | = 0x00<br>= 0x01 | ; result is ne | egative | | | | | | | TBLRD | Table Re | ad | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------|------------------------------------------------|--| | Syntax: | [ label ] | TBLRD ( ' | ·; *+; *-; +*) | | | | Operands: | None | | | | | | Operation: | if TBLRD *, (Prog Mem (TBLPTR)) → TABLAT, TBLPTR – No Change; if TBLRD *+, (Prog Mem (TBLPTR)) → TABLAT, (TBLPTR) + 1 → TBLPTR; if TBLRD *-, (Prog Mem (TBLPTR)) → TABLAT, (TBLPTR) – 1 → TBLPTR; if TBLRD +*, (TBLPTR) + 1 → TBLPTR, (Prog Mem (TBLPTR)) → TABLAT | | | | | | Status Affected: | None | | | | | | Encoding: | 0000 | 0000 | 0000 | 10nn<br>nn = 0<br>*<br>=1 *+<br>=2 *-<br>=3 +* | | | Description: | | | ed to read th<br>(P.M.). To a | | | program memory, a pointer called Table The TBLPTR (a 21-bit pointer) points to each byte in the program memory. TBLPTR TBLPTR[0] = 0: Least Significant Byte of TBLPTR[0] = 1: Most Significant Byte of The TBLRD instruction can modify the value Program Memory Word Program Memory Word Pointer (TBLPTR) is used. of TBLPTR as follows: no change post-increment post-decrement has a 2-Mbyte address range. | Table R | Read | l (co | nt'd) | | |-----------|-------------------------|-------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | TBLRD | *+ | ; | | | | n | | | 055 | | | | | | ***** | | | OO A O.E. | <b>C</b> \ | | | | | JXUUA35 | 0) | = | UX34 | | | | | | | | | | | = | 0x34 | | | | | = | 0x00A357 | | | TBLRD | +* | ; | | | | n | | | | | | | | = | 0xAA | | | | | = | 0x01A357 | | | 0x01A35 | 7) | = | 0x12 | | | 0x01A35 | 8) | = | 0x34 | | | | | | | | | | | = | 0x34 | | | | | = | 0x01A358 | | | | | | | | | | | | | | | | | | | | | | | | | | | | TBLRD n 0x00A35 TBLRD n | TBLRD *+ n 0x00A356) TBLRD +* | TBLRD *+ ; n | = 0x55<br>= 0x00A356<br>0x00A356) = 0x34<br>= 0x34<br>= 0x00A357<br>TBLRD +*;<br>n<br>= 0xAA<br>= 0x01A357<br>0x01A357) = 0x12<br>0x01A358) = 0x34<br>= 0x34 | pre-increment Cycles: 2 Q Cycle Activity: Words: | Q1 | Q2 | Q3 | Q4 | |-----------------|------------------------------------------|-----------------|-----------------------------------| | Decode | No | No | No | | | operation | operation | operation | | No<br>operation | No operation<br>(Read Program<br>Memory) | No<br>operation | No operation<br>(Write<br>TABLAT) | #### **TBLWT Table Write** Syntax: TBLWT ( \*; \*+; \*-; +\*) [ label ] Operands: Operation: if TBLWT\*, > (TABLAT) → Holding Register, TBLPTR - No Change; if TBLWT\*+, $(TABLAT) \rightarrow Holding Register,$ (TBLPTR) + 1 $\rightarrow$ TBLPTR; if TBLWT\*-, (TABLAT) → Holding Register, $(TBLPTR) - 1 \rightarrow TBLPTR;$ if TBLWT+\*, (TBLPTR) + 1 $\rightarrow$ TBLPTR, (TABLAT) → Holding Register Status Affected: None Encoding: | 0000 | 0000 | 0000 | 11nn | |------|------|------|----------| | | | | nn = 0 * | | | | | =1 *+ | | | | | =2 *- | | | | | =3 +* | Description: This instruction uses the 3 LSBs of TBLPTR to determine which of the 8 holding registers the TABLAT is written to. The holding registers are used to program the contents of Program Memory (P.M.). (Refer to Section 8.0 "Flash Program Memory" for additional details on programming Flash memory.) The TBLPTR (a 21-bit pointer) points to each byte in the program memory. TBLPTR has a 2-Mbyte address range. The LSb of the TBLPTR selects which byte of the program memory location to access. TBLPTR[0] = 0: Least Significant Byte of Program Memory Word TBLPTR[0] = 1: Most Significant Byte of Program Memory Word The TBLWT instruction can modify the value of TBLPTR as follows: - · no change - · post-increment - post-decrement - pre-increment #### **TBLWT Table Write (Continued)** Words: Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------------|-------------------------------------|-----------------|------------------------------------------------------| | Decode | No operation | No<br>operation | No<br>operation | | No<br>operation | No<br>operation<br>(Read<br>TABLAT) | No<br>operation | No<br>operation<br>(Write to<br>Holding<br>Register) | Example 1: Before Instruction **TABLAT** 0x55 **TBLPTR** 0x00A356 \*+; HOLDING REGISTER 0xFF (0x00A356) TBLWT After Instructions (table write completion) **TABLAT** 0x55 **TBLPTR** 0x00A357 HOLDING REGISTER (0x00A356) 0x55 Example 2: TBLWT +\*; Before Instruction TABLAT 0x34 **TBLPTR** 0x01389A HOLDING REGISTER (0x01389A) 0xFF HOLDING REGISTER 0xFF (0x01389B) After Instruction (table write completion) **TABLAT** 0x34 TBLPTR 0x01389B 0xFF HOLDING REGISTER (0x01389A) HOLDING REGISTER (0x01389B) 0x34 #### TSTFSZ Test f, Skip if 0 Syntax: [label] TSTFSZ f [,a] Operation: skip if f = 0 Status Affected: None Encoding: 0110 011a ffff ffff Description: If 'f' = 0, the next instruction, fetched during the current instruction execution, is discarded and a NOP is executed, making this a two-cycle instruction. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' is '1', then the bank will be selected as per the BSR value. Words: 1 Cycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | No | | | register 'f' | Data | operation | If skip: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | If skip and followed by 2-word instruction: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | | No | No | No | No | | operation | operation | operation | operation | Example: HERE TSTFSZ CNT NZERO ZERO : Before Instruction PC = Address (HERE) After Instruction If CNT = 0x00, PC = Address (ZERO) If CNT $\neq$ 0x00, PC = Address (NZERO) XORLW Exclusive OR Literal with W Syntax: [label] XORLW k Operands: $0 \le k \le 255$ Operation: (W) .XOR. $k \rightarrow W$ Status Affected: N, Z Encoding: 0000 1010 kkkk kkkk Description: The contents of W are XORed with the 8-bit literal, 'k'. The result is placed in W. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------|---------|------------| | Decode | Read | Process | Write to W | | | literal 'k' | Data | | Example: XORLW 0xAF Before Instruction W = 0xB5 After Instruction W = 0x1A #### XORWF Exclusive OR W with f Syntax: [ label ] XORWF f [,d [,a]] $\begin{array}{l} 0 \leq f \leq 255 \\ d \in [0,1] \\ a \in [0,1] \end{array}$ Operation: (W) .XOR. (f) $\rightarrow$ dest Status Affected: N, Z Operands: Encoding: 0001 10da ffff ffff Description: Exclusive OR the contents of W with register, 'f'. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in the register, 'f'. If 'a' is '0', the Access Bank will be selected, overriding the BSR value. If 'a' is '1', then the bank will be selected as per the BSR value. Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: XORWF REG Before Instruction REG = 0xAFW = 0xB5 After Instruction REG = 0x1A W = 0xB5 #### 25.0 DEVELOPMENT SUPPORT The PIC® microcontrollers and dsPIC® digital signal controllers are supported with a full range of software and hardware development tools: - · Integrated Development Environment - MPLAB® IDE Software - Compilers/Assemblers/Linkers - MPLAB C Compiler for Various Device Families - HI-TECH C for Various Device Families - MPASM™ Assembler - MPLINK<sup>TM</sup> Object Linker/ MPLIB<sup>TM</sup> Object Librarian - MPLAB Assembler/Linker/Librarian for Various Device Families - Simulators - MPLAB SIM Software Simulator - Emulators - MPLAB REAL ICE™ In-Circuit Emulator - · In-Circuit Debuggers - MPLAB ICD 3 - PICkit™ 3 Debug Express - · Device Programmers - PICkit™ 2 Programmer - MPLAB PM3 Device Programmer - Low-Cost Demonstration/Development Boards, Evaluation Kits, and Starter Kits ## 25.1 MPLAB Integrated Development Environment Software The MPLAB IDE software brings an ease of software development previously unseen in the 8/16/32-bit microcontroller market. The MPLAB IDE is a Windows® operating system-based application that contains: - · A single graphical interface to all debugging tools - Simulator - Programmer (sold separately) - In-Circuit Emulator (sold separately) - In-Circuit Debugger (sold separately) - · A full-featured editor with color-coded context - · A multiple project manager - Customizable data windows with direct edit of contents - · High-level source code debugging - · Mouse over variable inspection - Drag and drop variables from source to watch windows - · Extensive on-line help - Integration of select third party tools, such as IAR C Compilers The MPLAB IDE allows you to: - Edit your source files (either C or assembly) - One-touch compile or assemble, and download to emulator and simulator tools (automatically updates all project information) - · Debug using: - Source files (C or assembly) - Mixed C and assembly - Machine code MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power. ## 25.2 MPLAB C Compilers for Various Device Families The MPLAB C Compiler code development systems are complete ANSI C compilers for Microchip's PIC18, PIC24 and PIC32 families of microcontrollers and the dsPIC30 and dsPIC33 families of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use. For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger. # 25.3 HI-TECH C for Various Device Families The HI-TECH C Compiler code development systems are complete ANSI C compilers for Microchip's PIC family of microcontrollers and the dsPIC family of digital signal controllers. These compilers provide powerful integration capabilities, omniscient code generation and ease of use. For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger. The compilers include a macro assembler, linker, preprocessor, and one-step driver, and can run on multiple platforms. #### 25.4 MPASM Assembler The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs. The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging. The MPASM Assembler features include: - · Integration into MPLAB IDE projects - User-defined macros to streamline assembly code - Conditional assembly for multi-purpose source files - Directives that allow complete control over the assembly process #### 25.5 MPLINK Object Linker/ MPLIB Object Librarian The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script. The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. The object linker/library features include: - Efficient linking of single libraries instead of many smaller files - Enhanced code maintainability by grouping related modules together - Flexible creation of libraries with easy module listing, replacement, deletion and extraction # 25.6 MPLAB Assembler, Linker and Librarian for Various Device Families MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC devices. MPLAB C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include: - Support for the entire device instruction set - · Support for fixed-point and floating-point data - · Command line interface - · Rich directive set - · Flexible macro language - MPLAB IDE compatibility #### 25.7 MPLAB SIM Software Simulator The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC® DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers. The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool. ### 25.8 MPLAB REAL ICE In-Circuit Emulator System MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC<sup>®</sup> Flash MCUs and dsPIC<sup>®</sup> Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit. The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with incircuit debugger systems (RJ11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5). The emulator is field upgradable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables. # 25.9 MPLAB ICD 3 In-Circuit Debugger System MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost effective high-speed hardware debugger/programmer for Microchip Flash Digital Signal Controller (DSC) and microcontroller (MCU) devices. It debugs and programs PIC<sup>®</sup> Flash microcontrollers and dsPIC<sup>®</sup> DSCs with the powerful, yet easy-to-use graphical user interface of MPLAB Integrated Development Environment (IDE). The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers. # 25.10 PICkit 3 In-Circuit Debugger/ Programmer and PICkit 3 Debug Express The MPLAB PICkit 3 allows debugging and programming of PIC<sup>®</sup> and dsPIC<sup>®</sup> Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB Integrated Development Environment (IDE). The MPLAB PICkit 3 is connected to the design engineer's PC using a full speed USB interface and can be connected to the target via an Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the Reset line to implement in-circuit debugging and In-Circuit Serial Programming ™. The PICkit 3 Debug Express include the PICkit 3, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software. # 25.11 PICkit 2 Development Programmer/Debugger and PICkit 2 Debug Express The PICkit™ 2 Development Programmer/Debugger is a low-cost development tool with an easy to use interface for programming and debugging Microchip's Flash families of microcontrollers. The full featured Windows® programming interface supports baseline (PIC10F, PIC12F5xx, PIC16F5xx), midrange (PIC12F6xx, PIC16F), PIC18F, PIC24, dsPIC30, dsPIC33, and PIC32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many Microchip Serial EEPROM products. With Microchip's powerful MPLAB Integrated Development Environment (IDE) the PICkit™ 2 enables in-circuit debugging on most PIC® microcontrollers. In-Circuit-Debugging runs, halts and single steps the program while the PIC microcontroller is embedded in the application. When halted at a breakpoint, the file registers can be examined and modified. The PICkit 2 Debug Express include the PICkit 2, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software. #### 25.12 MPLAB PM3 Device Programmer The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an MMC card for file storage and data applications. #### 25.13 Demonstration/Development Boards, Evaluation Kits, and Starter Kits A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification. The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory. The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications. In addition to the PICDEM™ and dsPICDEM™ demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, Keelog® security ICs, CAN, IrDA®, PowerSmart battery management, Seevaluation system, Sigma-Delta ADC, flow rate sensing, plus many more. Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board. Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits. #### 26.0 ELECTRICAL CHARACTERISTICS ### Absolute Maximum Ratings<sup>(†)</sup> | Ambient temperature under bias | 55°C to +125°C | |--------------------------------------------------------------------|----------------------| | Storage temperature | 65°C to +150°C | | Voltage on any pin with respect to Vss (except VDD, MCLR, and RA4) | 0.3V to (VDD + 0.3V) | | Voltage on VDD with respect to Vss | -0.3V to +7.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0V to +13.25V | | Voltage on RA4 with respect to Vss | 0V to +8.5V | | Total power dissipation (Note 1) | 1.0W | | Maximum current out of Vss pin | 300 mA | | Maximum current into VDD pin | 250 mA | | Input clamp current, Iik (VI < 0 or VI > VDD) | ±20 mA | | Output clamp current, loκ (Vo < 0 or Vo > VDD) | ±20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by all ports | 200 mA | | Maximum current sourced by all ports | 200 mA | - **Note 1:** Power dissipation is calculated as follows: Pdis = VDD x {IDD $\sum$ IOH} + $\sum$ {(VDD VOH) x IOH} + $\sum$ (VOL x IOL) - 2: Voltage spikes below Vss at the $\overline{\text{MCLR}/\text{VPP}}$ pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100 $\Omega$ should be used when applying a "low" level to the $\overline{\text{MCLR}/\text{VPP}}$ pin, rather than pulling this pin directly to Vss. † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. FIGURE 26-2: PIC18LF2331/2431/4331/4431 VOLTAGE-FREQUENCY GRAPH (INDUSTRIAL) ### 26.1 DC Characteristics: Supply Voltage PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) | PIC18LF2<br>(Indus | <b>331/2431/4</b><br>trial) | 331/4431 | Standard<br>Operating | • | • | | nless otherwise stated)<br>≤ TA ≤ +85°C for industrial | |--------------------|------------------------------------|------------------------------------------------------------------|------------------------------|----------|--------------|-----------|--------------------------------------------------------------------------------------| | | <b>31/2431/43</b><br>trial, Extend | | <b>Standard</b><br>Operating | • | • | -40°C | nless otherwise stated)<br>≤ Ta ≤ +85°C for industrial<br>≤ Ta ≤ +125°C for extended | | Param<br>No. | Symbol | Characteristic | Min | Тур | Max | Units | Conditions | | D001 | VDD | Supply Voltage | | | | | | | | | PIC18LF2X31/4X31 | 2.0 | _ | 5.5 | V | | | | | PIC18F2X31/4X31 | 4.2 | _ | 5.5 | V | | | D001C | AVDD | Analog Supply Voltage | VDD - 0.3 | _ | VDD + 0.3 | V | | | D001D | AVss | Analog Ground Voltage | Vss - 0.3 | _ | Vss + 0.3 | V | | | D002 | VDR | RAM Data Retention<br>Voltage <sup>(1)</sup> | 1.5 | _ | _ | V | | | D003 | VPOR | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal | _ | _ | 0.7 | V | See section on Power-on Reset for details | | D004 | SVDD | VDD Rise Rate<br>to Ensure Internal<br>Power-on Reset Signal | 0.05 | _ | _ | V/ms | See section on Power-on Reset for details | | D005A | VBOR | Brown-out Reset Voltage | | | | | | | | | PIC18LF2X31/4X31 | Industrial | Low Vo | ltage (-10°C | c to +85 | °C) | | | | BORV<1:0> = 11 | N/A | N/A | N/A | V | Reserved | | | | BORV<1:0> = 10 | 2.50 | 2.72 | 2.94 | V | | | | | BORV<1:0> = 01 | 3.88 | 4.22 | 4.56 | V | | | | | BORV<1:0> = 00 | 4.18 | 4.54 | 4.90 | V | | | D005B | | PIC18LF2X31/4X31 | Industrial | Low Vo | Itage (-40°C | c to -10° | °C) | | | | BORV<1:0> = 11 | N/A | N/A | N/A | V | Reserved | | | | BORV<1:0>= 10 | 2.34 | 2.72 | 3.10 | V | | | | | BORV<1:0> = 01 | 3.63 | 4.22 | 4.81 | V | | | | | BORV<1:0> = 00 | 3.90 | 4.54 | 5.18 | V | | | D005C | | PIC18F2X31/4X31 | Industrial | (-10°C | to +85°C) | | | | | | BORV<1:0>= 1x | N/A | N/A | N/A | V | Reserved | | | | BORV<1:0> = 01 | 3.88 | 4.22 | 4.56 | V | (Note 2) | | | | BORV<1:0> = 00 | 4.18 | 4.54 | 4.90 | V | (Note 2) | | D005D | | PIC18F2X31/4X31 | Industrial | (-40°C | to -10°C) | | | | | | BORV<1:0>= 1x | N/A | N/A | N/A | V | Reserved | | | | BORV<1:0> = 01 | N/A | N/A | N/A | V | Reserved | | | | BORV<1:0> = 00 | 3.90 | 4.54 | 5.18 | V | (Note 2) | | D005E | | PIC18F2X31/4X31 | Extended | (-10°C | to +85°C) | | , - | | | | BORV<1:0> = 1x | N/A | N/A | N/A | V | Reserved | | | | BORV<1:0> = 01 | 3.88 | 4.22 | 4.56 | V | (Note 2) | | | | BORV<1:0> = 00 | 4.18 | 4.54 | 4.90 | V | (Note 2) | | D005F | | PIC18F2X31/4X31 | Extended | d (-40°C | to -10°C, + | 85°C to | +125°C) | | | | BORV<1:0> = 1x | N/A | N/A | N/A | V | Reserved | | | | BORV<1:0> = 01 | N/A | N/A | N/A | V | Reserved | | | | BORV<1:0> = 00 | 3.90 | 4.54 | 5.18 | V | (Note 2) | **Legend:** Shading of rows is to assist in readability of the table. Note 1: This is the limit to which VDD can be lowered in Sleep mode, or during a device Reset, without losing RAM data. <sup>2:</sup> When BOR is on and BORV<1:0> = 0x, the device will operate correctly at 40 MHz for any VDD at which the BOR allows execution. # 26.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) | | <b>2331/2431/4331/4431</b><br>strial) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | |--------------|-----------------------------------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------|--|--|--|--|--| | | 331/2431/4331/4431<br>strial, Extended) | | | andard Operating Conditions (unless otherwise stated) berating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | | | | | Param<br>No. | Device | Тур | Max | Units | Conditions | | | | | | | | | Power-Down Current (IPD) <sup>(1)</sup> | | | | | | | | | | | | | PIC18LF2X31/4X31 | 0.1 | 0.5 | μА | -40°C | \/ 0.0\/ | | | | | | | | | 0.1 | 0.5 | μΑ | +25°C | V <sub>DD</sub> = 2.0V<br>( <b>Sleep</b> mode) | | | | | | | | | 0.2 | 1.9 | μΑ | +85°C | (Sieep mode) | | | | | | | | PIC18LF2X31/4X31 | 0.1 | 0.5 | μΑ | -40°C | \/ 0.0\/ | | | | | | | | | 0.1 | 0.5 | μΑ | +25°C | V <sub>DD</sub> = 3.0V<br>( <b>Sleep</b> mode) | | | | | | | | | 0.3 | 1.9 | μΑ | +85°C | (Sieep mode) | | | | | | | | All devices | 0.1 | 2.0 | μΑ | -40°C | | | | | | | | | | 0.1 | 2.0 | μА | +25°C | VDD = 5.0V | | | | | | | | | 0.4 | 6.5 | μΑ | +85°C | (Sleep mode) | | | | | | | | | 5 | 33 | μА | +125°C | | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in $k\Omega$ . - 4: Standard, low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 26.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | | 2331/2431/4331/4431<br>strial) | | | rd Oper<br>ng temp | | s (unless otherwis<br>0°C ≤ TA ≤ +85°C f | | | | | |--------------|---------------------------------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------|----------------------------------------------|--|--|--| | | <b>331/2431/4331/4431</b> strial, Extended) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \leq \text{TA} \leq +125^{\circ}\text{C}$ for extended | | | | | | | | Param<br>No. | Device | Тур | Max | Max Units Conditions | | | | | | | | | Supply Current (IDD)(2,3) | | | | | | | | | | | | PIC18LF2X31/4X31 | 8 | 40 | μА | -40°C | | | | | | | | | 9 | 40 | μА | +25°C | VDD = 2.0V | | | | | | | | 11 | 40 | μА | +85°C | 1 | | | | | | | PIC18LF2X31/4X31 | 25 | 68 | μА | -40°C | | | | | | | | | 25 | 68 | μА | +25°C | VDD = 3.0V | Fosc = 31 kHz | | | | | | | 20 | 68 | μА | +85°C | 1 | (RC_RUN mode,<br>Internal oscillator source) | | | | | | All devices | 55 | 180 | μА | -40°C | | | | | | | | | 55 | 180 | μА | +25°C | VDD = 5.0V | | | | | | | | 50 | 180 | μА | +85°C | VDD = 5.0V | | | | | | | | 0.25 | 1 | mA | +125°C | 1 | | | | | | | PIC18LF2X31/4X31 | 140 | 220 | μА | -40°C | | | | | | | | | 145 | 220 | μА | +25°C | VDD = 2.0V | Fosc = 1 MHz | | | | | | | 155 | 220 | μА | +85°C | | | | | | | | PIC18LF2X31/4X31 | 215 | 330 | μА | -40°C | | | | | | | | | 225 | 330 | μА | +25°C | VDD = 3.0V | | | | | | | | 235 | 330 | μА | +85°C | | (RC_RUN mode,<br>Internal oscillator source) | | | | | | All devices | 385 | 550 | μА | -40°C | | , | | | | | | | 390 | 550 | μА | +25°C | VDD = 5.0V | | | | | | | | 405 | 550 | μА | +85°C | VDD = 5.0V | | | | | | | | 0.7 | 2.8 | mA | +125°C | | | | | | | | PIC18LF2X31/4X31 | 410 | 600 | μΑ | -40°C | | | | | | | | | 425 | 600 | μΑ | +25°C | VDD = 2.0V | | | | | | | | 435 | 600 | μА | +85°C | | | | | | | | PIC18LF2X31/4X31 | 650 | 900 | μΑ | -40°C | | | | | | | | | 670 | 900 | μΑ | +25°C | VDD = 3.0V | FOSC = 4 MHz | | | | | | | 680 | 900 | μА | +85°C | | (RC_RUN mode,<br>Internal oscillator source) | | | | | | All devices | 1.2 | 1.8 | mA | -40°C | | | | | | | | | 1.2 | 1.8 | mA | +25°C | VDD = 5.0V | | | | | | | | 1.2 | 1.8 | mA | +85°C | VDD = 5.0 V | | | | | | | | 2.2 | 6 | mA | +125°C | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in $k\Omega$ . - 4: Standard, low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 26.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | | <b>2331/2431/4331/4431</b><br>strial) | | | rd Oper | | is (unless otherwis $40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for | , | | | | |--------------|----------------------------------------------|-----|-----|----------------------|------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--|--|--| | | 331/2431/4331/4431<br>strial, Extended) | | | ird Oper | erature -4 | as (unless otherwis<br>$40^{\circ}$ C $\leq$ TA $\leq$ +85 $^{\circ}$ C for<br>$40^{\circ}$ C $\leq$ TA $\leq$ +125 $^{\circ}$ C | or industrial | | | | | Param<br>No. | Device | Тур | Max | Max Units Conditions | | | | | | | | | Supply Current (IDD)(2,3) | | | | | | | | | | | | PIC18LF2X31/4X31 | 4.7 | 8 | μА | -40°C | | | | | | | | | 5.0 | 8 | μА | +25°C | V <sub>DD</sub> = 2.0V | | | | | | | | 5.8 | 11 | μΑ | +85°C | | | | | | | | PIC18LF2X31/4X31 | 7.0 | 11 | μΑ | -40°C | | | | | | | | | 7.8 | 11 | μΑ | +25°C | VDD = 3.0V | Fosc = 31 KHz | | | | | | | 8.7 | 15 | μΑ | +85°C | | (RC_IDLE mode,<br>Internal oscillator source) | | | | | | All devices | 12 | 16 | μΑ | -40°C | | | | | | | | | 14 | 16 | μΑ | +25°C | VDD = 5.0V | | | | | | | | 14 | 22 | μΑ | +85°C | VDD = 3.0 V | | | | | | | | 200 | 850 | μΑ | +125°C | | | | | | | | PIC18LF2X31/4X31 | 75 | 150 | μΑ | -40°C | | Fosc = 1 MHz<br>( <b>RC_IDLE</b> mode, | | | | | | | 85 | 150 | μΑ | +25°C | VDD = 2.0V | | | | | | | | 95 | 150 | μΑ | +85°C | | | | | | | | PIC18LF2X31/4X31 | 110 | 180 | μΑ | -40°C | | | | | | | | | 125 | 180 | μА | +25°C | VDD = 3.0V | | | | | | | | 135 | 180 | μА | +85°C | | Internal oscillator source) | | | | | | All devices | 180 | 300 | μА | -40°C | | | | | | | | | 195 | 300 | μА | +25°C | VDD = 5.0V | | | | | | | | 200 | 300 | μΑ | +85°C | | | | | | | | | 300 | 750 | μΑ | +125°C | | | | | | | | PIC18LF2X31/4X31 | 175 | 275 | μA | -40°C | | | | | | | | | 185 | 275 | μA | +25°C | VDD = 2.0V | | | | | | | B10.401 ==================================== | 195 | 275 | μΑ | +85°C | | | | | | | | PIC18LF2X31/4X31 | 265 | 375 | μA | -40°C | | Fosc = 4 MHz | | | | | | | 280 | 375 | μΑ | +25°C | VDD = 3.0V | ( <b>RC_IDLE</b> mode, | | | | | | | 300 | 375 | μΑ | +85°C | | Internal oscillator source) | | | | | | All devices | 475 | 800 | μA | -40°C | 4 | | | | | | | | 500 | 800 | μA | +25°C | VDD = 5.0V | | | | | | | | 505 | 800 | μΑ | +85°C | _ | | | | | | | Shading of rows is to assi | 0.7 | 1.6 | mA | +125°C | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT enabled/disabled as specified. - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard, low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 26.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | | 2331/2431/4331/4431<br>strial) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | |--------------|---------------------------------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------|----------------------------------------------|--|--|--| | | <b>331/2431/4331/4431</b> strial, Extended) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | | | | Param<br>No. | Device | Тур | Max | Units | ns | | | | | | | | Supply Current (IDD)(2,3) | | | | | | | | | | | | PIC18LF2X31/4X31 | 150 | 250 | μΑ | -40°C | | | | | | | | | 150 | 250 | μΑ | +25°C | VDD = 2.0V | | | | | | | | 160 | 250 | μΑ | +85°C | | | | | | | | PIC18LF2X31/4X31 | 340 | 350 | μΑ | -40°C | | F 4.14** | | | | | | | 300 | 350 | μΑ | +25°C | VDD = 3.0V | Fosc = 1 MHz<br>( <b>PRI RUN</b> , | | | | | | | 280 | 350 | μΑ | +85°C | | (PRI_RUN,<br>EC oscillator) | | | | | | All devices | 0.72 | 1.0 | mA | -40°C | | LO OSCIIIATOI) | | | | | | | 0.63 | 1.0 | mA | +25°C | \/pp = 5 0\/ | | | | | | | | 0.57 | 1.0 | mA | +85°C | VDD = 5.0V | | | | | | | | 0.9 | 2.1 | mA | +125°C | | | | | | | | PIC18LF2X31/4X31 | 440 | 600 | μΑ | -40°C | | | | | | | | | 450 | 600 | μΑ | +25°C | VDD = 2.0V | | | | | | | | 460 | 600 | μΑ | +85°C | | | | | | | | PIC18LF2X31/4X31 | 0.80 | 1.0 | mA | -40°C | | | | | | | | | 0.78 | 1.0 | mA | +25°C | VDD = 3.0V | Fosc = 4 MHz | | | | | | | 0.77 | 1.0 | mA | +85°C | | ( <b>PRI_RUN</b> ,<br>EC oscillator) | | | | | | All devices | 1.6 | 2.0 | mA | -40°C | | 20 000mator) | | | | | | | 1.5 | 2.0 | mA | +25°C | \/pp = 5 0\/ | | | | | | | | 1.5 | 2.0 | mA | +85°C | VDD = 5.0V | | | | | | | | 2.0 | 4.2 | mA | +125°C | | | | | | | | All devices | 10 | 28 | mA | +125°C | VDD = 5.0V | Fosc = 25 MHz<br>(PRI_RUN,<br>EC oscillator) | | | | | | All devices | 9.5 | 12 | mA | -40°C | | | | | | | | | 9.7 | 12 | mA | +25°C | VDD = 4.2V | | | | | | | | 9.9 | 12 | mA | +85°C | 7 | Fosc = 40 MHz | | | | | | All devices | 11.9 | 15 | mA | -40°C | | ( <b>PRI_RUN</b> ,<br>EC oscillator) | | | | | | | 12.1 | 15 | mA | +25°C | VDD = 5.0V | LO OSGIIA(OI) | | | | | | | 12.3 | 15 | mA | +85°C | 7 | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT enabled/disabled as specified. - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard, low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 26.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | PIC18LF2<br>(Indus | <b>2331/2431/4331/4431</b><br>strial) | | | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | |--------------------|-----------------------------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------|------------------------------------------------------------|--|--|--|--| | | 331/2431/4331/4431<br>strial, Extended) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | | | | | Param<br>No. | Device | Тур | Max | Max Units Conditions | | | | | | | | | | Supply Current (IDD)(2,3) | | | | | | | | | | | | | PIC18LF2X31/4X31 | 35 | 50 | μА | -40°C | | | | | | | | | | 35 | 50 | μА | +25°C | VDD = 2.0V | | | | | | | | | 35 | 60 | μА | +85°C | | | | | | | | | PIC18LF2X31/4X31 | 55 | 80 | μА | -40°C | | | | | | | | | | 50 | 80 | μА | +25°C | VDD = 3.0V | Fosc = 1 MHz<br>( <b>PRI_IDLE</b> mode, | | | | | | | | 60 | 100 | μА | +85°C | | (PRI_IDLE mode,<br>EC oscillator) | | | | | | | All devices | 105 | 150 | μА | -40°C | | | | | | | | | | 110 | 150 | μΑ | +25°C | VDD = 5.0V | | | | | | | | | 115 | 150 | μΑ | +85°C | VDD = 5.0V | | | | | | | | | 300 | 400 | μА | +125°C | | | | | | | | | PIC18LF2X31/4X31 | 135 | 180 | μА | -40°C | | | | | | | | | | 140 | 180 | μА | +25°C | VDD = 2.0V | Fosc = 4 MHz<br>( <b>PRI IDLE</b> mode, | | | | | | | | 140 | 180 | μА | +85°C | | | | | | | | | PIC18LF2X31/4X31 | 215 | 280 | μА | -40°C | | | | | | | | | | 225 | 280 | μА | +25°C | VDD = 3.0V | | | | | | | | | 230 | 280 | μА | +85°C | | EC oscillator) | | | | | | | All devices | 410 | 525 | μА | -40°C | | , | | | | | | | | 420 | 525 | μА | +25°C | VDD = 5.0V | | | | | | | | | 430 | 525 | μΑ | +85°C | VBB 0.0V | | | | | | | | | 1.2 | 1.7 | mA | +125°C | | | | | | | | | All devices | 18 | 22 | mA | +125°C | V <sub>DD</sub> = 5.0V | Fosc = 25 MHz<br>( <b>PRI_IDLE</b> mode,<br>EC oscillator) | | | | | | | All devices | 3.2 | 4.1 | mA | -40°C | | | | | | | | | | 3.2 | 4.1 | mA | +25°C | VDD = 4.2 V | | | | | | | | | 3.3 | 4.1 | mA | +85°C | 1 | Fosc = 40 MHz | | | | | | | All devices | 4.0 | 5.1 | mA | -40°C | | ( <b>PRI_IDLE</b> mode,<br>EC oscillator) | | | | | | | | 4.1 | 5.1 | mA | +25°C | V <sub>DD</sub> = 5.0V | EC oscillator) | | | | | | | | 4.1 | 5.1 | mA | +85°C | 7 | | | | | | Legend: Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard, low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 26.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | | <b>2331/2431/4331/4431</b> strial) | | | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial | | | | | | | |--------------|-----------------------------------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------|---------------------------------------------------------|--|--|--| | | 331/2431/4331/4431<br>strial, Extended) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \leq \text{TA} \leq +125^{\circ}\text{C}$ for extended | | | | | | | | Param<br>No. | Device | Тур | Max | Units | Units Conditions | | | | | | | | Supply Current (IDD) <sup>(2,3)</sup> | | | | | | | | | | | | PIC18LF2X31/4X31 | 5.1 | 9 | μΑ | -10°C | | | | | | | | | 5.8 | 9 | μΑ | +25°C | VDD = 2.0V | | | | | | | | 7.9 | 11 | μΑ | +70°C | | | | | | | | PIC18LF2X31/4X31 | 7.9 | 12 | μА | -10°C | | Fosc = 32 kHz <sup>(4)</sup><br>( <b>SEC_RUN</b> mode, | | | | | | | 8.9 | 12 | μА | +25°C | VDD = 3.0V | | | | | | | | 10.5 | 14 | μΑ | +70°C | | Timer1 as clock) | | | | | | All devices | 12.5 | 20 | μА | -10°C | _ | , | | | | | | | 16.3 | 20 | μА | +25°C | VDD = 5.0V | | | | | | | | 18.9 | 25 | μΑ | +70°C | VDD = 3.0V | | | | | | | | 150 | 850 | μΑ | +125°C | | | | | | | | PIC18LF2X31/4X31 | 9.2 | 15 | μА | -10°C | | | | | | | | | 9.6 | 15 | μΑ | +25°C | V <sub>DD</sub> = 2.0V | | | | | | | | 12.7 | 18 | μΑ | +70°C | | | | | | | | PIC18LF2X31/4X31 | 22.0 | 30 | μА | -10°C | | = 00 · · · · (4) | | | | | | | 21.0 | 30 | μΑ | +25°C | VDD = 3.0V | Fosc = 32 kHz <sup>(4)</sup><br>( <b>SEC_IDLE</b> mode, | | | | | | | 20.0 | 35 | μΑ | +70°C | | Timer1 as clock) | | | | | | All devices | 30 | 80 | μΑ | -10°C | _ | , | | | | | | | 45 | 80 | μА | +25°C | V <sub>DD</sub> = 5.0V | | | | | | | | 45 | 85 | μΑ | +70°C | J 25.0V | | | | | | | | 250 | 850 | μΑ | +125°C | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in $k\Omega$ . - 4: Standard, low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 26.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | PIC18LF2<br>(Indus | 2331/2431/4331/4431<br>strial) | | | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | |--------------------|-----------------------------------------|---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------|---------------------------------|--|--|--|--| | | 331/2431/4331/4431<br>strial, Extended) | | | rd Oper<br>ing temp | erature -40 | (unless otherwis $^{\circ}C \le TA \le +85^{\circ}C$ for $^{\circ}C \le TA \le +125^{\circ}C$ | or industrial | | | | | | Param<br>No. | Device | Тур | Max | Units | Conditions | | | | | | | | | Module Differential Curren | ts (∆lw | DT, ΔlBO | ΔİBOR, ΔİLVD, ΔİOSCB, ΔİAD) | | | | | | | | | D022 | Watchdog Timer | 1.5 | 4.0 | μА | -40°C | | | | | | | | $(\Delta IWDT)$ | | 2.2 | 4.0 | μА | +25°C | $V_{DD} = 2.0V$ | | | | | | | | | 3.1 | 5.0 | μА | +85°C | | | | | | | | | | 2.5 | 6.0 | μΑ | -40°C | | | | | | | | | | 3.3 | 6.0 | μΑ | +25°C | VDD = 3.0V | | | | | | | | | 4.7 | 7.0 | μΑ | +85°C | | | | | | | | | | 3.7 | 10.0 | μΑ | -40°C | | | | | | | | | | 4.5 | 10.0 | μΑ | +25°C | VDD = 5.0V | | | | | | | | | 6.1 | 13.0 | μΑ | +85°C | VUU = 5.0V | | | | | | | | | 22 | 44 | μΑ | +125°C | | | | | | | | D022A | Brown-out Reset | 19 | 35.0 | μΑ | -40°C to +85°C | VDD = 3.0V | | | | | | | $(\Delta IBOR)$ | | 24 | 45.0 | μА | -40°C to +85°C | \/DD = 5 0\/ | | | | | | | | | 40 | 75 | μА | +125°C | VDD = 5.0V | | | | | | | D022B | Low-Voltage Detect | 8.5 | 25.0 | μΑ | -40°C to +85°C | VDD = 2.0V | | | | | | | (∆llvd) | | 16 | 35.0 | μΑ | -40°C to +85°C | VDD = 3.0V | | | | | | | | | 20 | 45.0 | μΑ | -40°C to +85°C | VDD = 5.0V | | | | | | | | | 35 | 66 | μΑ | +125°C | VUU = 5.0V | | | | | | | D025 | Timer1 Oscillator | 1.7 | 3.5 | μА | -40°C | | | | | | | | (∆loscb) | | 1.8 | 3.5 | μΑ | +25°C | $V_{DD} = 2.0V$ | 32 kHz on Timer1 <sup>(4)</sup> | | | | | | | | 2.1 | 4.5 | μΑ | +85°C | | | | | | | | | | 2.2 | 4.5 | μΑ | -40°C | | | | | | | | | | 2.6 | 4.5 | μΑ | +25°C | VDD = 3.0V | 32 kHz on Timer1 <sup>(4)</sup> | | | | | | | | 2.8 | 5.5 | μА | +85°C | | | | | | | | | | 3.0 | 6.0 | μА | -40°C | | | | | | | | | | 3.3 | 6.0 | μА | +25°C | \/DD = 5 0\/ | 32 kHz on Timer1 <sup>(4)</sup> | | | | | | | | 3.6 | 7.0 | μΑ | +85°C | VDD = 5.0V | 32 KHZ ON TIMELITY | | | | | | | | 42 | 70 | μА | +125°C | | | | | | | | D026 | A/D Converter | 1.0 | 3.0 | μА | -40°C to +85°C | V <sub>DD</sub> = 2.0V | | | | | | | (∆lad) | | 1.0 | 4.0 | μΑ | -40°C to +85°C | VDD = 3.0V | A/D on not converting | | | | | | | | 2.0 | 10.0 | μΑ | -40°C to +85°C | \/DD = 5 0\/ | A/D on, not converting | | | | | | | | 150 | 950 | μΑ | +125°C | VDD = 5.0V | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.). 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ. - 4: Standard, low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost. # 26.3 DC Characteristics: PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) | DC CHA | ARACTE | RISTICS | | rature -40°0 | $C \leq TA \leq$ | unless otherwise stated)<br>≤ +85°C for industrial<br>≤ +125°C for extended | |--------------|--------|----------------------------------------|-----------------|--------------|------------------|-----------------------------------------------------------------------------| | Param<br>No. | Symbol | Characteristic | Min | Max | Units | Conditions | | | VIL | Input Low Voltage | | | | | | | | I/O Ports: | | | | | | D030 | | with TTL Buffer | Vss | 0.15 VDD | V | VDD < 4.5V | | D030A | | | _ | 0.8 | V | $4.5V \leq V \text{DD} \leq 5.5V$ | | D031 | | with Schmitt Trigger Buffer | Vss | 0.2 VDD | V | | | | | RC3 and RC4 | Vss | 0.3 VDD | V | I <sup>2</sup> C™ enabled | | D032 | | MCLR | Vss | 0.2 VDD | V | | | D032A | | OSC1 and T1OSI | Vss | 0.3 VDD | V | LP, XT, HS, HSPLL modes <sup>(1)</sup> | | D033 | | OSC1 | Vss | 0.2 VDD | V | EC mode <sup>(1)</sup> | | | VIH | Input High Voltage | | | | | | | | I/O Ports: | | | | | | D040 | | with TTL Buffer | 0.25 VDD + 0.8V | VDD | V | VDD < 4.5V | | D040A | | | 2.0 | VDD | V | $4.5V \leq V \text{DD} \leq 5.5V$ | | D041 | | with Schmitt Trigger Buffer | 0.8 VDD | VDD | V | | | | | RC3 and RC4 | 0.7 Vdd | VDD | V | I <sup>2</sup> C™ enabled | | D042 | | MCLR | 0.8 Vdd | VDD | V | | | D042A | | OSC1 and T1OSI | 0.7 Vdd | VDD | V | LP, XT, HS, HSPLL modes <sup>(1)</sup> | | D043 | | OSC1 | 0.8 Vdd | VDD | V | EC mode <sup>(1)</sup> | | | lıL | Input Leakage Current <sup>(2,3)</sup> | | | | | | D060 | | I/O Ports | _ | +200 nA | μΑ | VDD < 5.5V,<br>VSS ≤ VPIN ≤ VDD,<br>Pin at high-impedance | | | | | _ | +50 nA | | VDD < 3V,<br>VSS ≤ VPIN ≤ VDD,<br>Pin at high-impedance | | D061 | | MCLR | _ | ±1 | μΑ | $Vss \leq VPIN \leq VDD$ | | D063 | | OSC1 | _ | ±1 | μΑ | $Vss \leq VPIN \leq VDD$ | | | IPU | Weak Pull-up Current | | | | | | D070 | IPURB | PORTB Weak Pull-up Current | 50 | 400 | μΑ | VDD = 5V, VPIN = VSS | **Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PIC® device be driven with an external clock while in RC mode. <sup>2:</sup> The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. <sup>3:</sup> Negative current is defined as current sourced by the pin. # 26.3 DC Characteristics: PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued) | DC CHA | ARACTE | RISTICS | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended | | | | | |--------------|--------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------------------------------------------------------------|--| | Param<br>No. | Symbol | Characteristic | Min | Max | Units | Conditions | | | | Vol | Output Low Voltage | | | | | | | D080 | | I/O Ports | _ | 0.6 | V | IOL = 8.5 mA, VDD = 4.5V,<br>-40°C to +85°C | | | D083 | | OSC2/CLKO<br>(RC, RCIO, EC, ECIO modes) | _ | 0.6 | ٧ | IOL = 1.6 mA, VDD = 4.5V,<br>-40°C to +85°C | | | | Vон | Output High Voltage <sup>(3)</sup> | | | | | | | D090 | | I/O Ports | VDD - 0.7 | _ | V | IOH = -3.0 mA, VDD = 4.5V,<br>-40°C to +85°C | | | D092 | | OSC2/CLKO<br>(RC, RCIO, EC, ECIO modes) | VDD - 0.7 | _ | V | IOH = -1.3 mA, VDD = 4.5V,<br>-40°C to +85°C | | | | | Capacitive Loading Specs on Output Pins | | | | | | | D100 | Cosc2 | OSC2 Pin | _ | 15 | pF | In XT, HS and LP modes when external clock is used to drive OSC1 | | | D101 | Cio | All I/O Pins and OSC2<br>(in RC mode) | _ | 50 | pF | To meet the AC Timing Specifications | | | D102 | Св | SCL, SDA | _ | 400 | pF | I <sup>2</sup> C™ Specification | | **Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PIC<sup>®</sup> device be driven with an external clock while in RC mode. <sup>2:</sup> The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. <sup>3:</sup> Negative current is defined as current sourced by the pin. **TABLE 26-1: MEMORY PROGRAMMING REQUIREMENTS** | DC CHA | ARACTE | ERISTICS | | | ature -40° | $C \leq TA$ | unless otherwise stated)<br>≤ +85°C for industrial<br>≤ +125°C for extended | |--------------|--------|-------------------------------------------------------------------|------|------|------------|-------------|-----------------------------------------------------------------------------| | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | | | Internal Program Memory Programming Specifications <sup>(1)</sup> | | | | | | | D110 | VPP | Voltage on MCLR/VPP pin | 9.00 | _ | 13.25 | V | (Note 3) | | D112 | IPP | Current into MCLR/VPP pin | | _ | 300 | μА | | | D113 | IDDP | Supply Current during<br>Programming | _ | _ | 1 | mA | | | | | Data EEPROM Memory | | | | | | | D120 | ED | Byte Endurance | 100K | 1M | _ | E/W | -40°C to +85°C | | D121 | VDRW | VDD for Read/Write | VMIN | | 5.5 | V | Using EECON to read/write VMIN = Minimum operating voltage | | D122 | TDEW | Erase/Write Cycle Time | _ | 4 | _ | ms | | | D123 | TRETD | Characteristic Retention | 40 | _ | _ | Year | Provided no other specifications are violated | | D124 | TREF | Number of Total Erase/Write Cycles before Refresh <sup>(2)</sup> | 1M | 10M | _ | E/W | -40°C to +85°C | | | | Program Flash Memory | | | | | | | D130 | EP | Cell Endurance | 10K | 100K | _ | E/W | -40°C to +85°C | | D131 | VPR | VDD for Read | VMIN | _ | 5.5 | V | Vмін = Minimum operating voltage | | D132 | VIE | VDD for Block Erase | 4.5 | _ | 5.5 | V | Using ICSP™ port | | D132A | Viw | VDD for Externally Timed Erase or Write | 4.5 | _ | 5.5 | V | Using ICSP port | | D132B | VPEW | VDD for Self-Timed Write | VMIN | _ | 5.5 | V | VMIN = Minimum operating voltage | | D133 | TIE | ICSP™ Block Erase Cycle Time | _ | 4 | _ | ms | VDD > 4.5V | | D133A | Tıw | ICSP Erase or Write Cycle Time (externally timed) | 1 | _ | _ | ms | VDD > 4.5V | | D133A | Tıw | Self-Timed Write Cycle Time | _ | 2 | _ | ms | | | D134 | TRETD | Characteristic Retention | 40 | 100 | _ | Year | Provided no other specifications are violated | <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. **Note 1:** These specifications are for programming the on-chip program memory through the use of table write instructions. <sup>2:</sup> Refer to Section 7.9 "Using the Data EEPROM" for a more detailed discussion on data EEPROM endurance. <sup>3:</sup> Required only if Single-Supply Programming is disabled. FIGURE 26-3: LOW-VOLTAGE DETECT CHARACTERISTICS TABLE 26-2: LOW-VOLTAGE DETECT CHARACTERISTICS | | <b>2331/243</b> 1<br>strial) | 1/4331/4431 | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | |--------------|----------------------------------|----------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-------------|------------|--|--| | | <b>331/2431/</b><br>strial, Exte | <b>4331/4431</b><br>ended) | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | | | | Param<br>No. | Symbol | Charac | cteristic | Min | Тур† | Max | Units | Conditions | | | | D420A | VLVD | LVD Voltage on VDD T | ransition High-to-Low | Industria | l Low Vol | tage (-10 | )°C to +85° | °C) | | | | | | PIC18LF2X31/4X31 | LVDL<3:0> = 0000 | N/A | N/A | N/A | V | Reserved | | | | | | | LVDL<3:0> = 0001 | N/A | N/A | N/A | V | Reserved | | | | | | | LVDL<3:0> = 0010 | 2.08 | 2.26 | 2.44 | V | | | | | | | | LVDL<3:0> = 0011 | 2.26 | 2.45 | 2.65 | V | | | | | | | | LVDL<3:0> = 0100 | 2.35 | 2.55 | 2.76 | V | | | | | | | | LVDL<3:0> = 0101 | 2.55 | 2.77 | 2.99 | V | | | | | | | | LVDL<3:0> = 0110 | 2.64 | 2.87 | 3.10 | V | | | | | | | | LVDL<3:0> = 0111 | 2.82 | 3.07 | 3.31 | V | | | | | | | | LVDL<3:0> = 1000 | 3.09 | 3.36 | 3.63 | V | | | | | | | | LVDL<3:0> = 1001 | 3.29 | 3.57 | 3.86 | V | | | | | | | | LVDL<3:0> = 1010 | 3.38 | 3.67 | 3.96 | V | | | | | | | | LVDL<3:0> = 1011 | 3.56 | 3.87 | 4.18 | V | | | | | | | | LVDL<3:0> = 1100 | 3.75 | 4.07 | 4.40 | V | | | | | | | | LVDL<3:0> = 1101 | 3.93 | 4.28 | 4.62 | V | | | | | | | | LVDL<3:0> = 1110 | 4.23 | 4.60 | 4.96 | V | | | | **Legend:** Shading of rows is to assist in readability of the table. <sup>†</sup> Production tested at TAMB = 25°C. Specifications over temperature limits ensured by characterization. TABLE 26-2: LOW-VOLTAGE DETECT CHARACTERISTICS (CONTINUED) | | <b>F2331/243</b> 1<br>Istrial) | 1/4331/4431 | | | l Operati<br>g tempera | - | | lless otherwise stated)<br>. ≤ +85°C for industrial | | |--------------|--------------------------------|---------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------|----------|-----------------------------------------------------|--| | | 2331/2431/<br>estrial, Exte | <b>4331/4431</b> ended) | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | | | Param<br>No. | Symbol | Charae | cteristic | Min | Typ† | Max | Units | Conditions | | | D420B | VLVD | LVD Voltage on VDD T | ransition High-to-Low | Industrial Low Voltage (-40°C to -10°C) | | | | | | | | | PIC18LF2X31/4X31 | LVDL<3:0> = 0000 | N/A | N/A | N/A | V | Reserved | | | | | | LVDL<3:0> = 0001 | N/A | N/A | N/A | V | Reserved | | | | | | LVDL<3:0> = 0010 | 1.99 | 2.26 | 2.53 | V | | | | | | | LVDL<3:0> = 0011 | 2.16 | 2.45 | 2.75 | V | | | | | | | LVDL<3:0> = 0100 | 2.25 | 2.55 | 2.86 | V | | | | | | | LVDL<3:0> = 0101 | 2.43 | 2.77 | 3.10 | V | | | | | | | LVDL<3:0> = 0110 | 2.53 | 2.87 | 3.21 | V | | | | | | | LVDL<3:0> = 0111 | 2.70 | 3.07 | 3.43 | V | | | | | | | LVDL<3:0> = 1000 | 2.96 | 3.36 | 3.77 | V | | | | | | | LVDL<3:0> = 1001 | 3.14 | 3.57 | 4.00 | V | | | | | | | LVDL<3:0> = 1010 | 3.23 | 3.67 | 4.11 | V | | | | | | | LVDL<3:0> = 1011 | 3.41 | 3.87 | 4.34 | V | | | | | | | LVDL<3:0> = 1100 | 3.58 | 4.07 | 4.56 | V | | | | | | | LVDL<3:0> = 1101 | 3.76 | 4.28 | 4.79 | V | | | | | | | LVDL<3:0> = 1110 | 4.04 | 4.60 | 5.15 | V | | | | D420C | VLVD | LVD Voltage on VDD T | ransition High-to-Low | Industria | I (-10°C t | o +85°C) | ) | | | | | | PIC18F2X31/4X31 | LVDL<3:0> = 1101 | 3.93 | 4.28 | 4.62 | V | | | | | | | LVDL<3:0> = 1110 | 4.23 | 4.60 | 4.96 | V | | | | D420D | VLVD | LVD Voltage on VDD T | ransition High-to-Low | Industria | I (-40°C t | o -10°C) | | | | | | | PIC18F2X31/4X31 | LVDL<3:0> = 1101 | 3.76 | 4.28 | 4.79 | V | Reserved | | | | | | LVDL<3:0> = 1110 | 4.04 | 4.60 | 5.15 | V | | | | D420E | VLVD | LVD Voltage on VDD T | ransition High-to-Low | Extende | d (-10°C 1 | to +85°C | ) | | | | | | PIC18F2X31/4X31 | LVDL<3:0> = 1101 | 3.94 | 4.28 | 4.62 | V | | | | | | | LVDL<3:0> = 1110 | 4.23 | 4.60 | 4.96 | V | | | | D420F | VLVD | LVD Voltage on VDD T | ransition High-to-Low | Extende | d (-40°C 1 | to -10°C, | +85°C to | +125°C) | | | | | PIC18F2X31/4X31 | LVDL<3:0> = 1101 | 3.77 | 4.28 | 4.79 | V | Reserved | | | | | | LVDL<3:0> = 1110 | 4.05 | 4.60 | 5.15 | V | | | | L agend: | Ch a dia | a of rowe is to assist in | | | | | | | | **Legend:** Shading of rows is to assist in readability of the table. Production tested at TAMB = 25°C. Specifications over temperature limits ensured by characterization. ### 26.4 AC (Timing) Characteristics ### 26.4.1 TIMING PARAMETER SYMBOLOGY The timing parameter symbols have been created following one of the following formats: | 1. TppS | 2ppS | 3. Tcc:st | (I <sup>2</sup> C specifications only) | |-----------------------|---------------------------------------|-----------|----------------------------------------| | 2. TppS | | 4. Ts | (I <sup>2</sup> C specifications only) | | T | | | | | F | Frequency | Т | Time | | Lowerca | se letters (pp) and their meanings: | | | | рр | | | | | СС | CCP1 | osc | OSC1 | | ck | CLKO | rd | RD | | cs | <del>CS</del> | rw | RD or WR | | di | SDI | sc | SCK | | do | SDO | ss | SS | | dt | Data in | t0 | T0CKI | | io | I/O port | t1 | T1CKI | | mc | MCLR | wr | WR | | Upperca | se letters and their meanings: | | | | S | | | | | F | Fall | Р | Period | | Н | High | R | Rise | | 1 | Invalid (High-Impedance) | V | Valid | | L | Low | Z | High-Impedance | | I <sup>2</sup> C only | | | | | AA | output access | High | High | | BUF | Bus free | Low | Low | | Tcc:st ( | I <sup>2</sup> C specifications only) | | | | CC | | | | | HD | Hold | SU | Setup | | ST | | | | | DAT | DATA input hold | STO | Stop condition | | STA | Start condition | | | #### 26.4.2 TIMING CONDITIONS The temperature and voltages specified in Table 26-3 apply to all timing specifications unless otherwise noted. Figure 26-4 specifies the load conditions for the timing specifications. Because of space limitations, the generic terms "PIC18FXX31" and "PIC18LFXX31" are used throughout this section to refer to the PIC18F2331/2431/4331/4431 and PIC18LF2331/2431/4331/4431 families of devices specifically, and only those devices. #### TABLE 26-3: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended Note: AC CHARACTERISTICS $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended Operating voltage VDD range as described in DC spec Section 26.1 and Section 26.3. LF parts operate for industrial temperatures only. #### FIGURE 26-4: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS #### 26.4.3 TIMING DIAGRAMS AND SPECIFICATIONS TABLE 26-4: EXTERNAL CLOCK TIMING REQUIREMENTS | Param.<br>No. | Symbol | Characteristic | Min | Max | Units | Conditions | |---------------|--------|---------------------------------------|-----------|------------|----------|------------------------| | 1A | Fosc | External CLKI Frequency(1) | DC | 40 | MHz | EC, ECIO | | | | Oscillator Frequency(1) | DC | 4 | MHz | RC osc | | | | | 0.1 | 4 | MHz | XT osc | | | | | 4 | 25 | MHz | HS osc | | | | | 4 | 10 | MHz | HS + PLL osc | | | | | 5 | 200 | kHz | LP Osc mode | | 1 | Tosc | External CLKI Period <sup>(1)</sup> | 25 | _ | ns | EC, ECIO | | | | Oscillator Period <sup>(1)</sup> | 250 | _ | ns | RC osc | | | | | 250 | 10,000 | ns | XT osc | | | | | 25<br>100 | 250<br>250 | ns<br>ns | HS osc<br>HS + PLL osc | | | | | 25 | _ | μS | LP osc | | 2 | Tcy | Instruction Cycle Time <sup>(1)</sup> | 100 | _ | ns | Tcy = 4/Fosc | | 3 | TosL, | External Clock in (OSC1) | 30 | _ | ns | XT osc | | | TosH | High or Low Time | 2.5 | _ | μS | LP osc | | | | | 10 | | ns | HS osc | | 4 | TosR, | External Clock in (OSC1) | _ | 20 | ns | XT osc | | | TosF | Rise or Fall Time | _ | 50 | ns | LP osc | | | | | _ | 7.5 | ns | HS osc | Note 1: Instruction cycle period (TcY) equals four times the input oscillator time base period for all configurations except PLL. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKI pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices. ### TABLE 26-5: PLL CLOCK TIMING SPECIFICATIONS (VDD = 4.2V TO 5.5V) | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |--------------|--------------|-------------------------------|-----|------|-----|-------|--------------| | F10 | Fosc | Oscillator Frequency Range | 4 | _ | 10 | MHz | HS mode only | | F11 | Fsys | On-Chip VCO System Frequency | 16 | _ | 40 | MHz | HS mode only | | F12 | TPLL | PLL Start-up Time (Lock Time) | _ | _ | 2 | ms | | | F13 | $\Delta$ CLK | CLKO Stability (Jitter) | -2 | _ | +2 | % | | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. #### TABLE 26-6: INTERNAL RC ACCURACY | | F2331/2431/4331/4431<br>ustrial) | | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | |--------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------|------------------|--------------------|--|--|--| | | <b>2331/2431/4331/4431</b><br>ustrial) | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{Ta} \leq +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \leq \text{Ta} \leq +125^{\circ}\text{C}$ for extended | | | | | | | | | | Param<br>No. | Device | Min | Тур | Max | Units | | Conditions | | | | | | INTOSC Accuracy @ Freq = 8 | MHz, 4 MH | łz, 2 MHz | , 1 MHz, | 500 kHz | , 250 kHz, 125 k | (Hz <sup>(1)</sup> | | | | | F2 | PIC18LF2331/2431/4331/4431 | -15 | +/-5 | +15 | % | 25°C | VDD = 3.0V | | | | | F3 | All devices | -15 | +/-5 | +15 | % | 25°C | VDD = 5.0V | | | | | | INTRC Accuracy @ Freq = 31 k | (Hz <sup>(2)</sup> | | | | | | | | | | F5 | PIC18LF2331/2431/4331/4431 26.562 — 35.938 | | | | kHz | 25°C | VDD = 3.0V | | | | | F6 | All devices | 26.562 | _ | 35.938 | kHz | 25°C | VDD = 5.0V | | | | **Legend:** Shading of rows is to assist in readability of the table. Note 1: Frequency calibrated at 25°C. OSCTUNE register can be used to compensate for temperature drift. 2: INTRC frequency after calibration. FIGURE 26-6: CLKO AND I/O TIMING TABLE 26-7: CLKO AND I/O TIMING REQUIREMENTS | Param<br>No. | Symbol | Characteris | Min | Тур† | Max | Units | Conditions | | |--------------|----------|---------------------------------------|-----------------------------|------|--------------|-------|------------|----------| | 10 | TosH2ckL | OSC1 ↑ to CLKO ↓ | _ | 75 | 200 | ns | (Note 1) | | | 11 | TosH2ckH | OSC1 ↑ to CLKO ↑ | | _ | 75 | 200 | ns | (Note 1) | | 12 | TckR | CLKO Rise Time | | _ | 35 | 100 | ns | (Note 1) | | 13 | TckF | CLKO Fall Time | | _ | 35 | 100 | ns | (Note 1) | | 14 | TckL2ioV | CLKO ↓ to Port Out Valid | _ | _ | 0.5 Tcy + 20 | ns | (Note 1) | | | 15 | TioV2ckH | Port In Valid before CLKC | Port In Valid before CLKO ↑ | | | _ | ns | (Note 1) | | 16 | TckH2ioI | Port In Hold after CLKO 1 | ` | 0 | | _ | ns | (Note 1) | | 17 | TosH2ioV | OSC1 ↑ (Q1 cycle) to Po | rt Out Valid | _ | 50 | 150 | ns | | | 18 | TosH2iol | OSC1 ↑ (Q2 cycle) to | PIC18FXX31 | 100 | | _ | ns | | | 18A | | Port Input Invalid (I/O in hold time) | PIC18LFXX31 | 200 | _ | _ | ns | | | 19 | TioV2osH | Port Input Valid to OSC1 1 time) | (I/O in setup | 0 | | _ | ns | | | 20 | TioR | Port Output Rise Time | PIC18FXX31 | _ | 10 | 25 | ns | | | 20A | | | PIC18LFXX31 | _ | _ | 60 | ns | | | 21 | TioF | Port Output Fall Time PIC18FXX31 | | _ | 10 | 25 | ns | | | 21A | | PIC18LFXX31 | | _ | _ | 60 | ns | | | 22† | TINP | INTx Pin High or Low Time | | Tcy | _ | _ | ns | | | 23† | TRBP | RB<7:4> Change INTx H | igh or Low Time | Tcy | _ | _ | ns | | <sup>†</sup> These parameters are asynchronous events not related to any internal clock edges. Note 1: Measurements are taken in RC mode, where CLKO output is 4 x Tosc. FIGURE 26-7: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING TABLE 26-8: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER AND BROWN-OUT RESET REQUIREMENTS | Param.<br>No. | Symbol | Characteristic | Min | Тур | Max | Units | Conditions | |---------------|--------|----------------------------------------------------------|-----------|------|-----------|-------|-----------------------------------------------| | 30 | TMCL | MCLR Pulse Width (low) | 2 | | _ | μS | | | 31 | TWDT | Watchdog Timer Time-out Period (no postscaler) | _ | 4.00 | _ | ms | | | 32 | Tost | Oscillation Start-up Timer Period | 1024 Tosc | _ | 1024 Tosc | _ | Tosc = OSC1 period | | 33 | TPWRT | Power-up Timer Period | _ | 65.5 | _ | ms | | | 34 | Tıoz | I/O High-impedance from MCLR Low or Watchdog Timer Reset | _ | 2 | _ | μS | | | 35 | TBOR | Brown-out Reset Pulse Width | 200 | _ | _ | μS | V <sub>DD</sub> ≤ B <sub>VDD</sub> (see D005) | | 36 | TIRVST | Time for Internal Reference<br>Voltage to become Stable | _ | 20 | 50 | μS | | | 37 | TLVD | Low-Voltage Detect Pulse Width | 200 | _ | _ | μS | $VDD \le VLVD$ | | 38 | TCSD | CPU Start-up Time | _ | 10 | _ | μS | | | 39 | TIOBST | Time for INTOSC to Stabilize | _ | 1 | _ | ms | | FIGURE 26-9: TIMERO AND TIMER1 EXTERNAL CLOCK TIMINGS TABLE 26-9: TIMERO AND TIMER1 EXTERNAL CLOCK REQUIREMENTS | Param<br>No. | Symbol | | Characteristic | c | Min | Max | Units | Conditions | | | | | | | | |--------------|-----------|------------------------------|--------------------|----------------|----------------------------------------------|----------|----------|---------------------------------------|----------|--------------|------------|----|---|----|--| | 40 | Tt0H | T0CKI High I | Pulse Width | No prescaler | 0.5 Tcy + 20 | _ | ns | VDD = 2V | | | | | | | | | | | | | With prescaler | 10 | _ | ns | | | | | | | | | | 41 | Tt0L | T0CKI Low F | Pulse Width | No prescaler | 0.5 Tcy + 20 | _ | ns | | | | | | | | | | | | | | With prescaler | 10 | _ | ns | | | | | | | | | | 42 | Tt0P | T0CKI Period | d | No prescaler | Tcy + 10 | _ | ns | | | | | | | | | | | | | | With prescaler | Greater of:<br>20 ns or <u>Tcy + 40</u><br>N | _ | ns | N = prescale value<br>(1, 2, 4,, 256) | | | | | | | | | 45 | Tt1H | T1CKI High | Synchronous, no | prescaler | 0.5 Tcy + 20 | _ | ns | | | | | | | | | | | | Time | Synchronous, | PIC18FXX31 | 10 | _ | ns | | | | | | | | | | | | | with prescaler | PIC18LFXX31 | 25 | _ | ns | | | | | | | | | | | | | Asynchronous | PIC18FXX31 | 30 | _ | ns | | | | | | | | | | | | | | PIC18LFXX31 | 50 | _ | ns | | | | | | | | | | 46 | Tt1L | T1CKI | Synchronous, no | prescaler | 0.5 Tcy + 5 | _ | ns | | | | | | | | | | | | Low Time Synchronous, | PIC18FXX31 | 10 | _ | ns | | | | | | | with prescaler | PIC18LFXX31 | 25 | _ | ns | | | | | | | | | | | | Asynchronous | PIC18FXX31 | 30 | _ | ns | | | | | | | | | | | | | | PIC18LFXX31 | 50 | _ | ns | | | | | | | | | | 47 | Tt1P | T1CKI Input<br>Period | Synchronous | | Greater of:<br>20 ns or <u>Tcy + 40</u><br>N | | ns | N = prescale value (1, 2, 4, 8) | | | | | | | | | | | | Asynchronous | | 60 | _ | ns | | | | | | | | | | | Ft1 | T1CKI Oscill | ator Input Freque | ncy Range | DC | 50 | kHz | | | | | | | | | | 48 | Tcke2tmrl | Delay from E<br>Timer Increm | external T1CKI Clo | ock Edge to | 2 Tosc | 7 Tosc | _ | | | | | | | | | FIGURE 26-10: CAPTURE/COMPARE/PWM TIMINGS (ALL CCP MODULES) TABLE 26-10: CAPTURE/COMPARE/PWM REQUIREMENTS (ALL CCP MODULES) | Param<br>No. | Symbol | С | haracteristi | С | Min | Max | Units | Conditions | |--------------|----------------------|------------------|--------------|-------------|-----------------|-----|-------|------------------------------------| | 50 | TccL | CCPx Input Low | No prescale | er | 0.5 Tcy + 20 | _ | ns | | | | | Time | With | PIC18FXX31 | 10 | _ | ns | | | | | | prescaler | PIC18LFXX31 | 20 | _ | ns | | | 51 | TccH CCPx Input High | | No prescale | er | 0.5 Tcy + 20 | _ | ns | | | | | Time | With | PIC18FXX31 | 10 | _ | ns | | | | | | prescaler | PIC18LFXX31 | 20 | _ | ns | | | 52 | TccP | CCPx Input Perio | od | | 3 Tcy + 40<br>N | _ | ns | N = prescale<br>value (1, 4 or 16) | | 53 | TccR | CCPx Output Fal | l Time | PIC18FXX31 | _ | 25 | ns | | | | | PIC18L | | PIC18LFXX31 | _ | 45 | ns | | | 54 | TccF | CCPx Output Fal | l Time | PIC18FXX31 | _ | 25 | ns | | | | | | | PIC18LFXX31 | _ | 45 | ns | | FIGURE 26-11: EXAMPLE SPI MASTER MODE TIMING (CKE = 0) TABLE 26-11: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 0) | Param<br>No. | Symbol | Characteristi | ic | Min | Max | Units | Conditions | |--------------|-----------------------|--------------------------------------------|--------------|-----|-----|-------|------------| | 73 | TdiV2scH,<br>TdiV2scL | Setup Time of SDI Data Input | 20 | _ | ns | | | | 73A | Tb2b | Last Clock Edge of Byte 1 to the of Byte 2 | 1.5 Tcy + 40 | _ | ns | | | | 74 | TscH2diL,<br>TscL2diL | Hold Time of SDI Data Input to SCK Edge | | 40 | _ | ns | | | 75 | TdoR | SDO Data Output Rise Time | PIC18FXX31 | _ | 25 | ns | | | | | | PIC18LFXX31 | _ | 45 | ns | | | 76 | TdoF | SDO Data Output Fall Time | | _ | 25 | ns | | | 78 | TscR | SCK Output Rise Time | PIC18FXX31 | _ | 25 | ns | | | | | | PIC18LFXX31 | | 45 | ns | | | 79 | TscF | SCK Output Fall Time | | _ | 25 | ns | | | 80 | TscH2doV, | SDO Data Output Valid after PIC18FXX31 | | _ | 50 | ns | | | | TscL2doV | SCK Edge | PIC18LFXX31 | _ | 100 | ns | | FIGURE 26-12: EXAMPLE SPI MASTER MODE TIMING (CKE = 1) TABLE 26-12: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 1) | Param.<br>No. | Symbol | Characterist | ic | Min | Max | Units | Conditions | |---------------|-----------------------|------------------------------------------|----------------------------------------|-----|-----|-------|------------| | 73 | TdiV2scH,<br>TdiV2scL | Setup Time of SDI Data Input | 20 | _ | ns | | | | 73A | Tb2b | Last Clock Edge of Byte 1 to to f Byte 2 | 1.5 Tcy + 40 | _ | ns | | | | 74 | TscH2diL,<br>TscL2diL | Hold Time of SDI Data Input to SCK Edge | | 40 | _ | ns | | | 75 | TdoR | SDO Data Output Rise Time | PIC18FXX31 | _ | 25 | ns | | | | | | PIC18LFXX31 | _ | 45 | ns | | | 76 | TdoF | SDO Data Output Fall Time | | _ | 25 | ns | | | 78 | TscR | SCK Output Rise Time | PIC18FXX31 | _ | 25 | ns | | | | | | PIC18LFXX31 | _ | 45 | ns | | | 79 | TscF | SCK Output Fall Time | | _ | 25 | ns | | | 80 | TscH2doV, | SDO Data Output Valid after | SDO Data Output Valid after PIC18FXX31 | | 50 | ns | | | | TscL2doV | SCK Edge PIC18LFXX31 | | _ | 100 | ns | | | 81 | TdoV2scH,<br>TdoV2scL | SDO Data Output Setup to SCK Edge | | Tcy | _ | ns | | FIGURE 26-13: **EXAMPLE SPI SLAVE MODE TIMING (CKE = 0)** TABLE 26-13: EXAMPLE SPI MODE REQUIREMENTS (SLAVE MODE, CKE = 0) | Param<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |--------------|----------------------------------------------------------|---------------------------------------------|-----------------------------------------|---------------|-----|----------|------------| | 70 | TssL2scH,<br>TssL2scL | SS ↓ to SCK ↓ or SCK ↑ Input | | Tcy | _ | ns | | | 71 | TscH | SCK Input High Time | Continuous | 1.25 Tcy + 30 | | ns | | | 71A | | | Single byte | 40 | _ | ns | (Note 1) | | 72 | TscL | SCK Input Low Time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 72A | | | Single byte | 40 | _ | ns | (Note 1) | | 73 | TdiV2scH,<br>TdiV2scL | Setup Time of SDI Data Input to SCK Edge | | 20 | _ | ns | | | 73A | Тв2в | Last Clock Edge of Byte 1 to the First Cloc | 1.5 Tcy + 40 | _ | ns | (Note 2) | | | 74 | TscH2diL,<br>TscL2diL | Hold Time of SDI Data Input to SCK Edg | Hold Time of SDI Data Input to SCK Edge | | _ | ns | | | 75 | TdoR | SDO Data Output Rise Time | PIC18FXX31 | _ | 25 | ns | | | | | | PIC18LFXX31 | _ | 45 | ns | ] | | 76 | TdoF | SDO Data Output Fall Time | | _ | 25 | ns | | | 77 | TssH2doZ | SS ↑ to SDO Output High-Impedance | | 10 | 50 | ns | | | 80 | TscH2doV, SDO Data Output Valid after SCK Edge PIC18FXX3 | | PIC18FXX31 | _ | 50 | ns | | | | TscL2doV | | PIC18LFXX31 | | 100 | ns | | | 83 | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK Edge | CK Edge | | _ | ns | | Requires the use of Parameter 73A. Note 1: 2: Only if Parameter 71A and 72A are used. FIGURE 26-14: EXAMPLE SPI SLAVE MODE TIMING (CKE = 1) TABLE 26-14: EXAMPLE SPI SLAVE MODE REQUIREMENTS (CKE = 1) | Param<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |--------------|-----------------------|---------------------------------------------|------------------------------|---------------|-----|----------|------------| | 70 | TssL2scH,<br>TssL2scL | SS ↓ to SCK ↓ or SCK ↑ Input | SS ↓ to SCK ↓ or SCK ↑ Input | | _ | ns | | | 71 | TscH | SCK Input High Time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 71A | | | Single byte | 40 | _ | ns | (Note 1) | | 72 | TscL | SCK Input Low Time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 72A | | | Single byte | 40 | _ | ns | (Note 1) | | 73A | Тв2в | Last Clock Edge of Byte 1 to the First C | 1.5 Tcy + 40 | _ | ns | (Note 2) | | | 74 | TscH2diL,<br>TscL2diL | Hold Time of SDI Data Input to SCK Edge | | 40 | _ | ns | | | 75 | TdoR | SDO Data Output Rise Time | PIC18FXX31 | _ | 25 | ns | | | | | | PIC18LFXX31 | _ | 45 | ns | | | 76 | TdoF | SDO Data Output Fall Time | | _ | 25 | ns | | | 77 | TssH2doZ | SS ↑ to SDO Output High-Impedance | | 10 | 50 | ns | | | 80 | TscH2doV, | SDO Data Output Valid after SCK | PIC18FXX31 | _ | 50 | ns | | | | TscL2doV | Edge | PIC18LFXX31 | _ | 100 | ns | | | 82 | TssL2doV | SDO Data Output Valid after <del>SS</del> ↓ | PIC18FXX31 | _ | 50 | ns | | | | | Edge | PIC18LFXX31 | _ | 100 | ns | | | 83 | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK Edge | • | 1.5 Tcy + 40 | 1 | ns | | Note 1: Requires the use of Parameter 73A. 2: Only if Parameter 71A and 72A are used. FIGURE 26-15: I<sup>2</sup>C™ BUS START/STOP BITS TIMING TABLE 26-15: I<sup>2</sup>C™ BUS START/STOP BITS REQUIREMENTS (SLAVE MODE) | Param.<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |---------------|---------|-----------------|--------------|------|-----|-------|------------------------------| | 90 | Tsu:sta | Start Condition | 100 kHz mode | 4700 | _ | ns | Only relevant for repeated | | | | Setup Time | 400 kHz mode | 600 | _ | | Start condition | | 91 | THD:STA | Start Condition | 100 kHz mode | 4000 | _ | ns | After this period, the first | | | | Hold Time | 400 kHz mode | 600 | _ | | clock pulse is generated | | 92 | Tsu:sto | Stop Condition | 100 kHz mode | 4000 | _ | ns | | | | | Setup Time | 400 kHz mode | 600 | _ | | | | 93 | THD:STO | Stop Condition | 100 kHz mode | 4700 | _ | ns | | | | | Hold Time | 400 kHz mode | 600 | _ | | | TABLE 26-16: I<sup>2</sup>C™ BUS DATA REQUIREMENTS (SLAVE MODE) | Param.<br>No. | Symbol | Characte | eristic | Min | Max | Units | Conditions | |---------------|---------|-----------------------|--------------|-------------|------|-------|-------------------------------------------------| | 100 | THIGH | Clock High Time | 100 kHz mode | 4.0 | _ | μS | PIC18FXX31 must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 0.6 | _ | μS | PIC18FXX31 must operate at a minimum of 10 MHz | | | | | SSP module | 1.5 Tcy | _ | | | | 101 | TLOW | Clock Low Time | 100 kHz mode | 4.7 | _ | μS | PIC18FXX31 must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 1.3 | _ | μS | PIC18FXX31 must operate at a minimum of 10 MHz | | | | | SSP Module | 1.5 Tcy | | | | | 102 | TR | SDA and SCL Rise | 100 kHz mode | _ | 1000 | ns | | | | | Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | CB is specified to be from 10 to 400 pF | | 103 | TF | SDA and SCL Fall | 100 kHz mode | _ | 300 | ns | | | | | Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | CB is specified to be from 10 to 400 pF | | 90 | Tsu:sta | Start Condition Setup | 100 kHz mode | 4.7 | | μS | Only relevant for Repeated | | | | Time | 400 kHz mode | 0.6 | _ | μS | Start condition | | 91 | THD:STA | Start Condition Hold | 100 kHz mode | 4.0 | _ | μS | After this period, the first clock | | | | Time | 400 kHz mode | 0.6 | | μS | pulse is generated | | 106 | THD:DAT | Data Input Hold Time | 100 kHz mode | 0 | _ | ns | _ | | | | | 400 kHz mode | 0 | 0.9 | μS | | | 107 | TSU:DAT | Data Input Setup | 100 kHz mode | 250 | _ | ns | (Note 2) | | | | Time | 400 kHz mode | 100 | _ | ns | | | 92 | Tsu:sto | Stop Condition Setup | 100 kHz mode | 4.7 | _ | μS | | | | | Time | 400 kHz mode | 0.6 | _ | μS | | | 109 | TAA | Output Valid From | 100 kHz mode | _ | 3500 | ns | (Note 1) | | | | Clock | 400 kHz mode | _ | _ | ns | | | 110 | TBUF | Bus Free Time | 100 kHz mode | 4.7 | _ | μS | Time the bus must be free | | | | | 400 kHz mode | 1.3 | _ | μS | before a new transmission can start | | D102 | Св | Bus Capacitive Loadin | g | _ | 400 | pF | | Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions. <sup>2:</sup> A Fast mode I<sup>2</sup>C bus device can be used in a Standard mode I<sup>2</sup>C bus system, but the requirement, Tsu:DAT ≥ 250 ns, must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line,. TR max. + Tsu:DAT = 1000 + 250 = 1250 ns (according to the Standard mode I<sup>2</sup>C bus specification), before the SCL line is released. ### TABLE 26-17: SSP I<sup>2</sup>C™ BUS DATA REQUIREMENTS | Param.<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |---------------|---------|-------------------|--------------|------------------|------|-------|------------------------------------------| | 100 | THIGH | Clock High Time | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | 101 | TLOW | Clock Low Time | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | 102 | Tr | SDA and SCL | 100 kHz mode | _ | 1000 | ns | CB is specified to be from | | | | Rise Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | 10 to 400 pF | | 103 | TF | SDA and SCL | 100 kHz mode | _ | 300 | ns | CB is specified to be from | | | | Fall Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | 10 to 400 pF | | 90 | Tsu:sta | Start Condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | Only relevant for | | | | Setup Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | Repeated Start condition | | 91 | THD:STA | Start Condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | After this period, the first | | | | Hold Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | clock pulse is generated | | 106 | THD:DAT | Data Input | 100 kHz mode | 0 | _ | ns | | | | | Hold Time | 400 kHz mode | 0 | 0.9 | ms | | | 107 | TSU:DAT | Data Input | 100 kHz mode | 250 | _ | ns | | | | | Setup Time | 400 kHz mode | 100 | _ | ns | | | 92 | Tsu:sto | Stop Condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | Setup Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | 109 | TAA | Output Valid | 100 kHz mode | _ | 3500 | ns | | | | | from Clock | 400 kHz mode | _ | 1000 | ns | | | 110 | TBUF | Bus Free Time | 100 kHz mode | 4.7 | _ | ms | Time the bus must be | | | | | 400 kHz mode | 1.3 | _ | ms | free before a new transmission can start | | D102 | Св | Bus Capacitive Lo | oading | _ | 400 | pF | | #### FIGURE 26-17: EUSART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING #### TABLE 26-18: EUSART SYNCHRONOUS TRANSMISSION REQUIREMENTS | Param<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |--------------|----------|-----------------------------------|-------------|-----|-----|-------|------------| | 120 | TckH2dtV | SYNC XMIT (MASTER & SLAVE) | | | | | | | | | Clock High to Data Out Valid | PIC18FXX31 | _ | 40 | ns | | | | | | PIC18LFXX31 | | 100 | ns | | | 121 | Tckrf | Clock Out Rise Time and Fall Time | PIC18FXX31 | _ | 20 | ns | | | | | (Master mode) | PIC18LFXX31 | _ | 50 | ns | | | 122 | Tdtrf | Data Out Rise Time and Fall Time | PIC18FXX31 | _ | 20 | ns | | | | | | PIC18LFXX31 | _ | 50 | ns | | #### FIGURE 26-18: EUSART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING **TABLE 26-19: EUSART SYNCHRONOUS RECEIVE REQUIREMENTS** | Param.<br>No. | Symbol | Characteristic | Min | Max | Units | Conditions | |---------------|----------|----------------------------------------------------------------|-----|-----|-------|------------| | 125 | TdtV2ckl | SYNC RCV (MASTER & SLAVE) Data Hold before CK ↓ (DT hold time) | 10 | | ns | | | 126 | TckL2dtl | Data Hold after CK ↓ (DT hold time) | 15 | _ | ns | | #### TABLE 26-20: A/D CONVERTER CHARACTERISTICS | PIC18LF2331/2431/4331/4431<br>(Industrial) | | Standard Operating te | _ | | | erwise stated)<br>+85°C for industrial | | |--------------------------------------------|-------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------| | | <b>2331/2431</b><br>lustrial) | l/4331/4431 | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for extended | | | | | | Param<br>No. | Symbol | Characteristic | Min | Тур | Max | Units | Conditions | | Device | Supply | | | | | | | | | AVDD | Analog VDD Supply | VDD - 0.3 | _ | V <sub>DD</sub> + 0.3 | V | | | | AVss | Analog Vss Supply | Vss - 0.3 | _ | Vss + 0.3 | V | | | | IAD | Module Current (during conversion) | _ | 500<br>250 | | μ <b>Α</b><br>μ <b>Α</b> | VDD = 5V<br>VDD = 2.5V | | | IADO | Module Current Off | _ | _ | 1.0 | μΑ | | | AC Tim | ing Param | eters | | | | | | | A10 | FTHR | Throughput Rate | _ | _ | 200<br>75 | ksps<br>ksps | V <sub>DD</sub> = 5V, single channel<br>V <sub>DD</sub> < 3V, single channel | | A11 | TAD | A/D Clock Period | 385<br>1000 | | 20,000<br>20,000 | ns<br>ns | VDD = 5V<br>VDD = 3V | | A12 | TRC | A/D Internal RC Oscillator Period | _<br>_<br>_ | 500<br>750<br>10000 | 1500<br>2250<br>20000 | ns<br>ns<br>ns | PIC18F parts<br>PIC18LF parts<br>AVDD < 3.0V | | A13 | TCNV | Conversion Time <sup>(1)</sup> | 12 | 12 | 12 | TAD | | | A14 | TACQ | Acquisition Time <sup>(2)</sup> | 2 <sup>(2)</sup> | _ | _ | TAD | | | A16 | Ттс | Conversion Start from External | 1/4 Tcy | _ | _ | | | | Referer | nce Inputs | | | | | | | | A20 | VREF | Reference Voltage for 10-Bit<br>Resolution (VREF+ – VREF-) | 1.5<br>1.8 | _ | AVDD - AVSS<br>AVDD - AVSS | V<br>V | VDD ≥ 3V<br>VDD < 3V | | A21 | VREFH | Reference Voltage High (AVDD or VREF+) | 1.5V | _ | AVDD | V | $VDD \ge 3V$ | | A22 | VREFL | Reference Voltage Low (AVSS or VREF-) | AVss | _ | VREFH - 1.5V | V | | | A23 | IREF | Reference Current | | 150 μA<br>75 μA | _ | | V <sub>DD</sub> = 5V<br>V <sub>DD</sub> = 2.5V | | Analog | Input Char | racteristics | | | | | | | A26 | VAIN | Input Voltage <sup>(3)</sup> | AVss - 0.3 | _ | AVDD + 0.3 | V | | | A30 | ZAIN | Recommended Impedance of Analog<br>Voltage Source | _ | _ | 2.5 | kΩ | | | A31 | ZCHIN | Analog Channel Input Impedance | _ | _ | 10.0 | kΩ | VDD = 3.0V | | DC Per | formance | | | | | | | | A41 | NR | Resolution | | 10 bits | | _ | | | A42 | EıL | Integral Nonlinearity | _ | _ | < <u>±</u> 1 | LSb | $\begin{array}{l} \text{VDD} \geq 3.0 \text{V} \\ \text{VREFH} \geq 3.0 \text{V} \end{array}$ | | A43 | EıL | Differential Nonlinearity | _ | _ | <±1 | LSb | $VDD \ge 3.0V$ $VREFH \ge 3.0V$ | | A45 | EOFF | Offset Error | _ | ±0.5 | <±1.5 | LSb | $VDD \geq 3.0V$ $VREFH \geq 3.0V$ | | A46 | EGA | Gain Error | _ | ±0.5 | <±1.5 | LSb | VDD ≥ 3.0V<br>VREFH ≥ 3.0V | | A47 | _ | Monotonicity <sup>(4)</sup> | | guarantee | d | _ | $VDD \ge 3.0V$ $VREFH \ge 3.0V$ | Note 1: Conversion time does not include acquisition time. See Section 21.0 "10-Bit High-Speed Analog-to-Digital Converter (A/D) Module" for a full discussion of acquisition time requirements. - 2: In Sequential modes, TACQ should be 12 TAD or greater. - 3: For VDD < 2.7V and temperature below 0°C, VAIN should be limited to range < VDD/2. - 4: The A/D conversion result never decreases with an increase in the input voltage and has no missing codes. **NOTES:** #### 27.0 PACKAGING INFORMATION #### 27.1 Package Marking Information 28-Lead SPDIP (Skinny PDIP) #### Example #### 28-Lead SOIC #### Example #### 28-Lead QFN #### Example **Legend:** XX...X Customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code NNN Alphanumeric traceability code (B3) Pb-free JEDEC designator for Matte Tin (Sn) \* This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. **Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. #### 27.1 Package Marking Information (Continued) 40-Lead PDIP Example 44-Lead TQFP Example 44-Lead QFN Example #### 27.2 Package Details The following sections give the technical details of the packages. #### 28-Lead Skinny Plastic Dual In-Line (SP) - 300 mil Body [SPDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | · | Units | | INCHES | | |----------------------------|------------------|-------|----------|-------| | | Dimension Limits | MIN | NOM | MAX | | Number of Pins | N | | 28 | • | | Pitch | е | | .100 BSC | | | Top to Seating Plane | А | _ | _ | .200 | | Molded Package Thickness | A2 | .120 | .135 | .150 | | Base to Seating Plane | A1 | .015 | _ | _ | | Shoulder to Shoulder Width | E | .290 | .310 | .335 | | Molded Package Width | E1 | .240 | .285 | .295 | | Overall Length | D | 1.345 | 1.365 | 1.400 | | Tip to Seating Plane | L | .110 | .130 | .150 | | Lead Thickness | С | .008 | .010 | .015 | | Upper Lead Width | b1 | .040 | .050 | .070 | | Lower Lead Width | b | .014 | .018 | .022 | | Overall Row Spacing § | eB | _ | _ | .430 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-070B #### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | | MILLIMETERS | | | |--------------------------|----------------|-----------|-------------|------|--| | Dir | mension Limits | MIN | NOM | MAX | | | Number of Pins | N | | 28 | | | | Pitch | е | | 1.27 BSC | | | | Overall Height | А | - | _ | 2.65 | | | Molded Package Thickness | A2 | 2.05 | _ | _ | | | Standoff § | A1 | 0.10 | _ | 0.30 | | | Overall Width | E | 10.30 BSC | | | | | Molded Package Width | E1 | 7.50 BSC | | | | | Overall Length | D | 17.90 BSC | | | | | Chamfer (optional) | h | 0.25 | _ | 0.75 | | | Foot Length | L | 0.40 | _ | 1.27 | | | Footprint | L1 | | 1.40 REF | | | | Foot Angle Top | ф | 0° | _ | 8° | | | Lead Thickness | С | 0.18 | - | 0.33 | | | Lead Width | b | 0.31 | _ | 0.51 | | | Mold Draft Angle Top | α | 5° | _ | 15° | | | Mold Draft Angle Bottom | β | 5° | _ | 15° | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-052B #### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |--------------------------|-------------|----------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | E | 1.27 BSC | | | | Contact Pad Spacing | С | | 9.40 | | | Contact Pad Width (X28) | Х | | | 0.60 | | Contact Pad Length (X28) | Υ | | | 2.00 | | Distance Between Pads | Gx | 0.67 | | | | Distance Between Pads | G | 7.40 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2052A ## 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | |------------------------|----------|------|-------------|------| | Dimension | n Limits | MIN | NOM | MAX | | Number of Pins | N | | 28 | | | Pitch | е | | 0.65 BSC | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Contact Thickness | A3 | | 0.20 REF | | | Overall Width | Е | | 6.00 BSC | | | Exposed Pad Width | E2 | 3.65 | 3.70 | 4.20 | | Overall Length | D | | 6.00 BSC | | | Exposed Pad Length | D2 | 3.65 | 3.70 | 4.20 | | Contact Width | b | 0.23 | 0.30 | 0.35 | | Contact Length | L | 0.50 | 0.55 | 0.70 | | Contact-to-Exposed Pad | K | 0.20 | _ | _ | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-105B # 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **RECOMMENDED LAND PATTERN** | Units | | MILLIMETERS | | | |----------------------------|----|-------------|----------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | | 0.65 BSC | | | Optional Center Pad Width | W2 | | | 4.25 | | Optional Center Pad Length | T2 | | | 4.25 | | Contact Pad Spacing | C1 | | 5.70 | | | Contact Pad Spacing | C2 | | 5.70 | | | Contact Pad Width (X28) | X1 | | | 0.37 | | Contact Pad Length (X28) | Y1 | | | 1.00 | | Distance Between Pads | G | 0.20 | | · | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2105A #### 40-Lead Plastic Dual In-Line (P) - 600 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | INCHES | | |----------------------------|----------|-------|----------|-------| | Dimension | n Limits | MIN | NOM | MAX | | Number of Pins | N | | 40 | | | Pitch | е | | .100 BSC | | | Top to Seating Plane | Α | ı | _ | .250 | | Molded Package Thickness | A2 | .125 | _ | .195 | | Base to Seating Plane | A1 | .015 | _ | _ | | Shoulder to Shoulder Width | Е | .590 | _ | .625 | | Molded Package Width | E1 | .485 | _ | .580 | | Overall Length | D | 1.980 | _ | 2.095 | | Tip to Seating Plane | L | .115 | _ | .200 | | Lead Thickness | С | .008 | _ | .015 | | Upper Lead Width | b1 | .030 | _ | .070 | | Lower Lead Width | b | .014 | _ | .023 | | Overall Row Spacing § | eB | - | _ | .700 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-016B #### 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | | MILLIMETERS | | | |--------------------------|------------------|-------------|-----------|------| | | Dimension Limits | MIN | NOM | MAX | | Number of Leads | N | | 44 | | | Lead Pitch | е | | 0.80 BSC | | | Overall Height | A | _ | _ | 1.20 | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | Standoff | A1 | 0.05 | _ | 0.15 | | Foot Length | L | 0.45 | 0.60 | 0.75 | | Footprint | L1 | 1.00 REF | | | | Foot Angle | ф | 0° | 3.5° | 7° | | Overall Width | E | | 12.00 BSC | | | Overall Length | D | | 12.00 BSC | | | Molded Package Width | E1 | | 10.00 BSC | | | Molded Package Length | D1 | | 10.00 BSC | | | Lead Thickness | С | 0.09 | _ | 0.20 | | Lead Width | b | 0.30 | 0.37 | 0.45 | | Mold Draft Angle Top | α | 11° | 12° | 13° | | Mold Draft Angle Bottom | β | 11° | 12° | 13° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-076B ### 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | MILLIM | ETERS | | | |--------------------------|--------|-------|----------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | | 0.80 BSC | | | Contact Pad Spacing | C1 | | 11.40 | | | Contact Pad Spacing | C2 | | 11.40 | | | Contact Pad Width (X44) | X1 | | | 0.55 | | Contact Pad Length (X44) | Y1 | | | 1.50 | | Distance Between Pads | G | 0.25 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2076A #### 44-Lead Plastic Quad Flat, No Lead Package (ML) – 8x8 mm Body [QFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | |------------------------|------------|----------|-------------|------| | Dimens | ion Limits | MIN | NOM | MAX | | Number of Pins | N | | 44 | | | Pitch | е | | 0.65 BSC | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Contact Thickness | A3 | 0.20 REF | | | | Overall Width | Е | | 8.00 BSC | | | Exposed Pad Width | E2 | 6.30 | 6.45 | 6.80 | | Overall Length | D | | 8.00 BSC | | | Exposed Pad Length | D2 | 6.30 | 6.45 | 6.80 | | Contact Width | b | 0.25 | 0.30 | 0.38 | | Contact Length | L | 0.30 | 0.40 | 0.50 | | Contact-to-Exposed Pad | K | 0.20 | - | _ | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-103B #### 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | | MILLIM | ETERS | | |----------------------------|----|--------|----------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | | 0.65 BSC | | | Optional Center Pad Width | W2 | | | 6.80 | | Optional Center Pad Length | T2 | | | 6.80 | | Contact Pad Spacing | C1 | | 8.00 | | | Contact Pad Spacing | C2 | | 8.00 | | | Contact Pad Width (X44) | X1 | | | 0.35 | | Contact Pad Length (X44) | Y1 | | | 0.80 | | Distance Between Pads | G | 0.25 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2103A #### APPENDIX A: REVISION HISTORY #### **Revision A (June 2003)** Original data sheet for PIC18F2331/2431/4331/4431 devices. #### **Revision B (December 2003)** The Electrical Specifications in **Section 26.0 "Electrical Characteristics"** have been updated and there have been minor corrections to the data sheet text. #### **Revision C (June 2007)** The data sheet has been updated with all known Data Sheet Errata items and there have been minor corrections made to the data sheet text. Also, the packaging diagrams have been updated in **Section 27.0 "Packaging Information"**. #### **Revision D (September 2010)** Section 2.0 "Guidelines for Getting Started with PIC18F Microcontrollers" has been updated with more detailed explanations. Changes have been made to the port summary tables in Section 11.0 "I/O Ports". Section 26.0 "Electrical Characteristics" has been updated to include extended temperature data. Packaging diagrams have been replaced with new diagrams in Section 27.0 "Packaging Information". There have been minor text edits throughout the document. ### APPENDIX B: DEVICE DIFFERENCES The differences between the devices listed in this data sheet are shown in Table B-1. TABLE B-1: DEVICE DIFFERENCES | Features | PIC18F2331 | PIC18F2431 | PIC18F4331 | PIC18F4431 | |------------------------------------------|-------------------------------------------|-------------------------------------------|------------------------------------------|------------------------------------------| | Program Memory (Bytes) | 4096 | 8192 | 4096 | 8192 | | Program Memory (Instructions) | 2048 | 4096 | 2048 | 4096 | | Interrupt Sources | 22 | 22 | 34 | 34 | | I/O Ports | Ports A, B, C, D, E | Ports A, B, C, D, E | Ports A, B, C, D, E | Ports A, B, C, D, E | | Capture/Compare/PWM Modules | 2 | 2 | 2 | 2 | | Enhanced Capture/Compare/<br>PWM Modules | 1 | 1 | 1 | 1 | | 10-Bit Analog-to-Digital Module | 5 Input Channels | 5 Input Channels | 9 Input Channels | 9 Input Channels | | Packages | 28-Pin SPDIP<br>28-Pin SOIC<br>28-Pin QFN | 28-Pin SPDIP<br>28-Pin SOIC<br>28-Pin QFN | 40-Pin PDIP<br>44-Pin TQFP<br>44-Pin QFN | 40-Pin PDIP<br>44-Pin TQFP<br>44-Pin QFN | # APPENDIX C: CONVERSION CONSIDERATIONS This appendix discusses the considerations for converting from previous versions of a device to the ones listed in this data sheet. Typically, these changes are due to the differences in the process technology used. An example of this type of conversion is from a PIC16C74A to a PIC16C74B. **Not Applicable** # APPENDIX D: MIGRATION FROM BASELINE TO ENHANCED DEVICES This section discusses how to migrate from a baseline device (i.e., PIC16C5X) to an enhanced MCU device (i.e., PIC18FXXX). The following are the list of modifications over the PIC16C5X microcontroller family: **Not Currently Available** # APPENDIX E: MIGRATION FROM MID-RANGE TO ENHANCED DEVICES A detailed discussion of the differences between the mid-range MCU devices (i.e., PIC16CXXX) and the enhanced devices (i.e., PIC18FXXX) is provided in AN716, "Migrating Designs from PIC16C74A/74B to PIC18F442." The changes discussed, while device-specific, are generally applicable to all mid-range to enhanced device migrations. This Application Note is available on Microchip's web site: www.Microchip.com. # APPENDIX F: MIGRATION FROM HIGH-END TO ENHANCED DEVICES A detailed discussion of the migration pathway and differences between the high-end MCU devices (i.e., PIC17CXXX) and the enhanced devices (i.e., PIC18FXXX) is provided in AN726, "PIC17CXXX to PIC18FXXX Migration." This Application Note is available on Microchip's web site: www.Microchip.com. **NOTES:** #### **INDEX** | Α | | | |-------------------------------------------------------|------|-----| | A/D | 239 | | | Acquisition Requirements | 249 | | | Associated Registers | | | | Calculating the Minimum Required | | | | Acquisition Time | 250 | | | Configuring | 247 | | | Configuring Analog Port Pins | 252 | | | Conversions | 253 | | | Converter Characteristics | 361 | | | Operation in Power-Managed Modes | 252 | | | Result Buffer | 249 | | | Selecting and Configuring Automatic | | | | Acquisition Time | 251 | | | Selecting the Conversion Clock | | | | Special Event Trigger (CCP) | 147 | | | Voltage References | | | | Absolute Maximum Ratings | | | | AC (Timing) Characteristics | 344 | | | Load Conditions for Device | | | | Timing Specifications | | | | Parameter Symbology | | | | Temperature and Voltage Specifications | | | | Timing Conditions | | | | ACK Pulse21 | * | | | ADDLW | | | | ADDWF | | | | Applies to Digital Convertor, See A/D | 290 | | | Analog-to-Digital Converter. See A/D. | 000 | | | ANDLWANDWF | | | | | 291 | BN. | | Application Notes AN578 (Use of the SSP Module in the | | BN | | I <sup>2</sup> C Multi-Master Environment) | 205 | BNI | | Assembler | 203 | BN | | MPASM Assembler | 326 | BN | | Auto-Wake-up on Sync Break Character | | ВО | | Thate Walke up on Sylle Break Sharaster | 20 1 | BO' | | В | | BRA | | BC | 291 | Bro | | BCF | 292 | BSI | | BF Bit | 206 | BTF | | Block Diagrams | | BTF | | A/D | 246 | BTO | | Analog Input Model | 250 | BZ. | | Capture Mode Operation | | С | | Center Connected Load | 194 | CC | | Compare Mode Operation | 147 | | | Dead-Time Control Unit for One | | CAI | | PWM Output Pair | 191 | CAI | | EUSART Receive | 229 | Cap | | EUSART Transmit | | | | External Clock Input, EC | | | | External Components for Timer1 LP Oscillator | 133 | | | External Power-on Reset Circuit | | | | (Slow VDD Power-up) | | | | Fail-Safe Clock Monitor | | Cap | | Generic I/O Port | | Cap | | Input Capture for IC1 | | | | Input Capture for IC2 and IC3 | | | | Interrupt Logic | | | | Low-Voltage Detect with External Input | | | | Motion Feedback Module | 152 | | | On-Chip Reset Circuit | | |--------------------------------------|------| | PIC18F2331/2431 | . 14 | | PIC18F4331/4431 | | | PLL | | | | | | Power Control PWM Module | | | PWM (Standard) | 149 | | PWM I/O Pin | 198 | | PWM Module, One Output Pair, | | | | 475 | | Complementary Mode | 1/5 | | PWM Module, One Output Pair, | | | Independent Mode | 175 | | PWM Time Base | | | | | | QEI | | | RC Oscillator | . 31 | | RCIO Oscillator | . 31 | | Reads from Flash Program Memory | 89 | | Recommended Minimum Connections | | | | | | SSP (I <sup>2</sup> C Mode) | | | SSP (SPI Mode) | 209 | | System Clock | | | Table Read Operation | | | | | | Table Write Operation | | | Table Writes to Flash Program Memory | . 91 | | Timer0 in 16-Bit Mode | 128 | | Timer0 in 8-Bit Mode | | | | | | Timer1 | | | Timer1 (16-Bit Read/Write Mode) | 132 | | Timer2 | 137 | | Timer5 | | | Velocity Measurement | | | | | | Watchdog Timer | 274 | | N | 292 | | NC | 293 | | | | | NN | | | NOV | 294 | | NZ | 294 | | OR. See Brown-out Reset. | | | OV | 207 | | | | | RA | | | rown-out Reset (BOR)49, | 263 | | SF | 295 | | TFSC | | | | | | TFSS | | | TG | | | Z | 298 | | | | | • | | | | | | Compilers | | | MPLAB C18 | 326 | | ALL | 298 | | apture (CCP Module) | | | | | | Associated Registers | | | CCP Pin Configuration | 146 | | CCPR1H:CCPR1L Registers | 146 | | Prescaler | | | | | | Software Interrupt | | | Timer1 Mode Selection | 146 | | apture/Compare/PWM (CCP) | | | Capture Mode. See Capture. | . • | | | | | CCP1 | | | CCPR1H Register | 145 | | CCPR1L Register | 145 | | | | | · · | | D | CCP2 | 145 | |----------------------------------------|---------------------------------------| | CCPR2H Register | 145 | | CCPR2L Register | 145 | | Compare Mode. See Compare. | | | Timer Resources | 145 | | CKE Bit | | | CKP Bit | | | Clock Sources | | | Effects of Power-Managed Modes | | | Selection Using OSCCON Register | | | | | | Clocking Scheme/Instruction Cycle | | | CLRF | | | CLRWDT | 299 | | Code Examples | | | Changing Between Capture Prescalers | | | Computed GOTO Using an Offset Value | 64 | | Data EEPROM Read | | | Data EEPROM Refresh Routine | 82 | | Data EEPROM Write | 81 | | Erasing a Flash Program Memory Row | | | Fast Register Stack | | | How to Clear RAM (Bank 1) Using | | | Indirect Addressing | 75 | | Implementing a Real-Time Clock Using a | 73 | | | 125 | | Timer1 Interrupt Service | | | Initializing PORTA | | | Initializing PORTB | | | Initializing PORTC | | | Initializing PORTD | | | Initializing PORTE | | | Reading a Flash Program Memory Word | 89 | | Saving STATUS, WREG and BSR | | | Registers in RAM | 112 | | Writing to Flash Program Memory | | | 16 x 16 Signed Multiply Routine | | | 16 x 16 Unsigned Multiply Routine | | | 8 x 8 Signed Multiply Routine | | | 8 x 8 Unsigned Multiply Routine | 95 | | Code Protection | | | Associated Registers | | | Data EEPROM | | | Program Memory | | | | | | COMF | | | Compare (CCP Module) | | | Associated Registers | | | CCP Pin Configuration | | | CCPR1 Register | | | CCPR2 Register | | | Software Interrupt Mode | 147 | | Special Event Trigger | | | Timer1 Mode Selection | 147 | | Configuration Bits | 262 | | Configuration Register Protection | 203 | | Configuration register i roteotion | | | | 282 | | Conversion Considerations | 282<br>376 | | Conversion Considerations | 282<br>376<br>300 | | Conversion Considerations | 282<br>376<br>300<br>301 | | Conversion Considerations | 282<br>376<br>300<br>301 | | Conversion Considerations | 282<br>376<br>300<br>301<br>301 | | Conversion Considerations | 282<br>376<br>300<br>301<br>29<br>387 | | Conversion Considerations | | | D/A Bit | 206 | |---------------------------------------------|-----| | Data Addressing Modes | 75 | | Direct | 75 | | Indirect | 75 | | Inherent and Literal | 7 | | Data EEPROM Memory | 79 | | Associated Registers | 83 | | EEADR Register | 79 | | EECON1 and EECON2 Registers | 79 | | Operation During Code-Protect | | | Protection Against Spurious Write | | | Reading | | | Using | 82 | | Write Verify | | | Writing | | | Data Memory | 67 | | Access Bank | | | Bank Select Register (BSR) | | | General Purpose Register (GPR) File | | | Map for PIC18F2331/2431/4331/4431 | | | Special Function Registers (SFRs) | 69 | | DAW | | | DC Characteristics | | | Power-Down and Supply Current | | | Supply Voltage | | | DCFSNZ | 303 | | DECF | | | DECFSZ | | | Development Support | | | Device Differences | | | Device Overview | | | Features (table) | | | New Core Features | | | Other Special Features | 12 | | Device Reset Timers | | | Oscillator Start-up Timer (OST) | | | PLL Lock Time-out | | | Power-up Timer (PWRT) | | | Time-out Sequence | | | Direct Addressing | / ( | | E | | | Electrical Characteristics | 220 | | Enhanced Universal Synchronous Asynchronous | 328 | | Receiver Transmitter (EUSART) | 217 | | Equations | 211 | | A/D Acquisition Time | 240 | | Conversion Time for Multi-Channel Modes | | | Minimum A/D Holding Capacitor Charging Time | | | PWM Period for Free-Running Mode | | | PWM Period for Up/Down Count Mode | | | PWM Resolution | | | 16 x 16 Signed Multiplication Algorithm | | | 16 x 16 Unsigned Multiplication Algorithm | | | Errata | | | | | | EUSART | | Н | | |-------------------------------------------|---------|---------------------------------------------|-------| | Asynchronous Mode | 226 | Hardware Multiplier | 05 | | Associated Registers, Receive | 230 | Introduction | | | Associated Registers, Transmit | | Operation | | | Auto-Wake-up on Sync Break | 231 | Performance Comparison | | | Receiver | | renormance Companson | 95 | | Receiving a Break Character | | I | | | Setting Up 9-Bit Mode with Address Detect | 229 | I/O Ports | 112 | | Transmitter | | | | | 12-Bit Break Character Sequence | | ID Locations | , | | Baud Rate Generator (BRG) | | INCF | | | Associated Registers | | INCFSZ | | | Auto-Baud Rate Detect | | In-Circuit Debugger | | | Baud Rate Error, Calculating | | In-Circuit Serial Programming (ICSP) | | | <del>-</del> | | Independent PWM Mode | | | Baud Rates, Asynchronous Modes | | Duty Cycle Assignment | | | High Baud Rate Select (BRGH Bit) | | Indirect Addressing | 76 | | Power-Managed Mode Operation | | INFSNZ | | | Sampling | | Initialization Conditions for All Registers | 54–59 | | Serial Port Enable (SPEN Bit) | | Instruction Flow/Pipelining | 65 | | Synchronous Master Mode | | Instruction Set | | | Associated Registers, Receive | | ADDLW | 289 | | Associated Registers, Transmit | | ADDWF | 289 | | Reception | | ADDWFC | 290 | | Transmission | 233 | ANDLW | 290 | | Synchronous Slave Mode | 237 | ANDWF | | | Associated Registers, Receive | 238 | BC | | | Associated Registers, Transmit | 237 | BCF | | | Reception | 238 | BN | | | Transmission | 237 | BNC | | | External Clock Input | 31 | BNN | | | · | | BNOV | | | F | | BNZ | | | Fail-Safe Clock Monitor | 33, 277 | | | | Exiting | • | BOV | | | Interrupts in Power-Managed Modes | | BRA | | | POR or Wake From Sleep | | BSF | | | WDT During Oscillator Failure | | BTFSC | | | Fail-Safe Clock Monitor (FSCM) | | BTFSS | | | Fast Register Stack | | BTG | | | Flash Program Memory | | BZ | | | Associated Registers | | CALL | | | | | CLRF | 299 | | Control Registers | | CLRWDT | 299 | | EECON1 and EECON2 | | COMF | 300 | | Erase Sequence | | CPFSEQ | 300 | | Erasing | | CPFSGT | 301 | | Operation During Code-Protect | | CPFSLT | 301 | | Reading | | DAW | | | TABLAT Register | 88 | DCFSNZ | 303 | | Table Pointer | | DECF | 302 | | Boundaries Based on Operation | | DECFSZ | | | Table Pointer Boundaries | 88 | General Format | | | Table Reads and Table Writes | | GOTO | | | Unexpected Termination of Write Operation | 94 | INCF | | | Write Sequence | 92 | INCFSZ | | | Write Verify | 94 | INFSNZ | | | Writing | | | | | FSCM. See Fail-Safe Clock Monitor. | | IORLW | | | _ | | IORWF | | | G | | LFSR | | | Getting Started | 25 | MOVF | | | GOTO | | MOVFF | | | | • | MOVLB | 308 | | MOVLW | 309 | I <sup>2</sup> C Mode | | |------------------------------------------------------------------------|-----|----------------------------------------------|-----| | MOVWF | 309 | Operation | 212 | | MULLW | | I <sup>2</sup> C Mode (SSP) | | | MULWF | 310 | Addressing | 213 | | NEGF | | Associated Registers | | | NOP | | Master Mode | | | POP | | Mode Selection | | | PUSH | | Multi-Master Mode | | | RCALL | | Operation | | | Read-Modify-Write Operations | | Reception | | | RESET | | Slave Mode | | | RETFIE | | SCL and SDA Pins | | | RETLW | | Transmission | | | | | 1141151111551011 | 213 | | RETURN | | L | | | RLCF | | LFSR | 207 | | RLNCF | | | | | RRCF | | Low-Voltage Detect | | | RRNCF | | Applications | | | SETF | | Associated Registers | | | SLEEP | | Characteristics | | | SUBFWB | | Current Consumption | | | SUBLW | | Effects of a Reset | | | SUBWF | 319 | Operation | | | SUBWFB | 320 | Operation During Sleep | | | Summary | | Setup | | | Summary Table | 286 | Start-up Time | 260 | | SWAPF | 320 | LVD. See Low-Voltage Detect. | | | TBLRD | 321 | М | | | TBLWT | 322 | | | | TSTFSZ | 323 | Master Clear (MCLR) | | | XORLW | 323 | Memory Organization | 61 | | XORWF | 324 | Data Memory | | | NTCON Register | | Program Memory | 61 | | RBIF Bit | 116 | Memory Programming Requirements | 341 | | NTCON Registers | | MFM | | | nter-Integrated Circuit (I <sup>2</sup> C). See I <sup>2</sup> C Mode. | | Input Capture | | | nternal Oscillator Block | 32 | Edge Capture Mode | 156 | | Adjustment | | Entering and Timing | 159 | | INTIO Modes | | IC Interrupts | | | INTRC Output Frequency | | Pulse-Width Measurement Mode | | | OSCTUNE Register | | Special Event Trigger (CAP1 Only) | | | nternal RC Oscillator | 52 | State Change | | | Use with WDT | 274 | Time Base Reset Summary | | | | | Timer5 Reset | | | nternet Address | | Input Capture (IC) Submode | | | nterrupt Sources | | Input Capture Mode | | | Capture Complete (CCP) | | Period Measurement Mode | 157 | | Interrupt-on-Change (RB7:RB4) | | Noise Filters | | | INTx Pin | | | | | PORTB, Interrupt-on-Change | | Microchip Internet Web Site | | | TMR0 | | Migration From Baseline to Enhanced Devices | | | TMR1 Overflow | 131 | Migration From High-End to Enhanced Devices | | | TMR2 to PR2 Match (PWM) | | Migration From Mid-Range to Enhanced Devices | | | nterrupts | 97 | Motion Feedback Module (MFM) | | | Context Saving, During | 112 | Associated Registers | | | nterrupts, Enable Bits | | Summary of Features | | | CCP1 Enable (CCP1IE Bit) | 146 | MOVF | 307 | | nterrupts, Flag Bits | | MOVFF | | | CCP1 Flag (CCP1IF Bit) | 146 | MOVLB | 308 | | CCP1IF Flag (CCP1IF Bit) | | MOVLW | 309 | | CCP2IF Flag (CCP2IF Bit) | | MOVWF | 309 | | Interrupt-on-Change (RB7:RB4) Flag | | MPLAB ASM30 Assembler, Linker, Librarian | 326 | | (RBIF Bit) | 116 | MPLAB Integrated Development | | | NTOSC, INTRC. See Internal Oscillator Block. | 110 | Environment Software | 325 | | ORLW | 306 | MPLAB PM3 Device Programmer | | | ORWF | | MPLAB REAL ICE In-Circuit Emulator System | | | DD Dagistors | 108 | 2. 2. 1.2. 1.32 iii ondak Elikakoi oyokoii | 521 | | | | | | | MULW | MPLINK Object Linker/MPLIB Object Librar | ian 326 | RD2/SDI/SDA | 23 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|---------|----------------------------------------|--------| | NN N Seg | | | RD3/SCK/SCL | 23 | | NEGF | MULWF | 310 | | | | NEGF | | | RD5/PWM4 | 23 | | NEGF | N | | | | | OP 311 REDIANS 24 O REZIANS 24 Oscillator Configuration 29 Yos 24, 18 EC. 29 PICO 29 ECIO 29 PICO 29 HSPL 29 PICO 29 HSPL 29 PICO 29 HSPL 29 PICO 29 INTIOI 29 PICO 29 INTIOI 29 HSPLL Mode 30 INTIOI 29 HSPLL Mode 30 INTIOI 29 PICO 30 RCC 29 POP 312 RCC 29 POP 312 RCC 29 POP 312 ASSOCIATED TIME (OST) 37 263 LATA Register 113 PC PORTA ASSOCIATE Register 113 PC (Stop) Bit. 206 PORTA ASSOCIATE Register 113 P (Stop) Bit. 206 | NEGF | 311 | | | | Opcode Field Descriptions | | | | | | December | | | | | | Opcode Field Descriptions 284 VDD. 18, 24 18 24 ECC 29 Pinou I/O Descriptions 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 18 24 18 24 18 18 24 18 18 24 18 18 24 18 24 18 18 24 18 24 18 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 24 18 | 0 | | | | | Oscillator Configuration 29 VSS 24 18 ECIO 29 PROLITOR Descriptions 16 PIC18F2331/42431 PIC18F231/4243 16 PIC18F231/42431 16 PIC18F231/42431 16 PIC18F231/42431 16 PIC18F231/42431 16 PIC1 | Opcode Field Descriptions | 284 | | | | EC. 29 ECIO 29 HS. 29 HS. 29 HSPLL 29 HSPLL 29 Internal Oscillator Block 32 INTIO1 29 INTIO2 20 | | | | , | | ECIC | = | | | 24, 10 | | H.S. | | | • | 16 | | HSPLL | | | | | | Internal Oscillator Block 32 | | | | | | INTIO1 | | | | 102 | | NTIO2 | | | | | | LP. 29 POR. See Power-on Reset. PORTS ReCIO | | | | | | RC | | | · | | | RCIO XT | | | | 312 | | XT 29 Associated Registers 115 Oscillator Selection 263 LATA Register 113 Oscillator Start-up Timer (OST) 37, 263 Oscillator Switching 34 PORTA Register 113 Oscillator Transitions 37 Oscillator, Timer 1 131 P (Stop) Bit 206 Packaging Information 363 Details 365 Details 365 Marking 363 Details 365 Marking 363 PIE Registers 105 MGLR/VPP 161 MGLR/VPP/RE3 19 OSCI/CLKI/RA7 16, 19 OSCI/CLKI/RA7 16, 19 OSCI/CLKI/RA7 16, 19 OSCI/CLKI/RA7 16, 19 CSCI/CLKI/RA7 CSCI/CLK | | | POR. See Power-on Reset. | | | Oscillator Selection 263 LATA Register 113 Oscillator Start-up Timer (OST) 37, 263 PORTA Register 113 Oscillator Switching 34 PORTB Register 113 Oscillator, Timer I 131 Associated Registers 118 P LATB Register 116 PORTB Associated Registers 116 Port B Register 116 PORTB Register 116 Port B Register 116 PORTB Register 116 Port B Register 116 PORTB Register 116 Port B Register 116 PORTB Register 116 Port B Register 116 PORTB Register 116 Port B Register 116 PORTD PORTD Marking 363 Associated Registers 121 Lat C Register 119 PORTC Register 119 MCLR/PPR 16 PORTC Register 119 OSCI/CLKI/RA7 16, 19 PORTD Register 123 ASA/ANA/O 16, 20 | | | | | | Oscillator Start-up Timer (OST) 37, 263 PORTA Register 113 Oscillator Switching 34 TRISA Register 113 Oscillator Transitions 37 PORTB Oscillator, Timer1 131 Associated Registers 118 PC LATE Register 116 PC(Stop) Bit. 206 RBF:RB4 Interrupt-on-Change Flag (RBIF Bit) 116 Pockaging Information 363 TRISB Register 116 Details 363 RBF:RB4 Interrupt-on-Change Flag (RBIF Bit) 116 PORTD RBG:ster 12 PORTD TRISD Register 12 ASSOciated Registers 122 | | | Associated Registers | 115 | | Oscillator Switching 34 TRISA Register 113 Oscillator, Timer1 131 Associated Registers 118 Portion 131 Associated Registers 118 Poscillator, Timer1 131 Associated Registers 118 Poscillator, Timer1 206 Poscillator, Timer1 116 Poscillator, Timer1 206 Poscillator, Timer1 116 Poscillator, Timer1 363 TRISB Register 116 Poscillator, Timer1 363 TRISB Register 116 Poscillator, Timer1 363 TRISB Register 116 Poscillator, Timer1 363 TRISB Register 116 Poscillator, Timer1 363 TRISB Register 116 Poscillator, Timer1 363 TRISB Register 116 Poscillator, Timer2 4 Poscillator, Timer2 116 Poscillator, Timer2 4 Poscillator, Timer2 116 Poscillator, Timer2 4 Poscillator, Timer2 116 Poscillator, Timer2 4 | | | LATA Register | 113 | | Oscillator, Timer1 131 Associated Registers 118 P 136 Associated Registers 118 P (Stop) Bit. 206 PORTB Register 116 Packaging Information 363 TRISR Pack Interrupt-on-Change Flag (RBIF Bit) 116 Details 365 Marking 363 TRISB Register 116 PIE Registers 105 LATC Register 119 PID In Diagrams 4 PORTC Associated Registers 121 MCLR/PP. 16 MCLR/VPP. 16 MCLR/VPP. 19 PORTC Register 119 MCLR/VPP. 16 MCLR/VPP. 16 PORTD Associated Registers 123 OSC1/CLKO/RA6 16, 19 Associated Register 122 RAJ/ANJA/VEF-/CAP1/INDX 16, 20 RASSOCIATED Register 122 RAJANAJ/VEF-/CAP2/QEA 16, 20 RASSOCIATED Register 122 RASA/ANDI/LVDIN 20 LATE Register 124 RAS/ANDI/LVDIN 20 LATE Register 124 | | | PORTA Register | 113 | | Associated Registers | Oscillator Switching | 34 | TRISA Register | 113 | | P | Oscillator Transitions | 37 | PORTB | | | P | Oscillator, Timer1 | 131 | Associated Registers | 118 | | P (Stop) Bit | В | | · · · · · · · · · · · · · · · · · · · | | | Stop) Bit. | Ρ | | | | | Packaging Information 363 Details 365 PORTC | P (Stop) Bit | 206 | | | | Details | Packaging Information | 363 | | | | Marking 363 Associated Registers 121 PIE Registers 105 LATC Register 119 Pin Diagrams 4 PORTC Register 119 Pin Functions 16 PORTD 119 MCLR/VPP 16 PORTD 119 OSC1/CLKI/RA7 16, 19 LATD Register 122 OSC2/CLKO/RA6 16, 19 LATD Register 122 RA0/ANO 16, 20 TRISD Register 122 RA1/AN1 16, 20 PORTD 122 RA2/AN2/VREF-/CAP1/INDX 16, 20 PORTE 122 RA3/ANIS/VREF-/CAP2/QEA 16, 20 LATE Register 122 RA3/ANA/VREF-/CAP2/QEA 16, 20 LATE Register 124 RA5/ANS/LVDIN 20 TRISE Register 124 RBD/PWM1 17, 21 Postscaler, WDT 17 RBJ/PWM1 17, 21 Assignment (PSA Bit) 129 RBJ-/KBIO/PWM5 17 21 Robert Graph Godes 39 RBS/KBI/PWM4/PGM | Details | 365 | · · · · · · · · · · · · · · · · · · · | | | PIE Registers | Marking | 363 | | 121 | | Pin Diagrams 4 PORTC Register 119 MCLR/VPP 16 PORTD MCLR/VPP/RE3 19 Associated Registers 123 OSC1/CLK/IRA7 16, 19 LATD Register 122 OSC2/CLKO/RA6 16, 19 PORTD Register 122 RA0/AN0 16, 20 TRISD Register 122 RA1/AN1 16, 20 TRISD Register 122 RA3/AN3/VREF+/CAP1/INDX 16, 20 Associated Register 122 RA3/AN3/VREF+/CAP2/QEA 16, 20 LATE Register 124 RA5/AN5L/VDIN 20 TRISE Register 124 RA5/AN5L/VDIN 20 TRISE Register 124 RB0/PWM0 17, 21 PORTE Register 124 RB1/PWM1 17, 21 PORTE Register 124 RB2/PWM2 17, 21 Associated Registers 125 RB3/PWM3 17, 21 Associated Register 124 RB2/PWM1 17, 21 Associated Register 124 RB3/PWM3 17, 21 | <u> </u> | | | | | Pin Functions | • | | | | | MCLR/VPP/RE3 16 PORTD MCLR/VPP/RE3 19 Associated Registers 123 OSC1/CLKI/RA7 16, 19 LATD Register 122 OSC2/CLKO/RA6 16, 19 PORTD Register 122 RA0/AN0 16, 20 TRISD Register 122 RA1/AN1 16, 20 PORTD Register 122 RA3/AN3/VREF-/CAP1/INDX 16, 20 Associated Registers 125 RA3/AN3/VREF-/CAP1/INDX 16, 20 Associated Register 122 RA3/AN3/VREF-/CAP2/QEA 16, 20 Associated Registers 125 RA4/AN4/CAP3/QEB 16, 20 Associated Register 124 RA5/AN5/LVDIN 20 LATE Register 124 RB5/PWM0 17, 21 PORTE Register 124 RB5/PWM1 17, 21 Postcaler, WDT Assignment (PSA Bit) 129 RB3/PWM2 17, 21 Rate Select (TOPS2:TOPS0 Bits) 129 RB4/KBIO/PWM5 17, 21 Rate Select (TOPS2:TOPS0 Bits) 129 RB6/KBI3/PWM4/PGM 17, 21 En | <u> </u> | | | | | MCLR/vpp/RE3. 19 Associated Registers 123 OSC1/CLK/I/RA7 16, 19 LATD Register 122 OSC2/CLKO/RA6 16, 19 PORTD Register 122 RA0/AN0 16, 20 TRISD Register 122 RA1/AN1 16, 20 TRISD Register 122 RA2/AN2/VREF-/CAP1/INDX. 16, 20 Associated Registers 125 RA3/AN3/VREF+/CAP2/QEA 16, 20 LATE Register 124 RA4/AN4/CAP3/QEB 16, 20 LATE Register 124 RB0/PWM0 17, 21 RB1/PWM1 17, 21 RB1/PWM1 17, 21 Assignment (PSA Bit) 129 RB2/PWM2 17, 21 Reselect (T0PS2:T0PS0 Bits) 129 RB3/PWM5 17 Clock Sources 39 RB4/KBIO/PWM5 21 Clock Sources 39 RB5/KBI1/PWM4/PGM 17, 21 Entering 39 RB6/KB12/PGC 17, 21 Exiting Ide and Sleep Modes 45 RC1/T1OSI/CCP2/FLTA 18, 22 By NDT Time-out 45 <td></td> <td>16</td> <td></td> <td> 119</td> | | 16 | | 119 | | OSC1/CLKI/RA7 16, 19 LATD Register 122 OSC2/CLKO/RA6 16, 19 PORTD Register 122 RA0/AN0 16, 20 TRISD Register 122 RA1/AN1 16, 20 TRISD Register 122 RA2/AN2/VREF-/CAP1/INDX 16, 20 Associated Registers 125 RA3/AN3/VREF+/CAP2/OEA 16, 20 LATE Register 124 RA4/AN4/CAP3/QEB 16, 20 LATE Register 124 RB0/PWM0 17, 21 PORTE Register 124 RB0/PWM0 17, 21 Postscaler, WDT 178 RB1/PWM1 17, 21 Assignment (PSA Bit) 129 RB3/PWM3 17, 21 Rate Select (TOPS2:TOPSO Bits) 129 RB4/KBIO/PWM5 17 Clock Sources 39 RB4/KBIO/PWM4/PGM 17, 21 Entering 39 RB6/KBI2/PGC 17, 21 Entering 39 RB7/KBI3/PGD 17, 21 Exting Idle and Sleep Modes 45 RC0/T1OSO/T1CKI 18, 22 By Reset 45 <tr< td=""><td></td><td></td><td></td><td>400</td></tr<> | | | | 400 | | OSC2/CLKO/RA6 16, 19 PORTD Register 122 RA0/AN0 16, 20 TRISD Register 122 RA1/AN1 16, 20 TRISD Register 122 RA1/AN2//REF-/CAP1/INDX 16, 20 Associated Registers 125 RA3/AN3/VREF+/CAP2/QEA 16, 20 LATE Register 124 RA4/AN4/CAP3/QEB 16, 20 PORTE Register 124 RA5/AN5/LVDIN 20 TRISE Register 124 RB0/PWM0 17, 21 RB1/PWM1 17, 21 RB1/PWM1 17, 21 RB2/PWM2 17, 21 RB3/PWM3 17, 21 RB4/KBIO/PWM5 17, 21 RB4/KBIO/PWM5 17, 21 RB4/KBIO/PWM5 17, 21 RB5/KB11/PWM4/PGM 17, 21 RB5/KB11/PWM4/PGM 17, 21 Entering 39 RB6/KB12/PGC 17, 21 Exiting Idle and Sleep Modes 45 RC1/T1OSO/T1CKI 18, 22 By Reset 45 RC1/T1OSI/CCP2/FLTA 18, 22 By Reset 45 RC2/CCP1 18 Without an Oscillator Start-up Delay 46 RC2/CCP1/FLTB 22 Idle Modes 43 RC4/INT1/SDI/SDA 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC5/INT2/SCK/SCL 18, 22 RC6/TX/CK/SS 18, 22 RC0/TOSCK/T5CKI 23 RD1/TOSCK/T5CKI 23 RU12 PORTE Register 124 Associated Registers 125 Associated Registers 125 RASIO RASIO REGISTER 122 PORTE Register 124 RASASCIATED REGISTER 124 RASASCIATED REGISTER 125 LATE ROBISTER 122 ASSOCIATED REGISTER 122 PORTE Register 124 RASSOCIATED REGISTER 124 RASSOCIATED REGISTER 124 RASSOCIATED REGISTER 125 RASSOCIATED REGISTER 125 RASSOCIATED REGISTER 125 RASSOCIATED REGISTER 125 RASSOCIATED REGISTER 125 RASSOCIATED RASSOCIATED REGISTER 125 RASSOCIATED RASSOCIATED RASSOCIATED REGISTER 125 RASSOCIATED RASSOCIATED RASSOCIATED REGISTER 125 RASSOCIATED RASSOCIATED RASSOCIATED REGISTER 125 RASSOCIATED RAS | | | | | | RA0/AN0 | | · | | | | RA1/AN1 | | · | • | | | RA2/AN2/VREF-/CAP1/INDX 16, 20 Associated Registers 125 RA3/AN3/VREF+/CAP2/QEA 16, 20 LATE Register 124 RA4//AN4/CAP3/QEB 16, 20 PORTE Register 124 RA5/AN5/LVDIN 20 TRISE Register 124 RB0/PWM0 17, 21 Postscaler, WDT 124 RB1/PWM1 17, 21 Assignment (PSA Bit) 129 RB2/PWM2 17, 21 Rasignment (PSA Bit) 129 RB3/PWM3 17, 21 Rate Select (TOPS2:TOPS0 Bits) 129 RB4/KBIO/PWM5 17 Clock Sources 39 RB4/KBIO/PWM5 21 Clock Transitions and Status Indicators 40 RB5/KBI1/PWM4/PGM 17, 21 Entering 39 RB6/KBI2/PGC 17, 21 Exiting Idle and Sleep Modes 45 RB7/KBI3/PGD 17, 21 Exiting Idle and Sleep Modes 45 RC1/TOSI/CCP2/FLTA 18, 22 By Reset 45 RC1/TOSI/CCP2/FLTB 22 Bide Modes 45 RC5/INT2/SCK/SCL 18, 22 <t< td=""><td></td><td>,</td><td>•</td><td> 122</td></t<> | | , | • | 122 | | RA3/AN3/VREF+/CAP2/QEA. 16, 20 RA4/AN4/CAP3/QEB 16, 20 RA5/AN5/LVDIN 20 RB1/PWM0 17, 21 RB1/PWM1 17, 21 RB2/PWM2 17, 21 RB3/PWM3 17, 21 RB4/KBI0/PWM5 17, 21 RB5/KB11/PWM4/PGM 17, 21 RB5/KB11/PWM4/PGM 17, 21 RB7/KB13/PGD 17, 21 RC0/T1OSO/T1CKI 18, 22 RC2/CCP1/FLTB 22 RC3/T0CKI/T5CKI/INT0 18, 22 RC5/INT2/SCK/SCL 18, 22 RC6/T/X/CK/SS 18, 22 RD0/T0CKI/T5CKI 18, 22 RD0/T0CKI/T5CKI 18, 22 RC6/T/X/CK/SS 18, 22 RC6/T/X/CK/SS 18, 22 RC6/T/TSCKI/SCKI | | | | | | RA4/AN4/CAP3/QEB | | | Associated Registers | 125 | | RA5/AN5/LVDIN | | | LATE Register | 124 | | RB0/PWM0 | | | PORTE Register | 124 | | RB1/PWM1 | | | TRISE Register | 124 | | RB2/PWM2 17, 21 Rate Select (T0PS2:T0PS0 Bits) 129 RB3/PWM3 17, 21 Power-Managed Modes 39 RB4/KBIO/PWM5 17 Clock Sources 39 RB5/KBI1/PWM4/PGM 17, 21 Entering 39 RB6/KBI2/PGC 17, 21 Exiting Idle and Sleep Modes 45 RB7/KBI3/PGD 17, 21 By Interrupt 45 RC0/T10SO/T1CKI 18, 22 By Reset 45 RC1/T10SI/CCP2/FLTA 18, 22 By Reset 45 RC2/CCP1 18 Without an Oscillator Start-up Delay 46 RC2/CCP1/FLTB 22 Idle Modes 43 RC3/T0CKI/T5CKI/INT0 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SC 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 | | , | Postscaler, WDT | | | RB2/PWM2 17, 21 Rate Select (T0PS2:T0PS0 Bits) 129 RB3/PWM3 17, 21 Power-Managed Modes 39 RB4/KBIO/PWM5 17 Clock Sources 39 RB5/KBI1/PWM4/PGM 17, 21 Entering 39 RB6/KBI2/PGC 17, 21 Entering 39 RB7/KBI3/PGD 17, 21 By Interrupt 45 RC0/T10SO/T1CKI 18, 22 By Reset 45 RC1/T10SI/CCP2/FLTA 18, 22 By WDT Time-out 45 RC2/CCP1 18 Without an Oscillator Start-up Delay 46 RC2/CCP1/FLTB 22 Idle Modes 43 RC3/T0CKI/T5CKI/INT0 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 SEC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 | | • | | 129 | | RB3/PWM3 17, 21 Power-Managed Modes 39 RB4/KBIO/PWM5 21 Clock Sources 39 RB5/KBI1/PWM4/PGM 17, 21 Entering 39 RB6/KBI2/PGC 17, 21 Exiting Idle and Sleep Modes 45 RB7/KBI3/PGD 17, 21 By Interrupt 45 RC0/T10SO/T1CKI 18, 22 By Reset 45 RC1/T10SI/CCP2/FLTA 18, 22 By WDT Time-out 45 RC2/CCP1 18 Without an Oscillator Start-up Delay 46 RC2/CCP1/FLTB 22 Idle Modes 43 RC3/T0CKI/T5CKI/INTO 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 RC_IDLE 45 RC6/TX/CK/SS 18, 22 RC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 | | , | | | | RB4/KBIO/PWM5 17 Clock Sources 39 RB4/KBI0/PWM5 21 Clock Transitions and Status Indicators 40 RB5/KBI1/PWM4/PGM 17, 21 Entering 39 RB6/KBI2/PGC 17, 21 Exiting Idle and Sleep Modes 45 RB7/KBI3/PGD 17, 21 By Interrupt 45 RC0/T10SO/T1CKI 18, 22 By Reset 45 RC1/T10SI/CCP2/FLTA 18, 22 By WDT Time-out 45 RC2/CCP1 18 Without an Oscillator Start-up Delay 46 RC2/CCP1/FLTB 22 Idle Modes 43 RC3/T0CKI/T5CKI/INTO 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 RC_IDLE 44 RC6/TX/CK/SS 18, 22 SEC_IDLE 44 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SCKI 23 23 | RB3/PWM3 | 17, 21 | , | | | RB4/KBI0/PWM5 21 Clock Transitions and Status Indicators 40 RB5/KBI1/PWM4/PGM 17, 21 Entering 39 RB6/KBI2/PGC 17, 21 Exiting Idle and Sleep Modes 45 RB7/KBI3/PGD 17, 21 By Interrupt 45 RC0/T10SO/T1CKI 18, 22 By Reset 45 RC1/T10SI/CCP2/FLTA 18, 22 By WDT Time-out 45 RC2/CCP1 18 Without an Oscillator Start-up Delay 46 RC2/CCP1/FLTB 22 Idle Modes 43 RC3/T0CKI/T5CKI/INTO 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 SEC_IDLE 44 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SCKI 23 23 | RB4/KBIO/PWM5 | 17 | | | | RB5/KBI1/PWM4/PGM 17, 21 Entering 39 RB6/KBI2/PGC 17, 21 Exiting Idle and Sleep Modes 45 RB7/KBI3/PGD 17, 21 By Interrupt 45 RC0/T10SO/T1CKI 18, 22 By Reset 45 RC1/T10SI/CCP2/FLTA 18, 22 By WDT Time-out 45 RC2/CCP1 18 Without an Oscillator Start-up Delay 46 RC2/CCP1/FLTB 22 Idle Modes 43 RC3/T0CKI/T5CKI/INTO 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 SEC_IDLE 44 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SCKI 23 23 | RB4/KBI0/PWM5 | 21 | | | | RB6/KBI2/PGC 17, 21 Exiting Idle and Sleep Modes 45 RB7/KBI3/PGD 17, 21 By Interrupt 45 RC0/T10SO/T1CKI 18, 22 By Reset 45 RC1/T10SI/CCP2/FLTA 18, 22 By Reset 45 RC2/CCP1 18 Without an Oscillator Start-up Delay 46 RC2/CCP1/FLTB 22 Idle Modes 43 RC3/T0CKI/T5CKI/INT0 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 | RB5/KBI1/PWM4/PGM | 17, 21 | | | | RB7/KBI3/PGD 17, 21 By Interrupt 45 RC0/T10SO/T1CKI 18, 22 By Reset 45 RC1/T10SI/CCP2/FLTA 18, 22 By Reset 45 RC2/CCP1 18 Without an Oscillator Start-up Delay 46 RC2/CCP1/FLTB 22 Idle Modes 43 RC3/T0CKI/T5CKI/INT0 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 | | · · | —————————————————————————————————————— | | | RC0/T10SO/T1CKI 18, 22 By Reset 45 RC1/T10SI/CCP2/FLTA 18, 22 By WDT Time-out 45 RC2/CCP1 18 Without an Oscillator Start-up Delay 46 RC2/CCP1/FLTB 22 Idle Modes 43 RC3/T0CKI/T5CKI/INT0 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 | | · | | | | RC1/T10SI/CCP2/FLTA 18, 22 By WDT Time-out 45 RC2/CCP1 18 Without an Oscillator Start-up Delay 46 RC2/CCP1/FLTB 22 Idle Modes 43 RC3/T0CKI/T5CKI/INT0 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 RD0/T0CKI/T5CKI 23 | | , | | | | RC2/CCP1 18 Without an Oscillator Start-up Delay 46 RC2/CCP1/FLTB 22 Idle Modes 43 RC3/T0CKI/T5CKI/INT0 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 | | | | | | RC2/CCP1/FLTB 22 Idle Modes 43 RC3/T0CKI/T5CKI/INT0 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 RD0/T0CKI/T5CKI 23 | | -, | | | | RC3/T0CKI/T5CKI/INT0 18, 22 PRI_IDLE 44 RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 RD0/T0CKI/T5CKI 23 | | | | | | RC4/INT1/SDI/SDA 18, 22 RC_IDLE 45 RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 RD0/T0CKI/T5CKI 23 | | | | | | RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 40 RD0/T0CKI/T5CKI 23 23 | | · · | <b>—</b> | | | RC5/INT2/SCK/SCL 18, 22 SEC_IDLE 44 RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 Multiple Sleep Commands 40 RD0/T0CKI/T5CKI 23 | | · | | | | RC6/TX/CK/SS 18, 22 Multiple Sleep Commands 40 RC7/RX/DT/SDO 18, 22 RD0/T0CKI/T5CKI 23 | | | | | | RC7/RX/DT/SDO | | | | | | | | , | • • | | | | | 23 | | | | Run Modes | 40 | PWM (CCP Module) | | |-----------------------------------------------|-----|------------------------------------|--------------| | PRI_RUN | 40 | Associated Registers | 150 | | RC_RUN | 41 | CCPR1H:CCPR1L Registers | | | SEC_RUN | | Duty Cycle | | | Selecting | | Example Frequencies/Resolutions | 150 | | Sleep Mode | | Period | | | Summary (table) | | PR2 Register, Writing | | | Power-on Reset (POR) | | Setup for PWM Operation | | | Power-up Delays | | TMR2 to PR2 Match | | | Power-up Timer (PWRT) | | PWM Period | - | | Prescaler, Timer (1 VVVV) | | 1 ***** CIOC | | | Assignment (PSA Bit) | | Q | | | Rate Select (T0PS2:T0PS0 Bits) | | Q Clock | 150 | | , | | QEI | 130 | | Prescaler, Timer2 | | and IC Shared Interrupts | 170 | | PRI_IDLE Mode | | | | | PRI_RUN Mode | | Configuration | | | Program Counter (PC) | 62 | Direction of Rotation | | | Program Memory | | Interrupts | | | Instructions | 66 | Operation | | | Two-Word | 66 | Operation in Sleep Mode | | | Interrupt Vector | 61 | 3x Input Capture | | | Map and Stack | | Sampling Modes | 163 | | PIC18F2331/4331 | 61 | Velocity Measurement | 167 | | PIC18F2431/4431 | 61 | Quadrature Encoder Interface (QEI) | 161 | | Reset Vector | 61 | <u> </u> | | | Program Verification | | R | | | Pulse-Width Modulation. See PWM (CCP Module). | | R/W Bit206, 21 | 13, 214, 215 | | PUSH | 312 | RAM. See Data Memory. | | | PUSH and POP Instructions | | RC Oscillator | 31 | | PWM | | RCIO Oscillator Mode | | | | 203 | RC_IDLE Mode | | | Associated Registers | | RC_RUN Mode | | | Complementary Operation | | RCALL | | | Control Registers | | RCSTA Register | | | Dead-Time Generators | | SPEN Bit | 217 | | Duty Cycle | | | | | Center-Aligned | | Reader Response | 300 | | Comparison | | Registers | 0.4.4 | | Edge-Aligned | 188 | ADCHS (A/D Channel Select) | | | Register Buffers | 188 | ADCON0 (A/D Control 0) | | | Registers | 187 | ADCON1 (A/D Control 1) | | | Fault Inputs | 199 | ADCON2 (A/D Control 2) | | | Functionality | 176 | ADCON3 (A/D Control 3) | | | Modes | | ANSEL0 (Analog Select 0) | | | Continuous Up/Down Count | 180 | ANSEL1 (Analog Select 1) | 245 | | Free-Running | | BAUDCON (Baud Rate Control) | 220 | | Single-Shot | | CAPxCON (Input Capture x Control) | 155 | | Output and Polarity Control | | CCPxCON (CCPx Control) | | | Output Override | | CONFIG1H (Configuration 1 High) | | | Single-Pulse Operation | | CONFIG2H (Configuration 2 High) | | | | | CONFIG2L (Configuration 2 Low) | | | Special Event Trigger | | CONFIG3H (Configuration 3 High) | | | Time Base | | CONFIG3L (Configuration 3 Low) | | | Interrupts | 181 | | | | Continuous Up/Down | | CONFIGAL (Configuration 4 Low) | | | Count Mode | | CONFIG5H (Configuration 5 High) | | | Double Update Mode | | CONFIG5L (Configuration 5 Low) | | | Free-Running Mode | 181 | CONFIG6H (Configuration 6 High) | | | Single-Shot Mode | 182 | CONFIG6L (Configuration 6 Low) | | | Postscaler | 181 | CONFIG7H (Configuration 7 High) | | | Prescaler | | CONFIG7L (Configuration 7 Low) | 272 | | Update Lockout | | DEVID1 (Device ID 1) | 273 | | 1 | · | | | | DEVID2 (Device ID 2)273 | Serial Data Out (SDO) Pin | 205 | |--------------------------------------------------|--------------------------------------------------|----------| | DFLTCON (Digital Filter Control)169 | SETF | | | DTCON (Dead-Time Control) | Single-Supply ICSP Programming | 282 | | EECON1 (Data EEPROM Control 1)87 | Slave Select (SS) Pin | | | EECON1 (EEPROM Control 1)80 | SLEEP | | | FLTCONFIG (Fault Configuration)201 | Sleep | | | INTCON (Interrupt Control)99 | OSC1 and OSC2 Pin States | 37 | | INTCON2 (Interrupt Control 2) | Software Simulator (MPLAB SIM) | | | INTCON2 (Interrupt Control 3) | Special Event Trigger. See Compare (CCP Module). | | | , , | | | | IPR1 (Peripheral Interrupt Priority 1) | Special Features of the CPU | 203 | | IPR2 (Peripheral Interrupt Priority 2) | Special Function Registers | 00 | | IPR3 (Peripheral Interrupt Priority 3) | Map | | | LVDCON (Low-Voltage Detect Control)257 | SPI Mode (SSP) | | | OSCCON (Oscillator Control) | Associated Registers | | | OSCTUNE (Oscillator Tuning)33 | Serial Clock | | | OVDCOND (Output Override Control)196 | Serial Data In | | | OVDCONS (Output State)196 | Serial Data Out | 205 | | PIE1 (Peripheral Interrupt Enable 1)105 | Slave Select | | | PIE2 (Peripheral Interrupt Enable 2)106 | SS | 205 | | PIE3 (Peripheral Interrupt Enable 3)107 | SSP | | | PIR1 (Peripheral Interrupt Request (Flag) 1)102 | Overview. | | | PIR2 (Peripheral Interrupt Request (Flag) 2) 103 | TMR2 Output for Clock Shift | 136, 137 | | PIR3 (Peripheral Interrupt Request (Flag) 3) 104 | SSPEN Bit | | | PTCON0 (PWM Timer Control 0) | SSPM<3:0> Bits | | | PTCON1 (PWM Timer Control 1) | SSPOV Bit | | | PWMCON0 (PWM Control 0) | Stack Full/Underflow Resets | | | | Status Bits, Significance and Initialization for | | | PWMCON1 (PWM Control 1) | RCON Register | 52 | | QEICON (QEI Control) | | | | RCON (Reset Control) | SUBFWB | | | RCSTA (Receive Status and Control) | SUBLW | | | SSPCON (SSP Control)207 | SUBWF | | | SSPSTAT (SSP Status)206 | SUBWFB | | | STATUS | SWAPF | 320 | | STKPTR (Stack Pointer)63 | Synchronous Serial Port. See SSP. | | | Summary70–73 | Т | | | TRISE124 | • | | | TXSTA (Transmit Status and Control) | TABLAT Register | | | T0CON (Timer0 Control)127 | Table Pointer Operations (table) | | | T1CON (Timer1 Control)131 | TBLPTR Register | | | T2CON (Timer2 Control)136 | TBLRD | | | T5CON (Timer5 Control)139 | TBLWT | | | WDTCON (Watchdog Timer Control)275 | Time-out in Various Situations (table) | 50 | | RESET313 | Timer0 | 127 | | Reset | Associated Registers | 129 | | Resets | Clock Source Edge Select (T0SE Bit) | 129 | | RETFIE | Clock Source Select (T0CS Bit) | 129 | | RETLW314 | Interrupt | | | RETURN315 | Operation | 129 | | Return Address Stack | Prescaler | | | Return Stack Pointer (STKPTR) | Switching Assignment | | | Revision History | Prescaler. See Prescaler, Timer0. | | | RLCF | 16-Bit Mode Timer Reads and Writes | 120 | | | Timer1 | | | RLNCF | | | | RRCF | Associated Registers | | | RRNCF317 | Interrupt | | | S | Operation | | | | Oscillator | | | S (Start) Bit | Layout Considerations | | | SCK | Overflow Interrupt | 131 | | SCL | Resetting, Using a Special Event Trigger | | | SDI | Output (CCP) | | | SDO | Special Event Trigger (CCP) | | | SEC_IDLE Mode44 | TMR1H Register | 131 | | SEC_RUN Mode40 | TMR1L Register | 131 | | Serial Clock (SCK) Pin | Use as a Real-Time Clock (RTC) | 134 | | Serial Data In (SDI) Pin205 | 16-Bit Read/Write Mode | | | | | | | Timer2 | 136 | Low-Voltage Detect | 260 | |-----------------------------------------------|------|--------------------------------------------|-----| | Associated Registers | 137 | Low-Voltage Detect Characteristics | | | Interrupt | 137 | Noise Filter | 170 | | Operation | 136 | Pulse-Width Measurement Mode | 157 | | Postscaler. See Postscaler, Timer2. | | PWM Output | 149 | | Prescaler. See Prescaler, Timer2. | | PWM Output Override (Example 1) | 197 | | PR2 Register | 136 | PWM Output Override (Example 2) | | | SSP Clock Shift13 | | PWM Override Bits in Complementary Mode | | | TMR2 Register | | PWM Period Buffer Updates in | | | TMR2 to PR2 Match Interrupt | | Continuous Up/Down Count Mode | 186 | | Timer5 | | PWM Period Buffer Updates in | 100 | | Associated Registers | | Free-Running Mode | 186 | | Interrupt | | PWM Time Base Interrupt, Continuous | 100 | | Noise Filter | | Up/Down Count Mode | 100 | | | | • | 103 | | Operation | | PWM Time Base Interrupt, Continuous | | | Continuous Count and Single-Shot | | Up/Down Count Mode with | 404 | | Sleep Mode | | Double Updates | | | Prescaler | 141 | PWM Time Base Interrupt, Free-Running Mode | | | Special Event Trigger | | PWM Time Base Interrupt, Single-Shot Mode | | | Output | | QEI Inputs When Sampled by Filter | | | Reset Input | | QEI Reset on Period Match | | | 16-Bit Read/Write and Write Modes | 141 | QEI Reset with the Index Input | 166 | | 16-Bit Read-Modify-Write | 141 | Reset, Watchdog Timer (WDT), Oscillator | | | Timing Diagrams | | Start-up Timer (OST), Power-up | | | Automatic Baud Rate Calculation | 225 | Timer (PWRT) | 349 | | Auto-Wake-up Bit (WUE) During | | Send Break Character Sequence | | | Normal Operation | 231 | Slow Rise Time (MCLR Tied to VDD, | | | Auto-Wake-up Bit (WUE) During Sleep | | VDD Rise > TPWRT) | 52 | | Brown-out Reset (BOR) | | SPI Mode (Master Mode) | | | Capture/Compare/PWM (All CCP Modules) | | SPI Mode (Slave Mode with CKE = 0) | | | , | | , | | | CAPx Interrupts and IC1 Special Event Trigger | | SPI Mode (Slave Mode with CKE = 1) | | | CLKO and I/O | | Start of Center-Aligned PWM | 108 | | Clock, Instruction Cycle | | Time-out Sequence on POR w/PLL Enabled | | | Dead-Time Insertion for Complementary PWM | 191 | (MCLR Tied to VDD) | 53 | | Duty Cycle Update Times in Continuous | | Time-out Sequence on Power-up | | | Up/Down Count Mode | 188 | (MCLR Not Tied to VDD): Case 1 | 51 | | Duty Cycle Update Times in Continuous | | Time-out Sequence on Power-up | | | Up/Down Count Mode with | | (MCLR Not Tied to VDD): Case 2 | 52 | | Double Updates | | Time-out Sequence on Power-up | | | Edge Capture Mode | 156 | (MCLR Tied to VDD, VDD Rise TPWRT) | 51 | | Edge-Aligned PWM | 188 | Timer0 and Timer1 External Clock | 351 | | EUSART Asynchronous Reception | 230 | Transition for Entry to Idle Mode | | | EUSART Asynchronous Transmission | 227 | Transition for Entry to SEC_RUN Mode | 41 | | EUSART Asynchronous Transmission | | Transition for Entry to Sleep Mode | | | (Back to Back) | 227 | Transition for Two-Speed Start-up | | | EUSART Synchronous Receive (Master/Slave) | | (INTOSC to HSPLL) | 276 | | EUSART Synchronous Reception | | Transition for Wake From Idle to Run Mode | | | (Master Mode, SREN) | 235 | Transition for Wake From Sleep (HSPLL) | | | EUSART Synchronous Transmission | | Transition From RC_RUN Mode to | | | EUSART Synchronous Transmission | 200 | PRI_RUN Mode | 42 | | · · · · · · · · · · · · · · · · · · · | 224 | | 72 | | (Through TXEN) | 234 | Transition From SEC_RUN Mode to | 11 | | EUSART SynchronousTransmission | 200 | PRI_RUN Mode (HSPLL) | | | (Master/Slave) | | Transition to RC_RUN Mode | | | Example SPI Master Mode (CKE = 0) | | Velocity Measurement | | | Example SPI Master Mode (CKE = 1) | | Timing Diagrams and Specifications | 346 | | Example SPI Slave Mode (CKE = 0) | | Capture/Compare/PWM Requirements | | | Example SPI Slave Mode (CKE = 1) | 356 | (All CCP Modules) | 352 | | External Clock (All Modes Except PLL) | 346 | CLKO and I/O Requirements | | | Fail-Safe Clock Monitor | 278 | EUSART Synchronous Receive Requirements | 360 | | Input Capture on State Change, Hall Effect | | EUSART Synchronous Transmission | | | Sensor Mode | 158 | Requirements | 360 | | I <sup>2</sup> C Bus Data | | Example SPI Mode Requirements | | | I <sup>2</sup> C Bus Start/Stop Bits | | (Master Mode, CKE = 0) | 353 | | I <sup>2</sup> C Reception (7-Bit Address) | | Example SPI Mode Requirements | 500 | | I <sup>2</sup> C Transmission (7-Bit Address) | | (Master Mode, CKE = 1) | 35/ | | TO Transmission (1-bit Address) | 2 10 | (IVIASIEI IVIOUE, ONE - 1) | 554 | | Example SPI Mode Requirements | | |-----------------------------------------------------|------------| | (Slave Mode, CKE = 0) | 355 | | Example SPI Slave Mode Requirements | | | (CKE = 1) | 356 | | External Clock Requirements | 346 | | Internal RC Accuracy | | | I <sup>2</sup> C Bus Data Requirements (Slave Mode) | 358 | | I <sup>2</sup> C Bus Start/Stop Bits Requirements | | | (Slave Mode) | 357 | | PLL Clock | | | Reset, Watchdog Timer, Oscillator Start-up | | | Timer, Power-up Timer and Brown-out | | | Reset Requirements | 350 | | SSP I <sup>2</sup> C Bus Data Requirements | 359 | | Timer0 and Timer1 External Clock | | | Requirements | 351 | | Гор-of-Stack Access | 62 | | TSTFSZ | 323 | | Fwo-Speed Start-up | . 263, 276 | | Two-Word Instructions | | | Example Cases | 66 | | TXSTA Register | | | BRGH Bit | 221 | | Γ0CON Register | | | PSA Bit | 129 | | TOCS Bit | 129 | | T0PS2:T0PS0 Bits | 129 | | TOSE Bit | 129 | | U | | |----------------------------|----------| | UA Bit | 206 | | W | | | Watchdog Timer (WDT) | 263, 274 | | Associated Registers | 275 | | Control Register | 274 | | During Oscillator Failure | 277 | | Programming Considerations | 274 | | WWW Address | 387 | | WWW, On-Line Support | 9 | | X | | | XORLW | 323 | | XORWF | | | | | **NOTES:** #### THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions. #### CUSTOMER SUPPORT Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - · Technical Support - · Development Systems Information Line Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://support.microchip.com #### **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this document. | TO:<br>RE: | Technical Publications Manager Reader Response | Total Pages Sent | | |------------|------------------------------------------------------------------------------------------|-----------------------------|--| | | : Name | | | | | Company | | | | | Address | | | | | City / State / ZIP / Country | | | | | Telephone: () | _ FAX: () | | | Appli | cation (optional): | | | | Woul | d you like a reply?YN | | | | Devic | ce: PIC18F2331/2431/4331/4431 | Literature Number: DS39616D | | | Ques | stions: | | | | 1. V | Vhat are the best features of this document? | | | | 2. H | How does this document meet your hardware and software development needs? | | | | _ | | | | | 3. E | Do you find the organization of this document easy to follow? If not, why? | | | | 4. V | What additions to the document do you think would enhance the structure and subject? | | | | _ | | | | | 5. V | What deletions from the document could be made without affecting the overall usefulness? | | | | _ | | | | | 6. Is | s there any incorrect or misleading information (w | hat and where)? | | | 7. H | How would you improve this document? | | | | _ | | | | | _ | | | | #### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. | X /XX XXX | Examples: | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device | Temperature Package Pattern<br>Range | <ul> <li>a) PIC18LF4431-I/P 301 = Industrial temp.,</li> <li>PDIP package, Extended VDD limits,</li> <li>QTP pattern #301.</li> </ul> | | Device | PIC18F2331/2431/4331/4431 <sup>(1)</sup> , PIC18F2331/2431/4331/4431T <sup>(1,2)</sup> ; VDD range 4.2V to 5.5V PIC18LF2331/2431/4331/4431 <sup>(1)</sup> , PIC18LF2331/2431/4331/44310T <sup>(1,2)</sup> ; VDD range 2.0V to 5.5V | <ul> <li>b) PIC18LF2331-I/SO = Industrial temp.,<br/>SOIC package, Extended VDD limits.</li> <li>c) PIC18F4331-I/P = Industrial temp., PDIP<br/>package, normal VDD limits.</li> </ul> | | Temperature<br>Range | I = -40°C to +85°C (Industrial)<br>E = -40°C to +125°C (Extended) | Note 1: F = Standard Voltage Range LF = Wide Voltage Range | | Package | PT = TQFP (Thin Quad Flatpack) SO = SOIC SP = Skinny Plastic DIP P = PDIP ML = QFN | 2: T = in Tape and Reel – SOIC and TQFP Packages only. | | Pattern | QTP, SQTP, Code or Special Requirements (blank otherwise) | | ### **Worldwide Sales and Service** #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 **ASIA/PACIFIC** **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8528-2100 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Yokohama Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-6578-300 Fax: 886-3-6578-370 Taiwan - Kaohsiung Tel: 886-7-213-7830 Fax: 886-7-330-9305 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820 08/04/10 Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331