CMOS ST-BUS ${ }^{\text {TM }}$ Family
MT8985
Enhanced Digital Switch

## Features

- $256 \times 256$ channel non-blocking switch
- Programmable frame integrity for wideband channels
- Automatic identification of ST-BUS/GCI interface backplanes
- Per channel tristate control
- Patented message mode
- Non-multiplexed microprocessor interface
- Single +5 volt supply
- Available in DIP-40, PLCC-44 and QFP-44 packages
- Pin compatible with MT8980 device


## Applications

- Medium size digital switch matrices
- Hyperchannel switching (e.g., ISDN H0)
- ST-BUS/MVIP ${ }^{\text {TM }}$ interface functions
- Serial bus control and monitoring
- Centralized voice processing systems
- Data multiplexer


## Description

The MT8985 Enhanced Digital Switch device is an upgraded version of the popular MT8980D Digital

September 2005

## Ordering Information

| MT8985AE | 40 Pin PDIP | Tubes |
| :---: | :---: | :---: |
| MT8985AP | 44 Pin PLCC | Tubes |
| MT8985AL | 44 Pin MQFP | Trays |
| MT8985APR | 44 Pin PLCC | Tape \& Reel |
| MT8985AP1 | 44 Pin PLCC** | Tubes |
| MT8985APR1 | 44 Pin PLCC* | Tape \& Reel |
| MT8985AE1 | 40 Pin PDIP* | Tubes |
| MT8985AL1 | 44 Pin MQFP* | Trays |
|  | b Free Matte |  |
|  | $40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |

Switch (DX). It is pin compatible with the MT8980D and retains all of the MT8980D's functionality. This VLSI device is designed for switching PCM-encoded voice or data, under microprocessor control, in digital exchanges, PBXs and any ST-BUS/MVIP environment. It provides simultaneous connections for up to $25664 \mathrm{~kb} / \mathrm{s}$ channels. Each of the eight serial inputs and outputs consist of $3264 \mathrm{kbit} / \mathrm{s}$ channels multiplexed to form a $2048 \mathrm{kbit} / \mathrm{s}$ stream. As the main function in switching applications, the device provides per-channel selection between variable or constant throughput delays. The constant throughput delay feature allows grouped channels such as ISDN H0 to be switched through the device maintaining its sequence integrity. The MT8985 is ideal for medium sized mixed voice/data switch and voice processing applications.


Figure 1 - Functional Block Diagram

## Changes Summary

The following table captures the changes from the May 2005 issue.

| Page | Item | Change |
| :--- | :--- | :--- |
| 7 | Figure 3 - "Address Memory Map" | • corrected Address Memory Map |



Figure 2 - Pin Connections

## Pin Description

| Pin \# |  |  | Name | Description |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 40 \\ & \text { DIP } \end{aligned}$ | PLCC | $\begin{aligned} & 44 \\ & \text { QFP } \end{aligned}$ |  |  |
| 1 | 2 | 40 | $\overline{\text { DTA }}$ | Data Acknowledgement (Open Drain Output). This active low output indicates that a data bus transfer is complete. A pull-up resistor is required at this output. |
| 2-9 | $\begin{gathered} \hline 3-5 \\ 7-11 \end{gathered}$ | $\begin{array}{\|c\|} \hline 41-43 \\ 1-5 \end{array}$ | $\begin{aligned} & \hline \text { STi0- } \\ & \text { STi7 } \end{aligned}$ | ST-BUS Input 0 to 7 (Inputs). Serial data input streams. These streams have 32 channels at data rates of $2.048 \mathrm{Mbit} / \mathrm{s}$. |
| 10 | 12 | 6 | $V_{\text {D }}$ | +5 Volt Power Supply rail. |
| 11 | 13 | 7 | $\overline{\mathrm{FO}}$ | Frame Pulse (Input): This input accepts and automatically identifies frame synchronization signals formatted according to different backplane specifications such as ST-BUS and GCI. |
| 12 | 14 | 8 | $\overline{\mathrm{C} 4}$ | Clock (Input). 4.096 MHz serial clock for shifting data in and out of the data streams. |
| 13-18 | $\begin{aligned} & 15-17 \\ & 19-21 \end{aligned}$ | $\begin{array}{\|c\|c\|} \hline 9-11 \\ 13-15 \end{array}$ | A0-A5 | Address 0 to 5 (Inputs). These lines provide the address to MT8985 internal registers. |
| 19 | 22 | 16 | DS | Data Strobe (Input). This is the input for the active high data strobe on the microprocessor interface. This input operates with $\overline{\mathrm{CS}}$ to enable the internal read and write generation. |
| 20 | 23 | 17 | $\mathrm{R} / \overline{\mathrm{W}}$ | Read/Write (Input). This input controls the direction of the data bus lines (D0-D7) during a microprocessor access. |
| 21 | 24 | 18 | $\overline{\mathrm{CS}}$ | Chip Select (Input). Active low input enabling a microprocessor read or write of control register or internal memories. |
| 22-29 | $\begin{array}{\|l\|} \hline 25-27 \\ 29-33 \end{array}$ | $\begin{array}{\|l\|l\|} 19-21 \\ 23-27 \end{array}$ | D7-D0 | Data Bus 7 to 0 (Bidirectional). These pins provide microprocessor access to data in the internal control register, connect memory high, connect memory low and data memory. |
| 30 | 34 | 28 | $\mathrm{V}_{\text {ss }}$ | Ground Rail. |
| 31-38 | $\begin{aligned} & 35-39 \\ & 41-43 \end{aligned}$ | $\begin{array}{\|l\|} \hline 29-33 \\ 35-37 \end{array}$ | $\begin{aligned} & \hline \text { STo7- } \\ & \text { STo0 } \end{aligned}$ | ST-BUS Outputs 7 to 0 (Three-state Outputs). Serial data output streams. These streams are composed of 32 channels at data rates of $2.048 \mathrm{Mbit} / \mathrm{s}$. |
| 39 | 44 | 38 | ODE | Output Drive Enable (Input). This is an output enable for the STo0 to STo7 serial outputs. If this input is low STo0-7 are high impedance. If this input is high each channel may still be put into high impedance by software control. |
| 40 | 1 | 39 | CSTo | Control ST-BUS Output (Output). This output is a $2.048 \mathrm{Mb} / \mathrm{s}$ line which contains 256 bits per frame. The level of each bit is controlled by the contents of the CSTo bit in the Connect Memory high locations. |
|  | $\begin{gathered} 6,18, \\ 28, \\ 40 \end{gathered}$ | $\begin{array}{\|c\|} \hline 12,22 \\ 34, \\ 44 \end{array}$ | NC | No Connection. |

## Functional Description

With the integration of voice, video and data services into the same network, there has been an increasing demand for systems which ensure that data at $\mathrm{N} \times 64 \mathrm{Kbit} / \mathrm{s}$ rates maintain frame sequence integrity while being transported through time slot interchange circuits. Existing requirements demand time slot interchange devices performing switching with constant throughput delay while guaranteeing minimum delay for voice channels.

The MT8985 device provides both functions and allows existing systems based on the MT8980D to be easily upgraded to maintain the data integrity while multiple channel data are transported. The device is designed to switch 64 kbit/s PCM or N x 64 kbit/s data. The MT8985 can provide both frame integrity for data applications and minimum throughput switching delay for voice applications on a per channel basis.

By using Zarlink Message mode capability, the microprocessor can access input and output time slots on a per channel basis to control devices such as the Zarlink MT8972, ISDN Transceivers and T1/CEPT trunk interfaces through the ST-BUS interface. Different digital backplanes can be accepted by the MT8985 device without user's intervention. The MT8985 device provides an internal circuit that automatically identifies the polarity and format of frame synchronization input signals compatible to ST-BUS and GCI interfaces.

## Device Operation

A functional block diagram of the MT8985 device is shown in Figure 1. The serial ST-BUS streams operate continuously at $2.048 \mathrm{Mb} / \mathrm{s}$ and are arranged in $125 \mu \mathrm{~s}$ wide frames each containing 328 -bit channels. Eight input (STi0-7) and eight output (STo0-7) serial streams are provided in the MT8985 device allowing a complete $256 \times 256$ channel non-blocking switch matrix to be constructed. The serial interface clock for the device is 4.096 MHz , as required in ST-BUS and GCI specifications.

## Data Memory

The received serial data is converted to parallel format by the on-chip serial to parallel converters and stored sequentially in a 256 -position Data Memory. The sequential addressing of the Data Memory is generated by an internal counter that is reset by the input 8 kHz frame pulse (F0i) marking the frame boundaries of the incoming serial data streams.

Depending on the type of information to be switched, the MT8985 device can be programmed to perform time slot interchange functions with different throughput delay capabilities on a per-channel basis. For voice applications, the variable delay mode can be selected ensuring minimum throughput delay between input and output data. In multiple or grouped channel data applications, the constant delay mode can be selected maintaining the integrity of the information through the switch.

Data to be output on the serial streams may come from two sources: Data Memory or Connect Memory. Locations in the Connect Memory, which is split into HIGH and LOW parts, are associated with particular ST-BUS output streams. When a channel is due to be transmitted on an ST-BUS output, the data for the channel can either be switched from an ST-BUS input (connection mode) or it can be originated from the microprocessor (message mode). If a channel is configured in connection mode, the source of the output data is the Data Memory. If a channel is configured in message mode, the source of the output data is the Connect Memory Low. Data destined for a particular channel on the serial output stream is read from the Data or Connect Memory Low during the previous channel time slot. This allows enough time for memory access and internal parallel to serial conversion.

## Connection and Message Modes

In connection mode, the addresses of input source for all output channels are stored in the Connect memory Low. The Connect Memory Low locations are mapped to each location corresponding to an output $64 \mathrm{~kb} / \mathrm{s}$ channel. The contents of the Data memory at the selected address are then transferred to the parallel to serial converters. By having the output channel to specify the input channel through the connect memory, the user can route the same input channel to several output channels, allowing broadcasting facility in the switch.

In message mode the CPU writes data to the Connect Memory Low locations which correspond to the output link and channel number. The contents of the Connect Memory Low are transferred to the parallel to serial converter one channel before it is to be output. The Connect Memory Low data is transmitted each frame to the output until it is changed by the CPU.

The per-channel functions available in the MT8985 are controlled by the Connect Memory High bits, which determine whether individual output channels are selected into specific conditions such as: message or connection mode, variable or constant throughput delay modes, output drivers enabled or in three-state condition. In addition, the Connect Memory High provides one bit to allow the user to control the state of the CSTo output pin.

If an output channel is set to three-state condition, the TDM serial stream output will be placed in high impedance during that channel time. In addition to the per-channel three-state control, all channels on the TDM outputs can be placed in high impedance at one time by pulling the ODE input pin in LOW. This overrides the individual perchannel programming on the Connect Memory High bits.

The Connect Memory data is received via the Microprocessor Interface at D0-D7 lines. The addressing of the MT8985 internal registers, Data and Connect memories is performed through address input pins and some bits of the device's Control register. The higher order address bits come from the Control register, which may be written or read through the microprocessor interface. The lower order address bits come directly from the external address line inputs. For details on the device addressing, see Software Control and Control register description.

## Serial Interface Timing

The MT8985 master clock ( $\overline{\mathrm{C} 4 \mathrm{i}})$ is a 4.096 MHz allowing serial data link configuration at $2.048 \mathrm{Mb} / \mathrm{s}$ to be implemented. The MT8985 frame synchronization pulse can be formatted according to ST-BUS or GCI interface specifications; i.e., the frame pulse can be active in HIGH (GCI) or LOW (ST-BUS). The MT8985 device automatically detects the presence of an input frame pulse and identifies the type of backplane present on the serial interface. Upon determining the correct interface connected to the serial port, the internal timing unit establishes the appropriate serial data bit transmit and sampling edges. In ST-BUS mode, every second falling edge of the 4.096 MHz clock marks a bit boundary and the input data is clocked in by the rising edge, three quarters of the way into the bit cell. In GCI mode, every second rising edge of the 4.096 MHz clock marks the bit boundary while data sampling is performed during the falling edge, at three quarters of the bit boundaries.

## Delay through the MT8985

The transfer of information from the input serial streams to the output serial streams results in a delay through the MT8985 device. The delay through the MT8985 device varies according to the mode selected in the V/C bit of the connect memory high.

## Variable Delay Mode

The delay in this mode is dependent only on the combination of source and destination channels and it is not dependent on the input and output streams. The minimum delay achievable in the MT8985 device is 3 time slots. In the MT8985 device, the information that is to be output in the same channel position as the information is input (position $n$ ), relative to frame pulse, will be output in the following frame (channel $n$, frame $n+1$ ). The same occurs if the input channel has to be output in the two channels succeeding ( $n+1$ and $n+2$ ) the channel position as the information is input.

The information switched to the third timeslot after the input has entered the device (for instance, input channel 0 to output channel 3 or input channel 30 to output channel 1), is always output three channels later.

Any switching configuration that provides three or more timeslots between input and output channels, will have a throughput delay equal to the difference between the output and input channels; i.e., the throughput delay will be less than one frame. Table 1 shows the possible delays for the MT8985 device in Variable Delay mode:

| Input <br> Channel | Output Channel | Throughput Delay |
| :---: | :---: | :---: |
| n | $\mathrm{m}=\mathrm{n}, \mathrm{n}+1$ or $\mathrm{n}+2$ | $\mathrm{~m}-\mathrm{n}+32$ timeslots |
| n | $\mathrm{m}>\mathrm{n}+2$ | $\mathrm{~m}-\mathrm{n}$ time slots |
| n | $\mathrm{m}<\mathrm{n}$ | $32-(\mathrm{n}-\mathrm{m})$ time slots |

Table 1 - Channel Delay for the Variable Mode Delay

## Constant Delay Mode

In this mode frame integrity is maintained in all switching configurations by making use of a multiple Data-Memory buffer technique where input channels written in any of the buffers during frame N will be read out during frame $\mathrm{N}+2$. In the MT8985, the minimum throughput delay achievable in Constant Delay mode will be 32 time slots; for example, when input time slot 32 (channel 31) is switched to output time slot 1 (channel 0 ). Likewise, the maximum delay is achieved when the first time slot in a frame (channel 0 ) is switched to the last time slot in the frame (channel 31), resulting in 94 time slots of delay.

To summarize, any input time slot from input frame N will be always switched to the destination time slot on output frame $\mathrm{N}+2$. In Constant Delay mode, the device throughput delay is calculated according to the following formula:

DELAY $=[32+(32-I N)+($ OUT -1$)] ;$
(expressed in number of time slots)

Where: IN is the number of the input time slot (from 1 to 32).

OUT is the number of the output time slot
(from 1 to 32).

## Microprocessor Port

The MT8985 microprocessor port has pin compatibility with Zarlink MT8980 Digital Switch device providing a nonmultiplexed bus architecture. The parallel port consists of an 8 bit parallel data bus (D0-D7), six address input lines (A0-A5) and four control lines ( $\overline{C S}, \mathrm{DS}, \mathrm{R} / \overline{\mathrm{W}}$ and $\overline{\mathrm{DTA}}$ ). This parallel microport allows the access to the Control registers, Connection Memory High, Connection Memory Low and the Data Memory. All locations are read/written except for the data memory which can be read only.

Accesses from the microport to the connection memory and the data memory are multiplexed with accesses from the input and output TDM ports. This can cause variable Data Acknowledge delays (DTA). In the MT8985 device, the DTA output provides a maximum acknowledgement delay of 800 ns for read/write operations in the Connection Memory. However, for operations in the Data Memory (Message Mode), the maximum acknowledgement delay can be 1220 ns .

| A5 | A4 | A3 | A2 | A1 | A0 | LOCATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | Control Register |
| 1 | 0 | 0 | 0 | 0 | 0 | Channel 0 |
| 1 | 0 | 0 | 0 | 0 | 1 | Channel 1 |
| 1 | - | - | - | - | - | - |
| 1 | - | - | - | - | - | - |
| 1 | - | - | - | - | - | - |
| 1 | - | - | - | - | - | - |
| 1 | - | - | - | - | - | - |
| 1 | 1 | 1 | 1 | 1 | 1 | Channel 31 |

Figure 3 - Address Memory Map
Note: "x" Don't care

## Software Control

The address lines on the microprocessor interface give access to the MT8985 internal registers and memories. If the A5,A1,A0 address line inputs are LOW, then the MT8985 Internal Control Register is addressed (see Figure 3). If A5 input line is HIGH, then the remaining address input lines are used to select Memory subsections of 32 locations corresponding to the number of channels per input or output stream. As explained in the Control register description, the address input lines and the Stream Address bits (STA) of the Control register give the user the capability of selecting all positions of the MT8985 Data and Connect memories.

The data in the Control register consists of Split memory and Message mode bits, Memory select and Stream Address bits (see Figure 4). The memory select bits allow the Connect Memory HIGH or LOW or the Data Memory to be chosen, and the Stream Address bits define an internal memory subsections corresponding to input or output ST-BUS streams. Bit 7 (Split Memory) of the Control register allows split memory operation whereby reads are from the Data memory and writes are to the Connect Memory LOW.

The Message Enable bit (bit 6) places every output channel on every output stream in message mode; i.e., the contents of the Connect Memory LOW (CML) are output on the ST-BUS output streams once every frame unless the ODE input pin is LOW. If ME bit is HIGH, then the MT8985 behaves as if bits 2 (Message Channel) and 0 (Output Enable) of every Connect Memory HIGH (CMH) locations were set to HIGH, regardless of the actual value. If ME bit is LOW, then bit 2 and 0 of each Connect Memory HIGH location operates normally. In this case, if bit 2 of the CMH is HIGH, the associated ST-BUS output channel is in Message mode. If bit 2 of the CMH is LOW, then the contents of the CML define the source information (stream and channel) of the time slot that is to be switched to an output.

If the ODE input pin is LOW, then all serial outputs are high-impedance. If ODE is HIGH, then bit 0 (Output Enable) of the CMH location enables (if HIGH) or disables (if LOW) the output drivers for the corresponding individual STBUS output stream and channel.

The contents of bit 1 (CSTo) of each Connection Memory High location (see Figure 5) is output on CSTo pin once every frame. The CSTo pin is a 2048 Mbit/s output which carries 256 bits. If CSTo bit is set HIGH, the corresponding bit on CSTo output is transmitted in HIGH. If CSTo bit is LOW, the corresponding bit on the CSTo output is transmitted in LOW. The contents of the 256 CSTo bits of the CMH are transmitted sequentially on to the CSTo output pin and are synchronous to the ST-BUS streams. To allow for delay in any external control circuitry the contents of the CSTo bit is output one channel before the corresponding channel on the ST-BUS streams. For example, the contents of CSTo bit in position $0(\mathrm{STO}, \mathrm{CHO})$ of the CMH , is transmitted synchronously with ST-BUS channel 31, bit 7. The contents of CSTo bit in position 32 (ST1, CH0) of the CMH is transmitted during ST-BUS channel 31 bit 6. Bit V/C (Variable/Constant Delay) on the Connect Memory High locations allow per-channel selection between Variable and Constant throughput delay capabilities.


Figure 4 - Control Register Bits
$\mathrm{x}=$ Don't care

## Initialization of the MT8985

On initialization or power up, the contents of the Connection Memory High can be in any state. This is a potentially hazardous condition when multiple MT8985 ST-BUS outputs are tied together to form matrices, as these outputs may conflict. The ODE pin should be held low on power up to keep all outputs in the high impedance condition.


Figure 5 - Connection Memory High Bits
$\mathrm{x}=$ Don't care


Figure 6 - Connection Memory Low Bits
During the microprocessor initialization routine, the microprocessor should program the desired active paths through the matrices, and put all other channels into the high impedance state. Care should be taken that no two connected ST-BUS outputs drive the bus simultaneously. When this process is complete, the microprocessor controlling the matrices can bring the ODE signal high to relinquish high impedance state control to the $\mathrm{CMH}_{b} 0$ s.

## Applications

## Typical Exchange, PBX or Multiplexer

Figure 7 shows a typical implementation of line cards being interconnected through a central routing matrix that can scale up in channel capacity to accommodate different number of ports depending on the application. In a configuration where the switched services utilize concatenated or grouped time slots to carry voice, data and video (channels of $128,256 \mathrm{~Kb} / \mathrm{s}$, ISDN H0 and others), the central routing matrix has to guarantee constant throughput delay to maintain the sequence integrity between input and output channels. Figure 7 shows an example where the MT8985 device guarantees data integrity when data flows from the T1/E1 to the S/U interface links and viceversa. Modern technologies available today such as Frame Relay network using dedicated fractional T1 are one of the key applications for the MT8985 device.


Figure 7-Typical Exchange, PBX or Multiplexer Configuration


Figure 8a - Private Isochronous Network

## Low Latency Isochronous Network

In today's local working group environment, there is an increasing demand for solutions on interconnection of desktop and telephone systems so that mixed voice, data and video services can be grouped together in a reliable network allowing the deployment of multimedia services. Existing multimedia applications require a network with predictable data transfer delays that can be implemented at a reasonable cost. The Low Latency Isochronous Network is one of the alternatives that system designers have chosen to accommodate this requirement (see Figure 8a). This network can be implemented using existing TDM transmission media devices such as ISDN Basic (S or U) and Primary rates trunks (T1 and CEPT) to transport mixed voice and data signals in grouped time slots; for example, 2B channels in case of ISDN $S$ or $U$ interfaces or up to 32 channels in case of a CEPT link.

Figure 8b shows a more detailed configuration whereby several PCs are connected to form an Isochronous network. Several services can be interconnected within a single PC chassis through the standardized Multi Vendor Integration Protocol (MVIP). Such an interface allows the distribution and interconnection of services like voice mail, integrated voice response, voice recognition, LAN gateways, key systems, fax servers, video cards, etc.

The information being exchanged between cards through the MVIP interface on every computer as well as between computers through T1 or CEPT links is, in general, of mixed type where $64 \mathrm{~Kb} / \mathrm{s}$ and $\mathrm{N}^{*} 64 \mathrm{~Kb} / \mathrm{s}$ channels are grouped together. When such a mixed type of data is transferred between cards within one chassis or from one computer to another, the sequence integrity of the concatenated channels has to be maintained. The MT8985 device suits this application and can be used to form a complete non-blocking switch matrix of 512 channels (see Figure 9). This allows 8 pairs of ST-BUS streams to be dedicated to the MVIP side whereas the remaining 8 pairs are used for local ancillary functions in typical dual T1/E1 interface applications (Figure 10).

Another application of the MT8985 in an MVIP environment is to build an ISDN S-interface card (Figure 11). In this card, 7 pairs of ST-BUS streams are connected to the MVIP interface while the remaining pair is reserved for the interconnection of Zarlink MT8930 (SNIC), MT8992 (H-PHONE) and the MVIP interface.


Figure 8b - Implementation of an Isochronous Network Using Zarlink Components


Figure 9-512-Channel Switch Array


Figure 10 - Dual T1/E1 Card Functional Block Diagram


Figure 11-S-Access Card Functional Block Diagram

## Absolute Maximum Ratings*

|  | Parameter | Symbol | Min. | Max. | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| 1 | $\mathrm{~V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ |  | -0.3 | 7 | V |
| 2 | Voltage on Digital Inputs | $\mathrm{V}_{1}$ | $\mathrm{~V}_{\mathrm{SS}}-0.3$ | $\mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| 3 | Voltage on Digital Outputs | $\mathrm{V}_{\mathrm{O}}$ | $\mathrm{V}_{\mathrm{SS}}-0.3$ | $\mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| 4 | Current at Digital Outputs | $\mathrm{I}_{\mathrm{O}}$ |  | 40 | mA |
| 5 | Storage Temperature | $\mathrm{T}_{\mathrm{S}}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
| 6 | Package Power Dissipation | $\mathrm{P}_{\mathrm{D}}$ |  | 2 | W |

* Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

Recommended Operating Conditions - Voltages are with respect to ground ( $\mathrm{V}_{\mathrm{ss}}$ ) unless otherwise stated.

|  | Characteristics | Sym. | Min. | Typ. $^{\ddagger}$ | Max. | Units | Test Conditions |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Operating Temperature | $\mathrm{T}_{\mathrm{OP}}$ | -40 | 25 | +85 | ${ }^{\circ} \mathrm{C}$ |  |
| 2 | Positive Supply | $\mathrm{V}_{\mathrm{DD}}$ | 4.75 | 5.0 | 5.25 | V |  |
| 3 | Input Voltage | $\mathrm{V}_{\mathrm{I}}$ | 0 |  | $\mathrm{~V}_{\mathrm{DD}}$ | V |  |

$\ddagger$ Typical figures are at $25^{\circ} \mathrm{C}$ and are for design aid only: not guaranteed and not subject to production testing.
DC Electrical Characteristics - Voltages are with respect to ground $\left(\mathrm{V}_{\mathrm{ss}}\right)$ unless otherwise stated.

|  |  | Characteristics | Sym. | Min. | Typ. ${ }^{\text {¢ }}$ | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $\begin{aligned} & \mathrm{I} \\ & \mathrm{~N} \\ & \mathrm{P} \\ & \mathrm{U} \\ & \mathrm{~T} \\ & \mathrm{~S} \end{aligned}$ | Supply Current | $\mathrm{I}_{\mathrm{DD}}$ |  | 10 | 15 | mA | Outputs unloaded |
| 2 |  | Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ | 2.0 |  |  | V |  |
| 3 |  | Input Low Voltage | $\mathrm{V}_{\mathrm{IL}}$ |  |  | 0.8 | V |  |
| 4 |  | Input Leakage (input pins) Input Leakage (I/O pins) | $I_{\text {IL }}$ |  | 34 | $\begin{gathered} 5 \\ 100 \end{gathered}$ | mA | $\mathrm{V}_{1}$ between $\mathrm{V}_{S S}$ and $\mathrm{V}_{\mathrm{DD}}$ |
| 5 |  | Input Pin Capacitance | $\mathrm{C}_{1}$ |  | 8 |  | pF |  |
| 6 | U | Output High Voltage | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 |  |  | V | $\mathrm{I}_{\mathrm{OH}}=10 \mathrm{~mA}$ |
| 7 |  | Output High Current | $\mathrm{I}_{\mathrm{OH}}$ | 10 | 15 |  | mA | Sourcing. $\mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}$ |
| 8 | T | Output Low Voltage | $\mathrm{V}_{\mathrm{OL}}$ |  |  | 0.4 | V | $\mathrm{I}_{\mathrm{OL}}=5 \mathrm{~mA}$ |
| 9 | $\begin{aligned} & \mathrm{U} \\ & \mathrm{~T} \\ & \mathrm{~S} \end{aligned}$ | Output Low Current | loL | 5 | 10 |  | mA | Sinking. $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ |
| 10 |  | High Impedance Leakage | $\mathrm{l}_{\mathrm{Oz}}$ |  |  | 5 | mA | $\mathrm{V}_{\mathrm{O}}$ between $\mathrm{V}_{S S}$ and $\mathrm{V}_{\mathrm{DD}}$ |
| 11 |  | Output Pin Capacitance | C |  | 8 |  | pF |  |

$\ddagger$ Typical figures are at $25^{\circ} \mathrm{C}$ and are for design aid only: not guaranteed and not subject to production testing.


Figure 12-Output Test Load
AC Electrical Characteristics ${ }^{\dagger}$ - ST-BUS Timing - Voltages are with respect to ground (VSS) unless otherwise stated.

|  | Characteristics | Sym. | Min. | Typ. ${ }^{\|c\|}$ | Max. | Units | Test Conditions |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Frame Pulse width | $\mathrm{t}_{\text {FoiW }}$ |  | 244 |  | ns |  |
| 2 | Frame Pulse setup time | $\mathrm{t}_{\text {Fois }}$ | 10 |  | 190 | ns |  |
| 3 | Frame Pulse hold time | $\mathrm{t}_{\text {FoiH }}$ | 20 |  | 190 | ns |  |
| 4 | STo delay Active to Active | $\mathrm{t}_{\mathrm{DAA}}$ |  | 45 | 100 | ns | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |
| 5 | STi setup time | $\mathrm{t}_{\mathrm{STiS}}$ | 20 |  |  | ns |  |
| 6 | STi hold time | $\mathrm{t}_{\mathrm{STiH}}$ | 20 |  |  | ns |  |
| 7 | Clock period | $\mathrm{t}_{\mathrm{C} 4 \mathrm{i}}$ | 200 | 244 | 300 | ns |  |
| 8 | CK Input Low | $\mathrm{t}_{\mathrm{CL}}$ | 85 | 122 | 150 | ns |  |
| 9 | CK Input High | $\mathrm{t}_{\mathrm{CH}}$ | 85 | 122 | 150 | ns |  |
| 10 | Clock Rise/Fall Time | $\mathrm{t}_{\mathrm{r}, \mathrm{t}}$ |  |  | 10 | ns |  |

$\dagger$ Timing is over recommended temperature \& power supply voltages ( $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ ).
$\ddagger$ Typical figures are at $25^{\circ} \mathrm{C}$ and are for design aid only: not guaranteed and not subject to production testing.


Figure 13 - ST-BUS Timing
AC Electrical Characteristics ${ }^{\dagger}$ - GCI Timing
Voltages are with respect to ground (VSS) unless otherwise stated.

|  | Characteristics | Sym. | Min. | Typ. ${ }^{\text {}}$ | Max. | Units | Test Conditions |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Clock Period | $\mathrm{t}_{\mathrm{C} 4 \mathrm{i}}$ | 150 | 244 | 300 | ns |  |
| 2 | Pulse Width | $\mathrm{t}_{\mathrm{CL}}, \mathrm{t}_{\mathrm{CH}}$ | 73 | 122 | 150 | ns |  |
| 3 | Frame Width High | $\mathrm{t}_{\mathrm{WFH}}$ |  | 244 |  | ns |  |
| 4 | Frame Setup | $\mathrm{t}_{\text {FOiS }}$ | 10 |  | 190 | ns |  |
| 5 | Frame Hold | $\mathrm{t}_{\text {FOiH }}$ | 20 |  | 190 | ns |  |
| 6 | Data Delay/Clock Active to <br> Active | $\mathrm{t}_{\text {DAA }}$ |  | 45 | 100 | ns | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |
| 7 | Serial Input Setup | $\mathrm{t}_{\text {STis }}$ | 20 |  |  | ns |  |
| 8 | Serial Input Hold | $\mathrm{t}_{\text {STiH }}$ | 20 |  |  | ns |  |
| 9 | Clock Rise/Fall Time | $\mathrm{t}_{\mathrm{t}, \mathrm{t}}$ |  |  | 10 | ns |  |

$\dagger$ Timing is over recommended temperature \& power supply voltages ( $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ ).
$\ddagger$ Typical figures are at $25^{\circ} \mathrm{C}$ and are for design aid only: not guaranteed and not subject to production testing.


Figure 14-GCI Timing

## AC Electrical Characteristics ${ }^{\dagger}$ - Serial Streams for ST-BUS and GCI Backplanes

|  |  | Characteristics | Sym. | Min. | Typ. ${ }^{\text {² }}$ | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $\begin{array}{\|l} \hline \mathrm{O} \\ \mathrm{U} \\ \mathrm{~T} \\ \mathrm{P} \\ \mathrm{U} \\ \mathrm{~T} \\ \mathrm{~S} \end{array}$ | STo0/7 Delay - Active to High Z | $\mathrm{t}_{\text {SAZ }}$ |  |  | 100 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega^{*}, \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |
| 2 |  | STo0/7 Delay - High Z to Active | $\mathrm{t}_{\text {sza }}$ |  |  | 100 | ns | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |
| 3 |  | Output Driver Enable Delay | $\mathrm{t}_{\text {oEd }}$ |  |  | 65 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega^{*}, \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |
| 4 |  | CSTo Output Delay | $\mathrm{t}_{\text {xCD }}$ | 0 |  | 60 | ns | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |

$\dagger$ Timing is over recommended temperature \& power supply voltages.
$\ddagger$ Typical figures are at $25^{\circ} \mathrm{C}$ and are for design aid only: not guaranteed and not subject to production testing.

* High Impedance is measured by pulling to the appropriate rail with $R_{L}$, with timing corrected to cancel time taken to discharge $C_{L}$.


Figure 15 - Serial Outputs and External Control


Figure 16 - Output Driver Enable

## AC Electrical Characteristics ${ }^{\dagger}$ - Microprocessor Bus

Voltages are with respect to ground (VSS) unless otherwise stated.

|  | Characteristics | Sym. | Min. | Typ. ${ }^{\ddagger}$ | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $\overline{\mathrm{CS}}$ Setup from DS rising | $\mathrm{t}_{\text {css }}$ | 0 |  |  | ns |  |
| 2 | R/W Setup from DS rising | $\mathrm{t}_{\text {Rws }}$ | 30 |  |  | ns |  |
| 3 | Add setup from DS rising | $\mathrm{t}_{\text {ADS }}$ | 5 |  |  | ns |  |
| 4 | $\overline{\mathrm{CS}}$ hold after DS falling | $\mathrm{t}_{\mathrm{CSH}}$ | 0 |  |  | ns |  |
| 5 | $\mathrm{R} / \overline{\mathrm{W}}$ hold after DS falling | $\mathrm{t}_{\text {RWH }}$ | 5 |  |  | ns |  |
| 6 | Add hold after DS falling | $\mathrm{t}_{\text {ADH }}$ | 5 |  |  | ns |  |
| 7 | Data setup from $\overline{\text { DTA }}$ Low on Read | $\mathrm{t}_{\text {DDR }}$ | 10 |  |  | ns | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |
| 8 | Data hold on read | $\mathrm{t}_{\text {DHR }}$ | 10 | 50 | 90 | ns | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega^{*}, \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ |
| 9 | Data setup on write (fast write) | $\mathrm{t}_{\text {DSw }}$ | 20 |  |  | ns |  |
| 10 | Valid Data Delay on write (slow write) | $\mathrm{t}_{\text {swo }}$ |  |  | 122 | ns |  |
| 11 | Data hold on write | $\mathrm{t}_{\text {DHw }}$ | 8 |  |  | ns |  |
| 12 | Acknowledgement Delay: Reading Data Memory Reading/Writing Conn. Memory Writing to Control Register Reading Control Register | $\mathrm{t}_{\text {AKD }}$ |  | $\begin{gathered} 560 \\ 300 / 370 \\ 47 \\ 70 \end{gathered}$ | $\begin{gathered} 1220 \\ 730 / 800 \\ 95 \\ 155 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |
| 13 | Acknowledgement Hold Time | $\mathrm{t}_{\text {AKH }}$ | 10 | 60 | 110 | ns | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega^{*}, \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ |

$\dagger$ Timing is over recommended temperature \& power supply voltages.
$\ddagger$ Typical figures are at $25^{\circ} \mathrm{C}$ and are for design aid only: not guaranteed and not subject to production testing.

* High Impedance is measured by pulling to the appropriate rail with $R_{L}$, with timing corrected to cancel time taken to discharge $C_{L}$.


Figure 17 - Motorola Non-Multiplexed Bus Timing



## Notes:



Seating Plane

1. All dimensions and tolerances conform to ANSI Y14.5M-1982
2. Dimensions D1 and E1 do not include mould protrusions.

Allowable mould protrusion is $0.010^{\prime \prime}$ per side. Dimensions D1 and E1 include mould protrusion mismatch and are determined at the parting line, that is D1 and E1 are measured at the extreme material condition at the upper or lower parting line.
3. Controlling dimensions in Inches.
4. " $N$ " is the number of terminals.
5. Not To Scale
6. Dimension R required for $120^{\circ}$ minimum bend.



## For more information about all Zarlink products visit our Web Site at

 www.zarlink.comInformation relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's $I^{2} \mathrm{C}$ components conveys a licence under the Philips $\mathrm{I}^{2} \mathrm{C}$ Patent rights to use these components in and $\mathrm{I}^{2} \mathrm{C}$ System, provided that the system conforms to the $\mathrm{I}^{2} \mathrm{C}$ Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright Zarlink Semiconductor Inc. All Rights Reserved.

## Стандарт Злектрон Связь

Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию.

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

Наши контакты:
Телефон: +7 8126271435
Электронная почта: sales@st-electron.ru
Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера H, помещение 100-Н Офис 331

