# 18-Bit, 1 MSPS Pulsar 7 mW ADC in MSOP/LFCSP Data Sheet AD7982 #### **FEATURES** 18-bit resolution with no missing codes Throughput: 1 MSPS Low power dissipation 4 mW at 1 MSPS (VDD only) 7 mW at 1 MSPS (total) 70 uW at 10 kSPS INL: ±1 LSB typical, ±2 LSB maximum Dynamic range: 99 dB typical True differential analog input range: $\pm V_{REF}$ 0 V to $V_{REF}$ with $V_{REF}$ between 2.5 V to 5.0 V Allows use of any input range Easy to drive with the ADA4941-1 or ADA4940-1 No pipeline delay Single-supply 2.5 V operation with 1.8 V, 2.5 V, 3 V, and 5 V logic interface Proprietary serial interface SPI-/QSPI™/ MICROWIRE™-/ DSP-compatible¹ Ability to daisy-chain multiple ADCs and busy indicator 10-Lead MSOP and 3 mm × 3 mm 10-Lead LFCSP #### **APPLICATIONS** Battery-powered equipment Data acquisition systems Medical instruments Seismic data acquisition systems #### FUNCTIONAL BLOCK DIAGRAM #### **GENERAL DESCRIPTION** The AD7982 is an 18-bit, successive approximation, analog-to-digital converter (ADC) that operates from a single power supply, VDD. The AD7982 contains a low power, high speed, 18-bit sampling ADC and a versatile serial interface port. On the CNV rising edge, the AD7982 samples the voltage difference between the IN+ and IN– pins. The voltages on these pins usually swing in opposite phases between 0 V and $V_{REF}$ . The reference voltage, $V_{REF}$ , is applied externally and can be set independent of the supply voltage, VDD. Its power scales linearly with throughput. The serial peripheral interface (SPI)-compatible serial interface also features the ability, using the SDI input, to daisy-chain several ADCs on a single 3-wire bus and provides an optional busy indicator. The AD7982 is compatible with 1.8 V, 2.5 V, 3 V, and 5 V logic, using the separate VIO supply. The AD7982 is available in a 10-lead MSOP or a 10-lead LFCSP with operation specified from $-40^{\circ}$ C to $+85^{\circ}$ C. Table 1. MSOP and LFCSP 14-/16-/18-Bit PulSAR® ADCs | Bits | 100 kSPS | 250 kSPS | 400 kSPS<br>to 500 kSPS | ≥1000 kSPS | |-----------------|----------|----------|-------------------------|------------| | 18¹ | AD7989-1 | AD7691 | AD7690 | AD7982 | | | | | AD7989-5 | AD7984 | | 16¹ | AD7684 | AD7687 | AD7688 | AD7915 | | | | | AD7693 | | | | | | AD7916 | | | 16 <sup>2</sup> | AD7680 | AD7685 | AD7686 | AD7980 | | | AD7683 | AD7694 | AD7988-5 | AD7983 | | | AD7988-1 | | | | | 14 <sup>2</sup> | AD7940 | AD7942 | AD7946 | | <sup>&</sup>lt;sup>1</sup> True differential. <sup>&</sup>lt;sup>2</sup> Pseudo differential. <sup>&</sup>lt;sup>1</sup> Protected by U.S. Patent 6,703,961. | Т | ٨ | R | ı | F | N | F | r | N | N. | TF | N | TS | ١ | |---|---|---|---|---|---|---|---|---|----|----|----|----|---| | | н | D | L | L | u | | U | U | I | ᄔ | 11 | ı | Ì | | Features | Driver Amplifier Choice | 15 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------| | Applications1 | Single-Ended to Differential Driver | 16 | | Functional Block Diagram 1 | Voltage Reference Input | 16 | | General Description | Power Supply | 16 | | Revision History | Digital Interface | 17 | | Specifications | CS Mode, 3-Wire Without Busy Indicator | | | Timing Specifications5 | CS Mode, 3-Wire with Busy Indicator | 19 | | Absolute Maximum Ratings | CS Mode, 4-Wire Without Busy Indicator | 20 | | ESD Caution7 | CS Mode, 4-Wire with Busy Indicator | | | Pin Configurations and Function Descriptions8 | Chain Mode Without Busy Indicator | | | Typical Performance Characteristics | Chain Mode with Busy Indicator | | | Terminology | · | | | Theory of Operation | Applications Information | | | • - | Layout | | | Circuit Information | Evaluating the Performance of the AD7982 | 24 | | Converter Operation | Outline Dimensions | 25 | | Typical Connection Diagram14 | Ordering Guide | 25 | | Analog Inputs15 | • | | | REVISION HISTORY | | | | 1/2017—Rev. C to Rev. D | Added Patent Footnote | 1 | | Deleted QFNThroughout | 7/2013—Rev. A to Rev. B | | | Changes to Features Section, Figure 1, and Table 1 | Added Low Power Dissipation of 4 mW at 1 MSPS (VI | DD only) | | Changed to VIO = 2.3 V to 5.5 V to VIO = 1.71 V to 5.5 V 3 | to Features Section | | | Changes to Table 2 | Changes to Power Dissipation; Table 3 | 4 | | Deleted VIO Range Parameter, Table 3 4 | Added EPAD Notation to Figure 5 and Table 6 | 7 | | Changed to VIO = 2.3 V to 5.5 V to VIO = 1.71 V to 5.5 V 4 | Updated Outline Dimensions | | | Changes to VIO Parameter, Table 3 4 | Changes to Ordering Guide | | | Changes to Table 45 | | | | Added Table 5; Renumbered Sequentially 6 | 10/2007—Rev. 0 to Rev. A | | | Changes to Figure 5 and Table 7 | Changes to Table 1 and Layout | 1 | | Moved Typical Performance Characteristics Section | Changes to Table 2 | | | Changes to Figure 99 | Changes to Layout | | | Changes to Figure 23 | Changes to Layout | | | Changes to Analog Inputs Section and Table 9 | Changes to Figure 5 | | | Change to Single-Ended to Differential Driver Section Title 16 | Changes to Figure 18 and Figure 20 | | | Changes to Power Supply Section | Changes to Figure 23 | | | Changes to Figure 30 | Changers to Figure 26 | | | • | Changes to Digital Interface Section | | | Changes to Figure 32 19 Changes to Figure 34 20 | | | | The state of s | Changes to Figure 40 | | | Changes to Chain Mode with Busy Indicator 22 | Changes to Figure 40 | | | Changes to Chain Mode with Busy Indicator | Updated Outline Dimensions | | | Changes to Applications Information Section | Changes to Ordering Guide | 24 | | Changes to Ordering Guide | | | 6/2014—Rev. B to Rev. C 3/2007—Revision 0: Initial Version # **SPECIFICATIONS** VDD = 2.5 V, VIO = 1.71 V to 5.5 V, $V_{REF} = 5 \text{ V}$ , $T_A = -40 ^{\circ}\text{C}$ to $+85 ^{\circ}\text{C}$ , unless otherwise noted. Table 2. | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |---------------------------------------------------------------|---------------------------------------------------|-------------------------------|----------------------------|------------------------------|------------------| | RESOLUTION | | 18 | • | | Bits | | ANALOG INPUT | | | | | | | Voltage Range | IN+ - IN- | -V <sub>REF</sub> | | $+V_{REF}$ | V | | Absolute Input Voltage | IN+ and IN- | -0.1 | | $V_{REF} + 0.1$ | V | | Common-Mode Input Range | IN+ and IN- | $V_{\text{REF}} \times 0.475$ | $V_{\text{REF}}\times 0.5$ | $V_{\text{REF}}\times 0.525$ | V | | Analog Input Common Mode Rejection<br>Ratio (CMRR) | f <sub>IN</sub> = 450 kHz | | 67 | | dB | | Leakage Current at 25°C | Acquisition phase | | 200 | | nA | | Input Impedance | | See th | e Analog Inpu | ts section | | | ACCURACY | | | | | | | No Missing Codes | | 18 | | | Bits | | Differential Linearity Error (DNL) | | -0.85 | ±0.5 | +1.5 | LSB <sup>1</sup> | | Integral Linearity Error (INL) | | -2 | ±1 | +2 | LSB <sup>1</sup> | | Transition Noise | $V_{REF} = 5 V$ | | 1.05 | | LSB <sup>1</sup> | | Gain Error, T <sub>MIN</sub> to T <sub>MAX</sub> <sup>2</sup> | | -0.023 | +0.004 | +0.023 | % of FS | | Gain Error Temperature Drift | | | ±1 | | ppm/°C | | Zero Error, T <sub>MIN</sub> to T <sub>MAX</sub> <sup>2</sup> | | | ±100 | +700 | μV | | Zero Temperature Drift | | | 0.5 | | ppm/°C | | Power Supply Rejection Ratio (PSRR) | $VDD = 2.5 V \pm 5\%$ | | 90 | | dB | | THROUGHPUT | | | | | | | Conversion Rate | VIO ≥ 2.3 V | 0 | | 1 | MSPS | | | VIO ≥ 1.71 V | 0 | | 800 | kSPS | | Transient Response | Full-scale step | | | 290 | ns | | AC ACCURACY | | | | | | | Dynamic Range | $V_{REF} = 5 V$ | 97 | 99 | | dB³ | | | $V_{REF} = 2.5 \text{ V}$ | | 93 | | dB <sup>3</sup> | | Oversampled Dynamic Range <sup>4</sup> | Fo = 1 kSPS | | 129 | | dB³ | | Signal-to-Noise Ratio (SNR) | $f_{IN} = 1 \text{ kHz}, V_{REF} = 5 \text{ V}$ | 95.5 | 98 | | dB³ | | | $f_{IN} = 1 \text{ kHz}, V_{REF} = 2.5 \text{ V}$ | | 92.5 | | dB <sup>3</sup> | | Spurious-Free Dynamic Range (SFDR) | $f_{IN} = 10 \text{ kHz}$ | | -115 | | dB³ | | Total Harmonic Distortion <sup>5</sup> (THD) | $f_{IN} = 10 \text{ kHz}$ | | -120 | | dB³ | | Signal-to-Noise-and-Distortion (SINAD) | $f_{IN} = 1 \text{ kHz}, V_{REF} = 5 \text{ V}$ | | 97 | | dB <sup>3</sup> | $<sup>^1</sup>$ LSB means least significant bit. With the ±5 V input range, 1 LSB is 38.15 μV. $^2$ See Terminology section. These specifications include full temperature range variation but not the error contribution from the external reference. $^3$ All specifications expressed in decibels are referred to a full-scale input range (FSR) and tested with an input signal at 0.5 dB below full scale, unless otherwise specified. $^4$ Dynamic range is obtained by oversampling the ADC running at a throughput $F_5$ of 1 MSPS followed by postdigital filtering with an output word rate of $F_0$ . $^5$ Tested fully in production at $f_{1N} = 1$ kHz. VDD = 2.5 V, VIO = 1.71 V to 5.5 V, $V_{REF} = 5 \text{ V}$ , $T_A = -40 ^{\circ}\text{C}$ to $+85 ^{\circ}\text{C}$ , unless otherwise noted. Table 3. | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |---------------------------------|--------------------------------------------------|-----------|---------------------------------|----------------------------------|-----------| | REFERENCE | | | | | | | Voltage Range | | 2.4 | | 5.1 | V | | Load Current | 1 MSPS, $V_{REF} = 5 V$ | | 350 | | μΑ | | SAMPLING DYNAMICS | | | | | | | -3 dB Input Bandwidth | | | 10 | | MHz | | Aperture Delay | VDD = 2.5 V | | 2 | | ns | | DIGITAL INPUTS | | | | | | | Logic Levels | | | | | | | $V_{IL}$ | VIO > 3 V | -0.3 | | $+0.3 \times VIO$ | V | | V <sub>IH</sub> | VIO > 3 V | 0.7 × VIO | | VIO + 0.3 | V | | $V_{IL}$ | VIO ≤ 3 V | -0.3 | | $+0.1 \times VIO$ | V | | $V_{IH}$ | VIO ≤ 3 V | 0.9 × VIO | | VIO + 0.3 | V | | I <sub>IL</sub> | | -1 | | +1 | μΑ | | I <sub>IH</sub> | | -1 | | +1 | μΑ | | DIGITAL OUTPUTS | | | | | | | Data Format | | Serial | Serial 18 bits, twos complement | | | | Pipeline Delay | | | n results ava<br>er completed | ilable immediately<br>conversion | | | $V_{OL}$ | $I_{SINK} = +500 \mu A$ | | | 0.4 | V | | $V_{OH}$ | $I_{SOURCE} = -500 \mu A$ | VIO - 0.3 | | | V | | POWER SUPPLIES | · | | | | | | VDD | | 2.375 | 2.5 | 2.625 | V | | VIO | | 1.71 | | 5.5 | V | | Standby Current <sup>1, 2</sup> | VDD and VIO = 2.5 V, 25°C | | 0.35 | | μΑ | | Power Dissipation | VDD = 2.625 V, V <sub>REF</sub> = 5 V, VIO = 3 V | | | | ' | | Total | 10 kSPS throughput | | 70 | 86 | μW | | | 1 MSPS throughput | | 7 | 8.6 | mW | | VDD Only | | | 4 | | mW | | REF Only | | | 1.7 | | mW | | VIO Only | | | 1.3 | | mW | | Energy per Conversion | | | 7.0 | | nJ/sample | | TEMPERATURE RANGE <sup>3</sup> | | | | | | | Specified Performance | T <sub>MIN</sub> to T <sub>MAX</sub> | -40 | | +85 | °C | With all digital inputs forced to VIO or GND as required. During acquisition phase. Contact an Analog Devices, Inc., sales representative for the extended temperature range. # **TIMING SPECIFICATIONS** VDD = 2.37~V to 2.63~V, VIO = 2.3~V to 5.5~V, $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted.<sup>1</sup> Table 4. | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------|----------------------|------|-----|-----|------| | CONVERSION AND ACQUISTION TIMES | | | | | | | Conversion Time: CNV Rising Edge to Data Available | t <sub>CONV</sub> | 500 | | 710 | ns | | Acquisition Time | t <sub>ACQ</sub> | 290 | | | ns | | Time Between Conversions | t <sub>CYC</sub> | 1000 | | | ns | | CNV PULSE WIDTH (CS MODE) | t <sub>CNVH</sub> | 10 | | | ns | | SCK | | | | | | | SCK Period (CS Mode) | t <sub>SCK</sub> | | | | | | VIO Above 4.5 V | | 10.5 | | | ns | | VIO Above 3 V | | 12 | | | ns | | VIO Above 2.7 V | | 13 | | | ns | | VIO Above 2.3 V | | 15 | | | ns | | SCK Period (Chain Mode) | <b>t</b> sck | | | | | | VIO Above 4.5 V | | 11.5 | | | ns | | VIO Above 3 V | | 13 | | | ns | | VIO Above 2.7 V | | 14 | | | ns | | VIO Above 2.3 V | | 16 | | | ns | | SCK Low Time | <b>t</b> sckl | 4.5 | | | ns | | SCK High Time | t <sub>SCKH</sub> | 4.5 | | | ns | | SCK Falling Edge to Data Remains Valid | t <sub>HSDO</sub> | 3 | | | ns | | SCK Falling Edge to Data Valid Delay | t <sub>DSDO</sub> | | | | | | VIO Above 4.5 V | | | | 9.5 | ns | | VIO Above 3 V | | | | 11 | ns | | VIO Above 2.7 V | | | | 12 | ns | | VIO Above 2.3 V | | | | 14 | ns | | CS MODE | | | | | | | CNV or SDI Low to SDO D17 MSB Valid | t <sub>EN</sub> | | | | | | VIO Above 3 V | | | | 10 | ns | | VIO Above 2.3 V | | | | 15 | ns | | CNV or SDI High or Last SCK Falling Edge to SDO High Impedance | t <sub>DIS</sub> | | | 20 | ns | | SDI Valid Setup Time from CNV Rising Edge | tssdicnv | 5 | | | ns | | SDI Valid Hold Time from CNV Rising Edge | thsdicnv | 2 | | | ns | | CHAIN MODE | | | | | | | SDI Valid Hold Time from CNV Rising Edge | thsdicnv | 0 | | | ns | | SCK Valid Setup Time from CNV Rising Edge | t <sub>ssckcnv</sub> | 5 | | | ns | | SCK Valid Hold Time from CNV Rising Edge | thsckcnv | 5 | | | ns | | SDI Valid Setup Time from SCK Falling Edge | t <sub>SSDISCK</sub> | 2 | | | ns | | SDI Valid Hold Time from SCK Falling Edge | thsdisck | 3 | | | ns | | SDI High to SDO High (Chain Mode with Busy Indicator) | t <sub>DSDOSDI</sub> | | | 15 | ns | <sup>&</sup>lt;sup>1</sup> See Figure 2 and Figure 3 for load conditions. VDD = 2.37 V to 2.63 V, VIO = 1.71 V to 2.3 V, $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , unless otherwise stated.<sup>1</sup> Table 5. | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------|----------------------|------|-----|-----|------| | THROUGHPUT RATE | | | | 800 | kSPS | | CONVERSION AND AQUISITION TIMES | | | | | | | Conversion Time: CNV Rising Edge to Data Available | t <sub>CONV</sub> | 500 | | 800 | ns | | Acquisition Time | t <sub>ACQ</sub> | 290 | | | ns | | Time Between Conversions | <b>t</b> cyc | 1.25 | | | μs | | CNV PULSE WIDTH (CS MODE) | t <sub>CNVH</sub> | 10 | | | ns | | SCK | | | | | | | SCK Period (CS Mode) | tsck | 22 | | | ns | | SCK Period (Chain Mode) | t <sub>SCK</sub> | 23 | | | ns | | SCK Low Time | t <sub>SCKL</sub> | 6 | | | ns | | SCK High Time | <b>t</b> sckH | 6 | | | ns | | SCK Falling Edge to Data Remains Valid | t <sub>HSDO</sub> | 3 | | | ns | | SCK Falling Edge to Data Valid Delay | t <sub>DSDO</sub> | | 14 | 21 | ns | | CS MODE | | | | | | | CNV or SDI Low to SDO D17 MSB Valid | t <sub>EN</sub> | | 18 | 40 | ns | | CNV or SDI High or Last SCK Falling Edge to SDO High Impedance | t <sub>DIS</sub> | | | 20 | ns | | SDI Valid Setup Time from CNV Rising Edge | tssdicnv | 5 | | | ns | | SDI Valid Hold Time from CNV Rising Edge | thsdicnv | 10 | | | ns | | CHAIN MODE | | | | | | | SDI Valid Hold Time from CNV Rising Edge | t <sub>HSDICNV</sub> | 0 | | | ns | | SCK Valid Setup Time from CNV Rising Edge | <b>t</b> ssckcnv | 5 | | | ns | | SCK Valid Hold Time from CNV Rising Edge | t <sub>HSCKCNV</sub> | 5 | | | ns | | SDI Valid Setup Time from SCK Falling Edge | tssdisck | 2 | | | ns | | SDI Valid Hold Time from SCK Falling Edge | t <sub>HSDISCK</sub> | 3 | | | ns | | SDI High to SDO High (Chain Mode with Busy Indicator) | <b>t</b> dsdosdi | | | 22 | ns | $<sup>^{\</sup>mbox{\tiny 1}}$ See Figure 2 and Figure 3 for load conditions. Figure 2. Load Circuit for Digital Interface Timing $^1FOR\ VIO \le 3.0V,\ X=90,\ AND\ Y=10;\ FOR\ VIO > 3.0V,\ X=70,\ AND\ Y=30.$ $^2MINIMUM\ V_{IH}\ AND\ MAXIMUM\ V_{IL}\ USED.\ SEE\ DIGITAL\ INPUTS$ SPECIFICATIONS IN TABLE 3. Figure 3. Voltage Levels for Timing # **ABSOLUTE MAXIMUM RATINGS** Table 6. | 1 able 6. | | |-----------------------------------|---------------------------------------------| | Parameter | Rating | | Analog Inputs | | | IN+, IN- to GND <sup>1</sup> | $-0.3 \text{ V to V}_{REF} + 0.3 \text{ V}$ | | | or ±130 mA | | Supply Voltage | | | REF, VIO to GND | −0.3 V to +6.0 V | | VDD to GND | −0.3 V to +3.0 V | | VDD to VIO | +3 V to −6 V | | Digital Inputs to GND | -0.3 V to VIO + 0.3 V | | Digital Outputs to GND | −0.3 V to VIO + 0.3 V | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature | 150°C | | $\theta_{JA}$ Thermal Impedance | | | 10-Lead MSOP | 200°C/W | | 10-Lead LFCSP | 48.7°C/W | | θ <sub>JC</sub> Thermal Impedance | | | 10-Lead MSOP | 44°C/W | | 10-Lead LFCSP | 2.96°C/W | | Lead Temperatures | | | Vapor Phase (60 sec) | 215°C | | Infrared (15 sec) | 220°C | | | | <sup>&</sup>lt;sup>1</sup> See the Analog Inputs section for an explanation of IN+ and IN-. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. # **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 4. 10-Lead MSOP Pin Configuration Figure 5. 10-Lead LFCSP Pin Configuration **Table 7. Pin Function Descriptions** | Pin | | | | |-----|----------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Mnemonic | Type <sup>1</sup> | Description | | 1 | REF | Al | Reference Input Voltage. The REF range is 2.4 V to 5.1 V. This pin is referred to the GND pin and must be decoupled closely to the GND pin with a 10 µF capacitor. | | 2 | VDD | Р | Power Supply. | | 3 | IN+ | Al | Differential Positive Analog Input. | | 4 | IN- | Al | Differential Negative Analog Input. | | 5 | GND | Р | Power Supply Ground. | | 6 | CNV | DI | Convert Input. This input has multiple functions. On its leading edge, it initiates the conversions and selects the interface mode of the device: chain mode or CS mode. In CS mode, the SDO pin is enabled when CNV is low. In chain mode, the data must be read when CNV is high. | | 7 | SDO | DO | Serial Data Output. The conversion result is output on this pin. It is synchronized to SCK. | | 8 | SCK | DI | Serial Data Clock Input. When the device is selected, the conversion result is shifted out by this clock. | | 9 | SDI | DI | Serial Data Input. This input provides multiple features. It selects the interface mode of the ADC as follows: Chain mode is selected if SDI is low during the CNV rising edge. In this mode, SDI is a data input that daisy-chains the conversion results of two or more ADCs onto a single SDO line. The digital data level on SDI is the output on SDO with a delay of 18 SCK cycles. | | | | | CS mode is selected if SDI is high during the CNV rising edge. In this mode, either SDI or CNV can enable the serial output signals when low. If SDI or CNV is low when the conversion is complete, the busy indicator feature is enabled. | | 10 | VIO | Р | Input/Output Interface Digital Power. Nominally at the same supply as the host interface (1.8 V, 2.5 V, 3 V, or 5 V). | | | EPAD | | Exposed Pad. For the lead frame chip scale package (LFCSP), the exposed pad must be connected to GND. This connection is not required to meet the electrical performances. | <sup>&</sup>lt;sup>1</sup>Al means analog input, DI means digital input, DO means digital output, and P means power. # TYPICAL PERFORMANCE CHARACTERISTICS $VDD = 2.5 \text{ V}, V_{REF} = 5.0 \text{ V}, VIO = 3.3 \text{ V}.$ Figure 6. INL vs. Code Figure 7. Histogram of a DC Input at the Code Center Figure 8. Fast Fourier Transform (FFT) Plot Figure 9. DNL vs. Code Figure 10. Histogram of a DC Input at the Code Transition Figure 11. SNR vs. Input Level Figure 12. SNR, SINAD, and ENOB vs. Reference Voltage Figure 13. SNR vs. Temperature Figure 14. SINAD vs. Frequency Figure 15. THD and SFDR vs. Reference Voltage Figure 16. THD vs. Temperature Figure 17. THD vs. Frequency Figure 18. Operating Currents vs. Supply Voltage Figure 19. Power-Down Currents vs. Temperature Figure 20. Operating Currents vs. Temperature # **TERMINOLOGY** # **Integral Nonlinearity Error (INL)** INL refers to the deviation of each individual code from a line drawn from negative full scale through positive full scale. The point used as negative full scale occurs ½ LSB before the first code transition. Positive full scale is defined as a level 1½ LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight line (see Figure 22). ## Differential Nonlinearity Error (DNL) In an ideal ADC, code transitions are 1 LSB apart. DNL is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed. #### Zero Error Zero error is the difference between the ideal midscale voltage, that is, 0 V, from the actual voltage producing the midscale output code, that is, 0 LSB. #### **Gain Error** The first code transition (from $100 \dots 00$ to $100 \dots 01$ ) must occur at a level ½ LSB above nominal negative full scale (-4.999981 V for the $\pm 5$ V range). The last transition (from $011 \dots 10$ to $011 \dots 11$ ) must occur for an analog voltage $1\frac{1}{2}$ LSB below the nominal full scale (+4.999943 V for the $\pm 5$ V range). The gain error is the deviation of the difference between the actual level of the last transition and the actual level of the first transition from the difference between the ideal levels. ## Spurious-Free Dynamic Range (SFDR) SFDR is the difference, in decibels, between the rms amplitude of the input signal and the peak spurious signal. ## **Effective Number of Bits (ENOB)** ENOB is a measurement of the resolution with a sine wave input. It is related to SINAD as follows: $ENOB = (SINAD_{dB} - 1.76)/6.02$ and is expressed in bits. ## **Noise Free Code Resolution** Noise free code resolution is the number of bits beyond which it is impossible to distinctly resolve individual codes. It is calculated as Noise Free Code Resolution = $log_2(2^N/Peak-to-Peak Noise)$ and is expressed in bits. #### **Effective Resolution** Effective resolution is calculated as *Effective Resolution* = $log_2(2^N/RMS Input Noise)$ and is expressed in bits. ## **Total Harmonic Distortion (THD)** THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in decibels. ## **Dynamic Range** Dynamic range is the ratio of the rms value of the full scale to the total rms noise measured with the inputs shorted together. The value for dynamic range is expressed in decibels. It is measured with a signal at -60 dB so it includes all noise sources and DNL artifacts. #### Signal-to-Noise Ratio (SNR) SNR is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in decibels. #### Signal-to-Noise-and-Distortion Ratio (SINAD) SINAD is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components that are less than the Nyquist frequency, including harmonics but excluding dc. The value of SINAD is expressed in decibels. #### **Aperture Delay** Aperture delay is the measure of the acquisition performance and is the time between the rising edge of the CNV input and when the input signal is held for a conversion. ## **Transient Response** Transient response is the time required for the ADC to accurately acquire its input after a full-scale step function is applied. # THEORY OF OPERATION Figure 21. ADC Simplified Schematic #### **CIRCUIT INFORMATION** The AD7982 is a fast, low power, single-supply, precise 18-bit ADC using a successive approximation architecture. The AD7982 is capable of converting 1,000,000 samples per second (1 MSPS) and powers down between conversions. When operating at 10 kSPS, for example, it typically consumes 70 $\mu$ W, making it ideal for battery-powered applications. The AD7982 provides the user with an on-chip track-and-hold and does not exhibit any pipeline delay or latency, making it ideal for multiple multiplexed channel applications. The AD7982 can interface to any 1.8 V to 5 V digital logic family. It is available in a 10-lead MSOP or a tiny 10-lead LFCSP that allows space savings and flexible configurations. It is pin for pin compatible with the 16-bit AD7980. ## **CONVERTER OPERATION** The AD7982 is a successive approximation ADC based on a charge redistribution DAC. Figure 21 shows the simplified schematic of the ADC. The capacitive DAC consists of two identical arrays of 18 binary weighted capacitors, which are connected to the two comparator inputs. During the acquisition phase, terminals of the array tied to the input of the comparator are connected to GND via Switch SW+ and Switch SW-. All independent switches are connected to the analog inputs. Therefore, the capacitor arrays are used as sampling capacitors and acquire the analog signal on the IN+ input and the IN-input. When the acquisition phase completes and the CNV input goes high, a conversion phase initiates. When the conversion phase begins, SW+ and SW- open first. The two capacitor arrays then disconnect from the inputs and connect to the GND input. Therefore, the differential voltage between the IN+ and IN- inputs captured at the end of the acquisition phase applies to the comparator inputs, causing the comparator to become unbalanced. By switching each element of the capacitor array between GND and REF, the comparator input varies by binary weighted voltage steps (V<sub>REF</sub>/2, V<sub>REF</sub>/4 ... V<sub>REF</sub>/262,144). The control logic toggles these switches, starting with the MSB, to bring the comparator back into a balanced condition. After the completion of the conversion phase process, the device returns to the acquisition phase and the control logic generates the ADC output code and a busy signal indicator. Because the AD7982 has an on-board conversion clock, the serial clock, SCK, is not required for the conversion process. #### **Transfer Functions** The ideal transfer characteristic for the AD7982 is shown in Figure 22 and Table 8. Figure 22. ADC Ideal Transfer Function Characteristic Table 8. Output Codes and Ideal Input Voltages | Description | Analog Input<br>V <sub>REF</sub> = 5 V | Digital Output<br>Code (Hex) | |------------------|----------------------------------------|------------------------------| | FSR – 1 LSB | +4.999962 V | 0x1FFFF <sup>1</sup> | | Midscale + 1 LSB | +38.15 μV | 0x00001 | | Midscale | 0 V | 0x00000 | | Midscale – 1 LSB | –38.15 μV | 0x3FFFF | | –FSR + 1 LSB | -4.999962 V | 0x20001 | | –FSR | −5 V | 0x20000 <sup>2</sup> | $<sup>^{1}</sup>$ This is also the code for an overranged analog input ( $V_{\text{IN+}} - V_{\text{IN-}}$ above $V_{\text{REF}} - V_{\text{GND}}$ ). # **TYPICAL CONNECTION DIAGRAM** Figure 23 shows an example of the recommended connection diagram for the AD7982 when multiple supplies are available. # NOTES 1SEE VOLTAGE REFERENCE INPUT SECTION FOR REFERENCE SELECTION. Figure 23. Typical Application Diagram with Multiple Supplies <sup>&</sup>lt;sup>2</sup> This is also the code for an underranged analog input $(V_{IN+} - V_{IN-} \text{ below } V_{GND})$ . <sup>&</sup>lt;sup>2</sup>C<sub>REF</sub> IS USUALLY A 10μF CERAMIC CAPACITOR (X5R). SEE RECOMMENDED LAYOUT FIGURE 41 AND FIGURE 42. <sup>3</sup>SEE DRIVER AMPLIFIER CHOICE SECTION. <sup>&</sup>lt;sup>4</sup>OPTIONAL FILTER. SEE ANALOG INPUT SECTION. # **ANALOG INPUTS** Figure 24 shows an equivalent circuit of the input structure of the AD7982. The two diodes, D1 and D2, provide electrostatic discharge (ESD) protection for the IN+ analog input and the IN- analog input. Take care to ensure the analog input signal does not exceed the reference input voltage (REF) by more than 0.3 V. If the analog input signal exceeds the 0.3 V level, the diodes become forward-biased and begin conducting current. These diodes can handle a forward-biased current of 130 mA maximum. However, if the supplies of the input buffer (for example, the supplies of the ADA4807-1 in Figure 23) are different from those of the REF, the analog input signal can eventually exceed the supply rails by more than 0.3 V. In such a case (for example, an input buffer with a short-circuit), the current limitation can protect the device. Figure 24. Equivalent Analog Input Circuit The analog input structure allows the sampling of the true differential signal between IN+ and IN-. By using these differential inputs, signals common to both inputs are rejected. Figure 25. Analog Input CMRR vs. Frequency During the acquisition phase, the impedance of the analog inputs (IN+ or IN–) can be modeled as a parallel combination of Capacitor $C_{\text{PIN}}$ and the network formed by the series connection of $R_{\text{IN}}$ and $C_{\text{IN}}$ . $C_{\text{PIN}}$ is primarily the pin capacitance. $R_{\text{IN}}$ is typically 400 $\Omega$ and is a lumped component composed of serial resistors and the on resistance of the switches. $C_{\text{IN}}$ is typically 30 pF and is mainly the ADC sampling capacitor. During the sampling phase where the switches are closed, the input impedance is limited to $C_{\text{PIN}}$ . $R_{\text{IN}}$ and $C_{\text{IN}}$ make a 1-pole, low-pass filter that reduces undesirable aliasing effects and limits noise. When the source impedance of the driving circuit is low, the AD7982 can be driven directly. Large source impedances significantly affect the ac performance, especially THD. The dc performances are less sensitive to the input impedance. The maximum source impedance depends on the amount of THD that can be tolerated. The THD degrades as a function of the source impedance and the maximum input frequency. #### **DRIVER AMPLIFIER CHOICE** Although the AD7982 is easy to drive, the driver amplifier must meet the following requirements: • The noise generated by the driver amplifier must be kept as low as possible to preserve the SNR and transition noise performance of the AD7982. The noise from the driver is filtered by the analog input circuit of the AD7982 1-pole, low-pass filter made by $R_{\rm IN}$ and $C_{\rm IN}$ , or by the external filter, if one is used. Because the typical noise of the AD7982 is 40 $\mu V$ rms, the SNR degradation due to the amplifier is $$SNR_{LOSS} = 20 \log \left[ \frac{40}{\sqrt{40^2 + \frac{\pi}{2} f_{-3dB} (Ne_N)^2}} \right]$$ where: $f_{-3dB}$ is the input bandwidth, in megahertz, of the AD7982 (10 MHz) or the cutoff frequency of the input filter, if one is used. N is the noise gain of the amplifier (for example, 1 in buffer configuration). $e_N$ is the equivalent input noise voltage of the op amp in $nV/\sqrt{Hz}$ . - For ac applications, the driver must have a THD performance commensurate with the AD7982. - For multichannel, multiplexed applications, the driver amplifier and the AD7982 analog input circuit must settle for a full-scale step onto the capacitor array at an 18-bit level (0.0004%, 4 ppm). In the data sheet of the amplifier, settling at 0.1% to 0.01% is more typically specified. Settling time can differ significantly from the settling time at an 18-bit level and must be verified prior to driver selection. **Table 9. Recommended Driver Amplifiers** | Amplifier | Typical Application | |-----------|--------------------------------------------------------------------------------------| | ADA4941-1 | Very low noise, low power, single to differential | | ADA4940-1 | Very low noise, low power, single to differential | | ADA4807-2 | Very low noise and low power | | ADA4627-1 | Precision, low noise and low input bias | | ADA4522-2 | Precision, zero drift, and electromagnetic interference (EMI) enhanced | | ADA4500-2 | Precision, rail-to-rail input and output (RRIO), and zero input crossover distortion | #### SINGLE-ENDED TO DIFFERENTIAL DRIVER For applications using a single-ended analog signal, either bipolar or unipolar, the ADA4941-1 single-ended to differential driver allows a differential input to the device. The circuit diagram is shown in Figure 26. R1 and R2 set the attenuation ratio between the input range and the ADC voltage range (V<sub>REF</sub>). R1, R2, and C<sub>F</sub> are chosen depending on the desired input resistance, signal bandwidth, antialiasing, and noise contribution. For example, for the $\pm 10~V$ range with a $4~k\Omega$ impedance, R2 = $1~k\Omega$ and R1 = $4~k\Omega$ . R3 and R4 set the common mode on the IN– input, and R5 and R6 set the common mode on the IN+ input of the ADC. Ensure the common mode is close to $V_{REF}/2$ . For example, for the $\pm 10~V$ range with a single supply, R3 = 8.45 k $\Omega$ , R4 = 11.8 k $\Omega$ , R5 = 10.5 k $\Omega$ , and R6 = 9.76 k $\Omega$ . Figure 26. Single-Ended to Differential Driver Circuit #### **VOLTAGE REFERENCE INPUT** The AD7982 voltage reference input, REF, has a dynamic input impedance and must be driven by a low impedance source with efficient decoupling between the REF and GND pins, as explained in the Layout section. When REF is driven by a very low impedance source (for example, a reference buffer using the AD8031 or the ADA4807-1), a 10 $\mu F$ (X5R, 0805 size) ceramic chip capacitor is appropriate for optimum performance. If using an unbuffered reference voltage, the decoupling value depends on the reference used. For instance, a 22 $\mu$ F (X5R, 1206 size) ceramic chip capacitor is appropriate for optimum performance using a low temperature drift ADR435 reference. If desired, use a reference decoupling capacitor with values as small as 2.2 $\mu F$ with a minimal impact on performance, especially DNL. Regardless, there is no need for an additional lower value ceramic decoupling capacitor (for example, $100~\rm nF$ ) between the REF and GND pins. #### **POWER SUPPLY** The AD7982 uses two power supply pins: a core supply (VDD) and a digital input/output interface supply (VIO). VIO allows direct interface with any logic between 1.8 V and 5.5 V. To reduce the number of supplies needed, tie VIO and VDD together. The AD7982 is independent of power supply sequencing between VIO and VDD. Additionally, it is very insensitive to power supply variations over a wide frequency range, as shown in Figure 27. Figure 27. PSRR vs. Frequency The AD7982 powers down automatically at the end of each conversion phase; therefore, the power scales linearly with the sampling rate. The power scaling linearly with throughput makes the device ideal for low sampling rates (even of a few hertz) and low battery-powered applications. Figure 28. Operating Currents vs. Sampling Rate #### **DIGITAL INTERFACE** Although the AD7982 has a reduced number of pins, it offers flexibility in its serial interface modes. When in $\overline{\text{CS}}$ mode, the AD7982 is compatible with SPI, QSPI, digital hosts, and digital signal processors (DSPs). In $\overline{\text{CS}}$ mode, the AD7982 can use either a 3-wire or 4-wire interface. A 3-wire interface using the CNV, SCK, and SDO signals minimizes wiring connections useful, for instance, in isolated applications. A 4-wire interface using the SDI, CNV, SCK, and SDO signals allows CNV, which initiates the conversions, to be independent of the readback timing (SDI). The 4-wire interface is useful in low jitter sampling or simultaneous sampling applications. When in chain mode, the AD7982 provides a daisy-chain feature using the SDI input for cascading multiple ADCs on a single data line similar to a shift register. The mode in which the device operates depends on the SDI level when the CNV rising edge occurs. The $\overline{CS}$ mode is selected if SDI is high, and the chain mode is selected if SDI is low. The SDI hold time is such that when SDI and CNV are connected together, the chain mode is always selected. In either mode, the AD7982 offers the option of forcing a start bit in front of the data bits. The start bit can be used as a busy signal indicator to interrupt the digital host and trigger the data reading. Otherwise, without a busy indicator, the user must timeout the maximum conversion time prior to readback. The busy indicator feature is enabled - In the $\overline{\text{CS}}$ mode if CNV or SDI is low when the ADC conversion ends (see Figure 32 and Figure 36). - In the chain mode if SCK is high during the CNV rising edge (see Figure 40). # **CS MODE, 3-WIRE WITHOUT BUSY INDICATOR** CS mode, 3-wire without busy indicator is usually used when a single AD7982 is connected to an SPI-compatible digital host. The connection diagram is shown in Figure 29, and the corresponding timing is given in Figure 30. With SDI tied to VIO, a rising edge on CNV initiates a conversion, selects the $\overline{\text{CS}}$ mode, and forces SDO to high impedance. After a conversion is initiated, it continues until completion irrespective of the state of CNV. This feature can be useful, for instance, to bring CNV low to select other SPI devices, such as analog multiplexers; however, CNV must be returned high before the minimum conversion time elapses and then held high for the maximum possible conversion time to avoid the generation of the busy signal indicator. When the conversion completes, the AD7982 enters the acquisition phase and powers down. When CNV goes low, the MSB is output onto SDO. The remaining data bits are clocked by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided it has an acceptable hold time. After the 18<sup>th</sup> SCK falling edge or when CNV goes high (whichever occurs first), SDO returns to high impedance. Figure 29. CS Mode, 3-Wire Without Busy Indicator Connection Diagram (SDI High) Figure 30. CS Mode, 3-Wire Without Busy Indicator Serial Interface Timing (SDI High) # **CS MODE, 3-WIRE WITH BUSY INDICATOR** CS mode, 3-wire with busy indicator is usually used when a single AD7982 is connected to an SPI-compatible digital host having an interrupt input. The connection diagram is shown in Figure 31, and the corresponding timing is given in Figure 32. With SDI tied to VIO, a rising edge on CNV initiates a conversion, selects the $\overline{\text{CS}}$ mode, and forces SDO to high impedance. SDO is maintained in high impedance until the completion of the conversion irrespective of the state of CNV. Prior to the minimum conversion time, CNV can be used to select other SPI devices, such as analog multiplexers, but CNV must be returned low before the minimum conversion time elapses and then held low for the maximum possible conversion time to guarantee the generation of the busy signal indicator. When the conversion completes, SDO goes from high impedance to low impedance. With a pull-up resistor on the SDO line, the high impedance to low impedance transition can be used as an interrupt signal to initiate the data reading controlled by the digital host. The AD7982 then enters the acquisition phase and powers down. The data bits are then clocked out, MSB first, by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided it has an acceptable hold time. After the optional 19th SCK falling edge or when CNV goes high (whichever occurs first), SDO returns to high impedance. If multiple AD7982 devices are selected at the same time, the SDO output pin handles this contention without damage or induced latch-up. Meanwhile, it is recommended to keep this contention as short as possible to limit extra power dissipation. Figure 31. CS Mode, 3-Wire with Busy Indicator Connection Diagram (SDI High) Figure 32. CS Mode, 3-Wire with Busy Indicator Serial Interface Timing (SDI High) # **CS MODE, 4-WIRE WITHOUT BUSY INDICATOR** CS mode, 4-wire without busy indicator is usually used when multiple AD7982 devices are connected to an SPI-compatible digital host. A connection diagram example using two AD7982 devices is shown in Figure 33, and the corresponding timing is given in Figure 34. With SDI high, a rising edge on CNV initiates a conversion, selects the $\overline{\text{CS}}$ mode, and forces SDO to high impedance. In this mode, CNV must be held high during the conversion phase and the subsequent data readback. If SDI and CNV are low, SDO is driven low. Prior to the minimum conversion time, SDI can select other SPI devices, such as analog multiplexers, but SDI must be returned high before the minimum conversion time elapses and then held high for the maximum possible conversion time to avoid the generation of the busy signal indicator. When the conversion completes, the AD7982 enters the acquisition phase and powers down. Each ADC result can be read by bringing its SDI input low, which consequently outputs the MSB onto SDO. The remaining data bits are then clocked by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided it has an acceptable hold time. After the 18th SCK falling edge or when SDI goes high (whichever occurs first), SDO returns to high impedance and another AD7982 can be read. Figure 33. CS Mode, 4-Wire Without Busy Indicator Connection Diagram Figure 34. CS Mode, 4-Wire Without Busy Indicator Serial Interface Timing # **CS MODE, 4-WIRE WITH BUSY INDICATOR** CS mode, 4-wire with busy indictor is usually used when a single AD7982 is connected to an SPI-compatible digital host with an interrupt input and when it is desired to keep CNV, which samples the analog input, independent of the signal used to select the data reading. This independence is particularly important in applications where low jitter on CNV is desired. The connection diagram is shown in Figure 35, and the corresponding timing is given in Figure 36. With SDI high, a rising edge on CNV initiates a conversion, selects the $\overline{\text{CS}}$ mode, and forces SDO to high impedance. In this mode, CNV must be held high during the conversion phase and the subsequent data readback. If SDI and CNV are low, SDO is driven low. Prior to the minimum conversion time, SDI can select other SPI devices, such as analog multiplexers, but SDI must be returned low before the minimum conversion time elapses and then held low for the maximum possible conversion time to guarantee the generation of the busy signal indicator. When the conversion is complete, SDO goes from high impedance to low impedance. With a pull-up on the SDO line, the high impedance to low impedance transition can be used as an interrupt signal to initiate the data readback controlled by the digital host. The AD7982 then enters the acquisition phase and powers down. The data bits then clock out, MSB first, by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided it has an acceptable hold time. After the optional 19<sup>th</sup> SCK falling edge or SDI going high (whichever occurs first), SDO returns to high impedance. Figure 35. $\overline{\text{CS}}$ Mode, 4-Wire with Busy Indicator Connection Diagram Figure 36. CS Mode, 4-Wire with Busy Indicator Serial Interface Timing #### **CHAIN MODE WITHOUT BUSY INDICATOR** Chain mode without busy indicator can be used to daisy-chain multiple AD7982 devices on a 3-wire serial interface. The chain mode without busy indicator feature reduces component count and wiring connections, for example, in isolated multiconverter applications or for systems with a limited interfacing capacity. Data readback is analogous to clocking a shift register. Figure 37 shows a connection diagram example using two AD7982 devices, and Figure 38 shows the corresponding timing. When SDI and CNV are low, SDO is driven low. With SCK low, a rising edge on CNV initiates a conversion, selects the chain mode, and disables the busy indicator. In this mode, CNV is held high during the conversion phase and the subsequent data readback. When the conversion completes, the MSB is output onto SDO and the AD7982 enters the acquisition phase and powers down. The remaining data bits stored in the internal shift register are clocked by subsequent SCK falling edges. For each ADC, SDI feeds the input of the internal shift register and is clocked by the SCK falling edge. Each ADC in the chain outputs its data MSB first, and $18 \times N$ clocks are required to read back the N ADCs. The data is valid on both SCK edges. Although the rising edge can capture the data, a digital host using the SCK falling edge allows a faster reading rate and consequently more AD7982 devices in the chain, provided the digital host has an acceptable hold time. The maximum conversion rate can be reduced due to the total readback time. Figure 37. Chain Mode Without Busy Indicator Connection Diagram Figure 38. Chain Mode Without Busy Indicator Serial Interface Timing ## **CHAIN MODE WITH BUSY INDICATOR** Chain mode with busy indicator can also daisy-chain multiple AD7982 devices on a 3-wire serial interface while providing a busy indicator. This chain mode with busy indicator feature reduces component count and wiring connections, for example, in isolated multiconverter applications or for systems with a limited interfacing capacity. Data readback is analogous to clocking a shift register. Figure 39 shows a connection diagram example using three AD7982 devices, and Figure 40 shows the corresponding timing. When SDI and CNV are low, SDO is driven low. With SCK high, a rising edge on CNV initiates a conversion, selects the chain mode, and enables the busy indicator feature. In this mode, CNV is held high during the conversion phase and the subsequent data readback. When all ADCs in the chain have completed their conversions, the SDO pin of the ADC closest to the digital host (see the AD7982 ADC labeled C in Figure 39) is driven high. The transition of driving the SDO pin of the ADC to high can be used as a busy indicator to trigger the data readback controlled by the digital host. The AD7982 then enters the acquisition phase and powers down. The data bits stored in the internal shift register are clocked out, MSB first, by subsequent SCK falling edges. For each ADC, SDI feeds the input of the internal shift register and is clocked by the SCK falling edge. Each ADC in the chain outputs its data MSB first, and $18 \times N + 1$ clocks are required to read back the N ADCs. Although the rising edge can capture the data, a digital host using the SCK falling edge allows a faster reading rate and consequently more AD7982 devices in the chain, provided the digital host has an acceptable hold time. Figure 39. Chain Mode with Busy Indicator Connection Diagram Figure 40. Chain Mode with Busy Indicator Serial Interface Timing # APPLICATIONS INFORMATION ## **LAYOUT** The printed circuit board (PCB) that houses the AD7982 must be designed so the analog and digital sections are separated and confined to certain areas of the PCB. The pin configuration of the AD7982, with its analog signals on the left side and its digital signals on the right side, eases the task of separating the analog and digital circuitry on a PCB. Avoid running digital lines under the device; these couple noise onto the die, unless a ground plane under the AD7982 is used as a shield. Fast switching signals, such as CNV or clocks, must not run near analog signal paths. Crossover of digital and analog signals must be avoided. It is recommended to use at least one ground plane. It can be common or split between the digital and analog sections. In the latter case, the planes must be joined underneath the AD7982 devices. The AD7982 voltage reference input REF has a dynamic input impedance and must be decoupled with minimal parasitic inductances. Decoupling is done by placing the reference decoupling ceramic capacitor close to, ideally right up against, the REF and GND pins and connecting them with wide, low impedance traces. Finally, decouple the power supplies of the AD7982, VDD and VIO, with ceramic capacitors, typically 100 nF, placed close to the AD7982 and connected using short, wide traces to provide low impedance paths and to reduce the effect of glitches on the power supply lines. An example of layout following these rules is shown in Figure 41 and Figure 42. # **EVALUATING THE PERFORMANCE OF THE AD7982** Other recommended layouts for the AD7982 are outlined in the UG-340 user guide for the EVAL-AD7982SDZ. The evaluation board package includes a fully assembled and tested evaluation board, the user guide, and software for controlling the evaluation board from a PC via the EVAL-SDP-CB1Z. Figure 41. Example Layout of the AD7982 (Top Layer) Figure 42. Example Layout of the AD7982 (Bottom Layer) # **OUTLINE DIMENSIONS** Figure 43. 10-Lead Mini Small Outline Package [MSOP] (RM-10) Dimensions shown in millimeters Figure 44. 10-Lead Lead Frame Chip Scale Package [LFCSP] 3 mm × 3 mm Body, Very Very Thin, Dual Lead (CP-10-9) Dimensions shown in millimeters # **ORDERING GUIDE** | V.I.D 2 | | | | | | | | | |--------------------------|-------------------|-------------------------|----------------|----------|-------------------|--|--|--| | Model <sup>1, 2, 3</sup> | Temperature Range | Package Description | Package Option | Branding | Ordering Quantity | | | | | AD7982BRMZ | -40°C to +85°C | 10-Lead MSOP, Tube | RM-10 | C5F | 50 | | | | | AD7982BRMZRL7 | -40°C to +85°C | 10-Lead MSOP, 7" Reel | RM-10 | C5F | 1,000 | | | | | AD7982BCPZ-RL7 | -40°C to +85°C | 10-Lead LFCSP, 7" Reel | CP-10-9 | C5F | 1,500 | | | | | AD7982BCPZ-RL | -40°C to +85°C | 10-Lead LFCSP, 13" Reel | CP-10-9 | C5F | 5,000 | | | | | EVAL-AD7982SDZ | | Evaluation Board | | | | | | | | EVAL-SDP-CB1Z | | Controller Board | | | | | | | $<sup>^{1}</sup>$ Z = RoHS compliant part. <sup>&</sup>lt;sup>3</sup> The EVAL-SDP-CB1Z board allows a PC to control and communicate with all Analog Devices evaluation boards ending in the SDZ designator. <sup>&</sup>lt;sup>2</sup> The EVAL-AD7982SDZ board can be used as a standalone evaluation board or in conjunction with the EVAL-SDP-CB1Z for evaluation/demonstration purposes. Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331