**DATA SHEET** 

## **General Description**



The ICS8433625 is a 3 differential output LVPECL Synthesizer designed to generate Ethernet reference clock frequencies and is a member of the HiPerClocks™ family of high performance clock solutions from IDT. Using a 25MHz or 26.041666MHz, 18pF parallel

resonant crystal, the following frequencies can be generated based on the settings of 4 frequency select pins (DIV\_SELA[1:0], DIV\_SELB[1:0]): 625MHz, 312.5MHz, 156.25MHz, and 125MHz. The 8433625 has 2 output banks, Bank A with 1 differential LVPECL output pair and Bank B with 2 differential LVPECL output pairs.

The two banks have their own dedicated frequency select pins and can be independently set for the frequencies mentioned above. The ICS8433625 uses IDT's 3<sup>rd</sup> generation low phase noise VCO technology and can achieve 1ps or lower typical rms phase jitter, easily meeting Ethernet jitter requirements. The ICS8433625 is packaged in a small 24-pin TSSOP package.

#### **Features**

- Three 3.3V LVPECL outputs on two banks, A Bank with one LVPECL pair and B Bank with 2 LVPECL output pairs
- Using a 25MHz or 26.041666 crystal, the two output banks can be independently set for 625MHz, 312.5MHz, 156.25MHz or 125MHz
- Selectable crystal oscillator interface or LVCMOS/LVTTL single-ended input
- VCO range: 520MHz 680MHz
- RMS phase jitter @ 156.25MHz (1.875MHz 20MHz): 0.3ps (typical)
- Full 3.3V supply mode

1

- 0°C to 70°C ambient operating temperature
- · Available in lead-free (RoHS 6) package

## **Pin Assignment**



ICS8433625

24-Lead TSSOP 4.4mm x 7.8mm x 0.925mm package body G Package Top View

# **Block Diagram**



**Table 1. Pin Descriptions** 

| Number    | Name                 | Т      | уре      | Description                                                                                                                                                                                                                                                                                                                                                      |
|-----------|----------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         | DIV_SELB0            | Input  | Pullup   | Division select pin for Bank B. Default = HIGH. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                                                                                   |
| 2         | VCO_SEL              | Input  | Pullup   | VCO select pin. When Low, the PLL is bypassed and the crystal reference or REF_CLK (depending on XTAL_SEL setting) are passed directly to the output dividers. Has an internal pullup resistor so the PLL is not bypassed by default. LVCMOS/LVTTL interface levels.                                                                                             |
| 3         | MR                   | Input  | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. Has an internal pulldown resistor so the power-up default state of outputs and dividers are enabled. LVCMOS/LVTTL interface levels. |
| 4         | V <sub>CCO_A</sub>   | Power  |          | Output supply pin for Bank A outputs.                                                                                                                                                                                                                                                                                                                            |
| 5, 6      | QA, nQA              | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                                                                                                                               |
| 7         | OEB                  | Input  | Pullup   | Output enable Bank B. Active High output enable. When logic HIGH, the output pair on Bank B is enabled. When logic LOW, the output pair drives differential Low (QBx = Low, nQBx = High). Has an internal pullup resistor so the default power-up state of outputs are enabled. LVCMOS/LVTTL interface levels.                                                   |
| 8         | OEA                  | Input  | Pullup   | Output enable Bank A. Active High output enable. When logic HIGH, the output pair on Bank A is enabled. When logic LOW, the output pair drives differential Low (QA = Low, nQA = High). Has an internal pullup resistor so the default power-up state of outputs are enabled. LVCMOS/LVTTL interface levels.                                                     |
| 9         | FB_DIV               | Input  | Pulldown | Feedback divide select. When Low (default), the feedback divider is set for ÷25. When HIGH, the feedback divider is set for ÷24. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                  |
| 10        | V <sub>CCA</sub>     | Power  |          | Analog supply pin.                                                                                                                                                                                                                                                                                                                                               |
| 11        | V <sub>CC</sub>      | Power  |          | Core supply pin.                                                                                                                                                                                                                                                                                                                                                 |
| 12        | DIV_SELA0            | Input  | Pulldown | Division select pin for Bank A. Default = LOW. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                                                                                    |
| 13        | DIV_SELA1            | Input  | Pullup   | Division select pin for Bank A. Default = HIGH. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                                                                                   |
| 14        | V <sub>EE</sub>      | Power  |          | Negative supply pin.                                                                                                                                                                                                                                                                                                                                             |
| 15,<br>16 | XTAL_OUT,<br>XTAL_IN | Input  |          | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input. XTAL_IN is also the overdrive pin if you want to overdrive the crystal circuit with a single-ended reference clock.                                                                                                                                                           |
| 17        | REF_CLK              | Input  | Pulldown | Single-ended reference clock input. Can leave floating if using the crystal interface. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                                            |
| 18        | XTAL_SEL             | Input  | Pullup   | Crystal select pin. Selects between the single-ended REF_CLK or crystal interface. Has an internal pullup resistor so the crystal interface is selected by default. LVCMOS/LVTTL interface levels.                                                                                                                                                               |
| 19, 20    | nQB1, QB1            | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                                                                                                                               |
| 21, 22    | nQB0, QB0            | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                                                                                                                               |
| 23        | V <sub>CCO_B</sub>   | Power  |          | Output supply pin for Bank B outputs.                                                                                                                                                                                                                                                                                                                            |
| 24        | DIV_SELB1            | Input  | Pullup   | Division select pin for Bank B. Default = HIGH. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                                                                                   |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

## **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

## **Function Tables**

Table 3A. Bank A and Bank B Frequency Table

| Inputs                     |                         |                         |        |                     |                                  | N/N1                            | QA, nQA,                                       |
|----------------------------|-------------------------|-------------------------|--------|---------------------|----------------------------------|---------------------------------|------------------------------------------------|
| Crystal Frequency<br>(MHz) | DIV_SELA1,<br>DIV_SELB1 | DIV_SELA0,<br>DIV_SELB0 | FB_DIV | Feedback<br>Divider | Bank A, Bank B<br>Output Divider | M/N<br>Multiplication<br>Factor | QB[0:1], nQB[0:1]<br>Output Frequency<br>(MHz) |
| 25                         | 0                       | 0                       | 0      | 25                  | 1                                | 25                              | 625                                            |
| 25                         | 0                       | 1                       | 0      | 25                  | 2                                | 12.5                            | 312.5                                          |
| 25                         | 1                       | 0                       | 0      | 25                  | 4                                | 6.25                            | 156.25                                         |
| 25                         | 1                       | 1                       | 0      | 25                  | 5                                | 5                               | 125                                            |
| 26.041666                  | 0                       | 0                       | 1      | 24                  | 1                                | 24                              | 625                                            |
| 26.041666                  | 0                       | 1                       | 1      | 24                  | 2                                | 12                              | 312.5                                          |
| 26.041666                  | 1                       | 0                       | 1      | 24                  | 4                                | 6                               | 156.25                                         |
| 26.041666                  | 1                       | 1                       | 1      | 24                  | 5                                | 4.8                             | 125                                            |

**Table 3C. Output Bank Configuration Select Function Table** 

| Inputs    |           | Bank A         | Inp       | Bank B    |                |
|-----------|-----------|----------------|-----------|-----------|----------------|
| DIV_SELA1 | DIV_SELA0 | Output Divider | DIV_SELB1 | DIV_SELB0 | Output Divider |
| 0         | 0         | 1              | 0         | 0         | 1              |
| 0         | 1         | 2              | 0         | 1         | 2              |
| 1         | 0         | 4 (default)    | 1         | 0         | 4              |
| 1         | 1         | 5              | 1         | 1         | 5 (default)    |

Table 3D. Feedback Divider Configuration Select Function Table

| Inputs                 |              |  |  |  |
|------------------------|--------------|--|--|--|
| FB_DIV Feedback Divide |              |  |  |  |
| 0                      | 25 (default) |  |  |  |
| 1                      | 24           |  |  |  |



Figure 1. OE Timing Diagram

## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                | Rating                          |  |
|-----------------------------------------------------|---------------------------------|--|
| Supply Voltage, V <sub>CC</sub>                     | 4.6V                            |  |
| Inputs, V <sub>I</sub>                              | -0.5V to V <sub>CC</sub> + 0.5V |  |
| Outputs, I <sub>O</sub> (LVPECL) Continuous Current | 50mA                            |  |
| Surge Current                                       | 100mA                           |  |
| Package Thermal Impedance, $\theta_{JA}$            | 82.3°C/W (0 mps)                |  |
| Storage Temperature, T <sub>STG</sub>               | -65°C to 150°C                  |  |

### **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{CC} = V_{CCO~A} = V_{CCO~B} = 3.3V \pm 0.3V$ ,  $V_{EE} = 0V$ ,  $T_A = 0$ °C to 70°C

| Symbol                                     | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|--------------------------------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| V <sub>CC</sub>                            | Core Supply Voltage   |                 | 3.0                    | 3.3     | 3.6             | V     |
| V <sub>CCA</sub>                           | Analog Supply Voltage |                 | V <sub>CC</sub> - 0.25 | 3.3     | V <sub>CC</sub> | V     |
| V <sub>CCO_A</sub> ,<br>V <sub>CCO_B</sub> | Output Supply Voltage |                 | 3.0                    | 3.3     | 3.6             | V     |
| I <sub>EE</sub>                            | Power Supply Current  |                 |                        |         | 125             | mA    |
| I <sub>CCA</sub>                           | Analog Supply Current |                 |                        |         | 25              | mA    |

Table 4B. LVCMOS/LVTTL DC Characteristics,  $V_{CC} = V_{CCO\_A} = V_{CCO\_B} = 3.3V \pm 0.3V$ ,  $V_{EE} = 0V$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol                        | Parameter            |                                                                    | Test Conditions                              | Minimum | Typical | Maximum               | Units |
|-------------------------------|----------------------|--------------------------------------------------------------------|----------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub>               | Input High Volta     | age                                                                |                                              | 2       |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IL</sub>               | Input Low Volta      | ıge                                                                |                                              | -0.3    |         | 0.8                   | V     |
| Input<br>I <sub>IH</sub> High | lanut                | DIV_SELA0,<br>REF_CLK, FB_DIV, MR                                  | V <sub>CC</sub> = V <sub>IN</sub> = 3.6V     |         |         | 150                   | μΑ    |
|                               | High Current         | OEA, OEB, DIV_SELA1,<br>DIV_SELB0, DIV_SELB1,<br>VCO_SEL, XTAL_SEL | $V_{CC} = V_{IN} = 3.6V$                     |         |         | 5                     | μΑ    |
|                               | lanut                | DIV_SELA0,<br>REF_CLK, FB_DIV, MR                                  | V <sub>CC</sub> = 3.6V, V <sub>IN</sub> = 0V | -5      |         |                       | μΑ    |
| I <sub>IL</sub>               | Input<br>Low Current | OEA, OEB, DIV_SELA1,<br>DIV_SELB0, DIV_SELB1,<br>VCO_SEL, XTAL_SEL | $V_{CC} = 3.6V, V_{IN} = 0V$                 | -150    |         |                       | μΑ    |

Table 4C. LVPECL DC Characteristics,  $V_{CC} = V_{CCO\_A} = V_{CCO\_B} = 3.3V \pm 0.3V$ ,  $V_{EE} = 0V$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>CCO</sub> - 1.4 |         | V <sub>CCO</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>CCO</sub> - 2.0 |         | V <sub>CCO</sub> – 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-peak Output Voltage Swing |                 | 0.5                    |         | 1.0                    | V     |

NOTE 1: Outputs termination with 50  $\Omega$  to  $\rm V_{CCO\_A, \_B} - 2V.$ 

**Table 5. Crystal Characteristics** 

| Parameter                          |              | Test Conditions | Minimum     | Typical | Maximum | Units |
|------------------------------------|--------------|-----------------|-------------|---------|---------|-------|
| Mode of Oscillation                |              |                 | Fundamental |         |         |       |
| Fraguenay                          | FB_DIV = ÷25 |                 | 20.8        | 25      | 27.2    | MHz   |
| Frequency                          | FB_DIV = ÷24 |                 | 21.6        | 26.0416 | 28.3    | MHz   |
| Equivalent Series Resistance (ESR) |              |                 |             |         | 50      | Ω     |
| Shunt Capacitance                  |              |                 |             |         | 7       | pF    |

NOTE: Characterized using an 18pF parallel resonant crystal.

### **AC Electrical Characteristics**

Table 6. AC Characteristics,  $V_{CC} = V_{CCO~A} = V_{CCO~B} = 3.3V \pm 0.3V$ ,  $V_{EE} = 0V$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol           | Parameter                   | Test Conditions                 | Minimum | Typical | Maximum | Units |
|------------------|-----------------------------|---------------------------------|---------|---------|---------|-------|
|                  |                             | DIV_SELx[1:0] = 00              |         | 625     |         | MHz   |
| £                | Output Fraguenay            | DIV_SELx[1:0] = 01              |         | 312.5   |         | MHz   |
| fout             | Output Frequency            | DIV_SELx[1:0] = 10              |         | 156.25  |         | MHz   |
|                  |                             | DIV_SELx[1:0] = 11              |         | 125     |         | MHz   |
| tsk(b)           | Bank Skew, NOTE 1           |                                 |         |         | 35      | ps    |
| 4-1-/-\          | Output Skew; NOTE 2, 4      | Outputs @ Same Frequency        |         |         | 100     | ps    |
| <i>t</i> sk(o)   |                             | Outputs @ Different Frequencies |         |         | 130     | ps    |
|                  |                             | 625MHz, (1.875MHz – 20MHz)      |         | 0.30    |         | ps    |
| fit( <i>O</i> () | RMS Phase Jitter, (Random); | 312.5MHz, (1.875MHz – 20MHz)    |         | 0.12    |         | ps    |
| <i>t</i> jit(∅)  | NOTE 3                      | 156.25MHz, (1.875MHz – 20MHz)   |         | 0.30    |         | ps    |
|                  |                             | 125MHz, (1.875MHz – 20MHz)      |         | 0.24    |         | ps    |
| $t_R / t_F$      | Output Rise/Fall Time       | 20% to 80%                      | 200     |         | 700     | ps    |
| odc              | Output Duty Cycle           | DIV_SELx[1:0] = 00              | 40      |         | 60      | %     |
| ouc              | Output Duty Cycle           | DIV_SELx[1:0] ≠ 00              | 45      |         | 55      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Defined as skew within a bank of outputs at the same supply voltage and with equal load conditions.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.

NOTE 3: Please refer to the Phase Noise Plots.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

# Typical Phase Noise at 156.25MHz



# **Typical Phase Noise at 312.5MHz**



### **Parameter Measurement Information**



**LVPECL Output Load AC Test Circuit** 



**Output Skew** 



**RMS Phase Jitter** 



**Bank Skew** 



**Output Duty Cycle/Pulse Width/Period** 



**Output Rise/Fall Time** 

## **Application Information**

#### **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS8433625 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{CC,}\,V_{CCA}$  and  $V_{CCO_{\_X}}$  should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 2 illustrates this for a generic  $V_{CC}$  pin and also shows that  $V_{CCA}$  requires that an additional  $10\Omega$  resistor along with a  $10\mu F$  bypass capacitor be connected to the  $V_{CCA}$  pin.



Figure 2. Power Supply Filtering

### **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### **Crystal Inputs**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1 k\Omega$  resistor can be tied from XTAL\_IN to ground.

#### **REF\_CLK Input**

For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a  $1 k\Omega$  resistor can be tied from the REF\_CLK to ground.

#### **LVCMOS Control Pins**

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### **Outputs:**

#### **LVPECL Outputs**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### **Crystal Input Interface**

The ICS8433625 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 3* below were

determined using a 25MHz or 26.041666MHz 18pF parallel resonant crystal and were chosen to minimize the ppm error.



Figure 3. Crystal Input Interface

#### **LVCMOS** to XTAL Interface

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 4*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS signals, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals

the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and making R2  $50\Omega$ . By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal.



Figure 4. General Diagram for LVCMOS Driver to XTAL Input Interface

### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 

 $Z_{o} = 50\Omega$   $Z_{o} = 50\Omega$   $RTT = \begin{bmatrix} 1 \\ \frac{1}{((V_{OH} + V_{OL}) / (V_{CC} - 2)) - 2} \\ & & \\ \end{bmatrix} * Z_{o}$   $RTT = \begin{bmatrix} 1 \\ \frac{1}{((V_{OH} + V_{OL}) / (V_{CC} - 2)) - 2} \\ & & \\ \end{bmatrix} * Z_{o}$   $RTT = \begin{bmatrix} 1 \\ \frac{1}{((V_{OH} + V_{OL}) / (V_{CC} - 2)) - 2} \\ & & \\ \end{bmatrix} * Z_{o}$ 

Figure 5A. 3.3V LVPECL Output Termination

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 5A and 5B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 5B. 3.3V LVPECL Output Termination

### **Schematic Example**

Figure 6 shows an example of ICS8433625 application schematic. In this example, the device is operated at  $V_{CC} = V_{CCO\_A} = V_{CCO\_B} = 3.3V$ . The 18pF parallel resonant 25MHz crystal is used. The C1 = 27pF and C2 = 27pF are recommended for frequency accuracy. for

different board layouts, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy. Two examples of LVPECL terminations are shown in this schematic. Additional termination approaches are shown in the LVPECL Termination Application Note.



Figure 6. ICS8433625 Schematic Example

#### **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS8433625. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS8433625 is the sum of the core power plus the power dissipated in the load(s).

The following is the power dissipation for  $V_{CC} = 3.3V + 0.3V = 3.6V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.6V \* 125mA = 450mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 3 \* 30mW = 90mW

Total Power\_MAX (3.6V, with all outputs switching) = 450mW + 90mW = 540mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 82.3°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:

 $70^{\circ}\text{C} + 0.540\text{W} * 82.3^{\circ}\text{C/W} = 114.4^{\circ}\text{C}$ . This is well below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 7. Thermal Resistance  $\theta_{\text{JA}}$  for 24 Lead TSSOP, Forced Convection

| $\theta_{JA}$ by Velocity                   |          |          |          |  |  |  |
|---------------------------------------------|----------|----------|----------|--|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 82.3°C/W | 78.0°C/W | 75.9°C/W |  |  |  |

#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 7.



Figure 7. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CCO} - 2V$ .

- For logic high, V<sub>OUT</sub> = V<sub>OH\_MAX</sub> = V<sub>CCO\_MAX</sub> 0.9V
   (V<sub>CCO\_MAX</sub> V<sub>OH\_MAX</sub>) = 0.9V
- For logic low, V<sub>OUT</sub> = V<sub>OL\_MAX</sub> = V<sub>CCO\_MAX</sub> 1.7V
   (V<sub>CCO\_MAX</sub> V<sub>OL\_MAX</sub>) = 1.7V

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_L] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_L] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$

$$Pd_{L} = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW

# **Reliability Information**

Table 8.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 24 Lead TSSOP

| $\theta_{JA}$ vs. Air Flow                  |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 82.3°C/W | 78.0°C/W | 75.9°C/W |  |  |

#### **Transistor Count**

The transistor count for ICS8433625 is: 3076

# **Package Outline and Package Dimensions**

Package Outline - G Suffix for 24 Lead TSSOP



**Table 9. Package Dimensions** 

| All Dimensions in Millimeters |                 |      |  |  |  |
|-------------------------------|-----------------|------|--|--|--|
| Symbol                        | Minimum Maximum |      |  |  |  |
| N                             | 24              |      |  |  |  |
| Α                             |                 | 1.20 |  |  |  |
| <b>A</b> 1                    | 0.5             | 0.15 |  |  |  |
| A2                            | 0.80            | 1.05 |  |  |  |
| b                             | 0.19            | 0.30 |  |  |  |
| С                             | 0.09            | 0.20 |  |  |  |
| D                             | 7.70            | 7.90 |  |  |  |
| Е                             | 6.40 Basic      |      |  |  |  |
| E1                            | 4.30            | 4.50 |  |  |  |
| е                             | 0.65 Basic      |      |  |  |  |
| L                             | 0.45            | 0.75 |  |  |  |
| α                             | 0°              | 8°   |  |  |  |
| aaa                           |                 | 0.10 |  |  |  |

Reference Document: JEDEC Publication 95, MO-153

# **Ordering Information**

#### **Table 10. Ordering Information**

| Part/Order Number | Marking       | Package                   | Shipping Packaging | Temperature |
|-------------------|---------------|---------------------------|--------------------|-------------|
| 8433625AGLF       | ICS8433625AGL | "Lead-Free" 24 Lead TSSOP | Tube               | 0°C to 70°C |
| 8433625AGLFT      | ICS8433625AGL | "Lead-Free" 24 Lead TSSOP | 2500 Tape & Reel   | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications, such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.



6024 Silver Creek Valley Road San Jose, California 95138 **Sales** 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT Technical Support netcom@idt.com +480-763-2056

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.



Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию.

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

#### Наши контакты:

Телефон: +7 812 627 14 35

Электронная почта: sales@st-electron.ru

Адрес: 198099, Санкт-Петербург,

Промышленная ул, дом № 19, литера Н,

помещение 100-Н Офис 331