# **SPC560D30x SPC560D40x** # 32-bit MCU family built on the Power Architecture® for automotive body electronics applications Datasheet - production data #### **Features** - AEC-Q100 qualified - High-performance up to 48 MHz e200z0h CPU - 32-bit Power Architecture<sup>®</sup> technology CPU - Variable length encoding (VLE) - Memory - Up to 256 KB Code Flash with ECC - Up to 64 (4x16) KB Data Flash with ECC - Up to 16 KB SRAM with ECC - Interrupts - 16 priority levels - Non-maskable interrupt (NMI) - Up to 38 external interrupts including 18 wakeup lines - 16-channel eDMA - GPIOs: 45 (LQFP64), 79 (LQFP100) - Timer units - 4-channel 32-bit periodic interrupt timers - 4-channel 32-bit system timer module - System watchdog timer - 32-bit real-time clock timer - 16-bit counter time-triggered I/Os - Up to 28 channels with PWM/MC/IC/OC - 5 independent counters - 27-channels with ADC trigger capability - 12-bit analog-to-digital converter (ADC) with up to 33 channels - Up to 61 channels via external multiplexing - Individual conversion registers - Cross triggering unit (CTU) - Dedicated diagnostic module for lighting - Advanced PWM generation - Time-triggered diagnostics - PWM-synchronized ADC measurements - · Communications interfaces - 1 FlexCAN interface (2.0B active) with 32 message buffers - 3 LINFlex/UART, 1 with DMA capability - 2 DSPI - Clock generation - 4 to 16 MHz fast external crystal oscillator - 16 MHz fast internal RC oscillator - 128 kHz slow internal RC oscillator - Software-controlled FMPLL - Clock monitoring unit - · Exhaustive debugging capability - Nexus1 on all packages - Nexus2+ available on emulation device (SPC560B64B2-ENG) - On-chip CAN/UART bootstrap loader - Low power capabilities - Several low power mode configurations - Ultra-low power standby with RTC, SRAM and CAN monitoring - Fast wakeup schemes - Single 5 V or 3.3 V supply - Operates in ambient temperature range of -40 to 125 °C Table 1. Device summary | | Part number | | | | | | | |---------|-------------------------|-------------------------|--|--|--|--|--| | Package | 128 Kbyte code<br>Flash | 256 Kbyte code<br>Flash | | | | | | | LQFP100 | SPC560D30L3 | SPC560D40L3 | | | | | | | LQFP64 | SPC560D30L1 | SPC560D40L1 | | | | | | # **Contents** | 1 | Intro | duction | 1 | 4 | |---|-------|-------------------|---------------------------------------------|-----| | | 1.1 | Docum | nent overview | 4 | | | 1.2 | Descri | ption | 4 | | 2 | Bloc | k diagr | am | 6 | | 3 | Pack | kage pir | nouts and signal descriptions | 9 | | | 3.1 | Packa | ge pinouts | 9 | | | 3.2 | Pad co | onfiguration during reset phases | 10 | | | 3.3 | Voltag | e supply pins | 10 | | | 3.4 | Pad ty | rpes | 11 | | | 3.5 | • | ກ pins | | | | 3.6 | | onal ports | | | | Floo | 4 | | 0.4 | | 4 | | | haracteristics | | | | 4.1 | | uction | | | | 4.2 | | neter classification | | | | 4.3 | | RO register | | | | | 4.3.1 | NVUSRO[PAD3V5V] field description | | | | | 4.3.2 | NVUSRO[OSCILLATOR_MARGIN] field description | | | | | 4.3.3 | NVUSRO[WATCHDOG_EN] field description | | | | 4.4 | Absolu | ute maximum ratings | 26 | | | 4.5 | Recon | nmended operating conditions | 27 | | | 4.6 | Therm | al characteristics | 29 | | | | 4.6.1 | Package thermal characteristics | 29 | | | | 4.6.2 | Power considerations | 29 | | | 4.7 | I/O pa | d electrical characteristics | 30 | | | | 4.7.1 | I/O pad types | 30 | | | | 4.7.2 | I/O input DC characteristics | 30 | | | | 4.7.3 | I/O output DC characteristics | 32 | | | | 4.7.4 | Output pin transition times | 34 | | | | 4.7.5 | I/O pad current specification | 34 | | | 4.8 | RESE <sup>®</sup> | T electrical characteristics | 38 | | | 4.9 | Power | management electrical characteristics | . 40 | |--------|-----------|----------|-----------------------------------------------------------------------|------| | | | 4.9.1 | Voltage regulator electrical characteristics | 40 | | | | 4.9.2 | Low voltage detector electrical characteristics | 43 | | | 4.10 | Power | consumption | . 44 | | | 4.11 | Flash n | nemory electrical characteristics | . 45 | | | | 4.11.1 | Program/Erase characteristics | 45 | | | | 4.11.2 | Flash power supply DC characteristics | 47 | | | | 4.11.3 | Start-up/Switch-off timings | 48 | | | 4.12 | Electro | magnetic compatibility (EMC) characteristics | . 48 | | | | 4.12.1 | Designing hardened software to avoid noise problems | 48 | | | | 4.12.2 | Electromagnetic interference (EMI) | 49 | | | | 4.12.3 | Absolute maximum ratings (electrical sensitivity) | 49 | | | 4.13 | Fast ex | cternal crystal oscillator (4 to 16 MHz) electrical characteristics . | . 50 | | | 4.14 | FMPLL | electrical characteristics | . 53 | | | 4.15 | Fast in | ternal RC oscillator (16 MHz) electrical characteristics | . 54 | | | 4.16 | Slow in | nternal RC oscillator (128 kHz) electrical characteristics | . 54 | | | 4.17 | | ectrical characteristics | | | | | 4.17.1 | Introduction | | | | | 4.17.2 | Input impedance and ADC accuracy | | | | | 4.17.3 | ADC electrical characteristics | | | | 4.18 | On-chi | p peripherals | . 63 | | | | 4.18.1 | Current consumption | | | | | 4.18.2 | DSPI characteristics | 64 | | | | 4.18.3 | JTAG characteristics | 70 | | 5 | Pack | age cha | aracteristics | . 72 | | | 5.1 | ECOPA | ACK® | . 72 | | | 5.2 | Packag | ge mechanical data | . 72 | | | | 5.2.1 | LQFP100 | | | | | 5.2.2 | LQFP64 | 74 | | 6 | Orde | ring inf | ormation | . 75 | | Apper | ndix A 🛭 | Acronym | ns and abbreviations | . 76 | | | | _ | | | | Kevisi | ion nisto | ry | | . 78 | #### 1 Introduction #### 1.1 Document overview This document describes the device features and highlights the important electrical and physical characteristics. ## 1.2 Description These 32-bit automotive microcontrollers are a family of system-on-chip (SoC) devices designed to be central to the development of the next wave of central vehicle body controller, smart junction box, front module, peripheral body, door control and seat control applications. This family is one of a series of next-generation integrated automotive microcontrollers based on the Power Architecture technology and designed specifically for embedded applications. The advanced and cost-efficient e200z0h host processor core of this automotive controller family complies with the Power Architecture technology and only implements the VLE (variable-length encoding) APU (auxiliary processing unit) and provides improved code density. It operates at speed of up to 48 MHz and offers high performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current power architecture devices and is supported with software drivers, operating systems and configuration code to assist with the user's implementations. The device platform has a single level of memory hierarchy and can support a wide range of on-chip static random access memory (SRAM) and internal flash memory. Device **Feature** SPC560D30L1 SPC560D40L1 SPC560D40L3 SPC560D30L3 CPU e200z0h Static - up to 48 MHz **Execution speed** 128 KB 256 KB Code flash memory 64 KB (4 × 16 KB) Data flash memory **SRAM** 12 KB 16 KB eDMA 16 ch ADC (12-bit) 33 ch 16 ch 33 ch 16 ch CTU 16 ch Total timer I/O (1) 28 ch, 16-bit 14 ch, 16-bit 28 ch, 16-bit 14 ch, 16-bit **eMIOS** Type $X^{(2)}$ 5 ch 5 ch 2 ch 2 ch Type Y<sup>(3)</sup> 9 ch 9 ch Type G<sup>(4)</sup> 7 ch 7 ch 7 ch 7 ch Table 2. SPC560D30x and SPC560D40x device comparison Table 2. SPC560D30x and SPC560D40x device comparison (continued) | Facture | Device | | | | | | | | |-----------------------|-----------------------|-------------|-------------|-------------|--|--|--|--| | Feature | SPC560D30L1 | SPC560D30L3 | SPC560D40L1 | SPC560D40L3 | | | | | | Type H <sup>(5)</sup> | 4 ch | 7 ch | 4 ch | 7 ch | | | | | | SCI (LINFlex) | | | 3 | | | | | | | SPI (DSPI) | | 2 | 2 | | | | | | | CAN (FlexCAN) | | , | 1 | | | | | | | GPIO <sup>(6)</sup> | 45 | 79 | 45 | 79 | | | | | | Debug | | JT | AG | | | | | | | Package | LQFP64 LQFP100 LQFP64 | | | LQFP100 | | | | | - 1. Refer to eMIOS chapter of device reference manual for information on the channel configuration and functions. - 2. Type X = MC + MCB + OPWMT + OPWMB + OPWFMB + SAIC + SAOC - 3. Type Y = OPWMT + OPWMB + SAIC + SAOC - 4. Type G = MCB + IPWM + IPM + DAOC + OPWMT + OPWMB + OPWFMB + OPWMCB + SAIC + SAOC - 5. Type H = IPWM + IPM + DAOC + OPWMT + OPWMB + SAIC + SAOC - 6. I/O count based on multiplexing with peripherals. # 2 Block diagram Figure 1 shows a top-level block diagram of the SPC560D30x and SPC560D40x device series Figure 1. SPC560D30x and SPC560D40x series block diagram *Table 3* summarizes the functions of all the blocks present in the SPC560D30x and SPC560D40x series of microcontrollers. Note that the presence and number of blocks varies by device and package. Table 3. SPC560D30x and SPC560D40x series block summary | Block | Function | |---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Analog-to-digital converter (ADC) | Multi-channel, 12-bit analog-to-digital converter | | Boot assist module (BAM) | A block of read-only memory containing VLE code which is executed according to the boot mode of the device | | Clock generation module (MC_CGM) | Provides logic and control required for the generation of system and peripheral clocks | | Clock monitor unit (CMU) | Monitors clock source (internal and external) integrity | | Cross triggering unit (CTU) | Enables synchronization of ADC conversions with a timer event from the eMIOS or PIT | | Crossbar switch (XBAR) | Supports simultaneous connections between two master ports and three slave ports. The crossbar supports a 32-bit address bus width and a 64-bit data bus width. | | Deserial serial peripheral interface (DSPI) | Provides a synchronous serial interface for communication with external devices | | Enhanced direct memory access (eDMA) | Performs complex data transfers with minimal intervention from a host processor via "n" programmable channels. | | Enhanced modular input output system (eMIOS) | Provides the functionality to generate or measure events | | Error correction status module (ECSM) | Provides a myriad of miscellaneous control functions for the device including program-visible information about configuration and revision levels, a reset status register, wakeup control for exiting sleep modes, and optional features such as information on memory errors reported by error-correcting codes | | Flash memory | Provides non-volatile storage for program code, constants and variables | | FlexCAN (controller area network) | Supports the standard CAN communications protocol | | Frequency-modulated phase-<br>locked loop (FMPLL) | Generates high-speed system clocks and supports programmable frequency modulation | | Internal multiplexer (IMUX) SIU subblock | Allows flexible mapping of peripheral interface on the different pins of the device | | Interrupt controller (INTC) | Provides priority-based preemptive scheduling of interrupt requests | | JTAG controller (JTAGC) | Provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode | | LINFlex controller | Manages a high number of LIN (Local Interconnect Network protocol) messages efficiently with a minimum of CPU load | | Mode entry module (MC_ME) | Provides a mechanism for controlling the device operational mode and mode transition sequences in all functional states. It also manages the power control unit, reset generation module, clock generation module, and holds the configuration, control and status registers accessible for applications | | Non-maskable interrupt (NMI) | Handles external events which produces an immediate response, such as power down detection | Table 3. SPC560D30x and SPC560D40x series block summary (continued) | Block | Function | |-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Periodic interrupt timer (PIT) | Produces periodic interrupts and triggers | | Power control unit (MC_PCU) | Reduces the overall power consumption by disconnecting parts of the device from the power supply via a power switching device; device components are grouped into sections called "power domains" which are controlled by the PCU | | Real-time counter (RTC) | Provides a free-running counter and interrupt generation capability that can be used for timekeeping applications | | Reset generation module (MC_RGM) | Centralizes reset sources and manages the device reset sequence of the device | | Static random-access memory (SRAM) | Provides storage for program code, constants, and variables | | System integration unit lite (SIUL) | Provides control over all the electrical pad controls and up 32 ports with 16-bits of bidirectional, general-purpose input and output signals and supports up to 32 external interrupts with trigger event configuration | | System status and configuration module (SSCM) | Provides system configuration and status data (such as memory size and status, device mode and security status), device identification data, debug status port enable and selection, and bus and peripheral abort enable/disable | | System timer module (STM) | Provides a set of output compare events to support AUTOSAR (Automotive Open System Architecture) and operating system tasks | | Software watchdog timer (SWT) | Provides protection from runaway code | | Wakeup unit (WKPU) | Supports up to 18 external sources that can generate interrupts or wakeup events, of which one can cause non-maskable interrupt requests or wakeup events. | # 3 Package pinouts and signal descriptions ## 3.1 Package pinouts The available LQFP pinouts are provided in the following figures. For pin signal descriptions, refer to *Table 6*. Figure 2 shows the SPC560D30x and SPC560D40x in the LQFP100 package. PB[2] PC(3) PC(13) PC(13) PC(13) PC(14) PC(14) PC(15) PC(15) PC(15) PC(16) PB[3] □ 1 PC[9] □ 2 PC[14] □ 3 PC[15] □ 4 PA[2] □ 5 PE[0] □ 6 PA[1] □ 7 PE[1] □ 8 PE[8] □ 9 PE[9] □ 11 PA[0] □ 12 PE[11] □ 13 VSS HV □ 14 VDD\_HV □ 15 VSS HV □ 16 RESET □ 17 VSS\_LV □ 18 VDD\_LV □ 15 VDD\_LV □ 15 VDD\_LV □ 15 VDD\_BV □ 26 75 PA[11] □ PA[10] □ PA[9] □ PA[8] 74 73 72 □ PA[7] □ VDD\_HV □ VSS\_HV □ PA[3] 71 70 69 68 67 □ PB[15] 65 □ PB[14] 64 63 62 61 PD[14] LQFP100 PD[13] 60 PD[12] PB[11] | PD[11] 58 57 56 55 54 | PD[10] VDD\_EV [ VDD\_BV [ PC[11] [ PC[10] [ PB[0] [ PB[1] [ PC[6] [ 20 □ PD[9] PB[7] PB[5] VDD\_HV\_ADC PA(15) PA(14) PA(14) PA(14) PA(14) PA(12) VSS\_LV VSS\_TV VSS\_TAL VDD\_HV PB(9) PB(9) PB(10) PD(1) PD(1) PD(1) PD(2) PD(2) PD(2) PD(2) PD(3) PD(4) PD(4) PD(6) Figure 2. LQFP100 LQFP pin configuration (top view) 9/82 Figure 3 shows the SPC560D30x and SPC560D40x in the LQFP64 package. Figure 3. LQFP64 LQFP pin configuration (top view) # 3.2 Pad configuration during reset phases All pads have a fixed configuration under reset. During the power-up phase, all pads are forced to tristate. After power-up phase, all pads are forced to tristate with the following exceptions: - PA[9] (FAB) is pull-down. Without external strong pull-up the device starts fetching from flash. - PA[8] (ABS[0]) is pull-up. - RESET pad is driven low. This is pull-up only after PHASE2 reset completion. - JTAG pads (TCK, TMS and TDI) are pull-up while TDO remains tristate. - Precise ADC pads (PB[7:4] and PD[11:0]) are left tristate (no output buffer available). - Main oscillator pads (EXTAL, XTAL) are tristate. # 3.3 Voltage supply pins Voltage supply pins are used to provide power to the device. Two dedicated pins are used for 1.2 V regulator stabilization. Pin number Port pin **Function** LQFP64 LQFP100 VDD HV Digital supply voltage 7, 28, 34, 56 15, 37, 52, 70, 84 VSS HV Digital ground 6, 8, 26, 33, 55 14, 16, 35, 51, 69, 83 1.2 V decoupling pins. Decoupling capacitor must be VDD LV connected between these pins and the nearest $V_{SS\ LV}$ 11, 23, 57 19, 32, 85 pin<sup>(1)</sup> 1.2 V decoupling pins. Decoupling capacitor must be VSS LV connected between these pins and the nearest $V_{DD\ LV}$ 10, 24, 58 18, 33, 86 $pin^{(1)}$ VDD BV Internal regulator supply voltage 12 20 Table 4. Voltage supply pin descriptions # 3.4 Pad types In the device the following types of pads are available for system pins and functional port pins: $S = Slow^{(1)}$ $M = Medium^{(1)(2)}$ $F = Fast^{(1)(2)}$ I = Input only with analog feature (1) J = Input/Output ('S' pad) with analog feature X = Oscillator # 3.5 System pins The system pins are listed in *Table 5*. <sup>2.</sup> All medium and fast pads are in slow configuration by default at reset and can be configured as fast or medium (see the PCR[SRC] description in the device reference manual). DS6494 Rev 8 11/82 A decoupling capacitor must be placed between each of the three VDD\_LV/VSS\_LV supply pairs to ensure stable voltage (refer the Section 4.5: Recommended operating conditions in the device datasheet for details). <sup>1.</sup> Refer, Section 4.7: I/O pad electrical characteristics in the device datasheet for details. Table 5. System pin descriptions | Port | Function | I/O | Pad | RESET | Pin number | | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|---------------------------------------------|------------|---------|--| | pin | Fullction | direction | type | configuration | LQFP64 | LQFP100 | | | RESET | Bidirectional reset with Schmitt-Trigger characteristics and noise filter | I/O | М | Input, weak<br>pull-up only<br>after PHASE2 | 9 | 17 | | | EXTAL | Analog output of the oscillator amplifier circuit, when the oscillator is not in bypass mode. Analog input for the clock generator when the oscillator is in bypass mode <sup>(1)</sup> | I/O | X | Tristate | 27 | 36 | | | XTAL | Analog input of the oscillator amplifier circuit. Needs to be grounded if oscillator is used in bypass mode <sup>(1)</sup> | I | Х | Tristate | 25 | 34 | | <sup>1.</sup> Refer to the relevant section of the device datasheet. # 3.6 Functional ports The functional port pins are listed in *Table 6*. Table 6. Functional port pin descriptions | | | | | | | | _ | Pin number | | |----------|--------|-----------------------------------|---------------------------------------------------------------------|-------------------------------------------|---------------------------------|-------------|------------------------|------------|---------| | Port pin | PCR | Alternate function <sup>(1)</sup> | Function | Peripheral | I/O<br>direction <sup>(2)</sup> | Pad<br>type | RESET<br>configuration | LQFP64 | LQFP100 | | | | | | Port A | | | | | | | PA[0] | PCR[0] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[0]<br>E0UC[0]<br>CLKOUT<br>E0UC[13]<br>WKPU[19] <sup>(3)</sup> | SIUL<br>eMIOS_0<br>CGL<br>eMIOS_0<br>WKPU | 1/O<br>1/O<br>O<br>1/O | М | Tristate | 5 | 12 | | PA[1] | PCR[1] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[1] E0UC[1] NMI <sup>(4)</sup> WKPU[2] <sup>(3)</sup> | SIUL eMIOS_0 WKPU WKPU | I/O<br>I/O<br>—<br>—<br>I | S | Tristate | 4 | 7 | | PA[2] | PCR[2] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[2]<br>E0UC[2]<br>—<br>MA[2]<br>WKPU[3] <sup>(3)</sup> | SIUL<br>eMIOS_0<br>—<br>ADC<br>WKPU | I/O<br>I/O<br>—<br>O<br>I | S | Tristate | 3 | 5 | Table 6. Functional port pin descriptions (continued) | | | | | | | | _ | Pin n | umber | |----------|--------|-----------------------------------------------------|------------------------------------------------------|------------------------------------------|---------------------------------|-------------|---------------------------|--------|---------| | Port pin | PCR | Alternate function <sup>(1)</sup> | Function | Peripheral | I/O<br>direction <sup>(2)</sup> | Pad<br>type | RESET<br>configuration | LQFP64 | LQFP100 | | PA[3] | PCR[3] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[3] E0UC[3] CS4_0 EIRQ[0] ADC1_S[0] | SIUL eMIOS_0 DSPI_0 SIUL ADC | 1/O<br>1/O<br>—<br>1/O<br>I | S | Tristate | 43 | 68 | | PA[4] | PCR[4] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[4] E0UC[4] — CS0_1 WKPU[9] <sup>(3)</sup> | SIUL eMIOS_0 — DSPI_1 WKPU | I/O<br>I/O<br>—<br>I/O<br>I | S | Tristate | 20 | 29 | | PA[5] | PCR[5] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[5]<br>E0UC[5]<br>—<br>— | SIUL<br>eMIOS_0<br>— | I/O<br>I/O<br>— | M | Tristate | 51 | 79 | | PA[6] | PCR[6] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[6]<br>E0UC[6]<br>—<br>CS1_1<br>EIRQ[1] | SIUL<br>eMIOS_0<br>—<br>DSPI_1<br>SIUL | 1/O<br>1/O<br>—<br>1/O<br>I | S | Tristate | 52 | 80 | | PA[7] | PCR[7] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[7]<br>E0UC[7]<br>—<br>—<br>EIRQ[2]<br>ADC1_S[1] | SIUL<br>eMIOS_0<br>—<br>—<br>SIUL<br>ADC | I/O<br>I/O<br>—<br>—<br>I | S | Tristate | 44 | 71 | | PA[8] | PCR[8] | AF0<br>AF1<br>AF2<br>AF3<br>—<br>N/A <sup>(5)</sup> | GPIO[8] E0UC[8] E0UC[14] — EIRQ[3] ABS[0] | SIUL eMIOS_0 eMIOS_0 SIUL BAM | I/O<br>I/O<br>—<br>—<br>I | Ø | Input,<br>weak<br>pull-up | 45 | 72 | | PA[9] | PCR[9] | AF0<br>AF1<br>AF2<br>AF3<br>N/A <sup>(5)</sup> | GPIO[9]<br>E0UC[9]<br>—<br>CS2_1<br>FAB | SIUL<br>eMIOS_0<br>—<br>DSPI_1<br>BAM | I/O<br>I/O<br>—<br>I/O<br>I | S | Pull-<br>down | 46 | 73 | Table 6. Functional port pin descriptions (continued) | | | | Functional | | | | | Pin n | umber | |----------|---------|-----------------------------------|------------------------------------------------------------------|---------------------------------------------|---------------------------------|-------------|------------------------|--------|---------| | Port pin | PCR | Alternate function <sup>(1)</sup> | Function | Peripheral | I/O<br>direction <sup>(2)</sup> | Pad<br>type | RESET<br>configuration | LQFP64 | LQFP100 | | PA[10] | PCR[10] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[10] E0UC[10] — LIN2TX ADC1_S[2] | SIUL<br>eMIOS_0<br>—<br>LINFlex_2<br>ADC | 1/0<br>1/0<br>1 0 - | S | Tristate | 47 | 74 | | PA[11] | PCR[11] | AF0 AF1 AF2 AF3 — — | GPIO[11] E0UC[11] — — EIRQ[16] ADC1_S[3] LIN2RX | SIUL eMIOS_0 SIUL ADC LINFlex_2 | I/O<br>I/O<br>—<br>—<br>— | S | Tristate | 48 | 75 | | PA[12] | PCR[12] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[12] — — — EIRQ[17] SIN_0 | SIUL SIUL DSPI_0 | | S | Tristate | 22 | 31 | | PA[13] | PCR[13] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[13]<br>SOUT_0<br>—<br>CS3_1 | SIUL<br>DSPI_0<br>—<br>DSPI_1 | 0 0 | М | Tristate | 21 | 30 | | PA[14] | PCR[14] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[14]<br>SCK_0<br>CS0_0<br>E0UC[0]<br>EIRQ[4] | SIUL<br>DSPI_0<br>DSPI_0<br>eMIOS_0<br>SIUL | I/O<br>I/O<br>I/O<br>I/O | M | Tristate | 19 | 28 | | PA[15] | PCR[15] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[15]<br>CS0_0<br>SCK_0<br>E0UC[1]<br>WKPU[10] <sup>(3)</sup> | SIUL<br>DSPI_0<br>DSPI_0<br>eMIOS_0<br>WKPU | I/O<br>I/O<br>I/O<br>I/O | М | Tristate | 18 | 27 | | | | | | Port B | | | | | | | PB[0] | PCR[16] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[16]<br>CAN0TX<br>—<br>LIN2TX | SIUL<br>FlexCAN_0<br>—<br>LINFlex_2 | I/O<br>O<br>—<br>O | М | Tristate | 14 | 23 | Table 6. Functional port pin descriptions (continued) | | | | | - | | | _ | Pin n | umber | |----------|---------|-----------------------------------|--------------------------------------------------|--------------------------------|---------------------------------|-------------|------------------------|--------|---------| | Port pin | PCR | Alternate function <sup>(1)</sup> | Function | Peripheral | I/O<br>direction <sup>(2)</sup> | Pad<br>type | RESET<br>configuration | LQFP64 | LQFP100 | | PB[1] | PCR[17] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[17] — LIN0RX WKPU[4] <sup>(3)</sup> CAN0RX | SIUL LINFlex_0 WKPU FlexCAN_0 | I/O<br>—<br>—<br>I<br>I | S | Tristate | 15 | 24 | | PB[2] | PCR[18] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[18]<br>LINOTX<br>—<br>— | SIUL<br>LINFlex_0<br>— | I/O<br>O<br>— | M | Tristate | 64 | 100 | | PB[3] | PCR[19] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[19] | SIUL WKPU LINFlex_0 | | S | Tristate | 1 | 1 | | PB[4] | PCR[20] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[20] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> - | I | Tristate | 32 | 50 | | PB[5] | PCR[21] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[21] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> - | I | Tristate | 35 | 53 | | PB[6] | PCR[22] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[22] — — — — ADC1_P[2] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> - | I | Tristate | 36 | 54 | | PB[7] | PCR[23] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[23] | SIUL<br>—<br>—<br>—<br>ADC | - - | - | Tristate | 37 | 55 | Table 6. Functional port pin descriptions (continued) | | | | - | - | | | _ | Pin n | umber | |----------|---------|-----------------------------------|-----------------------------------------------------|---------------------------------------|---------------------------------|-------------|------------------------|--------|---------| | Port pin | PCR | Alternate function <sup>(1)</sup> | Function | Peripheral | I/O<br>direction <sup>(2)</sup> | Pad<br>type | RESET<br>configuration | LQFP64 | LQFP100 | | PB[8] | PCR[24] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[24] — — — — ADC1_S[4] WKPU[25] <sup>(3)</sup> | SIUL<br>—<br>—<br>—<br>ADC<br>WKPU | - | I | Tristate | 30 | 39 | | PB[9] | PCR[25] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[25] — — — — ADC1_S[5] WKPU[26] <sup>(3)</sup> | SIUL<br>—<br>—<br>—<br>ADC<br>WKPU | - | I | Tristate | 29 | 38 | | PB[10] | PCR[26] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[26] ADC1_S[6] WKPU[8] <sup>(3)</sup> | SIUL ADC WKPU | I/O<br>—<br>—<br>—<br>—<br>I | J | Tristate | 31 | 40 | | PB[11] | PCR[27] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[27]<br>E0UC[3]<br>—<br>CS0_0<br>ADC1_S[12] | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC | I/O<br>I/O<br>—<br>I/O | J | Tristate | 38 | 59 | | PB[12] | PCR[28] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[28] E0UC[4] — CS1_0 ADC1_X[0] | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC | I/O<br>I/O<br>—<br>O | J | Tristate | 39 | 61 | | PB[13] | PCR[29] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[29] E0UC[5] — CS2_0 ADC1_X[1] | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC | I/O<br>I/O<br>—<br>O | J | Tristate | 40 | 63 | | PB[14] | PCR[30] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[30]<br>E0UC[6]<br>—<br>CS3_0<br>ADC1_X[2] | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC | I/O<br>I/O<br>—<br>O | J | Tristate | 41 | 65 | Table 6. Functional port pin descriptions (continued) | | | | Functional | | | | , | Pin n | umber | |----------------------|---------|-----------------------------------|--------------------------------------------|---------------------------------------|---------------------------------|-------------|---------------------------|--------|---------| | Port pin | PCR | Alternate function <sup>(1)</sup> | Function | Peripheral | I/O<br>direction <sup>(2)</sup> | Pad<br>type | RESET<br>configuration | LQFP64 | LQFP100 | | PB[15] | PCR[31] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[31] E0UC[7] — CS4_0 ADC1_X[3] | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC | 1/0<br>1/0<br>—<br>0 | J | Tristate | 42 | 67 | | | | | | Port C | | | | | | | PC[0] <sup>(6)</sup> | PCR[32] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[32]<br>—<br>TDI<br>— | SIUL<br>—<br>JTAGC<br>— | - | M | Input,<br>weak<br>pull-up | 59 | 87 | | PC[1] <sup>(6)</sup> | PCR[33] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[33]<br>—<br>TDO<br>— | SIUL<br>—<br>JTAGC<br>— | I/O<br>—<br>O<br>— | F | Tristate | 54 | 82 | | PC[2] | PCR[34] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[34]<br>SCK_1<br>—<br>—<br>EIRQ[5] | SIUL<br>DSPI_1<br>—<br>—<br>SIUL | I/O<br>I/O<br>—<br>— | М | Tristate | 50 | 78 | | PC[3] | PCR[35] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[35]<br>CS0_1<br>MA[0]<br>—<br>EIRQ[6] | SIUL<br>DSPI_1<br>ADC<br>—<br>SIUL | I/O<br>I/O<br>O<br>— | S | Tristate | 49 | 77 | | PC[4] | PCR[36] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[36] SIN_1 EIRQ[18] | SIUL DSPI_1 SIUL | I/O<br>—<br>—<br>—<br>—<br>I | М | Tristate | 62 | 92 | | PC[5] | PCR[37] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[37] SOUT_1 EIRQ[7] | SIUL<br>DSPI_1<br>—<br>—<br>SIUL | I/O<br>O<br>—<br>—<br>I | М | Tristate | 61 | 91 | 17/82 Table 6. Functional port pin descriptions (continued) | | | | - | - | | | | Pin n | umber | |----------|---------|-----------------------------------|-------------------------------------------------------|-----------------------------------|---------------------------------|-------------|------------------------|--------|---------| | Port pin | PCR | Alternate function <sup>(1)</sup> | Function | Peripheral | I/O<br>direction <sup>(2)</sup> | Pad<br>type | RESET<br>configuration | LQFP64 | LQFP100 | | PC[6] | PCR[38] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[38]<br>LIN1TX<br>—<br>— | SIUL<br>LINFlex_1<br>— | I/O<br>O<br>—<br>— | S | Tristate | 16 | 25 | | PC[7] | PCR[39] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[39] LIN1RX WKPU[12] <sup>(3)</sup> | SIUL — — — LINFlex_1 WKPU | I/O<br>—<br>—<br>—<br>I<br>I | S | Tristate | 17 | 26 | | PC[8] | PCR[40] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[40]<br>LIN2TX<br>E0UC[3] | SIUL<br>LINFlex_2<br>eMIOS_0 | I/O<br>O<br>I/O<br>— | S | Tristate | 63 | 99 | | PC[9] | PCR[41] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[41] — E0UC[7] — LIN2RX WKPU[13] <sup>(3)</sup> | SIUL eMIOS_0 LINFlex_2 WKPU | I/O<br>—<br>I/O<br>—<br>I | S | Tristate | 2 | 2 | | PC[10] | PCR[42] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[42]<br>—<br>—<br>MA[1] | SIUL<br>—<br>—<br>ADC | I/O<br>—<br>—<br>O | M | Tristate | 13 | 22 | | PC[11] | PCR[43] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[43]<br>—<br>—<br>MA[2]<br>WKPU[5] <sup>(3)</sup> | SIUL<br>—<br>—<br>ADC<br>WKPU | I/O<br>—<br>—<br>O<br>I | S | Tristate | _ | 21 | | PC[12] | PCR[44] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[44]<br>E0UC[12]<br>—<br>—<br>EIRQ[19] | SIUL<br>eMIOS_0<br>—<br>—<br>SIUL | I/O<br>I/O<br>—<br>—<br>I | М | Tristate | _ | 97 | | PC[13] | PCR[45] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[45]<br>E0UC[13]<br>—<br>— | SIUL<br>eMIOS_0<br>—<br>— | I/O<br>I/O<br>—<br>— | S | Tristate | _ | 98 | Table 6. Functional port pin descriptions (continued) | | | | | - | | | _ | Pin n | umber | |----------|---------|-----------------------------------|------------------------------------------------------|-----------------------------------|---------------------------------|-------------|------------------------|--------|---------| | Port pin | PCR | Alternate function <sup>(1)</sup> | Function Peripheral d | | I/O<br>direction <sup>(2)</sup> | Pad<br>type | RESET<br>configuration | LQFP64 | LQFP100 | | PC[14] | PCR[46] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[46]<br>E0UC[14]<br>—<br>—<br>EIRQ[8] | SIUL<br>eMIOS_0<br>—<br>—<br>SIUL | 1/O<br>1/O<br>1 | S | Tristate | _ | 3 | | PC[15] | PCR[47] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[47]<br>E0UC[15]<br>—<br>—<br>EIRQ[20] | SIUL<br>eMIOS_0<br>—<br>—<br>SIUL | I/O<br>I/O<br>—<br>—<br>I | М | Tristate | _ | 4 | | | | | | Port D | | | | | | | PD[0] | PCR[48] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[48] WKPU[27] <sup>(3)</sup> ADC1_P[4] | SIUL WKPU ADC | -<br>-<br>-<br>- | I | Tristate | _ | 41 | | PD[1] | PCR[49] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[49] — — — WKPU[28] <sup>(3)</sup> ADC1_P[5] | SIUL WKPU ADC | -<br>-<br>-<br>- | I | Tristate | _ | 42 | | PD[2] | PCR[50] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[50] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> - | I | Tristate | _ | 43 | | PD[3] | PCR[51] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[51] | SIUL<br>—<br>—<br>—<br>ADC | - - | I | Tristate | _ | 44 | Table 6. Functional port pin descriptions (continued) | | | | | | | | | Pin n | umber | |----------|---------|-----------------------------------|--------------------------------------------|----------------------------|---------------------------------|-------------|------------------------|--------|---------| | Port pin | PCR | Alternate function <sup>(1)</sup> | Function | Peripheral | I/O<br>direction <sup>(2)</sup> | Pad<br>type | RESET<br>configuration | LQFP64 | LQFP100 | | PD[4] | PCR[52] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[52] ADC1_P[8] | SIUL<br>—<br>—<br>—<br>ADC | - - | I | Tristate | _ | 45 | | PD[5] | PCR[53] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[53] ADC1_P[9] | SIUL ADC | -<br>-<br>-<br>- | I | Tristate | _ | 46 | | PD[6] | PCR[54] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[54] — — — ADC1_P[10] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> - | I | Tristate | 1 | 47 | | PD[7] | PCR[55] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[55]<br>—<br>—<br>—<br>—<br>ADC1_P[11] | SIUL<br>—<br>—<br>—<br>ADC | - - | I | Tristate | ı | 48 | | PD[8] | PCR[56] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[56] | SIUL<br>—<br>—<br>—<br>ADC | - - | - | Tristate | I | 49 | | PD[9] | PCR[57] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[57] ADC1_P[13] | SIUL<br>—<br>—<br>—<br>ADC | - - | I | Tristate | _ | 56 | | PD[10] | PCR[58] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[58]<br>—<br>—<br>—<br>—<br>ADC1_P[14] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> - | I | Tristate | - | 57 | Table 6. Functional port pin descriptions (continued) | | | | | | | | | Pin n | umber | |----------|---------|-----------------------------------|----------------------------------------------------------|-----------------------------------------------------------|-----------------------------|------------------------|----------|---------|-------| | Port pin | PCR | Alternate function <sup>(1)</sup> | Function | Function Peripheral I/O Pad direction <sup>(2)</sup> type | | RESET<br>configuration | LQFP64 | LQFP100 | | | PD[11] | PCR[59] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[59] ADC1_P[15] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br> -<br> | I | Tristate | _ | 58 | | PD[12] | PCR[60] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[60]<br>CS5_0<br>E0UC[24]<br>—<br>ADC1_S[8] | SIUL<br>DSPI_0<br>eMIOS_0<br>—<br>ADC | I/O<br>O<br>I/O<br>—<br>I | J | Tristate | _ | 60 | | PD[13] | PCR[61] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[61] | SIUL<br>DSPI_1<br>eMIOS_0<br>—<br>ADC | 1/O<br>1/O<br>1/O<br>—<br>— | J | Tristate | ı | 62 | | PD[14] | PCR[62] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[62] | SIUL<br>DSPI_1<br>eMIOS_0<br>—<br>ADC | I/O<br>O<br>I/O<br>—<br>I | J | Tristate | I | 64 | | PD[15] | PCR[63] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[63] | SIUL<br>DSPI_1<br>eMIOS_0<br>—<br>ADC | I/O<br>O<br>I/O<br>—<br>I | J | Tristate | I | 66 | | | | | | Port E | | | | | | | PE[0] | PCR[64] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[64]<br>E0UC[16]<br>—<br>—<br>WKPU[6] <sup>(3)</sup> | SIUL<br>eMIOS_0<br>—<br>—<br>WKPU | I/O<br>I/O<br>—<br>—<br>I | S | Tristate | _ | 6 | | PE[1] | PCR[65] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[65]<br>E0UC[17]<br>—<br>— | SIUL<br>eMIOS_0<br>— | I/O<br>I/O<br>— | М | Tristate | _ | 8 | Table 6. Functional port pin descriptions (continued) | | | | • | - | | | | Pin n | umber | |----------|---------|-----------------------------------|----------------------------------------------------|------------------------------------------|---------------------------------|-------------|------------------------|--------|---------| | Port pin | PCR | Alternate function <sup>(1)</sup> | Function | Peripheral | I/O<br>direction <sup>(2)</sup> | Pad<br>type | RESET<br>configuration | LQFP64 | LQFP100 | | PE[2] | PCR[66] | AF0<br>AF1<br>AF2<br>AF3<br>— | GPIO[66] E0UC[18] EIRQ[21] SIN_1 | SIUL eMIOS_0 SIUL DSPI_1 | I/O<br>I/O<br>—<br>—<br>— | М | Tristate | ı | 89 | | PE[3] | PCR[67] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[67]<br>E0UC[19]<br>SOUT_1<br>— | SIUL<br>eMIOS_0<br>DSPI_1 | 0 0 0 | M | Tristate | - | 90 | | PE[4] | PCR[68] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[68]<br>E0UC[20]<br>SCK_1<br>—<br>EIRQ[9] | SIUL eMIOS_0 DSPI_1 SIUL | I/O<br>I/O<br>I/O<br>— | М | Tristate | _ | 93 | | PE[5] | PCR[69] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[69]<br>E0UC[21]<br>CS0_1<br>MA[2] | SIUL<br>eMIOS_0<br>DSPI_1<br>ADC | 0 5 5 5 | M | Tristate | | 94 | | PE[6] | PCR[70] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[70]<br>E0UC[22]<br>CS3_0<br>MA[1]<br>EIRQ[22] | SIUL<br>eMIOS_0<br>DSPI_0<br>ADC<br>SIUL | I/O<br>I/O<br>O<br>O | М | Tristate | _ | 95 | | PE[7] | PCR[71] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[71]<br>E0UC[23]<br>CS2_0<br>MA[0]<br>EIRQ[23] | SIUL<br>eMIOS_0<br>DSPI_0<br>ADC<br>SIUL | I/O<br>I/O<br>O<br>O | М | Tristate | ı | 96 | | PE[8] | PCR[72] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[72]<br>—<br>E0UC[22]<br>— | SIUL — eMIOS_0 — | I/O<br>—<br>I/O<br>— | М | Tristate | - | 9 | | PE[9] | PCR[73] | AF0<br>AF1<br>AF2<br>AF3 | GPIO[73] — E0UC[23] — WKPU[7] <sup>(3)</sup> | SIUL eMIOS_0 WKPU | I/O<br>—<br>I/O<br>— | S | Tristate | _ | 10 | Table 6. Functional port pin descriptions (continued) | | | | | | | | _ | Pin n | umber | |-----------------------|----------|-----------------------------------|-------------------------|------------|---------------------------------|----------------|------------------------|--------|---------| | Port pin | PCR | Alternate function <sup>(1)</sup> | Function | Peripheral | I/O<br>direction <sup>(2)</sup> | Pad<br>type | RESET<br>configuration | LQFP64 | LQFP100 | | | | AF0 | GPIO[74] | SIUL | I/O | | | | | | | | AF1 | _ | _ | _ | | | | | | PE[10] | PCR[74] | AF2 | CS3_1 | DSPI_1 | 0 | S | Tristate | _ | 11 | | | | AF3 | _ | _ | _ | | | | | | | | _ | EIRQ[10] | SIUL | I | | | | | | | | AF0 | GPIO[75] | SIUL | I/O | | | | | | | | AF1 | E0UC[24] | eMIOS_0 | I/O | | | | | | PE[11] | PCR[75] | AF2 | CS4_1 | DSPI_1 | 0 | S | Tristate | _ | 13 | | | | AF3 | _ | _ | _ | | | | | | | | _ | WKPU[14] <sup>(3)</sup> | WKPU | 1 | | | | | | | | AF0 | GPIO[76] | SIUL | I/O | | | | | | | PCR[76] | AF1 | _ | _ | _ | | Tristate | | 76 | | PE[12] | | AF2 | _ | _ | _ | S | | _ | | | FE[12] | | AF3 | _ | _ | _ | 3 | | | | | | | _ | ADC1_S[7] | ADC | 1 | | | | | | | | _ | EIRQ[11] | SIUL | 1 | | | | | | | | | | Port H | | | | | | | | | AF0 | GPIO[121] | SIUL | I/O | | | | | | PH[9] <sup>(6)</sup> | PCR[121] | AF1 | _ | _ | _ | S | Input,<br>weak | 60 | 88 | | Files, | FUN[121] | AF2 | TCK | JTAGC | 1 | 3 | pull-up | 00 | 00 | | | | AF3 | _ | _ | _ | | pan ap | | | | | | AF0 | GPIO[122] | SIUL | I/O | | | | 04 | | PH[10] <sup>(6)</sup> | DCD[400] | AF1 | _ | _ | _ | C | Input, | E0. | | | PH[ IU](°) | PCR[122] | AF2 | TMS | JTAGC | 1 | S weak pull-up | 53 | 81 | | | | | AF3 | | | | | Pan-ap | | | <sup>1.</sup> Alternate functions are chosen by setting the values of the PCR.PA bitfields inside the SIUL module. PCR.PA = 00 ® AF0; PCR.PA = 01 ® AF1; PCR.PA = 10 ® AF2; PCR.PA = 11 ® AF3. This is intended to select the output functions; to use one of the input functions, the PCR.IBE bit must be written to '1', regardless of the values selected in the PCR.PA bitfields. For this reason, the value corresponding to an input only function is reported as "—". - 2. Multiple inputs are routed to all respective modules internally. The input of some modules must be configured by setting the values of the PSMIO.PADSELx bitfields inside the SIUL module. - 3. All WKPU pins also support external interrupt capability. See "wakeup unit" chapter of the device reference manual for further details. - 4. NMI has higher priority than alternate function. When NMI is selected, the PCR.AF field is ignored. - "Not applicable" because these functions are available only while the device is booting. Refer to "BAM" chapter of the device reference manual for details. - 6. Out of reset all the functional pins except PC[0:1] and PH[9:10] are available to the user as GPIO. PC[0:1] are available as JTAG pins (TDI and TDO respectively). PH[9:10] are available as JTAG pins (TCK and TMS respectively). If the user configures these JTAG pins in GPIO mode the device is no longer compliant with IEEE 1149.1 2001. DS6494 Rev 8 23/82 #### 4 Electrical characteristics #### 4.1 Introduction This section contains electrical characteristics of the device as well as temperature and power considerations. This product contains devices to protect the inputs against damage due to high static voltages. However, it is advisable to take precautions to avoid application of any voltage higher than the specified maximum rated voltages. To enhance reliability, unused inputs can be driven to an appropriate logic voltage level ( $V_{DD}$ or $V_{SS}$ ). This can be done by the internal pull-up or pull-down, which is provided by the product for most general purpose pins. The parameters listed in the following tables represent the characteristics of the device and its demands on the system. In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column. In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" is for System Requirement is included in the Symbol column. #### 4.2 Parameter classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in *Table 7* are used and the parameters are tagged accordingly in the tables where appropriate. Classification tag Tag description P Those parameters are guaranteed during production testing on each individual device. C Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. T Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. D Those parameters are derived mainly from simulations. **Table 7. Parameter classifications** Note: The classification is shown in the column labeled "C" in the parameter tables where appropriate. ## 4.3 NVUSRO register Bit values in the Non-Volatile User Options (NVUSRO) Register control portions of the device configuration, namely electrical parameters such as high voltage supply and oscillator margin, as well as digital functionality (watchdog enable/disable after reset). For a detailed description of the NVUSRO register, refer to the device reference manual. #### 4.3.1 NVUSRO[PAD3V5V] field description The DC electrical characteristics are dependent on the PAD3V5V bit value. *Table 8* shows how NVUSRO[PAD3V5V] controls the device configuration. Table 8. PAD3V5V field description | Value <sup>(1)</sup> | Description | |----------------------|------------------------------| | 0 | High voltage supply is 5.0 V | | 1 | High voltage supply is 3.3 V | <sup>1.</sup> Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash. ### 4.3.2 NVUSRO[OSCILLATOR\_MARGIN] field description The fast external crystal oscillator consumption is dependent on the OSCILLATOR\_MARGIN bit value. *Table 9* shows how NVUSRO[OSCILLATOR\_MARGIN] controls the device configuration. Table 9. OSCILLATOR\_MARGIN field description | Value (1) | Description | |-----------|---------------------------------------------| | 0 | Low consumption configuration (4 MHz/8 MHz) | | 1 | High margin configuration (4 MHz/16 MHz) | <sup>1.</sup> Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash. #### 4.3.3 NVUSRO[WATCHDOG\_EN] field description The watchdog enable/disable configuration after reset is dependent on the WATCHDOG\_EN bit value. *Table 10* shows how NVUSRO[WATCHDOG\_EN] controls the device configuration. Table 10. WATCHDOG\_EN field description | Value <sup>(1)</sup> | Description | |----------------------|---------------------| | 0 | Disable after reset | | 1 | Enable after reset | <sup>1.</sup> Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash. DS6494 Rev 8 25/82 # 4.4 Absolute maximum ratings Table 11. Absolute maximum ratings | Symbo | | Parameter | Conditions | Va | lue | Unit | | |----------------------|-----|-----------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------|-----------------------|------|--| | Symbo | )1 | Parameter | Conditions | Min | Max | Unit | | | V <sub>SS</sub> | SR | Digital ground on VSS_HV pins | _ | 0 | 0 | V | | | V <sub>DD</sub> | SR | Voltage on VDD_HV pins with respect to ground (V <sub>SS</sub> ) | _ | -0.3 | 6.0 | V | | | V <sub>SS_LV</sub> | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> ) | - | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | ٧ | | | V | SR | Voltage on VDD_BV (regulator supply) | | <u>−</u> −0.3 6.0 | | V | | | V <sub>DD_BV</sub> | SIX | pin with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | $V_{DD} - 0.3$ | $V_{DD} + 0.3$ | ٧ | | | V <sub>SS_ADC</sub> | SR | (V <sub>SS</sub> ) | | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V | | | ., | 0.0 | Voltage on VDD_HV_ADC (ADC | _ | -0.3 | 6.0 | V | | | V <sub>DD_ADC</sub> | SR | reference) pin with respect to ground (Vss) | Relative to V <sub>DD</sub> | V <sub>DD</sub> - 0.3 | V <sub>DD</sub> + 0.3 | v | | | V <sub>IN</sub> | SR | Voltage on any GPIO pin with respect to | | -0.3 | 6.0 | V | | | VIN | SIX | ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | $V_{DD}-0.3$ | $V_{DD} + 0.3$ | | | | I <sub>INJPAD</sub> | SR | Injected input current on any pin during overload condition | _ | -10 | 10 | mA | | | I <sub>INJSUM</sub> | SR | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | mA | | | | SR | Sum of all the static I/O current within a | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | _ | 70 | mΛ | | | I <sub>AVGSEG</sub> | SK | supply segment <sup>(1)</sup> | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _ | 64 | mA | | | I <sub>CORELV</sub> | SR | Low voltage static current sink through VDD_BV | _ | _ | 150 | mA | | | T <sub>STORAGE</sub> | SR | Storage temperature | _ | -55 | 150 | °C | | <sup>1.</sup> Supply segments are described in Section 4.7.5: I/O pad current specification. Note: Stresses exceeding the recommended absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{IN} > V_{DD}$ or $V_{IN} < V_{SS}$ ), the voltage on pins with respect to ground ( $V_{SS}$ ) must not exceed the recommended values. # 4.5 Recommended operating conditions Table 12. Recommended operating conditions (3.3 V) | Cumahad | | С | Downwoodow | Canditions | Va | lue | 11 | | |------------------------------------|-------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------|-----------------------|-------------------------------------------|------|--| | Symbol | | C | Parameter | Conditions | Min | Max | Unit | | | V <sub>SS</sub> | SR | _ | Digital ground on VSS_HV pins | _ | 0 | 0 | V | | | V <sub>DD</sub> <sup>(1)</sup> | SR | _ | Voltage on VDD_HV pins with respect to ground (V <sub>SS</sub> ) | _ | 3.0 | 3.6 | ٧ | | | V <sub>SS_LV</sub> <sup>(2)</sup> | SR | _ | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | ٧ | | | V <sub>DD BV</sub> <sup>(3)</sup> | , (0) (1) | | Voltage on VDD_BV pin (regulator | _ | 3.0 | 3.6 | V | | | V DD_BV | SIX | supply) with respect to ground (V <sub>SS</sub> ) | | Relative to V <sub>DD</sub> | $V_{DD} - 0.1$ | V <sub>DD</sub> + 0.1 | v | | | V <sub>SS_ADC</sub> | SR | | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V | | | V <sub>DD_ADC</sub> <sup>(4)</sup> | SR | | Voltage on VDD_HV_ADC pin (ADC | _ | 3.0 <sup>(5)</sup> | 3.6 | V | | | VDD_ADC` | SIX | | reference) with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | $V_{DD} - 0.1$ | V <sub>DD</sub> + 0.1 | V | | | V <sub>IN</sub> | SR | | Voltage on any GPIO pin with respect to | _ | V <sub>SS</sub> – 0.1 | _ | V | | | V IN | Oix | | ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.1 | V | | | I <sub>INJPAD</sub> | SR | _ | Injected input current on any pin during overload condition | _ | -5 | 5 | mA | | | I <sub>INJSUM</sub> | SR | _ | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | mA | | | TV <sub>DD</sub> | SR | | V <sub>DD</sub> slope to ensure correct power up <sup>(6)</sup> | _ | 3.0 <sup>(7)</sup> | 250 x 10 <sup>3</sup><br>(0.25<br>[V/µs]) | V/s | | <sup>1. 100</sup> nF capacitance needs to be provided between each $\rm V_{DD}/\rm V_{SS}$ pair. 7. Minimum value of $TV_{DD}$ must be guaranteed until $V_{DD}$ reaches 2.6 V (maximum value of $V_{PORH}$ ). <sup>2. 330</sup> nF capacitance needs to be provided between each $V_{DD\_LV}/V_{SS\_LV}$ supply pair. <sup>470</sup> nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics). <sup>4. 100</sup> nF capacitance needs to be provided between $\rm V_{DD\_ADC}/\rm V_{SS\_ADC}$ pair. <sup>5.</sup> Full electrical specification cannot be guaranteed when voltage drops below 3.0 V. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed. When voltage drops below V<sub>LVDHVL</sub>, device is reset <sup>6.</sup> Guaranteed by device validation. Table 13. Recommended operating conditions (5.0 V) | Complete | | _ | Downwater | Canditiana | Va | lue | 11:4 | |------------------------------------|-----|---|-----------------------------------------------------------------------------------------------|-----------------------------|-----------------------|--------------------------------------------|------| | Symbol | | С | Parameter | Conditions | Min | Max | Unit | | V <sub>SS</sub> | SR | _ | Digital ground on VSS_HV pins | _ | 0 | 0 | V | | V <sub>DD</sub> <sup>(1)</sup> | SR | | Voltage on VDD_HV pins with respect to | _ | 4.5 | 5.5 | V | | V DD | SIX | | ground (V <sub>SS</sub> ) | Voltage drop <sup>(2)</sup> | 3.0 | 5.5 | V | | V <sub>SS_LV</sub> <sup>(3)</sup> | SR | | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> ) | | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1 | > | | | | | | _ | 4.5 | 5.5 | V | | V <sub>DD_BV</sub> <sup>(4)</sup> | SR | | Voltage on VDD_BV pin (regulator supply) with respect to ground (V <sub>SS</sub> ) | Voltage drop <sup>(2)</sup> | 3.0 | 5.5 | | | | | | 1 7 1 9 | Relative to V <sub>DD</sub> | $V_{DD}-0.1$ | V <sub>DD</sub> + 0.1 | | | V <sub>SS_ADC</sub> | SR | | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (Vss | | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1 | > | | | | | | _ | 4.5 | 5.5 | | | V <sub>DD_ADC</sub> <sup>(5)</sup> | SR | _ | Voltage on VDD_HV_ADC pin (ADC reference) with respect to ground (V <sub>SS</sub> ) | Voltage drop <sup>(2)</sup> | 3.0 | 5.5 | V | | | | | (133) | Relative to V <sub>DD</sub> | V <sub>DD</sub> – 0.1 | V <sub>DD</sub> + 0.1 | | | V <sub>IN</sub> | SR | | Voltage on any GPIO pin with respect to | _ | $V_{SS}-0.1$ | _ | < | | VIN | OIX | | ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.1 | V | | I <sub>INJPAD</sub> | SR | | Injected input current on any pin during overload condition | _ | <b>-</b> 5 | 5 | mA | | I <sub>INJSUM</sub> | SR | | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | mA | | TV <sub>DD</sub> | SR | | V <sub>DD</sub> slope to ensure correct power up <sup>(6)</sup> | _ | 3.0 <sup>(7)</sup> | 250 x 10 <sup>3</sup><br>(0.25<br>[V/ μs]) | V/s | <sup>1. 100</sup> nF capacitance needs to be provided between each $V_{DD}/V_{SS}$ pair. Note: SRAM data retention is guaranteed with $V_{DD\_LV}$ not below 1.08 V. <sup>2.</sup> Full device operation is guaranteed by design when the voltage drops below 4.5 V down to 3.6 V. However, certain analog electrical characteristics will not be guaranteed to stay within the stated limits. <sup>3. 330</sup> nF capacitance needs to be provided between each $V_{DD\_LV}/V_{SS\_LV}$ supply pair. <sup>470</sup> nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics). <sup>5. 100</sup> nF capacitance needs to be provided between $\rm V_{DD\_ADC}/\rm V_{SS\_ADC}$ pair. <sup>6.</sup> Guaranteed by device validation. <sup>7.</sup> Minimum value of $TV_{DD}$ must be guaranteed until $V_{DD}$ reaches 2.6 V (maximum value of $V_{PORH}$ ). #### 4.6 Thermal characteristics ### 4.6.1 Package thermal characteristics Table 14. LQFP thermal characteristics | Sym | bol | С | Parameter | Conditions <sup>(1)</sup> | | Value | Unit | | | |-----------------|----------------------|---|-----------------------------------------------------|---------------------------|---------|-------|--------|--|--| | | | | | Single-layer board —1s | LQFP64 | 72.1 | | | | | Ь | СС | _ | Thermal resistance, junction-to- | Single-layer board — is | LQFP100 | 65.2 | °C/W | | | | $R_{\theta JA}$ | CC | ט | ambient natural convection <sup>(2)</sup> | Four-layer board — 2s2p | LQFP64 | 57.3 | | | | | | | | | Four-layer board — 252p | LQFP100 | 51.8 | | | | | В | СС | D | Thermal resistance, junction-to- | Four lover board 2020 | LQFP64 | 44.1 | °C/W | | | | $R_{\theta JB}$ | CC | ט | pard <sup>(3)</sup> Four-layer board — 2s2 | | LQFP100 | 41.3 | C/VV | | | | | | | | Single-layer board — 1s | LQFP64 | 26.5 | | | | | В | 00 | _ | Thermal resistance, junction-to-case <sup>(4)</sup> | Siligle-layer board — 15 | LQFP100 | 23.9 | °C/W | | | | $R_{\theta JC}$ | | | Thermal resistance, junction to ease | Four lover board 2020 | LQFP64 | 26.2 | | | | | | | | | Four-layer board — 2s2p | LQFP100 | 23.7 | | | | | | | | | Single layer board 1a | LQFP64 | 41 | | | | | M | СС | D | Junction-to-board thermal | Single-layer board — 1s | LQFP100 | 41.6 | °C/W | | | | $\Psi_{JB}$ | | | characterization parameter, natural convection | Four lover board 2020 | LQFP64 | 43 | C/VV | | | | | | | | Four-layer board — 2s2p | LQFP100 | 43.4 | | | | | | | | | Cingle layer board 10 | LQFP64 | 11.5 | 8000 | | | | )T( | ) OO F | _ | Junction-to-case thermal | Single-layer board — 1s | LQFP100 | 10.4 | | | | | A JC | Ψ <sub>JC</sub> CC [ | | convection | Four layer board 2-2- | LQFP64 | 11.1 | °C/W | | | | | | | | Four-layer board — 2s2p | LQFP100 | 10.2 | ).<br> | | | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C Note: Thermal characteristics are targets based on simulation that are subject to change per device characterization. #### 4.6.2 Power considerations The average chip-junction temperature, $T_J$ , in degrees Celsius, may be calculated using *Equation 1*: 29/82 <sup>2.</sup> Junction-to-ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-7. Thermal test board meets JEDEC specification for this package. When Greek letters are not available, the symbols are typed as $R_{thJA}$ . Junction-to-board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package. When Greek letters are not available, the symbols are typed as R<sub>thJB</sub>. <sup>4.</sup> Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. When Greek letters are not available, the symbols are typed as R<sub>thJC</sub>. #### Equation 1 $T_J = T_A + (P_D \times R_{\theta JA})$ Where: $T_A$ is the ambient temperature in °C. R<sub>0.IA</sub> is the package junction-to-ambient thermal resistance, in °C/W. $P_D$ is the sum of $P_{INT}$ and $P_{I/O}$ ( $P_D = P_{INT} + P_{I/O}$ ). $P_{INT}$ is the product of $I_{DD}$ and $V_{DD}$ , expressed in watts. This is the chip internal power. P<sub>I/O</sub> represents the power dissipation on input and output pins; user determined. Most of the time for the applications, $P_{I/O} < P_{INT}$ and may be neglected. On the other hand, $P_{I/O}$ may be significant, if the device is configured to continuously drive external modules and/or memories. An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is given by: Equation 2 $$P_D = K / (T_J + 273 °C)$$ Therefore, solving equations 1 and 2: Equation 3 K = $$P_D x (T_A + 273 °C) + R_{0.1A} x P_D^2$$ Where: K is a constant for the particular part, which may be determined from *Equation 3* by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ may be obtained by solving equations 1 and 2 iteratively for any value of $T_A$ . ## 4.7 I/O pad electrical characteristics #### 4.7.1 I/O pad types The device provides four main I/O pad types depending on the associated alternate functions: - Slow pads These pads are the most common pads, providing a good compromise between transition time and low electromagnetic emission. - Medium pads These pads provide transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission. - Input only pads These pads are associated to ADC channels (ADC\_P[X]) providing low input leakage. Medium pads can use slow configuration to reduce electromagnetic emission except for PC[1], that is medium only, at the cost of reducing AC performance. #### 4.7.2 I/O input DC characteristics Table 15 provides input DC electrical characteristics as described in Figure 4. 577 Figure 4. Input DC electrical characteristics definition Table 15. I/O input DC electrical characteristics | Symbol | | С | Parameter | Conditi | iono(1) | | | Unit | | |---------------------------------|-----|---|-----------------------------------------|--------------|-------------------------|---------------------|-----|----------------------|---------------| | Syllin | iOi | د | Farameter | Conditi | Olis. / | Min | Тур | Max | <b>O</b> IIIC | | V <sub>IH</sub> | SR | Р | Input high level CMOS (Schmitt Trigger) | _ | | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> +0.4 | V | | V <sub>IL</sub> | SR | Р | Input low level CMOS (Schmitt Trigger) | _ | | -0.4 | | 0.35V <sub>DD</sub> | V | | V <sub>HYS</sub> | СС | С | Input hysteresis CMOS (Schmitt Trigger) | _ | | 0.1V <sub>DD</sub> | _ | _ | V | | | | D | | | T <sub>A</sub> = -40 °C | _ | 2 | 200 | | | | | D | | No injection | T <sub>A</sub> = 25 °C | _ | 2 | 200 | | | $I_{LKG}$ | CC | D | Digital input leakage | on adjacent | T <sub>A</sub> = 85 °C | _ | 5 | 300 | nA | | | | D | | pin | T <sub>A</sub> = 105 °C | _ | 12 | 500 | | | | | Р | | | T <sub>A</sub> = 125 °C | _ | 70 | 1000 | | | W <sub>FI</sub> <sup>(2)</sup> | SR | Р | Digital input filtered pulse | _ | • | _ | _ | 40 | ns | | W <sub>NFI</sub> <sup>(2)</sup> | SR | Р | Digital input not filtered pulse | _ | | 1000 | _ | _ | ns | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. <sup>2.</sup> In the range from 40 to 1000 ns, pulses can be filtered or not filtered, according to the operating temperature and voltage. #### 4.7.3 I/O output DC characteristics The following tables provide DC characteristics for bidirectional pads: - Table 16 provides weak pull figures. Both pull-up and pull-down resistances are supported. - Table 17 provides output driver characteristics for I/O pads when in SLOW configuration. - Table 18 provides output driver characteristics for I/O pads when in MEDIUM configuration. Table 16. I/O pull-up/pull-down DC electrical characteristics | Symbol | | С | Parameter | Conditions <sup>(1</sup> | ) | , | ) | Unit | | |-----------------------|----|---------------------------------------|-------------------------------------|-------------------------------------------------------------------|----------------------------|-----|-----|------|-------| | | | J | raiailletei | Conditions | | Min | Тур | Max | Oille | | | | Ρ | | V = V V = 5.0 V ± 10% | PAD3V5V = 0 | 10 | _ | 150 | | | I <sub>WPU</sub> | СС | С | Weak pull-up current absolute value | $V_{IN} = V_{IL}, V_{DD} = 5.0 V \pm 10\%$ | PAD3V5V = 1 <sup>(2)</sup> | 10 | _ | 250 | μA | | | | Ρ | | $V_{IN} = V_{IL}, V_{DD} = 3.3 V \pm 10\%$ | PAD3V5V = 1 | 10 | _ | 150 | | | | | Ρ | | V <sub>IN</sub> = V <sub>IH</sub> , V <sub>DD</sub> = 5.0 V ± 10% | PAD3V5V = 0 | 10 | _ | 150 | | | I <sub>WPD</sub> CC | С | Weak pull-down current absolute value | VIN - VIH, VDD - 3.0 V ± 1070 | PAD3V5V = 1 <sup>(2)</sup> | 10 | _ | 250 | μΑ | | | | F | | | $V_{IN} = V_{IH}, V_{DD} = 3.3 V \pm 10\%$ | PAD3V5V = 1 | 10 | | 150 | | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. Table 17. SLOW configuration output buffer electrical characteristics | Sym | Symbol C Parameter | | Parameter | | Conditions <sup>(1)</sup> | ١ | | Unit | | |-----------------|--------------------|---|---------------|-----------|------------------------------------------------------------------------------------------------------|----------------------|-----|--------------------|-------| | Sylli | | | raiailletei | | Conditions | Min | Тур | Max | Ollit | | | | Р | Output high | | $I_{OH} = -2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$<br>(recommended) | 0.8V <sub>DD</sub> | | 1 | | | V <sub>OH</sub> | СС | O | level<br>SLOW | Push Pull | $I_{OH} = -2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(2)}$ | 0.8V <sub>DD</sub> | | | V | | | | С | configuration | | $I_{OH} = -1 \text{ mA},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$<br>(recommended) | $V_{DD} - 0.8 - 0.8$ | | 1 | | | | | Р | SLOW | | $I_{OL} = 2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$<br>(recommended) | | | 0.1V <sub>DD</sub> | | | V <sub>OL</sub> | СС | O | | Push Pull | $I_{OL}$ = 2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 1 <sup>(2)</sup> | 1 | | 0.1V <sub>DD</sub> | V | | | | С | configuration | | $I_{OL} = 1 \text{ mA},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$<br>(recommended) | _ | _ | 0.5 | | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. <sup>2.</sup> The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET are configured in input or in high impedance state. 2. The configuration PAD3V5 = 1 when $V_{DD}$ = 5 V is only a transient configuration during power-up. All pads but RESET are configured in input or in high impedance state. Table 18. MEDIUM configuration output buffer electrical characteristics | Cum | hal | С | Parameter | | Conditions <sup>(1)</sup> | V | /alue | | Unit | |-----------------|------|-------------|-----------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------|-------|--------------------|------| | Sym | DOI | C | Parameter | | Conditions | Min | Тур | Max | Unit | | | | С | | | $I_{OH} = -3.8 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | 0.8V <sub>DD</sub> | _ | | | | | P | Output high | | $I_{OH} = -2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$<br>(recommended) | 0.8V <sub>DD</sub> | _ | - | | | | V <sub>OH</sub> | СС | CC C MEDIUM | Push<br>Pull | $I_{OH} = -1 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(2)}$ | 0.8V <sub>DD</sub> | _ | | V | | | | | С | configuration | | $I_{OH}$ = -1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended) | V <sub>DD</sub> – 0.8 | _ | | | | | | С | | | $I_{OH} = -100 \mu A,$<br>$V_{DD} = 5.0 V \pm 10\%, PAD3V5V = 0$ | 0.8V <sub>DD</sub> | _ | | | | | | С | | | $I_{OL} = 3.8 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | | | 0.2V <sub>DD</sub> | | | | | Р | Output low | | $I_{OL}$ = 2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended) | | _ | 0.1V <sub>DD</sub> | | | V <sub>OL</sub> | - 01 | С | level<br>MEDIUM | Push<br>Pull | I <sub>OL</sub> = 1 mA,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 1 <sup>(2)</sup> | _ | | 0.1V <sub>DD</sub> | V | | | | С | configuration | | $I_{OL} = 1 \text{ mA},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$<br>(recommended) | _ | _ | 0.5 | | | | | С | | | $I_{OL} = 100 \mu A,$<br>$V_{DD} = 5.0 V \pm 10\%, PAD3V5V = 0$ | _ | | 0.1V <sub>DD</sub> | | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. <sup>2.</sup> The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET are configured in input or in high impedance state. ## 4.7.4 Output pin transition times Table 19. Output pin transition times | Symb | Symbol C Parameter | | Darameter | | Conditions <sup>(1)</sup> | | | | Unit | |-----------------|--------------------|---|--------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|------|------| | Syllin | | | | Conditions | | | Max | Onne | | | | | D | | C <sub>L</sub> = 25 pF | | _ | | 50 | | | | | Т | Output transition | C <sub>L</sub> = 50 pF | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 100 | | | | СС | D | Output transition time output pin <sup>(2)</sup> | C <sub>L</sub> = 100 pF | | _ | _ | 125 | no | | t <sub>tr</sub> | CC | D | SLOW configuration | C <sub>L</sub> = 25 pF | V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 50 | ns | | | | Т | Comiguration | C <sub>L</sub> = 50 pF | | _ | _ | 100 | | | | | D | | C <sub>L</sub> = 100 pF | | _ | _ | 125 | | | | | D | | C <sub>L</sub> = 25 pF | | | _ | 10 | | | | | Т | Output transition | C <sub>L</sub> = 50 pF | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$<br>SIUL.PCRx.SRC = 1<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$<br>SIUL.PCRx.SRC = 1 | _ | _ | 20 | | | | t <sub>tr</sub> CC | D | Output transition time output pin <sup>(2)</sup> | C <sub>L</sub> = 100 pF | | _ | _ | 40 | no | | <sup>L</sup> tr | | D | MEDIUM configuration | C <sub>L</sub> = 25 pF | | _ | _ | 12 | ns | | | | T | Comiguration | C <sub>L</sub> = 50 pF | | _ | _ | 25 | - | | | | D | | C <sub>L</sub> = 100 pF | - 010E.1 0100.010 - 1 | _ | _ | 40 | | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. ## 4.7.5 I/O pad current specification The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a $V_{DD}/V_{SS}$ supply pair as described in *Table 20*. Table 21 provides I/O consumption figures. In order to ensure device reliability, the average current of the I/O on a single segment should remain below the $I_{AVGSEG}$ maximum value. Table 20. I/O supply segment | Package | Supply segment | | | | | | | |---------|-----------------|-----------------|-----------------|-----------------|--|--|--| | rackage | 1 | 2 | 3 | 4 | | | | | LQFP100 | pin 16 – pin 35 | pin 37 – pin 69 | pin 70 – pin 83 | pin 84 – pin 15 | | | | | LQFP64 | pin 8 – pin 26 | pin 28 – pin 55 | pin 56 – pin 7 | _ | | | | <sup>2.</sup> $C_L$ includes device and package capacitances ( $C_{PKG}$ < 5 pF). Table 21. I/O consumption | Symbol | | _ | Downwater | Condit | :(1) | | Value | | Unit | |------------------------------------|---------------------------|---|-------------------------------------|----------------------------------|---------------------------------------------------|-----|-------|------|------| | Symbol | | С | Parameter | Condit | ions | Min | Тур | Max | Unit | | (2) | СС | 7 | Dynamic I/O current | C <sub>I</sub> = 25 pF | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | _ | _ | 20 | - mA | | I <sub>SWTSLW</sub> <sup>(2)</sup> | | | for SLOW configuration | - 25 με | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _ | _ | 16 | IIIA | | (2) | VTMED <sup>(2)</sup> CC D | Б | Dynamic I/O current for MEDIUM | C <sub>1</sub> = 25 pF | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | _ | _ | 29 | - mA | | 'SWTMED` | | | configuration | - 25 με | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _ | _ | 17 | IIIA | | | | | | C <sub>L</sub> = 25 pF, 2 MHz | | _ | _ | 2.3 | | | | | | | C <sub>L</sub> = 25 pF, 4 MHz | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | _ | _ | 3.2 | mA | | | CC | _ | Root mean square<br>I/O current for | C <sub>L</sub> = 100 pF, 2 MHz | | _ | _ | 6.6 | | | I <sub>RMSSLW</sub> | | | SLOW configuration | C <sub>L</sub> = 25 pF, 2 MHz | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _ | _ | 1.6 | | | | | | | C <sub>L</sub> = 25 pF, 4 MHz | | _ | _ | 2.3 | | | | | | | C <sub>L</sub> = 100 pF, 2 MHz | | _ | _ | 4.7 | | | | | | | C <sub>L</sub> = 25 pF, 13 MHz | | _ | _ | 6.6 | | | | | | Poet mean aguare | C <sub>L</sub> = 25 pF, 40 MHz | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0 | _ | _ | 13.4 | | | | СС | _ | Root mean square I/O current for | C <sub>L</sub> = 100 pF, 13 MHz | | _ | _ | 18.3 | mA | | I <sub>RMSMED</sub> | | | MEDIUM configuration | C <sub>L</sub> = 25 pF, 13 MHz | | _ | _ | 5 | ША | | | | | Corniguration | C <sub>L</sub> = 25 pF, 40 MHz | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _ | _ | 8.5 | | | | | | | C <sub>L</sub> = 100 pF, 13 MHz | | | | 11 | | | | 0.5 | | Sum of all the static | V <sub>DD</sub> = 5.0 V ± 10%, P | AD3V5V = 0 | | | 70 | | | IAVGSEG | I <sub>AVGSEG</sub> SR | | I/O current within a supply segment | V <sub>DD</sub> = 3.3 V ± 10%, P | AD3V5V = 1 | _ | _ | 65 | mA | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. #### Table 22 provides the weight of concurrent switching I/Os. In order to ensure device functionality, the sum of the weight of concurrent switching I/Os on a single segment should remain below 100%. Table 22. I/O weight | | LQFP100/LQFP64 | | | | | | | |-------|------------------------|---------|--------------|---------|--|--|--| | Pad | Weig | ht 5 V | Weight 3.3 V | | | | | | | SRC <sup>(1)</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | | | | | PB[3] | 9% | 9% | 10% | 10% | | | | | PC[9] | 8% | 8% | 10% | 10% | | | | <sup>2.</sup> Stated maximum values represent peak consumption that lasts only a few ns during I/O transition. Table 22. I/O weight (continued) | | | LQFP100/LQFP64 | | | | | | | | | |--------|------------------------|----------------|---------|---------|--|--|--|--|--|--| | Pad | Weigl | nt 5 V | Weigh | t 3.3 V | | | | | | | | | SRC <sup>(1)</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | | | | | | | | PC[14] | 8% | 8% | 10% | 10% | | | | | | | | PC[15] | 8% | 11% | 9% | 10% | | | | | | | | PA[2] | 8% | 8% | 9% | 9% | | | | | | | | PE[0] | 7% | 7% | 9% | 9% | | | | | | | | PA[1] | 7% | 7% | 8% | 8% | | | | | | | | PE[1] | 7% | 10% | 8% | 8% | | | | | | | | PE[8] | 6% | 9% | 8% | 8% | | | | | | | | PE[9] | 6% | 6% | 7% | 7% | | | | | | | | PE[10] | 6% | 6% | 7% | 7% | | | | | | | | PA[0] | 5% | 7% | 6% | 7% | | | | | | | | PE[11] | 5% | 5% | 6% | 6% | | | | | | | | PC[11] | 7% | 7% | 9% | 9% | | | | | | | | PC[10] | 8% | 11% | 9% | 10% | | | | | | | | PB[0] | 8% | 11% | 9% | 10% | | | | | | | | PB[1] | 8% | 8% | 10% | 10% | | | | | | | | PC[6] | 8% | 8% | 10% | 10% | | | | | | | | PC[7] | 8% | 8% | 10% | 10% | | | | | | | | PA[15] | 8% | 11% | 9% | 10% | | | | | | | | PA[14] | 7% | 11% | 9% | 9% | | | | | | | | PA[4] | 7% | 7% | 8% | 8% | | | | | | | | PA[13] | 7% | 10% | 8% | 9% | | | | | | | | PA[12] | 7% | 7% | 8% | 8% | | | | | | | | PB[9] | 1% | 1% | 1% | 1% | | | | | | | | PB[8] | 1% | 1% | 1% | 1% | | | | | | | | PB[10] | 5% | 5% | 6% | 6% | | | | | | | | PD[0] | 1% | 1% | 1% | 1% | | | | | | | | PD[1] | 1% | 1% | 1% | 1% | | | | | | | | PD[2] | 1% | 1% | 1% | 1% | | | | | | | | PD[3] | 1% | 1% | 1% | 1% | | | | | | | | PD[4] | 1% | 1% | 1% | 1% | | | | | | | | PD[5] | 1% | 1% | 1% | 1% | | | | | | | | PD[6] | 1% | 1% | 1% | 1% | | | | | | | Table 22. I/O weight (continued) | | | LQFP100 | D/LQFP64 | | |--------|------------------------|---------|----------|---------| | Pad | Weigl | nt 5 V | Weigh | t 3.3 V | | | SRC <sup>(1)</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | | PD[7] | 1% | 1% | 1% | 1% | | PD[8] | 1% | 1% | 1% | 1% | | PB[4] | 1% | 1% | 1% | 1% | | PB[5] | 1% | 1% | 1% | 1% | | PB[6] | 1% | 1% | 1% | 1% | | PB[7] | 1% | 1% | 1% | 1% | | PD[9] | 1% | 1% | 1% | 1% | | PD[10] | 1% | 1% | 1% | 1% | | PD[11] | 1% | 1% | 1% | 1% | | PB[11] | 9% | 9% | 11% | 11% | | PD[12] | 8% | 8% | 10% | 10% | | PB[12] | 8% | 8% | 10% | 10% | | PD[13] | 8% | 8% | 9% | 9% | | PB[13] | 8% | 8% | 9% | 9% | | PD[14] | 7% | 7% | 9% | 9% | | PB[14] | 7% | 7% | 8% | 8% | | PD[15] | 7% | 7% | 8% | 8% | | PB[15] | 6% | 6% | 7% | 7% | | PA[3] | 6% | 6% | 7% | 7% | | PA[7] | 4% | 4% | 5% | 5% | | PA[8] | 4% | 4% | 5% | 5% | | PA[9] | 4% | 4% | 5% | 5% | | PA[10] | 5% | 5% | 6% | 6% | | PA[11] | 5% | 5% | 6% | 6% | | PE[12] | 5% | 5% | 6% | 6% | | PC[3] | 5% | 5% | 6% | 6% | | PC[2] | 5% | 7% | 6% | 6% | | PA[5] | 5% | 6% | 5% | 6% | | PA[6] | 4% | 4% | 5% | 5% | | PC[1] | 5% | 17% | 4% | 12% | | PC[0] | 6% | 9% | 7% | 8% | | PE[2] | 7% | 10% | 8% | 9% | | | | LQFP100 | 0/LQFP64 | | | |--------|------------------------|---------|--------------|---------|--| | Pad | Weig | ht 5 V | Weight 3.3 V | | | | | SRC <sup>(1)</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | | | PE[3] | 7% | 10% | 9% | 9% | | | PC[5] | 8% | 11% | 9% | 10% | | | PC[4] | 8% | 11% | 9% | 10% | | | PE[4] | 8% | 12% | 10% | 10% | | | PE[5] | 8% | 12% | 10% | 11% | | | PE[6] | 9% | 12% | 10% | 11% | | | PE[7] | 9% | 12% | 10% | 11% | | | PC[12] | 9% | 13% | 11% | 11% | | | PC[13] | 9% | 9% | 11% | 11% | | | PC[8] | 9% | 9% | 11% | 11% | | | PB[2] | 9% | 13% | 11% | 12% | | Table 22. I/O weight (continued) Note: $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. # 4.8 RESET electrical characteristics The device implements a dedicated bidirectional RESET pin. Figure 5. Start-up reset requirements 577 <sup>1.</sup> SRC: "Slew Rate Control" bit in SIU\_PCR Figure 6. Noise filtering on reset signal Table 23. Reset electrical characteristics | Symb | - | С | Parameter | Conditions <sup>(1)</sup> | | Value | | Unit | |------------------|------|---|-----------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------|-------|-----------------------|------| | Symb | OI . | ) | Farameter | Conditions | Min | Тур | Max | Oiii | | V <sub>IH</sub> | SR | Р | Input High Level<br>CMOS (Schmitt<br>Trigger) | _ | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.4 | V | | V <sub>IL</sub> | SR | Р | Input low Level<br>CMOS (Schmitt<br>Trigger) | _ | -0.4 | _ | 0.35V <sub>DD</sub> | ٧ | | V <sub>HYS</sub> | СС | С | Input hysteresis<br>CMOS (Schmitt<br>Trigger) | _ | 0.1V <sub>DD</sub> | _ | - | V | | | | | | Push Pull, $I_{OL}$ = 2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended) | _ | _ | 0.1V <sub>DD</sub> | | | V <sub>OL</sub> | СС | Р | Output low level | Push Pull, $I_{OL} = 1 \text{ mA}$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ ,<br>PAD3V5V = $1^{(2)}$ | _ | _ | 0.1V <sub>DD</sub> | V | | | | | | Push Pull, $I_{OL}$ = 1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended) | _ | _ | 0.5 | | | Symbo | o.l | С | Parameter | Conditions <sup>(1)</sup> | | Value | | Unit | | |-----------------------|------|---|--------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------|-------|-----|---------|----| | Symbo | OI . | د | Farameter | Conditions | Min | Тур | Max | Unit | | | | | | | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | | - | 10 | | | | | | | | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | | _ | 20 | | | | | СС | D | _ | Output transition time output pin <sup>(3)</sup> | C <sub>L</sub> = 100 pF,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 | | _ | 40 | no | | t <sub>tr</sub> | CC | | MEDIUM configuration | C <sub>L</sub> = 25 pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | | _ | 12 | ns | | | | | | | C <sub>L</sub> = 50 pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | | _ | 25 | | | | | | | | C <sub>L</sub> = 100 pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | | | 40 | | | | W <sub>FRST</sub> | SR | Р | RESET input filtered pulse | _ | | | 40 | ns | | | W <sub>NFRST</sub> | SR | Р | RESET input not filtered pulse | _ | 1000 | | _ | ns | | | | | | | V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | 10 | _ | 150 | | | | <br> I <sub>WPU</sub> | СС | Р | Weak pull-up current | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | 10 | _ | 150 | μA | | | 1.44501 | | • | absolute value | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 <sup>(4)</sup> | 10 | _ | 250 | , p., . | | Table 23. Reset electrical characteristics (continued) # 4.9 Power management electrical characteristics ## 4.9.1 Voltage regulator electrical characteristics The device implements an internal voltage regulator to generate the low voltage core supply $V_{DD\_LV}$ from the high voltage ballast supply $V_{DD\_BV}$ . The regulator itself is supplied by the common I/O supply $V_{DD}$ . The following supplies are involved: - HV: High voltage external power supply for voltage regulator module. This must be provided externally through V<sub>DD</sub> power pin. - $\bullet$ BV: High voltage external power supply for internal ballast module. This must be provided externally through $V_{DD\_BV}$ power pin. Voltage values should be aligned with $V_{DD}.$ - LV: Low voltage internal power supply for core, FMPLL and flash digital logic. This is generated by the internal voltage regulator but provided outside to connect stability <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. This is a transient configuration during power-up, up to the end of reset PHASE2 (refer to RGM module section of the device reference manual). <sup>3.</sup> $C_L$ includes device and package capacitance ( $C_{PKG} < 5 pF$ ). <sup>4.</sup> The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only transient configuration during power-up. All pads but RESET are configured in input or in high impedance state. capacitor. It is further split into four main domains to ensure noise isolation between critical LV modules within the device: - LV\_COR: Low voltage supply for the core. It is also used to provide supply for FMPLL through double bonding. - LV\_CFLA: Low voltage supply for code flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding. - LV\_DFLA: Low voltage supply for data flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding. - LV\_PLL: Low voltage supply for FMPLL. It is shorted to LV\_COR through double bonding. Figure 7. Voltage regulator capacitance connection The internal voltage regulator requires external capacitance ( $C_{REGn}$ ) to be connected to the device in order to provide a stable low voltage digital supply to the device. Capacitances should be placed on the board as near as possible to the associated pins. Care should also be taken to limit the serial inductance of the board to less than 5 nH. Each decoupling capacitor must be placed between each of the three V<sub>DD\_LV</sub>/V<sub>SS\_LV</sub> supply pairs to ensure stable voltage (see *Section 4.5: Recommended operating conditions*). Table 24. Voltage regulator electrical characteristics | Symbol | | С | Parameter | Conditions <sup>(1)</sup> | | Value | | Unit | |-----------------------|-----|---|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------| | Symbol | | C | Parameter | Conditions | Min | Тур | Max | Unit | | C <sub>REGn</sub> | SR | _ | Internal voltage regulator external capacitance | _ | 200 | _ | 500 | nF | | R <sub>REG</sub> | SR | _ | Stability capacitor equivalent serial resistance | Range:<br>10 kHz to 20 MHz | _ | _ | 0.2 | W | | | 0.0 | | Decoupling capacitance <sup>(2)</sup> | V <sub>DD_BV</sub> /V <sub>SS_LV</sub> pair:<br>V <sub>DD_BV</sub> = 4.5 V to 5.5 V | 100 <sup>(3)</sup> | 470(4) | _ | _ | | C <sub>DEC1</sub> | SR | | ballast | $V_{DD_BV}/V_{SS_LV}$ pair:<br>$V_{DD_BV} = 3 \text{ V to } 3.6 \text{ V}$ | 400 | 470 <sup>(4)</sup> | _ | nF | | C <sub>DEC2</sub> | SR | _ | Decoupling capacitance regulator supply | V <sub>DD</sub> /V <sub>SS</sub> pair | 10 | 100 | _ | nF | | $V_{MREG}$ | СС | Т | Main regulator output voltage | Before exiting from reset | _ | 1.32 | _ | V | | | | Р | | After trimming | 1.16 | 1.28 | _ | | | I <sub>MREG</sub> | SR | _ | Main regulator current provided to V <sub>DD_LV</sub> domain | | _ | _ | 150 | mA | | 1 | СС | D | Main regulator module current | I <sub>MREG</sub> = 200 mA | _ | _ | 2 | mA | | I <sub>MREGINT</sub> | CC | | consumption | I <sub>MREG</sub> = 0 mA | _ | _ | 1 | IIIA | | V <sub>LPREG</sub> | СС | Р | Low-power regulator output voltage | After trimming | 1.16 | 1.28 | _ | V | | I <sub>LPREG</sub> | SR | _ | Low power regulator current provided to V <sub>DD_LV</sub> domain | | _ | _ | 15 | mA | | | СС | D | Low-power regulator module | I <sub>LPREG</sub> = 15 mA;<br>T <sub>A</sub> = 55°C | _ | _ | 600 | | | I <sub>LPREGINT</sub> | CC | _ | current consumption | I <sub>LPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55°C | _ | 5 | _ | μA | | V <sub>ULPREG</sub> | СС | Р | Ultra low power regulator output voltage | After trimming | 1.16 | 1.28 | _ | ٧ | | I <sub>ULPREG</sub> | SR | _ | Ultra low power regulator current provided to V <sub>DD_LV</sub> domain | _ | _ | _ | 5 | mA | | | СС | D | Ultra low power regulator module | I <sub>ULPREG</sub> = 5 mA;<br>T <sub>A</sub> = 55°C | _ | _ | 100 | ^ | | JULPREGINT | | ט | current consumption | $I_{ULPREG} = 0 \text{ mA};$<br>$T_A = 55 \text{ °C}$ | | 2 | _ | μA | | I <sub>DD_BV</sub> | СС | D | In-rush average current on V <sub>DD_BV</sub> during power-up <sup>(5)</sup> | _ | _ | _ | 300 <sup>(6)</sup> | mA | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. <sup>2.</sup> This capacitance value is driven by the constraints of the external voltage regulator supplying the $V_{DD\_BV}$ voltage. A typical value is in the range of 470 nF. <sup>3.</sup> This value is acceptable to guarantee operation from 4.5 V to 5.5 V. - External regulator and capacitance circuitry must be capable of providing I<sub>DD\_BV</sub> while maintaining supply V<sub>DD\_BV</sub> in operating range. - In-rush average current is seen only for short time during power-up and on standby exit (maximum 20 μs, depending on external capacitances to be loaded). - The duration of the in-rush current depends on the capacitance placed on LV pins. BV decoupling capacitors must be sized accordingly. Refer to I<sub>MREG</sub> value for minimum amount of current to be provided in cc. ### 4.9.2 Low voltage detector electrical characteristics The device implements a power-on reset (POR) module to ensure correct power-up initialization, as well as five low voltage detectors (LVDs) to monitor the $V_{DD}$ and the $V_{DD\_LV}$ voltage while device is supplied: - POR monitors V<sub>DD</sub> during the power-up phase to ensure device is maintained in a safe reset state (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_POR in device reference manual) - LVDHV3 monitors V<sub>DD</sub> to ensure device reset below minimum functional supply (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD27 in device reference manual) - LVDHV3B monitors V<sub>DD\_BV</sub> to ensure device reset below minimum functional supply (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD27\_VREG in device reference manual) - LVDHV5 monitors V<sub>DD</sub> when application uses device in the 5.0 V ± 10% range (refer to RGM Functional Event Status (RGM\_FES) Register flag F\_LVD45 in device reference manual) - LVDLVCOR monitors power domain No. 1 (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD12\_PD1 in device reference manual) - LVDLVBKP monitors power domain No. 0 (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD12\_PD0 in device reference manual) Figure 8. Low voltage detector vs reset | Symbol | ı | С | Parameter | Conditions <sup>(1)</sup> | | Value | | Unit | |------------------------|----|---|---------------------------------------------|-------------------------------------------|------|-------|------|-------| | Symbol | | | raiametei | Conditions | Min | Тур | Max | Oilit | | V <sub>PORUP</sub> | SR | Ρ | Supply for functional POR module | | 1.0 | _ | 5.5 | V | | V <sub>PORH</sub> | СС | Р | Power-on reset threshold | | 1.5 | _ | 2.6 | V | | V <sub>LVDHV3H</sub> | СС | Т | LVDHV3 low voltage detector high threshold | | _ | _ | 2.95 | V | | V <sub>LVDHV3L</sub> | СС | Р | LVDHV3 low voltage detector low threshold | | 2.6 | _ | 2.9 | V | | V <sub>LVDHV3BH</sub> | СС | Р | LVDHV3B low voltage detector high threshold | T = 25 °C | _ | _ | 2.95 | V | | V <sub>LVDHV3BL</sub> | СС | Р | LVDHV3B low voltage detector low threshold | T <sub>A</sub> = 25 °C,<br>after trimming | 2.6 | _ | 2.9 | V | | V <sub>LVDHV5H</sub> | СС | Т | LVDHV5 low voltage detector high threshold | | _ | _ | 4.5 | V | | V <sub>LVDHV5L</sub> | СС | Р | LVDHV5 low voltage detector low threshold | | 3.8 | _ | 4.4 | V | | V <sub>LVDLVCORL</sub> | СС | Р | LVDLVCOR low voltage detector low threshold | | 1.08 | | 1.16 | V | | V <sub>LVDLVBKPL</sub> | СС | Р | LVDLVBKP low voltage detector low threshold | | 1.08 | _ | 1.16 | V | Table 25. Low voltage detector electrical characteristics # 4.10 Power consumption *Table 26* provides DC electrical characteristics for significant application modes. These values are indicative values; actual consumption depends on the application. Value С Conditions<sup>(1)</sup> **Symbol** Unit **Parameter** Min Typ Max RUN mode maximum $I_{\text{DDMAX}}^{(2)}$ D 130<sup>(3)</sup> СС 90 mΑ average current Τ $f_{CPU} = 8 MHz$ 7 $f_{CPU} = 16 \text{ MHz}$ 18 RUN mode typical $I_{DDRUN}^{(4)}$ CC mΑ average current(5) Т $f_{CPU} = 32 \text{ MHz}$ 29 Р f<sub>CPU</sub> = 48 MHz 40 100 С Slow internal RC T<sub>A</sub> = 25 °C 8 15 HALT mode current<sup>(6)</sup> CC oscillator (128 kHz) mΑ I<sub>DDHALT</sub> T<sub>A</sub> = 125 °C 14 25 running 700(8) Р $T_A = 25 \,^{\circ}C$ 180 μΑ D $T_A = 55 \,^{\circ}C$ 500 Slow internal RC $6^{(8)}$ STOP mode current<sup>(7)</sup> T<sub>A</sub> = 85 °C CC D oscillator (128 kHz) 1 IDDSTOP running $9^{(8)}$ D T<sub>A</sub> = 105 °C 2 mΑ 12<sup>(8)</sup> Р T<sub>A</sub> = 125 °C 4.5 Table 26. Power consumption on VDD\_BV and VDD\_HV <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. | Symbol | | С | Parameter Conditions <sup>(1)</sup> | | | Value | | Unit | | |----------------------|----|---|-------------------------------------|----------------------|-------------------------|-------|-----|------|-------| | Symbol | | ٥ | raidilletei | Conditions | • | Min | Тур | Max | Oilit | | | | Р | | | T <sub>A</sub> = 25 °C | _ | 30 | 100 | | | | | D | | Slow internal RC | T <sub>A</sub> = 55 °C | _ | 75 | _ | | | I <sub>DDSTDBY</sub> | СС | D | STANDBY mode current <sup>(9)</sup> | oscillator (128 kHz) | T <sub>A</sub> = 85 °C | _ | 180 | 700 | μA | | | | D | | running | T <sub>A</sub> = 105 °C | _ | 315 | 1000 | | | | | Р | | | T <sub>A</sub> = 125 °C | _ | 560 | 1700 | | Table 26. Power consumption on VDD\_BV and VDD\_HV (continued) - 1. $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. - 2. Running consumption does not include I/Os toggling which is highly dependent on the application. The given value is thought to be a worst case value with all peripherals running, and code fetched from code flash while modify operation ongoing on data flash. Notice that this value can be significantly reduced by application: switch off not used peripherals (default), reduce peripheral frequency through internal prescaler, fetch from RAM most used functions, use low power mode when possible. - 3. Higher current may be sinked by device during power-up and standby exit. Refer to in-rush average current on Table 24. - 4. RUN current measured with typical application with accesses on both flash memory and SRAM. - Only for the "P" classification: Code fetched from SRAM: serial IPs CAN and LIN in loop-back mode, DSPI as Master, PLL as system clock (3 × Multiplier) peripherals on (eMIOS/CTU/ADC) and running at maximum frequency, periodic SW/WDG timer reset enabled. - 6. Data flash power down. Code flash in low power. SIRC (128 kHz) and FIRC (16 MHz) on. 10 MHz XTAL clock. FlexCAN: 0 ON (clocked but no reception or transmission). LINFlex: instances: 0, 1, 2 ON (clocked but no reception or transmission), instance: 3 clocks gated. eMIOS: instance: 0 ON (16 channels on PA[0]–PA[11] and PC[12]–PC[15]) with PWM 20 kHz, instance: 1 clock gated. DSPI: instance: 0 (clocked but no communication). RTC/API ON.PIT ON. STM ON. ADC ON but no conversion except 2 analog watchdogs. - 7. Only for the "P" classification: No clock, FIRC (16 MHz) off, SIRC (128 kHz) on, PLL off, HPVreg off, ULPVreg/LPVreg on. All possible peripherals off and clock gated. Flash in power down mode. - 8. When going from RUN to STOP mode and the core consumption is > 6 mA, it is normal operation for the main regulator module to be kept on by the on-chip current monitoring circuit. This is most likely to occur with junction temperatures exceeding 125°C and under these circumstances, it is possible for the current to initially exceed the maximum STOP specification by up to 2 mA. After entering stop, the application junction temperature will reduce to the ambient level and the main regulator will be automatically switched off when the load current is below 6 mA. - 9. Only for the "P" classification: ULPVreg on, HP/LPVreg off, 16 KB SRAM on, device configured for minimum consumption, all possible modules switched off. # 4.11 Flash memory electrical characteristics The data flash operation depends strongly on the code flash operation. If code flash is switched-off, the data flash is disabled. ## 4.11.1 Program/Erase characteristics *Table 27* shows the program and erase characteristics. Table 27. Program and erase specifications (code flash) | | | | | | Va | alue | | | |-------------------------|----|---|---------------------------------------------------|-----|--------------------|-------------------------------|--------------------|------| | Symbol | | С | Parameter | Min | Typ <sup>(1)</sup> | Initial<br>max <sup>(2)</sup> | Max <sup>(3)</sup> | Unit | | t <sub>dwprogram</sub> | СС | С | Double word (64-bits) program time <sup>(4)</sup> | | 22 | 50 | 500 | μs | | t <sub>16Kpperase</sub> | СС | С | 16 KB block preprogram and erase time | _ | 300 | 500 | 5000 | ms | 45/82 30 μs 30 CC C t<sub>esus</sub> | | • • | ~~ | io ziii iogiaiii aila olace epeeilleatii | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | JJ., (J | J | | | |--------------------------|-------|----|------------------------------------------|----------------------------------------|--------------------|-------------------------------|--------------------|------| | | vol C | | | | Va | lue | | | | Symbol | | С | Parameter | Min | Typ <sup>(1)</sup> | Initial<br>max <sup>(2)</sup> | Max <sup>(3)</sup> | Unit | | t <sub>32Kpperase</sub> | СС | О | 32 KB block preprogram and erase time | | 400 | 600 | 5000 | ms | | t <sub>128Kpperase</sub> | СС | С | 128 KB block preprogram and erase time | _ | 800 | 1300 | 7500 | ms | Table 27. Program and erase specifications (code flash) (continued) - Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization. - 2. Initial factory condition: < 100 program/erase cycles, 25 °C, typical supply voltage. Erase suspend latency - 3. The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed. - 4. Actual hardware programming times. This does not include software overhead. Table 28. Program and erase specifications (data flash) | | | | | | Va | alue | | | |-------------------------|----|---|---------------------------------------------------|-----|--------------------|-------------------------------|--------------------|------| | Symbol | | С | Parameter | Min | Typ <sup>(1)</sup> | Initial<br>max <sup>(2)</sup> | Max <sup>(3)</sup> | Unit | | t <sub>swprogram</sub> | СС | С | Single word (32-bits) program time <sup>(4)</sup> | _ | 30 | 70 | 300 | μs | | t <sub>16Kpperase</sub> | СС | С | 16 KB block preprogram and erase time | _ | 700 | 800 | 1500 | ms | | t <sub>Bank_D</sub> | СС | С | 64 KB block preprogram and erase time | _ | 1900 | 2300 | 4800 | ms | - Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization. - 2. Initial factory condition: < 100 program/erase cycles, 25 °C, typical supply voltage. - 3. The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed. - 4. Actual hardware programming times. This does not include software overhead. Table 29. Flash module life | Symala a | | С | Parameter | Conditions | | Value | | Unit | |-----------|----|---|-------------------------------------------------------|-------------------------------------------|--------|--------|-----|--------| | Symbo | • | C | Parameter | eter conditions | | Тур | Max | Unit | | | | | Number of program/erase | 16 KB blocks | 100000 | _ | _ | cycles | | P/E | СС | С | cycles per block over the operating temperature range | 32 KB blocks | 10000 | 100000 | _ | cycles | | | | | (T <sub>J</sub> ) | 128 KB blocks | 1000 | 100000 | _ | cycles | | | | | | Blocks with 0–1000 P/E cycles | 20 | _ | _ | | | Retention | СС | С | | Blocks with<br>1001–10000 P/E cycles | 10 | _ | _ | years | | | | | temperature <sup>(1)</sup> | Blocks with<br>10001–100000 P/E<br>cycles | 5 | _ | _ | | Ambient temperature averaged over application duration. It is recommended not to exceed the product operating temperature range. ECC circuitry provides correction of single bit faults and is used to improve further automotive reliability results. Some units will experience single bit corrections throughout the life of the product with no impact to product reliability. Table 30. Flash memory read access timing | Symb | Symbol C Parameter | | Conditions <sup>(1)</sup> | Max | Unit | | |---------------------|------------------------------------------------------------------------------------------------------------------------|---|------------------------------------------------------------------------------------------------------------|---------------|---------|-----| | f | CC | Ρ | Maximum working frequency for reading code flash memory at | 2 wait states | 48 | MHz | | CFREAD | CFREAD CC P Maximum working frequency for reading code flash memory at given number of wait states in worst conditions | | 0 wait states | 20 | IVII IZ | | | f <sub>DFREAD</sub> | СС | Р | Maximum working frequency for reading data flash memory at given number of wait states in worst conditions | 6 wait states | 48 | MHz | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. # 4.11.2 Flash power supply DC characteristics Table 31 shows the power supply DC characteristics on external supply. Note: Power supply for data flash is actually provided by code flash; this means that data flash cannot work if code flash is not powered. Table 31. Flash power supply DC electrical characteristics | Symbo | ol. | С | Parameter | Conditions <sup>(1)</sup> | , | | Value | ) | Unit | |---------------------|-----|---|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------|-----|-------|-----|-------| | Syllide | OI. | J | raiailletei | Conditions | | Min | Тур | Max | J.iic | | I <sub>CFREAD</sub> | CC | D | Sum of the current consumption | Flash module read | Code flash | _ | _ | 33 | mA | | I <sub>DFREAD</sub> | СС | D | on V <sub>DDHV</sub> and V <sub>DDBV</sub> on read<br>access | f <sub>CPU</sub> = 48 MHz | Data flash | _ | _ | 4 | mA | | I <sub>CFMOD</sub> | СС | D | Sum of the current consumption | Program/Erase on-going | Code flash | _ | | 33 | mA | | I <sub>DFMOD</sub> | СС | D | on V <sub>DDHV</sub> and V <sub>DDBV</sub> on matrix<br>modification (program/erase) | while reading flash<br>registers, f <sub>CPU</sub> = 48 MHz | Data flash | _ | _ | 6 | mA | | I <sub>FLPW</sub> | СС | D | Sum of the current consumption on V <sub>DDHV</sub> and V <sub>DDBV</sub> during flash low-power mode | _ | Code flash | _ | | 910 | μΑ | | I <sub>CFPWD</sub> | СС | D | Sum of the current consumption | | Code flash | _ | _ | 125 | μA | | I <sub>DFPWD</sub> | СС | D | on V <sub>DDHV</sub> and V <sub>DDBV</sub> during<br>flash power-down mode | _ | Data flash | _ | _ | 25 | μΑ | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. ### 4.11.3 Start-up/Switch-off timings Table 32. Start-up time/Switch-off time | Symbol | | С | Parameter | Conditions <sup>(1)</sup> | | Value | | Unit | | | |-------------------------|----|--------------|-------------------------------------------------------|---------------------------|---------------------------------|------------|--------------------------------------------------------------|------|-----|----| | Symbol | | | r ai ailletei | Conditions | Min | Тур | Max | Unit | | | | t | СС | т | Delay for flash module to exit reset mode | Code flash | | | 125 | μs | | | | t <sub>FLARSTEXIT</sub> | | | Delay for flash module to exit reset mode | Data flash | _ | 1 | Max 125 με 150 με 0.5 με 30 με 30(3) με 0.5 με 1.5 με | μs | | | | t <sub>FLALPEXIT</sub> | СС | Т | Delay for flash module to exit low-power $mode^{(2)}$ | Code flash | _ | _ | 0.5 | μs | | | | + | СС | т | Delay for flash module to exit power- | Code flash | _ | _ | 30 | μs | | | | t <sub>FLAPDEXIT</sub> | | | down mode | Data flash | _ | _ | 30 <sup>(3)</sup> | μs | | | | t <sub>FLALPENTRY</sub> | СС | Т | Delay for flash module to enter low-power mode | Code flash | _ | _ | 0.5 | μs | | | | + | СС | $\sim$ 1 T I | ` I T I | T 1 | Delay for flash module to enter | Code flash | _ | _ | 1.5 | μs | | <sup>t</sup> FLAPDENTRY | | 1 | power-down mode | Data flash | _ | _ | 4 <sup>(3)</sup> | μs | | | - 1. $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. - 2. Data flash does not support low-power mode. - 3. If code flash is already switched-on. # 4.12 Electromagnetic compatibility (EMC) characteristics Susceptibility tests are performed on a sample basis during product characterization. ### 4.12.1 Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user apply EMC software optimization and prequalification tests in relation with the EMC level requested for his application. - Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical data corruption (control registers...) - Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the reset pin or the oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see the application note *Software Techniques For Improving Microcontroller EMC Performance* (AN1015)). 14 dBµV #### 4.12.2 **Electromagnetic interference (EMI)** The product is monitored in terms of emission based on a typical application. This emission test conforms to the IEC 61967-1 standard, which specifies the general conditions for EMI measurements. Value С **Conditions Symbol Parameter** Unit Max Min Тур 0.150 1000 MHz SR Scan range SR Operating frequency 48 MHz $f_{CPU}$ LV operating SR 1.28 V $V_{DD_LV}$ voltages No PLL frequency 18 dBµV $V_{DD} = 5 \text{ V}, T_A = 25 ^{\circ}\text{C},$ modulation LQFP100 package $S_{\text{EMI}}$ CC Т Peak level Test conforming to IEC 61967- 2, $f_{OSC}$ = 8 MHz/ $f_{CPU}$ = 48 MHz Table 33. EMI radiated emission measurement Note: EMI testing and I/O port waveforms per IEC 61967-1, -2, -4 For information on conducted emission and susceptibility measurement (norm IEC 61967-4), please contact your local marketing representative. ± 2% PLL frequency modulation #### 4.12.3 Absolute maximum ratings (electrical sensitivity) Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to the each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n + 1) supply pin). This test conforms to the AEC-Q100-002/-003/-011 standard. For more details, refer to the application note Electrostatic Discharge Sensitivity Measurement (AN1181). Table 34. ESD absolute maximum ratings | Symbo | ol | С | Ratings | Conditions | Class | Class Max value | | | | | | | | | |-----------------------|----------|------|----------------------------------------------------|---------------------------------------------------|-------|-----------------|---|--|------------------|---------------------------------|------------------------|-----|-----|---| | V <sub>ESD(HBM)</sub> | СС | Т | Electrostatic discharge voltage (Human Body Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-002 | H1C | 2000 | V | | | | | | | | | V <sub>ESD(MM)</sub> | СС | Т | Electrostatic discharge voltage (Machine Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-003 | M2 | 200 | V | | | | | | | | | V | <u>ر</u> | сс т | | | | | | | _ Electrostation | Electrostatic discharge voltage | T <sub>A</sub> = 25 °C | C3A | 500 | V | | V <sub>ESD(CDM)</sub> | CC | | (Charged Device Model) | conforming to AEC-Q100-011 | 03/ | 750 (corners) | V | | | | | | | | Note: All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. ### Static latch-up (LU) Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with the EIA/JESD 78 IC latch-up standard. Table 35. Latch-up results | S | Sym | mbol C Parameter CC T Static latch-up class | | Parameter | Conditions | Class | |----|-----|----------------------------------------------|---|-----------------------|-----------------------------------------------|------------| | LU | J | СС | Т | Static latch-up class | T <sub>A</sub> = 125 °C conforming to JESD 78 | II level A | # 4.13 Fast external crystal oscillator (4 to 16 MHz) electrical characteristics The device provides an oscillator/resonator driver. *Figure 9* describes a simple model of the internal oscillator driver and provides an example of a connection for an oscillator or a resonator. *Table 36* provides the parameter description of 4 MHz to 16 MHz crystals used for the design simulations. Notes: 1. XTAL/EXTAL must not be directly used to drive external circuits 2. A series resistor may be required, according to the crystal oscillator supplier recommendations. Figure 9. Crystal oscillator and resonator connection scheme Table 36. Crystal description | Nominal<br>frequency<br>(MHz) | NDK<br>crystal<br>reference | Crystal<br>equivalent<br>series<br>resistance<br>(ESR) Ω | Crystal<br>motional<br>capacitance<br>(C <sub>m</sub> ) fF | Crystal<br>motional<br>inductance<br>(L <sub>m</sub> ) mH | Load on xtalin/xtalout $C_1 = C_2 (pF)^{(1)}$ | Shunt<br>capacitance<br>between<br>xtalout and<br>xtalin<br>C0 <sup>(2)</sup> (pF) | |-------------------------------|-----------------------------|----------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------| | 4 | NX8045GB | 300 | 2.68 | 591.0 | 21 | 2.93 | | 8 | | 300 | 2.46 | 160.7 | 17 | 3.01 | | 10 | | 150 | 2.93 | 86.6 | 15 | 2.91 | | 12 | NX5032GA | 120 | 3.11 | 56.5 | 15 | 2.93 | | 16 | | 120 | 3.90 | 25.3 | 10 | 3.00 | The values specified for C1 and C2 are the same as used in simulations. It should be ensured that the testing includes all the parasitics (from the board, probe, crystal, etc.) as the AC / transient behavior depends upon them. <sup>2.</sup> The value of C0 specified here includes 2 pF additional capacitance for parasitics (to be seen with bond-pads, package, etc.). Figure 10. Fast external crystal oscillator (4 to 16 MHz) timing diagram Table 37. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics | Symbol | | С | Parameter | Conditions <sup>(1)</sup> | | Value | | Unit | | | | | |-----------------------------------|----|----|----------------------------------------------|------------------------------------------------------------------------|-----|-------|-------|-----------------------------------------------------|-----|---|---|---| | Symbol | | C | rarameter | Conditions | Min | Тур | Max | Oill | | | | | | f <sub>FXOSC</sub> | SR | | Fast external crystal oscillator frequency | _ | 4.0 | _ | 16.0 | MHz | | | | | | | СС | С | | $V_{DD}$ = 3.3 V ± 10%,<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 0 | 2.2 | _ | 8.2 | | | | | | | g | СС | Р | Fast external crystal oscillator | $V_{DD}$ = 5.0 V ± 10%,<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 0 | 2.0 | _ | 7.4 | mA/V | | | | | | 9 <sub>mFXOSC</sub> | СС | С | transconductance | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 1 | 2.7 | _ | 9.7 | TIIAVV | | | | | | | СС | С | | $V_{DD}$ = 5.0 V ± 10%,<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 1 | 2.5 | _ | 9.2 | | | | | | | V | CC | т | Oscillation amplitude at | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0 | 1.3 | _ | _ | V | | | | | | V <sub>FXOSC</sub> | | СТ | CT | T | T | ССТ | EXTAL | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1 | 1.3 | _ | _ | V | | V <sub>FXOSCOP</sub> | СС | Р | Oscillation operating point | _ | _ | 0.95 | | V | | | | | | I <sub>FXOSC</sub> <sup>(2)</sup> | СС | Т | Fast external crystal oscillator consumption | _ | _ | 2 | 3 | mA | | | | | | Symbol | Symbol | | Daramatar | Conditions <sup>(1)</sup> | Value | | | Unit | |-----------------------|-------------------------------------|---|-------------------------------------------|-----------------------------------------------------|---------------------|-----|----------------------|------| | Symbol | | | Parameter | Conditions | Min | Тур | Max | Unit | | + | FXOSCSII CC T Fast external crystal | | Fast external crystal | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0 | _ | _ | 6 | me | | t <sub>F</sub> XOSCSU | | | oscillator start-up time | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1 | _ | _ | 1.8 | ms | | V <sub>IH</sub> | SR | Р | Input high level CMOS (Schmitt Trigger) | Oscillator bypass mode | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> +0.4 | V | | V <sub>IL</sub> | SR | Р | Input low level CMOS<br>(Schmitt Trigger) | Oscillator bypass mode | -0.4 | _ | 0.35V <sub>DD</sub> | V | Table 37. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics (continued) # 4.14 FMPLL electrical characteristics The device provides a frequency-modulated phase-locked loop (FMPLL) module to generate a fast system clock from the main oscillator driver. | Cumh | اء | С | Parameter | Conditions <sup>(1)</sup> | | Value | | Unit | |---------------------------------|----|---|-------------------------------------------------|----------------------------------------------------------------------------------------|-----|-------|-----|--------| | Symb | OI | C | Parameter | Conditions | Min | Тур | Max | Unit | | f <sub>PLLIN</sub> | SR | _ | FMPLL reference clock <sup>(2)</sup> | _ | 4 | _ | 48 | MHz | | $\Delta_{PLLIN}$ | SR | _ | FMPLL reference clock duty cycle <sup>(2)</sup> | _ | 40 | _ | 60 | % | | f <sub>PLLOUT</sub> | СС | D | FMPLL output clock frequency | _ | 16 | _ | 48 | MHz | | f (3) CC | СС | D | VCO frequency without frequency modulation | _ | 256 | _ | 512 | MHz | | f <sub>VCO</sub> <sup>(3)</sup> | | • | VCO frequency with | | 245 | _ | 533 | IVIIIZ | | f <sub>CPU</sub> | SR | _ | System clock frequency | _ | _ | _ | 48 | MHz | | f <sub>FREE</sub> | СС | Р | Free-running frequency | | 20 | _ | 150 | MHz | | t <sub>LOCK</sub> | СС | Р | FMPLL lock time | Stable oscillator (f <sub>PLLIN</sub> = 16 MHz) | _ | 40 | 100 | μs | | $\Delta t_{LTJIT}$ | СС | _ | FMPLL long term jitter | f <sub>PLLIN</sub> = 16 MHz (resonator),<br>f <sub>PLLCLK</sub> at 48 MHz, 4000 cycles | | | 10 | ns | | I <sub>PLL</sub> | СС | С | FMPLL consumption | T <sub>A</sub> = 25 °C | _ | _ | 4 | mA | Table 38. FMPLL electrical characteristics <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. Stated values take into account only analog module consumption but not the digital contributor (clock tree and enabled peripherals). <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. <sup>2.</sup> PLLIN clock retrieved directly from FXOSC clock. Input characteristics are granted when oscillator is used in functional mode. When bypass mode is used, oscillator input clock should verify $f_{PLLIN}$ and $\Delta_{PLLIN}$ . <sup>3.</sup> Frequency modulation is considered ±4%. # 4.15 Fast internal RC oscillator (16 MHz) electrical characteristics The device provides a 16 MHz fast internal RC oscillator (FIRC). This is used as the default clock at the power-up of the device. Table 39. Fast internal RC oscillator (16 MHz) electrical characteristics | Symbol | ı | С | Parameter | Cou | nditions <sup>(1)</sup> | | Value | | Unit | |-------------------------------------|----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|-----|-------|-----|---------| | Symbol | | C | raiailletei | COI | iditions. 7 | Min | Тур | Max | Oilit | | f | CC | Р | Fast internal RC oscillator high | T <sub>A</sub> = 25 °C, | trimmed | _ | 16 | | MHz | | f <sub>FIRC</sub> | SR | _ | frequency | | _ | 12 | | 20 | IVII IZ | | I <sub>FIRCRUN</sub> <sup>(2)</sup> | СС | Т | Fast internal RC oscillator high frequency current in running mode | T <sub>A</sub> = 25 °C, | trimmed | | _ | 200 | μА | | I <sub>FIRCPWD</sub> | СС | D | Fast internal RC oscillator high frequency current in power down mode | T <sub>A</sub> = 25 °C | | _ | _ | 10 | μА | | | | | | sysclk = off | | _ | 500 | _ | | | | | | Fast internal RC oscillator high | | sysclk = 2 MHz | | 600 | _ | | | I <sub>FIRCSTOP</sub> | СС | Т | frequency and system clock | T <sub>A</sub> = 25 °C | sysclk = 4 MHz | | 700 | _ | μΑ | | | | | current in stop mode | | sysclk = 8 MHz | | 900 | _ | | | | | | | | sysclk = 16 MHz | | 1250 | _ | | | t <sub>FIRCSU</sub> | СС | С | Fast internal RC oscillator start-up time | V <sub>DD</sub> = 5.0 V | ′ ± 10% | | 1.1 | 2.0 | μs | | $\Delta_{\sf FIRCPRE}$ | СС | С | Fast internal RC oscillator precision after software trimming of f <sub>FIRC</sub> | T <sub>A</sub> = 25 °C | | -1 | _ | 1 | % | | $\Delta_{FIRCTRIM}$ | СС | С | Fast internal RC oscillator trimming step | T <sub>A</sub> = 25 °C | | _ | 1.6 | | % | | $\Delta$ FIRCVAR | СС | С | Fast internal RC oscillator<br>variation in temperature and<br>supply with respect to f <sub>FIRC</sub> at<br>T <sub>A</sub> = 55°C in high-frequency<br>configuration | | _ | -5 | _ | 5 | % | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. # 4.16 Slow internal RC oscillator (128 kHz) electrical characteristics The device provides a 128 kHz slow internal RC oscillator (SIRC). This can be used as the reference clock for the RTC module. <sup>2.</sup> This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON. Table 40. Slow internal RC oscillator (128 kHz) electrical characteristics | Symbol | | С | Parameter | Conditions <sup>(1)</sup> | | Value | | Unit | |----------------------------------|----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|-------|-----|-------| | Symbol | | C | Farameter | Conditions | Min | Тур | Max | Ullit | | f | CC | Р | Slow internal RC oscillator low | T <sub>A</sub> = 25 °C, trimmed | _ | 128 | _ | kHz | | f <sub>SIRC</sub> | SR | _ | frequency | _ | 100 | _ | 150 | KI IZ | | I <sub>SIRC</sub> <sup>(2)</sup> | СС | С | Slow internal RC oscillator low frequency current | T <sub>A</sub> = 25 °C, trimmed | _ | _ | 5 | μA | | t <sub>SIRCSU</sub> | СС | Р | Slow internal RC oscillator start-<br>up time | | | 8 | 12 | μs | | $\Delta_{\sf SIRCPRE}$ | СС | С | Slow internal RC oscillator precision after software trimming of f <sub>SIRC</sub> | T <sub>A</sub> = 25 °C | -2 | _ | 2 | % | | $\Delta$ SIRCTRIM | СС | С | Slow internal RC oscillator trimming step | _ | _ | 2.7 | _ | | | $\Delta_{\sf SIRCVAR}$ | СС | Р | Slow internal RC oscillator variation in temperature and supply with respect to f <sub>SIRC</sub> at T <sub>A</sub> = 55°C in high frequency configuration | High frequency configuration | -10 | _ | 10 | % | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified. # 4.17 ADC electrical characteristics ### 4.17.1 Introduction The device provides a 12-bit Successive Approximation Register (SAR) analog-to-digital converter. <sup>2.</sup> This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON. Figure 11. ADC characteristics and error definitions # 4.17.2 Input impedance and ADC accuracy In the following analysis, the input circuit corresponding to the precise channels is considered. To preserve the accuracy of the A/D converter, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high frequency characteristics at the input pin of the device can be effective: the capacitor should be as large as possible, ideally infinite. This capacitor contributes to attenuating the noise present on the input pin; furthermore, it sources charge during the sampling phase, when the analog signal source is a high-impedance source. A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the value of source impedance of the transducer or circuit supplying the analog signal to be measured. The filter at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself. In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance: being $C_S$ and $C_{p2}$ substantially two switched capacitances, with a frequency equal to the conversion rate of the ADC, it can be seen as a resistive path to ground. For instance, assuming a conversion rate of 1 MHz, with $C_S + C_{p2}$ equal to 3 pF, a resistance of 330 k $\Omega$ is obtained ( $R_{EQ}$ = 1 / ( $f_c \times (C_S + C_{p2})$ ), where $f_c$ represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on $C_S + C_{p2}$ ) and the sum of $R_S + R_F$ , the external circuit must be designed to respect the *Equation 4*: ### **Equation 4** Cs: Sampling capacitance $$V_A \bullet \frac{R_S + R_F}{R_{EO}} < \frac{1}{2}LSB$$ *Equation 4* generates a constraint for external network design, in particular on a resistive path. **EXTERNAL CIRCUIT** INTERNAL CIRCUIT SCHEME Channel Sampling Selection Source Filter **Current Limiter** п R<sub>S</sub>: Source impedance R<sub>F</sub>: Filter resistance C<sub>E</sub>: Filter capacitance RI: Current limiter resistance R<sub>SW1</sub>: Channel selection switch impedance R<sub>AD</sub>: Sampling switch impedance $C_{P} {:}\ Pin\ capacitance\ (two\ contributions,\ C_{P1}\ and\ C_{P2})$ Figure 12. Input equivalent circuit (precise channels) **EXTERNAL CIRCUIT** INTERNAL CIRCUIT SCHEME Channel Extended Sampling Selection Switch Filter **Current Limiter** Source R<sub>S</sub>: Source impedance R<sub>F</sub>: Filter resistance C<sub>F</sub>: Filter capacitance R<sub>L</sub>: Current limiter resistance R<sub>SW1</sub>: Channel selection switch impedance (two contributions, R<sub>SW1</sub> and R<sub>SW2</sub>) R<sub>AD</sub>: Sampling switch impedance $\text{C}_{\text{P}}\text{:}$ Pin capacitance (two contributions, $\text{C}_{\text{P1}},\,\text{C}_{\text{P2}}$ and $\text{C}_{\text{P3}})$ C<sub>S</sub>: Sampling capacitance Figure 13. Input equivalent circuit (extended channels) A second aspect involving the capacitance network shall be considered. Assuming the three capacitances C<sub>F</sub>, C<sub>P1</sub> and C<sub>P2</sub> are initially charged at the source voltage V<sub>A</sub> (refer to the equivalent circuit in Figure 13): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch close). In particular two different transient periods can be distinguished: 1. A first and quick charge transfer from the internal capacitance $C_{P1}$ and $C_{P2}$ to the sampling capacitance $C_S$ occurs ( $C_S$ is supposed initially completely discharged): considering a worst case (since the time constant in reality would be faster) in which $C_{P2}$ is reported in parallel to $C_{P1}$ (call $C_P = C_{P1} + C_{P2}$ ), the two capacitances $C_P$ and $C_S$ are in series, and the time constant is #### **Equation 5** $$\tau_1 = (R_{SW} + R_{AD}) \bullet \frac{C_P \bullet C_S}{C_P + C_S}$$ Equation 5 can again be simplified considering only $C_S$ as an additional worst condition. In reality, the transient is faster, but the A/D converter circuitry has been designed to be robust also in the very worst case: the sampling time $t_S$ is always much longer than the internal time constant: #### **Equation 6** $$\tau_1 < (R_{SW} + R_{AD}) \bullet C_S \ll t_s$$ The charge of $C_{P1}$ and $C_{P2}$ is redistributed also on $C_S$ , determining a new value of the voltage $V_{A1}$ on the capacitance according to the *Equation 7*: #### **Equation 7** $$\mathbf{V}_{\mathbf{A}\mathbf{1}} \bullet (\mathbf{C}_{\mathbf{S}} + \mathbf{C}_{\mathbf{P}\mathbf{1}} + \mathbf{C}_{\mathbf{P}\mathbf{2}}) = \mathbf{V}_{\mathbf{A}} \bullet (\mathbf{C}_{\mathbf{P}\mathbf{1}} + \mathbf{C}_{\mathbf{P}\mathbf{2}})$$ 2. A second charge transfer involves also $C_F$ (that is typically bigger than the on-chip capacitance) through the resistance $R_L$ : again considering the worst case in which $C_{P2}$ and $C_S$ were in parallel to $C_{P1}$ (since the time constant in reality would be faster), the time constant is: #### **Equation 8** $$\tau_2 < R_L \bullet (C_S + C_{P1} + C_{P2})$$ In this case, the time constant depends on the external circuit: in particular imposing that the transient is completed well before the end of sampling time $t_s$ , a constraints on $R_l$ sizing is obtained: #### **Equation 9** $$10 \bullet \tau_2 = 10 \bullet R_L \bullet (C_S + C_{P1} + C_{P2}) < t_s$$ Of course, $R_L$ shall be sized also according to the current limitation constraints, in combination with $R_S$ (source impedance) and $R_F$ (filter resistance). Being $C_F$ definitively bigger than $C_{P1}$ , $C_{P2}$ and $C_S$ , then the final voltage $V_{A2}$ (at the end of the charge transfer transient) will be much higher than $V_{A1}$ . Equation 10 must be respected (charge balance assuming now $C_S$ already charged at $V_{A1}$ ): DS6494 Rev 8 59/82 #### **Equation 10** $$V_{A2} \bullet (C_S + C_{P1} + C_{P2} + C_F) = V_A \bullet C_F + V_{A1} \bullet (C_{P1} + C_{P2} + C_S)$$ The two transients above are not influenced by the voltage source that, due to the presence of the $R_FC_F$ filter, is not able to provide the extra charge to compensate the voltage drop on $C_S$ with respect to the ideal source $V_A$ ; the time constant $R_FC_F$ of the filter is very high with respect to the sampling time $(t_S)$ . The filter is typically designed to act as anti-aliasing. Figure 15. Spectral representation of input signal Calling $f_0$ the bandwidth of the source signal (and as a consequence the cut-off frequency of the anti-aliasing filter, $f_F$ ), according to the Nyquist theorem the conversion rate $f_C$ must be at least $2f_0$ ; it means that the constant time of the filter is greater than or at least equal to twice the conversion period $(t_c)$ . Again the conversion period $t_c$ is longer than the sampling time $t_s$ , which is just a portion of it, even when fixed channel continuous conversion mode is selected (fastest conversion rate at a specific channel): in conclusion it is evident that the time constant of the filter $R_FC_F$ is definitively much higher than the sampling time $t_s$ , so the charge level on $C_S$ cannot be modified by the analog signal source during the time in which the sampling switch is closed. The considerations above lead to impose new constraints on the external circuit, to reduce the accuracy error due to the voltage drop on $C_S$ ; from the two charge balance equations above, it is simple to derive *Equation 11* between the ideal and real sampled voltage on $C_S$ : #### **Equation 11** $$\frac{v_{A2}}{v_A} = \frac{c_{P1} + c_{P2} + c_F}{c_{P1} + c_{P2} + c_F + c_S}$$ From this formula, in the worst case (when $V_A$ is maximum, that is for instance 5 V), assuming to accept a maximum error of half a count, a constraint is evident on $C_F$ value: ### **Equation 12** $$C_F > 2048 \bullet C_S$$ 57 # 4.17.3 ADC electrical characteristics Table 41. ADC input leakage current | Symbol | | С | Parameter | | Conditions | | Value | | | | | | | |--------|---------|--------|-------------|-------------------------|-------------------------|-------------|---------------------------|------------------------|----------------------------------|------|---|---|----| | | | C | raiailletei | | Conditions | Min Typ Max | | | Unit | | | | | | | | С | | T <sub>A</sub> = -40 °C | | _ | 1 | _ | | | | | | | , | IIKG CC | c<br>c | CC — | | | | I Input Iookaga current I | T <sub>A</sub> = 25 °C | No current injection on adjacent | _ | 1 | _ | nA | | LKG | | | | Input leakage curren | T <sub>A</sub> = 105 °C | pin | _ | 8 | 200 | II/A | | | | | | | | - | T <sub>A</sub> = 125 °C | | _ | 45 | 400 | | | | | | Table 42. ADC conversion characteristics | Symbo | \I | С | Parameter | Conditions <sup>(1)</sup> | , | Value | | V V WHz | |---------------------------|-----|---|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------|-------|---------------------------------------------------------------------------------------------------------|---------| | Symbo | 71 | ) | Farameter | Conditions | Min | Тур | Max 0.1 V <sub>DD</sub> + 0.1 V <sub>DD_ADC</sub> + 0.1 32 + 4% 20 + 4% 55 1.5 — 76.2 — 76.2 | Offic | | V <sub>SS_ADC</sub> | SR | | Voltage on<br>VSS_HV_ADC<br>(ADC reference) pin<br>with respect to<br>ground (V <sub>SS</sub> ) <sup>(2)</sup> | | -0.1 | | 0.1 | V | | V <sub>DD_ADC</sub> | SR | | Voltage on<br>VDD_HV_ADC pin<br>(ADC reference)<br>with respect to<br>ground (V <sub>SS</sub> ) | _ | V <sub>DD</sub> – 0.1 | _ | V <sub>DD</sub> + 0.1 | V | | V <sub>AINx</sub> | SR | _ | Analog input voltage <sup>(3)</sup> | _ | V <sub>SS_ADC</sub> - 0.1 | _ | V <sub>DD_ADC</sub> + 0.1 | V | | f | SR | | ADC analog | V <sub>DD</sub> = 5.0 V | 3.33 | _ | 32 + 4% | МНэ | | f <sub>ADC</sub> | SIX | | frequency | V <sub>DD</sub> = 3.3 V | 3.33 | _ | 20 + 4% | IVII IZ | | $\Delta_{ ext{ADC\_SYS}}$ | SR | _ | ADC clock duty cycle (ipg_clk) | ADCLKSEL = 1 <sup>(4)</sup> | 45 | _ | 55 | % | | t <sub>ADC_PU</sub> | SR | | ADC power up delay | _ | _ | _ | 1.5 | μs | | | | Т | Sampling time <sup>(5)</sup> | f <sub>ADC</sub> = 20 MHz,<br>INPSAMP = 12 | 600 | _ | _ | ns | | t <sub>s</sub> C | СС | ı | V <sub>DD</sub> = 3.3 V | f <sub>ADC</sub> = 3.33 MHz,<br>INPSAMP = 255 | _ | _ | 76.2 | μs | | | | т | Sampling time <sup>(5)</sup> | f <sub>ADC</sub> = 24 MHz,<br>INPSAMP = 13 | 500 | | _ | ns | | | | ı | V <sub>DD</sub> = 5.0 V | f <sub>ADC</sub> = 3.33 MHz,<br>INPSAMP = 255 | _ | _ | 76.2 | μs | Table 42. ADC conversion characteristics (continued) | 0 | Symbol C | | D | 0 | ditions <sup>(1)</sup> | | Value | | Unit | |------------------|----------|---|---------------------------------------------------|-----------------------------------------------------------------------|-------------------------------|-----|-------|-----|--------| | Symbo | ΟI | С | Parameter | Con | aitions | Min | Тур | Max | - Unit | | | | Р | Conversion time <sup>(6)</sup> | f <sub>ADC</sub> = 20<br>INPCMP | | 2.4 | _ | _ | 110 | | | CC | Ч | V <sub>DD</sub> = 3.3 V | f <sub>ADC</sub> = 13<br>INPCMP | .33 MHz,<br>= 0 | _ | _ | 3.6 | – μs | | t <sub>c</sub> | | Р | Conversion time <sup>(6)</sup> | f <sub>ADC</sub> = 32<br>INPCMP | MHz,<br>= 0 | 1.5 | _ | _ | 116 | | | | r | V <sub>DD</sub> = 5.0 V | f <sub>ADC</sub> = 13<br>INPCMP | | _ | _ | 3.6 | – μs | | C <sub>S</sub> | СС | D | ADC input sampling capacitance | | _ | | 5 | | pF | | C <sub>P1</sub> | СС | D | ADC input pin capacitance 1 | | _ | | 3 | | pF | | C <sub>P2</sub> | СС | D | ADC input pin capacitance 2 | | _ | | 1 | | pF | | C <sub>P3</sub> | СС | D | ADC input pin capacitance 3 | _ | | 1.5 | | | pF | | R <sub>SW1</sub> | СС | D | Internal resistance of analog source | | _ | | _ | 1 | kΩ | | R <sub>SW2</sub> | СС | D | Internal resistance of analog source | | _ | _ | _ | 2 | kΩ | | R <sub>AD</sub> | СС | D | Internal resistance of analog source | | _ | _ | _ | 0.3 | kΩ | | | | | | Current injection | V <sub>DD</sub> = 3.3 V ± 10% | -5 | _ | 5 | | | LINJ | SR | | Input current injection | on one<br>ADC<br>input,<br>different<br>from the<br>converte<br>d one | V <sub>DD</sub> = 5.0 V ± 10% | -5 | _ | 5 | mA | | INLP | СС | Т | Absolute integral non-linearity-precise channels | No overload | | _ | 1 | 3 | LSB | | INLX | СС | Т | Absolute integral non-linearity-extended channels | No overload | | _ | 1.5 | 5 | LSB | | DNL | СС | Т | Absolute differential non-linearity | No overload | | _ | 0.5 | 1 | LSB | | E <sub>O</sub> | СС | Т | Absolute offset error | | _ | _ | 2 | _ | LSB | | E <sub>G</sub> | СС | Т | Absolute gain error | | _ | _ | 2 | _ | LSB | <sup>1.</sup> $V_{DD} = 3.3 \text{ V} \pm 10\% / 5.0 \text{ V} \pm 10\%$ , $T_A = -40 \text{ to } 125 \,^{\circ}\text{C}$ , unless otherwise specified. - 2. Analog and digital V<sub>SS</sub> must be common (to be tied together externally). - 3. V<sub>AINx</sub> may exceed V<sub>SS\_ADC</sub> and V<sub>DD\_ADC</sub> limits, remaining on absolute maximum ratings, but the results of the conversion will be clamped respectively to 0x000 or 0xFFF. - 4. Duty cycle is ensured by using system clock without prescaling. When ADCLKSEL = 0, the duty cycle is ensured by internal divider by 2. - 5. During the sampling time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>S</sub>. After the end of the sampling time t<sub>S</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample clock t<sub>S</sub> depend on programming. - 6. This parameter does not include the sampling time t<sub>S</sub>, but only the time for determining the digital result and the time to load the result's register with the conversion result. # 4.18 On-chip peripherals # 4.18.1 Current consumption Table 43. On-chip peripherals current consumption | Symbol | | С | Parameter | Conditions | | Typical value <sup>(1)</sup> | Unit | | |-------------------------|--------------------------------------------------------------------|----|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------|----| | | | | | 500 Kbyte/s | Total (static + dynamic) consumption: | 8 × f <sub>periph</sub> + 85 | μΑ | | | I <sub>DD_BV(CAN)</sub> | I <sub>DD_BV(CAN)</sub> CC | | CAN (FlexCAN)<br>supply current on<br>V <sub>DD_BV</sub> | 125 Kbyte/s | <ul> <li>FlexCAN in loop-back mode</li> <li>125 Kbyte/s</li> <li>XTAL at 8 MHz used as CAN engine clock source</li> <li>Message sending period is 580 μs</li> </ul> | | μА | | | IDD DW-MIGG | Static consumption: - eMIOS channel OFF - Global prescaler enabled | | 29 × f <sub>periph</sub> | μА | | | | | | IDD_BV(eMIOS) | | • | current on V <sub>DD_BV</sub> | | sumption:<br>change varying the<br>(0.003 mA) | 3 | μА | | | I <sub>DD_BV(SCI)</sub> | СС | Т | SCI (LINFlex) supply current on V <sub>DD_BV</sub> | Total (static +<br>– LIN mode<br>– Baudrate: | - dynamic) consumption:<br>20 Kbyte/s | 5 × f <sub>periph</sub> + 31 | μА | | | | | | | Ballast static | consumption (only clocked) | 1 | μA | | | I <sub>DD_BV(SPI)</sub> | СС | Т | SPI (DSPI) supply current on V <sub>DD_BV</sub> | Ballast dynamic consumption<br>(continuous communication): – Baudrate: 2 Mbit/s – Transmission every 8 µs – Frame: 16-bits | | 16 × f <sub>periph</sub> | μА | | | | | | ADC gumbly gurrent | | Ballast static consumption (no conversion) | 41 × f <sub>periph</sub> | μA | | | I <sub>DD_BV(ADC)</sub> | CC | СТ | Т | ADC supply current on V <sub>DD_BV</sub> | V <sub>DD</sub> = 5.5 V | Ballast dynamic consumption (continuous conversion) <sup>(2)</sup> | 5 × f <sub>periph</sub> | μА | | Symbol | | С | Parameter | Conditions | | Conditions Typical value | | Typical value <sup>(1)</sup> | Unit | |-----------------------------|----|---|------------------------------------------------------------|-------------------------|----------------------------------------------------|-------------------------------|----|------------------------------|------| | | | | ADC supply current | | Analog static consumption (no conversion) | 2 × f <sub>periph</sub> | μA | | | | I <sub>DD_HV_ADC(ADC)</sub> | СС | Т | ADC supply current on $V_{DD\_HV\_ADC}$ $V_{DD} = 5.5$ | | Analog dynamic consumption (continuous conversion) | 75 × f <sub>periph</sub> + 32 | μA | | | | I <sub>DD_HV(FLASH)</sub> | СС | Т | CFlash + DFlash<br>supply current on<br>V <sub>DD_HV</sub> | V <sub>DD</sub> = 5.5 V | _ | 8.21 | mA | | | | I <sub>DD_HV(PLL)</sub> | СС | Т | PLL supply current on V <sub>DD HV</sub> | V <sub>DD</sub> = 5.5 V | _ | 30 × f <sub>periph</sub> | μA | | | Table 43. On-chip peripherals current consumption (continued) Note: Operating conditions: TA = 25 °C, fperiph = 8 MHz to 48 MHz ### 4.18.2 DSPI characteristics **Table 44. DSPI characteristics** | No. | Cymaha | | С | Parameter | | DSPI | 0/DSPI1 | | Unit | | | |-----|------------------------------------|-----|---|-----------------------------------------------------------------------------------------------------------|---------------------------|-------------------------|---------------------------|--------------------|------|---|--| | NO. | Symbo | ) | C | Parameter | | Min | Тур | Max | Unit | | | | | | D | | | D | | Master mode<br>(MTFE = 0) | 125 | _ | _ | | | 1 | <b>+</b> | SR | D | SCK cycle time | Slave mode<br>(MTFE = 0) | 125 | _ | _ | ns | | | | ' | t <sub>SCK</sub> | SIX | D | SON Cycle time | Master mode<br>(MTFE = 1) | 83 | | ı | 115 | | | | | | | D | | Slave mode<br>(MTFE = 1) | 83 | _ | _ | | | | | _ | f <sub>DSPI</sub> | SR | D | DSPI digital controller frequen | _ | _ | $f_{CPU}$ | MHz | | | | | _ | $\Delta t_{CSC}$ | СС | D | Internal delay between pad associated to SCK and pad associated to CSn in master mode | Master mode | _ | _ | 130 <sup>(1)</sup> | ns | | | | _ | $\Delta t_{ASC}$ | СС | D | Internal delay between pad<br>associated to SCK and pad<br>associated to CSn in master<br>mode for CSn1→1 | Master mode | _ | _ | 130 <sup>(1)</sup> | ns | | | | 2 | t <sub>CSCext</sub> <sup>(2)</sup> | SR | D | CS to SCK delay | Slave mode | 32 | _ | _ | ns | | | | 3 | t <sub>ASCext</sub> (3) | SR | D | After SCK delay | Slave mode | 1/f <sub>DSPI</sub> + 5 | _ | _ | ns | | | | 1 | + | СС | D | SCK duty cycle | Master mode | _ | t <sub>SCK</sub> /2 | _ | ne | | | | 4 | 4 t <sub>SDC</sub> | | D | SOR daty cycle | Slave mode | t <sub>SCK</sub> /2 | _ | _ | ns | | | $<sup>1. \</sup>quad f_{periph} \ is \ an \ absolute \ value.$ <sup>2.</sup> During the conversion, the total current consumption is given from the sum of the static and dynamic consumption, i.e., (41 + 5) × f<sub>periph</sub>. **DSPI0/DSPI1 Symbol** С Unit No. **Parameter** Min Тур Max 5 SR D Slave access time $1/f_{DSPI} + 70$ $t_A$ ns 6 SR D Slave SOUT disable time 7 ns $t_{DI}$ 7 SR PCSx to PCSS time 0 D t<sub>PCSC</sub> PCSS to PCSx time 8 SR D 0 ns t<sub>PASC</sub> Master mode 43 9 SR D Data setup time for inputs t<sub>SUI</sub> ns 5 Slave mode Master mode 0 10 SR D Data hold time for inputs $t_{HI}$ ns 2<sup>(4)</sup> Slave mode Master mode 32 $t_{SUO}^{(5)}$ CC Data valid after SCK edge 11 D ns Slave mode 52 Master mode 0 $t_{HO}^{(5)}$ 12 CC D Data hold time for outputs ns Slave mode 8 Table 44. DSPI characteristics (continued) Note: Operating conditions: COUT = 10 to 50 pF, SlewIN = 3.5 to 15 ns <sup>1.</sup> Maximum is reached when CSn pad is configured as SLOW pad while SCK pad is configured as MEDIUM pad. <sup>2.</sup> The $t_{CSC}$ delay value is configurable through a register. When configuring $t_{CSC}$ (using PCSSCK and CSSCK fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than $\Delta t_{CSC}$ to ensure positive $t_{CSCext}$ . The t<sub>ASC</sub> delay value is configurable through a register. When configuring t<sub>ASC</sub> (using PASC and ASC fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than Δt<sub>ASC</sub> to ensure positive t<sub>ASCext</sub>. <sup>4.</sup> This delay value corresponds to SMPL\_PT = 00b which is bit field 9 and 8 of DSPI\_MCR. <sup>5.</sup> SCK and SOUT configured as MEDIUM pad. Figure 16. DSPI classic SPI timing – master, CPHA = 0 577 Figure 17. DSPI classic SPI timing - master, CPHA = 1 Figure 19. DSPI classic SPI timing – slave, CPHA = 1 5/ Figure 21. DSPI modified transfer format timing - master, CPHA = 1 Figure 23. DSPI modified transfer format timing - slave, CPHA = 1 ### 4.18.3 JTAG characteristics Table 45. JTAG characteristics | No. | Symb | ol. | _ | Parameter | | Unit | | | | |-----|-------------------|-----|---|----------------|-------|------|-----|-------|--| | NO. | Symbol C | | C | raiailletei | Min | Тур | Max | Oilit | | | 1 | t <sub>JCYC</sub> | CC | D | TCK cycle time | 83.33 | _ | _ | ns | | | 2 | t <sub>TDIS</sub> | СС | D | TDI setup time | 15 | _ | _ | ns | | | 3 | t <sub>TDIH</sub> | CC | D | TDI hold time | 5 | _ | _ | ns | | Table 45. JTAG characteristics (continued) | No. | Symb | al. | C Parameter | | | - Unit | | | | |-----|-------------------|-----|-------------|------------------------|-----|--------|-----|------|--| | NO. | Symbol C | | | ratametei | Min | Тур | Max | Onit | | | 4 | t <sub>TMSS</sub> | CC | D | TMS setup time | 15 | _ | _ | ns | | | 5 | t <sub>TMSH</sub> | СС | D | TMS hold time | 5 | _ | _ | ns | | | 6 | t <sub>TDOV</sub> | СС | D | TCK low to TDO valid | _ | _ | 49 | ns | | | 7 | t <sub>TDOI</sub> | СС | D | TCK low to TDO invalid | 6 | _ | _ | ns | | Figure 25. Timing diagram – JTAG boundary scan #### Package characteristics 5 #### **ECOPACK**® 5.1 In order to meet environmental requirements, ST offers the devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark. #### Package mechanical data 5.2 #### 5.2.1 LQFP100 Figure 26. LQFP100 mechanical drawing Table 46. LQFP100 mechanical data | Cumple of | | mm | | inches <sup>(1)</sup> | | | | |-----------|--------|--------|--------|-----------------------|--------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | А | _ | _ | 1.600 | _ | _ | 0.0630 | | | A1 | 0.050 | _ | 0.150 | 0.0020 | _ | 0.0059 | | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | С | 0.090 | _ | 0.200 | 0.0035 | _ | 0.0079 | | | D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | | D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | D3 | _ | 12.000 | _ | _ | 0.4724 | _ | | | E | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | | E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | E3 | _ | 12.000 | _ | _ | 0.4724 | _ | | | е | _ | 0.500 | _ | _ | 0.0197 | _ | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | L1 | _ | 1.000 | _ | _ | 0.0394 | _ | | | k | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | | Tolerance | | mm | | inches | | | | | ccc | | 0.080 | | 0.0031 | | | | <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. # 5.2.2 LQFP64 Figure 27. LQFP64 mechanical drawing Table 47. LQFP64 mechanical data | Symbol | | mm | | inches <sup>(1)</sup> | | | | |--------|------|------|------|-----------------------|--------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | А | _ | _ | 1.6 | _ | _ | 0.0630 | | | A1 | 0.05 | _ | 0.15 | 0.0020 | _ | 0.0059 | | | A2 | 1.35 | 1.4 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | | С | 0.09 | _ | 0.2 | 0.0035 | _ | 0.0079 | | | D | 11.8 | 12 | 12.2 | 0.4646 | 0.4724 | 0.4803 | | | D1 | 9.8 | 10 | 10.2 | 0.3858 | 0.3937 | 0.4016 | | | D3 | _ | 7.5 | _ | _ | 0.2953 | _ | | | E | 11.8 | 12 | 12.2 | 0.4646 | 0.4724 | 0.4803 | | | E1 | 9.8 | 10 | 10.2 | 0.3858 | 0.3937 | 0.4016 | | | E3 | _ | 7.5 | _ | _ | 0.2953 | _ | | | е | _ | 0.5 | _ | _ | 0.0197 | _ | | | L | 0.45 | 0.6 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | L1 | _ | 1 | _ | _ | 0.0394 | _ | | | k | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | | ccc | _ | _ | 0.08 | _ | _ | 0.0031 | | <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. # 6 Ordering information Example code: 40 L3 4E0 Product identifier Core Family Memory Package Temperature Custom version Packing Y = TrayX = Tape and Reel 90° 3E0 = 32 MHz EEPROM 5V/3V 4E0 = 48 MHz EEPROM 5V/3V B = -40 to 105 °C C = -40 to 125 °C L1 = LQFP64 L3 = LQFP100 40 = 256 KB30 = 128 KB -D = Access family -0 = e200z0hSPC56 = Power Architecture in 90 nm Figure 28. Commercial product code structure # Appendix A Acronyms and abbreviations Table 48 lists acronyms and abbreviations used in this document. Table 48. Acronyms and abbreviations | Term | Meaning | |--------|----------------------------------------------------------------------| | APU | Auxilliary processing unit | | CMOS | Complementary metal-oxide-semiconductor | | CPHA | Clock phase | | CPOL | Clock polarity | | CS | Peripheral chip select | | DAOC | Double action output compare | | ECC | Error code correction | | EVTO | Event out | | GPIO | General purpose input/output | | IPM | Input period measurement | | IPWM | Input pulse width measurement | | MB | Message buffer | | MC | Modulus counter | | МСВ | Modulus counter buffered (up/down) | | MCKO | Message clock out | | MDO | Message data out | | MSEO | Message start/end out | | MTFE | Modified timing format enable | | NVUSRO | Non-volatile user options register | | OPWFMB | Output pulse width and frequency modulation buffered | | OPWMB | Output pulse width modulation buffered | | OPWMCB | Center aligned output pulse width modulation buffered with dead time | | OPWMT | Output pulse width modulation trigger | | PWM | Pulse width modulation | | SAIC | Single action input capture | | SAOC | Single action output compare | | SCK | Serial communications clock | | SOUT | Serial data out | | TCK | Test clock input | | TDI | Test data input | Table 48. Acronyms and abbreviations | Term | Meaning | |------|------------------| | TDO | Test data output | | TMS | Test mode select | # **Revision history** Table 49 summarizes revisions to this document. Table 49. Document revision history | Date | Revision | Changes | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 09-Jul-2009 | 1 | Initial release. | | 18-Feb-2010 | 2 | Updated the following tables: - Absolute maximum ratings - Low voltage power domain electrical characteristics; - On-chip peripherals current consumption - DSPI characteristics; - JTAG characteristics; - ADC conversion characteristics; Inserted a note on "Flash power supply DC characteristics" section. | | 10-Aug-2010 | 3 | "Features" section: Updated information concerning eMIOS, ADC, LINFlex, Nexus and low power capabilities "SPC560D30x and SPC560D40x device comparison" table: updated the "Execution speed" row "SPC560D30x and SPC560D40x series block diagram" figure: – updated max number of Crossbar Switches – updated Legend "SPC560D30x and SPC560D40x series block summary" table: added contents concernig the eDMA block "LQFP100 pin configuration (top view)" figure: – removed alternate functions – updated supply pins "LQFP64 pin configuration (top view)" figure: removed alternate functions Added "Pin muxing" section "NVUSRO register" section: Deleted "NVUSRO[WATCHDOG_EN] field description" section "Recommended operating conditions (3.3 V)" table: – TV <sub>DD</sub> : deleted min value – In footnote No. 3, changed capacitance value between V <sub>DD_BV</sub> and V <sub>SS_LV</sub> "Recommended operating conditions (5.0 V)" table: deleted TV <sub>DD</sub> min value "LQFP thermal characteristics" table: changed R <sub>θJC</sub> values "I/O input DC electrical characteristics" table: – W <sub>FI</sub> : updated max value – W <sub>NFI</sub> : updated min value "I/O consumption" table: removed I <sub>DYNSEG</sub> row Added "I/O weight" table "Program and erase specifications (Code Flash)" table: deleted T <sub>Bank_C</sub> row | Table 49. Document revision history (continued) | Date | Revision | Changes | |-------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10-Aug-2010 | 3<br>(cont.) | Updated the following tables: - "Voltage regulator electrical characteristics" - "Low voltage monitor electrical characteristics" - "Low voltage power domain electrical characteristics" - "Start-up time/Switch-off time" - "Fast external crystal oscillator (4 to 16 MHz) electrical characteristics" - "FMPLL electrical characteristics" - "Fast internal RC oscillator (16 MHz) electrical characteristics" - "ADC conversion characteristics" - "On-chip peripherals current consumption" - "DSPI characteristics" "DSPI characteristics" section: removed "DSPI PCS strobe (PCSS) timing" figure Updated "Order codes" table Added "Order codes for engineering samples" table Updated "Commercial product code structure" table | | 16-Sep-2011 | 4 | Formatting and editorial changes throughout Device comparison table: for the "Total timer I/O eMIOS", changed "13 ch" to "14 ch" SPC560D30/SPC560D40 series block summary: - added definition for "AUTOSAR" acronym - changed "System watchdog timer" to "Software watchdog timer" LQFP64 pin configuration (top view): changed pin 6 from VPP_TEST to VSS_HV Added section "Pad configuration during reset phases" Added section "Voltage supply pins" Added section "Pad types" Added section "System pins" Renamed and updated section "Functional ports" (was previously section "Pin muxing"); update includes replacing all instances of WKUP with WKPU (WKPU is the correct abbreviation for Wakeup Unit) Section "NVUSRO register": edited content to separate configuration into electrical parameters and digital functionality Added section "NVUSRO[WATCHDOG_EN] field description" Absolute maximum ratings: Removed "C" column from table Replaced "TBD" with "—" in T <sub>VDD</sub> min value cell of 3.3 V and 5 V recommended operating conditions tables LQFP thermal characteristics: removed R <sub>θJB</sub> single layer board conditions; updated footnote 4 I/O input DC electrical characteristics: removed footnote "All values need to be confirmed during device validation"; updated I <sub>LKG</sub> characteristics | Table 49. Document revision history (continued) | Date | Revision | Changes | |-------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16-Sep-2011 | 4<br>(cont.) | MEDIUM configuration output buffer electrical characteristics: changed " $^{1}_{OH}$ = 100 μA" to " $^{1}_{OL}$ = 100 μA" in $^{1}_{OL}$ conditions I/O consumption: replaced instances of "Root medium square" with "Root mean square" Updated section "Voltage regulator electrical characteristics" Section "Low voltage detector electrical characteristics": changed title (was "Voltage monitor electrical characteristics"); added a fifth LVD (LVDHV3B); added event status flag names found in RGM chapter of device reference manual to POR module and LVD descriptions; replaced instances of "Low voltage monitor" with "Low voltage detector"; deleted note referencing power domain No. 2 (this domain is not present on the device); updated electrical characteristics table Updated and renamed section "Power consumption" (was previously section "Low voltage domain power consumption") (was previously section "Low voltage domain power consumption") Program and erase specifications (code flash): updated symbols; updated $t_{esus}$ values Updated Flash memory read access timing EMI radiated emission measurement: updated $t_{esus}$ values Updated FMPLL electrical characteristics Crystal oscillator and resonator connection scheme: inserted footnote about possibly requiring a series resistor Fast internal RC oscillator (16 MHz) electrical characteristics: updated $t_{FIRCSU}$ values Section "Input impedance and ADC accuracy": changed " $t_{AVA_2}$ " to " $t_{A2}/t_{A}$ " in Equation 13 ADC conversion characteristics: — updated conditions for sampling time $t_{DD}$ = 5.0 V — updated Abbreviations Removed Order codes tables. | | 01-Dec-2011 | 5 | Replaced "TBD" with "8.21 mA" in I <sub>DD_HV(FLASH)</sub> cell of On-chip peripherals current consumption table | Table 49. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 04-Feb-2013 | 6 | Removed all instances of table footnote "All values need to be confirmed during device validation" Section 4.1: Introduction, removed Caution note. Table 12: Recommended operating conditions (3.3 V), added minimum value of TVDD and footnote about it. Table 13: Recommended operating conditions (5.0 V), added minimum value of TVDD and footnote about it. Updated Section 4.17.2: Input impedance and ADC accuracy In Table 24, changed VLVDHV3L, VLVDHV3BL from 2.7 V to 2.6 V. Revised the Table 29: Flash module life Updated Table 44: DSPI characteristics, to add specifications 7 and 8, tPCSC and tPASC. Inserted Figure 24: DSPI PCS strobe (PCSS) timing | | 17-Sep-2013 | 7 | Updated Disclaimer. | | 01-Nov-2018 | 8 | Removed the following two tables: - Order codes - Order codes for engineering samples | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2018 STMicroelectronics - All rights reserved Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научно-исследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331