# **MICREL**® # KSZ8051MNL/RNL # 10Base-T/100Base-TX Physical Layer Transceiver ### **General Description** The KSZ8051 is a single supply 10Base-T/100Base-TX Ethernet physical layer transceiver for transmission and reception of data over standard CAT-5 unshielded twisted pair (UTP) cable. The KSZ8051 is a highly integrated, compact solution. It reduces board cost and simplifies board layout by using on-chip termination resistors for the differential pairs and by integrating a low noise regulator to supply the 1.2V core. The KSZ8051MNL offers the Media Independent Interface (MII) and the KSZ8051RNL offers the Reduced Media Independent Interface (RMII) for direct connection with MII/RMII compliant Ethernet MAC processors and switches. A 25MHz crystal is used to generate all required clocks, including the 50MHz RMII reference clock output for the KSZ8051RNL. The KSZ8051 provides diagnostic features to facilitate system bring-up and debugging in production testing and in product deployment. Parametric NAND tree support enables fault detection between KSZ8051 I/Os and board. Micrel LinkMD® TDR-based cable diagnostics permit identification of faulty copper cabling. The KSZ8051MNL and KSZ8051RNL are available in 32-pin, lead-free QFN packages (See Ordering Information). Data sheets and support documentation can be found on Micrel's web site at: <a href="https://www.micrel.com">www.micrel.com</a>. #### **Features** - Single-chip 10Base-T/100Base-TX IEEE 802.3 compliant Ethernet Transceiver - MII Interface support (KSZ8051MNL) - RMII v1.2 Interface support with 50MHz reference clock output to MAC, and option to input 50MHz reference clock (KSZ8051RNL) - Back-to-Back mode support for 100Mbps copper repeater or media converter - MDC/MDIO Management Interface for PHY register configuration - Programmable interrupt output - LED outputs for link, activity and speed status indication - On-chip termination resistors for the differential pairs - Baseline Wander Correction - HP Auto MDI/MDI-X for reliable detection and correction for straight-through and crossover cables with disable and enable option - Auto-negotiation to automatically select the highest link up speed (10/100 Mbps) and duplex (half/full) - Power down and power saving modes - LinkMD<sup>®</sup> TDR-based cable diagnostics for identification of faulty copper cabling - Parametric NAND Tree support for fault detection between chip I/Os and board. # **Functional Diagram** LinkMD is a registered trademark of Micrel, Inc. Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com July 2010 M9999-070910-1.0 ### **More Features** - Loopback modes for diagnostics - Single 3.3V power supply with VDD I/O options for 1.8V, 2.5V, or 3.3V - Built-in 1.2V regulator for core - Available in 32-pin (5mm x 5mm) QFN package # **Applications** - Game Console - IP Phone - IP Set-top Box - IP TV - LOM - Printer # **Ordering Information** | Part Number | Temp. Range | Package | Lead Finish | Description | |-----------------|---------------|------------|-------------|------------------------------| | KSZ8051MNL | 0°C to 70°C | 32-Pin QFN | Pb-Free | MII, Commercial Temperature | | KSZ8051MNLI (1) | -40°C to 85°C | 32-Pin QFN | Pb-Free | MII, Industrial Temperature | | KSZ8051RNL | 0°C to 70°C | 32-Pin QFN | Pb-Free | RMII, Commercial Temperature | | KSZ8051RNLI (1) | -40°C to 85°C | 32-Pin QFN | Pb-Free | RMII, Industrial Temperature | #### Note: 1. Contact factory for lead time. **Revision History** | Revision | Date | Summary of Changes | | | |----------|---------|---------------------|--|--| | 1.0 | 6/22/10 | Data sheet created. | | | July 2010 3 M9999-070910-1.0 # **Contents** | General Description | 1 | |---------------------------------------------------------|----| | Features | 1 | | Functional Diagram | 1 | | Applications | 2 | | Ordering Information | 2 | | Revision History | 3 | | Contents | 4 | | List of Figures | 7 | | List of Tables | | | Pin Configuration – KSZ8051MNL | 9 | | Pin Description – KSZ8051MNL | 10 | | Strapping Options – KSZ8051MNL | 13 | | Pin Configuration – KSZ8051RNL | 14 | | Pin Description – KSZ8051RNL | | | Strapping Options – KSZ8051RNL | | | Functional Description: 10Base-T/100Base-TX Transceiver | 19 | | 100Base-TX Transmit | 19 | | 100Base-TX Receive | 19 | | 10Base-T Transmit | 19 | | 10Base-T Receive | 19 | | Scrambler/De-scrambler (100Base-TX only) | 20 | | SQE and Jabber Function (10Base-T only) | 20 | | PLL Clock Synthesizer | 20 | | Auto-Negotiation | 20 | | MII Data Interface (KSZ8051MNL only) | 21 | | MII Signal Definition | | | Transmit Clock (TXC) | 22 | | Transmit Enable (TXEN) | 22 | | Transmit Data [3:0] (TXD[3:0]) | 22 | | Receive Clock (RXC) | 22 | | Receive Data Valid (RXDV) | 22 | | Receive Data[3:0] (RXD[3:0]) | 23 | | Receive Error (RXER) | 23 | | Carrier Sense (CRS) | 23 | | Collision (COL) | 23 | | MII Signal Diagram | 23 | | RMII Data Interface (KSZ8051RNL only) | 24 | | RMII – 25MHz Clock Mode | 24 | | RMII – 50MHz Clock Mode | 24 | | RMII Signal Definition | 24 | | Reference Clock (REF_CLK) | 24 | | Transmit Enable (TXEN) | 25 | |---------------------------------------------------------------|----| | Transmit Data [1:0] (TXD[1:0]) | 25 | | Carrier Sense/Receive Data Valid (CRS_DV) | 25 | | Receive Data [1:0] (RXD[1:0]) | 25 | | Receive Error (RXER) | 25 | | Collision Detection | 25 | | RMII Signal Diagram | 25 | | RMII – 25MHz Clock Mode | 26 | | RMII – 50MHz Clock Mode | 26 | | Back-to-Back Mode – 100Mbps Copper Repeater / Media Converter | 27 | | MII Back-to-Back Mode (KSZ8051MNL only) | 27 | | RMII Back-to-Back Mode (KSZ8051RNL only) | 28 | | MII Management (MIIM) Interface | | | Interrupt (INTRP) | 29 | | HP Auto MDI/MDI-X | 29 | | Straight Cable | 29 | | Crossover Cable | 30 | | LinkMD <sup>®</sup> Cable Diagnostics | 30 | | NAND Tree Support | 30 | | NAND Tree I/O Testing | | | Power Management | 32 | | Power Saving Mode | 32 | | Energy Detect Power Down Mode | 32 | | Power Down Mode | 32 | | Slow Oscillator Mode | 32 | | Reference Circuit for Power and Ground Connections | 33 | | Register Map | 34 | | Register Description | 34 | | Register Description (Continued) | 35 | | Register Description (Continued) | 36 | | Register Description (Continued) | 37 | | Register Description (Continued) | 38 | | Register Description (Continued) | 39 | | Register Description (Continued) | 40 | | Register Description (Continued) | 41 | | Register Description (Continued) | 42 | | Register Description (Continued) | 43 | | Absolute Maximum Ratings <sup>(1)</sup> | 44 | | Operating Ratings <sup>(2)</sup> | 44 | | Electrical Characteristics <sup>(3)</sup> | | | Electrical Characteristics <sup>(3)</sup> (Continued) | 45 | | Timing Diagrams | 46 | | MII SQE Timing (10Base-T) | 46 | | | | | MII Transmit Timing (10Base-T) | 47 | |--------------------------------------------|----| | MII Receive Timing (10Base-T) | 48 | | MII Transmit Timing (100Base-TX) | 49 | | MII Receive Timing (100Base-TX) | 50 | | RMII Timing | 51 | | Auto-Negotiation Timing | | | MDC/MDIO Timing | | | Reset Timing | | | Reset Circuit | | | Reference Circuits for LED Strapping Pins | 56 | | Magnetics Specification | | | Reference Clock – Connection and Selection | | | Package Information | | # **List of Figures** | Figure 1. Auto-Negotiation Flow Chart | 21 | |---------------------------------------------------------------------------------|----| | Figure 2. KSZ8051MNL MII Interface | | | Figure 3. KSZ8051RNL RMII Interface (25MHz Clock Mode) | | | Figure 4. KSZ8051RNL RMII Interface (50MHz Clock Mode) | | | Figure 5. KSZ8051MNL/RNL and KSZ8041FTL Back-to-Back Media Converter | 27 | | Figure 6. Typical Straight Cable Connection | 29 | | Figure 7. Typical Crossover Cable Connection | 30 | | Figure 8. KSZ8051MNL/RNL Power and Ground Connections | 33 | | Figure 9. MII SQE Timing (10Base-T) | 46 | | Figure 10. MII Transmit Timing (10Base-T) | 47 | | Figure 11. MII Receive Timing (10Base-T) | 48 | | Figure 12. MII Transmit Timing (100Base-TX) | 49 | | Figure 13. MII Receive Timing (100Base-TX) | | | Figure 14. RMII Timing – Data Received from RMII | 51 | | Figure 15. RMII Timing – Data Input to RMII | 51 | | Figure 16. Auto-Negotiation Fast Link Pulse (FLP) Timing | | | Figure 17. MDC/MDIO Timing | | | Figure 18. Reset Timing | | | Figure 19. Recommended Reset Circuit | | | Figure 20. Recommended Reset Circuit for interfacing with CPU/FPGA Reset Output | | | Figure 21. Reference Circuits for LED Strapping Pins | | | Figure 22. 25MHz Crystal / Oscillator Reference Clock Connection | | | Figure 23. 50MHz Oscillator Reference Clock Connection | 58 | | | | # **List of Tables** | Table 1. MII Signal Definition | 22 | |------------------------------------------------------------------------------------------------------|----| | Table 2. RMII Signal Description | | | Table 3. MII Signal Connection for MII Back-to-Back Mode (100Base-TX Copper Repeater) | | | Table 4. RMII Signal Connection for RMII Back-to-Back Mode (100Base-TX Copper Repeater) | | | Table 5. MII Management Frame Format – for KSZ8051MNL/RNL | | | Table 6. MDI/MDI-X Pin Definition | | | Table 7. NAND Tree Test Pin Order – for KSZ8051MNL | 31 | | Table 8. NAND Tree Test Pin Order – for KSZ8051RNL | 31 | | Table 9. KSZ8051MNL/RNL Power Pin Description | 33 | | Table 10. MII SQE Timing (10Base-T) Parameters | 46 | | Table 11. MII Transmit Timing (10Base-T) Parameters | 47 | | Table 12. MII Receive Timing (10Base-T) Parameters | 48 | | Table 13. MII Transmit Timing (100Base-TX) Parameters | | | Table 14. MII Receive Timing (100Base-TX) Parameters | 50 | | Table 15. RMII Timing Parameters – KSZ8051RNL (25MHz input to XI pin, 50MHz output from REF_CLK pin) | 51 | | Table 16. RMII Timing Parameters – KSZ8051RNL (50MHz input to XI pin) | 51 | | Table 17. Auto-Negotiation Fast Link Pulse (FLP) Timing Parameters | | | Table 18. MDC/MDIO Timing Parameters | | | Table 19. Reset Timing Parameters | 54 | | Table 20. Magnetics Selection Criteria | 57 | | Table 21. Qualified Single Port 10/100 Magnetics | | | Table 22. 25MHz Crystal / Reference Clock Selection Criteria | | | Table 23. 50MHz Oscillator / Reference Clock Selection Criteria | 58 | # Pin Configuration – KSZ8051MNL 32-Pin (5mm x 5mm) QFN # Pin Description - KSZ8051MNL | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | | | |------------|------------|---------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | GND | Gnd | Ground | | | | | 2 | VDD_1.2 | Р | 1.2V core V <sub>DD</sub> | (power supplied by KSZ8051MNL) | | | | | | | Decouple with 2.2uF and 0.1uF capacitors to ground. | | | | | 3 | VDDA_3.3 | Р | 3.3V analog V <sub>DD</sub> | | | | | 4 | RXM | I/O | Physical receive | Physical receive or transmit signal (- differential) | | | | 5 | RXP | I/O | Physical receive or transmit signal (+ differential) | | | | | 6 | TXM | I/O | Physical transm | it or receive signal (- differential) | | | | 7 | TXP | I/O | Physical transm | it or receive signal (+ differential) | | | | 8 | XO | 0 | Crystal feedbac | k – for 25 MHz crystal | | | | | | | This pin is a no | connect if oscillator or external clock source is used. | | | | 9 | ΧI | I | - | tor / External Clock Input | | | | | | | 25MHz +/-50pp | | | | | 10 | REXT | I | Set physical trai | nsmit output current | | | | | | | Connect a 6.49 | KΩ resistor to ground on this pin. | | | | 11 | MDIO | I/O | | terface (MII) Data I/O | | | | | | | This pin has a w<br>up resistor. | veak pull-up, is open drain like, and requires an external 1.0KΩ pull- | | | | 12 | MDC | 1 | Management In | terface (MII) Clock Input | | | | | | | This clock pin is | synchronous to the MDIO data pin. | | | | 13 | RXD3 / | Ipu/O | MII Mode: | MII Receive Data Output[3] <sup>(2)</sup> / | | | | | PHYAD0 | | Config Mode: | The pull-up/pull-down value is latched as PHYADDR[0] at the de-assertion of reset. See "Strapping Options" section for details. | | | | 14 | RXD2 / | Ipd/O | MII Mode: | MII Receive Data Output[2] <sup>(2)</sup> / | | | | | PHYAD1 | | Config Mode: | The pull-up/pull-down value is latched as PHYADDR[1] at the de-assertion of reset. See "Strapping Options" section for details. | | | | 15 | RXD1/ | lpd/O | MII Mode: | MII Receive Data Output[1] <sup>(2)</sup> / | | | | | PHYAD2 | | Config Mode: | The pull-up/pull-down value is latched as PHYADDR[2] at the de-assertion of reset. See "Strapping Options" section for details. | | | | 16 | RXD0 / | lpu/O | MII Mode: | MII Receive Data Output[0] <sup>(2)</sup> / | | | | | DUPLEX | | Config Mode: | The pull-up/pull-down value is latched as DUPLEX at the de-assertion of reset. See "Strapping Options" section for details. | | | | 17 | VDDIO | Р | 3.3V, 2.5V or 1. | 8V digital V <sub>DD</sub> | | | | 18 | RXDV / | lpd/O | MII Mode: | MII Receive Data Valid Output / | | | | | CONFIG2 | | Config Mode: | The pull-up/pull-down value is latched as CONFIG2 at the de-assertion of reset. See "Strapping Options" section for details. | | | | 19 | RXC / | lpd/O | MII Mode: | MII Receive Clock Output | | | | | B-CAST_OFF | | Config Mode: | The pull-up/pull-down value is latched as B-CAST_OFF at the de-assertion of reset. See "Strapping Options" section for details. | | | | 20 | RXER / | lpd/O | MII Mode: | MII Receive Error Output / | | | | | ISO | | Config Mode: | The pull-up/pull-down value is latched as ISOLATE at the de-assertion of reset. See "Strapping Options" section for details. | | | | 21 | INTRP / | lpu/Opu | Interrupt Output | : Programmable Interrupt Output | | | | | | | This pin has a w<br>up resistor. | veak pull-up, is open drain like, and requires an external 1.0K $\Omega$ pull- | | | | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | | | | |------------|------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------|----------------------------------------------|--| | | NAND_Tree# | | Config Mode: | | wn value is latched as let. See "Strapping Opt | NAND Tree# at the ions" section for details. | | | 22 | TXC | I/O | MII Mode: | MII Tran | nsmit Clock Output | | | | | | | MII Back-to-Back | Mode: MII Trar | nsmit Clock Input | | | | 23 | TXEN | I | MII Mode: MII Transmit Enable Input | | | | | | 24 | TXD0 | I | MII Mode: | MII Transmit Data | | | | | 25 | TXD1 | I | MII Mode: | MII Transmit Data | Input[1] <sup>(3)</sup> | | | | 26 | TXD2 | I | MII Mode: | MII Transmit Data | Input[2] <sup>(3)</sup> | | | | 27 | TXD3 | I | MII Mode: | MII Transmit Data | Input[3] <sup>(3)</sup> | | | | 28 | COL / | lpd/O | MII Mode: | MII Collision Detec | ct Output / | | | | | CONFIG0 | | Config Mode: | | wn value is latched as et. See "Strapping Opt | CONFIG0 at the ions" section for details. | | | 29 | CRS / | lpd/O | MII Mode: | MII Carrier Sense | Output / | | | | | CONFIG1 | | Config Mode: | | wn value is latched as et. See "Strapping Opt | CONFIG1 at the ions" section for details. | | | 30 | LED0 / | lpu/O | LED Output: | Programmable LE | D0 Output / | | | | | NWAYEN | | Config Mode: | | egotiation Enable (regis | | | | | | | de-assertion of reset. See "Strapping Options" section for details. The LED0 pin is programmable via register 1Fh bits [5:4], and is defined as follows. | | | | | | | | | LED mode = [00] | | | | | | | | | Link/Activity | Pin State | LED Definition | | | | | | | No Link | High | OFF | | | | | | | Link | Low | ON | | | | | | | Activity | Toggle | Blinking | | | | | | | LED mode = [01] | | | | | | | | | Link | Pin State | LED Definition | | | | | | | No Link | High | OFF | | | | | | | Link | Low | ON | | | | | | | LED mode = [1 | <b>0], [11]</b> R | eserved | | | | 31 | LED1 / | lpu/O | LED Output: | Programmable LE | D1 Output / | | | | | SPEED | | Config Mode: reset. | See "Strapping Op | O (register 0h, bit 13) at tions" section for details | S. | | | | | | | | egister 1Fh bits [5:4], a | nd is defined as follows. | | | | | | LED mode = [ | | | | | | | | | Speed | Pin State | LED Definition | | | | | | | 10Base-T | High . | OFF | | | | | | | 100Base-TX | Low | ON | | | | | | | LED mode = [ | [01] | | | | | | | | Activity | Pin State | LED Definition | 1 | | | | | | 7 10 11 7 12 | • | | | | | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | | | |------------|----------|---------------------|-------------------------|--------------------|----------|--| | | | | Activity | Toggle | Blinking | | | | | | LED mode = [10], | , <b>[11]</b> Rese | erved | | | 32 | RST# | | Chip Reset (active low) | | | | | PADDLE | GND | Gnd | Ground | | | | #### Notes: 1. P = Power supply. Gnd = Ground. I = Input. O = Output. I/O = Bi-directional. lpu/O = Input with internal pull-up (see Electrical Characteristics for value) during power-up/reset; output pin otherwise. lpd/O = Input with internal pull-down (see Electrical Characteristics for value) during power-up/reset; output pin otherwise. Ipu/Opu = Input with internal pull-up (see Electrical Characteristics for value) during power-up/reset; output pin with internal pull-up (see Electrical Characteristics for value) otherwise. - 2. MII Rx Mode: The RXD[3:0] bits are synchronous with RXC. When RXDV is asserted, RXD[3:0] presents valid data to the MAC. RXD[3:0] is invalid data from the PHY when RXDV is de-asserted. - 3. MII Tx Mode: The TXD[3:0] bits are synchronous with TXC. When TXEN is asserted, TXD[3:0] presents valid data from the MAC. TXD[3:0] has no effect on the PHY when TXEN is de-asserted. July 2010 12 M9999-070910-1.0 # **Strapping Options – KSZ8051MNL** | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | | |------------|------------|---------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--| | 15 | PHYAD2 | Ipd/O | The PHY Address is latched at de-assertion of reset and is configurable to any value | | | | 14 | PHYAD1 | lpd/O | from 0 to 7. | | | | 13 | PHYAD0 | lpu/O | The default PHY Address is 00001. | | | | | | | PHY Address 00000 is enabled only if the B-CAST_OFF strapping pin is pulled high | | | | | | | PHY Address bits [4:3] are set to '00' by default. | | | | 18 | CONFIG2 | lpd/O | 1 <del></del> | n pins are latched at the de-assertion of reset. | | | 29 | CONFIG1 | Ipd/O | CONFIG[2:0] | Mode | | | 28 | CONFIG0 | lpd/O | 000 | MII (default) | | | | | | 110 | MII Back-to-Back | | | | | | 001 – 101, 111 | Reserved – not used | | | 20 | ISO | lpd/O | ISOLATE mode | | | | | | | Pull-up = Enable | 2 | | | | | | Pull-down (defa | ult) = Disable | | | | | | At the de-assertion of res | et, this pin value is latched into register 0h bit 10. | | | 31 | SPEED | lpu/O | SPEED mode | | | | | | | Pull-up (default) | = 100Mbps | | | | | | Pull-down = 10N | 1bps | | | | | | | et, this pin value is latched into register 0h bit 13 as the latched into register 4h (Auto-Negotiation Advertisement) upport. | | | 16 | DUPLEX | lpu/O | DUPLEX mode | | | | | | | Pull-up (default) | = Half Duplex | | | | | | Pull-down = Full | Duplex | | | | | | At the de-assertion of res | et, this pin value is latched into register 0h bit 8. | | | 30 | NWAYEN | lpu/O | Nway Auto-Negotiation E | nable | | | | | | Pull-up (default) | = Enable Auto-Negotiation | | | | | | Pull-down = Disa | able Auto-Negotiation | | | | | | At the de-assertion of res | et, this pin value is latched into register 0h bit 12. | | | 19 | B-CAST_OFF | lpd/O | Broadcast Off – for PHY | Address 0 | | | | | | Pull-up = PHY A | ddress 0 is set as an unique PHY address | | | | | | Pull-down (defa | ult) = PHY Address 0 is set as a broadcast PHY address | | | | | | At the de-assertion of res | et, this pin value is latched by the chip. | | | 21 | NAND_Tree# | lpu/Opu | NAND Tree Mode | | | | | | | Pull-up (default) | = Disable | | | | | | Pull-down = Ena | ble | | | | | | At the de-assertion of res | et, this pin value is latched by the chip. | | #### Note: 1. Ipu/O = Input with internal pull-up (see Electrical Characteristics for value) during power-up/reset; output pin otherwise. Ipd/O = Input with internal pull-down (see Electrical Characteristics for value) during power-up/reset; output pin otherwise. lpu/Opu = Input with internal pull-up (see Electrical Characteristics for value) during power-up/reset; output pin with internal pull-up (see Electrical Characteristics for value) otherwise. The strap-in pins are latched at the de-assertion of reset. In some systems, the MAC MII receive input pins may drive high/low during power-up or reset, and consequently cause the PHY strap-in pins on the MII signals to be latched to the unintended high/low states. In this case, external pull-ups (4.7K) or pull-downs (1.0K) should be added on these PHY strap-in pins to ensure the intended values are strapped-in correctly. July 2010 13 M9999-070910-1.0 # Pin Configuration - KSZ8051RNL 32-Pin (5mm x 5mm) QFN # Pin Description - KSZ8051RNL | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | | | |------------|------------|---------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | GND | Gnd | Ground | | | | | 2 | VDD_1.2 | Р | 1.2V core V <sub>DD</sub> | (power supplied by KSZ8051RNL) | | | | | | | Decouple with 2 | Decouple with 2.2uF and 0.1uF capacitors to ground. | | | | 3 | VDDA_3.3 | Р | 3.3V analog V <sub>DI</sub> | 3.3V analog V <sub>DD</sub> | | | | 4 | RXM | I/O | Physical receive | Physical receive or transmit signal (- differential) | | | | 5 | RXP | I/O | Physical receive | Physical receive or transmit signal (+ differential) | | | | 6 | TXM | I/O | Physical transm | it or receive signal (- differential) | | | | 7 | TXP | I/O | Physical transm | it or receive signal (+ differential) | | | | 8 | XO | 0 | Crystal feedbac | k – for 25 MHz crystal | | | | | | | This pin is a no | connect if oscillator or external clock source is used. | | | | 9 | ΧI | 1 | 25MHz Mode: | 25MHz +/-50ppm Crystal / Oscillator / External Clock Input | | | | | | | 50MHz Mode: | 50MHz +/-50ppm Oscillator / External Clock Input | | | | 10 | REXT | 1 | Set physical trai | nsmit output current | | | | | | | Connect a 6.49 | $Κ$ $\Omega$ resistor-to-ground on this pin. | | | | 11 | MDIO | I/O | Management In | terface (MII) Data I/O | | | | | | | This pin has a wung resistor. | veak pull-up, is open drain like, and requires an external 1.0K $\Omega$ pull- | | | | 12 | MDC | 1 | Management In | terface (MII) Clock Input | | | | | | | This clock pin is | synchronous to the MDIO data pin. | | | | 13 | PHYAD0 | lpu/O | | The pull-up/pull-down value is latched as PHYADDR[0] at the de-assertion of reset. See "Strapping Options" section for details. | | | | 14 | PHYAD1 | lpd/O | | The pull-up/pull-down value is latched as PHYADDR[1] at the de-assertion of reset. See "Strapping Options" section for details. | | | | 15 | RXD1 / | lpd/O | RMII Mode: | RMII Receive Data Output[1] <sup>(2)</sup> / | | | | | PHYAD2 | | Config Mode: | The pull-up/pull-down value is latched as PHYADDR[2] at the de-assertion of reset. See "Strapping Options" section for details. | | | | 16 | RXD0 / | lpu/O | RMII Mode: | RMII Receive Data Output[0] <sup>(2)</sup> / | | | | | DUPLEX | | Config Mode: | The pull-up/pull-down value is latched as DUPLEX at the de-assertion of reset. See "Strapping Options" section for details. | | | | 17 | VDDIO | Р | 3.3V, 2.5V or 1. | 8V digital V <sub>DD</sub> | | | | 18 | CRS_DV / | lpd/O | RMII Mode: | RMII Carrier Sense/Receive Data Valid Output / | | | | | CONFIG2 | | Config Mode: | The pull-up/pull-down value is latched as CONFIG2 at the de-assertion of reset. See "Strapping Options" section for details. | | | | 19 | REF_CLK / | lpd/O | RMII Mode: | 25MHz Mode: This pin provides the 50MHz RMII reference clock output to the MAC. See also XI (pin 9). | | | | | | | | 50MHz Mode: This pin is a no connect. See also XI (pin 9). | | | | | B-CAST_OFF | | Config Mode: | The pull-up/pull-down value is latched as B-CAST_OFF at the de-assertion of reset. See "Strapping Options" section for details. | | | | 20 | RXER / | lpd/O | RMII Mode: | RMII Receive Error Output / | | | | | ISO | | Config Mode: | The pull-up/pull-down value is latched as ISOLATE at the de-assertion of reset. See "Strapping Options" section for details. | | | | 21 | INTRP / | lpu/Opu | Interrupt Output | : Programmable Interrupt Output | | | | | | | This pin has a w up resistor. | veak pull-up, is open drain like, and requires an external 1.0KΩ pull- | | | | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | | | |------------|------------|---------------------|--------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------| | | NAND_Tree# | | Config Mode: | | wn value is latched as<br>et. See "Strapping Op | NAND Tree# at the tions" section for details. | | 22 | NC | 0 | No connect- It is r | ecommended to tie | this unused pin directl | ly to ground. | | 23 | TXEN | I | RMII Transmit En | able Input | | | | 24 | TXD0 | I | RMII Transmit Da | ta Input[0] <sup>(3)</sup> | | | | 25 | TXD1 | I | RMII Transmit Da | ta Input[1] <sup>(3)</sup> | | | | 26 | NC | I | No connect- It is recommended to tie this unused pin directly to ground. | | | | | 27 | NC | I | No connect- It is r | ecommended to tie | this unused pin directl | ly to ground. | | 28 | CONFIG0 | lpd/O | | own value is latched ptions" section for d | d as CONFIG0 at the d<br>letails. | de-assertion of reset. | | 29 | CONFIG1 | lpd/O | | own value is latched ptions" section for d | d as CONFIG1 at the d<br>letails. | de-assertion of reset. | | 30 | LED0 / | lpu/O | LED Output: | Programmable LEI | D0 Output / | | | | NWAYEN | | | | egotiation Enable (regiset. See "Strapping Opt | ster 0h, bit 12) at the tions" section for details. | | | | | The LED0 pin is p | orogrammable via re | egister 1Fh bits [5:4], a | nd is defined as follows. | | | | | LED mode = [0 | 00] | | | | | | | Link/Activity | Pin State | LED Definition | 1 | | | | | No Link | High | OFF | | | | | | Link | Low | ON | | | | | | Activity | Toggle | Blinking | | | | | | LED mode = [6 | 011 | | -<br>] | | | | | Link | Pin State | LED Definition | - | | | | | No Link | High | OFF | - | | | | | Link | Low | ON | 1 | | 31 | LED1 / | lpu/O | LED mode = [10 | <b>)], [11]</b> Re | eserved<br>D1 Output / | | | | SPEED | | reset. | See "Strapping Opt | (register 0h, bit 13) at<br>cions" section for details<br>egister 1Fh bits [5:4], a | | | | | | LED mode = [0 | 00] | | | | | | | Speed | Pin State | LED Definition | | | | | | 10Base-T | High | OFF | | | | | | 100Base-TX | Low | ON | | | | | | LED mode = [6 | D1] | | ] | | | | | Activity | Pin State | LED Definition | | | | | | No Activity | High | OFF | | | | | | Activity | Toggle | Blinking | | | | | | LED mode = [10 | <b>)], [11]</b> Re | eserved | | | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | |------------|----------|---------------------|-------------------------| | 32 | RST# | I | Chip Reset (active low) | | PADDLE | GND | Gnd | Ground | #### Notes: P = Power supply. Gnd = Ground. I = Input. O = Output. I/O = Bi-directional. Ipu/O = Input with internal pull-up (see Electrical Characteristics for value) during power-up/reset; output pin otherwise. Ipd/O = Input with internal pull-down (see Electrical Characteristics for value) during power-up/reset; output pin otherwise. Ipu/Opu = Input with internal pull-up (see Electrical Characteristics for value) during power-up/reset; output pin with internal pull-up (see Electrical Characteristics for value) otherwise. - 2. RMII Rx Mode: The RXD[1:0] bits are synchronous with the 50MHz RMII Reference Clock. For each clock period in which CRS\_DV is asserted, two bits of recovered data are sent by the PHY to the MAC. - 3. RMII Tx Mode: The TXD[1:0] bits are synchronous with the 50MHz RMII Reference Clock . For each clock period in which TXEN is asserted, two bits of data are received by the PHY from the MAC. July 2010 17 M9999-070910-1.0 # **Strapping Options - KSZ8051RNL** | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | |------------|------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------| | 15 | PHYAD2 | lpd/O | | at de-assertion of reset and is configurable to any value | | 14 | PHYAD1 | Ipd/O | from 0 to 7. | 20004 | | 13 | PHYAD0 | lpu/O | The default PHY Address is ( | | | | | | | ed only if the B-CAST_OFF strapping pin is pulled high. | | 10 | 00115100 | 1 1/0 | PHY Address bits [4:3] are se | • | | 18 | CONFIG2 | lpd/O | | ns are latched at the de-assertion of reset. | | 29 | CONFIG1 | lpd/O | CONFIG[2:0] | Mode | | 28 | CONFIG0 | lpd/O | 001 | RMII | | | | | 101 | RMII Back-to-Back | | | | | 000, 010 – 100, 110, 111 | Reserved – not used | | 20 | ISO | Ipd/O | ISOLATE mode | | | | | | Pull-up = Enable | | | | | | Pull-down (default) = | = Disable | | | | | At the de-assertion of reset, this pin value is latched into register 0h bit 10. | | | 31 | SPEED | lpu/O | SPEED mode | | | | | | Pull-up (default) = 1 | 00Mbps | | | | | Pull-down = 10Mbps | 3 | | | | | At the de-assertion of reset, this pin value is latched into register 0h bit 13 as the Speed Select, and also is latched into register 4h (Auto-Negotiation Advertisement) as the Speed capability support. | | | 16 | DUPLEX | lpu/O | DUPLEX mode | | | | | | Pull-up (default) = H | alf Duplex | | | | | Pull-down = Full Dup | olex | | | | | At the de-assertion of reset, t | his pin value is latched into register 0h bit 8. | | 30 | NWAYEN | lpu/O | Nway Auto-Negotiation Enab | le | | | | | Pull-up (default) = E | nable Auto-Negotiation | | | | | Pull-down = Disable | Auto-Negotiation | | | | | At the de-assertion of reset, t | his pin value is latched into register 0h bit 12. | | 19 | B-CAST_OFF | lpd/O | Broadcast Off – for PHY Add | ress 0 | | | | | Pull-up = PHY Address 0 is set as an unique PHY address | | | | | | Pull-down (default) = PHY Address 0 is set as a broadcast PHY address | | | | | | At the de-assertion of reset, this pin value is latched by the chip. | | | 21 | NAND_Tree# | lpu/Opu | NAND Tree Mode | | | | | | Pull-up (default) = D | isable | | | | | Pull-down = Enable | | | | | | At the de-assertion of reset, t | his pin value is latched by the chip. | #### Note: Ipu/O = Input with internal pull-up (see Electrical Characteristics for value) during power-up/reset; output pin otherwise. Ipd/O = Input with internal pull-down (see Electrical Characteristics for value) during power-up/reset; output pin otherwise. Ipu/Opu = Input with internal pull-up (see Electrical Characteristics for value) during power-up/reset; output pin with internal pull-up (see Electrical Characteristics for value) otherwise. The strap-in pins are latched at the de-assertion of reset. In some systems, the MAC MII receive input pins may drive high/low during power-up or reset, and consequently cause the PHY strap-in pins on the RMII signals to be latched to the unintended high/low states. In this case, external pull-ups (4.7K) or pull-downs (1.0K) should be added on these PHY strap-in pins to ensure the intended values are strapped-in correctly. July 2010 18 M9999-070910-1.0 # Functional Description: 10Base-T/100Base-TX Transceiver The KSZ8051MNL/RNL is an integrated single 3.3V supply Fast Ethernet transceiver. It is fully compliant with the IEEE 802.3 Specification, and reduces board cost and simplifies board layout by using on-chip termination resistors for the two differential pairs and by integrating the regulator to supply the 1.2V core. On the copper media side, the KSZ8051MNL/RNL supports 10Base-T and 100Base-TX for transmission and reception of data over a standard CAT-5 unshielded twisted pair (UTP) cable, and HP auto MDI/MDI-X for reliable detection of and correction for straight-through and crossover cables. On the MAC processor side, the KSZ8051MNL offers the Media Independent Interface (MII) and the KSZ8051RNL offers the Reduced Media Independent Interface (RMII) for direct connection with MII/RMII compliant Ethernet MAC processors and switches. The MII management bus option gives the MAC processor complete access to the KSZ8051MNL/RNL control and status registers. Additionally, an interrupt pin eliminates the need for the processor to poll for PHY status change. #### 100Base-TX Transmit The 100Base-TX transmit function performs parallel-to-serial conversion, 4B/5B encoding, scrambling, NRZ-to-NRZI conversion, and MLT3 encoding and transmission. The circuitry starts with a parallel-to-serial conversion, which converts the MII data from the MAC into a 125MHz serial bit stream. The data and control stream is then converted into 4B/5B coding and followed by a scrambler. The serialized data is further converted from NRZ-to-NRZI format, and then transmitted in MLT3 current output. The output current is set by an external $6.49k\Omega$ 1% resistor for the 1:1 transformer ratio. The output signal has a typical rise/fall time of 4ns and complies with the ANSI TP-PMD standard regarding amplitude balance, overshoot, and timing jitter. The wave-shaped 10Base-T output is also incorporated into the 100Base-TX transmitter. #### 100Base-TX Receive The 100Base-TX receiver function performs adaptive equalization, DC restoration, MLT3-to-NRZI conversion, data and clock recovery, NRZI-to-NRZ conversion, de-scrambling, 4B/5B decoding, and serial-to-parallel conversion. The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable. Since the amplitude loss and phase distortion is a function of the cable length, the equalizer must adjust its characteristics to optimize performance. In this design, the variable equalizer makes an initial estimation based on comparisons of incoming signal strength against some known cable characteristics, and then tunes itself for optimization. This is an ongoing process and self-adjusts against environmental changes such as temperature variations. Next, the equalized signal goes through a DC restoration and data conversion block. The DC restoration circuit is used to compensate for the effect of baseline wander and to improve the dynamic range. The differential data conversion circuit converts the MLT3 format back to NRZI. The slicing threshold is also adaptive. The clock recovery circuit extracts the 125MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into the NRZ format. This signal is sent through the de-scrambler followed by the 4B/5B decoder. Finally, the NRZ serial data is converted to the MII format and provided as the input data to the MAC. #### 10Base-T Transmit The 10Base-T drivers are incorporated with the 100Base-TX drivers to allow for transmission using the same magnetic. The drivers perform internal wave-shaping and pre-emphasis, and output 10Base-T signals with a typical amplitude of 2.5V peak. The 10Base-T signals have harmonic contents that are at least 27dB below the fundamental frequency when driven by an all-ones Manchester-encoded signal. #### 10Base-T Receive On the receive side, input buffer and level detecting squelch circuits are employed. A differential input receiver circuit and a PLL performs the decoding function. The Manchester-encoded data stream is separated into clock signal and NRZ data. A squelch circuit rejects signals with levels less than 400 mV or with short pulse widths to prevent noise at the RXP and RXM inputs from falsely trigger the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming signal and the KSZ8051MNL/RNL decodes a data frame. The receive clock is kept active during idle periods in between data reception. July 2010 19 M9999-070910-1.0 #### Scrambler/De-scrambler (100Base-TX only) The scrambler is used to spread the power spectrum of the transmitted signal to reduce EMI and baseline wander, and the de-scrambler is needed to recover the scrambled signal. #### SQE and Jabber Function (10Base-T only) In 10Base-T operation, a short pulse is put out on the COL pin after each frame is transmitted. This SQE Test is required as a test of the 10Base-T transmit/receive path. If transmit enable (TXEN) is high for more than 20 ms (jabbering), the 10Base-T transmitter is disabled and COL is asserted high. If TXEN is then driven low for more than 250 ms, the 10Base-T transmitter is re-enabled and COL is de-asserted (returns to low). #### **PLL Clock Synthesizer** The KSZ8051MNL/RNL generates all internal clocks and all external clocks for system timing from an external 25MHz crystal, oscillator, or reference clock. For the KSZ8051RNL in RMII 50MHz clock mode, these clocks are generated from an external 50MHz oscillator or system clock. #### **Auto-Negotiation** The KSZ8051MNL/RNL conforms to the auto-negotiation protocol, defined in Clause 28 of the IEEE 802.3 Specification. Auto-negotiation allows UTP (Unshielded Twisted Pair) link partners to select the highest common mode of operation. During auto-negotiation, link partners advertise capabilities across the UTP link to each other, and then compare their own capabilities with those they received from their link partners. The highest speed and duplex setting that is common to the two link partners is selected as the mode of operation. The following list shows the speed and duplex operation mode from highest to lowest priority. - Priority 1: 100Base-TX, full-duplex - Priority 2: 100Base-TX, half-duplex - Priority 3: 10Base-T, full-duplex - Priority 4: 10Base-T, half-duplex If auto-negotiation is not supported or the KSZ8051MNL/RNL link partner is forced to bypass auto-negotiation, then the KSZ8051MNL/RNL sets its operating mode by observing the signal at its receiver. This is known as parallel detection, and allows the KSZ8051MNL/RNL to establish link by listening for a fixed signal protocol in the absence of auto-negotiation advertisement protocol. Auto-negotiation is enabled by either hardware pin strapping (NWAYEN, pin 30) or software (register 0h, bit 12). By default, auto-negotiation is enabled after power-up or hardware reset. Afterwards, auto-negotiation can be enabled or disabled by register 0h, bit 12. If auto-negotiation is disabled, the speed is set by register 0h, bit 13, and the duplex is set by register 0h, bit 8. The auto-negotiation link up process is shown in the following flow chart. July 2010 20 M9999-070910-1.0 Figure 1. Auto-Negotiation Flow Chart # MII Data Interface (KSZ8051MNL only) The Media Independent Interface (MII) is compliant with the IEEE 802.3 Specification. It provides a common interface between MII PHYs and MACs, and has the following key characteristics: - Pin count is 15 pins (6 pins for data transmission, 7 pins for data reception, and 2 pins for carrier and collision indication). - 10Mbps and 100Mbps data rates are supported at both half and full duplex. - Data transmission and reception are independent and belong to separate signal groups. - Transmit data and receive data are each 4-bit wide, a nibble. By default, the KSZ8051MNL is configured to MII mode after it is powered up or hardware reset with the following: - A 25MHz crystal connected to XI, XO (pins 9, 8), or an external 25MHz clock source (oscillator) connected to XI. - The CONFIG[2:0] strapping pins (pins 18, 29, 28) set to '000' (default setting). #### **MII Signal Definition** The following table describes the MII signals. Refer to Clause 22 of the IEEE 802.3 Specification for detailed information. | MII<br>Signal Name | Direction<br>(with respect to PHY,<br>KSZ8051MNL signal) | Direction<br>(with respect to MAC) | Description | |--------------------|----------------------------------------------------------|------------------------------------|----------------------------------------| | TXC | Output | Input | Transmit Clock (2.5MHz for 100Mbps) | | TXEN | Input | Output | Transmit Enable | | TXD[3:0] | Input | Output | Transmit Data [3:0] | | RXC | Output | Input | Receive Clock | | | | | (2.5MHz for 10Mbps; 25MHz for 100Mbps) | | RXDV | Output | Input | Receive Data Valid | | RXD[3:0] | Output | Input | Receive Data [3:0] | | RXER | Output | Input, or (not required) | Receive Error | | CRS | Output | Input | Carrier Sense | | COL | Output | Input | Collision Detection | **Table 1. MII Signal Definition** #### **Transmit Clock (TXC)** TXC is sourced by the PHY. It is a continuous clock that provides the timing reference for TXEN and TXD[3:0]. TXC is 2.5MHz for 10Mbps operation and 25MHz for 100Mbps operation. #### **Transmit Enable (TXEN)** TXEN indicates the MAC is presenting nibbles on TXD[3:0] for transmission. It is asserted synchronously with the first nibble of the preamble and remains asserted while all nibbles to be transmitted are presented on the MII, and is negated prior to the first TXC following the final nibble of a frame. TXEN transitions synchronously with respect to TXC. #### Transmit Data [3:0] (TXD[3:0]) TXD[3:0] transitions synchronously with respect to TXC. When TXEN is asserted, TXD[3:0] are accepted for transmission by the PHY. TXD[3:0] is "00" to indicate idle when TXEN is de-asserted. Values other than "00" on TXD[3:0] while TXEN is de-asserted are ignored by the PHY. #### Receive Clock (RXC) RXC provides the timing reference for RXDV, RXD[3:0], and RXER. - In 10Mbps mode, RXC is recovered from the line while carrier is active. RXC is derived from the PHY's reference clock when the line is idle, or link is down. - In 100Mbps mode, RXC is continuously recovered from the line. If link is down, RXC is derived from the PHY's reference clock. RXC is 2.5MHz for 10Mbps operation and 25MHz for 100Mbps operation. #### Receive Data Valid (RXDV) RXDV is driven by the PHY to indicate that the PHY is presenting recovered and decoded nibbles on RXD[3:0]. - In 10Mbps mode, RXDV is asserted with the first nibble of the SFD (Start of Frame Delimiter), "5D", and remains asserted until the end of the frame. - In 100Mbps mode, RXDV is asserted from the first nibble of the preamble to the last nibble of the frame. RXDV transitions synchronously with respect to RXC. #### Receive Data[3:0] (RXD[3:0]) RXD[3:0] transitions synchronously with respect to RXC. For each clock period in which RXDV is asserted, RXD[3:0] transfers a nibble of recovered data from the PHY. #### Receive Error (RXER) RXER is asserted for one or more RXC periods to indicate that a Symbol Error (e.g., a coding error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sub-layer) was detected somewhere in the frame presently being transferred from the PHY. RXER transitions synchronously with respect to RXC. While RXDV is de-asserted, RXER has no effect on the MAC. #### Carrier Sense (CRS) CRS is asserted and de-asserted as follows: - In 10Mbps mode, CRS assertion is based on the reception of valid preambles. CRS de-assertion is based upon the reception of an end-of-frame (EOF) marker. - In 100Mbps mode, CRS is asserted when a start-of-stream delimiter or /J/K symbol pair is detected. CRS is deasserted when an end-of-stream delimiter or /T/R symbol pair is detected. Additionally, the PMA layer de-asserts CRS if IDLE symbols are received without /T/R. #### Collision (COL) COL is asserted in half-duplex mode whenever the transmitter and receiver are simultaneously active on the line. This is used to inform the MAC that a collision has occurred during its transmission to the PHY. COL transitions asynchronously with respect to TXC and RXC. #### **MII Signal Diagram** The KSZ8051MNL MII pin connections to the MAC are shown in the following figure. Figure 2. KSZ8051MNL MII Interface # RMII Data Interface (KSZ8051RNL only) The Reduced Media Independent Interface (RMII) specifies a low pin count Media Independent Interface (MII). It provides a common interface between physical layer and MAC layer devices, and has the following key characteristics: - Pin count is 8 pins (3 pins for data transmission, 4 pins for data reception, 1 pin for the 50MHz reference clock). - 10Mbps and 100Mbps data rates are supported at both half and full duplex. - Data transmission and reception are independent and belong to separate signal groups. - Transmit data and receive data are each 2-bit wide, a dibit. #### RMII - 25MHz Clock Mode The KSZ8051RNL is configured to RMII – 25MHz Clock Mode after it is powered up or hardware reset with the following: - A 25MHz crystal connected to XI, XO (pins 9, 8), or an external 25MHz clock source (oscillator) connected to XI. - The CONFIG[2:0] strapping pins (pins 18, 29, 28) set to '001'. - Register 1Fh, bit 7 is set to '0' (default value) to select 25MHz Clock Mode. #### RMII - 50MHz Clock Mode The KSZ8051RNL is configured to RMII – 50MHz Clock Mode after it is powered up or hardware reset with the following: - An external 50MHz clock source (oscillator) connected to XI (pin 9). - The CONFIG[2:0] strapping pins (pins 18, 29, 28) set to '001'. - Register 1Fh, bit 7 is set to '1' to select 50MHz Clock Mode. #### **RMII Signal Definition** The following table describes the RMII signals. Refer to RMII Specification v1.2 for detailed information. | RMII<br>Signal Name | Direction<br>(with respect to PHY,<br>KSZ8051RNL signal) | Direction<br>(with respect to<br>MAC) | Description | |---------------------|----------------------------------------------------------|---------------------------------------|-----------------------------------------| | REF_CLK | Output (25MHz clock mode) / | Input / | Synchronous 50 MHz reference clock for | | | <no connect=""> (50MHz clock mode)</no> | Input or <no connect=""></no> | receive, transmit and control interface | | TXEN | Input | Output | Transmit Enable | | TXD[1:0] | Input | Output | Transmit Data [1:0] | | CRS_DV | Output | Input | Carrier Sense/Receive Data Valid | | RXD[1:0] | Output | Input | Receive Data [1:0] | | RXER | Output | Input, or (not required) | Receive Error | **Table 2. RMII Signal Description** #### Reference Clock (REF\_CLK) REF\_CLK is a continuous 50MHz clock that provides the timing reference for TX\_EN, TXD[1:0], CRS\_DV, RXD[1:0], and RX\_ER. For 25MHz Clock Mode, the KSZ8051RNL generates and outputs the 50MHz RMII REF\_CLK to the MAC at REF\_CLK (pin 19). For 50MHz Clock Mode, the KSZ8051RNL takes in the 50MHz RMII REF\_CLK from the MAC or system board at XI (pin 9) and has the REF\_CLK (pin 19) left as a no connect. #### Transmit Enable (TXEN) TXEN indicates that the MAC is presenting dibits on TXD[1:0] for transmission. It is asserted synchronously with the first dibit of the preamble and remains asserted while all dibits to be transmitted are presented on the RMII, and is negated prior to the first REF\_CLK following the final dibit of a frame. TXEN transitions synchronously with respect to REF\_CLK. #### Transmit Data [1:0] (TXD[1:0]) TXD[1:0] transitions synchronously with respect to REF\_CLK. When TXEN is asserted, TXD[1:0] are accepted for transmission by the PHY. TXD[1:0] is "00" to indicate idle when TXEN is de-asserted. Values other than "00" on TXD[1:0] while TXEN is de-asserted are ignored by the PHY. #### Carrier Sense/Receive Data Valid (CRS DV) CRS\_DV is asserted by the PHY when the receive medium is non-idle. It is asserted asynchronously on detection of carrier. This is when squelch is passed in 10Mbps mode, and when 2 non-contiguous zeroes in 10 bits are detected in 100Mbps mode. Loss of carrier results in the de-assertion of CRS\_DV. So long as carrier detection criteria are met, CRS\_DV remains asserted continuously from the first recovered dibit of the frame through the final recovered dibit, and it is negated prior to the first REF\_CLK that follows the final dibit. The data on RXD[1:0] is considered valid once CRS\_DV is asserted. However, since the assertion of CRS\_DV is asynchronous relative to REF\_CLK, the data on RXD[1:0] is "00" until proper receive signal decoding takes place. #### Receive Data [1:0] (RXD[1:0]) RXD[1:0] transitions synchronously with respect to REF\_CLK. For each clock period in which CRS\_DV is asserted, RXD[1:0] transfers two bits of recovered data from the PHY. RXD[1:0] is "00" to indicate idle when CRS\_DV is de-asserted. Values other than "00" on RXD[1:0] while CRS\_DV is de-asserted are ignored by the MAC. #### Receive Error (RXER) RXER is asserted for one or more REF\_CLK periods to indicate that a Symbol Error (e.g. a coding error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sub-layer) was detected somewhere in the frame presently being transferred from the PHY. RXER transitions synchronously with respect to REF\_CLK. While CRS\_DV is de-asserted, RX\_ER has no effect on the MAC. #### Collision Detection The MAC regenerates the COL signal of the MII from TXEN and CRS DV. #### **RMII Signal Diagram** The KSZ8051RNL RMII pin connections to the MAC are shown in the following figures for 25MHz Clock Mode and 50MHz Clock Mode. July 2010 25 M9999-070910-1.0 # RMII - 25MHz Clock Mode Figure 3. KSZ8051RNL RMII Interface (25MHz Clock Mode) ### RMII - 50MHz Clock Mode Figure 4. KSZ8051RNL RMII Interface (50MHz Clock Mode) ### Back-to-Back Mode – 100Mbps Copper Repeater / Media Converter Two KSZ8051MNL/RNL devices can be connected back-to-back to form a 100Base-TX to 100Base-TX copper repeater. A KSZ8051MNL/RNL and a KSZ8041FTL can be connected back-to-back to provide a low cost media converter solution. Media conversion is between 100Base-TX copper and 100Base-FX fiber. On the copper side, link up at 10Base-T is not allowed, and is blocked during auto-negotiation. Figure 5. KSZ8051MNL/RNL and KSZ8041FTL Back-to-Back Media Converter #### MII Back-to-Back Mode (KSZ8051MNL only) In MII Back-to-Back mode, a KSZ8051MNL interfaces with another KSZ8051MNL, or a KSZ8041FTL to provide a complete 100Mbps copper repeater, or media converter solution, respectively. The KSZ8051MNL devices are configured to MII Back-to-Back mode after power-up or reset with the following: - Strapping pin CONFIG[2:0] (pins 18, 29, 28) set to '110' - A common 25MHz reference clock connected to XI (pin 9) - MII signals connected as shown in the following table. | KSZ8051 | MNL (100Base-T) | K copper) | KSZ8051 | MNL (100Base-T | K copper) | |----------|-----------------|-----------|----------|----------------|-----------| | | [Device 1] | | | [Device 2] | | | Pin Name | Pin Number | Pin Type | Pin Name | Pin Number | Pin Type | | RXC | 19 | Output | TXC | 22 | Input | | RXDV | 18 | Output | TXEN | 23 | Input | | RXD3 | 13 | Output | TXD3 | 27 | Input | | RXD2 | 14 | Output | TXD2 | 26 | Input | | RXD1 | 15 | Output | TXD1 | 25 | Input | | RXD0 | 16 | Output | TXD0 | 24 | Input | | TXC | 22 | Input | RXC | 19 | Output | | TXEN | 23 | Input | RXDV | 18 | Output | | TXD3 | 27 | Input | RXD3 | 13 | Output | | TXD2 | 26 | Input | RXD2 | 14 | Output | | TXD1 | 25 | Input | RXD1 | 15 | Output | | TXD0 | 24 | Input | RXD0 | 16 | Output | Table 3. MII Signal Connection for MII Back-to-Back Mode (100Base-TX Copper Repeater) #### RMII Back-to-Back Mode (KSZ8051RNL only) In RMII Back-to-Back mode, a KSZ8051RNL interfaces with another KSZ8051RNL, or a KSZ8041FTL to provide a complete 100Mbps copper repeater, or media converter solution, respectively. The KSZ8051RNL devices are configured to RMII Back-to-Back mode after power-up or reset with the following: - Strapping pin CONFIG[2:0] (pins 18, 29, 28) set to '101' - A common 50MHz reference clock connected to XI (pin 9) - RMII signals connected as shown in the following table. | KSZ805 <sup>2</sup> | KSZ8051RNL (100Base-TX copper) [Device 1] | | | RNL (100Base-T)<br>[Device 2] | ( copper) | |---------------------|-------------------------------------------|----------|----------|-------------------------------|-----------| | Pin Name | Pin Number | Pin Type | Pin Name | Pin Number | Pin Type | | CRSDV | 18 | Output | TXEN | 23 | Input | | RXD1 | 15 | Output | TXD1 | 25 | Input | | RXD0 | 16 | Output | TXD0 | 24 | Input | | TXEN | 23 | Input | CRSDV | 18 | Output | | TXD1 | 25 | Input | RXD1 | 15 | Output | | TXD0 | 24 | Input | RXD0 | 16 | Output | Table 4. RMII Signal Connection for RMII Back-to-Back Mode (100Base-TX Copper Repeater) ### MII Management (MIIM) Interface The KSZ8051MNL/RNL supports the IEEE 802.3 MII Management Interface, also known as the Management Data Input / Output (MDIO) Interface. This interface enables upper-layer device, like a MAC processor, to monitor and control the state of the KSZ8051MNL/RNL. An external device with MIIM capability is used to read the PHY status and/or configure the PHY settings. Further details on the MIIM interface can be found in Clause 22.2.4 of the IEEE 802.3 Specification. The MIIM interface consists of the following: - A physical connection that incorporates the clock line (MDC) and the data line (MDIO). - A specific protocol that operates across the aforementioned physical connection that allows the external controller to communicate with one or more PHY devices. - A set of 16-bit MDIO registers. Registers [0:8] are standard registers, and their functions are defined per the IEEE 802.3 Specification. The additional registers are provided for expanded functionality. See "Register Map" section for details. As the default, the KSZ8051MNL/RNL supports unique PHY addresses 1 to 7, and broadcast PHY address 0. The latter is defined per the IEEE 802.3 Specification, and can be used to read/write to a single KSZ8051MNL/RNL device, or write to multiple KSZ8051MNL/RNL devices simultaneously. Optionally, PHY address 0 can be disabled as the broadcast address by either hardware pin strapping (B-CAST\_OFF, pin 19) or software (register 16h, bit 9), and assigned as a unique PHY address. The PHYAD[2:0] strapping pins are used to assigned a unique PHY address between 0 and 7 to each KSZ8051MNL/RNL device. The following table shows the MII Management frame format for the KSZ8051MNL/RNL. | | Preamble | Start of | Read/Write | PHY | REG | TA | Data | Idle | |-------|----------|----------|------------|------------|------------|----|------------------|------| | | | Frame | OP Code | Address | Address | | Bits [15:0] | | | | | | | Bits [4:0] | Bits [4:0] | | | | | Read | 32 1's | 01 | 10 | 00AAA | RRRRR | Z0 | DDDDDDDD_DDDDDDD | Z | | Write | 32 1's | 01 | 01 | 00AAA | RRRRR | 10 | DDDDDDDD_DDDDDDD | Z | Table 5. MII Management Frame Format - for KSZ8051MNL/RNL # Interrupt (INTRP) INTRP (pin 21) is an optional interrupt signal that is used to inform the external controller that there has been a status update to the KSZ8051MNL/RNL PHY register. Register 1Bh, bits [15:8] are the interrupt control bits to enable and disable the conditions for asserting the INTRP signal. Register 1Bh, bits [7:0] are the interrupt status bits to indicate which interrupt conditions have occurred. The interrupt status bits are cleared after reading register 1Bh. Register 1Fh, bit 9 sets the interrupt level to active high or active low. The default is active low. The MII management bus option gives the MAC processor complete access to the KSZ8051MNL/RNL control and status registers. Additionally, an interrupt pin eliminates the need for the processor to poll the PHY for status change. #### **HP Auto MDI/MDI-X** HP Auto MDI/MDI-X configuration eliminates the confusion of whether to use a straight cable or a crossover cable between the KSZ8051MNL/RNL and its link partner. This feature allows the KSZ8051MNL/RNL to use either type of cable to connect with a link partner that is in either MDI or MDI-X mode. The auto-sense function detects transmit and receive pairs from the link partner, and then assigns transmit and receive pairs of the KSZ8051MNL/RNL accordingly. HP Auto MDI/MDI-X is enabled by default. It is disabled by writing a one to register 1Fh, bit 13. MDI and MDI-X mode is selected by register 1Fh, bit 14 if HP Auto MDI/MDI-X is disabled. An isolation transformer with symmetrical transmit and receive data paths is recommended to support auto MDI/MDI-X. The IEEE 802.3 Standard defines MDI and MDI-X as follows: | N | IDI | ME | OI-X | |-----------|--------|-----------|--------| | RJ-45 Pin | Signal | RJ-45 Pin | Signal | | 1 | TX+ | 1 | RX+ | | 2 | TX- | 2 | RX- | | 3 | RX+ | 3 | TX+ | | 6 | RX- | 6 | TX- | Table 6. MDI/MDI-X Pin Definition #### **Straight Cable** A straight cable connects a MDI device to a MDI-X device, or a MDI-X device to a MDI device. The following figure depicts a typical straight cable connection between a NIC card (MDI) and a switch, or hub (MDI-X). Figure 6. Typical Straight Cable Connection #### **Crossover Cable** A crossover cable connects a MDI device to another MDI device, or a MDI-X device to another MDI-X device. The following figure depicts a typical crossover cable connection between two switches or hubs (two MDI-X devices). Figure 7. Typical Crossover Cable Connection # LinkMD<sup>®</sup> Cable Diagnostics The LinkMD® function utilizes time domain reflectometry (TDR) to analyze the cabling plant for common cabling problems, such as open circuits, short circuits and impedance mismatches. LinkMD<sup>®</sup> works by sending a pulse of known amplitude and duration down the MDI or MDI-X pair, and then analyzing the shape of the reflected signal to determine the type of fault. The time duration for the reflected signal to return provides the approximate distance to the cabling fault. The LinkMD<sup>®</sup> function processes this TDR information and presents it as a numerical value that can be translated to a cable distance. LinkMD<sup>®</sup> is initiated by accessing register 1Dh, the LinkMD<sup>®</sup> Control/Status Register, in conjunction with register 1Fh, the PHY Control 2 Register. The latter register is used to disable auto MDI/MDI-X and to select either MDI or MDI-X as the cable differential pair for testing. # **NAND Tree Support** The KSZ8051MNL/RNL provides parametric NAND tree support for fault detection between chip I/Os and board. The NAND tree is a chain of nested NAND gates in which each KSZ8051MNL/RNL digital I/O (NAND tree input) pin is an input to one NAND gate along the chain. At the end of the chain, the CRS/CONFIG1 pin provides the output for the nested NAND gates. The NAND tree test process includes: - Enabling NAND tree mode - Pulling all NAND tree input pins high - Driving low each NAND tree input pin sequentially per the NAND tree pin order - Checking the NAND tree output to ensure there is a toggle high-to-low or low-to-high for each NAND tree input driven low The following tables list the NAND tree pin order. | Pin Number | Pin Name | NAND Tree<br>Description | |------------|----------|--------------------------| | 11 | MDIO | Input | | 12 | MDC | Input | | 13 | RXD3 | Input | | 14 | RXD2 | Input | | 15 | RXD1 | Input | | 16 | RXD0 | Input | | 18 | RXDV | Input | | 19 | RXC | Input | | 20 | RXER | Input | | 21 | INTRP | Input | | 22 | TXC | Input | | 23 | TXEN | Input | | 24 | TXD0 | Input | | 25 | TXD1 | Input | | 26 | TXD2 | Input | | 27 | TXD3 | Input | | 30 | LED0 | Input | | 31 | LED1 | Input | | 28 | COL | Input | | 29 | CRS | Output | Table 7. NAND Tree Test Pin Order – for KSZ8051MNL | Pin Number | Pin Name | NAND Tree<br>Description | |------------|----------|--------------------------| | 11 | MDIO | Input | | 12 | MDC | Input | | 13 | PHYAD0 | Input | | 14 | PHYAD1 | Input | | 15 | RXD1 | Input | | 16 | RXD0 | Input | | 18 | CRS_DV | Input | | 19 | REF_CLK | Input | | 20 | RXER | Input | | 21 | INTRP | Input | | 23 | TXEN | Input | | 24 | TXD0 | Input | | 25 | TXD1 | Input | | 30 | LED0 | Input | | 31 | LED1 | Input | | 28 | CONFIG0 | Input | | 29 | CONFIG1 | Output | Table 8. NAND Tree Test Pin Order - for KSZ8051RNL #### **NAND Tree I/O Testing** The following procedure can be used to check for faults on the KSZ8051MNL/RNL digital I/O pin connections to the board: - 1. Enable NAND tree mode by either hardware pin strapping (NAND Tree#, pin 21) or software (register 16h, bit 5). - 2. Use board logic to drive all KSZ8051MNL/RNL NAND tree input pins high. - 3. Use board logic to drive each NAND tree input pin, per KSZ8051MNL/RNL NAND Tree pin order, as follow: - a. Toggle the first pin (MDIO) from high to low, and verify the CRS/CONFIG1 pin switch from low to high to indicate that the first pin is connected properly. - b. Leave the first pin (MDIO) low. - Toggle the second pin (MDC) from high to low, and verify the CRS/CONFIG1 pin switch from high to low to indicate that the second pin is connected properly. - d. Leave the first pin (MDIO) and the second pin (MDC) low. - e. Toggle the third pin from high to low, and verify the CRS/CONFIG1 pin switch from low to high to indicate that the third pin is connected properly. - f. Continue with this sequence until all KSZ8051MNL/RNL NAND tree input pins have been toggled. Each KSZ8051MNL/RNL NAND tree input pin must cause the CRS/CONFIG1 output pin to toggle high-to-low or low-to-high to indicate a good connection. If the CRS/CONFIG1 pin fails to toggle when the KSZ8051MNL/RNL input pin toggles from high to low, the input pin has a fault. ### **Power Management** The KSZ8051MNL/RNL offers the following power management modes: #### **Power Saving Mode** Power Saving Mode is used to reduce the transceiver power consumption when the cable is unplugged. It is enabled by writing a one to register 1Fh, bit 10, and is in effect when auto-negotiation mode is enabled and cable is disconnected (no link). In this mode, the KSZ8051MNL/RNL shuts down all transceiver blocks, except for transmitter, energy detect and PLL circuits. By default, Power Saving Mode is disabled after power-up. #### **Energy Detect Power Down Mode** Energy Detect Power Down Mode is used to further reduce the transceiver power consumption when the cable is unplugged. It is enabled by writing a zero to register 18h, bit 11, and is in effect when auto-negotiation mode is enabled and cable is disconnected (no link). In this mode, the KSZ8051MNL/RNL shuts down all transceiver blocks, except for transmitter and energy detect circuits. Further power consumption is achieved by extending the time interval in between transmissions of link pulses to check for the presence of a link partner. The periodic transmission of link pulses is needed to ensure two link partners in the same low power state and with auto MDI/MDI-X disabled can wake up when the cable is connected between them. By default, Energy Detect Power Down Mode is disabled after power-up. #### **Power Down Mode** Power Down Mode is used to power down the KSZ8051MNL/RNL device when it is not in use after power-up. It is enabled by writing a one to register 0h, bit 11. In this mode, the KSZ8051MNL/RNL disables all internal functions, except for the MII management interface. The KSZ8051MNL/RNL exits (disables) Power Down Mode after register 0h, bit 11 is set back to zero. #### **Slow Oscillator Mode** Slow Oscillator Mode is used to disconnect the input reference crystal/clock on XI (pin 9) and select the on-chip slow oscillator when the KSZ8051MNL/RNL device is not in use after power-up. It is enabled by writing a one to register 11h, bit 5. Slow Oscillator Mode works in conjunction with Power Down Mode to put the KSZ8051MNL/RNL device in the lowest power state with all internal functions disabled, except for the MII management interface. To properly exit this mode and return to normal PHY operation, use the following programming sequence: - 1. Disable Slow Oscillator Mode by writing a zero to register 11h, bit 5. - 2. Disable Power Down Mode by writing a zero to register 0h, bit 11. - 3. Initiate software reset by writing a one to register 0h, bit 15. #### **Reference Circuit for Power and Ground Connections** The KSZ8051MNL/RNL is a single 3.3V supply device with a built-in regulator to supply the 1.2V core. The power and ground connections are shown in the following figure and table for 3.3V VDDIO. Figure 8. KSZ8051MNL/RNL Power and Ground Connections | Power Pin | Pin Number | Description | |-----------|------------|------------------------------------------------------| | VDD_1.2 | 2 | Decouple with 2.2uF and 0.1uF capacitors-to-ground. | | VDDA_3.3 | 3 | Connect to board's 3.3V supply through ferrite bead. | | | | Decouple with 22uF and 0.1uF capacitors-to-ground. | | VDDIO | 17 | Connect to board's 3.3V supply for 3.3V VDDIO. | | | | Decouple with 22uF and 0.1uF capacitors-to-ground. | Table 9. KSZ8051MNL/RNL Power Pin Description # Register Map | Register Number (Hex) | Description | |-----------------------|---------------------------------------| | 0h | Basic Control | | 1h | Basic Status | | 2h | PHY Identifier 1 | | 3h | PHY Identifier 2 | | 4h | Auto-Negotiation Advertisement | | 5h | Auto-Negotiation Link Partner Ability | | 6h | Auto-Negotiation Expansion | | 7h | Auto-Negotiation Next Page | | 8h | Link Partner Next Page Ability | | 9h – 10h | Reserved | | 11h | AFE Control 1 | | 12h – 14h | Reserved | | 15h | RXER Counter | | 16h | Operation Mode Strap Override | | 17h | Operation Mode Strap Status | | 18h | Expanded Control | | 19h – 1Ah | Reserved | | 1Bh | Interrupt Control/Status | | 1Ch | Reserved | | 1Dh | LinkMD® Control/Status | | 1Eh | PHY Control 1 | | 1Fh | PHY Control 2 | # **Register Description** | Address | Name | Description | Mode <sup>(1)</sup> | Default | | | | | |---------------|-----------------------------|----------------------------------------------------------------------------------|---------------------|----------------------------------------------|--|--|--|--| | Register 0h - | Register 0h – Basic Control | | | | | | | | | 0.15 | Reset | 1 = Software reset | RW/SC | 0 | | | | | | | | 0 = Normal operation | | | | | | | | | | This bit is self-cleared after a '1' is written to it. | | | | | | | | 0.14 | Loop-back | 1 = Loop-back mode | RW | 0 | | | | | | | | 0 = Normal operation | | | | | | | | 0.13 | Speed Select | 1 = 100Mbps | RW | Set by SPEED strapping pin. | | | | | | | | 0 = 10Mbps | | See "Strapping Options" section for details. | | | | | | | | This bit is ignored if auto-negotiation is enabled (register 0.12 = 1). | | | | | | | | 0.12 | Auto- | 1 = Enable auto-negotiation process | RW | Set by NWAYEN strapping pin. | | | | | | | Negotiation<br>Enable | 0 = Disable auto-negotiation process | | See "Strapping Options" section | | | | | | | | If enabled, auto-negotiation result overrides settings in register 0.13 and 0.8. | | for details. | | | | | # **Register Description (Continued)** | Address | Name | Description | Mode <sup>(1)</sup> | Default | |---------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------| | Register 0h - | - Basic Control | | | | | 0.11 | Power Down | 1 = Power down mode | RW | 0 | | | | 0 = Normal operation | | | | | | If software reset (register 0.15) is used to exit Power Down mode (register 0.11 = 1), two software reset writes (register 0.15 = 1) are required. First write clears Power Down mode; second write resets chip and re-latches the pin strapping pin values. | | | | 0.10 | Isolate | 1 = Electrical isolation of PHY from MII | RW | Set by ISO strapping pin. | | | | 0 = Normal operation | | See "Strapping Options" section for details. | | 0.9 | Restart Auto-<br>Negotiation | <ul><li>1 = Restart auto-negotiation process</li><li>0 = Normal operation.</li><li>This bit is self-cleared after a '1' is written to it.</li></ul> | RW/SC | 0 | | 0.8 | Duplex Mode | 1 = Full-duplex<br>0 = Half-duplex | RW | Inverse of DUPLEX strapping pin value. | | | | · | | See "Strapping Options" section for details. | | 0.7 | Collision Test | 1 = Enable COL test<br>0 = Disable COL test | RW | 0 | | 0.6:0 | Reserved | | RO | 000 0000 | | Register 1h - | - Basic Status | | <u> </u> | _ | | 1.15 | 100Base-T4 | 1 = T4 capable | RO | 0 | | | | 0 = Not T4 capable | | | | 1.14 | 100Base-TX | 1 = Capable of 100Mbps full-duplex | RO | 1 | | | Full Duplex | 0 = Not capable of 100Mbps full-duplex | | | | 1.13 | 100Base-TX<br>Half Duplex | 1 = Capable of 100Mbps half-duplex | RO | 1 | | | | 0 = Not capable of 100Mbps half-duplex | | | | 1.12 | 10Base-T Full<br>Duplex | 1 = Capable of 10Mbps full-duplex | RO | 1 | | | | 0 = Not capable of 10Mbps full-duplex | | | | 1.11 | 10Base-T Half<br>Duplex | 1 = Capable of 10Mbps half-duplex | RO | 1 | | | | 0 = Not capable of 10Mbps half-duplex | | | | 1.10:7 | Reserved | | RO | 0000 | | 1.6 | No Preamble | 1 = Preamble suppression | RO | 1 | | | | 0 = Normal preamble | | | | 1.5 | Auto- | 1 = Auto-negotiation process completed | RO | 0 | | | Negotiation<br>Complete | 0 = Auto-negotiation process not completed | | | | 1.4 | Remote Fault | 1 = Remote fault | RO/LH | 0 | | | | 0 = No remote fault | | | | 1.3 | Auto-<br>Negotiation<br>Ability | 1 = Capable to perform auto-negotiation | RO | 1 | | | | 0 = Not capable to perform auto-negotiation | | | # **Register Description (Continued)** | Address | Name | Description | Mode <sup>(1)</sup> | Default | |---------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------| | 1.2 | Link Status | 1 = Link is up | RO/LL | 0 | | | | 0 = Link is down | | | | 1.1 | Jabber Detect | 1 = Jabber detected | RO/LH | 0 | | | | 0 = Jabber not detected (default is low) | | | | 1.0 | Extended<br>Capability | 1 = Supports extended capabilities registers | RO | 1 | | Register 2h - | PHY Identifier 1 | | | | | 2.15:0 | PHY ID<br>Number | Assigned to the 3rd through 18th bits of the Organizationally Unique Identifier (OUI). Kendin Communication's OUI is 0010A1 (hex) | RO | 0022h | | Register 3h - | PHY Identifier 2 | | | | | 3.15:10 | PHY ID<br>Number | Assigned to the 19th through 24th bits of the Organizationally Unique Identifier (OUI). Kendin Communication's OUI is 0010A1 (hex) | RO | 0001_01 | | 3.9:4 | Model Number | Six bit manufacturer's model number | RO | 01_0101 | | 3.3:0 | Revision<br>Number | Four bit manufacturer's revision number | RO | Indicates silicon revision | | Register 4h - | - Auto-Negotiatio | n Advertisement | | | | 4.15 | Next Page | 1 = Next page capable | RW | 0 | | | | 0 = No next page capability. | | | | 4.14 | Reserved | | RO | 0 | | 4.13 | Remote Fault | 1 = Remote fault supported | RW | 0 | | | | 0 = No remote fault | | | | 4.12 | Reserved | | RO | 0 | | 4.11:10 | Pause | [00] = No PAUSE | RW | 00 | | | | [10] = Asymmetric PAUSE | | | | | | [01] = Symmetric PAUSE | | | | | | [11] = Asymmetric & Symmetric PAUSE | | | | 4.9 | 100Base-T4 | 1 = T4 capable | RO | 0 | | | | 0 = No T4 capability | | | | 4.8 | 100Base-TX | 1 = 100Mbps full-duplex capable | RW | Set by SPEED strapping pin. | | | Full-Duplex | 0 = No 100Mbps full-duplex capability | | See "Strapping Options" section for details. | | 4.7 | 100Base-TX<br>Half-Duplex | 1 = 100Mbps half-duplex capable | RW | Set by SPEED strapping pin. | | | | 0 = No 100Mbps half-duplex capability | | See "Strapping Options" section for details. | | 4.6 | 10Base-T<br>Full-Duplex | 1 = 10Mbps full-duplex capable | RW | 1 | | | | 0 = No 10Mbps full-duplex capability | | | | 4.5 | 10Base-T | 1 = 10Mbps half-duplex capable | RW | 1 | | | Half-Duplex | 0 = No 10Mbps half-duplex capability | | | | 4.4:0 | Selector Field | [00001] = IEEE 802.3 | RW | 0_0001 | July 2010 36 M9999-070910-1.0 ## **Register Description (Continued)** | Address | Name | Description | Mode <sup>(1)</sup> | Default | |---------------|------------------------------|------------------------------------------------------------|---------------------|---------------| | Register 5h - | - Auto-Negotiatio | n Link Partner Ability | | | | 5.15 | Next Page | 1 = Next page capable | RO | 0 | | | | 0 = No next page capability | | | | 5.14 | Acknowledge | 1 = Link code word received from partner | RO | 0 | | | | 0 = Link code word not yet received | | | | 5.13 | Remote Fault | 1 = Remote fault detected | RO | 0 | | | | 0 = No remote fault | | | | 5.12 | Reserved | | RO | 0 | | 5.11:10 | Pause | [00] = No PAUSE | RO | 00 | | | | [10] = Asymmetric PAUSE | | | | | | [01] = Symmetric PAUSE | | | | | | [11] = Asymmetric & Symmetric PAUSE | | | | 5.9 | 100Base-T4 | 1 = T4 capable | RO | 0 | | | | 0 = No T4 capability | | | | 5.8 | 100Base-TX | 1 = 100Mbps full-duplex capable | RO | 0 | | | Full-Duplex | 0 = No 100Mbps full-duplex capability | | | | 5.7 | 100Base-TX | 1 = 100Mbps half-duplex capable | RO | 0 | | | Half-Duplex | 0 = No 100Mbps half-duplex capability | | | | 5.6 | 10Base-T | 1 = 10Mbps full-duplex capable | RO | 0 | | | Full-Duplex | 0 = No 10Mbps full-duplex capability | | | | 5.5 | 10Base-T | 1 = 10Mbps half-duplex capable | RO | 0 | | | Half-Duplex | 0 = No 10Mbps half-duplex capability | | | | 5.4:0 | Selector Field | [00001] = IEEE 802.3 | RO | 0_0001 | | Register 6h - | - Auto-Negotiatio | n Expansion | | | | 6.15:5 | Reserved | | RO | 0000_0000_000 | | 6.4 | Parallel | 1 = Fault detected by parallel detection | RO/LH | 0 | | | Detection Fault | 0 = No fault detected by parallel detection | | | | 6.3 | Link Partner | 1 = Link partner has next page capability | RO | 0 | | | Next Page<br>Able | 0 = Link partner does not have next page capability | | | | 6.2 | Next Page | 1 = Local device has next page capability | RO | 1 | | | Able | 0 = Local device does not have next page capability | | | | 6.1 | Page Received | 1 = New page received | RO/LH | 0 | | | | 0 = New page not received yet | | | | 6.0 | Link Partner | 1 = Link partner has auto-negotiation capability | RO | 0 | | | Auto-<br>Negotiation<br>Able | 0 = Link partner does not have auto-negotiation capability | | | July 2010 37 M9999-070910-1.0 | Address | Name | Description | Mode <sup>(1)</sup> | Default | |---------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------| | Register 7h - | - Auto-Negotiatio | n Next Page | | | | 7.15 | Next Page | 1 = Additional next page(s) will follow | RW | 0 | | | | 0 = Last page | | | | 7.14 | Reserved | | RO | 0 | | 7.13 | Message Page | 1 = Message page | RW | 1 | | | | 0 = Unformatted page | | | | 7.12 | Acknowledge2 | 1 = Will comply with message | RW | 0 | | | | 0 = Cannot comply with message | | | | 7.11 | Toggle | 1 = Previous value of the transmitted link code word equaled logic one | RO | 0 | | | | 0 = Logic zero | | | | 7.10:0 | Message Field | 11-bit wide field to encode 2048 messages | RW | 000_0000_0001 | | Register 8h - | - Link Partner Nex | kt Page Ability | | | | 8.15 | Next Page | 1 = Additional Next Page(s) will follow | RO | 0 | | | | 0 = Last page | | | | 8.14 | Acknowledge | 1 = Successful receipt of link word | RO | 0 | | | | 0 = No successful receipt of link word | | | | 8.13 | Message Page | 1 = Message page | RO | 0 | | | | 0 = Unformatted page | | | | 8.12 | Acknowledge2 | 1 = Able to act on the information | RO | 0 | | | | 0 = Not able to act on the information | | | | 8.11 | Toggle | 1 = Previous value of transmitted link code word equal to logic zero | RO | 0 | | | | 0 = Previous value of transmitted link code word equal to logic one | | | | 8.10:0 | Message Field | | RO | 000_0000_0000 | | Register 11h | - AFE Control 1 | | | | | 11.15:6 | Reserved | | RW | 0000_0000_00 | | 11.5 | Slow Oscillator | | RW | 0 | | | Mode Enable | input reference crystal/clock on the XI pin and select the on-chip slow oscillator when the KSZ8051 device is not in use after power-up. | | | | | | 1 = Enable | | | | | | 0 = Disable | | | | | | This bit automatically sets software power down to the analog side when enabled. | | | | 11.4:0 | Reserved | | RW | 0_0000 | | Register 15h | - RXER Counter | | • | | | 15.15:0 | RXER Counter | Receive error counter for Symbol Error frames | RO/SC | 0000h | | | 1 | | i . | 1 | | Address | Name | Description | Mode <sup>(1)</sup> | Default | |----------------|------------------------------|-----------------------------------------------------------------------------------------|---------------------|---------| | Register 16h - | - Operation Mod | e Strap Override | | | | 16.15:11 | Reserved | | RW | 0000_0 | | 16.10 | Reserved | | RO | 0 | | 16.9 | B-CAST_OFF | 1 = Override strap-in for B-CAST_OFF | RW | 0 | | | override | If bit is '1', PHY Address 0 is non-broadcast. | | | | 16.8 | Reserved | | RW | 0 | | 16.7 | MII B-to-B<br>override | 1 = Override strap-in for MII Back-to-Back mode (set also bit 0 of this register to 1) | RW | 0 | | | | This bit is applicable for KSZ8051MNL only. | | | | 16.6 | RMII B-to-B override | 1 = Override strap-in for RMII Back-to-Back mode (set also bit 1 of this register to 1) | RW | 0 | | | | This bit is applicable for KSZ8051RNL only. | | | | 16.5 | NAND Tree<br>override | 1 = Override strap-in for NAND Tree mode | RW | 0 | | 16.4:2 | Reserved | | RW | 000 | | 16.1 | RMII override | 1 = Override strap-in for RMII mode | RW | 0 | | | | This bit is applicable for KSZ8051RNL only. | | | | 16.0 | MII override | 1 = Override strap-in for MII mode | RW | 1 | | | | This bit is applicable for KSZ8051MNL only. | | | | Register 17h - | - Operation Mod | e Strap Status | | | | 17.15:13 | PHYAD[2:0] | [000] = Strap to PHY Address 0 | RO | | | | strap-in status | [001] = Strap to PHY Address 1 | | | | | | [010] = Strap to PHY Address 2 | | | | | | [011] = Strap to PHY Address 3 | | | | | | [100] = Strap to PHY Address 4 | | | | | | [101] = Strap to PHY Address 5 | | | | | | [110] = Strap to PHY Address 6 | | | | | | [111] = Strap to PHY Address 7 | | | | 17.12:10 | Reserved | | RO | | | 17.9 | B-CAST_OFF | 1 = Strap to B-CAST_OFF | RO | | | | strap-in status | If bit is '1', PHY Address 0 is non-broadcast. | | | | 17.8 | Reserved | | RO | | | 17.7 | MII B-to-B | 1 = Strap to MII Back-to-Back mode | RO | | | | strap-in status | This bit is applicable for KSZ8051MNL only. | | | | 17.6 | RMII B-to-B | 1 = Strap to RMII Back-to-Back mode | RO | | | | strap-in status | This bit is applicable for KSZ8051RNL only. | | | | 17.5 | NAND Tree<br>strap-in status | 1 = Strap to NAND Tree mode | RO | | | 17.4:2 | Reserved | | RO | | | 17.1 | RMII | 1 = Strap to RMII mode | RO | | | | strap-in status | This bit is applicable for KSZ8051RNL only. | | | | 17.0 | MII | 1 = Strap to MII mode | RO | | | | strap-in status | This bit is applicable for KSZ8051MNL only. | | | | Address | Name | Description | Mode <sup>(1)</sup> | Default | |--------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------| | Register 18h | – Expanded Con | trol | | | | 18.15:12 | Reserved | | RW | 0000 | | 18.11 | EDPD<br>Disabled | Energy Detect Power Down mode 1 = Disable 0 = Enable | RW | 1 | | 18.10 | 100Base-TX<br>Preamble<br>Restore | 1 = Restore received preamble to MII output (random latency) 0 = Consume 1-byte preamble before sending frame to MII output for fixed latency This bit is applicable for KSZ8051MNL only. | RW | 0 | | 18.9:7 | Reserved | | RW | 000 | | 18.6 | 10Base-T<br>Preamble<br>Restore | 1 = Restore received preamble to MII output 0 = Remove all 7-bytes of preamble before sending frame (starting with SFD) to MII output This bit is applicable for KSZ8051MNL only. | RW | 0 | | 18.5:0 | Reserved | ,, | RW | 00_0000 | | Register 1Rh | <ul> <li>Interrupt Contr</li> </ul> | I<br>rol/Status | 1 | | | 1b.15 | Jabber<br>Interrupt<br>Enable | 1 = Enable Jabber Interrupt 0 = Disable Jabber Interrupt | RW | 0 | | 1b.14 | Receive Error<br>Interrupt<br>Enable | 1 = Enable Receive Error Interrupt 0 = Disable Receive Error Interrupt | RW | 0 | | 1b.13 | Page Received<br>Interrupt<br>Enable | 1 = Enable Page Received Interrupt 0 = Disable Page Received Interrupt | RW | 0 | | 1b.12 | Parallel Detect<br>Fault Interrupt<br>Enable | 1 = Enable Parallel Detect Fault Interrupt 0 = Disable Parallel Detect Fault Interrupt | RW | 0 | | 1b.11 | Link Partner<br>Acknowledge<br>Interrupt<br>Enable | 1 = Enable Link Partner Acknowledge Interrupt 0 = Disable Link Partner Acknowledge Interrupt | RW | 0 | | 1b.10 | Link Down<br>Interrupt<br>Enable | 1= Enable Link Down Interrupt 0 = Disable Link Down Interrupt | RW | 0 | | 1b.9 | Remote Fault<br>Interrupt<br>Enable | 1 = Enable Remote Fault Interrupt 0 = Disable Remote Fault Interrupt | RW | 0 | | 1b.8 | Link Up<br>Interrupt<br>Enable | 1 = Enable Link Up Interrupt 0 = Disable Link Up Interrupt | RW | 0 | | 1b.7 | Jabber<br>Interrupt | 1 = Jabber occurred<br>0 = Jabber did not occurred | RO/SC | 0 | | 1b.6 | Receive Error<br>Interrupt | 1 = Receive Error occurred 0 = Receive Error did not occurred | RO/SC | 0 | | Address | Name | Description | Mode <sup>(1)</sup> | Default | |--------------|-----------------------------|--------------------------------------------------------------------------------------------------------------|---------------------|-------------| | 1b.5 | Page Receive | 1 = Page Receive occurred | RO/SC | 0 | | | Interrupt | 0 = Page Receive did not occur | | | | 1b.4 | Parallel Detect | 1 = Parallel Detect Fault occurred | RO/SC | 0 | | | Fault Interrupt | 0 = Parallel Detect Fault did not occur | | | | 1b.3 | Link Partner | 1 = Link Partner Acknowledge occurred | RO/SC | 0 | | | Acknowledge<br>Interrupt | 0 = Link Partner Acknowledge did not occur | | | | 1b.2 | Link Down | 1 = Link Down occurred | RO/SC | 0 | | | Interrupt | 0 = Link Down did not occur | | | | 1b.1 | Remote Fault | 1 = Remote Fault occurred | RO/SC | 0 | | | Interrupt | 0 = Remote Fault did not occur | | | | 1b.0 | Link Up | 1 = Link Up occurred | RO/SC | 0 | | | Interrupt | 0 = Link Up did not occur | | | | Register 1Dh | - LinkMD <sup>®</sup> Contr | rol/Status | | | | 1d.15 | Cable<br>Diagnostic | 1 = Enable cable diagnostic test. After test has completed, this bit is self-cleared. | RW/SC | 0 | | | Test Enable | 0 = Indicates cable diagnostic test (if enabled) has completed and the status information is valid for read. | | | | 1d.14:13 | Cable | [00] = normal condition | RO | 00 | | | Diagnostic<br>Test Result | [01] = open condition has been detected in cable | | | | | | [10] = short condition has been detected in cable | | | | | | [11] = cable diagnostic test has failed | | | | 1d.12 | Short Cable<br>Indicator | 1 = Short cable (<10 meter) has been detected by LinkMD <sup>®</sup> . | RO | 0 | | 1d.11:9 | Reserved | | RW | 000 | | 1d.8:0 | Cable Fault<br>Counter | Distance to fault | RO | 0_0000_0000 | | Register 1Eh | - PHY Control 1 | | | | | 1e.15:10 | Reserved | | RO | 0000_00 | | 1e.9 | Enable Pause | 1 = Flow control capable | RO | 0 | | | (Flow Control) | 0 = No flow control capability | | | | 1e.8 | Link Status | 1 = Link is up | RO | 0 | | | | 0 = Link is down | | | | 1e.7 | Polarity Status | 1 = Polarity is reversed | RO | | | | | 0 = Polarity is not reversed | | | | 1e.6 | Reserved | | RO | 0 | | 1e.5 | MDI/MDI-X | 1 = MDI-X | RO | | | | State | 0 = MDI | | | | 1e.4 | Energy Detect | 1 = Presence of signal on receive differential pair | RO | 0 | | | | 0 = No signal detected on receive differential pair | | | | Address | Name | Description | Mode <sup>(1)</sup> | Default | |--------------|--------------------|-----------------------------------------------------------------------------------------------------|---------------------|---------| | 1e.3 | PHY Isolate | 1 = PHY in isolate mode | RW | 0 | | | | 0 = PHY in normal operation | | | | 1e.2:0 | Operation | [000] = still in auto-negotiation | RO | 000 | | | Mode<br>Indication | [001] = 10Base-T half-duplex | | | | | indication | [010] = 100Base-TX half-duplex | | | | | | [011] = reserved | | | | | | [100] = reserved | | | | | | [101] = 10Base-T full-duplex | | | | | | [110] = 100Base-TX full-duplex | | | | | | [111] = reserved | | | | Register 1Fh | – PHY Control 2 | | | | | 1f:15 | HP_MDIX | 1 = HP Auto MDI/MDI-X mode | RW | 1 | | | _ | 0 = Micrel Auto MDI/MDI-X mode | | | | 1f:14 | MDI/MDI-X | When Auto MDI/MDI-X is disabled, | RW | 0 | | | Select | 1 = MDI-X Mode | | | | | | Transmit on RXP,RXM (pins 5,4) and Receive on TXP,TXM (pins 7,6) | | | | | | 0 = MDI Mode | | | | | | Transmit on TXP,TXM (pins 7,6) and Receive on RXP,RXM (pins 5,4) | | | | 1f:13 | Pair Swap | 1 = Disable auto MDI/MDI-X | RW | 0 | | | Disable | 0 = Enable auto MDI/MDI-X | | | | 1f.12 | Reserved | | RW | 0 | | 1f.11 | Force Link | 1 = Force link pass | RW | 0 | | | | 0 = Normal link operation | | | | | | This bit bypasses the control logic and allow transmitter to send pattern even if there is no link. | | | | 1f.10 | Power Saving | 1 = Enable power saving | RW | 0 | | | | 0 = Disable power saving | | | | 1f.9 | Interrupt Level | 1 = Interrupt pin active high | RW | 0 | | | | 0 = Interrupt pin active low | | | | 1f.8 | Enable Jabber | 1 = Enable jabber counter | RW | 1 | | | | 0 = Disable jabber counter | | | | 1f.7 | RMII<br>Reference | 1 = RMII 50MHz Clock Mode; clock input to XI<br>(pin 9) is 50MHz | RW | 0 | | | Clock Select | 0 = RMII 25MHz Clock Mode; clock input to XI<br>(pin 9) is 25MHz | | | | | | This bit is applicable for KSZ8051RNL only. | | | | 1f.6 | Reserved | | RW | 0 | ## **Register Description (Continued)** | Address | Name | Descript | tion | Mode <sup>(1)</sup> | Default | |---------|--------------|-----------------------------------------|---------------------|---------------------|---------| | 1f.5:4 | LED mode | [00] = | LED1: Speed | RW | 00 | | | | | LED0: Link/Activity | | | | | | [01] = | LED1: Activity | | | | | | | LED0 : Link | | | | | | [10], [11] | = Reserved | | | | 1f.3 | Disable | 1 = Disal | ble transmitter | RW | 0 | | | Transmitter | 0 = Enab | ole transmitter | | | | 1f.2 | Remote | 1 = Remote (analog) loop back is enable | | RW | 0 | | | Loop-back | 0 = Normal mode | | | | | 1f.1 | Enable SQE | 1 = Enab | ole SQE test | RW | 0 | | | Test | 0 = Disal | ble SQE test | | | | 1f.0 | Disable Data | | ble scrambler | RW | 0 | | | Scrambling | 0 = Enab | ole scrambler | | | #### Note: 1. RW = Read/Write. RO = Read only. SC = Self-cleared. LH = Latch high. LL = Latch low. # Absolute Maximum Ratings<sup>(1)</sup> #### ## Operating Ratings<sup>(2)</sup> | Supply Voltage | |-------------------------------------------------------------------| | (V <sub>DDIO 3.3</sub> , V <sub>DDA 3.3</sub> )+3.135V to +3.465V | | (V <sub>DDIO 2.5</sub> )+2.375V to +2.625V | | (V <sub>DDIO 1.8</sub> )+1.710V to +1.890V | | Ambient Temperature | | (T <sub>A</sub> , Commercial)0°C to +70°C | | (T <sub>A</sub> , Industrial)40°C to +85°C | | Maximum Junction Temperature (T <sub>J</sub> Max)125°C | | Thermal Resistance (θ <sub>JA</sub> )34°C/W | | Thermal Resistance ( $\theta_{JC}$ )6°C/W | ## Electrical Characteristics<sup>(3)</sup> | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------|------------------------------------------------------------------------|----------------------------------------------|-----|------|-----|-------| | Supply C | urrent (V <sub>DDIO</sub> ,V <sub>DDA_3.3</sub> = 3.3V) <sup>(4)</sup> | | | | | | | I <sub>DD1</sub> | 10Base-T | Full-duplex traffic @ 100% utilization | | 39.5 | | mA | | I <sub>DD2</sub> | 100Base-TX | Full-duplex traffic @ 100% utilization | | 48.9 | | mA | | I <sub>DD3</sub> | Power Saving Mode | Ethernet cable disconnected (reg. 1F.10 = 1) | | 30.0 | | mA | | I <sub>DD4</sub> | Power Down Mode | Software power down (reg. 0.11 = 1) | | 2.0 | | mA | | CMOS Le | vel Inputs | | | | | | | V <sub>IH</sub> | Input High Voltage | V <sub>DDIO</sub> = 3.3V | 2.0 | | | V | | | | V <sub>DDIO</sub> = 2.5V | 1.8 | | | V | | | | V <sub>DDIO</sub> = 1.8V | 1.3 | | | V | | V <sub>IL</sub> | Input Low Voltage | V <sub>DDIO</sub> = 3.3V | | | 8.0 | V | | | | V <sub>DDIO</sub> = 2.5V | | | 0.7 | V | | | | V <sub>DDIO</sub> = 1.8V | | | 0.5 | V | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> = GND ~ VDDIO | | -10 | 10 | μΑ | | CMOS Le | vel Outputs | | | - | | | | V <sub>OH</sub> | Output High Voltage | V <sub>DDIO</sub> = 3.3V | 2.4 | | | V | | | | V <sub>DDIO</sub> = 2.5V | 2.0 | | | V | | | | V <sub>DDIO</sub> = 1.8V | 1.5 | | | V | | V <sub>OL</sub> | Output Low Voltage | V <sub>DDIO</sub> = 3.3V | | | 0.4 | V | | | | V <sub>DDIO</sub> = 2.5V | | | 0.4 | V | | | | V <sub>DDIO</sub> = 1.8V | | | 0.3 | V | | I <sub>oz</sub> | Output Tri-State Leakage | | | | 10 | μΑ | | LED Outp | outs | | | - | | | | I <sub>LED</sub> | Output Drive Current | Each LED pin (LED0, LED1) | | 8 | | mA | | Strapping | Pins | | | | | | | pu | Internal Pull-up Resistance | V <sub>DDIO</sub> = 3.3V | 29 | 43 | 76 | ΚΩ | | | | V <sub>DDIO</sub> = 2.5V | 37 | 59 | 102 | ΚΩ | | | | V <sub>DDIO</sub> = 1.8V | 57 | 100 | 187 | ΚΩ | | pd | Internal Pull-down Resistance | V <sub>DDIO</sub> = 3.3V | 27 | 43 | 76 | ΚΩ | | | | V <sub>DDIO</sub> = 2.5V | 35 | 60 | 110 | ΚΩ | | | | V <sub>DDIO</sub> = 1.8V | 55 | 100 | 190 | ΚΩ | ## **Electrical Characteristics**(3) (Continued) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|-----------------------------------|------------------------------------------------------------|------|------|---------------|-------| | 100Base- | TX Transmit (measured differentia | ally after 1:1 transformer) | | | | | | Vo | Peak Differential Output Voltage | 100 $Ω$ termination across differential output | 0.95 | | 1.05 | V | | V <sub>IMB</sub> | Output Voltage Imbalance | 100 $Ω$ termination across differential output | | | 2 | % | | t <sub>r</sub> , t <sub>f</sub> | Rise/Fall Time | | 3 | | 5 | ns | | | Rise/Fall Time Imbalance | | 0 | | 0.5 | ns | | | Duty Cycle Distortion | | | | <u>+</u> 0.25 | ns | | | Overshoot | | | | 5 | % | | V <sub>SET</sub> | Reference Voltage of ISET | | | 0.65 | | V | | | Output Jitter | Peak-to-peak | | 0.7 | 1.4 | ns | | 10Base-T | Transmit (measured differentially | v after 1:1 transformer) | | | | | | V <sub>P</sub> | Peak Differential Output Voltage | 100 $Ω$ termination across differential output | 2.2 | | 2.8 | V | | | Jitter Added | Peak-to-peak | | | 3.5 | ns | | t <sub>r</sub> , t <sub>f</sub> | Rise/Fall Time | | | 25 | | ns | | 10Base-T | Receive | | • | • | • | | | V <sub>SQ</sub> | Squelch Threshold | 5MHz square wave | | 400 | | mV | | REF_CLK | Output | | • | • | | • | | | 50MHz RMII Clock Output Jitter | Peak-to-peak | | 600 | | ps | | | | (Applies to KSZ8051RNL in RMII – 25MHz<br>Clock Mode only) | | | | | #### Notes: - 1. Exceeding the absolute maximum rating may damage the device. Stresses greater than the absolute maximum rating may cause permanent damage to the device. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability. - 2. The device is not guaranteed to function outside its operating rating. - 3. T<sub>A</sub> = 25°C. Specification is for packaged product only. - 4. Current consumption is for the single 3.3V supply KSZ8051MNL/RNL device only, and includes the transmit driver current and the 1.2V supply voltage (V<sub>DD\_1.2</sub>) that are supplied by the KSZ8051MNL/RNL. July 2010 45 M9999-070910-1.0 ## **Timing Diagrams** ### MII SQE Timing (10Base-T) Figure 9. MII SQE Timing (10Base-T) | Timing Parameter | Description | Min | Тур | Max | Unit | |-------------------|----------------------------------------|-----|-----|-----|------| | t <sub>P</sub> | TXC period | | 400 | | ns | | t <sub>WL</sub> | TXC pulse width low | | 200 | | ns | | t <sub>WH</sub> | TXC pulse width high | | 200 | | ns | | t <sub>SQE</sub> | COL (SQE) delay after TXEN de-asserted | | 1.8 | | μs | | t <sub>SQEP</sub> | COL (SQE) pulse duration | | 1.0 | | μs | Table 10. MII SQE Timing (10Base-T) Parameters ## MII Transmit Timing (10Base-T) Figure 10. MII Transmit Timing (10Base-T) | Timing Parameter | Description | Min | Тур | Max | Unit | |-------------------|---------------------------------------|-----|-----|-----|------| | t <sub>P</sub> | TXC period | | 400 | | ns | | t <sub>WL</sub> | TXC pulse width low | | 200 | | ns | | t <sub>WH</sub> | TXC pulse width high | | 200 | | ns | | t <sub>SU1</sub> | TXD[3:0] setup to rising edge of TXC | 120 | | | ns | | t <sub>SU2</sub> | TXEN setup to rising edge of TXC | 120 | | | ns | | t <sub>HD1</sub> | TXD[3:0] hold from rising edge of TXC | 0 | | | ns | | t <sub>HD2</sub> | TXEN hold from rising edge of TXC | 0 | | | ns | | t <sub>CRS1</sub> | TXEN high to CRS asserted latency | | 200 | | ns | | t <sub>CRS2</sub> | TXEN low to CRS de-asserted latency | | 550 | | ns | Table 11. MII Transmit Timing (10Base-T) Parameters July 2010 47 M9999-070910-1.0 ## MII Receive Timing (10Base-T) Figure 11. MII Receive Timing (10Base-T) | Timing Parameter | g Parameter Description | | Тур | Max | Unit | |-------------------|-------------------------------------------------------------|--|-----|-----|------| | t <sub>P</sub> | RXC period | | 400 | | ns | | t <sub>WL</sub> | RXC pulse width low | | 200 | | ns | | t <sub>WH</sub> | RXC pulse width high | | 200 | | ns | | t <sub>OD</sub> | (RXDV, RXD[3:0], RXER) output delay from rising edge of RXC | | 185 | | ns | | t <sub>RLAT</sub> | CRS to (RXDV, RXD[3:0]) latency | | 6.5 | | μs | Table 12. MII Receive Timing (10Base-T) Parameters ## MII Transmit Timing (100Base-TX) Figure 12. MII Transmit Timing (100Base-TX) | Timing Parameter | Description | Min | Тур | Max | Unit | |-------------------|---------------------------------------|-----|-----|-----|------| | t <sub>P</sub> | TXC period | | 40 | | ns | | t <sub>WL</sub> | TXC pulse width low | | 20 | | ns | | t <sub>WH</sub> | TXC pulse width high | | 20 | | ns | | t <sub>SU1</sub> | TXD[3:0] setup to rising edge of TXC | 10 | | | ns | | t <sub>SU2</sub> | TXEN setup to rising edge of TXC | 10 | | | ns | | t <sub>HD1</sub> | TXD[3:0] hold from rising edge of TXC | 0 | | | ns | | t <sub>HD2</sub> | TXEN hold from rising edge of TXC | 0 | | | ns | | t <sub>CRS1</sub> | TXEN high to CRS asserted latency | | 35 | | ns | | t <sub>CRS2</sub> | TXEN low to CRS de-asserted latency | | 36 | | ns | Table 13. MII Transmit Timing (100Base-TX) Parameters ## MII Receive Timing (100Base-TX) Figure 13. MII Receive Timing (100Base-TX) | Timing Parameter | Description | Min | Тур | Max | Unit | |-------------------|-------------------------------------------------------------|-----|-----|-----|------| | t <sub>P</sub> | RXC period | | 40 | | ns | | t <sub>WL</sub> | RXC pulse width low | | 20 | | ns | | twн | RXC pulse width high | | 20 | | ns | | t <sub>OD</sub> | (RXDV, RXD[3:0], RXER) output delay from rising edge of RXC | | 23 | | ns | | t <sub>RLAT</sub> | CRS to (RXDV, RXD[3:0]) latency | | 130 | | ns | Table 14. MII Receive Timing (100Base-TX) Parameters ### **RMII Timing** Figure 14. RMII Timing - Data Received from RMII Figure 15. RMII Timing - Data Input to RMII | Timing Parameter | Description | Min | Тур | Max | Unit | |------------------|--------------|-----|-----|-----|------| | t <sub>cyc</sub> | Clock cycle | | 20 | | ns | | t <sub>1</sub> | Setup time | 4 | | | ns | | t <sub>2</sub> | Hold time | 2 | | | ns | | t <sub>od</sub> | Output delay | 7 | 9 | 13 | ns | Table 15. RMII Timing Parameters – KSZ8051RNL (25MHz input to XI pin, 50MHz output from REF\_CLK pin) | Timing Parameter | Description | Min | Тур | Max | Unit | |------------------|--------------|-----|-----|-----|------| | t <sub>cyc</sub> | Clock cycle | | 20 | | ns | | t <sub>1</sub> | Setup time | 4 | | | ns | | t <sub>2</sub> | Hold time | 8 | | | ns | | t <sub>od</sub> | Output delay | 9 | 13 | 15 | ns | Table 16. RMII Timing Parameters – KSZ8051RNL (50MHz input to XI pin) ### **Auto-Negotiation Timing** Figure 16. Auto-Negotiation Fast Link Pulse (FLP) Timing | Timing Parameter | Description | Min | Тур | Max | Units | |-------------------|------------------------------------------|------|-----|------|-------| | t <sub>BTB</sub> | FLP Burst to FLP Burst | 8 | 16 | 24 | ms | | t <sub>FLPW</sub> | FLP Burst width | | 2 | | ms | | t <sub>PW</sub> | Clock/Data Pulse width | | 100 | | ns | | t <sub>CTD</sub> | Clock Pulse to Data Pulse | 55.5 | 64 | 69.5 | μs | | t <sub>CTC</sub> | Clock Pulse to Clock Pulse | | 128 | 139 | μs | | | Number of Clock/Data Pulse per FLP Burst | 17 | | 33 | | Table 17. Auto-Negotiation Fast Link Pulse (FLP) Timing Parameters ## **MDC/MDIO Timing** Figure 17. MDC/MDIO Timing | Timing Parameter | Description | Min | Тур | Max | Unit | |-------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>P</sub> | MDC period | | 400 | | ns | | t <sub>1MD1</sub> | MDIO (PHY input) setup to rising edge of MDC | 10 | | | ns | | t <sub>MD2</sub> | MDIO (PHY input) hold from rising edge of MDC | 4 | | | ns | | t <sub>MD3</sub> | MDIO (PHY output) delay from rising edge of MDC * [can vary with MDC clock frequency] | | * | | ns | Table 18. MDC/MDIO Timing Parameters #### **Reset Timing** The KSZ8051MNL/RNL reset timing requirement is summarized in the following figure and table. Figure 18. Reset Timing | Parameter | Description | Min | Max | Units | |-----------------|---------------------------------------------------------------------------------|-----|-----|-------| | t <sub>sr</sub> | Stable supply voltage (V <sub>DDIO</sub> , V <sub>DDA_3.3</sub> ) to reset high | 10 | | ms | | t <sub>cs</sub> | Configuration setup time | 5 | | ns | | t <sub>ch</sub> | Configuration hold time | 5 | | ns | | t <sub>rc</sub> | Reset to strap-in pin output | 6 | | ns | **Table 19. Reset Timing Parameters** After the de-assertion of reset, it is recommended to wait a minimum of 100µs before starting programming on the MIIM (MDC/MDIO) Interface. July 2010 54 M9999-070910-1.0 #### **Reset Circuit** The following reset circuit is recommended for powering up the KSZ8051MNL/RNL if reset is triggered by the power supply. Figure 19. Recommended Reset Circuit The following reset circuit is recommended for applications where reset is driven by another device (e.g., CPU or FPGA). At power-on-reset, R, C and D1 provide the necessary ramp rise time to reset the KSZ8051MNL/RNL device. The RST\_OUT\_n from CPU/FPGA provides the warm reset after power up. Figure 20. Recommended Reset Circuit for interfacing with CPU/FPGA Reset Output. July 2010 55 M9999-070910-1.0 ## **Reference Circuits for LED Strapping Pins** The pull-up, float and pull-down reference circuits for the LED1/SPEED and LED0/NWAYEN strapping pins are shown in the following figure. Figure 21. Reference Circuits for LED Strapping Pins ### **Magnetics Specification** A 1:1 isolation transformer is required at the line interface. An isolation transformer with integrated common-mode chokes is recommended for exceeding FCC requirements. The following tables list recommended magnetic characteristics and qualified magnetics for the KSZ8051MNL/RNL. | Parameter | Value | Test Condition | |--------------------------------|-------------|--------------------| | Turns ratio | 1 CT : 1 CT | | | Open-circuit inductance (min.) | 350μΗ | 100mV, 100kHz, 8mA | | Insertion loss (max.) | -1.0dB | 100kHz – 100MHz | | HIPOT (min.) | 1500Vrms | | **Table 20. Magnetics Selection Criteria** | Magnetic Manufacturer | Part Number | Auto MDI-X | Number of Port | |-----------------------|--------------|------------|----------------| | Bel Fuse | S558-5999-U7 | Yes | 1 | | Bel Fuse (Mag Jack) | SI-46001-F | Yes | 1 | | Bel Fuse (Mag Jack) | SI-50170-F | Yes | 1 | | Delta | LF8505 | Yes | 1 | | LANKom | LF-H41S-1 | Yes | 1 | | Pulse | H1102 | Yes | 1 | | Pulse (low cost) | H1260 | Yes | 1 | | Transpower | HB726 | Yes | 1 | | TDK (Mag Jack) | TLA-6T718A | Yes | 1 | Table 21. Qualified Single Port 10/100 Magnetics #### Reference Clock - Connection and Selection A crystal or external clock source, such as an oscillator, is used to provide the reference clock for the KSZ8051MNL/RNL. For the KSZ8051MNL in all operating modes and for the KSZ8051RNL in RMII – 25MHz Clock Mode, the reference clock is 25 MHz. The reference clock connections to XI (pin 9) and XO (pin 8), and the reference clock selection criteria are provided in the following figure and table. Figure 22. 25MHz Crystal / Oscillator Reference Clock Connection | Characteristics | Value | Units | |---------------------------|-------|-------| | Frequency | 25 | MHz | | Frequency tolerance (max) | ±50 | ppm | Table 22. 25MHz Crystal / Reference Clock Selection Criteria For the KSZ8051RNL in RMII – 50MHz Clock Mode, the reference clock is 50 MHz. The reference clock connections to XI (pin 9), and the reference clock selection criteria are provided in the following figure and table. Figure 23. 50MHz Oscillator Reference Clock Connection | Characteristics | Value | Units | |---------------------------|-------|-------| | Frequency | 50 | MHz | | Frequency tolerance (max) | ±50 | ppm | Table 23. 50MHz Oscillator / Reference Clock Selection Criteria ### **Package Information** 32-Pin (5mm x 5mm) QFN #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2010 Micrel, Incorporated. Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научно-исследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331