# 12 LVPECL/24 CMOS Output Clock Generator with Integrated 2 GHz VCO AD9520-3 #### **FEATURES** Low phase noise, phase-locked loop (PLL) On-chip VCO tunes from 1.72 GHz to 2.25 GHz Supports external 3.3 V/5 V VCO/VCXO to 2.4 GHz 1 differential or 2 single-ended reference inputs Accepts CMOS, LVDS, or LVPECL references to 250 MHz Accepts 16.67 MHz to 33.3 MHz crystal for reference input **Optional reference clock doubler** Reference monitoring capability Auto and manual reference switchover/holdover modes, with selectable revertive/nonrevertive switching Glitch-free switchover between references **Automatic recovery from holdover** Digital or analog lock detect, selectable Optional zero delay operation Twelve 1.6 GHz LVPECL outputs divided into 4 groups Each group of 3 has a 1-to-32 divider with phase delay Additive output jitter as low as 225 fs rms Channel-to-channel skew grouped outputs <16 ps Each LVPECL output can be configured as 2 CMOS outputs (for $f_{OUT} \le 250 \text{ MHz}$ ) Automatic synchronization of all outputs on power-up Manual synchronization of outputs as needed SPI- and I<sup>2</sup>C-compatible serial control port 64-lead LFCSP Nonvolatile EEPROM stores configuration settings #### **APPLICATIONS** Low jitter, low phase noise clock distribution Clock generation and translation for SONET, 10Ge, 10G FC, and other 10 Gbps protocols Forward error correction (G.710) Clocking high speed ADCs, DACs, DDCs, DUCs, MxFEs High performance wireless transceivers ATE and high performance instrumentation **Broadband infrastructures** #### **GENERAL DESCRIPTION** The AD9520- $3^1$ provides a multioutput clock distribution function with subpicosecond jitter performance, along with an on-chip PLL and VCO. The on-chip VCO tunes from 1.72 GHz to 2.25 GHz. An external 3.3 V/5 V VCO/VCXO of up to 2.4 GHz can also be used. #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. The AD9520 serial interface supports both SPI and I<sup>2</sup>C\* ports. An in-package EEPROM can be programmed through the serial interface and store user-defined register settings for power-up and chip reset. The AD9520 features 12 LVPECL outputs in four groups. Any of the 1.6 GHz LVPECL outputs can be reconfigured as two 250 MHz CMOS outputs. Each group of outputs has a divider that allows both the divide ratio (from 1 to 32) and the phase (coarse delay) to be set. The AD9520 is available in a 64-lead LFCSP and can be operated from a single 3.3 V supply. The external VCO can have an operating voltage up to 5.5 V. A separate output driver power supply can be from 2.375 V to 3.465 V. The AD9520 is specified for operation over the standard industrial range of $-40^{\circ}$ C to $+85^{\circ}$ C. <sup>1</sup>The AD9520 is used throughout this data sheet to refer to all the members of the AD9520 family. However, when AD9520-3 is used, it is referring to that specific member of the AD9520 family. # **TABLE OF CONTENTS** | Features | Mode 1: Clock Distribution or External VCO < 160 | | |----------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----| | Applications | | | | General Description | Mode 2: High Frequency Clock Distribution—CLK<br>External VCO > 1600 MHz | | | Functional Block Diagram | Phase-Locked Loop (PLL) | | | Revision History | Configuration of the PLL | | | Specifications | Phase Frequency Detector (PFD) | | | Power Supply Requirements4 | Charge Pump (CP) | | | PLL Characteristics | On-Chip VCO | | | Clock Inputs | PLL External Loop Filter | | | Clock Outputs7 | PLL Reference Inputs | | | Timing Characteristics 8 | Reference Switchover | | | Timing Diagrams9 | Reference Divider R | | | Clock Output Additive Phase Noise (Distribution Only; VCO | VCXO/VCO Feedback Divider N: P, A, B, R | | | Divider Not Used)10 | Digital Lock Detect (DLD) | | | Clock Output Absolute Phase Noise (Internal VCO Used) 11 | Analog Lock Detect (ALD) | | | Clock Output Absolute Time Jitter (Clock Generation Using Internal VCO)11 | Current Source Digital Lock Detect (CSDLD) | | | Clock Output Absolute Time Jitter (Clock Cleanup Using | External VCXO/VCO Clock Input (CLK/CLK) | | | Internal VCO)11 | Holdover | | | Clock Output Absolute Time Jitter (Clock Generation Using | Automatic/Internal Holdover Mode | | | External VCXO)12 | Frequency Status Monitors | | | Clock Output Additive Time Jitter (VCO Divider Not Used) | VCO Calibration | | | | Zero Delay Operation | | | Clock Output Additive Time Jitter (VCO Divider Used) 13 | Internal Zero Delay Mode | | | Serial Control Port—SPI Mode | External Zero Delay Mode | | | Serial Control Port—1 <sup>2</sup> C Mode | Clock Distribution | | | $\overline{\text{PD}}$ , $\overline{\text{SYNC}}$ , and $\overline{\text{RESET}}$ Pins | Operation Modes | | | Serial Port Setup Pins: SP1, SP0 | CLK or VCO Direct-to-LVPECL Outputs | | | LD, STATUS, and REFMON Pins | Clock Frequency Division | | | Power Dissipation | VCO Divider | | | Absolute Maximum Ratings | Channel Dividers | | | Thermal Resistance | | | | ESD Caution | Synchronizing the Outputs—SYNC Function | | | Pin Configuration and Function Descriptions | LVPECL Output Drivers | | | Typical Performance Characteristics | CMOS Output Drivers | | | Terminology | Reset Modes | | | Detailed Block Diagram27 | Power-On Reset. | | | Theory of Operation | Hardware Reset via the RESET Pin | | | Operational Configurations28 | Soft Reset via the Serial Port | | | Mode 0: Internal VCO and Clock Distribution28 | Soft Reset to Settings in EEPROM when EEPROM Pir the Serial Port | | | | Power-Down Modes | 50 | | Chip Power-Down via PD | 50 | |-------------------------------------------|----| | PLL Power-Down | 50 | | Distribution Power-Down | 50 | | Individual Clock Output Power-Down | 50 | | Individual Clock Channel Power-Down | 50 | | Serial Control Port | 51 | | SPI/I <sup>2</sup> C Port Selection | 51 | | I <sup>2</sup> C Serial Port Operation | 51 | | I <sup>2</sup> C Bus Characteristics | 51 | | Data Transfer Process | 52 | | Data Transfer Format | 53 | | I <sup>2</sup> C Serial Port Timing | 53 | | SPI Serial Port Operation | 54 | | Pin Descriptions | 54 | | SPI Mode Operation | 54 | | Communication Cycle—Instruction Plus Data | 54 | | Write | 54 | | Read | 54 | | SPI Instruction Word (16 Bits) | 55 | | CDI MCD/I CD Einst Transfers | | | EEPROM Operations58 | |-------------------------------------------------------| | Writing to the EEPROM58 | | Reading from the EEPROM58 | | Programming the EEPROM Buffer Segment59 | | Register Section Definition Group59 | | IO_UPDATE (Operational Code 0x80)59 | | End-of-Data (Operational Code 0xFF)59 | | Pseudo-End-of-Data (Operational Code 0xFE)59 | | Thermal Performance | | Register Map | | Register Map Descriptions67 | | Applications Information | | Frequency Planning Using the AD952082 | | Using the AD9520 Outputs for ADC Clock Applications82 | | LVPECL Clock Distribution82 | | CMOS Clock Distribution83 | | Outline Dimensions84 | | Ordering Guide84 | ### **REVISION HISTORY** 9/08—Revision 0: Initial Version # **SPECIFICATIONS** Typical (typ) is given for VS = VS\_DRV = 3.3 V $\pm$ 5%; VS $\leq$ VCP $\leq$ 5.25 V; $T_A$ = 25°C; RSET = 4.12 k $\Omega$ ; CPRSET = 5.1 k $\Omega$ , unless otherwise noted. Minimum (min) and maximum (max) values are given over full VS and $T_A$ (-40°C to +85°C) variation. #### **POWER SUPPLY REQUIREMENTS** Table 1. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------|-------|------|-------|------|-----------------------------------------------------------------------------------| | VS | 3.135 | 3.3 | 3.465 | V | $3.3\mathrm{V}\pm5\%$ | | VS_DRV | 2.375 | | VS | V | This is nominally 2.5 V to 3.3 V $\pm$ 5% | | VCP | VS | | 5.25 | V | This is nominally 3.3 V to 5.0 V $\pm$ 5% | | RSET Pin Resistor | | 4.12 | | kΩ | Sets internal biasing currents; connect to ground | | <b>CPRSET Pin Resistor</b> | | 5.1 | | kΩ | Sets internal CP current range, nominally 4.8 mA (CP_lsb = $600 \mu$ A); | | | | | | | actual current can be calculated by CP_lsb = 3.06/CPRSET; connect to ground | | BYPASS Pin Capacitor | | 220 | | nF | Bypass for internal LDO regulator; necessary for LDO stability; connect to ground | #### **PLL CHARACTERISTICS** Table 2. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------------------|------|------|-------|--------|---------------------------------------------------------------------------------------------------------------| | VCO (ON-CHIP) | | | | | | | Frequency Range | 1720 | | 2250 | MHz | See Figure 13 | | VCO Gain (K <sub>VCO</sub> ) | | 47 | | MHz/V | See Figure 8 | | Tuning Voltage (V₁) | 0.5 | | VCP – | V | VCP ≤ VS when using internal VCO | | | | | 0.5 | | | | Frequency Pushing (Open-Loop) | | 1 | | MHz/V | | | Phase Noise @ 1 kHz Offset | | -55 | | dBc/Hz | f = 2000 MHz | | Phase Noise @ 100 kHz Offset | | -110 | | dBc/Hz | f = 2000 MHz | | Phase Noise @ 1 MHz Offset | | -129 | | dBc/Hz | f = 2000 MHz | | REFERENCE INPUTS | | | | | | | Differential Mode (REFIN, REFIN) | | | | | Differential mode (can accommodate single-ended input by ac grounding undriven input) | | Input Frequency | 0 | | 250 | MHz | Frequencies below about 1 MHz should be dc-coupled; be careful to match V <sub>CM</sub> (self-bias voltage) | | Input Sensitivity | | 280 | | mV p-p | | | Self-Bias Voltage, REFIN | 1.34 | 1.60 | 1.75 | ٧ | Self-bias voltage of REFIN <sup>1</sup> | | Self-Bias Voltage, REFIN | 1.30 | 1.50 | 1.60 | ٧ | Self-bias voltage of REFIN <sup>1</sup> | | Input Resistance, REFIN | 4.0 | 4.8 | 5.9 | kΩ | Self-biased <sup>1</sup> | | Input Resistance, REFIN | 4.4 | 5.3 | 6.4 | kΩ | Self-biased <sup>1</sup> | | Dual Single-Ended Mode (REF1, REF2) | | | | | Two single-ended CMOS-compatible inputs | | Input Frequency (AC-Coupled) with DC Offset Off) | 10 | | 250 | MHz | Slew rate must be $> 50 \text{ V/}\mu\text{s}$ | | Input Frequency (AC-Coupled with DC Offset On) | | | 250 | MHz | Slew rate must be > 50 V/µs, and input amplitude sensitivity specification must be met; see Input Sensitivity | | Input Frequency (DC-Coupled) | 0 | | 250 | MHz | Slew rate > 50 V/μs; CMOS levels | | Input Sensitivity (AC-Coupled with DC Offset Off) | 0.55 | | 3.28 | V p-p | VIH should not exceed VS | | Input Sensitivity (AC-Coupled with DC Offset On) | 1.5 | | 2.78 | V p-p | VIH should not exceed VS | | Input Logic High, DC Offset Off | 2.0 | | | ٧ | | | Input Logic Low, DC Offset Off | | | 0.8 | ٧ | | | Input Current | -100 | | +100 | μΑ | | | Input Capacitance | | 2 | | pF | Each pin, REFIN (REF1)/REFIN (REF2) | | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------------|-------|------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Crystal Oscillator | | | | | | | Crystal Resonator Frequency Range | 16.67 | | 33.33 | MHz | | | Maximum Crystal Motional Resistance | | | 30 | Ω | | | PHASE/FREQUENCY DETECTOR (PFD) | | | | | | | PFD Input Frequency | | | 100 | MHz | Antibacklash pulse width = 1.3 ns, 2.9 ns | | - 1 | | | 45 | MHz | Antibacklash pulse width = 6.0 ns | | Reference Input Clock Doubler Frequency | 0.004 | | 50 | MHz | Antibacklash pulse width = 1.3 ns, 2.9 ns | | Antibacklash Pulse Width | | 1.3 | | ns | 0x017[1:0] = 01b | | | | 2.9 | | ns | 0x017[1:0] = 00b; 0x017[1:0] = 11b | | | | 6.0 | | ns | 0x017[1:0] = 10b | | CHARGE PUMP (CP) | | | | | | | I <sub>CP</sub> Sink/Source | | | | | Programmable | | High Value | | 4.8 | | mA | With CPRSET = 5.1 k $\Omega$ ; higher $I_{\mathbb{C}^p}$ is possible by changing CPRSET | | Low Value | | 0.60 | | mA | With CPRSET = 5.1 k $\Omega$ ; lower $I_{\mathbb{C}^p}$ is possible by changing CPRSET | | Absolute Accuracy | | 2.5 | | % | Charge pump voltage set to V <sub>CP</sub> /2 | | CPRSET Range | 2.7 | | 10 | kΩ | | | I <sub>CP</sub> High Impedance Mode Leakage | | 1 | | nA | | | Sink-and-Source Current Matching | | 1 | | % | $0.5 \text{ V} < \text{V}_{CP} < \text{VCP} - 0.5 \text{ V}; \text{V}_{CP}$ is the voltage on the CP (charge pump) pin; VCP is the voltage on the VCP power supply pin | | $I_{CP}$ vs. $V_{CP}$ | | 1.5 | | % | $0.5 \text{ V} < \text{V}_{CP} < \text{VCP} - 0.5 \text{ V}$ | | I <sub>CP</sub> vs. Temperature | | 2 | | % | $V_{CP} = VCP/2V$ | | PRESCALER (PART OF N DIVIDER) | | | | | | | Prescaler Input Frequency | | | | | | | P = 1 FD | | | 300 | MHz | | | P = 2 FD | | | 600 | MHz | | | P = 3 FD | | | 900 | MHz | | | P = 2 DM (2/3) | | | 600 | MHz | | | P = 4 DM (4/5) | | | 1000 | MHz | | | P = 8 DM (8/9) | | | 2400 | MHz | | | P = 16 DM (16/17) | | | 3000 | MHz | | | P = 32 DM (32/33) | | | 3000 | MHz | | | Prescaler Output Frequency | | | 300 | MHz | A, B counter input frequency (prescaler input frequency divided by P) | | PLL N DIVIDER DELAY | | | | | Register 0x019[2:0]; see Table 53 | | 000 | | Off | | | | | 001 | | 410 | | ps | | | 010 | | 530 | | ps | | | 011 | | 650 | | ps | | | 100 | | 770 | | ps | | | 101 | | 890 | | ps | | | 110 | | 1010 | | ps | | | 111 | | 1130 | | ps | | | PLL R DIVIDER DELAY | | | | | Register 0x019[5:3]; see Table 53 | | 000 | | Off | | | | | 001 | | 370 | | ps | | | 010 | | 490 | | ps | | | 011 | | 610 | | ps | | | 100 | | 730 | | ps | | | 101 | | 850 | | ps | | | 110 | | 970 | | ps | | | 111 | | 1090 | | ps | | | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |------------------------------------------------------------------------------------------------------------------|------|------|------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PHASE OFFSET IN ZERO DELAY | | | | | REF refers to REFIN (REF1)/REFIN (REF2) | | Phase Offset (REF-to-LVPECL Clock Output<br>Pins) in Internal Zero Delay Mode | 560 | 1060 | 1310 | ps | When N delay and R delay are bypassed | | Phase Offset (REF-to-LVPECL Clock Output<br>Pins) in Internal Zero Delay Mode | -320 | +50 | +240 | ps | When N delay = Setting 110 and R delay is bypassed | | Phase Offset (REF-to-CLK Input Pins) in<br>External Zero Delay Mode | 140 | 630 | 870 | ps | When N delay and R delay are bypassed | | Phase Offset (REF-to-CLK Input Pins) in<br>External Zero Delay Mode | -460 | -20 | +200 | ps | When N delay = Setting 011 and R delay is bypassed | | NOISE CHARACTERISTICS | | | | | | | In-Band Phase Noise of the Charge Pump/<br>Phase Frequency Detector (In-Band<br>Means Within the LBW of the PLL) | | | | | The PLL in-band phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting 20 log(N) (where N is the value of the N divider) | | @ 500 kHz PFD Frequency | | -165 | | dBc/Hz | | | @ 1 MHz PFD Frequency | | -162 | | dBc/Hz | | | @ 10 MHz PFD Frequency | | -152 | | dBc/Hz | | | @ 50 MHz PFD Frequency | | -144 | | dBc/Hz | | | PLL Figure of Merit (FOM) | | -222 | | dBc/Hz | Reference slew rate $> 0.5 \text{ V/ns}$ ; FOM $+ 10 \log(f_{\text{PFD}})$ is an approximation of the PFD/CP in-band phase noise (in the flat region) inside the PLL loop bandwidth; when running closed-loop, the phase noise, as observed at the VCO output, is increased by $20 \log(N)$ ; PLL figure of merit decreases with decreasing slew rate; see Figure 12 | | PLL DIGITAL LOCK DETECT WINDOW <sup>2</sup> | | | | | Signal available at LD, STATUS, and REFMON pins when selected by appropriate register settings; lock detect window settings can be varied by changing the CPRSET resistor | | Lock Threshold (Coincidence of Edges) | | | | | Selected by 0x017[1:0] and 0x018[4] (this is the threshold to go from unlock to lock) | | Low Range (ABP 1.3 ns, 2.9 ns) | | 3.5 | | ns | 0x017[1:0] = 00b, 01b,11b; 0x018[4] = 1b | | High Range (ABP 1.3 ns, 2.9 ns) | | 7.5 | | ns | 0x017[1:0] = 00b, 01b, 11b; 0x018[4] = 0b | | High Range (ABP 6.0 ns) | | 3.5 | | ns | 0x017[1:0] = 10b; 0x018[4] = 0b | | Unlock Threshold (Hysteresis) <sup>2</sup> | | | | | This is the threshold to go from lock to unlock | | Low Range (ABP 1.3 ns, 2.9 ns) | | 7 | | ns | 0x017[1:0] = 00b, 01b, 11b; 0x018[4] = 1b | | High Range (ABP 1.3 ns, 2.9 ns) | | 15 | | ns | 0x017[1:0] = 00b, 01b, 11b; 0x018[4] = 0b | | High Range (ABP 6.0 ns) | | 11 | | ns | 0x017[1:0] = 10b; 0x018[4] = 0b | <sup>&</sup>lt;sup>1</sup> The REFIN and REFIN self-bias points are offset slightly to avoid chatter on an open input condition. <sup>2</sup> For reliable operation of the digital lock detect, the period of the PFD frequency must be greater than the unlock-after-lock time. ### **CLOCK INPUTS** Table 3. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-------------------------------------------|----------------|------|-----|--------|--------------------------------------------------------------------------------------------------------| | CLOCK INPUTS (CLK, CLK) | | | | | Differential input | | Input Frequency | O <sup>1</sup> | | 2.4 | GHz | High frequency distribution (VCO divider) | | | 01 | | 1.6 | GHz | Distribution only (VCO divider bypassed); this is the frequency range supported by the channel divider | | Input Sensitivity, Differential | | 150 | | mV p-p | Measured at 2.4 GHz; jitter performance is improved with slew rates > 1 V/ns | | Input Level, Differential | | | 2 | V p-p | Larger voltage swings can turn on the protection diodes and can degrade jitter performance | | Input Common-Mode Voltage, $V_{CM}$ | 1.3 | 1.57 | 1.8 | V | Self-biased; enables ac coupling | | Input Common-Mode Range, V <sub>CMR</sub> | 1.3 | | 1.8 | V | With 200 mV p-p signal applied; dc-coupled | | Input Sensitivity, Single-Ended | | 150 | | mV p-p | CLK ac-coupled; CLK ac-bypassed to RF ground | | Input Resistance | 3.9 | 4.7 | 5.7 | kΩ | Self-biased | | Input Capacitance | | 2 | | pF | | $<sup>^{\</sup>rm 1}$ Below about 1 MHz, the input should be dc-coupled. Care should be taken to match $V_{\text{CM}}.$ ### **CLOCK OUTPUTS** Table 4. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LVPECL CLOCK OUTPUTS | | | | | Termination = $50 \Omega$ to VS_DRV – $2 V$ | | OUT0, OUT1, OUT2, OUT3, OUT4,<br>OUT5, OUT6, OUT7, OUT8,<br>OUT9, OUT10, OUT11 | | | | | Differential (OUT, OUT) | | Output Frequency, Maximum | 2400 | | | MHz | Using direct to output; see Figure 21 (higher frequencies are possible, but amplitude will not meet the Vod specification); the maximum output frequency is limited by either the maximum VCO frequency or the frequency at the CLK inputs, depending on the AD9520 configuration | | Output High Voltage, V <sub>ОН</sub> | VS_DRV –<br>1.07 | VS_DRV –<br>0.96 | VS_DRV –<br>0.84 | V | | | Output Low Voltage, Vol | VS_DRV –<br>1.95 | VS_DRV –<br>1.79 | VS_DRV –<br>1.64 | V | | | Output Differential Voltage, Vod | 660 | 820 | 950 | mV | | | CMOS CLOCK OUTPUTS | | | | | | | OUTOA, OUTOB, OUT1A, OUT1B,<br>OUT2A, OUT2B, OUT3A, OUT3B,<br>OUT4A, OUT4B, OUT5A, OUT5B,<br>OUT6A, OUT6B, OUT7A, OUT7B,<br>OUT8A, OUT8B, OUT9A, OUT9B,<br>OUT10A, OUT10B, OUT11A,<br>OUT11B | | | | | Single-ended; termination = 10 pF | | Output Frequency | | | 250 | MHz | See Figure 22 | | Output Voltage High, V <sub>OH</sub> | VS - 0.1 | | | V | @ 1 mA load, VS_DRV = 3.3 V/2.5 V | | Output Voltage Low, V <sub>OL</sub> | | | 0.1 | V | @ 1 mA load, VS_DRV = 3.3 V/2.5 V | | Output Voltage High, V <sub>OH</sub> | 2.7 | | | V | @ 10 mA load, VS_DRV = 3.3 V | | Output Voltage Low, Vol | | | 0.5 | V | @ 10 mA load, VS_DRV = 3.3 V | | Output Voltage High, V <sub>OH</sub> | 1.8 | | | V | @ 10 mA load, VS_DRV = 2.5 V | | Output Voltage Low, Vol | | | 0.6 | V | @ 10 mA load, VS_DRV = 2.5 V | ### **TIMING CHARACTERISTICS** Table 5. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-------------------------------------------------------------|------|------|------|-------|------------------------------------------------------------------------------------------------------------------------| | LVPECL OUTPUT RISE/FALL TIMES | | | | | Termination = 50 Ω to VS_DRV – 2 V | | Output Rise Time, t <sub>RP</sub> | | 130 | 170 | ps | 20% to 80%, measured differentially (rise/fall times are independent of VS and are valid for VS_DRV = 3.3 V and 2.5 V) | | Output Fall Time, t <sub>FP</sub> | | 130 | 170 | ps | 80% to 20%, measured differentially (rise/fall times are independent of VS and are valid for VS_DRV = 3.3 V and 2.5 V) | | PROPAGATION DELAY, t <sub>PECL</sub> , CLK-TO-LVPECL OUTPUT | | | | | | | For All Divide Values | 850 | 1050 | 1280 | ps | High frequency clock distribution configuration | | | 800 | 970 | 1180 | ps | Clock distribution configuration | | Variation with Temperature | | 1.0 | | ps/°C | | | OUTPUT SKEW, LVPECL OUTPUTS <sup>1</sup> | | | | | Termination = open | | LVPECL Outputs That Share the Same Divider | | 5 | 16 | ps | VS_DRV = 3.3 V | | | | 5 | 20 | ps | VS_DRV = 2.5 V | | LVPECL Outputs on Different Dividers | | 5 | 45 | ps | VS_DRV = 3.3 V | | | | 5 | 60 | ps | VS_DRV = 2.5 V | | All LVPECL Outputs Across Multiple Parts | | | 190 | ps | VS_DRV = 3.3 V and 2.5 V | | CMOS OUTPUT RISE/FALL TIMES | | | | | Termination = open | | Output Rise Time, t <sub>RC</sub> | | 750 | 960 | ps | 20% to 80%; C <sub>LOAD</sub> = 10 pF; VS_DRV = 3.3 V | | Output Fall Time, t <sub>FC</sub> | | 715 | 890 | ps | 80% to 20%; C <sub>LOAD</sub> = 10 pF; VS_DRV = 3.3 V | | Output Rise Time, t <sub>RC</sub> | | 965 | 1280 | ps | 20% to 80%; C <sub>LOAD</sub> = 10 pF; VS_DRV = 2.5 V | | Output Fall Time, t <sub>FC</sub> | | 890 | 1100 | ps | 80% to 20%; C <sub>LOAD</sub> = 10 pF; VS_DRV = 2.5 V | | PROPAGATION DELAY, t <sub>CMOS</sub> , CLK-TO-CMOS OUTPUT | | | | | Clock distribution configuration | | For All Divide Values | 2.1 | 2.75 | 3.55 | ns | VS_DRV = 3.3 V | | | | 3.35 | | ns | VS_DRV = 2.5 V | | Variation with Temperature | | 2 | | ps/°C | VS_DRV = 3.3 V and 2.5 V | | OUTPUT SKEW, CMOS OUTPUTS <sup>1</sup> | | | | | | | CMOS Outputs That Share the Same Divider | | 7 | 85 | ps | VS_DRV = 3.3 V | | | | 10 | 105 | ps | VS_DRV = 2.5 V | | All CMOS Outputs on Different Dividers | | 10 | 240 | ps | VS_DRV = 3.3 V | | | | 10 | 285 | ps | VS_DRV = 2.5 V | | All CMOS Outputs Across Multiple Parts | | | 600 | ps | VS_DRV = 3.3 V | | | | | 620 | ps | VS_DRV = 2.5 V | | OUTPUT SKEW, LVPECL-TO-CMOS OUTPUT <sup>1</sup> | | | | | All settings identical; different logic type | | Outputs That Share the Same Divider | 1.18 | 1.76 | 2.48 | ns | LVPECL to CMOS on same part | | Outputs That Are on Different Dividers | 1.20 | 1.78 | 2.50 | ns | LVPECL to CMOS on same part | <sup>&</sup>lt;sup>1</sup> The output skew is the difference between any two similar delay paths while operating at the same voltage and temperature. # **Timing Diagrams** Figure 2. CLK/ $\overline{\text{CLK}}$ to Clock Output Timing, Div = 1 Figure 3. LVPECL Timing, Differential Figure 4. CMOS Timing, Single-Ended, 10 pF Load # **CLOCK OUTPUT ADDITIVE PHASE NOISE (DISTRIBUTION ONLY; VCO DIVIDER NOT USED)** Table 6. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |------------------------------------|-----|------|-----|--------|---------------------------------------------------------| | CLK-TO-LVPECL ADDITIVE PHASE NOISE | | | | | Distribution section only; does not include PLL and VCO | | CLK = 1 GHz, OUTPUT = 1 GHz | | | | | Input slew rate > 1 V/ns | | Divider = 1 | | | | | ' | | @ 10 Hz Offset | | -107 | | dBc/Hz | | | @ 100 Hz Offset | | -117 | | dBc/Hz | | | @ 1 kHz Offset | | -127 | | dBc/Hz | | | @ 10 kHz Offset | | -135 | | dBc/Hz | | | @ 100 kHz Offset | | -142 | | dBc/Hz | | | @ 1 MHz Offset | | -145 | | dBc/Hz | | | @ 10 MHz Offset | | -147 | | dBc/Hz | | | @ 100 MHz Offset | | -150 | | dBc/Hz | | | CLK = 1 GHz, OUTPUT = 200 MHz | | | | | Input slew rate > 1 V/ns | | Divider = 5 | | | | | · | | @ 10 Hz Offset | | -122 | | dBc/Hz | | | @ 100 Hz Offset | | -132 | | dBc/Hz | | | @ 1 kHz Offset | | -143 | | dBc/Hz | | | @ 10 kHz Offset | | -150 | | dBc/Hz | | | @ 100 kHz Offset | | -156 | | dBc/Hz | | | @ 1 MHz Offset | | -157 | | dBc/Hz | | | >10 MHz Offset | | -157 | | dBc/Hz | | | CLK-TO-CMOS ADDITIVE PHASE NOISE | | | | | Distribution section only; does not include | | | | | | | PLL and VCO | | CLK = 1 GHz, OUTPUT = 250 MHz | | | | | Input slew rate > 1 V/ns | | Divider = 4 | | | | | | | @ 10 Hz Offset | | -107 | | dBc/Hz | | | @ 100 Hz Offset | | -119 | | dBc/Hz | | | @ 1 kHz Offset | | -125 | | dBc/Hz | | | @ 10 kHz Offset | | -134 | | dBc/Hz | | | @ 100 kHz Offset | | -144 | | dBc/Hz | | | @ 1 MHz Offset | | -148 | | dBc/Hz | | | >10 MHz Offset | | -154 | | dBc/Hz | | | CLK = 1 GHz, OUTPUT = 50 MHz | | | | | Input slew rate > 1 V/ns | | Divider = 20 | | | | | | | @ 10 Hz Offset | | -126 | | dBc/Hz | | | @ 100 Hz Offset | | -133 | | dBc/Hz | | | @ 1 kHz Offset | | -140 | | dBc/Hz | | | @ 10 kHz Offset | | -148 | | dBc/Hz | | | @ 100 kHz Offset | | -157 | | dBc/Hz | | | @ 1 MHz Offset | | -160 | | dBc/Hz | | | >10 MHz Offset | | -163 | | dBc/Hz | | ### **CLOCK OUTPUT ABSOLUTE PHASE NOISE (INTERNAL VCO USED)** Table 7. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-----------------------------------|-----|------|-----|--------|-----------------------------------------------| | LVPECL ABSOLUTE PHASE NOISE | | | | | Internal VCO; direct-to-LVPECL output and for | | VCO 2.25 CH- OUTDUT 2.25 CH- | | | | | loop bandwidths < 1 kHz | | VCO = 2.25 GHz; OUTPUT = 2.25 GHz | | | | | | | @ 1 kHz Offset | | -50 | | dBc/Hz | | | @ 10 kHz Offset | | -82 | | dBc/Hz | | | @ 100 kHz Offset | | -107 | | dBc/Hz | | | @ 1 MHz Offset | | -126 | | dBc/Hz | | | @ 10 MHz Offset | | -140 | | dBc/Hz | | | @ 40 MHz Offset | | -146 | | dBc/Hz | | | VCO = 2 GHz; OUTPUT = 2 GHz | | | | | | | @ 1 kHz Offset | | -55 | | dBc/Hz | | | @ 10 kHz Offset | | -85 | | dBc/Hz | | | @ 100 kHz Offset | | -110 | | dBc/Hz | | | @ 1 MHz Offset | | -129 | | dBc/Hz | | | @ 10 MHz Offset | | -142 | | dBc/Hz | | | @ 40 MHz Offset | | -147 | | dBc/Hz | | | VCO = 1.75 GHz; OUTPUT = 1.75 GHz | | | | | | | @ 1 kHz Offset | | -59 | | dBc/Hz | | | @ 10 kHz Offset | | -89 | | dBc/Hz | | | @ 100 kHz Offset | | -114 | | dBc/Hz | | | @ 1 MHz Offset | | -132 | | dBc/Hz | | | @ 10 MHz Offset | | -143 | | dBc/Hz | | | @ 40 MHz Offset | | -147 | | dBc/Hz | | ### **CLOCK OUTPUT ABSOLUTE TIME JITTER (CLOCK GENERATION USING INTERNAL VCO)** Table 8 | Table 8. | | | | | | |--------------------------------------------------------|-----|-----|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | | LVPECL OUTPUT ABSOLUTE TIME JITTER | | | | | Application example based on a typical setup where the reference source is clean, so a wider PLL loop bandwidth is used; reference = 15.36 MHz; R = 1 | | VCO = 1.966 GHz; LVPECL = 245.76 MHz; PLL LBW = 55 kHz | | 135 | | fs rms | Integration BW = 200 kHz to 10 MHz | | | | 308 | | fs rms | Integration BW = 12 kHz to 20 MHz | | VCO = 1.966 GHz; LVPECL = 122.88 MHz; PLL LBW = 55 kHz | | 129 | | fs rms | Integration BW = 200 kHz to 10 MHz | | | | 293 | | fs rms | Integration BW = 12 kHz to 20 MHz | | VCO = 1.966 GHz; LVPECL = 61.44 MHz; PLL LBW = 55 kHz | | 163 | | fs rms | Integration BW = 200 kHz to 10 MHz | | | | 323 | | fs rms | Integration BW = 12 kHz to 20 MHz | # **CLOCK OUTPUT ABSOLUTE TIME JITTER (CLOCK CLEANUP USING INTERNAL VCO)** Table 9. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------------------------|-----|-----|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LVPECL OUTPUT ABSOLUTE TIME JITTER | | | | | Application example based on a typical setup where the reference source is jittery, so a narrower PLL loop bandwidth is used; reference = 19.44 MHz; R div = 162 | | VCO = 1.866 GHz; LVPECL = 155.52 MHz; PLL LBW = 1.9 kHz | | 377 | | fs rms | Integration BW = 12 kHz to 20 MHz | | VCO = 1.966 GHz; LVPECL = 122.88 MHz; PLL LBW = 2.2 kHz | | 386 | | fs rms | Integration BW = 12 kHz to 20 MHz | ### **CLOCK OUTPUT ABSOLUTE TIME JITTER (CLOCK GENERATION USING EXTERNAL VCXO)** #### Table 10. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------|-----|-----|-----|--------|---------------------------------------------------------------------------------------------------------------------------------| | LVPECL OUTPUT ABSOLUTE TIME JITTER | | | | | Application example based on a typical setup using an external 245.76 MHz VCXO (Toyocom TCO-2112); reference = 15.36 MHz; R = 1 | | LVPECL = 245.76 MHz; PLL LBW = 125 Hz | | 54 | | fs rms | Integration BW = 200 kHz to 5 MHz | | | | 77 | | fs rms | Integration BW = 200 kHz to 10 MHz | | | | 109 | | fs rms | Integration BW = 12 kHz to 20 MHz | | LVPECL = 122.88 MHz; PLL LBW = 125 Hz | | 79 | | fs rms | Integration BW = 200 kHz to 5 MHz | | | | 114 | | fs rms | Integration BW = 200 kHz to 10 MHz | | | | 163 | | fs rms | Integration BW = 12 kHz to 20 MHz | | LVPECL = 61.44 MHz; PLL LBW = 125 Hz | | 124 | | fs rms | Integration BW = 200 kHz to 5 MHz | | | | 176 | | fs rms | Integration BW = 200 kHz to 10 MHz | | | | 259 | | fs rms | Integration BW = 12 kHz to 20 MHz | ### **CLOCK OUTPUT ADDITIVE TIME JITTER (VCO DIVIDER NOT USED)** ### Table 11. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |------------------------------------|-----|-----|-----|--------|--------------------------------------------------------------------------------------------------| | LVPECL OUTPUT ADDITIVE TIME JITTER | | | | | Distribution section only; does not include PLL and VCO; measured at rising edge of clock signal | | CLK = 622.08 MHz | | 46 | | fs rms | BW = 12 kHz - 20 MHz | | Any LVPECL Output = 622.08 MHz | | | | | | | Divide Ratio = 1 | | | | | | | CLK = 622.08 MHz | | 64 | | fs rms | BW = 12 kHz - 20 MHz | | Any LVPECL Output = 155.52 MHz | | | | | | | Divide Ratio = 4 | | | | | | | CLK = 1000 MHz | | 223 | | fs rms | Calculated from SNR of ADC method | | Any LVPECL Output = 100 MHz | | | | | Broadband jitter | | Divide Ratio = 10 | | | | | | | CLK = 500 MHz | | 209 | | fs rms | Calculated from SNR of ADC method | | Any LVPECL Output = 100 MHz | | | | | Broadband jitter | | Divide Ratio = 5 | | | | | | | CMOS OUTPUT ADDITIVE TIME JITTER | | | | | Distribution section only; does not include | | | | | | | PLL and VCO | | CLK = 200 MHz | | 325 | | fs rms | Calculated from SNR of ADC method | | Any CMOS Output Pair = 100 MHz | | | | | Broadband jitter | | Divide Ratio = 2 | | | | | | # **CLOCK OUTPUT ADDITIVE TIME JITTER (VCO DIVIDER USED)** Table 12. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-----------------------------------------------------------------------------------------------------|-----|-----|-----|--------|-------------------------------------------------------------------------------------------| | LVPECL OUTPUT ADDITIVE TIME JITTER | | | | | Distribution section only; does not include PLL and VCO; uses rising edge of clock signal | | CLK = 1.0 GHz; VCO DIV = 5; LVPECL = 100 MHz;<br>Divider = 2; Duty-Cycle Correction = Off | | 230 | | fs rms | Calculated from SNR of ADC method (broadband jitter) | | CLK = 500 MHz; VCO DIV = 5; LVPECL = 100 MHz;<br>Bypass Channel Divider; Duty-Cycle Correction = On | | 215 | | fs rms | Calculated from SNR of ADC method (broadband jitter) | | CMOS OUTPUT ADDITIVE TIME JITTER | | | | | Distribution section only; does not include PLL and VCO; uses rising edge of clock signal | | CLK = 200 MHz; VCO DIV = 2; CMOS = 100 MHz;<br>Bypass Channel Divider; Duty-Cycle Correction = Off | | 326 | | fs rms | Calculated from SNR of ADC method (broadband jitter) | | CLK = 1600 MHz; VCO DIV = 2; CMOS = 100 MHz;<br>Divider = 8; Duty-Cycle Correction = Off | | 362 | | fs rms | Calculated from SNR of ADC method (broadband jitter) | ### SERIAL CONTROL PORT—SPI MODE Table 13. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |--------------------------------------------------------------|-----|------|-----|------|-------------------------------------------------------------------------------------------------------------------| | CS (INPUT) | | | | | CS has an internal 30 kΩ pull-up resistor | | Input Logic 1 Voltage | 2.0 | | | V | | | Input Logic 0 Voltage | | | 0.8 | V | | | Input Logic 1 Current | | | 3 | μΑ | | | Input Logic 0 Current | | -110 | | μΑ | The minus sign indicates that current is flowing out of the AD9520, which is due to the internal pull-up resistor | | Input Capacitance | | 2 | | рF | | | SCLK (INPUT) IN SPI MODE | | | | | SCLK has an internal 30 k $\Omega$ pull-down resistor in SPI mode, but not in I <sup>2</sup> C mode | | Input Logic 1 Voltage | 2.0 | | | V | | | Input Logic 0 Voltage | | | 0.8 | V | | | Input Logic 1 Current | | 110 | | μΑ | | | Input Logic 0 Current | | | 1 | μΑ | | | Input Capacitance | | 2 | | рF | | | SDIO (WHEN AN INPUT IN BIDIRECTIONAL MODE) | | | | | | | Input Logic 1 Voltage | 2.0 | | | V | | | Input Logic 0 Voltage | | | 0.8 | V | | | Input Logic 1 Current | | 1 | | μΑ | | | Input Logic 0 Current | | 1 | | μΑ | | | Input Capacitance | | 2 | | рF | | | SDIO, SDO (OUTPUTS) | | | | | | | Output Logic 1 Voltage | 2.7 | | | V | | | Output Logic 0 Voltage | | | 0.4 | V | | | TIMING | | | | | | | Clock Rate (SCLK, 1/t <sub>SCLK</sub> ) | | | 25 | MHz | | | Pulse Width High, t <sub>HIGH</sub> | 16 | | | ns | | | Pulse Width Low, t <sub>LOW</sub> | 16 | | | ns | | | SDIO to SCLK Setup, t <sub>DS</sub> | 4 | | | ns | | | SCLK to SDIO Hold, t <sub>DH</sub> | 0 | | | ns | | | SCLK to Valid SDIO and SDO, t <sub>DV</sub> | | | 11 | ns | | | $\overline{\text{CS}}$ to SCLK Setup and Hold, $t_s$ , $t_c$ | 2 | | | ns | | | CS Minimum Pulse Width High, t₽WH | 3 | | | ns | | ### SERIAL CONTROL PORT—I<sup>2</sup>C MODE Table 14. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----|-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------| | SDA, SCL (WHEN INPUTS) | | | | | | | Input Logic 1 Voltage | 0.7 × VS | | | V | | | Input Logic 0 Voltage | | | $0.3 \times VS$ | V | | | Input Current with an Input Voltage Between 0.1 VS and 0.9 VS | -10 | | +10 | μΑ | | | Hysteresis of Schmitt Trigger Inputs | 0.015 × VS | | | V | | | Pulse Width of Spikes That Must Be Suppressed by the Input Filter, tspike | | | 50 | ns | | | SDA (WHEN OUTPUTTING DATA) | | | | | | | Output Logic 0 Voltage at 3 mA Sink Current | | | 0.4 | V | | | Output Fall Time from VIH <sub>MIN</sub> to VIL <sub>MAX</sub> with a Bus<br>Capacitance from 10 pF to 400 pF | $20 + 0.1 C_b (C_b =$ capacitance of one bus line in pF) | | 250 | ns | | | TIMING | | | | | Note that all I <sup>2</sup> C timing values<br>referred to VIH <sub>MIN</sub> (0.3 × VS) and<br>VIL <sub>MAX</sub> levels (0.7 × VS) | | Clock Rate (SCL, f <sub>12C</sub> ) | | | 400 | kHz | | | Bus Free Time Between a Stop and Start Condition, tidle | 1.3 | | | μs | | | Setup Time for a Repeated Start Condition, tset; STR | 0.6 | | | μs | | | Hold Time (Repeated) Start Condition (After This Period, the First Clock Pulse Is Generated, thld; STR) | 0.6 | | | μs | | | Setup Time for Stop Condition, t <sub>SET; STP</sub> | 0.6 | | | μs | | | Low Period of the SCL Clock, tLOW | 1.3 | | | μs | | | High Period of the SCL Clock, t <sub>HIGH</sub> | 0.6 | | | μs | | | SCL, SDA Rise Time, t <sub>RISE</sub> | 20 + 0.1 C <sub>b</sub> | | 300 | ns | | | SCL, SDA Fall Time, t <sub>FALL</sub> | 20 + 0.1 C <sub>b</sub> | | 300 | ns | | | Data Setup Time, t <sub>SET; DAT</sub> | 120 | | | ns | This is a minor deviation from<br>the original I <sup>2</sup> C specification of<br>100 ns minimum | | Data Hold Time, t <sub>HLD; DAT</sub> | 140 | | 880 | ns | This is a minor deviation from the original I <sup>2</sup> C specification of 0 ns minimum <sup>1</sup> | | Capacitive Load for Each Bus Line, Cb | | | 400 | рF | | <sup>&</sup>lt;sup>1</sup> According to the original I<sup>2</sup>C specification, an I<sup>2</sup>C master must also provide a minimum hold time of 300 ns for the SDA signal to bridge the undefined region of the SCL falling edge. # $\overline{PD}$ , $\overline{SYNC}$ , AND $\overline{RESET}$ PINS ### Table 15. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-------------------------------------------------|-----|------|-----|------|-------------------------------------------------------------------------------------------------------------------| | INPUT CHARACTERISTICS | | | | | These pins each have a 30 kΩ internal pull-up resistor | | Logic 1 Voltage | 2.0 | | | ٧ | | | Logic 0 Voltage | | | 8.0 | ٧ | | | Logic 1 Current | | | 1 | μΑ | | | Logic 0 Current | | -110 | | μΑ | The minus sign indicates that current is flowing out of the AD9520, which is due to the internal pull-up resistor | | Capacitance | | 2 | | рF | | | RESET TIMING | | | | | | | Pulse Width Low | 50 | | | ns | | | RESET Inactive to Start of Register Programming | 100 | | | ns | | | SYNC TIMING | | | | | | | Pulse Width Low | 1.3 | | | ns | High speed clock is CLK input signal | # **SERIAL PORT SETUP PINS: SP1, SP0** #### Table 16. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------|----------|-----|------------------|------|--------------------------------------------------------------------------------------------------------------------| | SP1, SP0 | | | | | These pins do not have internal pull-up/pull-down resistors | | Logic Level 0 | | | $0.25 \times VS$ | V | VS is the voltage on the VS pin | | Logic Level ½ | 0.4 × VS | | 0.65 × VS | V | User can float these pins to obtain Logic Level ½; if floating this pin, user should connect a capacitor to ground | | Logic Level 1 | 0.8 × VS | | | V | | # LD, STATUS, AND REFMON PINS Table 17. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------------|------|-----|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OUTPUT CHARACTERISTICS | | - | | | When selected as a digital output (CMOS); there are other modes in which these pins are not CMOS digital outputs; see Table 53, 0x017, 0x01A, and 0x01B | | Output Voltage High, V <sub>OH</sub> | 2.7 | | | ٧ | | | Output Voltage Low, Vol | | | 0.4 | ٧ | | | MAXIMUM TOGGLE RATE | | 100 | | MHz | Applies when mux is set to any divider or counter output, or PFD up/down pulse; also applies in analog lock detect mode; usually debug mode only; beware that spurs can couple to output when any of these pins are toggling | | ANALOG LOCK DETECT | | | | | | | Capacitance | | 3 | | pF | On-chip capacitance; used to calculate RC time constant for analog lock detect readback; use a pull-up resistor | | REF1, REF2, AND VCO FREQUENCY STATUS MONITOR | | | | | | | Normal Range | 1.02 | | | MHz | Frequency above which the monitor indicates the presence of the reference | | Extended Range | 8 | | | kHz | Frequency above which the monitor indicates the presence of the reference | | LD PIN COMPARATOR | | | | | | | Trip Point | | 1.6 | | ٧ | | | Hysteresis | | 260 | | mV | | ### **POWER DISSIPATION** Table 18. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-----------------------------------------------------------------------|-----|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | POWER DISSIPATION, CHIP | | | | | Does not include power dissipated in external resistors; all LVPECL outputs terminated with 50 $\Omega$ to V <sub>CC</sub> – 2 V; all CMOS outputs have 10 pF capacitive loading; VS_DRV = 3.3 V | | Power-On Default | | 1.32 | 1.5 | W | No clock; no programming; default register values | | PLL Locked; One LVPECL Output Enabled | | 0.55 | 0.64 | W | $f_{REF}$ = 25 MHz; $f_{OUT}$ = 250 MHz; VCO = 2 GHz; VCO divider = 2; one LVPECL output and output divider enabled; zero delay off; $I_{CP}$ = 4.8 mA | | PLL Locked; One CMOS Output Enabled | | 0.52 | 0.62 | W | $f_{REF}$ = 25 MHz; $f_{OUT}$ = 62.5 MHz; VCO = 2 GHz; VCO divider = 2; one CMOS output and output divider enabled; zero delay off; $I_{CP}$ = 4.8 mA | | Distribution Only Mode; VCO Divider On;<br>One LVPECL Output Enabled | | 0.39 | 0.46 | W | $f_{CLK} = 2.4$ GHz; $f_{OUT} = 200$ MHz; VCO divider = 2; one LVPECL output and output divider enabled; zero delay off | | Distribution Only Mode; VCO Divider Off;<br>One LVPECL Output Enabled | | 0.36 | 0.42 | W | $f_{CLK} = 2$ GHz; $f_{OUT} = 200$ MHz; VCO divider bypassed; one LVPECL output and output divider enabled; zero delay off | | Maximum Power, Full Operation | | 1.5 | 1.7 | W | PLL on; internal VCO = 160 MHz; VCO divider = 2; all channel dividers on; 12 LVPECL outputs @ 125 MHz; zero delay on | | PD Power-Down | | 60 | 80 | mW | PD pin pulled low; does not include power dissipated in termination resistors | | PD Power-Down, Maximum Sleep | | 24 | 33 | mW | $\overline{PD}$ pin pulled low; PLL power-down 0x010[1:0] = 01b; SYNC power-down 0x230[2] = 1b; power-down distribution reference 0x230[1] = 1b | | VCP Supply | | 4 | 4.8 | mW | PLL operating; typical closed-loop configuration | | POWER DELTAS, INDIVIDUAL FUNCTIONS | | | | | Power delta when a function is enabled/disabled | | VCO Divider On/Off | | 32 | 40 | mW | VCO divider not used | | REFIN (Differential) Off | | 25 | 30 | mW | Delta between reference input off and differential reference input mode | | REF1, REF2 (Single-Ended) On/Off | | 15 | 20 | mW | Delta between reference inputs off and one singled-ended reference enabled; double this number if both REF1 and REF2 are powered up | | VCO On/Off | | 67 | 104 | mW | Internal VCO disabled; CLK input selected | | PLL Dividers and Phase Detector On/Off | | 51 | 63 | mW | PLL off to PLL on, normal operation; no reference enabled | | LVPECL Channel | | 121 | 144 | mW | No LVPECL output on to one LVPECL output on; channel divider set to 1 | | LVPECL Driver | | 51 | 73 | mW | Second LVPECL output turned on, same channel | | CMOS Channel | | 145 | 180 | mW | No CMOS output on to one CMOS output on; channel divider set to 1; $f_{OUT} = 62.5$ MHz and 10 pF of capacitive loading | | CMOS Driver On/Off | | 11 | 24 | mW | Additional CMOS outputs within the same channel turned on | | Channel Divider Enabled | | 40 | 57 | mW | Delta between divider bypassed (divide-by-1) and divide-by-2 to divide-by-32 | | Zero Delay Block On/Off | | 30 | 34 | mW | | # **ABSOLUTE MAXIMUM RATINGS** Table 19. | Parameter or Pin Respect to Rating VS GND -0.3 V to +3.6 V VCP, CP GND -0.3 V to +5.8 V VS_DRV GND -0.3 V to V5.8 V REFIN, REFIN GND -0.3 V to V5 + 0.3 V RSET, LF, BYPASS GND -0.3 V to V5 + 0.3 V CPRSET GND -0.3 V to V5 + 0.3 V CLK GND -0.3 V to V5 + 0.3 V CLK GND -0.3 V to V5 + 0.3 V SCLK/SCL, SDIO/SDA, SDO, CS GND -0.3 V to V5 + 0.3 V OUT0, OUT0, OUT1, OUT1, OUT1, OUT1, OUT2, OUT3, OUT3, OUT3, OUT5, OUT5, OUT6, OUT6, OUT7, OUT7, OUT6, OUT7, OUT7, OUT7, OUT6, OUT10, OUT11, OUT11 GND -0.3 V to V5 + 0.3 V SYNC, RESET, PD GND -0.3 V to V5 + 0.3 V SPO, SP1, EEPROM GND -0.3 V to V5 + 0.3 V Junction Temperature¹ Storage Temperature Range -65°C to +150°C Lead Temperature (10 sec) 300°C | _ | With | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------|------------------------| | VCP, CP GND -0.3 V to +5.8 V VS_DRV GND -0.3 V to +3.6 V REFIN, REFIN GND -0.3 V to VS + 0.3 V RSET, LF, BYPASS GND -0.3 V to VS + 0.3 V CPRSET GND -0.3 V to VS + 0.3 V CLK GND -0.3 V to VS + 0.3 V CLK GND -0.3 V to VS + 0.3 V SCLK/SCL, SDIO/SDA, SDO, CS GND -0.3 V to VS + 0.3 V OUTO, OUTO, OUTI, OUTI, OUTI, OUTI, OUT2, OUT3, OUT3, OUT3, OUT4, OUT4, OUT5, OUT5, OUT6, OUT7, OUT6, OUT7, OUT7, OUT7, OUT7, OUT8, OUT9, OUT10, OUT11, OUT11 GND -0.3 V to VS + 0.3 V SYNC, RESET, PD GND -0.3 V to VS + 0.3 V SPO, SP1, EEPROM GND -0.3 V to VS + 0.3 V Junction Temperature of Storage Temperature Range 150°C | Parameter or Pin | Respect to | Rating | | VS_DRV GND -0.3 V to +3.6 V REFIN, REFIN GND -0.3 V to VS + 0.3 V RSET, LF, BYPASS GND -0.3 V to VS + 0.3 V CPRSET GND -0.3 V to VS + 0.3 V CLK, CLK GND -0.3 V to VS + 0.3 V CLK GND -0.3 V to VS + 0.3 V CLK/SCL, SDIO/SDA, SDO, CS GND -0.3 V to VS + 0.3 V OUT0, OUT0, OUT1, OUT1, GND -0.3 V to VS + 0.3 V OUT2, OUT2, OUT3, OUT3, GND -0.3 V to VS + 0.3 V OUT4, OUT4, OUT5, OUT7, OUT9, OUT10, OUT10, OUT11 SYNC, RESET, PD GND -0.3 V to VS + 0.3 V SPO, SP1, EEPROM GND -0.3 V to VS + 0.3 V Junction Temperature¹ 150°C Storage Temperature Range -65°C to +150°C | VS | GND | -0.3 V to +3.6 V | | REFIN, REFIN GND -0.3 V to VS + 0.3 V RSET, LF, BYPASS GND -0.3 V to VS + 0.3 V CPRSET GND -0.3 V to VS + 0.3 V CLK, CLK GND -0.3 V to VS + 0.3 V CLK GND -0.3 V to VS + 0.3 V CLK GND -0.3 V to VS + 0.3 V OUT0, OUT0, OUT1, OUT1, OUT1, OUT1, OUT3, OUT2, OUT3, OUT3, OUT3, OUT4, OUT4, OUT5, OUT5, OUT5, OUT6, OUT6, OUT7, OUT7, OUT8, OUT9, OUT9, OUT10, OUT11, OUT11 GND -0.3 V to VS + 0.3 V SYNC, RESET, PD GND -0.3 V to VS + 0.3 V SPO, SP1, EEPROM GND -0.3 V to VS + 0.3 V Junction Temperature I Storage Temperature Range 150°C | VCP, CP | GND | −0.3 V to +5.8 V | | RSET, LF, BYPASS GND -0.3 V to VS + 0.3 V | VS_DRV | GND | −0.3 V to +3.6 V | | CPRSET<br>CLK, CLK GND<br>GND −0.3 V to VS + 0.3 V CLK GND −0.3 V to VS + 0.3 V CLK CLK −1.2 V to +1.2 V SCLK/SCL, SDIO/SDA, SDO, CS<br>OUT0, OUT0, OUT1, OUT1,<br>OUT2, OUT3, OUT3,<br>OUT4, OUT5, OUT5,<br>OUT6, OUT7, OUT5,<br>OUT6, OUT7, OUT7,<br>OUT8, OUT9, OUT9,<br>OUT10, OUT11, OUT11 GND −0.3 V to VS + 0.3 V SYNC, RESET, PD GND −0.3 V to VS + 0.3 V REFMON, STATUS, LD GND −0.3 V to VS + 0.3 V SPO, SP1, EEPROM GND −0.3 V to VS + 0.3 V Junction Temperature¹ 150°C Storage Temperature Range −65°C to +150°C | REFIN, REFIN | GND | -0.3 V to VS + 0.3 V | | CLK, CLK GND -0.3 V to VS + 0.3 V CLK GND -1.2 V to +1.2 V SCLK/SCL, SDIO/SDA, SDO, CS GND -0.3 V to VS + 0.3 V OUT0, OUT0, OUT1, OUT1, OUT1, OUT2, OUT2, OUT3, OUT3, OUT5, OUT6, OUT6, OUT7, OUT7, OUT9, OUT10, OUT11, OUT11 GND -0.3 V to VS + 0.3 V SYNC, RESET, PD GND -0.3 V to VS + 0.3 V REFMON, STATUS, LD GND -0.3 V to VS + 0.3 V SPO, SP1, EEPROM GND -0.3 V to VS + 0.3 V Junction Temperature of Storage Temperature Range 150°C | RSET, LF, BYPASS | GND | -0.3 V to VS + 0.3 V | | CLK CLK SCLK/SCL, SDIO/SDA, SDO, CS GND OUT0, OUT0, OUT1, OUT1, OUT1, OUT2, OUT2, OUT3, OUT3, OUT3, OUT4, OUT4, OUT5, OUT5, OUT6, OUT6, OUT7, OUT9, OUT10, OUT10, OUT11, OUT11 GND SYNC, RESET, PD GND REFMON, STATUS, LD GND SP0, SP1, EEPROM GND Junction Temperature 1 GND Storage Temperature Range 150°C -65°C to +150°C | CPRSET | GND | -0.3 V to VS + 0.3 V | | SCLK/SCL, SDIO/SDA, SDO, CS GND -0.3 V to VS + 0.3 V OUT0, OUT0, OUT1, OUT1, OUT1, OUT3, OUT3, OUT4, OUT4, OUT5, OUT5, OUT6, OUT6, OUT7, OUT7, OUT8, OUT10, OUT11, OUT11 GND -0.3 V to VS + 0.3 V SYNC, RESET, PD GND -0.3 V to VS + 0.3 V REFMON, STATUS, LD GND -0.3 V to VS + 0.3 V SPO, SP1, EEPROM GND -0.3 V to VS + 0.3 V Junction Temperature 1 150°C Storage Temperature Range -65°C to +150°C | CLK, CLK | GND | -0.3 V to VS + 0.3 V | | OUTO, OUTO, OUT1, OUT1, OUT2, OUT3, OUT3, OUT4, OUT4, OUT5, OUT6, OUT6, OUT7, OUT7, OUT8, OUT9, OUT9, OUT10, OUT10, OUT11, OUT11 SYNC, RESET, PD REFMON, STATUS, LD SP0, SP1, EEPROM Junction Temperature 1 Storage Temperature Range GND -0.3 V to VS + 0.3 V -0.3 V to VS + 0.3 V FOR STATUS, LD GND -0.3 V to VS + 0.3 V -0.3 V to VS + 0.3 V -0.5°C to +150°C | CLK | CLK | -1.2 V to +1.2 V | | OUT2, OUT3, OUT3, OUT3, OUT4, OUT4, OUT5, OUT5, OUT6, OUT6, OUT7, OUT7, OUT8, OUT9, OUT9, OUT10, OUT10, OUT11, OUT11 SYNC, RESET, PD GND -0.3 V to VS + 0.3 V REFMON, STATUS, LD GND -0.3 V to VS + 0.3 V SP0, SP1, EEPROM GND -0.3 V to VS + 0.3 V Junction Temperature 1 150°C Storage Temperature Range | SCLK/SCL, SDIO/SDA, SDO, $\overline{CS}$ | GND | -0.3 V to VS + 0.3 V | | OUT4, OUT4, OUT5, OUT5, OUT6, OUT6, OUT7, OUT7, OUT8, OUT9, OUT9, OUT10, OUT10, OUT11, OUT11 SYNC, RESET, PD GND -0.3 V to VS + 0.3 V REFMON, STATUS, LD GND -0.3 V to VS + 0.3 V SP0, SP1, EEPROM GND -0.3 V to VS + 0.3 V Junction Temperature 1 150°C Storage Temperature Range -65°C to +150°C | OUT0, $\overline{\text{OUT0}}$ , OUT1, $\overline{\text{OUT1}}$ , | GND | -0.3 V to VS + 0.3 V | | OUT6, OUT7, OUT7, OUT9, OUT9, OUT10, OUT10, OUT11, OUT11 SYNC, RESET, PD GND -0.3 V to VS + 0.3 V REFMON, STATUS, LD GND -0.3 V to VS + 0.3 V SP0, SP1, EEPROM GND -0.3 V to VS + 0.3 V Junction Temperature 1 150°C Storage Temperature Range -65°C to +150°C | | | | | OUT8, OUT8, OUT9, OUT9, OUT10, OUT10, OUT11, OUT11 GND -0.3 V to VS + 0.3 V SYNC, RESET, PD GND -0.3 V to VS + 0.3 V REFMON, STATUS, LD GND -0.3 V to VS + 0.3 V SP0, SP1, EEPROM GND -0.3 V to VS + 0.3 V Junction Temperature¹ 150°C Storage Temperature Range -65°C to +150°C | | | | | OUT10, OUT10, OUT11, OUT11 GND -0.3 V to VS + 0.3 V REFMON, STATUS, LD GND -0.3 V to VS + 0.3 V SP0, SP1, EEPROM GND -0.3 V to VS + 0.3 V Junction Temperature¹ GND -0.3 V to VS + 0.3 V Storage Temperature Range 150°C -65°C to +150°C | | | | | SYNC, RESET, PD REFMON, STATUS, LD SPO, SP1, EEPROM Junction Temperature 1 Storage Temperature Range GND -0.3 V to VS + 0.3 V -0.3 V to VS + 0.3 V 150°C -65°C to +150°C | | | | | REFMON, STATUS, LD GND $-0.3 \text{ V to VS} + 0.3 \text{ V}$ SP0, SP1, EEPROM GND $-0.3 \text{ V to VS} + 0.3 \text{ V}$ Junction Temperature $^1$ 150°C $-65$ °C to $+150$ °C | | | | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | SYNC, RESET, PD | GND | -0.3 V to VS + 0.3 V | | Junction Temperature <sup>1</sup> Storage Temperature Range 150°C -65°C to +150°C | REFMON, STATUS, LD | GND | -0.3 V to VS + 0.3 V | | Storage Temperature Range -65°C to +150°C | SP0, SP1, EEPROM | GND | -0.3 V to VS + 0.3 V | | and the second s | Junction Temperature <sup>1</sup> | | 150°C | | Lead Temperature (10 sec) 300°C | Storage Temperature Range | | −65°C to +150°C | | | Lead Temperature (10 sec) | | 300°C | $<sup>^{1}</sup>$ See Table 20 for $\theta_{JA}$ . Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### THERMAL RESISTANCE Thermal impedance measurements were taken on a JEDEC 51-5 2S2P test board in still air in accordance with JEDEC JESD 51-2. See the Thermal Performance section for more details. Table 20. | Package Type | θ <sub>JA</sub> | Unit | |-------------------------|-----------------|------| | 64-Lead LFCSP (CP-64-4) | 22 | °C/W | #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS **Table 21. Pin Function Descriptions** | Pin No. | Input/<br>Output | Pin<br>Type | Mnemonic | Description | |------------------------------------------------|------------------|--------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 11, 12,<br>32, 40, 41,<br>49, 57, 60,<br>61 | I | Power | VS | 3.3 V Power Pins. | | 2 | 0 | 3.3 V CMOS | REFMON | Reference Monitor (Output). It has multiple selectable outputs. | | 3 | 0 | 3.3 V CMOS | LD | Lock Detect (Output). It has multiple selectable outputs. | | 4 | 1 | Power | VCP | Power Supply for Charge Pump (CP); VS < VCP < 5.0 V. | | 5 | 0 | Loop filter | СР | Charge Pump (Output). It connects to external loop filter. | | 6 | 0 | 3.3 V CMOS | STATUS | Programmable Status Output. | | 7 | 1 | 3.3 V CMOS | REF_SEL | Reference Select. It selects REF1 (low) or REF2 (high). This pin has an internal 30 k $\Omega$ pull-down resistor. | | 8 | I | 3.3 V CMOS | SYNC | Manual Synchronizations and Manual Holdover. This pin initiates a manual synchronization and is used for manual holdover. Active low. This pin has an internal 30 k $\Omega$ pull-up resistor. | | 9 | 1 | Loop filter | LF | Loop Filter (Input). It connects internally to the VCO control voltage node. | | 10 | 0 | Loop filter | BYPASS | This pin is for bypassing the LDO to ground with a capacitor. | | 13 | I | Differential clock input | CLK | Along with CLK, this is the differential input for the clock distribution section. | | 14 | I | Differential clock input | CLK | Along with CLK, this is the differential input for the clock distribution section. | | Pin No. | Input/<br>Output | Pin<br>Type | Mnemonic | Description | |-------------------|------------------|-------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | I | 3.3 V CMOS | CS | Serial Control Port Chip Select; Active Low. This pin has an internal 30 k $\Omega$ pull-up resistor. | | 16 | I | 3.3 V CMOS | SCLK/SCL | Serial Control Port Clock Signal. This pin has an internal 30 k $\Omega$ pull-down resistor in SPI mode, but is high impedance in I <sup>2</sup> C mode. | | 17 | I/O | 3.3 V CMOS | SDIO/SDA | Serial Control Port Bidirectional Serial Data In/Out. | | 18 | 0 | 3.3 V CMOS | SDO | Serial Control Port Unidirectional Serial Data Out. | | 19, 59 | 1 | GND | GND | Ground Pins. | | 20 | I | Three-level logic | SP1 | Select SPI or I <sup>2</sup> C as serial interface port and select I <sup>2</sup> C slave address in I <sup>2</sup> C mode.<br>Three-level logic. This pin is internally biased for the open logic level. | | 21 | I | Three-level logic | SP0 | Select SPI or I <sup>2</sup> C as serial interface port and select I <sup>2</sup> C slave address in I <sup>2</sup> C mode.<br>Three-level logic. This pin is internally biased for the open logic level. | | 22 | I | 3.3 V CMOS | EEPROM | Setting this pin high selects the register values stored in the internal EEPROM to be loaded at reset and/or power-up. Setting this pin low causes the AD9520 to load the hard-coded default register values at power-up/reset. This pin has an internal 30 k $\Omega$ pull-down resistor. | | 23 | 1 | 3.3 V CMOS | RESET | Chip Reset, Active Low. This pin has an internal 30 k $\Omega$ pull-up resistor. | | 24 | 1 | 3.3 V CMOS | PD | Chip Power Down, Active Low. This pin has an internal 30 $k\Omega$ pull-up resistor. | | 25 | 0 | LVPECL or<br>CMOS | OUT9 (OUT9A) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 26 | 0 | LVPECL or<br>CMOS | OUT9 (OUT9B) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 27, 35,<br>46, 54 | I | Power | VS_DRV | Output Driver Power Supply Pins. As a group, these pins can be set to either 2.5 V or 3.3 V. All four pins must be set to the same voltage. | | 28 | 0 | LVPECL or CMOS | OUT10 (OUT10A) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 29 | 0 | LVPECL or CMOS | OUT10 (OUT10B) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 30 | 0 | LVPECL or CMOS | OUT11 (OUT11A) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 31 | 0 | LVPECL or CMOS | OUT11 (OUT11B) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 33 | 0 | LVPECL or CMOS | OUT6 (OUT6A) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 34 | 0 | LVPECL or CMOS | OUT6 (OUT6B) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 36 | 0 | LVPECL or CMOS | OUT7 (OUT7A) | Clock Output. This pin can be configured as one side of a differential LVPECL output, or as a single-ended CMOS output. | | 37 | 0 | LVPECL or CMOS | OUT7 (OUT7B) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 38 | 0 | LVPECL or CMOS | OUT8 (OUT8A) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 39 | 0 | LVPECL or CMOS | OUT8 (OUT8B) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 42 | 0 | LVPECL or CMOS | OUT5 (OUT5B) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 43 | 0 | LVPECL or<br>CMOS | OUT5 (OUT5A) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 44 | 0 | LVPECL or CMOS | OUT4 (OUT4B) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 45 | 0 | LVPECL or CMOS | OUT4 (OUT4A) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 47 | 0 | LVPECL or<br>CMOS | OUT3 (OUT3B) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | Pin No. | Input/<br>Output | Pin<br>Type | Mnemonic | Description | |---------|------------------|----------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------| | 48 | 0 | LVPECL or CMOS | OUT3 (OUT3A) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 50 | 0 | LVPECL or<br>CMOS | OUT2 (OUT2B) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 51 | 0 | LVPECL or<br>CMOS | OUT2 (OUT2A) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 52 | 0 | LVPECL or<br>CMOS | OUT1 (OUT1B) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 53 | 0 | LVPECL or<br>CMOS | OUT1 (OUT1A) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 55 | 0 | LVPECL or<br>CMOS | OUTO (OUTOB) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 56 | 0 | LVPECL or<br>CMOS | OUT0 (OUT0A) | Clock Output. This pin can be configured as one side of a differential LVPECL output or as a single-ended CMOS output. | | 58 | 0 | Current set resistor | RSET | Clock Distribution Current Set Resistor. Connect a 4.12 k $\Omega$ resistor from this pin to GND. | | 62 | 0 | Current set resistor | CPRSET | Charge Pump Current Set Resistor. Connect a 5.1 $k\Omega$ resistor from this pin to GND. | | 63 | I | Reference<br>input | REFIN (REF2) | Along with REFIN, this is the differential input for the PLL reference. Alternatively, this pin is a single-ended input for REF2. | | 64 | I | Reference<br>input | REFIN (REF1) | Along with REFIN, this is the differential input for the PLL reference. Alternatively, this pin is a single-ended input for REF1. | | EPAD | | GND | GND | Exposed die pad must be connected to GND. | # TYPICAL PERFORMANCE CHARACTERISTICS Figure 6. Total Current vs. Frequency, CLK-to-Output (PLL Off), LVPECL Outputs Terminated 50 $\Omega$ to VS\_DRV - 2 V Figure 7. Total Current vs. Frequency, CLK-to-Output (PLL Off), CMOS Outputs with 10 pF Load Figure 8. K<sub>VCO</sub> vs. VCO Frequency Figure 9. Charge Pump Characteristics @ VCP = 3.3 V Figure 10. Charge Pump Characteristics @ VCP = 5.0 V Figure 11. PFD Phase Noise Referred to PFD Input vs. PFD Frequency Figure 12. PLL Figure of Merit (FOM) vs. Slew Rate at REFIN/REFIN Figure 13. VCO Tuning Voltage vs. Frequency Figure 14. PFD/CP Spurs; 122.88 MHz; PFD = 15.36 MHz; LBW = 127 kHz; $I_{CP}$ = 3.0 mA; $f_{VCO}$ = 1966.08 MHz Figure 15. Output Spectrum, LVPECL; 122.88 MHz; PFD = 15.36 MHz; LBW = 127 kHz; $I_{CP}$ = 3.0 mA; $f_{VCO}$ = 1966.08 MHz Figure 16. CMOS Output V<sub>OH</sub> (Static) vs. R<sub>LOAD</sub> (to Ground) Figure 17. LVPECL Output (Differential) @ 100 MHz Figure 18. LVPECL Differential Voltage Swing @ 1600 MHz Figure 19. CMOS Output with 10 pF Load @ 25 MHz Figure 20. CMOS Output with 2 pF and 10 pF Load @ 250 MHz Figure 21. LVPECL Differential Voltage Swing vs. Frequency Figure 22. CMOS Output Swing vs. Frequency and Capacitive Load Figure 23. Internal VCO Phase Noise (Absolute), Direct-to-LVPECL @ 1750 MHz Figure 24. Internal VCO Phase Noise (Absolute), Direct-to-LVPECL @ 2000 MHz Figure 25. Internal VCO Phase Noise (Absolute), Direct-to-LVPECL @ 2250 MHz Figure 26. Additive (Residual) Phase Noise, CLK-to-LVPECL @ 245.76 MHz, Divide-by-1 Figure 27. Additive (Residual) Phase Noise, CLK-to-LVPECL @ 200 MHz, Divide-by-5 Figure 28. Additive (Residual) Phase Noise, CLK-to-LVPECL @ 1600 MHz, Divide-by-1 Figure 29. Additive (Residual) Phase Noise, CLK-to-CMOS @ 50 MHz, Divide-by-20 Figure 30. Additive (Residual) Phase Noise, CLK-to-CMOS @ 250 MHz, Divide-by-4 Figure 31. Phase Noise (Absolute) Clock Generation; Internal VCO @ 1.966 GHz; PFD = 15.36 MHz; LBW = 40 kHz; LVPECL Output = 122.88 MHz Figure 32. Phase Noise (Absolute) Clock Cleanup; Internal VCO @ 1.866 GHz; PFD = 120 kHz; LBW = 1.84 kHz; LVPECL Output = 155.52 MHz Figure 33. Phase Noise (Absolute), External VCXO (Toyocom TCO-2112) @ 245.76 MHz; PFD = 15.36 MHz; LBW = 250 Hz; LVPECL Output = 245.76 MHz Figure 34. PLL Loop Filter Used for Clock Generation Plot (see Figure 31) Figure 35. PLL Loop Filter Used for Clock Cleanup Plot (See Figure 32) ### **TERMINOLOGY** #### Phase Jitter and Phase Noise An ideal sine wave can be thought of as having a continuous and even progression of phase with time from 0° to 360° for each cycle. Actual signals, however, display a certain amount of variation from ideal phase progression over time. This phenomenon is called phase jitter. Although many causes can contribute to phase jitter, one major cause is random noise, which is characterized statistically as being Gaussian (normal) in distribution. This phase jitter leads to a spreading out of the energy of the sine wave in the frequency domain, producing a continuous power spectrum. This power spectrum is usually reported as a series of values whose units are dBc/Hz at a given offset in frequency from the sine wave (carrier). The value is a ratio (expressed in decibels) of the power contained within a 1 Hz bandwidth with respect to the power at the carrier frequency. For each measurement, the offset from the carrier frequency is also given. It is meaningful to integrate the total power contained within some interval of offset frequencies (for example, 10 kHz to 10 MHz). This is called the integrated phase noise over that frequency offset interval and can be readily related to the time jitter due to the phase noise within that offset frequency interval. Phase noise has a detrimental effect on the performance of ADCs, DACs, and RF mixers. It lowers the achievable dynamic range of the converters and mixers, although they are affected in somewhat different ways. #### Time Jitter Phase noise is a frequency domain phenomenon. In the time domain, the same effect is exhibited as time jitter. When observing a sine wave, the time of successive zero crossings varies. In a square wave, the time jitter is a displacement of the edges from their ideal (regular) times of occurrence. In both cases, the variations in timing from the ideal are the time jitter. Because these variations are random in nature, the time jitter is specified in seconds root mean square (rms) or 1 sigma of the Gaussian distribution. Time jitter that occurs on a sampling clock for a DAC or an ADC decreases the signal-to-noise ratio (SNR) and dynamic range of the converter. A sampling clock with the lowest possible jitter provides the highest performance from a given converter. #### **Additive Phase Noise** Additive phase noise is the amount of phase noise that is attributable to the device or subsystem being measured. The phase noise of any external oscillators or clock sources is subtracted. This makes it possible to predict the degree to which the device impacts the total system phase noise when used in conjunction with the various oscillators and clock sources, each of which contributes its own phase noise to the total. In many cases, the phase noise of one element dominates the system phase noise. When there are multiple contributors to phase noise, the total is the square root of the sum of squares of the individual contributors. #### Additive Time Jitter Additive time jitter is the amount of time jitter that is attributable to the device or subsystem being measured. The time jitter of any external oscillators or clock sources is subtracted. This makes it possible to predict the degree to which the device impacts the total system time jitter when used in conjunction with the various oscillators and clock sources, each of which contributes its own time jitter to the total. In many cases, the time jitter of the external oscillators and clock sources dominates the system time jitter. # **DETAILED BLOCK DIAGRAM** # THEORY OF OPERATION OPERATIONAL CONFIGURATIONS The AD9520 can be configured in several ways. These configurations must be set up by loading the control registers (see Table 49 to Table 60). Each section or function must be individually programmed by setting the appropriate bits in the corresponding control register or registers. When the desired configuration is programmed, the user can store these values in the on-board EEPROM to allow the part to power up in the desired configuration without user intervention. #### Mode 0: Internal VCO and Clock Distribution When using the internal VCO and PLL, the VCO divider must be employed to ensure that the frequency presented to the channel dividers does not exceed its specified maximum frequency (see Table 3). The internal PLL uses an external loop filter to set the loop bandwidth. The external loop filter is also crucial to the loop stability. When using the internal VCO, it is necessary to calibrate the VCO (0x018[0]) to ensure optimal performance. For internal VCO and clock distribution applications, the register settings shown in Table 22 should be used. Table 22. Settings When Using Internal VCO | | ·· | |-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Register | Description | | 0x010[1:0] = 00b | PLL normal operation (PLL on) | | 0x010 to 0x01E | PLL settings; select and enable a reference input; set R, N (P, A, B), PFD polarity, and Icp according to the intended loop configuration | | 0x1E1[1] = 1b | VCO selected as the source | | 0x01C[2:0] | Enable reference inputs | | 0x1E0[2:0] | Set VCO divider | | 0x1E1[0] = 0b | Use the VCO divider as source for distribution section | | 0x018[0] = 0<br>0x232[0] = 1 | Reset VCO calibration and issue IO_UPDATE (not necessary for first time after power-up, but must be done subsequently) | | 0x018[0] = 1,<br>0x232[0] = 1 | Initiate VCO calibration, issue IO_UPDATE | Figure 37. Internal VCO and Clock Distribution (Mode 0) #### Mode 1: Clock Distribution or External VCO < 1600 MHz When the external clock source to be distributed or the external VCO/VCXO is <1600 MHz, a configuration that bypasses the VCO divider can be used. This is the only difference from Mode 2. Bypassing the VCO divider limits the frequency of the clock source to <1600 MHz (due to the maximum input frequency allowed at the channel dividers). #### **Configuration and Register Settings** For clock distribution applications where the external clock is <1600 MHz, the register settings shown in Table 23 should be used. Table 23. Settings for Clock Distribution < 1600 MHz | Register | Description | |------------------|-----------------------------------------------------------| | 0x010[1:0] = 01b | PLL asynchronous power-down (PLL off) | | 0x1E1[0] = 1b | Bypass the VCO divider as source for distribution section | | 0x1E1[1] = 0b | CLK selected as the source | When using the internal PLL with an external VCO < 1600 MHz, the PLL must be turned on. Table 24. Settings for Using Internal PLL with External VCO < 1600 MHz | Register | Description | |------------------|-------------------------------------------------------------------------------------------| | 0x1E1[0] = 1b | Bypass the VCO divider as source for distribution section | | 0x010[1:0] = 00b | PLL normal operation (PLL on) along with other appropriate PLL settings in 0x010 to 0x01E | An external VCO/VCXO requires an external loop filter that must be connected between CP and the tuning pin of the VCO/VCXO. This loop filter determines the loop bandwidth and stability of the PLL. Make sure to select the proper PFD polarity for the VCO/VCXO being used. Table 25. Setting the PFD Polarity | Register | Description | |--------------|--------------------------------------------------------------------------| | 0x010[7] = 0 | PFD polarity positive (higher control voltage produces higher frequency) | | 0x010[7] = 1 | PFD polarity negative (higher control voltage produces lower frequency) | 07216-031 Figure 38. Clock Distribution or External VCO < 1600 MHz (Mode 1) #### Mode 2: High Frequency Clock Distribution—CLK or External VCO > 1600 MHz The AD9520 power-up default configuration has the PLL powered off and the routing of the input set so that the CLK/ CLK input is connected to the distribution section through the VCO divider (divide-by-1/divide-by-2/divide-by-3/ divide-by-4/ divide-by-5/divide-by-6). This is a distribution only mode that allows for an external input up to 2400 MHz (see Table 3). The maximum frequency that can be applied to the channel dividers is 1600 MHz; therefore, higher input frequencies must be divided down before reaching the channel dividers. When the PLL is enabled, this routing also allows the use of the PLL with an external VCO or VCXO with a frequency <2400 MHz. In this configuration, the internal VCO is not used and is powered off. The external VCO/VCXO feeds directly into the prescaler. The register settings shown in Table 26 are the default values of these registers at power-up or after a reset operation. Table 26. Default Register Settings for Clock Distribution Mode | Register | Description | |-------------------|---------------------------------------| | 0x010[1:0] = 01b | PLL asynchronous power-down (PLL off) | | 0x1E0[2:0] = 000b | Set VCO divider = 2 | | 0x1E1[0] = 0b | Use the VCO divider | | 0x1E1[1] = 0b | CLK selected as the source | When using the internal PLL with an external VCO, the PLL must be turned on. Table 27. Settings When Using an External VCO | Register | Description | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x010[1:0] = 00b | PLL normal operation (PLL on) | | 0x010 to 0x01E | PLL settings; select and enable a reference input; set R, N (P, A, B), PFD polarity, and I <sub>CP</sub> according to the intended loop configuration | | 0x1E1[1] = 0b | CLK selected as the source | An external VCO requires an external loop filter that must be connected between CP and the tuning pin of the VCO. This loop filter determines the loop bandwidth and stability of the PLL. Make sure to select the proper PFD polarity for the VCO being used. Table 28. Setting the PFD Polarity | Register | Description | |---------------|--------------------------------------------------------------------------| | 0x010[7] = 0b | PFD polarity positive (higher control voltage produces higher frequency) | | 0x010[7] = 1b | PFD polarity negative (higher control voltage produces lower frequency) | Figure 39. High Frequency Clock Distribution or External VCO > 1600 MHz (Mode 2) #### Phase-Locked Loop (PLL) Figure 40. PLL Functional Block Diagram The AD9520 includes an on-chip PLL with an on-chip VCO. The PLL blocks can be used either with the on-chip VCO to create a complete phase-locked loop or with an external VCO or VCXO. The PLL requires an external loop filter, which usually consists of a small number of capacitors and resistors. The configuration and components of the loop filter help to establish the loop bandwidth and stability of the operating PLL. The AD9520 PLL is useful for generating clock frequencies from a supplied reference frequency. This includes conversion of reference frequencies to much higher frequencies for subsequent division and distribution. In addition, the PLL can be used to clean up jitter and phase noise on a noisy reference. The exact choice of PLL parameters and loop dynamics is application specific. The flexibility and depth of the AD9520 PLL allow the part to be tailored to function in many different applications and signal environments. #### **Configuration of the PLL** The AD9520 allows flexible configuration of the PLL, accommodating various reference frequencies, PFD comparison frequencies, VCO frequencies, internal or external VCO/VCXO, and loop dynamics. This is accomplished by the various settings for the R divider, the N divider, the PFD polarity (only applicable to external VCO/VCXO), the antibacklash pulse width, the charge pump current, the selection of internal VCO or external VCO/VCXO, and the loop bandwidth. These are managed through programmable register settings (see Table 49 and Table 53) and by the design of the external loop filter. Successful PLL operation and satisfactory PLL loop performance are highly dependent upon proper configuration of the PLL settings, and the design of the external loop filter is crucial to the proper operation of the PLL. ADIsimCLK™ is a free program that can help with the design and exploration of the capabilities and features of the AD9520, including the design of the PLL loop filter. The AD9516 model found in ADIsimCLK Version 1.2 can also be used for modeling the AD9520 loop filter. It is available at www.analog.com/clocks. #### Phase Frequency Detector (PFD) The PFD takes inputs from the R divider and the N divider and produces an output proportional to the phase and frequency difference between them. The PFD includes a programmable delay element that controls the width of the antibacklash pulse. This pulse ensures that there is no dead zone in the PFD transfer function and minimizes phase noise and reference spurs. The antibacklash pulse width is set by 0x017[1:0]. An important limit to keep in mind is the maximum frequency allowed into the PFD. The maximum input frequency into the PFD is a function of the antibacklash pulse setting, as specified in the Phase/Frequency Detector (PFD) parameter in Table 2. #### Charge Pump (CP) The charge pump is controlled by the PFD. The PFD monitors the phase and frequency relationship between its two inputs and tells the CP to pump up or pump down to charge or discharge the integrating node (part of the loop filter). The integrated and filtered CP current is transformed into a voltage that drives the tuning node of the internal VCO through the LF pin (or the tuning pin of an external VCO) to move the VCO frequency up or down. The CP can be set (0x010[3:2]) for high impedance (allows holdover operation), for normal operation (attempts to lock the PLL loop), for pump up, or for pump down (test modes). The CP current is programmable in eight steps from (nominally) 600 $\mu A$ to 4.8 mA. The exact value of the CP current LSB is set by the CPRSET resistor, which is nominally 5.1 k $\Omega$ . #### **On-Chip VCO** The AD9520 includes an on-chip VCO covering the frequency range shown in Table 2. Achieving low VCO phase noise was a priority in the design of the VCO. To tune over the wide range of frequencies covered by this VCO, ranges are used. This is largely transparent to the user but is the reason that the VCO must be calibrated when the PLL loop is first set up. The calibration procedure ensures that the VCO is operating within the correct band range for the desired VCO frequency. See the VCO Calibration section for additional information. The on-chip VCO is powered by an on-chip, low dropout (LDO), linear voltage regulator. The LDO provides some isolation of the VCO from variations in the power supply voltage level. The BYPASS pin should be connected to ground by a 220 nF capacitor to ensure stability. This LDO employs the same technology used in the anyCAP\* line of regulators from Analog Devices, Inc., making it insensitive to the type of capacitor used. Driving an external load from the BYPASS pin is not supported. #### **PLL External Loop Filter** When using the internal VCO, the external loop filter should be referenced to the BYPASS pin for optimal noise and spurious performance. An example of an external loop filter for the PLL is shown in Figure 41. A loop filter must be calculated for each desired PLL configuration. The values of the components depend upon the VCO frequency, the Kvco, the PFD frequency, the CP current, the desired loop bandwidth, and the desired phase margin. The loop filter affects the phase noise, the loop settling time, and the loop stability. A knowledge of PLL theory is necessary for understanding loop filter design. Tools available, such as the ADIsimCLK, can help with the calculation of a loop filter according to the application requirements. Figure 41. Example of External Loop Filter for PLL #### PLL Reference Inputs The AD9520 features a flexible PLL reference input circuit that allows a fully differential input, two separate single-ended inputs, or a 16.67 MHz to 33.33 MHz crystal oscillator with an on-chip maintaining amplifier. An optional reference clock doubler can be used to double the PLL reference frequency. The input frequency range for the reference inputs is specified in Table 2. Both the differential and the single-ended inputs are self-biased, allowing for easy ac coupling of input signals. Either a differential or a single-ended reference must be specifically enabled. All PLL reference inputs are off by default. The differential input and the single-ended inputs share two pins, REFIN (REF1) and REFIN (REF2). The desired reference input type is selected and controlled by 0x01C (see Table 49 and Table 53). When the differential reference input is selected, the self-bias level of the two sides is offset slightly to prevent chattering of the input buffer when the reference is slow or missing. The specification for this voltage level can be found in Table 2. The input hysteresis increases the voltage swing required of the driver to overcome the offset. The single-ended inputs can be driven by either a dc-coupled CMOS level signal or an ac-coupled sine wave or square wave. To avoid input buffer chatter when a single-ended, ac-coupled input signal stops toggling, the user can set 0x018[7] to 1. This shifts the dc offset bias point down 140 mV. To increase isolation and reduce power, each single-ended input can be independently powered down. The differential reference input receiver is powered down when the differential reference input is not selected or when the PLL is powered down. The single-ended buffers power down when the PLL is powered down or when their respective individual power-down registers are set. When the differential mode is selected, the single-ended inputs are powered down. In differential mode, the reference input pins are internally self-biased so that they can be ac-coupled via capacitors. It is possible to dc couple to these inputs. If the differential REFIN is driven by a single-ended signal, the unused side $(\overline{REFIN})$ should be decoupled via a suitable capacitor to a quiet ground. Figure 42 shows the equivalent circuit of REFIN. Figure 42. REFIN Equivalent Circuit for Non-XTAL Mode Crystal mode is nearly identical to differential mode. The user enables a maintaining amplifier by setting the Enable XTAL OSC bit, and putting a series resonant, AT fundamental cut crystal across the REFIN pins. #### Reference Switchover The AD9520 supports dual single-ended CMOS inputs, as well as a single differential reference input. In the dual single-ended reference mode, the AD9520 supports automatic and manual PLL reference clock switching between REF1 (on Pin REFIN) and REF2 (on Pin REFIN). This feature supports networking and other applications that require redundant references. The AD9520 features a dc offset option in single-ended mode. This option is designed to eliminate the risk of the reference inputs chattering when they are ac-coupled and the reference clock disappears. When using the reference switchover, the single-ended reference inputs should be dc-coupled CMOS levels (with the AD9520 dc offset feature disabled). Alternatively, the inputs can be ac-coupled and dc offset feature enabled. The user should keep in mind, however, that the minimum input amplitude for the reference inputs is greater when the dc offset is turned on. There are several configurable modes of reference switchover. The switchover can be performed manually or automatically. The manual switchover is done either through a register setting (0x01C) or by using the REF\_SEL pin. The automatic switchover occurs when REF1 disappears. There is also a switchover deglitch feature which ensures that the PLL does not receive rising edges that are far out of alignment with the newly selected reference. There are two automatic reference switchover modes (0x01C): - Prefer REF1. Switch from REF1 to REF2 when REF1 disappears. Return to REF1 from REF2 when REF1 returns. - Stay on REF2. Automatically switch to REF2 if REF1 disappears, but do not switch back to REF1 if it reappears. The reference can be set back to REF1 manually at an appropriate time. In automatic mode, REF1 is monitored by REF2. If REF1 disappears (two consecutive falling edges of REF2 without an edge transition on REF1), REF1 is considered missing. On the next subsequent rising edge of REF2, REF2 is used as the reference clock to the PLL. If 0x01C[3] = 0b (default), when REF1 returns (four rising edges of REF1 without two falling edges of REF2 between the REF1 edges), the PLL reference switches back to REF1. If 0x01C[3] = 1b, the user can control when to switch back to REF1. This is done by programming the part to manual reference select mode (0x01C[4] = 0b) and by ensuring that the registers and/or the REF\_SEL pin are set to select the desired reference. Automatic mode can be reenabled when REF1 is reselected. Manual switchover requires the presence of a clock on the reference input that is being switched to or that the deglitching feature be disabled (0x01C[7]). #### Reference Divider R The reference inputs are routed to the reference divider, R. R (a 14-bit counter) can be set to any value from 0 to 16,383 by writing to 0x011 and 0x012. (Both R = 0 and R = 1 give divide-by-1.) The output of the R divider goes to one of the PFD inputs to be compared with the VCO frequency divided by the N divider. The frequency applied to the PFD must not exceed the maximum allowable frequency, which depends on the antibacklash pulse setting (see Table 2). The R divider has its own reset. The R divider can be reset using the shared reset bit of the R, A, and B counters. It can also be reset by a SYNC operation. #### VCXO/VCO Feedback Divider N: P, A, B, R The N divider is a combination of a prescaler (P) and two counters, A and B. The total divider value is $$N = (P \times B) + A$$ where *P* can be 2, 4, 8, 16, or 32. #### Prescaler The prescaler of the AD9520 allows for two modes of operation: a fixed divide (FD) mode of 1, 2, or 3, and a dual modulus (DM) mode where the prescaler divides by P and (P + 1) {2 and 3, 4 and 5, 8 and 9, 16 and 17, or 32 and 33}. The prescaler modes of operation are given in Table 53, 0x016[2:0]. Not all modes are available at all frequencies (see Table 2). When operating the AD9520 in dual modulus mode, P/(P+1), the equation used to relate the input reference frequency to the VCO output frequency is $$f_{VCO} = (f_{REF}/R) \times (P \times B + A) = f_{REF} \times N/R$$ However, when operating the prescaler in FD Mode 1, FD Mode 2, or FD Mode 3, the A counter is not used (A=0) and the equation simplifies to $$f_{VCO} = (f_{REF}/R) \times (P \times B) = f_{REF} \times N/R$$ When A = 0, the divide is a fixed divide of P = 2, 4, 8, 16, or 32. By using combinations of DM and FD modes, the AD9520 can achieve values of N all the way down to N=1. Table 29 shows how a 10 MHz reference input can be locked to any integer multiple of N. Note that the same value of N can be derived in different ways, as illustrated by the case of N = 12. The user can choose a fixed divide mode P = 2 with B = 6, use the dual modulus mode 2/3 with A = 0, B = 6, or use the dual modulus mode 4/5 with A = 0, B = 3. #### A and B Counters The AD9520 B counter can be bypassed (B = 1). This B counter bypass mode is valid only when using the prescaler in FD mode. When A = 0, the divide is a fixed divide of P = 2, 4, 8, 16, or 32. Unlike the R counter, A = 0 is actually zero. The B counter must be $\geq 3$ or bypassed. The maximum input frequency to the A/B counter is reflected in the maximum prescaler output frequency ( $\sim$ 300 MHz) specified in Table 2. This is the prescaler input frequency (VCO or CLK) divided by P. Although manual reset is not normally required, the A/B counters have their own reset bit. The A and B counters can be reset using the shared reset bit of the R, A, and B counters. They can also be reset through a SYNC operation. ### R, A, and B Counters: SYNC Pin Reset The R, A, and B counters can also be reset simultaneously through the $\overline{SYNC}$ pin. This function is controlled by 0x019[7:6] (see Table 53). The $\overline{SYNC}$ pin reset is disabled by default. ## R and N Divider Delays Both the R and N dividers feature a programmable delay cell. These delays can be enabled to allow adjustment of the phase relationship between the PLL reference clock and the VCO or CLK. Each delay is controlled by three bits. The total delay range is about 1 ns. See 0x019 in Table 53. Table 29. How a 10 MHz Reference Input Can Be Locked to Any Integer Multiple of N | f <sub>REF</sub> (MHz) | R | Р | Α | В | N | f <sub>vco</sub> (MHz) | Mode | Notes | |------------------------|---|---|-------|---|----|------------------------|------|-------------------------------------| | 10 | 1 | 1 | X1 | 1 | 1 | 10 | FD | P = 1, B = 1 (bypassed) | | 10 | 1 | 2 | $X^1$ | 1 | 2 | 20 | FD | P = 2, $B = 1$ (bypassed) | | 10 | 1 | 1 | $X^1$ | 3 | 3 | 30 | FD | P = 1, B = 3 | | 10 | 1 | 1 | $X^1$ | 4 | 4 | 40 | FD | P = 1, B = 4 | | 10 | 1 | 1 | $X^1$ | 5 | 5 | 50 | FD | P = 1, B = 5 | | 10 | 1 | 2 | $X^1$ | 3 | 6 | 60 | FD | P = 2, B = 3 | | 10 | 1 | 2 | 0 | 3 | 6 | 60 | DM | P and P + 1 = 2 and 3, A = 0, B = 3 | | 10 | 1 | 2 | 1 | 3 | 7 | 70 | DM | P and P + 1 = 2 and 3, A = 1, B = 3 | | 10 | 1 | 2 | 2 | 3 | 8 | 80 | DM | P and P + 1 = 2 and 3, A = 2, B = 3 | | 10 | 1 | 2 | 1 | 4 | 9 | 90 | DM | P and P + 1 = 2 and 3, A = 1, B = 4 | | 10 | 1 | 2 | $X^1$ | 5 | 10 | 100 | FD | P = 2, B = 5 | | 10 | 1 | 2 | 0 | 5 | 10 | 100 | DM | P and P + 1 = 2 and 3, A = 0, B = 5 | | 10 | 1 | 2 | 1 | 5 | 11 | 110 | DM | P and P + 1 = 2 and 3, A = 1, B = 5 | | 10 | 1 | 2 | $X^1$ | 6 | 12 | 120 | FD | P = 2, B = 6 | | 10 | 1 | 2 | 0 | 6 | 12 | 120 | DM | P and P + 1 = 2 and 3, A = 0, B = 6 | | 10 | 1 | 4 | 0 | 3 | 12 | 120 | DM | P and P + 1 = 4 and 5, A = 0, B = 3 | | 10 | 1 | 4 | 1 | 3 | 13 | 130 | DM | P and P + 1 = 4 and 5, A = 1, B = 3 | $<sup>^{1}</sup>$ X = don't care. #### Digital Lock Detect (DLD) By selecting the proper output through the mux on each pin, the DLD function is available at the LD, STATUS, and REFMON pins. The digital lock detect circuit indicates a lock when the time difference of the rising edges at the PFD inputs is less than a specified value (the lock threshold). The loss of a lock is indicated when the time difference exceeds a specified value (the unlock threshold). Note that the unlock threshold is wider than the lock threshold, which allows some phase error in excess of the lock window to occur without chattering on the lock indicator. The lock detect window timing depends on the value of the CPRSET resistor, as well as three settings: the digital lock detect window bit (0x018[4]), the antibacklash pulse width bit (0x017[1:0], see Table 2), and the lock detect counter (0x018[6:5]). The lock and unlock detection values in Table 2 are for the nominal value of CPRSET = 5.11 k $\Omega$ . Doubling the CPRSET value to 10 k $\Omega$ doubles the values in Table 2. A lock is not indicated until there is a programmable number of consecutive PFD cycles with a time difference less than the lock detect threshold. The lock detect circuit continues to indicate a lock until a time difference greater than the unlock threshold occurs on a single subsequent cycle. For the lock detect to work properly, the period of the PFD frequency must be greater than the unlock threshold. The number of consecutive PFD cycles required for lock is programmable (0x018[6:5]). Note that it is possible in certain low (<500 Hz) loop bandwidth, high phase margin cases that the DLD can chatter during acquisition, which can cause the AD9520 to automatically enter and exit holdover. To avoid this problem, it is recommended that the user make provisions for a capacitor to ground on the LD pin so that current source digital lock detect (CSDLD) mode can be used. #### Analog Lock Detect (ALD) The AD9520 provides an ALD function that can be selected for use at the LD pin. There are two operating modes for ALD: - N-channel open-drain lock detect. This signal requires a pullup resistor to the positive supply, VS. The output is normally high with short, low-going pulses. Lock is indicated by the minimum duty cycle of the low-going pulses. - P-channel open-drain lock detect. This signal requires a pulldown resistor to GND. The output is normally low with short, high-going pulses. Lock is indicated by the minimum duty cycle of the high-going pulses. The analog lock detect function requires an R-C filter to provide a logic level indicating lock/unlock. The ADIsimCLK tool can be used to help the user select the right passive component values for ALD to ensure its correct operation. Figure 43. Example of Analog Lock Detect Filter Using N-Channel Open-Drain Driver ## **Current Source Digital Lock Detect (CSDLD)** During the PLL locking sequence, it is normal for the DLD signal to toggle a number of times before remaining steady when the PLL is completely locked and stable. There may be applications where it is desirable to have DLD asserted only after the PLL is solidly locked. This is possible by using the current source digital lock detect function. This function is enabled by placing a capacitor to ground on the LD pin, and by selecting DLD as the output for the LD pin (0x01A[5:0] = 0x00). Enabling the LD pin comparator (0x01D[3] = 1) allows the user: - To use CSDLD in conjunction with automatic switchover and holdover. - To view the CSDLD status on the STATUS and REFMON pins. The current source lock detect provides a current of 110 $\mu A$ when DLD is true and shorts to ground when DLD is false. If a capacitor is connected to the LD pin, it charges at a rate determined by the current source during the DLD true time but is discharged nearly instantly when DLD is false. By monitoring the voltage at the LD pin (top of the capacitor), LD = high happens only after the DLD is true for a sufficiently long time. Any momentary DLD false resets the charging. By selecting a properly sized capacitor, it is possible to delay a lock detect indication until the PLL is stably locked and the lock detect does not chatter. The voltage on the capacitor can be sensed by an external comparator connected to the LD pin. However, there is an internal LD pin comparator that can be read at the REFMON pin control (0x01B[4:0]) or the STATUS pin control (0x017[7:2]) as an active high signal. It is also available as an active low signal (REFMON, 0x01B[4:0] and STATUS, 0x017[7:2]). The internal LD pin comparator trip point and hysteresis are given in Table 17. Using the CSDLD also allows the user to asynchronously enable individual clock outputs only when CSDLD is high. To enable this feature, set the appropriate bits in the enable output on the CSDLD registers (0x0FC and 0x0FD). Figure 44. Current Source Digital Lock Detect ## External VCXO/VCO Clock Input (CLK/CLK) This differential input is used to drive the AD9520 clock distribution section. This input can receive up to 2.4 GHz. The pins are internally self-biased, and the input signal should be ac-coupled via capacitors. Figure 45. CLK Equivalent Input Circuit The CLK/CLK input can be used either as a distribution only input (with the PLL off), or as a feedback input for an external VCO/VCXO using the internal PLL when the internal VCO is not used. These inputs are also used as a feedback path for the external zero delay mode. #### Holdover The AD9520 PLL has a holdover function. Holdover is implemented by placing the charge pump in a high impedance state. This function is useful when the PLL reference clock is lost. Holdover mode allows the VCO to maintain a relatively constant frequency even though there is no reference clock. Without this function, the charge pump is placed into a constant pump-up or pump-down state, resulting in a massive VCO frequency shift. Because the charge pump is placed in a high impedance state, any leakage that occurs at the charge pump output or the VCO tuning node causes a drift of the VCO frequency. This can be mitigated by using a loop filter that contains a large capacitive component because this drift is limited by the current leakage induced slew rate ( $I_{\rm LEAK}/C$ ) of the VCO control voltage. Both a manual holdover mode, using the $\overline{SYNC}$ pin, and an automatic holdover mode are provided. To use either function, the holdover function must be enabled (0x01D[0]). #### External/Manual Holdover Mode A manual holdover mode can be enabled that allows the user to place the charge pump into a high impedance state when the SYNC pin is asserted low. This operation is edge sensitive, not level sensitive. The charge pump enters a high impedance state immediately. To take the charge pump out of a high impedance state, take the SYNC pin high. The charge pump then leaves the high impedance state synchronously with the next PFD rising edge from the reference clock. This prevents extraneous charge pump events from occurring during the time between SYNC going high and the next PFD event. This also means that the charge pump stays in a high impedance state if there is no reference clock present. The B counter (in the N divider) is reset synchronously with the charge pump leaving the high impedance state on the reference path PFD event. This helps align the edges out of the R and N dividers for faster settling of the PLL. Because the prescaler is not reset, this feature works best when the B and R numbers are close because this results in a smaller phase difference for the loop to settle out. When using this mode, the channel dividers should be set to ignore the $\overline{SYNC}$ pin (at least after an initial $\overline{SYNC}$ event). If the dividers are not set to ignore the $\overline{SYNC}$ pin, any time $\overline{SYNC}$ is taken low to put the part into holdover, the distribution outputs turn off. The channel divider ignore SYNC function is found in 0x191[6], 0x194[6], 0x197[6], and 0x19A[6] for Channel Divider 0, Channel Divider 1, Channel Divider 2, and Channel Divider 3, respectively. #### Automatic/Internal Holdover Mode When enabled, this function automatically puts the charge pump into a high impedance state when the loop loses lock. The assumption is that the only reason the loop loses lock is due to the PLL losing the reference clock; therefore, the holdover function puts the charge pump into a high impedance state to maintain the VCO frequency as close as possible to the original frequency before the reference clock disappeared. A flow chart of the automatic/internal holdover function operation is shown in Figure 46. Figure 46. Flowchart of Automatic/Internal Holdover Mode The holdover function senses the logic level of the LD pin as a condition to enter holdover. The signal at LD can be from the DLD, ALD, or current source LD mode. It is possible to disable the LD comparator (0x01D[3]), which causes the holdover function to always sense LD as being high. If DLD is used, it is possible for the DLD signal to chatter while the PLL is reacquiring lock. The holdover function may retrigger, thereby preventing the holdover mode from terminating. Use of the current source lock detect mode is recommended to avoid this situation (see the Current Source Digital Lock Detect (CSDLD) section). When in holdover mode, the charge pump stays in a high impedance state as long as there is no reference clock present. As in the external holdover mode, the B counter (in the N divider) is reset synchronously with the charge pump leaving the high impedance state on the reference path PFD event. This helps align the edges out of the R and N dividers for faster settling of the PLL and reduces frequency errors during settling. Because the prescaler is not reset, this feature works best when the B and R numbers are close because this results in a smaller phase difference for the loop to settle out. After leaving holdover, the loop then reacquires lock and the LD pin must charge (if 0x01D[3] = 1) before it can reenter holdover (CP high impedance). The holdover function always responds to the state of the currently selected reference (0x01C). If the loop loses lock during a reference switchover (see the Reference Switchover section), holdover is triggered briefly until the next reference clock edge at the PFD. The following registers affect the automatic/internal holdover function: - 0x018[6:5]—lock detect counter. This changes how many consecutive PFD cycles with edges inside the lock detect window are required for the DLD indicator to indicate lock. This impacts the time required before the LD pin can begin to charge as well as the delay from the end of a holdover event until the holdover function can be re-engaged. - 0x018[3]—disable digital lock detect. This bit must be set to a 0 to enable the DLD circuit. Internal/automatic holdover does not operate correctly without the DLD function enabled. - 0x01A[5:0]—lock detect pin control. Set this to 000100b to put it in the current source lock detect mode if using the LD pin comparator. Load the LD pin with a capacitor of an appropriate value. - 0x01D[3]—LD pin comparator enable. 1 = enable; 0 = disable. When disabled, the holdover function always senses the LD pin as high. - 0x01D[1]—external holdover control. - 0x01D[0]—holdover enable and ignore reference frequency status. If holdover is disabled, both external- and automatic/ internal holdover are disabled. In the following example, automatic holdover is configured with - Automatic reference switchover, prefer REF1. - Digital lock detect: five PFD cycles, high range window. - Automatic holdover using the LD pin comparator. The following registers are set (in addition to the normal PLL registers): - 0x018[6:5] = 00b; lock detect counter = five cycles. - 0x018[4] = 0b; digital lock detect window = high range. - 0x018[3] = 0b; disable DLD normal operation. - 0x01A[5:0] = 000100b; program LD pin control to current source lock detect mode. - 0x01C[4] = 1b; enable automatic switchover. - 0x01C[3] = 0b; prefer REF1. - 0x01C[2:1] = 11b; enable REF1 and REF2 input buffers. - 0x01D[3] = 1b; enable LD pin comparator. - 0x01D[1] = 0b; disable external holdover mode and use automatic/internal holdover mode. - 0x01D[0] = 1b; enable holdover. ## **Frequency Status Monitors** The AD9520 contains three frequency status monitors that are used to indicate if the PLL reference (or references in the case of single-ended mode) and the VCO have fallen below a threshold frequency. A diagram showing their location in the PLL is shown in Figure 47. The PLL reference monitors have two threshold frequencies: normal and extended (see Table 17). The reference frequency monitor thresholds are selected in 0x01F. Figure 47. Reference and VCO Status Monitors #### **VCO Calibration** The AD9520 on-chip VCO must be calibrated to ensure proper operation over process and temperature. The VCO calibration is controlled by a calibration controller running off a divided REFIN clock. The calibration requires that the PLL be set up properly to lock the PLL loop and that the REFIN clock be present. The REFIN clock must come from a stable source external to the AD9520. VCO calibration can be performed two ways: automatically at power-up and manually. Automatic VCO calibration occurs when the EEPROM is set to automatically load the preprogrammed values in the EEPROM, and then automatically calibrate the VCO. A valid reference must be provided at power-up in order for the automatic calibration to complete. If this is not the case, the user must calibrate the VCO manually. During the first initialization after a power-up or a reset of the AD9520, a manual VCO calibration sequence is initiated by setting 0x018[0] = 1b. This can be done as part of the initial setup before executing update registers (0x232[0] = 1b). Subsequent to the initial setup, a VCO calibration sequence is initiated by resetting 0x018[0] = 0b, executing an update registers operation, setting 0x018[0] = 1b, and executing another update registers operation. A readback bit (0x01F[6]) indicates when a VCO calibration is finished by returning a logic true (that is, 1b). The sequence of operations for the VCO calibration follows: - Program the PLL registers to the proper values for the PLL loop. Note that the VCO divider (0x1E0[2:0]) must not be set to static during VCO calibration. - For the initial setting of the registers after a power-up or reset, initiate a VCO calibration by setting 0x018[0] = 1b. Subsequently, whenever a calibration is desired, set 0x018[0] = 0b, update registers and set 0x018[0] = 1b, update registers. - A SYNC operation is initiated internally, causing the outputs to go to a static state determined by normal SYNC function operation. - VCO is calibrated to the desired setting for the requested VCO frequency. - Internally, the SYNC signal is released, allowing outputs to continue clocking. - PLL loop is closed. - PLL locks. A SYNC is executed during the VCO calibration; therefore, the outputs of the AD9520 are held static during the calibration, which prevents unwanted frequencies from being produced. However, at the end of a VCO calibration, the outputs may resume clocking before the PLL loop is completely settled. The VCO calibration clock divider is set as shown in Table 53 (0x018[2:1]). The calibration divider divides the PFD frequency (reference frequency divided by R) down to the calibration clock. The calibration occurs at the PFD frequency divided by the calibration divider setting. Lower VCO calibration clock frequencies result in longer times for a calibration to be completed. The VCO calibration clock frequency is given by $$f_{CAL\_CLOCK} = f_{REFIN}/(R \times cal\_div)$$ ### where: $f_{REFIN}$ is the frequency of the REFIN signal. R is the value of the R counter. $cal\_div$ is the division set for the VCO calibration divider (0x018[2:1]). The user should choose a calibration divider such that the calibration frequency is less than 6.25 MHz. Table 30 shows the appropriate value for the calibration divider. **Table 30. VCO Calibration Divider Values for Different Phase Detector Frequencies** | PFD Rate (MHz) | Recommended VCO Calibration Divider | |----------------|-------------------------------------| | <12 | Any | | 12 to 25 | 4, 8, 16 | | 25 to 50 | 8, 16 | | 50 to 100 | 16 | The VCO calibration takes 4400 calibration clock cycles. Therefore, the VCO calibration time in PLL reference clock cycles is given by Time to Calibrate VCO = $4400 \times R \times cal\_div$ PLL Reference Clock Cycles The AD9520 does not automatically recalibrate its VCO when the PLL settings change. This allows for flexibility in deciding what order to program registers and when to initiate a calibration, instead of having it happen every time certain PLL registers have their values change. For example, this allows for the VCO frequency to be changed by small amounts without having an automatic calibration occur each time; this should be done with caution and only when the user knows the VCO control voltage will not exceed the nominal best performance limits. For example, a few 100 kHz steps are fine, but a few MHz may not be. Additionally, because the calibration procedure results in rapid changes in the VCO frequency, the distribution section is automatically placed in SYNC until the calibration is finished. Therefore, this temporary loss of outputs must be expected. Initiate a VCO calibration under the following conditions: - After changing any of the PLL R, P, B, and A divider settings, or after a change in the PLL reference clock frequency. This, in effect, means any time a PLL register or reference clock is changed such that a different VCO frequency results. - Whenever system calibration is desired. The VCO is designed to operate properly over extremes of temperature even when it is first calibrated at the opposite extreme. However, a VCO calibration can be initiated at any time, if desired. Figure 48. Zero Delay Function #### **ZERO DELAY OPERATION** Zero delay operation aligns the phase of the output clocks with the phase of the external PLL reference input. There are two zero delay modes on the AD9520: internal and external. ### Internal Zero Delay Mode The internal zero delay function of the AD9520 is achieved by feeding the output of Channel Divider 0 back to the PLL N divider. In Figure 48, the change in signal routing for internal zero delay mode is shown in blue. Internal zero delay mode is selected by setting Register 0x01E[2:1] = 01b. In the default internal zero delay mode, the output of Channel Divider 0 is routed back to the PLL (N divider) through Mux3 and Mux1 (feedback path shown in blue in Figure 48). The PLL synchronizes the phase/edge of the output of Channel Divider 0 with the phase/edge of the reference input. The user can also specify Channel Divider 1, Channel Divider 2, or Channel Divider 3 for zero delay feedback by changing the value in Register 0x01E[4:3]. Because the channel dividers are synchronized to each other, the outputs of the channel divider are synchronous with the reference input. Both the R delay and the N delay inside the PLL can be programmed to compensate for the propagation delay from the output drivers and PLL components to minimize the phase offset between the clock output and the reference input to achieve zero delay. #### External Zero Delay Mode The external zero delay function of the AD9520 is achieved by feeding one clock output back to the CLK input and ultimately back to the PLL N divider. In Figure 48, the change in signal routing for external zero delay mode is shown in red. External zero delay mode is selected by setting 0x01E[2:1] = 11. In external zero delay mode, one of the twelve output clocks (OUT0 to OUT11) can be routed back to the PLL (N divider) through the CLK/ $\overline{\text{CLK}}$ pins and through Mux3 and Mux1. This feedback path is shown in red in Figure 48. The PLL synchronizes the phase/edge of the feedback output clock with the phase/edge of the reference input. Because the channel dividers are synchronized to each other, the clock outputs are synchronous with the reference input. Both the R delay and the N delay inside the PLL can be programmed to compensate for the propagation delay from the PLL components to minimize the phase offset between the feedback clock and the reference input. Figure 49. Simplified Diagram of the Three Clock Distribution Operation Modes #### **CLOCK DISTRIBUTION** A clock channel consists of three LVPECL clock outputs or six CMOS clock outputs that share a common divider. A clock output consists of the drivers that connect to the output pins. The clock outputs have either LVPECL or CMOS at the pins. The AD9520 has four clock channels. Each channel has its own programmable divider that divides the clock frequency applied to its input. The channel dividers can divide by any integer from 1 to 32. The AD9520 features a VCO divider that divides the VCO output by 1, 2, 3, 4, 5, or 6 before going to the individual channel dividers. The VCO divider has two purposes. The first is to limit the maximum input frequency of the channel dividers to 1.6 GHz. The other is to allow the AD9520 to generate even lower frequencies than would be possible with only a simple post divider. External clock signals connected to the CLK input can also use the VCO divider. The channel dividers allow for a selection of various duty cycles, depending on the currently set division. That is, for any specific division, D, the output of the divider can be set to high for N+1 input clock cycles and low for M+1 input clock cycles (where D=N+M+2). For example, a divide-by-5 can be high for one divider input cycle and low for four cycles, or a divide-by-5 can be high for three divider input cycles and low for two cycles. Other combinations are also possible. The channel dividers include a duty-cycle correction function that can be disabled. In contrast to the selectable duty cycle just described, this function can correct a non-50% duty cycle caused by an odd division. However, this requires that the division be set by M=N+1. In addition, the channel dividers allow a coarse phase offset or delay to be set. Depending on the division selected, the output can be delayed by up to 15 input clock cycles. For example, if the frequency at the input of the channel divider is 1 GHz, the channel divider output can be delayed by up to 15 ns. The divider outputs can also be set to start high or to start low. #### **Operation Modes** There are three clock distribution operating modes, and these are shown in Figure 49. One of these modes uses the internal VCO, whereas the other two modes bypass the internal VCO and use the signal provided on the CLK/CLK pins. In Mode 0 (internal VCO mode), there are two signal paths available. In the first path, the VCO signal is sent to the VCO divider and then to the individual channel dividers. In the second path, the user bypasses the VCO and channel dividers and sends the VCO signal directly to the drivers. When CLK is selected as the source, it is not necessary to use the VCO divider if the CLK frequency is less than the maximum channel divider input frequency (1600 MHz); otherwise, the VCO divider must be used to reduce the frequency going to the channel dividers. Table 31 shows how the VCO, CLK, and VCO divider are selected. 0x1E1[1:0] selects the channel divider source and determines whether the VCO divider is used. It is not possible to select the VCO without using the VCO divider. **Table 31. Operation Modes** | | 0x1E1 | | | | |------|-------|-----|------------------------|-------------| | Mode | [1] | [0] | Channel Divider Source | VCO Divider | | 2 | 0 | 0 | CLK | Used | | 1 | 0 | 1 | CLK | Not used | | 0 | 1 | 0 | VCO | Used | | | 1 | 1 | Not allowed | Not allowed | ## **CLK or VCO Direct-to-LVPECL Outputs** It is possible to connect either the internal VCO or the CLK (whichever is selected as the input to the VCO divider) directly to the LVPECL outputs. This configuration can pass frequencies up to the maximum frequency of the VCO directly to the LVPECL outputs. However, the LVPECL outputs may not be able to meet the $V_{\rm OD}$ specification in Table 4 at the highest frequencies. Either the internal VCO or the CLK can be selected as the source for the direct-to-output signal routing. To connect the LVPECL outputs directly to the internal VCO or CLK, the user must select the VCO divider as the source to the distribution section, even if no channel uses it. Table 32. Routing VCO Divider Input Directly to the Outputs | Register Setting | Selection | |------------------|-----------------------------------------| | 0x1E1[1:0] = 00b | CLK is the source; VCO divider selected | | 0x1E1[1:0] = 10b | VCO is the source; VCO divider selected | | 0x192[1] = 1b | Direct-to-output OUT0, OUT1, OUT2 | | 0x195[1] = 1b | Direct-to-output OUT3, OUT4, OUT5 | | 0x198[1] = 1b | Direct-to-output OUT6, OUT7, OUT8 | | 0x19B[1] = 1b | Direct-to-output OUT9, OUT10, OUT11 | ### **Clock Frequency Division** The total frequency division is a combination of the VCO divider (when used) and the channel divider. When the VCO divider is used, the total division from the VCO or CLK to the output is the product of the VCO divider (1, 2, 3, 4, 5, and 6) and the division of the channel divider. Table 33 indicates how the frequency division for a channel is set. **Table 33. Frequency Division** | 1 4010 551 111 | Tuble 33. I requency 21, 181011 | | | | | | |------------------------------|----------------------------------------|-------------------------------|---------------------------------|------------------------------------|--|--| | CLK or VCO<br>Selected | VCO<br>Divider<br>Setting <sup>1</sup> | Channel<br>Divider<br>Setting | Direct-to-<br>Output<br>Setting | Resulting<br>Frequency<br>Division | | | | CLK or VCO input | 1 to 6 | Don't<br>care | Enable | 1 | | | | CLK or VCO input | 1 to 6 | 2 to 32 | Disable | (1 to 6) ×<br>(2 to 32) | | | | CLK or VCO input | 2 to 6 | Bypass | Disable | $(2 \text{ to } 6) \times (1)$ | | | | CLK or VCO input | 1 | Bypass | Disable | Output static (illegal state) | | | | CLK<br>(internal<br>VCO off) | VCO<br>divider<br>bypassed | Bypass | Don't<br>care | 1 | | | | CLK<br>(internal<br>VCO off) | VCO<br>divider<br>bypassed | 2 to 32 | Don't<br>care | 2 to 32 | | | $<sup>^{1}</sup>$ The bypass VCO divider (0x1E1[0] = 1) is not the same as VCO divider = 1. The channel dividers feeding the output drivers contain one 2-to-32 frequency divider. This divider provides for division-by-1 to division-by-32. Division-by-1 is accomplished by bypassing the divider. The dividers also provide for a programmable duty cycle, with optional duty-cycle correction when the divide ratio is odd. A phase offset or delay in increments of the input clock cycle is selectable. The channel dividers operate with a signal at their inputs up to 1600 MHz. The features and settings of the dividers are selected by programming the appropriate setup and control registers (see Table 49 through Table 60). #### VCO Divider The VCO divider provides frequency division between the internal VCO or the external CLK input and the clock distribution channel dividers. The VCO divider can be set to divide by 1, 2, 3, 4, 5, or 6 (see Table 56, 0x1E0[2:0]). However, when the VCO divider is set to 1, none of the channel output dividers can be bypassed. The VCO divider can also be set to static, which is useful for applications where the only desired output frequency is the VCO frequency. Making the VCO divider static increases the wide band spurious-free dynamic range (SFDR). If the VCO divider is static during VCO calibration, there is no output signal. Therefore, it is recommended that the user calibrate the VCO with the VCO divider set to a nonstatic value during VCO calibration, and then set the VCO divider to static after VCO calibration is complete. The recommended alternative to achieving the same SFDR performance is to set the VCO divider to 1 and enable VCO direct mode. This allows the user to program the EEPROM with the desired values and does not require further action after the VCO calibration is complete. #### **Channel Dividers** A channel divider drives each group of three LVPECL outputs. There are four channel dividers (0, 1, 2, and 3) driving twelve LVPECL outputs (OUT0 to OUT11). Table 34 gives the register locations used for setting the division and other functions of these dividers. The division is set by the values of M and N. The divider can be bypassed (equivalent to divide-by-1, divider circuit is powered down) by setting the bypass bit. The duty-cycle correction can be enabled or disabled according to the setting of the disable div DCC bits. Table 34. Setting D<sub>X</sub> for the Output Dividers | Divider | Low Cycles<br>M | High Cycles<br>N | Bypass | Disable<br>Div DCC | |---------|-----------------|------------------|----------|--------------------| | 0 | 0x190[7:4] | 0x190[3:0] | 0x191[7] | 0x192[0] | | 1 | 0x193[7:4] | 0x193[3:0] | 0x194[7] | 0x195[0] | | 2 | 0x196[7:4] | 0x196[3:0] | 0x197[7] | 0x198[0] | | 3 | 0x199[7:4] | 0x199[3:0] | 0x19A[7] | 0x19B[0] | #### Channel Frequency Division (0, 1, 2, and 3) For each channel (where the channel number is x: 0, 1, 2, or 3), the frequency division, $D_X$ , is set by the values of M and N (four bits each, representing decimal 0 to decimal 15), where Number of Low Cycles = $$M + 1$$ Number of High Cycles = $$N + 1$$ The cycles are cycles of the clock signal currently routed to the input of the channel dividers (VCO divider out or CLK). When a divider is bypassed, $D_X = 1$ . Otherwise, $D_X = (N + 1) + (M + 1) = N + M + 2$ . This allows each channel divider to divide by any integer from 1 to 32. #### **Duty Cycle and Duty-Cycle Correction** The duty cycle of the clock signal at the output of a channel is a result of some or all of the following conditions: - The M and N values for the channel - DCC enabled/disabled - VCO divider enabled/bypassed - The CLK input duty cycle (note that the internal VCO has a 50% duty cycle) The DCC function is enabled by default for each channel divider. However, the DCC function can be disabled individually for each channel divider by setting the disable divider DCC bit for that channel. Certain M and N values for a channel divider result in a non-50% duty cycle. A non-50% duty cycle can also result with an even division, if $M \ne N$ . The duty-cycle correction function automatically corrects non-50% duty cycles at the channel divider output to 50% duty cycle. Duty-cycle correction requires the following channel divider conditions: - An even division must be set as M = N - An odd division must be set as M = N + 1 When not bypassed or corrected by the DCC function, the duty cycle of each channel divider output is the numerical value of (N + 1)/(N + M + 2) expressed as a percent. The duty cycle at the output of the channel divider for various configurations is shown in Table 35 to Table 38. Table 35. Channel Divider Output Duty Cycle with VCO Divider ≠ 1, Input Duty Cycle Is 50% | | Dx | Output Duty | Cycle | |----------------|--------------------------------|------------------------|----------------------------| | VCO<br>Divider | N + M + 2 | Disable Div<br>DCC = 1 | Disable Div<br>DCC = 0 | | Even | Channel<br>divider<br>bypassed | 50% | 50% | | Odd = 3 | Channel<br>divider<br>bypassed | 33.3% | 50% | | Odd = 5 | Channel<br>divider<br>bypassed | 40% | 50% | | Even, odd | Even | (N + 1)/(N + M + 2) | 50%, requires<br>M = N | | Even, odd | Odd | (N + 1)/(N + M + 2) | 50%, requires<br>M = N + 1 | Table 36. Channel Divider Output Duty Cycle with VCO Divider ≠ 1, Input Duty Cycle Is X% | | Dx | Ou | tput Duty Cycle | |----------------|--------------------------------|-------------------------|-----------------------------------------------| | VCO<br>Divider | N + M + 2 | Disable Div<br>DCC = 1 | Disable Div DCC = 0 | | Even | Channel<br>divider<br>bypassed | 50% | 50% | | Odd = 3 | Channel<br>divider<br>bypassed | 33.3% | (1 + X%)/3 | | Odd = 5 | Channel<br>divider<br>bypassed | 40% | (2 + X%)/5 | | Even | Even | (N + 1)/<br>(N + M + 2) | 50%, requires M = N | | Even | Odd | (N + 1)/<br>(N + M + 2) | 50%, requires M = N + 1 | | Odd = 3 | Even | (N + 1)/<br>(N + M + 2) | 50%, requires M = N | | Odd = 3 | Odd | (N + 1)/<br>(N + M + 2) | (3N + 4 + X%)/(6N + 9),<br>requires M = N + 1 | | Odd = 5 | Even | (N + 1)/<br>(N + M + 2) | 50%, requires M = N | | Odd = 5 | Odd | (N + 1)/<br>(N + M + 2) | (5N + 7 + X%)/(10N + 15), requires M = N + 1 | Table 37. Channel Divider Output Duty Cycle When the VCO Divider Is Enabled and Set to 1 | Input | Dx | Output Duty Cycle | | | | |---------------------|-------|-------------------------|-----------------------------------------------------------|--|--| | Clock<br>Duty Cycle | N+M+2 | Disable Div<br>DCC = 1 | Disable Div DCC = 0 | | | | Any | Even | (N + 1)/<br>(M + N + 2) | 50%, requires M = N | | | | 50% | Odd | (N + 1)/<br>(M + N + 2) | 50%, requires $M = N + 1$ | | | | X% | Odd | (N + 1)/<br>(M + N + 2) | $(N + 1 + X\%)/(2 \times N + 3),$<br>requires $M = N + 1$ | | | Note that the channel divider must be enabled when VCO divider = 1. Table 38. Channel Divider Output Duty Cycle When the VCO Divider Is Bypassed | Input | D <sub>x</sub> Output Duty Cycle | | | | |---------------------|----------------------------------|-----------------------------|------------------------------------------------------------|--| | Clock<br>Duty Cycle | N+M+2 | Disable Div<br>DCC = 1 | Disable Div DCC = 0 | | | Any | Channel<br>divider<br>bypassed | Same as input<br>duty cycle | Same as input duty cycle | | | Any | Even | (N + 1)/<br>(M + N + 2) | 50%, requires M = N | | | 50% | Odd | (N + 1)/<br>(M + N + 2) | 50%, requires M = N + 1 | | | X% | Odd | (N + 1)/<br>(M + N + 2) | $(N + 1 + X\%)/(2 \times N + 3)$ ,<br>requires $M = N + 1$ | | The internal VCO has a duty cycle of 50%. Therefore, when the VCO is connected directly to the output, the duty cycle is 50%. If the CLK input is routed directly to the output, the duty cycle of the output is the same as the CLK input. ## Phase Offset or Coarse Time Delay Each channel divider allows for a phase offset, or a coarse time delay, to be programmed by setting register bits (see Table 39). These settings determine the number of cycles (successive rising edges) of the channel divider input frequency by which to offset, or delay, the rising edge of the output of the divider. This delay is with respect to a nondelayed output (that is, with a phase offset of zero). The amount of the delay is set by five bits loaded into the phase offset (PO) register plus the start high (SH) bit for each channel divider. When the start high bit is set, the delay is also affected by the number of low cycles (M) programmed for the divider. It is necessary to use the SYNC function to make phase offsets effective (see the Synchronizing the Outputs—SYNC Function section). Table 39. Setting Phase Offset and Division | Divider | Start<br>High (SH) | Phase<br>Offset (PO) | Low Cycles<br>M | High Cycles<br>N | |---------|--------------------|----------------------|-----------------|------------------| | 0 | 0x191[4] | 0x191[3:0] | 0x190[7:4] | 0x190[3:0] | | 1 | 0x194[4] | 0x194[3:0] | 0x193[7:4] | 0x193[3:0] | | 2 | 0x197[4] | 0x197[3:0] | 0x196[7:4] | 0x196[3:0] | | 3 | 0x19A[4] | 0x19A[3:0] | 0x199[7:4] | 0x199[3:0] | Let $\Delta_t$ = delay (in seconds). $\Delta_c$ = delay (in cycles of clock signal at input to $D_X$ ). $T_X$ = period of the clock signal at the input of the divider, $D_X$ (in seconds). Φ= $$16 \times SH[4] + 8 \times PO[3] + 4 \times PO[2] + 2 \times PO[1] + 1 \times PO[0]$$ The channel divide by is set as N = high cycles and M = low cycles. #### Case 1 For $\Phi \leq 15$ , $\Delta_{\rm t} = \Phi \times T_{\rm X}$ $\Delta_{\rm c} = \Delta_{\rm t}/T_{\rm X} = \Phi$ #### Case 2 For $\Phi \ge 16$ , $\Delta_{\rm t} = (\Phi - 16 + M + 1) \times T_{\rm X}$ $\Delta_{\rm c} = \Delta_{\rm t}/T_X$ By giving each divider a different phase offset, output-to-output delays can be set in increments of the channel divider input clock cycle. Figure 50 shows the results of setting such a coarse offset between outputs. Figure 50. Effect of Coarse Phase Offset (or Delay) ## Synchronizing the Outputs—SYNC Function The AD9520 clock outputs can be synchronized to each other. Outputs can be individually excluded from synchronization. Synchronization consists of setting the nonexcluded outputs to a preset set of static conditions. These conditions include the divider ratio and phase offsets for a given channel divider. This allows the user to specify different divide ratios and phase offsets for each of the four channel dividers. Releasing the SYNC pin allows the outputs to continue clocking with the preset conditions applied. Synchronization of the outputs is executed in several ways: - The SYNC pin is forced low and then released (manual sync). - By setting and then resetting any one of the following three bits: the soft SYNC bit (0x230[0]), the soft reset bit (0x000[5] [mirrored]), and the power-down distribution reference bit (0x230[1]). - Synchronization of the outputs can be executed as part of the chip power-up sequence. - The RESET pin is forced low and then released (chip reset). - The PD pin is forced low and then released (chip power-down). - Whenever a VCO calibration is completed, an internal SYNC signal is automatically asserted at the beginning and released upon the completion of a VCO calibration. The most common way to execute the SYNC function is to use the SYNC pin to perform a manual synchronization of the outputs. This requires a low-going signal on the SYNC pin, which is held low and then released when synchronization is desired. The timing of the SYNC operation is shown in Figure 51 (using the VCO divider) and in Figure 52 (the VCO divider not used). There is an uncertainty of up to 1 cycle of the clock at the input to the channel divider due to the asynchronous nature of the SYNC signal with respect to the clock edges inside the AD9520. The pipeline delay from the SYNC rising edge to the beginning of the synchronized output clocking is between 14 cycles and 15 cycles of clock at the channel divider input, plus either one cycle of the VCO divider input (see Figure 51), or one cycle of the channel divider input (see Figure 52), depending on whether the VCO divider is used. Cycles are counted from the rising edge of the signal. In addition, there is an additional 1.2 ns (typical) delay from the SYNC signal to the internal synchronization logic, as well as the propagation delay of the output driver. The driver propagation delay is approximately 100 ps for the LVPECL driver and approximately 1.5 ns for the CMOS driver. Another common way to execute the SYNC function is by setting and resetting the soft SYNC bit at 0x230[0]. Both setting and resetting of the soft SYNC bit require an update all registers (0x232[0] = 1) operation to take effect. A SYNC operation brings all outputs that have not been excluded (by the ignore SYNC bit) to a preset condition before allowing the outputs to begin clocking in synchronicity. The preset condition takes into account the settings in each of the channel's start high bit and its phase offset. These settings govern both the static state of each output when the SYNC operation is happening and the state and relative phase of the outputs when they begin clocking again upon completion of the SYNC operation. Between outputs and after synchronization, this allows for the setting of phase offsets. The AD9520 differential LVPECL outputs are four groups of three, sharing a channel divider per triplet. In the case of CMOS, each LVPECL differential pair can be configured as two single-ended CMOS outputs. The synchronization conditions apply to all of the drivers that belong to that channel divider. Each channel (a divider and its outputs) can be excluded from any SYNC operation by setting the no SYNC bit of the channel. Channels that are set to ignore SYNC (excluded channels) do not set their outputs static during a SYNC operation, and their outputs are not synchronized with those of the included channels. Figure 52. SYNC Timing Pipeline Delay When VCO Divider Is Not Used—CLK Input Only #### **LVPECL Output Drivers** The LVPECL differential voltage ( $V_{\rm OD}$ ) is selectable (from ~400 mV to 960 mV, see Bit 1 and Bit 2 in Register 0x0F0 to Register 0x0FB. The LVPECL outputs have dedicated pins for power supply (VS\_DRV), allowing a separate power supply to be used. VS\_DRV can be from 2.5 V or 3.3 V. The LVPECL output polarity can be set as noninverting or inverting, which allows for the adjustment of the relative polarity of outputs within an application without requiring a board layout change. Each LVPECL output can be powered down or powered up as needed. Because of the architecture of the LVPECL output stages, there is the possibility of electrical overstress and breakdown under certain power-down conditions. For this reason, the LVPECL outputs have two power-down modes: total power-down and safe power-down. In total power-down mode, all output drivers are shut off simultaneously. This mode must not be used if there is an external voltage bias network (such as Thevenin equivalent termination) on the output pins that will cause a dc voltage to appear at the powered down outputs. However, total power-down mode is allowed when the LVPECL drivers are terminated using only pull-down resistors. The total power-down mode is activated by setting 0x230[1]. The primary power-down mode is the safe power-down mode. This mode continues to protect the output devices while powered down. There are three ways to activate safe power-down mode: individually set the power-down bit for each driver, power down an individual output channel (all of the drivers associated with that channel are powered down automatically), and activate sleep mode. Figure 53. LVPECL Output Simplified Equivalent Circuit #### **CMOS Output Drivers** The user can also individually configure each LVPECL output as a pair of CMOS outputs, which provides up to 24 CMOS outputs. When an output is configured as CMOS, CMOS Output A and CMOS Output B are automatically turned on. For a given differential pair, either CMOS Output A or Output B can be turned on or off independently. The user can also select the relative polarity of the CMOS outputs for any combination of inverting and noninverting (see Register 0x0F0 to Register 0x0FB). The user can power down each CMOS output as needed to save power. The CMOS output power-down is individually controlled by the enable CMOS output register (0x0F0[6:5] to 0x0FB[6:5]). The CMOS driver is in tristate when it is powered down. Figure 54. CMOS Equivalent Output Circuit #### **RESET MODES** The AD9520 has a power-on reset (POR) and several other ways to apply a reset condition to the chip. #### **Power-On Reset** During chip power-up, a power-on reset pulse is issued when VS reaches $\sim$ 2.6 V (<2.8 V) and restores the chip either to the setting stored in EEPROM (with the EEPROM pin = 1) or to the on-chip setting (with the EEPROM pin = 0). At power-on, the AD9520 also executes a SYNC operation, which brings the outputs into phase alignment according to the default settings. It takes $\sim$ 70 ms for the outputs to begin toggling after the power-on reset pulse signal is internally generated. ## Hardware Reset via the RESET Pin RESET, a hard reset (an asynchronous hard reset is executed by briefly pulling RESET low), restores the chip either to the setting stored in EEPROM (the EEPROM pin = 1) or to the on-chip setting (the EEPROM pin = 0). A hard reset also executes a SYNC operation, which brings the outputs into phase alignment according to the default settings. When EEPROM is inactive (the EEPROM pin = 0), it takes ~2 μs for the outputs to begin toggling after $\overline{RESET}$ is issued. When EEPROM is active (the EEPROM pin = 1), it takes ~20 ms for the outputs to toggle after $\overline{RESET}$ is brought high. #### Soft Reset via the Serial Port The serial port control register allows for a soft reset by setting Bit 2 and Bit 5 in Register 0x000. When Bit 5 and Bit 2 are set, the chip enters a soft reset mode and restores the chip either to the setting stored in EEPROM (the EEPROM pin = 1) or to the on-chip setting (the EEPROM pin = 0), except for Register 0x000. These bits are self-clearing. During the internal reset, the outputs are held static. # Soft Reset to Settings in EEPROM when EEPROM Pin = 0 via the Serial Port The serial port control register allows the chip to be reset to settings in EEPROM when the EEPROM pin = 1 via 0xB02[1]. This bit is self-clearing. This bit does not have any effect when the EEPROM pin = 0. It takes $\sim 20$ ms for the outputs to begin toggling after the Soft\_EEPROM register is cleared. ### **POWER-DOWN MODES** ## Chip Power-Down via PD The AD9520 can be put into a power-down condition by pulling the $\overline{PD}$ pin low. Power-down turns off most of the functions and currents inside the AD9520. The chip remains in this power-down state until $\overline{PD}$ is brought back to logic high. When taken out of power-down mode, the AD9520 returns to the settings programmed into its registers prior to the power-down, unless the registers are changed by new programming while the $\overline{PD}$ pin is held low. Powering down the chip shuts down the currents on the chip, except for the bias current necessary to maintain the LVPECL outputs in a safe shutdown mode. The LVPECL bias currents are needed to protect the LVPECL output circuitry from damage that can be caused by certain termination and load configurations when tristated. Because this is not a complete power-down, it can be called sleep mode. The AD9520 contains special circuitry to prevent runt pulses on the outputs when the chip is entering or exiting sleep mode. When the AD9520 is in a $\overline{PD}$ power-down, the chip is in the following state: - The PLL is off (asynchronous power-down). - The VCO is off. - The CLK input buffer is off, but the CLK input dc bias circuit is on. - In differential mode, the reference input buffer is off, but the dc bias circuit is still on. - In singled-ended mode, the reference input buffer is off, and the dc bias circuit is off. - All dividers are off. - All CMOS outputs are tristated. - All LVPECL outputs are in safe off mode. - The serial control port is active, and the chip responds to commands. #### PLL Power-Down The PLL section of the AD9520 can be selectively powered down. There are two PLL power-down modes set by Register 0x010[1:0]: asynchronous and synchronous. In asynchronous power-down mode, the device powers down as soon as the registers are updated. In synchronous power-down mode, the PLL power-down is gated by the charge pump to prevent unwanted frequency jumps. The device goes into power-down on the occurrence of the next charge pump event after the registers are updated. #### **Distribution Power-Down** The distribution section can be powered down by writing 0x230[1] = 1b, which turns off the bias to the distribution section. If the LVPECL power-down mode is normal operation (0b), it is possible for a low impedance load on that LVPECL output to draw significant current during this power-down. If the LVPECL power-down mode is set to 1b, the LVPECL output is not protected from reverse bias and can be damaged under certain termination conditions. #### **Individual Clock Output Power-Down** Any of the clock distribution outputs can be powered down into safe power-down mode by individually writing to the appropriate registers. The register map details the individual power-down settings for each output. These settings are found in Register 0x0F0[0] to Register 0x0FD[0]. ### **Individual Clock Channel Power-Down** Any of the clock distribution channels can be powered down individually by writing to the appropriate registers. Powering down a clock channel is similar to powering down an individual driver, but it saves more power because the dividers are also powered down. Powering down a clock channel also automatically powers down the drivers connected to it. The register map details the individual power-down settings for each output channel. These settings are found in 0x192[2], 0x195[2], 0x198[2], and 0x19B[2]. ## **SERIAL CONTROL PORT** The AD9520 serial control port is a flexible, synchronous serial communications port that allows an easy interface with many industry-standard microcontrollers and microprocessors. The AD9520 serial control port is compatible with most synchronous transfer formats, including Philips I<sup>2</sup>C, Motorola® SPI®, and Intel® SSR protocols. The AD9520 I<sup>2</sup>C implementation deviates from the classic I<sup>2</sup>C specification on two specifications, and these deviations are documented in Table 14 of this data sheet. The serial control port allows read/write access to all registers that configure the AD9520. ## SPI/I<sup>2</sup>C PORT SELECTION The AD9520 has two serial interfaces, SPI and I<sup>2</sup>C. Users can select either SPI or I<sup>2</sup>C depending on the states of the three logic level (high, open, low) input pins, SP1 and SP0. When both SP1 and SP0 are high, the SPI interface is active. Otherwise, I<sup>2</sup>C is active with eight different I<sup>2</sup>C slave address (seven bits wide) settings, see Table 40. The four MSBs of the slave address are hardware coded as 1011 and the three LSBs are programmed by SP1 and SP0. Table 40. Serial Port Mode Selection | SP1 | SP0 | Address | |------|------|---------------------------| | Low | Low | I <sup>2</sup> C, 1011000 | | Low | Open | I <sup>2</sup> C, 1011001 | | Low | High | l <sup>2</sup> C, 1011010 | | Open | Low | I <sup>2</sup> C, 1011011 | | Open | Open | l <sup>2</sup> C, 1011100 | | Open | High | I <sup>2</sup> C, 1011101 | | High | Low | l <sup>2</sup> C, 1011110 | | High | Open | I <sup>2</sup> C, 1011111 | | High | High | SPI | #### I<sup>2</sup>C SERIAL PORT OPERATION The AD9520 I<sup>2</sup>C port is based on the I<sup>2</sup>C fast mode standard. The AD9520 supports both I<sup>2</sup>C protocols: standard mode (100 kHz) and fast mode (400 kHz). The AD9520 I $^2$ C port has a 2-wire interface consisting of a serial data line (SDA) and a serial clock line (SCL). In an I $^2$ C bus system, the AD9520 is connected to the serial bus (data bus SDA and clock bus SCL) as a slave device, meaning that no clock is generated by the AD9520. The AD9520 uses direct 16-bit (2 bytes) memory addressing instead of traditional 8-bit (1 byte) memory addressing. #### 1<sup>2</sup>C Bus Characteristics Table 41. I<sup>2</sup>C Bus Definitions | Abbreviation | Definition | |--------------|----------------| | S | Start | | Sr | Repeated Start | | Р | Stop | | Α | Acknowledge | | Ā | No acknowledge | | W | Write | | R | Read | One pulse on the SCL clock line is generated for each data bit transferred. The data on the SDA line must not change during the high period of the clock. The state of the data line can only change when the clock on the SCL line is low. A start condition is a transition from high to low on the SDA line while SCL is high. The start condition is always generated by the master to initialize the data transfer. A stop condition is a transition from low to high on the SDA line while SCL is high. The stop condition is always generated by the master to end the data transfer. Figure 56. Start and Stop Conditions A byte on the SDA line is always 8 bits long. An acknowledge bit must follow every byte. Bytes are sent MSB first. The acknowledge bit is the ninth bit attached to any 8-bit data byte. An acknowledge bit is always generated by the receiving device (receiver) to inform the transmitter that the byte has been received. It is done by pulling the SDA line low during the ninth clock pulse after each 8-bit data byte. Tigure 37. Data Transfer Frocess (Muster Nead Mode, 2. Dyte Transfer Osea for mustiation, The no acknowledge bit is the ninth bit attached to any 8-bit data byte. A no acknowledge bit is always generated by the receiving device (receiver) to inform the transmitter that the byte has not been received. It is done by leaving the SDA line high during the ninth clock pulse after each 8-bit data byte. #### **Data Transfer Process** The master initiates data transfer by asserting a start condition. This indicates that a data stream follows. All I<sup>2</sup>C slave devices connected to the serial bus respond to the start condition. The master then sends an 8-bit address byte over the SDA line, consisting of a 7-bit slave address (MSB first) plus an R/W bit. This bit determines the direction of the data transfer, that is, whether data is written to or read from the slave device (0 = write, 1 = read). The peripheral whose address corresponds to the transmitted address responds by sending an acknowledge bit. All other devices on the bus remain idle while the selected device waits for data to be read from or written to it. If the R/W bit is 0, the master (transmitter) writes to the slave device (receiver). If the R/W bit is 1, the master (receiver) reads from the slave device (transmitter). The format for these commands is described in the Data Transfer Format section. Data is then sent over the serial bus in the format of nine clock pulses, one data byte (8-bit) from either master (write mode) or from slave (read mode) followed by an acknowledge bit from the receiving device. The number of bytes that can be transmitted per transfer is unrestricted. In write mode, the first two data bytes immediately after the slave address byte are the internal memory (control registers) address bytes with the high address byte first. This addressing scheme gives a memory address up to $2^{16} - 1 = 65,535$ . The data bytes after these two memory address bytes are register data written into the control registers. In read mode, the data bytes after the slave address byte are register data read from the control registers. When all data bytes are read or written, stop conditions are established. In write mode, the master (transmitter) asserts a stop condition to end data transfer during the (10th) clock pulse following the acknowledge bit for the last data byte from the slave device (receiver). In read mode, the master device (receiver) receives the last data byte from the slave device (transmitter) but does not pull it low during the ninth clock pulse. This is known as a no acknowledge bit. By receiving the no acknowledge bit, the slave device knows that the data transfer is finished and releases the SDA line. The master then takes the data line low during the low period before the 10th clock pulse, and high during the 10th clock pulse to assert a stop condition. A repeated start (Sr) condition can be used in place of a stop condition. Furthermore, a start or stop condition can occur at any time and partially transferred bytes are discarded. #### **Data Transfer Format** Send byte format—the send byte protocol is used to set up the register address for subsequent commands. S Slave Address W A RAM Address High Byte A RAM Address Low Byte A P Write byte format—the write byte protocol is used to write a register address to the RAM starting from the specified RAM address. S Slave Address W A High Byte A Low Byte A RAM Data 0 A RAM Data 1 A RAM Data 2 A P Receive byte format—the receive byte protocol is used to read the data byte(s) from RAM starting from the current address. S Slave Address R A RAM Data 0 A RAM Data 1 A RAM Data 2 A P Read byte format—the combined format of the send byte and the receive byte. | | Slave | | | RAM Address | | RAM Address | | | Slave | | | RAM | | RAM | | RAM | | | |---|---------|---|---|-------------|---|-------------|---|----|---------|---|---|--------|---|--------|---|--------|---|---| | S | Address | W | Α | High Byte | Α | Low Byte | Α | Sr | Address | R | Α | Data 0 | Α | Data 1 | Α | Data 2 | Α | Р | ## I<sup>2</sup>C Serial Port Timing Figure 60. I<sup>2</sup>C Serial Port Timing Table 42. I<sup>2</sup>C Timing Definitions | Parameter | Description | |---------------------------|-------------------------------------------------------------------| | f <sub>I2C</sub> | I <sup>2</sup> C clock frequency | | t <sub>IDLE</sub> | Bus idle time between stop and start conditions | | t <sub>HLD; STR</sub> | Hold time for repeated start condition | | t <sub>SET; STR</sub> | Setup time for repeated start condition | | t <sub>SET; STP</sub> | Setup time for stop condition | | t <sub>HLD; DAT</sub> | Hold time for data | | t <sub>SET; DAT</sub> | Setup time for data | | t <sub>LOW</sub> | Duration of SCL clock low | | t <sub>HIGH</sub> | Duration of SCL clock high | | trise | SCL/SDA rise time | | t <sub>FALL</sub> | SCL/SDA fall time | | <b>t</b> <sub>SPIKE</sub> | Voltage spike pulse width that must be suppressed by input filter | #### **SPI SERIAL PORT OPERATION** #### **Pin Descriptions** SCLK (serial clock) is the serial shift clock. This pin is an input. SCLK is used to synchronize serial control port reads and writes. Write data bits are registered on the rising edge of this clock, and read data bits are registered on the falling edge. This pin is internally pulled down by a 30 k $\Omega$ resistor to ground. SDIO (serial data input/output) is a dual-purpose pin and acts either as an input only (unidirectional mode) or as both an input/output (bidirectional mode). The AD9520 defaults to the bidirectional I/O mode (0x000[7] = 0). SDO (serial data out) is used only in the unidirectional I/O mode (0x000[7]) as a separate output pin for reading back data. $\overline{\text{CS}}$ (chip select bar) is an active low control that gates the read and write cycles. When $\overline{\text{CS}}$ is high, SDO and SDIO are in a high impedance state. This pin is internally pulled up by a 30 k $\Omega$ resistor to VS. Figure 61. Serial Control Port #### **SPI Mode Operation** In SPI mode, single or multiple byte transfers are supported, as well as MSB first or LSB first transfer formats. The AD9520 serial control port can be configured for a single bidirectional I/O pin (SDIO only) or for two unidirectional I/O pins (SDIO/SDO). By default, the AD9520 is in bidirectional mode. Short instruction mode (8-bit instructions) is not supported. Only long (16-bit) instruction mode is supported. $\overline{\text{A}}$ write or a read operation to the AD9520 is initiated by pulling $\overline{\text{CS}}$ low. The $\overline{\text{CS}}$ stalled high mode is supported in data transfers where three or fewer bytes of data (plus instruction data) are transferred (see Table 43). In this mode, the $\overline{\text{CS}}$ pin can temporarily return high on any byte boundary, allowing time for the system controller to process the next byte. $\overline{\text{CS}}$ can go high on byte boundaries only and can go high during either part (instruction or data) of the transfer. During this period, the serial control port state machine enters a wait state until all data is sent. If the system controller decides to abort the transfer before all of the data is sent, the state machine must be reset by either completing the remaining transfers or by returning $\overline{CS}$ low for at least one complete SCLK cycle (but less than eight SCLK cycles). Raising the $\overline{CS}$ pin on a nonbyte boundary terminates the serial transfer and flushes the buffer. In the streaming mode (see Table 43), any number of data bytes can be transferred in a continuous stream. The register address is automatically incremented or decremented (see the SPI MSB/LSB First Transfers section). $\overline{\text{CS}}$ must be raised at the end of the last byte to be transferred, thereby ending streaming mode. #### **Communication Cycle—Instruction Plus Data** There are two parts to a communication cycle with the AD9520. The first part writes a 16-bit instruction word into the AD9520, coincident with the first 16 SCLK rising edges. The instruction word provides the AD9520 serial control port with information regarding the data transfer, which is the second part of the communication cycle. The instruction word defines whether the upcoming data transfer is a read or a write, the number of bytes in the data transfer, and the starting register address for the first byte of the data transfer. #### Write If the instruction word is for a write operation, the second part is the transfer of data into the serial control port buffer of the AD9520. Data bits are registered on the rising edge of SCLK. The length of the transfer (one, two, or three bytes, or streaming mode) is indicated by two bits (W1:W0) in the instruction byte. When the transfer is one, two, or three bytes, but not streaming, $\overline{CS}$ can be raised after each sequence of eight bits to stall the bus (except after the last byte, where it ends the cycle). When the bus is stalled, the serial transfer resumes when $\overline{CS}$ is lowered. Raising the $\overline{CS}$ pin on a nonbyte boundary resets the serial control port. During a write, streaming mode does not skip over reserved or blank registers; therefore, the user must know what bit pattern to write to the reserved registers to preserve proper operation of the part. It does not matter what data is written to blank registers. Because data is written into a serial control port buffer area, not directly into the actual control registers of the AD9520, an additional operation is needed to transfer the serial control port buffer contents to the actual control registers of the AD9520, thereby causing them to become active. The update registers operation consists of setting 0x232[0] = 1b (this bit is self-clearing). Any number of bytes of data can be changed before executing an update registers. The update registers simultaneously actuates all register changes that have been written to the buffer since any previous update. #### Read The AD9520 supports only the long instruction mode. If the instruction word is for a read operation, the next N $\times$ 8 SCLK cycles clock out the data from the address specified in the instruction word, where N is 1 to 3 as determined by W1:W0. If N = 4, the read operation is in streaming mode, continuing until $\overline{\text{CS}}$ is raised. Streaming mode does not skip over reserved or blank registers. The readback data is valid on the falling edge of SCLK. The default mode of the AD9520 serial control port is the bidirectional mode. In bidirectional mode, both the sent data and the readback data appear on the SDIO pin. It is also possible to set the AD9520 to unidirectional mode (0x000[7] = 1 and 0x000[0] = 1). In unidirectional mode, the readback data appears on the SDO pin. A readback request reads the data that is in the serial control port buffer area, or the data in the active registers (see Figure 62). Readback of the buffer or active registers is controlled by 0x004[0]. The AD9520 uses Register Address 0x000 to Register Address 0xB03. Figure 62. Relationship Between Serial Control Port Buffer Registers and Active Registers of the AD9520 #### **SPI INSTRUCTION WORD (16 BITS)** The MSB of the instruction word is $R/\overline{W}$ , which indicates whether the instruction is a read or a write. The next two bits (W1:W0) indicate the length of the transfer in bytes. The final 13 bits are the address (A12:A0) at which to begin the read or write operation. For a write, the instruction word is followed by the number of bytes of data indicated by Bits W1:W0, see Table 43. Table 43. Byte Transfer Count | W1 | WO | Bytes to Transfer | |----|----|-------------------| | 0 | 0 | 1 | | 0 | 1 | 2 | | 1 | 0 | 3 | | 1 | 1 | Streaming mode | A12:A0: These 13 bits select the address within the register map that is written to or read from during the data transfer portion of the communications cycle. Only Bits[A9:A0] are needed to cover the range of the 0x232 registers used by the AD9520. Bits[A12:A10] must always be 0b. For multibyte transfers, this address is the starting byte address. In MSB first mode, subsequent bytes increment the address. #### SPI MSB/LSB FIRST TRANSFERS The AD9520 instruction word and byte data can be MSB first or LSB first. Any data written to 0x000 must be mirrored; the upper four bits ([7:4]) must mirror the lower four bits ([3:0]). This makes it irrelevant whether LSB first or MSB first is in effect. As an example of this mirroring, see the default setting for 0x000, which mirrors Bit 4 and Bit 3. This sets the long instruction mode, which is the default and the only mode supported. The default for the AD9520 is MSB first. When LSB first is set by 0x000[1] and 0x000[6], it takes effect immediately, because it only affects the operation of the serial control port and does not require that an update be executed. When MSB first mode is active, the instruction and data bytes must be written from MSB to LSB. Multibyte data transfers in MSB first format start with an instruction byte that includes the register address of the most significant data byte. Subsequent data bytes must follow in order from the high address to the low address. In MSB first mode, the serial control port internal address generator decrements for each data byte of the multibyte transfer cycle. When LSB first is active, the instruction and data bytes must be written from LSB to MSB. Multibyte data transfers in LSB first format start with an instruction byte that includes the register address of the least significant data byte followed by multiple data bytes. In a multibyte transfer cycle, the internal byte address generator of the serial port increments for each byte. The AD9520 serial control port register address decrements from the register address just written toward 0x000 for multibyte I/O operations if the MSB first mode is active (default). If the LSB first mode is active, the register address of the serial control port increments from the address just written toward 0x232 for multibyte I/O operations. Streaming mode always terminates when it reaches 0x232. Note that unused addresses are not skipped during multibyte I/O operations. Table 44. Streaming Mode (No Addresses Are Skipped) | Write Mode | Address Direction | Stop Sequence | |------------|-------------------|---------------------------| | LSB first | Increment | 0x230, 0x231, 0x232, stop | | MSB first | Decrement | 0x001, 0x000, 0x232, stop | Table 45. Serial Control Port, 16-Bit Instruction Word, MSB First | MSB | | _ | | _ | | _ | _ | _ | _ | _ | _ | | _ | _ | LSB | |-----|-----|-----|---------|---------|---------|----|----|----|----|----|----|----|----|----|-----| | l15 | l14 | I13 | l12 | l11 | I10 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | l1 | 10 | | R/W | W1 | W0 | A12 = 0 | A11 = 0 | A10 = 0 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | Figure 63. Serial Control Port Write—MSB First, 16-Bit Instruction, Two Bytes Data Figure 64. Serial Control Port Read—MSB First, 16-Bit Instruction, Four Bytes Data Figure 65. Serial Control Port Write—MSB First, 16-Bit Instruction, Timing Measurements Figure 67. Serial Control Port Write—LSB First, 16-Bit Instruction, Two Bytes Data **Table 46. Serial Control Port Timing** | Parameter | Description | |------------------------|----------------------------------------------------------------------------------------| | t <sub>DS</sub> | Setup time between data and rising edge of SCLK | | <b>t</b> <sub>DH</sub> | Hold time between data and rising edge of SCLK | | t <sub>CLK</sub> | Period of the clock | | ts | Setup time between CS falling edge and SCLK rising edge (start of communication cycle) | | tc | Setup time between SCLK rising edge and CS rising edge (end of communication cycle) | | t <sub>HIGH</sub> | Minimum period that SCLK should be in a logic high state | | t <sub>LOW</sub> | Minimum period that SCLK should be in a logic low state | | $t_{DV}$ | SCLK to valid SDIO and SDO (see Figure 66) | ## **EEPROM OPERATIONS** The AD9520 contains an internal EEPROM (nonvolatile memory). The EEPROM can be programmed by users to create and store a user-defined register setting file when power is off. This setting file can be used for power-up and chip reset as a default setting. The EEPROM size is 512 bytes. During the data transfer process, the write and read registers via the serial port are generally not available except for one readback register, STATUS\_EEPROM. To determine the data transfer state through the serial port in SPI mode, users can read the value of STATUS\_EEPROM (1 = in process and 0 = completed). In I<sup>2</sup>C mode, the user can address the AD9520 slave port with the external I<sup>2</sup>C master (send an address byte to the AD9520). If the AD9520 responds with a no acknowledge bit, the data transfer process is not done. If the AD9520 responds with an acknowledge bit, the data transfer process is completed. The user can monitor the STATUS\_EEPROM register or program the STATUS pin to monitor the status of the data transfer. #### WRITING TO THE EEPROM The EEPROM cannot be programmed directly through the serial port interface. To program the EEPROM and store a register setting file, do the following: - Program the AD9520 registers to the desired circuit state. If the user wants the PLL to lock automatically after power-up, the VCO calibration now bit (0x018[0]) must be set to 1. This allows VCO calibration to start automatically after register loading. Note that a valid input reference signal must be present during VCO calibration. - Program the EEPROM buffer registers, if necessary (see the Programming the EEPROM Buffer Segment section). This is only necessary if users want to use the EEPROM to control the default setting of some (but not all) of the AD9520 registers, or if they want to control the register setting update sequence during power-up or chip reset. - Set the enable EEPROM write bit (0xB02[0]) to 1 to enable the EEPROM. - Set the REG2EEPROM bit (0xB03[0]) to 1. - Set the IO\_UPDATE bit (0x232[0]) to 1, which starts the process of writing data into the EEPROM to create the EEPROM setting file. This enables the AD9520 EEPROM controller to transfer the current register values, as well as the memory address and instruction bytes from the EEPROM buffer segment into the EEPROM. After the write process is completed, the internal controller sets 0xB03[0] (REG2EEPROM) back to 0. The readback register STATUS\_EEPROM (0xB00[0]) is used to indicate the data transfer status between the EEPROM and the control registers (0 = done/inactive; 1 = in process/ active). At the beginning of the data transfer, STATUS\_EEPROM is set to 1 by the EEPROM controller and cleared to 0 at the end of the data transfer. The user can access STATUS\_EEPROM through the STATUS pin when the STATUS pin is programmed to monitor STATUS\_EEPROM. Alternately, the user can monitor the STATUS\_EEPROM bit. After the data transfer process is done (0xB00[0] = 0), set the enable EEPROM write register (0xB02[0]) to 0 to disable the EEPROM. To verify that the data transfer has completed correctly, the user can verify that 0xB01[0] = 0. A value of 1 in this register indicates a data transfer error. #### **READING FROM THE EEPROM** The following reset-related events can start the process of restoring the settings stored in EEPROM to control registers. When the EEPROM pin is set high, do any of the following: - Power-up - Perform a hardware chip reset by pulling the RESET pin low, and then releasing RESET - Set the self-clearing soft reset bit (0x000[5]) to 1 When the EEPROM pin is set low, set the self-clearing Soft\_EEPROM bit (0xB02[1]) to 1. The AD9520 then starts to read the EEPROM and loads the values into the AD9520. If the EEPROM pin is low during reset or power-up, the EEPROM is not active, and the AD9520 default values are loaded instead. Note that when using the EEPROM to automatically load the AD9520 register values and lock the PLL, the VCO calibration now bit (0x018[0]) must be set to 1 when the register values are written to the EEPROM. This allows VCO calibration to start automatically after register loading. A valid input reference signal must be present during VCO calibration. To verify that the data transfer has completed correctly, the user can verify that 0xB01[0] = 0. A value of 1 in this register indicates a data transfer error. ### PROGRAMMING THE EEPROM BUFFER SEGMENT The EEPROM buffer segment is a register space on the AD9520 that allows the user to specify which groups of registers are stored to the EEPROM during EEPROM programming. Normally, this segment does not need to be programmed by the user. Instead, the default power-up values for the EEPROM buffer segment allow the user to store all of the AD9520 register values from Register 0x000 to Register 0x231 to the EEPROM. For example, a user wants to load only the output driver settings from the EEPROM without disturbing the PLL register settings currently stored in the AD9520. The user can alter the EEPROM buffer segment to include only the registers that apply to the output drivers and exclude the registers that apply to the PLL configuration. There are two parts to the EEPROM buffer segment: register section definition groups and operational codes. Each register section definition group contains the starting address and number of bytes to be written to the EEPROM. If the AD9520 register map were continuous from Address 0x000 to Address 0x232, only one register section definition group would consist of a starting address of 0x000 and a length of 563 bytes. However, this is not the case. The AD9520 register map is noncontiguous, and the EEPROM is only 512 bytes long. Therefore, the register section definition group tells the EEPROM controller how the AD9520 register map is segmented. There are three operational codes: IO\_UPDATE, end-of-data, and pseudo-end-of-data. It is important that the EEPROM buffer segment always have either an end-of-data or a pseudo-end-of-data operational code and that an IO\_UPDATE operation code appear at least once before the end-of-data op code. ### **Register Section Definition Group** The register section definition group is used to define a continuous register section for the EEPROM profile. It consists of three bytes. The first byte defines how many continuous register bytes are in this group. If the user puts 0x000 in the first byte, it means there is only one byte in this group. If the user puts 0x001, it means there are two bytes in this group. The maximum number of registers in one group is 128. The next two bytes are the low byte and high byte of the memory address (16-bit) of the first register in this group. #### IO\_UPDATE (Operational Code 0x80) The EEPROM controller uses this operational code to generate an IO\_UPDATE signal to update the active control register bank from the buffer register bank during the download process. At a minimum, there should be at least one IO\_UPDATE operational code after the end of the final register section definition group. The reason this is needed is so that at least one IO\_UPDATE occurs after all of the AD9520 registers are loaded when the EEPROM is read. If this operational code is absent during a write to the EEPROM, the register values loaded from the EEPROM are not transferred to the active register space, and these values do not take effect after they are loaded from the EEPROM to the AD9520. ### **End-of-Data (Operational Code 0xFF)** The EEPROM controller uses this operational code to terminate the data transfer process between EEPROM and the control register during the upload and download process. The last item appearing in the EEPROM buffer segment should be either this operational code or the pseudo-end-of-data operational code. #### Pseudo-End-of-Data (Operational Code 0xFE) The AD9520 EEPROM buffer segment has 23 bytes that can contain up to seven register section definition groups. If users want to define more than seven register section definition groups, the pseudo-end-of-data operational code can be used. During the upload process, when the EEPROM controller receives the pseudo-end-of-data operational code, it halts the data transfer process, clears the REG2EEPROM bit, and enables the AD9520 serial port. Users can then program the EEPROM buffer segment again and reinitiate the data transfer process by setting the REG2EEPROM bit (0xB03) to 1 and the IO\_UPDATE register (0x232) to 1. The internal I²C master then begins writing to the EEPROM starting from the EEPROM address held from the last writing. This sequence enables more discrete instructions to be written to the EEPROM than would otherwise be possible due to the limited size of the EEPROM buffer segment. It also permits the user to write the same register multiple times with a different value each time. Table 47. Example of EEPROM Buffer Segment | Reg Addr (Hex) | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | | | | |---------------------|-------------|--------------------------------------------|---------|-----------------|---------------|----------------|---------------|-------------|--|--|--| | Start EEPROM Buffer | Segment | • | • | ' | • | • | • | • | | | | | 0xA00 | 0 | | | Number of | bytes [6:0] | of first group | o of register | S | | | | | 0xA01 | | Address [15:8] of first group of registers | | | | | | | | | | | 0xA02 | | | Addre | ess [7:0] of fi | rst group of | registers | | | | | | | 0xA03 | 0 | | ı | Number of b | ytes [6:0] of | second gro | up of registe | ers | | | | | 0xA04 | | | Address | [15:8] of se | cond group | of registers | | | | | | | 0xA05 | | | Addres | s [7:0] of sec | ond group | of registers | | | | | | | 0xA06 | 0 | | | Number of | bytes [6:0] ( | of third grou | p of register | rs | | | | | 0xA07 | | • | Addres | s [15:8] of tl | hird group c | of registers | | | | | | | 0xA08 | | | Addre | ss [7:0] of th | ird group o | f registers | | | | | | | 0xA09 | | | 10_U | JPDATE ope | rational cod | e (0x80) | | | | | | | 0xA0A | | | End- | of-data ope | rational cod | le (0xFF) | | | | | | # THERMAL PERFORMANCE Table 48. Thermal Parameters for 64-Lead LFCSP | Symbol | Thermal Characteristic Using a JEDEC JESD51-7 Plus JEDEC JESD51-5 2S2P Test Board | Value (°C/W) | |-----------------------|--------------------------------------------------------------------------------------------------------------------|--------------| | $\theta_{JA}$ | Junction-to-ambient thermal resistance, 0.0 m/sec airflow per JEDEC JESD51-2 (still air) | 22.0 | | $\theta_{JMA}$ | Junction-to-ambient thermal resistance, 1.0 m/sec airflow per JEDEC JESD51-6 (moving air) | 19.2 | | $\theta_{\text{JMA}}$ | Junction-to-ambient thermal resistance, 2.0 m/sec airflow per JEDEC JESD51-6 (moving air) | 17.2 | | $\Psi_{JB}$ | Junction-to-board characterization parameter, 1.0 m/sec airflow per JEDEC JESD51-6 (moving air) and JEDEC JESD51-8 | 11.6 | | $\theta_{\text{JC}}$ | Junction-to-case thermal resistance (die-to-heat sink) per MIL-Std 883, Method 1012.1 | 1.3 | | $\Psi_{JT}$ | Junction-to-top-of-package characterization parameter, 0 m/sec airflow per JEDEC JESD51-2 (still air) | 0.1 | The AD9520 is specified for a case temperature ( $T_{CASE}$ ). To ensure that $T_{CASE}$ is not exceeded, an airflow source can be used. Use the following equation to determine the junction temperature on the application PCB: $$T_J = T_{CASE} + (\Psi_{JT} \times PD)$$ where: $T_I$ is the junction temperature (°C). $T_{CASE}$ is the case temperature (°C) measured by the user at the top center of the package. $\Psi_{JT}$ is the value from Table 48. *PD* is the power dissipation (see the total power dissipation in Table 18.) Values of $\theta_{JA}$ are provided for package comparison and PCB design considerations. $\theta_{JA}$ can be used for a first-order approximation of $T_J$ by the equation $$T_J = T_A + (\theta_{JA} \times PD)$$ where $T_A$ is the ambient temperature (°C). Values of $\theta_{\text{JC}}$ are provided for package comparison and PCB design considerations when an external heat sink is required. Values of $\Psi_{JB}$ are provided for package comparison and PCB design considerations. # **REGISTER MAP** Register addresses that are not listed in Table 49 are not used, and writing to those registers has no effect. Writing to register addresses marked unused also has no effect. Table 49. Register Map Overview | Addr<br>(Hex) | Parameter | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default<br>Value<br>(Hex) | | | |------------------|-----------------------------------------------|---------------------------------------------|---------------------------------------------------|---------------------------------------------------|------------------------------------------------|-----------------------------------|-----------------------------------|--------------------------------|-------------------------------------|---------------------------|--|--| | | Port Configuration | DIC 7 (IVISD) | Ditto | ысэ | DICT | ысэ | DICZ | DIC I | Dit 0 (L3D) | (HEX) | | | | 000 | Serial port config<br>(SPI mode) | SDO active | LSB first/<br>addr incr | Soft reset<br>(self-<br>clearing) | Unused | Unused | Soft reset<br>(self-<br>clearing) | LSB first/<br>addr incr | SDO active | 00 | | | | | Serial port config<br>(I <sup>2</sup> C mode) | Unuse | ed | Soft reset<br>(self-<br>clearing) | Unused | Unused | Soft reset<br>(self-<br>clearing) | Un | used | 00 | | | | 001 | | | | | ι | Jnused | | | | N/A | | | | 002 | | | | | R | eserved | | | | N/A | | | | 003 | | | | | R | eserved | | | | N/A | | | | 004 | Readback<br>control | | | | Unused | | | | Readback<br>active regs | 00 | | | | EEPRO | MID | • | | | | | | | • | • | | | | 005 | EEPROM | | | | EEPROM custo | omer version ID (L | _SB) | | | 00 | | | | 006 | customer<br>version ID | | | | EEPROM custo | mer version ID (N | MSB) | | | 00 | | | | 007<br>to<br>00F | | | | | l | Jnused | | | 00 | | | | | PLL | | | | | | | | | | II. | | | | 010 | PFD charge<br>pump | PFD polarity | Cha | arge pump cu | rrent | Charge pur | mp mode | PLL pov | 7D | | | | | 011 | Danish | | | | 14-bit R cou | nter, Bits[7:0] (LSI | 3) | • | 01 | | | | | 012 | R counter | Unuse | ed | | | 14-bit R coun | ter, Bits[13:8] | (MSB) | | 00 | | | | 013 | A counter | Unuse | ed | | | 6-bit | : A counter | | | 00 | | | | 014 | Danimban | | | | 13-bit B cou | nter, Bits[7:0] (LSE | 3) | | | 03 | | | | 015 | B counter | | Unused | | | 13-bit | B counter, Bits | s[12:8] (MSB) | | 00 | | | | 016 | PLL_CTRL_1 | Set CP pin<br>to VCP/2 | Reset<br>R counter | Reset<br>A and B<br>counters | Reset all counters | B counter<br>bypass | | Prescaler P | | 06 | | | | 017 | PLL_CTRL_2 | | 1 | STATUS pi | n control | | 1 | Antibacklas | h pulse width | 00 | | | | 018 | PLL_CTRL_3 | Enable CMOS<br>reference input<br>dc offset | Lock detect | | Digital<br>lock<br>detect<br>window | Disable<br>digital<br>lock detect | VCO cali | bration divider | VCO<br>calibration<br>now | 06 | | | | 019 | PLL_CTRL_4 | R, A, B cou<br>SYNC pin | | | R path dela | у | | N path delay | / | 00 | | | | 01A | PLL_CTRL_5 | Enable STATUS<br>pin divider | Ref freq<br>monitor<br>threshold | | | LD p | oin control | | | 00 | | | | 01B | PLL_CTRL_6 | Enable VCO<br>frequency<br>monitor | Enable<br>REF2<br>(REFIN)<br>frequency<br>monitor | Enable<br>REF1<br>(REFIN)<br>frequency<br>monitor | | 1 | REFMON pin c | EFMON pin control | | | | | | 01C | PLL_CTRL_7 | Disable<br>switchover<br>deglitch | Select<br>REF2 | Use<br>REF_SEL<br>pin | Enable<br>automatic<br>reference<br>switchover | Stay on REF2 | Enable<br>REF2 | Enable<br>REF1 | Enable<br>differential<br>reference | 00 | | | | 01D | PLL_CTRL_8 | Enable<br>Status_EEPROM<br>at STATUS pin | Enable<br>XTAL<br>OSC | Enable<br>clock<br>doubler | Disable<br>PLL status<br>register | Enable LD<br>pin<br>comparator | Unused | Enable<br>external<br>holdover | Enable<br>holdover | 80 | | | | Addr<br>(Hex) | Parameter | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Defau<br>Value<br>(Hex) | |---------------|---------------------------|-------------------|---------------------|--------------------|------------------|----------------------|-------------|----------------------------|----------------------|-------------------------| | 01E | PLL_CTRL_9 | one (moo) | Unused | 1 | | l zero delay | Enable | Enable | Unused | 00 | | | | | | | | edback | external | zero delay | | | | | | | T | T | 1 | divider select | zero delay | | | | | 01F | PLL_Readback | Unused | VCO cal<br>finished | Holdover<br>active | REF2<br>selected | VCO freq > threshold | REF2 freq | REF1 freq > threshold | Digital lock detect | N/A | | | (read-only) | | Illistied | active | selected | tiresnoid | threshold | triresnoid | detect | | | Output | : Driver Control | 1 | | I | 1 | | | 1 | | | | 0F0 | OUT0 control | OUT0 format | OUTO | CMOS | OUT | ) polarity | OUT | TO LVPECL | OUT0 | 64 | | | | | config | uration | | | | ntial voltage | LVPECL | | | | | | | | | | | | power-down | | | OF1 | OUT1 control | OUT1 format | | CMOS | OUT | 1 polarity | | 1 LVPECL<br>ntial voltage | OUT1<br>LVPECL | 64 | | | | | Coning | uration | | | dillere | iliai voitage | power-down | | | 0F2 | OUT2 control | OUT2 format | OUT2 | CMOS | OUT | 2 polarity | OUT | 72 LVPECL | OUT2 | 64 | | | | | | uration | | - | | ntial voltage | LVPECL | | | | | | | | | | | | power-down | | | 0F3 | OUT3 control | OUT3 format | | CMOS | OUT | 3 polarity | | T3 LVPECL | OUT3 | 64 | | | | | config | uration | | | differe | ntial voltage | LVPECL<br>power-down | | | 0F4 | OUT4 control | OUT4 format | OLIT4 | CMOS | OUT | 4 polarity | OUT | 74 LVPECL | OUT4 | 64 | | 01 4 | OO14 CONTION | OOTTIOITIAL | | uration | 001 | + polarity | | ntial voltage | LVPECL | 04 | | | | | | | | | | 3 | power-down | | | 0F5 | OUT5 control | OUT5 format | | CMOS | OUT | 5 polarity | | 75 LVPECL | OUT5 | 64 | | | | | config | uration | | | differe | ntial voltage | LVPECL power-down | | | 0F6 | OUT6 control | OUT6 format | OUT6 | CMOS | OUT | 5 polarity | OUT | T6 LVPECL | OUT6 | 64 | | UFO | OO 16 CONTION | OUTOTOTTIAL | | uration | 001 | 5 polarity | | ntial voltage | LVPECL | 04 | | | | | | | | | | | power-down | | | 0F7 | OUT7 control | OUT7 format | | CMOS | OUT | 7 polarity | | 7 LVPECL | OUT7 | 64 | | | | | config | uration | | | differe | ntial voltage | LVEPCL | | | 050 | OUTOtI | OUTO 6 | OUTO | CMOC | OUT | 3 I | 01.17 | TO LIVER CI | power-down | 6.4 | | 0F8 | OUT8 control | OUT8 format | | CMOS<br>uration | 001 | 3 polarity | | 78 LVPECL<br>ntial voltage | OUT8<br>LVPECL | 64 | | | | | | | | | | a. voltage | power-down | | | 0F9 | OUT9 control | OUT9 format | OUT9 | CMOS | OUT | 9 polarity | | T9 LVPECL | OUT9 | 64 | | | | | config | uration | | | differe | ntial voltage | LVPECL | | | 054 | OUT10 / I | OUT106 | OUTA | 20100 | OLITA | 0 1 " | OUT | 1011/0561 | power-down | | | 0FA | OUT10 control | OUT10 format | | OCMOS<br>Juration | 0011 | 0 polarity | | 10 LVPECL<br>ntial voltage | OUT10<br>LVPECL | 64 | | | | | Corning | uludon | | | differe | iliai voitage | power-down | | | 0FB | OUT11 control | OUT11 format | OUT1 | 1 CMOS | OUT1 | 1 polarity | OUT | 11 LVPECL | OUT11 | 64 | | | | | config | uration | | | differe | ntial voltage | LVPECL | | | | - II | 66010.5 | 66010.5 | 66010.5 | 66010.5 | | CCD! D | 660105 | power-down | - | | 0FC | Enable output<br>on CSDLD | CSDLD En<br>Out 7 | CSDLD En<br>OUT6 | CSDLD En<br>OUT5 | CSDLD En<br>OUT4 | CSDLD En<br>OUT3 | CSDLD<br>En | CSDLD En<br>OUT1 | CSDLD En<br>OUT0 | 00 | | | OITCODED | Out / | 0010 | 0013 | 0014 | 0013 | OUT2 | 0011 | 0010 | | | 0FD | Enable output | Unused | Unused | Unused | Unused | CSDLD En | CSDLD | CSDLD En | CSDLD En | 00 | | | on CSDLD | | | | | OUT11 | En | OUT9 | OUT8 | | | | | | | | | | OUT10 | | | | | OFE | | | | | l | Jnused | | | | 00 | | to<br>18F | | | | | | | | | | | | | L Channel Divider | <u> </u> | | | | | | | | _ | | 190 | Divider 0 (PECL) | | Divider 0 lo | w cycles | | | Divider | 0 high cycles | | 77 | | 191 | , | Divider 0 | Divider 0 | Divider 0 | Divider 0 | | | ivider 0 | | 00 | | - | | bypass | ignore | force | start high | | | ase offset | | - | | | | | SYNC | high | | | T . | 1 | | | | | | 1 | Unuse | -d | | Unused | Channel 0 | Channel 0 | Disable | 00 | | 192 | | | Ollus | | | | power- | direct-to- | Divider 0 | | | Addr | Dawanastan | Dit 7 (MCD) | Die | Dia 5 | Dia 4 | Di4 2 | Bit 3 | Dia 1 | Pit o /I CP) | Default<br>Value | | | |---------------------|----------------------------------------|---------------------|-----------------------------|--------------------------------------------------------------|-------------------------|------------------------------------------|----------------------------------|---------------------------------------------|--------------------------------------|------------------|--|--| | <b>(Hex)</b><br>193 | Parameter Divider 1 (PECL) | Bit 7 (MSB) | Bit 6 Divider 1 lo | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1<br>1 high cycles | Bit 0 (LSB) | ( <b>Hex</b> ) | | | | 194 | Divider 1 (1 ECE) | Divider 1<br>bypass | Divider 1<br>ignore<br>SYNC | Divider 1<br>force<br>high | Divider 1<br>start high | | C | Divider 1<br>ase offset | | 00 | | | | 195 | | | Unuse | ed | 1 | Unused | Channel 1<br>power-<br>down | Channel 1<br>direct-to-<br>output | Disable<br>Divider 1<br>DCC | 00 | | | | 196 | Divider 2 (PECL) | | Divider 2 lo | w cycles | | | Divide | 2 high cycles | | 11 | | | | 197 | | Divider 2<br>bypass | Divider 2<br>ignore<br>SYNC | Divider 2<br>force<br>high | Divider 2<br>start high | | | Divider 2<br>ase offset | | 00 | | | | 198 | | | Unuse | ed | | Unused | Channel 2<br>power-<br>down | Channel 2<br>direct-to-<br>output | Disable<br>Divider 2<br>DCC | 00 | | | | 199 | Divider 3 (PECL) | | Divider 3 lo | w cycles | | | Divide | r 3 high cycles | • | 00 | | | | 19A | | Divider 3<br>bypass | Divider 3<br>ignore<br>SYNC | Divider 3<br>force<br>high | Divider 3<br>start high | | | Divider 3<br>ase offset | hannel 3 Disable irect-to- Divider 3 | | | | | 19B | | | Unuse | | l | Unused | Channel 3<br>power-<br>down | Channel 3<br>direct-to-<br>output | | | | | | 19C<br>to<br>1DF | | | | | | Unused | | | 00 | | | | | | ivider and CLK Inp | ut | | | | | | | | | | | | 1E0 | VCO divider | | Unuse | ed | | Unused | | VCO divide | r | 00 | | | | 1E1 | Input CLKs | Unused | | Unused Powe<br>(default =1) down<br>clock<br>input<br>sectio | | Power-<br>down VCO<br>clock<br>interface | Power-<br>down<br>VCO<br>and CLK | Select<br>VCO or CLK | Bypass VCO<br>divider | 20 | | | | 1E2<br>to<br>22A | | | | | | Unused | | | | 00 | | | | Systen | n | II. | | | | | | | | | | | | 230 | Power-down<br>and SYNC | | Unuse | ed | | Disable<br>power-on<br>SYNC | Power-<br>down<br>SYNC | Power-<br>down<br>distribution<br>reference | Soft<br>SYNC | 00 | | | | 231 | | | Unuse | ed | | | | Jnused | L | 00 | | | | Updat<br>232 | e All Registers IO_UPDATE | | | | Unused | | | | IO_UPDATE | 00 | | | | 233 | | | | | | Unused | | | (self-clearing) | 00 | | | | to<br>9FF | | | | | | onusea | | | | 00 | | | | | M Buffer Segment | | 1 | FEDDO: | D. # C - | a & Da ait - 4 - 11 - 4 / 1 - 5 | ١ ا | florida of facility | 1) | 100 | | | | A00 | EEPROM<br>Buffer Segment<br>Register 1 | 0 | | EEPROM | Buffer Segme | nt Register 1 (def | ault: number o | f bytes for Group | 1) | 00 | | | | A01 | EEPROM<br>Buffer Segment<br>Register 2 | | EEPROM Buffer | r Segment Reg | gister 2 (defaul | t: Bits[15:8] of sta | rting register a | ddress for Group | 1) | 00 | | | | A02 | EEPROM<br>Buffer Segment<br>Register 3 | | EEPROM Buffe | r Segment Re | gister 3 (defau | lt: Bits[7:0] of star | ting register ac | ddress for Group | 1) | 00 | | | | A03 | EEPROM<br>Buffer Segment<br>Register 4 | 0 | | EEPROM | Buffer Segme | nt Register 4 (def | ault: number o | f bytes for Group | 2) | 02 | | | | A04 | EEPROM<br>Buffer Segment<br>Register 5 | | EEPROM Buffer | r Segment Reg | gister 5 (defaul | t: Bits[15:8] of sta | rting register a | ddress for Group | 2) | 00 | | | | Addr | | | | | | | | | | Default<br>Value | | | | | |------------------|-----------------------------------------|-------------|--------------------------------------------------------------------------------------------------|----------------|------------------|-----------------------|------------------|---------------------|-------------|------------------|--|--|--|--| | (Hex) | Parameter | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | (Hex)<br>04 | | | | | | A05 | EEPROM Buffer Segment Register 6 | | EEPROM Buffer Segment Register 6 (default: Bits[7:0] of starting register address for Group 2) | | | | | | | | | | | | | A06 | EEPROM<br>Buffer Segment<br>Register 7 | 0 | | EEPROM | A Buffer Segm | ent Register 7 (de | efault: number | of bytes for Group | 03) | OE | | | | | | A07 | EEPROM<br>Buffer Segment<br>Register 8 | | EEPROM Buffer Segment Register 8 (default: Bits[15:8] of starting register address for Group 3) | | | | | | | | | | | | | A08 | EEPROM<br>Buffer Segment<br>Register 9 | | EEPROM Buffer Segment Register 9 (default: Bits[7:0] of starting register address for Group 3) | | | | | | | | | | | | | A09 | EEPROM<br>Buffer Segment<br>Register 10 | 0 | 0 EEPROM Buffer Segment Register 10 (default: number of bytes for Group 4) | | | | | | | | | | | | | A0A | EEPROM<br>Buffer Segment<br>Register 11 | | EEPROM Buffer Segment Register 11 (default: Bits[15:8] of starting register address for Group 4) | | | | | | | | | | | | | A0B | EEPROM<br>Buffer Segment<br>Register 12 | | EEPROM Buffer Segment Register 12 (default: Bits[7:0] of starting register address for Group 4) | | | | | | | | | | | | | A0C | EEPROM<br>Buffer Segment<br>Register 13 | 0 | 0 EEPROM Buffer Segment Register 13 (default: number of bytes for Group 5) | | | | | | | | | | | | | A0D | EEPROM<br>Buffer Segment<br>Register 14 | | EEPROM Buffer Segment Register 14 (default: Bits[15:8] of starting register address for Group 5) | | | | | | | | | | | | | A0E | EEPROM<br>Buffer Segment<br>Register 15 | | EEPROM Buff | er Segment Re | egister 15 (defa | ault: Bits[7:0] of st | tarting register | address for Group | o 5) | 90 | | | | | | A0F | EEPROM<br>Buffer Segment<br>Register 16 | 0 | | EEPROM | l Buffer Segme | nt Register 16 (d | efault: numbe | r of bytes for Grou | p 6) | 01 | | | | | | A10 | EEPROM<br>Buffer Segment<br>Register 17 | | EEPROM Buffe | er Segment Re | gister 17 (defa | ult: Bits[15:8] of s | tarting registe | r address for Grou | p 6) | 01 | | | | | | A11 | EEPROM<br>Buffer Segment<br>Register 18 | | EEPROM Buff | er Segment Re | egister 18 (defa | ault: Bits[7:0] of st | tarting register | address for Group | 0 6) | EO | | | | | | A12 | EEPROM<br>Buffer Segment<br>Register 19 | 0 | | EEPROM | l Buffer Segme | nt Register 19 (d | efault: numbe | r of bytes for Grou | p 7) | 01 | | | | | | A13 | EEPROM<br>Buffer Segment<br>Register 20 | | EEPROM Buffe | er Segment Reg | gister 20 (defa | ult: Bits[15:8] of s | tarting registe | r address for Grou | p 7) | 02 | | | | | | A14 | EEPROM<br>Buffer Segment<br>Register 21 | | EEPROM Buff | er Segment Re | egister 21 (defa | ault: Bits[7:0] of st | tarting register | address for Group | o 7) | 30 | | | | | | A15 | EEPROM<br>Buffer Segment<br>Register 22 | | EEI | PROM Buffer Se | egment Regist | er 22 (default: IC | _UPDATE fron | n EEPROM) | | 80 | | | | | | A16 | EEPROM<br>Buffer Segment<br>Register 23 | | | EEPROM E | Buffer Segmer | t Register 23 (de | fault: end of da | ata) | | FF | | | | | | A17<br>to<br>AFF | | | | | | Unused | | | | 00 | | | | | | Addr<br>(Hex) | Parameter | Bit 7 (MSB) | Bit 6 | Bit 1 | Bit 0 (LSB) | Default<br>Value<br>(Hex) | | | | | | | |---------------|-----------------------------------------|-------------|---------------|--------|--------------------------------|---------------------------|-------------------|----|--|--|--|--| | EEPRO | M Control | | | | | | | | | | | | | B00 | EEPROM status<br>(read-only) | | | Unus | | Unused | STATUS_<br>EEPROM | 00 | | | | | | B01 | EEPROM error<br>checking<br>(read-only) | | | Unused | EEPROM<br>data error | 00 | | | | | | | | B02 | EEPROM<br>Control 1 | | | | Soft_EEPROM<br>(self-clearing) | Enable<br>EEPROM<br>write | 00 | | | | | | | B03 | EEPROM<br>Control 2 | | Unused Unused | | | | | | | | | | # **REGISTER MAP DESCRIPTIONS** Table 50 through Table 60 provide a detailed description of each of the control register functions. The registers are listed by hexadecimal address. Reference to a specific bit or range of bits within a register is indicated by squared brackets. For example, [3] refers to Bit 3 and [5:2] refers to the range of bits from Bit 5 through Bit 2. **Table 50. SPI Mode Serial Port Configuration** | Reg Addr (Hex) | Bit(s) | Name | Description | |----------------|--------|---------------------------|---------------------------------------------------------------------------------------| | 000 | [7] | SDO active | Selects unidirectional or bidirectional data transfer mode. | | | | | [7] = 0; SDIO pin used for write and read; SDO is high impedance (default). | | | | | [7] = 1; SDO used for read; SDIO used for write; unidirectional mode. | | 000 | [6] | LSB first/addr incr | SPI MSB or LSB data orientation. (This register is ignored in I <sup>2</sup> C mode.) | | | | | [6] = 0; data-oriented MSB first; addressing decrements (default). | | | | | [6] = 1; data-oriented LSB first; addressing increments. | | 000 | [5] | Soft reset | Soft reset. | | | | | [5] = 1 (self-clearing). Soft reset; restores default values to internal registers. | | 000 | [4] | Unused | | | 000 | [3:0] | Mirror[7:4] | Bits[3:0] should always mirror[7:4] so that it does not matter whether the part | | | | | is in MSB or LSB first mode (see Register 0x000[6]). Set bits as follows: | | | | | [0] = [7] | | | | | [1] = [6] | | | | | [2] = [5] | | | | | [3] = [4] | | 004 | [0] | Readback active registers | Select register bank used for a readback. | | | | | [0] = 0; read back buffer registers (default). | | | | | [0] = 1; read back active registers. | Table 51. I<sup>2</sup>C Mode Serial Port Configuration | Reg Addr (Hex) | Bit(s) | Name | Description | |----------------|--------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 000 | [7:6] | Unused | | | 000 | [5] | Soft reset | Soft reset. | | | | | [5] = 1 (self-clearing). Soft reset; restores default values to internal registers. | | 000 | [4] | Unused | | | 000 | [3:0] | Mirror[7:4] | Bits[3:0] should always mirror[7:4] so that it does not matter whether the part is in MSB or LSB first mode (see Register 0x000[6]). Set bits as follows: | | | | | [0] = [7] | | | | | [1] = [6] | | | | | [2] = [5] | | | | | [3] = [4] | | 004 | [0] | Readback active registers | Select register bank used for a readback. | | | | | [0] = 0; read back buffer registers (default). | | | | | [0] = 1; read back active registers. | ### Table 52. EEPROM ID | Reg Addr (Hex) | Bit(s) | Name | Description | |----------------|--------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 005 | [7:0] | EEPROM customer<br>version ID (LSB) | 16-bit EEPROM ID[7:0]. This register, along with 0x006, allows the user to store a unique ID to identify which version of the AD9520 register settings is stored in the EEPROM. It does not affect AD9520 operation in any way (default: 0x00). | | 006 | [7:0] | EEPROM customer<br>version ID (MSB) | 16-bit EEPROM ID[15:8]. This register, along with 0x005, allows the user to store a unique ID to identify which version of the AD9520 register settings is stored in the EEPROM. It does not affect AD9520 operation in any way (default: 0x00). | Table 53. PLL | Table | 2 53. P | LL | | | | | | | | | | | | |-------|---------|---------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Reg. | | | | | | | | | | | | | | | Addr | D:4/-\ | NI | Description | | | | | | | | | | | | | | Name | | | | | | | | | | | | | 010 | [7] | PFD polarity | | | | legative polarity is for use (if needed) with external VCO/VCXO only.<br>res positive polarity [7] = 0. | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | ; positive (higher control voltage produces higher frequency) (default). | | | | | | | | | | | F.C. 43 | <b>CD</b> . | | 1; negative (higher control voltage produces lower frequency). | | | | | | | | | | | 010 | [6:4] | CP current | | harge pump current (with CPRSET = 5.1 kΩ). | | | | | | | | | | | | | | [6] | [5] | | I <sub>CP</sub> (mA) | | | | | | | | | | | | 0 | 0 | 0 | 0.6 | | | | | | | | | | | | 0 | 0 | 1 | 1.2 | | | | | | | | | | | | 0 | 1 | 0 | 1.8 | | | | | | | | | | | | 0 | 1 | 1 | 2.4 | | | | | | | | | | | | 1 | 0 | 0 | 3.0 | | | | | | | | | | | | 1 | 0 | 1 | 3.6 | | | | | | | | | | | | 1 | 1 | 0 | 4.2 | | | | | | | | | | | | 1 | 1 | 1 | 4.8 (default) | | | | | | | | | 010 | [3:2] | CP mode | Charg | | operatin | <u>-</u> | | | | | | | | | | | | [3] | [2] | | Pump Mode | | | | | | | | | | | | 0 | 0 | | pedance state. | | | | | | | | | | | | 0 | 1 | | urce current (pump up). | | | | | | | | | | | | 1 | 0 | Force sin | sk current (pump down). | | | | | | | | | | | | 1 | 1 | Normal o | operation (default). | | | | | | | | | 010 | [1:0] | PLL power- | PLL operating mode. | | | | | | | | | | | | | | down | [1] [0] Mode | | | | | | | | | | | | | | | 0 | 0 | Normal o | operation; this mode must be selected to use the PLL. | | | | | | | | | | | | 0 | 1 | | onous power-down (default). | | | | | | | | | | | | 1 | 0 | Unused. | | | | | | | | | | ī | | | 1 | 1 | Synchro | nous power-down. | | | | | | | | | 011 | [7:0] | 14-bit R counter,<br>Bits[7:0] (LSB) | | | | —lower eight bits. The reference divider (also called the R divider or R counter) is eight bits are in this register (default: 0x01). | | | | | | | | | 012 | [5:0] | 14-bit R counter,<br>Bits[13:8] (MSB) | | | | s—upper six bits. The reference divider (also called the R divider or R counter) is six bits are in this register (default: 0x00). | | | | | | | | | 013 | [5:0] | 6-bit A counter | Α cou | ınter (pa | rt of N div | vider). The N divider is also called the feedback divider (default: 0x00). | | | | | | | | | 014 | [7:0] | 13-bit B counter,<br>Bits[7:0] (LSB) | B cou | inter (pa | rt of N div | vider)—lower eight bits. The N divider is also called the feedback divider (default: 0x03). | | | | | | | | | 015 | [4:0] | | B cou | ınter (pa | rt of N div | vider)—upper five bits. The N divider is also called the feedback divider (default: 0x00). | | | | | | | | | 016 | [7] | Set CP pin | Sets t | he CP n | in to one- | half of the VCP supply voltage. | | | | | | | | | 0.0 | r, 1 | to VCP/2 | | • | | ration (default). | | | | | | | | | | | | | | set to VC | | | | | | | | | | 016 | [6] | Reset R counter | | | ter (R divi | | | | | | | | | | 010 | [O] | neset is counter | | | | | | | | | | | | | | | | [6] = 0; normal (default). | | | | | | | | | | | | 016 | [6] | Danat A and D | [6] = 1; hold R counter in reset. Reset A and B counters (part of N divider). | | | | | | | | | | | | 016 | [5] | Reset A and B counters | | | | • | | | | | | | | | | | Counters | | | al (default | | | | | | | | | | 015 | F 43 | D . II | | - | | ounters in reset. | | | | | | | | | 016 | [4] | Reset all | | | d B count | | | | | | | | | | | | counters | | | al (default | | | | | | | | | | | | | [4] = | ı; nold F | k, A, and B | counters in reset. | | | | | | | | | Reg. | | | | | | | | | | | | | | | |------|-------|--------------|---------------------------------------------------------------------------------------------------------------------------------------|-------|------------|--------|----------|---------|---------------------|-----------------------------------------------------------------------------------|--|--|--|--| | Addr | | | | | | | | | | | | | | | | | | Name | Descr | • | | | | | | | | | | | | 016 | [3] | B counter | B counter bypass. This is only valid when operating the prescaler in FD mode. | | | | | | | | | | | | | | | bypass | [3] = 0; normal (default).<br>[3] = 1; B counter is set to divide-by-1. This allows the prescaler setting to determine the divide for | | | | | | | | | | | | | | | | | | | is set | to divid | de-by | -1. This allow: | s the prescaler setting to determine the divide for | | | | | | 016 | [2.0] | D | the N | | | J I | | | FD 6 | ide. The Donner law Discount of the feedback of this idea. | | | | | | 016 | [2:0] | Prescaler P | | _ | | | | _ | | vide. The Prescaler P is part of the feedback divider. | | | | | | | | | [2] | [1] | [0] | Mod | de | | scaler | | | | | | | | | | 0 | 0 | 0 | FD | | | de-by-1. | | | | | | | | | | 0 | 0 | 1 | FD | | | de-by-2. | diside by 2 where A + O diside by 2 where A + O | | | | | | | | | 0 | | 0 | DM | | | - | divide-by-3 when $A \neq 0$ ; divide-by-2 when $A = 0$ . | | | | | | | | | 0 | 1 | 1 | DM | | | - | divide-by-5 when $A \neq 0$ ; divide-by-4 when $A = 0$ . | | | | | | | | | | 0 | 0 | DM | | | - | divide-by-9 when $A \neq 0$ ; divide-by-8 when $A = 0$ . | | | | | | | | | | 0 | 1 | DM | | | - | I divide-by-17 when $A \neq 0$ ; divide-by-16 when $A = 0$ . | | | | | | | | | | | 0 | DM | | | - | I divide-by-33 when $A \neq 0$ ; divide-by-32 when $A = 0$ (default). | | | | | | 017 | [7.3] | STATUS | Coloct | | 1 | FD | | | de-by-3. | 0.01D[7] resist he 0 to very a grown the CTATLIC rain | | | | | | 017 | [7:2] | pin control | Select | s the | signa<br>T | Tinat | appear: | s at tr | | n. 0x01D[7] must be 0 to reprogram the STATUS pin. | | | | | | | | piii control | | | | | | | Level or<br>Dynamic | | | | | | | | | | [7] | [6] | [5] | [4] | [3] | [2] | Signal | Signal at STATUS Pin | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | LVL | Ground, dc (default). | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | DYN | N divider output (after the delay). | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | DYN | R divider output (after the delay). | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | DYN | A divider output. | | | | | | | | | 0 | 0 | 0 | 1 | 0 | 0 | DYN | Prescaler output. | | | | | | | | | 0 | 0 | 0 | 1 | 0 | 1 | DYN | PFD up pulse. | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 0 | DYN | PFD down pulse. | | | | | | | | | 0 | Х | Х | Χ | Χ | Х | LVL | Ground (dc); for all other cases of 0XXXXX not specified. | | | | | | | | | | | | | | | | The selections that follow are the same as for REFMON. | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | LVL | Ground (dc). | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 1 | DYN | REF1 clock (differential reference when in differential mode). | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 0 | DYN | REF2 clock (N/A in differential mode). | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 1 | DYN | Selected reference to PLL (differential reference when in differential mode). | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | DYN | Unselected reference to PLL (not available in differential mode). | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 1 | LVL | Status of selected reference (status of differential reference); active high. | | | | | | | | | 1 | 0 | 0 | 1 | 1 | 0 | LVL | Status of unselected reference (not available in differential mode); active high. | | | | | | | | | 1 | 0 | 0 | 1 | 1 | 1 | LVL | Status REF1 frequency (active high). | | | | | | | | | 1 | 0 | 1 | 0 | 0 | 0 | LVL | Status REF2 frequency (active high). | | | | | | | | | 1 | 0 | 1 | 0 | 0 | 1 | LVL | (Status REF1 frequency) AND (status REF2 frequency). | | | | | | | | | 1 | 0 | 1 | 0 | 1 | 0 | LVL | (DLD) AND (status of selected reference) AND (status of VCO). | | | | | | | | | 1 | 0 | 1 | 0 | 1 | 1 | LVL | Status of VCO frequency (active high). | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 0 | LVL | Selected reference (low = REF1, high = REF2). | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 1 | LVL | DLD; active high. | | | | | | | | | 1 | 0 | 1 | 1 | 1 | 0 | LVL | Holdover active (active high). | | | | | | | | | 1 | 0 | 1 | 1 | 1 | 1 | LVL | N/A internal holdover comparator output (active high). | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | LVL | VS (PLL power supply). | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 1 | DYN | REF1 clock (differential reference when in differential mode). | | | | | | | | | 1 | 1 | 0 | 0 | 1 | 0 | DYN | REF2 clock (not available in differential mode). | | | | | | | | | 1 | 1 | 0 | 0 | 1 | 1 | DYN | Selected reference to PLL (differential reference when in | | | | | | | | | | | | | | | | differential mode). | | | | | | Reg.<br>Addr | | | | | | | | | | | | | | | |--------------|--------|-------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------|--------|-----------|--------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | Bit(s) | Name | Descri | iptio | n | | | | | | | | | | | | | | [7] | [6] | [5] | [4] | [3] | [2] | Level or<br>Dynamic<br>Signal | Signal at STATUS Pin | | | | | | | | | 1 | 1 | 0 | 1 | 0 | 0 | DYN | Unselected reference to PLL (not available when in | | | | | | | | | | | | | | | | differential mode). | | | | | | | | | 1 | 1 | 0 | 1 | 0 | 1 | LVL | Status of selected reference (status of differential reference) active low. | | | | | | | | | 1 | 1 | 0 | 1 | 1 | 0 | LVL | Status of unselected reference (not available in differential mode); active low. | | | | | | | | | 1 | 1 | 0 | 1 | 1 | 1 | LVL | Status of REF1 frequency (active low). | | | | | | | | | 1 | 1 | 1 | 0 | 0 | 0 | LVL | Status of REF2 frequency (active low). | | | | | | | | | 1 | 1 | 1 | 0 | 0 | 1 | LVL | (Status of REF1 frequency) AND (status of REF2 frequency). | | | | | | | | | 1 | 1 | 1 | 0 | 1 | 0 | LVL | (DLD) AND (Status of selected reference) AND (status of VCO). | | | | | | | | | 1 | 1 | 1 | 0 | 1 | 1 | LVL | Status of VCO frequency (active low). | | | | | | | | | 1 | 1 | 1 | 1 | 0 | 0 | LVL | Selected reference (low = REF2, high = REF1). | | | | | | | | | 1 | 1 | 1 | 1 | 0 | 1 | LVL | DLD (active low). | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 0 | LVL | Holdover active (active low). | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | LVL | LD pin comparator output (active low). | | | | | | 017 | [1:0] | Antibacklash | [1] | [0] | | \ntiba | acklash | Puls | e Width (ns) | | | | | | | | | pulse width | 0 | | | | | | | | | | | | | | | | 0 | | | | | | | | | | | | | | | | 1 | 0 | 6 | 5.0 | | | | | | | | | | | | | 1 | 1 | 2 | 2.9 | | | | | | | | | | 018 | [7] | Enable CMOS | Enables dc offset in single-ended CMOS input mode to prevent chattering when ac-coupled and input is lost. | | | | | | | | | | | | | | | reference input<br>dc offset | [7] = 0 | <ul><li>[7] = 0; disable dc offset (default).</li><li>[7] = 1; enable dc offset.</li></ul> | | | | | | | | | | | | | | | | | | | | | | | | | | | | 018 | [6:5] | Lock detect | | | | | numbe | r of P | FD cycles wit | h edges inside lock detect window before the DLD indicates | | | | | | | | counter | a locke | | | | | | | | | | | | | | | | [6] | [5] | | | | Dete | ermine Lock | | | | | | | | | | 0 | 0 | | (defa | ault) | | | | | | | | | | | | 0 | | | 6 | | | | | | | | | | | | | 1 | 0 | 1 | 54 | | | | | | | | | | 010 | F 4 3 | D: : II I | IC.I. | _ | | 255 | C.1 | | | | | | | | | 018 | [4] | Digital lock<br>detect window | | gital lo | | | | | | puts to the PFD are less than the lock detect window time, set until the time difference is greater than the loss-of-lock | | | | | | | | | [4] = 0 | ; high | ı ranc | je (de | fault). | | | | | | | | | | | | [4] = 1 | _ | _ | | | | | | | | | | | 018 | [3] | Disable digital | _ | | | | eration. | | | | | | | | | | | lock detect | _ | | | • | | eratio | on (default). | | | | | | | | | | [3] = 1 | | | | • | | ( | | | | | | | 018 | [2:1] | VCO calibration divider | VCO ca | alibra | tion d | ivider | . Divider | | | he VCO calibration clock from the PLL reference clock (see the ting of the VCO calibration divider based on the PFD rate). | | | | | | | | | [2] [1] VCO Calibration Clock Divider | | | | | | | | | | | | | | | | 0 | 0 | 2 | | | | | | | | | | | | | | 0 | 1 | 4 | | | | | | | | | | | | | | 1 | 0 | 8 | | | | | | | | | | | | 1 | I | 1 | 1. | - 1 - | 6 (def | | | | | | | | | | Reg.<br>Addr | | | | | | | | | | | | | | | | | |--------------|----------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|--------|---------|------------|------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | | Bit(s) | Name | Des | cripti | ion | | | | | | | | | | | | | 018 | [0] | VCO calibration<br>now | Bit used to initiate the VCO calibration. This bit must be toggled from 0 to 1 in the active registers. The sequence to initiate a calibration follows: program to 0, followed by an IO_UPDATE bit (Register 0x232[0]); then program to 1, followed by another IO_UPDATE bit (Register 0x232[0]). This sequence gives complete control over when the VCO calibration occurs relative to the programming of other registers that can impact the calibration (default = 0). Note that the VCO divider (Register 0x1E0[2:0]) must not be static during VCO calibration. | | | | | | | | | | | | | | | 019 | [7:6] | R, A, B counters | [7] | | | | | | | | | | | | | | | | | SYNC pin reset | 0 | | | | | | | | | | | | | | | | | | 0 | | | | | | | | | | | | | | | | | | 1 | ( | ) | Synchro | nous | reset | | | | | | | | | | | | | 1 | 1 Do nothing on SYNC. | | | | | | | | | | | | | | 019 | [5:3] | R path delay | R pa | th de | lay, se | e Table 2 | (defa | ult: 0 | x00). | | | | | | | | | 019 | [2:0] | N path delay | N pa | th de | elay, se | e Table 2 | (defa | ault: 0 | x0). | | | | | | | | | 01A | [7] | Enable STATUS<br>pin divider | R an | d N d | lividers | 5. | | | | makes it easier to look at low duty-cycle signals out of the | | | | | | | | | | | | | | • | | | TUS pin (d | efault). | | | | | | | | | | | | | | y-4 enab | | | | | | | | | | | | 01A | [6] | Ref freq monitor threshold | | | | | | | | or's detection threshold frequency. This does not affect the VCO | | | | | | | | | | tillesiloid | | frequency monitor's detection threshold (see Table 17, REF1, REF2, and VCO frequency status monitor parameter). [6] = 0; frequency valid if frequency is above 750 kHz (default). | | | | | | | | | | | | | | | | | | [6] = 0; frequency valid if frequency is above 750 kHz (default). [6] = 1; frequency valid if frequency is above 6 kHz. | | | | | | | | | | | | | | 01A | [5:0] | LD pin | | | | | | | to the LD | | | | | | | | | 0171 | [5.0] | control | Jeic | | Icongri | 1 | 1 | | Level or | | | | | | | | | | | | | | | | | | Dynamic | | | | | | | | | | | | [5] | [4] | [3] | [2] | [1] | [0] | Signal | Signal at LD Pin | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | LVL | Digital lock detect (high = lock; low = unlock, default). | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | DYN | P-channel, open-drain lock detect (analog lock detect). | | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | DYN | N-channel, open-drain lock detect (analog lock detect). | | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | HIZ | Tristate (high-Z) LD pin. | | | | | | | | | | | 0 | 0<br>X | 0 | 1 | 0 | 0 | CUR | Current source lock detect (110 µA when DLD is true). | | | | | | | | | | | 0 | X | Х | X | Х | Х | LVL | Ground (dc); for all other cases of 0XXXXX not specified. The selections that follow are the same as for REFMON. | | | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | LVL | Ground (dc). | | | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 1 | DYN | REF1 clock (differential reference when in differential mode). | | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 0 | DYN | REF2 clock (N/A in differential mode). | | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 1 | DYN | Selected reference to PLL (differential reference when in differential mode). | | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | DYN | Unselected reference to PLL (not available in differential mode). | | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 1 | LVL | Status of selected reference (status of differential reference); active high. | | | | | | | | | | | 1 | 0 | 0 | 1 | 1 | 0 | LVL | Status of unselected reference (not available in differential mode); active high. | | | | | | | | | | | 1 | 0 | 0 | 1 | 1 | 1 | LVL | Status REF1 frequency (active high). | | | | | | | | | | | 1 | 0 | 1 | 0 | 0 | 0 | LVL | Status REF2 frequency (active high). | | | | | | | | | | | 1 | 0 | 1 | 0 | 0 | 1 | LVL | (Status REF1 frequency) AND (status REF2 frequency). | | | | | | | | | | | 1 | 0 | 1 | 0 | 1 | 0 | LVL | (DLD) AND (status of selected reference) AND (status of VCO). | | | | | | | | | | | 1 | 0 | 1 | 0 | 1<br>0 | 1 | LVL | Status of VCO frequency (active high). | | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 0 | LVL<br>LVL | Selected reference (low = REF1, high = REF2). DLD; active high. | | | | | | | | | | | 1 | 0 | 1 | 1 | 1 | 0 | LVL | Holdover active (active high). | | | | | | | | | | | 1 | 0 | 1 | 1 | 1 | 1 | LVL | N/A, do not use. | | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | LVL | VS (PLL supply). | | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 1 | DYN | REF1 clock (differential reference when in differential mode). | | | | | | | | | <u> </u> | 1 | 1 | 1 | 1 | | 1 | | Page 71 of | | | | | | | | Rev. 0 | Page 71 of 84 | Reg.<br>Addr | | | | | | | | | | | | | | | | |--------------|--------|----------------------|---------------|----------------------------------------------------------------------------------------------------------|---------|----------------|-----|----------------|-------------------------|----------------------------------------------------------------------------------|--|--|--|--|--| | | Bit(s) | Name | Desc | cripti | on | | | | | | | | | | | | | | | [6] | [4] | [2] | [2] | [4] | [0] | Level or<br>Dynami | c | | | | | | | | | | [5] | [4] | [3] | [2] | [1] | | Signal | Signal at LD Pin | | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | DYN | REF2 clock (not available in differential mode). | | | | | | | | | | | 1 | 0 | 0 | 1 | 1 | DYN | Selected reference to PLL (differential reference when in differential mode). | | | | | | | | | | 1 | 1 | 0 | 1 | 0 | 0 | DYN | Unselected reference to PLL (not available when in differentia mode). | | | | | | | | | | 1 | 1 | 0 | 1 | 0 | 1 | LVL | Status of selected reference (status of differential reference); active low. | | | | | | | | | | 1 | 1 | 0 | 1 | 1 | 0 | LVL | Status of unselected reference (not available in differential mode); active low. | | | | | | | | | | 1 | 1 | 0 | 1 | 1 | 1 | LVL | Status of REF1 frequency (active low). | | | | | | | | | | 1 | 1 | 1 | 0 | 0 | 0 | LVL | Status of REF2 frequency (active low). | | | | | | | | | | 1 | 1 | 1 | 0 | 0 | 1 | LVL | (Status of REF1 frequency) AND (status of REF2 frequency) | | | | | | | | | | 1 | 1 | 1 | 0 | 1 | 0 | LVL | (DLD) AND (Status of selected reference) AND (status of VCO). | | | | | | | | | | 1 | 1 | 1 | 0 | 1 | 1 | LVL | Status of VCO frequency (active low). | | | | | | | | | | 1 | 1 | 1 | 1 | 0 | 0 | LVL | Selected reference (low = REF2, high = REF1). | | | | | | | | | | 1 | 1 | 1 | 1 | 0 | 1 | LVL | DLD; active low. | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 0 | LVL | Holdover active (active low). | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | LVL | N/A, do not use. | | | | | | | 1B | [7] | Enable VCO frequency | | | | | - | | monitor.<br>nitor (defa | ult) | | | | | | | | | monitor | | | able V | | • | • | | | | | | | | | 1B | [6] | Enable REF2 | | | | | - | - | monitor. | | | | | | | | | | (REFIN) | | | | | | | nitor (defa | oult). | | | | | | | | | frequency<br>monitor | | | able RI | | | • | | . , | | | | | | | 1B | [5] | Enable REF1 | | | | | | | | s is for both REF1 (single-ended) and REFIN (differential) inputs | | | | | | | | | (REFIN)<br>frequency | | (as selected by differential reference mode). [5] = 0; disable REF1 (REFIN) frequency monitor (default). | | | | | | | | | | | | | | | monitor | | | | | | • | • | | | | | | | | 1 D | [4.0] | DEEMON nin | | | | | | | ncy monit | | | | | | | | 1B | [4:0] | REFMON pin | Selec | Cts tri | e signa | II triat | 1 | | | FMON pin. | | | | | | | | | Control | | | | | | Level<br>Dynai | | | | | | | | | | | | [4] | [3] | [2] | [1] | | Signa | | nal at REFMON Pin | | | | | | | | | | 0 | 0 | 0 | 0 | | LVL | | ound, dc (default). | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | DYN | REF | 1 clock (differential reference when in differential mode). | | | | | | | | | | 0 | 0 | 0 | 1 | 0 | DYN | REF | -2 clock (N/A in differential mode). | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | DYN | | ected reference to PLL (differential reference when in differentia<br>de). | | | | | | | | | | 0 | 0 | 1 | 0 | 0 | DYN | Uns | selected reference to PLL (not available in differential mode). | | | | | | | | | | 0 | 0 | 1 | 0 | 1 | LVL | | tus of selected reference (status of differential reference); ive high. | | | | | | | | | | 0 | 0 | 1 | 1 | 0 | LVL | | tus of unselected reference (not available in differential mode); ive high. | | | | | | | | | | 0 | 0 | 1 | 1 | 1 | LVL | Sta | tus REF1 frequency (active high). | | | | | | | | | | 0 | 1 | 0 | 0 | 0 | LVL | Sta | tus REF2 frequency (active high). | | | | | | | | | | 0 | 1 | 0 | 0 | 1 | LVL | (Sta | atus REF1 frequency) AND (status REF2 frequency). | | | | | | | | | | 0 | 1 | 0 | 1 | 0 | LVL | (DL | D) AND (status of selected reference) AND (status of VCO). | | | | | | | | | | 0 | 1 | 0 | 1 | | LVL | | tus of VCO frequency (active high). | | | | | | | | | | 0 | 1 | 1 | 0 | | LVL | | ected reference (low = REF1, high = REF2). | | | | | | | | | | 0 1 1 0 1 LVL | | DLI | D; active low. | | | | | | | | | | | Reg.<br>Addr | | | | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------|--------|-------------------------|------------------------------------|------------------------------------------------|---------|-------------------------------------------------------------------|--------|------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--| | | Bit(s) | Name | Desc | Description | | | | | | | | | | | | [4] | [3] | [2] | [1] | [0] | Level or<br>Dynamic<br>Signal | Signal at REFMON Pin | | | | | | | 0 | 1 | 1 | 1 | 0 | LVL | Holdover active (active high). | | | | | | | 0 | 1 | 1 | 1 | 1 | LVL | N/A, do not use. | | | | | | | 1 | 0 | 0 | 0 | 0 | LVL | VS (PLL supply). | | | | | | | 1 | 0 | 0 | 0 1 DYN REF1 clock (differential reference when in differential n | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | DYN | REF2 clock (not available in differential mode). | | | | | | | | 0 | 0 | | | DYN | Selected reference to PLL (differential reference when in | | | | | | | | | | 1 | 1 | | differential mode). | | | | | | | 1 | 0 | 1 | 0 | 0 | DYN | Unselected reference to PLL (not available when in differential mode | | | | | | | 1 | 0 | 1 | 0 | 1 | LVL | Status of selected reference (status of differential reference); active low. | | | | | | | 1 | 0 | 1 | 1 | 0 | LVL | Status of unselected reference (not available in differential mode) active low. | | | | | | | 1 | 0 | 1 | 1 | 1 | LVL | Status of REF1 frequency (active low). | | | | | | | 1 | 1 | 0 | 0 | 0 | LVL | Status of REF2 frequency (active low). | | | | | | | 1 | 1 | 0 | 0 | 1 | LVL | (Status of REF1 frequency) AND (status of REF2 frequency). | | | | | | | 1 | 1 | 0 | 1 | 0 | LVL | (DLD) AND (status of selected reference) AND (status of VCO). | | | | | | | 1 | 1 | 0 | 1 | 1 | LVL | Status of VCO frequency (active low). | | | | | | | 1 | 1 | 1 | 0 | 0 | LVL | Selected reference (low = REF2, high = REF1). | | | | | | | 1 | 1 | 1 | 0 | 1 | LVL | DLD; active low. | | | | | | | 1 | 1 | 1 | 1 | 0 | LVL | Holdover active (active low). | | | | | | | 1 | 1 | 1 | 1 | 1 | LVL | N/A, do not use. | | | | 1C | | | | | | | | | | | | | | | switchover<br>deglitch | | | | | | eglitch circu | | | | | | | _ | | | | | | leglitch circu | | | | | 1C | [6] | Select REF2 | | - | | | | | e for PLL when in manual; register selected reference control. | | | | | | | | | ect REI | | fault) | | | | | | | | | | | ect REI | | | | | | | | 1C | [5] | Use REF_SEL | | _ | | | | | nethod of PLL reference selection. | | | | | | pin | | [5] = 0; use Register 0x01C[6] (default). | | | | | | | | | | | | | [5] = 1; use REF_SEL pin. | | | | | | | | | 1C | [4] | Enable<br>automatic | Regi | ster 0 | x01C[0 | ]=0. | | | ver. Single-ended reference mode must be selected by | | | | | | reference<br>switchover | | | | | | vitchover (de | | | | | | | SWITCHOVE | | | | | | switchover.<br>on REF1 and | d REF2, and overrides the setting in Register 0x01C[2:1]. | | | | 1C | [3] | Stay on REF2 | Stay | s on R | EF2 aft | er sw | itcho | ver. | | | | | | | | [3] = | 0; ret | urn to | REF1 | autor | natically wh | en REF1 status is good again (default). | | | | | | | [3] = | 1; sta | y on R | F2 af | ter sv | vitchover. Do | o not automatically return to REF1. | | | | 1C | [2] | Enable REF2 | This | bit tu | rns the | REF2 | pow | er on. This bi | it is overridden when automatic reference switchover is enabled. | | | | | | | [2] = 0; REF2 power off (default). | | | | | | | | | | | | | | | -2 pov | | | | | | | | IC [1] Enable REF1 This bit turns the REF1 power on. This bit is overridden when automatic reference switchover | | | | | | | | it is overridden when automatic reference switchover is enabled. | | | | | | | | [1] = | 0; REI | -1 pow | er off | (defa | ault). | | | | | | | | | | -1 pow | | | | | | | | 1C | [0] | Enable | | | | | | | ntial or single-ended. | | | | | | differential | _ | | | | | | /hen this bit is set. | | | | | | reference | | 0] = 0; single-ended reference mode (default). | | | | | | | | | | | | [0] = | 1; dif | erenti | al refe | rence | e mode. | | | | | Reg.<br>Addr | | | | | | | | | | |--------------|-------|------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | | Name | Descrip | | | | | | | | 01D | [7] | Enable<br>Status_EEPROM | Enables the Status_EEPROM signal at the STATUS pin. [7] = 0; the STATUS pin is controlled by 0x017[7:2] selection. | | | | | | | | | | at STATUS pin | | | • | | | | | | | | - | | | tatus_EEPROM signal at STATUS pin. This bit overrides 0x017[7:2] (default). | | | | | | 01D | [6] | Enable | | | intaining amplifier needed by a crystal oscillator at the PLL reference input. | | | | | | | | XTAL OSC | | • | oscillator maintaining amplifier disabled (default). | | | | | | | | | | | oscillator maintaining amplifier enabled. | | | | | | 01D | [5] | Enable clock | | | rence input clock doubler. | | | | | | | | doubler | | | disabled (default). | | | | | | | | | | | enabled. | | | | | | 01D | [4] | Disable PLL | Disables | the PL | L status register readback. | | | | | | | | status register | | | us register enabled (default). | | | | | | | | | [4] = 1; F | LL stat | us register disabled. If this bit is set, Register 01F is not automatically updated. | | | | | | 01D | [3] | Enable LD pin<br>comparator | When the LD pin to with the [3] = 0; controlled | Enables the LD pin voltage comparator. This is used with the LD pin current source lock detect mode. When the AD9520 is in internal (automatic) holdover mode, this enables the use of the voltage on the LD pin to determine if the PLL was previously in a locked state (see Figure 46). Otherwise, this can be used with the REFMON and STATUS pins to monitor the voltage on this pin. [3] = 0; disable LD pin comparator and ignore the LD pin voltage; internal/automatic holdover controller treats this pin as true (high, default). | | | | | | | 01D | [1] | Enable external | | | LD pin comparator (use LD pin voltage to determine if the PLL was previously locked). Sernal hold control through the SYNC pin. (This disables the internal holdover mode.) | | | | | | 010 | | holdover | [1] = 0; automatic holdover mode, holdover controlled by automatic holdover circuit (default). | | | | | | | | | | | [1] = 1; external holdover mode, holdover controlled by SYNC pin. | | | | | | | | 045 | F03 | - II | | | · | | | | | | 01D | [0] | Enable | Enables the internally controlled holdover function. | | | | | | | | | | holdover | [0] = 0; holdover disabled (default). | | | | | | | | | | | | | er enabled. | | | | | | 01E | [4:3] | External zero | [4] | [3] | Select Which Channel Divider to Use in the External Zero-Delay Path | | | | | | | | delay<br>feedback | 0 | 0 | Select Channel Divider 0 (default). | | | | | | | | channel | 0 | 1 | Select Channel Divider 1. | | | | | | | | divider select | 1 | 0 | Select Channel Divider 2. | | | | | | | | | 1 | 1 | Select Channel Divider 3 | | | | | | 01E | [2] | Enable external | Selects | which z | ero delay mode to use. | | | | | | | | zero delay | $[2] = 0; \epsilon$ | enables | internal zero delay mode if $0x01E[1] = 1$ (default). | | | | | | | | | $[2] = 1; \epsilon$ | enables | external zero delay mode if $0x01E[1] = 1$ . | | | | | | 01E | [1] | Enable zero | Enables | zero de | elay function. | | | | | | | | delay | [1] = 0; c | disables | s zero delay function (default). | | | | | | | | | $[1] = 1; \epsilon$ | enables | zero delay function. | | | | | | 01F | [6] | VCO calibration | | | ter: status of the VCO calibration. | | | | | | | | finished | [6] = 0; VCO calibration not finished. | | | | | | | | | | (read-only) | [6] = 1; VCO calibration finished. | | | | | | | | 01F | [5] | Holdover active (read-only) | Readback register. Indicates if the part is in the holdover state (see Figure 46). This is not the same as holdover enabled. | | | | | | | | | | ,, | [5] = 0; not in holdover. | | | | | | | | | | | , | er state active. | | | | | | | 01F | [4] | REF2 selected | | | ter. Indicates which PLL reference is selected as the input to the PLL. | | | | | | J.1 | | (read-only) | | | lected (or differential reference if in differential mode). | | | | | | | | ' ' | [4] = 0, F<br>[4] = 1; F | | | | | | | | 015 | [2] | VCO fra avv | | | | | | | | | 01F | [3] | VCO frequency<br>> threshold | | | ter. Indicates if the VCO frequency is greater than the threshold (see Table 17, REF1, REF2, and status monitor parameter). | | | | | | | | (read-only) | | | • | | | | | | | | | | | quency is less than the threshold. | | | | | | | | | (ا = [ک] | CO fre | quency is greater than the threshold. | | | | | | Reg.<br>Addr<br>(Hex) | Bit(s) | Name | Description | |-----------------------|--------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 01F [2] | | REF2 frequency > threshold | Readback register. Indicates if the frequency of the signal at REF2 is greater than the threshold frequency set by Register 0x01A[6]. | | | | (read-only) | [2] = 0; REF2 frequency is less than the threshold frequency. | | | | | [2] = 1; REF2 frequency is greater than the threshold frequency. | | 01F | [1] | REF1 frequency > threshold | Readback register. Indicates if the frequency of the signal at REF1 is greater than the threshold frequency set by Register 0x01A[6]. | | | | (read-only) | [1] = 0; REF1 frequency is less than the threshold frequency. | | | | | [1] = 1; REF1 frequency is greater than the threshold frequency. | | 01F | [0] | Digital lock | Readback register. Digital lock detect. | | | | detect<br>(read-only) | [0] = 0; PLL is not locked. | | | | (.caa c.iiy) | [0] = 1; PLL is locked. | ### **Table 54. Output Driver Control** | Reg.<br>Addr<br>(Hex) | Bit(s) | Name | Description | | | | | | | | |-----------------------|--------|-------------------------|------------------------------------------------------------------|---------------------------|----------------------|-----------------------|------------------------|---------------|--|--| | 0F0 | [7] | OUT0 format | Selects the output type for OUT0. [7] = 0; LVPECL (default). | | | | | | | | | | | | [7] = 1; CMOS. | | | | | | | | | F0 | [6:5] | OUT0 CMOS | Sets the CMOS | output configu | ration for OUT0 | when 0x0F0[7] = 1. | | | | | | | | configuration | [6:5] | OUT0A | OUT0B | | | | | | | | | | 00 | Tristate | Tristate | | | | | | | | | | 01 | On | Tristate | | | | | | | | | | 10 | Tristate | On | | | | | | | | | | 11 (default) | On | On | | | | | | | F0 | [4:3] | OUT0 polarity | Sets the outpu | t polarity for OL | JTO. | | | | | | | | | | [7] | [4] | [3] | <b>Output Type</b> | OUT0A | OUT 0B | | | | | | | 0 (default) | X | 0 (default) | LVPECL | Noninverting | Inverting | | | | | | | 0 | X | 1 | LVPECL | Inverting | Noninverting | | | | | | | 1 | 0 (default) | 0 | CMOS | Noninverting | Noninverting | | | | | | | 1 | 0 | 1 | CMOS | Inverting | Inverting | | | | | | | 1 | 1 | 0 | CMOS | Noninverting | Inverting | | | | | | | 1 | 1 | 1 | CMOS | Inverting | Noninverting | | | | F0 | [2:1] | OUT0 LVPECL | Sets the LVPECL output differential voltage ( $V_{\text{OD}}$ ). | | | | | | | | | | | differential<br>voltage | [2] | [1] | V <sub>OD</sub> (mV) | | | | | | | | | | 0 | 0 | 400 | | | | | | | | | | 0 | 1 | 600 | | | | | | | | | | 1 (default) | 0 (default) | 780 | | | | | | | | | | 1 | 1 | 960 | | | | | | | F0 | [0] | | OUT0 LVPECL LVPECL power-down. | | | | | | | | | | | power-down | [0] = 0; normal operation (default). | | | | | | | | | | | | | [0] = 1; safe power-down. | | | | | | | | F1 | [7:0] | OUT1 control | | | | | er are identical to Re | • | | | | -2 | [7:0] | OUT2 control | | | | | er are identical to Re | | | | | F3 | [7:0] | OUT3 control | | | | | er are identical to Re | | | | | F4 | [7:0] | OUT4 control | | | | | er are identical to Re | - | | | | F5 | [7:0] | OUT5 control | This register co | ontrols OUT5, an | ıd the bit assignı | ments for this regist | er are identical to Re | gister 0x0F0. | | | | Reg. | | | | | | | | | | | | |---------------|--------|-------------------|-------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Addr<br>(Hex) | Bit(s) | Name | Description | • | | | | | | | | | 0F6 | [7:0] | OUT6 control | This register cor | is register controls OUT6, and the bit assignments for this register are identical to Register 0x0F0. | | | | | | | | | 0F7 | [7:0] | OUT7 control | This register cor | ntrols OUT7, and | the bit assignments for this register are identical to Register 0x0F0. | | | | | | | | 0F8 | [7:0] | OUT8 control | This register cor | ntrols OUT8, and | the bit assignments for this register are identical to Register 0x0F0. | | | | | | | | 0F9 | [7:0] | OUT9 control | This register cor | ntrols OUT9, and | the bit assignments for this register are identical to Register 0x0F0. | | | | | | | | 0FA | [7:0] | OUT10 control | This register cor | ntrols OUT10, and | the bit assignments for this register are identical to Register 0x0F0. | | | | | | | | 0FB | [7:0] | OUT11 control | This register cor | ntrols OUT11, and | the bit assignments for this register are identical to Register 0x0F0. | | | | | | | | 0FC | [7] | CSDLD En OUT7 | Output 7 enable | ed only if CSDLD | is high. | | | | | | | | | | | [7] | <b>CSDLD Signal</b> | Output 7 Enable Status | | | | | | | | | | | 0 | 0 | Not affected by CSDLD signal (default). | | | | | | | | | | | 1 | 0 | Asynchronous power-down. | | | | | | | | | | | 1 | 1 | Asynchronously enable Output 7 if not powered down by other settings. To use this feature, the user must use current source digital lock detect, and set the enable LD pin comparator bit (0x01D[3]). | | | | | | | | 0FC | [6] | CSDLD En OUT6 | Output 6 enable | ed only if CSDLD | is high. Setting is identical to Register 0x0FC[7]. | | | | | | | | 0FC | [5] | CSDLD En OUT5 | Output 5 enable | ed only if CSDLD | is high. Setting is identical to Register 0x0FC[7]. | | | | | | | | 0FC | [4] | CSDLD En OUT4 | Output 4 enable | ed only if CSDLD | is high. Setting is identical to Register 0x0FC[7]. | | | | | | | | 0FC | [3] | CSDLD En OUT3 | Output 3 enable | ed only if CSDLD | is high. Setting is identical to Register 0x0FC[7]. | | | | | | | | 0FC | [2] | CSDLD En OUT2 | Output 2 enable | ed only if CSDLD | is high. Setting is identical to Register 0x0FC[7]. | | | | | | | | 0FC | [1] | CSDLD En OUT1 | Output 1 enable | ed only if CSDLD | is high. Setting is identical to Register 0x0FC[7]. | | | | | | | | 0FC | [0] | CSDLD En OUT0 | Output 0 enable | ed only if CSDLD | is high. Setting is identical to Register 0x0FC[7]. | | | | | | | | 0FD | [3] | CSDLD En<br>OUT11 | Output 11 enab | Output 11 enabled only if CSDLD is high. Setting is identical to Register 0x0FC[7]. | | | | | | | | | 0FD | [2] | CSDLD En<br>OUT10 | Output 10 enab | utput 10 enabled only if CSDLD is high. Setting is identical to Register 0x0FC[7]. | | | | | | | | | 0FD | [1] | CSDLD En OUT9 | Output 9 enable | ed only if CSDLD | is high. Setting is identical to Register 0x0FC[7]. | | | | | | | | 0FD | [0] | CSDLD En OUT8 | Output 8 enable | ed only if CSDLD | is high. Setting is identical to Register 0x0FC[7]. | | | | | | | ### **Table 55. LVPECL Channel Dividers** | Reg.<br>Addr | | | | | | | | | |----------------------------------------|--------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | (Hex) | Bit(s) | Name | Description | | | | | | | 190 | [7:4] | Divider 0 low cycles | Number of clock cycles (minus 1) of the divider input during which divider output stays low. A value of 0x7 means the divider is low for eight input clock cycles (default: 0x7). | | | | | | | 190 | [3:0] | Divider 0 high cycles | Number of clock cycles (minus 1) of the divider input during which divider output stays high. A value of 0x7 means the divider is high for eight input clock cycles (default: 0x7). | | | | | | | 191 | [7] | Divider 0 bypass | Bypasses and powers down the divider; routes input to divider output. | | | | | | | | | | [7] = 0; use divider (default). | | | | | | | | | | [7] = 1; bypass divider. | | | | | | | 191 [6] Divider 0 ignore SYNC No SYNC. | | Divider 0 ignore SYNC | No SYNC. | | | | | | | | | | [6] = 0; obey chip-level SYNC signal (default). | | | | | | | | | | [6] = 1; ignore chip-level SYNC signal. | | | | | | | 191 | [5] | Divider 0 force high | Forces divider output to high. This requires that no SYNC also be set. | | | | | | | | | | [5] = 0; divider output forced to low (default). | | | | | | | | | | [5] = 1; divider output forced to high. | | | | | | | 191 | [4] | Divider 0 start high | Selects clock output to start high or start low. | | | | | | | | | | [4] = 0; start low (default). | | | | | | | | | | [4] = 1; start high. | | | | | | | 191 | [3:0] | Divider 0 phase offset | Phase offset (default: 0x0). | | | | | | | Reg.<br>Addr | | | | | |--------------|--------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | (Hex) | Bit(s) | Name | Description | | | 192 | [2] | Channel 0 power-down | Channel 0 powers down. | | | | | | [2] = 0; normal operation (default). | | | | | | [2] = 1; powered down. (OUTO/OUTO, OUT1/OUT1, and OUT2/OUT2 are put into safe power-down mode by setting this bit.) | | | 192 | [1] | Channel 0 direct-to-output | Connects OUT0, OUT1, and OUT2 to Divider 0 or directly to VCO or CLK. | | | | | | [1] = 0: OUT0, OUT1, and OUT2 are connected to Divider 0 (default). | | | | | | [1] = 1:<br>If 0x1E1[1:0] = 10b, the VCO is routed directly to OUT0, OUT1, and OUT2.<br>If 0x1E1[1:0] = 00b, the CLK is routed directly to OUT0, OUT1, and OUT2.<br>If 0x1E1[1:0] = 01b, there is no effect. | | | 192 | [0] | Disable Divider 0 DCC | Duty-cycle correction function. | | | | | | [0] = 0; enable duty-cycle correction (default). | | | | | | [0] = 1; disable duty-cycle correction. | | | 193 | [7:4] | Divider 1 low cycles | Number of clock cycles (minus 1) of the divider input during which divider output stays low. A value of 0x3 means the divider is low for four input clock cycles (default: 0x3). | | | 193 | [3:0] | Divider 1 high cycles | Number of clock cycles (minus 1) of the divider input during which divider output stays high. A value of 0x3 means the divider is high for four input clock cycles (default: 0x3). | | | 194 | [7] | Divider 1 bypass | Bypasses and powers down the divider; routes input to divider output. | | | | | | [7] = 0; use divider (default). | | | | | | [7] = 1; bypass divider. | | | 194 | [6] | Divider 1 ignore SYNC | No SYNC. | | | | | | [6] = 0; obey chip-level SYNC signal (default). | | | | | | [6] = 1; ignore chip-level SYNC signal. | | | 194 | [5] | Divider 1 force high | Forces divider output to high. This requires that no SYNC also be set. | | | | | _ | [5] = 0; divider output forced to low (default). | | | | | | [5] = 1; divider output forced to high. | | | 194 | [4] | Divider 1 start high | Selects clock output to start high or start low. | | | | | | [4] = 0; start low (default). | | | | | | [4] = 1; start high. | | | 194 | [3:0] | Divider 1 phase offset | Phase offset (default: 0x0). | | | 195 | [2] | Channel 1 power-down | Channel 1 powers down. | | | | | | [2] = 0; normal operation (default). | | | | | | [2] = 1; powered down. (OUT3/OUT3, OUT4/OUT4, and OUT5/OUT5 are put into safe power-down mode by setting this bit.) | | | 195 | [1] | Channel 1 direct-to-output | Connects OUT3, OUT4, and OUT5 to Divider 1 or directly to VCO or CLK. | | | | | · | [1] = 0; OUT3, OUT4, and OUT5 are connected to Divider 1 (default). | | | | | | [1] = 1: | | | | | | If 0x1E1[1:0] = 10b, the VCO is routed directly to OUT3, OUT4, and OUT5. | | | | | | If 0x1E1[1:0] = 00b, the CLK is routed directly to OUT3, OUT4, and OUT5. If 0x1E1[1:0] = 01b, there is no effect. | | | 195 | [0] | Disable Divider 1 DCC | Duty-cycle correction function. | | | | | | [0] = 0; enable duty-cycle correction (default). | | | | | | [0] = 1; disable duty-cycle correction. | | | 196 | [7:4] | Divider 2 low cycles | Number of clock cycles (minus 1) of the divider input during which divider output stays low. A value of 0x1 means the divider is low for two input clock cycles (default: 0x1). | | | 196 | [3:0] | Divider 2 high cycles | Number of clock cycles (minus 1) of the divider input during which divider output stays high. A value of 0x1 means the divider is high for two input clock cycles (default: 0x1). | | | 197 | [7] | Divider 2 bypass | Bypasses and powers down the divider; routes input to divider output. | | | | | | [7] = 0; use divider (default). | | | | | | [7] = 1; bypass divider. | | | | • | | | | | Reg.<br>Addr | | | | |--------------|--------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (Hex) | Bit(s) | Name | Description | | 197 | [6] | Divider 2 ignore SYNC | No SYNC. | | | | | [6] = 0; obey chip-level SYNC signal (default). | | | | | [6] = 1; ignore chip-level SYNC signal. | | 197 | [5] | Divider 2 force high | Forces divider output to high. This requires that no SYNC also be set. | | | | | [5] = 0; divider output forced to low (default). | | | | | [5] = 1; divider output forced to high. | | 197 | [4] | Divider 2 start high | Selects clock output to start high or start low. | | | | | [4] = 0; start low (default). | | | | | [4] = 1; start high. | | 197 | [3:0] | Divider 2 phase offset | Phase offset(default: 0x0). | | 198 | [2] | Channel 2 power-down | Channel 2 powers down. | | | | | [2] = 0; normal operation (default). | | | | | [2] = 1; powered down. (OUT6/OUT6, OUT7/OUT7, and OUT8/OUT8 are put into safe power- | | 100 | F4.3 | | down mode by setting this bit.) | | 198 | [1] | Channel 2 direct-to-output | Connects OUT6, OUT7, and OUT8 to Divider 2 or directly to VCO or CLK. | | | | | [1] = 0; OUT6, OUT7, and OUT8 are connected to Divider 2 (default). | | | | | [1] = 1:<br>If 0x1E1[1:0] = 10b, the VCO is routed directly to OUT6, OUT7, and OUT8. | | | | | If 0x1E1[1:0] = 10b, the VCO is routed directly to OUT6, OUT7, and OUT8. | | | | | If $0x1E1[1:0] = 01b$ , there is no effect. | | 198 | [0] | Disable Divider 2 DCC | Duty-cycle correction function. | | | | | [0] = 0; enable duty-cycle correction (default). | | | | | [0] = 1; disable duty-cycle correction. | | 199 | [7:4] | Divider 3 low cycles | Number of clock cycles (minus 1) of the divider input during which divider output stays low. A value of 0x0 means the divider is low for one input clock cycle (default: 0x0). | | 199 | [3:0] | Divider 3 high cycles | Number of clock cycles (minus 1) of the divider input during which divider output stays high. A value of 0x0 means the divider is high for one input clock cycle (default: 0x0). | | 19A | [7] | Divider 3 bypass | Bypasses and powers down the divider; routes input to divider output. | | | | | [7] = 0; use divider (default). | | | | | [7] = 1; bypass divider. | | 19A | [6] | Divider 3 ignore SYNC | No SYNC. | | | | | [6] = 0; obey chip-level SYNC signal (default). | | | | | [6] = 1; ignore chip-level SYNC signal. | | 19A | [5] | Divider 3 force high | Forces divider output to high. This requires that no SYNC also be set. | | | | | [5] = 0; divider output forced to low (default). | | | | | [5] = 1; divider output forced to high. | | 19A | [4] | Divider 3 start high | Selects clock output to start high or start low. | | | | | [4] = 0; start low (default). | | | | | [4] = 1; start high. | | 19A | [3:0] | Divider 3 phase offset | Phase offset (default: 0x0). | | 19B | [2] | Channel 3 power-down | Channel 3 powers down. | | | | | [2] = 0; normal operation (default). | | | | | [2] = 1; powered down. (OUT9/OUT9, OUT10/OUT10, and OUT11/OUT11 are put into safe | | | | | power-down mode by setting this bit.) | | Reg.<br>Addr | | | | |--------------|--------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (Hex) | Bit(s) | Name | Description | | 19B | [1] | Channel 3 direct-to-output | Connects OUT9, OUT10, and OUT11 to Divider 3 or directly to VCO or CLK. | | | | | [1] = 0; OUT9, OUT10, and OUT11 are connected to Divider 3 (default). | | | | | [1] = 1: If 0x1E1[1:0] = 10b, the VCO is routed directly to OUT9, OUT10, and OUT11. If 0x1E1[1:0] = 00b, the CLK is routed directly to OUT9, OUT10, and OUT11. If 0x1E1[1:0] = 01b, there is no effect. | | 19B | [0] | Disable Divider 3 DCC | Duty-cycle correction function. | | | | | [0] = 0; enable duty-cycle correction (default). | | | | | [0] = 1; disable duty-cycle correction. | ### Table 56. VCO Divider and CLK Input | Reg.<br>Addr | | | | | | | | |--------------|--------|--------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------|--| | | Bit(s) | Name | Description | | | | | | 1E0 | [2:0] | VCO divider | [2] | [1] | [0] | Divide | | | | | | 0 | 0 | 0 | 2 (default) | | | | | | 0 | 0 | 1 | 3 | | | | | | 0 | 1 | 0 | 4 | | | | | | 0 | 1 | 1 | 5 | | | | | | 1 | 0 | 0 | 6 | | | | | | 1 | 0 | 1 | Output static | | | | | | 1 | 1 | 0 | 1 (bypass) | | | | | | 1 | 1 | 1 | Output static | | | 1E1 | · · | | he clock input s | lock input section (including CLK buffer, VCO divider, and CLK tree). | | | | | | | | [4] = 0; normal | operation (defa | ult). | | | | | | | [4] = 1; power of | down. | | | | | 1E1 | [3] | Power-down VCO clock interface | Powers down t | he interface blo | ck between VCO | and clock distribution. | | | | | | [3] = 0; normal | operation (defa | ult). | | | | | | | [3] = 1; power of | | | | | | 1E1 | [2] | Power-down VCO and CLK | Powers down both VCO and CLK input. | | | | | | | | | | operation (defa | ult). | | | | | | | [2] = 1; power of | | | | | | 1E1 | [1] | Select VCO or CLK | Selects either the VCO or the CLK as the input to VCO divider. | | | | | | | | | | | put to VCO divid | | | | | | | | | CO divider; cannot bypass VCO divider when this is a use the PLL with the internal VCO. | | | | 1E1 | [0] | Bypass VCO divider | Bypasses or use | es the VCO divid | er. | | | | | | | [0] = 0; use VCC | divider (defaul | t). | | | | | | | [0] = 1; bypass \ | VCO divider; car | not select VCO a | as input when this is selected. | | ### Table 57. System | Reg.<br>Addr<br>(Hex) | Bit(s) | Name | Description | |-----------------------|--------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 230 | [3] | Disable power-on SYNC | Power-on SYNC mode. Used to disable the antiruntpulse circuitry. | | | | | [3] = 0; enable the antiruntpulse circuitry (default). | | | | | [3] = 1; disable the antiruntpulse circuitry. | | 230 | [2] | Power-down SYNC | Powers down the SYNC function. | | | | | [2] = 0; normal operation of the SYNC function (default). | | | | | [2] = 1; power-down SYNC circuitry. | | 230 | [1] | Power-down distribution reference | Powers down the reference for the distribution section. | | | | | [1] = 0; normal operation of the reference for the distribution section (default). | | | | | [1] = 1; powers down the reference for the distribution section. | | 230 | [0] | Soft SYNC | The soft SYNC bit works the same as the SYNC pin, except that the polarity of the bit is reversed; that is, a high level forces selected channels into a predetermined static state, and a 1-to-0 transition triggers a SYNC. | | | | | $[0] = 0$ ; same as $\overline{\text{SYNC}}$ high. | | | | | $[0] = 1$ ; same as $\overline{\text{SYNC}}$ low. | ## Table 58. Update All Registers | Reg.<br>Addr<br>(Hex) | | Name | Description | |-----------------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 232 | [0] | _ | This bit must be set to 1 to transfer the contents of the buffer registers into the active registers. This happens on the next SCLK rising edge. This bit is self-clearing; that is, it does not have to be set back to 0. [0] = 1 (self-clearing); update all active registers to the contents of the buffer registers. | ## **Table 59. EEPROM Buffer Segment** | Reg.<br>Addr | | | | |---------------|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (Hex) | Bit(s) | Name | Description | | A00 to<br>A16 | | Segment Register 23 | The EEPROM buffer segment section stores the starting address and number of bytes that are to be stored and read back to and from the EEPROM. Because the AD9520 register space is noncontiguous, the EEPROM controller needs to know the starting address and number of bytes in the AD9520 register space to store and retrieve from the EEPROM. In addition, there are special instructions for the EEPROM controller, operational codes (that is, IO_UPDATE and end-of-data) that are also stored in the EEPROM buffer segment. The on-chip default setting of the EEPROM buffer segment registers is designed such that all registers are transferred to/from the EEPROM, and an IO_UPDATE is issued after transfer. See the Programming the EEPROM Buffer Segment section for more information. | ### **Table 60. EEPROM Control** | Reg.<br>Addr | D:4(-) | Na | Do-minding. | | |--------------|--------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Name | Description | | | B00 | [0] | STATUS_EEPROM<br>(read-only) | This read-only register indicates the status of the data transferred between the EEPROM and the buffer register bank during the writing and reading of the EEPROM. This signal is also available at the STATUS pin when 0x01D[7] is set. | | | | | | [0] = 0; data transfer is done. | | | | | | [0] = 1; data transfer is not done. | | | B01 | [0] | EEPROM<br>data error<br>(read-only) | This read-only register indicates an error during the data transferred between the EEPROM and the buffer. | | | | | | [0] = 0; no error. Data is correct. | | | | | | [0] = 1; incorrect data detected. | | | B02 | [1] | Soft_EEPROM | When the EEPROM pin is tied low, setting Soft_EEPROM resets the AD9520 using the settings saved in EEPROM. | | | | | | [1] = 1; soft reset with EEPROM settings (self-clearing). | | | 302 | [0] | Enable EEPROM<br>write | Enables the user to write to the EEPROM. | | | | | | [0] = 0; EEPROM write protection is enabled. User cannot write to EEPROM (default). | | | | | | [0] = 1; EEPROM write protection is disabled. User can write to EEPROM. | | | B03 | [0] | REG2EEPROM | Transfers data from the buffer register to the EEPROM (self-clearing). | | | | | | $[0] = 1$ ; setting this bit initiates the data transfer from the buffer register to the EEPROM (writing process); it is reset by the $I^2$ C master after the data transfer is done. | | ## APPLICATIONS INFORMATION #### **FREQUENCY PLANNING USING THE AD9520** The AD9520 is a highly flexible PLL. When choosing the PLL settings and version of the AD9520, the following guidelines should be kept in mind. The AD9520 has four frequency dividers: the reference (or R) divider, the feedback (or N) divider, the VCO divider, and the channel divider. When trying to achieve a particularly difficult frequency divide ratio requiring a large amount of frequency division, some of the frequency division can be done by either the VCO divider or the channel divider, thus allowing a higher phase detector frequency and more flexibility in choosing the loop bandwidth. Within the AD9520 family, lower VCO frequencies generally result in slightly better jitter. The difference in integrated jitter (from 12 kHz to 20 MHz offset) for the same output frequency is usually less than 150 fs over the entire VCO frequency range (1.4 GHz to 2.95 GHz) of the AD9520 family. If the desired frequency plan can be achieved with a version of the AD9520 that has a lower VCO frequency, choosing the lower frequency part results in the best phase noise and the lowest jitter. However, choosing a higher VCO frequency can result in more flexibility in frequency planning. Choosing a nominal charge pump current in the middle of the allowable range as a starting point allows the designer to increase or decrease the charge pump current, and thus allows the designer to fine-tune the PLL loop bandwidth in either direction. ADIsimCLK is a powerful PLL modeling tool that can be downloaded from www.analog.com and is a very accurate tool for determining the optimal loop filter for a given application. # USING THE AD9520 OUTPUTS FOR ADC CLOCK APPLICATIONS Any high speed ADC is extremely sensitive to the quality of the sampling clock of the AD9520. An ADC can be thought of as a sampling mixer, and any noise, distortion, or time jitter on the clock is combined with the desired signal at the analog-to-digital output. Clock integrity requirements scale with the analog input frequency and resolution, with higher analog input frequency applications at $\geq\!14\text{-bit}$ resolution being the most stringent. The theoretical SNR of an ADC is limited by the ADC resolution and the jitter on the sampling clock. Considering an ideal ADC of infinite resolution where the step size and quantization error can be ignored, the available SNR can be expressed approximately by $$SNR(dB) = 20\log\left(\frac{1}{2\pi f_A t_J}\right)$$ where: $f_A$ is the highest analog frequency being digitized. $t_I$ is the rms jitter on the sampling clock. Figure 69 shows the required sampling clock jitter as a function of the analog frequency and effective number of bits (ENOB). Figure 69. SNR and ENOB vs. Analog Input Frequency See the AN-756 application note and the AN-501 application note at www.analog.com. Many high performance ADCs feature differential clock inputs to simplify the task of providing the required low jitter clock on a noisy PCB. (Distributing a single-ended clock on a noisy PCB can result in coupled noise on the sampling clock. Differential distribution has inherent common-mode rejection that can provide superior clock performance in a noisy environment.) The differential LVPECL outputs of the AD9520 enable clock solutions that maximize converter SNR performance. The input requirements of the ADC (differential or singleended, logic level termination) should be considered when selecting the best clocking/converter solution. #### LVPECL CLOCK DISTRIBUTION The LVPECL outputs of the AD9520 provide the lowest jitter clock signals available from the AD9520. The LVPECL outputs (because they are open emitter) require a dc termination to bias the output transistors. The simplified equivalent circuit in Figure 53 shows the LVPECL output stage. In most applications, an LVPECL far-end Thevenin termination (see Figure 70) or Y-termination (see Figure 71) is recommended. In both cases, $V_{\rm S}$ of the receiving buffer should match the VS\_DRV. If not, ac coupling is recommended (see Figure 72). LVPECL Y-termination is an elegant termination scheme that uses the fewest components and offers both odd- and even-mode impedance matching. Even-mode impedance matching is an important consideration for closely coupled transmission lines at high frequencies. Its main drawback is that it offers limited flexibility for varying the drive strength of the emitter-follower LVPECL driver. This can be an important consideration when driving long trace lengths but is usually not an issue. In the case where VS\_DRV = 2.5 V, the 50 $\Omega$ termination resistor connected to ground in Figure 71 should be changed to 19 $\Omega$ . The venin-equivalent termination uses a resistor network to provide $50~\Omega$ termination to a dc voltage that is below $V_{\rm OL}$ of the LVPECL driver. In this case, VS\_DRV on the AD9520 should equal $V_{\rm S}$ of the receiving buffer. Although the resistor combination shown results in a dc bias point of VS\_DRV - 2 V, the actual common-mode voltage is VS\_DRV - 1.3 V because there is additional current flowing from the AD9520 LVPECL driver through the pull-down resistor. The circuit is identical for the case where VS\_DRV = 2.5 V, except that the pull-down resistor is 62.5 $\Omega$ and the pull-up is 250 $\Omega$ . Figure 70. DC-Coupled 3.3V LVPECL Far-End Thevenin Termination Figure 71. DC-Coupled 3.3 V LVPECL Y-Termination Figure 72. AC-Coupled LVPECL with Parallel Transmission Line #### **CMOS CLOCK DISTRIBUTION** The output drivers of the AD9520 can be configured as CMOS drivers. When selected as a CMOS driver, each output becomes a pair of CMOS outputs, each of which can be individually turned on or off and set as inverting or noninverting. These outputs are 3.3 V or 2.5 V CMOS compatible. However, every output driver (including the LVPECL drivers) must be run at either 2.5 V or 3.3 V. The user cannot mix and match 2.5 V and 3.3 V outputs. When single-ended CMOS clocking is used, some of the following guidelines apply. Point-to-point connections should be designed such that each driver has only one receiver, if possible. Connecting outputs in this manner allows for simple termination schemes and minimizes ringing due to possible mismatched impedances on the output trace. Series termination at the source is generally required to provide transmission line matching and/or to reduce current transients at the driver. The value of the resistor is dependent on the board design and timing requirements (typically 10 $\Omega$ to 100 $\Omega$ is used). CMOS outputs are also limited in terms of the capacitive load or trace length that they can drive. Typically, trace lengths less than 3 inches are recommended to preserve signal rise/fall times and signal integrity. Figure 73. Series Termination of CMOS Output Termination at the far end of the PCB trace is a second option. The CMOS outputs of the AD9520 do not supply enough current to provide a full voltage swing with a low impedance resistive, farend termination, as shown in Figure 74. The far-end termination network should match the PCB trace impedance and provide the desired switching point. The reduced signal swing may still meet receiver input requirements in some applications. This can be useful when driving long trace lengths on less critical nets. Figure 74. CMOS Output with Far-End Termination Because of the limitations of single-ended CMOS clocking, consider using differential outputs when driving high speed signals over long traces. The AD9520 offers LVPECL outputs that are better suited for driving long traces where the inherent noise immunity of differential signaling provides superior performance for clocking converters. # **OUTLINE DIMENSIONS** Figure 75. 64-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 9 mm × 9 mm Body, Very Thin Quad CP-64-4 Dimensions shown in millimeters ### **ORDERING GUIDE** | | , | | | | | | | |---------------------------------|-------------------|--------------------------------------------------|----------------|--|--|--|--| | Model | Temperature Range | Package Description | Package Option | | | | | | AD9520-3BCPZ <sup>1</sup> | −40°C to +85°C | 64-Lead Lead Frame Chip Scale Package (LFCSP_VQ) | CP-64-4 | | | | | | AD9520-3BCPZ-REEL7 <sup>1</sup> | −40°C to +85°C | 64-Lead Lead Frame Chip Scale Package (LFCSP_VQ) | CP-64-4 | | | | | | AD9520-3/PCBZ <sup>1</sup> | | Evaluation Board | | | | | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию . Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331