# BATTERY PROTECTION IC FOR 1-CELL PACK ## S-8211D Series The S-8211D Series are protection ICs for single-cell lithium-ion / lithium-polymer rechargeable batteries and include high-accuracy voltage detectors and delay circuits. These ICs are suitable for protecting single-cell rechargeable lithium-ion / lithium-polymer battery packs from overcharge, overdischarge, and overcurrent. #### **■** Features (1) High-accuracy voltage detection circuit Accuracy ±30 mV (-5 to +55 °C) Overcharge release voltage Overdischarge detection voltage Overdischarge release voltage Overdischarge release voltage Discharge overcurrent detection voltage Load short-circuiting detection voltage 3.8 to 4.4 V\*¹ Accuracy ±50 mV Accuracy ±100 mV 0.05 to 0.30 V (10 mV steps) Accuracy ±15 mV Accuracy ±200 mV (2) Detection delay times are generated by an internal circuit (external capacitors are unnecessary). Accuracy $\pm 20\%$ - (3) High-withstanding-voltage device is used for charger connection pins (VM pin and CO pin : Absolute maximum rating = 28 V) - (4) 0 V battery charge function available / unavailable are selectable. - (5) Shutdown function yes / no are selectable. - (6) Wide operating temperature range −40 to +85 °C - (7) Low current consumption - Operation mode 3.0 $\mu$ A typ., 5.5 $\mu$ A max. (+25 °C) - Power-down mode 0.2 μA max. (+25 °C) Small package: SOT-23-5, SNT-6A - (9) Lead-free product - \*1. Overcharge release voltage = Overcharge detection voltage Overcharge hysteresis voltage (Overcharge hysteresis voltage can be selected as 0 V or from a range of 0.1 to 0.4 V in 50 mV steps.) - \*2. Overdischarge release voltage = Overdischarge detection voltage + Overdischarge hysteresis voltage (Overdischarge hysteresis voltage can be selected as 0 V or from a range of 0.1 to 0.7 V in 100 mV steps.) #### ■ Applications - · Lithium-ion rechargeable battery packs - Lithium-polymer rechargeable battery packs #### ■ Packages | Daakaga Nama | Drawing Code | | | | | | | | | |--------------|--------------|---------|---------|---------|--|--|--|--|--| | Package Name | Package | Tape | Reel | Land | | | | | | | SOT-23-5 | MP005-A | MP005-A | MP005-A | _ | | | | | | | SNT-6A | PG006-A | PG006-A | PG006-A | PG006-A | | | | | | ### **■** Block Diagram Remark All diodes shown in figure are parasitic diodes. Figure 1 ### **■ Product Name Structure** #### 1. Product Name - **\*1.** Refer to the taping specifications. - \*2. Refer to the "2. Product Name List". #### 2 Product Name List #### (1) SOT-23-5 Table 1 | Product Name / Item | Overcharge<br>Detection<br>Voltage<br>V <sub>CU</sub> | Overcharge<br>Release<br>Voltage<br>V <sub>CL</sub> | Over-discharge<br>Detection<br>Voltage<br>V <sub>DL</sub> | Over-discharge<br>Release<br>Voltage<br>V <sub>DU</sub> | Discharge<br>Overcurrent<br>Detection<br>Voltage<br>V <sub>DIOV</sub> | 0 V Battery<br>Charge<br>Function | Delay Time<br>Combination*1 | Shutdown<br>Function | |---------------------|-------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------|-----------------------------|----------------------| | S-8211DAB-M5T1G | 4.250 V | 4.050 V | 2.60 V | 2.90 V | 0.12 V | Unavailable | (1) | No | | S-8211DAE-M5T1G | 4.280 V | 4.180 V | 2.50 V | 2.70 V | 0.19 V | Unavailable | (1) | Yes | | S-8211DAH-M5T1G | 4.275 V | 4.175 V | 2.30 V | 2.40 V | 0.10 V | Available | (1) | Yes | | S-8211DAI-M5T1G | 4.325 V | 4.075 V | 2.50 V | 2.90 V | 0.15 V | Unavailable | (1) | Yes | | S-8211DAJ-M5T1G | 4.280 V | 4.080 V | 3.00 V | 3.00 V | 0.08 V | Available | (1) | Yes | | S-8211DAK-M5T1G | 4.280 V | 4.080 V | 2.30 V | 2.30 V | 0.13 V | Unavailable | (1) | Yes | | S-8211DAL-M5T1G | 4.280 V | 4.080 V | 2.80 V | 2.80 V | 0.10 V | Available | (1) | Yes | | S-8211DAM-M5T1G | 4.275 V | 4.075 V | 2.50 V | 2.90 V | 0.15 V | Unavailable | (1) | Yes | <sup>\*1.</sup> Refer to the **Table 3** about the details of the delay time combinations (1). **Remark** Please contact our sales office for the products with detection voltage value other than those specified above. #### (2) SNT-6A Table 2 | Product Name / Item | Overcharge<br>Detection<br>Voltage<br>V <sub>CU</sub> | Overcharge<br>Release<br>Voltage<br>V <sub>CL</sub> | Over-discharge<br>Detection<br>Voltage<br>V <sub>DL</sub> | Over-discharge<br>Release<br>Voltage<br>V <sub>DU</sub> | Discharge<br>Overcurrent<br>Detection<br>Voltage<br>V <sub>DIOV</sub> | 0 V Battery<br>Charge<br>Function | Delay Time<br>Combination*1 | Shutdown<br>Function | |---------------------|-------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------|-----------------------------|----------------------| | S-8211DAB-I6T1G | 4.250 V | 4.050 V | 2.60 V | 2.90 V | 0.12 V | Unavailable | (1) | No | | S-8211DAE-I6T1G | 4.280 V | 4.180 V | 2.50 V | 2.70 V | 0.19 V | Unavailable | (1) | Yes | | S-8211DAF-I6T1G | 4.250 V | 4.050 V | 2.40 V | 2.90 V | 0.10 V | Available | (2) | No | | S-8211DAG-I6T1G | 4.280 V | 4.080 V | 2.30 V | 2.30 V | 0.08 V | Available | (1) | No | <sup>\*1.</sup> Refer to the **Table 3** about the details of the delay time combinations (1) and (2). **Remark** Please contact our sales office for the products with detection voltage value other than those specified above. #### Table 3 | | Overcharge | Overdischarge | Discharge Overcurrent | Load Short-circuiting | |-------------|-----------------|---------------|-----------------------|-----------------------| | Delay Time | Detection | Detection | Detection | Detection | | Combination | Delay Time | Delay Time | Delay Time | Delay Time | | | t <sub>CU</sub> | $t_{DL}$ | $t_{DIOV}$ | tshort | | (1) | 1.2 s | 150 ms | 9 ms | 300 μs | | (2) | 1.2 s | 75 ms | 9 ms | 300 μs | Remark The delay times can be changed within the range listed Table 4. For details, please contact our sales office. #### Table 4 | Delay Time | Symbol | Se | lection Rar | nge | Remark | |--------------------------------------------|--------------------|--------|-------------|--------|-------------------------------| | Overcharge detection delay time | t <sub>CU</sub> | 143 ms | 573 ms | 1.2 s | Select a value from the left. | | Overdischarge detection delay time | t <sub>DL</sub> | 38 ms | 150 ms | 300 ms | Select a value from the left. | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | 4.5 ms | 9 ms | 18 ms | Select a value from the left. | | Load short-circuiting detection delay time | t <sub>SHORT</sub> | _ | 300 μs | 560 μs | Select a value from the left. | **Remark** The value surrounded by bold lines is the delay time of the standard products. ### **■ Pin Configurations** SOT-23-5 Top view 5 4 H H 1 2 3 Figure 2 Table 5 Pin No. Symbol Description Voltage detection between VM pin and VSS pin 1 VM(Overcurrent / charger detection pin) 2 VDD Connection for positive power supply input VSS 3 Connection for negative power supply input Connection of discharge control FET gate 4 DO (CMOS output) Connection of charge control FET gate 5 CO (CMOS output) SNT-6A Top view Figure 3 Table 6 | 1 1111111111111111111111111111111111111 | | | | | | | | | |-----------------------------------------|------------------|------------------------------------------------------------------------------------|--|--|--|--|--|--| | Pin No. | Symbol | Description | | | | | | | | 1 | NC <sup>*1</sup> | No connection | | | | | | | | 2 | CO | Connection of charge control FET gate (CMOS output) | | | | | | | | 3 | DO | Connection of discharge control FET gate (CMOS output) | | | | | | | | 4 | VSS | Connection for negative power supply input | | | | | | | | 5 | VDD | Connection for positive power supply input | | | | | | | | 6 | VM | Voltage detection between VM pin and VSS pin (Overcurrent / charger detection pin) | | | | | | | <sup>\*1.</sup> The NC pin is electrically open. The NC pin can be connected to VDD or VSS. ### ■ Absolute Maximum Ratings Table 7 (Ta = 25 °C unless otherwise specified) | Iten | Item | | Applied pin | Absolute Maximum Ratings | Unit | |-------------------------------------------|----------|------------------|-------------|------------------------------------------------|------| | Input voltage between VDD pin and VSS pin | | V <sub>DS</sub> | VDD | V <sub>SS</sub> – 0.3 to V <sub>SS</sub> + 12 | V | | VM pin input voltage | | $V_{VM}$ | VM | $V_{DD}-28$ to $V_{DD}+0.3$ | V | | DO pin output voltage | | $V_{DO}$ | DO | $V_{\text{SS}}$ – 0.3 to $V_{\text{DD}}$ + 0.3 | V | | CO pin output voltage | | Vco | СО | $V_{VM}-0.3$ to $V_{DD}+0.3$ | V | | | SOT-23-5 | | _ | 250 (When not mounted on board) | mW | | Power dissipation | 301-23-5 | $P_D$ | - | 600 <sup>*1</sup> | mW | | SNT-6A | | | - | 400 <sup>*1</sup> | mW | | Operating ambient temperature | | T <sub>opr</sub> | _ | - 40 to + 85 | °C | | Storage temperature | e | T <sub>stg</sub> | _ | – 55 to + 125 | °C | <sup>\*1.</sup> When mounted on board [Mounted board] (1) Board size: 114.3 mm × 76.2 mm × t1.6 mm (2) Board name: JEDEC STANDARD51-7 Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. Figure 4 Power Dissipation of Package (When Mounted on Board) ### **■** Electrical Characteristics ### 1. Except Detection Delay Time (25 °C) #### Table 8 | | | | | (Ta = | : 25 °C | unless o | other | wise sp | ecified) | |-----------------------------------------------|--------------------|----------------------------------------|--------------------------------------------------------|---------------------------|-----------------------------|---------------------------|-------|------------------------|-----------------| | ltem | Symbol | Con | dition | Min. | Тур. | Max. | Unit | Test<br>Condi-<br>tion | Test<br>Circuit | | DETECTION VOLTAGE | | | | | | | | | • | | Overcharge detection voltage | V <sub>CU</sub> | 3.90 to 4.40 V, A | djustable | V <sub>CU</sub><br>-0.025 | V <sub>CU</sub> | V <sub>CU</sub><br>+0.025 | ٧ | 1 | 1 | | | | 3.90 to 4.40 V, A<br>Ta = -5 to +55 °C | | V <sub>CU</sub><br>-0.03 | $V_{CU}$ | V <sub>CU</sub><br>+0.03 | ٧ | 1 | 1 | | O | V | 3.80 to 4.40 V, | V <sub>CL</sub> ≠ V <sub>CU</sub> | V <sub>CL</sub><br>-0.05 | V <sub>CL</sub> | V <sub>CL</sub><br>+0.05 | ٧ | 1 | 1 | | Overcharge release voltage | V <sub>CL</sub> | Adjustable | V <sub>CL</sub> = V <sub>CU</sub> | V <sub>CL</sub><br>-0.05 | V <sub>CL</sub> | V <sub>CL</sub><br>+0.025 | ٧ | 1 | 1 | | Overdischarge detection voltage | V <sub>DL</sub> | 2.00 to 3.00 V, A | djustable | V <sub>DL</sub><br>-0.05 | $V_{DL}$ | V <sub>DL</sub><br>+0.05 | ٧ | 2 | 2 | | Overdischerge release veltege | Var | 2.00 to 3.40 V, | $V_{DU} \neq V_{DL}$ | V <sub>DU</sub><br>-0.10 | $V_{DU}$ | V <sub>DU</sub><br>+0.10 | ٧ | 2 | 2 | | Overdischarge release voltage | V <sub>DU</sub> | Adjustable | V <sub>DU</sub> = V <sub>DL</sub> | V <sub>DU</sub><br>-0.05 | $V_{DU}$ | V <sub>DU</sub><br>+0.05 | ٧ | 2 | 2 | | Discharge overcurrent detection voltage | V <sub>DIOV</sub> | 0.05 to 0.30 V, A | V <sub>DIOV</sub><br>-0.015 | V <sub>DIOV</sub> | V <sub>DIOV</sub><br>+0.015 | ٧ | 3 | 2 | | | Load short-circuiting detection voltage*2 | V <sub>SHORT</sub> | | 0.30 | 0.50 | 0.70 | ٧ | 3 | 2 | | | Charger detection voltage | V <sub>CHA</sub> | | _ | -1.0 | -0.7 | -0.4 | ٧ | 4 | 2 | | 0 V BATTERY CHARGE FUNCTION | | | | | | | | | | | 0 V battery charge starting charger voltage | V <sub>0CHA</sub> | 0 V battery charging | function "available" | 1.2 | - | _ | ٧ | 10 | 2 | | 0 V battery charge inhibition battery voltage | Voinh | 0 V battery charging | function "unavailable" | ı | ı | 0.5 | ٧ | 11 | 2 | | INTERNAL RESISTANCE | | | | | | | | | | | Resistance between VM pin and VDD pin | R <sub>VMD</sub> | $V_{DD}$ = 1.8 V, $V_{VM}$ | = 0 V | 100 | 300 | 900 | kΩ | 5 | 3 | | Resistance between VM pin and VSS pin | R <sub>VMS</sub> | $V_{DD}$ = 3.5 V, $V_{VM}$ | = 1.0 V | 10 | 20 | 40 | kΩ | 5 | 3 | | [INPUT VOLTAGE] | | | | | | | _ | | _ | | Operating voltage between VDD pin and VSS pin | V <sub>DSOP1</sub> | - | _ | 1.5 | 1 | 8 | ٧ | ı | - | | Operating voltage between VDD pin and VM pin | $V_{\text{DSOP2}}$ | - | _ | 1.5 | - | 28 | V | - | - | | INPUT CURRENT (Shutdown Function Ye | es) | | | | | | | | | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD}$ = 3.5 V, $V_{VM}$ | = 0 V | 1.0 | 3.0 | 5.5 | μΑ | 4 | 2 | | Current consumption at power-down | I <sub>PDN</sub> | $V_{DD} = V_{VM} = 1.5$ | / | 1 | 1 | 0.2 | μΑ | 4 | 2 | | INPUT CURRENT (Shutdown Function N | 0) | | | | | | | | | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD}$ = 3.5 V, $V_{VM}$ | 1.0 | 3.0 | 5.5 | μΑ | 4 | 2 | | | Current consumption during overdischarge | I <sub>OPED</sub> | $V_{DD} = V_{VM} = 1.5$ | 0.3 | 2.0 | 3.5 | μΑ | 4 | 2 | | | OUTPUT RESISTANCE | | | | | | | | | | | CO pin resistance "H" | R <sub>COH</sub> | $V_{CO} = 3.0 \text{ V}, V_{DD}$ | $= 3.5 \text{ V}, \text{ V}_{\text{VM}} = 0 \text{ V}$ | 2.5 | 5 | 10 | kΩ | 6 | 4 | | CO pin resistance "L" | R <sub>COL</sub> | $V_{CO} = 0.5 \text{ V}, V_{DD}$ | $= 4.5 \text{ V}, \text{ V}_{\text{VM}} = 0 \text{ V}$ | 2.5 | 5 | 10 | kΩ | 6 | 4 | | DO pin resistance "H" | R <sub>DOH</sub> | $V_{DO}$ = 3.0 V, $V_{DD}$ | $= 3.5 \text{ V}, \text{ V}_{\text{VM}} = 0 \text{ V}$ | 2.5 | 5 | 10 | kΩ | 7 | 4 | | DO pin resistance "L" | R <sub>DOL</sub> | $V_{DO}$ = 0.5 V, $V_{DD}$ | =V <sub>VM</sub> = 1.8 V | 2.5 | 5 | 10 | kΩ | 7 | 4 | <sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. $<sup>^{\</sup>star}2$ . In any conditions, Load short-circuiting detection voltage ( $V_{SHORT}$ ) is higher Discharge overcurrent detection voltage $(V_{DIOV})$ . ### 2. Except Detection Delay Time (-40 to +85°C \*1) #### Table 9 (-40 to +85°C \*1 unless otherwise specified) | | | | ( | –40 to + | 00 C | unicss | Othic | wise sp | <i>lecinea</i> ) | |-----------------------------------------------|--------------------|-------------------------------------------|-----------------------------------|------------------------------|-------------------|------------------------------|-------|------------------------|------------------| | ltem | Symbol | Cond | dition | Min. | Тур. | Max. | Unit | Test<br>Condi-<br>tion | Test<br>Circuit | | DETECTION VOLTAGE | | | | | | | | | | | Overcharge detection voltage | V <sub>CU</sub> | 3.90 to 4.40 V, A | djustable | V <sub>CU</sub><br>- 0.060 | V <sub>CU</sub> | V <sub>CU</sub><br>+ 0.040 | ٧ | 1 | 1 | | 0 | M | 3.80 to 4.40 V, | V <sub>CL</sub> ≠ V <sub>CU</sub> | V <sub>CL</sub><br>- 0.08 | V <sub>CL</sub> | V <sub>CL</sub><br>+ 0.065 | ٧ | 1 | 1 | | Overcharge release voltage | V <sub>CL</sub> | Adjustable | V <sub>CL</sub> = V <sub>CU</sub> | V <sub>CL</sub><br>- 0.08 | V <sub>CL</sub> | V <sub>CL</sub><br>+ 0.04 | ٧ | 1 | 1 | | Overdischarge detection voltage | V <sub>DL</sub> | 2.00 to 3.00 V, A | djustable | V <sub>DL</sub><br>- 0.11 | $V_{DL}$ | V <sub>DL</sub><br>+ 0.13 | ٧ | 2 | 2 | | | V | 2.00 to 3.40 V, | $V_{DU} \neq V_{DL}$ | V <sub>DU</sub><br>- 0.15 | V <sub>DU</sub> | V <sub>DU</sub> + 0.19 | ٧ | 2 | 2 | | Overdischarge release voltage | V <sub>DU</sub> | Adjustable | V <sub>DU</sub> = V <sub>DL</sub> | V <sub>DU</sub><br>- 0.11 | $V_{DU}$ | V <sub>DU</sub> + 0.13 | ٧ | 2 | 2 | | Discharge overcurrent detection voltage | V <sub>DIOV</sub> | 0.05 to 0.30 V, A | djustable | V <sub>DIOV</sub><br>- 0.021 | $V_{\text{DIOV}}$ | V <sub>DIOV</sub><br>+ 0.024 | ٧ | 3 | 2 | | Load short-circuiting detection voltage*2 | V <sub>SHORT</sub> | | _ | 0.16 | 0.50 | 0.84 | V | 3 | 2 | | Charger detection voltage | V <sub>CHA</sub> | | _ | -1.2 | -0.7 | -0.2 | V | 4 | 2 | | 0 V BATTERY CHARGE FUNCTION | | | | | | | ı | l . | | | 0 V battery charge starting charger voltage | V <sub>0CHA</sub> | 0 V battery charging | function "available" | 1.7 | _ | - | V | 10 | 2 | | 0 V battery charge inhibition battery voltage | Voinh | | function "unavailable" | - | - | 0.3 | V | 11 | 2 | | INTERNAL RESISTANCE | | | | • | | | | | | | Resistance between VM pin and VDD pin | R <sub>VMD</sub> | $V_{DD}$ = 1.8 V, $V_{VM}$ | = 0 V | 78 | 300 | 1310 | kΩ | 5 | 3 | | Resistance between VM pin and VSS pin | R <sub>VMS</sub> | $V_{DD} = 3.5 \text{ V}, V_{VM}$ | = 1.0 V | 7.2 | 20 | 44 | kΩ | 5 | 3 | | INPUT VOLTAGE | | | | | | • | | | | | Operating voltage between VDD pin and VSS pin | V <sub>DSOP1</sub> | - | _ | 1.5 | _ | 8 | V | - | - | | Operating voltage between VDD pin and VM pin | V <sub>DSOP2</sub> | - | _ | 1.5 | _ | 28 | ٧ | - | - | | INPUT CURRENT (Shutdown Function ) | 'es) | | | | | • | | | • | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD} = 3.5 \text{ V}, V_{VM}$ | = 0 V | 0.7 | 3.0 | 6.0 | μΑ | 4 | 2 | | Current consumption at power-down | I <sub>PDN</sub> | V <sub>DD</sub> = V <sub>VM</sub> = 1.5 \ | / | _ | _ | 0.3 | μΑ | 4 | 2 | | INPUT CURRENT (Shutdown Function N | lo) | | | | | • | | | • | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD}$ = 3.5 V, $V_{VM}$ | = 0 V | 0.7 | 3.0 | 6.0 | μΑ | 4 | 2 | | Current consumption during overdischarge | I <sub>OPED</sub> | V <sub>DD</sub> = V <sub>VM</sub> = 1.5 \ | 0.2 | 2.0 | 3.8 | μА | 4 | 2 | | | OUTPUT RESISTANCE | | | | | | | | • | | | CO pin resistance "H" | R <sub>COH</sub> | $V_{CO}$ = 3.0 V, $V_{DD}$ | = 3.5 V, V <sub>VM</sub> = 0 V | 1.2 | 5 | 15 | kΩ | 6 | 4 | | CO pin resistance "L" | R <sub>COL</sub> | $V_{CO}$ = 0.5 V, $V_{DD}$ | = 4.5 V, V <sub>VM</sub> = 0 V | 1.2 | 5 | 15 | kΩ | 6 | 4 | | DO pin resistance "H" | R <sub>DOH</sub> | $V_{DO}$ = 3.0 V, $V_{DD}$ | = 3.5 V, V <sub>VM</sub> = 0 V | 1.2 | 5 | 15 | kΩ | 7 | 4 | | DO pin resistance "L" | R <sub>DOL</sub> | $V_{DO}$ = 0.5 V, $V_{DD}$ | = V <sub>VM</sub> = 1.8 V | 1.2 | 5 | 15 | kΩ | 7 | 4 | <sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. <sup>\*2.</sup> In any conditions, Load short-circuiting detection voltage ( $V_{SHORT}$ ) is higher Discharge overcurrent detection voltage ( $V_{DIOV}$ ). ### 3. Detection Delay Time # (1) S-8211DAB, S-8211DAE, S-8211DAG, S-8211DAH, S-8211DAI, S-8211DAJ, S-8211DAK, S-8211DAL, S-8211DAM Table 10 | | | Tubio To | | | | | | | |-------------------------------------------------------------|--------------------|-----------|------|------|------|------|------------------------|-----------------| | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | Test<br>Condi-<br>tion | Test<br>Circuit | | DELAY TIME (Ta = 25°C) | | | | | | | | | | Overcharge detection delay time | tcu | - | 0.96 | 1.2 | 1.4 | S | 8 | 5 | | Overdischarge detection delay time | t <sub>DL</sub> | - | 120 | 150 | 180 | ms | 8 | 5 | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | - | 7.2 | 9 | 11 | ms | 9 | 5 | | Load short-circuiting detection delay time | t <sub>SHORT</sub> | - | 240 | 300 | 360 | μs | 9 | 5 | | DELAY TIME (Ta = $-40 \text{ to } +85^{\circ}\text{C}$ ) *1 | | | | | _ | _ | _ | | | Overcharge detection delay time | tcu | - | 0.7 | 1.2 | 2.0 | S | 8 | 5 | | Overdischarge detection delay time | t <sub>DL</sub> | - | 83 | 150 | 255 | ms | 8 | 5 | | Discharge overcurrent detection delay time tolov | | - | 5 | 9 | 15 | ms | 9 | 5 | | Load short-circuiting detection delay time | tshort | - | 150 | 300 | 540 | μs | 9 | 5 | **<sup>\*1.</sup>** Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. #### (2) S-8211DAF Table 11 | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | Test<br>Condi-<br>tion | Test<br>Circuit | |-------------------------------------------------------------|--------------------|-----------|------|------|------|------|------------------------|-----------------| | DELAY TIME (Ta = 25°C) | | | | | | | | | | Overcharge detection delay time | t <sub>CU</sub> | _ | 0.96 | 1.2 | 1.4 | S | 8 | 5 | | Overdischarge detection delay time | t <sub>DL</sub> | - | 61 | 75 | 90 | ms | 8 | 5 | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | _ | 7.2 | 9 | 11 | ms | 9 | 5 | | Load short-circuiting detection delay time | t <sub>SHORT</sub> | - | 240 | 300 | 360 | μs | 9 | 5 | | DELAY TIME (Ta = $-40 \text{ to } +85^{\circ}\text{C}$ ) *1 | | | | | | | | | | Overcharge detection delay time | t <sub>CU</sub> | _ | 0.7 | 1.2 | 2.0 | S | 8 | 5 | | Overdischarge detection delay time | t <sub>DL</sub> | - | 41 | 75 | 128 | ms | 8 | 5 | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | - | 5 | 9 | 15 | ms | 9 | 5 | | Load short-circuiting detection delay time | t <sub>SHORT</sub> | _ | 150 | 300 | 540 | μs | 9 | 5 | <sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. #### ■ Test Circuits Caution Unless otherwise specified, the output voltage levels "H" and "L" at CO pin ( $V_{CO}$ ) and DO pin ( $V_{DO}$ ) are judged by the threshold voltage (1.0 V) of the N-channel FET. Judge the CO pin level with respect to $V_{VM}$ and the DO pin level with respect to $V_{SS}$ . ## (1) Overcharge Detection Voltage, Overcharge Release Voltage (Test Condition 1, Test Circuit 1) Overcharge detection voltage ( $V_{CU}$ ) is defined as the voltage between the VDD pin and VSS pin at which $V_{CO}$ goes from "H" to "L" when the voltage V1 is gradually increased from the starting condition of V1 = 3.5 V. Overcharge release voltage ( $V_{CL}$ ) is defined as the voltage between the VDD pin and VSS pin at which $V_{CO}$ goes from "L" to "H" when the voltage V1 is then gradually decreased. Overcharge hysteresis voltage ( $V_{HC}$ ) is defined as the difference between overcharge detection voltage ( $V_{CL}$ ) and overcharge release voltage ( $V_{CL}$ ). # (2) Overdischarge Detection Voltage, Overdischarge Release Voltage (Test Condition 2, Test Circuit 2) Overdischarge detection voltage $(V_{DL})$ is defined as the voltage between the VDD pin and VSS pin at which $V_{DO}$ goes from "H" to "L" when the voltage V1 is gradually decreased from the starting condition of V1 = 3.5 V, V2 = 0 V. Overdischarge release voltage $(V_{DU})$ is defined as the voltage between the VDD pin and VSS pin at which $V_{DO}$ goes from "L" to "H" when the voltage V1 is then gradually increased. Overdischarge hysteresis voltage $(V_{HD})$ is defined as the difference between overdischarge release voltage $(V_{DU})$ and overdischarge detection voltage $(V_{DL})$ . ## (3) Discharge Overcurrent Detection Voltage (Test Condition 3, Test Circuit 2) Discharge overcurrent detection voltage ( $V_{DIOV}$ ) is defined as the voltage between the VM pin and VSS pin whose delay time for changing $V_{DO}$ from "H" to "L" lies between the minimum and the maximum value of discharge overcurrent delay time when the voltage V2 is increased rapidly (within 10 $\mu$ s) from the starting condition of V1 = 3.5 V, V2 = 0 V. ## (4) Load Short-circuiting Detection Voltage (Test Condition 3, Test Circuit 2) Load short-circuiting detection voltage ( $V_{SHORT}$ ) is defined as the voltage between the VM pin and VSS pin whose delay time for changing $V_{DO}$ from "H" to "L" lies between the minimum and the maximum value of load short-circuiting delay time when the voltage V2 is increased rapidly (within 10 $\mu$ s) from the starting condition of V1 = 3.5 V, V2 = 0 V. ## (5) Operating Current Consumption (Test Condition 4, Test Circuit 2) The operating current consumption ( $I_{OPE}$ ) is the current that flows through the VDD pin ( $I_{DD}$ ) under the set conditions of V1 = 3.5 V and V2 = 0 V (normal status). ## (6) Charger detection voltage (= the detection voltage for irregular charging current) (Test Condition 4, Test Circuit 2) The charger detection voltage ( $V_{CHA}$ ) is the voltage between the VM and VSS pin; when gradually increasing V1 at V1 = 1.8 V, V2 = 0 V to set V1 = $V_{DL}$ +( $V_{HD}$ /2), after that, decreasing V2 gradually from 0 V so that $V_{DO}$ goes "L" to "H". Measurement of the charger detection voltage is available for the product with overdischarge hysteresis $V_{HD} \neq 0$ only. The detection voltage for irregular charging current is the voltage between the VM and VSS pin; when gradually decreasing V2 at V1 = 3.5 V, V2 = 0 V and $V_{CO}$ goes "H" to "L". The value of the detection voltage for irregular charging current is equal to the charger detection voltage (V<sub>CHA</sub>). # (7) Power-down Current Consumption, Overdischarge Current Consumption (Test Condition 4, Test Circuit 2) #### Shutdown function yes product The power-down current consumption ( $I_{PDN}$ ) is the current that flows through the VDD pin ( $I_{DD}$ ) under the set conditions of V1 = V2 = 1.5 V (overdischarge status). #### Shutdown function no product The overdischarge current consumption ( $I_{OPED}$ ) is the current that flows through the VDD pin ( $I_{DD}$ ) under the set conditions of V1 = V2 = 1.5 V (overdischarge status). #### (8) Resistance between VM Pin and VDD Pin #### (Test Condition 5, Test Circuit 3) The resistance between VM pin and VDD pin ( $R_{VMD}$ ) is the resistance between VM pin and VDD pin under the set conditions of V1 = 1.8 V, V2 = 0 V. #### (9) Resistance between VM Pin and VSS Pin #### (Test Condition 5, Test Circuit 3) The resistance between VM pin and VSS pin ( $R_{VMS}$ ) is the resistance between VM pin and VSS pin under the set conditions of V1 = 3.5 V, V2 = 1.0 V. #### (10) CO Pin Resistance "H" #### (Test Condition 6, Test Circuit 4) The CO pin resistance "H" ( $R_{COH}$ ) is the resistance at the CO pin under the set conditions of V1 = 3.5 V, V2 = 0 V, V3 = 3.0 V. #### (11) CO Pin Resistance "L" #### (Test Condition 6, Test Circuit 4) The CO pin resistance "L" ( $R_{COL}$ ) is the resistance at the CO pin under the set conditions of V1 = 4.5 V, V2 = 0 V, V3 = 0.5 V. #### (12) DO Pin Resistance "H" #### (Test Condition 7, Test Circuit 4) The DO pin H resistance ( $R_{DOH}$ ) is the resistance at the DO pin under the set conditions of V1 = 3.5 V, V2 = 0 V, V4 = 3.0 V. #### (13) DO Pin Resistance "L" #### (Test Condition 7, Test Circuit 4) The DO pin L resistance ( $R_{DOL}$ ) is the resistance at the DO pin under the set conditions of V1 = 1.8 V, V2 = 0 V, V4 = 0.5 V. #### (14) Overcharge Detection Delay Time #### (Test Condition 8, Test Circuit 5) The overcharge detection delay time ( $t_{CU}$ ) is the time needed for $V_{CO}$ to change from "H" to "L" just after the voltage V1 momentarily increases (within 10 $\mu$ s) from overcharge detection voltage ( $V_{CU}$ ) –0.2 V to overcharge detection voltage ( $V_{CU}$ ) +0.2 V under the set conditions of V2 = 0 V. #### (15) Overdischarge Detection Delay Time #### (Test Condition 8, Test Circuit 5) The overdischarge detection delay time ( $t_{DL}$ ) is the time needed for $V_{DO}$ to change from "H" to "L" just after the voltage V1 momentarily decreases (within 10 $\mu$ s) from overcharge detection voltage ( $V_{DL}$ ) +0.2 V to overcharge detection voltage ( $V_{DL}$ ) -0.2 V under the set condition of V2 = 0 V. ## (16) Discharge Overcurrent Detection Delay Time (Test Condition 9, Test Circuit 5) Discharge overcurrent detection delay time ( $t_{DIOV}$ ) is the time needed for $V_{DO}$ to go to "L" after the voltage V2 momentarily increases (within 10 $\mu$ s) from 0 V to 0.35 V under the set conditions of V1 = 3.5 V, V2 = 0 V. ## (17) Load Short-circuiting Detection Delay Time (Test Condition 9, Test Circuit 5) Load short-circuiting detection delay time ( $t_{SHORT}$ ) is the time needed for $V_{DO}$ to go to "L" after the voltage V2 momentarily increases (within 10 $\mu s$ ) from 0 V to 1.6 V under the set conditions of V1 = 3.5 V, V2 = 0 V. ## (18) 0 V Battery Charge Starting Charger Voltage (Products with 0 V Battery Charging Function Is "Available") (Test Condition 10, Test Circuit 2) The 0 V charge starting charger voltage ( $V_{0CHA}$ ) is defined as the voltage between the VDD pin and VM pin at which $V_{CO}$ goes to "H" ( $V_{VM}$ +0.1 V or higher) when the voltage V2 is gradually decreased from the starting condition of V1 = V2 = 0 V. # (19) 0 V Battery Charge Inhibition Battery Voltage (Products with 0 V Battery Charging Function Is "Unavailable") (Test Condition 11, Test Circuit 2) The 0 V charge inhibition charger voltage ( $V_{OINH}$ ) is defined as the voltage between the VDD pin and VSS pin at which $V_{CO}$ goes to "H" ( $V_{VM}$ +0.1 V or higher) when the voltage V1 is gradually increased from the starting condition of V1 = 0 V, V2 = -4 V. Figure 5 Test Circuit 1 Figure 6 Test Circuit 2 Figure 7 Test Circuit 3 Figure 8 Test Circuit 4 Figure 9 Test Circuit 5 #### Operation Remark Refer to the "Battery Protection IC Connection Example". #### 1. Normal Status This IC monitors the voltage of the battery connected between the VDD pin and VSS pin and the voltage difference between the VM pin and VSS pin to control charging and discharging. When the battery voltage is in the range from overdischarge detection voltage ( $V_{DL}$ ) to overcharge detection voltage ( $V_{CU}$ ), and the VM pin voltage is not more than the discharge overcurrent detection voltage ( $V_{DIOV}$ ), the IC turns both the charging and discharging control FETs on. This condition is called the normal status, and in this condition charging and discharging can be carried out freely. The resistance ( $R_{VMD}$ ) between the VM pin and VDD pin, and the resistance ( $R_{VMS}$ ) between the VM pin and VSS pin are not connected in the normal status. Caution When the battery is connected for the first time, discharging may not be enabled. In this case, short the VM pin and VSS pin or connect the charger to restore the normal status. #### 2. Overcharge Status When the battery voltage becomes higher than overcharge detection voltage ( $V_{CU}$ ) during charging in the normal status and detection continues for the overcharge detection delay time ( $t_{CU}$ ) or longer, the S-8211D Series turns the charging control FET off to stop charging. This condition is called the overcharge status. The resistance ( $R_{VMD}$ ) between the VM pin and VDD pin, and the resistance ( $R_{VMS}$ ) between the VM pin and VSS pin are not connected in the overcharge status. The overcharge status is released in the following two cases ((1) and (2)). - (1) In the case that the VM pin voltage is higher than or equal to charger detection voltage (V<sub>CHA</sub>), and is lower than the discharge overcurrent detection voltage (V<sub>DIOV</sub>), S-8211D Series releases the overcharge status when the battery voltage falls below the overcharge release voltage (V<sub>CL</sub>). - (2) In the case that the VM pin voltage is higher than or equal to the discharge overcurrent detection voltage (V<sub>DIOV</sub>), S-8211D Series releases the overcharge status when the battery voltage falls below the overcharge detection voltage (V<sub>CU</sub>). When the discharge is started by connecting a load after the overcharge detection, the VM pin voltage rises more than the voltage at VSS pin due to the $V_f$ voltage of the parasitic diode. This is because the discharge current flows through the parasitic diode in the charging control FET. If this VM pin voltage is higher than or equal to the discharge overcurrent detection voltage ( $V_{DIOV}$ ), S-8211D Series releases the overcharge status when the battery voltage is lower than or equal to the overcharge detection voltage ( $V_{CU}$ ). - Cautions 1. If the battery is charged to a voltage higher than overcharge detection voltage ( $V_{CU}$ ) and the battery voltage does not fall below overcharge detection voltage ( $V_{CU}$ ) even when a heavy load is connected, discharge overcurrent detection and load short-circuiting detection do not function until the battery voltage falls below overcharge detection voltage ( $V_{CU}$ ). Since an actual battery has an internal impedance of tens of $m\Omega$ , the battery voltage drops immediately after a heavy load that causes overcurrent is connected, and discharge overcurrent detection and load short-circuiting detection function. - 2. When a charger is connected after overcharge detection, the overcharge status is not released even if the battery voltage is below overcharge release voltage (V<sub>CL</sub>). The overcharge status is released when the VM pin voltage goes over charger detection voltage (V<sub>CHA</sub>) by removing the charger. #### 3. Overdischarge Status #### With shutdown function When the battery voltage falls below overdischarge detection voltage ( $V_{DL}$ ) during discharging in the normal status and the detection continues for the overdischarge detection delay time ( $t_{DL}$ ) or longer, the S-8211D Series turns the discharging control FET off to stop discharging. This condition is called the overdischarge status. Under the overdischarge status, the VM pin voltage is pulled up by the resistor between the VM pin and VDD pin in the IC ( $R_{VMD}$ ). When voltage difference between the VM pin and VDD pin then is 1.3 V (Typ.) or lower, the current consumption is reduced to the power-down current consumption ( $I_{PDN}$ ). This condition is called the power-down status. The resistance ( $R_{VMS}$ ) between the VM pin and VSS pin is not connected in the power-down status and the overdischarge status. The power-down status is released when a charger is connected and the voltage difference between the VM pin and VDD pin becomes 1.3 V (typ.) or higher. When a battery in the overdischarge status is connected to a charger and provided that the VM pin voltage is lower than charger detection voltage ( $V_{CHA}$ ), the S-8211D Series releases the overdischarge status and turns the discharging FET on when the battery voltage reaches overdischarge detection voltage ( $V_{DL}$ ) or higher. When a battery in the overdischarge status is connected to a charger and provided that the VM pin voltage is not lower than charger detection voltage ( $V_{CHA}$ ), the S-8211D Series releases the overdischarge status when the battery voltage reaches overdischarge release voltage ( $V_{DU}$ ) or higher. #### Without shutdown function When the battery voltage falls below overdischarge detection voltage ( $V_{DL}$ ) during discharging in the normal status and the detection continues for the overdischarge detection delay time ( $t_{DL}$ ) or longer, the S-8211D Series turns the discharging control FET off to stop discharging. This condition is called the overdischarge status. Under the overdischarge status, the VM pin voltage is pulled up by the resistor between the VM pin and VDD pin in the IC ( $R_{VMD}$ ). The resistance (R<sub>VMS</sub>) between the VM pin and VSS pin is not connected in the overdischarge status. When a battery in the overdischarge status is connected to a charger and provided that the VM pin voltage is lower than charger detection voltage ( $V_{CHA}$ ), the S-8211D Series releases the overdischarge status and turns the discharging FET on when the battery voltage reaches overdischarge detection voltage ( $V_{DL}$ ) or higher. When a battery in the overdischarge status is connected to a charger and provided that the VM pin voltage is not lower than charger detection voltage ( $V_{CHA}$ ), the S-8211D Series releases the overdischarge status when the battery voltage reaches overdischarge release voltage ( $V_{DU}$ ) or higher. #### 4. Discharge Overcurrent Status (Discharge Overcurrent, Load Short-circuiting) When a battery in the normal status is in the status where the voltage of the VM pin is equal to or higher than the discharge overcurrent detection voltage because the discharge current is higher than the specified value and the status lasts for the discharge overcurrent detection delay time, the discharge control FET is turned off and discharging is stopped. This status is called the discharge overcurrent status. In the discharge overcurrent status, the VM pin and VSS pin are shorted by the resistor between VM pin and VSS pin $(R_{VMS})$ in the IC. However, the voltage of the VM pin is at the $V_{DD}$ potential due to the load as long as the load is connected. When the load is disconnected, the VM pin returns to the $V_{SS}$ potential. This IC detects the status when the impedance between the EB+ pin and EB- pin (Refer to the **Figure 13**) increases and is equal to the impedance that enables automatic restoration and the voltage at the VM pin returns to discharge overcurrent detection voltage (V<sub>DIOV</sub>) or lower, the discharge overcurrent status is restored to the normal status. Even if the connected impedance is smaller than automatic restoration level, the S-8211D Series will be restored to the normal status from discharge overcurrent detection status when the voltage at the VM pin becomes the discharge overcurrent detection voltage ( $V_{\text{DIOV}}$ ) or lower by connecting the charger. The resistance ( $R_{VMD}$ ) between the VM pin and VDD pin is not connected in the discharge overcurrent detection status. #### 5. Detection for irregular charging current During charging a battery which is in the normal status, if the VM pin voltage becomes lower than the charger detection voltage ( $V_{CHA}$ ) and this status is held longer than the overcharge detection delay time ( $t_{CU}$ ), S-8211D turns off the charge-control FET to stop charging. This is detection for irregular charging current. This function works in the case that the DO pin voltage is in "H", and the VM pin voltage becomes lower than the charger detection voltage (V<sub>CHA</sub>). Thus if the irregular charger current flows in the battery in the overdischarge status, S-8211D turns off the charge-control FET to stop charging; the DO pin voltage goes in "H" so that the battery voltage becomes higher than the overdischarge detection voltage, and after the overcharge detection delay time (t<sub>cu</sub>). The status irregular charging current detection is released by the lower potential difference between the VM and VSS pin than the charger detection voltage (V<sub>CHA</sub>). #### 6. 0 V Battery Charging Function "Available" This function is used to recharge a connected battery whose voltage is 0 V due to self-discharge. When the 0 V battery charge starting charger voltage ( $V_{0CHA}$ ) or a higher voltage is applied between the EB+ and EB- pins by connecting a charger, the charging control FET gate is fixed to the VDD pin voltage. When the voltage between the gate and source of the charging control FET becomes equal to or higher than the turnon voltage due to the charger voltage, the charging control FET is turned on to start charging. At this time, the discharging control FET is off and the charging current flows through the internal parasitic diode in the discharging control FET. When the battery voltage becomes equal to or higher than overdischarge release voltage (V<sub>DU</sub>), the S-8211D Series enters the normal status. Caution Some battery providers do not recommend charging for a completely self-discharged battery. Please ask the battery provider to determine whether to enable or inhibit the 0 V battery charging function. #### 7. 0 V Battery Charging Function "Unavailable" This function inhibits recharging when a battery that is internally short-circuited (0 V battery) is connected. When the battery voltage is the 0 V battery charge inhibition battery voltage ( $V_{OINH}$ ) or lower, the charging control FET gate is fixed to the EB– pin voltage to inhibit charging. When the battery voltage is the 0 V battery charge inhibition battery voltage ( $V_{OINH}$ ) or higher, charging can be performed. Caution Some battery providers do not recommend charging for a completely self-discharged battery. Please ask the battery provider to determine whether to enable or inhibit the 0 V battery charging function. #### 9. Delay Circuit The detection delay times are determined by dividing a clock of approximately 3.5 kHz by the counter. Remark1. The discharge overcurrent detection delay time (t<sub>DIOV</sub>) and the load short-circuiting detection delay time (t<sub>SHORT</sub>) start when the discharge overcurrent detection voltage (V<sub>DIOV</sub>) is detected. When the load short-circuiting detection voltage (V<sub>SHORT</sub>) is detected over the load short-circuiting detection delay time (t<sub>SHORT</sub>) after the detection of discharge overcurrent detection voltage (V<sub>DIOV</sub>), the S-8211D turns the discharging control FET off within t<sub>SHORT</sub> from the time of detecting V<sub>SHORT</sub>. Figure 10 #### 2. With shutdown function When any overcurrent is detected and the overcurrent continues for longer than the overdischarge detection delay time $(t_{DL})$ without the load being released, the status changes to the power-down status at the point where the battery voltage falls below overdischarge detection voltage $(V_{DL})$ . When the battery voltage falls below overdischarge detection voltage (V<sub>DL</sub>) due to overcurrent, the S-8211D Series turns the discharging control FET off via overcurrent detection. In this case, if the recovery of the battery voltage is so slow that the battery voltage after the overdischarge detection delay time is still lower than the overdischarge detection voltage, S-8211D Series shifts to the power-down status. #### Without shutdown function When any overcurrent is detected and the overcurrent continues for longer than the overdischarge detection delay time ( $t_{DL}$ ) without the load being released, the status changes to the overdischarge status at the point where the battery voltage falls below overdischarge detection voltage ( $V_{DL}$ ). When the battery voltage falls below overdischarge detection voltage (V<sub>DL</sub>) due to overcurrent, the S-8211D Series turns the discharging control FET off via overcurrent detection. In this case, if the recovery of the battery voltage is so slow that the battery voltage after the overdischarge detection delay time is still lower than the overdischarge detection voltage, S-8211D Series shifts to the overdischarge status. ### **■** Timing Chart (1) Overcharge Detection, Overdischarge Detection \*1. (1): Normal mode (2): Overcharge mode (3): Overdischarge mode Figure 11 #### (2) Discharge Overcurrent Detection \*1. (1): Normal mode (2): Discharge overcurrent mode Figure 12 \*1. (1): Normal mode (2): Overdischarge mode Figure 13 #### (4) Detection for irregular charging current \*1. (1): Normal mode (2): Overdischarge mode (3): Overcharge mode Figure 14 ### ■ Battery Protection IC Connection Example Figure 15 **Table 12 Constants for External Components** | Symbol | Part | Purpose | Тур. | Min. | Max. | Remark | |--------|----------------------|------------------------------------------------|--------|----------|--------|------------------------------------------------------------------------------------------------------------------------------| | FET1 | N-channel<br>MOS FET | Discharge control | | _ | _ | Threshold voltage ≤ Overdischarge detection voltage *1 Gate to source withstanding voltage ≥ Charger voltage *2 | | FET2 | N-channel<br>MOS FET | Charge control | | | _ | Threshold voltage ≤ Overdischarge detection voltage *1 Gate to source withstanding voltage ≥ Charger voltage *2 | | R1 | Resistor | ESD protection,<br>For power fluctuation | 220 Ω | 100 Ω | 330 Ω | Resistance should be as small as possible to avoid lowering the overcharge detection accuracy due to current consumption. *3 | | C1 | Capacitor | For power fluctuation | 0.1 μF | 0.022 μF | 1.0 μF | Connect a capacitor of 0.022 µF or higher between VDD pin and VSS pin. *4 | | R2 | Resistor | Protection for reverse connection of a charger | 2 kΩ | 300 Ω | 4 kΩ | Select as large a resistance as possible to prevent current when a charger is connected in reverse. *5 | <sup>\*1.</sup> If the threshold voltage of an FET is low, the FET may not cut the charging current. If an FET with a threshold voltage equal to or higher than the overdischarge detection voltage is used, discharging may be stopped before overdischarge is detected. - \*2. If the withstanding voltage between the gate and source is lower than the charger voltage, the FET may be destroyed. - \*3. If R1 has a high resistance, the voltage between VDD pin and VSS pin may exceed the absolute maximum rating when a charger is connected in reverse since the current flows from the charger to the IC. Insert a resistor of 100 $\Omega$ or higher as R1 for ESD protection. - \*4. If a capacitor of less than $0.022~\mu\text{F}$ is connected to C1, DO pin may oscillate when load short-circuiting is detected. Be sure to connect a capacitor of $0.022~\mu\text{F}$ or higher to C1. - \*5. If R2 has a resistance higher than 4 kΩ, the charging current may not be cut when a high-voltage charger is connected. #### Caution 1. The above constants may be changed without notice. 2. It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant do not guarantee proper operation. Perform through evaluation using the actual application to set the constant. #### **■** Precautions - The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation. - Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. - SII claims no responsibility for any and all disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party. ### ■ Characteristics (Typical Data) #### 1. Current Consumption # 2. Overcharge Detection / Release Voltage, Overdischarge Detection / Release Voltage, Overcurrent Detection Voltage, and Delay Time ### (6) t<sub>CL</sub> vs. Ta #### 3. CO pin / DO pin ### ■ Marking Specifications #### (1) SOT-23-5 (1) to (3): Product Code (refer to **Product Name vs. Product Code**) (4) : Lot number #### **Product Name vs. Product Code** | Product Name | Product Code | | | |-----------------|--------------|-----|-----| | i roduct Name | (1) | (2) | (3) | | S-8211DAB-M5T1G | R | 2 | В | | S-8211DAE-M5T1G | R | 2 | Е | | S-8211DAH-M5T1G | R | 2 | Η | | S-8211DAI-M5T1G | R | 2 | - | | S-8211DAJ-M5T1G | R | 2 | J | | S-8211DAK-M5T1G | R | 2 | K | | S-8211DAL-M5T1G | R | 2 | L | | S-8211DAM-M5T1G | R | 2 | M | **Remark** Please contact our sales office for the products other than those specified above. ### (2) SNT-6A (1) to (3): Product Code (refer to **Product Name vs. Product Code**) (4) to (6): Lot number #### **Product Name vs. Product Code** | Product Name | Product Code | | | |-----------------|--------------|-----|-----| | Product Name | (1) | (2) | (3) | | S-8211DAB-I6T1G | R | 2 | В | | S-8211DAE-I6T1G | R | 2 | Е | | S-8211DAF-I6T1G | R | 2 | F | | S-8211DAG-I6T1G | R | 2 | G | **Remark** Please contact our sales office for the products other than those specified above. No. MP005-A-P-SD-1.2 | TITLE | SOT235-A-PKG Dimensions | | |------------------------|-------------------------|--| | No. | MP005-A-P-SD-1.2 | | | SCALE | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | Seiko Instruments Inc. | | | No. MP005-A-C-SD-2.1 | TITLE | SOT235-A-Carrier Tape | | | |------------------------|-----------------------|--|--| | No. | MP005-A-C-SD-2.1 | | | | SCALE | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | _ | | | | | Seiko Instruments Inc. | | | | | TITLE | SOT235-A-Reel | | | |------------------------|------------------|------|-------| | No. | MP005-A-R-SD-1.1 | | | | SCALE | | QTY. | 3,000 | | UNIT | mm | | | | | | | | | | | | | | | | | | | Seiko Instruments Inc. | | | | ## No. PG006-A-P-SD-2.0 | TITLE | SNT-6A-A-PKG Dimensions | | | |-------|-------------------------|--|--| | No. | PG006-A-P-SD-2.0 | | | | SCALE | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | | S | Seiko Instruments Inc. | | | ## No. PG006-A-C-SD-1.0 | TITLE | SNT-6A-A-Carrier Tape | | | |-------|------------------------|--|--| | No. | PG006-A-C-SD-1.0 | | | | SCALE | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | | S | Seiko Instruments Inc. | | | | TITLE | SNT-6A-A-Reel | | | |------------------------|------------------|------|-------| | No. | PG006-A-R-SD-1.0 | | | | SCALE | | QTY. | 5,000 | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | | Seiko Instruments Inc. | | | | Caution Making the wire pattern under the package is possible. However, note that the package may be upraised due to the thickness made by the silk screen printing and of a solder resist on the pattern because this package does not have the standoff. 注意 パッケージ下への配線パターン形成は可能ですが、本パッケージはスタンドオフが無いので、パターン上のレジスト厚み、シルク印刷の厚みによってパッケージが持ち上がることがありますのでご配慮ください。 No. PG006-A-L-SD-3.0 | commendation | | | |------------------------|--|--| | SD-3.0 | | | | | | | | | | | | | | | | | | | | | | | | Seiko Instruments Inc. | | | | | | | - The information described herein is subject to change without notice. - Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design. - When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority. - Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited. - The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any apparatus installed in airplanes and other vehicles, without prior written permission of Seiko Instruments Inc. - Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue. Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331