# 4-Mbit (256K words × 16 bit) Static RAM with PowerSnooze™ and Error Correcting Code (ECC) #### **Features** - High speed - $\square$ Access time (t<sub>AA</sub>) = 10 ns / 15 ns - Ultra-low power Deep-Sleep (DS) current $\Box I_{DS} = 15 \mu A$ - Low active and standby currents - □ Active Current I<sub>CC</sub> = 38-mA typical - ☐ Standby Current I<sub>SB2</sub> = 6-mA typical - Wide operating voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V, 4.5 V to 5.5 V - Embedded ECC for single-bit error correction<sup>[1]</sup> - 1.0-V data retention - TTL- compatible inputs and outputs - Error indication (ERR) pin to indicate 1-bit error detection and correction - Available in Pb-free 44-pin TSOP II, 48-ball VFBGA, and 44-pin (400-mil) molded SOJ # **Functional Description** The CY7S1041G is a high-performance PowerSnooze<sup>™</sup> static RAM organized as 256K words × 16 bits. This device features fast access times (10 ns) and a unique ultra-low power Deep-Sleep mode. With Deep-Sleep mode currents as low as 15 µA, the CY7S1041G/ CY7S1041GE devices combine the best features of fast and low-power SRAMs in industry-standard package options. The device also features embedded ECC. logic which can detect and correct single-bit errors in the accessed location. Deep-Sleep input (DS) must be deasserted HIGH for normal operating mode. To perform data writes, assert the Chip Enable ( $\overline{CE}$ ) and Write Enable (WE) inputs LOW, and provide the data and address on device data pins (I/O<sub>0</sub> through I/O<sub>15</sub>) and address pins (A<sub>0</sub> through A<sub>17</sub>) respectively. The Byte High Enable (BHE) and Byte Low Enable (BLE) inputs control byte writes, and write data on the corresponding I/O lines to the memory location specified. BHE controls I/O<sub>8</sub> through I/O<sub>15</sub> and BLE controls I/O<sub>0</sub> through I/O<sub>7</sub>. To perform data reads, assert the Chip Enable (CE) and Output Enable (OE) inputs LOW and provide the required address on the address lines. Read data is accessible on the I/O lines (I/On through I/O<sub>15</sub>). You can perform byte accesses by asserting the required byte enable signal (BHE or BLE) to read either the upper byte or the lower byte of data from the specified address location The device is placed in a low-power Deep-Sleep mode when the Deep-Sleep input (DS) is asserted LOW. In this state, the device is disabled for normal operation and is placed in a low power data retention mode. The device can be activated by deasserting the Deep-Sleep input (DS) to HIGH. The CY7S1041G is available in 44-pin TSOP II, 48-ball VFBGA and 44-pin (400-mil) Molded SOJ. #### Product Portfolio | | | | | | F | Power Di | ssipatio | n | | |----------------|------------|---------------------------|---------------|----------------------------------|-----|----------------------------------|----------|----------------|-----| | Product [2] | Range | V <sub>CC</sub> Range (V) | Speed<br>(ns) | Operating I <sub>CC</sub> , (mA) | | Standby, I <sub>SB2</sub> Deep-S | | | | | | | | | <b>Typ</b> [3] | Max | <b>Typ</b> [3] | Max | <b>Typ</b> [3] | Max | | CY7S1041G(E)18 | | 1.65 V-2.2 V | 15 | _ | 40 | | | | | | CY7S1041G(E)30 | Industrial | 2.2 V-3.6 V | 10 | 38 | 45 | 6 | 8 | _ | 15 | | CY7S1041G(E) | | 4.5–5.5 V | 10 | 38 | 45 | | | | | - 1. This device does not support automatic write back on error detection. - 2. ERR pin is available only for devices which have ERR option "E" in the ordering code. Refer Ordering Information for details. - Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 1.65 V 2.2 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2 V 3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 25 °C. 198 Champion Court Cypress Semiconductor Corporation Document Number: 001-92576 Rev. \*D # Logic Block Diagram - CY7S1041G / CY7S1041GE # CY7S1041G CY7S1041GE #### Contents | Pin Configurations | 4 | |---------------------------------|---| | Maximum Ratings | | | Operating Range | | | DC Electrical Characteristics | | | Capacitance | | | Thermal Resistance | 7 | | AC Test Loads and Waveforms | | | Data Retention Characteristics | | | Data Retention Waveform | ε | | Deep-Sleep Mode Characteristics | g | | AC Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | FRR Output - CY7S1041GF | | | Ordering information | 16 | |-----------------------------------------|----| | Ordering Code Definitions | 16 | | Package Diagrams | 17 | | Acronyms | 19 | | Document Conventions | 19 | | Units of Measure | 19 | | Document History Page | 20 | | Sales, Solutions, and Legal Information | 21 | | Worldwide Sales and Design Support | 21 | | Products | 21 | | PSoC® Solutions | 21 | | Cypress Developer Community | 21 | | Technical Support | 21 | # **Pin Configurations** Figure 1. 44-pin SOJ/TSOP II pinout, CY7S1041G Figure 2. 48-ball VFBGA (6 × 8 × 1.0 mm) Single Chip Enable Figure 3. 48-ball VFBGA (6 × 8 × 1.0 mm) Single Chip Enable without ERR, CY7S1041G $^{[4]}$ , Package/Grade ID: BVJXI $^{[6]}$ with ERR, CY7S1041GE $^{[4,\ 5]}$ , Package/Grade ID: BVJXI $^{[6]}$ - 4. NC pins are not connected internally to the die. - 5. ERR is an output pin. - Package type BVXI is JEDEC compliant compared to package type BVXI. The difference between the two is that the higher and lower byte I/Os (I/O<sub>[7:0]</sub> and I/O<sub>[15:8]</sub> balls are swapped. ## Pin Configurations (continued) Figure 4. 48-ball VFBGA (6 × 8 × 1.0 mm) Single Chip Enable Figure 5. 48-ball VFBGA (6 × 8 × 1.0 mm) Single Chip Enable without ERR, CY7S1041G $^{[7]}$ , Package/Grade ID: BVXI $^{[9]}$ with ERR, CY7S1041GE $^{[7, 8]}$ , Package/Grade ID: BVXI $^{[9]}$ | <br>1 | 2 | 3 | 4 | 5 | 6 | | |---------------------|-----------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------|-----------------------------------|----------------------|---| | BLE | (ŌĒ) | $\bigcirc$ A <sub>0</sub> | $\bigcirc$ A <sub>1</sub> | $\bigcirc$ A <sub>2</sub> | DS | А | | (I/O <sub>0</sub> ) | BHE | $\bigcirc$ A <sub>3</sub> | $\bigcirc \!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | $\overline{\overline{\text{CE}}}$ | (I/O <sub>8</sub> ) | В | | (I/O <sub>1</sub> ) | (I/O <sub>2</sub> ) | $\bigcirc$ A <sub>5</sub> | ${\color{red} \bigcirc} A_6$ | (I/O <sub>10</sub> ) | (I/O <sub>9</sub> ) | С | | vss | (I/O <sub>3</sub> ) | $\left(A_{17}\right)$ | $\bigcirc$ A <sub>7</sub> | (I/O <sub>11</sub> ) | VCC | D | | vcc | (I/O <sub>4</sub> ) | NC | $\left( A_{16} \right)$ | (I/O <sub>12</sub> ) | vss | Е | | (I/O <sub>6</sub> ) | (I/O <sub>5</sub> ) | $\bigcirc$ A <sub>14</sub> | $\left(A_{15}\right)$ | (I/O <sub>13</sub> ) | (I/O <sub>14</sub> ) | F | | (I/O <sub>7</sub> ) | NC | $\left( A_{12} \right)$ | $\left(A_{13}\right)$ | $\widehat{\overline{\rm WE}})$ | (I/O <sub>15</sub> ) | G | | NC | ${\color{red} \color{red} \color{black} A_8}$ | ${\color{red} {\color{red} A_9}}$ | $\left( A_{10} \right)$ | $\overbrace{A_{11}}$ | NC | н | | | | | | | | J | | 1 | 2 | 3 | 4 | 5 | 6 | | |---------------------|-------------------------------|------------------------------|-------------------------------------------------------------------------------------|-----------------------------------|----------------------|---| | BLE | (ŌĒ) | $\bigcirc$ A <sub>0</sub> | $\bigcirc$ A <sub>1</sub> | $\bigcirc$ A <sub>2</sub> | DS | А | | (I/O <sub>0</sub> ) | BHE | $\bigcirc$ A <sub>3</sub> | $\bigcirc \!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | Œ | (I/O <sub>8</sub> ) | В | | (I/O <sub>1</sub> ) | (I/O <sub>2</sub> ) | $\overbrace{A_5}$ | ${\color{red} \bigcirc} A_6$ | (I/O <sub>10</sub> ) | (I/O <sub>9</sub> ) | С | | (VSS) | (I/O <sub>3</sub> ) | (A <sub>17</sub> ) | $\bigcirc$ A <sub>7</sub> | (I/O <sub>11</sub> ) | vcc | D | | (VCC) | (I/O <sub>4</sub> ) | ERR | (A <sub>16</sub> ) | (I/O <sub>12</sub> ) | vss | E | | (I/O <sub>6</sub> ) | (I/O <sub>5</sub> ) | $\left( A_{14} \right)$ | (A <sub>15</sub> ) | (I/O <sub>13</sub> ) | (I/O <sub>14</sub> ) | F | | (I/O <sub>7</sub> ) | (NC) | $\overbrace{A_{12}}$ | (A <sub>13</sub> ) | $\overline{\overline{\text{WE}}}$ | (I/O <sub>15</sub> ) | G | | NC | ${\color{red} \bigcirc}{A_8}$ | ${\color{red} \bigcirc} A_9$ | $\left( A_{10} \right)$ | $\overbrace{A_{11}}$ | NC | Н | - 7. NC pins are not connected internally to the die. - 8. ERR is an output pin. - Package type BVJXI is JEDEC compliant compared to package type BVXI. The difference between the two is that the higher and lower byte I/Os (I/O<sub>[7:0]</sub> and I/O<sub>[15:8]</sub> balls are swapped. ### **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. on V<sub>CC</sub> relative to GND <sup>[10]</sup> .....–0.5 V to + 6.0 V DC voltage applied to outputs in HI-Z State $^{[10]}$ ......-0.5 V to $^{V}$ CC + 0.5 V | DC input voltage [10] | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | |-----------------------------------------------------|--------------------------------------------| | Current into outputs (LOW) | 20 mA | | Static discharge voltage (MIL-STD-883, Method 3015) | >2001 V | | Latch-up current | > 140 mA | # **Operating Range** | Range | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|-------------------------------------------------------| | Industrial | –40 °C to +85 °C | 1.65 V to 2.2 V,<br>2.2 V to 3.6 V,<br>4.5 V to 5.5 V | ### **DC Electrical Characteristics** Over the Operating Range of -40 °C to +85 °C | | Description | | T 10 III | | 10 ns/ 15 ns | | | |-------------------------------------|--------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------|-----------------------|------| | Parameter | | | Test Conditions | Min | Typ <sup>[11]</sup> | Max | Unit | | V <sub>OH</sub> | Output HIGH | 1.65 V to 2.2 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -0.1 mA | 1.4 | - | _ | | | | voltage | 2.2 V to 2.7 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -1.0 mA | 2 | _ | _ | | | | | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA | 2.2 | _ | - | V | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA | 2.4 | _ | - | | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -0.1 mA | V <sub>CC</sub> -0.5 <sup>[13]</sup> | _ | - | | | V <sub>OL</sub> | Output LOW | 1.65 V to 2.2 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 0.1 mA | _ | _ | 0.2 | | | | voltage | 2.2 V to 2.7 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2 mA | _ | _ | 0.4 | V | | | | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8 mA | _ | _ | 0.4 | V | | | | 3.6 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8 mA | - | _ | 0.4 | | | | Input HIGH<br>voltage | 1.65 V to 2.2 V | | 1.4 | _ | V <sub>CC</sub> + 0.2 | V | | | | 2.2 V to 2.7 V | | 2 | _ | V <sub>CC</sub> + 0.3 | | | | | 2.7 V to 3.6 V | | 2 | _ | V <sub>CC</sub> + 0.3 | | | | | 3.6 V to 5.5 V | | 2.2 | _ | V <sub>CC</sub> + 0.5 | | | V <sub>IL</sub> <sup>[10, 12]</sup> | Input LOW voltage | 1.65 V to 2.2 V | | -0.2 | _ | 0.4 | V | | | | 2.2 V to 2.7 V | | -0.3 | _ | 0.6 | | | | | 2.7 V to 3.6 V | | -0.3 | _ | 0.8 | | | | | 3.6 V to 5.5 V | | -0.5 | _ | 0.8 | | | I <sub>IX</sub> | Input leakage curre | ent | $GND \le V_{IN} \le V_{CC}$ | -1 | _ | +1 | μΑ | | I <sub>OZ</sub> | Output leakage cur | rent | $GND \le V_{OUT} \le V_{CC}$ , Output disabled | -1 | _ | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> operating supp | oly current | V <sub>CC</sub> = Max, f = 100 MHz | _ | 38 | 45 | | | | | | $V_{CC} = Max$ , $I_{OUT} = 0$ mA, $CMOS$ levels $f = 100$ MHz $f = 66.7$ MHz | _ | 40 | 40 | mA | | I <sub>SB1</sub> | Standby current – | TTL inputs | $\begin{aligned} &\text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{IH}}, \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{IH}} \text{ or V}_{\text{IN}} \leq \text{V}_{\text{IL}}, f = \text{f}_{\text{MAX}} \end{aligned}$ | _ | - | 15 | mA | | I <sub>SB2</sub> | Standby current – ( | CMOS inputs | $\begin{array}{l} \text{Max V}_{CC}, \overline{\text{CE}} \geq \text{V}_{CC} - 0.2 \text{ V}, \\ \text{DS} \geq \text{V}_{CC} - 0.2 \text{ V}, \\ \text{V}_{IN} \geq \text{V}_{CC} - 0.2 \text{ V or V}_{IN} \leq 0.2 \text{ V}, \text{f} = 0 \end{array}$ | _ | 6 | 8 | mA | | I <sub>DS</sub> | Deep-Sleep curren | t | $\begin{array}{l} \text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{CC}} - 0.2 \text{ V}, \overline{\text{DS}} \leq 0.2 \text{ V}, \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.2 \text{ V or V}_{\text{IN}} \leq 0.2 \text{ V}, \overline{\text{f}} = 0 \end{array}$ | _ | _ | 15 | μΑ | <sup>10.</sup> $V_{IL}$ (min) = -2.0 V and $V_{IH}$ (max) = $V_{CC}$ + 2 V for pulse durations of less than 2 ns. <sup>11.</sup> Typical values are included for V<sub>CC</sub> range of 1.65 V – 2.2 V), V<sub>CC</sub> = 3 V (for V<sub>CC</sub> range of 2.2V – 3.6 V), and V<sub>CC</sub> = 5 V (for V<sub>CC</sub> range of 4.5 V – 5.5 V), T<sub>A</sub> = 25 °C. <sup>12.</sup> For the $\overline{DS}$ pin, $V_{IH}$ (min) is $V_{CC}$ – 0.2 V and $V_{IL}$ (max) is 0.2 V. <sup>13.</sup> This parameter is guaranteed by design and not tested. # Capacitance | Parameter [14] | Description | Test Conditions | All packages | Unit | |------------------|-------------------|-------------------------------------------------------------------|--------------|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{\text{CC(typ)}}$ | 10 | pF | | C <sub>OUT</sub> | I/O capacitance | | 10 | pF | ### **Thermal Resistance** | Parameter [14] | Description | Test Conditions | 44-pin SOJ<br>Package | 44-pin TSOP II<br>Package | Unit | |-------------------|---------------------------------------|--------------------------------------------------------------------------------|-----------------------|---------------------------|------| | $\Theta_{\sf JA}$ | | Still air, soldered on a $3 \times 4.5$ inch, four layer printed circuit board | 55.37 | 68.85 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | | 30.41 | 15.97 | °C/W | #### **AC Test Loads and Waveforms** Figure 6. AC Test Loads and Waveforms [15] | Parameters | 1.8 V | 3.0 V | 5.0 V | Unit | |-----------------|--------------------|-------|-------|------| | R1 | 1667 | 317 | 317 | Ω | | R2 | 1538 | 351 | 351 | Ω | | V <sub>TH</sub> | V <sub>CC</sub> /2 | 1.5 | 1.5 | V | | $V_{HIGH}$ | 1.8 | 3.0 | 3.0 | V | <sup>14.</sup> Tested initially and after any design or process changes that may affect these parameters. 15. Full-device AC operation assumes a 100-μs ramp time from 0 to V<sub>CC(min)</sub> or 100-μs wait time after V<sub>CC</sub> stabilization. #### **Data Retention Characteristics** Over the Operating Range of -40 °C to +85 °C | Parameter | Description | Conditions <sup>[16]</sup> | Min | Max | Unit | |------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | V <sub>DR</sub> | V <sub>CC</sub> for data retention | | 1.0 | _ | V | | I <sub>CCDR</sub> | Data retention current | $V_{CC} = V_{DR}$ , $\overline{CE} \ge V_{CC} - 0.2 \text{ V}$ , $\overline{DS} \ge V_{CC} - 0.2 \text{ V}$ , $V_{IN} \ge V_{CC} - 0.2 \text{ V}$ or $V_{IN} \le 0.2 \text{ V}$ | _ | 8 | mA | | t <sub>CDR</sub> <sup>[17]</sup> | Chip deselect to data retention time | | 0 | _ | ns | | t <sub>R</sub> <sup>[17, 18]</sup> | Operation recovery time | 2.2 V < V <sub>CC</sub> ≤ 5.5 V | 10 | _ | ns | | l'R' ' ' | Operation recovery time | V <sub>CC</sub> ≤ 2.2 V | 15 | _ | ns | ### **Data Retention Waveform** Figure 7. Data Retention Waveform [18] Notes 16. $\overline{DS}$ signal must be HIGH during Data Retention Mode. 17. These parameters are guaranteed by design 18. Full-device operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC(min)} \ge 100~\mu s$ or stable at $V_{CC(min)} \ge 100~\mu s$ . # **Deep-Sleep Mode Characteristics** Over the Operating Range of -40 °C to +85 °C | Parameter | Description | Conditions | Min | Max | Unit | |-----------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | I <sub>DS</sub> | Deep-Sleep mode current | $V_{CC} = V_{CC} \text{ (max)}, \overline{DS} \le 0.2 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | _ | 15 | μA | | t <sub>PDS</sub> <sup>[19]</sup> | Minimum time for DS to be LOW for part to successfully exit Deep-Sleep mode | | 100 | - | ns | | t <sub>DS</sub> <sup>[20]</sup> | DS assertion to Deep-Sleep mode transition time | | _ | 1 | ms | | t <sub>DSCD</sub> <sup>[19]</sup> | IDS deassertion to only disable | If $t_{PDS} \ge t_{PDS(min)}$ | _ | 100 | μs | | | | If t <sub>PDS</sub> < t <sub>PDS(min)</sub> | _ | 0 | μs | | t <sub>DSCA</sub> | DS deassertion to chip access (Active/Standby) | If $t_{PDS} \ge t_{PDS(min)}$ | 300 | _ | | | | | If t <sub>PDS</sub> < t <sub>PDS(min)</sub> | 300 | | μs | Chip Allowed Not Allowed Access Allowed ENABLE/ ENABLE/ CE DON'T CARE DISABLE DISABLE DISABLE $t_{\text{PDS}}$ DS $t_{\text{DS}} \\$ $t_{DSCA}$ Active/Standby Active/Standby Standby Standby Mode Deep Sleep Mode Figure 8. Active, Standby, and Deep-Sleep Operation Modes Mode Mode Mode Mode <sup>19.</sup> $\overline{\text{CE}}$ must be pulled HIGH within $t_{DSCD}$ time of $\overline{\text{DS}}$ deassertion to avoid SRAM data loss. <sup>20.</sup> After assertion of $\overline{DS}$ signal, device will take a maximum of $t_{DS}$ time to stabilize to Deep-Sleep current $I_{DS}$ . During this period, $\overline{DS}$ signal must continue to be asserted to logic level LOW to keep the device in Deep-Sleep mode. #### **AC Switching Characteristics** Over the Operating Range of -40 °C to +85 °C | D ( [21] | D | 10 | ns | 15 | | | | |-------------------|-------------------------------------------|-----|-----|-----|-----|------|--| | Parameter [21] | Description | Min | Max | Min | Max | Unit | | | Read Cycle | | • | • | • | • | | | | t <sub>RC</sub> | Read cycle time | 10 | _ | 15 | _ | ns | | | t <sub>AA</sub> | Address to data valid | _ | 10 | _ | 15 | ns | | | t <sub>OHA</sub> | Data hold from address change | 3 | _ | 3 | _ | ns | | | t <sub>ACE</sub> | CE LOW to data valid | _ | 10 | _ | 15 | ns | | | t <sub>DOE</sub> | OE LOW to data valid | _ | 4.5 | _ | 8 | ns | | | t <sub>LZOE</sub> | OE LOW to low impedance [22, 23, 24] | 0 | _ | 0 | _ | ns | | | t <sub>HZOE</sub> | OE HIGH to HI-Z [22, 23, 24] | _ | 5 | _ | 8 | ns | | | t <sub>LZCE</sub> | CE LOW to low impedance [22, 23, 24] | 3 | _ | 3 | _ | ns | | | t <sub>HZCE</sub> | CE HIGH to HI-Z [22, 23, 24] | _ | 5 | _ | 8 | ns | | | t <sub>PU</sub> | CE LOW to power-up [24] | 0 | _ | 0 | _ | ns | | | t <sub>PD</sub> | CE HIGH to power-down [24] | _ | 10 | _ | 15 | ns | | | t <sub>DBE</sub> | Byte enable to data valid | _ | 4.5 | _ | 8 | ns | | | t <sub>LZBE</sub> | Byte enable to low impedance [22, 23, 24] | 0 | _ | 0 | _ | ns | | | t <sub>HZBE</sub> | Byte disable to HI-Z [22, 23, 24] | _ | 6 | _ | 8 | ns | | | Write Cycle [25 | , 26] | • | • | • | • | | | | t <sub>WC</sub> | Write cycle time | 10 | _ | 15 | _ | ns | | | t <sub>SCE</sub> | CE LOW to write end | 7 | _ | 12 | _ | ns | | | t <sub>AW</sub> | Address setup to write end | 7 | _ | 12 | _ | ns | | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | ns | | | t <sub>SA</sub> | Address setup to write start | 0 | _ | 0 | _ | ns | | | t <sub>PWE</sub> | WE pulse width | 7 | _ | 12 | _ | ns | | | t <sub>SD</sub> | Data setup to write end | 5 | _ | 8 | _ | ns | | | t <sub>HD</sub> | Data hold from write end | 0 | _ | 0 | _ | ns | | | t <sub>LZWE</sub> | WE HIGH to low impedance [22, 23, 24] | 3 | _ | 3 | _ | ns | | | t <sub>HZWE</sub> | WE LOW to HI-Z [22, 23, 24] | _ | 5 | _ | 8 | ns | | | t <sub>BW</sub> | Byte Enable to End of Write | 7 | _ | 12 | _ | ns | | - 21. Test conditions assume a signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for $V_{CC} \ge 3$ V) and $V_{CC}/2$ (for $V_{CC} < 3$ V), and input pulse levels of 0 to 3 V (for $V_{CC} \ge 3$ V) and 0 to $V_{CC}$ (for $V_{CC} < 3$ V). Test conditions for the read cycle use output loading shown in part (a) of Figure 6 on page 7, unless specified otherwise. - 22. t<sub>HZOE</sub>, t<sub>HZOE</sub>, t<sub>HZDE</sub>, t<sub>LZOE</sub>, t<sub>LZOE</sub>, t<sub>LZOE</sub>, and t<sub>LZBE</sub> are specified with a load capacitance of 5 pF as in (b) of Figure 6 on page 7. Transition is measured ±200 mV from steady state voltage. - 23. At any temperature and voltage condition, $t_{HZCE}$ is less than $t_{LZCE}$ , $t_{HZBE}$ is less than $t_{LZOE}$ , $t_{HZDE}$ is less than $t_{LZOE}$ , and $t_{HZWE}$ is less than $t_{LZWE}$ for any device. - 24. These parameters are guaranteed by design - 25. The internal write time of the memory is defined by the overlap of $\overline{WE} = V_{IL}$ , $\overline{CE} = V_{IL}$ , $\overline{DS} = V_{IH}$ and $\overline{BHE}$ or $\overline{BLE} = V_{IL}$ . $\overline{WE}$ , $\overline{CE}$ , $\overline{BHE}$ and $\overline{BLE}$ signals must be LOW and $\overline{DS}$ must be HIGH to initiate a write, and a HIGH transition of any of $\overline{WE}$ , $\overline{CE}$ , $\overline{BHE}$ and $\overline{BLE}$ signals or LOW transition on $\overline{DS}$ signal can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. - 26. The minimum write pulse width for Write Cycle No. 2 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) should be the sum of $t_{\text{HZWE}}$ and $t_{\text{SD}}$ . # **Switching Waveforms** Figure 9. Read Cycle No. 1 of CY7S1041G (Address Transition Controlled) [27, 28, 29] Figure 10. Read Cycle No. 2 of CY7S1041GE (Address Transition Controlled) $^{[27,\,28,\,29]}$ <sup>27.</sup> The device is continuously selected. $\overline{OE}$ = $V_{|L}$ , $\overline{CE}$ = $V_{|L}$ , $\overline{BHE}$ or $\overline{BLE}$ or both = $V_{|L}$ . 28. $\overline{WE}$ is HIGH for read cycle. 29. $\overline{DS}$ is HIGH for chip access. # Switching Waveforms (continued) Figure 11. Read Cycle No. 3 ( $\overline{\text{OE}}$ Controlled) $^{[30,\ 31,\ 32]}$ Notes\_ 30. WE is HIGH for read cycle. 32. DS must be HIGH for chip access <sup>31.</sup> Address valid prior to or coincident with $\overline{\text{CE}}$ LOW transition. ### Switching Waveforms (continued) Figure 12. Write Cycle No. 1 ( $\overline{\text{CE}}$ Controlled) [33, 34, 35] Figure 13. Write Cycle No. 2 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) $^{[33,\ 34,\ 35,\ 36]}$ - 33. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub>, DS = V<sub>IH</sub> and BHE or BLE = V<sub>IL</sub>. WE, CE, BHE and BLE signals must be LOW and DS must be HIGH to initiate a write, and a HIGH transition of any of WE, CE, BHE and BLE signals or LOW transition on DS signal can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. - 34. Data I/O is in HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . - 35. DS must be HIGH for chip access. - 36. The minimum write pulse width for Write Cycle No. 2 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) should be sum of $t_{\text{HZWE}}$ and $t_{\text{SD}}$ . ### Switching Waveforms (continued) Figure 14. Write Cycle No. 3 (WE Controlled) [37, 38, 39] Figure 15. Write Cycle No. 4 ( $\overline{\rm BLE}$ or $\overline{\rm BHE}$ Controlled) $^{[37,\ 38,\ 39]}$ - 37. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, $\overline{CE}$ = V<sub>IL</sub>, $\overline{DS}$ = V<sub>IH</sub> and $\overline{BHE}$ or $\overline{BLE}$ = V<sub>IL</sub>. $\overline{WE}$ , $\overline{CE}$ , $\overline{BHE}$ and $\overline{BLE}$ signals must be LOW and $\overline{DS}$ must be HIGH to initiate a write, and a HIGH transition of any of WE, $\overline{CE}$ , $\overline{BHE}$ and $\overline{BLE}$ signals or LOW transition on $\overline{DS}$ signal can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. - 38. $\underline{Dat}$ a I/O is in HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{DS} = V_{IL}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . - 39. DS must be HIGH for chip access. - 40. During this period, the I/Os are in output state. Do not apply input signals. ### **Truth Table** | DS | CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode | Power | |-------------------|----|-------------------|-------------------|-------------------|-------------------|------------------------------------|-------------------------------------|----------------------------|-----------------------------------------------| | Н | Н | X <sup>[41]</sup> | X <sup>[41]</sup> | X <sup>[41]</sup> | X <sup>[41]</sup> | HIGH-Z | HIGH-Z | Standby | Standby (I <sub>SB</sub> ) | | Н | L | L | Н | Г | L | Data out | Data out | Read all bits | Active (I <sub>CC</sub> ) | | Н | L | L | Н | L | Н | Data out | HI-Z | Read lower bits only | Active (I <sub>CC</sub> ) | | Н | L | L | Н | Н | L | HI-Z | Data out | Read upper bits only | Active (I <sub>CC</sub> ) | | Н | L | Х | L | L | L | Data in | Data in | Write all bits | Active (I <sub>CC</sub> ) | | Н | L | Х | L | L | Н | Data in | HI-Z | Write lower bits only | Active (I <sub>CC</sub> ) | | Н | L | Х | L | Н | L | HI-Z | Data in | Write upper bits only | Active (I <sub>CC</sub> ) | | Н | L | Н | Н | Х | Х | HI-Z | HI-Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | | L <sup>[42]</sup> | Х | Х | Х | Х | Х | HI-Z | HI-Z | Deep-Sleep | Deep-Sleep Ultra Low Power (I <sub>DS</sub> ) | # ERR Output - CY7S1041GE | Output [43] | ut <sup>[43]</sup> Mode | | | | |-----------------------------------------------------------|----------------------------------------------------------|--|--|--| | 0 Read operation, no single-bit error in the stored data. | | | | | | 1 | Read operation, single-bit error detected and corrected. | | | | | HI-Z | Device deselected or outputs disabled or Write operation | | | | <sup>41.</sup> The in<u>put</u> voltage levels on these pins should be either at V<sub>IH</sub> or V<sub>IL</sub>. 42. V<sub>IL</sub> on DS must be ≤ 0.2 V. 43. ERR is an Output pin.If not used, this pin should be left floating. # **Ordering Information** | Speed<br>(ns) | Voltage<br>Range | Ordering Code | Package<br>Diagram | | Operating<br>Range | |---------------|------------------|---------------------|--------------------|--------------------------------------------|--------------------| | 10 | 2.2 V-3.6 V | CY7S1041GE30-10BVXI | 51-85150 | 48-ball VFBGA (6 × 8 × 1.0 mm), ERR output | Industrial | #### **Ordering Code Definitions** # **Package Diagrams** Figure 16. 44-pin SOJ (400 Mils) Package Outline, 51-85082 Figure 17. 44-pin TSOP II Package Outline, 51-85087 # Package Diagrams (continued) Figure 18. 48-ball VFBGA (6 × 8 × 1.0 mm) BV48/BZ48 Package Outline, 51-85150 NOTE: 51-85150 \*H # **Acronyms** | Acronym | Description | | | |---------|-----------------------------------------|--|--| | BHE | Byte High Enable | | | | BLE | Byte Low Enable | | | | CE | Chip Enable | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | ECC | CC Error Correcting Code | | | | I/O | Input/Output | | | | ŌĒ | Output Enable | | | | SOJ | Small-Outline J-lead | | | | SRAM | Static Random Access Memory | | | | TSOP | Thin Small Outline Package | | | | TTL | Transistor-Transistor Logic | | | | WE | Write Enable | | | # **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degrees Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | μs | microsecond | | | | | mA | milliampere | | | | | mm | millimeter | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Document Title: CY7S1041G/CY7S1041GE, 4-Mbit (256K words × 16 bit) Static RAM with PowerSnooze™ and Error Correcting Code (ECC) Document Number: 001-92576 | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------|------------|-------------------------------------------|--|--|--| | Rev. | Rev. ECN No. Orig. of Change Date Description of Change | | | | | | | | *D | 4867081 | NILE | 07/31/2015 | Changed status from Preliminary to Final. | | | | #### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface **Lighting & Power Control** Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless #### PSoC<sup>®</sup> Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Community | Forums | Blogs | Video | Training # **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2014-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию . Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331