### 3.12Gbps GMSL Deserializers for Coax or STP Input and MIPI CSI-2 Output #### **General Description** The MAX9288/MAX9290 gigabit multimedia serial link (GMSL) deserializers receive data from a GMSL serializer over $50\Omega$ coax or $100\Omega$ shielded twisted-pair (STP) cable and output deserialized data on the CSI-2 outputs. The MAX9290 has HDCP content protection but otherwise is the same as the MAX9288. The deserializers pair with any GMSL serializer capable of coax output. When programmed for STP input, they are backward compatible with any GMSL serializer. The audio channel supports L-PCM I<sup>2</sup>S stereo and up to eight channels of L-PCM in TDM mode. Sample rates of 32kHz to 192kHz are supported with sample depth up to 32 bits. The embedded control channel operates at 9.6kbps to 1Mbps in UART-to-UART and UART-to-I<sup>2</sup>C modes, and up to 1Mbps in I<sup>2</sup>C-to-I<sup>2</sup>C mode. Using the control channel, a $\mu$ C can program serializer, deserializer, and peripheral device registers at any time, independent of video timing, and manage HDCP operation (MAX9290). Two GPIO ports are included, allowing display power-up and switching of the backlight, among other uses. A continuously sampled GPI input supports touch-screen controller interrupt requests in display applications. For use with longer cables, the descrializers have a programmable cable equalizer. The serial input meets ISO 10605 and IEC 61000-4-2 ESD standards. The GMSL supply is 3.0V to 3.6V, the MIPI CSI-2 supply is 1.7V to 1.9V, and the I/O supply is 1.7V to 3.6V. The devices are available in lead(Pb)-free, 48-pin, 7mm x 7mm TQFN and SWTQFN packages with exposed pad and 0.5mm lead pitch. ### **Applications** - High-Resolution Automotive Navigation - Rear-Seat Infotainment - Megapixel Camera Systems #### Simplified Diagram #### **Benefits and Features** - Ideal for High-Definition Video Applications - · 4-Lane CSI-2 Output with Up to 1Gbps Per Lane - Works with Low-Cost $50\Omega$ Coax Cable and FAKRA Connectors or $100\Omega$ STP - 104MHz High-Bandwidth Mode Supports 1920 x 720p/60Hz Display with 24-Bit Color - · Equalization Allows 15m Cable at Full Speed - Up to 192kHz Sample Rate and 32-Bit Sample Depth For 7.1 Channel HD Audio - Audio Clock from Audio Source or Audio Sink - · Color Lookup Table for Gamma Correction - CNTL0-CNTL3 Control Outputs for HDMI/MHL - Multiple Data Rates for System Flexibility - · Up to 3.12Gbps Serial-Bit Rate - 6.25MHz to 104MHz Pixel Clock - 9.6kbps to 1Mbps Control Channel in UART, Mixed UART/I<sup>2</sup>C, or I<sup>2</sup>C Mode with Clock-Stretch Capability - Reduces EMI and Shielding Requirements - · Tracks Spread Spectrum on Input - High-Immunity Mode for Maximum Control-Channel Noise Rejection - Peripheral Features for System Power-Up and Verification - Built-In PRBS Tester for BER Testing of the Serial Link - Programmable Choice of 8 Default Device Addresses - Two Dedicated GPIO Ports - Dedicated "Up/Down" GPI for Touch-Screen Interrupt and Other Uses - · Remote/Local Wake-Up from Sleep Mode - Meets Rigorous Automotive and Industrial Requirements - -40°C to +105°C Operating Temperature - ±8kV Contact and ±12kV Air ISO 10605 and IEC 61000-4-2 ESD Protection Ordering Information appears at end of data sheet. #### **TABLE OF CONTENTS** | General Description | | |--------------------------------------------------------|----| | Applications | 1 | | Benefits and Features | 1 | | Simplified Diagram | 1 | | Absolute Maximum Ratings | 8 | | Package Thermal Characteristics (Note 2) | 8 | | DC Electrical Characteristics | 8 | | AC Electrical Characteristics | 12 | | Typical Operating Characteristics | 16 | | Pin Configuration | 18 | | Pin Description | | | Functional Diagram | 21 | | Detailed Description | 27 | | Register Mapping | | | Output Bit Map | 28 | | Serial Link Signaling and Data Format | 28 | | GMSL-to-CSI-2 Conversion and Output | 28 | | Video Data Operation | 28 | | Auto Pixel-Per-Line Feature | | | Clock Operation | 49 | | Data-Rate Selection and CSI-2 Clock Limitations | 49 | | GMSL Clock Range | 50 | | CSI-2 Clock Range | 50 | | High-Bandwidth Mode | 50 | | Audio Channel | 50 | | Audio Channel Input | 50 | | Audio Channel Output | | | Additional MCLK Output for Audio Applications | | | Audio Output Timing Sources | | | Reverse Control Channel | | | Control Channel and Register Programming | 59 | | UART Interface | 59 | | Interfacing Command-Byte-Only I <sup>2</sup> C Devices | | | with UART | | | UART Bypass Mode | | | I <sup>2</sup> C Interface | | | START and STOP Conditions | | | Bit Transfer | 63 | www.maximintegrated.com # 3.12Gbps GMSL Deserializers for Coax or STP Input and MIPI CSI-2 Output | TABLE OF CONTENTS (continued) | | |--------------------------------------------------------------------------------------|----| | Acknowledge | 63 | | Slave Address | 64 | | Bus Reset | 65 | | Format for Reading | 66 | | I <sup>2</sup> C Communication with Remote-Side Devices | 66 | | I <sup>2</sup> C Address Translation | 67 | | GPO/GPI Control | 67 | | Line Equalizer | 67 | | HS/VS/DE Tracking | 67 | | Serial Input | 67 | | Coax Splitter Mode | 68 | | Cable Type Configuration Input | 69 | | Color Lookup Tables | 69 | | Programming and Verifying LUT Data | 69 | | LUT Color Translation | 69 | | LUT Bit Width | 70 | | Recommended LUT Program Procedure | 70 | | High-Immunity Reverse Control-Channel Mode | 71 | | Sleep Mode | 71 | | Power-Down Mode | 71 | | Configuration Link | | | Link Startup Procedure | | | High-Bandwidth Digital Content Protection (HDCP) | 73 | | Encryption Enable | | | Synchronization of Encryption | | | Repeater Support | | | HDCP Authentication Procedures | | | HDCP Protocol Summary | 74 | | Example Repeater Network—Two µCs | | | Detection and Action Upon New Device Connection | | | Notification of Start of Authentication and Enable of Encryption to Downstream Links | | | Applications Information | 82 | | Self PRBS Test | | | Error Checking | 82 | | ERR Output | | | Auto Error Reset | | | Dual μC Control | | | Changing the Clock Frequency | | # 3.12Gbps GMSL Deserializers for Coax or STP Input and MIPI CSI-2 Output ### **TABLE OF CONTENTS (continued)** | _ | | | |----|-------------------------------------------------|-----| | | Spread-Spectrum Clock Tracking | 83 | | | Fast Detection of Loss-of-Synchronization | 83 | | | Providing a Frame Sync (Camera Applications) | 83 | | | Software Programming of the Device Addresses | 83 | | | Three-Level Configuration Inputs | 84 | | | Configuration Blocking | 84 | | | Compatibility with Other GMSL Devices | 84 | | | Key Memory | 84 | | | HS/VS/DE Inversion | 84 | | | WS/SCK Inversion | 84 | | | GPIOs | 84 | | | Line-Fault Detection | 84 | | | Internal Input Pulldowns | 85 | | | Choosing I <sup>2</sup> C/UART Pullup Resistors | 85 | | | AC-Coupling | 85 | | | Selection of AC-Coupling Capacitors | 85 | | | Power-Supply Circuits and Bypassing | 85 | | | Power-Supply Table | 85 | | | Cables and Connectors | 85 | | | Board Layout | 85 | | | ESD Protection | 87 | | Ty | pical Application Circuit | 102 | | 0 | rdering Information | 102 | | С | hip Information | 102 | | Р | ackage Information | 102 | | Ь | ovicion History | 100 | # 3.12Gbps GMSL Deserializers for Coax or STP Input and MIPI CSI-2 Output #### **LIST OF FIGURES** | Figure 1. Line Fault | | |-----------------------------------------------------------|----| | Figure 2. Reverse Control-Channel Output Parameters | | | Figure 3. Test Circuit for Differential Input Measurement | | | Figure 4. Test Circuit for Single-Ended Input Measurement | | | Figure 5. Worst-Case Pattern Output | | | Figure 6. I <sup>2</sup> C Timing Parameters | | | Figure 7. Output Rise-and-Fall Times | | | Figure 8. Deserializer Delay | | | Figure 9. GPI-to-GPO Delay | | | Figure 10. Lock Time | | | Figure 11. Power-Up Delay | | | Figure 12. Output I <sup>2</sup> S Timing Parameters | | | Figure 13. MIPI Output Timing Parameters | | | Figure 14. 24-Bit Mode Serial Data Format | | | Figure 15. 32-Bit Mode Serial Data Format | | | Figure 16. High-Bandwidth Mode Serial-Data Format | | | Figure 17. Transmitting a Frame from GMSL to MIPI | | | Figure 18. RGB565 Output | | | Figure 19. RGB666 Output | | | Figure 20. RGB888 Output | | | Figure 21. YUV422 8-Bit (Muxed) Output | | | Figure 22. YUV422 10-Bit (Muxed) Output | | | Figure 23. YUV422 8-Bit Output | | | Figure 24. YUV422 10-Bit Output | | | Figure 25. YUV422 12-Bit Output | | | Figure 26. RAW 8-Bit (Double Load) Output | | | Figure 27. RAW 10-Bit (Double Load) Output | | | Figure 28. RAW 12-Bit (Double Load) Output | | | Figure 29. RAW 8-Bit Output | | | Figure 30. RAW 10-Bit Output | | | Figure 31 PAW 12 Bit Output | 11 | # 3.12Gbps GMSL Deserializers for Coax or STP Input and MIPI CSI-2 Output | LIST OF FIGURES (continued) | | |--------------------------------------------------------------------------------------------------------------|----| | Figure 32. RAW 14-Bit Output | 45 | | Figure 33. User-Defined 24-Bit Output | 46 | | Figure 34. User-Defined 24-Bit Output | 47 | | Figure 35. Audio Channel Input Format | 50 | | Figure 36. 8-Channel TDM (24-Bit Samples, Padded with Zeros) | 57 | | Figure 37. 6-Channel TDM (24-Bit Samples, No Padding) | 57 | | Figure 38. Stereo I <sup>2</sup> S (24-Bit Samples, Padded with Zeros) | 57 | | Figure 39. Stereo I <sup>2</sup> S (16-Bit Samples, No Padding) | 58 | | Figure 40. Audio Channel Output Format | 59 | | Figure 41. GMSL UART Protocol for Base Mode | 60 | | Figure 42. GMSL UART Data Format for Base Mode | 60 | | Figure 43. SYNC Byte (0x79) | 60 | | Figure 44. ACK Byte (0xC3) | 60 | | Figure 45. Format Conversion Between GMSL UART and I <sup>2</sup> C with Register Address (I2CMETHOD = 0) | 61 | | Figure 46. Format Conversion Between GMSL UART and I <sup>2</sup> C without Register Address (I2CMETHOD = 1) | 62 | | Figure 47. START and STOP Conditions | 63 | | Figure 48. Bit Transfer | 63 | | Figure 49. Acknowledge | 64 | | Figure 50. Slave Address | 64 | | Figure 51. Format for I <sup>2</sup> C Write | 65 | | Figure 52. Format for Write to Multiple Registers | 65 | | Figure 53. Format for I <sup>2</sup> C Read | 66 | | Figure 54. 2:1 Coax Splitter Connection Diagram | 68 | | Figure 55. Coax Connection Diagram | 68 | | Figure 56. LUT Dataflow | 70 | | Figure 57. State Diagram (CDS = High) | 78 | | Figure 58. Example Network with One Repeater and Two $\mu$ Cs (Tx = GMSL Serializer's, Rx = Deserializer's) | 78 | | Figure 59. Human Body Model ESD Test Circuit | 87 | | Figure 60. IEC 61000-4-2 Contact Discharge ESD Test Circuit | 87 | | Figure 61. ISO 10605 Contact Discharge ESD Test Circuit | 87 | # 3.12Gbps GMSL Deserializers for Coax or STP Input and MIPI CSI-2 Output | LIST OF TABLES | | |----------------------------------------------------------------------------------------------------------------------------------------------|-------| | Table 1. Device Address Defaults (Register 0x00, 0x01) | 28 | | Table 2 Video Output Map (RGB and YUV) | 48 | | Table 3. Video Output Map (RAW and User Defined) | 49 | | Table 4. Control Output Map | 51 | | Table 5. GMSL Data-Rate Selection Table | 51 | | Table 6. Input Pixel Clock Range (MHz) | 51 | | Table 7. Output CSI-2 Data Rate Range (Mbps) | 54 | | Table 8. Maximum Audio WS Frequency (kHz) for Various Pixel Clock Frequencies | 56 | | Table 9. fSRC Settings | 59 | | Table 10. I <sup>2</sup> C Bit-Rate Ranges | 66 | | Table 11. Cable Equalizer Boost Levels | 67 | | Table 12. Configuration Input Map | 69 | | Table 13. Pixel Data Format | 69 | | Table 14. Reverse Control-Channel Modes | 71 | | Table 15. Fast High-Immunity Mode Requirements | 71 | | Table 16. Startup Procedure for Image-Sensing Applications (CDS = High, Figure 58) | 72 | | Table 17. Startup, HDCP Authentication, and Normal Operation (Deserializer is Not a Repeater)—First Part of the HDCP Authentication Protocol | 74 | | Table 18. Link Integrity Check (Normal)—Performed Every 128 Frames After Encryption is Enabled | 76 | | Table 19. Optional Enhanced Link Integrity Check—Performed Every 16 Frames After Encryption is Enabled | 77 | | Table 20. HDCP Authentication and Normal Operation (One Repeater, Two μCs)—First and Second Parts of the HDCP Authentication Protocol | 79 | | Table 21. MAX9288/MAX9290 Feature Compatibility | 84 | | Table 22. Line-Fault Mapping | 86 | | Table 23. Additional Supply Current from HDCP (MAX9290 Only) | 86 | | Table 24. Suggested Connectors and Cables for GMSL | 86 | | Table 25. Register Table | 88 | | Table 26. HDCP Register Table (MAX9290 Only) | . 100 | | Table 26, HDCP Register Table (MAX9290 Only) | . 101 | #### **Absolute Maximum Ratings (Note 1)** | AVDD3 to EP | 0.5V to +3.9V | |-------------------------------------|-------------------------------------| | AVDD18, DVDD18 to EP | 0.5V to +1.9V | | IOVDD to EP | 0.5V to +3.9V | | IN+, IN- to EP | 0.5V to +1.9V | | LMN_ to EP (15mA current limit). | 0.5V to +3.9V | | CLK_, DOUT_ to EP | 0.5V to +1.9V | | All Other Pins to EP | 0.5V to (V <sub>IOVDD</sub> + 0.5V) | | IN+, IN- Short Circuit to Ground of | or SupplyContinuous | | °C)3200mW | |----------------| | +150°C | | 65°C to +150°C | | +300°C | | +260°C | | | Note 1: EP connected to PCB ground. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Package Thermal Characteristics (Note 2)** #### TQFN/SWTQFN Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ).......25°C/W Junction-to-Case Thermal Resistance ( $\theta_{JC}$ ).............1°C Note 2: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial. #### **DC Electrical Characteristics** $(V_{AVDD18} = V_{DVDD18} = 1.7V \text{ to } 1.9V, V_{AVDD3} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential), EP connected to PCB ground (GND), } T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{AVDD18} = V_{DVDD18} = V_{IOVDD} = 1.8V, V_{AVDD3} = 3.3V, T_A = +25^{\circ}\text{C.)} \text{ (Note 3)}$ | PARAMETER | SYMBOL | | CONDITIONS | MIN TYP | MAX | UNITS | |---------------------------|---------------------------------------|----------------------------------|-------------------|------------------------------|------------------------------|-------| | SINGLE-ENDED INPUTS (ADD | _, I2CSEL, PW | DN, MS, GPI, D | RS, EQS, CDS, HIN | I, SCK, WS) | | | | High-Level Input Voltage | V <sub>IH1</sub> | | | 0.65 x<br>V <sub>IOVDD</sub> | | V | | Low-Level Input Voltage | V <sub>IL1</sub> | | | | 0.35 x<br>V <sub>IOVDD</sub> | V | | Input Current | I <sub>IN1</sub> | $V_{IN} = 0V \text{ to } V_{I0}$ | OVDD | -20 | +20 | μA | | THREE-LEVEL LOGIC INPUTS | (BWS, CX/TP | ) | | | | | | High-Level Input Voltage | V <sub>IH</sub> | | | 0.7 x<br>V <sub>IOVDD</sub> | | V | | Low-Level Input Voltage | V <sub>IL</sub> | | | | 0.3 x<br>V <sub>IOVDD</sub> | V | | Mid-Level Input Current | I <sub>INM</sub> | (Note 4) | | -10 | +10 | μA | | Input Current | I <sub>IN</sub> | | | -150 | +150 | μA | | SINGLE-ENDED OUTPUTS (W | S, SCK, SD, C | NTL_, INTOUT) | | | | | | High Lovel Output Valtage | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | - 2mA | DCS = 0 | V <sub>IOVDD</sub><br>- 0.3 | | V | | High-Level Output Voltage | V <sub>OH1</sub> | I <sub>OUT</sub> = -2mA | DCS = 1 | V <sub>IOVDD</sub><br>- 0.2 | | V | | Low Lovel Output Voltage | \/ | 1 = 2m A | DCS = 0 | | 0.3 | V | | Low-Level Output Voltage | V <sub>OL1</sub> | I <sub>OUT</sub> = 2mA | DCS = 1 | | 0.2 | \ \ \ | ### **DC Electrical Characteristics (continued)** $(V_{AVDD18} = V_{DVDD18} = 1.7V \text{ to } 1.9V, \ V_{AVDD3} = 3.0V \text{ to } 3.6V, \ V_{IOVDD} = 1.7V \text{ to } 3.6V, \ R_L = 100\Omega \pm 1\% \text{ (differential), EP connected to PCB ground (GND), } T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C, unless otherwise noted.}$ Typical values are at $V_{AVDD18} = V_{DVDD18} = V_{IOVDD} = 1.8V, \ V_{AVDD3} = V_{IOVDD} = 3.3V, \ T_A = +25^{\circ}\text{C.)}$ | PARAMETER | SYMBOL | | CONDITIONS | MIN | TYP | MAX | UNITS | | |----------------------------------------------------------------|------------------------|------------------------------------------------------|-----------------------------------------------|-----------------------------|-----|-----------------------------|-------|--| | | | V <sub>O</sub> = 0V, | V <sub>IOVDD</sub> = 3.0V to 3.6V | 15 | 25 | 39 | | | | Output Short-Circuit Current | l . | DCS = 0 | V <sub>IOVDD</sub> = 1.7V to 1.9V | 3 | 7 | 15 | mA | | | Output Onort-Oncult Ourtent | los | $V_O = 0V$ , | V <sub>IOVDD</sub> = 3.0V to 3.6V | 20 | 35 | 63 | шА | | | | | DCS = 1 | $V_{IOVDD}$ = 1.7V to 1.9V | 5 | 10 | 21 | | | | MIPI HIGH-SPEED DIFFERENTI | AL OUTPUT F | PORTS (DOUTO | -DOUT3_, CLK_) (Note 3) | T | | | | | | Transmit Static Common-Mode Voltage | V <sub>CMTX</sub> | | | 150 | 200 | 250 | mV | | | V <sub>CMTX</sub> Mismatch When Output is Differential 1 or 0 | ΔV <sub>CMT(1,0)</sub> | | | | | 5 | mV | | | Transmit Differential Voltage | V <sub>OD</sub> | | | 140 | 200 | 270 | mV | | | V <sub>OD</sub> Mismatch When Output is<br>Differential 1 or 0 | ΔV <sub>OD</sub> | | | | | 14 | mV | | | Output High Voltage | V <sub>OHHS</sub> | | | | | 360 | mV | | | Single-Ended Output Impedance | Z <sub>OS</sub> | | | 40 | 50 | 62.5 | Ω | | | Single-Ended Output<br>Impedance Mismatch | ΔZ <sub>OS</sub> | Mismatch of th<br>impedance at I<br>pins for both di | | | 10 | % | | | | MIPI LOW-SPEED SINGLE-END | ED OUTPUT I | PORTS (DOUT | )-DOUT3_, CLK_) | • | | | | | | Thevenin Output High Level | V <sub>OH</sub> | | | 1.05 | 1.2 | 1.3 | V | | | Thevenin Output Low Level | V <sub>OL</sub> | | | -50 | | +50 | mV | | | Output Impedance of Low Power Transmitter | Z <sub>OLP</sub> | | | 110 | | | Ω | | | OPEN-DRAIN INPUT/OUTPUT ( | GPIO0, GPIO1 | , RX/SDA, TX/S | $SCL, \overline{ERR}, LOCK, \overline{LFLT})$ | | | | | | | High-Level Input Voltage | V <sub>IH2</sub> | | | 0.7 x<br>V <sub>IOVDD</sub> | | | V | | | Low-Level Input Voltage | V <sub>IL2</sub> | | | | | 0.3 x<br>V <sub>IOVDD</sub> | V | | | | | | RX/SDA, TX/SCL | -100 | | +5 | | | | Input Current | I <sub>IN2</sub> | (Note 5) | LOCK, ERR, GPIO_,<br>LFLT | -80 | | +5 | μΑ | | | Laveland Outro (V. II. | | I <sub>OUT</sub> = 3mA | V <sub>IOVDD</sub> = 1.7V to 1.9V | | | 0.4 | | | | Low-Level Output Voltage | V <sub>OL2</sub> | | V <sub>IOVDD</sub> = 3.0V to 3.6V | | | 0.3 | V | | | Input Capacitance | C <sub>IN</sub> | Each pin (Note | e 6) | | | 10 | pF | | | LINE-FAULT DETECTION INPU | T (LMN0, LMN | 1) | | | | | | | | Short-to-GND Threshold | V <sub>TG</sub> | Figure 1 | · · · · · · · · · · · · · · · · · · · | | | 0.3 | V | | | Normal Threshold | V <sub>TN</sub> | Figure 1 | | 0.57 | , , | 1.07 | V | | | Open Threshold | V <sub>TO</sub> | Figure 1 | | 1.45 | \ | √ <sub>IO</sub> + 0.06 | V | | | Open Input Voltage | V <sub>IO</sub> | Figure 1 | | 1.49 | | 1.75 | V | | ### **DC Electrical Characteristics (continued)** $(V_{AVDD18} = V_{DVDD18} = 1.7V \text{ to } 1.9V, \ V_{AVDD3} = 3.0V \text{ to } 3.6V, \ V_{IOVDD} = 1.7V \text{ to } 3.6V, \ R_L = 100\Omega \pm 1\% \text{ (differential)}, \ EP \text{ connected to PCB ground (GND)}, \ T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}, \ unless \text{ otherwise noted}. \ Typical values are at $V_{AVDD18} = V_{DVDD18} = V_{IOVDD} = 1.8V, \ V_{AVDD3} = 3.3V, \ T_A = +25^{\circ}\text{C}.)$ | PARAMETER | SYMBOL | CONDITIONS | | | MIN | TYP | MAX | UNITS | | |-----------------------------------------------------------------------------------|-----------------------|---------------|--------|-------------------------------------------------|------|-----|-----|-------|--| | Short-to-Battery Threshold | V <sub>TB</sub> | Figure 1 | | | 2.47 | | | V | | | OUTPUT FOR REVERSE CONT | ROL CHANNI | EL (IN+, IN-) | ) | | | | | • | | | Differential High Output Peak | V <sub>RODH</sub> | Forward cl | hannel | Legacy reverse control-<br>channel mode | 30 | | 60 | mV | | | Voltage (V <sub>IN+</sub> ) - (V <sub>IN-</sub> ) | | Figure 2 | | High-immunity mode | 50 | , | 100 | ] | | | Differential Low Output Peak<br>Voltage (V <sub>IN+</sub> ) - (V <sub>IN-</sub> ) | V <sub>RODL</sub> | disabled, | | Legacy reverse control-<br>channel mode | -60 | | -30 | mV | | | Voltage (V <sub>IN+</sub> ) - (V <sub>IN-</sub> ) | | Figure 2 | | High-immunity mode | -100 | | -50 | | | | Single-Ended High Output Peak<br>Voltage | V <sub>ROSH</sub> | Forward cl | hannel | Legacy reverse control-<br>channel mode | 30 | | 60 | mV | | | voltage | | disabled | | High-immunity mode | 50 | | 100 | | | | Single-Ended Low Output Peak | V <sub>ROSL</sub> | Forward cl | hannel | Legacy reverse control-<br>channel mode | -60 | | -30 | mV | | | Voltage | | disabled | | High-immunity mode | -100 | | -50 | 1 | | | <b>DIFFERENTIAL INPUTS (IN+, IN</b> | -) | | | | | | | | | | Differential High Input Threshold | V <sub>IDH(P)</sub> I | Figure 2 | 1 | ty detector medium<br>hold, (0x0B D[6:5] = 01) | | | 60 | - mV | | | (Peak) Voltage (V <sub>IN+</sub> ) - (V <sub>IN-</sub> ) | | Figure 3 | | ity detector low<br>hold, (0x0B D[6:5] = 00) | | | 52 | IIIV | | | Differential Low Input Threshold | V <sub>IDL(P)</sub> | F: 0 | | ity detector medium<br>hold, (0x0B D[6:5] = 01) | -60 | | | | | | (Peak) Voltage (V <sub>IN+</sub> ) - (V <sub>IN-</sub> ) | | Figure 3 | | ty detector low<br>hold, (0x0B D[6:5] = 00) | -52 | | | - mV | | | Input Common-Mode Voltage<br>((V <sub>IN+</sub> ) + (V <sub>IN-</sub> ))/2 | V <sub>CMR</sub> | | | | 1 | 1.3 | 1.6 | V | | | Differential Input Resistance (Internal) | R <sub>IN</sub> | | | | 80 | 100 | 130 | Ω | | | SINGLE-ENDED INPUTS (IN+, IN | N-) | | | | | | | · | | | Single-Ended High Input | ., | Figure 4 | | ty detector medium<br>hold, (0x0B D[6:5] = 01) | | | 43 | \/ | | | Threshold (Peak) Voltage | V <sub>ISH(P)</sub> | Figure 4 | | ty detector low<br>hold, (0x0B D[6:5] = 00) | | | 36 | mV | | | Single-Ended Low Input | ., | F: | | ty detector medium<br>hold, (0x0B D[6:5] = 01) | -43 | | | | | | Threshold (Peak) Voltage | V <sub>ISL(P)</sub> | Figure 4 | | ity detector low<br>hold, (0x0B D[6:5] = 00) | -36 | | | mV | | | Input Resistance (Internal) | R <sub>I</sub> | | • | | 40 | 50 | 65 | Ω | | ### **DC Electrical Characteristics (continued)** $(V_{AVDD18} = V_{DVDD18} = 1.7V \text{ to } 1.9V, \ V_{AVDD3} = 3.0V \text{ to } 3.6V, \ V_{IOVDD} = 1.7V \text{ to } 3.6V, \ R_L = 100\Omega \pm 1\% \text{ (differential)}, \ EP \text{ connected to PCB ground (GND)}, \ T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}, \ unless \text{ otherwise noted}. \ Typical values are at \ V_{AVDD18} = V_{DVDD18} = V_{IOVDD} = 1.8V, \ V_{AVDD3} = 3.3V, \ T_A = +25^{\circ}\text{C}.) \ (Note 3)$ | PARAMETER | SYMBOL | CONDIT | ONS | MIN | TYP | MAX | UNITS | |--------------------------------|------------------|-----------------------------------------------------------------|-----------------------|-----|------|-----|------------------| | POWER SUPPLY | | | | | | | | | | | | AVDD3 | | 97 | 131 | | | | | BWS = low, f <sub>PCLKOUT</sub> | = DVDD18 | | 28 | 38 | 1 | | | | 16.6MHz, 1 MIPI lane, | IOVDD | | 0.3 | 2 | | | | | RGB666 | AVDD18 | | 21 | 33 | | | | | | Total | | 146 | 197 | | | | | | AVDD3 | | 99 | 134 | | | | | BWS = low, f <sub>PCLKOUT</sub> : | | | 45 | 62 | | | | | 33.3MHz, 1 MIPI lanes, | IOVDD | | 0.3 | 2 | | | | | RGB666 | AVDD18 | | 25 | 34 | ] | | | | | Total | | 170 | 227 | _ | | Total Supply Current (AVDD_ | | | AVDD3 | | 103 | 140 | | | | | BWS = low, f <sub>PCLKOUT</sub> | DVDD18 | | 69 | 94 | | | | | 66.6MHz, 2 MIPI lanes, | | | 0.3 | 2 | | | | | RGB666 | AVDD18 | | 29 | 39 | ] | | | | | Total | | 201 | 270 | ] . | | + DVDD_ + IOVDD) (Note 7) | lwcs | | AVDD3 | | 112 | 152 | ] mA | | (Worst-Case-Pattern, Figure 5) | | BWS = low, f <sub>PCLKOUT</sub> = 104MHz, 2 MIPI lanes, RGB666 | DVDD18 | | 100 | 139 | | | | | | IOVDD | | 0.3 | 2 | | | | | | AVDD18 | | 46 | 63 | | | | | | Total | | 259 | 351 | | | | | BWS = mid, f <sub>PCLKOUT</sub> = 36.6MHz, 1 MIPI lanes, RGB888 | AVDD3 | | 100 | 136 | | | | | | DVDD18 | | 51 | 70 | | | | | | | | 0.3 | 2 | | | | | | AVDD18 | | 27 | 36 | | | | | | Total | | 178 | 236 | 1 | | | | | AVDD3 | | 112 | 153 | -<br>-<br>-<br>- | | | | BWS = mid, f <sub>PCLKOUT</sub> | = DVDD18 | | 123 | 169 | | | | | 104MHz, 2 MIPI lanes, | IOVDD | | 0.3 | 2 | | | | | RGB888 | AVDD18 | | 55 | 75 | | | | | | Total | | 290 | 394 | | | Sleep-Mode Supply Current | Iccs | | 1 | | 44 | 120 | μA | | Power-Down Current | I <sub>CCZ</sub> | PWDN = GND | | | 12 | 75 | μA | | ESD PROTECTION | 1002 | 1 | | | | | 1 1 | | | | Human Body Model Re | s = 1.5kO | | | | | | | | Human Body Model, $R_D = 1.5kΩ$ , $C_S = 100pF$ | | | ±8 | | | | IN+, IN- (Note 8) | V <sub>ESD</sub> | IEC 61000-4-2, R <sub>D</sub> = | Contact discharge | | ±8 | | kV | | , ( | . ⊑9⊓ | $330Ω$ , $C_S = 150pF$ | Air discharge | | ±12 | | ] '`' | | | | ISO 10605, $R_D = 2k\Omega$ , | Contact discharge | | ±8 | | ] | | | | C <sub>S</sub> = 330pF Air discharge | | | ±20 | | | | All Other Pins (Note 9) | V <sub>ESD</sub> | Human Body Model, R <sub>[</sub><br>C <sub>S</sub> = 100pF | <sub>O</sub> = 1.5kΩ, | | ±2.5 | | kV | #### **AC Electrical Characteristics** $(V_{AVDD18} = V_{DVDD18} = 1.7V \text{ to } 1.9V, \ V_{AVDD3} = 3.0V \text{ to } 3.6V, \ V_{IOVDD} = 1.7V \text{ to } 3.6V, \ R_L = 100\Omega \pm 1\% \text{ (differential)}, \ EP \text{ connected to PCB ground (GND)}, \ T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}, \ unless \text{ otherwise noted}. \ Typical values are at \ V_{AVDD18} = V_{DVDD18} = V_{IOVDD} = 1.8V, \ V_{AVDD3} = 3.3V, \ T_A = +25^{\circ}\text{C}.)$ | PARAMETER | SYMBOL | | CONDITIONS | MIN | TYP | MAX | UNITS | | |----------------------------------------|---------------------|--------------------------------------------|------------------------------------------|-------|------|------|-------|--| | I <sup>2</sup> C/UART PORT TIMING | | | | • | | | | | | I <sup>2</sup> C/UART Bit Rate | | | | 9.6 | | 1000 | kbps | | | Output Rise Time | t <sub>R</sub> | 30% to 70%, pullup to V <sub>IO\</sub> | C <sub>L</sub> = 10pF to 100pF, 1kΩ | 20 | | 150 | ns | | | Output Fall Time | t <sub>F</sub> | † | $C_L = 10pF \text{ to } 100pF, 1k\Omega$ | 20 | | 150 | ns | | | I <sup>2</sup> C TIMING (Figure 6) | <u>I</u> | 1 | · <del></del> | ļ | | | | | | | | Low f <sub>SCL</sub> rang | ge:<br>: 010, I2CSLVSH = 10) | 9.6 | | 100 | | | | SCL Clock Frequency | fscL | Mid f <sub>SCL</sub> rang<br>(I2CMSTBT 1 | ge:<br>01, I2CSLVSH = 01) | > 100 | | 400 | kHz | | | | | High f <sub>SCL</sub> ran<br>(I2CMSTBT = | ge:<br>: 111, I2CSLVSH = 00) | > 400 | | 1000 | | | | | | | Low | 4.0 | | | | | | START Condition Hold Time | t <sub>HD:STA</sub> | f <sub>SCL</sub> range | Mid | 0.6 | | | μs | | | | | | High | 0.26 | | | | | | | | f <sub>SCL</sub> range | Low | 4.7 | | | μs | | | Low Period of SCL Clock | t <sub>LOW</sub> | | Mid | 1.3 | | | | | | | | | High | 0.5 | | | | | | | <sup>t</sup> HIGH | f <sub>SCL</sub> range | Low | 4.0 | | | μs | | | High Period of SCL Clock | | | Mid | 0.6 | | | | | | | | | High | 0.26 | | | | | | D | t <sub>SU:STA</sub> | f <sub>SCL</sub> range | Low | 4.7 | | | μs | | | Repeated START Condition<br>Setup Time | | | Mid | 0.6 | | | | | | Setup Time | | | High | 0.26 | | | | | | | t <sub>HD:DAT</sub> | t <sub>HD:DAT</sub> f <sub>SCL</sub> range | Low | 0 | | | μs | | | Data Hold Time | | | Mid | 0 | | | | | | | | | | | High | 0 | | | | | | | Low | 250 | | | ns | | | Data Setup Time | t <sub>SU:DAT</sub> | f <sub>SCL</sub> range | Mid | 100 | | | | | | | | 3.57.11 | High | 50 | | | | | | | | | Low | 4.0 | | | μs | | | Setup Time for STOP Condition | tsu:sto | f <sub>SCL</sub> range | Mid | 0.6 | | | | | | | | | High | 0.26 | | | | | | Bus Free Time | t <sub>BUF</sub> | t <sub>BUF</sub> f <sub>SCL</sub> range | Low | 4.7 | | | | | | | | | Mid | 1.3 | | | μs | | | | | | High | 0.5 | | | 1 | | | | | | Low | | | 3.45 | | | | Data Valid Time | t <sub>VD:DAT</sub> | f <sub>SCL</sub> range | Mid | | | 0.9 | μs | | | | | High | | | | 0.45 | | | ### **AC Electrical Characteristics (continued)** $(V_{AVDD18} = V_{DVDD18} = 1.7V \text{ to } 1.9V, \ V_{AVDD3} = 3.0V \text{ to } 3.6V, \ V_{IOVDD} = 1.7V \text{ to } 3.6V, \ R_L = 100\Omega \pm 1\% \text{ (differential), EP connected to PCB ground (GND), } T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, \ \text{unless otherwise noted.}$ Typical values are at $V_{AVDD18} = V_{DVDD18} = V_{IOVDD} = 1.8V, \ V_{AVDD3} = 3.3V, \ T_A = +25^{\circ}\text{C.)}$ | PARAMETER | SYMBOL | СО | NDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----|--------------------|--------------------|-------| | | | l | _OW | | | 3.45 | | | Data Valid Acknowledge Time | t <sub>VD:ACK</sub> | f <sub>SCL</sub> range | Mid | | , | 0.9 | μs | | | | | High | | | 0.45 | | | D. I. M. III. 16 | | l | _OW | | | 50 | | | Pulse Width of Spikes | t <sub>SP</sub> | f <sub>SCL</sub> range | Mid | | | 50 | ns | | Suppressed | | I – | High | | | 50 | | | Capacitive Load Each Bus Line | C <sub>b</sub> | (Note 8) | | | | 100 | pF | | SWITCHING CHARACTERISTIC | | | I. | | | | | | Deserializer Delay | t <sub>SD</sub> | (Note 11) Figure | 8 | | 1388 | 1500 | Bits | | Reverse Control-Channel Output Rise Time | t <sub>R</sub> | No forward chanr<br>Figure 2 | nel data transmission, | 180 | | 400 | ns | | Reverse Control-Channel<br>Output Fall Time | t <sub>F</sub> | No forward chanr<br>Figure 2 | nel data transmission, | 180 | | 400 | ns | | GPI-to-GPO Delay | t <sub>GPIO</sub> | Deserializer GPI delay not include | to serializer GPO (cable<br>d), Figure 9 | | | 350 | μs | | Lock Time | t <sub>LOCK</sub> | Figure 10 (Note 1 | 2) | | | 4 | ms | | Power-Up Time | t <sub>PU</sub> | Figure 11 | | | | 8.5 | ms | | I <sup>2</sup> S/TDM OUTPUT TIMING (Not | e 10) | | | | | | | | | tjws | | f <sub>WS</sub> = 48kHz or | | 1.2e-3 | 1.5e-3 | ns | | | | t <sub>WS</sub> = 1/f <sub>WS</sub> ,<br>(cycle-to-cycle),<br>rising-to-falling<br>edge or falling-to-<br>rising edge | 44.1kHz | | x t <sub>WS</sub> | x t <sub>WS</sub> | | | WS Jitter | | | f <sub>WS</sub> = 96kHz | | 1.6e-3 | 2e-3 | | | VVO UILLOI | | | | | x t <sub>WS</sub> | x t <sub>WS</sub> | | | | | | f <sub>WS</sub> = 192kHz | | 1.6e-3 | 2e-3 x | | | | | | | | x t <sub>WS</sub> | t <sub>WS</sub> | | | | | | n <sub>SCK</sub> = 16 bits, | | 13 <sup>e-3</sup> | 16 <sup>e-3</sup> | | | | | t 1/f | f <sub>WS</sub> = 48kHz or | | x t <sub>SCK</sub> | x t <sub>SCK</sub> | | | | | $t_{SCK} = 1/f_{SCK}$ , (cycle-to-cycle), | 44.1kHz | | | | | | SCK Jitter (2-Channel I <sup>2</sup> S) | <sup>tj</sup> sck1 | rising-to-rising | n <sub>SCK</sub> = 24 bits, | | 39e-3 | 48e-3 | ns | | | | edge | f <sub>WS</sub> = 96kHz | | x t <sub>SCK</sub> | x t <sub>SCK</sub> | | | | | | n <sub>SCK</sub> = 32 bits, | | 0.1 x | 0.13 x | | | | | | f <sub>WS</sub> = 192kHz | | tsck | tsck | | | | | | n <sub>SCK</sub> = 16 bits, | | 52e-3 | 64e-3 | 1 | | SCK Jitter (8-Channel TDM) | | t <sub>SCK</sub> = 1/f <sub>SCK</sub> ,<br>(cycle-to-cycle),<br>rising-to-rising<br>edge | f <sub>WS</sub> = 48kHz or<br>44.1kHz | | x t <sub>SCK</sub> | x t <sub>SCK</sub> | | | | tjsck2 | | n <sub>SCK</sub> = 24 bits, | | 156 <sup>e-3</sup> | 192 <sup>e-3</sup> | ns | | | | | f <sub>WS</sub> = 96kHz | | x t <sub>SCK</sub> | x t <sub>SCK</sub> | | | | | | n <sub>SCK</sub> = 32 bits, | | 0.4 x | 0.52 x | | | | | | $f_{WS} = 192kHz$ | | t <sub>SCK</sub> | t <sub>SCK</sub> | | ### **AC Electrical Characteristics (continued)** $(V_{AVDD18} = V_{DVDD18} = 1.7V \text{ to } 1.9V, V_{AVDD3} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential), EP connected to PCB ground (GND), } \\ T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C, unless otherwise noted. Typical values are at } \\ V_{AVDD18} = V_{DVDD18} = V_{IOVDD} = 1.8V, V_{AVDD3} = 3.3V, T_A = +25^{\circ}\text{C.)}$ | PARAMETER | SYMBOL | CON | IDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------|-------------------------|---------------------------|---------------------|--------------------| | Audio Skew Relative to Video | t <sub>ASK</sub> | Video and audio sy | ynchronized | | 3 x<br>t <sub>WS</sub> | 4 x t <sub>WS</sub> | μs | | SCK, SD, WS Rise-and-Fall | t <sub>R</sub> , t <sub>F</sub> | 20% to 80% | C <sub>L</sub> = 10pF, DCS = 1 | 0.3 | | 3.1 | ns | | Time | 'R', 'F | 20 /0 10 00 /0 | C <sub>L</sub> = 5pF, DCS = 0 | 0.4 | | 3.8 | 113 | | SD, WS Valid Time Before SCK (2-Channel I <sup>2</sup> S) | t <sub>DVB1</sub> | $t_{SCK} = 1/f_{SCK}$ , Fig | ure 12 | 0.20 x t <sub>SCK</sub> | 0.5 x<br>t <sub>SCK</sub> | | ns | | SD, WS Valid Time After SCK (2-Channel I <sup>2</sup> S) | t <sub>DVA1</sub> | t <sub>SCK</sub> = 1/f <sub>SCK</sub> , Fig | ure 12 | 0.20 x t <sub>SCK</sub> | 0.5 x<br>t <sub>SCK</sub> | | ns | | SD, WS Valid Time Before SCK (8-Channel TDM) | t <sub>DVB2</sub> | t <sub>SCK</sub> = 1/f <sub>SCK</sub> , Fig | ure 12 | 0.20 x t <sub>SCK</sub> | 0.5 x<br>t <sub>SCK</sub> | | ns | | SD, WS Valid Time After SCK (8-Channel TDM) | t <sub>DVA2</sub> | t <sub>SCK</sub> = 1/f <sub>SCK</sub> , Fig | ure 12 | 0.20 x t <sub>SCK</sub> | 0.5 x<br>t <sub>SCK</sub> | | ns | | HIGH-SPEED DIFFERENTAIL C | UTPUT POF | RTS (DOUT0DOU | JT3_, CLK_) (Note 10) | , | | | | | 20% to 80% Rise Time and Fall | 4 4 | Bit rate ≤ 1Gbps | | | | 0.3 | UI | | Time | t <sub>R</sub> , t <sub>F</sub> | | | 100 | | | ps | | Data-to-Clock Skew | tskw | | | -0.15 | | +0.15 | UI | | UI Instantaneous | UI <sub>INS</sub> | | | 1 | | 12.5 | ns | | Common-Level Variation Above 450MHz | ΔV <sub>CM</sub> | | | | | 15 | mV <sub>RMS</sub> | | Common-Level Variation<br>Between 50MHz to 450MHz | | | | | | 25 | mV <sub>PEAK</sub> | | LOW-SPEED DIFFERENTIAL O | UTPUT POR | TS (DOUT0DOU | T3_, CLK_) (Note 10) | | | | | | 15% to 85% Rise Time and Fall Time | t <sub>RLP</sub> /t <sub>FLP</sub> | | | | | 25 | ns | | 30% to 85% Rise Time and Fall Time Transition from HS to LP | t <sub>REOP</sub> | | | | | 35 | ns | | <b>GENERAL CSI-2 TIMING SPEC</b> | IFICATIONS | (Note 10, Figure 1 | 3) | | | | | | Start of Transmission: Clock<br>Prepare Time | <sup>t</sup> CLK-<br>PREPARE | lane LP-00 line sta | smitter drives the clock<br>te immediately before<br>rting the HS transition | 38 | | 95 | ns | | End of Transmission: Clock<br>Trail Time | <sup>t</sup> CLK-TRAIL | | smitter drives the HS-0<br>payload clock bit of a<br>urst | 60 | | | ns | | Clock Start of Transmission<br>Time | t <sub>CLK</sub> -<br>PREPARE<br>+ t <sub>CLK</sub> -<br>ZERO | | me that the transmitter<br>ate prior to starting the | 300 | | | ns | #### **AC Electrical Characteristics (continued)** $(V_{AVDD18} = V_{DVDD18} = 1.7V \text{ to } 1.9V, V_{AVDD3} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential), EP connected to PCB ground (GND), } T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{AVDD18} = V_{DVDD18} = V_{IOVDD} = 1.8V, V_{AVDD3} = 3.3V, T_A = +25^{\circ}\text{C.})$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----|-----------------------|-------| | Clock End of Transmission<br>Time | t <sub>EOT</sub> | Transmitted time interval from the start of t <sub>HS-TRAIL</sub> or t <sub>CLK-TRAIL</sub> to start of the LP-11 state following a HS burst | | | 105ns<br>+ 12 x<br>UI | ns | | HS Exit Time | t <sub>HS-EXIT</sub> | Time that the transmitter drivesLP-11 following a HS burst | 100 | | | ns | | Start of Transmission: Data<br>Prepare Time | t <sub>HS-</sub><br>PREPARE | Time that the transmitter drives the data lane LP-00 line state immediately before the HS-0 line state starting the HS transmission | 40ns + 4<br>x UI | | 85ns +<br>6 x UI | ns | | Start of Transition Time | t <sub>HS-</sub><br>PREPARE<br>+ t <sub>HS-</sub><br>ZERO | t <sub>HS-PREPARE</sub> + time that the transmitter<br>drives the HS-0 state prior to transmitting<br>the sync sequence | 145ns + 10<br>x UI | | | ns | | End of Transmission: Data Trail<br>Time | t <sub>HS-TRAIL</sub> | Time that the transmitter drives the flipped differential state after last payload data bit of a HS transmission burst | Max(8 x UI,<br>60ns +<br>4 x UI) | | | ns | | LP Transmit Time | t <sub>LPTX</sub> | Transmitted length of any low-power state period | 50 | | | ns | - **Note 3:** Limits are 100% production tested at T<sub>A</sub> = +105°C. Limits over the operating temperature range are guaranteed by design and characterization, unless otherwise noted. - Note 4: To provide a mid level, leave the input open, or, if driven, put driver in high impedance. High-impedance leakage current must be less than ±10µA. - Note 5: I<sub>IN</sub> min due to voltage drop across the internal pullup resistor. - Note 6: Not production tested. Guaranteed by design. - Note 7: HDCP enabled (MAX9290 only). IOVDD current is not production tested. For the MAX9288 (or when HDCP is disabled on the MAX9290), subtract the HDCP supply current, as shown in Table 25. - Note 8: Specified pin to ground. - Note 9: Specified pin to all supply/ground. - Note 10: Not production tested, guaranteed by characterization. - Note 11: Measured in serial link bit times. Bit time = 1/(30 x f<sub>PIXEL</sub>) for BWS = 0 or open. Bit time = 1/(40 x f<sub>PIXEL</sub>) for BWS = 1. ### **Typical Operating Characteristics** $(V_{AVDD18} = V_{DVDD18} = V_{IOVDD} = 1.8V, V_{AVDD3} = 3.3V, T_A = +25$ °C, unless otherwise noted.) SUPPLY CURRENT vs. PIXEL CLOCK FREQUENCY (BWS = LOW) SUPPLY CURRENT vs. PIXEL CLOCK FREQUENCY (BWS = OPEN) SUPPLY CURRENT vs. PIXEL CLOCK FREQUENCY (BWS = HIGH) MAXIMUM PIXEL CLOCK FREQUENCY vs. COAX CABLE LENGTH (BER ≤ 10<sup>-10</sup>) ### **Typical Operating Characteristics (continued)** (V<sub>AVDD18</sub> = V<sub>DVDD18</sub> = V<sub>IOVDD</sub> = 1.8V, V<sub>AVDD3</sub> = 3.3V, T<sub>A</sub> = +25°C, unless otherwise noted.) ### **Pin Configuration** ### **Pin Description** | PIN | NAME | FUNCTION | |-------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | INTOUT | A/V Status Register Interrupt Output. Indicates new data in the A/V status registers. INTOUT is reset when the A/V status registers are read. | | 2 | GPI | General-Purpose Input with Internal Pulldown to EP. The serializer GPO (or INT) output follows GPI. | | 3 | I2CSEL | I <sup>2</sup> C Select. Control channel interface protocol select input with internal pulldown to EP. Set I <sup>2</sup> CSEL = high to select I <sup>2</sup> C interface. Set I <sup>2</sup> CSEL = low to select UART interface. | | 4 | GPIO0 | Open-Drain, General-Purpose Input/Output, with Internal 60kΩ Pullup to IOVDD | | 5 | BWS | Three-Level Bus Width Select Input. Set BWS to the same level on both sides of the serial link. Set BWS = low, with $6k\Omega$ (max) pulldown for 24-bit mode. Set BWS = high, with $6k\Omega$ (max) pullup to IOVDD for 32-bit mode. Set BWS = open for high-bandwidth mode. | | 6, 47 | AVDD3 | 3.3V Analog Power Supply. Bypass AVDD3 to EP with 0.1µF and 0.001µF capacitors as close as possible to the device with the smaller capacitor closest to AVDD3. | | 7 | IN+ | Noninverting Coax/Twisted-Pair Serial Input | | 8 | IN- | Inverting Coax/Twisted-Pair Serial Input | ### **Pin Description (continued)** | PIN | NAME | FUNCTION | |---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | MS | Mode Select with Internal Pulldown to EP. MS sets the control-link mode when CDS = high. Set MS = low, to select base mode. Set MS = high to select the bypass mode. MS sets autostart mode when CDS = low. | | 10, 23,<br>37 | DVDD18 | 1.8V Digital Power Supply. Bypass DVDD18 to EP with 0.1µF and 0.001µF capacitors as close as possible to the device with the smaller value capacitor closest to DVDD18. | | 11 | GPIO1 | Open-Drain, General-Purpose Input/Output, with Internal 60kΩ Pullup to IOVDD | | 12 | EQS | Equalizer Select Input, with Internal Pulldown to EP. The state of EQS latches upon power-up or when resuming from power-down mode ( $\overline{PWDN}$ = low). Leave EQS open for 10.7dB equalizer boost (EQTUNE = 1001). Connect EQS to IOVDD with a 30k $\Omega$ resistor for 5.2dB equalizer boost (EQTUNE = 0100). | | 13 | RX/SDA | UART Receive/I <sup>2</sup> C Serial Data Input/Output, with Internal 30kΩ Pullup to IOVDD. Function is determined by the state of I2CSEL at power-up. RX/SDA has an open-drain driver and requires a pullup resistor. RX: Input of the deserializer's UART. SDA: Data input/output of the deserializer's I <sup>2</sup> C Master/Slave. | | 14 | TX/SCL | UART Transmit/I <sup>2</sup> C Serial Clock Input/Output, with Internal 30kΩ Pullup to IOVDD. Function is determined by the state of I2CSEL at power-up. TX/SCL has an open-drain driver and requires a pullup resistor. TX: Output of the deserializer's UART. SCL: Clock input/output of the deserializer's I <sup>2</sup> C Master/Slave. | | 15 | PWDN | Active-Low, Power-Down Input, with Internal Pulldown to EP. Set PWDN low to enter power-down mode to reduce power consumption. | | 16 | WS | I <sup>2</sup> S/TDM Word-Select Input/Output. Powers up as an I <sup>2</sup> S output (deserializer provided clock). Set AUDIOMODE bit = '1' to change WS to an input with internal pulldown to GND and supply WS externally (system provided clock). | | 17 | SCK | I <sup>2</sup> S/TDM Serial-Clock Input/Output. Powers up as an I <sup>2</sup> S output (deserializer provided clock). Set AUDIOMODE bit = '1' to change SCK to an input with internal pulldown to GND and supply SCK externally (system provided clock). | | 18 | SD | I <sup>2</sup> S/TDM Serial-Data Output. Disable I <sup>2</sup> S/TDM encoding to serial data to use SD as an additional control/data output. Encrypted when HDCP is enabled. | | 19 | ADD2/CNTL2 | Address Selection Input/Auxiliary Control Signal Output, with Internal Pulldown to EP. Functions as ADD2 input at power-up or when resuming from power-down mode (PWDN = low), and switches to CNTL2 output automatically after power-up. ADD2: Bit value is latched at power-up or when resuming from power-down mode (PWDN = low). See Table 1. Connect ADD2/CNTL2 to IOVDD with a 30kΩ resistor to set high or leave open to set low. CNTL2: Used only in 32-bit and high-bandwidth mode (BWS = high, open). CNTL2 is mapped from the GMSL serializer's CNTL2 or DIN28 input. | ### **Pin Description (continued)** | PIN | NAME | FUNCTION | |-----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 | HIM/CNTL1 | High-Immunity Mode Input/Auxiliary Control Signal Output With Internal Pulldown to EP. Functions as HIM input at power-up or when resuming from power-down mode (PWDN = low), and switches to CNTL2 output automatically after power-up. HIM: Default HIGHIMM bit value is latched at power-up or when resuming from power-down mode (PWDN = low) and is active-high. Connect HIM/CNTL1 to IOVDD with a 30kΩ resistor to set high or leave open to set low. HIGHIMM can be programmed to a different value after power-up. HIGHIMM in the serializer must be set to the same value. CNTL1: Used only in 32-bit and high-bandwidth mode (BWS = high, open). CNTL1 is mapped from the | | 21, 43 | IOVDD | GMSL serializer's CNTL1, DIN27, or RES input. I/O Supply Voltage. 1.8V to 3.3V logic I/O power supply. Bypass IOVDD to EP with 0.1µF and 0.001µF capacitors as close as possible to the device with the smallest value capacitor closest to IOVDD. | | 22 | CDS | Control Direction Selection Input, with Internal Pulldown to EP. Control link direct selection input with internal pulldown to EP. Set CDS = low when the control channel master $\mu$ C is connected at the serializer. Set CDS = high when the control channel master $\mu$ C is connected at the deserializer. | | 24 | RES | Reserved. Leave unconnected | | 25, 36 | AVDD18 | 1.8V Analog Power Supply. Bypass AVDD18 to EP with 0.1µF and 0.001µF capacitors as close as possible to the device with the smaller capacitor closest to AVDD18. | | 26–29,<br>32–35 | DOUT_+,<br>DOUT | CSI-2 Data Outputs | | 30, 31 | CLK+, CLK- | CSI-2 Clock Output | | 38 | ADD1/CNTL3 | Auxiliary Control Signal Output/Address Selection Input, with Internal Pulldown to EP. Functions as ADD1 input at power-up or when resuming from power-down mode ( $\overline{PWDN}$ = low), and switches to CNTL3 output automatically after power-up. ADD1: Bit value is latched at power-up or when resuming from power-down mode ( $\overline{PWDN}$ = low). See Table 1. Connect ADD1/CNTL3 to IOVDD with a 30k $\Omega$ resistor to set high or leave open to set low. CNTL3: Used only in high-bandwidth mode (BWS = open. | | 39 | ADD0/CNTL0 | Auxiliary Control Signal Output/Address Selection Input, with Internal Pulldown to EP. Functions as ADD0 input at power-up or when resuming from power-down mode ( $\overline{PWDN}$ = low), and switches to CNTL0 output automatically after power-up. ADD0: Bit value is latched at power-up or when resuming from power-down mode ( $\overline{PWDN}$ = low). See Table 1. Connect ADD0/CNTL0 to IOVDD with a 30k $\Omega$ resistor to set high or leave open to set low. CNTL0: Used only in high-bandwidth mode (BWS = open). | | 40 | LOCK | Open-Drain Lock Output, with Internal 60kΩ Pullup to IOVDD. LOCK = high indicates that PLLs are locked with correct serial-word-boundary alignment. LOCK = low indicates that PLLs are not locked or an incorrect serial-word-boundary alignment. LOCK is high when $\overline{\text{PWDN}}$ = low. | | 41 | ERR | Error Output. Open-drain data error detection and/or correction indication output with internal 60kΩ pullup to IOVDD. ERR is high when PWDN is low. | ### **Pin Description (continued)** | PIN | NAME | FUNCTION | |-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 42 | DRS | Data-Rate Select Input. DRS is latched upon power-up or when PWDN transitions low-to-high. Set DRS high for pixel clock rates below 16.66MHz (BWS = low), 12.5MHz (BWS = high), or 36.66MHz (BWS = open). Set DRS = low for faster pixel clock rates. | | 44 | LFLT | Active-Low Open-Drain Line-Fault Output. $\overline{\text{LFLT}}$ has a $60\text{k}\Omega$ internal pullup to IOVDD. $\overline{\text{LFLT}}$ = low indicates a line fault. $\overline{\text{LFLT}}$ is high when $\overline{\text{PWDN}}$ = low. | | 45 | LMN0 | Line Fault Monitor Input 0 (See Figure 1) | | 46 | LMN1 | Line Fault Monitor Input 1 (See Figure 1) | | 48 | CX/TP | Three-Level Coax/Twisted Pair Select Input. Use $6k\Omega$ (max) pullup to IOVDD or pulldown resistor for setting CX/TP = high or low. See Table 12 for function. | | _ | EP | Exposed Pad. EP is internally connected to device ground. <b>MUST</b> connect EP to the PCB ground plane through an array of vias for proper thermal and electrical performance. | ### **Functional Diagram** Figure 1. Line Fault Figure 2. Reverse Control-Channel Output Parameters Figure 3. Test Circuit for Differential Input Measurement Figure 4. Test Circuit for Single-Ended Input Measurement Figure 5. Worst-Case Pattern Output Figure 6. I<sup>2</sup>C Timing Parameters Figure 7. Output Rise-and-Fall Times Figure 8. Deserializer Delay Figure 9. GPI-to-GPO Delay Figure 10. Lock Time Figure 11. Power-Up Delay Figure 12. Output I<sup>2</sup>S Timing Parameters Figure 13. MIPI Output Timing Parameters #### **Detailed Description** The MAX9288/MAX9290 deserializers, when paired with the MAX9275/MAX9277/MAX9279/MAX9281 serializers, provide the full set of operating features, but are backward-compatible with the MAX9249–MAX9270 family of gigabit multimedia serial link (GMSL) devices, and have basic functionality when paired with any GMSL device. The MAX9290 has high-bandwidth digital content protection (HDCP), while the MAX9288 does not. Each deserializer has a maximum serial-bit rate of 3.12Gbps for up to 15m of cable and operates up to a maximum output clock of 104MHz in 24-bit mode and 27-bit high-bandwidth mode, or 78MHz in 32-bit mode. This bit rate and output flexibility support a wide range of displays, from QVGA (320 x 240) to 1920 x 720 and higher with 24-bit color, as well as megapixel image sensors. An encoded audio channel supports L-PCM I<sup>2</sup>S stereo and up to eight channels of L-PCM in TDM mode. Sample rates of 32kHz to 192kHz are supported with sample depth from 8 to 32 bits. Input equalization, combined with GMSL serializer pre/deemphasis, extends the cable length and enhances link reliability. The control channel enables a $\mu C$ to program the serializer and deserializer registers and program registers on peripherals. The control channel is also used to perform HDCP functions (MAX9290 only). The $\mu C$ can be located at either end of the link, or when using two $\mu Cs$ , at both ends. Two modes of control-channel operation are available. Base mode uses either I<sup>2</sup>C or GMSL UART protocol, while bypass mode uses a user-defined UART protocol. UART protocol allows full-duplex communication, while I<sup>2</sup>C allows half-duplex communication. The serial input complies with ISO 10605 and IEC 61000-4-2 ESD protection standards. #### Register Mapping Registers set the operating conditions of the deserializers and are programmed using the control channel in base mode. The MAX9288/MAX9290 holds its own device address and the device address of the serializer it is paired with. Similarly, the serializer holds its own device address and the address of the MAX9288/MAX9290. Whenever a device address is changed, be sure to write the new address to both devices. The default device address of the deserializer is set by the ADD\_ and CX/TP inputs (Table 1). Registers 0x00 and 0x01 in both devices hold the device addresses. **DEVICE ADDRESS SERIALIZER DESERIALIZER** PIN **DEVICE** DEVICE (BIN) **ADDRESS ADDRESS** CX/TP ADD2 ADD1 ADD0 D7 D6 D5 D4 D3 D2 D1 D0 (hex) (hex) High/Low Low 0 0 Χ\* 0 R/W 90 Low Low 1 0 0 High/Low Low Low High 1 0 0 Χ\* 0 1 0 $R/\overline{W}$ 84 94 High/Low Low High Low 1 0 0 Χ\* 1 0 0 $R/\overline{W}$ 88 98 Χ\* High/Low 0 R/W 44 Low High High 0 1 0 1 0 54 High/Low 1 1 0 Χ\* 0 0 0 R/W C0 D0 High Low Low Χ\* High/Low R/W C4 D4 High Low High 1 1 0 0 1 0 High/Low 0 Χ\* 1 R/W C8 D8 High High Low 1 1 0 0 High/Low 0 0 Χ\* 0 $R/\overline{W}$ 48 High High High 1 1 0 58 Χ\* R/W Open\*\* Low Low Low 1 0 0 0 0 Χ\* 80 92 R/W Open\*\* Low Low High 1 0 0 X\* 0 1 Χ\* 84 96 Open\*\* Χ\* R/W Low High Low 1 0 0 1 0 Χ\* 88 9A Open\*\* 0 1 0 Χ\* 0 1 Χ\* R/W 44 56 Low Hiah Hiah Open\*\* High Low Low 1 1 0 Χ\* 0 0 Χ\* R/W C0 D2 Open\*\* High Low High 1 1 0 Χ\* 0 1 Χ\* $R/\overline{W}$ C4 D6 Open\*\* Χ\* R/W C8 High High Low 1 1 0 1 0 X\* DA $R/\overline{W}$ Open\*\* High High High 0 0 X\* 1 0 Χ\* 48 5A Table 1. Device Address Defaults (Register 0x00, 0x01) #### **Output Bit Map** The input/output bit width depends on settings of the bus width pin (BWS) and the CSI-2 output mode. Table 4 and Table 3 list the bit map for video signals. Table 4 lists the bit map for control signals. Unused control output bits are pulled low. #### Serial Link Signaling and Data Format The serializer uses differential CML signaling to drive twisted-pair cable and single-ended CML to drive coaxial cable with programmable pre/deemphasis and AC-coupling. The deserializer uses AC-coupling and programmable channel equalization. Input data is scrambled and then 8b/10b coded (9b/10b in high-bandwidth mode). The deserializer recovers the embedded serial clock, then samples, decodes, and descrambles the data. In 24-bit mode, the first 21 bits contain 18 bits of video data and 3 bits of control data (HS/VS/DE). In 32-bit mode, the first 29 bits contain 24 bits of video data, 3 bits of control data (HS/VS/DE) and two bits of control data (CNTL1/CNTL2). In high-bandwidth mode, the first 24 bits contain video data, or special control-signal packets. In all modes, the last 3 bits contain the embedded audio channel, the embedded forward control channel, and the parity bit of the serial word (Figure 14, Figure 15, Figure 16). #### **GMSL-to-CSI-2 Conversion and Output** The GMSL deserializer recovers the clock from the serialized input signals and extracts the video, audio, and control. Video data are packetized to according to MIPI CSI-2 packet formats and sent out through the MIPI DPHY serial lanes. #### **Video Data Operation** The device converts the video control signal VS to the CSI-2 Frame Start or Frame End short packet (Figure 17). The converter also assembles the pixel color data into the CSI-2 long packets based on the formats and/or pixel count programmed by the user (Figure 18, Figure 19, Figure 20, Figure 21, Figure 22, Figure 23, Figure 24, Figure 25, Figure 26, Figure 27, Figure 28, Figure 29, Figure 30, and Figure 31). DE low period needs to be a minimum 200 PCLK cycles to accommodate SOT and EOT during the DE blanking period. <sup>\*</sup>X = 0 for the serializer address, X = 1 for the deserializer address. <sup>\*\*</sup>CX/TP determine the serial-cable type CX/TP = open addresses only for coax mode. Figure 14. 24-Bit Mode Serial Data Format Figure 15. 32-Bit Mode Serial Data Format Figure 16. High-Bandwidth Mode Serial-Data Format Figure 17. Transmitting a Frame from GMSL to MIPI Figure 18. RGB565 Output Figure 19. RGB666 Output Figure 20. RGB888 Output Figure 21. YUV422 8-Bit (Muxed) Output Figure 22. YUV422 10-Bit (Muxed) Output Figure 23. YUV422 8-Bit Output Figure 24. YUV422 10-Bit Output Figure 25. YUV422 12-Bit Output Figure 26. RAW 8-Bit (Double Load) Output Figure 27. RAW 10-Bit (Double Load) Output Figure 28. RAW 12-Bit (Double Load) Output Figure 29. RAW 8-Bit Output Figure 30. RAW 10-Bit Output Figure 31. RAW 12-Bit Output Figure 32. RAW 14-Bit Output Figure 33. User-Defined 24-Bit Output Figure 34. User-Defined 24-Bit Output Table 2 Video Output Map (RGB and YUV) | GMSL | | RGB | | | | YUV422 <sup>2</sup> | | | |----------------------------|-----|-----|-------|----------------|-----------------|---------------------|---------------------|-----------------------| | INPUT<br>BITS <sup>1</sup> | 666 | 565 | 8883* | 8-BIT<br>MUXED | 10-BIT<br>MUXED | 8-BIT | 10-BIT <sup>3</sup> | 12-BIT <sup>3**</sup> | | DIN0 | R0 | R0 | R0 | Y/Cb/Cr0 | Y/Cb/Cr0 | Cb/Cr0 | Cb/Cr0 | Cb/Cr0 | | DIN1 | R1 | R1 | R1 | Y/Cb/Cr1 | Y/Cb/Cr1 | Cb/Cr1 | Cb/Cr1 | Cb/Cr1 | | DIN2 | R2 | R2 | R2 | Y/Cb/Cr2 | Y/Cb/Cr2 | Cb/Cr2 | Cb/Cr2 | Cb/Cr2 | | DIN3 | R3 | R3 | R3 | Y/Cb/Cr3 | Y/Cb/Cr3 | Cb/Cr3 | Cb/Cr3 | Cb/Cr3 | | DIN4 | R4 | R4 | R4 | Y/Cb/Cr4 | Y/Cb/Cr4 | Cb/Cr4 | Cb/Cr4 | Cb/Cr4 | | DIN5 | R5 | G0 | R5 | Y/Cb/Cr5 | Y/Cb/Cr5 | Cb/Cr5 | Cb/Cr5 | Cb/Cr5 | | DIN6 | G0 | G1 | G0 | Y/Cb/Cr6 | Y/Cb/Cr6 | Cb/Cr6 | Cb/Cr6 | Cb/Cr6 | | DIN7 | G1 | G2 | G1 | Y/Cb/Cr7 | Y/Cb/Cr7 | Cb/Cr7 | Cb/Cr7 | Cb/Cr7 | | DIN8 | G2 | G3 | G2 | _ | Y/Cb/Cr8 | Y0 | Cb/Cr8 | Cb/Cr8 | | DIN9 | G3 | G4 | G3 | _ | Y/Cb/Cr9 | Y1 | Cb/Cr9 | Cb/Cr9 | | DIN10 | G4 | G5 | G4 | _ | _ | Y2 | Y0 | Cb/Cr10 | | DIN11 | G5 | B0 | G5 | _ | _ | Y3 | Y1 | Cb/Cr11 | | DIN12 | В0 | B1 | B0 | _ | _ | Y4 | Y2 | Y0 | | DIN13 | B1 | B2 | B1 | _ | _ | Y5 | Y3 | Y1 | | DIN14 | B2 | В3 | B2 | _ | _ | Y6 | Y4 | Y2 | | DIN15 | В3 | B4 | В3 | _ | _ | Y7 | Y5 | Y3 | | DIN16 | B4 | _ | B4 | _ | _ | _ | Y6 | Y4 | | DIN17 | B5 | _ | B5 | _ | _ | _ | Y7 | Y5 | | DIN18 | HS | DIN19 | VS | DIN20 | DE | DIN21 | _ | _ | R6 | _ | _ | _ | Y8 | Y6 | | DIN22 | _ | _ | R7 | _ | _ | _ | Y9 | Y7 | | DIN23 | _ | _ | G6 | _ | _ | <u> </u> | _ | Y8 | | DIN24 | _ | _ | G7 | _ | _ | _ | _ | Y9 | | DIN25 | _ | _ | B6 | _ | _ | _ | _ | Y10 | | DIN26 | _ | _ | B7 | _ | _ | _ | _ | Y11 | <sup>1.</sup> Refer to the GMSL serializer data sheet for details. #### **Auto Pixel-Per-Line Feature** For proper operation, the device requires the information of number of pixels in DE high period. Program the pixel count into registers 0x61 and 0x62. Alternatively, the device can automatically count the number of pixels in DE high period. Setting the AUTOPPL bit high enables this function. In this mode, the device counts the number of pixels in every DE high period and compares the result with the number of pixels in the previous DE high period. If both numbers are within ±4 pixels of each other, the deserializer accepts this count as valid count and uses the number to packetize the video data. An AUTOPPL error is issued only when the current pixel count does not match the previous pixel count. An invalid count (±5 or more pixels) stops the packet transmission and issues an AUTOPPL error. This allows the device to tolerate some noise while alerting the user of an error. <sup>2.</sup> YUV defaults to muxed input mode (Cb, Y0, Cr, Y1). Set INPUTBW = 1 to use normal input mode (CBY0, CrY1). <sup>3.</sup> Data type available when BWS = high or open, only. <sup>\*</sup>VESA/oLDI bits are mapped to MIPI according to OLDI bit (D4 or register 0x60). Set oLDI bit low when using VESA input or high when using an oLDI input. oLDI defines bits [5:0] as MSB and bits [6:7] as LSB. <sup>\*\*12-</sup>bit YUV422 sent using CSI-2 user-defined data type (0x30). The output byte sequence is CB[11:4], Y0[11:4], [CB[3:0], Y0[3:0]], CR[11:4], Y1[11:4], [CR[3:0], and Y1[3:0]]. #### **Clock Operation** The GMSL deserializer recovers the pixel clock (PCLK) from the serial input. This pixel clock is used to time various functions of the device such as the control signals and MCLK. The pixel, along with the CSI data type, determines the CSI HS clock (CLK+/-) When the clocks are stable, the LOCK pin goes high and the clock transmitter starts the SOT, HS prepare and HS zero sequences and transmits the HS clock in HS differential mode. If the device loses of lock, the clock lane is disabled, and the clock transmitter pulls the line to stop state (LP-11). ### Data-Rate Selection and CSI-2 Clock Limitations Three factors affect the overal useable clock range of the GMSL deserializers: The valid clock range of the GMSL serial input, the MIPI CSI-2 output, and the data bit width. Table 5 lists the valid PCLK range at various CSI-2 output modes. Table 6 shows the valid CSI-2 output-channel bit rate Table 3. Video Output Map (RAW and User Defined) | GMSL | RAW | (DOUBLE LO | | RAW (SING | GLE LOAD <sup>2</sup> | ) | USER DEFINED | | | |----------------------------|-------|---------------------|---------------------|-----------|-----------------------|--------|--------------|---------------------|------------| | INPUT<br>BITS <sup>1</sup> | 8-BIT | 10-BIT <sup>3</sup> | 12-BIT <sup>3</sup> | 8-BIT | 10-BIT | 12-BIT | 14-BIT | 24-BIT <sup>3</sup> | 8-BIT | | DIN0 | PA0 | PA0 | PA0 | P0 | P0 | P0 | P0 | UA0 | U0 | | DIN1 | PA1 | PA1 | PA1 | P1 | P1 | P1 | P1 | UA1 | U1 | | DIN2 | PA2 | PA2 | PA2 | P2 | P2 | P2 | P2 | UA2 | U2 | | DIN3 | PA3 | PA3 | PA3 | P3 | P3 | P3 | P3 | UA3 | U3 | | DIN4 | PA4 | PA4 | PA4 | P4 | P4 | P4 | P4 | UA4 | U4 | | DIN5 | PA5 | PA5 | PA5 | P5 | P5 | P5 | P5 | UA5 | U5 | | DIN6 | PA6 | PA6 | PA6 | P6 | P6 | P6 | P6 | UB0 | U6 | | DIN7 | PA7 | PA7 | PA7 | P7 | P7 | P7 | P7 | UB1 | U7 | | DIN8 | PB0 | PA8 | PA8 | _ | P8 | P8 | P8 | UB2 | _ | | DIN9 | PB1 | PA9 | PA9 | _ | P9 | P9 | P9 | UB3 | _ | | DIN10 | PB2 | PB0 | PA10 | _ | _ | P10 | P10 | UB4 | _ | | DIN11 | PB3 | PB1 | PA11 | _ | _ | P11 | P11 | UB5 | _ | | DIN12 | PB4 | PB2 | PB0 | _ | _ | _ | P12 | UC0 | _ | | DIN13 | PB5 | PB3 | PB1 | _ | _ | _ | P13 | UC1 | _ | | DIN14 | PB6 | PB4 | PB2 | _ | _ | _ | | UC2 | _ | | DIN15 | PB7 | PB5 | PB3 | _ | _ | _ | _ | UC3 | _ | | DIN16 | _ | PB6 | PB4 | _ | _ | _ | _ | UC4 | _ | | DIN17 | _ | PB7 | PB5 | _ | _ | _ | _ | UC5 | _ | | DIN18 | HS | DIN19 | VS | DIN20 | DE | DIN21 | _ | PB8 | PB6 | _ | _ | _ | _ | UA6 | <u>—</u> - | | DIN22 | _ | PB9 | PB7 | _ | _ | _ | _ | UA7 | | | DIN23 | _ | _ | PB8 | _ | _ | _ | | UB6 | _ | | DIN24 | | _ | PB9 | _ | _ | _ | _ | UB7 | _ | | DIN25 | _ | _ | PB10 | _ | _ | _ | | UC6 | _ | | DIN26 | _ | _ | PB11 | | _ | _ | _ | UC7 | _ | <sup>1.</sup> Refer to the GMSL serializer data sheet for details. <sup>2.</sup> RAW datatype defaults to single load. Set INPUTBW = 1 to use double input mode (output sequence PA0, PB0, PA1, PB1). <sup>3.</sup> Data type available when BWS = high or open, only. Figure 35. Audio Channel Input Format #### **GMSL Clock Range** The deserializer uses the DRS pin/bit and the BWS input to set the GMSL pixel clock frequency range (Table 5). Set DRS = 1 for low data rate pixel clock frequency range of 6.25MHz to 16.66MHz. Set DRS = 0 for high data rate pixel clock frequency range of 12.5MHz to 104MHz. #### **CSI-2 Clock Range** the CSI-2 ports operate from 80Mbps to 1000Mbps per channel. The CSI-2 output bit rate can be calculated from the PCLK rate by the following equation: CSI RATE = PCLK x WIDTH/LANES where: PCLK = Input PCLK rate LANES = Number of CSI-2 lanes used WIDTH = Bit width of the input data (see $\underline{\text{Table 5}}$ or Table 6) #### **High-Bandwidth Mode** The deserializer uses a 27-bit high-bandwidth mode to support 24-bit RGB at 104MHz pixel clock. Set BWS = open in both the serializer and deserializer to use high-bandwidth mode. In high-bandwidth mode, the deserializer decodes HS, VS, DE, and CNTL[3:0] from special packets. Packets are sent by replacing a pixel before the rising edge and after the falling edge of the HS, VS, and DE signals. However, for CNTL[3:0], which is not always continuously sampled, packets always replace a pixel before the transition of the sampled CNTL[3:0]. Keep HS, VS, and DE low pulse widths at least two pixel clock cycles. By default, CNTL[3:0] are sampled continuously when DE is low. CNTL[3:0] are sampled only on HS/VS transitions when DE is high. If DE triggering of encoded packets is not desired, set the serializer's DISDETRIG = 0 and the CNTLTRIG bits to their desired value (register 0x15) to change the CNTL triggering behavior. Set DETREN = 0 on the deserializer when DE is not periodic. #### **Audio Channel** The audio channel supports 8kHz to 192kHz audio sampling rates and audio word lengths from 8 bits to 32 bits (2-channel I<sup>2</sup>S), or 64 to 256 bits (TDM64 to TDM256). The audio bit clock (SCK) does not have to be synchronized with pixel clock. The serializer automatically encodes audio data into a single-bit stream synchronous with pixel clock. The deserializer decodes the audio stream and stores audio words in a FIFO. Audio rate detection uses an internal oscillator to continuously determine the audio data rate and output the audio in I<sup>2</sup>S format. The audio channel is enabled by default. When the audio channel is disabled, the SD is treated as an auxiliary control signal. Since the encoded audio data sent through the serial link is synchronized with pixel clock (through ACB), low pixel clock frequencies limit the maximum audio sampling rate. Table 5 lists the maximum audio sampling rate for various pixel clock frequencies. Spread spectrum from the serializer do not affect the I<sup>2</sup>S/TDM data rate or WS clock frequency. #### **Audio Channel Input** The audio channel input works with 8-channel TDM and stereo I<sup>2</sup>S, as well as nonstandard formats. The input format is shown in Figure 35. The period of the WS can be 8 to 256 SCK periods. The WS frame starts with the falling edge and can be low for 1 to 255 SCK periods. SD is one SCK period, sampled on the rising edge. MSB/LSB order, zero padding, or any other significance assigned to the serial data does not affect operation of the audio channel. The polarity for WS and SCK edges is programmable. <u>Figure 36, Figure 37, Figure 38, and Figure 39</u> are examples of acceptable input formats. **Table 4. Control Output Map** | | MODE | | | | | | | |-----------------|----------------------------|------------------------------------|-----------------------------|--|--|--|--| | CONTROL OUTPUTS | 24-BIT MODE<br>(BWS = LOW) | HIGH-BANDWIDTH MODE<br>(BWS = MID) | 32-BIT MODE<br>(BWS = HIGH) | | | | | | CNTL0 | Not used | Used* | Not used | | | | | | CNTL1 | Not used | Used* | Used** | | | | | | CNTL2 | Not used | Used* | Used** | | | | | | CNTL3 | Not used | Used* | Not used | | | | | Note: See the High-Bandwidth Mode section for details on timing requirements. **Table 5. GMSL Data-Rate Selection Table** | DRS BIT SETTING | BWS PIN SETTING | PIXEL CLOCK RANGE (MHz) | |--------------------|---------------------------|-------------------------| | | Low (24-bit mode) | 16.66 to 104 | | 0 (high data rate) | Mid (high-bandwidth mode) | 36.66 to 104 | | | High (32-bit mode) | 12.5 to 78 | | | Low | 8.33 to 16.66 | | 1 (low data rate) | Mid | 18.33 to 36.66 | | | High | 6.25 to 12.5 | **Table 6. Input Pixel Clock Range (MHz)** | GMSL BIT | CSI-2 OUTPUT | NUMBER OF | | DRS LOW | | DRS HIGH | | | |----------|------------------------------------------|--------------------------|-----------------|-----------------|---------------|----------------|-------------------|---------------| | WIDTH | MODES | NUMBER OF<br>CSI-2 LANES | BWS<br>LOW | BWS<br>OPEN | BWS<br>HIGH | BWS<br>LOW | BWS<br>OPEN | BWS<br>HIGH | | | RAW8<br>(Single Load)<br>YUV422 8b Muxed | 1 | 16.67 to<br>104 | 36.67 to<br>104 | 12.5 to<br>78 | 10 to<br>16.67 | 18.33 to<br>36.67 | 10 to<br>12.5 | | 0 | | 2 | 20 to 104 | 36.67 to<br>104 | 20 to 78 | Do not<br>use | 20 to<br>36.67 | Do not use | | 8 | | 3 | 30 to 104 | 36.67 to<br>104 | 30 to 78 | Do not<br>use | 30 to<br>36.67 | Do not use | | | | 4 | 40 to 104 | 40 to 104 | 40 to 78 | Do not<br>use | Do not<br>use | Do not use | Maxim Integrated | 51 www.maximintegrated.com <sup>\*</sup>Outputs used only when the respective color lookup tables are enabled. \*\*Not encrypted when HDCP is enabled (MAX9290 only). **Table 6. Input Pixel Clock Range (MHz) (continued)** | OMOL DIT | COLO CUITRUIT | NUMBER OF | | DRS LOW | | | DRS HIGH | | |-------------------|----------------------------------------------|--------------------------|-------------------|-------------------|------------------|-------------------|-------------------|------------------| | GMSL BIT<br>WIDTH | CSI-2 OUTPUT<br>MODES | NUMBER OF<br>CSI-2 LANES | BWS<br>LOW | BWS<br>OPEN | BWS<br>HIGH | BWS<br>LOW | BWS<br>OPEN | BWS<br>HIGH | | | | 1 | 16.67 to<br>100 | 36.67 to<br>100 | 12.5 to<br>78 | 8.333 to<br>16.67 | 18.33 to<br>36.67 | 8 to 12.5 | | 40 | RAW10 | 2 | 16.67 to<br>104 | 36.67 to<br>104 | 16 to 78 | 16 to<br>16.67 | 18.33 to<br>36.67 | Do not use | | 10 | (Single Load)<br>YUV422 10b Muxed | 3 | 24 to 104 | 36.67 to<br>104 | 24 to 78 | Do not<br>use | 24 to<br>36.67 | Do not<br>use | | | | 4 | 32 to 104 | 36.67 to<br>104 | 32 to 78 | Do not<br>use | 32 to<br>36.67 | Do not<br>use | | | | 1 | 16.67 to<br>83.33 | 36.67 to<br>83.3 | 12.5 to<br>78 | 8.333 to<br>16.67 | 18.33 to<br>36.67 | 6.667 to<br>12.5 | | 40 | RAW12<br>(Single Load) | 2 | 16.67 to<br>104 | 36.67 to<br>104 | 13.33 to<br>78 | 13.33 to<br>16.67 | 18.33 to<br>36.67 | Do Not<br>Use | | 12 | | 3 | 20 to 104 | 36.67 to<br>104 | 20 to 78 | Do not<br>use | 20 to<br>36.67 | Do not<br>use | | | | 4 | 26.67 to<br>104 | 36.67 to<br>104 | 26.67 to 78 | Do not<br>use | 26.67 to<br>36.67 | Do not<br>use | | | | 1 | 16.67 to<br>71.43 | 36.67 to<br>71.43 | 12.5 to<br>71.43 | 8.333 to<br>16.67 | 18.33 to<br>36.67 | 6.25 to<br>12.5 | | 44 | RAW14 | 2 | 16.67 to<br>104 | 36.67 to<br>104 | 12.5 to<br>78 | 11.43 to<br>16.67 | 18.33 to<br>36.67 | 11.43 to<br>12.5 | | 14 | (Single Load) | 3 | 17.14 to<br>104 | 36.67 to<br>104 | 17.14 to<br>78 | Do not<br>use | 18.33 to<br>36.67 | Do not<br>use | | | | 4 | 22.86 to<br>104 | 36.67 to<br>104 | 22.86 to<br>78 | Do not<br>use | 22.86 to<br>36.67 | Do not<br>use | | | | 1 | 16.67 to<br>62.5 | 36.67 to<br>62.5 | 12.5 to<br>62.5 | 8.333 to<br>16.67 | 18.33 to<br>36.67 | 6.25 to<br>12.5 | | 16 | RAW8<br>(Double Load)<br>YUV442 8b<br>RGB565 | 2 | 16.67 to<br>104 | 36.67 to<br>104 | 12.5 to<br>78 | 10 to<br>16.67 | 18.33 to<br>36.67 | 10 to<br>12.5 | | | | 3 | 16.67 to<br>104 | 36.67 to<br>104 | 15 to 78 | 15 to<br>16.67 | 18.33 to<br>36.67 | Do Not<br>Use | | | | 4 | 20 to 104 | 36.67 to<br>104 | 20 to 78 | Do not<br>use | 20 to<br>36.67 | Do not<br>use | **Table 6. Input Pixel Clock Range (MHz) (continued)** | CMCL DIT | CCI 2 OLITBUT | NUMBER OF | | DRS LOW | | | DRS HIGH | | |-------------------|-----------------------------------------------|--------------------------|-------------------|-------------------|------------------|-------------------|-------------------|------------------| | GMSL BIT<br>WIDTH | CSI-2 OUTPUT<br>MODES | NUMBER OF<br>CSI-2 LANES | BWS<br>LOW | BWS<br>OPEN | BWS<br>HIGH | BWS<br>LOW | BWS<br>OPEN | BWS<br>HIGH | | | | 1 | 16.67 to<br>55.56 | 36.67 to<br>55.56 | 12.5 to<br>55.56 | 8.333 to<br>16.67 | 18.33 to<br>36.67 | 6.25 to<br>12.5 | | 40 | DODGGG | 2 | 16.67 to<br>104 | 36.67 to<br>104 | 12.5 to<br>78 | 8.889 to<br>16.67 | 18.33 to<br>36.67 | 8.889 to<br>12.5 | | 18 | RGB666 | 3 | 16.67 to<br>104 | 36.67 to<br>104 | 13.33 to<br>78 | 13.33 to<br>16.67 | 18.33 to<br>36.67 | Do not use | | | | 4 | 16.67 to<br>104 | 36.67 to<br>104 | 17.78 to<br>78 | Do not<br>use | 18.33 to<br>36.67 | Do not use | | | RAW10<br>(Double Load)<br>YUV442 10b | 1 | Do not use | 36.67 to<br>50 | 12.5 to<br>50 | Do not<br>use | 18.33 to<br>36.67 | 6.25 to<br>12.5 | | 20 | | 2 | Do not<br>use | 36.67 to<br>100 | 12.5 to<br>78 | Do not<br>use | 18.33 to<br>36.67 | 8 to 12.5 | | 20 | | 3 | Do not<br>use | 36.67 to<br>104 | 12.5 to<br>78 | Do not<br>use | 18.33 to<br>36.67 | 12 to<br>12.5 | | | | 4 | Do not<br>use | 36.67 to<br>104 | 16 to 78 | Do Not<br>Use | 18.33 to<br>36.67 | Do Not<br>Use | | | | 1 | Do not<br>use | 36.67 to<br>41.67 | 12.5 to<br>41.67 | Do not<br>use | 18.33 to<br>36.67 | 6.25 to<br>12.5 | | 24 | RAW12<br>(Double Load)<br>YUB442 12b | 2 | Do not<br>use | 36.67 to<br>83.33 | 12.5 to<br>78 | Do not<br>use | 18.33 to<br>36.67 | 6.667 to<br>12.5 | | | RGB888<br>User-defined 8b<br>User-defined 24b | 3 | Do not<br>use | 36.67 to<br>104 | 12.5 to<br>78 | Do not<br>use | 18.33 to<br>36.67 | 10 to<br>12.5 | | | | 4 | Do not<br>use | 36.67 to<br>104 | 13,33 to<br>78 | Do not<br>use | 18.33 to<br>36.67 | Do not<br>use | **Table 7. Output CSI-2 Data Rate Range (Mbps)** | GMSL | OOL O OLITBUIT | AULMED OF | | DRS LOW | | | DRS HIGH | | |--------------|--------------------------------------------|--------------------------|------------------|--------------------|----------------|-------------------|-------------------|----------------| | BIT<br>WIDTH | CSI-2 OUTPUT<br>MODES | NUMBER OF<br>CSI-2 LANES | BWS<br>LOW | BWS<br>OPEN | BWS<br>HIGH | BWS<br>LOW | BWS<br>OPEN | BWS<br>HIGH | | | | 1 | 133.3 to<br>832 | 293.3 to<br>832 | 100 to<br>624 | 80 to<br>133.3 | 146.7 to<br>293.3 | 80 to 100 | | | RAW8 | 2 | 80 to 416 | 146.7 to<br>832 | 80 to 312 | Do Not<br>Use | 80 to<br>146.7 | Do Not<br>Use | | 8 | (Single Load)<br>YUV422 8b Muxed | 3 | 80 to<br>277.3 | 97.78 to<br>277.3 | 80 to 208 | Do Not<br>Use | 80 to<br>97.76 | Do Not<br>Use | | | | 4 | 80 to 208 | 80 to 208 | 80 to 156 | Do Not<br>Use | Do Not<br>Use | Do Not<br>Use | | | | 1 | 166.7 to<br>1000 | 366.7 to<br>1000 | 125 to<br>780 | 83.33 to<br>166.7 | 183.3 to<br>366.7 | 80 to 125 | | 10 | RAW10<br>(Single Load)<br>YUV422 10b Muxed | 2 | 83.33 to<br>520 | 183.3 to<br>520 | 80 to 390 | 80 to<br>83.33 | 91.67 to<br>183.3 | Do Not<br>Use | | 10 | | 3 | 80 to<br>346.7 | 122.22 to<br>346.7 | 80 to 260 | Do Not<br>Use | 80 to<br>122.2 | Do Not<br>Use | | | | 4 | 80 to 260 | 91.67 to<br>260 | 80 to 195 | Do Not<br>Use | 80 to<br>91.67 | Do Not<br>Use | | | | 1 | 200 to<br>1000 | 440 to<br>1000 | 150 to<br>936 | 100 to 200 | 220 to 440 | 80 to 150 | | 12 | RAW12 | 2 | 100 to 624 | 220 to 624 | 80 to 468 | 80 to 100 | 110 to 220 | Do Not<br>Use | | 12 | (Single Load) | 3 | 80 to 416 | 147 to 416 | 80 to 312 | Do Not<br>Use | 80 to 147 | Do Not<br>Use | | | | 4 | 80 to 312 | 147 to 312 | 80 to 234 | Do Not<br>Use | 80 to 110 | Do Not<br>Use | | | | 1 | 233.3 to<br>1000 | 513.3 to<br>1000 | 175 to<br>1000 | 116.7 to<br>233.3 | 256.7 to<br>513.3 | 87.5 to<br>175 | | 4.4 | RAW14 | 2 | 116.7 to<br>728 | 256.7 to<br>1728 | 87.5 to<br>546 | 80 to<br>116.7 | 128.3 to<br>256.7 | 80 to<br>87.5 | | 14 | (Single Load) | 3 | 80 to<br>485.3 | 171.1 to<br>485.3 | 80 to 364 | Do Not<br>Use | 80 to<br>171.1 | Do Not<br>Use | | | | 4 | 80 to 364 | 80 to 364 | 80 to 273 | Do Not<br>Use | 80 to<br>128.3 | Do Not<br>Use | Table 7. Output CSI-2 Data Rate Range (Mbps) (continued) | GMSL | OOL O CUITDUT | NUMBER OF | | DRS LOW | | | DRS HIGH | | |--------------|---------------------------------------------------------------------------------------|--------------------------|-------------------|-------------------|-----------------|-------------------|-------------------|-----------------| | BIT<br>WIDTH | CSI-2 OUTPUT<br>MODES | NUMBER OF<br>CSI-2 LANES | BWS<br>LOW | BWS<br>OPEN | BWS<br>HIGH | BWS<br>LOW | BWS<br>OPEN | BWS<br>HIGH | | | | 1 | 256.7 to<br>1000 | 586.7 to<br>1000 | 200 to<br>1000 | 133.3 to<br>266.7 | 293.3 to<br>586.7 | 100 to<br>200 | | 16 | RAW8<br>(Double Load) | 2 | 133.3 to<br>832 | 293.3 to<br>832 | 100 to<br>624 | 80 to<br>133.3 | 146.7 to<br>293.3 | 80 to 100 | | 10 | YUV442 8b<br>RGB565 | 3 | 88.89 to<br>554.7 | 195.6 to<br>554.7 | 80 to 416 | 80 to<br>88.89 | 97.78 to<br>195.6 | Do Not<br>Use | | | | 4 | 80 to 416 | 146.7 to<br>832 | 80 to 312 | Do Not<br>Use | 80 to<br>146.7 | Do Not<br>Use | | | | 1 | 300 to<br>1000 | 660 to<br>1000 | 225 to<br>1000 | 150 to 300 | 330 to 660 | 112.5 to<br>225 | | 18 | RGB666 | 2 | 150 to 936 | 330 to 936 | 112.5 to<br>702 | 80 to 150 | 165 to 330 | 80 to<br>112.5 | | 10 | | 3 | 100 to 624 | 110 to 624 | 80 to 468 | 80 to 100 | 110 to 220 | Do Not<br>Use | | | | 4 | 80 to 468 | 165 to 468 | 80 to 351 | Do Not<br>Use | 82.5 to<br>165 | Do Not<br>Use | | | | 1 | Do Not<br>Use | 733.3 to<br>1000 | 250 to<br>1000 | Do Not<br>Use | 366.6 to<br>733.3 | 120 to<br>250 | | 20 | RAW10<br>(Double load) | 2 | Do Not<br>Use | 366.7 to<br>1000 | 125 to<br>780 | Do Not<br>Use | 183.3 to<br>366.7 | 80 to 125 | | 20 | YUV442 10b | 3 | Do Not<br>Use | 244.4 to<br>93.3 | 83.33 to<br>520 | Do Not<br>Use | 122.2 to<br>244.4 | 80 to<br>83.33 | | | | 4 | Do Not<br>Use | 183.3 to<br>520 | 80 to 390 | Do Not<br>Use | 91.67 to<br>183.3 | Do Not<br>Use | | | DAW/12 | 1 | Do Not<br>Use | 880 to<br>1000 | 300 to<br>1000 | Do Not<br>Use | 440 to 880 | 150 to<br>300 | | 24 | RAW12<br>(Double load)<br>YUB442 12b<br>RGB888<br>User Defined 8b<br>User Defined 24b | 2 | Do Not<br>Use | 440 to<br>1000 | 150 to<br>936 | Do Not<br>Use | 220 to 440 | 80 to 150 | | | | 3 | Do Not<br>Use | 293.3 to<br>832 | 100 to<br>624 | Do Not<br>Use | 146.7 to<br>293.3 | 80 to 100 | | | Cool Delined 240 | 4 | Do Not<br>Use | 220 to 624 | 80 to 468 | Do Not<br>Use | 110 to 220 | Do Not<br>Use | Table 8. Maximum Audio WS Frequency (kHz) for Various Pixel Clock Frequencies | CHANNELS | BITS PER<br>CHANNEL | PIXEL CLOCK FREQUENCY (DRS = 0*) (MHz) | | | | | | | | | | | | |----------|---------------------|----------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-----|--| | ᇰ | | 12.5 | 15.0 | 16.6 | 20.0 | 25.0 | 30.0 | 35.0 | 40.0 | 45.0 | 50.0 | 100 | | | | 8 | + | + | + | + | + | + | + | + | + | + | + | | | | 16 | + | + | + | + | + | + | + | + | + | + | + | | | 2 | 18 | 185.5 | + | + | + | + | + | + | + | + | + | + | | | | 20 | 174.6 | + | + | + | + | + | + | + | + | + | + | | | | 24 | 152.2 | 182.7 | + | + | + | + | + | + | + | + | + | | | | 32 | 123.7 | 148.4 | 164.3 | + | + | + | + | + | + | + | + | | | | 8 | + | + | + | + | + | + | + | + | + | + | + | | | | 16 | 123.7 | 148.4 | 164.3 | + | + | + | + | + | + | + | + | | | , | 18 | 112.0 | 134.4 | 148.8 | 179.2 | + | + | + | + | + | + | + | | | 4 | 20 | 104.2 | 125.0 | 138.3 | 166.7 | + | + | + | + | + | + | + | | | | 24 | 88.6 | 106.3 | 117.7 | 141.8 | 177.2 | + | + | + | + | + | + | | | | 32 | 69.9 | 83.8 | 92.8 | 111.8 | 139.7 | 167.6 | + | + | + | + | + | | | | 8 | 152.2 | 182.7 | + | + | + | + | + | + | + | + | + | | | | 16 | 88.6 | 106.3 | 117.7 | 141.8 | 177.2 | + | + | + | + | + | + | | | 6 | 18 | 80.2 | 93.3 | 106.6 | 128.4 | 160.5 | + | + | + | + | + | + | | | 0 | 20 | 73.3 | 88.0 | 97.3 | 117.3 | 146.6 | 175.9 | + | + | + | + | + | | | | 24 | 62.5 | 75.0 | 83.0 | 100 | 125 | 150 | 175 | + | + | + | + | | | | 32 | 48.3 | 57.9 | 64.1 | 77.2 | 96.5 | 115.9 | 135.2 | 154.5 | 173.8 | + | + | | | | 8 | 123.7 | 148.4 | 164.3 | + | + | + | + | + | + | + | + | | | | 16 | 69.9 | 83.8 | 92.8 | 111.8 | 139.7 | 167.6 | + | + | + | + | + | | | | 18 | 62.5 | 75.0 | 83.0 | 100.0 | 125.0 | 150.0 | 175.0 | + | + | + | + | | | 8 | 20 | 57.1 | 68.5 | 75.8 | 91.3 | 114.2 | 137.0 | 159.9 | 182.7 | + | + | + | | | | 24 | 48.3 | 57.9 | 64.1 | 77.2 | 96.5 | 115.9 | 135.2 | 154.5 | 173.8 | + | + | | | | 32 | 37.1 | 44.5 | 49.3 | 59.4 | 74.2 | 89.1 | 103.9 | 118.8 | 133.6 | 148.4 | + | | | COLOR CODING | | | | | | |-----------------|--|--|--|--|--| | < 48kHz | | | | | | | 48kHz to 96kHz | | | | | | | 96kHz to 192kHz | | | | | | | > 192kHz | | | | | | <sup>+</sup>Max WS rate is greater than 192kHz. <sup>\*</sup>DRS = 0 pixel clock frequency is equal to 2x the DRS = 1 pixel clock frequency. Figure 36. 8-Channel TDM (24-Bit Samples, Padded with Zeros) Figure 37. 6-Channel TDM (24-Bit Samples, No Padding) Figure 38. Stereo I<sup>2</sup>S (24-Bit Samples, Padded with Zeros) Figure 39. Stereo I<sup>2</sup>S (16-Bit Samples, No Padding) #### **Audio Channel Output** WS, SCK, and SD are output with the same timing relationship they had at the audio input, except that WS is always 50% duty cycle (regardless of the duty cycle of WS at the input). The output format is shown in Figure 40. WS and SCK can be driven by the audio source (clock master) or the audio sink (clock slave). Buffer underflow and overflow flags are available to the sink as clock slave through I<sup>2</sup>C for clock frequency adjustment. Data are sampled on the rising edge. WS and SCK polarity is programmable. #### **Additional MCLK Output for Audio Applications** Some audio DACs, such as the MAX9850, do not require a synchronous main clock (MCLK), while other DACs require a separate MCLK for operation. For audio applications that cannot use WS directly, the deserializer provides a divided MCLK output at either CNTL2 or CNTL0 (determined by MCLKPIN bit setting) at the expense of one less control line. By default, MCLK is turned off. Set MCLKDIV (deserializer register 0x12, D[6:0]) to a nonzero value to enable the MCLK output. Set MCLKDIV to 0x00 to disable MCLK and set CNTL2 or CNTL0 as a control output. The output MCLK frequency is: $$f_{MCLK} = \frac{f_{SRC}}{MCLKDIV}$$ where: f<sub>SRC</sub> is the MCLK source frequency (see <u>Table 9</u>) MCLKDIV is the divider ratio from 1 to 127 Choose MCLKDIV values so that $f_{MCLK}$ is not greater than 60MHz. MCLK frequencies derived from pixel clock (MCLKSRC = 0) are not affected by spread-spectrum settings in the deserializer. Enabling spread spectrum in the serializer, however, introduces spread spectrum into MCLK. Spread-spectrum settings of either device do not affect MCLK frequencies derived from the internal oscillator. The internal oscillator frequency ranges from 100MHz to 150MHz over all process corners and operating conditions. Alternatively, set MCLKWS = 1 (0x15 D1) to output WS from MCLK. #### **Audio Output Timing Sources** The deserializer has multiple options for audio data output timing. By default, the deserializer provides the output timing based on the incoming data rate (through a FIFO) and an internal oscillator. To use a system-sourced clock, set the AUDIOMODE bit to 1 (D5 of register 0x02) to set WS and SCK as inputs on the deserializer side. The deserializer uses a FIFO to smooth out the differences in input and output audio timing. Registers 0x78 and 0x79 store the FIFO overflow/ underflow information for use with external WS/SCK timing. The FIFO drops data packets during FIFO overflow. By default, the FIFO repeats the last audio packet during FIFO underflow when no audio data is available. Set the AUDUFBEH bit (D2 of register 0x01D) to 1 to output all zeroes during underflow. #### **Reverse Control Channel** The serializer uses the reverse control channel to receive I<sup>2</sup>C/UART, MS, and GPO signals from the deserializer in the opposite direction of the video stream. The reverse control channel and forward video data coexist on the same serial cable forming a bidirectional link. The reverse control channel operates independently from the forward control channel. The reverse control channel is available 2ms after power-up. The serializer temporarily disables the reverse control channel for 500µs after starting/ stopping the forward serial link. Figure 40. Audio Channel Output Format Table 9. fSRC Settings | MCLKWS SETTING<br>(REGISTER 0x15, D1) | MCLKSRC SETTING<br>(REGISTER 0x12, D7) | DATA RATE<br>SETTING | BIT-WIDTH SETTING | MCLK SOURCE<br>FREQUENCY (f <sub>SRC</sub> ) | |---------------------------------------|----------------------------------------|----------------------|-------------------------------|----------------------------------------------| | | | High speed | 24-bit or high-bandwidth mode | 3 x f <sub>PIXEL</sub> | | | 0 | (DRS = 0) | 32-bit mode | 4 x f <sub>PIXEL</sub> | | 0 | U | Low speed | 24-bit or high-bandwidth mode | 6 x f <sub>PIXEL</sub> | | U | | (DRS = 1) | 32-bit mode | 8 x f <sub>PIXEL</sub> | | | 1 | _ | _ | Internal oscillator<br>(120MHz typ) | | 1 | | | | WS* | | | _ | _ | _ | 1 1/0 | <sup>\*</sup>MCLK is not divided when using WS as the MCLK source. MCLK divider must still be set to a nonzero number for MCLK to be enabled. #### **Control Channel and Register Programming** The control channel is available for the $\mu C$ to send and receive control data over the serial link simultaneously with the high-speed data. The $\mu C$ controls the link from either the serializer or the deserializer side to support video-display or image-sensing applications. The control channel between the $\mu C$ and serializer or deserializer runs in base mode or bypass mode according to the mode-selection input (MS) of the device connected to the $\mu C$ . Base mode is a half-duplex control channel and bypass mode is a full-duplex control channel. The total maximum forward or reverse control-channel delay is $2\mu s$ (UART) or 2-bit times (I<sup>2</sup>C) from the input of one device to the output of the other. I<sup>2</sup>C delay is measured from a START condition to a STOP condition. #### **UART Interface** In base mode, the $\mu C$ is the host and can access the registers of both the serializer and deserializer from either side of the link using the GMSL UART protocol. The $\mu C$ can also program the peripherals on the remote side by sending the UART packets to the serializer or deserializer, with the UART packets converted to I<sup>2</sup>C by the device on the remote side of the link. The $\mu$ C communicates with a UART peripheral in base mode (through INTTYPE register settings), using the half-duplex default GMSL UART protocol of the serializer/deserializer. The device addresses of the serializer and deserializer in base mode are programmable. When the peripheral interface is I<sup>2</sup>C, the serializer/deserializer convert UART packets to I<sup>2</sup>C that have device addresses different from those of the serializer or deserializer. The converted I<sup>2</sup>C bit rate is the same as the original UART bit rate. The deserializer uses differential line coding to send signals over the reverse channel to the serializer. The bit rate of the control channel is 9.6kbps to 1Mbps in both directions. The serializer and deserializer automatically detect the control-channel bit rate in base mode. Packet bit-rate changes can be made in steps of up to 3.5 times higher or lower than the previous bit rate. See the *Changing the Clock Frequency* section for more information. ### 3.12Gbps GMSL Deserializers for Coax or STP Input and MIPI CSI-2 Output Figure 41 shows the UART protocol for writing and reading in base mode between the µC and the serializer/deserializer. Figure 42 shows the UART data format. Even parity is used. Figure 43 and Figure 44 detail the formats of the SYNC byte (0x79) and the ACK byte (0xC3). The $\mu$ C and the connected slave chip generate the SYNC byte and ACK byte, respectively. Events such as device wake-up and GPI generate transitions on the control channel that can be ignored by the µC. Data written to the deserializer registers do not take effect until after the ACK byte is sent. This allows the µC to verify that write commands are received without error, even if the result of the write command directly affects the serial link. The slave uses the SYNC byte to synchronize with the host UART's data rate. If the GPI or MS inputs of the deserializer toggle while there is control-channel communication, or if a line fault occurs, the control-channel communication is corrupted. In the event of a missed or delayed acknowledge (~1ms due to control channel timeout), the µC should assume there was an error in the packet transmission or response. In base mode, the µC must keep the UART Tx/Rx lines high no more than four bit times between bytes in a packet. Keep the UART Tx/Rx lines high for at least 16 bit times before starting to send a new packet. Figure 41. GMSL UART Protocol for Base Mode Figure 42. GMSL UART Data Format for Base Mode Figure 43. SYNC Byte (0x79) PARITY STOP Figure 44. ACK Byte (0xC3) ### 3.12Gbps GMSL Deserializers for Coax or STP Input and MIPI CSI-2 Output As shown in Figure 45, the remote-side device converts packets going to or coming from the peripherals from UART format to I<sup>2</sup>C format and vice versa. The remote device removes the byte number count and adds or receives the ACK between the data bytes of I<sup>2</sup>C. The I<sup>2</sup>C bit rate is the same as the UART bit rate. ### Interfacing Command-Byte-Only I<sup>2</sup>C Devices with UART The deserializers' UART-to-I<sup>2</sup>C conversion can interface with devices that do not require register addresses, such as the MAX7324 GPIO expander. In this mode, the I<sup>2</sup>C master ignores the register address byte and directly reads/ writes the subsequent data bytes (Figure 46). Change the communication method of the I<sup>2</sup>C master using the I<sup>2</sup>CMETHOD bit. I<sup>2</sup>CMETHOD = 1 sets command-byte-only mode, while I<sup>2</sup>CMETHOD = 0 sets normal mode where the first byte in the data stream is the register address. #### **UART Bypass Mode** In bypass mode, the deserializers ignore UART commands from the $\mu C$ and the $\mu C$ communicates with the peripherals directly using its own defined UART protocol. The $\mu C$ cannot access the serializer/deserializer's registers in this mode. Peripherals accessed through the forward control channel using the UART interface need to handle at least one pixel clock period ±10ns of jitter due to the asynchronous sampling of the UART signal by pixel clock. Set MS = high in the serializer to put the control channel into bypass mode. For applications with the µC connected to the deserializer, set the MS pin on the deserializer. There is a 1ms wait time between switching MS and the bypass control channel being active; do not send a UART command during this time. There is no delay time when switching to bypass mode when the µC is connected to the serializer. Although MS on either the serializer or deserializer sets the control-channel byass mode, only the local-side device (connected to the µC) should be used set bypass mode, Do not switch MS while a UART command is being sent. Do not send a logic-low value longer than 100µs to ensure proper GPO functionality. Bypass mode accepts bit rates down to 10kbps in either direction. See the GPO/GPI Control section for GPI functionality limitations. The control-channel data pattern should not be held low longer than 100µs if GPI control is used. Figure 45. Format Conversion Between GMSL UART and I<sup>2</sup>C with Register Address (I2CMETHOD = 0) ### 3.12Gbps GMSL Deserializers for Coax or STP Input and MIPI CSI-2 Output #### I<sup>2</sup>C Interface In $I^2C$ -to- $I^2C$ mode, the deserializer's control-channel interface sends and receives data through an $I^2C$ -compatible 2-wire interface. The interface uses a serial-data line (SDA) and a serial-clock line (SCL) to achieve bidirectional communication between master and slave(s). A $\mu C$ master initiates all data transfers to and from the device and generates the SCL clock that synchronizes the data transfer. When an $I^2C$ transaction starts on the local-side device's control-channel port, the remote-side device's control-channel port becomes an I<sup>2</sup>C master that interfaces with remote-side I<sup>2</sup>C peripherals. The I<sup>2</sup>C master must accept clock stretching that is imposed by the deserializer (holding SCL low). The SDA and SCL lines operate as both an input and an open-drain output. Pullup resistors are required on SDA and SCL. Each transmission consists of a START condition (Figure 6) sent by a master, followed by the device's 7-bit slave address plus a R/W bit, a register address byte, one or more data bytes, and finally a STOP condition. Figure 46. Format Conversion Between GMSL UART and I<sup>2</sup>C without Register Address (I2CMETHOD = 1) #### **START and STOP Conditions** Both SCL and SDA remain high when the interface is not busy. A master signals the beginning of a transmission with a START (S) condition by transitioning SDA from high to low while SCL is high (see <u>Figure 47</u>). When the master has finished communicating with the slave, it issues a STOP (P) condition by transitioning SDA from low to high while SCL is high. The bus is then free for another transmission. #### **Bit Transfer** One data bit is transferred during each clock pulse (Figure 48). The data on SDA must remain stable while SCL is high. #### Acknowledge The acknowledge bit is a clocked 9th bit that the recipient uses to handshake receipt of each byte of data (Figure 49). Thus, each byte transferred effectively requires 9 bits. The master generates the 9th clock pulse, and the recipient pulls down SDA during the acknowledge clock pulse. The SDA line is stable low during the high period of the clock pulse. When the master is transmitting to the slave device, the slave device generates the acknowledge bit because the slave device is the recipient. When the slave device is transmitting to the master, the master generates the acknowledge bit because the master is the recipient. The device generates an acknowledge even when the forward control channel is not active. To prevent acknowledge generation when the forward control channel is not active, set the I2CLOCACK bit low. Figure 47. START and STOP Conditions Figure 48. Bit Transfer # 3.12Gbps GMSL Deserializers for Coax or STP Input and MIPI CSI-2 Output #### **Slave Address** The deserializers have 7-bit long slave addresses. The bit following a 7-bit slave address is the R/W bit, which is low for a write command and high for a read command. The slave address for the deserializer is XX01XXX1 for read commands and XX01XXX0 for write commands. See Figure 50. Figure 49. Acknowledge Figure 50. Slave Address ### 3.12Gbps GMSL Deserializers for Coax or STP Input and MIPI CSI-2 Output #### **Bus Reset** The device resets the bus with the $I^2C$ START condition for reads. When the R/W bit is set to 1, the deserializers transmit data to the master, thus the master is reading from the device. #### **Format for Writing** Writes to the deserializers comprise the transmission of the slave address with the R/W bit set to zero, followed by at least 1 byte of information. The first byte of information is the register address or command byte. The register address determines which register of the device is to be written by the next byte, if received. If a STOP (P) condition is detected after the register address is received, the device takes no further action beyond storing the register address (Figure 51). Any bytes received after the register address are data bytes. The first data byte goes into the register selected by the register address, and subsequent data bytes go into subsequent registers (Figure 52). If multiple data bytes are transmitted before a STOP condition, these bytes are stored in subsequent registers because the register addresses autoincrement. Figure 51. Format for I2C Write Figure 52. Format for Write to Multiple Registers #### Format for Reading The deserializers are read using the internally stored register address as an address pointer, the same way the stored register address is used as an address pointer for a write. The pointer autoincrements after each data byte is read using the same rules as for a write. Thus, a read is initiated by first configuring the register address by performing a write (Figure 53). The master can now read consecutive bytes from the device, with the first data byte being read from the register address pointed by the previously written register address. Once the master sends a NACK, the device stops sending valid data. #### I<sup>2</sup>C Communication with Remote-Side Devices The deserializers support I<sup>2</sup>C communication with a peripheral on the remote side of the communication link using SCL clock stretching. While multiple masters can reside on either side of the communication link, arbitration is not provided. The connected masters need to support SCL clock stretching. The remote-side I<sup>2</sup>C bit rate range must be set according to the local-side I<sup>2</sup>C bit rate. Supported remote-side bit rates can be found in Table 10. Set the I2CMSTBT (register 0x1C) to set the remote I<sup>2</sup>C bit rate. If using a bit rate different from 400kbps, local- and remote-side I<sup>2</sup>C setup and hold times should be adjusted by setting the I2CSLVSH register settings on both sides. Figure 53. Format for I<sup>2</sup>C Read #### Table 10. I<sup>2</sup>C Bit-Rate Ranges | LOCAL BIT RATE | REMOTE BIT RATE RANGE | I2CMSTBT SETTING | |---------------------|-----------------------|------------------| | f > 50kbps | Up to 1Mbps | Any | | 20kbps > f > 50kbps | Up to 400kbps | Up to 110 | | f < 20kbps | Up to 10kbps | 000 | #### I<sup>2</sup>C Address Translation The deserializers support I<sup>2</sup>C address translation for up to two device addresses. Use address translation to assign unique device addresses to peripherals with limited I<sup>2</sup>C addresses. Source addresses (address to translate from) are stored in registers 0x18 and 0x1A. Destination addresses (address to translate to) are stored in registers 0x19 and 0x1B. In a multilink situation where there are multiple deserializers and/or peripheral devices connected to these serializers, the deserializers support broadcast commands to control these multiple devices. Select an unused device address to use as a broadcast device address. Program all the remote-side serializer devices to translate the broadcast device address (source address stored in registers 0x0F, 0x11) to the peripherals' address (destination address stored in registers 0x10, 0x12). Any commands sent to the broadcast address (selected unused address) are sent to all deserializers and/or peripheral devices connected to the deserializers whose addresses match the translated broadcast address. #### **GPO/GPI Control** GPO on the serializer follows GPI transitions on the deserializer. This GPO/GPI function can be used to transmit signals such as a frame sync in a surround-view camera system. The GPI-to-GPO delay is 0.35ms max. Keep time between GPI transitions to a minimum 0.35ms. This includes transitions from the other deserializer in coax splitter mode. Bit D4 of register 0x06 in the deserializer stores the GPI input state. GPO is low after power-up. The $\mu C$ can set GPO by writing to the SETGPO register bit. Do not send a logic-low value on the deserializer RX/SDA input (UART mode) longer than 100 $\mu s$ in either base or bypass mode to ensure proper GPO/GPI functionality. GPO/GPI commands will override and corrupt an I²C/UART command in progress. #### Line Equalizer The deserializer includes an adjustable line equalizer to further compensate cable attenuation at high frequencies. The cable equalizer has 11 selectable levels of compensation from 2.1dB to 13dB (<u>Table 11</u>). To select other equalization levels, set the corresponding register bits in the deserializer (0x05 D[3:0]). Use equalization in the deserializer, together with preemphasis in the serializer, to create the most reliable link for a given cable. #### **HS/VS/DE Tracking** The deserializer has tracking to filter out HS/VS/DE bit or packet errors. HS/VS/DE tracking is on by default when the device is in high-bandwidth mode (BWS = open), and off by default when in 24-bit or 32-bit mode (BWS = low or high). Set/clear HVTREN (D6 of register 0x15) to enable/disable HS/VS tracking. Set/clear DETREN (D5 of register 0x15) to enable/disable DE tracking. By default, the device uses a partial and full periodic tracking of HS/DE. Set HVTRMODE = 0 (D4 of register 0x15) to disable full periodic tracking. HS/VS/DE tracking can be turned on in 24-bit and 32-bit modes to track and correct against bit errors in HS/VS/DE link bits. #### **Serial Input** The device can receive serial data from two kinds of cable: $100\Omega$ twisted pair and $50\Omega$ coax. (Contact the factory for devices compatible with $75\Omega$ cables). **Table 11. Cable Equalizer Boost Levels** | BOOST SETTING<br>(0x05 D[3:0]) | TYPICAL BOOST GAIN (dB) | | | |--------------------------------|-------------------------|--|--| | 0000 | 2.1 | | | | 0001 | 2.8 | | | | 0010 | 3.4 | | | | 0011 | 4.2 | | | | | 5.2 | | | | 0100 | Power-up default when | | | | | EQS is set high | | | | 0101 | 6.2 | | | | 0110 | 7 | | | | 0111 | 8.2 | | | | 1000 | 9.4 | | | | | 10.7 | | | | 1001 | Power-up default when | | | | | EQS is set low | | | | 1010 | 11.7 | | | | 1011 | 13 | | | #### **Coax Splitter Mode** In coax mode, OUT+ and OUT- of the serializer are active. This enables the use as a 1:2 splitter (Figure 54). In coax mode, connect OUT+ to IN+ of the deserializer. Connect OUT- to IN- of the second deserializer. Control-channel data is broadcast from the serializer to both deserializers and their attached peripherals. Assign a unique address to send control data to one deserializer. Leave all unused IN\_pins unconnected, or connect them to ground through $50\Omega$ and a capacitor for increased power-supply rejection. If OUT- is not used, connect OUT- to AVDD through a $50\Omega$ resistor (Figure 55). When there are $\mu Cs$ at the serializer, and at each deserializer, only one $\mu C$ can communicate at a time. Disable forward and reverse channel links according to the communicating deserializer connection to prevent contention in I²C-to-l²C mode. Use ENREVP or ENREVN register bits to disable/enable the control channel link. In UART mode, the serializer provides arbitration of the control-channel link. Figure 54. 2:1 Coax Splitter Connection Diagram Figure 55. Coax Connection Diagram **Table 12. Configuration Input Map** | CX/TP | FUNCTION | |-------|------------------------------------------------------------| | High | Coax+ input. 7-bit device address is XXXXXX0 (bin). | | Mid | Coax- input. 7-bit device address is XXXXXX1 (bin). | | Low | Twisted-pair input. 7-bit device address is XXXXXX0 (bin). | #### **Cable Type Configuration Input** CX/TP determine the power-up state of the serial input. In coax mode, CX/TP also determine which coax input is active, along with the default device address (Table 12). #### **Color Lookup Tables** The deserializer includes three color lookup tables (LUT) to support automatic translation of pixel values. The LUT can be used for RGB666, RGB888, and user-defined generic 8-bit CSI-2 outputs. This feature can be used for color gamma correction, brightness/contrast or for other purposes. There are three lookup tables, each 8 bits wide and 256 entries deep, enabling a 1-to-1 translation of 8-bit input values to any 8-bit output value for each color (24 bits total). #### **Programming and Verifying LUT Data** The $\mu$ C must set the LUTPROG register bit to 1 before programming and verifying the tables. To program a LUT, the $\mu$ C generates a write packet with register address set to the assigned register address for respective LUT (0x7D, 0x7E, or 0x7F). The deserializer writes data in the packet to the respective LUT starting from the LUT address location set in the LUTADDR register. Successive bytes in the data packet are written to the next LUT address location; however, each new data-packet write starts from the address location stored in the LUTADDR register. Use 0x00 for LUTADDR and 0x00 as the number of bytes field in UART packet, when writing a 256-byte data block, because 8-bit-wide number of bytes field cannot normally represent 9-bit wide "256" value. There is no number of bytes field in $I^2C$ -to- $I^2C$ modes. To read back the contents of an LUT, the $\mu$ C generates a read packet with register address set to the assigned register address for respective LUT (0x7D, 0x7E, or 0x7F). The deserializer outputs read data from the respective LUT starting from the LUT address location set in the LUT\_ADDR register. Similar to the write operation, use 0x00 for LUTADDR and 0x00 as the number of bytes field in UART packet, when reading a 256-byte data block. #### **LUT Color Translation** After power-up or going out of sleep or power-down modes, LUT translation is disabled and LUT contents are unknown. After program and verify operations are finished, in order to enable LUT translations, set the LUTPROG bit to 0 and set the respective LUT enable bits (RED\_LUT\_EN, GRN\_LUT\_EN, BLU\_LUT\_EN) to 1 to enable the desired LUT translation function. Only the selected colors are translated by the LUT (the other colors are not touched). The $\mu C$ does not need to fill in all three color lookup tables if all three color translations are not needed. After a pixel is deserialized, decoded, and decrypted (if necessary), it is segmented into its color components red, green, and blue (RGB) according to Table 13 and Figure 56. If LUT translation is enabled, each 8-bit pretranslation color value is used as address to the respective LUT table to look up the corresponding (translated) 8-bit color value. **Table 13. Pixel Data Format** | DOUT<br>[5:0] | DOUT<br>[11:6] | DOUT<br>[17:12] | DOUT18 | DOUT19 | DOUT20 | DOUT<br>[22:21] | DOUT<br>[24:23] | DOUT<br>[26:25] | |---------------|----------------|-----------------|--------|--------|--------|-----------------|-----------------|-----------------| | R[5:0] | G[5:0] | B[5:0] | HS | VS | DE | R[7:6] | G[7:6] | B[7:6] | Figure 56. LUT Dataflow #### **LUT Bit Width** In 32-bit and high-bandwidth modes, 24 bits are available for color data (8 bits per color) and each LUT is used for 8-bit to 8-bit color translation. In 24-bit mode, the deserializer can receive only up to 18-bit color (6 bits per color). The LUT tables can translate from 6-bit to 6-bit, using the first 64 locations (0x00 to 0x3F). Program the MSB 2 bits of each LUT value to 00. Alternatively, program full 8-bit values to each LUT for 6-bit to 8-bit color translation. #### **Recommended LUT Program Procedure** - 1) Write LUTPROG = 1 to register 0x7C. Keep BLULUTEN = 0, GRNLUTEN = 0, REDLUTEN = 0 (write 0x08 to register 0x7C). - Write contents of red LUT with a single write packet. For 24-bit RGB, use 0x7D as register address and 0x00 as number of bytes (UART only) and write 256 bytes. For 18-bit RGB, use 0x7D as register address - and 0x40 as number of bytes (UART only) and write 64 bytes. (Optional: Multiple write packets can be used if LUTADDR is set before each LUT write packet.) - Read contents of red LUT and verify that they are correct. Use the same register address and number of bytes used in the previous step. - 4) Repeat steps 2 and 3 for the green LUT, using 0x7E as the register address. - 5) Repeat steps 2 and 3 for the blue LUT, using 0x7F as the register address. - 6a) To finish the program and verify routine, without enabling the LUT color translation, write LUTPROG = 0 (write 0x00 to register 0x7C). - 6b) To finish the program and verify routine, and start LUT color translation, write LUTPROG = 0, BLULUTEN = 1, GRNLUTEN = 1, REDLUTEN = 1 (write 0x07 to register 0x7C). #### **High-Immunity Reverse Control-Channel Mode** The deserializer contains a high-immunity reverse control-channel mode, which has increased robustness at half the bit rate over the standard GMSL reverse control-channel link (Table 14). Set HIM on the serializer and deserializer to use high-immunity mode at power-up. Set the HIGHIMM bit high in both the serializer and deserializer to enable high-immunity mode at any time after power-up. Set the HIGHIMM bit low in both the serializer and deserializer to use the legacy reverse control-channel mode. The deserializer reverse channel mode is not available for 500µs/1.92ms after the reverse control-channel mode is changed through the serializer/deserializer's HIGHIMM bit setting, respectively. The user must set HIM or the HIGHIMM bits to the same value for proper reverse control-channel communication. In high-immunity mode, Set HPFTUNE = 00 in the equalizer, if the serial bit rate = [pixel clock x 30 (BWS = low or open) or 40 (BWS = high)] is larger than 1Gbps when BWS is low or high. When BWS = open, set HPFTUNE = 00 when the serial bit rate is larger than 2GBps. In addition, use 47nF AC-coupling capacitors. Note that legacy reverse control-channel mode may not function when using 47nF AC-coupling capacitors. By default, high-immunity mode uses a 500kbps bit rate. Set REVFAST =1 (D7 in register 0x1A in the serializer and register 0x11 in the deserializer) in both devices to use a 1Mbps bit rate. Certain limitations apply when using the fast high-immunity mode (Table 15). #### Sleep Mode The deserializers have sleep mode to reduce power consumption. The devices enter or exit sleep mode by a command from a remote $\mu$ C using the control channel. Set the SLEEP bit to 1 to initiate sleep mode. Entering sleep mode resets the HDCP registers, but not the configuration registers. The deserializer sleeps after serial link inactivity or 8ms (whichever arrives first) after setting its SLEEP = 1. See the <u>Link Startup Procedure</u> section for details on waking up the device for different $\mu$ C and starting conditions. To wake up from the local side, send an arbitrary controlchannel command to the deserializer, wait for 5ms for the chip to power up, and then write 0 to SLEEP register bit to make the wake-up permanent. To wake up from the remote side, enable serialization. The deserializer detects the activity on serial link and then when it locks, it automatically sets its SLEEP register bit to 0. #### **Power-Down Mode** The deserializers have a power-down mode that further reduces power consumption compared to sleep mode. Set $\overline{PWDN}$ low to enter power-down mode. In power-down, the parallel outputs remain high impedance. Entering power-down resets the device's registers. Upon exiting power-down, the state of external pins ADD0–ADD2, CX/TP, I2CSEL, DRS, EQS, HIM/CNTL1, and BWS are latched. **Table 14. Reverse Control-Channel Modes** | HIGHIMM BIT OR<br>SD/HIM PIN SETTING | REVFAST<br>BIT | REVERSE CONTROL-CHANNEL MODE | MAX UART/<br>I <sup>2</sup> C BIT RATE<br>(kbps) | | |--------------------------------------|----------------|------------------------------------------------------------------------|--------------------------------------------------|--| | Low (0) X | | Legacy reverse control-channel mode (compatible with all GMSL devices) | 1000 | | | High (1) | 0 | High-immunity mode | 500 | | | | 1 | Fast high-immunity mode | 1000 | | X = Don't care. **Table 15. Fast High-Immunity Mode Requirements** | BWS SETTING | ALLOWED PIXEL CLOCK FREQUENCY (MHz) | | |-------------|-------------------------------------|--| | Low | > 41.66 | | | High | > 30 | | | Open | > 83.33 | | Fast high-immunity mode requires DRS = 0. #### **Configuration Link** The control channel can operate in a low-speed mode called configuration link in the absence of a clock input. This allows a microprocessor to program configuration registers before starting the video link. An internal oscillator provides the clock for the configuration link. Set CLINKEN = 1 on the serializer to enable configuration link. Configuration link is active until the video link is enabled. The video link overrides the configuration link and attempts to lock when SEREN = 1. #### **Link Startup Procedure** <u>Table 16</u> lists the startup procedure for image-sensing applications. The control channel is available after the video link or the configuration link is established. If the deserializer powers up after the serializer, the control channel becomes unavailable for 2ms after power-up. Table 16. Startup Procedure for Image-Sensing Applications (CDS = High, Figure 58) | NO. | | SERIA | DECEDIAL IZED | | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------|--| | NO. | μC | (AUTOSTART ENABLED) | (AUTOSTART DISABLED) | DESERIALIZER | | | | μC connected to deserializer. | Sets all configuration inputs. | Sets all configuration inputs. | Sets all configuration inputs. | | | 1 | Powers up. | Powers up and loads<br>default settings.<br>Establishes video link when<br>valid PCLK available. | Powers up and loads<br>default settings. Goes to<br>sleep after 8ms. | Powers up and loads default settings. Locks to video link signal if available. | | | 2 | Writes deserializer configuration bits and gets an acknowledge. | | | Configuration changed from default settings. | | | 3 | Wakes up the serializer by sending dummy packet, and then writing SLEEP = 0 within 8ms. May not get an acknowledge (or gets a dummy acknowledge) if not locked. | | Wakes up. | | | | 4 | Writes serializer configuration bits. May not get an acknowledge (or gets a dummy acknowledge) if not locked. | Configuration changed from default settings. | | | | | 5 | If not already enabled, sets SEREN = 1, gets an acknowledge and waits for serial link to be established (~3ms). | Establishes video link when valid PCLK available (if not already enabled). | | Locks to video link signal (if not already locked). | | | 6 | Begin sending video data to input. | Video data serialized and sent across serial link. | | Video data received and deserialized. | | ### **High-Bandwidth Digital Content Protection (HDCP)** **Note:** The explanation of HDCP operation in this data sheet is provided as a guide for general understanding. Implementation of HDCP in a product must meet the requirements given in the HDCP System v1.3 Amendment for GMSL, which is available from DCP. HDCP has two main phases of operation, authentication and the link integrity check. The µC starts authentication by writing to the START AUTHENTICATION bit in the GMSL serializer. The GMSL serializer generates a 64-bit random number. The host µC first reads the 64-bit random number from the GMSL serializer and writes it to the deserializer. The µC then reads the GMSL serializer public key selection vector (AKSV) and writes it to the deserializer. The µC then reads the deserializer KSV (BKSV) and writes it to the GMSL serializer. The µC begins checking BKSV against the revocation list. Using the cipher, the GMSL serializer and deserializer calculate a 16-bit response value, R0 and R0', respectively. The GMSL amendment for HDCP reduces the 100ms minimum wait time allowed for the receiver to generate R0' (specified in HDCP rev 1.3) to 128 pixel clock cycles in the GMSL amendment. There are two response-value comparison modes, internal comparison and $\mu C$ comparison. Set EN\_INT\_COMP = 1 to select internal comparison mode. Set EN\_INT\_COMP = 0 to select $\mu C$ comparison mode. In internal comparison mode, the $\mu C$ reads the deserializer response R0' and writes it to the GMSL serializer. The GMSL serializer compares R0' to its internally generated response value R0, and sets R0\_RI\_MATCHED. In $\mu C$ comparison mode, the $\mu C$ reads and compares the R0/R0' values from the GMSL serializer/deserializer. During response-value generation and comparison, the host $\mu$ C checks for a valid BKSV (having 20 1s and 20 0s is also reported in BKSV\_INVALID) and checks BKSV against the revocation list. If BKSV is not on the list and the response values match, the host authenticates the link. If the response values do not match, the $\mu$ C resamples the response values (as described in HDCP rev 1.3, Appendix C). If resampling fails, the $\mu$ C restarts authentication by setting the RESET\_HDCP bit in the GMSL serializer. If BKSV appears on the revocation list, the host cannot transmit data that requires protection. The host knows when the link is authenticated and decides when to output data requiring protection. The $\mu$ C performs a link integrity check every 128 frames or every 2s ±0.5s. The GMSL serializer/deserializer generate response values every 128 frames. These values are compared internally (internal comparison mode) or can be compared in the host $\mu C$ . In addition, the GMSL serializer/deserializer provide response values for the enhanced link verification. Enhanced link verification is an optional method of link verification for faster detection of loss-of-synchronization. For this option, the GMSL serializer and deserializer generate 8-bit enhanced link-verification response values (PJ and PJ') every 16 frames. The host must detect three consecutive PJ/PJ' mismatches before resampling. #### **Encryption Enable** The GMSL link transfers either encrypted or nonencrypted data. To encrypt data, the host $\mu$ C sets the encryption enable (ENCRYPTION\_ENABLE) bit in both the GMSL serializer and deserializer. The $\mu$ C must set ENCRYPTION\_ENABLE in the same VSYNC cycle in both the GMSL serializer and deserializer (no internal VSYNC falling edges between the two writes). The same timing applies when clearing ENCRYPTION\_ENABLE to disable encryption. **Note:** ENCRYPTION\_ENABLE enables/disables encryption on the GMSL irrespective of the content. To comply with HDCP, the $\mu$ C must not allow content requiring encryption to cross the GMSL unencrypted. The $\mu C$ must complete the authentication process before enabling encryption. In addition, encryption must be disabled before starting a new authentication session. #### Synchronization of Encryption The video vertical sync (VSYNC) synchronizes the start of encryption. Once encryption has started, the GMSL generates a new encryption key for each frame and each line, with the internal falling edge of VSYNC and HSYNC. Rekeying is transparent to data and does not disrupt the encryption of video or audio data. #### Repeater Support The GMSL serializer/deserializer include features to build an HDCP repeater. An HDCP repeater receives and decrypts HDCP content and then encrypts and transmits on one or more downstream links. A repeater can also use decrypted HDCP content (e.g., to display on a screen). To support HDCP repeater-authentication protocol, the deserializer has a REPEATER register bit. This register bit must be set to 1 by a $\mu C$ (most likely on the repeater module). Both the GMSL serializer and deserializer use SHA-1 hash-value calculation over the assembled KSV lists. HDCP GMSL links support a maximum of 15 receivers (total number including the ones in repeater modules). If the total number of downstream receivers exceeds 14, the $\mu$ C must set the MAX\_DEVS\_EXCEEDED register bit when it assembles the KSV list. #### **HDCP Authentication Procedures** The GMSL serializer generates a 64-bit random number exceeding the HDCP requirement. The GMSL serializer/deserializer internal one-time programmable (OTP) memories contain a unique HDCP keyset programmed at the factory. The host $\mu$ C initiates and controls the HDCP authentication procedure. The GMSL serializer and deserializer generate HDCP authentication response values for the verification of authentication. Use the following procedures to authenticate the HDCP GMSL encryption (refer to the HDCP 1.3 Amendment for GMSL for details). The $\mu C$ must perform link integrity checks while encryption is enabled (see <u>Table 17</u>). Any event that indicates that the deserializer has lost link synchronization should retrigger authentication. The $\mu C$ must first write 1 to the RESET\_HDCP bit in the GMSL serializer before starting a new authentication attempt. #### **HDCP Protocol Summary** Table 17, Table 18, and Table 19 list the summaries of the HDCP protocol. These tables serve as an implementation guide only. Meet the requirements in the GMSL amendment for HDCP to be in full compliance. Table 17. Startup, HDCP Authentication, and Normal Operation (Deserializer is Not a Repeater)—First Part of the HDCP Authentication Protocol | NO. | μC | HDCP GMSL SERIALIZER | HDCP GMSL DESERIALIZER | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | 1 | Initial state after power-up. | Powers up waiting for HDCP authentication. | Powers up waiting for HDCP authentication. | | 2 | Makes sure that A/V data not requiring protection (low-value content) is available at the GMSL serializer inputs (such as blue or informative screen). Alternatively, uses the FORCE_VIDEO and FORCE_AUDIO bits of the GMSL serializer to mask A/V data at the input of the GMSL serializer. Starts the link by writing SEREN = H or link starts automatically if AUTOS is low. | _ | _ | | 3 | _ | Starts serialization and transmits low-value content A/V data. | Locks to incoming data stream and outputs low-value content A/V data. | | 4 | Reads the locked bit of the deserializer and makes sure the link is established. | _ | _ | | 5 | Optionally writes a random-number seed to the GMSL serializer. | Combines seed with internally generated random number. If no seed provided, only internal random number is used. | _ | | 6 | If HDCP encryption is required, starts authentication by writing 1 to the START_AUTHENTICATION bit of the GMSL serializer. | Generates (stores) AN, and resets the START_AUTHENTICATION bit to 0. | _ | | 7 | Reads AN and AKSV from the GMSL serializer and writes to the deserializer. | _ | Generates R0' triggered by the μC's write of AKSV. | | 8 | Reads the BKSV and REPEATER bit from the deserializer and writes to the GMSL serializer. | Generates R0, triggered by the μC's write of BKSV. | _ | Table 17. Startup, HDCP Authentication, and Normal Operation (Deserializer is Not a Repeater)—First Part of the HDCP Authentication Protocol (continued) | NO. | μС | HDCP GMSL SERIALIZER | HDCP GMSL DESERIALIZER | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------| | 9 | Reads the INVALID_BKSV bit of the GMSL serializer and continues with authentication if it is 0. Authentication can be restarted if it fails (set RESET_HDCP = 1 before restarting authentication). | _ | _ | | 10 | Reads R0' from the deserializer and reads R0 from the GMSL serializer. If they match, continues with authentication; otherwise, retries up to two more times (optionally, GMSL serializer comparison can be used to detect if R0/R0' match). Authentication can be restarted if it fails (set RESET_HDCP = 1 before restarting authentication). | _ | _ | | 11 | Waits for the VSYNC falling edge (internal to the GMSL serializer) and then sets the ENCRYPTION_ENABLE bit to 1 in the deserializer and GMSL serializer (if the FC is not able to monitor VSYNC, it can utilize the VSYNC_DET bit in the GMSL serializer). | Encryption enabled after the next VSYNC falling edge. | Decryption enabled after the next VSYNC falling edge. | | 12 | Checks that BKSV is not in the Key Revocation list and continues if it is not. Authentication can be restarted if it fails. Note: Revocation list check can start after BKSV is read in step 8. | _ | _ | | 13 | Starts transmission of A/V content that needs protection. | Performs HDCP encryption on high-value content A/V data. | Performs HDCP decryption on high-value content A/V data. | ### Table 18. Link Integrity Check (Normal)—Performed Every 128 Frames After Encryption is Enabled | NO. | μC | HDCP GMSL SERIALIZER | HDCP GMSL DESERIALIZER | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------| | 1 | _ | Generates Ri and updates the RI register every 128 VSYNC cycles. | Generates Ri' and updates the RI' register every 128 VSYNC cycles. | | 2 | 1 | Continues to encrypt and transmit A/V data. | Continues to receive, decrypt, and output A/V data. | | 3 | Every 128 video frames (VSYNC cycles) or every 2s. | _ | _ | | 4 | Reads RI from the GMSL serializer. | _ | _ | | 5 | Reads RI' from the deserializer. | _ | _ | | 6 | Reads RI again from the GMSL serializer and makes sure it is stable (matches the previous RI that it has read from the GMSL serializer). If RI is not stable, go back to step 5. | _ | _ | | 7 | If RI matches RI', the link integrity check is successful; go back to step 3. | _ | _ | | 8 | If RI does not match RI', the link integrity check fails. After the detection of failure of link integrity check, the FC makes sure that A/V data not requiring protection (low-value content) is available at the GMSL serializer inputs (such as blue or informative screen). Alternatively, the FORCE_VIDEO and FORCE_AUDIO bits of the GMSL serializer can be used to mask A/V data input of the GMSL serializer. | _ | | | 9 | Writes 0 to the ENCRYPTION_ENABLE bit of the GMSL serializer and deserializer. | Disables encryption and transmits low-value content A/V data. | Disables decryption and outputs low-value content A/V data. | | 10 | Restarts authentication by writing 1 to the RESET_HDCP bit followed by writing 1 to the START_AUTHENTICATION bit in the GMSL serializer. | _ | _ | Table 19. Optional Enhanced Link Integrity Check—Performed Every 16 Frames After Encryption is Enabled | NO. | μС | HDCP GMSL SERIALIZER | HDCP GMSL DESERIALIZER | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------| | 1 | _ | Generates PJ and updates the PJ register every 16 VSYNC cycles. | Generates PJ' and updates the PJ' register every 16 VSYNC cycles. | | 2 | _ | Continues to encrypt and transmit A/V data. | Continues to receive, decrypt, and output A/V data. | | 3 | Every 16 video frames, reads PJ from the GMSL serializer and PJ' from the deserializer. | _ | _ | | 4 | If PJ matches PJ', the enhanced link integrity check is successful; go back to step 3. | _ | _ | | 5 | If there is a mismatch, retry up to two more times from step 3. Enhanced link integrity check fails after 3 mismatches. After the detection of failure of enhanced link integrity check, the µC makes sure that A/V data not requiring protection (low-value content) is available at the GMSL serializer inputs (such as blue or informative screen). Alternatively, the FORCE_VIDEO and FORCE_AUDIO bits of the GMSL serializer can be used to mask A/V data input of the GMSL serializer. | _ | _ | | 6 | Writes 0 to the ENCRYPTION_ENABLE bit of the GMSL serializer and deserializer. | Disables encryption and transmits low-value content A/V data. | Disables decryption and outputs low-value content A/V data. | | 7 | Restarts authentication by writing 1 to the RESET_HDCP bit followed by writing 1 to the START_AUTHENTICATION bit in the GMSL serializer. | _ | _ | #### Example Repeater Network—Two µCs The example shown in Figure 58 has one repeater and two $\mu$ Cs. Table 20 summarizes the authentication operation. ### **Detection and Action Upon New Device Connection** When a new device is connected to the system, the device must be authenticated and the device's KSV checked against the revocation list. The downstream $\mu$ Cs can set the NEW\_DEV\_CONN bit of the upstream receiver and invoke an interrupt to notify upstream $\mu$ Cs. Figure 57. State Diagram (CDS = High) Figure 58. Example Network with One Repeater and Two $\mu$ Cs (Tx = GMSL Serializer's, Rx = Deserializer's) Table 20. HDCP Authentication and Normal Operation (One Repeater, Two $\mu$ Cs)—First and Second Parts of the HDCP Authentication Protocol | NO. | μC_B | μC_R | HDCP GMSL | HDCP GMSL DESERIALIZER (RX_R1, RX_D1, RX_D2) RX R1 CDS = 1 | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | | | | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0 | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0 | | 1 | Initial state after power-up. | Initial state after power-up. | All: Power-up waiting for HDCP authentication. | All: Power-up waiting for HDCP authentication. | | 2 | _ | Writes REPEATER = 1 in RX_R1. Retries until proper acknowledge frame received. <b>Note:</b> This step must be completed before the first part of authentication is started between TX_B1 and RX_R1 by the $\mu$ C_B (step 7). For example, to satisfy this requirement, RX_R1 can be held at powerdown until $\mu$ C_R is ready to write the REPEATER bit, or $\mu$ C_B can poll $\mu$ C_R before starting authentication. | _ | _ | | 3 | Makes sure that A/V data not requiring protection (low-value content) is available at the TX_B1 inputs (such as blue or informative screen). Alternatively, the FORCE_VIDEO and FORCE_AUDIO bits of TX_B1 can be used to mask A/V data input of TX_B1. Starts the link between TX_B1 and RX_R1 by writing SEREN = H to TX_B1, or link starts automatically if serializer's AUTOS is low. | _ | TX_B1: Starts serialization and transmits low-value content A/V data. | RX_R1: Locks to incoming data stream and outputs low-value content A/V data. | | 4 | _ | Starts all downstream links<br>by writing SEREN = H to<br>TX_R1, TX_R2, or links start<br>automatically if AUTOS of<br>transmitters are low. | TX_R1, TX_R2: Starts serialization and transmits low-value content A/V data. | RX_D1, RX_D2: Locks to incoming data stream and outputs low-value content A/V data. | Table 20. HDCP Authentication and Normal Operation (One Repeater, Two $\mu$ Cs)—First and Second Parts of the HDCP Authentication Protocol (continued) | NO. | μС_В | μC_R | HDCP GMSL SERIALIZER (TX_B1, TX_R1, TX_R2) TX_B1 CDS = 0 TX_R1 CDS = 0 TX_R2 CDS = 0 | HDCP GMSL DESERIALIZER (RX_R1, RX_D1, RX_D2) RX_R1 CDS = 1 RX_D1 CDS = 0 RX_D2 CDS = 0 | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | 5 | Reads the locked bit of RX_R1 and makes sure the link between TX_B1 and RX_R1 is established. | Reads the locked bit of RX_D1 and makes sure the link between TX_R1 and RX_D1 is established. Reads the locked bit of RX_D2 and makes sure the link between TX_R2 and RX_D2 is established. | _ | - | | 6 | Optionally, writes a random number seed to TX_B1. | | | _ | | 7 | Starts and completes the first part of the authentication protocol between TX_B1, RX_R1 (see steps 6–10 in Table 17). | _ | TX_B1: According to commands from μC_B, generates AN, computes R0. | RX_R1: According to commands from µC_B, computes R0'. | | 8 | _ | When GPIO_1 = 1 is detected, starts and completes the first part of the authentication protocol between the (TX_R1, RX_D1) and (TX_R2, RX_D2) links (see steps 6–10 in Table 17). | TX_R1, TX_R2: According to commands from μC_R, generates AN, computes R0. | RX_D1, RX_D2: According to commands from µC_R, computes R0'. | | 9 | Waits for the VSYNC falling edge and then enables encryption on the (TX_B1, RX_R1) link. Full authentication is not complete yet so it makes sure A/V content that needs protection is not transmitted. Since REPEATER = 1 was read from RX_R1, the second part of authentication is required. | _ | TX_B1: Encryption enabled after next VSYNC falling edge. | RX_R1: Decryption<br>enabled after next<br>VSYNC falling edge. | Table 20. HDCP Authentication and Normal Operation (One Repeater, Two $\mu$ Cs)—First and Second Parts of the HDCP Authentication Protocol (continued) | NO. | μC_B | μC_R | HDCP GMSL<br>SERIALIZER<br>(TX_B1, TX_R1,<br>TX_R2) | HDCP GMSL<br>DESERIALIZER<br>(RX_R1, RX_D1,<br>RX_D2) | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | | | | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0 | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0 | | 10 | _ | When GPIO_0 = 1 is detected, enables encryption on the (TX_R1, RX_D1) and (TX_R2, RX_D2) links. | TX_R1, TX_R2: Encryption enabled after next VSYNC falling edge. | RX_D1, RX_D2:<br>Decryption enabled<br>after next VSYNC<br>falling edge. | | 11 | | Blocks control channel from µC_B side by setting REVCCEN = FWDCCEN = 0 in RX_R1. Retries until proper acknowledge frame received. | _ | RX_R1: Control channel from serializer side (TX_B1) is blocked after FWDCCEN = REVCCEN = 0 is written. | | 12 | Waits for some time to allow<br>µC_R to make the KSV list<br>ready in RX_R1. Then polls<br>(reads) the KSV_LIST_READY<br>bit of RX_R1 regularly until<br>proper acknowledge frame is<br>received and bit is read as 1. | Writes BKSVs of RX_D1 and RX_D2 to the KSV list in RX_R1. Then, calculates and writes the BINFO register of RX_R1. | _ | RX_R1: Triggered by<br>µC_R's write of BINFO,<br>calculates hash value<br>(V') on the KSV list,<br>BINFO and the secret-<br>value M0'. | | 13 | reserved and six is read as 1. | Writes 1 to the KSV_LIST_<br>READY bit of RX_R1 and then<br>unblocks the control channel<br>from the $\mu$ C_B side by setting<br>REVCCEN = FWDCCEN = 1 in<br>RX_R1. | _ | RX_R1: Control channel from the serializer side (TX_B1) is unblocked after FWDCCEN = REVCCEN = 1 is written. | | 14 | Reads the KSV list and BINFO from RX_R1 and writes them to TX_B1. If any of the MAX_DEVS_EXCEEDED or MAX_CASCADE_EXCEEDED bits is 1, then authentication fails. Note: BINFO must be written after the KSV list. | _ | TX_B1: Triggered by μC_B's write of BINFO, calculates hash value (V) on the KSV list, BINFO and the secret-value M0. | _ | | 15 | Reads V from TX_B1 and V' from RX_R1. If they match, continues with authentication; otherwise, retries up to two more times. | _ | _ | _ | | 16 | Searches for each KSV in the KSV list and BKSV of RX_R1 in the Key Revocation list. | _ | _ | _ | Table 20. HDCP Authentication and Normal Operation (One Repeater, Two $\mu$ Cs)—First and Second Parts of the HDCP Authentication Protocol (continued) | NO. | μС_В | μC_R | HDCP GMSL SERIALIZER (TX_B1, TX_R1, TX_R2) TX_B1 CDS = 0 TX_R1 CDS = 0 TX_R2 CDS = 0 | HDCP GMSL DESERIALIZER (RX_R1, RX_D1, RX_D2) RX_R1 CDS = 1 RX_D1 CDS = 0 RX D2 CDS = 0 | |-----|------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | 17 | If keys are not revoked,<br>the second part of the<br>authentication protocol is<br>completed. | _ | —————————————————————————————————————— | —————————————————————————————————————— | | 18 | Starts transmission of A/V content that needs protection. | _ | All: Perform HDCP encryption on high-value A/V data. | All: Perform HDCP decryption on high-value A/V data. | ### Notification of Start of Authentication and Enable of Encryption to Downstream Links HDCP repeaters do not immediately begin authentication upon startup or detection of a new device, but instead wait for an authentication request from the upstream transmitter/repeaters. Use the following procedure to notify downstream links of the start of a new authentication request: - Host µC begins authentication with the HDCP repeater's input receiver. - When AKSV is written to HDCP repeater's input receiver, its AUTH\_STARTED bit is automatically set and its GPIO1 goes high (if GPIO1\_FUNCTION is set to high). - HDCP repeater's μC waits for a low-to-high transition on HDCP repeater input receiver's AUTH\_STARTED bit and/or GPIO1 (if configured) and starts authentication downstream. - 4) HDCP repeater's $\mu$ C resets the AUTH\_STARTED bit. Set GPIO0\_FUNCTION to high to have GPIO0 follow the ENCRYPTION\_ENABLE bit of the receiver. The repeater $\mu$ C can use this function for notification when encryption is enabled/disabled by an upstream $\mu$ C. #### **Applications Information** #### **Self PRBS Test** The serializers include a PRBS pattern generator that works with bit-error verification in the deserializer. To run the PRBS test, first disable HDCP encryption. Next, set DISHSFILT, DISVSFILT, and DISDEFILT to 1, to disable glitch filter in the deserializer. Then, set PRBSEN = 1 (0x04, D5) in the serializer and then in the deserializer. To exit the PRBS test, set PRBSEN = 0 (0x04, D5) in the deserializer and then in the serializer. #### **Error Checking** The deserializers check the serial link for errors and store the number of decoding errors in the 8-bit registers DECERR (0x0D). If a large number of decoding errors are detected within a short duration (error rate $\geq$ 1/4), the deserializers lose lock and stop the error counter. The deserializers then attempt to relock to the serial data. DECERR reset upon successful video link lock, successful readout of the register (through $\mu C$ ), or whenever auto error reset is enabled. The deserializers use a separate PRBS register during the internal PRBS test, and DECERR are reset to 0x00. #### **ERR** Output The deserializers have an open-drain $\overline{\mathsf{ERR}}$ output. This output asserts low whenever the number of decoding errors exceeds the error thresholds during normal operation, or when at least one PRBS error is detected during PRBS test. $\overline{\mathsf{ERR}}$ reasserts high whenever DECERR resets, due to DECERR readout, video link lock, or auto error reset. #### **Auto Error Reset** The default method to reset errors is to read the respective error registers in the deserializers (0x0D and 0x0E). Auto error reset clears the error counters DECERR and the $\overline{ERR}$ output ~1 $\mu$ s after $\overline{ERR}$ goes low. Auto error reset is disabled on power-up. Enable auto error reset through AUTORST (0x06, D5). Auto error reset does not run when the device is in PRBS test mode. #### Dual µC Control Usually systems have one microcontroller to run the control channel, located on the serializer side for display applications or on the deserializer side for image-sensing applications. However, a $\mu C$ can reside on each side simultaneously and trade off running the control channel. In this case, each $\mu C$ can communicate with the serializer and deserializer and any peripheral devices. Contention occurs if both $\mu$ Cs attempt to use the control channel at the same time. It is up to the user to prevent this contention by implementing a higher level protocol. In addition, the control channel does not provide arbitration between I<sup>2</sup>C masters on both sides of the link. An acknowledge frame is not generated when communication fails due to contention. If communication across the serial link is not required, the $\mu$ Cs can disable the forward and reverse control channel using the FWDCCEN and REVCCEN bits (0x04, D[1:0]) in the serializer/deserializer. Communication across the serial link is stopped and contention between $\mu$ Cs cannot occur. As an example of dual $\mu C$ use in an image-sensing application, the serializer can be in sleep mode and waiting for wake-up by $\mu C$ on the deserializer side. After wake-up, the serializer-side $\mu C$ assumes master control of the serializer's registers. #### Changing the Clock Frequency It is recommended that the serial link be enabled after the video clock ( $f_{DXRI}$ ) and the control-channel clock ( $f_{UARI}$ / $f_{I2C}$ ) are stable. When changing the clock frequency, stop the video clock for 5µs, apply the clock at the new frequency, then restart the serial link or toggle SEREN. On-the-fly changes in clock frequency are possible if the new frequency is immediately stable and without glitches. The reverse control channel remains unavailable for 500µs after serial link start or stop. When using the UART interface, limit on-the-fly changes in $f_{UART}$ to factors of less than 3.5 at a time to ensure that the device recognizes the UART sync pattern. For example, when lowering the UART frequency from 1Mbps to 100kbps, first send data at 333kbps then at 100kbps for reduction ratios of 3 and 3.333, respectively. #### Spread-Spectrum Clock Tracking Using a spread-spectrum clock source can reduce EMI/ EMC on the serial and MIPI data. The deserializer can track a spread-spectrum signal from the serializer. Use a spread < $\pm 1\%$ for CSI-2 output rates $\leq 400$ MHz. Use a spread < $\pm 0.5\%$ for CSI-2 output rates > 400MHz. #### **Fast Detection of Loss-of-Synchronization** A measure of link quality is the recovery time from loss-of-synchronization. The host can be quickly notified of loss-of-lock by connecting the deserializer's LOCK output to the GPI input. If other sources use the GPI input, such as a touch-screen controller, the $\mu C$ can implement a routine to distinguish between interrupts from loss-of-sync and normal interrupts. Reverse control-channel communication does not require an active forward link to operate and accurately tracks the LOCK status of the GMSL link. LOCK asserts for video link only and not for the configuration link. ### Providing a Frame Sync (Camera Applications) The GPI/GPO provide a simple solution for camera applications that require a frame sync signal from the ECU (e.g., surround-view systems). Connect the ECU frame sync signal to the GPI input, and connect GPO output to the camera frame sync input. GPI/GPO has a typical delay of 275µs. Skew between multiple GPI/GPO channels is typically 115µs. If a lower skew signal is required, connect the camera's frame sync input to one of the deserializer's GPIOs and use an I<sup>2</sup>C broadcast write command to change the GPIO output state. This has a maximum skew of 1.5µs, independent from the used I<sup>2</sup>C bit rate. ### **Software Programming of the Device Addresses** The serializers and deserializers have programmable device addresses. This allows multiple GMSL devices, along with I<sup>2</sup>C peripherals, to coexist on the same control channel. The serializer device address is in register 0x00 of each device, while the deserializer device address is in register 0x01 of each device. To change a device address, first write to the device whose address changes (register 0x00 of the serializer for serializer device address change, or register 0x01 of the deserializer for deserializer device address change). Then write the same address into the corresponding register on the other device (register 0x00 of the deserializer for serializer device address change, or register 0x01 of the serializer for deserializer device address change). #### **Three-Level Configuration Inputs** CX/TP and BWS are three-level inputs that control the serial interface configuration and power-up defaults. Connect three-level inputs through a pullup resistor to IOVDD to set a high level, a pulldown resistor to GND to set a low level, or open to set a mid level. For digital control, use three-state logic to drive the three-level logic input. #### **Configuration Blocking** The deserializers can block changes to registers. Set CFGBLOCK to make registers 0x00 to 0x1F as read only. Once set, the registers remain blocked until the supplies are removed or until $\overline{PWDN}$ is low. #### Compatibility with Other GMSL Devices The deserializers are designed to pair with the MAX9275–MAX9281 serializers, but interoperate with any GMSL serializers. See Table 21 for operating limitations #### **Key Memory** Each device has a unique HDCP key set that is stored in secure nonvolatile memory (NVM). The HDCP key set consists of 40 56-bit private keys and one 40-bit public key. The NVM is qualified for automotive applications. #### **HS/VS/DE Inversion** The deserializers use an active-high HS, VS, and DE for encoding and HDCP encryption. Set INVHSYNC, INVVSYNC, and INVDE in the serializer to invert active-low input signals for use with the GMSL devices. Set INVHSYNC, INVVSYNC, and INVDE in the deserializer (register 0x14) to output active-low signals for use with downstream devices. #### WS/SCK Inversion The deserializers use standard polarities for I<sup>2</sup>S. Set INVWS and INVSCK in the serializer (register 0x1B) to invert opposite polarity signals for use with the GMSL devices. Set INVWS and INVSCK in the deserializer (register 0x1D) to output reverse-polarity signals for downstream use. #### **GPIOs** The deserializers have two open-drain GPIOs available when not used for HDCP purposes (see the <u>Notification of Start of Authentication and Enable of Encryption to Downstream Links</u> section), GPIO10UT and GPIO00UT (0x06, D3 and D1) set the output state of the GPIOs. Setting the GPIO output bits to 0 low pulls the output low, while setting the bits to 1 leaves the output undriven, and pulled high through internal/external pullup resistors. The GPIO input buffers are always enabled. The input states are stored in GPIO1 and GPIO0 (0x06, D2 and D0). Set GPIO10UT/GPIO0OUT to 1 when using GPIO1/GPIO0 as an input. #### **Line-Fault Detection** The line-fault detector monitors for line failures such as short to ground, short to battery, and open link for system-fault diagnosis. Figure 1 shows the required external resistor connections. $\overline{LFLT}$ = low when a line fault is detected and $\overline{LFLT}$ goes high when the line returns to normal. The line-fault type is stored in 0x08 D[3:0] of the serializer. Filter $\overline{LFLT}$ with the $\mu C$ to reduce the detector's susceptibility to short ground shifts. The fault-detector threshold voltages are referenced to the serializer ground. Additional passive components set the DC level of the cable. If the serializer and GMSL deserializer grounds are different, the link DC voltage during normal operation can vary and cross one of the fault-detection thresholds. Table 21. MAX9288/MAX9290 Feature Compatibility | FEATURE | GMSL SERIALIZER | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HDCP (MAX9290 only) | If feature not supported in serializer, must not be turned on in the MAX9290. | | High-bandwidth mode | If feature not supported in serializer, must only use 24-bit and 32-bit modes. | | I <sup>2</sup> C-to-I <sup>2</sup> C | If feature not supported in serializer, must use UART-to-I <sup>2</sup> C or UART-to-UART. | | Coax | If feature not supported in serializer, must connect unused serial output through 200nF and $50\Omega$ in series to $V_{DD}$ and set the reverse control channel amplitude to 100mV. | | High-immunity control channel | If feature not supported in serializer, must use the legacy reverse control-channel mode. | | TDM encoding | If feature not supported in serializer, must use I <sup>2</sup> S encoding (with 50% WS duty cycle), if supported. | | I <sup>2</sup> S encoding | If feature not supported in serializer, must disable I <sup>2</sup> S in the MAX9288/MAX9290. | For the fault-detection circuit, select the resistor's power rating to handle a short to the battery. In coax mode, leave the unused line-fault inputs unconnected. To detect the short-together case, refer to Application Note 4709: *GMSL Line-Fault Detection*. Table 23 lists the mapping for line fault types #### **Internal Input Pulldowns** The control and configuration inputs (except three-level inputs) include a pulldown resistor to GND. External pulldown resistors are not needed. #### Choosing I<sup>2</sup>C/UART Pullup Resistors I<sup>2</sup>C and UART open-drain lines require a pullup resistor to provide a logic-high level. There are tradeoffs between power dissipation and speed, and a compromise may be required when choosing pullup resistor values. Every device connected to the bus introduces some capacitance even when the device is not in operation. I<sup>2</sup>C specifies 300ns rise times (30% to 70%) for fast mode, which is defined for data rates up to 400kbps (see the I<sup>2</sup>C specifications in the *AC Electrical Characteristics* table for details). To meet the fast-mode rise-time requirement, choose the pullup resistors so that rise time $t_R = 0.85$ x R<sub>PULLUP</sub> x C<sub>BUS</sub> < 300ns. The waveforms are not recognized if the transition time becomes too slow. The device supports I<sup>2</sup>C/UART rates up to 1Mbps. #### **AC-Coupling** AC-coupling isolates the receiver from DC voltages up to the voltage rating of the capacitor. Capacitors at the serializer output and at the deserializer input are needed for proper link operation and to provide protection if either end of the cable is shorted to a battery. AC-coupling blocks low-frequency ground shifts and low-frequency common-mode noise. #### Selection of AC-Coupling Capacitors Voltage droop and the digital sum variation (DSV) of transmitted symbols cause signal transitions to start from different voltage levels. Because the transition time is fixed, starting the signal transition from different voltage levels causes timing jitter. The time constant for an AC-coupled link needs to be chosen to reduce droop and jitter to an acceptable level. The RC network for an AC-coupled link consists of the CML/coax receiver termination resistor (R<sub>TR</sub>), the CML/coax driver termination resistor (R<sub>TD</sub>), and the series AC-coupling capacitors (C). The RC time constant for four equal-value series capacitors is (C x (R<sub>TD</sub> + R<sub>TR</sub>))/4. R<sub>TD</sub> and R<sub>TR</sub> are required to match the transmission line impedance (usually 100 $\Omega$ differential, $50\Omega$ single ended). This leaves the capacitor selection to change the system time constant. Use at $0.22\mu F$ (using legacy reverse control channel), 47nF (using high-immunity reverse control channel), or larger high-frequency surface-mount ceramic capacitors, with sufficient voltage rating to withstand a short to battery, to pass the lower speed reverse control-channel signal. Use capacitors with a case size less than $3.2 mm \times 1.6 mm$ to have lower parasitic effects to the high-speed signal. #### **Power-Supply Circuits and Bypassing** The deserializers use an AVDD18 and DVDD18 of 1.7V to 1.9V and an AVDD3 of 3.0V to 3.6V. All single-ended inputs and outputs except for the serial input derive power from an IOVDD of 1.7V to 3.6V that scale with IOVDD. Proper voltage-supply bypassing is essential for high-frequency circuit stability. #### **Power-Supply Table** Power-supply currents shown in the <u>DC Electrical Characteristics</u> table is measured at V<sub>IOVDD</sub> = 3.6V. If using a different IOVDD voltage, the IOVDD worst-case supply current will vary. HDCP operation (MAX9290 only) draws additional current. This is shown in Table 24. #### **Cables and Connectors** Interconnect for CML typically has a differential impedance of $100\Omega$ . Use cables and connectors that have matched differential impedance to minimize impedance discontinuities. Coax cables typically have a characteristic impedance of $50\Omega$ , contact the factory for $75\Omega$ operation). Table 24 lists the suggested cables and connectors used in the GMSL link. #### **Board Layout** Separate LVCMOS logic signals and CML/coax high-speed signals to prevent crosstalk. Use a four-layer PCB with separate layers for power, ground, CML/coax, and LVCMOS logic signals. Layout PCB traces close to each other for a $100\Omega$ differential characteristic impedance for STP. The trace dimensions depend on the type of trace used (microstrip or stripline). Note that two $50\Omega$ PCB traces do not have $100\Omega$ differential impedance when brought close together—the impedance goes down when the traces are brought closer. Use a $50\Omega$ trace for the single-ended output when driving coax. Route the PCB traces for differential CML channel in parallel to maintain the differential characteristic impedance. Avoid vias. Keep PCB traces that make up a differential pair equal length to avoid skew within the differential pair. ### **Table 22. Line-Fault Mapping** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | LINE-FAULT TYPE | |---------------------|--------|-------|-------|-----------------------------------------------| | | | LFNEG | 00 | Negative cable wire shorted to supply voltage | | | D[3:2] | | 01 | Negative cable wire shorted to ground | | | | | 10 | Normal operation | | 0x76 | | | 11 | Negative cable wire disconnected | | 0.276 | D[1:0] | LFPOS | 00 | Positive cable wire shorted to supply voltage | | | | | 01 | Positive cable wire shorted to ground | | | | | 10 | Normal operation | | | | | 11 | Positive cable wire disconnected | ### Table 23. Additional Supply Current from HDCP (MAX9290 Only) | PIXEL CLOCK<br>(MHz) | MAXIMUM HDCP CURRENT (mA) | |----------------------|---------------------------| | 16.6 | 6 | | 33.3 | 9 | | 36.6 | 9 | | 66.6 | 12 | | 104 | 18 | ### **Table 24. Suggested Connectors and Cables for GMSL** | VENDOR | CONNECTOR | CABLE | TYPE | |-------------|----------------|--------------|------| | Rosenberger | 59S2AX-400A5-Y | Dacar 302 | Coax | | Rosenberger | D4S10A-40ML5-Z | Dacar 535-2 | STP | | Nissei | GT11L-2S | F-2WME AWG28 | STP | | JAE | MX38-FF | A-BW-Lxxxxx | STP | #### **ESD Protection** ESD tolerance is rated for Human Body Model, IEC 61000-4-2, and ISO 10605. The ISO 10605 and IEC 61000-4-2 standards specify ESD tolerance for electronic systems. The serial link inputs are rated for ISO 10605 ESD protection and IEC 61000-4-2 ESD protection. All pins are tested for the Human Body Model. The Human Body Model discharge components are $C_S$ = 100pF and $R_D$ = 1.5k $\Omega$ (Figure 59). The IEC 61000-4-2 discharge components are $C_S$ = 150pF and $R_D$ = 330 $\Omega$ (Figure 60). The ISO 10605 discharge components are $C_S$ = 330pF and $R_D$ = 2k $\Omega$ (Figure 61). Figure 60. IEC 61000-4-2 Contact Discharge ESD Test Circuit Figure 59. Human Body Model ESD Test Circuit Figure 61. ISO 10605 Contact Discharge ESD Test Circuit **Table 25. Register Table** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | | |---------------------|--------|--------------|----------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----| | 0x00 | D[7:1] | SERID | XXXXXXX | Serializer device address (power-up default value depends on latched address pin level). | XX00XX0 | | | | D0 | _ | 0 | Reserved | 0 | | | | D[7:1] | DESID | xxxxxxx | Deserializer device address (power-up default value depends on latched address pin level). | XX01XXX | | | 0x01 | | | 0 | Normal operation | | | | | D0 | CFGBLOCK | 1 | Registers 0x00 to 0x1F and 0x60 to 0x67 are read only. | 0 | | | | D[7:6] | _ | 00 | Reserved | 00 | | | | DE | ALIDIOMODE | 0 | WS, SCK configured as output (deserializer-sourced clock). | 0 | | | 0x02 | D5 | AUDIOMODE | 1 | WS, SCK configured as input (system-sourced clock). | 0 | | | | 5.4 | ALIBIOEN | 0 | Disable I <sup>2</sup> S/TDM channel. | _ | | | | D4 | 4 AUDIOEN | 1 | Enable I <sup>2</sup> S/TDM channel. | 1 | | | | D[3:0] | _ | 1111 | Reserved | 1111 | | | 0x03 | D[7:0] | <del>-</del> | 00000000 | Reserved | 00000000 | | | | D7 | LOCKED | 0 | LOCK output is low. | 0 | | | | | LOCKED | 1 | LOCK output is high. | (Read only) | | | | D6 | _ | 0 | Reserved | 0 | | | | 5- | DDDOEN | 0 | Disable PRBS test. | • | | | | D5 | PRBSEN | 1 | Enable PRBS test. | 0 | | | | | | CLEED | 0 | Normal mode (power-up default value depends on CDS and MS pin value at power-up). | 0.4 | | | D4 | SLEEP | 1 | Activate sleep mode (power-up default value depends on CDS and MS pin value at power-up). | 0, 1 | | | 0x04 | | | 00 | Local control channel uses I <sup>2</sup> C when I2CSEL = 0. | | | | OXO-1 | D[3:2] | INTTYPE | 01 | Local control channel uses UART when I2CSEL = 0. | 01 | | | | | | 10, 11 | Local control channel disabled. | | | | | | DE VOCEN | 0 | Disable reverse control channel to serializer (sending). | _ | | | | D1 | REVCCEN | 1 | Enable reverse control channel to serializer (sending). | 1 | | | | Do | EMDCOEN! | 0 | Disable forward control channel from serializer (receiving) | 4 | | | | D0 | FWDCCEN | 1 | Enable forward control channel from serializer (receiving). | 1 | | **Table 25. Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | |---------------------|--------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------|------------------| | | | | 0 | I <sup>2</sup> C conversion sends the register address when converting UART-to-I <sup>2</sup> C. | | | | D7 | I2CMETHOD | 1 | Disable sending of I <sup>2</sup> C register address when converting UART-to-I <sup>2</sup> C (command-byte-only mode). | 0 | | | | | 00 | 7.5MHz equalizer highpass filter cutoff frequency. | | | | Die-El | HPFTUNE | 01 | 3.75MHz equalizer highpass filter cutoff frequency | 01 | | | D[6:5] | HPFIONE | 10 | 2.5MHz equalizer highpass filter cutoff frequency. | UI | | | | | 11 | 1.87MHz equalizer highpass filter cutoff frequency. | | | | D4 | 4 PDEQ | 0 | Enable equalizer. | 0 | | | D4 | | 1 | Disable equalizer. | | | 0x05 | | | 0000 | 2.1dB equalizer-boost gain. | | | | | | 0001 | 2.8dB equalizer-boost gain. | | | | | | 0010 | 3.4dB equalizer-boost gain. | | | | | | 0011 | 4.2dB equalizer-boost gain. | | | | | | 0100 | 5.2dB equalizer-boost gain. Power-up default when EQS is high. | | | | | | 0101 | 6.2dB equalizer-boost gain. | | | | D[3:0] | EQTUNE | 0110 | 7dB equalizer-boost gain. | 0100,1001 | | | | | 0111 | 8.2dB equalizer-boost gain. | | | | | | 1000 | 9.4dB equalizer-boost gain. | | | | | | 1001 | 10.7dB equalizer-boost gain. Power-up default when EQS is low. | | | | | | 1010 | 11.7dB equalizer-boost gain. | | | | | | 1011 | 13dB equalizer-boost gain. | | | | | | 11XX | Do not use. | | **Table 25. Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | |---------------------|--------|-----------|----------|-------------------------------------------------------------------------------------------|------------------| | | | | 0 | Device uses standard PRBS test. | | | | D7 | PRBSTYPE | 1 | Device uses MAX9271/MAX9273-compatible PRBS test (for use with the MAX9271/MAX9273 only). | 0 | | | D6 | AUTORST | 0 | Do not automatically reset error registers and outputs. | 0 | | | D6 | AUTORST | 1 | Automatically reset DECERR register 1µs after ERR asserts. | U | | | D5 | DISGPI | 0 | Enable GPI-to-GPO signal transmission to serializer. | 0 | | 0x06 | D5 | D5 DISGPI | 1 | Disable GPI-to-GPO signal transmission to serializer. | | | | D4 | D4 GPIIN | 0 | GPI input is low. | 0 | | | | | 1 | GPI input is high. | (Read only) | | | D3 | GPIO1OUT | 0 | Set GPIO1 to low. | 4 | | | 03 | GPIOTOUT | 1 | Set GPIO1 to high. | 1 | | | D2 | GPIO1IN | 0 | GPIO1 input is low. | 0 | | | | GPIOTIN | 1 | GPIO1 input is high. | (Read only) | | | D1 | GPIO0OUT | 0 | Set GPIO0 to low. | 1 | | | וט | GFIOUOUT | 1 | Set GPIO0 to high. | ' | | | D0 | GPIO0IN | 0 | GPIO0 input is low. | 0 | | | | GFIOUIN | 1 | GPIO0 input is high. | (Read only) | | 0x07 | D[7:0] | _ | 01010100 | Reserved | 01010100 | **Table 25. Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | | | | | | |---------------------|-----------|--------------|----------|-------------------------------------------------------------------------------------------------------------|---------------------------------|----|-----------|---|-------------------------------------------------------------------|---| | | D[7:5] | <del>_</del> | 001 | Reserved | 001 | | | | | | | | | | 00 | D18/D19 assigned to HS/VS . | | | | | | | | | D[4:3] | HVSRC | 01 | D14/D15 assigned to HS/VS (for use with the MAX9271). | 00 | | | | | | | | | | 1X | D0/D1 assigned to HS/VS (D[19:2] shifted to D[17:0]). For use with the MAX9271/MAX9273 with H/V inversion). | | | | | | | | 000 | D2 | DISDEFILT | 0 | Enable DE glitch filter. Power-up default when BWS = high or low. | Х | | | | | | | 80x0 | D2 | DISDEFILI | 1 | Disable DE glitch filter. Power-up default when BWS = open. | ^ | | | | | | | | D1 | DISVSEILT | 0 | Enable VS glitch filter. Power-up default when BWS = high or low. | X | | | | | | | | Di | DISVSFILT | 1 | Disable VS glitch filter. Power-up default when BWS = open. | ^ | | | | | | | | DO | DO | D0 | DO | DO | DO | DISHSFILT | 0 | Enable HS glitch filter. Power-up default when BWS = high or low. | X | | | Во | DIOTIONE! | 1 | Disable HS glitch filter. Power-up default when BWS = open. | ^ | | | | | | | | D7 | 7 VSYNCOUT | 0 | Normal CNTL3 operation. | 0 | | | | | | | | <i>D1</i> | | 1 | CNTL3 outputs VSYNC. | O O | | | | | | | 0x09 | D6 | D6 | AUTOPPL | 0 | Automatic pixel count disabled. | 0 | | | | | | | | ACTOLLE | 1 | Automatic pixel count enabled. | Ů | | | | | | | | D[5:0] | | 000000 | Reserved | 000000 | | | | | | | 0x0A | D[7:0] | <u> </u> | 00010XXX | Reserved | 00010XXX | | | | | | | 0x0B | D[7:0] | | 00100000 | Reserved | 00100000 | | | | | | | 0x0C | D[7:0] | ERRTHR | XXXXXXXX | Error threshold for decoding errors. | 00000000 | | | | | | | 0x0D | D[7:0] | DECERR | xxxxxxx | Decoding error counter. | 00000000<br>(Read only) | | | | | | | 0x0E | D[7:0] | PRBSERR | xxxxxxx | PRBS error counter. | 00000000<br>(Read only) | | | | | | | 0x0F | D[7:0] | | XXXXXXX | Reserved | (Read only) | | | | | | | 0x10 | D[7:0] | <u> </u> | XXXXXXX | Reserved | (Read only) | | | | | | | | | REVEAST | 0 | High-immunity reverse channel mode uses 500kbps bit rate. | 0 | | | | | | | 0x11 | D7 | REVFAST - | 1 | High-immunity reverse channel mode uses 1Mbps bit rate. | U | | | | | | | | D[6:0] | _ | 0100010 | Reserved | 0100010 | | | | | | **Table 25. Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | | | | | | | | |---------------------|------------|----------|----------|----------------------------------------------------------------------------------------------------------------------|------------------|--------------------|-----|----|----------------------------------------|---|----------------------|-----| | | D7 | MCLKCDC | 0 | MCLK derived from PCLKOUT. See Table 9. | - 0 | | | | | | | | | 0x12 | 0/ | MCLKSRC | 1 | MCLK derived from internal oscillator. | ] 0 | | | | | | | | | UXIZ | Die-01 | MCLKDIV | 0000000 | MCLK disabled. | 0000000 | | | | | | | | | | D[6:0] | MCLKDIV | XXXXXXX | MCLK divider. | 0000000 | | | | | | | | | 0x13 | D[7:0] | _ | 0X000000 | Reserved | 0X000000 | | | | | | | | | | D7 | INIVA/C | 0 | Normal VSYNC operation. | 0 | | | | | | | | | | 0/ | INVVS | 1 | Invert VSYNC. | 0 | | | | | | | | | | <b>D</b> 0 | 15.17.10 | 0 | Normal HSYNC operation. | | | | | | | | | | | D6 | INVHS | 1 | Invert HSYNC. | 0 | | | | | | | | | | D5 | DE IND/DE | 0 | Normal DE operation. | - 0 | | | | INVDE | 1 | Invert DE. | U | | | | | | | | | | | | 0 | High data rate mode. Power-up default when DRS pin is low (transitions on the DRS pin override the DRS bit setting). | 0.4 | | | | | | | | | 0x14 | D4 | DRS | 1 | Low data rate mode. Power-up default when DRS pin is high (transitions on the DRS pin override the DRS bit setting). | 0, 1 | | | | | | | | | | D.o. | 5 | D0 | Da | Da | D3 | DOG | 0 | Normal parallel output driver current. | 0 | | | | | D3 | DCS | 1 | Boosted parallel output driver current. | 0 | | | | | | | | | | DO | DICDWAKE | 0 | Enable remote wake-up. | | | | | | | | | | | D2 | DISRWAKE | 1 | Disable remote wake-up. | 0 | | | | | | | | | | D1 | _ | 0 | Reserved | 0 | | | | | | | | | | Do | INITOLIT | 0 | Drive INTOUT low. | | | | | | | | | | | D0 | D0 | D0 | INTOUT | 1 | Drive INTOUT high. | 0 | | | | | | **Table 25. Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | |---------------------|--------|------------|----------|--------------------------------------------------------------------------------------------------------|------------------| | | | | 0 | INTOUT pin output controlled by INTOUT bit above. | | | | D7 | AUTOINT | 1 | Writes to any AVINFO bytes sets INTOUT to high. Reads to any AVINFO bytes sets INTOUT to low. | 1 | | | D6 | HVTREN | 0 | Disable HS/VS tracking (power-up default value depends on state of BWS input value at power-up). | 0, 1 | | | | HVIKEN | 1 | Enable HS/VS tracking (power-up default value depends on state of BWS input value at power-up). | 0, 1 | | 0x15 | D5 | DETREN | 0 | Disable DE tracking (power-up default value depends on state of BWS input value at power-up). | 0, 1 | | | D5 | DETREN | 1 | Enable DE tracking (power-up default value depends on state of BWS input value at power-up). | 0, 1 | | | D4 | HVTBMODE | 0 | Partial periodic HS/VS and DE tracking. | 1 | | | 54 | HVTRMODE | 1 | Partial and full periodic HS/VS and DE tracking. | 1 | | | D[3:2] | _ | 00 | Reserved | 00 | | | D1 | MCLKWS | 0 | MCLK output operates normally. | 0 | | | ן וט | | 1 | WS is output from MCLK (MCLK mirrors WS). | U | | | DO | MCLIZDIN | 0 | MCLK output on DOUT28/CNTL2. | 0 | | | | D0 MCLKPIN | 1 | MCLK output on ADD0/CNTL0. | U | | | | HIGHIMM | 0 | Legacy reverse control channel mode (power-<br>up default value depends on HIM/CNTL1 at<br>power-up). | 0.1 | | 0x16 | D7 | підпіілілі | 1 | High-immunity reverse control channel mode (power-up default value depends on HIM/ CNTL1 at power-up). | 0, 1 | | | D[6:0] | _ | 1011010 | Reserved | 1011010 | | 0x17 | D[7:0] | | 000XXXXX | Reserved | 000XXXXX | | 0x18 | D[7:1] | I2CSRCA | XXXXXXX | I <sup>2</sup> C address translator source A. | 0000000 | | UX 10 | D0 | _ | 0 | Reserved | 0 | | 0x19 | D[7:1] | I2CDSTA | XXXXXXX | I <sup>2</sup> C address translator destination A. | 0000000 | | 0.0.1.5 | D0 | | 0 | Reserved | 0 | | 0x1A | D[7:1] | I2CSRCB | XXXXXXX | I <sup>2</sup> C address translator source B. | 0000000 | | UXIA | D0 | | 0 | Reserved | 0 | | 0x1B | D[7:1] | I2CDSTB | XXXXXXX | I <sup>2</sup> C address translator destination B. | 0000000 | | UXID | D0 | _ | 0 | Reserved | 0 | **Table 25. Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | |---------------------|--------|--------------|----------|---------------------------------------------------------------------------------------------------------------|-------------------------| | | D7 | D7 I2CLOCACK | 0 | Acknowledge not generated when forward channel is not available. | 1 | | | | IZCLOCACK | 1 | I <sup>2</sup> C to I <sup>2</sup> C-slave generates local acknowledge when forward channel is not available. | ı | | | | | 00 | 352ns/117ns I <sup>2</sup> C setup/hold time. | | | | D[6:5] | I2CSLVSH | 01 | 469ns/234ns I <sup>2</sup> C setup/hold time. | 01 | | | D[0.0] | IZOOLVOIT | 10 | 938ns/352ns I <sup>2</sup> C setup/hold time. | O1 | | | | | 11 | 1046ns/469ns I <sup>2</sup> C setup/hold time. | | | | | | 000 | 8.47kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-master bit-rate setting. | | | | | | 001 | 28.3kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-master bit-rate setting. | | | 0x1C | D[4:2] | I2CMSTBT | 010 | 84.7kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-master bit-rate setting. | 101 | | | D[4:2] | IZCMSTBT | 011 | 105kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-master bit-rate setting. | 101 | | | | | 100 | 173kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-master bit-rate setting. | | | | | | 101 | 339kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-master bit-rate setting. | | | | | | 110 | 533kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-master bit-rate setting. | | | | | | 111 | 837kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-master bit-rate setting. | | | | | | 00 | 64μs (typ) I <sup>2</sup> C to I <sup>2</sup> C-slave remote timeout. | | | | | | 01 | 256μs (typ) I <sup>2</sup> C to I <sup>2</sup> C-slave remote timeout. | | | | D[1:0] | I2CSLVTO | 10 | 1024μs (typ) I <sup>2</sup> C to I <sup>2</sup> C-slave remote timeout. | 10 | | | | | 11 | No I <sup>2</sup> C to I <sup>2</sup> C-slave remote timeout. | | | | D[7:3] | _ | 00000 | Reserved | 00000 | | | | ALIDUEDELL | 0 | Audio FIFO repeats last audio word when FIFO is empty. | 0 | | 0x1D | D2 | AUDUFBEH | 1 | Audio FIFO outputs all zeroes when FIFO is empty. | 0 | | | D1 | INVSCK | 0 | Do not invert SCK at output. | 0 | | | | | 1 | Invert SCK at output. | | | | D0 | INVWS | 0 | Do not invert WS at output. | 0 | | | | | 1 | Invert WS at output. | | | 0x1E | D[7:0] | ID | 00101XX0 | Device identifier<br>(MAX9288 = 0x2A)<br>(MAX9290 = 0x2C) | 00101XX0<br>(Read only) | **Table 25. Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | |---------------------|--------|--------------|----------|------------------------------------------------------------------------------------|--------------------| | | D[7:5] | _ | 000 | Reserved | 000<br>(Read only) | | 0x1F | D4 | CAPS | 0 | Not HDCP capable (MAX9288). | (Dood only) | | | D4 | CAPS | 1 | HDCP capable (MAX9290). | (Read only) | | | D[3:0] | REVISION | XXXX | Device revision. | (Read only) | | 0x40 to 0x59 | D[7:0] | AVINFO | XXXXXXX | Video/audio format/status/information bytes. | All zeroes | | | | | 00 | CSI-2 outputs with ID as virtual channel 0. | | | | D[7:6] | VC | 01 | CSI-2 outputs with ID as virtual channel 1. | 00 | | | D[7:6] | VC | 10 | CSI-2 outputs with ID as virtual channel 2. | 00 | | | | | 11 | CSI-2 outputs with ID as virtual channel 3. | | | | DE | INIDIATOM | 0 | RAW8/10/12 mode uses single load. YUV422-8b/10b uses muxed mode. | 0 | | | D5 | INPUTBW | 1 | RAW8/10/12 mode uses double load. YUV422-8b/10b uses normal mode. | 0 | | | D4 | D4 OLDI | 0 | RGB888 uses VESA format<br>(MSB to LSB bit order = 7, 6, 5, 4, 3, 2, 1, 0). | 1 | | | | | 1 | RGB888 uses oLDI format<br>(MSB to LSB bit order = 5, 4, 3, 2, 1, 0, 7, 6). | | | 0x60 | | | 0000 | CSI-2 output uses RGB888 (Power-on default). | | | | | | 0001 | CSI-2 output uses RGB565. | | | | | | 0010 | CSI-2 output uses RGB666. | | | | | | 0011 | CSI-2 output uses YUV 422 8-bit. | | | | | | 0100 | CSI-2 output uses YUV 422 10-bit. | | | | D10 01 | | 0101 | CSI-2 output uses RAW8. | 0000 | | | D[3:0] | DATATYPE | 0110 | CSI-2 output uses RAW10. | 0000 | | | | | 0111 | CSI-2 output uses RAW12. | | | | | | 1000 | CSI-2 output uses RAW14. | | | | | | 1001 | CSI-2 output uses user defined generic 24-bit (0x30). | | | | | | 1010 | CSI-2 output uses user defined YUV422 12-bit (0x30). | | | | | | 1011 | CSI-2 output uses user defined generic 8-bit (0x31). | | | | | | 11XX | Do not use. | | | 0x61 | D[7:0] | PIXELCNTLOW | XXXXXXXX | Low byte of pixel count. Set this register according to the pixel count per line. | 00000000 | | 0x62 | D[7:0] | PIXELCNTHIGH | xxxxxxx | High byte of pixel count. Set this register according to the pixel count per line. | 00000000 | **Table 25. Register Table (continued)** | REGISTER<br>ADDRESS | вітѕ | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | |---------------------|--------|-----------------|-------|-----------------------------------------------------------------|------------------| | | | | 00 | Drive clock lane LP00 for 64ns before starting HS transmission | | | | D(7.61 | TOLKDDEDADE | 01 | Drive clock lane LP00 for 72ns before starting HS transmission. | | | | D[7:6] | TCLKPREPARE | 10 | Drive clock lane LP00 for 80ns before starting HS transmission. | 00 | | | | | 11 | Drive clock lane LP00 for 88ns before starting HS transmission. | | | 0x63 | D[5:4] | D[5:4] TCLKZERO | 00 | Drive HS0 state for 360ns + 16-24UI before starting the clock. | | | | | | 01 | Drive HS0 state for 720ns + 16-24UI before starting the clock. | 00 | | | | | 10 | Drive HS0 state for 1.08µs + 16-24Ul before starting the clock. | 00 | | | | | 11 | Drive HS0 state for 1.44µs + 16-24Ul before starting the clock. | | | | D[3:0] | | 0000 | Reserved | 0000 | **Table 25. Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | |---------------------|--------|-------------------|-------|-------------------------------------------------------------------------------------------------|------------------| | | | | 00 | Drive data lane LP00 for 64ns +4UI before starting HS transmission. | | | | D[7:6] | THSPREPARE | 01 | Drive data lane LP00 for 72ns + 4UI before starting HS transmission. | 00 | | | | | 1X | Drive data lane LP00 for 80ns + 4UI before starting HS transmission. | | | | | | 00 | Drive HS0 state for 160ns + 24 - 32UI before transmitting the sync sequence. | | | | D[5,4] | THSZERO | 01 | Drive HS0 state for 176ns + 24 - 32UI before transmitting the sync sequence. | 00 | | | D[5:4] | THOZERO | 10 | Drive HS0 state for 200ns + 24 - 32UI before transmitting the sync sequence. | 00 | | 0x64 | | | 11 | Drive HS0 state for 240ns + 24 - 32UI before transmitting the sync sequence. | | | | D[3:2] | | 00 | Drive HSTRAIL state for 64ns + 8UI after the last payload data bit of a HS transmission burst. | | | | | THSTRAIL | 01 | Drive HSTRAIL state for 80ns + 8UI after the last payload data bit of a HS transmission burst. | 00 | | | | D[3.2] III3IIVAIL | 10 | Drive HSTRAIL state for 96ns + 8UI after the last payload data bit of a HS transmission burst. | 00 | | | | | 11 | Drive HSTRAIL state for 120ns + 8UI after the last payload data bit of a HS transmission burst. | | | | | | 00 | 64ns LPTX period length. | | | | D[1:0] | TLPX | 01 | 128ns LPTX period length. | 00 | | | D[1.0] | | 10 | 192ns LPTX period length. | 00 | | | | | 11 | 256ns LPTX period length | | | | D7 | _ | 0 | Reserved | 0 | | | D6 | DESEL | 0 | Normal DE operation. | 0 | | 0x65 | | DEGEL | 1 | HS input is the DE source. | | | | | | 00 | Data lane D0 enabled. | | | 550 | D[5:4] | DATALANEN | 01 | Data lanes D0, D1 enabled. | 01 | | | _[-[] | | 10 | Data lanes D0–D2 enabled. | | | | | | 11 | Data lanes D0–D3 enabled. | | | | D[3:0] | _ | 0111 | Reserved | 0111 | **Table 25. Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | |---------------------|---------|-----------|----------|----------------------------------------------------------------|-------------------------| | | | | 00 | Data-byte 3 maps to lane 0 (data mapping should be exclusive). | | | | D[7:6] | D3LANEMAP | 01 | Data-byte 3 maps to lane 1. | 11 | | | | | 10 | Data-byte 3 maps to lane 2. | | | | | | 11 | Data-byte 3 maps to lane 3. | | | | | | 00 | Data byte 2 maps to lane 0 (data mapping should be exclusive). | | | | D[5:4] | D2LANEMAP | 01 | Data byte 2 maps to lane 1. | 10 | | | | | 10 | Data byte 2 maps to lane 2. | | | 0,466 | | | 11 | Data byte 2 maps to lane 3. | ] | | 0x66 | | | 00 | Data byte 1 maps to lane 0 (data mapping should be exclusive). | | | | D[3:2] | D1LANEMAP | 01 | Data byte 1 maps to lane 1. | 01 | | | | | 10 | Data byte 1 maps to lane 2 | 1 | | | | | 11 | Data byte 1 maps to lane 3. | 1 | | | | | 00 | Data byte 0 maps to lane 0 (data mapping should be exclusive). | | | | D[1:0] | D0LANEMAP | 01 | Data byte 0 maps to lane 1. | 00 | | | | | 10 | Data byte 0 maps to lane 2. | - | | | | | 11 | Data byte 0 maps to lane 3. | | | 0x67 | D[7:0] | _ | 00000000 | Reserved | 00000000 | | 0x68 | D[7:0] | _ | 11001000 | Reserved | 11001000 | | 0x69 | D[7:0] | _ | 00000000 | Reserved | 00000000 | | 0x6A | D[7:0] | _ | 00000000 | Reserved | 00000000 | | 0x72 | D[7:0] | _ | xxxxxxx | Reserved | XXXXXXXX<br>(Read only) | | 0x73 | D[7:0] | _ | xxxxxxx | Reserved | XXXXXXXX<br>(Read only) | | 0x74 | D[7:0] | _ | xxxxxxx | Reserved | XXXXXXXX<br>(Read only) | | 0x75 | D[7:0] | _ | XXXXXXXX | Reserved | XXXXXXXX<br>(Read only) | | | D[7:4] | _ | 0000 | Reserved | 0000<br>(Read only) | | | | | 00 | Negative cable wire shorted to supply voltage. | | | | Distail | LENEO | 01 | Negative cable wire shorted to ground. | 00 | | 0.76 | D[3:2] | LFNEG | 10 | Normal operation. | (Read only) | | 0x76 | | | 11 | Negative cable wire disconnected. | ] | | | | | 00 | Positive cable wire shorted to supply voltage. | | | | D[4:0] | LEDOS | 01 | Positive cable wire shorted to ground. | 00 | | | D[1:0] | LFPOS | 10 | Normal operation. | (Read only) | | | | | 11 | Positive cable wire disconnected. | | **Table 25. Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | |---------------------|--------|--------------|----------|------------------------------------------------------------------------------------|-------------------| | 0x77 | D[7:0] | _ | XXXXXXX | | (Read only) | | 0x78 | D[7:0] | AUDOUPER | xxxxxxx | Audio FIFO last overflow/underflow period (AUDIOMODE = 1 only). | (Read only) | | | D7 | AUDOU | 0 | Audio FIFO is in underflow (AUDIOMODE = 1 only). | (Read only) | | | D[6:5] | _ | 00 | Reserved | 00<br>(Read only) | | | D4 | APPLERR | 0 | No pixels-per-line error. | 0 | | | D4 | APPLERK | 1 | Pixels-per-line error detected. Read to clear. | (Read only) | | | D2 | DDDCOK | 0 | MAX9271/MAX9273-compatible PRBS test not completed (or completed without success). | 0 | | 0x79 | D3 | PRBSOK | 1 | MAX9271/MAX9273-compatible PRBS test completed with success. | (Read only) | | | Do | D2 DLOCKED - | 0 | DE tracking not locked. | 0 | | | | | 1 | DE tracking locked. | (Read only) | | | D1 | VILOCKED | 0 | VS tracking not locked. | 0 | | | וט | D1 VLOCKED | 1 | VS tracking locked. | (Read only) | | | D0 | HLOCKED | 0 | HS tracking not locked. | 0 | | | DU | HEOCKED | 1 | HS tracking locked. | (Read only) | | 0x7B | D[7:0] | LUTADDR | XXXXXXX | LUT start address for write and read. | 00000000 | | | D[7:4] | _ | 0000 | Reserved | 0000 | | | D3 | LUTPROG | 0 | Disable LUT write and read. | 0 | | | | LOTTINOO | 1 | Enable LUT write and read. | 0 | | | D2 | BLULUTEN | 0 | Disable blue LUT. | 0 | | 0x7C | DZ | BEOLOTEN | 1 | Enable blue LUT. | 0 | | | D1 | GRNLUTEN | 0 | Disable green LUT. | 0 | | | | GINILOTEIN | 1 | Enable green LUT. | 0 | | | D0 | REDLUTEN | 0 | Disable red LUT. | 0 | | | 50 | REDECTEN | 1 | Enable red LUT. | | | 0x7D | D[7:0] | REDLUT | XXXXXXX | Red LUT value (see Table 13). | 00000000 | | 0x7E | D[7:0] | GREENLUT | XXXXXXX | Green LUT value (see Table 13). | 00000000 | | 0x7F | D[7:0] | BLUELUT | XXXXXXXX | Blue LUT value (see Table 13). | 00000000 | Table 26. HDCP Register Table (MAX9290 Only) | REGISTER<br>ADDRESS | SIZE<br>(BYTES) | NAME | READ/<br>WRITE | FUNCTION | DEFAULT VALUE (hex) | | |---------------------|-----------------|-----------|----------------|-------------------------------------------------------------------------------------------------------------------|---------------------|--| | 0X80 to 0x84 | 5 | BKSV | Read only | HDCP receiver KSV. | (Read only) | | | 0X85 to 0x86 | 2 | RI' | Read only | Link verification response. | (Read only) | | | 0X87 | 1 | PJ' | Read only | Enhanced link verification response. | (Read only) | | | 0X88 to 0x8F | 8 | AN | Read/write | Session random number. | 0x000000000000000 | | | 0X90 to 0x94 | 5 | AKSV | Read/write | HDCP transmitter KSV. | 0x000000000 | | | | | 1 BCTRL | Read/write | D7 = PD_HDCP 1 = Power down HDCP circuits 0 = HDCP circuits normal | | | | | | | | D[6:4] = Reserved | 0x00 | | | 0x95 | 1 | | | D3 = GPIO1_FUNCTION 1 = GPIO1 mirrors AUTH_STARTED 0 = Normal GPIO1 operation | | | | | | | | D2 = GPIO0_FUNCTION 1 = GPIO0 mirrors ENCRYPTION_ ENABLE 0 = Normal GPIO0 operation | | | | | | | | D1 = AUTH_STARTED 1 = Authentication started (triggered by write to AKSV) 0 = Authentication not started | | | | | | | | D0 = ENCRYPTION_ENABLE 1 = Enable encryption 0 = Disable encryption | | | | 0x96 | 1 | 1 BSTATUS | Read/write | D[7:2] = Reserved | | | | | | | | D1 = NEW_DEV_CONN 1 = Set to 1 if a new connected device is detected. 0 = Set to 0 if no new device is connected. | 0x00 | | | | | | | D0 = KSV_LIST_READY 1 = Set to 1 if KSV list and BINFO is ready 0 = Set to 0 if KSV list or BINFO is not ready. | | | Table 26. HDCP Register Table (MAX9290 Only) | REGISTER<br>ADDRESS | SIZE<br>(BYTES) | NAME | READ/<br>WRITE | FUNCTION | DEFAULT VALUE (hex) | | |---------------------|-----------------|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--| | 0x97 | | | | D[7:1] = Reserved | 0x00 | | | | 1 | BCAPS | Read/write | D0 = REPEATER 1 = Set to one if device is a repeater. 0 = Set to zero if device is not a repeater. | | | | 0x98 to 0x9F | 8 | _ | Read only | Reserved | 0x000000000000000000000000000000000000 | | | 0XA0 to 0xA3 | 4 | V'.H0 | Read/write | H0 part of SHA-1 hash value | 0x00000000 | | | 0XA4 to 0xA7 | 4 | V'.H1 | Read/write | H1 part of SHA-1 hash value | 0x00000000 | | | 0XA8 to 0xAB | 4 | V'.H2 | Read/write | H2 part of SHA-1 hash value | 0x00000000 | | | 0XAC to 0xAF | 4 | V'.H3 | Read/write | H3 part of SHA-1 hash value | 0x00000000 | | | 0XB0 to 0xB3 | 4 | V'.H4 | Read/write | H4 part of SHA-1 hash value | 0x00000000 | | | 0XB4 to 0xB5 | 2 | 2 BINFO | Read/write | D[15:12] = Reserved D11 = MAX_CASCADE_EXCEEDED 1 = Set to 1 if more than seven cascaded devices attached. 0 = Set to 0 if seven or fewer cascaded devices attached. D[10:8] = DEPTH Depth of cascaded devices | 0x0000 | | | | | | | D7 = MAX_DEVS_EXCEEDED 1 = Set to one if more than 14 devices attached 0 = Set to zero if 14 or fewer devices attached D[6:0] = DEVICE_COUNT Number of devices attached | | | | 0xB6 | 1 | GPMEM | Read/write | General-purpose memory byte. | 0x00 | | | 0xB7 to 0xB9 | 3 | _ | Read only | Reserved | 0x000000 | | | 0xBA to 0xFF | 70 | KSV_LIST | Read/write | List of KSVs downstream repeaters and receivers (maximum of 14 devices). | All zero | | ### **Typical Application Circuit** ### **Ordering Information** | PART | PIN-PACKAGE | HDCP | |------------------|---------------|------------------| | MAX9288GTM+ | 48 TQFN-EP* | No | | MAX9288GTM/V+ | 48 TQFN-EP* | No | | MAX9288GTM/VY+ | 48 SWTQFN-EP* | No | | MAX9290GTM+ | 48 TQFN-EP* | Yes† | | MAX9290GTM/V+ | 48 TQFN-EP* | Yes <sup>†</sup> | | MAX9290GTM/VY+** | 48 SWTQFN-EP* | Yes† | **Note:** All devices operate over the -40°C to +105°C temperature range. †HDCP parts require registration with Digital Content Protection, LLC. ### **Chip Information** PROCESS: CMOS #### Package Information For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO. | LAND<br>PATTERN<br>NO. | |-----------------|-----------------|----------------|------------------------| | 48 TQFN-EP | T4877+4 | 21-0144 | 90-0130 | | 48 SWTQFN-EP | T4877Y+4 | 21-100045 | 90-0130 | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. N Denotes an automotive-qualified part. SW = Side-wettable package. <sup>\*</sup>EP = Exposed pad. <sup>\*\*</sup>Future product—contact factory for availability. #### MAX9288/MAX9290 ### 3.12Gbps GMSL Deserializers for Coax or STP Input and MIPI CSI-2 Output ### **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| | 0 | 3/14 | Initial release | _ | | 1 | 9/14 | Added simplified diagram, removed Table 1 and renumbered the subsequent tables, clarified functions, removed future product designations, and corrected typos | 1, 28, 33, 48,<br>49, 51–56, 59,<br>66, 67, 69–72,<br>74–77, 79–82,<br>84, 85, 86,<br>88–102 | | 2 | 11/15 | Clarified timing requirements | 8, 27, 30, 50 | | 3 | 3/17 | Various updates, beginning with AC Electrical Characteristics | 12, 18, 21, 26,<br>58, 61, 62, 67,<br>71, 80, 84, 86,<br>90, 99 | | 4 | 3/18 | Deleted QFND package and added side-wettable TQFN (SWTQFN) to General Description, Absolute Maximum Ratings, Package Thermal Characteristics, Pin Configuration, Ordering Information, and Package Information | 1, 8, 18, 102 | For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance. Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331