# Power Ballast and Dual LED Driver for Automotive Front Lighting 2nd Generation

The NCV78763 is a single−chip and high efficient smart Power ballast and Dual LED DRIVER designed for automotive front lighting applications like high beam, low beam, daytime running light (DRL), turn indicator, fog light, static cornering and so on.

The NCV78763 is a best fit for high current LEDs and provides a complete solution to drive two strings up to 60 V, by means of two internal independent buck switch channel outputs, with a minimum of external components. For each individual LED channel, the output current and voltage can be customized according to the application requirements. An on−chip diagnostic feature for automotive front lighting is provided, easing the safety monitoring from the microcontroller. The device integrates a current−mode voltage booster controller, realizing a unique input current filter with a limited BOM.

When more than two LED channels are required on one module, then two, three or more NCV78763 devices can be combined, with the possibility for the booster circuits to operate in multiphase−mode. This helps to further optimize the filtering effect of the booster circuit and allows a cost effective dimensioning for mid to high power LED systems.

Due to the SPI programmability, one single hardware setup can support multiple system configurations for a flexible platform solution approach. **Features**

- Single Chip Boost−Buck Solution
- Two LED Strings up to 60 V
- High Current Capability up to 1.6 A DC per Output
- High Overall System Efficiency
- Minimum of External Components
- Active Input Filter with Low Current Ripple from Battery
- Integrated Switched Mode Buck Current Regulator
- Integrated Boost Current−mode Controller
- Programmable Input Current Limitation
- Average Current Regulation Through the LEDs
- High Operating Frequencies to Reduce Inductor Sizes
- Integrated PWM Dimming with Wide Frequency Range
- Low EMC Emission for LED switching and dimming
- SPI Interface for Dynamic Control of System Parameters
- Please Look Further in the Document for the NV78763−9 Device Regarding its New Features
- These are Pb−Free Devices

### **Typical Applications**

- Front Lighting High Beam and Low Beam
- Day time Running Light (DRL)
- Position or Park light
- Turn Indicator
- Fog Light and Static Cornering



## **ORDERING INFORMATION**

See detailed ordering, marking and shipping information on page [46](#page-45-0) of this data sheet.

<span id="page-1-0"></span>



**Figure 2. Pin Connections (SSOP36 EP)**

### **Table 1. PIN DESCRIPTION**



<span id="page-4-0"></span>

Note A: as reported in the application diagram, the device pins TST, TST2 & TST1 must be connected to the signal ground GND. Note B: external capacitors or RC may be added to these SPI lines for stable communication in case of application noise. The selection of these components must be done so that the resulting waveforms are respecting the limits reported in Table [19](#page-13-0). Note C: recommended values for the external MOSFET pull down resistor RPD\_BST range from 10 kΩ to 33 kΩ. Note D: the minimum value for the LED feedback resistors <code>R\_VLED\_1</code> and <code>R\_VLED\_2</code> is 1 k $\Omega$ .

#### **Table 2. ABSOLUTE MAXIMUM RATINGS**



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Absolute maximum rating for pin VBB.
- 2. Absolute maximum rating for pins: VBOOST, VBOOSTM3V, IBCK1SENSE+, IBCK1SENSE−, VINBCK1, VLED1, IBCK2SENSE+, IBCK2SENSE−, VINBCK2, VLED2.
- 3. Absolute maximum rating for pins: VDD, TEST1, TEST2, COMP.
- 4. Absolute maximum rating for pins: VDRIVE, VGATE.
- 5. Absolute maximum rating for pins: SCLK, CSB, SDI, SDO, LEDCTRL1, LEDCTRL2, BSTSYNC. The device tolerates 5 V coming from the external logics (MCU) when in off state.
- 6. Relative maximum rating for pins: VINBCK1, VINBCK2, IBCK1SENSE+, IBCK2SENSE+, IBCK1SENSE−, IBCK2SENSE−.
- 7. Requirement: V(VINBCKx − LBCKSWx) < 70 V.
- 8. For limited time up to 100 hours, otherwise the max. storage temperature < 85°C.
- 9. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.
- 10.This device series incorporates ESD protection and is tested by the following methods:
	- ESD Human Body Model tested per AEC−Q100−002 (EIA/JESD22−A114)
	- ESD Machine Model tested per AEC−Q100−003 (EIA/JESD22−A115)
	- Latch−up Current Maximum Rating: ≤150 mA per JEDEC standard: JESD78

#### **Table 3. RECOMMENDED OPERATING RANGES**

The recommended operating ranges define the limits for functional operation and parametric characteristics of the device. Note that the functionality of the device outside the operating ranges described in this section is not warranted. Operating outside the recommended operating ranges for extended periods of time may affect device reliability. A mission profile (Note 11) is a substantial part of the operation conditions; hence the Customer must contact ON Semiconductor in order to mutually agree in writing on the allowed missions profile(s) in the application.



Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

11. The parametric characteristics of the circuit are not guaranteed outside the Parametric operating junction temperature range. A mission profile describes the application specific conditions such as, but not limited to, the cumulative operating conditions over life time, the system power dissipation, the system's environmental conditions, the thermal design of the customer's system, the modes, in which the device is operated by the customer, etc.

12.  $I_{DRIVE} = Q_{Tgate \times F_{BOOST}}$  (external MOSFET total gate charge multiplied by booster driving frequency).

13.The circuit functionality is not guaranteed outside the functional operating junction temperature range. The maximum functional operating range can be limited by thermal shutdown "Tsd" (ADC\_Tsd, see Table [10\)](#page-7-0). Also please note that the device is verified on bench for operation up to 170°C but that the production test guarantees 155°C only.

#### <span id="page-6-0"></span>**Table 4. THERMAL RESISTANCE**



14.Includes also typical solder thickness under the Exposed Pad (EP).

**ELECTRICAL CHARACTERISTICS** NOTE: Unless differently specified, all device Min and Max parameters boundaries are given for the full supply operating ranges and junction temperature (T<sub>JP</sub>) range (-40°C; +150°C).

#### **Table 5. VBB: BATTERY SUPPLY INPUT**



### **Table 6. VDRIVE: SUPPLY FOR BOOSTER MOSFET GATE DRIVE CIRCUIT**



15.The VDRIVE voltage setpoint is in the same range if the current is either provided by VBB or VBOOST pin. The voltage headroom between VBB and VDRIVE or VDRIVE and VBOOST needs to be sufficient. For what concerns VDRIVE from VBB, in case of 25 mA current, the worst case headroom is 1.65V. The VBOOST\_AUX regulator can be enabled by SPI (bit VDRIVE\_BST\_EN[0]).

<span id="page-7-0"></span>



**Table 8. VBOOSTM3: HIGH SIDE MOSFETS AUXILIARY SUPPLY**



### **Table 9. OSC8M: SYSTEM OSCILLATOR CLOCK**



## **Table 10. ADC FOR MEASURING VBOOST, VBB, VLED1, VLED2, VTEMP**



### <span id="page-8-0"></span>**Table [10.](#page-7-0) ADC FOR MEASURING VBOOST, VBB, VLED1, VLED2, VTEMP** (continued)



#### **Table 11. BOOSTER CONTROLLER − VOLTAGE REGULATION PARAMETERS**



## **Table [11](#page-8-0). BOOSTER CONTROLLER − VOLTAGE REGULATION PARAMETERS**



## <span id="page-10-0"></span>**Table [11](#page-8-0). BOOSTER CONTROLLER − VOLTAGE REGULATION PARAMETERS**



16.The following condition must always be respected: BST\_REG\_XX + BST\_OV\_X < 68 V.

17. The higher levels indicated in the cells are valid for BST\_VLIMTH\_2 and BST\_VLIMTH\_3 selection (BOOST\_VLIMTH<1> = 1). 18.Rise and fall time of the VGATE is not included.

#### **Table 12. BOOSTER CONTROLLER − CURRENT REGULATION PARAMETERS**



### **Table 13. BOOSTER CONTROLLER − MOSFET GATE DRIVER**



#### **Table 14. BUCK REGULATOR − INTERNAL SWITCHES CHARACTERISTICS**



### <span id="page-11-0"></span>**Table [14.](#page-10-0) BUCK REGULATOR − INTERNAL SWITCHES CHARACTERISTICS**



## **Table 15. BUCK REGULATOR − CURRENT REGULATION PARAMETERS**



#### <span id="page-12-0"></span>**Table [15.](#page-11-0) BUCK REGULATOR − CURRENT REGULATION PARAMETERS**



19.Without use of buck chopper function (for sufficient coil current ripple, see buck section in the datasheet). With the buck chopper function, the offset is reduced to a level lower than  $\pm |3$  mV|.

20.The buck ISENSE comparator is active at the end of this mask time.

21. BCK CMP\_DEL < 120 ns, guaranteed by laboratory measurement, not tested in production.

22.Unless zero−cross detection stops the TOFF time on NV78763−9 device.

23.The voltage at LBCKSWx pin when the comparator toggles, rising edge.

#### **Table 16. 5V TOLERANT DIGITAL INPUTS (SCLK, CSB, SDI, LEDCTRL1, LEDCTRL2, BSTSYNC)**



24. Pull down resistor (R<sub>pulldown</sub>) for LEDCTRLx, BSTSYNC, SDI and SCLK, pull up resistor (R<sub>pullup</sub>) for CSB to VDD.

#### **Table 17. 5V TOLERANT OPEN−DRAIN DIGITAL OUTPUT (SDO)**



25.Guaranteed by bench measurement, not tested in production.

26.Values valid for 1 kΩ external pull−up connected to 5 V and 100 pF to GND, when in case of falling edge the voltage on the SDO pin goes below 0.5 V. This delay is internal to the chip and does not include the RC charge at pin level when the output goes to high impedance.

#### **Table 18. 3V TOLERANT DIGITAL PINS (TST1, TST2)**



### <span id="page-13-0"></span>**Table 19. SPI INTERFACE**



Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 27.Time depends on the SDO load and pull–up resistor.



**Figure 5. NCV78763 SPI Communication Timing**



## **TYPICAL CHARACTERISTICS**







28.Curve obtained by applying the typical exponential increase from the min value VTHR\_000. Please see Table [15](#page-11-0) for details.

#### **DETAILED OPERATING AND PIN DESCRIPTION**

#### **SUPPLY CONCEPT IN GENERAL**

Low operating voltages become more and more required due to the growing use of start stop systems. In order to

respond to this necessity, the NCV78763 is designed to support power–up starting from  $V_{BB} = 5 V$ .



**Figure 8. Cranking Pulse (ISO7637−1): System has to be Fully Functional (Grade A) from Vs = 5 V to 28 V**

#### **VDRIVE Supply**

The VDRIVE supply voltage represents the power for the complete the BOOST PREDRV block, which generates the VGATE, used to switch the booster MOSFET. The voltage is programmable via SPI in 16 different values (register VDRIVE\_SETPOINT[3:0], ranging from a minimum of 5 V typical to 10 V typical: see Table [6](#page-6-0)). This feature allows having the best switching losses vs. resistive losses trade off, according to the MOSFET selection in the application, also versus the minimum required battery voltage. The lowest settings can be exploited to drive logic gate drive MOSFETs. In order to support low VBB battery voltages and long crank pulse drops, the VDRIVE supply can take its energy from the source with the highest output voltage, either from (refer to Figure [1\)](#page-1-0):

- the VREG10V supply, which derives its energy from the VBB input.
- the VBOOST AUXSUP, which gets its energy from the VBOOST path. In order to enable this condition the bit VDRIVE\_BST\_EN[0] = 1. It is highly recommended to enable this function at module running mode in order to insure proper MOSFET gate drive even in case of large battery drop transients.

Under normal operating conditions, when the voltage headroom between VBB and VREG10V is sufficient, the gate driver energy is entirely supplied via the VBB path. In case the VBOOST\_AUX regulator is enabled, it will start to draw part of the required current starting as from when the headroom reduces below the minimum requirement, then linearly increasing, until bearing 100% of the IDRIVE current when the VBB drops close or below the VDRIVE target and still enough energy can be supplied by the booster circuit. Please note that the full device functionality is not

guaranteed for VBB voltages lower than 4 V and that for very low voltages a reset will be generated (see Table [7\)](#page-7-0).

Note: powering the device via the VBOOST\_AUXSUP will produce an extra power dissipation linked to the related linear drop (VBOOST − VBOOST\_AUXSUP), which must be taken into account during the thermal design.

### **VDD Supply**

The VDD supply is the low voltage digital and analog supply for the chip and derives energy from VBB. Due to the low dropout regulator design, VDD is guaranteed already from low VBB voltages. The Power−On−Reset circuit (POR) monitors the VDD voltage and the VBB voltage to control the out−of−reset and reset entering state: an internal switch disconnects the VDD regulator from the VBB input as its voltage drops below the admitted threshold VBB\_LOW (Table [7](#page-7-0)); this originates a VDD discharge that will result in a device reset either if the voltage falls below the PORL level or in general, if due to the drop, the VDD regulation target cannot be kept for more than typically  $100 \mu s$ . At power-up, the chip will exit from reset state when VBB > VBB\_LOW and VDD > PORH.

#### **VBOOSTM3V Supply**

The VBOOSTM3V is the high side auxiliary supply for the gate drive of the buck regulators' integrated high−side P−MOSFET switches. This supply receives energy directly from the VBOOSTBCK pin.

### **INTERNAL CLOCK GENERATION − OSC8M**

An internal RC clock named OSC8M is used to run all the digital functions in the chip. The clock is trimmed in the factory prior to delivery. Its accuracy is guaranteed under full operating conditions and is independent from external component selection (refer to Table [9](#page-7-0) for details).

### **ADC**

### **General**

The built−in analog to digital converter (ADC) is an 8−bit capacitor based successive approximation register (SAR). This embedded peripheral can be used to provide the following measurements to the external Micro Controller Unit (MCU):

- V<sub>BOOST</sub> voltage: sampled at the VBOOST pin;
- V<sub>BB</sub> voltage (linked to the battery line);
- VLED $1_{ON}$ , VLED $2_{ON}$  voltages;
- VLED1 and VLED2 voltages;
- VTEMP measurement (chip temperature).

The internal NCV78763 ADC state machine samples all the above channels automatically, taking care for setting the analog MUX and storing the converted values in memory. The external MCU can readout all ADC measured values via the SPI interface, in order to take application specific decisions. Please note that none of the MCU SPI commands interfere with the internal ADC state machine sample and conversion operations: the MCU will always get the last available data at the moment of the register read.

The state machine sampling and conversion scheme is represented in the figure below.



**Figure 9. ADC Sample and Conversion Main Sequence**

Referring to the figure above, the typical rate for a full SAR plus digital conversion per channel is  $8 \mu s$  (Table [10](#page-7-0)). For instance, each new VBOOST ADC converted sample occurs at 16  $\mu$ s typical rate, whereas for both the V<sub>BB</sub> and  $V_{\text{TEMP}}$  channel the sampling rate is typically 32  $\mu$ s, that is to say a complete cycle of the depicted sequence. This time is referred to as TADC SEQ.

If the SPI setting LED\_SEL\_DUR[8:0] is not zero, then interrupts for the VLEDx measurements are allowed at the points marked with a rhombus, with a minimum cadence corresponding to the number of the elapsed ADC sequences (forced interrupt). In formulas:

 ${\sf T}_{\sf VLEDx\_INT\_forced} = {\sf LED\_SEL\_DUR[8:0]} \times {\sf T}_{\sf ADC\_SEQ}$ 

In general, prior to the forced interrupt status, the  $VLEDx<sub>ON</sub> ADC$  interrupts are generated when a falling edge on the control line for the buck channel "x" is detected by the device. In case of *external dimming*, this interrupt start signal corresponds to the LEDCTRLx falling edge together with a controlled phase delay (Table [16\)](#page-12-0). When in *internal dimming*, the phase delay is also internally created, in relation with the falling edge of the dimming signal. The purpose of the phase delay is to allow completion the ongoing ADC conversion before starting the one linked to the VLEDx interrupt: if at the moment of the conversion LEDCTRLx pin is logic high, then the updated registers are VLEDxON[7:0] and VLEDx[7:0]; otherwise, if LEDCTRLx pin is logic low, the only register refreshed is VLEDx[7:0]. This mechanism is handled automatically by the NCV78763 logic without need of intervention from the user, thus drastically reducing the MCU cycles and embedded firmware and CPU cycles overhead that would be otherwise required.

To avoid loss of data linked to the ADC main sequence, one LED channel is served at a time also when interrupt requests from both channels are received in a row and a full sequence is required to go through to enable a new interrupt VLEDx. In addition, possible conflicts are solved by using a defined priority (channel pre−selection). Out of reset, the default selection is given to channel "1". Then an internal flag keeps priority tracking, toggling at each time between channels pre−selection. Therefore, up to two dimming periods will be required to obtain a full measurement update of the two channels. This not considered however a limitation, as typical periods for dimming signals are in the order of 1 ms period, thus allowing very fast failure detection.

A flow chart referring to the ADC interrupts is also displayed (Figure 10).



**Figure 10. ADC VLEDx Interrupt Sequence**

All NCV78763 ADC registers data integrity is protected by ODD parity on the bit 8 (that is to say the 9th bit if counting from the LSbit named "0"). Please refer to the SPI map section for further details.

#### **Battery voltage ADC: VBB**

The battery voltage is sampled making use of the device supply  $V_{BB}$  pin. The  $(8-bit)$  conversion ratio is  $40/255$  (V/dec) = 0.157 (V/dec) typical. The converted value can be found in the SPI register VBB[7:0], with ODD parity protection bit in VBB[8]. The external MCU can make use of the measured VBB value to monitor the status of the module supply, for instance for a power de−rating algorithm.

#### **Boost voltage ADC: VBOOST**

This measure refers to the boost voltage at the VBOOST pin, with an 8 bit conversion ratio of  $70/255$  (V/dec) = 0.274 (V/dec) typical, inside the SPI register VBOOST[7:0]. This measurement can be used by the MCU for diagnostics and booster control loop monitoring. The measurement is protected by parity (ODD) in bit VBOOST[8].

#### **Device Temperature ADC: V<sub>TEMP</sub>**

By means of the VTEMP measurement, the MCU can monitor the device junction temperature  $(T<sub>I</sub>)$  over time. The conversion formula is:

formula is:<br>T<sub>J</sub> = (VTEMP[7 : 0](dec) – 20)[°C]

VTEMP[7:0] is the value read out directly from the related 8bit−SPI register (please refer to the SPI map). The value is also used internally by the device to for the *thermal warning* and *thermal shutdown* functions. More details on these two can be found in the dedicated sections in this document. The parity protection (ODD) is found on bit VTEMP[8].

#### LED String Voltages ADC: V<sub>LEDx.</sub> V<sub>LEDxON</sub>

The voltage at the pins  $VLEDx(1, 2)$  is measured. Their conversion ratio is  $70/255$  (V/dec) = 0.274 (V/dec) typical. This information, found in registers VLEDxON[7:0] and VLEDx[7:0], can be used by the MCU to infer about the LED string status. For example, individual shorted LEDs, or dedicated Open string and short to GND or short to battery algorithms. As for the other ADC registers, the values are protected by ODD parity, respectively in VLEDxON[8] and VLEDx[8].

Please note that in the case of constant LEDCTRLx inputs and no dimming (in other words dimming duty cycle equals to 0% or 100%) the VLEDx interrupt is forced with a rate equal to TVLED<sub>x</sub> INT forced, given in the ADC general section. This feature can be exploited by MCU embedded algorithm diagnostics to read the LED channels voltage even when in OFF state, before module outputs activation (module startup pre−check).

#### **BOOSTER REGULATOR**

#### **General**

The NCV78763 features one common booster stage for the two high−current integrated buck current regulators. In addition, optional external buck regulators, belonging to other NCV78x63 devices, can be cascaded to the same boost voltage source as exemplified in the picture below.





The booster stage provides the required voltage source for the LED string voltages out of the available battery voltage. Moreover, it filters out the variations in the battery input current in case of LED strings PWM dimming.

For nominal loads, the boost controller will regulate in *continuous mode* of operation, thus maximizing the system power efficiency at the same time having the lowest possible input ripple current (with "continuous mode" it is meant that the supply current does not go to zero while the load is activated). Only in case of very low loads or low dimming duty cycle values, *discontinuous mode* can occur: this means the supply current can swing from zero when the load is off, to the required peak value when the load is on, while keeping the required input average current through the cycle. In such situations, the total efficiency ratio may be lower than the theoretical optimal. However, as also the total losses will at the same time be lower, there will be no impact on the thermal design.

On top of the cascaded configuration shown in the previous figure, the booster can be operated in *multi−phase mode* by combining more NCV78763 in the application. More details about the multiphase mode can be found in the dedicated section.

#### **Booster Regulation Principles**

The NCV78763 features a *current−mode* voltage controller, which regulates the  $V_{\text{BOOST}}$  line used by the buck converters. The regulation loop principle is shown in the following picture. The loop compares the reference voltage (VBOOST SETPOINT) with the actual measured voltage at the  $V_{\text{BOOST}}$  pin, thus generating an error signal which is treated internally by the error trans−conductance amplifier (block A1). This amplifier transforms the error voltage into current by means of the trans−conductance gain Gm. The amplifier's output current is then fed into the external compensation network impedance (A2), so that it originates a voltage at the V<sub>COMP</sub> pin, this last used as a reference by the current control block (B).

The current controller regulates the duty cycle as a consequence of the  $V_{\text{COMP}}$  reference, the sensed inductor peak current via the external resistor RSENSE and the slope compensation used. The power converter (block C) represents the circuit formed by the boost converter externals (inductor, capacitors, MOSFET and forward diode). The load power (usually the LED power going via the buck converters) is applied to the converter.

The controlled variable is the boost voltage, measured directly at the device VBOOST pin with a unity gain feedback (block F). The picture highlights as block G all the elements contained inside the device. The regulation parameters are flexibly set by a series of SPI commands indicated in Tables [11](#page-8-0) and [12.](#page-10-0) A detailed internal boost controller block diagram is presented in the next section.



**Figure 12. NCV78763 Boost Control Loop − Principle Block Diagram**

#### <span id="page-19-0"></span>**Boost Controller Detailed Internal Block Diagram**

A detailed NCV78763 boost controller block diagram is provided in this section. The main signals involved are indicated, with a particular highlight on the SPI programmable parameters.

The blocks referring to the principle block diagram are also indicated. In addition, the *protection specific* blocks can be found (see dedicated sections for details).



**Figure 13. NCV78763 Boost Controller Internal Detailed Block Diagram**

### **Booster Regulator Setpoint (VBOOST\_SETPOINT)**

The booster voltage  $V_{\text{BOOST}}$  is regulated around the target programmable by the 7−bit SPI setting VBOOST SETPOINT[6:0], ranging from a minimum of 11 V to a maximum of typical 64.1 V (please refer to Table [11](#page-8-0) for details). Due to the step−up only characteristic of any boost converter, the boost voltage cannot obviously be lower than the supply battery voltage provided. Therefore a target of 11 V would be used only for systems that require the activation of the booster in case of battery drops below the nominal level.

At power−up, the booster is disabled and the setpoint is per default the minimum (all zeroes).

### **Booster Overvoltage Shutdown Protection**

An integrated comparator monitors  $V_{\text{BOOST}}$  in order to protect the external booster components and the led driver device from overvoltage. When the voltage rises above the threshold defined by the sum of the  $V_{\text{BOOST SETPONT}}$ (VBOOST SETPOINT[6:0]) and the overvoltage shutdown value (BOOST\_OV\_SD[2:0]), the MOSFET gate is switched−off at least for the current PWM cycle and at the

same time, the boost overvoltage flag in the status register will be set  $(BOOST\_{OV} = 1)$ , together with the BOOST STATUS flag equals to zero. The PWM runs again as from the moment the  $V_{\text{BOOST}}$  will fall below the reactivation hysteresis defined by the BOOST OV REACT[1:0] SPI parameter. Therefore, depending on the voltage drop and the PWM frequency, it might be that more than one cycle will be skipped. A graphical interpretation of the protection levels is given in the figure below, followed by a summary table (Table [20](#page-20-0)).



**Figure 14. Booster Voltage Protection Levels with Respect to the Setpoint**

|    |                                                                                |                                               | <b>SPI FLAGS</b>    |                                                                |
|----|--------------------------------------------------------------------------------|-----------------------------------------------|---------------------|----------------------------------------------------------------|
| ID | <b>Description</b>                                                             | <b>PWM VGATE Condition</b>                    | <b>BOOST STATUS</b> | <b>BOOST OV</b>                                                |
| A  | VBOOST < VBOOST_SETPOINT                                                       | Normal (not disabled)                         |                     |                                                                |
| в  | $V_{\text{BOOST}}$ > $V_{\text{BOOST SETPONT}}$ +<br>BOOST OV SD               | Disabled until case "C"                       |                     | (latched)                                                      |
| C  | $V_{\text{BOOST}} < V_{\text{BOOST}}$ setpoint +<br>BOOST OV SD BOOST OV REACT | Re-enables the PWM,<br>normal mode resumed if |                     |                                                                |
|    |                                                                                | from case "B"                                 |                     | (latched, if read in this<br>condition it will go back to "0") |

<span id="page-20-0"></span>**Table 20. NCV78763 BOOSTER OVERVOLTAGE PROTECTION LEVELS AND RELATED SPI DIAGNOSTICS**

After POR, the BOOST\_OV flag may be set at first read out. Please note that the booster overvoltage detection is also active when Booster is OFF (booster disabled by SPI related bit). Please note that the tolerances of the booster setpoint level and the booster overvoltage and reactivation are given in Table [11.](#page-8-0) When too low voltage is detected on VBOOST pin on NV78763−9 device, overvoltage will be flagged and booster stopped. It is protection in situation when VBOOST feedback is lost and undetected overvoltage could happen.

#### **Booster Current Regulation Loop**

The peak−current level of the booster is set by the voltage of the compensation pin COMP (output of the trans−conductance error amplifier, "block B" of Figure [13](#page-19-0)). This reference voltage is fed to the current comparator through a divider by 7 and compared to the voltage  $V_{\text{SENSE}}$ on the external sense resistor R<sub>SENSE</sub>, connected to the pins IBSTSENSE+ and IBSTSENSE−. The sense voltage is created by the booster inductor coil current when the MOSFET is switched on and is summed up to an additional offset of +0.5 V (see COMP\_VSF in Table [11\)](#page-8-0) and on top of that a slope compensation ramp voltage is added. The slope compensation is programmable by SPI via the setting (BOOST SLP CTRL[1:0]) and can also be disabled. Due to the offset, current can start to flow in the circuit as  $V_{\rm COMP}$  $>$  COMP  $_{VSF}$ .



**Figure 15. Booster Peak Current Regulator Involved in Current Control Loop**

The maximum booster peak−current is limited by a dedicated comparator, presented in the next section.

#### **Booster Current Limitation Protection**

On top of the normal current regulation loop comparator, an additional comparator clamps the maximum physical current that can flow in the booster input circuit while the MOSFET is driven. The aim is to protect all the external components involved (boost inductor from saturation, boost

diode and boost MOSFET from overcurrent, etc…). The protection is active PWM cycle−by−cycle and switches off the MOSFET GATE as  $V_{\text{SENSE}}$  reaches its maximum threshold VSENSE\_MAX defined by the BST\_VLIMTH[1:0] register (see IMAX comparator in Figure [13](#page-19-0) and Table [12](#page-10-0) for more details). Therefore, the maximum allowed peak current will be defined by the ratio  $I_{\text{PEAK MAX}}$  = VSENSE\_MAX / RSENSE. The maximum current must be set in order to allow the total desired booster power for the lowest battery voltage. Warning: setting the current limit too low may generate unwanted system behavior as uncontrolled de−rating of the LED light due to insufficient power.

#### **Booster PWM Frequency and Disable**

The NCV78763 allows a flexible set of the booster PWM frequency. Two modes are available: internal generation or external drive, selectable by SPI bit setting BOOST\_SRC[0]. In either case, the booster must be enabled via the dedicated SPI bit to allow PWM generation  $(BOOST_EN = 1)$ . When BOOST  $EN = 0$ , the peripheral is off and the GATE drive is disabled. Please note that the error amplifier is not shut off automatically and to avoid voltage generation on the VCOMP pin the  $G_m$  gain must be put to zero as well.

#### **Booster PWM Internal Generation**

This mode activated by  $BOOST\_SRC = 0$ , creates the PWM frequency starting from the internal clock FOSC8M. A fine selection of frequencies is enabled by the register BOOST FREQ[4:0], ranging from typical 210 kHz to typical 1 MHz (Table [11](#page-8-0)). The frequency generation is disabled by selecting the value "zero"; this is also the POR default value.

#### **Booster PWM External Generation**

When BOOST  $SRC = 1$ , the booster PWM external generation mode is selected and the frequency is taken directly from the BOOST\_SYNC device pin. There is no actual limitation in the resolution, apart from the system clock for the sampling and a debounce of two clock cycles on the signal edges. The gate PWM is synchronized with either the rising or falling edge of the external signal depending on the BOOST\_SRCINV bit value. The default POR value is "0" and corresponds to synchronization to the rising flank. BOOST\_SRCINV equals "1" selects falling edge synchronization.



**Figure 16. NCV78763 Booster Frequency Generation Block**

#### **Booster PWM Min TOFF and Min TON protection**

As additional protection, the PWM duty cycle is constrained between a minimum and a maximum, defined per means of two parameters available in the device. The PWM *minimum on−time* is programmable via BOOST TONMIN[1:0]: its purpose is to guarantee a minimum activation interval for the booster MOSFET GATE, to insure full drive of the component and avoiding switching in the linear region. Please note that this does not imply that the PWM is always running even when not required by the control loop, but means that whenever the MOSFET should be activated, then its on time would be at least the one specified. At the contrary When no duty cycle at all is required, then it will be zero.

The PWM *minimum off−time* is set via the parameter BOOST TOFFMIN[1:0]: this parameter is limiting the maximum duty cycle that can be used in the regulation loop for a defined period  $T_{\text{PWM}}$ :

$$
Duty_{MAX} = \frac{(T_{PWM} - T_{OFFMIN})}{T_{PWM}}
$$

The main aim of a maximum duty cycle is preventing MOSFET shoot−through in cases the (transient) duty cycle would get too close to 100% of the MOSFET real switch−off characteristics. In addition, as a secondary effect, a limit on the duty cycle may also be exploited to minimize the inrush current when the load is activated.

Warning: a wrong setting of the duty cycle constraints may result in unwanted system behavior. In particular, a too big TOFFMIN may prevent the system to regulate the VBOOST with low battery voltages ( $V<sub>BAT</sub>$ ). This can be explained by the simplified formula for booster *steady state continuous mode*:

$$
V_{\text{BOOST}} \cong \frac{V_{\text{BAT}}}{(1 - \text{Duty})} \Leftrightarrow \text{Duty} \cong \frac{V_{\text{BOOST}} - V_{\text{BAT}}}{V_{\text{BOOST}}}
$$

So in order to reach a desired  $V_{\text{BOOST}}$  for a defined supply voltage, a certain duty cycle must be guaranteed.

#### **Booster Compensator Model**

A linear model of the booster controller compensator (block "A" Figure [13\)](#page-19-0) is provided in this section. The protection mechanisms around are not taken into account. A type "2" network is taken into account at the VCOMP pin. The equivalent circuit is shown below:



**"2" Network**

In the Figure, e(t) represents the control error, equals to the difference  $V_{\text{BOOST SETPONT}}(t) - V_{\text{BOOST}}(t)$ . "G<sub>m</sub>" is the trans–conductance error amplifier gain, while " $R_{OUT}$ " is the amplifier internal output resistance. The values of these two parameters can be found in Table [11](#page-8-0) in this datasheet.

By solving the circuit in Laplace domain the following error to  $V_{\text{COMP}}$  transfer function is obtained:

$$
H_{COMP}(s) = \frac{V_{COMP}(s)}{e(s)}
$$

$$
= G_{COMP}\frac{(1 + \tau_1 s)}{(1 + (\tau_P + \tau_{1P})s + (\tau_1 \times \tau_P)s^2)}
$$

The explanation of the parameters stated in the equation above follows:

$$
G_{\text{COMP}} = G_{\text{m}}R_{T}
$$
\n
$$
R_{T} = \frac{R_{P} \times R_{\text{OUT}}}{R_{P} + R_{\text{OUT}}}
$$
\n
$$
\tau_{1} = R_{1}C_{1}
$$
\n
$$
\tau_{P} = R_{T}C_{P}
$$
\n
$$
\tau_{1P} = (R_{1} + R_{T})C_{1}
$$

This transfer function model can be used for closed loop stability calculations.

#### **Booster PWM skip cycles**

In case of light booster load, it may be useful to reduce the number of effective PWM cycles in order to get a decrease of the input current inrush bursts and a less oscillating boost voltage. This can be obtained by using the "skip cycles" feature, programmable by SPI via BOOST\_SKCL[1:0] (see Table [11](#page-8-0) and SPI map).  $BOOST\_SKCL[1:0] = '00'$  means skip cycle disabled.

The selection defines the VCOMP voltage threshold below which the PWM is stopped, thus avoiding  $V_{\text{BOOST}}$ oscillations in a larger voltage window.

#### **Booster Monophase or Multiphase Mode Principles**

The NCV78763 booster can be operated in two main modes: *single phase* (N = 1), or "*multiphase*" (N  $\ge$  2).

In single phase mode, a unique NCV78763 booster is used, in the configuration shown in the standard application diagram (Figure [4\)](#page-4-0).

In multiphase mode, more NCV78763 boosters can be connected together to the same  $V_{\text{BOOST}}$  node, sharing the boost capacitor block. Multiphase mode shows to be a cost effective solution in case of mid to high power systems, where bigger external BOM components would be required to bear the total power in one phase only with the same performances and total board size. In particular, the boost inductor could become a critical item for very high power levels, to guarantee the required minimum saturation current and RMS heating current.

Another advantage is the benefit from EMC point of view, due to the reduction in ripple current per phase and ripple voltage on the module input capacitor and boost capacitor. The picture below shows the (very) ideal case of 50% duty cycle, the ripple of the total module current  $(I_{Lmn})$  sum =  $I_{L1mn}$  +  $I_{L2mn}$ ) is reduced to zero. The equivalent single phase current  $(I<sub>Lsp</sub>)$  is provided as a graphical comparison.



**Figure 18. Booster Single Phase vs. Multiphase Example (N = 2)**

#### **Booster Multiphase Diagram and Programming**

This section describes the steps both from hardware and SPI programming point of view to operate in multiphase

mode. For hardware point of view, it is assumed that in multiphase mode (N boosters), each stage has the same external components. In particular, the values of the sense resistors have to match as much as possible to have a balanced current sharing. The following features have to be considered as well:

- 1. The compensation pin (COMP) of all boosters is connected together to the same compensation network, to equalize the power distribution of each booster. For the best noise rejection, the compensation network area has to be surrounded by the GND plane. Please refer to the PCB Layout recommendations section for more general advices.
- 2. To synchronize the MOSFET gate PWM clock and needed phase shifts, the boosters must use the external clock generation (BSTSYNC), generated by the board MCU or external logic, according to the user−defined control strategy. The generic number of lines needed is "N" equivalent to the number of stages. Please note that in case of a bi−phase system (N = 2) and an electrical phase shift of 180°, it is possible to use only one external clock line, exploiting the integrated NCV78763 features: the slave device shall have BOOST\_SRCINV bit to "1" (clock polarity internal inversion active), whereas the master device will keep the BOOST\_SRCINV bit to "0" (= no inversion, default).
- 3. Only the master booster error amplifier OTA must be active, while the other (slave) boosters must have all their own OTA block disabled (BOOST OTA GAIN[1:0] = '00'). For each of the devices in the chain, the register BOOST\_MULTI\_MD[1:0] must be kept to zero, default ('00')
- 4. In order to let the slave device(s) detect locally the boost over-voltage condition thus disabling the correspondent phase, the slave(s) must have the same (or higher) booster overvoltage shutdown level of the master device (see also section "Booster overvoltage shutdown protection" for more details on the protection mechanism and threshold). The MCU shall monitor the BOOST OV flags to insure that all devices are properly operating in the application.



**Figure 19. Booster Bi−phase Application Diagram (N = 2)**



**Figure 20. Booster Three−Phase Application Diagram (N = 3)**

### **Booster Enable Control**

The NCV78763 booster can be enabled/disabled directly by SPI via the bit BOOST\_EN[0]. The enable signal is the transition from "0" to "1"; the disable function is vice−versa. The status of the physical activation is contained in the flag BOOST STATUS: whenever the booster is running, the value of the flag is one, otherwise zero. It might in fact

happen that despite the user *wanted* activation, the booster is stopped by the device in two main cases:

a. Whenever the boost overvoltage detection triggers in the control loop. The booster is automatically activated when the voltage falls below the hysteresis (Figure [14](#page-19-0)).

b. When a voltage setpoint level plus overvoltage protection higher than the maximum allowed by the max ratings is entered, to avoid electrical damage. In other notations, the following relation must be respected to avoid disabling the booster by wrong SPI setting:

{65 V − (127 − BOOST\_VSETPOINT[6:0]) x

$$
0.4 V + \text{BOOST}_\text{OV}_\text{SD} [V] \rangle >
$$

{67.8 V + (1 − 2 x VBOOST\_OFF\_COMP[3]) x 0.4 V x VBOOST\_OFF\_COMP[2:0]}

The value in register VBOOST OFF COMP[3:0] Is stored by factoring trimming by ON Semiconductor, individually per each device, to achieve maximum accuracy with respect to the maximum voltage setting allowed.

#### **BUCK REGULATOR**

#### **General**

The NCV78763 contains two high−current integrated buck current regulators, which are the sources for the LED strings. The bucks can be powered by the device own boost regulator, or by a booster regulator linked to another NCV78x63 device. Each buck controls the individual inductor peak current  $(I_{\text{BUCK peak}})$  and incorporates a constant ripple ( $\Delta I_{\text{BUCK}}$ <sub>pkpk</sub>) control circuit to ensure also stable average current through the LED string, independently from the string voltage. The buck average current is in fact described by the formula:

$$
I_{\text{BUCKAVG}} = I_{\text{BUCKpeak}} - \frac{\Delta I_{\text{BUCKpkpk}}}{2}
$$

This is graphically exemplified by Figure 21:



**Figure 21. Buck Regulator Controlled Average Current**

The parameter  $I_{\text{BUCK}\_\text{peak}}$  is programmable through the device by means of the internal comparator threshold ( $V$ THR, Table XX) over the external sense resistor  $R_{\text{BUCK}}$ :

$$
I_{\text{BUCKpeak}} = \frac{V_{\text{THR}}}{R_{\text{BUCK}}}
$$

The formula that defines the total ripple current over the buck inductor is also hereby reported:

$$
\Delta I_{\text{BUCKpkpk}} = \frac{T_{\text{OFF}} \times (V_{\text{LED}} + V_{\text{DIODE}})}{L_{\text{BUCK}}}
$$
\n
$$
\approx \frac{T_{\text{OFF}} \times V_{\text{LED}}}{L_{\text{BUCK}}} = \frac{T_{\text{OFF\_VLED\_i}}}{L_{\text{BUCK}}}
$$

In the formula above, TOFF represents the buck switch off time, VLED is the LED voltage feedback sensed at the  $NCV78763 VLED<sub>X</sub>$  pin and LBUCK is the buck inductance value. The parameter  $T_{OFF\; VLED\; i}$  is programmable by SPI (BUCKx\_TOFFVLED[3:0]), with values related to Table [15.](#page-11-0) In order to achieve a constant ripple current value, the device varies the TOFF time inversely proportional to the VLED sensed at the device pin, according to the selected factor TOFF VLED i. On NV78763−9 device TOFF time is inversely proportional to voltage over the inductor (VLED + VDIODE) what will result in more accurate ripple for low VLED voltages. As a consequence to the constant ripple control and variable off time, the buck switching frequency is dependent on the boost voltage and LED voltage in the following way:

$$
f_{\text{BUCK}} = \frac{(V_{\text{BOOST}} - V_{\text{LED}})}{V_{\text{BOOST}}} \times \frac{1}{T_{\text{OFF}}}
$$

$$
= \frac{(V_{\text{BOOST}} - V_{\text{LED}})}{V_{\text{BOOST}}} \times \frac{V_{\text{LED}}}{T_{\text{OFF\_VLED\_i}}}
$$

The LED average current in time (DC) is equal to the buck time average current. Therefore, to achieve a given LED current target, it is sufficient to know the buck peak current and the buck current ripple. A rule of thumb is to count a minimum of 50% ripple reduction by means of the capacitor  $C_{\text{BUCK}}$  and this is normally obtained with a low cost ceramic component ranging from 100 nF to 470 nF (such values are typically used at connector sides anyway, so this is included in a standard BOM). The following figure reports a typical example waveform:



**Figure 22. LED Current AC Components Filtered Out by the Output Impedance (oscilloscope snapshot)**

The use of  $C_{\text{BUCK}}$  is a cost effective way to improve EMC performances without the need to increase the value of  $L_{\text{BUCK}}$ , which would be certainly a far more expensive solution.

The complete buck circuit diagram follows:



**Figure 23. Buck Regulator Circuit Diagram**

Different buck channels can be paralleled at the module output (after the buck inductors) for *higher current capability* on a unique channel, summing up together the individual DC currents. Please note that for each channel, the maximum buck allowed peak current is defined by the buck overcurrent detection circuit, see dedicated section for details.

In case of a *non−used* "x" channel, it is suggested to short circuit together the pins IBCKxSENSE+, IBCKxSENSE−, VINBCKx and VBOOST. The pins LBCKSWx and VLEDx can be left open.

#### **Buck Offset Compensation**

The NCV78763 buck features a peak current offset compensation that can be enabled by the SPI parameter BUCKx OFF CMP EN[0]. When this bit is "1", the offset changes polarity each buck period, so that the average effect over time on the peak current is minimized (ideally zero). As a consequence of the polarity change, the peak current is toggling between two threshold values, one high value and one low, as shown in the picture below. The related sub−harmonic frequency (half the buck switching frequency) will appear in the spectrum. This has to be taken into account from EMC point of view. The use of the offset

cancellation is very effective in case of high precision levels for low currents.





#### **Buck Overcurrent Protection**

Being a current regulator, the NCV78763 buck is by nature preventing overcurrent in all normal situations. However, in order to protect the system from overcurrent even in case of failures, two main mechanisms are available:

1. Internal sensing over the buck switch: when the peak current rises above the maximum limit (situated above 1.9 A, see Table [14](#page-10-0)), an internal counter starts to increment at each period, until the count written in

BUCKx\_OC\_OCCMP\_COUNT[2:0]+1 is attained. The count is reset if the buck channel is disabled and also at each dimming cycle. From the

moment the count is reached onwards, the buck is kept continuously off, until the SPI error flag OCLEDx is read. After reading the flag, the buck channel "x" is automatically re−enabled and will try to regulate the current again. The failure related to this protection mechanism is a short circuited sense resistor on the "x" channel. In these conditions in fact the voltage drop over the sensing element (short circuit) will be very low even in case of high currents.

2. Sensed voltage "I−sense" above the threshold: when the voltage produced over the sense resistor exceeds the desired threshold, another protection counter increases at each switching period, until the count defined by the SPI setting BUCKx OC\_ISENSCMP\_COUNT[6:0]+1 is reached. As for the previous protection, the count is reset if the buck channel is disabled and also at each dimming cycle. The failure linked to this protection mechanism is a short circuit at the LED channel output and at the same time, a wrong feedback voltage at the VLEDx pin (or higher than the short circuit detection voltage typical 1.8 V,  $VLED_{LMT}$  in Table [15](#page-11-0)).

#### **DIMMING**

#### **General**

The NCV78763 supports both analog and digital dimming (or so called *PWM dimming*). Analog dimming is performed by controlling the LED amplitude current during operation. This can be done by means of changing the peak current level and/or the Toff\_VLED\_i constants by SPI commands (see Buck Regulator section).

In this section, we only describe PWM dimming as this is the preferred method to maintain the desired LED color temperature for a given current rating. In PWM dimming, the LED current waveform frequency is constant and the duty cycle is set according to the required light intensity. In order to avoid the *beats effect,* the dimming frequency should be set at "high enough" values, typically above 300 Hz.

The device handles two distinct PWM dimming modes: *external* and *internal*, depending on the SPI parameter DIM\_SRC[1:0].



**Figure 25. Buck Current Digital or PWM Dimming**

#### **External Dimming**

The two independent control inputs LEDCTRLx handle the dimming signals for the related channel "x". This mode is selected independently for buck channel "1" by DIM  $SRC[0] = 1$  and for channel 2 by DIM  $SRC[1] = 1$ . In external dimming, the buck activation is transparently linked to the logic status of the LEDCTRLx pins. The only difference is the controlled phase shift of typical  $4 \mu s$ (Table [16\)](#page-12-0) that allows synchronized measurements of the VLEDx pins via the ADC (see dedicated section for more details). As the phase shift is applied both to rising edges and falling edges, with a very limited jitter, the PWM duty cycle is not affected. Apart from the phase shift and the system clock OSC8M, there is no limitation to the PWM duty cycle values or resolutions at the bucks, which is a copy of the reference provided at the inputs.

#### **Internal Dimming**

This mode is selected independently for buck channel "1" by  $DIM\_SRC[0] = 0$  and for channel "2" by  $DIM\_SRC[1]$  $= 0.$ 

The register saturation value is per choice 1000 decimal, corresponding to 100% (register values between 1000 and 1023 will all provide a 100% duty cycle). Each least significant bit (lsb) change corresponds to a 0.1% duty cycle change.

The dimming PWM frequency is common between the channels and is programmable via the SPI parameter PWM FREQ[1:0], as displayed in the table below. All frequencies are chosen sufficiently high to avoid the *beads effect* in the application. Please also note that the higher the frequency, the lower the voltage drop on the booster output due to the lower load power step.

**Table 21. INTERNAL PWM DIMMING PROGRAMMABLE FREQUENCIES**

| <b>PWM FREQ[1:0]</b> | <b>PWM Frequency [Hz]</b> |
|----------------------|---------------------------|
| 00                   | 500                       |
| 01                   | 1000                      |
| 10                   | 2000                      |
|                      | 4000                      |

#### **SPI INTERFACE**

#### **General**

The serial peripheral interface (SPI) allows the external microcontroller (MCU) to communicate with the device to read−out status information and to program operating parameters after power−up. The NCV78763 SPI transfer packet size is 16 bits. During an SPI transfer, the data is simultaneously transmitted (shifted out serially) and received (shifted in serially). A serial clock line (CLK) synchronizes shifting and sampling of the information on

the two serial data lines: SDO and SDI. The SDO signal is the output from the Slave (LED Driver), and the SDI signal is the output from the Master.

A slave or chip select line (CSB) allows individual selection of a slave SPI device in a time multiplexed multiple−slave system.

The CSB line is active low. If an NCV78763 is not selected, SDO is in high impedance state and it does not

interfere with SPI bus activities. Since the NCV78763 always clocks data out on the falling edge and samples data in on rising edge of clock, the MCU SPI port must be configured to match this operation.

The SPI CLK idles low between transferred frames. The diagram below is both a master and a slave timing diagram since CLK, SDO and SDI pins are directly connected between the Master and the Slave.



**Figure 26. NCV78763 SPI Transfer Format**

Note: The data transfer from the shift register into the locally used registers, interpretation of the data is only done at the rising edge of CSB.

The Data that is send over to the shift register to be transmitted to the external MCU is sampled at the falling edge of CSB, just at the moment the transmission starts.

The implemented SPI block allows interfacing with standard MCUs from several manufacturers. When interfaced, the NCV78763 acts always as a Slave and it cannot initiate any transmission. The MCU is instead the master, able to send read or write commands. The NCV78763 SPI allows connection to multiple slaves by





A diagram showing the data transfer between devices in daisy chain connection is given on the right: CMDx represents the 16−bit command frame on the data input line transmitted by the Master, shifting via the chips' shift registers through the daisy chain. The chips interpret the command once the chip select line rises.





The NCV78763 default power up communication mode is "star". In order to enable daisy chain mode, a multiple of 16 bits clock cycles must be sent to the devices, while the SDI line is left to zero. Note: to come back to star mode the NOP register (address 0x0000) must be written with all ones, with the proper data parity bit and parity framing bit: see SPI protocol for details about parity and write operation.

#### **SPI Protocol: Write / Read**

Two main actions are performed by the NCV78763 SPI: *write to control register* and *read from register* (status or control). Control registers contain the parameters for the device operations to flexibly adapt to the application system requirements (control loop settings, voltage settings, dimming modes, etc…), while status registers bear the system information interpreted by the NCV78763 logic, such as diagnostics flags and ADC values. Each communication frame is protected by parity (ODD) for a more robust data transfer.

For the rest, the general transfer rules are:

- Commands and data are shifted; MSB first, LSB last.
- Each output data bit from the device into the SDO line are shifted out on the falling (detected) edge of the CLK signal;
- Each input bit on the SDI line is sampled in on the rising (detected) edge of CLK;
- Data transfer out from SDO starts with the (detected) falling edge of CSB; prior to that, the SDO open−drain transistor is High−Z (the voltage will be the one provided through the external pull−up);
- All SPI timing rules are defined by Table [19.](#page-13-0)

The frame protocol for the *write operation* is hereby provided:



**Figure 29. SPI Write Frame**

Referring to the previous picture, the write frame coming from the master (into the chip SDI) is composed as follows:

- Bit  $[15]$  (msb): CMD bit = 1;
- Bits [14:11]: 4−bits WRITE ADDRESS field;
- Bit [10]: frame parity bit. It is ODD, formed by the negated XOR of all the other bits in the frame;
- Bits [9:0]: 10−bit data to write. The control register field is in fact 10 bits wide. See SPI Map for details. Still referring to the picture, at the same time of the exchange, the device replies on the SDO line either with:
- If the previous command was a write and no SPI error had occurred, a copy of the address and data written; in case of previous SPI error, or at power−on−reset (POR), the response will be frame containing with only the msb equals to one;
- If the precedent command was a read, the response frame summarizes the address used and an overall diagnostic check (copy of the main detected errors, see diagnostic section for details).

The parity bit plays a fundamental role in each communication frame; would the parity be wrong, the NCV78763 will not store the data to the designated address and the SPIERR flag will be set.

The frame protocol for the *read operation* is:



**Figure 30. SPI Read Frame**

Taking the figure above into account, the *read frame* coming from the master (into the chip SDI) is formed by:

- Bit  $[15]$  (msb): CMD bit = 0;
- Bits [14:10]: 5−bits READ ADDRESS field;
- Bit [9]: read frame parity bit. It is ODD, formed by the negated XOR of all the other bits in the frame;
- Bits [8:0]: 9−bits zeroes field.

The device answers immediately via the SDO in the same read frame with the register's content thus achieving the lowest communication latency.

Note: all status registers that are "cleared by read" (latched information) require a proper parity bit in order to execute the clearing out. Please be aware that the device will still send the information even if the parity is wrong. The MCU can still take action based on the value of the SPIERR bit. The SPIERR state can be reset only by reading the related status register. See SPI map and the next section for more details.

### **SPI Protocol: Framing and Parity Error**

SPI communication framing error is detected by the NCV78763 in the following situations:

- Not an integer multiple of 16 CLK pulses are received during the active−low CSB signal;
- LSB bits (8..0) of a read command are not all zero;
- SPI parity errors, either on write or read operation.

Once an SPI error occurs, the SPI ERR flag can be reset only by reading the status register in which it is contained (using in the read frame the right communication parity bit).

OTHERS R 0x0

### **SPI ADDRESS MAP**

Starting from the left column, the table shows the address in (byte hexadecimal format), the access type (Read =  $R/$ Write  $= W$ ) and the bits' indexes.

Details for the single registers are provided in the following section**.**

#### 0x00 NA NOP register (read/write operation ignored) 0x01 R/W BOOST\_OTA\_GAIN[1:0] BOOST\_OTA\_GAIN[1:0] BOOST\_CHECHAGING BOOST\_FREQ[4:0] BOOST\_SLPCTRL[1:0] BOOST\_SLPCTRL[1:0] BOOST\_SRC 0x02 R/W BOOST\_TOFF\_MIN[1:0] VBOOST\_VGATE\_THR BOOST\_SRCINV BOOST\_EN BOOST\_OV\_REACT[1:0] BOOST\_OV\_SD[2:0] 0x03 R/W VDRIVE\_BST\_EN BOOST\_VLIMTH[1:0] BOOST\_VLIMTH[1:0] BOOST\_VSETPOINT[6:0] 0x04 R/W BUCK1\_OFF\_CMP\_EN BUCK2\_OFF\_CMP\_EN BUCK2\_OFF\_CMP\_EN BUCK1\_VTHR[7:0] 0x05 R/W BOOST\_TON\_MIN[1:0] BUCK2\_VTHR[7:0] 0x06 R/W BUCK2\_EN BUCK2\_EN BUCK2\_EN BUCK2\_EN BUCK2\_EN BUCK2\_EN BUCK2\_EN BUCK2\_EN BUCK2\_EN oxo7 R/W BOOST\_SKCLI1:0] BOOST\_CKCLI1:00 POOST\_CKCLI1:00 POOST\_CKCLI1:00 POOST\_CKCLI1:00 0x08 R/W VDRIVE\_VSETPOINT[3:0] BOOST\_MULTI\_MD[1:0] / BUCK\_ZCD\_VLDEH\_ENA[1:0] DIM\_SRC[1:0] PWM\_FREQ[1:0] 0x09 R/W PWM\_DUTY1[9:0] 0x0A R/W PWM\_DUTY2[9:0] 0x0B RW BUCK1\_OC\_OCCMP\_COUNT[2:0] BUCK1\_OC\_OCCMP\_COUNT[2:0] R/W BUCK2\_OC\_OCCMP\_COUNT[2:0] BUCK2\_OC\_OCCMP\_COUNT[6:0] 0x0D R/W 0x0/BUCK\_DRV\_SLOW LED\_SEL\_DUR[8:0] 0x0E R 0x0 0x0 ODD PARITY I CONSIDERATION (7:0] 0x0F R 0x0 ODD PARITY VLED2ON[7:0] 0x10 R 0x0 ODD PARITY VLED1[7:0] 0x11 R 0x0 ODD PARITY VLED2[7:0] 0x12 R 0x0 ODD PARITY VTEMP[7:0] 0x13 R 0x0 0x0 ODD PARITY I CONSERVERSION ON A VBOOST[7:0] 0x14 R 0x0 0DD PARITY I CONSERVERSION ON DETAILS ON MEASURE ON DETAILS ON DETAILS ON DETAILS ON DETAILS ON DET 0x15 R 0x0 0DD PARITY BUCK1\_TON\_DUR[7:0] 0x16 R 0x0 ODD PARITY BUCK2\_TON\_DUR[7:0] 0x17 R 0x0 ODDPARITY BUCKACTIVE1 BUCKACTIVE2 OPENLED1 SHORTLED1 OCLED1 OPENLED2 SHORTLED2 OCLED2 0x18 R | 0x0 | ODD PARITY | BOOST\_STATUS | BOOST\_OV | TEST1\_FAIL LEDCTRL1VAL LEDCTRL2VAL SPIERR | TSD | TW 0x19 R 0x0 ODD PARITY 0x0 000 PARITY 0x0 0x0 HWR HWR VBOOST OFF COMP[4:0] 0x1A R 0x0 REVID[7:0]

**ADDR R/W bit9 bit8 bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0**

### **Table 22. NCV78763 SPI ADDRESS MAP**

## **SPI REGISTERS DETAILS**























































NOTE: All other registers addresses are read only and report zeroes. REVID[7:0] for NV78763−9 device is 0x6Ahex.

### **DIAGNOSTICS**

The NCV78763 features a wide range of embedded diagnostic features. Their description follows. Please also refer to the previous SPI section for more details.

### **Diagnostics Description**

- **Thermal Warning**: this mechanism detects a user−programmable junction temperature which is in principle close, but lower, to the chip maximum allowed, thus providing the information that some action (power de−rating) is required to prevent overheating that would cause Thermal Shutdown. A typical power de−rating technique consists in reducing the output dimming duty cycle in function of the temperature: the higher the temperature above the thermal warning, the lower the duty cycle. The thermal warning flag (TW) is given in STATUS register 02 and is latched. At power up the default thermal warning threshold is typically 159°C (SPI code 179).
- **Thermal Shutdown**: this safety mechanism intends to protect the device from damage caused by overheating, by disabling the booster and both buck channels, main sources of power dissipation. The diagnostic is displayed per means of the TSD bit in STATUS 02 (latched). Once occurred, the thermal shutdown condition is automatically exited when the temperature falls below the thermal warning level. The TSD flag is instead latched and cleared by SPI reading. The application thermal design should be made as such to avoid the thermal shutdown in the worst case conditions. The thermal shutdown level is not user programmable and factory trimmed (see ADC\_TSD in Table [10](#page-7-0)).
- **SPI Error**: in case of SPI communication errors the SPIERR bit in STATUS 02 is set. The bit is latched. For more details, please refer to section "SPI protocol: framing and parity error".
- **Open LEDx string**: individual open LED diagnostic flags indicate whether the "x" string is detected open. The detection is based on a counter overflow of typical 50μs when the related channel is activated. Both OPENLED1 and OPENLED2 flags (latched) are contained in STATUS 01. Please note that the open detection does not disable the buck channel(s).
- **Short LEDx string**: a short circuit detection is available independently for each LED channel per means of the flag SHORTLEDx (latched, STATUS 01). The detection is based on the voltage measured at the VLEDx pins via a dedicated internal comparator: when

the voltage drops below the VLED  $_{LMT}$  minimum threshold (typical 1.8 V, see Table [15](#page-11-0)) the related flag is set. Together with the detection, a fixed TOFF is used. On NV78763−9 device, TOFF time is terminated immediately when the inductor current reaches zero. This improves the dimming behavior via external short switches (pixel control). Note that the detection is active also when the LEDx channel is off (in this case the fixed TOFF does not play any role).

- **Overcurrent on Channel x**: this diagnostics protects the LEDx and the buck channel x electronics from overcurrent. As the overcurrent is detected, the OCLEDx flag (latched, STATUS 01) is raised and the related buck channel is disabled. More details about the detection mechanisms and parameters are given in section "Buck Overcurrent Protection".
- **Buck Active x**: these flags report the actual status of the buck channels (BUCKACTIVEx, non−latched, STATUS 01). The MCU can exploit this information in real time to check whether the channels responded to its activation commands, or at the contrary, they were for some reasons disabled.
- **Boost Status**: the physical activation of the booster is displayed by the BOOST\_STATUS flag (non−latched, STATUS 01). Please note this is different from the BOOST\_EN control bit, which reports instead the *willing* to activate the booster. See also section "Booster Enable Control".
- **Boost Overvoltage**: an overvoltage is detected by the booster control circuitry: BOOST\_OV flag (latched, STATUS 01). When VBOOST feedback is lost and too low voltage is detected on VBOOST pin, overvoltage will be flagged on NV78763−9 device. More details can be found in the booster chapter.
- **LEDCTRLx pins Status**: the actual logic status read at the LEDCTRLx pin is reported by the flag LEDCTRLxVAL (non−latched, STATUS 02). Thanks to this diagnostic, the MCU can double−check the proper connection to the led driver at PCB level, or MCU pin stuck.
- **Hard Reset**: the out of reset condition is reported through the HWR bit (STATUS 03, latched). This bit is set only at each Power On Reset (POR) and indicates the device is ready to operate.

A short summary table of the main diagnostic bits related to the LED outputs follows.



#### **Table 23. LED OUTPUTS DIAGNOSTIC TABLE SUMMARY**

### **PCB LAYOUT RECOMMENDATIONS**

This section contains instructions for the NCV78763 PCB layout application design. Although this guide does not claim to be exhaustive, these directions can help the

developer to reduce application noise impact and insuring the best system operation. All important areas are highlighted in the following picture:



**Figure 31. NCV78763 Application Critical PCB Areas**

#### **PCB Layout: Booster Current Sensing − Area (A)**

The booster current sensing circuit used both by the loop regulation and the current limitation mechanism, relies on a low voltage comparator, which triggers with respect to the sense voltage across the external resistor R\_BST\_SENS. In order to maximize power efficiency (=minimum losses on the sense resistor), the threshold voltage is rather low, with a maximum setting of 100 mV typical. This area may be

affected by the MOSFET switching noise if no specific care is taken. The following recommendations are given:

a. Use a four terminals current sense method as depicted in the figure below. The measurement PCB tracks should run in parallel and as close as possible to each other, trying to have the same length. The number of vias along the measurement path should be minimized;

- b. Place R\_BST\_SENS sufficiently close to the MOSFET source terminal;
- c. The MOSFET's dissipation area should be stretched in a direction away from the sense resistor to minimize resistivity changes due to heating;
- d. If the current sense measurement tracks are interrupted by series resistors or jumpers (once as a maximum) their value should be matched and low ohmic (pair of 0  $\Omega$  to 47  $\Omega$  max) to avoid errors due to the comparator input bias currents. However, in case of high application noise, a PCB re−layout without RC filters is always recommended.
- e. Avoid using the board GND as one of the measurement terminals as this would also introduce errors.



**Figure 32. Four Wires Method for Booster Current Sensing Circuit**

### **PCB Layout: Buck Current Sensing − Areas (B1) & (B2)**

The blocks (B1) and (B2) control the buck peak currents by means, respectively, of the external sense resistors R\_BCK1/2\_SENS. As the regulation is performed with a comparator, the considerations explained in the previous section remain valid. In particular, the use of a four terminals current sense method is required, this time applied on (IBCKxSENSE+, IBCKxSENSE−). Sense resistors should be outside of the device PCB heating area in order to limit measurement errors produced by temperature drifts.

### **PCB Layout: Vboost related Tracks − Area (C)**

The three NCV78763 device pins VBOOSTBCK, IBCK1SENSE+ and IBCK2SENSE+ must be at the same individual voltage potential to guarantee proper functioning of the internal buck current comparator (whose supply rails are VBOOSTBCK and VBOOSTM3V). In order to achieve this target, it is suggested to make a star connection between these three points, close to the device pins. The width of the tracks should be large enough (>40 mils) and as short as possible to limit the PCB parasitic parameters.



#### **Figure 33. PCB Star Connection Between VBOOSTBCK, IBCK1SENSE+ and IBCK2SENSE+ (simplified drawing)**

### **PCB Layout: GND Connections − Area (D)**

The NCV78763 GND and GNDP pins must be connected together. It is suggested to perform this connection directly close to the device, behaving also as the cross−junction between the signal GND (all low power related functions) and the power GNDP (ground of VGATE driver). The device exposed pad should be connected to the GND plane for dissipation purposes.

It is recommended to place the VDD capacitor as close as possible to the device pins and connected with specific tracks, respectively to the VDD pin and to the GND pin (not connected to the general ground plane, to avoid ground shifts and application noise coupling directly into the chip).

### **PCB Layout: Buck Power Lines − Area (E)**

To avoid power radiation and crosstalk between BUCK1 and BUCK2 regulators the VINBCKx and LBCKSWx tracks have to be as short as possible. They should also be symmetrical and the straightest. It is also recommended to insert a ground plate between them, especially between LBCKSW1 and LBCKSW2 track. See area "1" in the figure below.

### **PCB Layout: Booster Compensation Network − Area (F)**

The compensation network must be placed very close to the chip and avoid noise capturing. It is recommended to connect its ground directly to the chip ground pin to avoid noise coming from other portions of the PCB ground. In addition a ground ring shall provide extra shielding ground around. See area "2" in the figure.



**Figure 34. NCV78763 PCB Layout Example: areas (E) and (F)**

### **PCB Layout: High Frequency Loop on Capacitors − Area (G)**

All high frequency loops (with serial capacitor) have to be very short, with the capacitor as close as possible to the chip, to set the created loop antenna radiating frequency to the highest. In fact, would the tracks be too long, the loop antenna may capture a higher noise level, with the risk of downgrading the chip's performances.

### **PCB Layout: Additional EMC Recommendations on Loops**

It is suggested in general to have a good metal connection to the ground and to keep it as continuous as possible, not interrupted by resistors or jumpers.

In additions, PCB loops for power lines should be minimized. A simplified application schematic is shown in the next figure to better focus on the theoretical explanation. When a DC voltage is applied to the VBB, at the left side of the boost inductor L\_BST, a DC voltage also appears on the right side of L\_BCK and on the C\_BCK. However, due to the switching operation (boost and buck), the applied voltage generates AC currents flowing through the red area (1). These currents also create time variable voltages in the area marked in green (2). In order to minimize the radiation due to the AC currents in area 1, the tracks' length between L\_BST and the pair L\_BCK plus C\_BCK must be kept low. At the contrary, if long tracks would be used, a bigger parasitic capacitance in area 2 would be created, thus increasing the coupled EMC noise level.



**Figure 35. PCB AC Current Lines (Area 1) and AC Voltage Nodes (Area 2)**

### <span id="page-45-0"></span>**ORDERING INFORMATION**



†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

29.Recommended for new design for improved conducted emissions in the low frequency range typically between 100 kHz and 200 kHz.

30.NCV78763DQ6AR2G & NCV78763DQ0AR2G are Dual Fab and Assembly OPNs. Please contact ON Semiconductor for technical details.

31.NCV78763MW4(A) & NCV78763MW0(A) have different package mold compound. Please contact ON Semiconductor for technical details. 32.NCV78763MW4AR2G & NCV78763MW0AR2G & NCV78763MW1AR2G are Dual Fab and Assembly OPNs. Please contact

ON Semiconductor for technical details. 33.Recommended for new designs. Optimized for pixel/dynamic load. Improved conducted emissions around 32 kHz. NCV78763DQ9 has

different package mold compound compared to NCV78763DQ0 & NCV788763DQ6. Please contact ON Semiconductor for technical details.

### **PACKAGE DIMENSIONS**

**SSOP36 EP**



- NOTES:<br>1. DIMENSIONING AND TOLERANCING PER<br>2. CONTROLLING DIMENSION: MILLIMETERS.<br>2. CONTROLLING DIMENSION: MILLIMETERS.<br>3. DIMENSION DODES NOT INCLUDE DAMBAR<br>PROTRUSION: ALLOWABLE DAMBAR<br>PROTRUSION: SHALL BE 0.13 TOTAL IN
- 
- TWEEN 0.10 AND 0.25 FROM THE TIP. 5. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. DIMENSIONS D AND E1 SHALL BE DETERMINED AT DATUM H.
- 6. THIS CHAMFER FEATURE IS OPTIONAL. IF IT IS NOT PRESENT, A PIN ONE IDENTIFIER MUST BE LOACATED WITHIN THE INDICAT-<br>ED AREA.



\*For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **PACKAGE DIMENSIONS**

**QFN32 5x5, 0.5P** CASE 488AM ISSUE A



0.30 32X DIMENSION: MILLIMETERS

3.35 5.30

0.63 32X

\*For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **PACKAGE DIMENSIONS**



\*For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **PACKAGE DIMENSIONS**



32X 0.80

7.30

#### **PACKAGE DIMENSIONS**



\*For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and <sup>())</sup> are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns tne rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent<br>coverage may be accessed at <u>www.onsemi.com/s</u> ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability<br>arising out of the application or use of regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or<br>specifications can and do vary in different applications application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification<br>in a foreign jurisdiction or any devices application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such<br>claim alleges that ON Semiconductor was

Phone: 421 33 790 2910

#### **PUBLICATION ORDERING INFORMATION**

#### **LITERATURE FULFILLMENT**:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA **Phone**: 303−675−2175 or 800−344−3860 Toll Free USA/Canada **Fax**: 303−675−2176 or 800−344−3867 Toll Free USA/Canada **Email**: orderlit@onsemi.com

**N. American Technical Support**: 800−282−9855 Toll Free USA/Canada **Europe, Middle East and Africa Technical Support:**

**ON Semiconductor Website**: **www.onsemi.com**

**Order Literature**: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative



Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира.

Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов.

Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России.

Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию .

Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России , а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001.

Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России.

С нами вы становитесь еще успешнее!

#### **Наши контакты:**

**Телефон:** +7 812 627 14 35

**Электронная почта:** [sales@st-electron.ru](mailto:sales@st-electron.ru)

**Адрес:** 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331