# 4-Mbit (512 K × 8/256 K × 16) nvSRAM #### **Features** - 20 ns, 25 ns, and 45 ns access times - Internally organized as 512 K × 8 (CY14B104LA) or 256 K × 16 (CY14B104NA) - Hands off automatic STORE on power-down with only a small capacitor - STORE to QuantumTrap non-volatile elements initiated by software, device pin, or AutoStore on power-down - RECALL to SRAM initiated by software or power-up - Infinite read, write, and recall cycles - 1 million STORE cycles to QuantumTrap - 20 year data retention - Single 3 V +20%, -10% operation - Industrial temperature - Packages - □ 44-/54-pin thin small outline package (TSOP) Type II □ 48-ball fine-pitch ball grid array (FBGA) - Pb-free and restriction of hazardous substances (RoHS) compliant ### **Functional Description** The Cypress CY14B104LA/CY14B104NA is a fast static RAM (SRAM), with a non-volatile element in each memory cell. The memory is organized as 512 K bytes of 8 bits each or 256 K words of 16 bits each. The embedded non-volatile elements incorporate QuantumTrap technology, producing the world's most reliable non-volatile memory. The SRAM provides infinite read and write cycles, while independent non-volatile data resides in the highly reliable QuantumTrap cell. Data transfers from the SRAM to the non-volatile elements (the STORE operation) takes place automatically at power-down. On power-up, data is restored to the SRAM (the RECALL operation) from the non-volatile memory. Both the STORE and RECALL operations are also available under software control. # Logic Block Diagram [1, 2, 3] - 1. Address $A_0$ – $A_{18}$ for × 8 configuration and Address $A_0$ – $A_{17}$ for × 16 configuration. - 2. Data $DQ_0 DQ_7$ for × 8 configuration and Data $DQ_0 DQ_{15}$ for × 16 configuration. - 3. BHE and BLE are applicable for × 16 configuration only. # CY14B104LA, CY14B104NA ### **Contents** | Pinouts | 3 | |-------------------------------|----| | Pin Definitions | 4 | | Device Operation | 5 | | SRAM Read | 5 | | SRAM Write | 5 | | AutoStore Operation | 5 | | Hardware STORE Operation | 5 | | Hardware RECALL (Power-Up) | 6 | | Software STORE | 6 | | Software RECALL | 6 | | Preventing AutoStore | 7 | | Data Protection | | | Noise Considerations | 7 | | Best Practices | 8 | | Maximum Ratings | 9 | | Operating Range | 9 | | DC Electrical Characteristics | 9 | | Data Retention and Endurance | | | Capacitance | 10 | | Thermal Resistance | 10 | | AC Test Loads | 10 | | AC Took Conditions | 40 | | AC Switching Characteristics | 11 | |-----------------------------------------|----| | Switching Waveforms | 11 | | AutoStore/Power-Up RECALL | 14 | | Switching Waveforms | | | Software Controlled STORE/RECALL Cycle | 15 | | Switching Waveforms | 15 | | Hardware STORE Cycle | | | Switching Waveforms | | | Truth Table For SRAM Operations | 17 | | Ordering Information | 18 | | Ordering Code Definitions | 19 | | Package Diagrams | 20 | | Acronyms | | | Document Conventions | 23 | | Units of Measure | 23 | | Document History Page | 24 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | 25 | | Products | | | PSoC Solutions | 25 | ### **Pinouts** Figure 1. Pin Diagram - 48-ball FBGA Figure 2. Pin Diagram - 44-pin TSOP II - 4. Address expansion for 8-Mbit. NC pin not connected to die. - 5. Address expansion for 16-Mbit. NC pin not connected to die. 6. HSB pin is not available in 44-pin TSOP II (x 16) package. ### Pinouts (continued) Figure 3. Pin Diagram - 54-pin TSOP II (× 16) ### **Pin Definitions** | Pin Name | I/O Type | Description | |-----------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>18</sub> | Input | Address inputs. Used to select one of the 524,288 bytes of the nvSRAM for × 8 Configuration. | | A <sub>0</sub> -A <sub>17</sub> | | Address inputs. Used to Select one of the 262,144 words of the nvSRAM for × 16 Configuration. | | DQ <sub>0</sub> –DQ <sub>7</sub> | Input/Output | Bidirectional data I/O lines for × 8 configuration. Used as input or output lines depending on operation. | | DQ <sub>0</sub> –DQ <sub>15</sub> | | <b>Bidirectional data I/O lines for × 16 configuration</b> . Used as input or output lines depending on operation. | | WE | Input | <b>Write Enable input, Active LOW</b> . When selected LOW, data on the I/O pins is written to the specific address location. | | CE | Input | Chip Enable input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip. | | ŌĒ | Input | <b>Output Enable, Active LOW</b> . The active LOW OE input enables the data output buffers during read cycles. I/O pins are tristated on deasserting OE HIGH. | | BHE | Input | Byte High Enable, Active LOW. Controls DQ <sub>15</sub> –DQ <sub>8</sub> . | | BLE | Input | Byte Low Enable, Active LOW. Controls DQ <sub>7</sub> –DQ <sub>0</sub> . | | $V_{SS}$ | Ground | Ground for the device. Must be connected to the ground of the system. | | V <sub>CC</sub> | Power supply | Power supply inputs to the device. | | HSB <sup>[9]</sup> | Input/Output | Hardware STORE Busy (HSB). When LOW this output indicates that a Hardware STORE is in progress. When pulled LOW external to the <a href="chip">chip</a> it initiates a non-volatile STORE operation. After each Hardware and Software STORE operation, HSB is driven HIGH for a short time (t <sub>HHHD</sub> ) with standard output high current, and then a weak internal pull-up resistor keeps this pin HIGH (external pull-up resistor connection optional). | | V <sub>CAP</sub> | Power supply | <b>AutoStore Capacitor</b> . Supplies power to the nvSRAM during power loss to store data from SRAM to non-volatile elements. | | NC | No connect | No Connect. This pin is not connected to the die. | - 7. Address expansion for 16-Mbit. NC pin not connected to die. - 8. Address expansion for 8-Mbit. NC pin not connected to die. - 9. HSB pin is not available in 44-pin TSOP II (× 16) package. ### **Device Operation** The CY14B104LA/CY14B104NA nvSRAM is made up of two functional components paired in the same physical cell. They are a SRAM memory cell and a non-volatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the non-volatile cell (the STORE operation), or from the non-volatile cell to the SRAM (the RECALL operation). Using this unique architecture, all cells are stored and recalled in parallel. During the STORE and RECALL operations, SRAM read and write operations are inhibited. The CY14B104LA/CY14B104NA supports infinite reads and writes similar to a typical SRAM. In addition, it provides infinite RECALL operations from the non-volatile cells and up to 1 million STORE operations. Refer to the Truth Table For SRAM Operations on page 17 for a complete description of read and write modes. #### SRAM Read The CY14B104LA/CY14B104NA performs a read cycle when CE and OE are LOW and WE and HSB are HIGH. The address specified on pins $A_{0-18}$ or $A_{0-17}$ determines which of the 524,288 data bytes or 262,144 words of 16 bits each are accessed. Byte enables (BHE, BLE) determine which bytes are enabled to the output, in the case of 16-bit words. When the read is initiated by an address transition, the outputs are valid after a delay of $t_{AA}$ (read cycle 1). If the read is initiated by CE or OE, the outputs are valid at $t_{ACE}$ or at $t_{DOE}$ , whichever is later (read cycle 2). The data output repeatedly responds to address changes within the $t_{AA}$ access time without the need for transitions on any control input pins. This remains valid until another address change or until CE or OE is brought HIGH, or WE or HSB is brought LOW. ### SRAM Write A write cycle is performed when $\overline{\text{CE}}$ and $\overline{\text{WE}}$ are LOW and $\overline{\text{HSB}}$ is HIGH. The address inputs must be stable before entering the write cycle and must remain stable until $\overline{\text{CE}}$ or $\overline{\text{WE}}$ goes HIGH at the end of the cycle. The data on the common I/O pins DQ<sub>0-15</sub> are written into the memory if the data is valid (t<sub>SD</sub> time) before the end of a $\overline{\text{WE}}$ controlled write or before the end of an $\overline{\text{CE}}$ controlled write. The Byte Enable inputs (BHE, BLE) determine which bytes are written, in the case of 16-bit words. It is recommended that $\overline{\text{OE}}$ be kept HIGH during the entire write cycle to avoid data bus contention on common I/O lines. If $\overline{\text{OE}}$ is left LOW, internal circuitry turns off the output buffers $t_{\text{HZWE}}$ after $\overline{\text{WE}}$ goes LOW. ## **AutoStore Operation** The CY14B104LA/CY14B104NA stores data to the nvSRAM using one of the following three storage operations: Hardware STORE activated by the HSB; Software STORE activated by an address sequence; AutoStore on device power-down. The AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the CY14B104LA/CY14B104NA. During a normal operation, the device draws current from $V_{CC}$ to charge a capacitor connected to the $V_{CAP}$ pin. This stored charge is used by the chip to perform a single STORE operation. If the voltage on the $V_{CC}$ pin drops below $V_{SWITCH}$ , the part automatically disconnects the $V_{CAP}$ pin from $V_{CC}$ . A STORE operation is initiated with power provided by the $V_{CAP}$ capacitor. **Note** If the capacitor is not connected to $V_{CAP}$ pin, AutoStore must be disabled using the soft sequence specified in Preventing AutoStore on page 7. In case AutoStore is enabled without a capacitor on $V_{CAP}$ pin, the device attempts an AutoStore operation without sufficient charge to complete the Store. This corrupts the data stored in nvSRAM. Figure 4 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for automatic store operation. Refer to DC Electrical Characteristics on page 9 for the size of $V_{CAP}$ . The voltage on the $V_{CAP}$ pin is driven to $V_{CC}$ by a regulator on the chip. A pull-up should be placed on $\overline{WE}$ to hold it inactive during power-up. This pull-up is effective only if the $\overline{WE}$ signal is tristate during power-up. Many MPUs tristate their controls on power-up. This should be verified when using the pull-up. When the nvSRAM comes out of power-on-RECALL, the MPU must be active or the $\overline{WE}$ held inactive until the MPU comes out of reset. To reduce unnecessary non-volatile stores, AutoStore and hardware STORE operations are ignored unless at least one write operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a write operation has taken place. The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress. Figure 4. AutoStore Mode ## Hardware STORE Operation The CY14B104LA/CY14B104NA provides the $\overline{HSB}^{[10]}$ pin to control and acknowledge the STORE operations. The $\overline{HSB}$ pin is used to request a hardware STORE cycle. When the HSB pin is driven LOW, the CY14B104LA/CY14B104NA conditionally initiates a STORE operation after $t_{DELAY}$ . An actual STORE cycle only begins if a write to the SRAM has taken place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver (internal 100 k $\Omega$ weak pull-up resistor) that is internally driven LOW to indicate a busy condition when the STORE (initiated by any means) is in progress. **Note** After each Hardware and Software STORE operation $\overline{\text{HSB}}$ is driven HIGH for a short time (t<sub>HHHD</sub>) with standard output high current and then remains HIGH by internal 100 k $\Omega$ pull-up resistor. Note 10. HSB pin is not available in 44-pin TSOP II (× 16) package. SRAM write operations that are in progress when $\overline{\text{HSB}}$ is driven LOW by any means are given time ( $t_{\text{DELAY}}$ ) to complete before the STORE operation <u>is initiated</u>. However, any SRAM <u>write</u> cycles requested after $\overline{\text{HSB}}$ goes LOW are in<u>hibited</u> until $\overline{\text{HSB}}$ returns HIGH. In case the write latch is not set, HSB is not driven LOW by the CY14B104LA/CY14B104NA. But any SRAM read and write cycles are inhibited until $\overline{\text{HSB}}$ is returned HIGH by MPU or other external source. During any STORE operation, regardless of how it is <code>initiated</code>, the CY14B104LA/CY14B104NA continues to drive the HSB pin LOW, releasing it only when the STORE is complete. Upon completion of the STORE operation, <code>the</code> <code>nvSRAM</code> memory access is <code>inhibited</code> for $t_{LZHSB}$ time after HSB pin returns HIGH. Leave the HSB unconnected if it is not used. # **Hardware RECALL (Power-Up)** During power-up or after any low power condition ( $V_{CC}$ < $V_{SWITCH}$ ), an internal RECALL request is latched. When $V_{CC}$ again exceeds the $V_{SWITCH}$ on power up, a RECALL cycle is automatically initiated and takes $t_{HRECALL}$ to complete. During this time, the HSB pin is driven LOW by the HSB driver and all reads and writes to nvSRAM are inhibited. ### Software STORE Data is transferred from the SRAM to the non-volatile memory by a software address sequence. The CY14B104LA/CY14B104NA software STORE cycle is initiated by executing sequential $\overline{CE}$ or $\overline{OE}$ controlled read cycles from six specific address locations in exact order. During the STORE cycle an erase of the previous non-volatile data is first performed, followed by a program of the non-volatile elements. After a STORE cycle is initiated, further input and output are disabled until the cycle is completed. Because a sequence of reads from specific addresses is used for STORE initiation, it is important that no other read or write accesses intervene in the sequence, or the sequence is aborted and no STORE or RECALL takes place. To initiate the software STORE cycle, the following read sequence must be performed. - 1. Read address 0x4E38 Valid READ - 2. Read address 0xB1C7 Valid READ - 3. Read address 0x83E0 Valid READ - 4. Read address 0x7C1F Valid READ - 5. Read address 0x703F Valid READ - 6. Read address 0x8FC0 Initiate STORE cycle The software sequence may be clocked with CE controlled reads or OE controlled reads, with WE kept HIGH for all the six READ sequences. After the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled. HSB is driven LOW. After the t<sub>STORE</sub> cycle time is fulfilled, the SRAM is activated again for the read and write operation. ### Software RECALL Data is transferred from the non-volatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of read operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, perform the following sequence of $\overline{\text{CE}}$ or $\overline{\text{OE}}$ controlled read operations must be performed. - 1. Read address 0x4E38 Valid READ - 2. Read address 0xB1C7 Valid READ - 3. Read address 0x83E0 Valid READ - Read address 0x7C1F Valid READ - 5. Read address 0x703F Valid READ - 6. Read address 0x4C63 Initiate RECALL cycle Internally, RECALL is a two step procedure. First, the SRAM data is cleared; then, the non-volatile information is transferred into the SRAM cells. After the $t_{RECALL}$ cycle time, the SRAM is again ready for read and write operations. The RECALL operation does not alter the data in the non-volatile elements. Table 1. Mode Selection | CE | WE | ŌĒ | BHE, BLE <sup>[11]</sup> | A <sub>15</sub> -A <sub>0</sub> <sup>[12]</sup> | Mode | I/O | Power | |----|----|----|--------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------| | Н | X | X | X | X | Not selected | Output high Z | Standby | | L | Н | L | L | Х | Read SRAM | Output data | Active | | L | L | X | L | X | Write SRAM | Input data | Active | | L | Н | L | Х | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8B45 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore<br>Disable | Output data | Active <sup>[13]</sup> | #### Notes 11. BHE and BLE are applicable for × 16 configuration only. <sup>12.</sup> While there are 19 address lines on the CY14B104LA (18 address lines on the CY14B104NA), only 13 address lines (A<sub>14</sub>–A<sub>2</sub>) are used to control software modes. The remaining address lines are don't care. <sup>13.</sup> The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a non-volatile cycle. Table 1. Mode Selection (continued) | CE | WE | ŌE | BHE, BLE <sup>[11]</sup> | A <sub>15</sub> -A <sub>0</sub> <sup>[12]</sup> | Mode | I/O | Power | |----|----|----|--------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------| | L | Н | L | Х | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4B46 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore<br>Enable | Output data | Active <sup>[14]</sup> | | L | Н | L | Х | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Non-volatile<br>STORE | Output data Output data Output data Output data Output data Output data Output high Z | Active I <sub>CC2</sub> <sup>[14]</sup> | | L | Н | L | Х | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Non-volatile<br>RECALL | Output data Output data Output data Output data Output data Output data Output high Z | Active <sup>[14]</sup> | # **Preventing AutoStore** The AutoStore function is disabled by initiating an AutoStore disable sequence. A sequence of read operations is performed in a manner similar to the software STORE initiation. To initiate the AutoStore disable sequence, the following sequence of CE or OE controlled read operations must be performed: - 1. Read address 0x4E38 Valid READ - 2. Read address 0xB1C7 Valid READ - 3. Read address 0x83E0 Valid READ - 4. Read address 0x7C1F Valid READ - 5. Read address 0x703F Valid READ - 6. Read address 0x8B45 AutoStore Disable The AutoStore is re-enabled by initiating an AutoStore enable sequence. A sequence of read operations is performed in a manner similar to the software RECALL initiation. To initiate the AutoStore enable sequence, the following sequence of CE or OE controlled read operations must be performed: - 1. Read address 0x4E38 Valid READ - 2. Read address 0xB1C7 Valid READ - 3. Read address 0x83E0 Valid READ - 4. Read address 0x7C1F Valid READ - 5. Read address 0x703F Valid READ - 6. Read address 0x4B46 AutoStore Enable If the AutoStore function is disabled or re-enabled, a manual STORE operation (hardware or software) must be issued to save the AutoStore state through subsequent power-down cycles. The part comes from the factory with AutoStore enabled. #### **Data Protection** The CY14B104LA/CY14B104NA protects data from corruption during low voltage conditions by inhibiting all externally initiated STORE and write operations. The low voltage condition is detected when $V_{CC}$ < $V_{SWITCH}$ . If the CY14B104LA/CY14B104NA is in a write mode (both CE and WE are LOW) at power-up, after a RECALL or STORE, the write is inhibited until the SRAM is enabled after $t_{LZHSB}$ (HSB to output active). This protects against inadvertent writes during power-up or brown out conditions. #### Noise Considerations Refer to CY application note AN1064. #### Note <sup>14.</sup> The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a non-volatile cycle. # CY14B104LA, CY14B104NA ### **Best Practices** nvSRAM products have been used effectively for over 27 years. While ease-of-use is one of the product's main system values, experience gained working with hundreds of applications has resulted in the following suggestions as best practices: - The non-volatile cells in this nvSRAM product are delivered from Cypress with 0x00 written in all cells. Incoming inspection routines at customer or contract manufacturer's sites sometimes reprogram these values. Final NV patterns are typically repeating patterns of AA, 55, 00, FF, A5, or 5A. End product's firmware should not assume an NV array is in a set programmed state. Routines that check memory content values to determine first time system configuration, cold or warm boot status, and so on should always program a unique NV pattern (that is, complex 4-byte pattern of 46 E6 49 53 hex or more random bytes) as part of the final system manufacturing test to ensure these system routines work consistently. - power-up boot firmware routines should rewrite the nvSRAM into the desired state (for example, AutoStore enabled). While the nvSRAM is shipped in a preset state, best practice is to again rewrite the nvSRAM into the desired state as a safeguard against events that might flip the bit inadvertently such as program bugs and incoming inspection routines. - The V<sub>CAP</sub> value specified in this datasheet includes a minimum and a maximum value size. Best practice is to meet this requirement and not exceed the maximum V<sub>CAP</sub> value because the nvSRAM internal algorithm calculates V<sub>CAP</sub> charge and discharge time based on this maximum V<sub>CAP</sub> value. Customers that want to use a larger V<sub>CAP</sub> value to make sure there is extra store charge and store time should discuss their V<sub>CAP</sub> size selection with Cypress to understand any impact on the V<sub>CAP</sub> voltage level at the end of a t<sub>RECALL</sub> period. ## **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ......-65 °C to +150 °C Maximum accumulated storage time At 150 °C ambient temperature ...... 1000 h At 85 °C ambient temperature ...... 20 Years Ambient temperature with power applied ......-55 °C to +150 °C Supply voltage on $V_{CC}$ relative to $V_{SS}$ ......-0.5 V to 4.1 V Voltage applied to outputs Input voltage .....-0.5 V to Vcc + 0.5 V | Transient voltage (< 20 ns) on any pin to ground potential–2.0 V to V <sub>CC</sub> + 2.0 V | |---------------------------------------------------------------------------------------------| | Package power dissipation capability (T <sub>A</sub> = 25 °C) 1.0 W | | Surface mount Pb soldering temperature (3 Seconds)+260 °C | | DC output current (1 output at a time, 1s duration) 15 mA | | Static discharge voltage (per MIL-STD-883, Method 3015)> 2001 V | | Latch up current> 200 mA | | | # **Operating Range** | Range | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|-----------------| | Industrial | –40 °C to +85 °C | 2.7 V to 3.6 V | ### **DC Electrical Characteristics** Over the Operating Range ( $V_{CC} = 2.7 \text{ V}$ to 3.6 V) | Parameter | Description | Test Conditions | Min | Typ <sup>[15]</sup> | Max | Unit | |----------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------|-----------------------|----------------| | V <sub>CC</sub> | Power supply | | 2.7 | 3.0 | 3.6 | V | | I <sub>CC1</sub> | Average V <sub>CC</sub> current | $t_{RC}$ = 20 ns<br>$t_{RC}$ = 25 ns<br>$t_{RC}$ = 45 ns<br>Values obtained without output loads<br>( $t_{OUT}$ = 0 mA) | - | _ | 70<br>70<br>52 | mA<br>mA<br>mA | | I <sub>CC2</sub> | Average V <sub>CC</sub> current during STORE | All inputs don't care, V <sub>CC</sub> = Max<br>Average current for duration t <sub>STORE</sub> | - | _ | 10 | mA | | I <sub>CC3</sub> | Average V <sub>CC</sub> current at t <sub>RC</sub> = 200 ns, V <sub>CC(Typ)</sub> , 25 °C | All inputs cycling at CMOS levels. Values obtained without output loads (I <sub>OUT</sub> = 0 mA). | _ | 35 | _ | mA | | I <sub>CC4</sub> | Average V <sub>CAP</sub> current during AutoStore cycle | All inputs don't care. Average current for duration t <sub>STORE</sub> | - | _ | 5 | mA | | I <sub>SB</sub> | V <sub>CC</sub> standby current | $\overline{\text{CE}} \ge (\text{V}_{\text{CC}} - 0.2 \text{ V}).$<br>$\text{V}_{\text{IN}} \le 0.2 \text{ V}$ or $\ge (\text{V}_{\text{CC}} - 0.2 \text{ V}).$<br>Standby current level after non-volatile cycle is complete.<br>Inputs are static. f = 0 MHz. | - | _ | 5 | mA | | I <sub>IX</sub> <sup>[16]</sup> | Input leakage current (except HSB) | $V_{CC}$ = Max, $V_{SS} \le V_{IN} \le V_{CC}$ | <b>-1</b> | - | +1 | μА | | | Input leakage current (for HSB) | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$ | -100 | _ | +1 | μΑ | | I <sub>OZ</sub> | Off-state output leakage current | $V_{CC} = Max$ , $V_{SS} \le V_{OUT} \le V_{CC}$ ,<br>$CE$ or $OE \ge V_{IH}$ or $BHE/BLE \ge V_{IH}$ or $WE \le V_{IL}$ | <b>–</b> 1 | _ | +1 | μА | | $V_{IH}$ | Input HIGH voltage | | 2.0 | _ | V <sub>CC</sub> + 0.5 | V | | $V_{IL}$ | Input LOW voltage | | $V_{ss} - 0.5$ | _ | 0.8 | V | | V <sub>OH</sub> | Output HIGH voltage | I <sub>OUT</sub> = –2 mA | 2.4 | - | - | V | | $V_{OL}$ | Output LOW voltage | I <sub>OUT</sub> = 4 mA | _ | _ | 0.4 | V | | V <sub>CAP</sub> <sup>[17]</sup> | Storage capacitor | Between V <sub>CAP</sub> pin and V <sub>SS</sub> , 5 V rated | 61 | 68 | 180 | μF | Typi<u>cal values</u> are at 25 °C, V<sub>CC</sub> = V<sub>CC(Typ)</sub>. Not 100% tested. The HSB pin has I<sub>OUT</sub> = -2 μA for V<sub>OH</sub> of 2.4 V when both active HIGH and LOW drivers are disabled. When they are enabled standard V<sub>OH</sub> and V<sub>OL</sub> are valid. This parameter is characterized but not tested. <sup>17.</sup> Min V<sub>CAP</sub> value guarantees that there is a sufficient charge available to complete a successful AutoStore operation. Max V<sub>CAP</sub> value guarantees that the capacitor on V<sub>CAP</sub> is charged to a minimum voltage during a Power-Up RECALL cycle so that an immediate power-down cycle can complete a successful AutoStore. Therefore it is always recommended to use a capacitor within the specified min and max limits. Refer application note AN43593 for more details on V<sub>CAP</sub> options. ## **Data Retention and Endurance** Over the Operating Range | Parameter | Description | Min | Unit | |-------------------|-------------------------------|-------|-------| | DATA <sub>R</sub> | Data retention | 20 | Years | | $NV_C$ | Non-volatile STORE operations | 1,000 | K | # Capacitance | Parameter <sup>[18]</sup> | Description | Test Conditions | Max | Unit | |---------------------------|---------------------------------------------|---------------------------------------------------------------------|-----|------| | | Input capacitance (except BHE, BLE and HSB) | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(Typ)}$ | 7 | pF | | | Input capacitance (for BHE, BLE and HSB) | | 8 | pF | | C <sub>OUT</sub> | Output capacitance (except HSB) | | 7 | pF | | | Output capacitance (for HSB) | | 8 | pF | ### **Thermal Resistance** | Parameter <sup>[18]</sup> | Description | Test Conditions | 48-pin FBGA | 44-pin TSOP II | 54-pin TSOP II | Unit | |---------------------------|--------------------|----------------------------------------------------------------------------|-------------|----------------|----------------|------| | $\Theta_{JA}$ | 0 | Test conditions follow standard test methods and | 46.09 | 43.3 | 42.03 | °C/W | | $\Theta_{\sf JC}$ | (junction to case) | procedures for measuring thermal impedance, in accordance with EIA/JESD51. | 7.84 | 5.56 | 6.08 | °C/W | ### **AC Test Loads** Figure 5. AC Test Loads ## **AC Test Conditions** | Input pulse levels | 0 V to 3 V | |------------------------------------------|------------------| | Input rise and fall times (10%-90%) | <u>&lt;</u> 3 ns | | Input and output timing reference levels | 1.5 V | ### Note <sup>18.</sup> These parameters are guaranteed by design but not tested. ### **AC Switching Characteristics** Over the Operating Range | Parameters [19] Cypress Parameter Alt Parameter | | | 20 | ns | 25 ns | | 45 ns | | | |---------------------------------------------------|------------------|-----------------------------------|----------|---------|-------|-----|-------|-----|------| | | | Description | Min | Min Max | | Max | Min | Max | Unit | | SRAM Read C | ycle | | <u> </u> | | | | | | | | t <sub>ACE</sub> | t <sub>ACS</sub> | Chip enable access time | - | 20 | - | 25 | _ | 45 | ns | | t <sub>RC</sub> <sup>[20]</sup> | t <sub>RC</sub> | Read cycle time | 20 | _ | 25 | _ | 45 | _ | ns | | t <sub>AA</sub> [21] | t <sub>AA</sub> | Address access time | - | 20 | - | 25 | - | 45 | ns | | t <sub>DOE</sub> | t <sub>OE</sub> | Output enable to data valid | - | 10 | - | 12 | _ | 20 | ns | | t <sub>OHA</sub> [21] | t <sub>OH</sub> | Output hold after address change | 3 | _ | 3 | _ | 3 | - | ns | | t <sub>LZCE</sub> <sup>[22, 23]</sup> | $t_{LZ}$ | Chip enable to output active | 3 | _ | 3 | _ | 3 | _ | ns | | t <sub>HZCE</sub> <sup>[22, 23]</sup> | t <sub>HZ</sub> | Chip disable to output inactive | _ | 8 | _ | 10 | _ | 15 | ns | | t <sub>1.70</sub> =[22, 23] | t <sub>OLZ</sub> | Output enable to output active | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>HZOE</sub> <sup>[22, 23]</sup> | t <sub>OHZ</sub> | Output disable to output inactive | - | 8 | - | 10 | _ | 15 | ns | | t <sub>PU</sub> <sup>[22]</sup> | t <sub>PA</sub> | Chip enable to power active | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> <sup>[22]</sup> | t <sub>PS</sub> | Chip disable to power standby | - | 20 | - | 25 | _ | 45 | ns | | t <sub>DBE</sub> | _ | Byte enable to data valid | - | 10 | _ | 12 | _ | 20 | ns | | t <sub>LZBE</sub> <sup>[22]</sup> | _ | Byte enable to output active | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>HZBE</sub> [22] | _ | Byte disable to output inactive | - | 8 | - | 10 | _ | 15 | ns | | SRAM Write C | ycle | | • | • | | | l. | | | | t <sub>WC</sub> | $t_{WC}$ | Write cycle time | 20 | _ | 25 | _ | 45 | _ | ns | | t <sub>PWE</sub> | t <sub>WP</sub> | Write pulse width | 15 | _ | 20 | _ | 30 | _ | ns | | t <sub>SCE</sub> | t <sub>CW</sub> | Chip enable to end of write | 15 | _ | 20 | _ | 30 | _ | ns | | t <sub>SD</sub> | $t_{DW}$ | Data setup to end of write | 8 | _ | 10 | _ | 15 | _ | ns | | t <sub>HD</sub> | t <sub>DH</sub> | Data hold after end of write | 0 | _ | 0 | _ | 0 | - | ns | | t <sub>AW</sub> | t <sub>AW</sub> | Address setup to end of write | 15 | - | 20 | - | 30 | - | ns | | t <sub>SA</sub> | t <sub>AS</sub> | Address setup to start of write | 0 | - | 0 | - | 0 | - | ns | | t <sub>HA</sub> | $t_{WR}$ | Address hold after end of write | 0 | - | 0 | _ | 0 | _ | ns | | t <sub>HZWE</sub> [22, 23, 24] | t <sub>WZ</sub> | Write enable to output disable | - | 8 | _ | 10 | - | 15 | ns | | t <sub>LZWE</sub> [22, 23] | t <sub>OW</sub> | Output active after end of write | 3 | - | 3 | _ | 3 | _ | ns | | t <sub>BW</sub> | _ | Byte enable to end of write | 15 | _ | 20 | _ | 30 | _ | ns | # **Switching Waveforms** Figure 6. SRAM Read Cycle #1 (Address Controlled) $^{[20,\ 21,\ 25]}$ - 19. Test conditions assume signal transition time of 3 ns or less, timing reference levels of V<sub>CC</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified $\frac{|_{OL}/I_{OH}}{|_{OH}}$ and load capacitance shown in Figure 5 on page 10. 20. WE must be HIGH during SRAM read cycles. 21. Device is continuously selected with CE, OE and BHE / BLE LOW. - 22. These parameters are guaranteed by design but not tested. - 23. Measured ±200 mV from steady state output voltage. 24. If WE is LOW when CE goes LOW, the outputs remain in the high impedance state. 25. HSB must remain HIGH during read and write cycles. # Switching Waveforms (continued) Figure 7. SRAM Read Cycle #2 (CE and OE Controlled) [26, 27, 28] Figure 8. SRAM Write Cycle #1 (WE Controlled) [26, 28, 29, 30] - 26. BHE and BLE are applicable for × 16 configuration only. 27. WE must be HIGH during SRAM read cycles. - 28. <u>HSB</u> must remain HIGH during read and write cycles. 29. <u>If WE is LOW</u> when CE goes LOW, the outputs remain in the high impedance state. - 30. $\overline{\text{CE}}$ or $\overline{\text{WE}}$ must be $\geq V_{\text{IH}}$ during address transitions. # Switching Waveforms (continued) Figure 9. SRAM Write Cycle #2 ( $\overline{\text{CE}}$ Controlled) [31, 32, 33, 34] Figure 10. SRAM Write Cycle #3 (BHE and BLE Controlled) [31, 32, 33, 34] - 31. BHE and BLE are applicable for × 16 configuration only. 32. If WE is LOW when CE goes LOW, the outputs remain in the high impedance state. 33. HSB must remain HIGH during read and write cycles. 34. CE or WE must be ≥V<sub>IH</sub> during address transitions. # AutoStore/Power-Up RECALL Over the Operating Range | Parameter | Description | 20 | ns | 25 | ns | 45 | ns | Unit | |---------------------------|-------------------------------------------|-----|------|-----|------|-----|------|-------| | | • | Min | Max | Min | Max | Min | Max | Oilit | | t <sub>HRECALL</sub> [35] | Power-Up RECALL duration | = | 20 | _ | 20 | - | 20 | ms | | t <sub>STORE</sub> [36] | STORE cycle duration | = | 8 | - | 8 | - | 8 | ms | | t <sub>DELAY</sub> [37] | Time allowed to complete SRAM write cycle | - | 20 | _ | 25 | _ | 25 | ns | | V <sub>SWITCH</sub> | Low voltage trigger level | _ | 2.65 | _ | 2.65 | _ | 2.65 | V | | t <sub>VCCRISE</sub> [38] | V <sub>CC</sub> rise time | 150 | - | 150 | - | 150 | = | μS | | V <sub>HDIS</sub> [38] | HSB output disable voltage | _ | 1.9 | _ | 1.9 | _ | 1.9 | V | | t <sub>LZHSB</sub> [38] | HSB to output active time | _ | 5 | _ | 5 | _ | 5 | μS | | t <sub>HHHD</sub> [38] | HSB high active time | = | 500 | _ | 500 | = | 500 | ns | # **Switching Waveforms** Figure 11. AutoStore or Power-Up RECALL [39] - $35.\ t_{HRECALL}$ starts from the time $V_{CC}$ rises above $V_{SWITCH}$ . 36. If an SRAM write has not taken place since the last non-volatile cycle, no AutoStore or Hardware STORE takes place. - 37. On a Hardware STORE and AutoStore initiation, SRAM write operation continues to be enabled for time t<sub>DELAY</sub>. - 38. These parameters are guaranteed by design but not tested. - 39. Read and write cycles are ignored during STORE, RECALL, and while V<sub>CC</sub> is below V<sub>SWITCH</sub>. 40. During power-up and power-down, HSB glitches when HSB pin is pulled up through an external resistor. # **Software Controlled STORE/RECALL Cycle** Over the Operating Range | Parameter [41, 42] | Description | 20 ns | | 25 | ns | 45 ns | | Unit | |---------------------|------------------------------------|-------|---------|----|-----|-------|-----|-------| | Parameter | Description | Min | Min Max | | Max | Min | Max | Ullit | | t <sub>RC</sub> | STORE/RECALL initiation cycle time | 20 | - | 25 | - | 45 | - | ns | | t <sub>SA</sub> | Address setup time | 0 | - | 0 | - | 0 | - | ns | | $t_{CW}$ | Clock pulse width | 15 | - | 20 | - | 30 | - | ns | | t <sub>HA</sub> | Address hold time | 0 | - | 0 | - | 0 | - | ns | | t <sub>RECALL</sub> | RECALL duration | - | 200 | - | 200 | - | 200 | μS | # **Switching Waveforms** Figure 12. CE and OE Controlled Software STORE/RECALL Cycle [42] Figure 13. AutoStore Enable/Disable Cycle - 41. The software sequence is clocked with $\overline{\text{CE}}$ controlled or $\overline{\text{OE}}$ controlled reads. - 42. The six consecutive addresses must be read in the order listed in Table 1 on page 6. WE must be HIGH during all six consecutive cycles. - 43. DQ output data at the sixth read may be invalid since the output is disabled at t<sub>DELAY</sub> time. # **Hardware STORE Cycle** Over the Operating Range | Parameter | Description 20 ns 25 ns | | 45 | 45 ns | | | | | |--------------------------|----------------------------------------------------|-----|-----|-------|-----|-----|-----|------| | Farailletei | Description | Min | Max | Min | Max | Min | Max | Unit | | t <sub>DHSB</sub> | HSB to output active time when write latch not set | _ | 20 | _ | 25 | _ | 25 | ns | | THOD | Hardware STORE pulse width | 15 | _ | 15 | _ | 15 | - | ns | | t <sub>SS</sub> [44, 45] | Soft sequence processing time | - | 100 | 1 | 100 | 1 | 100 | μS | # **Switching Waveforms** Figure 14. Hardware STORE Cycle [46] ### Write latch set ### Write latch not set Figure 15. Soft Sequence Processing [44, 45] - 44. This is the amount of time it takes to take action on a soft sequence command. V<sub>CC</sub> power must remain HIGH to effectively register command. - 45. Commands such as STORE and RECALL lock out I/O until operation is complete which further increases this time. See the specific command. - 46. If an SRAM write has not taken place since the last non-volatile cycle, no AutoStore or Hardware STORE takes place. # **Truth Table For SRAM Operations** HSB should remain HIGH for SRAM Operations. Table 2. Truth Table for × 8 Configuration | CE | WE | OE | Inputs/Outputs <sup>[47]</sup> | Mode | Power | |----|----|----|-----------------------------------------------|---------------------|---------| | Н | X | Х | High Z | Deselect/Power-down | Standby | | L | Н | L | Data out (DQ <sub>0</sub> –DQ <sub>7</sub> ); | Read | Active | | L | Н | Н | High Z | Output disabled | Active | | L | L | Х | Data in (DQ <sub>0</sub> –DQ <sub>7</sub> ); | Write | Active | ### Table 3. Truth Table for × 16 Configuration | Table 3. Truth Table 101 × 16 Comiguration | | | | | | | | |--------------------------------------------|----|----|---------------------|-----------------|----------------------------------------------------------------------------------------------|---------------------|---------| | CE | WE | OE | BHE <sup>[48]</sup> | <b>BLE</b> [48] | Inputs/Outputs <sup>[47]</sup> | Mode | Power | | Н | X | X | Х | Χ | High Z | Deselect/Power-down | Standby | | L | Х | Х | Н | Н | High Z | Output disabled | Active | | L | Н | L | L | ┙ | Data out (DQ <sub>0</sub> –DQ <sub>15</sub> ) | Read | Active | | L | Н | L | Н | L | Data out (DQ <sub>0</sub> –DQ <sub>7</sub> );<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High Z | Read | Active | | L | Н | L | L | Н | Data out (DQ <sub>8</sub> –DQ <sub>15</sub> );<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High Z | Read | Active | | L | Н | Н | L | L | High Z | Output disabled | Active | | L | Н | Н | Н | L | High Z | Output disabled | Active | | L | Н | Н | L | Н | High Z | Output disabled | Active | | L | L | Х | L | L | Data in (DQ <sub>0</sub> –DQ <sub>15</sub> ) | Write | Active | | L | L | Х | Н | L | Data in (DQ <sub>0</sub> –DQ <sub>7</sub> );<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High Z | Write | Active | | L | L | X | L | Н | Data in (DQ <sub>8</sub> –DQ <sub>15</sub> );<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High Z | Write | Active | **Notes** 47. <u>Data</u> $DQ_0$ – $DQ_7$ for × 8 configuration and Data $DQ_0$ – $DQ_{15}$ for × 16 configuration. 48. BHE and BLE are applicable for × 16 configuration only. # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package Diagram | Package Type | Operating Range | |---------------|---------------------|-----------------|----------------|-----------------| | 20 | CY14B104LA-ZS20XIT | 51-85087 | 44-pin TSOP II | Industrial | | | CY14B104LA-ZS20XI | 51-85087 | 44-pin TSOP II | | | | CY14B104NA-ZS20XIT | 51-85087 | 44-pin TSOP II | | | | CY14B104NA-ZS20XI | 51-85087 | 44-pin TSOP II | | | | CY14B104NA-BA20XIT | 51-85128 | 48-ball FBGA | | | | CY14B104NA-BA20XI | 51-85128 | 48-ball FBGA | | | 25 | CY14B104LA-ZS25XIT | 51-85087 | 44-pin TSOP II | | | | CY14B104LA-ZS25XI | 51-85087 | 44-pin TSOP II | | | | CY14B104LA-BA25XIT | 51-85128 | 48-ball FBGA | | | | CY14B104LA-BA25XI | 51-85128 | 48-ball FBGA | | | | CY14B104NA-ZS25XIT | 51-85087 | 44-pin TSOP II | | | | CY14B104NA-ZS25XI | 51-85087 | 44-pin TSOP II | | | | CY14B104NA-BA25XIT | 51-85128 | 48-ball FBGA | | | | CY14B104NA-BA25XI | 51-85128 | 48-ball FBGA | | | | CY14B104NA-BA25I | 51-85128 | 48-ball FBGA | | | | CY14B104NA-ZSP25XIT | 51-85160 | 54-pin TSOP II | | | | CY14B104NA-ZSP25XI | 51-85160 | 54-pin TSOP II | | | 45 | CY14B104LA-ZS45XIT | 51-85087 | 44-pin TSOP II | | | | CY14B104LA-ZS45XI | 51-85087 | 44-pin TSOP II | | | | CY14B104LA-BA45XIT | 51-85128 | 48-ball FBGA | | | | CY14B104LA-BA45XI | 51-85128 | 48-ball FBGA | | | | CY14B104NA-ZS45XIT | 51-85087 | 44-pin TSOP II | | | | CY14B104NA-ZS45XI | 51-85087 | 44-pin TSOP II | | | | CY14B104NA-BA45XIT | 51-85128 | 48-ball FBGA | | | | CY14B104NA-BA45XI | 51-85128 | 48-ball FBGA | | | | CY14B104NA-ZSP45XIT | 51-85160 | 54-pin TSOP II | | | | CY14B104NA-ZSP45XI | 51-85160 | 54-pin TSOP II | | ## **Ordering Code Definitions** # **Package Diagrams** Figure 16. 44-pin TSOP II, 51-85087 # Package Diagrams (continued) Figure 17. 48-ball FBGA (6 × 10 × 1.2 mm), 51-85128 # Package Diagrams (continued) Figure 18. 54-pin TSOP II (22.4 × 11.84 × 1.0 mm), 51-85160 # **Acronyms** | Acronym | Description | |---------|------------------------------------------| | BHE | byte high enable | | BLE | byte low enable | | CE | chip enable | | CMOS | complementary metal oxide semiconductor | | EIA | electronic industries alliance | | FBGA | fine-pitch ball grid array | | HSB | hardware store busy | | I/O | input/output | | nvSRAM | non-volatile static random access memory | | ŌĒ | output enable | | RoHS | restriction of hazardous substances | | RWI | read and write inhibited | | SRAM | static random access memory | | TSOP | thin small outline package | | WE | write enable | # **Document Conventions** # **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | Hz | hertz | | kHz | kilohertz | | kΩ | kilo ohms | | MHz | Mega Hertz | | μΑ | micro Amperes | | μF | micro Farads | | μS | micro seconds | | mA | milli Amperes | | ms | milli seconds | | ns | nano seconds | | Ω | ohms | | % | percent | | pF | pico Farad | | V | Volts | | W | Watts | # **Document History Page** | Rev. | ECN No. | Orig. of<br>Change | Submis-<br>sion Date | Description of Change | |------|---------|--------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 2606696 | GVCH /<br>PYRS | 11/13/08 | New Datasheet | | *A | 2672700 | GVCH /<br>PYRS | 03/12/09 | Added best practices Added CY14B104NA-BA25I part number Added footnote12 for HZ/LZ parameters | | *B | 2710274 | GVCH /<br>AESA | 05/22/09 | Moved datasheet status from Preliminary to Final Updated AutoStore operation Updated I <sub>SB</sub> test condition Updated footnote 9 Referenced footnote 12 to V <sub>CCRISE</sub> , t <sub>HHHD</sub> and t <sub>LZHSB</sub> parameters Updated V <sub>HDIS</sub> parameter description Updated figure 12 | | *C | 2738586 | GVCH | 07/15/09 | Page 4: Updated Hardware STORE Operation description Page 5: Updated Software STORE description Updated t <sub>DELAY</sub> parameter description Updated footnote 20 Added footnote 25 referenced footnote 25 to figure 12 and figure 13 | | *D | 2758397 | GVCH /<br>AESA | 09/01/09 | Removed commercial temperature related specifications | | *E | 2773362 | GVCH | 10/06/09 | Ordering Information: Added 20 ns part in a 48-FBGA package | | *F | 2826364 | GVCH /<br>PYRS | 12/11/09 | Changed STORE cycles to QuantumTrap from 200K to 1 Million | | *G | 2923475 | GVCH /<br>AESA | 04/27/2010 | Table 1: Added more clarity on HSB pin operation Hardware STORE Operation: Added more clarity on HSB pin operation Table 1: Added more clarity on BHE/BLE pin operation Updated HSB pin operation in Figure 11 Updated footnote 22 Updated Package Diagrams and Sales, Solutions, and Legal Information. | | *H | 3132368 | GVCH | 01/10/2011 | 48-ball FBGA package: 16 Mb <u>address expansion</u> is not supported Updated input capacitance for BHE and B <u>LE pin</u> Updated input and output capacitance for HSB pin Fixed typo in Figure 11 Added Acronyms table and Document Conventions table. | | * | 3305495 | GVCH | 07/07/2011 | Updated DC Electrical Characteristics (Added Note 17 and referred the sar note in $V_{CAP}$ parameter). Updated AC Switching Characteristics (Added Note 19 and referred the sar note in Parameters). Updated Thermal Resistance (Values of $\Theta_{JA}$ for all packages). Updated Package Diagrams. | # Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless ### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2008-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 001-49918 Rev. \*I Revised July 12, 2011 Page 25 of 25 Мы молодая и активно развивающаяся компания в области поставок электронных компонентов. Мы поставляем электронные компоненты отечественного и импортного производства напрямую от производителей и с крупнейших складов мира. Благодаря сотрудничеству с мировыми поставщиками мы осуществляем комплексные и плановые поставки широчайшего спектра электронных компонентов. Собственная эффективная логистика и склад в обеспечивает надежную поставку продукции в точно указанные сроки по всей России. Мы осуществляем техническую поддержку нашим клиентам и предпродажную проверку качества продукции. На все поставляемые продукты мы предоставляем гарантию. Осуществляем поставки продукции под контролем ВП МО РФ на предприятия военно-промышленного комплекса России, а также работаем в рамках 275 ФЗ с открытием отдельных счетов в уполномоченном банке. Система менеджмента качества компании соответствует требованиям ГОСТ ISO 9001. Минимальные сроки поставки, гибкие цены, неограниченный ассортимент и индивидуальный подход к клиентам являются основой для выстраивания долгосрочного и эффективного сотрудничества с предприятиями радиоэлектронной промышленности, предприятиями ВПК и научноисследовательскими институтами России. С нами вы становитесь еще успешнее! #### Наши контакты: Телефон: +7 812 627 14 35 Электронная почта: sales@st-electron.ru Адрес: 198099, Санкт-Петербург, Промышленная ул, дом № 19, литера Н, помещение 100-Н Офис 331